blob: 3b6d12176413e866943f39ed8287743eac2eaaf0 [file] [log] [blame]
Faisal Latif86dbcd02016-01-20 13:40:10 -06001/*******************************************************************************
2*
3* Copyright (c) 2015-2016 Intel Corporation. All rights reserved.
4*
5* This software is available to you under a choice of one of two
6* licenses. You may choose to be licensed under the terms of the GNU
7* General Public License (GPL) Version 2, available from the file
8* COPYING in the main directory of this source tree, or the
9* OpenFabrics.org BSD license below:
10*
11* Redistribution and use in source and binary forms, with or
12* without modification, are permitted provided that the following
13* conditions are met:
14*
15* - Redistributions of source code must retain the above
16* copyright notice, this list of conditions and the following
17* disclaimer.
18*
19* - Redistributions in binary form must reproduce the above
20* copyright notice, this list of conditions and the following
21* disclaimer in the documentation and/or other materials
22* provided with the distribution.
23*
24* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31* SOFTWARE.
32*
33*******************************************************************************/
34
35#include "i40iw_osdep.h"
36#include "i40iw_register.h"
37#include "i40iw_status.h"
38#include "i40iw_hmc.h"
39
40#include "i40iw_d.h"
41#include "i40iw_type.h"
42#include "i40iw_p.h"
43#include "i40iw_vf.h"
44#include "i40iw_virtchnl.h"
45
46/**
47 * i40iw_insert_wqe_hdr - write wqe header
48 * @wqe: cqp wqe for header
49 * @header: header for the cqp wqe
50 */
Mustafa Ismail43bfc242017-10-03 11:11:49 -050051void i40iw_insert_wqe_hdr(u64 *wqe, u64 header)
Faisal Latif86dbcd02016-01-20 13:40:10 -060052{
53 wmb(); /* make sure WQE is populated before polarity is set */
54 set_64bit_val(wqe, 24, header);
55}
56
Shiraz Saleemd26875b2017-08-08 20:38:45 -050057void i40iw_check_cqp_progress(struct i40iw_cqp_timeout *cqp_timeout, struct i40iw_sc_dev *dev)
58{
59 if (cqp_timeout->compl_cqp_cmds != dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS]) {
60 cqp_timeout->compl_cqp_cmds = dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS];
61 cqp_timeout->count = 0;
62 } else {
63 if (dev->cqp_cmd_stats[OP_REQUESTED_COMMANDS] != cqp_timeout->compl_cqp_cmds)
64 cqp_timeout->count++;
65 }
66}
67
Faisal Latif86dbcd02016-01-20 13:40:10 -060068/**
69 * i40iw_get_cqp_reg_info - get head and tail for cqp using registers
70 * @cqp: struct for cqp hw
71 * @val: cqp tail register value
72 * @tail:wqtail register value
73 * @error: cqp processing err
74 */
75static inline void i40iw_get_cqp_reg_info(struct i40iw_sc_cqp *cqp,
76 u32 *val,
77 u32 *tail,
78 u32 *error)
79{
80 if (cqp->dev->is_pf) {
81 *val = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPTAIL);
82 *tail = RS_32(*val, I40E_PFPE_CQPTAIL_WQTAIL);
83 *error = RS_32(*val, I40E_PFPE_CQPTAIL_CQP_OP_ERR);
84 } else {
85 *val = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPTAIL1);
86 *tail = RS_32(*val, I40E_VFPE_CQPTAIL_WQTAIL);
87 *error = RS_32(*val, I40E_VFPE_CQPTAIL_CQP_OP_ERR);
88 }
89}
90
91/**
92 * i40iw_cqp_poll_registers - poll cqp registers
93 * @cqp: struct for cqp hw
94 * @tail:wqtail register value
95 * @count: how many times to try for completion
96 */
97static enum i40iw_status_code i40iw_cqp_poll_registers(
98 struct i40iw_sc_cqp *cqp,
99 u32 tail,
100 u32 count)
101{
102 u32 i = 0;
103 u32 newtail, error, val;
104
105 while (i < count) {
106 i++;
107 i40iw_get_cqp_reg_info(cqp, &val, &newtail, &error);
108 if (error) {
109 error = (cqp->dev->is_pf) ?
110 i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPERRCODES) :
111 i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPERRCODES1);
112 return I40IW_ERR_CQP_COMPL_ERROR;
113 }
114 if (newtail != tail) {
115 /* SUCCESS */
116 I40IW_RING_MOVE_TAIL(cqp->sq_ring);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600117 cqp->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS]++;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600118 return 0;
119 }
120 udelay(I40IW_SLEEP_COUNT);
121 }
122 return I40IW_ERR_TIMEOUT;
123}
124
125/**
126 * i40iw_sc_parse_fpm_commit_buf - parse fpm commit buffer
127 * @buf: ptr to fpm commit buffer
128 * @info: ptr to i40iw_hmc_obj_info struct
Ismail, Mustafafa415372016-04-18 10:33:08 -0500129 * @sd: number of SDs for HMC objects
Faisal Latif86dbcd02016-01-20 13:40:10 -0600130 *
131 * parses fpm commit info and copy base value
132 * of hmc objects in hmc_info
133 */
134static enum i40iw_status_code i40iw_sc_parse_fpm_commit_buf(
135 u64 *buf,
Ismail, Mustafafa415372016-04-18 10:33:08 -0500136 struct i40iw_hmc_obj_info *info,
137 u32 *sd)
Faisal Latif86dbcd02016-01-20 13:40:10 -0600138{
139 u64 temp;
Ismail, Mustafafa415372016-04-18 10:33:08 -0500140 u64 size;
141 u64 base = 0;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600142 u32 i, j;
Ismail, Mustafafa415372016-04-18 10:33:08 -0500143 u32 k = 0;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600144
145 /* copy base values in obj_info */
Chien Tin Tungf67ace22017-08-08 20:38:43 -0500146 for (i = I40IW_HMC_IW_QP, j = 0; i <= I40IW_HMC_IW_PBLE; i++, j += 8) {
147 if ((i == I40IW_HMC_IW_SRQ) ||
148 (i == I40IW_HMC_IW_FSIMC) ||
149 (i == I40IW_HMC_IW_FSIAV)) {
150 info[i].base = 0;
151 info[i].cnt = 0;
152 continue;
153 }
Faisal Latif86dbcd02016-01-20 13:40:10 -0600154 get_64bit_val(buf, j, &temp);
155 info[i].base = RS_64_1(temp, 32) * 512;
Ismail, Mustafafa415372016-04-18 10:33:08 -0500156 if (info[i].base > base) {
157 base = info[i].base;
158 k = i;
159 }
Chien Tin Tungf67ace22017-08-08 20:38:43 -0500160 if (i == I40IW_HMC_IW_APBVT_ENTRY) {
161 info[i].cnt = 1;
162 continue;
163 }
164 if (i == I40IW_HMC_IW_QP)
165 info[i].cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_QPS);
166 else if (i == I40IW_HMC_IW_CQ)
167 info[i].cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_CQS);
168 else
169 info[i].cnt = (u32)(temp);
Faisal Latif86dbcd02016-01-20 13:40:10 -0600170 }
Ismail, Mustafafa415372016-04-18 10:33:08 -0500171 size = info[k].cnt * info[k].size + info[k].base;
172 if (size & 0x1FFFFF)
173 *sd = (u32)((size >> 21) + 1); /* add 1 for remainder */
174 else
175 *sd = (u32)(size >> 21);
176
Faisal Latif86dbcd02016-01-20 13:40:10 -0600177 return 0;
178}
179
180/**
Chien Tin Tungf67ace22017-08-08 20:38:43 -0500181 * i40iw_sc_decode_fpm_query() - Decode a 64 bit value into max count and size
182 * @buf: ptr to fpm query buffer
183 * @buf_idx: index into buf
184 * @info: ptr to i40iw_hmc_obj_info struct
185 * @rsrc_idx: resource index into info
186 *
187 * Decode a 64 bit value from fpm query buffer into max count and size
188 */
189static u64 i40iw_sc_decode_fpm_query(u64 *buf,
190 u32 buf_idx,
191 struct i40iw_hmc_obj_info *obj_info,
192 u32 rsrc_idx)
193{
194 u64 temp;
195 u32 size;
196
197 get_64bit_val(buf, buf_idx, &temp);
198 obj_info[rsrc_idx].max_cnt = (u32)temp;
199 size = (u32)RS_64_1(temp, 32);
200 obj_info[rsrc_idx].size = LS_64_1(1, size);
201
202 return temp;
203}
204
205/**
Faisal Latif86dbcd02016-01-20 13:40:10 -0600206 * i40iw_sc_parse_fpm_query_buf() - parses fpm query buffer
207 * @buf: ptr to fpm query buffer
208 * @info: ptr to i40iw_hmc_obj_info struct
209 * @hmc_fpm_misc: ptr to fpm data
210 *
211 * parses fpm query buffer and copy max_cnt and
212 * size value of hmc objects in hmc_info
213 */
214static enum i40iw_status_code i40iw_sc_parse_fpm_query_buf(
215 u64 *buf,
216 struct i40iw_hmc_info *hmc_info,
217 struct i40iw_hmc_fpm_misc *hmc_fpm_misc)
218{
Faisal Latif86dbcd02016-01-20 13:40:10 -0600219 struct i40iw_hmc_obj_info *obj_info;
Chien Tin Tungf67ace22017-08-08 20:38:43 -0500220 u64 temp;
221 u32 size;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600222 u16 max_pe_sds;
223
224 obj_info = hmc_info->hmc_obj;
225
226 get_64bit_val(buf, 0, &temp);
227 hmc_info->first_sd_index = (u16)RS_64(temp, I40IW_QUERY_FPM_FIRST_PE_SD_INDEX);
228 max_pe_sds = (u16)RS_64(temp, I40IW_QUERY_FPM_MAX_PE_SDS);
229
230 /* Reduce SD count for VFs by 1 to account for PBLE backing page rounding */
231 if (hmc_info->hmc_fn_id >= I40IW_FIRST_VF_FPM_ID)
232 max_pe_sds--;
233 hmc_fpm_misc->max_sds = max_pe_sds;
234 hmc_info->sd_table.sd_cnt = max_pe_sds + hmc_info->first_sd_index;
235
Chien Tin Tungf67ace22017-08-08 20:38:43 -0500236 get_64bit_val(buf, 8, &temp);
237 obj_info[I40IW_HMC_IW_QP].max_cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_QPS);
238 size = (u32)RS_64_1(temp, 32);
239 obj_info[I40IW_HMC_IW_QP].size = LS_64_1(1, size);
Faisal Latif86dbcd02016-01-20 13:40:10 -0600240
Chien Tin Tungf67ace22017-08-08 20:38:43 -0500241 get_64bit_val(buf, 16, &temp);
242 obj_info[I40IW_HMC_IW_CQ].max_cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_CQS);
243 size = (u32)RS_64_1(temp, 32);
244 obj_info[I40IW_HMC_IW_CQ].size = LS_64_1(1, size);
Faisal Latif86dbcd02016-01-20 13:40:10 -0600245
Chien Tin Tungf67ace22017-08-08 20:38:43 -0500246 i40iw_sc_decode_fpm_query(buf, 32, obj_info, I40IW_HMC_IW_HTE);
247 i40iw_sc_decode_fpm_query(buf, 40, obj_info, I40IW_HMC_IW_ARP);
248
249 obj_info[I40IW_HMC_IW_APBVT_ENTRY].size = 8192;
250 obj_info[I40IW_HMC_IW_APBVT_ENTRY].max_cnt = 1;
251
252 i40iw_sc_decode_fpm_query(buf, 48, obj_info, I40IW_HMC_IW_MR);
253 i40iw_sc_decode_fpm_query(buf, 56, obj_info, I40IW_HMC_IW_XF);
254
Faisal Latif86dbcd02016-01-20 13:40:10 -0600255 get_64bit_val(buf, 64, &temp);
Chien Tin Tungf67ace22017-08-08 20:38:43 -0500256 obj_info[I40IW_HMC_IW_XFFL].max_cnt = (u32)temp;
257 obj_info[I40IW_HMC_IW_XFFL].size = 4;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600258 hmc_fpm_misc->xf_block_size = RS_64(temp, I40IW_QUERY_FPM_XFBLOCKSIZE);
259 if (!hmc_fpm_misc->xf_block_size)
260 return I40IW_ERR_INVALID_SIZE;
Chien Tin Tungf67ace22017-08-08 20:38:43 -0500261
262 i40iw_sc_decode_fpm_query(buf, 72, obj_info, I40IW_HMC_IW_Q1);
263
Faisal Latif86dbcd02016-01-20 13:40:10 -0600264 get_64bit_val(buf, 80, &temp);
Chien Tin Tungf67ace22017-08-08 20:38:43 -0500265 obj_info[I40IW_HMC_IW_Q1FL].max_cnt = (u32)temp;
266 obj_info[I40IW_HMC_IW_Q1FL].size = 4;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600267 hmc_fpm_misc->q1_block_size = RS_64(temp, I40IW_QUERY_FPM_Q1BLOCKSIZE);
268 if (!hmc_fpm_misc->q1_block_size)
269 return I40IW_ERR_INVALID_SIZE;
Chien Tin Tungf67ace22017-08-08 20:38:43 -0500270
271 i40iw_sc_decode_fpm_query(buf, 88, obj_info, I40IW_HMC_IW_TIMER);
272
273 get_64bit_val(buf, 112, &temp);
274 obj_info[I40IW_HMC_IW_PBLE].max_cnt = (u32)temp;
275 obj_info[I40IW_HMC_IW_PBLE].size = 8;
276
277 get_64bit_val(buf, 120, &temp);
278 hmc_fpm_misc->max_ceqs = (u8)RS_64(temp, I40IW_QUERY_FPM_MAX_CEQS);
279 hmc_fpm_misc->ht_multiplier = RS_64(temp, I40IW_QUERY_FPM_HTMULTIPLIER);
280 hmc_fpm_misc->timer_bucket = RS_64(temp, I40IW_QUERY_FPM_TIMERBUCKET);
281
Faisal Latif86dbcd02016-01-20 13:40:10 -0600282 return 0;
283}
284
285/**
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500286 * i40iw_fill_qos_list - Change all unknown qs handles to available ones
287 * @qs_list: list of qs_handles to be fixed with valid qs_handles
288 */
289static void i40iw_fill_qos_list(u16 *qs_list)
290{
291 u16 qshandle = qs_list[0];
292 int i;
293
294 for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
295 if (qs_list[i] == QS_HANDLE_UNKNOWN)
296 qs_list[i] = qshandle;
297 else
298 qshandle = qs_list[i];
299 }
300}
301
302/**
303 * i40iw_qp_from_entry - Given entry, get to the qp structure
304 * @entry: Points to list of qp structure
305 */
306static struct i40iw_sc_qp *i40iw_qp_from_entry(struct list_head *entry)
307{
308 if (!entry)
309 return NULL;
310
311 return (struct i40iw_sc_qp *)((char *)entry - offsetof(struct i40iw_sc_qp, list));
312}
313
314/**
315 * i40iw_get_qp - get the next qp from the list given current qp
316 * @head: Listhead of qp's
317 * @qp: current qp
318 */
319static struct i40iw_sc_qp *i40iw_get_qp(struct list_head *head, struct i40iw_sc_qp *qp)
320{
321 struct list_head *entry = NULL;
322 struct list_head *lastentry;
323
324 if (list_empty(head))
325 return NULL;
326
327 if (!qp) {
328 entry = head->next;
329 } else {
330 lastentry = &qp->list;
331 entry = (lastentry != head) ? lastentry->next : NULL;
332 }
333
334 return i40iw_qp_from_entry(entry);
335}
336
337/**
338 * i40iw_change_l2params - given the new l2 parameters, change all qp
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600339 * @vsi: pointer to the vsi structure
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500340 * @l2params: New paramaters from l2
341 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600342void i40iw_change_l2params(struct i40iw_sc_vsi *vsi, struct i40iw_l2params *l2params)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500343{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600344 struct i40iw_sc_dev *dev = vsi->dev;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500345 struct i40iw_sc_qp *qp = NULL;
346 bool qs_handle_change = false;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500347 unsigned long flags;
348 u16 qs_handle;
349 int i;
350
Shiraz Saleem5b4a1a82017-10-16 15:46:01 -0500351 if (vsi->mtu != l2params->mtu) {
352 vsi->mtu = l2params->mtu;
353 i40iw_reinitialize_ieq(dev);
354 }
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500355
356 i40iw_fill_qos_list(l2params->qs_handle_list);
357 for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
358 qs_handle = l2params->qs_handle_list[i];
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600359 if (vsi->qos[i].qs_handle != qs_handle)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500360 qs_handle_change = true;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600361 spin_lock_irqsave(&vsi->qos[i].lock, flags);
362 qp = i40iw_get_qp(&vsi->qos[i].qplist, qp);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500363 while (qp) {
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500364 if (qs_handle_change) {
365 qp->qs_handle = qs_handle;
366 /* issue cqp suspend command */
367 i40iw_qp_suspend_resume(dev, qp, true);
368 }
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600369 qp = i40iw_get_qp(&vsi->qos[i].qplist, qp);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500370 }
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600371 spin_unlock_irqrestore(&vsi->qos[i].lock, flags);
372 vsi->qos[i].qs_handle = qs_handle;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500373 }
374}
375
376/**
377 * i40iw_qp_rem_qos - remove qp from qos lists during destroy qp
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500378 * @qp: qp to be removed from qos
379 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600380static void i40iw_qp_rem_qos(struct i40iw_sc_qp *qp)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500381{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600382 struct i40iw_sc_vsi *vsi = qp->vsi;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500383 unsigned long flags;
384
385 if (!qp->on_qoslist)
386 return;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600387 spin_lock_irqsave(&vsi->qos[qp->user_pri].lock, flags);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500388 list_del(&qp->list);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600389 spin_unlock_irqrestore(&vsi->qos[qp->user_pri].lock, flags);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500390}
391
392/**
393 * i40iw_qp_add_qos - called during setctx fot qp to be added to qos
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500394 * @qp: qp to be added to qos
395 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600396void i40iw_qp_add_qos(struct i40iw_sc_qp *qp)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500397{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600398 struct i40iw_sc_vsi *vsi = qp->vsi;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500399 unsigned long flags;
400
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600401 if (qp->on_qoslist)
402 return;
403 spin_lock_irqsave(&vsi->qos[qp->user_pri].lock, flags);
404 qp->qs_handle = vsi->qos[qp->user_pri].qs_handle;
405 list_add(&qp->list, &vsi->qos[qp->user_pri].qplist);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500406 qp->on_qoslist = true;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600407 spin_unlock_irqrestore(&vsi->qos[qp->user_pri].lock, flags);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500408}
409
410/**
Faisal Latif86dbcd02016-01-20 13:40:10 -0600411 * i40iw_sc_pd_init - initialize sc pd struct
412 * @dev: sc device struct
413 * @pd: sc pd ptr
414 * @pd_id: pd_id for allocated pd
Chien Tin Tung61f51b72016-12-21 08:53:46 -0600415 * @abi_ver: ABI version from user context, -1 if not valid
Faisal Latif86dbcd02016-01-20 13:40:10 -0600416 */
417static void i40iw_sc_pd_init(struct i40iw_sc_dev *dev,
418 struct i40iw_sc_pd *pd,
Chien Tin Tung61f51b72016-12-21 08:53:46 -0600419 u16 pd_id,
420 int abi_ver)
Faisal Latif86dbcd02016-01-20 13:40:10 -0600421{
422 pd->size = sizeof(*pd);
423 pd->pd_id = pd_id;
Chien Tin Tung61f51b72016-12-21 08:53:46 -0600424 pd->abi_ver = abi_ver;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600425 pd->dev = dev;
426}
427
428/**
429 * i40iw_get_encoded_wqe_size - given wq size, returns hardware encoded size
430 * @wqsize: size of the wq (sq, rq, srq) to encoded_size
431 * @cqpsq: encoded size for sq for cqp as its encoded size is 1+ other wq's
432 */
433u8 i40iw_get_encoded_wqe_size(u32 wqsize, bool cqpsq)
434{
435 u8 encoded_size = 0;
436
437 /* cqp sq's hw coded value starts from 1 for size of 4
438 * while it starts from 0 for qp' wq's.
439 */
440 if (cqpsq)
441 encoded_size = 1;
442 wqsize >>= 2;
443 while (wqsize >>= 1)
444 encoded_size++;
445 return encoded_size;
446}
447
448/**
449 * i40iw_sc_cqp_init - Initialize buffers for a control Queue Pair
450 * @cqp: IWARP control queue pair pointer
451 * @info: IWARP control queue pair init info pointer
452 *
453 * Initializes the object and context buffers for a control Queue Pair.
454 */
455static enum i40iw_status_code i40iw_sc_cqp_init(struct i40iw_sc_cqp *cqp,
456 struct i40iw_cqp_init_info *info)
457{
458 u8 hw_sq_size;
459
460 if ((info->sq_size > I40IW_CQP_SW_SQSIZE_2048) ||
461 (info->sq_size < I40IW_CQP_SW_SQSIZE_4) ||
462 ((info->sq_size & (info->sq_size - 1))))
463 return I40IW_ERR_INVALID_SIZE;
464
465 hw_sq_size = i40iw_get_encoded_wqe_size(info->sq_size, true);
466 cqp->size = sizeof(*cqp);
467 cqp->sq_size = info->sq_size;
468 cqp->hw_sq_size = hw_sq_size;
469 cqp->sq_base = info->sq;
470 cqp->host_ctx = info->host_ctx;
471 cqp->sq_pa = info->sq_pa;
472 cqp->host_ctx_pa = info->host_ctx_pa;
473 cqp->dev = info->dev;
474 cqp->struct_ver = info->struct_ver;
475 cqp->scratch_array = info->scratch_array;
476 cqp->polarity = 0;
477 cqp->en_datacenter_tcp = info->en_datacenter_tcp;
478 cqp->enabled_vf_count = info->enabled_vf_count;
479 cqp->hmc_profile = info->hmc_profile;
480 info->dev->cqp = cqp;
481
482 I40IW_RING_INIT(cqp->sq_ring, cqp->sq_size);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600483 cqp->dev->cqp_cmd_stats[OP_REQUESTED_COMMANDS] = 0;
484 cqp->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS] = 0;
485
Faisal Latif86dbcd02016-01-20 13:40:10 -0600486 i40iw_debug(cqp->dev, I40IW_DEBUG_WQE,
487 "%s: sq_size[%04d] hw_sq_size[%04d] sq_base[%p] sq_pa[%llxh] cqp[%p] polarity[x%04X]\n",
488 __func__, cqp->sq_size, cqp->hw_sq_size,
489 cqp->sq_base, cqp->sq_pa, cqp, cqp->polarity);
490 return 0;
491}
492
493/**
494 * i40iw_sc_cqp_create - create cqp during bringup
495 * @cqp: struct for cqp hw
Faisal Latif86dbcd02016-01-20 13:40:10 -0600496 * @maj_err: If error, major err number
497 * @min_err: If error, minor err number
498 */
499static enum i40iw_status_code i40iw_sc_cqp_create(struct i40iw_sc_cqp *cqp,
Faisal Latif86dbcd02016-01-20 13:40:10 -0600500 u16 *maj_err,
501 u16 *min_err)
502{
503 u64 temp;
504 u32 cnt = 0, p1, p2, val = 0, err_code;
505 enum i40iw_status_code ret_code;
506
Shiraz Saleem3f9fade2017-01-18 11:48:29 -0600507 *maj_err = 0;
508 *min_err = 0;
509
Faisal Latif86dbcd02016-01-20 13:40:10 -0600510 ret_code = i40iw_allocate_dma_mem(cqp->dev->hw,
511 &cqp->sdbuf,
512 128,
513 I40IW_SD_BUF_ALIGNMENT);
514
515 if (ret_code)
516 goto exit;
517
518 temp = LS_64(cqp->hw_sq_size, I40IW_CQPHC_SQSIZE) |
519 LS_64(cqp->struct_ver, I40IW_CQPHC_SVER);
520
Faisal Latif86dbcd02016-01-20 13:40:10 -0600521 set_64bit_val(cqp->host_ctx, 0, temp);
522 set_64bit_val(cqp->host_ctx, 8, cqp->sq_pa);
523 temp = LS_64(cqp->enabled_vf_count, I40IW_CQPHC_ENABLED_VFS) |
524 LS_64(cqp->hmc_profile, I40IW_CQPHC_HMC_PROFILE);
525 set_64bit_val(cqp->host_ctx, 16, temp);
526 set_64bit_val(cqp->host_ctx, 24, (uintptr_t)cqp);
527 set_64bit_val(cqp->host_ctx, 32, 0);
528 set_64bit_val(cqp->host_ctx, 40, 0);
529 set_64bit_val(cqp->host_ctx, 48, 0);
530 set_64bit_val(cqp->host_ctx, 56, 0);
531
532 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQP_HOST_CTX",
533 cqp->host_ctx, I40IW_CQP_CTX_SIZE * 8);
534
535 p1 = RS_32_1(cqp->host_ctx_pa, 32);
536 p2 = (u32)cqp->host_ctx_pa;
537
538 if (cqp->dev->is_pf) {
539 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPHIGH, p1);
540 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPLOW, p2);
541 } else {
542 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPHIGH1, p1);
543 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPLOW1, p2);
544 }
545 do {
546 if (cnt++ > I40IW_DONE_COUNT) {
547 i40iw_free_dma_mem(cqp->dev->hw, &cqp->sdbuf);
548 ret_code = I40IW_ERR_TIMEOUT;
549 /*
550 * read PFPE_CQPERRORCODES register to get the minor
551 * and major error code
552 */
553 if (cqp->dev->is_pf)
554 err_code = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPERRCODES);
555 else
556 err_code = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPERRCODES1);
557 *min_err = RS_32(err_code, I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE);
558 *maj_err = RS_32(err_code, I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE);
559 goto exit;
560 }
561 udelay(I40IW_SLEEP_COUNT);
562 if (cqp->dev->is_pf)
563 val = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CCQPSTATUS);
564 else
565 val = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CCQPSTATUS1);
566 } while (!val);
567
568exit:
569 if (!ret_code)
570 cqp->process_cqp_sds = i40iw_update_sds_noccq;
571 return ret_code;
572}
573
574/**
575 * i40iw_sc_cqp_post_sq - post of cqp's sq
576 * @cqp: struct for cqp hw
577 */
578void i40iw_sc_cqp_post_sq(struct i40iw_sc_cqp *cqp)
579{
580 if (cqp->dev->is_pf)
581 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CQPDB, I40IW_RING_GETCURRENT_HEAD(cqp->sq_ring));
582 else
583 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CQPDB1, I40IW_RING_GETCURRENT_HEAD(cqp->sq_ring));
584
585 i40iw_debug(cqp->dev,
586 I40IW_DEBUG_WQE,
587 "%s: HEAD_TAIL[%04d,%04d,%04d]\n",
588 __func__,
589 cqp->sq_ring.head,
590 cqp->sq_ring.tail,
591 cqp->sq_ring.size);
592}
593
594/**
595 * i40iw_sc_cqp_get_next_send_wqe - get next wqe on cqp sq
596 * @cqp: struct for cqp hw
597 * @wqe_idx: we index of cqp ring
598 */
599u64 *i40iw_sc_cqp_get_next_send_wqe(struct i40iw_sc_cqp *cqp, u64 scratch)
600{
601 u64 *wqe = NULL;
602 u32 wqe_idx;
603 enum i40iw_status_code ret_code;
604
605 if (I40IW_RING_FULL_ERR(cqp->sq_ring)) {
606 i40iw_debug(cqp->dev,
607 I40IW_DEBUG_WQE,
608 "%s: ring is full head %x tail %x size %x\n",
609 __func__,
610 cqp->sq_ring.head,
611 cqp->sq_ring.tail,
612 cqp->sq_ring.size);
613 return NULL;
614 }
615 I40IW_ATOMIC_RING_MOVE_HEAD(cqp->sq_ring, wqe_idx, ret_code);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600616 cqp->dev->cqp_cmd_stats[OP_REQUESTED_COMMANDS]++;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600617 if (ret_code)
618 return NULL;
619 if (!wqe_idx)
620 cqp->polarity = !cqp->polarity;
621
622 wqe = cqp->sq_base[wqe_idx].elem;
623 cqp->scratch_array[wqe_idx] = scratch;
624 I40IW_CQP_INIT_WQE(wqe);
625
626 return wqe;
627}
628
629/**
630 * i40iw_sc_cqp_destroy - destroy cqp during close
631 * @cqp: struct for cqp hw
632 */
633static enum i40iw_status_code i40iw_sc_cqp_destroy(struct i40iw_sc_cqp *cqp)
634{
635 u32 cnt = 0, val = 1;
636 enum i40iw_status_code ret_code = 0;
637 u32 cqpstat_addr;
638
639 if (cqp->dev->is_pf) {
640 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPHIGH, 0);
641 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPLOW, 0);
642 cqpstat_addr = I40E_PFPE_CCQPSTATUS;
643 } else {
644 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPHIGH1, 0);
645 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPLOW1, 0);
646 cqpstat_addr = I40E_VFPE_CCQPSTATUS1;
647 }
648 do {
649 if (cnt++ > I40IW_DONE_COUNT) {
650 ret_code = I40IW_ERR_TIMEOUT;
651 break;
652 }
653 udelay(I40IW_SLEEP_COUNT);
654 val = i40iw_rd32(cqp->dev->hw, cqpstat_addr);
655 } while (val);
656
657 i40iw_free_dma_mem(cqp->dev->hw, &cqp->sdbuf);
658 return ret_code;
659}
660
661/**
662 * i40iw_sc_ccq_arm - enable intr for control cq
663 * @ccq: ccq sc struct
664 */
665static void i40iw_sc_ccq_arm(struct i40iw_sc_cq *ccq)
666{
667 u64 temp_val;
668 u16 sw_cq_sel;
669 u8 arm_next_se;
670 u8 arm_seq_num;
671
672 /* write to cq doorbell shadow area */
673 /* arm next se should always be zero */
674 get_64bit_val(ccq->cq_uk.shadow_area, 32, &temp_val);
675
676 sw_cq_sel = (u16)RS_64(temp_val, I40IW_CQ_DBSA_SW_CQ_SELECT);
677 arm_next_se = (u8)RS_64(temp_val, I40IW_CQ_DBSA_ARM_NEXT_SE);
678
679 arm_seq_num = (u8)RS_64(temp_val, I40IW_CQ_DBSA_ARM_SEQ_NUM);
680 arm_seq_num++;
681
682 temp_val = LS_64(arm_seq_num, I40IW_CQ_DBSA_ARM_SEQ_NUM) |
683 LS_64(sw_cq_sel, I40IW_CQ_DBSA_SW_CQ_SELECT) |
684 LS_64(arm_next_se, I40IW_CQ_DBSA_ARM_NEXT_SE) |
685 LS_64(1, I40IW_CQ_DBSA_ARM_NEXT);
686
687 set_64bit_val(ccq->cq_uk.shadow_area, 32, temp_val);
688
689 wmb(); /* make sure shadow area is updated before arming */
690
691 if (ccq->dev->is_pf)
692 i40iw_wr32(ccq->dev->hw, I40E_PFPE_CQARM, ccq->cq_uk.cq_id);
693 else
694 i40iw_wr32(ccq->dev->hw, I40E_VFPE_CQARM1, ccq->cq_uk.cq_id);
695}
696
697/**
698 * i40iw_sc_ccq_get_cqe_info - get ccq's cq entry
699 * @ccq: ccq sc struct
700 * @info: completion q entry to return
701 */
702static enum i40iw_status_code i40iw_sc_ccq_get_cqe_info(
703 struct i40iw_sc_cq *ccq,
704 struct i40iw_ccq_cqe_info *info)
705{
706 u64 qp_ctx, temp, temp1;
707 u64 *cqe;
708 struct i40iw_sc_cqp *cqp;
709 u32 wqe_idx;
710 u8 polarity;
711 enum i40iw_status_code ret_code = 0;
712
713 if (ccq->cq_uk.avoid_mem_cflct)
714 cqe = (u64 *)I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(&ccq->cq_uk);
715 else
716 cqe = (u64 *)I40IW_GET_CURRENT_CQ_ELEMENT(&ccq->cq_uk);
717
718 get_64bit_val(cqe, 24, &temp);
719 polarity = (u8)RS_64(temp, I40IW_CQ_VALID);
720 if (polarity != ccq->cq_uk.polarity)
721 return I40IW_ERR_QUEUE_EMPTY;
722
723 get_64bit_val(cqe, 8, &qp_ctx);
724 cqp = (struct i40iw_sc_cqp *)(unsigned long)qp_ctx;
725 info->error = (bool)RS_64(temp, I40IW_CQ_ERROR);
726 info->min_err_code = (u16)RS_64(temp, I40IW_CQ_MINERR);
727 if (info->error) {
728 info->maj_err_code = (u16)RS_64(temp, I40IW_CQ_MAJERR);
729 info->min_err_code = (u16)RS_64(temp, I40IW_CQ_MINERR);
730 }
731 wqe_idx = (u32)RS_64(temp, I40IW_CQ_WQEIDX);
732 info->scratch = cqp->scratch_array[wqe_idx];
733
734 get_64bit_val(cqe, 16, &temp1);
735 info->op_ret_val = (u32)RS_64(temp1, I40IW_CCQ_OPRETVAL);
736 get_64bit_val(cqp->sq_base[wqe_idx].elem, 24, &temp1);
737 info->op_code = (u8)RS_64(temp1, I40IW_CQPSQ_OPCODE);
738 info->cqp = cqp;
739
740 /* move the head for cq */
741 I40IW_RING_MOVE_HEAD(ccq->cq_uk.cq_ring, ret_code);
742 if (I40IW_RING_GETCURRENT_HEAD(ccq->cq_uk.cq_ring) == 0)
743 ccq->cq_uk.polarity ^= 1;
744
745 /* update cq tail in cq shadow memory also */
746 I40IW_RING_MOVE_TAIL(ccq->cq_uk.cq_ring);
747 set_64bit_val(ccq->cq_uk.shadow_area,
748 0,
749 I40IW_RING_GETCURRENT_HEAD(ccq->cq_uk.cq_ring));
750 wmb(); /* write shadow area before tail */
751 I40IW_RING_MOVE_TAIL(cqp->sq_ring);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600752 ccq->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS]++;
753
Faisal Latif86dbcd02016-01-20 13:40:10 -0600754 return ret_code;
755}
756
757/**
758 * i40iw_sc_poll_for_cqp_op_done - Waits for last write to complete in CQP SQ
759 * @cqp: struct for cqp hw
760 * @op_code: cqp opcode for completion
761 * @info: completion q entry to return
762 */
763static enum i40iw_status_code i40iw_sc_poll_for_cqp_op_done(
764 struct i40iw_sc_cqp *cqp,
765 u8 op_code,
766 struct i40iw_ccq_cqe_info *compl_info)
767{
768 struct i40iw_ccq_cqe_info info;
769 struct i40iw_sc_cq *ccq;
770 enum i40iw_status_code ret_code = 0;
771 u32 cnt = 0;
772
773 memset(&info, 0, sizeof(info));
774 ccq = cqp->dev->ccq;
775 while (1) {
776 if (cnt++ > I40IW_DONE_COUNT)
777 return I40IW_ERR_TIMEOUT;
778
779 if (i40iw_sc_ccq_get_cqe_info(ccq, &info)) {
780 udelay(I40IW_SLEEP_COUNT);
781 continue;
782 }
783
784 if (info.error) {
785 ret_code = I40IW_ERR_CQP_COMPL_ERROR;
786 break;
787 }
788 /* check if opcode is cq create */
789 if (op_code != info.op_code) {
790 i40iw_debug(cqp->dev, I40IW_DEBUG_WQE,
791 "%s: opcode mismatch for my op code 0x%x, returned opcode %x\n",
792 __func__, op_code, info.op_code);
793 }
794 /* success, exit out of the loop */
795 if (op_code == info.op_code)
796 break;
797 }
798
799 if (compl_info)
800 memcpy(compl_info, &info, sizeof(*compl_info));
801
802 return ret_code;
803}
804
805/**
806 * i40iw_sc_manage_push_page - Handle push page
807 * @cqp: struct for cqp hw
808 * @info: push page info
809 * @scratch: u64 saved to be used during cqp completion
810 * @post_sq: flag for cqp db to ring
811 */
812static enum i40iw_status_code i40iw_sc_manage_push_page(
813 struct i40iw_sc_cqp *cqp,
814 struct i40iw_cqp_manage_push_page_info *info,
815 u64 scratch,
816 bool post_sq)
817{
818 u64 *wqe;
819 u64 header;
820
821 if (info->push_idx >= I40IW_MAX_PUSH_PAGE_COUNT)
822 return I40IW_ERR_INVALID_PUSH_PAGE_INDEX;
823
824 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
825 if (!wqe)
826 return I40IW_ERR_RING_FULL;
827
828 set_64bit_val(wqe, 16, info->qs_handle);
829
830 header = LS_64(info->push_idx, I40IW_CQPSQ_MPP_PPIDX) |
831 LS_64(I40IW_CQP_OP_MANAGE_PUSH_PAGES, I40IW_CQPSQ_OPCODE) |
832 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
833 LS_64(info->free_page, I40IW_CQPSQ_MPP_FREE_PAGE);
834
835 i40iw_insert_wqe_hdr(wqe, header);
836
837 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_PUSH_PAGES WQE",
838 wqe, I40IW_CQP_WQE_SIZE * 8);
839
840 if (post_sq)
841 i40iw_sc_cqp_post_sq(cqp);
842 return 0;
843}
844
845/**
846 * i40iw_sc_manage_hmc_pm_func_table - manage of function table
847 * @cqp: struct for cqp hw
848 * @scratch: u64 saved to be used during cqp completion
849 * @vf_index: vf index for cqp
850 * @free_pm_fcn: function number
851 * @post_sq: flag for cqp db to ring
852 */
853static enum i40iw_status_code i40iw_sc_manage_hmc_pm_func_table(
854 struct i40iw_sc_cqp *cqp,
855 u64 scratch,
856 u8 vf_index,
857 bool free_pm_fcn,
858 bool post_sq)
859{
860 u64 *wqe;
861 u64 header;
862
863 if (vf_index >= I40IW_MAX_VF_PER_PF)
864 return I40IW_ERR_INVALID_VF_ID;
865 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
866 if (!wqe)
867 return I40IW_ERR_RING_FULL;
868
869 header = LS_64(vf_index, I40IW_CQPSQ_MHMC_VFIDX) |
870 LS_64(I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE, I40IW_CQPSQ_OPCODE) |
871 LS_64(free_pm_fcn, I40IW_CQPSQ_MHMC_FREEPMFN) |
872 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
873
874 i40iw_insert_wqe_hdr(wqe, header);
875 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_HMC_PM_FUNC_TABLE WQE",
876 wqe, I40IW_CQP_WQE_SIZE * 8);
877 if (post_sq)
878 i40iw_sc_cqp_post_sq(cqp);
879 return 0;
880}
881
882/**
883 * i40iw_sc_set_hmc_resource_profile - cqp wqe for hmc profile
884 * @cqp: struct for cqp hw
885 * @scratch: u64 saved to be used during cqp completion
886 * @hmc_profile_type: type of profile to set
887 * @vf_num: vf number for profile
888 * @post_sq: flag for cqp db to ring
889 * @poll_registers: flag to poll register for cqp completion
890 */
891static enum i40iw_status_code i40iw_sc_set_hmc_resource_profile(
892 struct i40iw_sc_cqp *cqp,
893 u64 scratch,
894 u8 hmc_profile_type,
895 u8 vf_num, bool post_sq,
896 bool poll_registers)
897{
898 u64 *wqe;
899 u64 header;
900 u32 val, tail, error;
901 enum i40iw_status_code ret_code = 0;
902
903 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
904 if (!wqe)
905 return I40IW_ERR_RING_FULL;
906
907 set_64bit_val(wqe, 16,
908 (LS_64(hmc_profile_type, I40IW_CQPSQ_SHMCRP_HMC_PROFILE) |
909 LS_64(vf_num, I40IW_CQPSQ_SHMCRP_VFNUM)));
910
911 header = LS_64(I40IW_CQP_OP_SET_HMC_RESOURCE_PROFILE, I40IW_CQPSQ_OPCODE) |
912 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
913
914 i40iw_insert_wqe_hdr(wqe, header);
915
916 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_HMC_PM_FUNC_TABLE WQE",
917 wqe, I40IW_CQP_WQE_SIZE * 8);
918
919 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
920 if (error)
921 return I40IW_ERR_CQP_COMPL_ERROR;
922
923 if (post_sq) {
924 i40iw_sc_cqp_post_sq(cqp);
925 if (poll_registers)
926 ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000000);
927 else
928 ret_code = i40iw_sc_poll_for_cqp_op_done(cqp,
929 I40IW_CQP_OP_SHMC_PAGES_ALLOCATED,
930 NULL);
931 }
932
933 return ret_code;
934}
935
936/**
937 * i40iw_sc_manage_hmc_pm_func_table_done - wait for cqp wqe completion for function table
938 * @cqp: struct for cqp hw
939 */
940static enum i40iw_status_code i40iw_sc_manage_hmc_pm_func_table_done(struct i40iw_sc_cqp *cqp)
941{
942 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE, NULL);
943}
944
945/**
946 * i40iw_sc_commit_fpm_values_done - wait for cqp eqe completion for fpm commit
947 * @cqp: struct for cqp hw
948 */
949static enum i40iw_status_code i40iw_sc_commit_fpm_values_done(struct i40iw_sc_cqp *cqp)
950{
951 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_COMMIT_FPM_VALUES, NULL);
952}
953
954/**
955 * i40iw_sc_commit_fpm_values - cqp wqe for commit fpm values
956 * @cqp: struct for cqp hw
957 * @scratch: u64 saved to be used during cqp completion
958 * @hmc_fn_id: hmc function id
959 * @commit_fpm_mem; Memory for fpm values
960 * @post_sq: flag for cqp db to ring
961 * @wait_type: poll ccq or cqp registers for cqp completion
962 */
963static enum i40iw_status_code i40iw_sc_commit_fpm_values(
964 struct i40iw_sc_cqp *cqp,
965 u64 scratch,
966 u8 hmc_fn_id,
967 struct i40iw_dma_mem *commit_fpm_mem,
968 bool post_sq,
969 u8 wait_type)
970{
971 u64 *wqe;
972 u64 header;
973 u32 tail, val, error;
974 enum i40iw_status_code ret_code = 0;
975
976 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
977 if (!wqe)
978 return I40IW_ERR_RING_FULL;
979
980 set_64bit_val(wqe, 16, hmc_fn_id);
981 set_64bit_val(wqe, 32, commit_fpm_mem->pa);
982
983 header = LS_64(I40IW_CQP_OP_COMMIT_FPM_VALUES, I40IW_CQPSQ_OPCODE) |
984 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
985
986 i40iw_insert_wqe_hdr(wqe, header);
987
988 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "COMMIT_FPM_VALUES WQE",
989 wqe, I40IW_CQP_WQE_SIZE * 8);
990
991 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
992 if (error)
993 return I40IW_ERR_CQP_COMPL_ERROR;
994
995 if (post_sq) {
996 i40iw_sc_cqp_post_sq(cqp);
997
998 if (wait_type == I40IW_CQP_WAIT_POLL_REGS)
999 ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
1000 else if (wait_type == I40IW_CQP_WAIT_POLL_CQ)
1001 ret_code = i40iw_sc_commit_fpm_values_done(cqp);
1002 }
1003
1004 return ret_code;
1005}
1006
1007/**
1008 * i40iw_sc_query_fpm_values_done - poll for cqp wqe completion for query fpm
1009 * @cqp: struct for cqp hw
1010 */
1011static enum i40iw_status_code i40iw_sc_query_fpm_values_done(struct i40iw_sc_cqp *cqp)
1012{
1013 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_QUERY_FPM_VALUES, NULL);
1014}
1015
1016/**
1017 * i40iw_sc_query_fpm_values - cqp wqe query fpm values
1018 * @cqp: struct for cqp hw
1019 * @scratch: u64 saved to be used during cqp completion
1020 * @hmc_fn_id: hmc function id
1021 * @query_fpm_mem: memory for return fpm values
1022 * @post_sq: flag for cqp db to ring
1023 * @wait_type: poll ccq or cqp registers for cqp completion
1024 */
1025static enum i40iw_status_code i40iw_sc_query_fpm_values(
1026 struct i40iw_sc_cqp *cqp,
1027 u64 scratch,
1028 u8 hmc_fn_id,
1029 struct i40iw_dma_mem *query_fpm_mem,
1030 bool post_sq,
1031 u8 wait_type)
1032{
1033 u64 *wqe;
1034 u64 header;
1035 u32 tail, val, error;
1036 enum i40iw_status_code ret_code = 0;
1037
1038 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1039 if (!wqe)
1040 return I40IW_ERR_RING_FULL;
1041
1042 set_64bit_val(wqe, 16, hmc_fn_id);
1043 set_64bit_val(wqe, 32, query_fpm_mem->pa);
1044
1045 header = LS_64(I40IW_CQP_OP_QUERY_FPM_VALUES, I40IW_CQPSQ_OPCODE) |
1046 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1047
1048 i40iw_insert_wqe_hdr(wqe, header);
1049
1050 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QUERY_FPM WQE",
1051 wqe, I40IW_CQP_WQE_SIZE * 8);
1052
1053 /* read the tail from CQP_TAIL register */
1054 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
1055
1056 if (error)
1057 return I40IW_ERR_CQP_COMPL_ERROR;
1058
1059 if (post_sq) {
1060 i40iw_sc_cqp_post_sq(cqp);
1061 if (wait_type == I40IW_CQP_WAIT_POLL_REGS)
1062 ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
1063 else if (wait_type == I40IW_CQP_WAIT_POLL_CQ)
1064 ret_code = i40iw_sc_query_fpm_values_done(cqp);
1065 }
1066
1067 return ret_code;
1068}
1069
1070/**
1071 * i40iw_sc_add_arp_cache_entry - cqp wqe add arp cache entry
1072 * @cqp: struct for cqp hw
1073 * @info: arp entry information
1074 * @scratch: u64 saved to be used during cqp completion
1075 * @post_sq: flag for cqp db to ring
1076 */
1077static enum i40iw_status_code i40iw_sc_add_arp_cache_entry(
1078 struct i40iw_sc_cqp *cqp,
1079 struct i40iw_add_arp_cache_entry_info *info,
1080 u64 scratch,
1081 bool post_sq)
1082{
1083 u64 *wqe;
1084 u64 temp, header;
1085
1086 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1087 if (!wqe)
1088 return I40IW_ERR_RING_FULL;
1089 set_64bit_val(wqe, 8, info->reach_max);
1090
1091 temp = info->mac_addr[5] |
1092 LS_64_1(info->mac_addr[4], 8) |
1093 LS_64_1(info->mac_addr[3], 16) |
1094 LS_64_1(info->mac_addr[2], 24) |
1095 LS_64_1(info->mac_addr[1], 32) |
1096 LS_64_1(info->mac_addr[0], 40);
1097
1098 set_64bit_val(wqe, 16, temp);
1099
1100 header = info->arp_index |
1101 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1102 LS_64((info->permanent ? 1 : 0), I40IW_CQPSQ_MAT_PERMANENT) |
1103 LS_64(1, I40IW_CQPSQ_MAT_ENTRYVALID) |
1104 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1105
1106 i40iw_insert_wqe_hdr(wqe, header);
1107
1108 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ARP_CACHE_ENTRY WQE",
1109 wqe, I40IW_CQP_WQE_SIZE * 8);
1110
1111 if (post_sq)
1112 i40iw_sc_cqp_post_sq(cqp);
1113 return 0;
1114}
1115
1116/**
1117 * i40iw_sc_del_arp_cache_entry - dele arp cache entry
1118 * @cqp: struct for cqp hw
1119 * @scratch: u64 saved to be used during cqp completion
1120 * @arp_index: arp index to delete arp entry
1121 * @post_sq: flag for cqp db to ring
1122 */
1123static enum i40iw_status_code i40iw_sc_del_arp_cache_entry(
1124 struct i40iw_sc_cqp *cqp,
1125 u64 scratch,
1126 u16 arp_index,
1127 bool post_sq)
1128{
1129 u64 *wqe;
1130 u64 header;
1131
1132 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1133 if (!wqe)
1134 return I40IW_ERR_RING_FULL;
1135
1136 header = arp_index |
1137 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1138 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1139 i40iw_insert_wqe_hdr(wqe, header);
1140
1141 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ARP_CACHE_DEL_ENTRY WQE",
1142 wqe, I40IW_CQP_WQE_SIZE * 8);
1143
1144 if (post_sq)
1145 i40iw_sc_cqp_post_sq(cqp);
1146 return 0;
1147}
1148
1149/**
1150 * i40iw_sc_query_arp_cache_entry - cqp wqe to query arp and arp index
1151 * @cqp: struct for cqp hw
1152 * @scratch: u64 saved to be used during cqp completion
1153 * @arp_index: arp index to delete arp entry
1154 * @post_sq: flag for cqp db to ring
1155 */
1156static enum i40iw_status_code i40iw_sc_query_arp_cache_entry(
1157 struct i40iw_sc_cqp *cqp,
1158 u64 scratch,
1159 u16 arp_index,
1160 bool post_sq)
1161{
1162 u64 *wqe;
1163 u64 header;
1164
1165 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1166 if (!wqe)
1167 return I40IW_ERR_RING_FULL;
1168
1169 header = arp_index |
1170 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1171 LS_64(1, I40IW_CQPSQ_MAT_QUERY) |
1172 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1173
1174 i40iw_insert_wqe_hdr(wqe, header);
1175
1176 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QUERY_ARP_CACHE_ENTRY WQE",
1177 wqe, I40IW_CQP_WQE_SIZE * 8);
1178
1179 if (post_sq)
1180 i40iw_sc_cqp_post_sq(cqp);
1181 return 0;
1182}
1183
1184/**
1185 * i40iw_sc_manage_apbvt_entry - for adding and deleting apbvt entries
1186 * @cqp: struct for cqp hw
1187 * @info: info for apbvt entry to add or delete
1188 * @scratch: u64 saved to be used during cqp completion
1189 * @post_sq: flag for cqp db to ring
1190 */
1191static enum i40iw_status_code i40iw_sc_manage_apbvt_entry(
1192 struct i40iw_sc_cqp *cqp,
1193 struct i40iw_apbvt_info *info,
1194 u64 scratch,
1195 bool post_sq)
1196{
1197 u64 *wqe;
1198 u64 header;
1199
1200 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1201 if (!wqe)
1202 return I40IW_ERR_RING_FULL;
1203
1204 set_64bit_val(wqe, 16, info->port);
1205
1206 header = LS_64(I40IW_CQP_OP_MANAGE_APBVT, I40IW_CQPSQ_OPCODE) |
1207 LS_64(info->add, I40IW_CQPSQ_MAPT_ADDPORT) |
1208 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1209
1210 i40iw_insert_wqe_hdr(wqe, header);
1211
1212 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_APBVT WQE",
1213 wqe, I40IW_CQP_WQE_SIZE * 8);
1214
1215 if (post_sq)
1216 i40iw_sc_cqp_post_sq(cqp);
1217 return 0;
1218}
1219
1220/**
1221 * i40iw_sc_manage_qhash_table_entry - manage quad hash entries
1222 * @cqp: struct for cqp hw
1223 * @info: info for quad hash to manage
1224 * @scratch: u64 saved to be used during cqp completion
1225 * @post_sq: flag for cqp db to ring
1226 *
1227 * This is called before connection establishment is started. For passive connections, when
1228 * listener is created, it will call with entry type of I40IW_QHASH_TYPE_TCP_SYN with local
1229 * ip address and tcp port. When SYN is received (passive connections) or
1230 * sent (active connections), this routine is called with entry type of
1231 * I40IW_QHASH_TYPE_TCP_ESTABLISHED and quad is passed in info.
1232 *
1233 * When iwarp connection is done and its state moves to RTS, the quad hash entry in
1234 * the hardware will point to iwarp's qp number and requires no calls from the driver.
1235 */
1236static enum i40iw_status_code i40iw_sc_manage_qhash_table_entry(
1237 struct i40iw_sc_cqp *cqp,
1238 struct i40iw_qhash_table_info *info,
1239 u64 scratch,
1240 bool post_sq)
1241{
1242 u64 *wqe;
1243 u64 qw1 = 0;
1244 u64 qw2 = 0;
1245 u64 temp;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06001246 struct i40iw_sc_vsi *vsi = info->vsi;
Faisal Latif86dbcd02016-01-20 13:40:10 -06001247
1248 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1249 if (!wqe)
1250 return I40IW_ERR_RING_FULL;
1251
1252 temp = info->mac_addr[5] |
1253 LS_64_1(info->mac_addr[4], 8) |
1254 LS_64_1(info->mac_addr[3], 16) |
1255 LS_64_1(info->mac_addr[2], 24) |
1256 LS_64_1(info->mac_addr[1], 32) |
1257 LS_64_1(info->mac_addr[0], 40);
1258
1259 set_64bit_val(wqe, 0, temp);
1260
1261 qw1 = LS_64(info->qp_num, I40IW_CQPSQ_QHASH_QPN) |
1262 LS_64(info->dest_port, I40IW_CQPSQ_QHASH_DEST_PORT);
1263 if (info->ipv4_valid) {
1264 set_64bit_val(wqe,
1265 48,
1266 LS_64(info->dest_ip[0], I40IW_CQPSQ_QHASH_ADDR3));
1267 } else {
1268 set_64bit_val(wqe,
1269 56,
1270 LS_64(info->dest_ip[0], I40IW_CQPSQ_QHASH_ADDR0) |
1271 LS_64(info->dest_ip[1], I40IW_CQPSQ_QHASH_ADDR1));
1272
1273 set_64bit_val(wqe,
1274 48,
1275 LS_64(info->dest_ip[2], I40IW_CQPSQ_QHASH_ADDR2) |
1276 LS_64(info->dest_ip[3], I40IW_CQPSQ_QHASH_ADDR3));
1277 }
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06001278 qw2 = LS_64(vsi->qos[info->user_pri].qs_handle, I40IW_CQPSQ_QHASH_QS_HANDLE);
Faisal Latif86dbcd02016-01-20 13:40:10 -06001279 if (info->vlan_valid)
1280 qw2 |= LS_64(info->vlan_id, I40IW_CQPSQ_QHASH_VLANID);
1281 set_64bit_val(wqe, 16, qw2);
1282 if (info->entry_type == I40IW_QHASH_TYPE_TCP_ESTABLISHED) {
1283 qw1 |= LS_64(info->src_port, I40IW_CQPSQ_QHASH_SRC_PORT);
1284 if (!info->ipv4_valid) {
1285 set_64bit_val(wqe,
1286 40,
1287 LS_64(info->src_ip[0], I40IW_CQPSQ_QHASH_ADDR0) |
1288 LS_64(info->src_ip[1], I40IW_CQPSQ_QHASH_ADDR1));
1289 set_64bit_val(wqe,
1290 32,
1291 LS_64(info->src_ip[2], I40IW_CQPSQ_QHASH_ADDR2) |
1292 LS_64(info->src_ip[3], I40IW_CQPSQ_QHASH_ADDR3));
1293 } else {
1294 set_64bit_val(wqe,
1295 32,
1296 LS_64(info->src_ip[0], I40IW_CQPSQ_QHASH_ADDR3));
1297 }
1298 }
1299
1300 set_64bit_val(wqe, 8, qw1);
1301 temp = LS_64(cqp->polarity, I40IW_CQPSQ_QHASH_WQEVALID) |
1302 LS_64(I40IW_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY, I40IW_CQPSQ_QHASH_OPCODE) |
1303 LS_64(info->manage, I40IW_CQPSQ_QHASH_MANAGE) |
1304 LS_64(info->ipv4_valid, I40IW_CQPSQ_QHASH_IPV4VALID) |
1305 LS_64(info->vlan_valid, I40IW_CQPSQ_QHASH_VLANVALID) |
1306 LS_64(info->entry_type, I40IW_CQPSQ_QHASH_ENTRYTYPE);
1307
1308 i40iw_insert_wqe_hdr(wqe, temp);
1309
1310 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_QHASH WQE",
1311 wqe, I40IW_CQP_WQE_SIZE * 8);
1312
1313 if (post_sq)
1314 i40iw_sc_cqp_post_sq(cqp);
1315 return 0;
1316}
1317
1318/**
1319 * i40iw_sc_alloc_local_mac_ipaddr_entry - cqp wqe for loc mac entry
1320 * @cqp: struct for cqp hw
1321 * @scratch: u64 saved to be used during cqp completion
1322 * @post_sq: flag for cqp db to ring
1323 */
1324static enum i40iw_status_code i40iw_sc_alloc_local_mac_ipaddr_entry(
1325 struct i40iw_sc_cqp *cqp,
1326 u64 scratch,
1327 bool post_sq)
1328{
1329 u64 *wqe;
1330 u64 header;
1331
1332 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1333 if (!wqe)
1334 return I40IW_ERR_RING_FULL;
1335 header = LS_64(I40IW_CQP_OP_ALLOCATE_LOC_MAC_IP_TABLE_ENTRY, I40IW_CQPSQ_OPCODE) |
1336 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1337
1338 i40iw_insert_wqe_hdr(wqe, header);
1339 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ALLOCATE_LOCAL_MAC_IPADDR WQE",
1340 wqe, I40IW_CQP_WQE_SIZE * 8);
1341 if (post_sq)
1342 i40iw_sc_cqp_post_sq(cqp);
1343 return 0;
1344}
1345
1346/**
1347 * i40iw_sc_add_local_mac_ipaddr_entry - add mac enry
1348 * @cqp: struct for cqp hw
1349 * @info:mac addr info
1350 * @scratch: u64 saved to be used during cqp completion
1351 * @post_sq: flag for cqp db to ring
1352 */
1353static enum i40iw_status_code i40iw_sc_add_local_mac_ipaddr_entry(
1354 struct i40iw_sc_cqp *cqp,
1355 struct i40iw_local_mac_ipaddr_entry_info *info,
1356 u64 scratch,
1357 bool post_sq)
1358{
1359 u64 *wqe;
1360 u64 temp, header;
1361
1362 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1363 if (!wqe)
1364 return I40IW_ERR_RING_FULL;
1365 temp = info->mac_addr[5] |
1366 LS_64_1(info->mac_addr[4], 8) |
1367 LS_64_1(info->mac_addr[3], 16) |
1368 LS_64_1(info->mac_addr[2], 24) |
1369 LS_64_1(info->mac_addr[1], 32) |
1370 LS_64_1(info->mac_addr[0], 40);
1371
1372 set_64bit_val(wqe, 32, temp);
1373
1374 header = LS_64(info->entry_idx, I40IW_CQPSQ_MLIPA_IPTABLEIDX) |
1375 LS_64(I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE, I40IW_CQPSQ_OPCODE) |
1376 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1377
1378 i40iw_insert_wqe_hdr(wqe, header);
1379
1380 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ADD_LOCAL_MAC_IPADDR WQE",
1381 wqe, I40IW_CQP_WQE_SIZE * 8);
1382
1383 if (post_sq)
1384 i40iw_sc_cqp_post_sq(cqp);
1385 return 0;
1386}
1387
1388/**
1389 * i40iw_sc_del_local_mac_ipaddr_entry - cqp wqe to dele local mac
1390 * @cqp: struct for cqp hw
1391 * @scratch: u64 saved to be used during cqp completion
1392 * @entry_idx: index of mac entry
1393 * @ ignore_ref_count: to force mac adde delete
1394 * @post_sq: flag for cqp db to ring
1395 */
1396static enum i40iw_status_code i40iw_sc_del_local_mac_ipaddr_entry(
1397 struct i40iw_sc_cqp *cqp,
1398 u64 scratch,
1399 u8 entry_idx,
1400 u8 ignore_ref_count,
1401 bool post_sq)
1402{
1403 u64 *wqe;
1404 u64 header;
1405
1406 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1407 if (!wqe)
1408 return I40IW_ERR_RING_FULL;
1409 header = LS_64(entry_idx, I40IW_CQPSQ_MLIPA_IPTABLEIDX) |
1410 LS_64(I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE, I40IW_CQPSQ_OPCODE) |
1411 LS_64(1, I40IW_CQPSQ_MLIPA_FREEENTRY) |
1412 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
1413 LS_64(ignore_ref_count, I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT);
1414
1415 i40iw_insert_wqe_hdr(wqe, header);
1416
1417 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "DEL_LOCAL_MAC_IPADDR WQE",
1418 wqe, I40IW_CQP_WQE_SIZE * 8);
1419
1420 if (post_sq)
1421 i40iw_sc_cqp_post_sq(cqp);
1422 return 0;
1423}
1424
1425/**
1426 * i40iw_sc_cqp_nop - send a nop wqe
1427 * @cqp: struct for cqp hw
1428 * @scratch: u64 saved to be used during cqp completion
1429 * @post_sq: flag for cqp db to ring
1430 */
1431static enum i40iw_status_code i40iw_sc_cqp_nop(struct i40iw_sc_cqp *cqp,
1432 u64 scratch,
1433 bool post_sq)
1434{
1435 u64 *wqe;
1436 u64 header;
1437
1438 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1439 if (!wqe)
1440 return I40IW_ERR_RING_FULL;
1441 header = LS_64(I40IW_CQP_OP_NOP, I40IW_CQPSQ_OPCODE) |
1442 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1443 i40iw_insert_wqe_hdr(wqe, header);
1444 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "NOP WQE",
1445 wqe, I40IW_CQP_WQE_SIZE * 8);
1446
1447 if (post_sq)
1448 i40iw_sc_cqp_post_sq(cqp);
1449 return 0;
1450}
1451
1452/**
1453 * i40iw_sc_ceq_init - initialize ceq
1454 * @ceq: ceq sc structure
1455 * @info: ceq initialization info
1456 */
1457static enum i40iw_status_code i40iw_sc_ceq_init(struct i40iw_sc_ceq *ceq,
1458 struct i40iw_ceq_init_info *info)
1459{
1460 u32 pble_obj_cnt;
1461
1462 if ((info->elem_cnt < I40IW_MIN_CEQ_ENTRIES) ||
1463 (info->elem_cnt > I40IW_MAX_CEQ_ENTRIES))
1464 return I40IW_ERR_INVALID_SIZE;
1465
1466 if (info->ceq_id >= I40IW_MAX_CEQID)
1467 return I40IW_ERR_INVALID_CEQ_ID;
1468
1469 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1470
1471 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1472 return I40IW_ERR_INVALID_PBLE_INDEX;
1473
1474 ceq->size = sizeof(*ceq);
1475 ceq->ceqe_base = (struct i40iw_ceqe *)info->ceqe_base;
1476 ceq->ceq_id = info->ceq_id;
1477 ceq->dev = info->dev;
1478 ceq->elem_cnt = info->elem_cnt;
1479 ceq->ceq_elem_pa = info->ceqe_pa;
1480 ceq->virtual_map = info->virtual_map;
1481
1482 ceq->pbl_chunk_size = (ceq->virtual_map ? info->pbl_chunk_size : 0);
1483 ceq->first_pm_pbl_idx = (ceq->virtual_map ? info->first_pm_pbl_idx : 0);
1484 ceq->pbl_list = (ceq->virtual_map ? info->pbl_list : NULL);
1485
1486 ceq->tph_en = info->tph_en;
1487 ceq->tph_val = info->tph_val;
1488 ceq->polarity = 1;
1489 I40IW_RING_INIT(ceq->ceq_ring, ceq->elem_cnt);
1490 ceq->dev->ceq[info->ceq_id] = ceq;
1491
1492 return 0;
1493}
1494
1495/**
1496 * i40iw_sc_ceq_create - create ceq wqe
1497 * @ceq: ceq sc structure
1498 * @scratch: u64 saved to be used during cqp completion
1499 * @post_sq: flag for cqp db to ring
1500 */
1501static enum i40iw_status_code i40iw_sc_ceq_create(struct i40iw_sc_ceq *ceq,
1502 u64 scratch,
1503 bool post_sq)
1504{
1505 struct i40iw_sc_cqp *cqp;
1506 u64 *wqe;
1507 u64 header;
1508
1509 cqp = ceq->dev->cqp;
1510 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1511 if (!wqe)
1512 return I40IW_ERR_RING_FULL;
1513 set_64bit_val(wqe, 16, ceq->elem_cnt);
1514 set_64bit_val(wqe, 32, (ceq->virtual_map ? 0 : ceq->ceq_elem_pa));
1515 set_64bit_val(wqe, 48, (ceq->virtual_map ? ceq->first_pm_pbl_idx : 0));
1516 set_64bit_val(wqe, 56, LS_64(ceq->tph_val, I40IW_CQPSQ_TPHVAL));
1517
1518 header = ceq->ceq_id |
1519 LS_64(I40IW_CQP_OP_CREATE_CEQ, I40IW_CQPSQ_OPCODE) |
1520 LS_64(ceq->pbl_chunk_size, I40IW_CQPSQ_CEQ_LPBLSIZE) |
1521 LS_64(ceq->virtual_map, I40IW_CQPSQ_CEQ_VMAP) |
1522 LS_64(ceq->tph_en, I40IW_CQPSQ_TPHEN) |
1523 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1524
1525 i40iw_insert_wqe_hdr(wqe, header);
1526
1527 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CEQ_CREATE WQE",
1528 wqe, I40IW_CQP_WQE_SIZE * 8);
1529
1530 if (post_sq)
1531 i40iw_sc_cqp_post_sq(cqp);
1532 return 0;
1533}
1534
1535/**
1536 * i40iw_sc_cceq_create_done - poll for control ceq wqe to complete
1537 * @ceq: ceq sc structure
1538 */
1539static enum i40iw_status_code i40iw_sc_cceq_create_done(struct i40iw_sc_ceq *ceq)
1540{
1541 struct i40iw_sc_cqp *cqp;
1542
1543 cqp = ceq->dev->cqp;
1544 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_CEQ, NULL);
1545}
1546
1547/**
1548 * i40iw_sc_cceq_destroy_done - poll for destroy cceq to complete
1549 * @ceq: ceq sc structure
1550 */
1551static enum i40iw_status_code i40iw_sc_cceq_destroy_done(struct i40iw_sc_ceq *ceq)
1552{
1553 struct i40iw_sc_cqp *cqp;
1554
1555 cqp = ceq->dev->cqp;
1556 cqp->process_cqp_sds = i40iw_update_sds_noccq;
1557 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_DESTROY_CEQ, NULL);
1558}
1559
1560/**
1561 * i40iw_sc_cceq_create - create cceq
1562 * @ceq: ceq sc structure
1563 * @scratch: u64 saved to be used during cqp completion
1564 */
1565static enum i40iw_status_code i40iw_sc_cceq_create(struct i40iw_sc_ceq *ceq, u64 scratch)
1566{
1567 enum i40iw_status_code ret_code;
1568
1569 ret_code = i40iw_sc_ceq_create(ceq, scratch, true);
1570 if (!ret_code)
1571 ret_code = i40iw_sc_cceq_create_done(ceq);
1572 return ret_code;
1573}
1574
1575/**
1576 * i40iw_sc_ceq_destroy - destroy ceq
1577 * @ceq: ceq sc structure
1578 * @scratch: u64 saved to be used during cqp completion
1579 * @post_sq: flag for cqp db to ring
1580 */
1581static enum i40iw_status_code i40iw_sc_ceq_destroy(struct i40iw_sc_ceq *ceq,
1582 u64 scratch,
1583 bool post_sq)
1584{
1585 struct i40iw_sc_cqp *cqp;
1586 u64 *wqe;
1587 u64 header;
1588
1589 cqp = ceq->dev->cqp;
1590 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1591 if (!wqe)
1592 return I40IW_ERR_RING_FULL;
1593 set_64bit_val(wqe, 16, ceq->elem_cnt);
1594 set_64bit_val(wqe, 48, ceq->first_pm_pbl_idx);
1595 header = ceq->ceq_id |
1596 LS_64(I40IW_CQP_OP_DESTROY_CEQ, I40IW_CQPSQ_OPCODE) |
1597 LS_64(ceq->pbl_chunk_size, I40IW_CQPSQ_CEQ_LPBLSIZE) |
1598 LS_64(ceq->virtual_map, I40IW_CQPSQ_CEQ_VMAP) |
1599 LS_64(ceq->tph_en, I40IW_CQPSQ_TPHEN) |
1600 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1601 i40iw_insert_wqe_hdr(wqe, header);
1602 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CEQ_DESTROY WQE",
1603 wqe, I40IW_CQP_WQE_SIZE * 8);
1604
1605 if (post_sq)
1606 i40iw_sc_cqp_post_sq(cqp);
1607 return 0;
1608}
1609
1610/**
1611 * i40iw_sc_process_ceq - process ceq
1612 * @dev: sc device struct
1613 * @ceq: ceq sc structure
1614 */
1615static void *i40iw_sc_process_ceq(struct i40iw_sc_dev *dev, struct i40iw_sc_ceq *ceq)
1616{
1617 u64 temp;
1618 u64 *ceqe;
1619 struct i40iw_sc_cq *cq = NULL;
1620 u8 polarity;
1621
1622 ceqe = (u64 *)I40IW_GET_CURRENT_CEQ_ELEMENT(ceq);
1623 get_64bit_val(ceqe, 0, &temp);
1624 polarity = (u8)RS_64(temp, I40IW_CEQE_VALID);
1625 if (polarity != ceq->polarity)
1626 return cq;
1627
1628 cq = (struct i40iw_sc_cq *)(unsigned long)LS_64_1(temp, 1);
1629
1630 I40IW_RING_MOVE_TAIL(ceq->ceq_ring);
1631 if (I40IW_RING_GETCURRENT_TAIL(ceq->ceq_ring) == 0)
1632 ceq->polarity ^= 1;
1633
1634 if (dev->is_pf)
1635 i40iw_wr32(dev->hw, I40E_PFPE_CQACK, cq->cq_uk.cq_id);
1636 else
1637 i40iw_wr32(dev->hw, I40E_VFPE_CQACK1, cq->cq_uk.cq_id);
1638
1639 return cq;
1640}
1641
1642/**
1643 * i40iw_sc_aeq_init - initialize aeq
1644 * @aeq: aeq structure ptr
1645 * @info: aeq initialization info
1646 */
1647static enum i40iw_status_code i40iw_sc_aeq_init(struct i40iw_sc_aeq *aeq,
1648 struct i40iw_aeq_init_info *info)
1649{
1650 u32 pble_obj_cnt;
1651
1652 if ((info->elem_cnt < I40IW_MIN_AEQ_ENTRIES) ||
1653 (info->elem_cnt > I40IW_MAX_AEQ_ENTRIES))
1654 return I40IW_ERR_INVALID_SIZE;
1655 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1656
1657 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1658 return I40IW_ERR_INVALID_PBLE_INDEX;
1659
1660 aeq->size = sizeof(*aeq);
1661 aeq->polarity = 1;
1662 aeq->aeqe_base = (struct i40iw_sc_aeqe *)info->aeqe_base;
1663 aeq->dev = info->dev;
1664 aeq->elem_cnt = info->elem_cnt;
1665
1666 aeq->aeq_elem_pa = info->aeq_elem_pa;
1667 I40IW_RING_INIT(aeq->aeq_ring, aeq->elem_cnt);
1668 info->dev->aeq = aeq;
1669
1670 aeq->virtual_map = info->virtual_map;
1671 aeq->pbl_list = (aeq->virtual_map ? info->pbl_list : NULL);
1672 aeq->pbl_chunk_size = (aeq->virtual_map ? info->pbl_chunk_size : 0);
1673 aeq->first_pm_pbl_idx = (aeq->virtual_map ? info->first_pm_pbl_idx : 0);
1674 info->dev->aeq = aeq;
1675 return 0;
1676}
1677
1678/**
1679 * i40iw_sc_aeq_create - create aeq
1680 * @aeq: aeq structure ptr
1681 * @scratch: u64 saved to be used during cqp completion
1682 * @post_sq: flag for cqp db to ring
1683 */
1684static enum i40iw_status_code i40iw_sc_aeq_create(struct i40iw_sc_aeq *aeq,
1685 u64 scratch,
1686 bool post_sq)
1687{
1688 u64 *wqe;
1689 struct i40iw_sc_cqp *cqp;
1690 u64 header;
1691
1692 cqp = aeq->dev->cqp;
1693 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1694 if (!wqe)
1695 return I40IW_ERR_RING_FULL;
1696 set_64bit_val(wqe, 16, aeq->elem_cnt);
1697 set_64bit_val(wqe, 32,
1698 (aeq->virtual_map ? 0 : aeq->aeq_elem_pa));
1699 set_64bit_val(wqe, 48,
1700 (aeq->virtual_map ? aeq->first_pm_pbl_idx : 0));
1701
1702 header = LS_64(I40IW_CQP_OP_CREATE_AEQ, I40IW_CQPSQ_OPCODE) |
1703 LS_64(aeq->pbl_chunk_size, I40IW_CQPSQ_AEQ_LPBLSIZE) |
1704 LS_64(aeq->virtual_map, I40IW_CQPSQ_AEQ_VMAP) |
1705 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1706
1707 i40iw_insert_wqe_hdr(wqe, header);
1708 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "AEQ_CREATE WQE",
1709 wqe, I40IW_CQP_WQE_SIZE * 8);
1710 if (post_sq)
1711 i40iw_sc_cqp_post_sq(cqp);
1712 return 0;
1713}
1714
1715/**
1716 * i40iw_sc_aeq_destroy - destroy aeq during close
1717 * @aeq: aeq structure ptr
1718 * @scratch: u64 saved to be used during cqp completion
1719 * @post_sq: flag for cqp db to ring
1720 */
1721static enum i40iw_status_code i40iw_sc_aeq_destroy(struct i40iw_sc_aeq *aeq,
1722 u64 scratch,
1723 bool post_sq)
1724{
1725 u64 *wqe;
1726 struct i40iw_sc_cqp *cqp;
1727 u64 header;
1728
1729 cqp = aeq->dev->cqp;
1730 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1731 if (!wqe)
1732 return I40IW_ERR_RING_FULL;
1733 set_64bit_val(wqe, 16, aeq->elem_cnt);
1734 set_64bit_val(wqe, 48, aeq->first_pm_pbl_idx);
1735 header = LS_64(I40IW_CQP_OP_DESTROY_AEQ, I40IW_CQPSQ_OPCODE) |
1736 LS_64(aeq->pbl_chunk_size, I40IW_CQPSQ_AEQ_LPBLSIZE) |
1737 LS_64(aeq->virtual_map, I40IW_CQPSQ_AEQ_VMAP) |
1738 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1739 i40iw_insert_wqe_hdr(wqe, header);
1740
1741 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "AEQ_DESTROY WQE",
1742 wqe, I40IW_CQP_WQE_SIZE * 8);
1743 if (post_sq)
1744 i40iw_sc_cqp_post_sq(cqp);
1745 return 0;
1746}
1747
1748/**
1749 * i40iw_sc_get_next_aeqe - get next aeq entry
1750 * @aeq: aeq structure ptr
1751 * @info: aeqe info to be returned
1752 */
1753static enum i40iw_status_code i40iw_sc_get_next_aeqe(struct i40iw_sc_aeq *aeq,
1754 struct i40iw_aeqe_info *info)
1755{
1756 u64 temp, compl_ctx;
1757 u64 *aeqe;
1758 u16 wqe_idx;
1759 u8 ae_src;
1760 u8 polarity;
1761
1762 aeqe = (u64 *)I40IW_GET_CURRENT_AEQ_ELEMENT(aeq);
1763 get_64bit_val(aeqe, 0, &compl_ctx);
1764 get_64bit_val(aeqe, 8, &temp);
1765 polarity = (u8)RS_64(temp, I40IW_AEQE_VALID);
1766
1767 if (aeq->polarity != polarity)
1768 return I40IW_ERR_QUEUE_EMPTY;
1769
1770 i40iw_debug_buf(aeq->dev, I40IW_DEBUG_WQE, "AEQ_ENTRY", aeqe, 16);
1771
1772 ae_src = (u8)RS_64(temp, I40IW_AEQE_AESRC);
1773 wqe_idx = (u16)RS_64(temp, I40IW_AEQE_WQDESCIDX);
1774 info->qp_cq_id = (u32)RS_64(temp, I40IW_AEQE_QPCQID);
1775 info->ae_id = (u16)RS_64(temp, I40IW_AEQE_AECODE);
1776 info->tcp_state = (u8)RS_64(temp, I40IW_AEQE_TCPSTATE);
1777 info->iwarp_state = (u8)RS_64(temp, I40IW_AEQE_IWSTATE);
1778 info->q2_data_written = (u8)RS_64(temp, I40IW_AEQE_Q2DATA);
1779 info->aeqe_overflow = (bool)RS_64(temp, I40IW_AEQE_OVERFLOW);
Mustafa Ismail4236f4b2017-10-16 15:45:55 -05001780
1781 switch (info->ae_id) {
1782 case I40IW_AE_PRIV_OPERATION_DENIED:
1783 case I40IW_AE_UDA_XMIT_DGRAM_TOO_LONG:
1784 case I40IW_AE_UDA_XMIT_DGRAM_TOO_SHORT:
1785 case I40IW_AE_BAD_CLOSE:
1786 case I40IW_AE_RDMAP_ROE_BAD_LLP_CLOSE:
1787 case I40IW_AE_RDMA_READ_WHILE_ORD_ZERO:
1788 case I40IW_AE_STAG_ZERO_INVALID:
1789 case I40IW_AE_IB_RREQ_AND_Q1_FULL:
1790 case I40IW_AE_WQE_UNEXPECTED_OPCODE:
1791 case I40IW_AE_DDP_UBE_INVALID_DDP_VERSION:
1792 case I40IW_AE_DDP_UBE_INVALID_MO:
1793 case I40IW_AE_DDP_UBE_INVALID_QN:
1794 case I40IW_AE_DDP_NO_L_BIT:
1795 case I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION:
1796 case I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE:
1797 case I40IW_AE_ROE_INVALID_RDMA_READ_REQUEST:
1798 case I40IW_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP:
1799 case I40IW_AE_INVALID_ARP_ENTRY:
1800 case I40IW_AE_INVALID_TCP_OPTION_RCVD:
1801 case I40IW_AE_STALE_ARP_ENTRY:
1802 case I40IW_AE_LLP_CLOSE_COMPLETE:
1803 case I40IW_AE_LLP_CONNECTION_RESET:
1804 case I40IW_AE_LLP_FIN_RECEIVED:
1805 case I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR:
1806 case I40IW_AE_LLP_SEGMENT_TOO_SMALL:
1807 case I40IW_AE_LLP_SYN_RECEIVED:
1808 case I40IW_AE_LLP_TERMINATE_RECEIVED:
1809 case I40IW_AE_LLP_TOO_MANY_RETRIES:
1810 case I40IW_AE_LLP_DOUBT_REACHABILITY:
1811 case I40IW_AE_RESET_SENT:
1812 case I40IW_AE_TERMINATE_SENT:
1813 case I40IW_AE_RESET_NOT_SENT:
1814 case I40IW_AE_LCE_QP_CATASTROPHIC:
1815 case I40IW_AE_QP_SUSPEND_COMPLETE:
1816 info->qp = true;
1817 info->compl_ctx = compl_ctx;
1818 ae_src = I40IW_AE_SOURCE_RSVD;
1819 break;
1820 case I40IW_AE_LCE_CQ_CATASTROPHIC:
1821 info->cq = true;
1822 info->compl_ctx = LS_64_1(compl_ctx, 1);
1823 ae_src = I40IW_AE_SOURCE_RSVD;
1824 break;
1825 }
1826
Faisal Latif86dbcd02016-01-20 13:40:10 -06001827 switch (ae_src) {
1828 case I40IW_AE_SOURCE_RQ:
1829 case I40IW_AE_SOURCE_RQ_0011:
1830 info->qp = true;
1831 info->wqe_idx = wqe_idx;
1832 info->compl_ctx = compl_ctx;
1833 break;
1834 case I40IW_AE_SOURCE_CQ:
1835 case I40IW_AE_SOURCE_CQ_0110:
1836 case I40IW_AE_SOURCE_CQ_1010:
1837 case I40IW_AE_SOURCE_CQ_1110:
1838 info->cq = true;
1839 info->compl_ctx = LS_64_1(compl_ctx, 1);
1840 break;
1841 case I40IW_AE_SOURCE_SQ:
1842 case I40IW_AE_SOURCE_SQ_0111:
1843 info->qp = true;
1844 info->sq = true;
1845 info->wqe_idx = wqe_idx;
1846 info->compl_ctx = compl_ctx;
1847 break;
1848 case I40IW_AE_SOURCE_IN_RR_WR:
1849 case I40IW_AE_SOURCE_IN_RR_WR_1011:
1850 info->qp = true;
1851 info->compl_ctx = compl_ctx;
1852 info->in_rdrsp_wr = true;
1853 break;
1854 case I40IW_AE_SOURCE_OUT_RR:
1855 case I40IW_AE_SOURCE_OUT_RR_1111:
1856 info->qp = true;
1857 info->compl_ctx = compl_ctx;
1858 info->out_rdrsp = true;
1859 break;
Mustafa Ismail4236f4b2017-10-16 15:45:55 -05001860 case I40IW_AE_SOURCE_RSVD:
1861 /* fallthrough */
Faisal Latif86dbcd02016-01-20 13:40:10 -06001862 default:
1863 break;
1864 }
1865 I40IW_RING_MOVE_TAIL(aeq->aeq_ring);
1866 if (I40IW_RING_GETCURRENT_TAIL(aeq->aeq_ring) == 0)
1867 aeq->polarity ^= 1;
1868 return 0;
1869}
1870
1871/**
1872 * i40iw_sc_repost_aeq_entries - repost completed aeq entries
1873 * @dev: sc device struct
1874 * @count: allocate count
1875 */
1876static enum i40iw_status_code i40iw_sc_repost_aeq_entries(struct i40iw_sc_dev *dev,
1877 u32 count)
1878{
1879 if (count > I40IW_MAX_AEQ_ALLOCATE_COUNT)
1880 return I40IW_ERR_INVALID_SIZE;
1881
1882 if (dev->is_pf)
1883 i40iw_wr32(dev->hw, I40E_PFPE_AEQALLOC, count);
1884 else
1885 i40iw_wr32(dev->hw, I40E_VFPE_AEQALLOC1, count);
1886
1887 return 0;
1888}
1889
1890/**
1891 * i40iw_sc_aeq_create_done - create aeq
1892 * @aeq: aeq structure ptr
1893 */
1894static enum i40iw_status_code i40iw_sc_aeq_create_done(struct i40iw_sc_aeq *aeq)
1895{
1896 struct i40iw_sc_cqp *cqp;
1897
1898 cqp = aeq->dev->cqp;
1899 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_AEQ, NULL);
1900}
1901
1902/**
1903 * i40iw_sc_aeq_destroy_done - destroy of aeq during close
1904 * @aeq: aeq structure ptr
1905 */
1906static enum i40iw_status_code i40iw_sc_aeq_destroy_done(struct i40iw_sc_aeq *aeq)
1907{
1908 struct i40iw_sc_cqp *cqp;
1909
1910 cqp = aeq->dev->cqp;
1911 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_DESTROY_AEQ, NULL);
1912}
1913
1914/**
1915 * i40iw_sc_ccq_init - initialize control cq
1916 * @cq: sc's cq ctruct
1917 * @info: info for control cq initialization
1918 */
1919static enum i40iw_status_code i40iw_sc_ccq_init(struct i40iw_sc_cq *cq,
1920 struct i40iw_ccq_init_info *info)
1921{
1922 u32 pble_obj_cnt;
1923
1924 if (info->num_elem < I40IW_MIN_CQ_SIZE || info->num_elem > I40IW_MAX_CQ_SIZE)
1925 return I40IW_ERR_INVALID_SIZE;
1926
1927 if (info->ceq_id > I40IW_MAX_CEQID)
1928 return I40IW_ERR_INVALID_CEQ_ID;
1929
1930 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1931
1932 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1933 return I40IW_ERR_INVALID_PBLE_INDEX;
1934
1935 cq->cq_pa = info->cq_pa;
1936 cq->cq_uk.cq_base = info->cq_base;
1937 cq->shadow_area_pa = info->shadow_area_pa;
1938 cq->cq_uk.shadow_area = info->shadow_area;
1939 cq->shadow_read_threshold = info->shadow_read_threshold;
1940 cq->dev = info->dev;
1941 cq->ceq_id = info->ceq_id;
1942 cq->cq_uk.cq_size = info->num_elem;
1943 cq->cq_type = I40IW_CQ_TYPE_CQP;
1944 cq->ceqe_mask = info->ceqe_mask;
1945 I40IW_RING_INIT(cq->cq_uk.cq_ring, info->num_elem);
1946
1947 cq->cq_uk.cq_id = 0; /* control cq is id 0 always */
1948 cq->ceq_id_valid = info->ceq_id_valid;
1949 cq->tph_en = info->tph_en;
1950 cq->tph_val = info->tph_val;
1951 cq->cq_uk.avoid_mem_cflct = info->avoid_mem_cflct;
1952
1953 cq->pbl_list = info->pbl_list;
1954 cq->virtual_map = info->virtual_map;
1955 cq->pbl_chunk_size = info->pbl_chunk_size;
1956 cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
1957 cq->cq_uk.polarity = true;
1958
1959 /* following are only for iw cqs so initialize them to zero */
1960 cq->cq_uk.cqe_alloc_reg = NULL;
1961 info->dev->ccq = cq;
1962 return 0;
1963}
1964
1965/**
1966 * i40iw_sc_ccq_create_done - poll cqp for ccq create
1967 * @ccq: ccq sc struct
1968 */
1969static enum i40iw_status_code i40iw_sc_ccq_create_done(struct i40iw_sc_cq *ccq)
1970{
1971 struct i40iw_sc_cqp *cqp;
1972
1973 cqp = ccq->dev->cqp;
1974 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_CQ, NULL);
1975}
1976
1977/**
1978 * i40iw_sc_ccq_create - create control cq
1979 * @ccq: ccq sc struct
1980 * @scratch: u64 saved to be used during cqp completion
1981 * @check_overflow: overlow flag for ccq
1982 * @post_sq: flag for cqp db to ring
1983 */
1984static enum i40iw_status_code i40iw_sc_ccq_create(struct i40iw_sc_cq *ccq,
1985 u64 scratch,
1986 bool check_overflow,
1987 bool post_sq)
1988{
1989 u64 *wqe;
1990 struct i40iw_sc_cqp *cqp;
1991 u64 header;
1992 enum i40iw_status_code ret_code;
1993
1994 cqp = ccq->dev->cqp;
1995 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1996 if (!wqe)
1997 return I40IW_ERR_RING_FULL;
1998 set_64bit_val(wqe, 0, ccq->cq_uk.cq_size);
1999 set_64bit_val(wqe, 8, RS_64_1(ccq, 1));
2000 set_64bit_val(wqe, 16,
2001 LS_64(ccq->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
2002 set_64bit_val(wqe, 32, (ccq->virtual_map ? 0 : ccq->cq_pa));
2003 set_64bit_val(wqe, 40, ccq->shadow_area_pa);
2004 set_64bit_val(wqe, 48,
2005 (ccq->virtual_map ? ccq->first_pm_pbl_idx : 0));
2006 set_64bit_val(wqe, 56,
2007 LS_64(ccq->tph_val, I40IW_CQPSQ_TPHVAL));
2008
2009 header = ccq->cq_uk.cq_id |
2010 LS_64((ccq->ceq_id_valid ? ccq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2011 LS_64(I40IW_CQP_OP_CREATE_CQ, I40IW_CQPSQ_OPCODE) |
2012 LS_64(ccq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2013 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
2014 LS_64(ccq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2015 LS_64(ccq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2016 LS_64(ccq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2017 LS_64(ccq->tph_en, I40IW_CQPSQ_TPHEN) |
2018 LS_64(ccq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2019 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2020
2021 i40iw_insert_wqe_hdr(wqe, header);
2022
2023 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CCQ_CREATE WQE",
2024 wqe, I40IW_CQP_WQE_SIZE * 8);
2025
2026 if (post_sq) {
2027 i40iw_sc_cqp_post_sq(cqp);
2028 ret_code = i40iw_sc_ccq_create_done(ccq);
2029 if (ret_code)
2030 return ret_code;
2031 }
2032 cqp->process_cqp_sds = i40iw_cqp_sds_cmd;
2033
2034 return 0;
2035}
2036
2037/**
2038 * i40iw_sc_ccq_destroy - destroy ccq during close
2039 * @ccq: ccq sc struct
2040 * @scratch: u64 saved to be used during cqp completion
2041 * @post_sq: flag for cqp db to ring
2042 */
2043static enum i40iw_status_code i40iw_sc_ccq_destroy(struct i40iw_sc_cq *ccq,
2044 u64 scratch,
2045 bool post_sq)
2046{
2047 struct i40iw_sc_cqp *cqp;
2048 u64 *wqe;
2049 u64 header;
2050 enum i40iw_status_code ret_code = 0;
2051 u32 tail, val, error;
2052
2053 cqp = ccq->dev->cqp;
2054 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2055 if (!wqe)
2056 return I40IW_ERR_RING_FULL;
2057 set_64bit_val(wqe, 0, ccq->cq_uk.cq_size);
2058 set_64bit_val(wqe, 8, RS_64_1(ccq, 1));
2059 set_64bit_val(wqe, 40, ccq->shadow_area_pa);
2060
2061 header = ccq->cq_uk.cq_id |
2062 LS_64((ccq->ceq_id_valid ? ccq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2063 LS_64(I40IW_CQP_OP_DESTROY_CQ, I40IW_CQPSQ_OPCODE) |
2064 LS_64(ccq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2065 LS_64(ccq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2066 LS_64(ccq->tph_en, I40IW_CQPSQ_TPHEN) |
2067 LS_64(ccq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2068 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2069
2070 i40iw_insert_wqe_hdr(wqe, header);
2071
2072 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CCQ_DESTROY WQE",
2073 wqe, I40IW_CQP_WQE_SIZE * 8);
2074
2075 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
2076 if (error)
2077 return I40IW_ERR_CQP_COMPL_ERROR;
2078
2079 if (post_sq) {
2080 i40iw_sc_cqp_post_sq(cqp);
2081 ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000);
2082 }
2083
Mustafa Ismail415920a2017-06-23 16:03:56 -05002084 cqp->process_cqp_sds = i40iw_update_sds_noccq;
2085
Faisal Latif86dbcd02016-01-20 13:40:10 -06002086 return ret_code;
2087}
2088
2089/**
2090 * i40iw_sc_cq_init - initialize completion q
2091 * @cq: cq struct
2092 * @info: cq initialization info
2093 */
2094static enum i40iw_status_code i40iw_sc_cq_init(struct i40iw_sc_cq *cq,
2095 struct i40iw_cq_init_info *info)
2096{
2097 u32 __iomem *cqe_alloc_reg = NULL;
2098 enum i40iw_status_code ret_code;
2099 u32 pble_obj_cnt;
2100 u32 arm_offset;
2101
2102 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2103
2104 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
2105 return I40IW_ERR_INVALID_PBLE_INDEX;
2106
2107 cq->cq_pa = info->cq_base_pa;
2108 cq->dev = info->dev;
2109 cq->ceq_id = info->ceq_id;
2110 arm_offset = (info->dev->is_pf) ? I40E_PFPE_CQARM : I40E_VFPE_CQARM1;
2111 if (i40iw_get_hw_addr(cq->dev))
2112 cqe_alloc_reg = (u32 __iomem *)(i40iw_get_hw_addr(cq->dev) +
2113 arm_offset);
2114 info->cq_uk_init_info.cqe_alloc_reg = cqe_alloc_reg;
2115 ret_code = i40iw_cq_uk_init(&cq->cq_uk, &info->cq_uk_init_info);
2116 if (ret_code)
2117 return ret_code;
2118 cq->virtual_map = info->virtual_map;
2119 cq->pbl_chunk_size = info->pbl_chunk_size;
2120 cq->ceqe_mask = info->ceqe_mask;
2121 cq->cq_type = (info->type) ? info->type : I40IW_CQ_TYPE_IWARP;
2122
2123 cq->shadow_area_pa = info->shadow_area_pa;
2124 cq->shadow_read_threshold = info->shadow_read_threshold;
2125
2126 cq->ceq_id_valid = info->ceq_id_valid;
2127 cq->tph_en = info->tph_en;
2128 cq->tph_val = info->tph_val;
2129
2130 cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
2131
2132 return 0;
2133}
2134
2135/**
2136 * i40iw_sc_cq_create - create completion q
2137 * @cq: cq struct
2138 * @scratch: u64 saved to be used during cqp completion
2139 * @check_overflow: flag for overflow check
2140 * @post_sq: flag for cqp db to ring
2141 */
2142static enum i40iw_status_code i40iw_sc_cq_create(struct i40iw_sc_cq *cq,
2143 u64 scratch,
2144 bool check_overflow,
2145 bool post_sq)
2146{
2147 u64 *wqe;
2148 struct i40iw_sc_cqp *cqp;
2149 u64 header;
2150
2151 if (cq->cq_uk.cq_id > I40IW_MAX_CQID)
2152 return I40IW_ERR_INVALID_CQ_ID;
2153
2154 if (cq->ceq_id > I40IW_MAX_CEQID)
2155 return I40IW_ERR_INVALID_CEQ_ID;
2156
2157 cqp = cq->dev->cqp;
2158 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2159 if (!wqe)
2160 return I40IW_ERR_RING_FULL;
2161
2162 set_64bit_val(wqe, 0, cq->cq_uk.cq_size);
2163 set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2164 set_64bit_val(wqe,
2165 16,
2166 LS_64(cq->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
2167
2168 set_64bit_val(wqe, 32, (cq->virtual_map ? 0 : cq->cq_pa));
2169
2170 set_64bit_val(wqe, 40, cq->shadow_area_pa);
2171 set_64bit_val(wqe, 48, (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2172 set_64bit_val(wqe, 56, LS_64(cq->tph_val, I40IW_CQPSQ_TPHVAL));
2173
2174 header = cq->cq_uk.cq_id |
2175 LS_64((cq->ceq_id_valid ? cq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2176 LS_64(I40IW_CQP_OP_CREATE_CQ, I40IW_CQPSQ_OPCODE) |
2177 LS_64(cq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2178 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
2179 LS_64(cq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2180 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2181 LS_64(cq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2182 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2183 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2184 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2185
2186 i40iw_insert_wqe_hdr(wqe, header);
2187
2188 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_CREATE WQE",
2189 wqe, I40IW_CQP_WQE_SIZE * 8);
2190
2191 if (post_sq)
2192 i40iw_sc_cqp_post_sq(cqp);
2193 return 0;
2194}
2195
2196/**
2197 * i40iw_sc_cq_destroy - destroy completion q
2198 * @cq: cq struct
2199 * @scratch: u64 saved to be used during cqp completion
2200 * @post_sq: flag for cqp db to ring
2201 */
2202static enum i40iw_status_code i40iw_sc_cq_destroy(struct i40iw_sc_cq *cq,
2203 u64 scratch,
2204 bool post_sq)
2205{
2206 struct i40iw_sc_cqp *cqp;
2207 u64 *wqe;
2208 u64 header;
2209
2210 cqp = cq->dev->cqp;
2211 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2212 if (!wqe)
2213 return I40IW_ERR_RING_FULL;
2214 set_64bit_val(wqe, 0, cq->cq_uk.cq_size);
2215 set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2216 set_64bit_val(wqe, 40, cq->shadow_area_pa);
2217 set_64bit_val(wqe, 48, (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2218
2219 header = cq->cq_uk.cq_id |
2220 LS_64((cq->ceq_id_valid ? cq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2221 LS_64(I40IW_CQP_OP_DESTROY_CQ, I40IW_CQPSQ_OPCODE) |
2222 LS_64(cq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2223 LS_64(cq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2224 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2225 LS_64(cq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2226 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2227 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2228 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2229
2230 i40iw_insert_wqe_hdr(wqe, header);
2231
2232 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_DESTROY WQE",
2233 wqe, I40IW_CQP_WQE_SIZE * 8);
2234
2235 if (post_sq)
2236 i40iw_sc_cqp_post_sq(cqp);
2237 return 0;
2238}
2239
2240/**
2241 * i40iw_sc_cq_modify - modify a Completion Queue
2242 * @cq: cq struct
2243 * @info: modification info struct
2244 * @scratch:
2245 * @post_sq: flag to post to sq
2246 */
2247static enum i40iw_status_code i40iw_sc_cq_modify(struct i40iw_sc_cq *cq,
2248 struct i40iw_modify_cq_info *info,
2249 u64 scratch,
2250 bool post_sq)
2251{
2252 struct i40iw_sc_cqp *cqp;
2253 u64 *wqe;
2254 u64 header;
2255 u32 cq_size, ceq_id, first_pm_pbl_idx;
2256 u8 pbl_chunk_size;
2257 bool virtual_map, ceq_id_valid, check_overflow;
2258 u32 pble_obj_cnt;
2259
2260 if (info->ceq_valid && (info->ceq_id > I40IW_MAX_CEQID))
2261 return I40IW_ERR_INVALID_CEQ_ID;
2262
2263 pble_obj_cnt = cq->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2264
2265 if (info->cq_resize && info->virtual_map &&
2266 (info->first_pm_pbl_idx >= pble_obj_cnt))
2267 return I40IW_ERR_INVALID_PBLE_INDEX;
2268
2269 cqp = cq->dev->cqp;
2270 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2271 if (!wqe)
2272 return I40IW_ERR_RING_FULL;
2273
2274 cq->pbl_list = info->pbl_list;
2275 cq->cq_pa = info->cq_pa;
2276 cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
2277
2278 cq_size = info->cq_resize ? info->cq_size : cq->cq_uk.cq_size;
2279 if (info->ceq_change) {
2280 ceq_id_valid = true;
2281 ceq_id = info->ceq_id;
2282 } else {
2283 ceq_id_valid = cq->ceq_id_valid;
2284 ceq_id = ceq_id_valid ? cq->ceq_id : 0;
2285 }
2286 virtual_map = info->cq_resize ? info->virtual_map : cq->virtual_map;
2287 first_pm_pbl_idx = (info->cq_resize ?
2288 (info->virtual_map ? info->first_pm_pbl_idx : 0) :
2289 (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2290 pbl_chunk_size = (info->cq_resize ?
2291 (info->virtual_map ? info->pbl_chunk_size : 0) :
2292 (cq->virtual_map ? cq->pbl_chunk_size : 0));
2293 check_overflow = info->check_overflow_change ? info->check_overflow :
2294 cq->check_overflow;
2295 cq->cq_uk.cq_size = cq_size;
2296 cq->ceq_id_valid = ceq_id_valid;
2297 cq->ceq_id = ceq_id;
2298 cq->virtual_map = virtual_map;
2299 cq->first_pm_pbl_idx = first_pm_pbl_idx;
2300 cq->pbl_chunk_size = pbl_chunk_size;
2301 cq->check_overflow = check_overflow;
2302
2303 set_64bit_val(wqe, 0, cq_size);
2304 set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2305 set_64bit_val(wqe, 16,
2306 LS_64(info->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
2307 set_64bit_val(wqe, 32, (cq->virtual_map ? 0 : cq->cq_pa));
2308 set_64bit_val(wqe, 40, cq->shadow_area_pa);
2309 set_64bit_val(wqe, 48, (cq->virtual_map ? first_pm_pbl_idx : 0));
2310 set_64bit_val(wqe, 56, LS_64(cq->tph_val, I40IW_CQPSQ_TPHVAL));
2311
2312 header = cq->cq_uk.cq_id |
2313 LS_64(ceq_id, I40IW_CQPSQ_CQ_CEQID) |
2314 LS_64(I40IW_CQP_OP_MODIFY_CQ, I40IW_CQPSQ_OPCODE) |
2315 LS_64(info->cq_resize, I40IW_CQPSQ_CQ_CQRESIZE) |
2316 LS_64(pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2317 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
2318 LS_64(virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2319 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2320 LS_64(ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2321 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2322 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2323 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2324
2325 i40iw_insert_wqe_hdr(wqe, header);
2326
2327 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_MODIFY WQE",
2328 wqe, I40IW_CQP_WQE_SIZE * 8);
2329
2330 if (post_sq)
2331 i40iw_sc_cqp_post_sq(cqp);
2332 return 0;
2333}
2334
2335/**
2336 * i40iw_sc_qp_init - initialize qp
2337 * @qp: sc qp
2338 * @info: initialization qp info
2339 */
2340static enum i40iw_status_code i40iw_sc_qp_init(struct i40iw_sc_qp *qp,
2341 struct i40iw_qp_init_info *info)
2342{
2343 u32 __iomem *wqe_alloc_reg = NULL;
2344 enum i40iw_status_code ret_code;
2345 u32 pble_obj_cnt;
2346 u8 wqe_size;
2347 u32 offset;
2348
2349 qp->dev = info->pd->dev;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002350 qp->vsi = info->vsi;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002351 qp->sq_pa = info->sq_pa;
2352 qp->rq_pa = info->rq_pa;
2353 qp->hw_host_ctx_pa = info->host_ctx_pa;
2354 qp->q2_pa = info->q2_pa;
2355 qp->shadow_area_pa = info->shadow_area_pa;
2356
2357 qp->q2_buf = info->q2;
2358 qp->pd = info->pd;
2359 qp->hw_host_ctx = info->host_ctx;
2360 offset = (qp->pd->dev->is_pf) ? I40E_PFPE_WQEALLOC : I40E_VFPE_WQEALLOC1;
2361 if (i40iw_get_hw_addr(qp->pd->dev))
2362 wqe_alloc_reg = (u32 __iomem *)(i40iw_get_hw_addr(qp->pd->dev) +
2363 offset);
2364
2365 info->qp_uk_init_info.wqe_alloc_reg = wqe_alloc_reg;
Chien Tin Tung61f51b72016-12-21 08:53:46 -06002366 info->qp_uk_init_info.abi_ver = qp->pd->abi_ver;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002367 ret_code = i40iw_qp_uk_init(&qp->qp_uk, &info->qp_uk_init_info);
2368 if (ret_code)
2369 return ret_code;
2370 qp->virtual_map = info->virtual_map;
2371
2372 pble_obj_cnt = info->pd->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2373
2374 if ((info->virtual_map && (info->sq_pa >= pble_obj_cnt)) ||
2375 (info->virtual_map && (info->rq_pa >= pble_obj_cnt)))
2376 return I40IW_ERR_INVALID_PBLE_INDEX;
2377
2378 qp->llp_stream_handle = (void *)(-1);
2379 qp->qp_type = (info->type) ? info->type : I40IW_QP_TYPE_IWARP;
2380
2381 qp->hw_sq_size = i40iw_get_encoded_wqe_size(qp->qp_uk.sq_ring.size,
2382 false);
2383 i40iw_debug(qp->dev, I40IW_DEBUG_WQE, "%s: hw_sq_size[%04d] sq_ring.size[%04d]\n",
2384 __func__, qp->hw_sq_size, qp->qp_uk.sq_ring.size);
Chien Tin Tung61f51b72016-12-21 08:53:46 -06002385
2386 switch (qp->pd->abi_ver) {
2387 case 4:
2388 ret_code = i40iw_fragcnt_to_wqesize_rq(qp->qp_uk.max_rq_frag_cnt,
2389 &wqe_size);
2390 if (ret_code)
2391 return ret_code;
2392 break;
2393 case 5: /* fallthrough until next ABI version */
2394 default:
2395 if (qp->qp_uk.max_rq_frag_cnt > I40IW_MAX_WQ_FRAGMENT_COUNT)
2396 return I40IW_ERR_INVALID_FRAG_COUNT;
2397 wqe_size = I40IW_MAX_WQE_SIZE_RQ;
2398 break;
2399 }
Faisal Latif86dbcd02016-01-20 13:40:10 -06002400 qp->hw_rq_size = i40iw_get_encoded_wqe_size(qp->qp_uk.rq_size *
2401 (wqe_size / I40IW_QP_WQE_MIN_SIZE), false);
2402 i40iw_debug(qp->dev, I40IW_DEBUG_WQE,
2403 "%s: hw_rq_size[%04d] qp_uk.rq_size[%04d] wqe_size[%04d]\n",
2404 __func__, qp->hw_rq_size, qp->qp_uk.rq_size, wqe_size);
2405 qp->sq_tph_val = info->sq_tph_val;
2406 qp->rq_tph_val = info->rq_tph_val;
2407 qp->sq_tph_en = info->sq_tph_en;
2408 qp->rq_tph_en = info->rq_tph_en;
2409 qp->rcv_tph_en = info->rcv_tph_en;
2410 qp->xmit_tph_en = info->xmit_tph_en;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002411 qp->qs_handle = qp->vsi->qos[qp->user_pri].qs_handle;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002412
2413 return 0;
2414}
2415
2416/**
2417 * i40iw_sc_qp_create - create qp
2418 * @qp: sc qp
2419 * @info: qp create info
2420 * @scratch: u64 saved to be used during cqp completion
2421 * @post_sq: flag for cqp db to ring
2422 */
2423static enum i40iw_status_code i40iw_sc_qp_create(
2424 struct i40iw_sc_qp *qp,
2425 struct i40iw_create_qp_info *info,
2426 u64 scratch,
2427 bool post_sq)
2428{
2429 struct i40iw_sc_cqp *cqp;
2430 u64 *wqe;
2431 u64 header;
2432
2433 if ((qp->qp_uk.qp_id < I40IW_MIN_IW_QP_ID) ||
2434 (qp->qp_uk.qp_id > I40IW_MAX_IW_QP_ID))
2435 return I40IW_ERR_INVALID_QP_ID;
2436
2437 cqp = qp->pd->dev->cqp;
2438 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2439 if (!wqe)
2440 return I40IW_ERR_RING_FULL;
2441
2442 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2443
2444 set_64bit_val(wqe, 40, qp->shadow_area_pa);
2445
2446 header = qp->qp_uk.qp_id |
2447 LS_64(I40IW_CQP_OP_CREATE_QP, I40IW_CQPSQ_OPCODE) |
2448 LS_64((info->ord_valid ? 1 : 0), I40IW_CQPSQ_QP_ORDVALID) |
2449 LS_64(info->tcp_ctx_valid, I40IW_CQPSQ_QP_TOECTXVALID) |
2450 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
2451 LS_64(qp->virtual_map, I40IW_CQPSQ_QP_VQ) |
2452 LS_64(info->cq_num_valid, I40IW_CQPSQ_QP_CQNUMVALID) |
Faisal Latif86dbcd02016-01-20 13:40:10 -06002453 LS_64(info->arp_cache_idx_valid, I40IW_CQPSQ_QP_ARPTABIDXVALID) |
2454 LS_64(info->next_iwarp_state, I40IW_CQPSQ_QP_NEXTIWSTATE) |
2455 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2456
2457 i40iw_insert_wqe_hdr(wqe, header);
2458 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_CREATE WQE",
2459 wqe, I40IW_CQP_WQE_SIZE * 8);
2460
2461 if (post_sq)
2462 i40iw_sc_cqp_post_sq(cqp);
2463 return 0;
2464}
2465
2466/**
2467 * i40iw_sc_qp_modify - modify qp cqp wqe
2468 * @qp: sc qp
2469 * @info: modify qp info
2470 * @scratch: u64 saved to be used during cqp completion
2471 * @post_sq: flag for cqp db to ring
2472 */
2473static enum i40iw_status_code i40iw_sc_qp_modify(
2474 struct i40iw_sc_qp *qp,
2475 struct i40iw_modify_qp_info *info,
2476 u64 scratch,
2477 bool post_sq)
2478{
2479 u64 *wqe;
2480 struct i40iw_sc_cqp *cqp;
2481 u64 header;
2482 u8 term_actions = 0;
2483 u8 term_len = 0;
2484
2485 cqp = qp->pd->dev->cqp;
2486 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2487 if (!wqe)
2488 return I40IW_ERR_RING_FULL;
2489 if (info->next_iwarp_state == I40IW_QP_STATE_TERMINATE) {
2490 if (info->dont_send_fin)
2491 term_actions += I40IWQP_TERM_SEND_TERM_ONLY;
2492 if (info->dont_send_term)
2493 term_actions += I40IWQP_TERM_SEND_FIN_ONLY;
2494 if ((term_actions == I40IWQP_TERM_SEND_TERM_AND_FIN) ||
2495 (term_actions == I40IWQP_TERM_SEND_TERM_ONLY))
2496 term_len = info->termlen;
2497 }
2498
2499 set_64bit_val(wqe,
2500 8,
Faisal Latif86dbcd02016-01-20 13:40:10 -06002501 LS_64(term_len, I40IW_CQPSQ_QP_TERMLEN));
2502
2503 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2504 set_64bit_val(wqe, 40, qp->shadow_area_pa);
2505
2506 header = qp->qp_uk.qp_id |
2507 LS_64(I40IW_CQP_OP_MODIFY_QP, I40IW_CQPSQ_OPCODE) |
2508 LS_64(info->ord_valid, I40IW_CQPSQ_QP_ORDVALID) |
2509 LS_64(info->tcp_ctx_valid, I40IW_CQPSQ_QP_TOECTXVALID) |
2510 LS_64(info->cached_var_valid, I40IW_CQPSQ_QP_CACHEDVARVALID) |
2511 LS_64(qp->virtual_map, I40IW_CQPSQ_QP_VQ) |
2512 LS_64(info->cq_num_valid, I40IW_CQPSQ_QP_CQNUMVALID) |
2513 LS_64(info->force_loopback, I40IW_CQPSQ_QP_FORCELOOPBACK) |
2514 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
Faisal Latif86dbcd02016-01-20 13:40:10 -06002515 LS_64(info->remove_hash_idx, I40IW_CQPSQ_QP_REMOVEHASHENTRY) |
2516 LS_64(term_actions, I40IW_CQPSQ_QP_TERMACT) |
2517 LS_64(info->reset_tcp_conn, I40IW_CQPSQ_QP_RESETCON) |
2518 LS_64(info->arp_cache_idx_valid, I40IW_CQPSQ_QP_ARPTABIDXVALID) |
2519 LS_64(info->next_iwarp_state, I40IW_CQPSQ_QP_NEXTIWSTATE) |
2520 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2521
2522 i40iw_insert_wqe_hdr(wqe, header);
2523
2524 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_MODIFY WQE",
2525 wqe, I40IW_CQP_WQE_SIZE * 8);
2526
2527 if (post_sq)
2528 i40iw_sc_cqp_post_sq(cqp);
2529 return 0;
2530}
2531
2532/**
2533 * i40iw_sc_qp_destroy - cqp destroy qp
2534 * @qp: sc qp
2535 * @scratch: u64 saved to be used during cqp completion
2536 * @remove_hash_idx: flag if to remove hash idx
2537 * @ignore_mw_bnd: memory window bind flag
2538 * @post_sq: flag for cqp db to ring
2539 */
2540static enum i40iw_status_code i40iw_sc_qp_destroy(
2541 struct i40iw_sc_qp *qp,
2542 u64 scratch,
2543 bool remove_hash_idx,
2544 bool ignore_mw_bnd,
2545 bool post_sq)
2546{
2547 u64 *wqe;
2548 struct i40iw_sc_cqp *cqp;
2549 u64 header;
2550
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002551 i40iw_qp_rem_qos(qp);
Faisal Latif86dbcd02016-01-20 13:40:10 -06002552 cqp = qp->pd->dev->cqp;
2553 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2554 if (!wqe)
2555 return I40IW_ERR_RING_FULL;
2556 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2557 set_64bit_val(wqe, 40, qp->shadow_area_pa);
2558
2559 header = qp->qp_uk.qp_id |
2560 LS_64(I40IW_CQP_OP_DESTROY_QP, I40IW_CQPSQ_OPCODE) |
2561 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
2562 LS_64(ignore_mw_bnd, I40IW_CQPSQ_QP_IGNOREMWBOUND) |
2563 LS_64(remove_hash_idx, I40IW_CQPSQ_QP_REMOVEHASHENTRY) |
2564 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2565
2566 i40iw_insert_wqe_hdr(wqe, header);
2567 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_DESTROY WQE",
2568 wqe, I40IW_CQP_WQE_SIZE * 8);
2569
2570 if (post_sq)
2571 i40iw_sc_cqp_post_sq(cqp);
2572 return 0;
2573}
2574
2575/**
2576 * i40iw_sc_qp_flush_wqes - flush qp's wqe
2577 * @qp: sc qp
2578 * @info: dlush information
2579 * @scratch: u64 saved to be used during cqp completion
2580 * @post_sq: flag for cqp db to ring
2581 */
2582static enum i40iw_status_code i40iw_sc_qp_flush_wqes(
2583 struct i40iw_sc_qp *qp,
2584 struct i40iw_qp_flush_info *info,
2585 u64 scratch,
2586 bool post_sq)
2587{
2588 u64 temp = 0;
2589 u64 *wqe;
2590 struct i40iw_sc_cqp *cqp;
2591 u64 header;
2592 bool flush_sq = false, flush_rq = false;
2593
2594 if (info->rq && !qp->flush_rq)
2595 flush_rq = true;
2596
2597 if (info->sq && !qp->flush_sq)
2598 flush_sq = true;
2599
2600 qp->flush_sq |= flush_sq;
2601 qp->flush_rq |= flush_rq;
2602 if (!flush_sq && !flush_rq) {
2603 if (info->ae_code != I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR)
2604 return 0;
2605 }
2606
2607 cqp = qp->pd->dev->cqp;
2608 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2609 if (!wqe)
2610 return I40IW_ERR_RING_FULL;
2611 if (info->userflushcode) {
2612 if (flush_rq) {
2613 temp |= LS_64(info->rq_minor_code, I40IW_CQPSQ_FWQE_RQMNERR) |
2614 LS_64(info->rq_major_code, I40IW_CQPSQ_FWQE_RQMJERR);
2615 }
2616 if (flush_sq) {
2617 temp |= LS_64(info->sq_minor_code, I40IW_CQPSQ_FWQE_SQMNERR) |
2618 LS_64(info->sq_major_code, I40IW_CQPSQ_FWQE_SQMJERR);
2619 }
2620 }
2621 set_64bit_val(wqe, 16, temp);
2622
2623 temp = (info->generate_ae) ?
2624 info->ae_code | LS_64(info->ae_source, I40IW_CQPSQ_FWQE_AESOURCE) : 0;
2625
2626 set_64bit_val(wqe, 8, temp);
2627
2628 header = qp->qp_uk.qp_id |
2629 LS_64(I40IW_CQP_OP_FLUSH_WQES, I40IW_CQPSQ_OPCODE) |
2630 LS_64(info->generate_ae, I40IW_CQPSQ_FWQE_GENERATE_AE) |
2631 LS_64(info->userflushcode, I40IW_CQPSQ_FWQE_USERFLCODE) |
2632 LS_64(flush_sq, I40IW_CQPSQ_FWQE_FLUSHSQ) |
2633 LS_64(flush_rq, I40IW_CQPSQ_FWQE_FLUSHRQ) |
2634 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2635
2636 i40iw_insert_wqe_hdr(wqe, header);
2637
2638 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_FLUSH WQE",
2639 wqe, I40IW_CQP_WQE_SIZE * 8);
2640
2641 if (post_sq)
2642 i40iw_sc_cqp_post_sq(cqp);
2643 return 0;
2644}
2645
2646/**
2647 * i40iw_sc_qp_upload_context - upload qp's context
2648 * @dev: sc device struct
2649 * @info: upload context info ptr for return
2650 * @scratch: u64 saved to be used during cqp completion
2651 * @post_sq: flag for cqp db to ring
2652 */
2653static enum i40iw_status_code i40iw_sc_qp_upload_context(
2654 struct i40iw_sc_dev *dev,
2655 struct i40iw_upload_context_info *info,
2656 u64 scratch,
2657 bool post_sq)
2658{
2659 u64 *wqe;
2660 struct i40iw_sc_cqp *cqp;
2661 u64 header;
2662
2663 cqp = dev->cqp;
2664 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2665 if (!wqe)
2666 return I40IW_ERR_RING_FULL;
2667 set_64bit_val(wqe, 16, info->buf_pa);
2668
2669 header = LS_64(info->qp_id, I40IW_CQPSQ_UCTX_QPID) |
2670 LS_64(I40IW_CQP_OP_UPLOAD_CONTEXT, I40IW_CQPSQ_OPCODE) |
2671 LS_64(info->qp_type, I40IW_CQPSQ_UCTX_QPTYPE) |
2672 LS_64(info->raw_format, I40IW_CQPSQ_UCTX_RAWFORMAT) |
2673 LS_64(info->freeze_qp, I40IW_CQPSQ_UCTX_FREEZEQP) |
2674 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2675
2676 i40iw_insert_wqe_hdr(wqe, header);
2677
2678 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "QP_UPLOAD_CTX WQE",
2679 wqe, I40IW_CQP_WQE_SIZE * 8);
2680
2681 if (post_sq)
2682 i40iw_sc_cqp_post_sq(cqp);
2683 return 0;
2684}
2685
2686/**
2687 * i40iw_sc_qp_setctx - set qp's context
2688 * @qp: sc qp
2689 * @qp_ctx: context ptr
2690 * @info: ctx info
2691 */
2692static enum i40iw_status_code i40iw_sc_qp_setctx(
2693 struct i40iw_sc_qp *qp,
2694 u64 *qp_ctx,
2695 struct i40iw_qp_host_ctx_info *info)
2696{
2697 struct i40iwarp_offload_info *iw;
2698 struct i40iw_tcp_offload_info *tcp;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002699 struct i40iw_sc_vsi *vsi;
2700 struct i40iw_sc_dev *dev;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002701 u64 qw0, qw3, qw7 = 0;
2702
2703 iw = info->iwarp_info;
2704 tcp = info->tcp_info;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002705 vsi = qp->vsi;
2706 dev = qp->dev;
Henry Orosco0fc2dc52016-10-10 21:12:10 -05002707 if (info->add_to_qoslist) {
2708 qp->user_pri = info->user_pri;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002709 i40iw_qp_add_qos(qp);
Henry Orosco0fc2dc52016-10-10 21:12:10 -05002710 i40iw_debug(qp->dev, I40IW_DEBUG_DCB, "%s qp[%d] UP[%d] qset[%d]\n",
2711 __func__, qp->qp_uk.qp_id, qp->user_pri, qp->qs_handle);
2712 }
Faisal Latif86dbcd02016-01-20 13:40:10 -06002713 qw0 = LS_64(qp->qp_uk.rq_wqe_size, I40IWQPC_RQWQESIZE) |
2714 LS_64(info->err_rq_idx_valid, I40IWQPC_ERR_RQ_IDX_VALID) |
2715 LS_64(qp->rcv_tph_en, I40IWQPC_RCVTPHEN) |
2716 LS_64(qp->xmit_tph_en, I40IWQPC_XMITTPHEN) |
2717 LS_64(qp->rq_tph_en, I40IWQPC_RQTPHEN) |
2718 LS_64(qp->sq_tph_en, I40IWQPC_SQTPHEN) |
2719 LS_64(info->push_idx, I40IWQPC_PPIDX) |
2720 LS_64(info->push_mode_en, I40IWQPC_PMENA);
2721
2722 set_64bit_val(qp_ctx, 8, qp->sq_pa);
2723 set_64bit_val(qp_ctx, 16, qp->rq_pa);
2724
2725 qw3 = LS_64(qp->src_mac_addr_idx, I40IWQPC_SRCMACADDRIDX) |
2726 LS_64(qp->hw_rq_size, I40IWQPC_RQSIZE) |
2727 LS_64(qp->hw_sq_size, I40IWQPC_SQSIZE);
2728
2729 set_64bit_val(qp_ctx,
2730 128,
2731 LS_64(info->err_rq_idx, I40IWQPC_ERR_RQ_IDX));
2732
2733 set_64bit_val(qp_ctx,
2734 136,
2735 LS_64(info->send_cq_num, I40IWQPC_TXCQNUM) |
2736 LS_64(info->rcv_cq_num, I40IWQPC_RXCQNUM));
2737
2738 set_64bit_val(qp_ctx,
2739 168,
2740 LS_64(info->qp_compl_ctx, I40IWQPC_QPCOMPCTX));
2741 set_64bit_val(qp_ctx,
2742 176,
2743 LS_64(qp->sq_tph_val, I40IWQPC_SQTPHVAL) |
2744 LS_64(qp->rq_tph_val, I40IWQPC_RQTPHVAL) |
2745 LS_64(qp->qs_handle, I40IWQPC_QSHANDLE) |
Mustafa Ismail66f49f82017-10-16 15:45:57 -05002746 LS_64(vsi->exception_lan_queue, I40IWQPC_EXCEPTION_LAN_QUEUE));
Faisal Latif86dbcd02016-01-20 13:40:10 -06002747
2748 if (info->iwarp_info_valid) {
2749 qw0 |= LS_64(iw->ddp_ver, I40IWQPC_DDP_VER) |
2750 LS_64(iw->rdmap_ver, I40IWQPC_RDMAP_VER);
2751
2752 qw7 |= LS_64(iw->pd_id, I40IWQPC_PDIDX);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002753 set_64bit_val(qp_ctx,
2754 144,
2755 LS_64(qp->q2_pa, I40IWQPC_Q2ADDR) |
2756 LS_64(vsi->fcn_id, I40IWQPC_STAT_INDEX));
Faisal Latif86dbcd02016-01-20 13:40:10 -06002757 set_64bit_val(qp_ctx,
2758 152,
2759 LS_64(iw->last_byte_sent, I40IWQPC_LASTBYTESENT));
2760
Faisal Latif86dbcd02016-01-20 13:40:10 -06002761 set_64bit_val(qp_ctx,
2762 160,
2763 LS_64(iw->ord_size, I40IWQPC_ORDSIZE) |
2764 LS_64(iw->ird_size, I40IWQPC_IRDSIZE) |
2765 LS_64(iw->wr_rdresp_en, I40IWQPC_WRRDRSPOK) |
2766 LS_64(iw->rd_enable, I40IWQPC_RDOK) |
2767 LS_64(iw->snd_mark_en, I40IWQPC_SNDMARKERS) |
2768 LS_64(iw->bind_en, I40IWQPC_BINDEN) |
2769 LS_64(iw->fast_reg_en, I40IWQPC_FASTREGEN) |
2770 LS_64(iw->priv_mode_en, I40IWQPC_PRIVEN) |
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002771 LS_64((((vsi->stats_fcn_id_alloc) &&
2772 (dev->is_pf) && (vsi->fcn_id >= I40IW_FIRST_NON_PF_STAT)) ? 1 : 0),
2773 I40IWQPC_USESTATSINSTANCE) |
Faisal Latif86dbcd02016-01-20 13:40:10 -06002774 LS_64(1, I40IWQPC_IWARPMODE) |
2775 LS_64(iw->rcv_mark_en, I40IWQPC_RCVMARKERS) |
2776 LS_64(iw->align_hdrs, I40IWQPC_ALIGNHDRS) |
2777 LS_64(iw->rcv_no_mpa_crc, I40IWQPC_RCVNOMPACRC) |
2778 LS_64(iw->rcv_mark_offset, I40IWQPC_RCVMARKOFFSET) |
2779 LS_64(iw->snd_mark_offset, I40IWQPC_SNDMARKOFFSET));
2780 }
2781 if (info->tcp_info_valid) {
2782 qw0 |= LS_64(tcp->ipv4, I40IWQPC_IPV4) |
2783 LS_64(tcp->no_nagle, I40IWQPC_NONAGLE) |
2784 LS_64(tcp->insert_vlan_tag, I40IWQPC_INSERTVLANTAG) |
2785 LS_64(tcp->time_stamp, I40IWQPC_TIMESTAMP) |
2786 LS_64(tcp->cwnd_inc_limit, I40IWQPC_LIMIT) |
2787 LS_64(tcp->drop_ooo_seg, I40IWQPC_DROPOOOSEG) |
2788 LS_64(tcp->dup_ack_thresh, I40IWQPC_DUPACK_THRESH);
2789
2790 qw3 |= LS_64(tcp->ttl, I40IWQPC_TTL) |
2791 LS_64(tcp->src_mac_addr_idx, I40IWQPC_SRCMACADDRIDX) |
2792 LS_64(tcp->avoid_stretch_ack, I40IWQPC_AVOIDSTRETCHACK) |
2793 LS_64(tcp->tos, I40IWQPC_TOS) |
2794 LS_64(tcp->src_port, I40IWQPC_SRCPORTNUM) |
2795 LS_64(tcp->dst_port, I40IWQPC_DESTPORTNUM);
2796
2797 qp->src_mac_addr_idx = tcp->src_mac_addr_idx;
2798 set_64bit_val(qp_ctx,
2799 32,
2800 LS_64(tcp->dest_ip_addr2, I40IWQPC_DESTIPADDR2) |
2801 LS_64(tcp->dest_ip_addr3, I40IWQPC_DESTIPADDR3));
2802
2803 set_64bit_val(qp_ctx,
2804 40,
2805 LS_64(tcp->dest_ip_addr0, I40IWQPC_DESTIPADDR0) |
2806 LS_64(tcp->dest_ip_addr1, I40IWQPC_DESTIPADDR1));
2807
2808 set_64bit_val(qp_ctx,
2809 48,
2810 LS_64(tcp->snd_mss, I40IWQPC_SNDMSS) |
2811 LS_64(tcp->vlan_tag, I40IWQPC_VLANTAG) |
2812 LS_64(tcp->arp_idx, I40IWQPC_ARPIDX));
2813
2814 qw7 |= LS_64(tcp->flow_label, I40IWQPC_FLOWLABEL) |
2815 LS_64(tcp->wscale, I40IWQPC_WSCALE) |
2816 LS_64(tcp->ignore_tcp_opt, I40IWQPC_IGNORE_TCP_OPT) |
2817 LS_64(tcp->ignore_tcp_uns_opt, I40IWQPC_IGNORE_TCP_UNS_OPT) |
2818 LS_64(tcp->tcp_state, I40IWQPC_TCPSTATE) |
2819 LS_64(tcp->rcv_wscale, I40IWQPC_RCVSCALE) |
2820 LS_64(tcp->snd_wscale, I40IWQPC_SNDSCALE);
2821
2822 set_64bit_val(qp_ctx,
2823 72,
2824 LS_64(tcp->time_stamp_recent, I40IWQPC_TIMESTAMP_RECENT) |
2825 LS_64(tcp->time_stamp_age, I40IWQPC_TIMESTAMP_AGE));
2826 set_64bit_val(qp_ctx,
2827 80,
2828 LS_64(tcp->snd_nxt, I40IWQPC_SNDNXT) |
2829 LS_64(tcp->snd_wnd, I40IWQPC_SNDWND));
2830
2831 set_64bit_val(qp_ctx,
2832 88,
2833 LS_64(tcp->rcv_nxt, I40IWQPC_RCVNXT) |
2834 LS_64(tcp->rcv_wnd, I40IWQPC_RCVWND));
2835 set_64bit_val(qp_ctx,
2836 96,
2837 LS_64(tcp->snd_max, I40IWQPC_SNDMAX) |
2838 LS_64(tcp->snd_una, I40IWQPC_SNDUNA));
2839 set_64bit_val(qp_ctx,
2840 104,
2841 LS_64(tcp->srtt, I40IWQPC_SRTT) |
2842 LS_64(tcp->rtt_var, I40IWQPC_RTTVAR));
2843 set_64bit_val(qp_ctx,
2844 112,
2845 LS_64(tcp->ss_thresh, I40IWQPC_SSTHRESH) |
2846 LS_64(tcp->cwnd, I40IWQPC_CWND));
2847 set_64bit_val(qp_ctx,
2848 120,
2849 LS_64(tcp->snd_wl1, I40IWQPC_SNDWL1) |
2850 LS_64(tcp->snd_wl2, I40IWQPC_SNDWL2));
2851 set_64bit_val(qp_ctx,
2852 128,
2853 LS_64(tcp->max_snd_window, I40IWQPC_MAXSNDWND) |
2854 LS_64(tcp->rexmit_thresh, I40IWQPC_REXMIT_THRESH));
2855 set_64bit_val(qp_ctx,
2856 184,
2857 LS_64(tcp->local_ipaddr3, I40IWQPC_LOCAL_IPADDR3) |
2858 LS_64(tcp->local_ipaddr2, I40IWQPC_LOCAL_IPADDR2));
2859 set_64bit_val(qp_ctx,
2860 192,
2861 LS_64(tcp->local_ipaddr1, I40IWQPC_LOCAL_IPADDR1) |
2862 LS_64(tcp->local_ipaddr0, I40IWQPC_LOCAL_IPADDR0));
2863 }
2864
2865 set_64bit_val(qp_ctx, 0, qw0);
2866 set_64bit_val(qp_ctx, 24, qw3);
2867 set_64bit_val(qp_ctx, 56, qw7);
2868
2869 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "QP_HOST)CTX WQE",
2870 qp_ctx, I40IW_QP_CTX_SIZE);
2871 return 0;
2872}
2873
2874/**
2875 * i40iw_sc_alloc_stag - mr stag alloc
2876 * @dev: sc device struct
2877 * @info: stag info
2878 * @scratch: u64 saved to be used during cqp completion
2879 * @post_sq: flag for cqp db to ring
2880 */
2881static enum i40iw_status_code i40iw_sc_alloc_stag(
2882 struct i40iw_sc_dev *dev,
2883 struct i40iw_allocate_stag_info *info,
2884 u64 scratch,
2885 bool post_sq)
2886{
2887 u64 *wqe;
2888 struct i40iw_sc_cqp *cqp;
2889 u64 header;
Henry Orosco68583ca2016-11-19 20:26:25 -06002890 enum i40iw_page_size page_size;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002891
Henry Orosco68583ca2016-11-19 20:26:25 -06002892 page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002893 cqp = dev->cqp;
2894 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2895 if (!wqe)
2896 return I40IW_ERR_RING_FULL;
2897 set_64bit_val(wqe,
2898 8,
2899 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID) |
2900 LS_64(info->total_len, I40IW_CQPSQ_STAG_STAGLEN));
2901 set_64bit_val(wqe,
2902 16,
2903 LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
2904 set_64bit_val(wqe,
2905 40,
2906 LS_64(info->hmc_fcn_index, I40IW_CQPSQ_STAG_HMCFNIDX));
2907
2908 header = LS_64(I40IW_CQP_OP_ALLOC_STAG, I40IW_CQPSQ_OPCODE) |
2909 LS_64(1, I40IW_CQPSQ_STAG_MR) |
2910 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
2911 LS_64(info->chunk_size, I40IW_CQPSQ_STAG_LPBLSIZE) |
Henry Orosco68583ca2016-11-19 20:26:25 -06002912 LS_64(page_size, I40IW_CQPSQ_STAG_HPAGESIZE) |
Faisal Latif86dbcd02016-01-20 13:40:10 -06002913 LS_64(info->remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
2914 LS_64(info->use_hmc_fcn_index, I40IW_CQPSQ_STAG_USEHMCFNIDX) |
2915 LS_64(info->use_pf_rid, I40IW_CQPSQ_STAG_USEPFRID) |
2916 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2917
2918 i40iw_insert_wqe_hdr(wqe, header);
2919
2920 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "ALLOC_STAG WQE",
2921 wqe, I40IW_CQP_WQE_SIZE * 8);
2922
2923 if (post_sq)
2924 i40iw_sc_cqp_post_sq(cqp);
2925 return 0;
2926}
2927
2928/**
2929 * i40iw_sc_mr_reg_non_shared - non-shared mr registration
2930 * @dev: sc device struct
2931 * @info: mr info
2932 * @scratch: u64 saved to be used during cqp completion
2933 * @post_sq: flag for cqp db to ring
2934 */
2935static enum i40iw_status_code i40iw_sc_mr_reg_non_shared(
2936 struct i40iw_sc_dev *dev,
2937 struct i40iw_reg_ns_stag_info *info,
2938 u64 scratch,
2939 bool post_sq)
2940{
2941 u64 *wqe;
2942 u64 temp;
2943 struct i40iw_sc_cqp *cqp;
2944 u64 header;
2945 u32 pble_obj_cnt;
2946 bool remote_access;
2947 u8 addr_type;
Henry Orosco68583ca2016-11-19 20:26:25 -06002948 enum i40iw_page_size page_size;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002949
Henry Orosco68583ca2016-11-19 20:26:25 -06002950 page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002951 if (info->access_rights & (I40IW_ACCESS_FLAGS_REMOTEREAD_ONLY |
2952 I40IW_ACCESS_FLAGS_REMOTEWRITE_ONLY))
2953 remote_access = true;
2954 else
2955 remote_access = false;
2956
2957 pble_obj_cnt = dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2958
2959 if (info->chunk_size && (info->first_pm_pbl_index >= pble_obj_cnt))
2960 return I40IW_ERR_INVALID_PBLE_INDEX;
2961
2962 cqp = dev->cqp;
2963 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2964 if (!wqe)
2965 return I40IW_ERR_RING_FULL;
2966
2967 temp = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? (uintptr_t)info->va : info->fbo;
2968 set_64bit_val(wqe, 0, temp);
2969
2970 set_64bit_val(wqe,
2971 8,
2972 LS_64(info->total_len, I40IW_CQPSQ_STAG_STAGLEN) |
2973 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
2974
2975 set_64bit_val(wqe,
2976 16,
2977 LS_64(info->stag_key, I40IW_CQPSQ_STAG_KEY) |
2978 LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
2979 if (!info->chunk_size) {
2980 set_64bit_val(wqe, 32, info->reg_addr_pa);
2981 set_64bit_val(wqe, 48, 0);
2982 } else {
2983 set_64bit_val(wqe, 32, 0);
2984 set_64bit_val(wqe, 48, info->first_pm_pbl_index);
2985 }
2986 set_64bit_val(wqe, 40, info->hmc_fcn_index);
2987 set_64bit_val(wqe, 56, 0);
2988
2989 addr_type = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? 1 : 0;
2990 header = LS_64(I40IW_CQP_OP_REG_MR, I40IW_CQPSQ_OPCODE) |
2991 LS_64(1, I40IW_CQPSQ_STAG_MR) |
2992 LS_64(info->chunk_size, I40IW_CQPSQ_STAG_LPBLSIZE) |
Henry Orosco68583ca2016-11-19 20:26:25 -06002993 LS_64(page_size, I40IW_CQPSQ_STAG_HPAGESIZE) |
Faisal Latif86dbcd02016-01-20 13:40:10 -06002994 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
2995 LS_64(remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
2996 LS_64(addr_type, I40IW_CQPSQ_STAG_VABASEDTO) |
2997 LS_64(info->use_hmc_fcn_index, I40IW_CQPSQ_STAG_USEHMCFNIDX) |
2998 LS_64(info->use_pf_rid, I40IW_CQPSQ_STAG_USEPFRID) |
2999 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3000
3001 i40iw_insert_wqe_hdr(wqe, header);
3002
3003 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MR_REG_NS WQE",
3004 wqe, I40IW_CQP_WQE_SIZE * 8);
3005
3006 if (post_sq)
3007 i40iw_sc_cqp_post_sq(cqp);
3008 return 0;
3009}
3010
3011/**
3012 * i40iw_sc_mr_reg_shared - registered shared memory region
3013 * @dev: sc device struct
3014 * @info: info for shared memory registeration
3015 * @scratch: u64 saved to be used during cqp completion
3016 * @post_sq: flag for cqp db to ring
3017 */
3018static enum i40iw_status_code i40iw_sc_mr_reg_shared(
3019 struct i40iw_sc_dev *dev,
3020 struct i40iw_register_shared_stag *info,
3021 u64 scratch,
3022 bool post_sq)
3023{
3024 u64 *wqe;
3025 struct i40iw_sc_cqp *cqp;
3026 u64 temp, va64, fbo, header;
3027 u32 va32;
3028 bool remote_access;
3029 u8 addr_type;
3030
3031 if (info->access_rights & (I40IW_ACCESS_FLAGS_REMOTEREAD_ONLY |
3032 I40IW_ACCESS_FLAGS_REMOTEWRITE_ONLY))
3033 remote_access = true;
3034 else
3035 remote_access = false;
3036 cqp = dev->cqp;
3037 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3038 if (!wqe)
3039 return I40IW_ERR_RING_FULL;
3040 va64 = (uintptr_t)(info->va);
3041 va32 = (u32)(va64 & 0x00000000FFFFFFFF);
3042 fbo = (u64)(va32 & (4096 - 1));
3043
3044 set_64bit_val(wqe,
3045 0,
3046 (info->addr_type == I40IW_ADDR_TYPE_VA_BASED ? (uintptr_t)info->va : fbo));
3047
3048 set_64bit_val(wqe,
3049 8,
3050 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
3051 temp = LS_64(info->new_stag_key, I40IW_CQPSQ_STAG_KEY) |
3052 LS_64(info->new_stag_idx, I40IW_CQPSQ_STAG_IDX) |
3053 LS_64(info->parent_stag_idx, I40IW_CQPSQ_STAG_PARENTSTAGIDX);
3054 set_64bit_val(wqe, 16, temp);
3055
3056 addr_type = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? 1 : 0;
3057 header = LS_64(I40IW_CQP_OP_REG_SMR, I40IW_CQPSQ_OPCODE) |
3058 LS_64(1, I40IW_CQPSQ_STAG_MR) |
3059 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
3060 LS_64(remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
3061 LS_64(addr_type, I40IW_CQPSQ_STAG_VABASEDTO) |
3062 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3063
3064 i40iw_insert_wqe_hdr(wqe, header);
3065
3066 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MR_REG_SHARED WQE",
3067 wqe, I40IW_CQP_WQE_SIZE * 8);
3068
3069 if (post_sq)
3070 i40iw_sc_cqp_post_sq(cqp);
3071 return 0;
3072}
3073
3074/**
3075 * i40iw_sc_dealloc_stag - deallocate stag
3076 * @dev: sc device struct
3077 * @info: dealloc stag info
3078 * @scratch: u64 saved to be used during cqp completion
3079 * @post_sq: flag for cqp db to ring
3080 */
3081static enum i40iw_status_code i40iw_sc_dealloc_stag(
3082 struct i40iw_sc_dev *dev,
3083 struct i40iw_dealloc_stag_info *info,
3084 u64 scratch,
3085 bool post_sq)
3086{
3087 u64 header;
3088 u64 *wqe;
3089 struct i40iw_sc_cqp *cqp;
3090
3091 cqp = dev->cqp;
3092 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3093 if (!wqe)
3094 return I40IW_ERR_RING_FULL;
3095 set_64bit_val(wqe,
3096 8,
3097 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
3098 set_64bit_val(wqe,
3099 16,
3100 LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
3101
3102 header = LS_64(I40IW_CQP_OP_DEALLOC_STAG, I40IW_CQPSQ_OPCODE) |
3103 LS_64(info->mr, I40IW_CQPSQ_STAG_MR) |
3104 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3105
3106 i40iw_insert_wqe_hdr(wqe, header);
3107
3108 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "DEALLOC_STAG WQE",
3109 wqe, I40IW_CQP_WQE_SIZE * 8);
3110
3111 if (post_sq)
3112 i40iw_sc_cqp_post_sq(cqp);
3113 return 0;
3114}
3115
3116/**
3117 * i40iw_sc_query_stag - query hardware for stag
3118 * @dev: sc device struct
3119 * @scratch: u64 saved to be used during cqp completion
3120 * @stag_index: stag index for query
3121 * @post_sq: flag for cqp db to ring
3122 */
3123static enum i40iw_status_code i40iw_sc_query_stag(struct i40iw_sc_dev *dev,
3124 u64 scratch,
3125 u32 stag_index,
3126 bool post_sq)
3127{
3128 u64 header;
3129 u64 *wqe;
3130 struct i40iw_sc_cqp *cqp;
3131
3132 cqp = dev->cqp;
3133 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3134 if (!wqe)
3135 return I40IW_ERR_RING_FULL;
3136 set_64bit_val(wqe,
3137 16,
3138 LS_64(stag_index, I40IW_CQPSQ_QUERYSTAG_IDX));
3139
3140 header = LS_64(I40IW_CQP_OP_QUERY_STAG, I40IW_CQPSQ_OPCODE) |
3141 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3142
3143 i40iw_insert_wqe_hdr(wqe, header);
3144
3145 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "QUERY_STAG WQE",
3146 wqe, I40IW_CQP_WQE_SIZE * 8);
3147
3148 if (post_sq)
3149 i40iw_sc_cqp_post_sq(cqp);
3150 return 0;
3151}
3152
3153/**
3154 * i40iw_sc_mw_alloc - mw allocate
3155 * @dev: sc device struct
3156 * @scratch: u64 saved to be used during cqp completion
3157 * @mw_stag_index:stag index
3158 * @pd_id: pd is for this mw
3159 * @post_sq: flag for cqp db to ring
3160 */
3161static enum i40iw_status_code i40iw_sc_mw_alloc(
3162 struct i40iw_sc_dev *dev,
3163 u64 scratch,
3164 u32 mw_stag_index,
3165 u16 pd_id,
3166 bool post_sq)
3167{
3168 u64 header;
3169 struct i40iw_sc_cqp *cqp;
3170 u64 *wqe;
3171
3172 cqp = dev->cqp;
3173 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3174 if (!wqe)
3175 return I40IW_ERR_RING_FULL;
3176 set_64bit_val(wqe, 8, LS_64(pd_id, I40IW_CQPSQ_STAG_PDID));
3177 set_64bit_val(wqe,
3178 16,
3179 LS_64(mw_stag_index, I40IW_CQPSQ_STAG_IDX));
3180
3181 header = LS_64(I40IW_CQP_OP_ALLOC_STAG, I40IW_CQPSQ_OPCODE) |
3182 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3183
3184 i40iw_insert_wqe_hdr(wqe, header);
3185
3186 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MW_ALLOC WQE",
3187 wqe, I40IW_CQP_WQE_SIZE * 8);
3188
3189 if (post_sq)
3190 i40iw_sc_cqp_post_sq(cqp);
3191 return 0;
3192}
3193
3194/**
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003195 * i40iw_sc_mr_fast_register - Posts RDMA fast register mr WR to iwarp qp
3196 * @qp: sc qp struct
3197 * @info: fast mr info
3198 * @post_sq: flag for cqp db to ring
3199 */
3200enum i40iw_status_code i40iw_sc_mr_fast_register(
3201 struct i40iw_sc_qp *qp,
3202 struct i40iw_fast_reg_stag_info *info,
3203 bool post_sq)
3204{
3205 u64 temp, header;
3206 u64 *wqe;
3207 u32 wqe_idx;
Henry Orosco68583ca2016-11-19 20:26:25 -06003208 enum i40iw_page_size page_size;
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003209
Henry Orosco68583ca2016-11-19 20:26:25 -06003210 page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003211 wqe = i40iw_qp_get_next_send_wqe(&qp->qp_uk, &wqe_idx, I40IW_QP_WQE_MIN_SIZE,
3212 0, info->wr_id);
3213 if (!wqe)
3214 return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
3215
3216 i40iw_debug(qp->dev, I40IW_DEBUG_MR, "%s: wr_id[%llxh] wqe_idx[%04d] location[%p]\n",
3217 __func__, info->wr_id, wqe_idx,
3218 &qp->qp_uk.sq_wrtrk_array[wqe_idx].wrid);
3219 temp = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? (uintptr_t)info->va : info->fbo;
3220 set_64bit_val(wqe, 0, temp);
3221
3222 temp = RS_64(info->first_pm_pbl_index >> 16, I40IWQPSQ_FIRSTPMPBLIDXHI);
3223 set_64bit_val(wqe,
3224 8,
3225 LS_64(temp, I40IWQPSQ_FIRSTPMPBLIDXHI) |
3226 LS_64(info->reg_addr_pa >> I40IWQPSQ_PBLADDR_SHIFT, I40IWQPSQ_PBLADDR));
3227
3228 set_64bit_val(wqe,
3229 16,
3230 info->total_len |
3231 LS_64(info->first_pm_pbl_index, I40IWQPSQ_FIRSTPMPBLIDXLO));
3232
3233 header = LS_64(info->stag_key, I40IWQPSQ_STAGKEY) |
3234 LS_64(info->stag_idx, I40IWQPSQ_STAGINDEX) |
3235 LS_64(I40IWQP_OP_FAST_REGISTER, I40IWQPSQ_OPCODE) |
3236 LS_64(info->chunk_size, I40IWQPSQ_LPBLSIZE) |
Henry Orosco68583ca2016-11-19 20:26:25 -06003237 LS_64(page_size, I40IWQPSQ_HPAGESIZE) |
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003238 LS_64(info->access_rights, I40IWQPSQ_STAGRIGHTS) |
3239 LS_64(info->addr_type, I40IWQPSQ_VABASEDTO) |
3240 LS_64(info->read_fence, I40IWQPSQ_READFENCE) |
3241 LS_64(info->local_fence, I40IWQPSQ_LOCALFENCE) |
3242 LS_64(info->signaled, I40IWQPSQ_SIGCOMPL) |
3243 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3244
3245 i40iw_insert_wqe_hdr(wqe, header);
3246
3247 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "FAST_REG WQE",
3248 wqe, I40IW_QP_WQE_MIN_SIZE);
3249
3250 if (post_sq)
3251 i40iw_qp_post_wr(&qp->qp_uk);
3252 return 0;
3253}
3254
3255/**
Faisal Latif86dbcd02016-01-20 13:40:10 -06003256 * i40iw_sc_send_lsmm - send last streaming mode message
3257 * @qp: sc qp struct
3258 * @lsmm_buf: buffer with lsmm message
3259 * @size: size of lsmm buffer
3260 * @stag: stag of lsmm buffer
3261 */
3262static void i40iw_sc_send_lsmm(struct i40iw_sc_qp *qp,
3263 void *lsmm_buf,
3264 u32 size,
3265 i40iw_stag stag)
3266{
3267 u64 *wqe;
3268 u64 header;
3269 struct i40iw_qp_uk *qp_uk;
3270
3271 qp_uk = &qp->qp_uk;
3272 wqe = qp_uk->sq_base->elem;
3273
3274 set_64bit_val(wqe, 0, (uintptr_t)lsmm_buf);
3275
3276 set_64bit_val(wqe, 8, (size | LS_64(stag, I40IWQPSQ_FRAG_STAG)));
3277
3278 set_64bit_val(wqe, 16, 0);
3279
3280 header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3281 LS_64(1, I40IWQPSQ_STREAMMODE) |
3282 LS_64(1, I40IWQPSQ_WAITFORRCVPDU) |
3283 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3284
3285 i40iw_insert_wqe_hdr(wqe, header);
3286
3287 i40iw_debug_buf(qp->dev, I40IW_DEBUG_QP, "SEND_LSMM WQE",
3288 wqe, I40IW_QP_WQE_MIN_SIZE);
3289}
3290
3291/**
3292 * i40iw_sc_send_lsmm_nostag - for privilege qp
3293 * @qp: sc qp struct
3294 * @lsmm_buf: buffer with lsmm message
3295 * @size: size of lsmm buffer
3296 */
3297static void i40iw_sc_send_lsmm_nostag(struct i40iw_sc_qp *qp,
3298 void *lsmm_buf,
3299 u32 size)
3300{
3301 u64 *wqe;
3302 u64 header;
3303 struct i40iw_qp_uk *qp_uk;
3304
3305 qp_uk = &qp->qp_uk;
3306 wqe = qp_uk->sq_base->elem;
3307
3308 set_64bit_val(wqe, 0, (uintptr_t)lsmm_buf);
3309
3310 set_64bit_val(wqe, 8, size);
3311
3312 set_64bit_val(wqe, 16, 0);
3313
3314 header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3315 LS_64(1, I40IWQPSQ_STREAMMODE) |
3316 LS_64(1, I40IWQPSQ_WAITFORRCVPDU) |
3317 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3318
3319 i40iw_insert_wqe_hdr(wqe, header);
3320
3321 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "SEND_LSMM_NOSTAG WQE",
3322 wqe, I40IW_QP_WQE_MIN_SIZE);
3323}
3324
3325/**
3326 * i40iw_sc_send_rtt - send last read0 or write0
3327 * @qp: sc qp struct
3328 * @read: Do read0 or write0
3329 */
3330static void i40iw_sc_send_rtt(struct i40iw_sc_qp *qp, bool read)
3331{
3332 u64 *wqe;
3333 u64 header;
3334 struct i40iw_qp_uk *qp_uk;
3335
3336 qp_uk = &qp->qp_uk;
3337 wqe = qp_uk->sq_base->elem;
3338
3339 set_64bit_val(wqe, 0, 0);
3340 set_64bit_val(wqe, 8, 0);
3341 set_64bit_val(wqe, 16, 0);
3342 if (read) {
3343 header = LS_64(0x1234, I40IWQPSQ_REMSTAG) |
3344 LS_64(I40IWQP_OP_RDMA_READ, I40IWQPSQ_OPCODE) |
3345 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3346 set_64bit_val(wqe, 8, ((u64)0xabcd << 32));
3347 } else {
3348 header = LS_64(I40IWQP_OP_RDMA_WRITE, I40IWQPSQ_OPCODE) |
3349 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3350 }
3351
3352 i40iw_insert_wqe_hdr(wqe, header);
3353
3354 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "RTR WQE",
3355 wqe, I40IW_QP_WQE_MIN_SIZE);
3356}
3357
3358/**
3359 * i40iw_sc_post_wqe0 - send wqe with opcode
3360 * @qp: sc qp struct
3361 * @opcode: opcode to use for wqe0
3362 */
3363static enum i40iw_status_code i40iw_sc_post_wqe0(struct i40iw_sc_qp *qp, u8 opcode)
3364{
3365 u64 *wqe;
3366 u64 header;
3367 struct i40iw_qp_uk *qp_uk;
3368
3369 qp_uk = &qp->qp_uk;
3370 wqe = qp_uk->sq_base->elem;
3371
3372 if (!wqe)
3373 return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
3374 switch (opcode) {
3375 case I40IWQP_OP_NOP:
3376 set_64bit_val(wqe, 0, 0);
3377 set_64bit_val(wqe, 8, 0);
3378 set_64bit_val(wqe, 16, 0);
3379 header = LS_64(I40IWQP_OP_NOP, I40IWQPSQ_OPCODE) |
3380 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3381
3382 i40iw_insert_wqe_hdr(wqe, header);
3383 break;
3384 case I40IWQP_OP_RDMA_SEND:
3385 set_64bit_val(wqe, 0, 0);
3386 set_64bit_val(wqe, 8, 0);
3387 set_64bit_val(wqe, 16, 0);
3388 header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3389 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID) |
3390 LS_64(1, I40IWQPSQ_STREAMMODE) |
3391 LS_64(1, I40IWQPSQ_WAITFORRCVPDU);
3392
3393 i40iw_insert_wqe_hdr(wqe, header);
3394 break;
3395 default:
3396 i40iw_debug(qp->dev, I40IW_DEBUG_QP, "%s: Invalid WQE zero opcode\n",
3397 __func__);
3398 break;
3399 }
3400 return 0;
3401}
3402
3403/**
3404 * i40iw_sc_init_iw_hmc() - queries fpm values using cqp and populates hmc_info
3405 * @dev : ptr to i40iw_dev struct
3406 * @hmc_fn_id: hmc function id
3407 */
3408enum i40iw_status_code i40iw_sc_init_iw_hmc(struct i40iw_sc_dev *dev, u8 hmc_fn_id)
3409{
3410 struct i40iw_hmc_info *hmc_info;
3411 struct i40iw_dma_mem query_fpm_mem;
3412 struct i40iw_virt_mem virt_mem;
3413 struct i40iw_vfdev *vf_dev = NULL;
3414 u32 mem_size;
3415 enum i40iw_status_code ret_code = 0;
3416 bool poll_registers = true;
3417 u16 iw_vf_idx;
3418 u8 wait_type;
3419
3420 if (hmc_fn_id >= I40IW_MAX_VF_FPM_ID ||
3421 (dev->hmc_fn_id != hmc_fn_id && hmc_fn_id < I40IW_FIRST_VF_FPM_ID))
3422 return I40IW_ERR_INVALID_HMCFN_ID;
3423
3424 i40iw_debug(dev, I40IW_DEBUG_HMC, "hmc_fn_id %u, dev->hmc_fn_id %u\n", hmc_fn_id,
3425 dev->hmc_fn_id);
3426 if (hmc_fn_id == dev->hmc_fn_id) {
3427 hmc_info = dev->hmc_info;
3428 query_fpm_mem.pa = dev->fpm_query_buf_pa;
3429 query_fpm_mem.va = dev->fpm_query_buf;
3430 } else {
3431 vf_dev = i40iw_vfdev_from_fpm(dev, hmc_fn_id);
3432 if (!vf_dev)
3433 return I40IW_ERR_INVALID_VF_ID;
3434
3435 hmc_info = &vf_dev->hmc_info;
3436 iw_vf_idx = vf_dev->iw_vf_idx;
3437 i40iw_debug(dev, I40IW_DEBUG_HMC, "vf_dev %p, hmc_info %p, hmc_obj %p\n", vf_dev,
3438 hmc_info, hmc_info->hmc_obj);
3439 if (!vf_dev->fpm_query_buf) {
3440 if (!dev->vf_fpm_query_buf[iw_vf_idx].va) {
3441 ret_code = i40iw_alloc_query_fpm_buf(dev,
3442 &dev->vf_fpm_query_buf[iw_vf_idx]);
3443 if (ret_code)
3444 return ret_code;
3445 }
3446 vf_dev->fpm_query_buf = dev->vf_fpm_query_buf[iw_vf_idx].va;
3447 vf_dev->fpm_query_buf_pa = dev->vf_fpm_query_buf[iw_vf_idx].pa;
3448 }
3449 query_fpm_mem.pa = vf_dev->fpm_query_buf_pa;
3450 query_fpm_mem.va = vf_dev->fpm_query_buf;
3451 /**
3452 * It is HARDWARE specific:
3453 * this call is done by PF for VF and
3454 * i40iw_sc_query_fpm_values needs ccq poll
3455 * because PF ccq is already created.
3456 */
3457 poll_registers = false;
3458 }
3459
3460 hmc_info->hmc_fn_id = hmc_fn_id;
3461
3462 if (hmc_fn_id != dev->hmc_fn_id) {
3463 ret_code =
3464 i40iw_cqp_query_fpm_values_cmd(dev, &query_fpm_mem, hmc_fn_id);
3465 } else {
3466 wait_type = poll_registers ? (u8)I40IW_CQP_WAIT_POLL_REGS :
3467 (u8)I40IW_CQP_WAIT_POLL_CQ;
3468
3469 ret_code = i40iw_sc_query_fpm_values(
3470 dev->cqp,
3471 0,
3472 hmc_info->hmc_fn_id,
3473 &query_fpm_mem,
3474 true,
3475 wait_type);
3476 }
3477 if (ret_code)
3478 return ret_code;
3479
3480 /* parse the fpm_query_buf and fill hmc obj info */
3481 ret_code =
3482 i40iw_sc_parse_fpm_query_buf((u64 *)query_fpm_mem.va,
3483 hmc_info,
3484 &dev->hmc_fpm_misc);
3485 if (ret_code)
3486 return ret_code;
3487 i40iw_debug_buf(dev, I40IW_DEBUG_HMC, "QUERY FPM BUFFER",
3488 query_fpm_mem.va, I40IW_QUERY_FPM_BUF_SIZE);
3489
3490 if (hmc_fn_id != dev->hmc_fn_id) {
3491 i40iw_cqp_commit_fpm_values_cmd(dev, &query_fpm_mem, hmc_fn_id);
3492
3493 /* parse the fpm_commit_buf and fill hmc obj info */
Ismail, Mustafafa415372016-04-18 10:33:08 -05003494 i40iw_sc_parse_fpm_commit_buf((u64 *)query_fpm_mem.va, hmc_info->hmc_obj, &hmc_info->sd_table.sd_cnt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003495 mem_size = sizeof(struct i40iw_hmc_sd_entry) *
3496 (hmc_info->sd_table.sd_cnt + hmc_info->first_sd_index);
3497 ret_code = i40iw_allocate_virt_mem(dev->hw, &virt_mem, mem_size);
3498 if (ret_code)
3499 return ret_code;
3500 hmc_info->sd_table.sd_entry = virt_mem.va;
3501 }
3502
Faisal Latif86dbcd02016-01-20 13:40:10 -06003503 return ret_code;
3504}
3505
3506/**
3507 * i40iw_sc_configure_iw_fpm() - commits hmc obj cnt values using cqp command and
3508 * populates fpm base address in hmc_info
3509 * @dev : ptr to i40iw_dev struct
3510 * @hmc_fn_id: hmc function id
3511 */
3512static enum i40iw_status_code i40iw_sc_configure_iw_fpm(struct i40iw_sc_dev *dev,
3513 u8 hmc_fn_id)
3514{
3515 struct i40iw_hmc_info *hmc_info;
3516 struct i40iw_hmc_obj_info *obj_info;
3517 u64 *buf;
3518 struct i40iw_dma_mem commit_fpm_mem;
3519 u32 i, j;
3520 enum i40iw_status_code ret_code = 0;
3521 bool poll_registers = true;
3522 u8 wait_type;
3523
3524 if (hmc_fn_id >= I40IW_MAX_VF_FPM_ID ||
3525 (dev->hmc_fn_id != hmc_fn_id && hmc_fn_id < I40IW_FIRST_VF_FPM_ID))
3526 return I40IW_ERR_INVALID_HMCFN_ID;
3527
3528 if (hmc_fn_id == dev->hmc_fn_id) {
3529 hmc_info = dev->hmc_info;
3530 } else {
3531 hmc_info = i40iw_vf_hmcinfo_from_fpm(dev, hmc_fn_id);
3532 poll_registers = false;
3533 }
3534 if (!hmc_info)
3535 return I40IW_ERR_BAD_PTR;
3536
3537 obj_info = hmc_info->hmc_obj;
3538 buf = dev->fpm_commit_buf;
3539
3540 /* copy cnt values in commit buf */
3541 for (i = I40IW_HMC_IW_QP, j = 0; i <= I40IW_HMC_IW_PBLE;
3542 i++, j += 8)
3543 set_64bit_val(buf, j, (u64)obj_info[i].cnt);
3544
3545 set_64bit_val(buf, 40, 0); /* APBVT rsvd */
3546
3547 commit_fpm_mem.pa = dev->fpm_commit_buf_pa;
3548 commit_fpm_mem.va = dev->fpm_commit_buf;
3549 wait_type = poll_registers ? (u8)I40IW_CQP_WAIT_POLL_REGS :
3550 (u8)I40IW_CQP_WAIT_POLL_CQ;
3551 ret_code = i40iw_sc_commit_fpm_values(
3552 dev->cqp,
3553 0,
3554 hmc_info->hmc_fn_id,
3555 &commit_fpm_mem,
3556 true,
3557 wait_type);
3558
3559 /* parse the fpm_commit_buf and fill hmc obj info */
3560 if (!ret_code)
Ismail, Mustafafa415372016-04-18 10:33:08 -05003561 ret_code = i40iw_sc_parse_fpm_commit_buf(dev->fpm_commit_buf,
3562 hmc_info->hmc_obj,
3563 &hmc_info->sd_table.sd_cnt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003564
3565 i40iw_debug_buf(dev, I40IW_DEBUG_HMC, "COMMIT FPM BUFFER",
3566 commit_fpm_mem.va, I40IW_COMMIT_FPM_BUF_SIZE);
3567
3568 return ret_code;
3569}
3570
3571/**
3572 * cqp_sds_wqe_fill - fill cqp wqe doe sd
3573 * @cqp: struct for cqp hw
3574 * @info; sd info for wqe
3575 * @scratch: u64 saved to be used during cqp completion
3576 */
3577static enum i40iw_status_code cqp_sds_wqe_fill(struct i40iw_sc_cqp *cqp,
3578 struct i40iw_update_sds_info *info,
3579 u64 scratch)
3580{
3581 u64 data;
3582 u64 header;
3583 u64 *wqe;
3584 int mem_entries, wqe_entries;
3585 struct i40iw_dma_mem *sdbuf = &cqp->sdbuf;
3586
3587 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3588 if (!wqe)
3589 return I40IW_ERR_RING_FULL;
3590
3591 I40IW_CQP_INIT_WQE(wqe);
3592 wqe_entries = (info->cnt > 3) ? 3 : info->cnt;
3593 mem_entries = info->cnt - wqe_entries;
3594
3595 header = LS_64(I40IW_CQP_OP_UPDATE_PE_SDS, I40IW_CQPSQ_OPCODE) |
3596 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
3597 LS_64(mem_entries, I40IW_CQPSQ_UPESD_ENTRY_COUNT);
3598
3599 if (mem_entries) {
3600 memcpy(sdbuf->va, &info->entry[3], (mem_entries << 4));
3601 data = sdbuf->pa;
3602 } else {
3603 data = 0;
3604 }
3605 data |= LS_64(info->hmc_fn_id, I40IW_CQPSQ_UPESD_HMCFNID);
3606
3607 set_64bit_val(wqe, 16, data);
3608
3609 switch (wqe_entries) {
3610 case 3:
3611 set_64bit_val(wqe, 48,
3612 (LS_64(info->entry[2].cmd, I40IW_CQPSQ_UPESD_SDCMD) |
3613 LS_64(1, I40IW_CQPSQ_UPESD_ENTRY_VALID)));
3614
3615 set_64bit_val(wqe, 56, info->entry[2].data);
3616 /* fallthrough */
3617 case 2:
3618 set_64bit_val(wqe, 32,
3619 (LS_64(info->entry[1].cmd, I40IW_CQPSQ_UPESD_SDCMD) |
3620 LS_64(1, I40IW_CQPSQ_UPESD_ENTRY_VALID)));
3621
3622 set_64bit_val(wqe, 40, info->entry[1].data);
3623 /* fallthrough */
3624 case 1:
3625 set_64bit_val(wqe, 0,
3626 LS_64(info->entry[0].cmd, I40IW_CQPSQ_UPESD_SDCMD));
3627
3628 set_64bit_val(wqe, 8, info->entry[0].data);
3629 break;
3630 default:
3631 break;
3632 }
3633
3634 i40iw_insert_wqe_hdr(wqe, header);
3635
3636 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "UPDATE_PE_SDS WQE",
3637 wqe, I40IW_CQP_WQE_SIZE * 8);
3638 return 0;
3639}
3640
3641/**
3642 * i40iw_update_pe_sds - cqp wqe for sd
3643 * @dev: ptr to i40iw_dev struct
3644 * @info: sd info for sd's
3645 * @scratch: u64 saved to be used during cqp completion
3646 */
3647static enum i40iw_status_code i40iw_update_pe_sds(struct i40iw_sc_dev *dev,
3648 struct i40iw_update_sds_info *info,
3649 u64 scratch)
3650{
3651 struct i40iw_sc_cqp *cqp = dev->cqp;
3652 enum i40iw_status_code ret_code;
3653
3654 ret_code = cqp_sds_wqe_fill(cqp, info, scratch);
3655 if (!ret_code)
3656 i40iw_sc_cqp_post_sq(cqp);
3657
3658 return ret_code;
3659}
3660
3661/**
3662 * i40iw_update_sds_noccq - update sd before ccq created
3663 * @dev: sc device struct
3664 * @info: sd info for sd's
3665 */
3666enum i40iw_status_code i40iw_update_sds_noccq(struct i40iw_sc_dev *dev,
3667 struct i40iw_update_sds_info *info)
3668{
3669 u32 error, val, tail;
3670 struct i40iw_sc_cqp *cqp = dev->cqp;
3671 enum i40iw_status_code ret_code;
3672
3673 ret_code = cqp_sds_wqe_fill(cqp, info, 0);
3674 if (ret_code)
3675 return ret_code;
3676 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
3677 if (error)
3678 return I40IW_ERR_CQP_COMPL_ERROR;
3679
3680 i40iw_sc_cqp_post_sq(cqp);
3681 ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
3682
3683 return ret_code;
3684}
3685
3686/**
3687 * i40iw_sc_suspend_qp - suspend qp for param change
3688 * @cqp: struct for cqp hw
3689 * @qp: sc qp struct
3690 * @scratch: u64 saved to be used during cqp completion
3691 */
3692enum i40iw_status_code i40iw_sc_suspend_qp(struct i40iw_sc_cqp *cqp,
3693 struct i40iw_sc_qp *qp,
3694 u64 scratch)
3695{
3696 u64 header;
3697 u64 *wqe;
3698
3699 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3700 if (!wqe)
3701 return I40IW_ERR_RING_FULL;
3702 header = LS_64(qp->qp_uk.qp_id, I40IW_CQPSQ_SUSPENDQP_QPID) |
3703 LS_64(I40IW_CQP_OP_SUSPEND_QP, I40IW_CQPSQ_OPCODE) |
3704 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3705
3706 i40iw_insert_wqe_hdr(wqe, header);
3707
3708 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "SUSPEND_QP WQE",
3709 wqe, I40IW_CQP_WQE_SIZE * 8);
3710
3711 i40iw_sc_cqp_post_sq(cqp);
3712 return 0;
3713}
3714
3715/**
3716 * i40iw_sc_resume_qp - resume qp after suspend
3717 * @cqp: struct for cqp hw
3718 * @qp: sc qp struct
3719 * @scratch: u64 saved to be used during cqp completion
3720 */
3721enum i40iw_status_code i40iw_sc_resume_qp(struct i40iw_sc_cqp *cqp,
3722 struct i40iw_sc_qp *qp,
3723 u64 scratch)
3724{
3725 u64 header;
3726 u64 *wqe;
3727
3728 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3729 if (!wqe)
3730 return I40IW_ERR_RING_FULL;
3731 set_64bit_val(wqe,
3732 16,
3733 LS_64(qp->qs_handle, I40IW_CQPSQ_RESUMEQP_QSHANDLE));
3734
3735 header = LS_64(qp->qp_uk.qp_id, I40IW_CQPSQ_RESUMEQP_QPID) |
3736 LS_64(I40IW_CQP_OP_RESUME_QP, I40IW_CQPSQ_OPCODE) |
3737 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3738
3739 i40iw_insert_wqe_hdr(wqe, header);
3740
3741 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "RESUME_QP WQE",
3742 wqe, I40IW_CQP_WQE_SIZE * 8);
3743
3744 i40iw_sc_cqp_post_sq(cqp);
3745 return 0;
3746}
3747
3748/**
3749 * i40iw_sc_static_hmc_pages_allocated - cqp wqe to allocate hmc pages
3750 * @cqp: struct for cqp hw
3751 * @scratch: u64 saved to be used during cqp completion
3752 * @hmc_fn_id: hmc function id
3753 * @post_sq: flag for cqp db to ring
3754 * @poll_registers: flag to poll register for cqp completion
3755 */
3756enum i40iw_status_code i40iw_sc_static_hmc_pages_allocated(
3757 struct i40iw_sc_cqp *cqp,
3758 u64 scratch,
3759 u8 hmc_fn_id,
3760 bool post_sq,
3761 bool poll_registers)
3762{
3763 u64 header;
3764 u64 *wqe;
3765 u32 tail, val, error;
3766 enum i40iw_status_code ret_code = 0;
3767
3768 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3769 if (!wqe)
3770 return I40IW_ERR_RING_FULL;
3771 set_64bit_val(wqe,
3772 16,
3773 LS_64(hmc_fn_id, I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID));
3774
3775 header = LS_64(I40IW_CQP_OP_SHMC_PAGES_ALLOCATED, I40IW_CQPSQ_OPCODE) |
3776 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3777
3778 i40iw_insert_wqe_hdr(wqe, header);
3779
3780 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "SHMC_PAGES_ALLOCATED WQE",
3781 wqe, I40IW_CQP_WQE_SIZE * 8);
3782 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
3783 if (error) {
3784 ret_code = I40IW_ERR_CQP_COMPL_ERROR;
3785 return ret_code;
3786 }
3787 if (post_sq) {
3788 i40iw_sc_cqp_post_sq(cqp);
3789 if (poll_registers)
3790 /* check for cqp sq tail update */
3791 ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000);
3792 else
3793 ret_code = i40iw_sc_poll_for_cqp_op_done(cqp,
3794 I40IW_CQP_OP_SHMC_PAGES_ALLOCATED,
3795 NULL);
3796 }
3797
3798 return ret_code;
3799}
3800
3801/**
3802 * i40iw_ring_full - check if cqp ring is full
3803 * @cqp: struct for cqp hw
3804 */
3805static bool i40iw_ring_full(struct i40iw_sc_cqp *cqp)
3806{
3807 return I40IW_RING_FULL_ERR(cqp->sq_ring);
3808}
3809
3810/**
Ismail, Mustafafa415372016-04-18 10:33:08 -05003811 * i40iw_est_sd - returns approximate number of SDs for HMC
3812 * @dev: sc device struct
3813 * @hmc_info: hmc structure, size and count for HMC objects
3814 */
3815static u64 i40iw_est_sd(struct i40iw_sc_dev *dev, struct i40iw_hmc_info *hmc_info)
3816{
3817 int i;
3818 u64 size = 0;
3819 u64 sd;
3820
3821 for (i = I40IW_HMC_IW_QP; i < I40IW_HMC_IW_PBLE; i++)
3822 size += hmc_info->hmc_obj[i].cnt * hmc_info->hmc_obj[i].size;
3823
3824 if (dev->is_pf)
3825 size += hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt * hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].size;
3826
3827 if (size & 0x1FFFFF)
3828 sd = (size >> 21) + 1; /* add 1 for remainder */
3829 else
3830 sd = size >> 21;
3831
3832 if (!dev->is_pf) {
3833 /* 2MB alignment for VF PBLE HMC */
3834 size = hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt * hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].size;
3835 if (size & 0x1FFFFF)
3836 sd += (size >> 21) + 1; /* add 1 for remainder */
3837 else
3838 sd += size >> 21;
3839 }
3840
3841 return sd;
3842}
3843
3844/**
Faisal Latif86dbcd02016-01-20 13:40:10 -06003845 * i40iw_config_fpm_values - configure HMC objects
3846 * @dev: sc device struct
3847 * @qp_count: desired qp count
3848 */
3849enum i40iw_status_code i40iw_config_fpm_values(struct i40iw_sc_dev *dev, u32 qp_count)
3850{
3851 struct i40iw_virt_mem virt_mem;
3852 u32 i, mem_size;
3853 u32 qpwantedoriginal, qpwanted, mrwanted, pblewanted;
3854 u32 powerof2;
Ismail, Mustafafa415372016-04-18 10:33:08 -05003855 u64 sd_needed;
Faisal Latif86dbcd02016-01-20 13:40:10 -06003856 u32 loop_count = 0;
3857
3858 struct i40iw_hmc_info *hmc_info;
3859 struct i40iw_hmc_fpm_misc *hmc_fpm_misc;
3860 enum i40iw_status_code ret_code = 0;
3861
3862 hmc_info = dev->hmc_info;
3863 hmc_fpm_misc = &dev->hmc_fpm_misc;
3864
3865 ret_code = i40iw_sc_init_iw_hmc(dev, dev->hmc_fn_id);
3866 if (ret_code) {
3867 i40iw_debug(dev, I40IW_DEBUG_HMC,
3868 "i40iw_sc_init_iw_hmc returned error_code = %d\n",
3869 ret_code);
3870 return ret_code;
3871 }
3872
Ismail, Mustafafa415372016-04-18 10:33:08 -05003873 for (i = I40IW_HMC_IW_QP; i < I40IW_HMC_IW_MAX; i++)
Faisal Latif86dbcd02016-01-20 13:40:10 -06003874 hmc_info->hmc_obj[i].cnt = hmc_info->hmc_obj[i].max_cnt;
Ismail, Mustafafa415372016-04-18 10:33:08 -05003875 sd_needed = i40iw_est_sd(dev, hmc_info);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003876 i40iw_debug(dev, I40IW_DEBUG_HMC,
3877 "%s: FW initial max sd_count[%08lld] first_sd_index[%04d]\n",
3878 __func__, sd_needed, hmc_info->first_sd_index);
3879 i40iw_debug(dev, I40IW_DEBUG_HMC,
Ismail, Mustafafa415372016-04-18 10:33:08 -05003880 "%s: sd count %d where max sd is %d\n",
3881 __func__, hmc_info->sd_table.sd_cnt,
Faisal Latif86dbcd02016-01-20 13:40:10 -06003882 hmc_fpm_misc->max_sds);
3883
3884 qpwanted = min(qp_count, hmc_info->hmc_obj[I40IW_HMC_IW_QP].max_cnt);
3885 qpwantedoriginal = qpwanted;
3886 mrwanted = hmc_info->hmc_obj[I40IW_HMC_IW_MR].max_cnt;
3887 pblewanted = hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].max_cnt;
3888
3889 i40iw_debug(dev, I40IW_DEBUG_HMC,
3890 "req_qp=%d max_sd=%d, max_qp = %d, max_cq=%d, max_mr=%d, max_pble=%d\n",
3891 qp_count, hmc_fpm_misc->max_sds,
3892 hmc_info->hmc_obj[I40IW_HMC_IW_QP].max_cnt,
3893 hmc_info->hmc_obj[I40IW_HMC_IW_CQ].max_cnt,
3894 hmc_info->hmc_obj[I40IW_HMC_IW_MR].max_cnt,
3895 hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].max_cnt);
3896
3897 do {
3898 ++loop_count;
3899 hmc_info->hmc_obj[I40IW_HMC_IW_QP].cnt = qpwanted;
3900 hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt =
3901 min(2 * qpwanted, hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt);
3902 hmc_info->hmc_obj[I40IW_HMC_IW_SRQ].cnt = 0x00; /* Reserved */
3903 hmc_info->hmc_obj[I40IW_HMC_IW_HTE].cnt =
3904 qpwanted * hmc_fpm_misc->ht_multiplier;
3905 hmc_info->hmc_obj[I40IW_HMC_IW_ARP].cnt =
3906 hmc_info->hmc_obj[I40IW_HMC_IW_ARP].max_cnt;
3907 hmc_info->hmc_obj[I40IW_HMC_IW_APBVT_ENTRY].cnt = 1;
3908 hmc_info->hmc_obj[I40IW_HMC_IW_MR].cnt = mrwanted;
3909
3910 hmc_info->hmc_obj[I40IW_HMC_IW_XF].cnt = I40IW_MAX_WQ_ENTRIES * qpwanted;
3911 hmc_info->hmc_obj[I40IW_HMC_IW_Q1].cnt = 4 * I40IW_MAX_IRD_SIZE * qpwanted;
3912 hmc_info->hmc_obj[I40IW_HMC_IW_XFFL].cnt =
3913 hmc_info->hmc_obj[I40IW_HMC_IW_XF].cnt / hmc_fpm_misc->xf_block_size;
3914 hmc_info->hmc_obj[I40IW_HMC_IW_Q1FL].cnt =
3915 hmc_info->hmc_obj[I40IW_HMC_IW_Q1].cnt / hmc_fpm_misc->q1_block_size;
3916 hmc_info->hmc_obj[I40IW_HMC_IW_TIMER].cnt =
3917 ((qpwanted) / 512 + 1) * hmc_fpm_misc->timer_bucket;
3918 hmc_info->hmc_obj[I40IW_HMC_IW_FSIMC].cnt = 0x00;
3919 hmc_info->hmc_obj[I40IW_HMC_IW_FSIAV].cnt = 0x00;
3920 hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt = pblewanted;
3921
3922 /* How much memory is needed for all the objects. */
Ismail, Mustafafa415372016-04-18 10:33:08 -05003923 sd_needed = i40iw_est_sd(dev, hmc_info);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003924 if ((loop_count > 1000) ||
3925 ((!(loop_count % 10)) &&
3926 (qpwanted > qpwantedoriginal * 2 / 3))) {
3927 if (qpwanted > FPM_MULTIPLIER) {
3928 qpwanted -= FPM_MULTIPLIER;
3929 powerof2 = 1;
3930 while (powerof2 < qpwanted)
3931 powerof2 *= 2;
3932 powerof2 /= 2;
3933 qpwanted = powerof2;
3934 } else {
3935 qpwanted /= 2;
3936 }
3937 }
3938 if (mrwanted > FPM_MULTIPLIER * 10)
3939 mrwanted -= FPM_MULTIPLIER * 10;
3940 if (pblewanted > FPM_MULTIPLIER * 1000)
3941 pblewanted -= FPM_MULTIPLIER * 1000;
3942 } while (sd_needed > hmc_fpm_misc->max_sds && loop_count < 2000);
3943
Ismail, Mustafafa415372016-04-18 10:33:08 -05003944 sd_needed = i40iw_est_sd(dev, hmc_info);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003945
3946 i40iw_debug(dev, I40IW_DEBUG_HMC,
3947 "loop_cnt=%d, sd_needed=%lld, qpcnt = %d, cqcnt=%d, mrcnt=%d, pblecnt=%d\n",
3948 loop_count, sd_needed,
3949 hmc_info->hmc_obj[I40IW_HMC_IW_QP].cnt,
3950 hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt,
3951 hmc_info->hmc_obj[I40IW_HMC_IW_MR].cnt,
3952 hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt);
3953
3954 ret_code = i40iw_sc_configure_iw_fpm(dev, dev->hmc_fn_id);
3955 if (ret_code) {
3956 i40iw_debug(dev, I40IW_DEBUG_HMC,
3957 "configure_iw_fpm returned error_code[x%08X]\n",
3958 i40iw_rd32(dev->hw, dev->is_pf ? I40E_PFPE_CQPERRCODES : I40E_VFPE_CQPERRCODES1));
3959 return ret_code;
3960 }
3961
Faisal Latif86dbcd02016-01-20 13:40:10 -06003962 mem_size = sizeof(struct i40iw_hmc_sd_entry) *
3963 (hmc_info->sd_table.sd_cnt + hmc_info->first_sd_index + 1);
3964 ret_code = i40iw_allocate_virt_mem(dev->hw, &virt_mem, mem_size);
3965 if (ret_code) {
3966 i40iw_debug(dev, I40IW_DEBUG_HMC,
3967 "%s: failed to allocate memory for sd_entry buffer\n",
3968 __func__);
3969 return ret_code;
3970 }
3971 hmc_info->sd_table.sd_entry = virt_mem.va;
3972
3973 return ret_code;
3974}
3975
3976/**
3977 * i40iw_exec_cqp_cmd - execute cqp cmd when wqe are available
3978 * @dev: rdma device
3979 * @pcmdinfo: cqp command info
3980 */
3981static enum i40iw_status_code i40iw_exec_cqp_cmd(struct i40iw_sc_dev *dev,
3982 struct cqp_commands_info *pcmdinfo)
3983{
3984 enum i40iw_status_code status;
3985 struct i40iw_dma_mem values_mem;
3986
3987 dev->cqp_cmd_stats[pcmdinfo->cqp_cmd]++;
3988 switch (pcmdinfo->cqp_cmd) {
3989 case OP_DELETE_LOCAL_MAC_IPADDR_ENTRY:
3990 status = i40iw_sc_del_local_mac_ipaddr_entry(
3991 pcmdinfo->in.u.del_local_mac_ipaddr_entry.cqp,
3992 pcmdinfo->in.u.del_local_mac_ipaddr_entry.scratch,
3993 pcmdinfo->in.u.del_local_mac_ipaddr_entry.entry_idx,
3994 pcmdinfo->in.u.del_local_mac_ipaddr_entry.ignore_ref_count,
3995 pcmdinfo->post_sq);
3996 break;
3997 case OP_CEQ_DESTROY:
3998 status = i40iw_sc_ceq_destroy(pcmdinfo->in.u.ceq_destroy.ceq,
3999 pcmdinfo->in.u.ceq_destroy.scratch,
4000 pcmdinfo->post_sq);
4001 break;
4002 case OP_AEQ_DESTROY:
4003 status = i40iw_sc_aeq_destroy(pcmdinfo->in.u.aeq_destroy.aeq,
4004 pcmdinfo->in.u.aeq_destroy.scratch,
4005 pcmdinfo->post_sq);
4006
4007 break;
4008 case OP_DELETE_ARP_CACHE_ENTRY:
4009 status = i40iw_sc_del_arp_cache_entry(
4010 pcmdinfo->in.u.del_arp_cache_entry.cqp,
4011 pcmdinfo->in.u.del_arp_cache_entry.scratch,
4012 pcmdinfo->in.u.del_arp_cache_entry.arp_index,
4013 pcmdinfo->post_sq);
4014 break;
4015 case OP_MANAGE_APBVT_ENTRY:
4016 status = i40iw_sc_manage_apbvt_entry(
4017 pcmdinfo->in.u.manage_apbvt_entry.cqp,
4018 &pcmdinfo->in.u.manage_apbvt_entry.info,
4019 pcmdinfo->in.u.manage_apbvt_entry.scratch,
4020 pcmdinfo->post_sq);
4021 break;
4022 case OP_CEQ_CREATE:
4023 status = i40iw_sc_ceq_create(pcmdinfo->in.u.ceq_create.ceq,
4024 pcmdinfo->in.u.ceq_create.scratch,
4025 pcmdinfo->post_sq);
4026 break;
4027 case OP_AEQ_CREATE:
4028 status = i40iw_sc_aeq_create(pcmdinfo->in.u.aeq_create.aeq,
4029 pcmdinfo->in.u.aeq_create.scratch,
4030 pcmdinfo->post_sq);
4031 break;
4032 case OP_ALLOC_LOCAL_MAC_IPADDR_ENTRY:
4033 status = i40iw_sc_alloc_local_mac_ipaddr_entry(
4034 pcmdinfo->in.u.alloc_local_mac_ipaddr_entry.cqp,
4035 pcmdinfo->in.u.alloc_local_mac_ipaddr_entry.scratch,
4036 pcmdinfo->post_sq);
4037 break;
4038 case OP_ADD_LOCAL_MAC_IPADDR_ENTRY:
4039 status = i40iw_sc_add_local_mac_ipaddr_entry(
4040 pcmdinfo->in.u.add_local_mac_ipaddr_entry.cqp,
4041 &pcmdinfo->in.u.add_local_mac_ipaddr_entry.info,
4042 pcmdinfo->in.u.add_local_mac_ipaddr_entry.scratch,
4043 pcmdinfo->post_sq);
4044 break;
4045 case OP_MANAGE_QHASH_TABLE_ENTRY:
4046 status = i40iw_sc_manage_qhash_table_entry(
4047 pcmdinfo->in.u.manage_qhash_table_entry.cqp,
4048 &pcmdinfo->in.u.manage_qhash_table_entry.info,
4049 pcmdinfo->in.u.manage_qhash_table_entry.scratch,
4050 pcmdinfo->post_sq);
4051
4052 break;
4053 case OP_QP_MODIFY:
4054 status = i40iw_sc_qp_modify(
4055 pcmdinfo->in.u.qp_modify.qp,
4056 &pcmdinfo->in.u.qp_modify.info,
4057 pcmdinfo->in.u.qp_modify.scratch,
4058 pcmdinfo->post_sq);
4059
4060 break;
4061 case OP_QP_UPLOAD_CONTEXT:
4062 status = i40iw_sc_qp_upload_context(
4063 pcmdinfo->in.u.qp_upload_context.dev,
4064 &pcmdinfo->in.u.qp_upload_context.info,
4065 pcmdinfo->in.u.qp_upload_context.scratch,
4066 pcmdinfo->post_sq);
4067
4068 break;
4069 case OP_CQ_CREATE:
4070 status = i40iw_sc_cq_create(
4071 pcmdinfo->in.u.cq_create.cq,
4072 pcmdinfo->in.u.cq_create.scratch,
4073 pcmdinfo->in.u.cq_create.check_overflow,
4074 pcmdinfo->post_sq);
4075 break;
4076 case OP_CQ_DESTROY:
4077 status = i40iw_sc_cq_destroy(
4078 pcmdinfo->in.u.cq_destroy.cq,
4079 pcmdinfo->in.u.cq_destroy.scratch,
4080 pcmdinfo->post_sq);
4081
4082 break;
4083 case OP_QP_CREATE:
4084 status = i40iw_sc_qp_create(
4085 pcmdinfo->in.u.qp_create.qp,
4086 &pcmdinfo->in.u.qp_create.info,
4087 pcmdinfo->in.u.qp_create.scratch,
4088 pcmdinfo->post_sq);
4089 break;
4090 case OP_QP_DESTROY:
4091 status = i40iw_sc_qp_destroy(
4092 pcmdinfo->in.u.qp_destroy.qp,
4093 pcmdinfo->in.u.qp_destroy.scratch,
4094 pcmdinfo->in.u.qp_destroy.remove_hash_idx,
4095 pcmdinfo->in.u.qp_destroy.
4096 ignore_mw_bnd,
4097 pcmdinfo->post_sq);
4098
4099 break;
4100 case OP_ALLOC_STAG:
4101 status = i40iw_sc_alloc_stag(
4102 pcmdinfo->in.u.alloc_stag.dev,
4103 &pcmdinfo->in.u.alloc_stag.info,
4104 pcmdinfo->in.u.alloc_stag.scratch,
4105 pcmdinfo->post_sq);
4106 break;
4107 case OP_MR_REG_NON_SHARED:
4108 status = i40iw_sc_mr_reg_non_shared(
4109 pcmdinfo->in.u.mr_reg_non_shared.dev,
4110 &pcmdinfo->in.u.mr_reg_non_shared.info,
4111 pcmdinfo->in.u.mr_reg_non_shared.scratch,
4112 pcmdinfo->post_sq);
4113
4114 break;
4115 case OP_DEALLOC_STAG:
4116 status = i40iw_sc_dealloc_stag(
4117 pcmdinfo->in.u.dealloc_stag.dev,
4118 &pcmdinfo->in.u.dealloc_stag.info,
4119 pcmdinfo->in.u.dealloc_stag.scratch,
4120 pcmdinfo->post_sq);
4121
4122 break;
4123 case OP_MW_ALLOC:
4124 status = i40iw_sc_mw_alloc(
4125 pcmdinfo->in.u.mw_alloc.dev,
4126 pcmdinfo->in.u.mw_alloc.scratch,
4127 pcmdinfo->in.u.mw_alloc.mw_stag_index,
4128 pcmdinfo->in.u.mw_alloc.pd_id,
4129 pcmdinfo->post_sq);
4130
4131 break;
4132 case OP_QP_FLUSH_WQES:
4133 status = i40iw_sc_qp_flush_wqes(
4134 pcmdinfo->in.u.qp_flush_wqes.qp,
4135 &pcmdinfo->in.u.qp_flush_wqes.info,
4136 pcmdinfo->in.u.qp_flush_wqes.
4137 scratch, pcmdinfo->post_sq);
4138 break;
4139 case OP_ADD_ARP_CACHE_ENTRY:
4140 status = i40iw_sc_add_arp_cache_entry(
4141 pcmdinfo->in.u.add_arp_cache_entry.cqp,
4142 &pcmdinfo->in.u.add_arp_cache_entry.info,
4143 pcmdinfo->in.u.add_arp_cache_entry.scratch,
4144 pcmdinfo->post_sq);
4145 break;
4146 case OP_MANAGE_PUSH_PAGE:
4147 status = i40iw_sc_manage_push_page(
4148 pcmdinfo->in.u.manage_push_page.cqp,
4149 &pcmdinfo->in.u.manage_push_page.info,
4150 pcmdinfo->in.u.manage_push_page.scratch,
4151 pcmdinfo->post_sq);
4152 break;
4153 case OP_UPDATE_PE_SDS:
4154 /* case I40IW_CQP_OP_UPDATE_PE_SDS */
4155 status = i40iw_update_pe_sds(
4156 pcmdinfo->in.u.update_pe_sds.dev,
4157 &pcmdinfo->in.u.update_pe_sds.info,
4158 pcmdinfo->in.u.update_pe_sds.
4159 scratch);
4160
4161 break;
4162 case OP_MANAGE_HMC_PM_FUNC_TABLE:
4163 status = i40iw_sc_manage_hmc_pm_func_table(
4164 pcmdinfo->in.u.manage_hmc_pm.dev->cqp,
4165 pcmdinfo->in.u.manage_hmc_pm.scratch,
4166 (u8)pcmdinfo->in.u.manage_hmc_pm.info.vf_id,
4167 pcmdinfo->in.u.manage_hmc_pm.info.free_fcn,
4168 true);
4169 break;
4170 case OP_SUSPEND:
4171 status = i40iw_sc_suspend_qp(
4172 pcmdinfo->in.u.suspend_resume.cqp,
4173 pcmdinfo->in.u.suspend_resume.qp,
4174 pcmdinfo->in.u.suspend_resume.scratch);
4175 break;
4176 case OP_RESUME:
4177 status = i40iw_sc_resume_qp(
4178 pcmdinfo->in.u.suspend_resume.cqp,
4179 pcmdinfo->in.u.suspend_resume.qp,
4180 pcmdinfo->in.u.suspend_resume.scratch);
4181 break;
4182 case OP_MANAGE_VF_PBLE_BP:
4183 status = i40iw_manage_vf_pble_bp(
4184 pcmdinfo->in.u.manage_vf_pble_bp.cqp,
4185 &pcmdinfo->in.u.manage_vf_pble_bp.info,
4186 pcmdinfo->in.u.manage_vf_pble_bp.scratch, true);
4187 break;
4188 case OP_QUERY_FPM_VALUES:
4189 values_mem.pa = pcmdinfo->in.u.query_fpm_values.fpm_values_pa;
4190 values_mem.va = pcmdinfo->in.u.query_fpm_values.fpm_values_va;
4191 status = i40iw_sc_query_fpm_values(
4192 pcmdinfo->in.u.query_fpm_values.cqp,
4193 pcmdinfo->in.u.query_fpm_values.scratch,
4194 pcmdinfo->in.u.query_fpm_values.hmc_fn_id,
4195 &values_mem, true, I40IW_CQP_WAIT_EVENT);
4196 break;
4197 case OP_COMMIT_FPM_VALUES:
4198 values_mem.pa = pcmdinfo->in.u.commit_fpm_values.fpm_values_pa;
4199 values_mem.va = pcmdinfo->in.u.commit_fpm_values.fpm_values_va;
4200 status = i40iw_sc_commit_fpm_values(
4201 pcmdinfo->in.u.commit_fpm_values.cqp,
4202 pcmdinfo->in.u.commit_fpm_values.scratch,
4203 pcmdinfo->in.u.commit_fpm_values.hmc_fn_id,
4204 &values_mem,
4205 true,
4206 I40IW_CQP_WAIT_EVENT);
4207 break;
4208 default:
4209 status = I40IW_NOT_SUPPORTED;
4210 break;
4211 }
4212
4213 return status;
4214}
4215
4216/**
4217 * i40iw_process_cqp_cmd - process all cqp commands
4218 * @dev: sc device struct
4219 * @pcmdinfo: cqp command info
4220 */
4221enum i40iw_status_code i40iw_process_cqp_cmd(struct i40iw_sc_dev *dev,
4222 struct cqp_commands_info *pcmdinfo)
4223{
4224 enum i40iw_status_code status = 0;
Henry Orosco0fc2dc52016-10-10 21:12:10 -05004225 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004226
4227 spin_lock_irqsave(&dev->cqp_lock, flags);
4228 if (list_empty(&dev->cqp_cmd_head) && !i40iw_ring_full(dev->cqp))
4229 status = i40iw_exec_cqp_cmd(dev, pcmdinfo);
4230 else
4231 list_add_tail(&pcmdinfo->cqp_cmd_entry, &dev->cqp_cmd_head);
4232 spin_unlock_irqrestore(&dev->cqp_lock, flags);
4233 return status;
4234}
4235
4236/**
4237 * i40iw_process_bh - called from tasklet for cqp list
4238 * @dev: sc device struct
4239 */
4240enum i40iw_status_code i40iw_process_bh(struct i40iw_sc_dev *dev)
4241{
4242 enum i40iw_status_code status = 0;
4243 struct cqp_commands_info *pcmdinfo;
Henry Orosco0fc2dc52016-10-10 21:12:10 -05004244 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004245
4246 spin_lock_irqsave(&dev->cqp_lock, flags);
4247 while (!list_empty(&dev->cqp_cmd_head) && !i40iw_ring_full(dev->cqp)) {
4248 pcmdinfo = (struct cqp_commands_info *)i40iw_remove_head(&dev->cqp_cmd_head);
4249
4250 status = i40iw_exec_cqp_cmd(dev, pcmdinfo);
4251 if (status)
4252 break;
4253 }
4254 spin_unlock_irqrestore(&dev->cqp_lock, flags);
4255 return status;
4256}
4257
4258/**
4259 * i40iw_iwarp_opcode - determine if incoming is rdma layer
4260 * @info: aeq info for the packet
4261 * @pkt: packet for error
4262 */
4263static u32 i40iw_iwarp_opcode(struct i40iw_aeqe_info *info, u8 *pkt)
4264{
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004265 __be16 *mpa;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004266 u32 opcode = 0xffffffff;
4267
4268 if (info->q2_data_written) {
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004269 mpa = (__be16 *)pkt;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004270 opcode = ntohs(mpa[1]) & 0xf;
4271 }
4272 return opcode;
4273}
4274
4275/**
4276 * i40iw_locate_mpa - return pointer to mpa in the pkt
4277 * @pkt: packet with data
4278 */
4279static u8 *i40iw_locate_mpa(u8 *pkt)
4280{
4281 /* skip over ethernet header */
4282 pkt += I40IW_MAC_HLEN;
4283
4284 /* Skip over IP and TCP headers */
4285 pkt += 4 * (pkt[0] & 0x0f);
4286 pkt += 4 * ((pkt[12] >> 4) & 0x0f);
4287 return pkt;
4288}
4289
4290/**
4291 * i40iw_setup_termhdr - termhdr for terminate pkt
4292 * @qp: sc qp ptr for pkt
4293 * @hdr: term hdr
4294 * @opcode: flush opcode for termhdr
4295 * @layer_etype: error layer + error type
4296 * @err: error cod ein the header
4297 */
4298static void i40iw_setup_termhdr(struct i40iw_sc_qp *qp,
4299 struct i40iw_terminate_hdr *hdr,
4300 enum i40iw_flush_opcode opcode,
4301 u8 layer_etype,
4302 u8 err)
4303{
4304 qp->flush_code = opcode;
4305 hdr->layer_etype = layer_etype;
4306 hdr->error_code = err;
4307}
4308
4309/**
4310 * i40iw_bld_terminate_hdr - build terminate message header
4311 * @qp: qp associated with received terminate AE
4312 * @info: the struct contiaing AE information
4313 */
4314static int i40iw_bld_terminate_hdr(struct i40iw_sc_qp *qp,
4315 struct i40iw_aeqe_info *info)
4316{
4317 u8 *pkt = qp->q2_buf + Q2_BAD_FRAME_OFFSET;
4318 u16 ddp_seg_len;
4319 int copy_len = 0;
4320 u8 is_tagged = 0;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004321 u32 opcode;
4322 struct i40iw_terminate_hdr *termhdr;
4323
4324 termhdr = (struct i40iw_terminate_hdr *)qp->q2_buf;
4325 memset(termhdr, 0, Q2_BAD_FRAME_OFFSET);
4326
4327 if (info->q2_data_written) {
4328 /* Use data from offending packet to fill in ddp & rdma hdrs */
4329 pkt = i40iw_locate_mpa(pkt);
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004330 ddp_seg_len = ntohs(*(__be16 *)pkt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004331 if (ddp_seg_len) {
4332 copy_len = 2;
4333 termhdr->hdrct = DDP_LEN_FLAG;
4334 if (pkt[2] & 0x80) {
4335 is_tagged = 1;
4336 if (ddp_seg_len >= TERM_DDP_LEN_TAGGED) {
4337 copy_len += TERM_DDP_LEN_TAGGED;
4338 termhdr->hdrct |= DDP_HDR_FLAG;
4339 }
4340 } else {
4341 if (ddp_seg_len >= TERM_DDP_LEN_UNTAGGED) {
4342 copy_len += TERM_DDP_LEN_UNTAGGED;
4343 termhdr->hdrct |= DDP_HDR_FLAG;
4344 }
4345
4346 if (ddp_seg_len >= (TERM_DDP_LEN_UNTAGGED + TERM_RDMA_LEN)) {
4347 if ((pkt[3] & RDMA_OPCODE_MASK) == RDMA_READ_REQ_OPCODE) {
4348 copy_len += TERM_RDMA_LEN;
4349 termhdr->hdrct |= RDMA_HDR_FLAG;
4350 }
4351 }
4352 }
4353 }
4354 }
4355
4356 opcode = i40iw_iwarp_opcode(info, pkt);
4357
4358 switch (info->ae_id) {
4359 case I40IW_AE_AMP_UNALLOCATED_STAG:
4360 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4361 if (opcode == I40IW_OP_TYPE_RDMA_WRITE)
4362 i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4363 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_INV_STAG);
4364 else
4365 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4366 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_STAG);
4367 break;
4368 case I40IW_AE_AMP_BOUNDS_VIOLATION:
4369 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4370 if (info->q2_data_written)
4371 i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4372 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_BOUNDS);
4373 else
4374 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4375 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_BOUNDS);
4376 break;
4377 case I40IW_AE_AMP_BAD_PD:
4378 switch (opcode) {
4379 case I40IW_OP_TYPE_RDMA_WRITE:
4380 i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4381 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_UNASSOC_STAG);
4382 break;
4383 case I40IW_OP_TYPE_SEND_INV:
4384 case I40IW_OP_TYPE_SEND_SOL_INV:
4385 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4386 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_CANT_INV_STAG);
4387 break;
4388 default:
4389 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4390 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_UNASSOC_STAG);
4391 }
4392 break;
4393 case I40IW_AE_AMP_INVALID_STAG:
4394 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4395 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4396 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_STAG);
4397 break;
4398 case I40IW_AE_AMP_BAD_QP:
4399 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_QP_OP_ERR,
4400 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_QN);
4401 break;
4402 case I40IW_AE_AMP_BAD_STAG_KEY:
4403 case I40IW_AE_AMP_BAD_STAG_INDEX:
4404 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4405 switch (opcode) {
4406 case I40IW_OP_TYPE_SEND_INV:
4407 case I40IW_OP_TYPE_SEND_SOL_INV:
4408 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_OP_ERR,
4409 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_CANT_INV_STAG);
4410 break;
4411 default:
4412 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4413 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_INV_STAG);
4414 }
4415 break;
4416 case I40IW_AE_AMP_RIGHTS_VIOLATION:
4417 case I40IW_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS:
4418 case I40IW_AE_PRIV_OPERATION_DENIED:
4419 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4420 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4421 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_ACCESS);
4422 break;
4423 case I40IW_AE_AMP_TO_WRAP:
4424 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4425 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4426 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_TO_WRAP);
4427 break;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004428 case I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR:
4429 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4430 (LAYER_MPA << 4) | DDP_LLP, MPA_CRC);
4431 break;
4432 case I40IW_AE_LLP_SEGMENT_TOO_LARGE:
4433 case I40IW_AE_LLP_SEGMENT_TOO_SMALL:
4434 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_LEN_ERR,
4435 (LAYER_DDP << 4) | DDP_CATASTROPHIC, DDP_CATASTROPHIC_LOCAL);
4436 break;
4437 case I40IW_AE_LCE_QP_CATASTROPHIC:
4438 case I40IW_AE_DDP_NO_L_BIT:
4439 i40iw_setup_termhdr(qp, termhdr, FLUSH_FATAL_ERR,
4440 (LAYER_DDP << 4) | DDP_CATASTROPHIC, DDP_CATASTROPHIC_LOCAL);
4441 break;
4442 case I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN:
Faisal Latif86dbcd02016-01-20 13:40:10 -06004443 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4444 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MSN_RANGE);
4445 break;
4446 case I40IW_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER:
4447 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4448 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_LEN_ERR,
4449 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_TOO_LONG);
4450 break;
4451 case I40IW_AE_DDP_UBE_INVALID_DDP_VERSION:
4452 if (is_tagged)
4453 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4454 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_INV_DDP_VER);
4455 else
4456 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4457 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_DDP_VER);
4458 break;
4459 case I40IW_AE_DDP_UBE_INVALID_MO:
4460 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4461 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MO);
4462 break;
4463 case I40IW_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE:
4464 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_OP_ERR,
4465 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MSN_NO_BUF);
4466 break;
4467 case I40IW_AE_DDP_UBE_INVALID_QN:
4468 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4469 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_QN);
4470 break;
4471 case I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION:
4472 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4473 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_INV_RDMAP_VER);
4474 break;
4475 case I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE:
4476 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_QP_OP_ERR,
4477 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_UNEXPECTED_OP);
4478 break;
4479 default:
4480 i40iw_setup_termhdr(qp, termhdr, FLUSH_FATAL_ERR,
4481 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_UNSPECIFIED);
4482 break;
4483 }
4484
4485 if (copy_len)
4486 memcpy(termhdr + 1, pkt, copy_len);
4487
Faisal Latif86dbcd02016-01-20 13:40:10 -06004488 return sizeof(struct i40iw_terminate_hdr) + copy_len;
4489}
4490
4491/**
4492 * i40iw_terminate_send_fin() - Send fin for terminate message
4493 * @qp: qp associated with received terminate AE
4494 */
4495void i40iw_terminate_send_fin(struct i40iw_sc_qp *qp)
4496{
4497 /* Send the fin only */
4498 i40iw_term_modify_qp(qp,
4499 I40IW_QP_STATE_TERMINATE,
4500 I40IWQP_TERM_SEND_FIN_ONLY,
4501 0);
4502}
4503
4504/**
4505 * i40iw_terminate_connection() - Bad AE and send terminate to remote QP
4506 * @qp: qp associated with received terminate AE
4507 * @info: the struct contiaing AE information
4508 */
4509void i40iw_terminate_connection(struct i40iw_sc_qp *qp, struct i40iw_aeqe_info *info)
4510{
4511 u8 termlen = 0;
4512
4513 if (qp->term_flags & I40IW_TERM_SENT)
4514 return; /* Sanity check */
4515
4516 /* Eventtype can change from bld_terminate_hdr */
4517 qp->eventtype = TERM_EVENT_QP_FATAL;
4518 termlen = i40iw_bld_terminate_hdr(qp, info);
4519 i40iw_terminate_start_timer(qp);
4520 qp->term_flags |= I40IW_TERM_SENT;
4521 i40iw_term_modify_qp(qp, I40IW_QP_STATE_TERMINATE,
4522 I40IWQP_TERM_SEND_TERM_ONLY, termlen);
4523}
4524
4525/**
4526 * i40iw_terminate_received - handle terminate received AE
4527 * @qp: qp associated with received terminate AE
4528 * @info: the struct contiaing AE information
4529 */
4530void i40iw_terminate_received(struct i40iw_sc_qp *qp, struct i40iw_aeqe_info *info)
4531{
4532 u8 *pkt = qp->q2_buf + Q2_BAD_FRAME_OFFSET;
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004533 __be32 *mpa;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004534 u8 ddp_ctl;
4535 u8 rdma_ctl;
4536 u16 aeq_id = 0;
4537 struct i40iw_terminate_hdr *termhdr;
4538
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004539 mpa = (__be32 *)i40iw_locate_mpa(pkt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004540 if (info->q2_data_written) {
4541 /* did not validate the frame - do it now */
4542 ddp_ctl = (ntohl(mpa[0]) >> 8) & 0xff;
4543 rdma_ctl = ntohl(mpa[0]) & 0xff;
4544 if ((ddp_ctl & 0xc0) != 0x40)
4545 aeq_id = I40IW_AE_LCE_QP_CATASTROPHIC;
4546 else if ((ddp_ctl & 0x03) != 1)
4547 aeq_id = I40IW_AE_DDP_UBE_INVALID_DDP_VERSION;
4548 else if (ntohl(mpa[2]) != 2)
4549 aeq_id = I40IW_AE_DDP_UBE_INVALID_QN;
4550 else if (ntohl(mpa[3]) != 1)
4551 aeq_id = I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN;
4552 else if (ntohl(mpa[4]) != 0)
4553 aeq_id = I40IW_AE_DDP_UBE_INVALID_MO;
4554 else if ((rdma_ctl & 0xc0) != 0x40)
4555 aeq_id = I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION;
4556
4557 info->ae_id = aeq_id;
4558 if (info->ae_id) {
4559 /* Bad terminate recvd - send back a terminate */
4560 i40iw_terminate_connection(qp, info);
4561 return;
4562 }
4563 }
4564
4565 qp->term_flags |= I40IW_TERM_RCVD;
4566 qp->eventtype = TERM_EVENT_QP_FATAL;
4567 termhdr = (struct i40iw_terminate_hdr *)&mpa[5];
4568 if (termhdr->layer_etype == RDMAP_REMOTE_PROT ||
4569 termhdr->layer_etype == RDMAP_REMOTE_OP) {
4570 i40iw_terminate_done(qp, 0);
4571 } else {
4572 i40iw_terminate_start_timer(qp);
4573 i40iw_terminate_send_fin(qp);
4574 }
4575}
4576
4577/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004578 * i40iw_sc_vsi_init - Initialize virtual device
4579 * @vsi: pointer to the vsi structure
4580 * @info: parameters to initialize vsi
4581 **/
4582void i40iw_sc_vsi_init(struct i40iw_sc_vsi *vsi, struct i40iw_vsi_init_info *info)
4583{
4584 int i;
4585
4586 vsi->dev = info->dev;
4587 vsi->back_vsi = info->back_vsi;
Shiraz Saleem343d86b2017-10-16 15:45:59 -05004588 vsi->mtu = info->params->mtu;
Mustafa Ismail66f49f82017-10-16 15:45:57 -05004589 vsi->exception_lan_queue = info->exception_lan_queue;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004590 i40iw_fill_qos_list(info->params->qs_handle_list);
4591
4592 for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
Dan Carpenter820cd302017-01-09 23:12:16 +03004593 vsi->qos[i].qs_handle = info->params->qs_handle_list[i];
4594 i40iw_debug(vsi->dev, I40IW_DEBUG_DCB, "qset[%d]: %d\n", i,
4595 vsi->qos[i].qs_handle);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004596 spin_lock_init(&vsi->qos[i].lock);
4597 INIT_LIST_HEAD(&vsi->qos[i].qplist);
4598 }
4599}
4600
4601/**
4602 * i40iw_hw_stats_init - Initiliaze HW stats table
4603 * @stats: pestat struct
Faisal Latif86dbcd02016-01-20 13:40:10 -06004604 * @fcn_idx: PCI fn id
Faisal Latif86dbcd02016-01-20 13:40:10 -06004605 * @is_pf: Is it a PF?
4606 *
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004607 * Populate the HW stats table with register offset addr for each
4608 * stats. And start the perioidic stats timer.
Faisal Latif86dbcd02016-01-20 13:40:10 -06004609 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004610void i40iw_hw_stats_init(struct i40iw_vsi_pestat *stats, u8 fcn_idx, bool is_pf)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004611{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004612 u32 stats_reg_offset;
4613 u32 stats_index;
4614 struct i40iw_dev_hw_stats_offsets *stats_table =
4615 &stats->hw_stats_offsets;
4616 struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004617
4618 if (is_pf) {
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004619 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004620 I40E_GLPES_PFIP4RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004621 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004622 I40E_GLPES_PFIP4RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004623 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004624 I40E_GLPES_PFIP4TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004625 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004626 I40E_GLPES_PFIP6RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004627 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004628 I40E_GLPES_PFIP6RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004629 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004630 I40E_GLPES_PFIP6TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004631 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004632 I40E_GLPES_PFTCPRTXSEG(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004633 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXOPTERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004634 I40E_GLPES_PFTCPRXOPTERR(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004635 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXPROTOERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004636 I40E_GLPES_PFTCPRXPROTOERR(fcn_idx);
4637
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004638 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004639 I40E_GLPES_PFIP4RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004640 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004641 I40E_GLPES_PFIP4RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004642 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004643 I40E_GLPES_PFIP4RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004644 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004645 I40E_GLPES_PFIP4RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004646 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004647 I40E_GLPES_PFIP4TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004648 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004649 I40E_GLPES_PFIP4TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004650 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004651 I40E_GLPES_PFIP4TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004652 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004653 I40E_GLPES_PFIP4TXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004654 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004655 I40E_GLPES_PFIP6RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004656 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004657 I40E_GLPES_PFIP6RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004658 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004659 I40E_GLPES_PFIP6RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004660 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004661 I40E_GLPES_PFIP6RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004662 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004663 I40E_GLPES_PFIP6TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004664 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004665 I40E_GLPES_PFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004666 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004667 I40E_GLPES_PFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004668 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004669 I40E_GLPES_PFIP6TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004670 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPRXSEGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004671 I40E_GLPES_PFTCPRXSEGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004672 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004673 I40E_GLPES_PFTCPTXSEGLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004674 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004675 I40E_GLPES_PFRDMARXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004676 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004677 I40E_GLPES_PFRDMARXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004678 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004679 I40E_GLPES_PFRDMARXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004680 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004681 I40E_GLPES_PFRDMATXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004682 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004683 I40E_GLPES_PFRDMATXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004684 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004685 I40E_GLPES_PFRDMATXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004686 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVBND] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004687 I40E_GLPES_PFRDMAVBNDLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004688 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVINV] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004689 I40E_GLPES_PFRDMAVINVLO(fcn_idx);
4690 } else {
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004691 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004692 I40E_GLPES_VFIP4RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004693 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004694 I40E_GLPES_VFIP4RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004695 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004696 I40E_GLPES_VFIP4TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004697 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004698 I40E_GLPES_VFIP6RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004699 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004700 I40E_GLPES_VFIP6RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004701 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004702 I40E_GLPES_VFIP6TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004703 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004704 I40E_GLPES_VFTCPRTXSEG(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004705 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXOPTERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004706 I40E_GLPES_VFTCPRXOPTERR(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004707 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXPROTOERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004708 I40E_GLPES_VFTCPRXPROTOERR(fcn_idx);
4709
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004710 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004711 I40E_GLPES_VFIP4RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004712 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004713 I40E_GLPES_VFIP4RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004714 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004715 I40E_GLPES_VFIP4RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004716 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004717 I40E_GLPES_VFIP4RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004718 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004719 I40E_GLPES_VFIP4TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004720 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004721 I40E_GLPES_VFIP4TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004722 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004723 I40E_GLPES_VFIP4TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004724 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004725 I40E_GLPES_VFIP4TXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004726 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004727 I40E_GLPES_VFIP6RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004728 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004729 I40E_GLPES_VFIP6RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004730 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004731 I40E_GLPES_VFIP6RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004732 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004733 I40E_GLPES_VFIP6RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004734 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004735 I40E_GLPES_VFIP6TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004736 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004737 I40E_GLPES_VFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004738 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004739 I40E_GLPES_VFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004740 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004741 I40E_GLPES_VFIP6TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004742 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPRXSEGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004743 I40E_GLPES_VFTCPRXSEGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004744 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004745 I40E_GLPES_VFTCPTXSEGLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004746 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004747 I40E_GLPES_VFRDMARXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004748 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004749 I40E_GLPES_VFRDMARXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004750 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004751 I40E_GLPES_VFRDMARXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004752 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004753 I40E_GLPES_VFRDMATXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004754 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004755 I40E_GLPES_VFRDMATXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004756 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004757 I40E_GLPES_VFRDMATXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004758 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVBND] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004759 I40E_GLPES_VFRDMAVBNDLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004760 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVINV] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004761 I40E_GLPES_VFRDMAVINVLO(fcn_idx);
4762 }
4763
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004764 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
4765 stats_index++) {
4766 stats_reg_offset = stats_table->stats_offset_64[stats_index];
4767 last_rd_stats->stats_value_64[stats_index] =
4768 readq(stats->hw->hw_addr + stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004769 }
4770
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004771 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
4772 stats_index++) {
4773 stats_reg_offset = stats_table->stats_offset_32[stats_index];
4774 last_rd_stats->stats_value_32[stats_index] =
4775 i40iw_rd32(stats->hw, stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004776 }
4777}
4778
4779/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004780 * i40iw_hw_stats_read_32 - Read 32-bit HW stats counters and accommodates for roll-overs.
4781 * @stat: pestat struct
4782 * @index: index in HW stats table which contains offset reg-addr
4783 * @value: hw stats value
Faisal Latif86dbcd02016-01-20 13:40:10 -06004784 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004785void i40iw_hw_stats_read_32(struct i40iw_vsi_pestat *stats,
4786 enum i40iw_hw_stats_index_32b index,
4787 u64 *value)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004788{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004789 struct i40iw_dev_hw_stats_offsets *stats_table =
4790 &stats->hw_stats_offsets;
4791 struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
4792 struct i40iw_dev_hw_stats *hw_stats = &stats->hw_stats;
4793 u64 new_stats_value = 0;
4794 u32 stats_reg_offset = stats_table->stats_offset_32[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004795
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004796 new_stats_value = i40iw_rd32(stats->hw, stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004797 /*roll-over case */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004798 if (new_stats_value < last_rd_stats->stats_value_32[index])
4799 hw_stats->stats_value_32[index] += new_stats_value;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004800 else
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004801 hw_stats->stats_value_32[index] +=
4802 new_stats_value - last_rd_stats->stats_value_32[index];
4803 last_rd_stats->stats_value_32[index] = new_stats_value;
4804 *value = hw_stats->stats_value_32[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004805}
4806
4807/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004808 * i40iw_hw_stats_read_64 - Read HW stats counters (greater than 32-bit) and accommodates for roll-overs.
4809 * @stats: pestat struct
4810 * @index: index in HW stats table which contains offset reg-addr
4811 * @value: hw stats value
Faisal Latif86dbcd02016-01-20 13:40:10 -06004812 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004813void i40iw_hw_stats_read_64(struct i40iw_vsi_pestat *stats,
4814 enum i40iw_hw_stats_index_64b index,
4815 u64 *value)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004816{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004817 struct i40iw_dev_hw_stats_offsets *stats_table =
4818 &stats->hw_stats_offsets;
4819 struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
4820 struct i40iw_dev_hw_stats *hw_stats = &stats->hw_stats;
4821 u64 new_stats_value = 0;
4822 u32 stats_reg_offset = stats_table->stats_offset_64[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004823
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004824 new_stats_value = readq(stats->hw->hw_addr + stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004825 /*roll-over case */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004826 if (new_stats_value < last_rd_stats->stats_value_64[index])
4827 hw_stats->stats_value_64[index] += new_stats_value;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004828 else
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004829 hw_stats->stats_value_64[index] +=
4830 new_stats_value - last_rd_stats->stats_value_64[index];
4831 last_rd_stats->stats_value_64[index] = new_stats_value;
4832 *value = hw_stats->stats_value_64[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004833}
4834
4835/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004836 * i40iw_hw_stats_read_all - read all HW stat counters
4837 * @stats: pestat struct
4838 * @stats_values: hw stats structure
Faisal Latif86dbcd02016-01-20 13:40:10 -06004839 *
4840 * Read all the HW stat counters and populates hw_stats structure
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004841 * of passed-in vsi's pestat as well as copy created in stat_values.
Faisal Latif86dbcd02016-01-20 13:40:10 -06004842 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004843void i40iw_hw_stats_read_all(struct i40iw_vsi_pestat *stats,
4844 struct i40iw_dev_hw_stats *stats_values)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004845{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004846 u32 stats_index;
4847 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004848
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004849 spin_lock_irqsave(&stats->lock, flags);
4850
4851 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
4852 stats_index++)
4853 i40iw_hw_stats_read_32(stats, stats_index,
4854 &stats_values->stats_value_32[stats_index]);
4855 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
4856 stats_index++)
4857 i40iw_hw_stats_read_64(stats, stats_index,
4858 &stats_values->stats_value_64[stats_index]);
4859 spin_unlock_irqrestore(&stats->lock, flags);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004860}
4861
4862/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004863 * i40iw_hw_stats_refresh_all - Update all HW stats structs
4864 * @stats: pestat struct
Faisal Latif86dbcd02016-01-20 13:40:10 -06004865 *
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004866 * Read all the HW stats counters to refresh values in hw_stats structure
Faisal Latif86dbcd02016-01-20 13:40:10 -06004867 * of passed-in dev's pestat
4868 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004869void i40iw_hw_stats_refresh_all(struct i40iw_vsi_pestat *stats)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004870{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004871 u64 stats_value;
4872 u32 stats_index;
4873 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004874
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004875 spin_lock_irqsave(&stats->lock, flags);
4876
4877 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
4878 stats_index++)
4879 i40iw_hw_stats_read_32(stats, stats_index, &stats_value);
4880 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
4881 stats_index++)
4882 i40iw_hw_stats_read_64(stats, stats_index, &stats_value);
4883 spin_unlock_irqrestore(&stats->lock, flags);
4884}
4885
4886/**
4887 * i40iw_get_fcn_id - Return the function id
4888 * @dev: pointer to the device
4889 */
4890static u8 i40iw_get_fcn_id(struct i40iw_sc_dev *dev)
4891{
4892 u8 fcn_id = I40IW_INVALID_FCN_ID;
4893 u8 i;
4894
4895 for (i = I40IW_FIRST_NON_PF_STAT; i < I40IW_MAX_STATS_COUNT; i++)
4896 if (!dev->fcn_id_array[i]) {
4897 fcn_id = i;
4898 dev->fcn_id_array[i] = true;
4899 break;
4900 }
4901 return fcn_id;
4902}
4903
4904/**
4905 * i40iw_vsi_stats_init - Initialize the vsi statistics
4906 * @vsi: pointer to the vsi structure
4907 * @info: The info structure used for initialization
4908 */
4909enum i40iw_status_code i40iw_vsi_stats_init(struct i40iw_sc_vsi *vsi, struct i40iw_vsi_stats_info *info)
4910{
4911 u8 fcn_id = info->fcn_id;
4912
4913 if (info->alloc_fcn_id)
4914 fcn_id = i40iw_get_fcn_id(vsi->dev);
4915
4916 if (fcn_id == I40IW_INVALID_FCN_ID)
4917 return I40IW_ERR_NOT_READY;
4918
4919 vsi->pestat = info->pestat;
4920 vsi->pestat->hw = vsi->dev->hw;
Kees Cook605cbb22017-10-04 17:45:41 -07004921 vsi->pestat->vsi = vsi;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004922
4923 if (info->stats_initialize) {
4924 i40iw_hw_stats_init(vsi->pestat, fcn_id, true);
4925 spin_lock_init(&vsi->pestat->lock);
4926 i40iw_hw_stats_start_timer(vsi);
4927 }
4928 vsi->stats_fcn_id_alloc = info->alloc_fcn_id;
4929 vsi->fcn_id = fcn_id;
4930 return I40IW_SUCCESS;
4931}
4932
4933/**
4934 * i40iw_vsi_stats_free - Free the vsi stats
4935 * @vsi: pointer to the vsi structure
4936 */
4937void i40iw_vsi_stats_free(struct i40iw_sc_vsi *vsi)
4938{
4939 u8 fcn_id = vsi->fcn_id;
4940
Christopher N Bednarzaa939c12017-08-08 20:38:48 -05004941 if (vsi->stats_fcn_id_alloc && fcn_id < I40IW_MAX_STATS_COUNT)
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004942 vsi->dev->fcn_id_array[fcn_id] = false;
4943 i40iw_hw_stats_stop_timer(vsi);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004944}
4945
4946static struct i40iw_cqp_ops iw_cqp_ops = {
Kees Cook7f6856b2016-12-16 17:05:42 -08004947 .cqp_init = i40iw_sc_cqp_init,
4948 .cqp_create = i40iw_sc_cqp_create,
4949 .cqp_post_sq = i40iw_sc_cqp_post_sq,
4950 .cqp_get_next_send_wqe = i40iw_sc_cqp_get_next_send_wqe,
4951 .cqp_destroy = i40iw_sc_cqp_destroy,
4952 .poll_for_cqp_op_done = i40iw_sc_poll_for_cqp_op_done
Faisal Latif86dbcd02016-01-20 13:40:10 -06004953};
4954
4955static struct i40iw_ccq_ops iw_ccq_ops = {
Kees Cook7f6856b2016-12-16 17:05:42 -08004956 .ccq_init = i40iw_sc_ccq_init,
4957 .ccq_create = i40iw_sc_ccq_create,
4958 .ccq_destroy = i40iw_sc_ccq_destroy,
4959 .ccq_create_done = i40iw_sc_ccq_create_done,
4960 .ccq_get_cqe_info = i40iw_sc_ccq_get_cqe_info,
4961 .ccq_arm = i40iw_sc_ccq_arm
Faisal Latif86dbcd02016-01-20 13:40:10 -06004962};
4963
4964static struct i40iw_ceq_ops iw_ceq_ops = {
Kees Cook7f6856b2016-12-16 17:05:42 -08004965 .ceq_init = i40iw_sc_ceq_init,
4966 .ceq_create = i40iw_sc_ceq_create,
4967 .cceq_create_done = i40iw_sc_cceq_create_done,
4968 .cceq_destroy_done = i40iw_sc_cceq_destroy_done,
4969 .cceq_create = i40iw_sc_cceq_create,
4970 .ceq_destroy = i40iw_sc_ceq_destroy,
4971 .process_ceq = i40iw_sc_process_ceq
Faisal Latif86dbcd02016-01-20 13:40:10 -06004972};
4973
4974static struct i40iw_aeq_ops iw_aeq_ops = {
Kees Cook7f6856b2016-12-16 17:05:42 -08004975 .aeq_init = i40iw_sc_aeq_init,
4976 .aeq_create = i40iw_sc_aeq_create,
4977 .aeq_destroy = i40iw_sc_aeq_destroy,
4978 .get_next_aeqe = i40iw_sc_get_next_aeqe,
4979 .repost_aeq_entries = i40iw_sc_repost_aeq_entries,
4980 .aeq_create_done = i40iw_sc_aeq_create_done,
4981 .aeq_destroy_done = i40iw_sc_aeq_destroy_done
Faisal Latif86dbcd02016-01-20 13:40:10 -06004982};
4983
4984/* iwarp pd ops */
4985static struct i40iw_pd_ops iw_pd_ops = {
Kees Cook7f6856b2016-12-16 17:05:42 -08004986 .pd_init = i40iw_sc_pd_init,
Faisal Latif86dbcd02016-01-20 13:40:10 -06004987};
4988
4989static struct i40iw_priv_qp_ops iw_priv_qp_ops = {
Ismail, Mustafab7aee852016-04-18 10:33:06 -05004990 .qp_init = i40iw_sc_qp_init,
4991 .qp_create = i40iw_sc_qp_create,
4992 .qp_modify = i40iw_sc_qp_modify,
4993 .qp_destroy = i40iw_sc_qp_destroy,
4994 .qp_flush_wqes = i40iw_sc_qp_flush_wqes,
4995 .qp_upload_context = i40iw_sc_qp_upload_context,
4996 .qp_setctx = i40iw_sc_qp_setctx,
4997 .qp_send_lsmm = i40iw_sc_send_lsmm,
4998 .qp_send_lsmm_nostag = i40iw_sc_send_lsmm_nostag,
4999 .qp_send_rtt = i40iw_sc_send_rtt,
5000 .qp_post_wqe0 = i40iw_sc_post_wqe0,
5001 .iw_mr_fast_register = i40iw_sc_mr_fast_register
Faisal Latif86dbcd02016-01-20 13:40:10 -06005002};
5003
5004static struct i40iw_priv_cq_ops iw_priv_cq_ops = {
Kees Cook7f6856b2016-12-16 17:05:42 -08005005 .cq_init = i40iw_sc_cq_init,
5006 .cq_create = i40iw_sc_cq_create,
5007 .cq_destroy = i40iw_sc_cq_destroy,
5008 .cq_modify = i40iw_sc_cq_modify,
Faisal Latif86dbcd02016-01-20 13:40:10 -06005009};
5010
5011static struct i40iw_mr_ops iw_mr_ops = {
Kees Cook7f6856b2016-12-16 17:05:42 -08005012 .alloc_stag = i40iw_sc_alloc_stag,
5013 .mr_reg_non_shared = i40iw_sc_mr_reg_non_shared,
5014 .mr_reg_shared = i40iw_sc_mr_reg_shared,
5015 .dealloc_stag = i40iw_sc_dealloc_stag,
5016 .query_stag = i40iw_sc_query_stag,
5017 .mw_alloc = i40iw_sc_mw_alloc
Faisal Latif86dbcd02016-01-20 13:40:10 -06005018};
5019
5020static struct i40iw_cqp_misc_ops iw_cqp_misc_ops = {
Kees Cook7f6856b2016-12-16 17:05:42 -08005021 .manage_push_page = i40iw_sc_manage_push_page,
5022 .manage_hmc_pm_func_table = i40iw_sc_manage_hmc_pm_func_table,
5023 .set_hmc_resource_profile = i40iw_sc_set_hmc_resource_profile,
5024 .commit_fpm_values = i40iw_sc_commit_fpm_values,
5025 .query_fpm_values = i40iw_sc_query_fpm_values,
5026 .static_hmc_pages_allocated = i40iw_sc_static_hmc_pages_allocated,
5027 .add_arp_cache_entry = i40iw_sc_add_arp_cache_entry,
5028 .del_arp_cache_entry = i40iw_sc_del_arp_cache_entry,
5029 .query_arp_cache_entry = i40iw_sc_query_arp_cache_entry,
5030 .manage_apbvt_entry = i40iw_sc_manage_apbvt_entry,
5031 .manage_qhash_table_entry = i40iw_sc_manage_qhash_table_entry,
5032 .alloc_local_mac_ipaddr_table_entry = i40iw_sc_alloc_local_mac_ipaddr_entry,
5033 .add_local_mac_ipaddr_entry = i40iw_sc_add_local_mac_ipaddr_entry,
5034 .del_local_mac_ipaddr_entry = i40iw_sc_del_local_mac_ipaddr_entry,
5035 .cqp_nop = i40iw_sc_cqp_nop,
5036 .commit_fpm_values_done = i40iw_sc_commit_fpm_values_done,
5037 .query_fpm_values_done = i40iw_sc_query_fpm_values_done,
5038 .manage_hmc_pm_func_table_done = i40iw_sc_manage_hmc_pm_func_table_done,
5039 .update_suspend_qp = i40iw_sc_suspend_qp,
5040 .update_resume_qp = i40iw_sc_resume_qp
Faisal Latif86dbcd02016-01-20 13:40:10 -06005041};
5042
5043static struct i40iw_hmc_ops iw_hmc_ops = {
Kees Cook7f6856b2016-12-16 17:05:42 -08005044 .init_iw_hmc = i40iw_sc_init_iw_hmc,
5045 .parse_fpm_query_buf = i40iw_sc_parse_fpm_query_buf,
5046 .configure_iw_fpm = i40iw_sc_configure_iw_fpm,
5047 .parse_fpm_commit_buf = i40iw_sc_parse_fpm_commit_buf,
5048 .create_hmc_object = i40iw_sc_create_hmc_obj,
5049 .del_hmc_object = i40iw_sc_del_hmc_obj
Faisal Latif86dbcd02016-01-20 13:40:10 -06005050};
5051
Faisal Latif86dbcd02016-01-20 13:40:10 -06005052/**
5053 * i40iw_device_init - Initialize IWARP device
5054 * @dev: IWARP device pointer
5055 * @info: IWARP init info
5056 */
5057enum i40iw_status_code i40iw_device_init(struct i40iw_sc_dev *dev,
5058 struct i40iw_device_init_info *info)
5059{
5060 u32 val;
5061 u32 vchnl_ver = 0;
5062 u16 hmc_fcn = 0;
5063 enum i40iw_status_code ret_code = 0;
5064 u8 db_size;
5065
5066 spin_lock_init(&dev->cqp_lock);
5067 INIT_LIST_HEAD(&dev->cqp_cmd_head); /* for the cqp commands backlog. */
5068
5069 i40iw_device_init_uk(&dev->dev_uk);
5070
5071 dev->debug_mask = info->debug_mask;
5072
Faisal Latif86dbcd02016-01-20 13:40:10 -06005073 dev->hmc_fn_id = info->hmc_fn_id;
Faisal Latif86dbcd02016-01-20 13:40:10 -06005074 dev->is_pf = info->is_pf;
5075
5076 dev->fpm_query_buf_pa = info->fpm_query_buf_pa;
5077 dev->fpm_query_buf = info->fpm_query_buf;
5078
5079 dev->fpm_commit_buf_pa = info->fpm_commit_buf_pa;
5080 dev->fpm_commit_buf = info->fpm_commit_buf;
5081
5082 dev->hw = info->hw;
5083 dev->hw->hw_addr = info->bar0;
5084
Faisal Latif86dbcd02016-01-20 13:40:10 -06005085 if (dev->is_pf) {
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06005086 val = i40iw_rd32(dev->hw, I40E_GLPCI_DREVID);
5087 dev->hw_rev = (u8)RS_32(val, I40E_GLPCI_DREVID_DEFAULT_REVID);
5088
Faisal Latif86dbcd02016-01-20 13:40:10 -06005089 val = i40iw_rd32(dev->hw, I40E_GLPCI_LBARCTRL);
5090 db_size = (u8)RS_32(val, I40E_GLPCI_LBARCTRL_PE_DB_SIZE);
5091 if ((db_size != I40IW_PE_DB_SIZE_4M) &&
5092 (db_size != I40IW_PE_DB_SIZE_8M)) {
5093 i40iw_debug(dev, I40IW_DEBUG_DEV,
5094 "%s: PE doorbell is not enabled in CSR val 0x%x\n",
5095 __func__, val);
5096 ret_code = I40IW_ERR_PE_DOORBELL_NOT_ENABLED;
5097 return ret_code;
5098 }
5099 dev->db_addr = dev->hw->hw_addr + I40IW_DB_ADDR_OFFSET;
5100 dev->vchnl_if.vchnl_recv = i40iw_vchnl_recv_pf;
5101 } else {
5102 dev->db_addr = dev->hw->hw_addr + I40IW_VF_DB_ADDR_OFFSET;
5103 }
5104
5105 dev->cqp_ops = &iw_cqp_ops;
5106 dev->ccq_ops = &iw_ccq_ops;
5107 dev->ceq_ops = &iw_ceq_ops;
5108 dev->aeq_ops = &iw_aeq_ops;
5109 dev->cqp_misc_ops = &iw_cqp_misc_ops;
5110 dev->iw_pd_ops = &iw_pd_ops;
5111 dev->iw_priv_qp_ops = &iw_priv_qp_ops;
5112 dev->iw_priv_cq_ops = &iw_priv_cq_ops;
5113 dev->mr_ops = &iw_mr_ops;
5114 dev->hmc_ops = &iw_hmc_ops;
5115 dev->vchnl_if.vchnl_send = info->vchnl_send;
5116 if (dev->vchnl_if.vchnl_send)
5117 dev->vchnl_up = true;
5118 else
5119 dev->vchnl_up = false;
5120 if (!dev->is_pf) {
5121 dev->vchnl_if.vchnl_recv = i40iw_vchnl_recv_vf;
5122 ret_code = i40iw_vchnl_vf_get_ver(dev, &vchnl_ver);
5123 if (!ret_code) {
5124 i40iw_debug(dev, I40IW_DEBUG_DEV,
5125 "%s: Get Channel version rc = 0x%0x, version is %u\n",
5126 __func__, ret_code, vchnl_ver);
5127 ret_code = i40iw_vchnl_vf_get_hmc_fcn(dev, &hmc_fcn);
5128 if (!ret_code) {
5129 i40iw_debug(dev, I40IW_DEBUG_DEV,
5130 "%s Get HMC function rc = 0x%0x, hmc fcn is %u\n",
5131 __func__, ret_code, hmc_fcn);
5132 dev->hmc_fn_id = (u8)hmc_fcn;
5133 }
5134 }
5135 }
5136 dev->iw_vf_cqp_ops = &iw_vf_cqp_ops;
5137
5138 return ret_code;
5139}