blob: f0ca5134621ef75952008fbac5ab534ffbfa96a1 [file] [log] [blame]
Daniel Vetter9c065a72014-09-30 10:56:38 +02001/*
2 * Copyright © 2012-2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 * Daniel Vetter <daniel.vetter@ffwll.ch>
26 *
27 */
28
29#include <linux/pm_runtime.h>
30#include <linux/vgaarb.h>
31
32#include "i915_drv.h"
33#include "intel_drv.h"
Daniel Vetter9c065a72014-09-30 10:56:38 +020034
Daniel Vettere4e76842014-09-30 10:56:42 +020035/**
36 * DOC: runtime pm
37 *
38 * The i915 driver supports dynamic enabling and disabling of entire hardware
39 * blocks at runtime. This is especially important on the display side where
40 * software is supposed to control many power gates manually on recent hardware,
41 * since on the GT side a lot of the power management is done by the hardware.
42 * But even there some manual control at the device level is required.
43 *
44 * Since i915 supports a diverse set of platforms with a unified codebase and
45 * hardware engineers just love to shuffle functionality around between power
46 * domains there's a sizeable amount of indirection required. This file provides
47 * generic functions to the driver for grabbing and releasing references for
48 * abstract power domains. It then maps those to the actual power wells
49 * present for a given platform.
50 */
51
Daniel Vetter9c065a72014-09-30 10:56:38 +020052#define for_each_power_well(i, power_well, domain_mask, power_domains) \
53 for (i = 0; \
54 i < (power_domains)->power_well_count && \
55 ((power_well) = &(power_domains)->power_wells[i]); \
56 i++) \
Jani Nikula95150bd2015-11-24 21:21:56 +020057 for_each_if ((power_well)->domains & (domain_mask))
Daniel Vetter9c065a72014-09-30 10:56:38 +020058
59#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
60 for (i = (power_domains)->power_well_count - 1; \
61 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
62 i--) \
Jani Nikula95150bd2015-11-24 21:21:56 +020063 for_each_if ((power_well)->domains & (domain_mask))
Daniel Vetter9c065a72014-09-30 10:56:38 +020064
Suketu Shah5aefb232015-04-16 14:22:10 +053065bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
66 int power_well_id);
67
Daniel Stone9895ad02015-11-20 15:55:33 +000068const char *
69intel_display_power_domain_str(enum intel_display_power_domain domain)
70{
71 switch (domain) {
72 case POWER_DOMAIN_PIPE_A:
73 return "PIPE_A";
74 case POWER_DOMAIN_PIPE_B:
75 return "PIPE_B";
76 case POWER_DOMAIN_PIPE_C:
77 return "PIPE_C";
78 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
79 return "PIPE_A_PANEL_FITTER";
80 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
81 return "PIPE_B_PANEL_FITTER";
82 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
83 return "PIPE_C_PANEL_FITTER";
84 case POWER_DOMAIN_TRANSCODER_A:
85 return "TRANSCODER_A";
86 case POWER_DOMAIN_TRANSCODER_B:
87 return "TRANSCODER_B";
88 case POWER_DOMAIN_TRANSCODER_C:
89 return "TRANSCODER_C";
90 case POWER_DOMAIN_TRANSCODER_EDP:
91 return "TRANSCODER_EDP";
92 case POWER_DOMAIN_PORT_DDI_A_LANES:
93 return "PORT_DDI_A_LANES";
94 case POWER_DOMAIN_PORT_DDI_B_LANES:
95 return "PORT_DDI_B_LANES";
96 case POWER_DOMAIN_PORT_DDI_C_LANES:
97 return "PORT_DDI_C_LANES";
98 case POWER_DOMAIN_PORT_DDI_D_LANES:
99 return "PORT_DDI_D_LANES";
100 case POWER_DOMAIN_PORT_DDI_E_LANES:
101 return "PORT_DDI_E_LANES";
102 case POWER_DOMAIN_PORT_DSI:
103 return "PORT_DSI";
104 case POWER_DOMAIN_PORT_CRT:
105 return "PORT_CRT";
106 case POWER_DOMAIN_PORT_OTHER:
107 return "PORT_OTHER";
108 case POWER_DOMAIN_VGA:
109 return "VGA";
110 case POWER_DOMAIN_AUDIO:
111 return "AUDIO";
112 case POWER_DOMAIN_PLLS:
113 return "PLLS";
114 case POWER_DOMAIN_AUX_A:
115 return "AUX_A";
116 case POWER_DOMAIN_AUX_B:
117 return "AUX_B";
118 case POWER_DOMAIN_AUX_C:
119 return "AUX_C";
120 case POWER_DOMAIN_AUX_D:
121 return "AUX_D";
122 case POWER_DOMAIN_GMBUS:
123 return "GMBUS";
124 case POWER_DOMAIN_INIT:
125 return "INIT";
126 case POWER_DOMAIN_MODESET:
127 return "MODESET";
128 default:
129 MISSING_CASE(domain);
130 return "?";
131 }
132}
133
Damien Lespiaue8ca9322015-07-30 18:20:26 -0300134static void intel_power_well_enable(struct drm_i915_private *dev_priv,
135 struct i915_power_well *power_well)
136{
137 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
138 power_well->ops->enable(dev_priv, power_well);
139 power_well->hw_enabled = true;
140}
141
Damien Lespiaudcddab32015-07-30 18:20:27 -0300142static void intel_power_well_disable(struct drm_i915_private *dev_priv,
143 struct i915_power_well *power_well)
144{
145 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
146 power_well->hw_enabled = false;
147 power_well->ops->disable(dev_priv, power_well);
148}
149
Daniel Vettere4e76842014-09-30 10:56:42 +0200150/*
Daniel Vetter9c065a72014-09-30 10:56:38 +0200151 * We should only use the power well if we explicitly asked the hardware to
152 * enable it, so check if it's enabled and also check if we've requested it to
153 * be enabled.
154 */
155static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
156 struct i915_power_well *power_well)
157{
158 return I915_READ(HSW_PWR_WELL_DRIVER) ==
159 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
160}
161
Daniel Vettere4e76842014-09-30 10:56:42 +0200162/**
163 * __intel_display_power_is_enabled - unlocked check for a power domain
164 * @dev_priv: i915 device instance
165 * @domain: power domain to check
166 *
167 * This is the unlocked version of intel_display_power_is_enabled() and should
168 * only be used from error capture and recovery code where deadlocks are
169 * possible.
170 *
171 * Returns:
172 * True when the power domain is enabled, false otherwise.
173 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200174bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
175 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200176{
177 struct i915_power_domains *power_domains;
178 struct i915_power_well *power_well;
179 bool is_enabled;
180 int i;
181
182 if (dev_priv->pm.suspended)
183 return false;
184
185 power_domains = &dev_priv->power_domains;
186
187 is_enabled = true;
188
189 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
190 if (power_well->always_on)
191 continue;
192
193 if (!power_well->hw_enabled) {
194 is_enabled = false;
195 break;
196 }
197 }
198
199 return is_enabled;
200}
201
Daniel Vettere4e76842014-09-30 10:56:42 +0200202/**
Damien Lespiauf61ccae2014-11-25 13:45:41 +0000203 * intel_display_power_is_enabled - check for a power domain
Daniel Vettere4e76842014-09-30 10:56:42 +0200204 * @dev_priv: i915 device instance
205 * @domain: power domain to check
206 *
207 * This function can be used to check the hw power domain state. It is mostly
208 * used in hardware state readout functions. Everywhere else code should rely
209 * upon explicit power domain reference counting to ensure that the hardware
210 * block is powered up before accessing it.
211 *
212 * Callers must hold the relevant modesetting locks to ensure that concurrent
213 * threads can't disable the power well while the caller tries to read a few
214 * registers.
215 *
216 * Returns:
217 * True when the power domain is enabled, false otherwise.
218 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200219bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
220 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200221{
222 struct i915_power_domains *power_domains;
223 bool ret;
224
225 power_domains = &dev_priv->power_domains;
226
227 mutex_lock(&power_domains->lock);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200228 ret = __intel_display_power_is_enabled(dev_priv, domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200229 mutex_unlock(&power_domains->lock);
230
231 return ret;
232}
233
Daniel Vettere4e76842014-09-30 10:56:42 +0200234/**
235 * intel_display_set_init_power - set the initial power domain state
236 * @dev_priv: i915 device instance
237 * @enable: whether to enable or disable the initial power domain state
238 *
239 * For simplicity our driver load/unload and system suspend/resume code assumes
240 * that all power domains are always enabled. This functions controls the state
241 * of this little hack. While the initial power domain state is enabled runtime
242 * pm is effectively disabled.
243 */
Daniel Vetterd9bc89d92014-09-30 10:56:40 +0200244void intel_display_set_init_power(struct drm_i915_private *dev_priv,
245 bool enable)
246{
247 if (dev_priv->power_domains.init_power_on == enable)
248 return;
249
250 if (enable)
251 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
252 else
253 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
254
255 dev_priv->power_domains.init_power_on = enable;
256}
257
Daniel Vetter9c065a72014-09-30 10:56:38 +0200258/*
259 * Starting with Haswell, we have a "Power Down Well" that can be turned off
260 * when not needed anymore. We have 4 registers that can request the power well
261 * to be enabled, and it will only be disabled if none of the registers is
262 * requesting it to be enabled.
263 */
264static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
265{
266 struct drm_device *dev = dev_priv->dev;
267
268 /*
269 * After we re-enable the power well, if we touch VGA register 0x3d5
270 * we'll get unclaimed register interrupts. This stops after we write
271 * anything to the VGA MSR register. The vgacon module uses this
272 * register all the time, so if we unbind our driver and, as a
273 * consequence, bind vgacon, we'll get stuck in an infinite loop at
274 * console_unlock(). So make here we touch the VGA MSR register, making
275 * sure vgacon can keep working normally without triggering interrupts
276 * and error messages.
277 */
278 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
279 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
280 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
281
Damien Lespiau25400392015-03-06 18:50:52 +0000282 if (IS_BROADWELL(dev))
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000283 gen8_irq_power_well_post_enable(dev_priv,
284 1 << PIPE_C | 1 << PIPE_B);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200285}
286
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200287static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
288{
289 if (IS_BROADWELL(dev_priv))
290 gen8_irq_power_well_pre_disable(dev_priv,
291 1 << PIPE_C | 1 << PIPE_B);
292}
293
Damien Lespiaud14c0342015-03-06 18:50:51 +0000294static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
295 struct i915_power_well *power_well)
296{
297 struct drm_device *dev = dev_priv->dev;
298
299 /*
300 * After we re-enable the power well, if we touch VGA register 0x3d5
301 * we'll get unclaimed register interrupts. This stops after we write
302 * anything to the VGA MSR register. The vgacon module uses this
303 * register all the time, so if we unbind our driver and, as a
304 * consequence, bind vgacon, we'll get stuck in an infinite loop at
305 * console_unlock(). So make here we touch the VGA MSR register, making
306 * sure vgacon can keep working normally without triggering interrupts
307 * and error messages.
308 */
309 if (power_well->data == SKL_DISP_PW_2) {
310 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
311 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
312 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
313
314 gen8_irq_power_well_post_enable(dev_priv,
315 1 << PIPE_C | 1 << PIPE_B);
316 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000317}
318
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200319static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
320 struct i915_power_well *power_well)
321{
322 if (power_well->data == SKL_DISP_PW_2)
323 gen8_irq_power_well_pre_disable(dev_priv,
324 1 << PIPE_C | 1 << PIPE_B);
325}
326
Daniel Vetter9c065a72014-09-30 10:56:38 +0200327static void hsw_set_power_well(struct drm_i915_private *dev_priv,
328 struct i915_power_well *power_well, bool enable)
329{
330 bool is_enabled, enable_requested;
331 uint32_t tmp;
332
333 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
334 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
335 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
336
337 if (enable) {
338 if (!enable_requested)
339 I915_WRITE(HSW_PWR_WELL_DRIVER,
340 HSW_PWR_WELL_ENABLE_REQUEST);
341
342 if (!is_enabled) {
343 DRM_DEBUG_KMS("Enabling power well\n");
344 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
345 HSW_PWR_WELL_STATE_ENABLED), 20))
346 DRM_ERROR("Timeout enabling power well\n");
Paulo Zanoni6d729bf2014-10-07 16:11:11 -0300347 hsw_power_well_post_enable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200348 }
349
Daniel Vetter9c065a72014-09-30 10:56:38 +0200350 } else {
351 if (enable_requested) {
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200352 hsw_power_well_pre_disable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200353 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
354 POSTING_READ(HSW_PWR_WELL_DRIVER);
355 DRM_DEBUG_KMS("Requesting to disable the power well\n");
356 }
357 }
358}
359
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000360#define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
361 BIT(POWER_DOMAIN_TRANSCODER_A) | \
362 BIT(POWER_DOMAIN_PIPE_B) | \
363 BIT(POWER_DOMAIN_TRANSCODER_B) | \
364 BIT(POWER_DOMAIN_PIPE_C) | \
365 BIT(POWER_DOMAIN_TRANSCODER_C) | \
366 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
367 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100368 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
369 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
370 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
371 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000372 BIT(POWER_DOMAIN_AUX_B) | \
373 BIT(POWER_DOMAIN_AUX_C) | \
374 BIT(POWER_DOMAIN_AUX_D) | \
375 BIT(POWER_DOMAIN_AUDIO) | \
376 BIT(POWER_DOMAIN_VGA) | \
377 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000378#define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100379 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
380 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000381 BIT(POWER_DOMAIN_INIT))
382#define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100383 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000384 BIT(POWER_DOMAIN_INIT))
385#define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100386 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000387 BIT(POWER_DOMAIN_INIT))
388#define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100389 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000390 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100391#define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
392 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
393 BIT(POWER_DOMAIN_MODESET) | \
394 BIT(POWER_DOMAIN_AUX_A) | \
395 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000396#define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
Imre Deak4a76f292015-11-04 19:24:15 +0200397 (POWER_DOMAIN_MASK & ~( \
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100398 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
399 SKL_DISPLAY_DC_OFF_POWER_DOMAINS)) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000400 BIT(POWER_DOMAIN_INIT))
401
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530402#define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
403 BIT(POWER_DOMAIN_TRANSCODER_A) | \
404 BIT(POWER_DOMAIN_PIPE_B) | \
405 BIT(POWER_DOMAIN_TRANSCODER_B) | \
406 BIT(POWER_DOMAIN_PIPE_C) | \
407 BIT(POWER_DOMAIN_TRANSCODER_C) | \
408 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
409 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100410 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
411 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530412 BIT(POWER_DOMAIN_AUX_B) | \
413 BIT(POWER_DOMAIN_AUX_C) | \
414 BIT(POWER_DOMAIN_AUDIO) | \
415 BIT(POWER_DOMAIN_VGA) | \
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100416 BIT(POWER_DOMAIN_GMBUS) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530417 BIT(POWER_DOMAIN_INIT))
418#define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
419 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
420 BIT(POWER_DOMAIN_PIPE_A) | \
421 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
422 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100423 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530424 BIT(POWER_DOMAIN_AUX_A) | \
425 BIT(POWER_DOMAIN_PLLS) | \
426 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100427#define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
428 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
429 BIT(POWER_DOMAIN_MODESET) | \
430 BIT(POWER_DOMAIN_AUX_A) | \
431 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530432#define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
433 (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
434 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
435 BIT(POWER_DOMAIN_INIT))
436
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530437static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
438{
439 struct drm_device *dev = dev_priv->dev;
440
441 WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
442 WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
443 "DC9 already programmed to be enabled.\n");
444 WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
445 "DC5 still not disabled to enable DC9.\n");
446 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
447 WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
448
449 /*
450 * TODO: check for the following to verify the conditions to enter DC9
451 * state are satisfied:
452 * 1] Check relevant display engine registers to verify if mode set
453 * disable sequence was followed.
454 * 2] Check if display uninitialize sequence is initialized.
455 */
456}
457
458static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
459{
460 WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
461 WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
462 "DC9 already programmed to be disabled.\n");
463 WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
464 "DC5 still not disabled.\n");
465
466 /*
467 * TODO: check for the following to verify DC9 state was indeed
468 * entered before programming to disable it:
469 * 1] Check relevant display engine registers to verify if mode
470 * set disable sequence was followed.
471 * 2] Check if display uninitialize sequence is initialized.
472 */
473}
474
Mika Kuoppala5b076882016-02-19 12:26:04 +0200475static void gen9_set_dc_state_debugmask(struct drm_i915_private *dev_priv)
Patrik Jakobsson4deccbb2015-11-09 16:48:17 +0100476{
Mika Kuoppala5b076882016-02-19 12:26:04 +0200477 uint32_t val, mask;
478
479 mask = DC_STATE_DEBUG_MASK_MEMORY_UP;
480
481 if (IS_BROXTON(dev_priv))
482 mask |= DC_STATE_DEBUG_MASK_CORES;
Patrik Jakobsson4deccbb2015-11-09 16:48:17 +0100483
484 /* The below bit doesn't need to be cleared ever afterwards */
485 val = I915_READ(DC_STATE_DEBUG);
Mika Kuoppala5b076882016-02-19 12:26:04 +0200486 if ((val & mask) != mask) {
487 val |= mask;
Patrik Jakobsson4deccbb2015-11-09 16:48:17 +0100488 I915_WRITE(DC_STATE_DEBUG, val);
489 POSTING_READ(DC_STATE_DEBUG);
490 }
491}
492
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200493static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
494 u32 state)
495{
496 int rewrites = 0;
497 int rereads = 0;
498 u32 v;
499
500 I915_WRITE(DC_STATE_EN, state);
501
502 /* It has been observed that disabling the dc6 state sometimes
503 * doesn't stick and dmc keeps returning old value. Make sure
504 * the write really sticks enough times and also force rewrite until
505 * we are confident that state is exactly what we want.
506 */
507 do {
508 v = I915_READ(DC_STATE_EN);
509
510 if (v != state) {
511 I915_WRITE(DC_STATE_EN, state);
512 rewrites++;
513 rereads = 0;
514 } else if (rereads++ > 5) {
515 break;
516 }
517
518 } while (rewrites < 100);
519
520 if (v != state)
521 DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
522 state, v);
523
524 /* Most of the times we need one retry, avoid spam */
525 if (rewrites > 1)
526 DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
527 state, rewrites);
528}
529
Imre Deak13ae3a02015-11-04 19:24:16 +0200530static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530531{
532 uint32_t val;
Imre Deak13ae3a02015-11-04 19:24:16 +0200533 uint32_t mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530534
Imre Deak13ae3a02015-11-04 19:24:16 +0200535 mask = DC_STATE_EN_UPTO_DC5;
536 if (IS_BROXTON(dev_priv))
537 mask |= DC_STATE_EN_DC9;
538 else
539 mask |= DC_STATE_EN_UPTO_DC6;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530540
Imre Deaka37baf32016-02-29 22:49:03 +0200541 if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
542 state &= dev_priv->csr.allowed_dc_mask;
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100543
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530544 val = I915_READ(DC_STATE_EN);
Imre Deak13ae3a02015-11-04 19:24:16 +0200545 DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
546 val & mask, state);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200547
548 /* Check if DMC is ignoring our DC state requests */
549 if ((val & mask) != dev_priv->csr.dc_state)
550 DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
551 dev_priv->csr.dc_state, val & mask);
552
Imre Deak13ae3a02015-11-04 19:24:16 +0200553 val &= ~mask;
554 val |= state;
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200555
556 gen9_write_dc_state(dev_priv, val);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200557
558 dev_priv->csr.dc_state = val & mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530559}
560
Imre Deak13ae3a02015-11-04 19:24:16 +0200561void bxt_enable_dc9(struct drm_i915_private *dev_priv)
562{
563 assert_can_enable_dc9(dev_priv);
564
565 DRM_DEBUG_KMS("Enabling DC9\n");
566
567 gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
568}
569
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530570void bxt_disable_dc9(struct drm_i915_private *dev_priv)
571{
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530572 assert_can_disable_dc9(dev_priv);
573
574 DRM_DEBUG_KMS("Disabling DC9\n");
575
Imre Deak13ae3a02015-11-04 19:24:16 +0200576 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530577}
578
Daniel Vetteraf5fead2015-10-28 23:58:57 +0200579static void assert_csr_loaded(struct drm_i915_private *dev_priv)
580{
581 WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
582 "CSR program storage start is NULL\n");
583 WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
584 WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
585}
586
Suketu Shah5aefb232015-04-16 14:22:10 +0530587static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shahdc174302015-04-17 19:46:16 +0530588{
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530589 struct drm_device *dev = dev_priv->dev;
Suketu Shah5aefb232015-04-16 14:22:10 +0530590 bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
591 SKL_DISP_PW_2);
592
Rodrigo Vivi8d7a1c42016-01-07 16:49:39 -0800593 WARN_ONCE(!IS_SKYLAKE(dev) && !IS_KABYLAKE(dev),
594 "Platform doesn't support DC5.\n");
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700595 WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
596 WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
Suketu Shah5aefb232015-04-16 14:22:10 +0530597
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700598 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
599 "DC5 already programmed to be enabled.\n");
Imre Deakc9b88462015-12-15 20:10:34 +0200600 assert_rpm_wakelock_held(dev_priv);
Suketu Shah5aefb232015-04-16 14:22:10 +0530601
602 assert_csr_loaded(dev_priv);
603}
604
605static void assert_can_disable_dc5(struct drm_i915_private *dev_priv)
606{
Suketu Shah93c7cb62015-04-16 14:22:13 +0530607 /*
608 * During initialization, the firmware may not be loaded yet.
609 * We still want to make sure that the DC enabling flag is cleared.
610 */
611 if (dev_priv->power_domains.initializing)
612 return;
Suketu Shah5aefb232015-04-16 14:22:10 +0530613
Imre Deakc9b88462015-12-15 20:10:34 +0200614 assert_rpm_wakelock_held(dev_priv);
Suketu Shah5aefb232015-04-16 14:22:10 +0530615}
616
617static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
618{
Suketu Shah5aefb232015-04-16 14:22:10 +0530619 assert_can_enable_dc5(dev_priv);
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530620
621 DRM_DEBUG_KMS("Enabling DC5\n");
622
Imre Deak13ae3a02015-11-04 19:24:16 +0200623 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
Suketu Shahdc174302015-04-17 19:46:16 +0530624}
625
Suketu Shah93c7cb62015-04-16 14:22:13 +0530626static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530627{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530628 struct drm_device *dev = dev_priv->dev;
Suketu Shah93c7cb62015-04-16 14:22:13 +0530629
Rodrigo Vivi8d7a1c42016-01-07 16:49:39 -0800630 WARN_ONCE(!IS_SKYLAKE(dev) && !IS_KABYLAKE(dev),
631 "Platform doesn't support DC6.\n");
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700632 WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
633 WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
634 "Backlight is not disabled.\n");
635 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
636 "DC6 already programmed to be enabled.\n");
Suketu Shah93c7cb62015-04-16 14:22:13 +0530637
638 assert_csr_loaded(dev_priv);
639}
640
641static void assert_can_disable_dc6(struct drm_i915_private *dev_priv)
642{
643 /*
644 * During initialization, the firmware may not be loaded yet.
645 * We still want to make sure that the DC enabling flag is cleared.
646 */
647 if (dev_priv->power_domains.initializing)
648 return;
649
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700650 WARN_ONCE(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
651 "DC6 already programmed to be disabled.\n");
Suketu Shah93c7cb62015-04-16 14:22:13 +0530652}
653
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100654static void gen9_disable_dc5_dc6(struct drm_i915_private *dev_priv)
655{
656 assert_can_disable_dc5(dev_priv);
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100657
Imre Deaka37baf32016-02-29 22:49:03 +0200658 if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100659 assert_can_disable_dc6(dev_priv);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100660
661 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
662}
663
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530664void skl_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shah93c7cb62015-04-16 14:22:13 +0530665{
Suketu Shah93c7cb62015-04-16 14:22:13 +0530666 assert_can_enable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530667
668 DRM_DEBUG_KMS("Enabling DC6\n");
669
Imre Deak13ae3a02015-11-04 19:24:16 +0200670 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
671
Suketu Shahf75a1982015-04-16 14:22:11 +0530672}
673
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530674void skl_disable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530675{
Suketu Shah93c7cb62015-04-16 14:22:13 +0530676 assert_can_disable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530677
678 DRM_DEBUG_KMS("Disabling DC6\n");
679
Imre Deak13ae3a02015-11-04 19:24:16 +0200680 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Suketu Shahf75a1982015-04-16 14:22:11 +0530681}
682
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000683static void skl_set_power_well(struct drm_i915_private *dev_priv,
684 struct i915_power_well *power_well, bool enable)
685{
686 uint32_t tmp, fuse_status;
687 uint32_t req_mask, state_mask;
Damien Lespiau2a518352015-03-06 18:50:49 +0000688 bool is_enabled, enable_requested, check_fuse_status = false;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000689
690 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
691 fuse_status = I915_READ(SKL_FUSE_STATUS);
692
693 switch (power_well->data) {
694 case SKL_DISP_PW_1:
695 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
696 SKL_FUSE_PG0_DIST_STATUS), 1)) {
697 DRM_ERROR("PG0 not enabled\n");
698 return;
699 }
700 break;
701 case SKL_DISP_PW_2:
702 if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
703 DRM_ERROR("PG1 in disabled state\n");
704 return;
705 }
706 break;
707 case SKL_DISP_PW_DDI_A_E:
708 case SKL_DISP_PW_DDI_B:
709 case SKL_DISP_PW_DDI_C:
710 case SKL_DISP_PW_DDI_D:
711 case SKL_DISP_PW_MISC_IO:
712 break;
713 default:
714 WARN(1, "Unknown power well %lu\n", power_well->data);
715 return;
716 }
717
718 req_mask = SKL_POWER_WELL_REQ(power_well->data);
Damien Lespiau2a518352015-03-06 18:50:49 +0000719 enable_requested = tmp & req_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000720 state_mask = SKL_POWER_WELL_STATE(power_well->data);
Damien Lespiau2a518352015-03-06 18:50:49 +0000721 is_enabled = tmp & state_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000722
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200723 if (!enable && enable_requested)
724 skl_power_well_pre_disable(dev_priv, power_well);
725
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000726 if (enable) {
Damien Lespiau2a518352015-03-06 18:50:49 +0000727 if (!enable_requested) {
Suketu Shahdc174302015-04-17 19:46:16 +0530728 WARN((tmp & state_mask) &&
729 !I915_READ(HSW_PWR_WELL_BIOS),
730 "Invalid for power well status to be enabled, unless done by the BIOS, \
731 when request is to disable!\n");
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000732 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000733 }
734
Damien Lespiau2a518352015-03-06 18:50:49 +0000735 if (!is_enabled) {
Damien Lespiau510e6fd2015-03-06 18:50:50 +0000736 DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000737 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
738 state_mask), 1))
739 DRM_ERROR("%s enable timeout\n",
740 power_well->name);
741 check_fuse_status = true;
742 }
743 } else {
Damien Lespiau2a518352015-03-06 18:50:49 +0000744 if (enable_requested) {
Imre Deak4a76f292015-11-04 19:24:15 +0200745 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
746 POSTING_READ(HSW_PWR_WELL_DRIVER);
747 DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000748 }
749 }
750
751 if (check_fuse_status) {
752 if (power_well->data == SKL_DISP_PW_1) {
753 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
754 SKL_FUSE_PG1_DIST_STATUS), 1))
755 DRM_ERROR("PG1 distributing status timeout\n");
756 } else if (power_well->data == SKL_DISP_PW_2) {
757 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
758 SKL_FUSE_PG2_DIST_STATUS), 1))
759 DRM_ERROR("PG2 distributing status timeout\n");
760 }
761 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000762
763 if (enable && !is_enabled)
764 skl_power_well_post_enable(dev_priv, power_well);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000765}
766
Daniel Vetter9c065a72014-09-30 10:56:38 +0200767static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
768 struct i915_power_well *power_well)
769{
770 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
771
772 /*
773 * We're taking over the BIOS, so clear any requests made by it since
774 * the driver is in charge now.
775 */
776 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
777 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
778}
779
780static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
781 struct i915_power_well *power_well)
782{
783 hsw_set_power_well(dev_priv, power_well, true);
784}
785
786static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
787 struct i915_power_well *power_well)
788{
789 hsw_set_power_well(dev_priv, power_well, false);
790}
791
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000792static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
793 struct i915_power_well *power_well)
794{
795 uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
796 SKL_POWER_WELL_STATE(power_well->data);
797
798 return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
799}
800
801static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
802 struct i915_power_well *power_well)
803{
804 skl_set_power_well(dev_priv, power_well, power_well->count > 0);
805
806 /* Clear any request made by BIOS as driver is taking over */
807 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
808}
809
810static void skl_power_well_enable(struct drm_i915_private *dev_priv,
811 struct i915_power_well *power_well)
812{
813 skl_set_power_well(dev_priv, power_well, true);
814}
815
816static void skl_power_well_disable(struct drm_i915_private *dev_priv,
817 struct i915_power_well *power_well)
818{
819 skl_set_power_well(dev_priv, power_well, false);
820}
821
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100822static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
823 struct i915_power_well *power_well)
824{
825 return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
826}
827
828static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
829 struct i915_power_well *power_well)
830{
831 gen9_disable_dc5_dc6(dev_priv);
832}
833
834static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
835 struct i915_power_well *power_well)
836{
Imre Deaka37baf32016-02-29 22:49:03 +0200837 if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100838 skl_enable_dc6(dev_priv);
Imre Deaka37baf32016-02-29 22:49:03 +0200839 else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100840 gen9_enable_dc5(dev_priv);
841}
842
843static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
844 struct i915_power_well *power_well)
845{
Imre Deaka37baf32016-02-29 22:49:03 +0200846 if (power_well->count > 0)
847 gen9_dc_off_power_well_enable(dev_priv, power_well);
848 else
849 gen9_dc_off_power_well_disable(dev_priv, power_well);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100850}
851
Daniel Vetter9c065a72014-09-30 10:56:38 +0200852static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
853 struct i915_power_well *power_well)
854{
855}
856
857static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
858 struct i915_power_well *power_well)
859{
860 return true;
861}
862
863static void vlv_set_power_well(struct drm_i915_private *dev_priv,
864 struct i915_power_well *power_well, bool enable)
865{
866 enum punit_power_well power_well_id = power_well->data;
867 u32 mask;
868 u32 state;
869 u32 ctrl;
870
871 mask = PUNIT_PWRGT_MASK(power_well_id);
872 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
873 PUNIT_PWRGT_PWR_GATE(power_well_id);
874
875 mutex_lock(&dev_priv->rps.hw_lock);
876
877#define COND \
878 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
879
880 if (COND)
881 goto out;
882
883 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
884 ctrl &= ~mask;
885 ctrl |= state;
886 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
887
888 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +0900889 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +0200890 state,
891 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
892
893#undef COND
894
895out:
896 mutex_unlock(&dev_priv->rps.hw_lock);
897}
898
899static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
900 struct i915_power_well *power_well)
901{
902 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
903}
904
905static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
906 struct i915_power_well *power_well)
907{
908 vlv_set_power_well(dev_priv, power_well, true);
909}
910
911static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
912 struct i915_power_well *power_well)
913{
914 vlv_set_power_well(dev_priv, power_well, false);
915}
916
917static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
918 struct i915_power_well *power_well)
919{
920 int power_well_id = power_well->data;
921 bool enabled = false;
922 u32 mask;
923 u32 state;
924 u32 ctrl;
925
926 mask = PUNIT_PWRGT_MASK(power_well_id);
927 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
928
929 mutex_lock(&dev_priv->rps.hw_lock);
930
931 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
932 /*
933 * We only ever set the power-on and power-gate states, anything
934 * else is unexpected.
935 */
936 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
937 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
938 if (state == ctrl)
939 enabled = true;
940
941 /*
942 * A transient state at this point would mean some unexpected party
943 * is poking at the power controls too.
944 */
945 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
946 WARN_ON(ctrl != state);
947
948 mutex_unlock(&dev_priv->rps.hw_lock);
949
950 return enabled;
951}
952
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300953static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200954{
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +0300955 enum pipe pipe;
956
957 /*
958 * Enable the CRI clock source so we can get at the
959 * display and the reference clock for VGA
960 * hotplug / manual detection. Supposedly DSI also
961 * needs the ref clock up and running.
962 *
963 * CHV DPLL B/C have some issues if VGA mode is enabled.
964 */
965 for_each_pipe(dev_priv->dev, pipe) {
966 u32 val = I915_READ(DPLL(pipe));
967
968 val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
969 if (pipe != PIPE_A)
970 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
971
972 I915_WRITE(DPLL(pipe), val);
973 }
Daniel Vetter9c065a72014-09-30 10:56:38 +0200974
975 spin_lock_irq(&dev_priv->irq_lock);
976 valleyview_enable_display_irqs(dev_priv);
977 spin_unlock_irq(&dev_priv->irq_lock);
978
979 /*
980 * During driver initialization/resume we can avoid restoring the
981 * part of the HW/SW state that will be inited anyway explicitly.
982 */
983 if (dev_priv->power_domains.initializing)
984 return;
985
Daniel Vetterb9632912014-09-30 10:56:44 +0200986 intel_hpd_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200987
988 i915_redisable_vga_power_on(dev_priv->dev);
989}
990
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300991static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
992{
993 spin_lock_irq(&dev_priv->irq_lock);
994 valleyview_disable_display_irqs(dev_priv);
995 spin_unlock_irq(&dev_priv->irq_lock);
996
Ville Syrjälä2230fde2016-02-19 18:41:52 +0200997 /* make sure we're done processing display irqs */
998 synchronize_irq(dev_priv->dev->irq);
999
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001000 vlv_power_sequencer_reset(dev_priv);
1001}
1002
1003static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
1004 struct i915_power_well *power_well)
1005{
1006 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
1007
1008 vlv_set_power_well(dev_priv, power_well, true);
1009
1010 vlv_display_power_well_init(dev_priv);
1011}
1012
Daniel Vetter9c065a72014-09-30 10:56:38 +02001013static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
1014 struct i915_power_well *power_well)
1015{
1016 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
1017
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001018 vlv_display_power_well_deinit(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001019
1020 vlv_set_power_well(dev_priv, power_well, false);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001021}
1022
1023static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1024 struct i915_power_well *power_well)
1025{
1026 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
1027
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001028 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001029 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1030
1031 vlv_set_power_well(dev_priv, power_well, true);
1032
1033 /*
1034 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1035 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1036 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1037 * b. The other bits such as sfr settings / modesel may all
1038 * be set to 0.
1039 *
1040 * This should only be done on init and resume from S3 with
1041 * both PLLs disabled, or we risk losing DPIO and PLL
1042 * synchronization.
1043 */
1044 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1045}
1046
1047static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1048 struct i915_power_well *power_well)
1049{
1050 enum pipe pipe;
1051
1052 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
1053
1054 for_each_pipe(dev_priv, pipe)
1055 assert_pll_disabled(dev_priv, pipe);
1056
1057 /* Assert common reset */
1058 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
1059
1060 vlv_set_power_well(dev_priv, power_well, false);
1061}
1062
Ville Syrjälä30142272015-07-08 23:46:01 +03001063#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
1064
1065static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
1066 int power_well_id)
1067{
1068 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Ville Syrjälä30142272015-07-08 23:46:01 +03001069 int i;
1070
Imre Deakfc17f222015-11-04 19:24:11 +02001071 for (i = 0; i < power_domains->power_well_count; i++) {
1072 struct i915_power_well *power_well;
1073
1074 power_well = &power_domains->power_wells[i];
Ville Syrjälä30142272015-07-08 23:46:01 +03001075 if (power_well->data == power_well_id)
1076 return power_well;
1077 }
1078
1079 return NULL;
1080}
1081
1082#define BITS_SET(val, bits) (((val) & (bits)) == (bits))
1083
1084static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
1085{
1086 struct i915_power_well *cmn_bc =
1087 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
1088 struct i915_power_well *cmn_d =
1089 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
1090 u32 phy_control = dev_priv->chv_phy_control;
1091 u32 phy_status = 0;
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001092 u32 phy_status_mask = 0xffffffff;
Ville Syrjälä30142272015-07-08 23:46:01 +03001093 u32 tmp;
1094
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001095 /*
1096 * The BIOS can leave the PHY is some weird state
1097 * where it doesn't fully power down some parts.
1098 * Disable the asserts until the PHY has been fully
1099 * reset (ie. the power well has been disabled at
1100 * least once).
1101 */
1102 if (!dev_priv->chv_phy_assert[DPIO_PHY0])
1103 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
1104 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
1105 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
1106 PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
1107 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
1108 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
1109
1110 if (!dev_priv->chv_phy_assert[DPIO_PHY1])
1111 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
1112 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
1113 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
1114
Ville Syrjälä30142272015-07-08 23:46:01 +03001115 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
1116 phy_status |= PHY_POWERGOOD(DPIO_PHY0);
1117
1118 /* this assumes override is only used to enable lanes */
1119 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
1120 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
1121
1122 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
1123 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
1124
1125 /* CL1 is on whenever anything is on in either channel */
1126 if (BITS_SET(phy_control,
1127 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
1128 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
1129 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
1130
1131 /*
1132 * The DPLLB check accounts for the pipe B + port A usage
1133 * with CL2 powered up but all the lanes in the second channel
1134 * powered down.
1135 */
1136 if (BITS_SET(phy_control,
1137 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
1138 (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
1139 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
1140
1141 if (BITS_SET(phy_control,
1142 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
1143 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
1144 if (BITS_SET(phy_control,
1145 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
1146 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
1147
1148 if (BITS_SET(phy_control,
1149 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
1150 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
1151 if (BITS_SET(phy_control,
1152 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
1153 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
1154 }
1155
1156 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
1157 phy_status |= PHY_POWERGOOD(DPIO_PHY1);
1158
1159 /* this assumes override is only used to enable lanes */
1160 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
1161 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
1162
1163 if (BITS_SET(phy_control,
1164 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
1165 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
1166
1167 if (BITS_SET(phy_control,
1168 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
1169 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
1170 if (BITS_SET(phy_control,
1171 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
1172 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
1173 }
1174
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001175 phy_status &= phy_status_mask;
1176
Ville Syrjälä30142272015-07-08 23:46:01 +03001177 /*
1178 * The PHY may be busy with some initial calibration and whatnot,
1179 * so the power state can take a while to actually change.
1180 */
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001181 if (wait_for((tmp = I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask) == phy_status, 10))
Ville Syrjälä30142272015-07-08 23:46:01 +03001182 WARN(phy_status != tmp,
1183 "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
1184 tmp, phy_status, dev_priv->chv_phy_control);
1185}
1186
1187#undef BITS_SET
1188
Daniel Vetter9c065a72014-09-30 10:56:38 +02001189static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1190 struct i915_power_well *power_well)
1191{
1192 enum dpio_phy phy;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001193 enum pipe pipe;
1194 uint32_t tmp;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001195
1196 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1197 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
1198
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001199 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1200 pipe = PIPE_A;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001201 phy = DPIO_PHY0;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001202 } else {
1203 pipe = PIPE_C;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001204 phy = DPIO_PHY1;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001205 }
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001206
1207 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001208 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1209 vlv_set_power_well(dev_priv, power_well, true);
1210
1211 /* Poll for phypwrgood signal */
1212 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
1213 DRM_ERROR("Display PHY %d is not power up\n", phy);
1214
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001215 mutex_lock(&dev_priv->sb_lock);
1216
1217 /* Enable dynamic power down */
1218 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
Ville Syrjäläee279212015-07-08 23:45:57 +03001219 tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
1220 DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001221 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
1222
1223 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1224 tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
1225 tmp |= DPIO_DYNPWRDOWNEN_CH1;
1226 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
Ville Syrjälä3e288782015-07-08 23:45:58 +03001227 } else {
1228 /*
1229 * Force the non-existing CL2 off. BXT does this
1230 * too, so maybe it saves some power even though
1231 * CL2 doesn't exist?
1232 */
1233 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1234 tmp |= DPIO_CL2_LDOFUSE_PWRENB;
1235 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001236 }
1237
1238 mutex_unlock(&dev_priv->sb_lock);
1239
Ville Syrjälä70722462015-04-10 18:21:28 +03001240 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
1241 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001242
1243 DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1244 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001245
1246 assert_chv_phy_status(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001247}
1248
1249static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1250 struct i915_power_well *power_well)
1251{
1252 enum dpio_phy phy;
1253
1254 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1255 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
1256
1257 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1258 phy = DPIO_PHY0;
1259 assert_pll_disabled(dev_priv, PIPE_A);
1260 assert_pll_disabled(dev_priv, PIPE_B);
1261 } else {
1262 phy = DPIO_PHY1;
1263 assert_pll_disabled(dev_priv, PIPE_C);
1264 }
1265
Ville Syrjälä70722462015-04-10 18:21:28 +03001266 dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
1267 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001268
1269 vlv_set_power_well(dev_priv, power_well, false);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001270
1271 DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1272 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001273
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001274 /* PHY is fully reset now, so we can enable the PHY state asserts */
1275 dev_priv->chv_phy_assert[phy] = true;
1276
Ville Syrjälä30142272015-07-08 23:46:01 +03001277 assert_chv_phy_status(dev_priv);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001278}
1279
Ville Syrjälä6669e392015-07-08 23:46:00 +03001280static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1281 enum dpio_channel ch, bool override, unsigned int mask)
1282{
1283 enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
1284 u32 reg, val, expected, actual;
1285
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001286 /*
1287 * The BIOS can leave the PHY is some weird state
1288 * where it doesn't fully power down some parts.
1289 * Disable the asserts until the PHY has been fully
1290 * reset (ie. the power well has been disabled at
1291 * least once).
1292 */
1293 if (!dev_priv->chv_phy_assert[phy])
1294 return;
1295
Ville Syrjälä6669e392015-07-08 23:46:00 +03001296 if (ch == DPIO_CH0)
1297 reg = _CHV_CMN_DW0_CH0;
1298 else
1299 reg = _CHV_CMN_DW6_CH1;
1300
1301 mutex_lock(&dev_priv->sb_lock);
1302 val = vlv_dpio_read(dev_priv, pipe, reg);
1303 mutex_unlock(&dev_priv->sb_lock);
1304
1305 /*
1306 * This assumes !override is only used when the port is disabled.
1307 * All lanes should power down even without the override when
1308 * the port is disabled.
1309 */
1310 if (!override || mask == 0xf) {
1311 expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1312 /*
1313 * If CH1 common lane is not active anymore
1314 * (eg. for pipe B DPLL) the entire channel will
1315 * shut down, which causes the common lane registers
1316 * to read as 0. That means we can't actually check
1317 * the lane power down status bits, but as the entire
1318 * register reads as 0 it's a good indication that the
1319 * channel is indeed entirely powered down.
1320 */
1321 if (ch == DPIO_CH1 && val == 0)
1322 expected = 0;
1323 } else if (mask != 0x0) {
1324 expected = DPIO_ANYDL_POWERDOWN;
1325 } else {
1326 expected = 0;
1327 }
1328
1329 if (ch == DPIO_CH0)
1330 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
1331 else
1332 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
1333 actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1334
1335 WARN(actual != expected,
1336 "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
1337 !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
1338 !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
1339 reg, val);
1340}
1341
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001342bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1343 enum dpio_channel ch, bool override)
1344{
1345 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1346 bool was_override;
1347
1348 mutex_lock(&power_domains->lock);
1349
1350 was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1351
1352 if (override == was_override)
1353 goto out;
1354
1355 if (override)
1356 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1357 else
1358 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1359
1360 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1361
1362 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
1363 phy, ch, dev_priv->chv_phy_control);
1364
Ville Syrjälä30142272015-07-08 23:46:01 +03001365 assert_chv_phy_status(dev_priv);
1366
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001367out:
1368 mutex_unlock(&power_domains->lock);
1369
1370 return was_override;
1371}
1372
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001373void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1374 bool override, unsigned int mask)
1375{
1376 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1377 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1378 enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
1379 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
1380
1381 mutex_lock(&power_domains->lock);
1382
1383 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
1384 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
1385
1386 if (override)
1387 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1388 else
1389 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1390
1391 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1392
1393 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
1394 phy, ch, mask, dev_priv->chv_phy_control);
1395
Ville Syrjälä30142272015-07-08 23:46:01 +03001396 assert_chv_phy_status(dev_priv);
1397
Ville Syrjälä6669e392015-07-08 23:46:00 +03001398 assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
1399
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001400 mutex_unlock(&power_domains->lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001401}
1402
1403static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
1404 struct i915_power_well *power_well)
1405{
1406 enum pipe pipe = power_well->data;
1407 bool enabled;
1408 u32 state, ctrl;
1409
1410 mutex_lock(&dev_priv->rps.hw_lock);
1411
1412 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
1413 /*
1414 * We only ever set the power-on and power-gate states, anything
1415 * else is unexpected.
1416 */
1417 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
1418 enabled = state == DP_SSS_PWR_ON(pipe);
1419
1420 /*
1421 * A transient state at this point would mean some unexpected party
1422 * is poking at the power controls too.
1423 */
1424 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
1425 WARN_ON(ctrl << 16 != state);
1426
1427 mutex_unlock(&dev_priv->rps.hw_lock);
1428
1429 return enabled;
1430}
1431
1432static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
1433 struct i915_power_well *power_well,
1434 bool enable)
1435{
1436 enum pipe pipe = power_well->data;
1437 u32 state;
1438 u32 ctrl;
1439
1440 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
1441
1442 mutex_lock(&dev_priv->rps.hw_lock);
1443
1444#define COND \
1445 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
1446
1447 if (COND)
1448 goto out;
1449
1450 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
1451 ctrl &= ~DP_SSC_MASK(pipe);
1452 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
1453 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
1454
1455 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001456 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001457 state,
1458 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
1459
1460#undef COND
1461
1462out:
1463 mutex_unlock(&dev_priv->rps.hw_lock);
1464}
1465
1466static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
1467 struct i915_power_well *power_well)
1468{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001469 WARN_ON_ONCE(power_well->data != PIPE_A);
1470
Daniel Vetter9c065a72014-09-30 10:56:38 +02001471 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
1472}
1473
1474static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
1475 struct i915_power_well *power_well)
1476{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001477 WARN_ON_ONCE(power_well->data != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001478
1479 chv_set_pipe_power_well(dev_priv, power_well, true);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001480
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001481 vlv_display_power_well_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001482}
1483
1484static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
1485 struct i915_power_well *power_well)
1486{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001487 WARN_ON_ONCE(power_well->data != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001488
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001489 vlv_display_power_well_deinit(dev_priv);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001490
Daniel Vetter9c065a72014-09-30 10:56:38 +02001491 chv_set_pipe_power_well(dev_priv, power_well, false);
1492}
1493
Imre Deak09731282016-02-17 14:17:42 +02001494static void
1495__intel_display_power_get_domain(struct drm_i915_private *dev_priv,
1496 enum intel_display_power_domain domain)
1497{
1498 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1499 struct i915_power_well *power_well;
1500 int i;
1501
1502 for_each_power_well(i, power_well, BIT(domain), power_domains) {
1503 if (!power_well->count++)
1504 intel_power_well_enable(dev_priv, power_well);
1505 }
1506
1507 power_domains->domain_use_count[domain]++;
1508}
1509
Daniel Vettere4e76842014-09-30 10:56:42 +02001510/**
1511 * intel_display_power_get - grab a power domain reference
1512 * @dev_priv: i915 device instance
1513 * @domain: power domain to reference
1514 *
1515 * This function grabs a power domain reference for @domain and ensures that the
1516 * power domain and all its parents are powered up. Therefore users should only
1517 * grab a reference to the innermost power domain they need.
1518 *
1519 * Any power domain reference obtained by this function must have a symmetric
1520 * call to intel_display_power_put() to release the reference again.
1521 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001522void intel_display_power_get(struct drm_i915_private *dev_priv,
1523 enum intel_display_power_domain domain)
1524{
Imre Deak09731282016-02-17 14:17:42 +02001525 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001526
1527 intel_runtime_pm_get(dev_priv);
1528
Imre Deak09731282016-02-17 14:17:42 +02001529 mutex_lock(&power_domains->lock);
1530
1531 __intel_display_power_get_domain(dev_priv, domain);
1532
1533 mutex_unlock(&power_domains->lock);
1534}
1535
1536/**
1537 * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
1538 * @dev_priv: i915 device instance
1539 * @domain: power domain to reference
1540 *
1541 * This function grabs a power domain reference for @domain and ensures that the
1542 * power domain and all its parents are powered up. Therefore users should only
1543 * grab a reference to the innermost power domain they need.
1544 *
1545 * Any power domain reference obtained by this function must have a symmetric
1546 * call to intel_display_power_put() to release the reference again.
1547 */
1548bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1549 enum intel_display_power_domain domain)
1550{
1551 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1552 bool is_enabled;
1553
1554 if (!intel_runtime_pm_get_if_in_use(dev_priv))
1555 return false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001556
1557 mutex_lock(&power_domains->lock);
1558
Imre Deak09731282016-02-17 14:17:42 +02001559 if (__intel_display_power_is_enabled(dev_priv, domain)) {
1560 __intel_display_power_get_domain(dev_priv, domain);
1561 is_enabled = true;
1562 } else {
1563 is_enabled = false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001564 }
1565
Daniel Vetter9c065a72014-09-30 10:56:38 +02001566 mutex_unlock(&power_domains->lock);
Imre Deak09731282016-02-17 14:17:42 +02001567
1568 if (!is_enabled)
1569 intel_runtime_pm_put(dev_priv);
1570
1571 return is_enabled;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001572}
1573
Daniel Vettere4e76842014-09-30 10:56:42 +02001574/**
1575 * intel_display_power_put - release a power domain reference
1576 * @dev_priv: i915 device instance
1577 * @domain: power domain to reference
1578 *
1579 * This function drops the power domain reference obtained by
1580 * intel_display_power_get() and might power down the corresponding hardware
1581 * block right away if this is the last reference.
1582 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001583void intel_display_power_put(struct drm_i915_private *dev_priv,
1584 enum intel_display_power_domain domain)
1585{
1586 struct i915_power_domains *power_domains;
1587 struct i915_power_well *power_well;
1588 int i;
1589
1590 power_domains = &dev_priv->power_domains;
1591
1592 mutex_lock(&power_domains->lock);
1593
Daniel Stone11c86db2015-11-20 15:55:34 +00001594 WARN(!power_domains->domain_use_count[domain],
1595 "Use count on domain %s is already zero\n",
1596 intel_display_power_domain_str(domain));
Daniel Vetter9c065a72014-09-30 10:56:38 +02001597 power_domains->domain_use_count[domain]--;
1598
1599 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
Daniel Stone11c86db2015-11-20 15:55:34 +00001600 WARN(!power_well->count,
1601 "Use count on power well %s is already zero",
1602 power_well->name);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001603
Imre Deakd314cd42015-11-17 17:44:23 +02001604 if (!--power_well->count)
Damien Lespiaudcddab32015-07-30 18:20:27 -03001605 intel_power_well_disable(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001606 }
1607
1608 mutex_unlock(&power_domains->lock);
1609
1610 intel_runtime_pm_put(dev_priv);
1611}
1612
Daniel Vetter9c065a72014-09-30 10:56:38 +02001613#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
1614 BIT(POWER_DOMAIN_PIPE_A) | \
1615 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001616 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
1617 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1618 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1619 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001620 BIT(POWER_DOMAIN_PORT_CRT) | \
1621 BIT(POWER_DOMAIN_PLLS) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001622 BIT(POWER_DOMAIN_AUX_A) | \
1623 BIT(POWER_DOMAIN_AUX_B) | \
1624 BIT(POWER_DOMAIN_AUX_C) | \
1625 BIT(POWER_DOMAIN_AUX_D) | \
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +01001626 BIT(POWER_DOMAIN_GMBUS) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001627 BIT(POWER_DOMAIN_INIT))
1628#define HSW_DISPLAY_POWER_DOMAINS ( \
1629 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
1630 BIT(POWER_DOMAIN_INIT))
1631
1632#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
1633 HSW_ALWAYS_ON_POWER_DOMAINS | \
1634 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
1635#define BDW_DISPLAY_POWER_DOMAINS ( \
1636 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
1637 BIT(POWER_DOMAIN_INIT))
1638
1639#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
1640#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
1641
1642#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001643 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1644 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001645 BIT(POWER_DOMAIN_PORT_CRT) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001646 BIT(POWER_DOMAIN_AUX_B) | \
1647 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001648 BIT(POWER_DOMAIN_INIT))
1649
1650#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001651 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001652 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001653 BIT(POWER_DOMAIN_INIT))
1654
1655#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001656 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001657 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001658 BIT(POWER_DOMAIN_INIT))
1659
1660#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001661 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001662 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001663 BIT(POWER_DOMAIN_INIT))
1664
1665#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001666 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001667 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001668 BIT(POWER_DOMAIN_INIT))
1669
Daniel Vetter9c065a72014-09-30 10:56:38 +02001670#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001671 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1672 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001673 BIT(POWER_DOMAIN_AUX_B) | \
1674 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001675 BIT(POWER_DOMAIN_INIT))
1676
1677#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001678 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001679 BIT(POWER_DOMAIN_AUX_D) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001680 BIT(POWER_DOMAIN_INIT))
1681
Daniel Vetter9c065a72014-09-30 10:56:38 +02001682static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
1683 .sync_hw = i9xx_always_on_power_well_noop,
1684 .enable = i9xx_always_on_power_well_noop,
1685 .disable = i9xx_always_on_power_well_noop,
1686 .is_enabled = i9xx_always_on_power_well_enabled,
1687};
1688
1689static const struct i915_power_well_ops chv_pipe_power_well_ops = {
1690 .sync_hw = chv_pipe_power_well_sync_hw,
1691 .enable = chv_pipe_power_well_enable,
1692 .disable = chv_pipe_power_well_disable,
1693 .is_enabled = chv_pipe_power_well_enabled,
1694};
1695
1696static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
1697 .sync_hw = vlv_power_well_sync_hw,
1698 .enable = chv_dpio_cmn_power_well_enable,
1699 .disable = chv_dpio_cmn_power_well_disable,
1700 .is_enabled = vlv_power_well_enabled,
1701};
1702
1703static struct i915_power_well i9xx_always_on_power_well[] = {
1704 {
1705 .name = "always-on",
1706 .always_on = 1,
1707 .domains = POWER_DOMAIN_MASK,
1708 .ops = &i9xx_always_on_power_well_ops,
1709 },
1710};
1711
1712static const struct i915_power_well_ops hsw_power_well_ops = {
1713 .sync_hw = hsw_power_well_sync_hw,
1714 .enable = hsw_power_well_enable,
1715 .disable = hsw_power_well_disable,
1716 .is_enabled = hsw_power_well_enabled,
1717};
1718
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001719static const struct i915_power_well_ops skl_power_well_ops = {
1720 .sync_hw = skl_power_well_sync_hw,
1721 .enable = skl_power_well_enable,
1722 .disable = skl_power_well_disable,
1723 .is_enabled = skl_power_well_enabled,
1724};
1725
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001726static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
1727 .sync_hw = gen9_dc_off_power_well_sync_hw,
1728 .enable = gen9_dc_off_power_well_enable,
1729 .disable = gen9_dc_off_power_well_disable,
1730 .is_enabled = gen9_dc_off_power_well_enabled,
1731};
1732
Daniel Vetter9c065a72014-09-30 10:56:38 +02001733static struct i915_power_well hsw_power_wells[] = {
1734 {
1735 .name = "always-on",
1736 .always_on = 1,
1737 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
1738 .ops = &i9xx_always_on_power_well_ops,
1739 },
1740 {
1741 .name = "display",
1742 .domains = HSW_DISPLAY_POWER_DOMAINS,
1743 .ops = &hsw_power_well_ops,
1744 },
1745};
1746
1747static struct i915_power_well bdw_power_wells[] = {
1748 {
1749 .name = "always-on",
1750 .always_on = 1,
1751 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
1752 .ops = &i9xx_always_on_power_well_ops,
1753 },
1754 {
1755 .name = "display",
1756 .domains = BDW_DISPLAY_POWER_DOMAINS,
1757 .ops = &hsw_power_well_ops,
1758 },
1759};
1760
1761static const struct i915_power_well_ops vlv_display_power_well_ops = {
1762 .sync_hw = vlv_power_well_sync_hw,
1763 .enable = vlv_display_power_well_enable,
1764 .disable = vlv_display_power_well_disable,
1765 .is_enabled = vlv_power_well_enabled,
1766};
1767
1768static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
1769 .sync_hw = vlv_power_well_sync_hw,
1770 .enable = vlv_dpio_cmn_power_well_enable,
1771 .disable = vlv_dpio_cmn_power_well_disable,
1772 .is_enabled = vlv_power_well_enabled,
1773};
1774
1775static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
1776 .sync_hw = vlv_power_well_sync_hw,
1777 .enable = vlv_power_well_enable,
1778 .disable = vlv_power_well_disable,
1779 .is_enabled = vlv_power_well_enabled,
1780};
1781
1782static struct i915_power_well vlv_power_wells[] = {
1783 {
1784 .name = "always-on",
1785 .always_on = 1,
1786 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
1787 .ops = &i9xx_always_on_power_well_ops,
Imre Deak56fcfd62015-11-04 19:24:10 +02001788 .data = PUNIT_POWER_WELL_ALWAYS_ON,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001789 },
1790 {
1791 .name = "display",
1792 .domains = VLV_DISPLAY_POWER_DOMAINS,
1793 .data = PUNIT_POWER_WELL_DISP2D,
1794 .ops = &vlv_display_power_well_ops,
1795 },
1796 {
1797 .name = "dpio-tx-b-01",
1798 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1799 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1800 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1801 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1802 .ops = &vlv_dpio_power_well_ops,
1803 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
1804 },
1805 {
1806 .name = "dpio-tx-b-23",
1807 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1808 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1809 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1810 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1811 .ops = &vlv_dpio_power_well_ops,
1812 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
1813 },
1814 {
1815 .name = "dpio-tx-c-01",
1816 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1817 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1818 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1819 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1820 .ops = &vlv_dpio_power_well_ops,
1821 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
1822 },
1823 {
1824 .name = "dpio-tx-c-23",
1825 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1826 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1827 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1828 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1829 .ops = &vlv_dpio_power_well_ops,
1830 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
1831 },
1832 {
1833 .name = "dpio-common",
1834 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
1835 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
1836 .ops = &vlv_dpio_cmn_power_well_ops,
1837 },
1838};
1839
1840static struct i915_power_well chv_power_wells[] = {
1841 {
1842 .name = "always-on",
1843 .always_on = 1,
1844 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
1845 .ops = &i9xx_always_on_power_well_ops,
1846 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001847 {
1848 .name = "display",
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02001849 /*
Ville Syrjäläfde61e42015-05-26 20:22:39 +03001850 * Pipe A power well is the new disp2d well. Pipe B and C
1851 * power wells don't actually exist. Pipe A power well is
1852 * required for any pipe to work.
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02001853 */
Ville Syrjäläfde61e42015-05-26 20:22:39 +03001854 .domains = VLV_DISPLAY_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001855 .data = PIPE_A,
1856 .ops = &chv_pipe_power_well_ops,
1857 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001858 {
1859 .name = "dpio-common-bc",
Ville Syrjälä71849b62015-04-10 18:21:29 +03001860 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001861 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
1862 .ops = &chv_dpio_cmn_power_well_ops,
1863 },
1864 {
1865 .name = "dpio-common-d",
Ville Syrjälä71849b62015-04-10 18:21:29 +03001866 .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001867 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
1868 .ops = &chv_dpio_cmn_power_well_ops,
1869 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001870};
1871
Suketu Shah5aefb232015-04-16 14:22:10 +05301872bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
1873 int power_well_id)
1874{
1875 struct i915_power_well *power_well;
1876 bool ret;
1877
1878 power_well = lookup_power_well(dev_priv, power_well_id);
1879 ret = power_well->ops->is_enabled(dev_priv, power_well);
1880
1881 return ret;
1882}
1883
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001884static struct i915_power_well skl_power_wells[] = {
1885 {
1886 .name = "always-on",
1887 .always_on = 1,
1888 .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
1889 .ops = &i9xx_always_on_power_well_ops,
Imre Deak56fcfd62015-11-04 19:24:10 +02001890 .data = SKL_DISP_PW_ALWAYS_ON,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001891 },
1892 {
1893 .name = "power well 1",
Imre Deak4a76f292015-11-04 19:24:15 +02001894 /* Handled by the DMC firmware */
1895 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001896 .ops = &skl_power_well_ops,
1897 .data = SKL_DISP_PW_1,
1898 },
1899 {
1900 .name = "MISC IO power well",
Imre Deak4a76f292015-11-04 19:24:15 +02001901 /* Handled by the DMC firmware */
1902 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001903 .ops = &skl_power_well_ops,
1904 .data = SKL_DISP_PW_MISC_IO,
1905 },
1906 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001907 .name = "DC off",
1908 .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
1909 .ops = &gen9_dc_off_power_well_ops,
1910 .data = SKL_DISP_PW_DC_OFF,
1911 },
1912 {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001913 .name = "power well 2",
1914 .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
1915 .ops = &skl_power_well_ops,
1916 .data = SKL_DISP_PW_2,
1917 },
1918 {
1919 .name = "DDI A/E power well",
1920 .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
1921 .ops = &skl_power_well_ops,
1922 .data = SKL_DISP_PW_DDI_A_E,
1923 },
1924 {
1925 .name = "DDI B power well",
1926 .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
1927 .ops = &skl_power_well_ops,
1928 .data = SKL_DISP_PW_DDI_B,
1929 },
1930 {
1931 .name = "DDI C power well",
1932 .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
1933 .ops = &skl_power_well_ops,
1934 .data = SKL_DISP_PW_DDI_C,
1935 },
1936 {
1937 .name = "DDI D power well",
1938 .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
1939 .ops = &skl_power_well_ops,
1940 .data = SKL_DISP_PW_DDI_D,
1941 },
1942};
1943
Damien Lespiau2f693e22015-11-04 19:24:12 +02001944void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv)
1945{
1946 struct i915_power_well *well;
1947
Michel Thierry16fbc292016-01-06 12:08:36 +00001948 if (!(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)))
Damien Lespiau2f693e22015-11-04 19:24:12 +02001949 return;
1950
1951 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
1952 intel_power_well_enable(dev_priv, well);
1953
1954 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
1955 intel_power_well_enable(dev_priv, well);
1956}
1957
1958void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv)
1959{
1960 struct i915_power_well *well;
1961
Michel Thierry16fbc292016-01-06 12:08:36 +00001962 if (!(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)))
Damien Lespiau2f693e22015-11-04 19:24:12 +02001963 return;
1964
1965 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
1966 intel_power_well_disable(dev_priv, well);
1967
1968 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
1969 intel_power_well_disable(dev_priv, well);
1970}
1971
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301972static struct i915_power_well bxt_power_wells[] = {
1973 {
1974 .name = "always-on",
1975 .always_on = 1,
1976 .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
1977 .ops = &i9xx_always_on_power_well_ops,
1978 },
1979 {
1980 .name = "power well 1",
1981 .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
1982 .ops = &skl_power_well_ops,
1983 .data = SKL_DISP_PW_1,
1984 },
1985 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001986 .name = "DC off",
1987 .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
1988 .ops = &gen9_dc_off_power_well_ops,
1989 .data = SKL_DISP_PW_DC_OFF,
1990 },
1991 {
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301992 .name = "power well 2",
1993 .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
1994 .ops = &skl_power_well_ops,
1995 .data = SKL_DISP_PW_2,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001996 },
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301997};
1998
Imre Deak1b0e3a02015-11-05 23:04:11 +02001999static int
2000sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
2001 int disable_power_well)
2002{
2003 if (disable_power_well >= 0)
2004 return !!disable_power_well;
2005
Matt Roper18024192015-12-01 09:26:58 -08002006 if (IS_BROXTON(dev_priv)) {
2007 DRM_DEBUG_KMS("Disabling display power well support\n");
2008 return 0;
2009 }
2010
Imre Deak1b0e3a02015-11-05 23:04:11 +02002011 return 1;
2012}
2013
Imre Deaka37baf32016-02-29 22:49:03 +02002014static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
2015 int enable_dc)
2016{
2017 uint32_t mask;
2018 int requested_dc;
2019 int max_dc;
2020
2021 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
2022 max_dc = 2;
2023 mask = 0;
2024 } else if (IS_BROXTON(dev_priv)) {
2025 max_dc = 1;
2026 /*
2027 * DC9 has a separate HW flow from the rest of the DC states,
2028 * not depending on the DMC firmware. It's needed by system
2029 * suspend/resume, so allow it unconditionally.
2030 */
2031 mask = DC_STATE_EN_DC9;
2032 } else {
2033 max_dc = 0;
2034 mask = 0;
2035 }
2036
Imre Deak66e2c4c2016-02-29 22:49:04 +02002037 if (!i915.disable_power_well)
2038 max_dc = 0;
2039
Imre Deaka37baf32016-02-29 22:49:03 +02002040 if (enable_dc >= 0 && enable_dc <= max_dc) {
2041 requested_dc = enable_dc;
2042 } else if (enable_dc == -1) {
2043 requested_dc = max_dc;
2044 } else if (enable_dc > max_dc && enable_dc <= 2) {
2045 DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
2046 enable_dc, max_dc);
2047 requested_dc = max_dc;
2048 } else {
2049 DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
2050 requested_dc = max_dc;
2051 }
2052
2053 if (requested_dc > 1)
2054 mask |= DC_STATE_EN_UPTO_DC6;
2055 if (requested_dc > 0)
2056 mask |= DC_STATE_EN_UPTO_DC5;
2057
2058 DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
2059
2060 return mask;
2061}
2062
Daniel Vetter9c065a72014-09-30 10:56:38 +02002063#define set_power_wells(power_domains, __power_wells) ({ \
2064 (power_domains)->power_wells = (__power_wells); \
2065 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
2066})
2067
Daniel Vettere4e76842014-09-30 10:56:42 +02002068/**
2069 * intel_power_domains_init - initializes the power domain structures
2070 * @dev_priv: i915 device instance
2071 *
2072 * Initializes the power domain structures for @dev_priv depending upon the
2073 * supported platform.
2074 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002075int intel_power_domains_init(struct drm_i915_private *dev_priv)
2076{
2077 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2078
Imre Deak1b0e3a02015-11-05 23:04:11 +02002079 i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
2080 i915.disable_power_well);
Imre Deaka37baf32016-02-29 22:49:03 +02002081 dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
2082 i915.enable_dc);
Imre Deak1b0e3a02015-11-05 23:04:11 +02002083
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +01002084 BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
2085
Daniel Vetter9c065a72014-09-30 10:56:38 +02002086 mutex_init(&power_domains->lock);
2087
2088 /*
2089 * The enabling order will be from lower to higher indexed wells,
2090 * the disabling order is reversed.
2091 */
2092 if (IS_HASWELL(dev_priv->dev)) {
2093 set_power_wells(power_domains, hsw_power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002094 } else if (IS_BROADWELL(dev_priv->dev)) {
2095 set_power_wells(power_domains, bdw_power_wells);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002096 } else if (IS_SKYLAKE(dev_priv->dev) || IS_KABYLAKE(dev_priv->dev)) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002097 set_power_wells(power_domains, skl_power_wells);
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302098 } else if (IS_BROXTON(dev_priv->dev)) {
2099 set_power_wells(power_domains, bxt_power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002100 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
2101 set_power_wells(power_domains, chv_power_wells);
2102 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
2103 set_power_wells(power_domains, vlv_power_wells);
2104 } else {
2105 set_power_wells(power_domains, i9xx_always_on_power_well);
2106 }
2107
2108 return 0;
2109}
2110
Daniel Vettere4e76842014-09-30 10:56:42 +02002111/**
2112 * intel_power_domains_fini - finalizes the power domain structures
2113 * @dev_priv: i915 device instance
2114 *
2115 * Finalizes the power domain structures for @dev_priv depending upon the
2116 * supported platform. This function also disables runtime pm and ensures that
2117 * the device stays powered up so that the driver can be reloaded.
2118 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002119void intel_power_domains_fini(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002120{
Imre Deak25b181b2015-12-17 13:44:56 +02002121 struct device *device = &dev_priv->dev->pdev->dev;
2122
Imre Deakaabee1b2015-12-15 20:10:29 +02002123 /*
2124 * The i915.ko module is still not prepared to be loaded when
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002125 * the power well is not enabled, so just enable it in case
Imre Deakaabee1b2015-12-15 20:10:29 +02002126 * we're going to unload/reload.
2127 * The following also reacquires the RPM reference the core passed
2128 * to the driver during loading, which is dropped in
2129 * intel_runtime_pm_enable(). We have to hand back the control of the
2130 * device to the core with this reference held.
2131 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002132 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02002133
2134 /* Remove the refcount we took to keep power well support disabled. */
2135 if (!i915.disable_power_well)
2136 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak25b181b2015-12-17 13:44:56 +02002137
2138 /*
2139 * Remove the refcount we took in intel_runtime_pm_enable() in case
2140 * the platform doesn't support runtime PM.
2141 */
2142 if (!HAS_RUNTIME_PM(dev_priv))
2143 pm_runtime_put(device);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002144}
2145
Imre Deak30eade12015-11-04 19:24:13 +02002146static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002147{
2148 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2149 struct i915_power_well *power_well;
2150 int i;
2151
2152 mutex_lock(&power_domains->lock);
2153 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
2154 power_well->ops->sync_hw(dev_priv, power_well);
2155 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
2156 power_well);
2157 }
2158 mutex_unlock(&power_domains->lock);
2159}
2160
Imre Deak73dfc222015-11-17 17:33:53 +02002161static void skl_display_core_init(struct drm_i915_private *dev_priv,
2162 bool resume)
2163{
2164 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2165 uint32_t val;
2166
Imre Deakd26fa1d2015-11-04 19:24:17 +02002167 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2168
Imre Deak73dfc222015-11-17 17:33:53 +02002169 /* enable PCH reset handshake */
2170 val = I915_READ(HSW_NDE_RSTWRN_OPT);
2171 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
2172
2173 /* enable PG1 and Misc I/O */
2174 mutex_lock(&power_domains->lock);
2175 skl_pw1_misc_io_init(dev_priv);
2176 mutex_unlock(&power_domains->lock);
2177
2178 if (!resume)
2179 return;
2180
2181 skl_init_cdclk(dev_priv);
2182
Mika Kuoppala1e657ad2016-02-18 17:21:14 +02002183 if (dev_priv->csr.dmc_payload && intel_csr_load_program(dev_priv))
2184 gen9_set_dc_state_debugmask(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002185}
2186
2187static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
2188{
2189 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2190
Imre Deakd26fa1d2015-11-04 19:24:17 +02002191 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2192
Imre Deak73dfc222015-11-17 17:33:53 +02002193 skl_uninit_cdclk(dev_priv);
2194
2195 /* The spec doesn't call for removing the reset handshake flag */
2196 /* disable PG1 and Misc I/O */
2197 mutex_lock(&power_domains->lock);
2198 skl_pw1_misc_io_fini(dev_priv);
2199 mutex_unlock(&power_domains->lock);
2200}
2201
Ville Syrjälä70722462015-04-10 18:21:28 +03002202static void chv_phy_control_init(struct drm_i915_private *dev_priv)
2203{
2204 struct i915_power_well *cmn_bc =
2205 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2206 struct i915_power_well *cmn_d =
2207 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
2208
2209 /*
2210 * DISPLAY_PHY_CONTROL can get corrupted if read. As a
2211 * workaround never ever read DISPLAY_PHY_CONTROL, and
2212 * instead maintain a shadow copy ourselves. Use the actual
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002213 * power well state and lane status to reconstruct the
2214 * expected initial value.
Ville Syrjälä70722462015-04-10 18:21:28 +03002215 */
2216 dev_priv->chv_phy_control =
Ville Syrjäläbc284542015-05-26 20:22:38 +03002217 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
2218 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002219 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
2220 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
2221 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
2222
2223 /*
2224 * If all lanes are disabled we leave the override disabled
2225 * with all power down bits cleared to match the state we
2226 * would use after disabling the port. Otherwise enable the
2227 * override and set the lane powerdown bits accding to the
2228 * current lane status.
2229 */
2230 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
2231 uint32_t status = I915_READ(DPLL(PIPE_A));
2232 unsigned int mask;
2233
2234 mask = status & DPLL_PORTB_READY_MASK;
2235 if (mask == 0xf)
2236 mask = 0x0;
2237 else
2238 dev_priv->chv_phy_control |=
2239 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
2240
2241 dev_priv->chv_phy_control |=
2242 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
2243
2244 mask = (status & DPLL_PORTC_READY_MASK) >> 4;
2245 if (mask == 0xf)
2246 mask = 0x0;
2247 else
2248 dev_priv->chv_phy_control |=
2249 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
2250
2251 dev_priv->chv_phy_control |=
2252 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
2253
Ville Syrjälä70722462015-04-10 18:21:28 +03002254 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002255
2256 dev_priv->chv_phy_assert[DPIO_PHY0] = false;
2257 } else {
2258 dev_priv->chv_phy_assert[DPIO_PHY0] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002259 }
2260
2261 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
2262 uint32_t status = I915_READ(DPIO_PHY_STATUS);
2263 unsigned int mask;
2264
2265 mask = status & DPLL_PORTD_READY_MASK;
2266
2267 if (mask == 0xf)
2268 mask = 0x0;
2269 else
2270 dev_priv->chv_phy_control |=
2271 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
2272
2273 dev_priv->chv_phy_control |=
2274 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
2275
Ville Syrjälä70722462015-04-10 18:21:28 +03002276 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002277
2278 dev_priv->chv_phy_assert[DPIO_PHY1] = false;
2279 } else {
2280 dev_priv->chv_phy_assert[DPIO_PHY1] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002281 }
2282
2283 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
2284
2285 DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
2286 dev_priv->chv_phy_control);
Ville Syrjälä70722462015-04-10 18:21:28 +03002287}
2288
Daniel Vetter9c065a72014-09-30 10:56:38 +02002289static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
2290{
2291 struct i915_power_well *cmn =
2292 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2293 struct i915_power_well *disp2d =
2294 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
2295
Daniel Vetter9c065a72014-09-30 10:56:38 +02002296 /* If the display might be already active skip this */
Ville Syrjälä5d93a6e2014-10-16 20:52:33 +03002297 if (cmn->ops->is_enabled(dev_priv, cmn) &&
2298 disp2d->ops->is_enabled(dev_priv, disp2d) &&
Daniel Vetter9c065a72014-09-30 10:56:38 +02002299 I915_READ(DPIO_CTL) & DPIO_CMNRST)
2300 return;
2301
2302 DRM_DEBUG_KMS("toggling display PHY side reset\n");
2303
2304 /* cmnlane needs DPLL registers */
2305 disp2d->ops->enable(dev_priv, disp2d);
2306
2307 /*
2308 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
2309 * Need to assert and de-assert PHY SB reset by gating the
2310 * common lane power, then un-gating it.
2311 * Simply ungating isn't enough to reset the PHY enough to get
2312 * ports and lanes running.
2313 */
2314 cmn->ops->disable(dev_priv, cmn);
2315}
2316
Daniel Vettere4e76842014-09-30 10:56:42 +02002317/**
2318 * intel_power_domains_init_hw - initialize hardware power domain state
2319 * @dev_priv: i915 device instance
2320 *
2321 * This function initializes the hardware power domain state and enables all
2322 * power domains using intel_display_set_init_power().
2323 */
Imre Deak73dfc222015-11-17 17:33:53 +02002324void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002325{
2326 struct drm_device *dev = dev_priv->dev;
2327 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2328
2329 power_domains->initializing = true;
2330
Imre Deak73dfc222015-11-17 17:33:53 +02002331 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
2332 skl_display_core_init(dev_priv, resume);
2333 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä770effb2015-07-08 23:45:51 +03002334 mutex_lock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03002335 chv_phy_control_init(dev_priv);
Ville Syrjälä770effb2015-07-08 23:45:51 +03002336 mutex_unlock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03002337 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002338 mutex_lock(&power_domains->lock);
2339 vlv_cmnlane_wa(dev_priv);
2340 mutex_unlock(&power_domains->lock);
2341 }
2342
2343 /* For now, we need the power well to be always enabled. */
2344 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02002345 /* Disable power support if the user asked so. */
2346 if (!i915.disable_power_well)
2347 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deak30eade12015-11-04 19:24:13 +02002348 intel_power_domains_sync_hw(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002349 power_domains->initializing = false;
2350}
2351
Daniel Vettere4e76842014-09-30 10:56:42 +02002352/**
Imre Deak73dfc222015-11-17 17:33:53 +02002353 * intel_power_domains_suspend - suspend power domain state
2354 * @dev_priv: i915 device instance
2355 *
2356 * This function prepares the hardware power domain state before entering
2357 * system suspend. It must be paired with intel_power_domains_init_hw().
2358 */
2359void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
2360{
Imre Deakd314cd42015-11-17 17:44:23 +02002361 /*
2362 * Even if power well support was disabled we still want to disable
2363 * power wells while we are system suspended.
2364 */
2365 if (!i915.disable_power_well)
2366 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak2622d792016-02-29 22:49:02 +02002367
2368 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
2369 skl_display_core_uninit(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002370}
2371
2372/**
Daniel Vettere4e76842014-09-30 10:56:42 +02002373 * intel_runtime_pm_get - grab a runtime pm reference
2374 * @dev_priv: i915 device instance
2375 *
2376 * This function grabs a device-level runtime pm reference (mostly used for GEM
2377 * code to ensure the GTT or GT is on) and ensures that it is powered up.
2378 *
2379 * Any runtime pm reference obtained by this function must have a symmetric
2380 * call to intel_runtime_pm_put() to release the reference again.
2381 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002382void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
2383{
2384 struct drm_device *dev = dev_priv->dev;
2385 struct device *device = &dev->pdev->dev;
2386
Daniel Vetter9c065a72014-09-30 10:56:38 +02002387 pm_runtime_get_sync(device);
Imre Deak1f814da2015-12-16 02:52:19 +02002388
2389 atomic_inc(&dev_priv->pm.wakeref_count);
Imre Deakc9b88462015-12-15 20:10:34 +02002390 assert_rpm_wakelock_held(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002391}
2392
Daniel Vettere4e76842014-09-30 10:56:42 +02002393/**
Imre Deak09731282016-02-17 14:17:42 +02002394 * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
2395 * @dev_priv: i915 device instance
2396 *
2397 * This function grabs a device-level runtime pm reference if the device is
2398 * already in use and ensures that it is powered up.
2399 *
2400 * Any runtime pm reference obtained by this function must have a symmetric
2401 * call to intel_runtime_pm_put() to release the reference again.
2402 */
2403bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
2404{
2405 struct drm_device *dev = dev_priv->dev;
2406 struct device *device = &dev->pdev->dev;
Imre Deak09731282016-02-17 14:17:42 +02002407
Chris Wilson135dc792016-02-25 21:10:28 +00002408 if (IS_ENABLED(CONFIG_PM)) {
2409 int ret = pm_runtime_get_if_in_use(device);
Imre Deak09731282016-02-17 14:17:42 +02002410
Chris Wilson135dc792016-02-25 21:10:28 +00002411 /*
2412 * In cases runtime PM is disabled by the RPM core and we get
2413 * an -EINVAL return value we are not supposed to call this
2414 * function, since the power state is undefined. This applies
2415 * atm to the late/early system suspend/resume handlers.
2416 */
2417 WARN_ON_ONCE(ret < 0);
2418 if (ret <= 0)
2419 return false;
2420 }
Imre Deak09731282016-02-17 14:17:42 +02002421
2422 atomic_inc(&dev_priv->pm.wakeref_count);
2423 assert_rpm_wakelock_held(dev_priv);
2424
2425 return true;
2426}
2427
2428/**
Daniel Vettere4e76842014-09-30 10:56:42 +02002429 * intel_runtime_pm_get_noresume - grab a runtime pm reference
2430 * @dev_priv: i915 device instance
2431 *
2432 * This function grabs a device-level runtime pm reference (mostly used for GEM
2433 * code to ensure the GTT or GT is on).
2434 *
2435 * It will _not_ power up the device but instead only check that it's powered
2436 * on. Therefore it is only valid to call this functions from contexts where
2437 * the device is known to be powered up and where trying to power it up would
2438 * result in hilarity and deadlocks. That pretty much means only the system
2439 * suspend/resume code where this is used to grab runtime pm references for
2440 * delayed setup down in work items.
2441 *
2442 * Any runtime pm reference obtained by this function must have a symmetric
2443 * call to intel_runtime_pm_put() to release the reference again.
2444 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002445void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
2446{
2447 struct drm_device *dev = dev_priv->dev;
2448 struct device *device = &dev->pdev->dev;
2449
Imre Deakc9b88462015-12-15 20:10:34 +02002450 assert_rpm_wakelock_held(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002451 pm_runtime_get_noresume(device);
Imre Deak1f814da2015-12-16 02:52:19 +02002452
2453 atomic_inc(&dev_priv->pm.wakeref_count);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002454}
2455
Daniel Vettere4e76842014-09-30 10:56:42 +02002456/**
2457 * intel_runtime_pm_put - release a runtime pm reference
2458 * @dev_priv: i915 device instance
2459 *
2460 * This function drops the device-level runtime pm reference obtained by
2461 * intel_runtime_pm_get() and might power down the corresponding
2462 * hardware block right away if this is the last reference.
2463 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002464void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
2465{
2466 struct drm_device *dev = dev_priv->dev;
2467 struct device *device = &dev->pdev->dev;
2468
Imre Deak542db3c2015-12-15 20:10:36 +02002469 assert_rpm_wakelock_held(dev_priv);
Imre Deak2b19efe2015-12-15 20:10:37 +02002470 if (atomic_dec_and_test(&dev_priv->pm.wakeref_count))
2471 atomic_inc(&dev_priv->pm.atomic_seq);
Imre Deak1f814da2015-12-16 02:52:19 +02002472
Daniel Vetter9c065a72014-09-30 10:56:38 +02002473 pm_runtime_mark_last_busy(device);
2474 pm_runtime_put_autosuspend(device);
2475}
2476
Daniel Vettere4e76842014-09-30 10:56:42 +02002477/**
2478 * intel_runtime_pm_enable - enable runtime pm
2479 * @dev_priv: i915 device instance
2480 *
2481 * This function enables runtime pm at the end of the driver load sequence.
2482 *
2483 * Note that this function does currently not enable runtime pm for the
2484 * subordinate display power domains. That is only done on the first modeset
2485 * using intel_display_set_init_power().
2486 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002487void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002488{
2489 struct drm_device *dev = dev_priv->dev;
2490 struct device *device = &dev->pdev->dev;
2491
Imre Deakcbc68dc2015-12-17 19:04:33 +02002492 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
2493 pm_runtime_mark_last_busy(device);
2494
Imre Deak25b181b2015-12-17 13:44:56 +02002495 /*
2496 * Take a permanent reference to disable the RPM functionality and drop
2497 * it only when unloading the driver. Use the low level get/put helpers,
2498 * so the driver's own RPM reference tracking asserts also work on
2499 * platforms without RPM support.
2500 */
Imre Deakcbc68dc2015-12-17 19:04:33 +02002501 if (!HAS_RUNTIME_PM(dev)) {
2502 pm_runtime_dont_use_autosuspend(device);
Imre Deak25b181b2015-12-17 13:44:56 +02002503 pm_runtime_get_sync(device);
Imre Deakcbc68dc2015-12-17 19:04:33 +02002504 } else {
2505 pm_runtime_use_autosuspend(device);
2506 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02002507
Imre Deakaabee1b2015-12-15 20:10:29 +02002508 /*
2509 * The core calls the driver load handler with an RPM reference held.
2510 * We drop that here and will reacquire it during unloading in
2511 * intel_power_domains_fini().
2512 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002513 pm_runtime_put_autosuspend(device);
2514}
2515