blob: ec38409242d5d1b9df8c3f83b03b3ced4496687f [file] [log] [blame]
Daniel Vetter9c065a72014-09-30 10:56:38 +02001/*
2 * Copyright © 2012-2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 * Daniel Vetter <daniel.vetter@ffwll.ch>
26 *
27 */
28
29#include <linux/pm_runtime.h>
30#include <linux/vgaarb.h>
31
32#include "i915_drv.h"
33#include "intel_drv.h"
Daniel Vetter9c065a72014-09-30 10:56:38 +020034
Daniel Vettere4e76842014-09-30 10:56:42 +020035/**
36 * DOC: runtime pm
37 *
38 * The i915 driver supports dynamic enabling and disabling of entire hardware
39 * blocks at runtime. This is especially important on the display side where
40 * software is supposed to control many power gates manually on recent hardware,
41 * since on the GT side a lot of the power management is done by the hardware.
42 * But even there some manual control at the device level is required.
43 *
44 * Since i915 supports a diverse set of platforms with a unified codebase and
45 * hardware engineers just love to shuffle functionality around between power
46 * domains there's a sizeable amount of indirection required. This file provides
47 * generic functions to the driver for grabbing and releasing references for
48 * abstract power domains. It then maps those to the actual power wells
49 * present for a given platform.
50 */
51
Daniel Vetter9c065a72014-09-30 10:56:38 +020052#define for_each_power_well(i, power_well, domain_mask, power_domains) \
53 for (i = 0; \
54 i < (power_domains)->power_well_count && \
55 ((power_well) = &(power_domains)->power_wells[i]); \
56 i++) \
57 if ((power_well)->domains & (domain_mask))
58
59#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
60 for (i = (power_domains)->power_well_count - 1; \
61 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
62 i--) \
63 if ((power_well)->domains & (domain_mask))
64
Suketu Shah5aefb232015-04-16 14:22:10 +053065bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
66 int power_well_id);
67
Daniel Stone9895ad02015-11-20 15:55:33 +000068const char *
69intel_display_power_domain_str(enum intel_display_power_domain domain)
70{
71 switch (domain) {
72 case POWER_DOMAIN_PIPE_A:
73 return "PIPE_A";
74 case POWER_DOMAIN_PIPE_B:
75 return "PIPE_B";
76 case POWER_DOMAIN_PIPE_C:
77 return "PIPE_C";
78 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
79 return "PIPE_A_PANEL_FITTER";
80 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
81 return "PIPE_B_PANEL_FITTER";
82 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
83 return "PIPE_C_PANEL_FITTER";
84 case POWER_DOMAIN_TRANSCODER_A:
85 return "TRANSCODER_A";
86 case POWER_DOMAIN_TRANSCODER_B:
87 return "TRANSCODER_B";
88 case POWER_DOMAIN_TRANSCODER_C:
89 return "TRANSCODER_C";
90 case POWER_DOMAIN_TRANSCODER_EDP:
91 return "TRANSCODER_EDP";
92 case POWER_DOMAIN_PORT_DDI_A_LANES:
93 return "PORT_DDI_A_LANES";
94 case POWER_DOMAIN_PORT_DDI_B_LANES:
95 return "PORT_DDI_B_LANES";
96 case POWER_DOMAIN_PORT_DDI_C_LANES:
97 return "PORT_DDI_C_LANES";
98 case POWER_DOMAIN_PORT_DDI_D_LANES:
99 return "PORT_DDI_D_LANES";
100 case POWER_DOMAIN_PORT_DDI_E_LANES:
101 return "PORT_DDI_E_LANES";
102 case POWER_DOMAIN_PORT_DSI:
103 return "PORT_DSI";
104 case POWER_DOMAIN_PORT_CRT:
105 return "PORT_CRT";
106 case POWER_DOMAIN_PORT_OTHER:
107 return "PORT_OTHER";
108 case POWER_DOMAIN_VGA:
109 return "VGA";
110 case POWER_DOMAIN_AUDIO:
111 return "AUDIO";
112 case POWER_DOMAIN_PLLS:
113 return "PLLS";
114 case POWER_DOMAIN_AUX_A:
115 return "AUX_A";
116 case POWER_DOMAIN_AUX_B:
117 return "AUX_B";
118 case POWER_DOMAIN_AUX_C:
119 return "AUX_C";
120 case POWER_DOMAIN_AUX_D:
121 return "AUX_D";
122 case POWER_DOMAIN_GMBUS:
123 return "GMBUS";
124 case POWER_DOMAIN_INIT:
125 return "INIT";
126 case POWER_DOMAIN_MODESET:
127 return "MODESET";
128 default:
129 MISSING_CASE(domain);
130 return "?";
131 }
132}
133
Damien Lespiaue8ca9322015-07-30 18:20:26 -0300134static void intel_power_well_enable(struct drm_i915_private *dev_priv,
135 struct i915_power_well *power_well)
136{
137 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
138 power_well->ops->enable(dev_priv, power_well);
139 power_well->hw_enabled = true;
140}
141
Damien Lespiaudcddab32015-07-30 18:20:27 -0300142static void intel_power_well_disable(struct drm_i915_private *dev_priv,
143 struct i915_power_well *power_well)
144{
145 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
146 power_well->hw_enabled = false;
147 power_well->ops->disable(dev_priv, power_well);
148}
149
Daniel Vettere4e76842014-09-30 10:56:42 +0200150/*
Daniel Vetter9c065a72014-09-30 10:56:38 +0200151 * We should only use the power well if we explicitly asked the hardware to
152 * enable it, so check if it's enabled and also check if we've requested it to
153 * be enabled.
154 */
155static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
156 struct i915_power_well *power_well)
157{
158 return I915_READ(HSW_PWR_WELL_DRIVER) ==
159 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
160}
161
Daniel Vettere4e76842014-09-30 10:56:42 +0200162/**
163 * __intel_display_power_is_enabled - unlocked check for a power domain
164 * @dev_priv: i915 device instance
165 * @domain: power domain to check
166 *
167 * This is the unlocked version of intel_display_power_is_enabled() and should
168 * only be used from error capture and recovery code where deadlocks are
169 * possible.
170 *
171 * Returns:
172 * True when the power domain is enabled, false otherwise.
173 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200174bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
175 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200176{
177 struct i915_power_domains *power_domains;
178 struct i915_power_well *power_well;
179 bool is_enabled;
180 int i;
181
182 if (dev_priv->pm.suspended)
183 return false;
184
185 power_domains = &dev_priv->power_domains;
186
187 is_enabled = true;
188
189 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
190 if (power_well->always_on)
191 continue;
192
193 if (!power_well->hw_enabled) {
194 is_enabled = false;
195 break;
196 }
197 }
198
199 return is_enabled;
200}
201
Daniel Vettere4e76842014-09-30 10:56:42 +0200202/**
Damien Lespiauf61ccae2014-11-25 13:45:41 +0000203 * intel_display_power_is_enabled - check for a power domain
Daniel Vettere4e76842014-09-30 10:56:42 +0200204 * @dev_priv: i915 device instance
205 * @domain: power domain to check
206 *
207 * This function can be used to check the hw power domain state. It is mostly
208 * used in hardware state readout functions. Everywhere else code should rely
209 * upon explicit power domain reference counting to ensure that the hardware
210 * block is powered up before accessing it.
211 *
212 * Callers must hold the relevant modesetting locks to ensure that concurrent
213 * threads can't disable the power well while the caller tries to read a few
214 * registers.
215 *
216 * Returns:
217 * True when the power domain is enabled, false otherwise.
218 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200219bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
220 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200221{
222 struct i915_power_domains *power_domains;
223 bool ret;
224
225 power_domains = &dev_priv->power_domains;
226
227 mutex_lock(&power_domains->lock);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200228 ret = __intel_display_power_is_enabled(dev_priv, domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200229 mutex_unlock(&power_domains->lock);
230
231 return ret;
232}
233
Daniel Vettere4e76842014-09-30 10:56:42 +0200234/**
235 * intel_display_set_init_power - set the initial power domain state
236 * @dev_priv: i915 device instance
237 * @enable: whether to enable or disable the initial power domain state
238 *
239 * For simplicity our driver load/unload and system suspend/resume code assumes
240 * that all power domains are always enabled. This functions controls the state
241 * of this little hack. While the initial power domain state is enabled runtime
242 * pm is effectively disabled.
243 */
Daniel Vetterd9bc89d92014-09-30 10:56:40 +0200244void intel_display_set_init_power(struct drm_i915_private *dev_priv,
245 bool enable)
246{
247 if (dev_priv->power_domains.init_power_on == enable)
248 return;
249
250 if (enable)
251 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
252 else
253 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
254
255 dev_priv->power_domains.init_power_on = enable;
256}
257
Daniel Vetter9c065a72014-09-30 10:56:38 +0200258/*
259 * Starting with Haswell, we have a "Power Down Well" that can be turned off
260 * when not needed anymore. We have 4 registers that can request the power well
261 * to be enabled, and it will only be disabled if none of the registers is
262 * requesting it to be enabled.
263 */
264static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
265{
266 struct drm_device *dev = dev_priv->dev;
267
268 /*
269 * After we re-enable the power well, if we touch VGA register 0x3d5
270 * we'll get unclaimed register interrupts. This stops after we write
271 * anything to the VGA MSR register. The vgacon module uses this
272 * register all the time, so if we unbind our driver and, as a
273 * consequence, bind vgacon, we'll get stuck in an infinite loop at
274 * console_unlock(). So make here we touch the VGA MSR register, making
275 * sure vgacon can keep working normally without triggering interrupts
276 * and error messages.
277 */
278 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
279 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
280 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
281
Damien Lespiau25400392015-03-06 18:50:52 +0000282 if (IS_BROADWELL(dev))
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000283 gen8_irq_power_well_post_enable(dev_priv,
284 1 << PIPE_C | 1 << PIPE_B);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200285}
286
Damien Lespiaud14c0342015-03-06 18:50:51 +0000287static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
288 struct i915_power_well *power_well)
289{
290 struct drm_device *dev = dev_priv->dev;
291
292 /*
293 * After we re-enable the power well, if we touch VGA register 0x3d5
294 * we'll get unclaimed register interrupts. This stops after we write
295 * anything to the VGA MSR register. The vgacon module uses this
296 * register all the time, so if we unbind our driver and, as a
297 * consequence, bind vgacon, we'll get stuck in an infinite loop at
298 * console_unlock(). So make here we touch the VGA MSR register, making
299 * sure vgacon can keep working normally without triggering interrupts
300 * and error messages.
301 */
302 if (power_well->data == SKL_DISP_PW_2) {
303 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
304 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
305 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
306
307 gen8_irq_power_well_post_enable(dev_priv,
308 1 << PIPE_C | 1 << PIPE_B);
309 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000310}
311
Daniel Vetter9c065a72014-09-30 10:56:38 +0200312static void hsw_set_power_well(struct drm_i915_private *dev_priv,
313 struct i915_power_well *power_well, bool enable)
314{
315 bool is_enabled, enable_requested;
316 uint32_t tmp;
317
318 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
319 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
320 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
321
322 if (enable) {
323 if (!enable_requested)
324 I915_WRITE(HSW_PWR_WELL_DRIVER,
325 HSW_PWR_WELL_ENABLE_REQUEST);
326
327 if (!is_enabled) {
328 DRM_DEBUG_KMS("Enabling power well\n");
329 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
330 HSW_PWR_WELL_STATE_ENABLED), 20))
331 DRM_ERROR("Timeout enabling power well\n");
Paulo Zanoni6d729bf2014-10-07 16:11:11 -0300332 hsw_power_well_post_enable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200333 }
334
Daniel Vetter9c065a72014-09-30 10:56:38 +0200335 } else {
336 if (enable_requested) {
337 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
338 POSTING_READ(HSW_PWR_WELL_DRIVER);
339 DRM_DEBUG_KMS("Requesting to disable the power well\n");
340 }
341 }
342}
343
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000344#define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
345 BIT(POWER_DOMAIN_TRANSCODER_A) | \
346 BIT(POWER_DOMAIN_PIPE_B) | \
347 BIT(POWER_DOMAIN_TRANSCODER_B) | \
348 BIT(POWER_DOMAIN_PIPE_C) | \
349 BIT(POWER_DOMAIN_TRANSCODER_C) | \
350 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
351 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100352 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
353 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
354 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
355 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000356 BIT(POWER_DOMAIN_AUX_B) | \
357 BIT(POWER_DOMAIN_AUX_C) | \
358 BIT(POWER_DOMAIN_AUX_D) | \
359 BIT(POWER_DOMAIN_AUDIO) | \
360 BIT(POWER_DOMAIN_VGA) | \
361 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000362#define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100363 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
364 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000365 BIT(POWER_DOMAIN_INIT))
366#define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100367 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000368 BIT(POWER_DOMAIN_INIT))
369#define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100370 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000371 BIT(POWER_DOMAIN_INIT))
372#define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100373 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000374 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100375#define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
376 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
377 BIT(POWER_DOMAIN_MODESET) | \
378 BIT(POWER_DOMAIN_AUX_A) | \
379 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000380#define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
Imre Deak4a76f292015-11-04 19:24:15 +0200381 (POWER_DOMAIN_MASK & ~( \
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100382 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
383 SKL_DISPLAY_DC_OFF_POWER_DOMAINS)) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000384 BIT(POWER_DOMAIN_INIT))
385
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530386#define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
387 BIT(POWER_DOMAIN_TRANSCODER_A) | \
388 BIT(POWER_DOMAIN_PIPE_B) | \
389 BIT(POWER_DOMAIN_TRANSCODER_B) | \
390 BIT(POWER_DOMAIN_PIPE_C) | \
391 BIT(POWER_DOMAIN_TRANSCODER_C) | \
392 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
393 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100394 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
395 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530396 BIT(POWER_DOMAIN_AUX_B) | \
397 BIT(POWER_DOMAIN_AUX_C) | \
398 BIT(POWER_DOMAIN_AUDIO) | \
399 BIT(POWER_DOMAIN_VGA) | \
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100400 BIT(POWER_DOMAIN_GMBUS) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530401 BIT(POWER_DOMAIN_INIT))
402#define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
403 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
404 BIT(POWER_DOMAIN_PIPE_A) | \
405 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
406 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100407 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530408 BIT(POWER_DOMAIN_AUX_A) | \
409 BIT(POWER_DOMAIN_PLLS) | \
410 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100411#define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
412 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
413 BIT(POWER_DOMAIN_MODESET) | \
414 BIT(POWER_DOMAIN_AUX_A) | \
415 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530416#define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
417 (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
418 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
419 BIT(POWER_DOMAIN_INIT))
420
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530421static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
422{
423 struct drm_device *dev = dev_priv->dev;
424
425 WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
426 WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
427 "DC9 already programmed to be enabled.\n");
428 WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
429 "DC5 still not disabled to enable DC9.\n");
430 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
431 WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
432
433 /*
434 * TODO: check for the following to verify the conditions to enter DC9
435 * state are satisfied:
436 * 1] Check relevant display engine registers to verify if mode set
437 * disable sequence was followed.
438 * 2] Check if display uninitialize sequence is initialized.
439 */
440}
441
442static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
443{
444 WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
445 WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
446 "DC9 already programmed to be disabled.\n");
447 WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
448 "DC5 still not disabled.\n");
449
450 /*
451 * TODO: check for the following to verify DC9 state was indeed
452 * entered before programming to disable it:
453 * 1] Check relevant display engine registers to verify if mode
454 * set disable sequence was followed.
455 * 2] Check if display uninitialize sequence is initialized.
456 */
457}
458
Patrik Jakobsson4deccbb2015-11-09 16:48:17 +0100459static void gen9_set_dc_state_debugmask_memory_up(
460 struct drm_i915_private *dev_priv)
461{
462 uint32_t val;
463
464 /* The below bit doesn't need to be cleared ever afterwards */
465 val = I915_READ(DC_STATE_DEBUG);
466 if (!(val & DC_STATE_DEBUG_MASK_MEMORY_UP)) {
467 val |= DC_STATE_DEBUG_MASK_MEMORY_UP;
468 I915_WRITE(DC_STATE_DEBUG, val);
469 POSTING_READ(DC_STATE_DEBUG);
470 }
471}
472
Imre Deak13ae3a02015-11-04 19:24:16 +0200473static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530474{
475 uint32_t val;
Imre Deak13ae3a02015-11-04 19:24:16 +0200476 uint32_t mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530477
Imre Deak13ae3a02015-11-04 19:24:16 +0200478 mask = DC_STATE_EN_UPTO_DC5;
479 if (IS_BROXTON(dev_priv))
480 mask |= DC_STATE_EN_DC9;
481 else
482 mask |= DC_STATE_EN_UPTO_DC6;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530483
Imre Deak13ae3a02015-11-04 19:24:16 +0200484 WARN_ON_ONCE(state & ~mask);
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530485
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100486 if (i915.enable_dc == 0)
487 state = DC_STATE_DISABLE;
488 else if (i915.enable_dc == 1 && state > DC_STATE_EN_UPTO_DC5)
489 state = DC_STATE_EN_UPTO_DC5;
490
Patrik Jakobsson4deccbb2015-11-09 16:48:17 +0100491 if (state & DC_STATE_EN_UPTO_DC5_DC6_MASK)
492 gen9_set_dc_state_debugmask_memory_up(dev_priv);
493
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530494 val = I915_READ(DC_STATE_EN);
Imre Deak13ae3a02015-11-04 19:24:16 +0200495 DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
496 val & mask, state);
497 val &= ~mask;
498 val |= state;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530499 I915_WRITE(DC_STATE_EN, val);
500 POSTING_READ(DC_STATE_EN);
501}
502
Imre Deak13ae3a02015-11-04 19:24:16 +0200503void bxt_enable_dc9(struct drm_i915_private *dev_priv)
504{
505 assert_can_enable_dc9(dev_priv);
506
507 DRM_DEBUG_KMS("Enabling DC9\n");
508
509 gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
510}
511
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530512void bxt_disable_dc9(struct drm_i915_private *dev_priv)
513{
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530514 assert_can_disable_dc9(dev_priv);
515
516 DRM_DEBUG_KMS("Disabling DC9\n");
517
Imre Deak13ae3a02015-11-04 19:24:16 +0200518 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530519}
520
Daniel Vetteraf5fead2015-10-28 23:58:57 +0200521static void assert_csr_loaded(struct drm_i915_private *dev_priv)
522{
523 WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
524 "CSR program storage start is NULL\n");
525 WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
526 WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
527}
528
Suketu Shah5aefb232015-04-16 14:22:10 +0530529static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shahdc174302015-04-17 19:46:16 +0530530{
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530531 struct drm_device *dev = dev_priv->dev;
Suketu Shah5aefb232015-04-16 14:22:10 +0530532 bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
533 SKL_DISP_PW_2);
534
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700535 WARN_ONCE(!IS_SKYLAKE(dev), "Platform doesn't support DC5.\n");
536 WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
537 WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
Suketu Shah5aefb232015-04-16 14:22:10 +0530538
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700539 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
540 "DC5 already programmed to be enabled.\n");
541 WARN_ONCE(dev_priv->pm.suspended,
542 "DC5 cannot be enabled, if platform is runtime-suspended.\n");
Suketu Shah5aefb232015-04-16 14:22:10 +0530543
544 assert_csr_loaded(dev_priv);
545}
546
547static void assert_can_disable_dc5(struct drm_i915_private *dev_priv)
548{
Suketu Shah93c7cb62015-04-16 14:22:13 +0530549 /*
550 * During initialization, the firmware may not be loaded yet.
551 * We still want to make sure that the DC enabling flag is cleared.
552 */
553 if (dev_priv->power_domains.initializing)
554 return;
Suketu Shah5aefb232015-04-16 14:22:10 +0530555
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700556 WARN_ONCE(dev_priv->pm.suspended,
Suketu Shah5aefb232015-04-16 14:22:10 +0530557 "Disabling of DC5 while platform is runtime-suspended should never happen.\n");
558}
559
560static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
561{
Suketu Shah5aefb232015-04-16 14:22:10 +0530562 assert_can_enable_dc5(dev_priv);
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530563
564 DRM_DEBUG_KMS("Enabling DC5\n");
565
Imre Deak13ae3a02015-11-04 19:24:16 +0200566 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
Suketu Shahdc174302015-04-17 19:46:16 +0530567}
568
Suketu Shah93c7cb62015-04-16 14:22:13 +0530569static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530570{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530571 struct drm_device *dev = dev_priv->dev;
Suketu Shah93c7cb62015-04-16 14:22:13 +0530572
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700573 WARN_ONCE(!IS_SKYLAKE(dev), "Platform doesn't support DC6.\n");
574 WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
575 WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
576 "Backlight is not disabled.\n");
577 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
578 "DC6 already programmed to be enabled.\n");
Suketu Shah93c7cb62015-04-16 14:22:13 +0530579
580 assert_csr_loaded(dev_priv);
581}
582
583static void assert_can_disable_dc6(struct drm_i915_private *dev_priv)
584{
585 /*
586 * During initialization, the firmware may not be loaded yet.
587 * We still want to make sure that the DC enabling flag is cleared.
588 */
589 if (dev_priv->power_domains.initializing)
590 return;
591
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700592 WARN_ONCE(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
593 "DC6 already programmed to be disabled.\n");
Suketu Shah93c7cb62015-04-16 14:22:13 +0530594}
595
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100596static void gen9_disable_dc5_dc6(struct drm_i915_private *dev_priv)
597{
598 assert_can_disable_dc5(dev_priv);
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100599
600 if (IS_SKYLAKE(dev_priv) && i915.enable_dc != 0 && i915.enable_dc != 1)
601 assert_can_disable_dc6(dev_priv);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100602
603 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
604}
605
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530606void skl_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shah93c7cb62015-04-16 14:22:13 +0530607{
Suketu Shah93c7cb62015-04-16 14:22:13 +0530608 assert_can_enable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530609
610 DRM_DEBUG_KMS("Enabling DC6\n");
611
Imre Deak13ae3a02015-11-04 19:24:16 +0200612 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
613
Suketu Shahf75a1982015-04-16 14:22:11 +0530614}
615
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530616void skl_disable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530617{
Suketu Shah93c7cb62015-04-16 14:22:13 +0530618 assert_can_disable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530619
620 DRM_DEBUG_KMS("Disabling DC6\n");
621
Imre Deak13ae3a02015-11-04 19:24:16 +0200622 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Suketu Shahf75a1982015-04-16 14:22:11 +0530623}
624
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000625static void skl_set_power_well(struct drm_i915_private *dev_priv,
626 struct i915_power_well *power_well, bool enable)
627{
Suketu Shahdc174302015-04-17 19:46:16 +0530628 struct drm_device *dev = dev_priv->dev;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000629 uint32_t tmp, fuse_status;
630 uint32_t req_mask, state_mask;
Damien Lespiau2a518352015-03-06 18:50:49 +0000631 bool is_enabled, enable_requested, check_fuse_status = false;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000632
633 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
634 fuse_status = I915_READ(SKL_FUSE_STATUS);
635
636 switch (power_well->data) {
637 case SKL_DISP_PW_1:
638 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
639 SKL_FUSE_PG0_DIST_STATUS), 1)) {
640 DRM_ERROR("PG0 not enabled\n");
641 return;
642 }
643 break;
644 case SKL_DISP_PW_2:
645 if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
646 DRM_ERROR("PG1 in disabled state\n");
647 return;
648 }
649 break;
650 case SKL_DISP_PW_DDI_A_E:
651 case SKL_DISP_PW_DDI_B:
652 case SKL_DISP_PW_DDI_C:
653 case SKL_DISP_PW_DDI_D:
654 case SKL_DISP_PW_MISC_IO:
655 break;
656 default:
657 WARN(1, "Unknown power well %lu\n", power_well->data);
658 return;
659 }
660
661 req_mask = SKL_POWER_WELL_REQ(power_well->data);
Damien Lespiau2a518352015-03-06 18:50:49 +0000662 enable_requested = tmp & req_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000663 state_mask = SKL_POWER_WELL_STATE(power_well->data);
Damien Lespiau2a518352015-03-06 18:50:49 +0000664 is_enabled = tmp & state_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000665
666 if (enable) {
Damien Lespiau2a518352015-03-06 18:50:49 +0000667 if (!enable_requested) {
Suketu Shahdc174302015-04-17 19:46:16 +0530668 WARN((tmp & state_mask) &&
669 !I915_READ(HSW_PWR_WELL_BIOS),
670 "Invalid for power well status to be enabled, unless done by the BIOS, \
671 when request is to disable!\n");
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530672 if (power_well->data == SKL_DISP_PW_2) {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100673 /*
674 * DDI buffer programming unnecessary during
675 * driver-load/resume as it's already done
676 * during modeset initialization then. It's
677 * also invalid here as encoder list is still
678 * uninitialized.
679 */
680 if (!dev_priv->power_domains.initializing)
681 intel_prepare_ddi(dev);
Suketu Shahf75a1982015-04-16 14:22:11 +0530682 }
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000683 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000684 }
685
Damien Lespiau2a518352015-03-06 18:50:49 +0000686 if (!is_enabled) {
Damien Lespiau510e6fd2015-03-06 18:50:50 +0000687 DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000688 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
689 state_mask), 1))
690 DRM_ERROR("%s enable timeout\n",
691 power_well->name);
692 check_fuse_status = true;
693 }
694 } else {
Damien Lespiau2a518352015-03-06 18:50:49 +0000695 if (enable_requested) {
Imre Deak4a76f292015-11-04 19:24:15 +0200696 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
697 POSTING_READ(HSW_PWR_WELL_DRIVER);
698 DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000699 }
700 }
701
702 if (check_fuse_status) {
703 if (power_well->data == SKL_DISP_PW_1) {
704 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
705 SKL_FUSE_PG1_DIST_STATUS), 1))
706 DRM_ERROR("PG1 distributing status timeout\n");
707 } else if (power_well->data == SKL_DISP_PW_2) {
708 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
709 SKL_FUSE_PG2_DIST_STATUS), 1))
710 DRM_ERROR("PG2 distributing status timeout\n");
711 }
712 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000713
714 if (enable && !is_enabled)
715 skl_power_well_post_enable(dev_priv, power_well);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000716}
717
Daniel Vetter9c065a72014-09-30 10:56:38 +0200718static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
719 struct i915_power_well *power_well)
720{
721 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
722
723 /*
724 * We're taking over the BIOS, so clear any requests made by it since
725 * the driver is in charge now.
726 */
727 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
728 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
729}
730
731static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
732 struct i915_power_well *power_well)
733{
734 hsw_set_power_well(dev_priv, power_well, true);
735}
736
737static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
738 struct i915_power_well *power_well)
739{
740 hsw_set_power_well(dev_priv, power_well, false);
741}
742
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000743static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
744 struct i915_power_well *power_well)
745{
746 uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
747 SKL_POWER_WELL_STATE(power_well->data);
748
749 return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
750}
751
752static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
753 struct i915_power_well *power_well)
754{
755 skl_set_power_well(dev_priv, power_well, power_well->count > 0);
756
757 /* Clear any request made by BIOS as driver is taking over */
758 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
759}
760
761static void skl_power_well_enable(struct drm_i915_private *dev_priv,
762 struct i915_power_well *power_well)
763{
764 skl_set_power_well(dev_priv, power_well, true);
765}
766
767static void skl_power_well_disable(struct drm_i915_private *dev_priv,
768 struct i915_power_well *power_well)
769{
770 skl_set_power_well(dev_priv, power_well, false);
771}
772
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100773static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
774 struct i915_power_well *power_well)
775{
776 return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
777}
778
779static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
780 struct i915_power_well *power_well)
781{
782 gen9_disable_dc5_dc6(dev_priv);
783}
784
785static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
786 struct i915_power_well *power_well)
787{
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100788 if (IS_SKYLAKE(dev_priv) && i915.enable_dc != 0 && i915.enable_dc != 1)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100789 skl_enable_dc6(dev_priv);
790 else
791 gen9_enable_dc5(dev_priv);
792}
793
794static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
795 struct i915_power_well *power_well)
796{
797 if (power_well->count > 0) {
798 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
799 } else {
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100800 if (IS_SKYLAKE(dev_priv) && i915.enable_dc != 0 &&
801 i915.enable_dc != 1)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100802 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
803 else
804 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
805 }
806}
807
Daniel Vetter9c065a72014-09-30 10:56:38 +0200808static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
809 struct i915_power_well *power_well)
810{
811}
812
813static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
814 struct i915_power_well *power_well)
815{
816 return true;
817}
818
819static void vlv_set_power_well(struct drm_i915_private *dev_priv,
820 struct i915_power_well *power_well, bool enable)
821{
822 enum punit_power_well power_well_id = power_well->data;
823 u32 mask;
824 u32 state;
825 u32 ctrl;
826
827 mask = PUNIT_PWRGT_MASK(power_well_id);
828 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
829 PUNIT_PWRGT_PWR_GATE(power_well_id);
830
831 mutex_lock(&dev_priv->rps.hw_lock);
832
833#define COND \
834 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
835
836 if (COND)
837 goto out;
838
839 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
840 ctrl &= ~mask;
841 ctrl |= state;
842 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
843
844 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +0900845 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +0200846 state,
847 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
848
849#undef COND
850
851out:
852 mutex_unlock(&dev_priv->rps.hw_lock);
853}
854
855static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
856 struct i915_power_well *power_well)
857{
858 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
859}
860
861static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
862 struct i915_power_well *power_well)
863{
864 vlv_set_power_well(dev_priv, power_well, true);
865}
866
867static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
868 struct i915_power_well *power_well)
869{
870 vlv_set_power_well(dev_priv, power_well, false);
871}
872
873static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
874 struct i915_power_well *power_well)
875{
876 int power_well_id = power_well->data;
877 bool enabled = false;
878 u32 mask;
879 u32 state;
880 u32 ctrl;
881
882 mask = PUNIT_PWRGT_MASK(power_well_id);
883 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
884
885 mutex_lock(&dev_priv->rps.hw_lock);
886
887 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
888 /*
889 * We only ever set the power-on and power-gate states, anything
890 * else is unexpected.
891 */
892 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
893 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
894 if (state == ctrl)
895 enabled = true;
896
897 /*
898 * A transient state at this point would mean some unexpected party
899 * is poking at the power controls too.
900 */
901 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
902 WARN_ON(ctrl != state);
903
904 mutex_unlock(&dev_priv->rps.hw_lock);
905
906 return enabled;
907}
908
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300909static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200910{
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +0300911 enum pipe pipe;
912
913 /*
914 * Enable the CRI clock source so we can get at the
915 * display and the reference clock for VGA
916 * hotplug / manual detection. Supposedly DSI also
917 * needs the ref clock up and running.
918 *
919 * CHV DPLL B/C have some issues if VGA mode is enabled.
920 */
921 for_each_pipe(dev_priv->dev, pipe) {
922 u32 val = I915_READ(DPLL(pipe));
923
924 val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
925 if (pipe != PIPE_A)
926 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
927
928 I915_WRITE(DPLL(pipe), val);
929 }
Daniel Vetter9c065a72014-09-30 10:56:38 +0200930
931 spin_lock_irq(&dev_priv->irq_lock);
932 valleyview_enable_display_irqs(dev_priv);
933 spin_unlock_irq(&dev_priv->irq_lock);
934
935 /*
936 * During driver initialization/resume we can avoid restoring the
937 * part of the HW/SW state that will be inited anyway explicitly.
938 */
939 if (dev_priv->power_domains.initializing)
940 return;
941
Daniel Vetterb9632912014-09-30 10:56:44 +0200942 intel_hpd_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200943
944 i915_redisable_vga_power_on(dev_priv->dev);
945}
946
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300947static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
948{
949 spin_lock_irq(&dev_priv->irq_lock);
950 valleyview_disable_display_irqs(dev_priv);
951 spin_unlock_irq(&dev_priv->irq_lock);
952
953 vlv_power_sequencer_reset(dev_priv);
954}
955
956static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
957 struct i915_power_well *power_well)
958{
959 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
960
961 vlv_set_power_well(dev_priv, power_well, true);
962
963 vlv_display_power_well_init(dev_priv);
964}
965
Daniel Vetter9c065a72014-09-30 10:56:38 +0200966static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
967 struct i915_power_well *power_well)
968{
969 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
970
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300971 vlv_display_power_well_deinit(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200972
973 vlv_set_power_well(dev_priv, power_well, false);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200974}
975
976static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
977 struct i915_power_well *power_well)
978{
979 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
980
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +0300981 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +0200982 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
983
984 vlv_set_power_well(dev_priv, power_well, true);
985
986 /*
987 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
988 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
989 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
990 * b. The other bits such as sfr settings / modesel may all
991 * be set to 0.
992 *
993 * This should only be done on init and resume from S3 with
994 * both PLLs disabled, or we risk losing DPIO and PLL
995 * synchronization.
996 */
997 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
998}
999
1000static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1001 struct i915_power_well *power_well)
1002{
1003 enum pipe pipe;
1004
1005 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
1006
1007 for_each_pipe(dev_priv, pipe)
1008 assert_pll_disabled(dev_priv, pipe);
1009
1010 /* Assert common reset */
1011 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
1012
1013 vlv_set_power_well(dev_priv, power_well, false);
1014}
1015
Ville Syrjälä30142272015-07-08 23:46:01 +03001016#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
1017
1018static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
1019 int power_well_id)
1020{
1021 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Ville Syrjälä30142272015-07-08 23:46:01 +03001022 int i;
1023
Imre Deakfc17f222015-11-04 19:24:11 +02001024 for (i = 0; i < power_domains->power_well_count; i++) {
1025 struct i915_power_well *power_well;
1026
1027 power_well = &power_domains->power_wells[i];
Ville Syrjälä30142272015-07-08 23:46:01 +03001028 if (power_well->data == power_well_id)
1029 return power_well;
1030 }
1031
1032 return NULL;
1033}
1034
1035#define BITS_SET(val, bits) (((val) & (bits)) == (bits))
1036
1037static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
1038{
1039 struct i915_power_well *cmn_bc =
1040 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
1041 struct i915_power_well *cmn_d =
1042 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
1043 u32 phy_control = dev_priv->chv_phy_control;
1044 u32 phy_status = 0;
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001045 u32 phy_status_mask = 0xffffffff;
Ville Syrjälä30142272015-07-08 23:46:01 +03001046 u32 tmp;
1047
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001048 /*
1049 * The BIOS can leave the PHY is some weird state
1050 * where it doesn't fully power down some parts.
1051 * Disable the asserts until the PHY has been fully
1052 * reset (ie. the power well has been disabled at
1053 * least once).
1054 */
1055 if (!dev_priv->chv_phy_assert[DPIO_PHY0])
1056 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
1057 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
1058 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
1059 PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
1060 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
1061 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
1062
1063 if (!dev_priv->chv_phy_assert[DPIO_PHY1])
1064 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
1065 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
1066 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
1067
Ville Syrjälä30142272015-07-08 23:46:01 +03001068 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
1069 phy_status |= PHY_POWERGOOD(DPIO_PHY0);
1070
1071 /* this assumes override is only used to enable lanes */
1072 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
1073 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
1074
1075 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
1076 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
1077
1078 /* CL1 is on whenever anything is on in either channel */
1079 if (BITS_SET(phy_control,
1080 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
1081 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
1082 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
1083
1084 /*
1085 * The DPLLB check accounts for the pipe B + port A usage
1086 * with CL2 powered up but all the lanes in the second channel
1087 * powered down.
1088 */
1089 if (BITS_SET(phy_control,
1090 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
1091 (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
1092 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
1093
1094 if (BITS_SET(phy_control,
1095 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
1096 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
1097 if (BITS_SET(phy_control,
1098 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
1099 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
1100
1101 if (BITS_SET(phy_control,
1102 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
1103 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
1104 if (BITS_SET(phy_control,
1105 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
1106 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
1107 }
1108
1109 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
1110 phy_status |= PHY_POWERGOOD(DPIO_PHY1);
1111
1112 /* this assumes override is only used to enable lanes */
1113 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
1114 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
1115
1116 if (BITS_SET(phy_control,
1117 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
1118 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
1119
1120 if (BITS_SET(phy_control,
1121 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
1122 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
1123 if (BITS_SET(phy_control,
1124 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
1125 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
1126 }
1127
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001128 phy_status &= phy_status_mask;
1129
Ville Syrjälä30142272015-07-08 23:46:01 +03001130 /*
1131 * The PHY may be busy with some initial calibration and whatnot,
1132 * so the power state can take a while to actually change.
1133 */
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001134 if (wait_for((tmp = I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask) == phy_status, 10))
Ville Syrjälä30142272015-07-08 23:46:01 +03001135 WARN(phy_status != tmp,
1136 "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
1137 tmp, phy_status, dev_priv->chv_phy_control);
1138}
1139
1140#undef BITS_SET
1141
Daniel Vetter9c065a72014-09-30 10:56:38 +02001142static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1143 struct i915_power_well *power_well)
1144{
1145 enum dpio_phy phy;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001146 enum pipe pipe;
1147 uint32_t tmp;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001148
1149 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1150 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
1151
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001152 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1153 pipe = PIPE_A;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001154 phy = DPIO_PHY0;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001155 } else {
1156 pipe = PIPE_C;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001157 phy = DPIO_PHY1;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001158 }
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001159
1160 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001161 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1162 vlv_set_power_well(dev_priv, power_well, true);
1163
1164 /* Poll for phypwrgood signal */
1165 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
1166 DRM_ERROR("Display PHY %d is not power up\n", phy);
1167
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001168 mutex_lock(&dev_priv->sb_lock);
1169
1170 /* Enable dynamic power down */
1171 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
Ville Syrjäläee279212015-07-08 23:45:57 +03001172 tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
1173 DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001174 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
1175
1176 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1177 tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
1178 tmp |= DPIO_DYNPWRDOWNEN_CH1;
1179 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
Ville Syrjälä3e288782015-07-08 23:45:58 +03001180 } else {
1181 /*
1182 * Force the non-existing CL2 off. BXT does this
1183 * too, so maybe it saves some power even though
1184 * CL2 doesn't exist?
1185 */
1186 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1187 tmp |= DPIO_CL2_LDOFUSE_PWRENB;
1188 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001189 }
1190
1191 mutex_unlock(&dev_priv->sb_lock);
1192
Ville Syrjälä70722462015-04-10 18:21:28 +03001193 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
1194 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001195
1196 DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1197 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001198
1199 assert_chv_phy_status(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001200}
1201
1202static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1203 struct i915_power_well *power_well)
1204{
1205 enum dpio_phy phy;
1206
1207 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1208 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
1209
1210 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1211 phy = DPIO_PHY0;
1212 assert_pll_disabled(dev_priv, PIPE_A);
1213 assert_pll_disabled(dev_priv, PIPE_B);
1214 } else {
1215 phy = DPIO_PHY1;
1216 assert_pll_disabled(dev_priv, PIPE_C);
1217 }
1218
Ville Syrjälä70722462015-04-10 18:21:28 +03001219 dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
1220 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001221
1222 vlv_set_power_well(dev_priv, power_well, false);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001223
1224 DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1225 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001226
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001227 /* PHY is fully reset now, so we can enable the PHY state asserts */
1228 dev_priv->chv_phy_assert[phy] = true;
1229
Ville Syrjälä30142272015-07-08 23:46:01 +03001230 assert_chv_phy_status(dev_priv);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001231}
1232
Ville Syrjälä6669e392015-07-08 23:46:00 +03001233static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1234 enum dpio_channel ch, bool override, unsigned int mask)
1235{
1236 enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
1237 u32 reg, val, expected, actual;
1238
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001239 /*
1240 * The BIOS can leave the PHY is some weird state
1241 * where it doesn't fully power down some parts.
1242 * Disable the asserts until the PHY has been fully
1243 * reset (ie. the power well has been disabled at
1244 * least once).
1245 */
1246 if (!dev_priv->chv_phy_assert[phy])
1247 return;
1248
Ville Syrjälä6669e392015-07-08 23:46:00 +03001249 if (ch == DPIO_CH0)
1250 reg = _CHV_CMN_DW0_CH0;
1251 else
1252 reg = _CHV_CMN_DW6_CH1;
1253
1254 mutex_lock(&dev_priv->sb_lock);
1255 val = vlv_dpio_read(dev_priv, pipe, reg);
1256 mutex_unlock(&dev_priv->sb_lock);
1257
1258 /*
1259 * This assumes !override is only used when the port is disabled.
1260 * All lanes should power down even without the override when
1261 * the port is disabled.
1262 */
1263 if (!override || mask == 0xf) {
1264 expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1265 /*
1266 * If CH1 common lane is not active anymore
1267 * (eg. for pipe B DPLL) the entire channel will
1268 * shut down, which causes the common lane registers
1269 * to read as 0. That means we can't actually check
1270 * the lane power down status bits, but as the entire
1271 * register reads as 0 it's a good indication that the
1272 * channel is indeed entirely powered down.
1273 */
1274 if (ch == DPIO_CH1 && val == 0)
1275 expected = 0;
1276 } else if (mask != 0x0) {
1277 expected = DPIO_ANYDL_POWERDOWN;
1278 } else {
1279 expected = 0;
1280 }
1281
1282 if (ch == DPIO_CH0)
1283 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
1284 else
1285 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
1286 actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1287
1288 WARN(actual != expected,
1289 "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
1290 !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
1291 !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
1292 reg, val);
1293}
1294
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001295bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1296 enum dpio_channel ch, bool override)
1297{
1298 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1299 bool was_override;
1300
1301 mutex_lock(&power_domains->lock);
1302
1303 was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1304
1305 if (override == was_override)
1306 goto out;
1307
1308 if (override)
1309 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1310 else
1311 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1312
1313 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1314
1315 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
1316 phy, ch, dev_priv->chv_phy_control);
1317
Ville Syrjälä30142272015-07-08 23:46:01 +03001318 assert_chv_phy_status(dev_priv);
1319
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001320out:
1321 mutex_unlock(&power_domains->lock);
1322
1323 return was_override;
1324}
1325
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001326void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1327 bool override, unsigned int mask)
1328{
1329 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1330 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1331 enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
1332 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
1333
1334 mutex_lock(&power_domains->lock);
1335
1336 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
1337 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
1338
1339 if (override)
1340 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1341 else
1342 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1343
1344 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1345
1346 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
1347 phy, ch, mask, dev_priv->chv_phy_control);
1348
Ville Syrjälä30142272015-07-08 23:46:01 +03001349 assert_chv_phy_status(dev_priv);
1350
Ville Syrjälä6669e392015-07-08 23:46:00 +03001351 assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
1352
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001353 mutex_unlock(&power_domains->lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001354}
1355
1356static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
1357 struct i915_power_well *power_well)
1358{
1359 enum pipe pipe = power_well->data;
1360 bool enabled;
1361 u32 state, ctrl;
1362
1363 mutex_lock(&dev_priv->rps.hw_lock);
1364
1365 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
1366 /*
1367 * We only ever set the power-on and power-gate states, anything
1368 * else is unexpected.
1369 */
1370 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
1371 enabled = state == DP_SSS_PWR_ON(pipe);
1372
1373 /*
1374 * A transient state at this point would mean some unexpected party
1375 * is poking at the power controls too.
1376 */
1377 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
1378 WARN_ON(ctrl << 16 != state);
1379
1380 mutex_unlock(&dev_priv->rps.hw_lock);
1381
1382 return enabled;
1383}
1384
1385static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
1386 struct i915_power_well *power_well,
1387 bool enable)
1388{
1389 enum pipe pipe = power_well->data;
1390 u32 state;
1391 u32 ctrl;
1392
1393 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
1394
1395 mutex_lock(&dev_priv->rps.hw_lock);
1396
1397#define COND \
1398 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
1399
1400 if (COND)
1401 goto out;
1402
1403 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
1404 ctrl &= ~DP_SSC_MASK(pipe);
1405 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
1406 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
1407
1408 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001409 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001410 state,
1411 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
1412
1413#undef COND
1414
1415out:
1416 mutex_unlock(&dev_priv->rps.hw_lock);
1417}
1418
1419static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
1420 struct i915_power_well *power_well)
1421{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001422 WARN_ON_ONCE(power_well->data != PIPE_A);
1423
Daniel Vetter9c065a72014-09-30 10:56:38 +02001424 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
1425}
1426
1427static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
1428 struct i915_power_well *power_well)
1429{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001430 WARN_ON_ONCE(power_well->data != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001431
1432 chv_set_pipe_power_well(dev_priv, power_well, true);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001433
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001434 vlv_display_power_well_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001435}
1436
1437static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
1438 struct i915_power_well *power_well)
1439{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001440 WARN_ON_ONCE(power_well->data != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001441
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001442 vlv_display_power_well_deinit(dev_priv);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001443
Daniel Vetter9c065a72014-09-30 10:56:38 +02001444 chv_set_pipe_power_well(dev_priv, power_well, false);
1445}
1446
Daniel Vettere4e76842014-09-30 10:56:42 +02001447/**
1448 * intel_display_power_get - grab a power domain reference
1449 * @dev_priv: i915 device instance
1450 * @domain: power domain to reference
1451 *
1452 * This function grabs a power domain reference for @domain and ensures that the
1453 * power domain and all its parents are powered up. Therefore users should only
1454 * grab a reference to the innermost power domain they need.
1455 *
1456 * Any power domain reference obtained by this function must have a symmetric
1457 * call to intel_display_power_put() to release the reference again.
1458 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001459void intel_display_power_get(struct drm_i915_private *dev_priv,
1460 enum intel_display_power_domain domain)
1461{
1462 struct i915_power_domains *power_domains;
1463 struct i915_power_well *power_well;
1464 int i;
1465
1466 intel_runtime_pm_get(dev_priv);
1467
1468 power_domains = &dev_priv->power_domains;
1469
1470 mutex_lock(&power_domains->lock);
1471
1472 for_each_power_well(i, power_well, BIT(domain), power_domains) {
Damien Lespiaue8ca9322015-07-30 18:20:26 -03001473 if (!power_well->count++)
1474 intel_power_well_enable(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001475 }
1476
1477 power_domains->domain_use_count[domain]++;
1478
1479 mutex_unlock(&power_domains->lock);
1480}
1481
Daniel Vettere4e76842014-09-30 10:56:42 +02001482/**
1483 * intel_display_power_put - release a power domain reference
1484 * @dev_priv: i915 device instance
1485 * @domain: power domain to reference
1486 *
1487 * This function drops the power domain reference obtained by
1488 * intel_display_power_get() and might power down the corresponding hardware
1489 * block right away if this is the last reference.
1490 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001491void intel_display_power_put(struct drm_i915_private *dev_priv,
1492 enum intel_display_power_domain domain)
1493{
1494 struct i915_power_domains *power_domains;
1495 struct i915_power_well *power_well;
1496 int i;
1497
1498 power_domains = &dev_priv->power_domains;
1499
1500 mutex_lock(&power_domains->lock);
1501
1502 WARN_ON(!power_domains->domain_use_count[domain]);
1503 power_domains->domain_use_count[domain]--;
1504
1505 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
1506 WARN_ON(!power_well->count);
1507
Imre Deakd314cd42015-11-17 17:44:23 +02001508 if (!--power_well->count)
Damien Lespiaudcddab32015-07-30 18:20:27 -03001509 intel_power_well_disable(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001510 }
1511
1512 mutex_unlock(&power_domains->lock);
1513
1514 intel_runtime_pm_put(dev_priv);
1515}
1516
Daniel Vetter9c065a72014-09-30 10:56:38 +02001517#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
1518 BIT(POWER_DOMAIN_PIPE_A) | \
1519 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001520 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
1521 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1522 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1523 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001524 BIT(POWER_DOMAIN_PORT_CRT) | \
1525 BIT(POWER_DOMAIN_PLLS) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001526 BIT(POWER_DOMAIN_AUX_A) | \
1527 BIT(POWER_DOMAIN_AUX_B) | \
1528 BIT(POWER_DOMAIN_AUX_C) | \
1529 BIT(POWER_DOMAIN_AUX_D) | \
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +01001530 BIT(POWER_DOMAIN_GMBUS) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001531 BIT(POWER_DOMAIN_INIT))
1532#define HSW_DISPLAY_POWER_DOMAINS ( \
1533 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
1534 BIT(POWER_DOMAIN_INIT))
1535
1536#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
1537 HSW_ALWAYS_ON_POWER_DOMAINS | \
1538 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
1539#define BDW_DISPLAY_POWER_DOMAINS ( \
1540 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
1541 BIT(POWER_DOMAIN_INIT))
1542
1543#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
1544#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
1545
1546#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001547 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1548 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001549 BIT(POWER_DOMAIN_PORT_CRT) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001550 BIT(POWER_DOMAIN_AUX_B) | \
1551 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001552 BIT(POWER_DOMAIN_INIT))
1553
1554#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001555 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001556 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001557 BIT(POWER_DOMAIN_INIT))
1558
1559#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001560 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001561 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001562 BIT(POWER_DOMAIN_INIT))
1563
1564#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001565 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001566 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001567 BIT(POWER_DOMAIN_INIT))
1568
1569#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001570 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001571 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001572 BIT(POWER_DOMAIN_INIT))
1573
Daniel Vetter9c065a72014-09-30 10:56:38 +02001574#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001575 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1576 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001577 BIT(POWER_DOMAIN_AUX_B) | \
1578 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001579 BIT(POWER_DOMAIN_INIT))
1580
1581#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001582 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001583 BIT(POWER_DOMAIN_AUX_D) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001584 BIT(POWER_DOMAIN_INIT))
1585
Daniel Vetter9c065a72014-09-30 10:56:38 +02001586static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
1587 .sync_hw = i9xx_always_on_power_well_noop,
1588 .enable = i9xx_always_on_power_well_noop,
1589 .disable = i9xx_always_on_power_well_noop,
1590 .is_enabled = i9xx_always_on_power_well_enabled,
1591};
1592
1593static const struct i915_power_well_ops chv_pipe_power_well_ops = {
1594 .sync_hw = chv_pipe_power_well_sync_hw,
1595 .enable = chv_pipe_power_well_enable,
1596 .disable = chv_pipe_power_well_disable,
1597 .is_enabled = chv_pipe_power_well_enabled,
1598};
1599
1600static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
1601 .sync_hw = vlv_power_well_sync_hw,
1602 .enable = chv_dpio_cmn_power_well_enable,
1603 .disable = chv_dpio_cmn_power_well_disable,
1604 .is_enabled = vlv_power_well_enabled,
1605};
1606
1607static struct i915_power_well i9xx_always_on_power_well[] = {
1608 {
1609 .name = "always-on",
1610 .always_on = 1,
1611 .domains = POWER_DOMAIN_MASK,
1612 .ops = &i9xx_always_on_power_well_ops,
1613 },
1614};
1615
1616static const struct i915_power_well_ops hsw_power_well_ops = {
1617 .sync_hw = hsw_power_well_sync_hw,
1618 .enable = hsw_power_well_enable,
1619 .disable = hsw_power_well_disable,
1620 .is_enabled = hsw_power_well_enabled,
1621};
1622
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001623static const struct i915_power_well_ops skl_power_well_ops = {
1624 .sync_hw = skl_power_well_sync_hw,
1625 .enable = skl_power_well_enable,
1626 .disable = skl_power_well_disable,
1627 .is_enabled = skl_power_well_enabled,
1628};
1629
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001630static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
1631 .sync_hw = gen9_dc_off_power_well_sync_hw,
1632 .enable = gen9_dc_off_power_well_enable,
1633 .disable = gen9_dc_off_power_well_disable,
1634 .is_enabled = gen9_dc_off_power_well_enabled,
1635};
1636
Daniel Vetter9c065a72014-09-30 10:56:38 +02001637static struct i915_power_well hsw_power_wells[] = {
1638 {
1639 .name = "always-on",
1640 .always_on = 1,
1641 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
1642 .ops = &i9xx_always_on_power_well_ops,
1643 },
1644 {
1645 .name = "display",
1646 .domains = HSW_DISPLAY_POWER_DOMAINS,
1647 .ops = &hsw_power_well_ops,
1648 },
1649};
1650
1651static struct i915_power_well bdw_power_wells[] = {
1652 {
1653 .name = "always-on",
1654 .always_on = 1,
1655 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
1656 .ops = &i9xx_always_on_power_well_ops,
1657 },
1658 {
1659 .name = "display",
1660 .domains = BDW_DISPLAY_POWER_DOMAINS,
1661 .ops = &hsw_power_well_ops,
1662 },
1663};
1664
1665static const struct i915_power_well_ops vlv_display_power_well_ops = {
1666 .sync_hw = vlv_power_well_sync_hw,
1667 .enable = vlv_display_power_well_enable,
1668 .disable = vlv_display_power_well_disable,
1669 .is_enabled = vlv_power_well_enabled,
1670};
1671
1672static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
1673 .sync_hw = vlv_power_well_sync_hw,
1674 .enable = vlv_dpio_cmn_power_well_enable,
1675 .disable = vlv_dpio_cmn_power_well_disable,
1676 .is_enabled = vlv_power_well_enabled,
1677};
1678
1679static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
1680 .sync_hw = vlv_power_well_sync_hw,
1681 .enable = vlv_power_well_enable,
1682 .disable = vlv_power_well_disable,
1683 .is_enabled = vlv_power_well_enabled,
1684};
1685
1686static struct i915_power_well vlv_power_wells[] = {
1687 {
1688 .name = "always-on",
1689 .always_on = 1,
1690 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
1691 .ops = &i9xx_always_on_power_well_ops,
Imre Deak56fcfd62015-11-04 19:24:10 +02001692 .data = PUNIT_POWER_WELL_ALWAYS_ON,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001693 },
1694 {
1695 .name = "display",
1696 .domains = VLV_DISPLAY_POWER_DOMAINS,
1697 .data = PUNIT_POWER_WELL_DISP2D,
1698 .ops = &vlv_display_power_well_ops,
1699 },
1700 {
1701 .name = "dpio-tx-b-01",
1702 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1703 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1704 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1705 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1706 .ops = &vlv_dpio_power_well_ops,
1707 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
1708 },
1709 {
1710 .name = "dpio-tx-b-23",
1711 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1712 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1713 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1714 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1715 .ops = &vlv_dpio_power_well_ops,
1716 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
1717 },
1718 {
1719 .name = "dpio-tx-c-01",
1720 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1721 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1722 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1723 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1724 .ops = &vlv_dpio_power_well_ops,
1725 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
1726 },
1727 {
1728 .name = "dpio-tx-c-23",
1729 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1730 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1731 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1732 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1733 .ops = &vlv_dpio_power_well_ops,
1734 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
1735 },
1736 {
1737 .name = "dpio-common",
1738 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
1739 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
1740 .ops = &vlv_dpio_cmn_power_well_ops,
1741 },
1742};
1743
1744static struct i915_power_well chv_power_wells[] = {
1745 {
1746 .name = "always-on",
1747 .always_on = 1,
1748 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
1749 .ops = &i9xx_always_on_power_well_ops,
1750 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001751 {
1752 .name = "display",
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02001753 /*
Ville Syrjäläfde61e42015-05-26 20:22:39 +03001754 * Pipe A power well is the new disp2d well. Pipe B and C
1755 * power wells don't actually exist. Pipe A power well is
1756 * required for any pipe to work.
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02001757 */
Ville Syrjäläfde61e42015-05-26 20:22:39 +03001758 .domains = VLV_DISPLAY_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001759 .data = PIPE_A,
1760 .ops = &chv_pipe_power_well_ops,
1761 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001762 {
1763 .name = "dpio-common-bc",
Ville Syrjälä71849b62015-04-10 18:21:29 +03001764 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001765 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
1766 .ops = &chv_dpio_cmn_power_well_ops,
1767 },
1768 {
1769 .name = "dpio-common-d",
Ville Syrjälä71849b62015-04-10 18:21:29 +03001770 .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001771 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
1772 .ops = &chv_dpio_cmn_power_well_ops,
1773 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001774};
1775
Suketu Shah5aefb232015-04-16 14:22:10 +05301776bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
1777 int power_well_id)
1778{
1779 struct i915_power_well *power_well;
1780 bool ret;
1781
1782 power_well = lookup_power_well(dev_priv, power_well_id);
1783 ret = power_well->ops->is_enabled(dev_priv, power_well);
1784
1785 return ret;
1786}
1787
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001788static struct i915_power_well skl_power_wells[] = {
1789 {
1790 .name = "always-on",
1791 .always_on = 1,
1792 .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
1793 .ops = &i9xx_always_on_power_well_ops,
Imre Deak56fcfd62015-11-04 19:24:10 +02001794 .data = SKL_DISP_PW_ALWAYS_ON,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001795 },
1796 {
1797 .name = "power well 1",
Imre Deak4a76f292015-11-04 19:24:15 +02001798 /* Handled by the DMC firmware */
1799 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001800 .ops = &skl_power_well_ops,
1801 .data = SKL_DISP_PW_1,
1802 },
1803 {
1804 .name = "MISC IO power well",
Imre Deak4a76f292015-11-04 19:24:15 +02001805 /* Handled by the DMC firmware */
1806 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001807 .ops = &skl_power_well_ops,
1808 .data = SKL_DISP_PW_MISC_IO,
1809 },
1810 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001811 .name = "DC off",
1812 .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
1813 .ops = &gen9_dc_off_power_well_ops,
1814 .data = SKL_DISP_PW_DC_OFF,
1815 },
1816 {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001817 .name = "power well 2",
1818 .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
1819 .ops = &skl_power_well_ops,
1820 .data = SKL_DISP_PW_2,
1821 },
1822 {
1823 .name = "DDI A/E power well",
1824 .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
1825 .ops = &skl_power_well_ops,
1826 .data = SKL_DISP_PW_DDI_A_E,
1827 },
1828 {
1829 .name = "DDI B power well",
1830 .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
1831 .ops = &skl_power_well_ops,
1832 .data = SKL_DISP_PW_DDI_B,
1833 },
1834 {
1835 .name = "DDI C power well",
1836 .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
1837 .ops = &skl_power_well_ops,
1838 .data = SKL_DISP_PW_DDI_C,
1839 },
1840 {
1841 .name = "DDI D power well",
1842 .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
1843 .ops = &skl_power_well_ops,
1844 .data = SKL_DISP_PW_DDI_D,
1845 },
1846};
1847
Damien Lespiau2f693e22015-11-04 19:24:12 +02001848void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv)
1849{
1850 struct i915_power_well *well;
1851
1852 if (!IS_SKYLAKE(dev_priv))
1853 return;
1854
1855 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
1856 intel_power_well_enable(dev_priv, well);
1857
1858 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
1859 intel_power_well_enable(dev_priv, well);
1860}
1861
1862void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv)
1863{
1864 struct i915_power_well *well;
1865
1866 if (!IS_SKYLAKE(dev_priv))
1867 return;
1868
1869 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
1870 intel_power_well_disable(dev_priv, well);
1871
1872 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
1873 intel_power_well_disable(dev_priv, well);
1874}
1875
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301876static struct i915_power_well bxt_power_wells[] = {
1877 {
1878 .name = "always-on",
1879 .always_on = 1,
1880 .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
1881 .ops = &i9xx_always_on_power_well_ops,
1882 },
1883 {
1884 .name = "power well 1",
1885 .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
1886 .ops = &skl_power_well_ops,
1887 .data = SKL_DISP_PW_1,
1888 },
1889 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001890 .name = "DC off",
1891 .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
1892 .ops = &gen9_dc_off_power_well_ops,
1893 .data = SKL_DISP_PW_DC_OFF,
1894 },
1895 {
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301896 .name = "power well 2",
1897 .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
1898 .ops = &skl_power_well_ops,
1899 .data = SKL_DISP_PW_2,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001900 },
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301901};
1902
Imre Deak1b0e3a02015-11-05 23:04:11 +02001903static int
1904sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
1905 int disable_power_well)
1906{
1907 if (disable_power_well >= 0)
1908 return !!disable_power_well;
1909
Imre Deak1b0e3a02015-11-05 23:04:11 +02001910 return 1;
1911}
1912
Daniel Vetter9c065a72014-09-30 10:56:38 +02001913#define set_power_wells(power_domains, __power_wells) ({ \
1914 (power_domains)->power_wells = (__power_wells); \
1915 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
1916})
1917
Daniel Vettere4e76842014-09-30 10:56:42 +02001918/**
1919 * intel_power_domains_init - initializes the power domain structures
1920 * @dev_priv: i915 device instance
1921 *
1922 * Initializes the power domain structures for @dev_priv depending upon the
1923 * supported platform.
1924 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001925int intel_power_domains_init(struct drm_i915_private *dev_priv)
1926{
1927 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1928
Imre Deak1b0e3a02015-11-05 23:04:11 +02001929 i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
1930 i915.disable_power_well);
1931
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +01001932 BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
1933
Daniel Vetter9c065a72014-09-30 10:56:38 +02001934 mutex_init(&power_domains->lock);
1935
1936 /*
1937 * The enabling order will be from lower to higher indexed wells,
1938 * the disabling order is reversed.
1939 */
1940 if (IS_HASWELL(dev_priv->dev)) {
1941 set_power_wells(power_domains, hsw_power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001942 } else if (IS_BROADWELL(dev_priv->dev)) {
1943 set_power_wells(power_domains, bdw_power_wells);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001944 } else if (IS_SKYLAKE(dev_priv->dev) || IS_KABYLAKE(dev_priv->dev)) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001945 set_power_wells(power_domains, skl_power_wells);
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301946 } else if (IS_BROXTON(dev_priv->dev)) {
1947 set_power_wells(power_domains, bxt_power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001948 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1949 set_power_wells(power_domains, chv_power_wells);
1950 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
1951 set_power_wells(power_domains, vlv_power_wells);
1952 } else {
1953 set_power_wells(power_domains, i9xx_always_on_power_well);
1954 }
1955
1956 return 0;
1957}
1958
Daniel Vettere4e76842014-09-30 10:56:42 +02001959/**
1960 * intel_power_domains_fini - finalizes the power domain structures
1961 * @dev_priv: i915 device instance
1962 *
1963 * Finalizes the power domain structures for @dev_priv depending upon the
1964 * supported platform. This function also disables runtime pm and ensures that
1965 * the device stays powered up so that the driver can be reloaded.
1966 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001967void intel_power_domains_fini(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02001968{
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001969 /* The i915.ko module is still not prepared to be loaded when
1970 * the power well is not enabled, so just enable it in case
1971 * we're going to unload/reload. */
1972 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02001973
1974 /* Remove the refcount we took to keep power well support disabled. */
1975 if (!i915.disable_power_well)
1976 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001977}
1978
Imre Deak30eade12015-11-04 19:24:13 +02001979static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02001980{
1981 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1982 struct i915_power_well *power_well;
1983 int i;
1984
1985 mutex_lock(&power_domains->lock);
1986 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
1987 power_well->ops->sync_hw(dev_priv, power_well);
1988 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
1989 power_well);
1990 }
1991 mutex_unlock(&power_domains->lock);
1992}
1993
Imre Deak73dfc222015-11-17 17:33:53 +02001994static void skl_display_core_init(struct drm_i915_private *dev_priv,
1995 bool resume)
1996{
1997 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1998 uint32_t val;
1999
Imre Deakd26fa1d2015-11-04 19:24:17 +02002000 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2001
Imre Deak73dfc222015-11-17 17:33:53 +02002002 /* enable PCH reset handshake */
2003 val = I915_READ(HSW_NDE_RSTWRN_OPT);
2004 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
2005
2006 /* enable PG1 and Misc I/O */
2007 mutex_lock(&power_domains->lock);
2008 skl_pw1_misc_io_init(dev_priv);
2009 mutex_unlock(&power_domains->lock);
2010
2011 if (!resume)
2012 return;
2013
2014 skl_init_cdclk(dev_priv);
2015
2016 if (dev_priv->csr.dmc_payload)
2017 intel_csr_load_program(dev_priv);
2018}
2019
2020static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
2021{
2022 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2023
Imre Deakd26fa1d2015-11-04 19:24:17 +02002024 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2025
Imre Deak73dfc222015-11-17 17:33:53 +02002026 skl_uninit_cdclk(dev_priv);
2027
2028 /* The spec doesn't call for removing the reset handshake flag */
2029 /* disable PG1 and Misc I/O */
2030 mutex_lock(&power_domains->lock);
2031 skl_pw1_misc_io_fini(dev_priv);
2032 mutex_unlock(&power_domains->lock);
2033}
2034
Ville Syrjälä70722462015-04-10 18:21:28 +03002035static void chv_phy_control_init(struct drm_i915_private *dev_priv)
2036{
2037 struct i915_power_well *cmn_bc =
2038 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2039 struct i915_power_well *cmn_d =
2040 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
2041
2042 /*
2043 * DISPLAY_PHY_CONTROL can get corrupted if read. As a
2044 * workaround never ever read DISPLAY_PHY_CONTROL, and
2045 * instead maintain a shadow copy ourselves. Use the actual
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002046 * power well state and lane status to reconstruct the
2047 * expected initial value.
Ville Syrjälä70722462015-04-10 18:21:28 +03002048 */
2049 dev_priv->chv_phy_control =
Ville Syrjäläbc284542015-05-26 20:22:38 +03002050 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
2051 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002052 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
2053 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
2054 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
2055
2056 /*
2057 * If all lanes are disabled we leave the override disabled
2058 * with all power down bits cleared to match the state we
2059 * would use after disabling the port. Otherwise enable the
2060 * override and set the lane powerdown bits accding to the
2061 * current lane status.
2062 */
2063 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
2064 uint32_t status = I915_READ(DPLL(PIPE_A));
2065 unsigned int mask;
2066
2067 mask = status & DPLL_PORTB_READY_MASK;
2068 if (mask == 0xf)
2069 mask = 0x0;
2070 else
2071 dev_priv->chv_phy_control |=
2072 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
2073
2074 dev_priv->chv_phy_control |=
2075 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
2076
2077 mask = (status & DPLL_PORTC_READY_MASK) >> 4;
2078 if (mask == 0xf)
2079 mask = 0x0;
2080 else
2081 dev_priv->chv_phy_control |=
2082 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
2083
2084 dev_priv->chv_phy_control |=
2085 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
2086
Ville Syrjälä70722462015-04-10 18:21:28 +03002087 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002088
2089 dev_priv->chv_phy_assert[DPIO_PHY0] = false;
2090 } else {
2091 dev_priv->chv_phy_assert[DPIO_PHY0] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002092 }
2093
2094 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
2095 uint32_t status = I915_READ(DPIO_PHY_STATUS);
2096 unsigned int mask;
2097
2098 mask = status & DPLL_PORTD_READY_MASK;
2099
2100 if (mask == 0xf)
2101 mask = 0x0;
2102 else
2103 dev_priv->chv_phy_control |=
2104 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
2105
2106 dev_priv->chv_phy_control |=
2107 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
2108
Ville Syrjälä70722462015-04-10 18:21:28 +03002109 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002110
2111 dev_priv->chv_phy_assert[DPIO_PHY1] = false;
2112 } else {
2113 dev_priv->chv_phy_assert[DPIO_PHY1] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002114 }
2115
2116 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
2117
2118 DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
2119 dev_priv->chv_phy_control);
Ville Syrjälä70722462015-04-10 18:21:28 +03002120}
2121
Daniel Vetter9c065a72014-09-30 10:56:38 +02002122static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
2123{
2124 struct i915_power_well *cmn =
2125 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2126 struct i915_power_well *disp2d =
2127 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
2128
Daniel Vetter9c065a72014-09-30 10:56:38 +02002129 /* If the display might be already active skip this */
Ville Syrjälä5d93a6e2014-10-16 20:52:33 +03002130 if (cmn->ops->is_enabled(dev_priv, cmn) &&
2131 disp2d->ops->is_enabled(dev_priv, disp2d) &&
Daniel Vetter9c065a72014-09-30 10:56:38 +02002132 I915_READ(DPIO_CTL) & DPIO_CMNRST)
2133 return;
2134
2135 DRM_DEBUG_KMS("toggling display PHY side reset\n");
2136
2137 /* cmnlane needs DPLL registers */
2138 disp2d->ops->enable(dev_priv, disp2d);
2139
2140 /*
2141 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
2142 * Need to assert and de-assert PHY SB reset by gating the
2143 * common lane power, then un-gating it.
2144 * Simply ungating isn't enough to reset the PHY enough to get
2145 * ports and lanes running.
2146 */
2147 cmn->ops->disable(dev_priv, cmn);
2148}
2149
Daniel Vettere4e76842014-09-30 10:56:42 +02002150/**
2151 * intel_power_domains_init_hw - initialize hardware power domain state
2152 * @dev_priv: i915 device instance
2153 *
2154 * This function initializes the hardware power domain state and enables all
2155 * power domains using intel_display_set_init_power().
2156 */
Imre Deak73dfc222015-11-17 17:33:53 +02002157void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002158{
2159 struct drm_device *dev = dev_priv->dev;
2160 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2161
2162 power_domains->initializing = true;
2163
Imre Deak73dfc222015-11-17 17:33:53 +02002164 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
2165 skl_display_core_init(dev_priv, resume);
2166 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä770effb2015-07-08 23:45:51 +03002167 mutex_lock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03002168 chv_phy_control_init(dev_priv);
Ville Syrjälä770effb2015-07-08 23:45:51 +03002169 mutex_unlock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03002170 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002171 mutex_lock(&power_domains->lock);
2172 vlv_cmnlane_wa(dev_priv);
2173 mutex_unlock(&power_domains->lock);
2174 }
2175
2176 /* For now, we need the power well to be always enabled. */
2177 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02002178 /* Disable power support if the user asked so. */
2179 if (!i915.disable_power_well)
2180 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deak30eade12015-11-04 19:24:13 +02002181 intel_power_domains_sync_hw(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002182 power_domains->initializing = false;
2183}
2184
Daniel Vettere4e76842014-09-30 10:56:42 +02002185/**
Imre Deak73dfc222015-11-17 17:33:53 +02002186 * intel_power_domains_suspend - suspend power domain state
2187 * @dev_priv: i915 device instance
2188 *
2189 * This function prepares the hardware power domain state before entering
2190 * system suspend. It must be paired with intel_power_domains_init_hw().
2191 */
2192void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
2193{
2194 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
2195 skl_display_core_uninit(dev_priv);
Imre Deakd314cd42015-11-17 17:44:23 +02002196
2197 /*
2198 * Even if power well support was disabled we still want to disable
2199 * power wells while we are system suspended.
2200 */
2201 if (!i915.disable_power_well)
2202 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak73dfc222015-11-17 17:33:53 +02002203}
2204
2205/**
Daniel Vettere4e76842014-09-30 10:56:42 +02002206 * intel_runtime_pm_get - grab a runtime pm reference
2207 * @dev_priv: i915 device instance
2208 *
2209 * This function grabs a device-level runtime pm reference (mostly used for GEM
2210 * code to ensure the GTT or GT is on) and ensures that it is powered up.
2211 *
2212 * Any runtime pm reference obtained by this function must have a symmetric
2213 * call to intel_runtime_pm_put() to release the reference again.
2214 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002215void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
2216{
2217 struct drm_device *dev = dev_priv->dev;
2218 struct device *device = &dev->pdev->dev;
2219
2220 if (!HAS_RUNTIME_PM(dev))
2221 return;
2222
2223 pm_runtime_get_sync(device);
2224 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
2225}
2226
Daniel Vettere4e76842014-09-30 10:56:42 +02002227/**
2228 * intel_runtime_pm_get_noresume - grab a runtime pm reference
2229 * @dev_priv: i915 device instance
2230 *
2231 * This function grabs a device-level runtime pm reference (mostly used for GEM
2232 * code to ensure the GTT or GT is on).
2233 *
2234 * It will _not_ power up the device but instead only check that it's powered
2235 * on. Therefore it is only valid to call this functions from contexts where
2236 * the device is known to be powered up and where trying to power it up would
2237 * result in hilarity and deadlocks. That pretty much means only the system
2238 * suspend/resume code where this is used to grab runtime pm references for
2239 * delayed setup down in work items.
2240 *
2241 * Any runtime pm reference obtained by this function must have a symmetric
2242 * call to intel_runtime_pm_put() to release the reference again.
2243 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002244void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
2245{
2246 struct drm_device *dev = dev_priv->dev;
2247 struct device *device = &dev->pdev->dev;
2248
2249 if (!HAS_RUNTIME_PM(dev))
2250 return;
2251
2252 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
2253 pm_runtime_get_noresume(device);
2254}
2255
Daniel Vettere4e76842014-09-30 10:56:42 +02002256/**
2257 * intel_runtime_pm_put - release a runtime pm reference
2258 * @dev_priv: i915 device instance
2259 *
2260 * This function drops the device-level runtime pm reference obtained by
2261 * intel_runtime_pm_get() and might power down the corresponding
2262 * hardware block right away if this is the last reference.
2263 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002264void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
2265{
2266 struct drm_device *dev = dev_priv->dev;
2267 struct device *device = &dev->pdev->dev;
2268
2269 if (!HAS_RUNTIME_PM(dev))
2270 return;
2271
2272 pm_runtime_mark_last_busy(device);
2273 pm_runtime_put_autosuspend(device);
2274}
2275
Daniel Vettere4e76842014-09-30 10:56:42 +02002276/**
2277 * intel_runtime_pm_enable - enable runtime pm
2278 * @dev_priv: i915 device instance
2279 *
2280 * This function enables runtime pm at the end of the driver load sequence.
2281 *
2282 * Note that this function does currently not enable runtime pm for the
2283 * subordinate display power domains. That is only done on the first modeset
2284 * using intel_display_set_init_power().
2285 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002286void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002287{
2288 struct drm_device *dev = dev_priv->dev;
2289 struct device *device = &dev->pdev->dev;
2290
2291 if (!HAS_RUNTIME_PM(dev))
2292 return;
2293
Daniel Vetter9c065a72014-09-30 10:56:38 +02002294 /*
2295 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
2296 * requirement.
2297 */
2298 if (!intel_enable_rc6(dev)) {
2299 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
2300 return;
2301 }
2302
2303 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
2304 pm_runtime_mark_last_busy(device);
2305 pm_runtime_use_autosuspend(device);
2306
2307 pm_runtime_put_autosuspend(device);
2308}
2309