blob: 5110ea0be91079064b5c3bd987a1f84cf0199984 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonb86fb2c2011-01-25 15:58:57 +00007 * Copyright (C) 2005-2011 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000029#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
Matt Carlson3110f5f52010-12-06 08:28:50 +000036#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070038#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070039#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070044#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020045#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080046#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030049#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include <asm/system.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000052#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/byteorder.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000054#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
David S. Miller49b6e95f2007-03-29 01:38:42 -070056#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070058#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#endif
60
Matt Carlson63532392008-11-03 16:49:57 -080061#define BAR_0 0
62#define BAR_2 2
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "tg3.h"
65
Joe Perches63c3a662011-04-26 08:12:10 +000066/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000091#define TG3_MAJ_NUM 3
Matt Carlson43a5f002011-05-19 12:12:56 +000092#define TG3_MIN_NUM 119
Matt Carlson6867c842010-07-11 09:31:44 +000093#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Matt Carlson43a5f002011-05-19 12:12:56 +000095#define DRV_MODULE_RELDATE "May 18, 2011"
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
97#define TG3_DEF_MAC_MODE 0
98#define TG3_DEF_RX_MODE 0
99#define TG3_DEF_TX_MODE 0
100#define TG3_DEF_MSG_ENABLE \
101 (NETIF_MSG_DRV | \
102 NETIF_MSG_PROBE | \
103 NETIF_MSG_LINK | \
104 NETIF_MSG_TIMER | \
105 NETIF_MSG_IFDOWN | \
106 NETIF_MSG_IFUP | \
107 NETIF_MSG_RX_ERR | \
108 NETIF_MSG_TX_ERR)
109
Matt Carlson520b2752011-06-13 13:39:02 +0000110#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112/* length of time before we decide the hardware is borked,
113 * and dev->tx_timeout() should be called to fix the problem
114 */
Joe Perches63c3a662011-04-26 08:12:10 +0000115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#define TG3_TX_TIMEOUT (5 * HZ)
117
118/* hardware minimum and maximum for a single frame's data payload */
119#define TG3_MIN_MTU 60
120#define TG3_MAX_MTU(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000121 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123/* These numbers seem to be hard coded in the NIC firmware somehow.
124 * You can't change the ring sizes, but you can change where you place
125 * them in the NIC onboard memory.
126 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000127#define TG3_RX_STD_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000128 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000129 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000131#define TG3_RX_JMB_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000132 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000133 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define TG3_DEF_RX_JUMBO_RING_PENDING 100
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000135#define TG3_RSS_INDIR_TBL_SIZE 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
137/* Do not place this n-ring entries value into the tp struct itself,
138 * we really want to expose these constants to GCC so that modulo et
139 * al. operations are done with shifts and masks instead of with
140 * hw multiply/modulo instructions. Another solution would be to
141 * replace things like '% foo' with '& (foo - 1)'.
142 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
144#define TG3_TX_RING_SIZE 512
145#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
146
Matt Carlson2c49a442010-09-30 10:34:35 +0000147#define TG3_RX_STD_RING_BYTES(tp) \
148 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
149#define TG3_RX_JMB_RING_BYTES(tp) \
150 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
151#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000152 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
154 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
156
Matt Carlson287be122009-08-28 13:58:46 +0000157#define TG3_DMA_BYTE_ENAB 64
158
159#define TG3_RX_STD_DMA_SZ 1536
160#define TG3_RX_JMB_DMA_SZ 9046
161
162#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
163
164#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
165#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Matt Carlson2c49a442010-09-30 10:34:35 +0000167#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
168 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000169
Matt Carlson2c49a442010-09-30 10:34:35 +0000170#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000172
Matt Carlsond2757fc2010-04-12 06:58:27 +0000173/* Due to a hardware bug, the 5701 can only DMA to memory addresses
174 * that are at least dword aligned when used in PCIX mode. The driver
175 * works around this bug by double copying the packet. This workaround
176 * is built into the normal double copy length check for efficiency.
177 *
178 * However, the double copy is only necessary on those architectures
179 * where unaligned memory accesses are inefficient. For those architectures
180 * where unaligned memory accesses incur little penalty, we can reintegrate
181 * the 5701 in the normal rx path. Doing so saves a device structure
182 * dereference by hardcoding the double copy threshold in place.
183 */
184#define TG3_RX_COPY_THRESHOLD 256
185#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
186 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
187#else
188 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
189#endif
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000192#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Matt Carlsonad829262008-11-21 17:16:16 -0800194#define TG3_RAW_IP_ALIGN 2
195
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000196#define TG3_FW_UPDATE_TIMEOUT_SEC 5
197
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800198#define FIRMWARE_TG3 "tigon/tg3.bin"
199#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
200#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202static char version[] __devinitdata =
Joe Perches05dbe002010-02-17 19:44:19 +0000203 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
206MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
207MODULE_LICENSE("GPL");
208MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800209MODULE_FIRMWARE(FIRMWARE_TG3);
210MODULE_FIRMWARE(FIRMWARE_TG3TSO);
211MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
214module_param(tg3_debug, int, 0);
215MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
216
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000217static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
Matt Carlson302b5002010-06-05 17:24:38 +0000289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Matt Carlsonba1f3c72011-04-05 14:22:50 +0000290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700291 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
292 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
293 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
294 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
295 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
296 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
297 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
Meelis Roos1dcb14d2011-05-25 05:43:47 +0000298 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700299 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300};
301
302MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
303
Andreas Mohr50da8592006-08-14 23:54:30 -0700304static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000306} ethtool_stats_keys[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 { "rx_octets" },
308 { "rx_fragments" },
309 { "rx_ucast_packets" },
310 { "rx_mcast_packets" },
311 { "rx_bcast_packets" },
312 { "rx_fcs_errors" },
313 { "rx_align_errors" },
314 { "rx_xon_pause_rcvd" },
315 { "rx_xoff_pause_rcvd" },
316 { "rx_mac_ctrl_rcvd" },
317 { "rx_xoff_entered" },
318 { "rx_frame_too_long_errors" },
319 { "rx_jabbers" },
320 { "rx_undersize_packets" },
321 { "rx_in_length_errors" },
322 { "rx_out_length_errors" },
323 { "rx_64_or_less_octet_packets" },
324 { "rx_65_to_127_octet_packets" },
325 { "rx_128_to_255_octet_packets" },
326 { "rx_256_to_511_octet_packets" },
327 { "rx_512_to_1023_octet_packets" },
328 { "rx_1024_to_1522_octet_packets" },
329 { "rx_1523_to_2047_octet_packets" },
330 { "rx_2048_to_4095_octet_packets" },
331 { "rx_4096_to_8191_octet_packets" },
332 { "rx_8192_to_9022_octet_packets" },
333
334 { "tx_octets" },
335 { "tx_collisions" },
336
337 { "tx_xon_sent" },
338 { "tx_xoff_sent" },
339 { "tx_flow_control" },
340 { "tx_mac_errors" },
341 { "tx_single_collisions" },
342 { "tx_mult_collisions" },
343 { "tx_deferred" },
344 { "tx_excessive_collisions" },
345 { "tx_late_collisions" },
346 { "tx_collide_2times" },
347 { "tx_collide_3times" },
348 { "tx_collide_4times" },
349 { "tx_collide_5times" },
350 { "tx_collide_6times" },
351 { "tx_collide_7times" },
352 { "tx_collide_8times" },
353 { "tx_collide_9times" },
354 { "tx_collide_10times" },
355 { "tx_collide_11times" },
356 { "tx_collide_12times" },
357 { "tx_collide_13times" },
358 { "tx_collide_14times" },
359 { "tx_collide_15times" },
360 { "tx_ucast_packets" },
361 { "tx_mcast_packets" },
362 { "tx_bcast_packets" },
363 { "tx_carrier_sense_errors" },
364 { "tx_discards" },
365 { "tx_errors" },
366
367 { "dma_writeq_full" },
368 { "dma_write_prioq_full" },
369 { "rxbds_empty" },
370 { "rx_discards" },
371 { "rx_errors" },
372 { "rx_threshold_hit" },
373
374 { "dma_readq_full" },
375 { "dma_read_prioq_full" },
376 { "tx_comp_queue_full" },
377
378 { "ring_set_send_prod_index" },
379 { "ring_status_update" },
380 { "nic_irqs" },
381 { "nic_avoided_irqs" },
Matt Carlson4452d092011-05-19 12:12:51 +0000382 { "nic_tx_threshold_hit" },
383
384 { "mbuf_lwm_thresh_hit" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385};
386
Matt Carlson48fa55a2011-04-13 11:05:06 +0000387#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
388
389
Andreas Mohr50da8592006-08-14 23:54:30 -0700390static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700391 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000392} ethtool_test_keys[] = {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700393 { "nvram test (online) " },
394 { "link test (online) " },
395 { "register test (offline)" },
396 { "memory test (offline)" },
397 { "loopback test (offline)" },
398 { "interrupt test (offline)" },
399};
400
Matt Carlson48fa55a2011-04-13 11:05:06 +0000401#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
402
403
Michael Chanb401e9e2005-12-19 16:27:04 -0800404static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
405{
406 writel(val, tp->regs + off);
407}
408
409static u32 tg3_read32(struct tg3 *tp, u32 off)
410{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000411 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800412}
413
Matt Carlson0d3031d2007-10-10 18:02:43 -0700414static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
415{
416 writel(val, tp->aperegs + off);
417}
418
419static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
420{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000421 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700422}
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
425{
Michael Chan68929142005-08-09 20:17:14 -0700426 unsigned long flags;
427
428 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700429 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
430 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700431 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700432}
433
434static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
435{
436 writel(val, tp->regs + off);
437 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
Michael Chan68929142005-08-09 20:17:14 -0700440static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
441{
442 unsigned long flags;
443 u32 val;
444
445 spin_lock_irqsave(&tp->indirect_lock, flags);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
447 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
448 spin_unlock_irqrestore(&tp->indirect_lock, flags);
449 return val;
450}
451
452static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
453{
454 unsigned long flags;
455
456 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
457 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
458 TG3_64BIT_REG_LOW, val);
459 return;
460 }
Matt Carlson66711e62009-11-13 13:03:49 +0000461 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700462 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
463 TG3_64BIT_REG_LOW, val);
464 return;
465 }
466
467 spin_lock_irqsave(&tp->indirect_lock, flags);
468 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
469 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
470 spin_unlock_irqrestore(&tp->indirect_lock, flags);
471
472 /* In indirect mode when disabling interrupts, we also need
473 * to clear the interrupt bit in the GRC local ctrl register.
474 */
475 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
476 (val == 0x1)) {
477 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
478 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
479 }
480}
481
482static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
483{
484 unsigned long flags;
485 u32 val;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
489 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
491 return val;
492}
493
Michael Chanb401e9e2005-12-19 16:27:04 -0800494/* usec_wait specifies the wait time in usec when writing to certain registers
495 * where it is unsafe to read back the register without some delay.
496 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
497 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
498 */
499static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
Joe Perches63c3a662011-04-26 08:12:10 +0000501 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
Michael Chanb401e9e2005-12-19 16:27:04 -0800502 /* Non-posted methods */
503 tp->write32(tp, off, val);
504 else {
505 /* Posted method */
506 tg3_write32(tp, off, val);
507 if (usec_wait)
508 udelay(usec_wait);
509 tp->read32(tp, off);
510 }
511 /* Wait again after the read for the posted method to guarantee that
512 * the wait time is met.
513 */
514 if (usec_wait)
515 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516}
517
Michael Chan09ee9292005-08-09 20:17:00 -0700518static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
519{
520 tp->write32_mbox(tp, off, val);
Joe Perches63c3a662011-04-26 08:12:10 +0000521 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
Michael Chan68929142005-08-09 20:17:14 -0700522 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700523}
524
Michael Chan20094932005-08-09 20:16:32 -0700525static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
527 void __iomem *mbox = tp->regs + off;
528 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000529 if (tg3_flag(tp, TXD_MBOX_HWBUG))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000531 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 readl(mbox);
533}
534
Michael Chanb5d37722006-09-27 16:06:21 -0700535static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
536{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000537 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700538}
539
540static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
541{
542 writel(val, tp->regs + off + GRCMBOX_BASE);
543}
544
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000545#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700546#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000547#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
548#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
549#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700550
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000551#define tw32(reg, val) tp->write32(tp, reg, val)
552#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
553#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
554#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
556static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
557{
Michael Chan68929142005-08-09 20:17:14 -0700558 unsigned long flags;
559
Matt Carlson6ff6f812011-05-19 12:12:54 +0000560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700561 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
562 return;
563
Michael Chan68929142005-08-09 20:17:14 -0700564 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000565 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700566 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
567 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Michael Chanbbadf502006-04-06 21:46:34 -0700569 /* Always leave this as zero. */
570 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
571 } else {
572 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
573 tw32_f(TG3PCI_MEM_WIN_DATA, val);
574
575 /* Always leave this as zero. */
576 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
577 }
Michael Chan68929142005-08-09 20:17:14 -0700578 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579}
580
581static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
582{
Michael Chan68929142005-08-09 20:17:14 -0700583 unsigned long flags;
584
Matt Carlson6ff6f812011-05-19 12:12:54 +0000585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700586 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
587 *val = 0;
588 return;
589 }
590
Michael Chan68929142005-08-09 20:17:14 -0700591 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000592 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700593 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
594 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Michael Chanbbadf502006-04-06 21:46:34 -0700596 /* Always leave this as zero. */
597 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
598 } else {
599 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
600 *val = tr32(TG3PCI_MEM_WIN_DATA);
601
602 /* Always leave this as zero. */
603 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
604 }
Michael Chan68929142005-08-09 20:17:14 -0700605 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
607
Matt Carlson0d3031d2007-10-10 18:02:43 -0700608static void tg3_ape_lock_init(struct tg3 *tp)
609{
610 int i;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000611 u32 regbase, bit;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000612
613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
614 regbase = TG3_APE_LOCK_GRANT;
615 else
616 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700617
618 /* Make sure the driver hasn't any stale locks. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000619 for (i = 0; i < 8; i++) {
620 if (i == TG3_APE_LOCK_GPIO)
621 continue;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000622 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000623 }
624
625 /* Clear the correct bit of the GPIO lock too. */
626 if (!tp->pci_fn)
627 bit = APE_LOCK_GRANT_DRIVER;
628 else
629 bit = 1 << tp->pci_fn;
630
631 tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700632}
633
634static int tg3_ape_lock(struct tg3 *tp, int locknum)
635{
636 int i, off;
637 int ret = 0;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000638 u32 status, req, gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700639
Joe Perches63c3a662011-04-26 08:12:10 +0000640 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700641 return 0;
642
643 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000644 case TG3_APE_LOCK_GPIO:
645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
646 return 0;
Matt Carlson33f401a2010-04-05 10:19:27 +0000647 case TG3_APE_LOCK_GRC:
648 case TG3_APE_LOCK_MEM:
649 break;
650 default:
651 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700652 }
653
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000654 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
655 req = TG3_APE_LOCK_REQ;
656 gnt = TG3_APE_LOCK_GRANT;
657 } else {
658 req = TG3_APE_PER_LOCK_REQ;
659 gnt = TG3_APE_PER_LOCK_GRANT;
660 }
661
Matt Carlson0d3031d2007-10-10 18:02:43 -0700662 off = 4 * locknum;
663
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000664 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
665 bit = APE_LOCK_REQ_DRIVER;
666 else
667 bit = 1 << tp->pci_fn;
668
669 tg3_ape_write32(tp, req + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700670
671 /* Wait for up to 1 millisecond to acquire lock. */
672 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000673 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000674 if (status == bit)
Matt Carlson0d3031d2007-10-10 18:02:43 -0700675 break;
676 udelay(10);
677 }
678
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000679 if (status != bit) {
Matt Carlson0d3031d2007-10-10 18:02:43 -0700680 /* Revoke the lock request. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000681 tg3_ape_write32(tp, gnt + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700682 ret = -EBUSY;
683 }
684
685 return ret;
686}
687
688static void tg3_ape_unlock(struct tg3 *tp, int locknum)
689{
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000690 u32 gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700691
Joe Perches63c3a662011-04-26 08:12:10 +0000692 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700693 return;
694
695 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000696 case TG3_APE_LOCK_GPIO:
697 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
698 return;
Matt Carlson33f401a2010-04-05 10:19:27 +0000699 case TG3_APE_LOCK_GRC:
700 case TG3_APE_LOCK_MEM:
701 break;
702 default:
703 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700704 }
705
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000706 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
707 gnt = TG3_APE_LOCK_GRANT;
708 else
709 gnt = TG3_APE_PER_LOCK_GRANT;
710
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000711 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
712 bit = APE_LOCK_GRANT_DRIVER;
713 else
714 bit = 1 << tp->pci_fn;
715
716 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700717}
718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719static void tg3_disable_ints(struct tg3 *tp)
720{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000721 int i;
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 tw32(TG3PCI_MISC_HOST_CTRL,
724 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000725 for (i = 0; i < tp->irq_max; i++)
726 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727}
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729static void tg3_enable_ints(struct tg3 *tp)
730{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000731 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000732
Michael Chanbbe832c2005-06-24 20:20:04 -0700733 tp->irq_sync = 0;
734 wmb();
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 tw32(TG3PCI_MISC_HOST_CTRL,
737 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000738
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000739 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000740 for (i = 0; i < tp->irq_cnt; i++) {
741 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000742
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000743 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
Joe Perches63c3a662011-04-26 08:12:10 +0000744 if (tg3_flag(tp, 1SHOT_MSI))
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000745 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
746
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000747 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000748 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000749
750 /* Force an initial interrupt */
Joe Perches63c3a662011-04-26 08:12:10 +0000751 if (!tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000752 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
753 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
754 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000755 tw32(HOSTCC_MODE, tp->coal_now);
756
757 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758}
759
Matt Carlson17375d22009-08-28 14:02:18 +0000760static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -0700761{
Matt Carlson17375d22009-08-28 14:02:18 +0000762 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +0000763 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -0700764 unsigned int work_exists = 0;
765
766 /* check for phy events */
Joe Perches63c3a662011-04-26 08:12:10 +0000767 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Michael Chan04237dd2005-04-25 15:17:17 -0700768 if (sblk->status & SD_STATUS_LINK_CHG)
769 work_exists = 1;
770 }
771 /* check for RX/TX work to do */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000772 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
Matt Carlson8d9d7cf2009-09-01 13:19:05 +0000773 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -0700774 work_exists = 1;
775
776 return work_exists;
777}
778
Matt Carlson17375d22009-08-28 14:02:18 +0000779/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -0700780 * similar to tg3_enable_ints, but it accurately determines whether there
781 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400782 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 */
Matt Carlson17375d22009-08-28 14:02:18 +0000784static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Matt Carlson17375d22009-08-28 14:02:18 +0000786 struct tg3 *tp = tnapi->tp;
787
Matt Carlson898a56f2009-08-28 14:02:40 +0000788 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 mmiowb();
790
David S. Millerfac9b832005-05-18 22:46:34 -0700791 /* When doing tagged status, this work check is unnecessary.
792 * The last_tag we write above tells the chip which piece of
793 * work we've completed.
794 */
Joe Perches63c3a662011-04-26 08:12:10 +0000795 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -0700796 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +0000797 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798}
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800static void tg3_switch_clocks(struct tg3 *tp)
801{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000802 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 u32 orig_clock_ctrl;
804
Joe Perches63c3a662011-04-26 08:12:10 +0000805 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700806 return;
807
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000808 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 orig_clock_ctrl = clock_ctrl;
811 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
812 CLOCK_CTRL_CLKRUN_OENABLE |
813 0x1f);
814 tp->pci_clock_ctrl = clock_ctrl;
815
Joe Perches63c3a662011-04-26 08:12:10 +0000816 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
819 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 }
821 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800822 tw32_wait_f(TG3PCI_CLOCK_CTRL,
823 clock_ctrl |
824 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
825 40);
826 tw32_wait_f(TG3PCI_CLOCK_CTRL,
827 clock_ctrl | (CLOCK_CTRL_ALTCLK),
828 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800830 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831}
832
833#define PHY_BUSY_LOOPS 5000
834
835static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
841 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
842 tw32_f(MAC_MI_MODE,
843 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
844 udelay(80);
845 }
846
847 *val = 0x0;
848
Matt Carlson882e9792009-09-01 13:21:36 +0000849 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 MI_COM_PHY_ADDR_MASK);
851 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
852 MI_COM_REG_ADDR_MASK);
853 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 tw32_f(MAC_MI_COM, frame_val);
856
857 loops = PHY_BUSY_LOOPS;
858 while (loops != 0) {
859 udelay(10);
860 frame_val = tr32(MAC_MI_COM);
861
862 if ((frame_val & MI_COM_BUSY) == 0) {
863 udelay(5);
864 frame_val = tr32(MAC_MI_COM);
865 break;
866 }
867 loops -= 1;
868 }
869
870 ret = -EBUSY;
871 if (loops != 0) {
872 *val = frame_val & MI_COM_DATA_MASK;
873 ret = 0;
874 }
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
884static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
885{
886 u32 frame_val;
887 unsigned int loops;
888 int ret;
889
Matt Carlsonf07e9af2010-08-02 11:26:07 +0000890 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson221c5632011-06-13 13:39:01 +0000891 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
Michael Chanb5d37722006-09-27 16:06:21 -0700892 return 0;
893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
895 tw32_f(MAC_MI_MODE,
896 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
897 udelay(80);
898 }
899
Matt Carlson882e9792009-09-01 13:21:36 +0000900 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 MI_COM_PHY_ADDR_MASK);
902 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
903 MI_COM_REG_ADDR_MASK);
904 frame_val |= (val & MI_COM_DATA_MASK);
905 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 tw32_f(MAC_MI_COM, frame_val);
908
909 loops = PHY_BUSY_LOOPS;
910 while (loops != 0) {
911 udelay(10);
912 frame_val = tr32(MAC_MI_COM);
913 if ((frame_val & MI_COM_BUSY) == 0) {
914 udelay(5);
915 frame_val = tr32(MAC_MI_COM);
916 break;
917 }
918 loops -= 1;
919 }
920
921 ret = -EBUSY;
922 if (loops != 0)
923 ret = 0;
924
925 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
926 tw32_f(MAC_MI_MODE, tp->mi_mode);
927 udelay(80);
928 }
929
930 return ret;
931}
932
Matt Carlsonb0988c12011-04-20 07:57:39 +0000933static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
934{
935 int err;
936
937 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
938 if (err)
939 goto done;
940
941 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
942 if (err)
943 goto done;
944
945 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
946 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
947 if (err)
948 goto done;
949
950 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
951
952done:
953 return err;
954}
955
956static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
957{
958 int err;
959
960 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
961 if (err)
962 goto done;
963
964 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
965 if (err)
966 goto done;
967
968 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
969 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
970 if (err)
971 goto done;
972
973 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
974
975done:
976 return err;
977}
978
979static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
980{
981 int err;
982
983 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
984 if (!err)
985 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
986
987 return err;
988}
989
990static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
991{
992 int err;
993
994 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
995 if (!err)
996 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
997
998 return err;
999}
1000
Matt Carlson15ee95c2011-04-20 07:57:40 +00001001static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1002{
1003 int err;
1004
1005 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1006 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1007 MII_TG3_AUXCTL_SHDWSEL_MISC);
1008 if (!err)
1009 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1010
1011 return err;
1012}
1013
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001014static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1015{
1016 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1017 set |= MII_TG3_AUXCTL_MISC_WREN;
1018
1019 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1020}
1021
Matt Carlson1d36ba42011-04-20 07:57:42 +00001022#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1023 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1024 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1025 MII_TG3_AUXCTL_ACTL_TX_6DB)
1026
1027#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1028 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1029 MII_TG3_AUXCTL_ACTL_TX_6DB);
1030
Matt Carlson95e28692008-05-25 23:44:14 -07001031static int tg3_bmcr_reset(struct tg3 *tp)
1032{
1033 u32 phy_control;
1034 int limit, err;
1035
1036 /* OK, reset it, and poll the BMCR_RESET bit until it
1037 * clears or we time out.
1038 */
1039 phy_control = BMCR_RESET;
1040 err = tg3_writephy(tp, MII_BMCR, phy_control);
1041 if (err != 0)
1042 return -EBUSY;
1043
1044 limit = 5000;
1045 while (limit--) {
1046 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1047 if (err != 0)
1048 return -EBUSY;
1049
1050 if ((phy_control & BMCR_RESET) == 0) {
1051 udelay(40);
1052 break;
1053 }
1054 udelay(10);
1055 }
Roel Kluind4675b52009-02-12 16:33:27 -08001056 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -07001057 return -EBUSY;
1058
1059 return 0;
1060}
1061
Matt Carlson158d7ab2008-05-29 01:37:54 -07001062static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1063{
Francois Romieu3d165432009-01-19 16:56:50 -08001064 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001065 u32 val;
1066
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001067 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001068
1069 if (tg3_readphy(tp, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001070 val = -EIO;
1071
1072 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001073
1074 return val;
1075}
1076
1077static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1078{
Francois Romieu3d165432009-01-19 16:56:50 -08001079 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001080 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001081
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001082 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001083
1084 if (tg3_writephy(tp, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001085 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001086
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001087 spin_unlock_bh(&tp->lock);
1088
1089 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001090}
1091
1092static int tg3_mdio_reset(struct mii_bus *bp)
1093{
1094 return 0;
1095}
1096
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001097static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -07001098{
1099 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001100 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -07001101
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001102 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001103 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001104 case PHY_ID_BCM50610:
1105 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001106 val = MAC_PHYCFG2_50610_LED_MODES;
1107 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001108 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001109 val = MAC_PHYCFG2_AC131_LED_MODES;
1110 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001111 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001112 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1113 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001114 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001115 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1116 break;
1117 default:
Matt Carlsona9daf362008-05-25 23:49:44 -07001118 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001119 }
1120
1121 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1122 tw32(MAC_PHYCFG2, val);
1123
1124 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001125 val &= ~(MAC_PHYCFG1_RGMII_INT |
1126 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1127 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001128 tw32(MAC_PHYCFG1, val);
1129
1130 return;
1131 }
1132
Joe Perches63c3a662011-04-26 08:12:10 +00001133 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001134 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1135 MAC_PHYCFG2_FMODE_MASK_MASK |
1136 MAC_PHYCFG2_GMODE_MASK_MASK |
1137 MAC_PHYCFG2_ACT_MASK_MASK |
1138 MAC_PHYCFG2_QUAL_MASK_MASK |
1139 MAC_PHYCFG2_INBAND_ENABLE;
1140
1141 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001142
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001143 val = tr32(MAC_PHYCFG1);
1144 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1145 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Joe Perches63c3a662011-04-26 08:12:10 +00001146 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1147 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001148 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
Joe Perches63c3a662011-04-26 08:12:10 +00001149 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001150 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1151 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001152 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1153 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1154 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001155
Matt Carlsona9daf362008-05-25 23:49:44 -07001156 val = tr32(MAC_EXT_RGMII_MODE);
1157 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1158 MAC_RGMII_MODE_RX_QUALITY |
1159 MAC_RGMII_MODE_RX_ACTIVITY |
1160 MAC_RGMII_MODE_RX_ENG_DET |
1161 MAC_RGMII_MODE_TX_ENABLE |
1162 MAC_RGMII_MODE_TX_LOWPWR |
1163 MAC_RGMII_MODE_TX_RESET);
Joe Perches63c3a662011-04-26 08:12:10 +00001164 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1165 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001166 val |= MAC_RGMII_MODE_RX_INT_B |
1167 MAC_RGMII_MODE_RX_QUALITY |
1168 MAC_RGMII_MODE_RX_ACTIVITY |
1169 MAC_RGMII_MODE_RX_ENG_DET;
Joe Perches63c3a662011-04-26 08:12:10 +00001170 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001171 val |= MAC_RGMII_MODE_TX_ENABLE |
1172 MAC_RGMII_MODE_TX_LOWPWR |
1173 MAC_RGMII_MODE_TX_RESET;
1174 }
1175 tw32(MAC_EXT_RGMII_MODE, val);
1176}
1177
Matt Carlson158d7ab2008-05-29 01:37:54 -07001178static void tg3_mdio_start(struct tg3 *tp)
1179{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001180 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1181 tw32_f(MAC_MI_MODE, tp->mi_mode);
1182 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001183
Joe Perches63c3a662011-04-26 08:12:10 +00001184 if (tg3_flag(tp, MDIOBUS_INITED) &&
Matt Carlson9ea48182010-02-17 15:17:01 +00001185 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1186 tg3_mdio_config_5785(tp);
1187}
1188
1189static int tg3_mdio_init(struct tg3 *tp)
1190{
1191 int i;
1192 u32 reg;
1193 struct phy_device *phydev;
1194
Joe Perches63c3a662011-04-26 08:12:10 +00001195 if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001196 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001197
Matt Carlson69f11c92011-07-13 09:27:30 +00001198 tp->phy_addr = tp->pci_fn + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001199
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001200 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1201 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1202 else
1203 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1204 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001205 if (is_serdes)
1206 tp->phy_addr += 7;
1207 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001208 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001209
Matt Carlson158d7ab2008-05-29 01:37:54 -07001210 tg3_mdio_start(tp);
1211
Joe Perches63c3a662011-04-26 08:12:10 +00001212 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
Matt Carlson158d7ab2008-05-29 01:37:54 -07001213 return 0;
1214
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001215 tp->mdio_bus = mdiobus_alloc();
1216 if (tp->mdio_bus == NULL)
1217 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001218
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001219 tp->mdio_bus->name = "tg3 mdio bus";
1220 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001221 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001222 tp->mdio_bus->priv = tp;
1223 tp->mdio_bus->parent = &tp->pdev->dev;
1224 tp->mdio_bus->read = &tg3_mdio_read;
1225 tp->mdio_bus->write = &tg3_mdio_write;
1226 tp->mdio_bus->reset = &tg3_mdio_reset;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001227 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001228 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001229
1230 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001231 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001232
1233 /* The bus registration will look for all the PHYs on the mdio bus.
1234 * Unfortunately, it does not ensure the PHY is powered up before
1235 * accessing the PHY ID registers. A chip reset is the
1236 * quickest way to bring the device back to an operational state..
1237 */
1238 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1239 tg3_bmcr_reset(tp);
1240
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001241 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001242 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001243 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001244 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001245 return i;
1246 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001247
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001248 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001249
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001250 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001251 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001252 mdiobus_unregister(tp->mdio_bus);
1253 mdiobus_free(tp->mdio_bus);
1254 return -ENODEV;
1255 }
1256
1257 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001258 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001259 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001260 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001261 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001262 case PHY_ID_BCM50610:
1263 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001264 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001265 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001266 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001267 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001268 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsona9daf362008-05-25 23:49:44 -07001269 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001270 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001271 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001272 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001273 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001274 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001275 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001276 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001277 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001278 case PHY_ID_RTL8201E:
1279 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001280 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e09d2009-11-02 14:31:11 +00001281 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001282 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001283 break;
1284 }
1285
Joe Perches63c3a662011-04-26 08:12:10 +00001286 tg3_flag_set(tp, MDIOBUS_INITED);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001287
1288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1289 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001290
1291 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001292}
1293
1294static void tg3_mdio_fini(struct tg3 *tp)
1295{
Joe Perches63c3a662011-04-26 08:12:10 +00001296 if (tg3_flag(tp, MDIOBUS_INITED)) {
1297 tg3_flag_clear(tp, MDIOBUS_INITED);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001298 mdiobus_unregister(tp->mdio_bus);
1299 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001300 }
1301}
1302
Matt Carlson95e28692008-05-25 23:44:14 -07001303/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001304static inline void tg3_generate_fw_event(struct tg3 *tp)
1305{
1306 u32 val;
1307
1308 val = tr32(GRC_RX_CPU_EVENT);
1309 val |= GRC_RX_CPU_DRIVER_EVENT;
1310 tw32_f(GRC_RX_CPU_EVENT, val);
1311
1312 tp->last_event_jiffies = jiffies;
1313}
1314
1315#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1316
1317/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001318static void tg3_wait_for_event_ack(struct tg3 *tp)
1319{
1320 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001321 unsigned int delay_cnt;
1322 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001323
Matt Carlson4ba526c2008-08-15 14:10:04 -07001324 /* If enough time has passed, no wait is necessary. */
1325 time_remain = (long)(tp->last_event_jiffies + 1 +
1326 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1327 (long)jiffies;
1328 if (time_remain < 0)
1329 return;
1330
1331 /* Check if we can shorten the wait time. */
1332 delay_cnt = jiffies_to_usecs(time_remain);
1333 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1334 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1335 delay_cnt = (delay_cnt >> 3) + 1;
1336
1337 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001338 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1339 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001340 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001341 }
1342}
1343
1344/* tp->lock is held. */
1345static void tg3_ump_link_report(struct tg3 *tp)
1346{
1347 u32 reg;
1348 u32 val;
1349
Joe Perches63c3a662011-04-26 08:12:10 +00001350 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson95e28692008-05-25 23:44:14 -07001351 return;
1352
1353 tg3_wait_for_event_ack(tp);
1354
1355 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1356
1357 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1358
1359 val = 0;
1360 if (!tg3_readphy(tp, MII_BMCR, &reg))
1361 val = reg << 16;
1362 if (!tg3_readphy(tp, MII_BMSR, &reg))
1363 val |= (reg & 0xffff);
1364 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1365
1366 val = 0;
1367 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1368 val = reg << 16;
1369 if (!tg3_readphy(tp, MII_LPA, &reg))
1370 val |= (reg & 0xffff);
1371 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1372
1373 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001374 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001375 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1376 val = reg << 16;
1377 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1378 val |= (reg & 0xffff);
1379 }
1380 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1381
1382 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1383 val = reg << 16;
1384 else
1385 val = 0;
1386 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1387
Matt Carlson4ba526c2008-08-15 14:10:04 -07001388 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001389}
1390
1391static void tg3_link_report(struct tg3 *tp)
1392{
1393 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001394 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001395 tg3_ump_link_report(tp);
1396 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001397 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1398 (tp->link_config.active_speed == SPEED_1000 ?
1399 1000 :
1400 (tp->link_config.active_speed == SPEED_100 ?
1401 100 : 10)),
1402 (tp->link_config.active_duplex == DUPLEX_FULL ?
1403 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001404
Joe Perches05dbe002010-02-17 19:44:19 +00001405 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1406 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1407 "on" : "off",
1408 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1409 "on" : "off");
Matt Carlson47007832011-04-20 07:57:43 +00001410
1411 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1412 netdev_info(tp->dev, "EEE is %s\n",
1413 tp->setlpicnt ? "enabled" : "disabled");
1414
Matt Carlson95e28692008-05-25 23:44:14 -07001415 tg3_ump_link_report(tp);
1416 }
1417}
1418
1419static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1420{
1421 u16 miireg;
1422
Steve Glendinninge18ce342008-12-16 02:00:00 -08001423 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001424 miireg = ADVERTISE_PAUSE_CAP;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001425 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001426 miireg = ADVERTISE_PAUSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001427 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001428 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1429 else
1430 miireg = 0;
1431
1432 return miireg;
1433}
1434
1435static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1436{
1437 u16 miireg;
1438
Steve Glendinninge18ce342008-12-16 02:00:00 -08001439 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001440 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001441 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001442 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001443 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001444 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1445 else
1446 miireg = 0;
1447
1448 return miireg;
1449}
1450
Matt Carlson95e28692008-05-25 23:44:14 -07001451static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1452{
1453 u8 cap = 0;
1454
1455 if (lcladv & ADVERTISE_1000XPAUSE) {
1456 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1457 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001458 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001459 else if (rmtadv & LPA_1000XPAUSE_ASYM)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001460 cap = FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001461 } else {
1462 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001463 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001464 }
1465 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1466 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
Steve Glendinninge18ce342008-12-16 02:00:00 -08001467 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001468 }
1469
1470 return cap;
1471}
1472
Matt Carlsonf51f3562008-05-25 23:45:08 -07001473static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001474{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001475 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001476 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001477 u32 old_rx_mode = tp->rx_mode;
1478 u32 old_tx_mode = tp->tx_mode;
1479
Joe Perches63c3a662011-04-26 08:12:10 +00001480 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001481 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001482 else
1483 autoneg = tp->link_config.autoneg;
1484
Joe Perches63c3a662011-04-26 08:12:10 +00001485 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001486 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001487 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001488 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001489 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001490 } else
1491 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001492
Matt Carlsonf51f3562008-05-25 23:45:08 -07001493 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001494
Steve Glendinninge18ce342008-12-16 02:00:00 -08001495 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001496 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1497 else
1498 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1499
Matt Carlsonf51f3562008-05-25 23:45:08 -07001500 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001501 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001502
Steve Glendinninge18ce342008-12-16 02:00:00 -08001503 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001504 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1505 else
1506 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1507
Matt Carlsonf51f3562008-05-25 23:45:08 -07001508 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001509 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001510}
1511
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001512static void tg3_adjust_link(struct net_device *dev)
1513{
1514 u8 oldflowctrl, linkmesg = 0;
1515 u32 mac_mode, lcl_adv, rmt_adv;
1516 struct tg3 *tp = netdev_priv(dev);
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001517 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001518
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001519 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001520
1521 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1522 MAC_MODE_HALF_DUPLEX);
1523
1524 oldflowctrl = tp->link_config.active_flowctrl;
1525
1526 if (phydev->link) {
1527 lcl_adv = 0;
1528 rmt_adv = 0;
1529
1530 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1531 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001532 else if (phydev->speed == SPEED_1000 ||
1533 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001534 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001535 else
1536 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001537
1538 if (phydev->duplex == DUPLEX_HALF)
1539 mac_mode |= MAC_MODE_HALF_DUPLEX;
1540 else {
1541 lcl_adv = tg3_advert_flowctrl_1000T(
1542 tp->link_config.flowctrl);
1543
1544 if (phydev->pause)
1545 rmt_adv = LPA_PAUSE_CAP;
1546 if (phydev->asym_pause)
1547 rmt_adv |= LPA_PAUSE_ASYM;
1548 }
1549
1550 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1551 } else
1552 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1553
1554 if (mac_mode != tp->mac_mode) {
1555 tp->mac_mode = mac_mode;
1556 tw32_f(MAC_MODE, tp->mac_mode);
1557 udelay(40);
1558 }
1559
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1561 if (phydev->speed == SPEED_10)
1562 tw32(MAC_MI_STAT,
1563 MAC_MI_STAT_10MBPS_MODE |
1564 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1565 else
1566 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1567 }
1568
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001569 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1570 tw32(MAC_TX_LENGTHS,
1571 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1572 (6 << TX_LENGTHS_IPG_SHIFT) |
1573 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1574 else
1575 tw32(MAC_TX_LENGTHS,
1576 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1577 (6 << TX_LENGTHS_IPG_SHIFT) |
1578 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1579
1580 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1581 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1582 phydev->speed != tp->link_config.active_speed ||
1583 phydev->duplex != tp->link_config.active_duplex ||
1584 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001585 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001586
1587 tp->link_config.active_speed = phydev->speed;
1588 tp->link_config.active_duplex = phydev->duplex;
1589
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001590 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001591
1592 if (linkmesg)
1593 tg3_link_report(tp);
1594}
1595
1596static int tg3_phy_init(struct tg3 *tp)
1597{
1598 struct phy_device *phydev;
1599
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001600 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001601 return 0;
1602
1603 /* Bring the PHY back to a known state. */
1604 tg3_bmcr_reset(tp);
1605
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001606 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001607
1608 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad352008-11-10 13:55:14 -08001609 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001610 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001611 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001612 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001613 return PTR_ERR(phydev);
1614 }
1615
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001616 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001617 switch (phydev->interface) {
1618 case PHY_INTERFACE_MODE_GMII:
1619 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001620 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08001621 phydev->supported &= (PHY_GBIT_FEATURES |
1622 SUPPORTED_Pause |
1623 SUPPORTED_Asym_Pause);
1624 break;
1625 }
1626 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001627 case PHY_INTERFACE_MODE_MII:
1628 phydev->supported &= (PHY_BASIC_FEATURES |
1629 SUPPORTED_Pause |
1630 SUPPORTED_Asym_Pause);
1631 break;
1632 default:
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001633 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001634 return -EINVAL;
1635 }
1636
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001637 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001638
1639 phydev->advertising = phydev->supported;
1640
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001641 return 0;
1642}
1643
1644static void tg3_phy_start(struct tg3 *tp)
1645{
1646 struct phy_device *phydev;
1647
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001648 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001649 return;
1650
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001651 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001652
Matt Carlson80096062010-08-02 11:26:06 +00001653 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1654 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001655 phydev->speed = tp->link_config.orig_speed;
1656 phydev->duplex = tp->link_config.orig_duplex;
1657 phydev->autoneg = tp->link_config.orig_autoneg;
1658 phydev->advertising = tp->link_config.orig_advertising;
1659 }
1660
1661 phy_start(phydev);
1662
1663 phy_start_aneg(phydev);
1664}
1665
1666static void tg3_phy_stop(struct tg3 *tp)
1667{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001668 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001669 return;
1670
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001671 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001672}
1673
1674static void tg3_phy_fini(struct tg3 *tp)
1675{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001676 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001677 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001678 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001679 }
1680}
1681
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001682static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1683{
1684 u32 phytest;
1685
1686 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1687 u32 phy;
1688
1689 tg3_writephy(tp, MII_TG3_FET_TEST,
1690 phytest | MII_TG3_FET_SHADOW_EN);
1691 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1692 if (enable)
1693 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1694 else
1695 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1696 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1697 }
1698 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1699 }
1700}
1701
Matt Carlson6833c042008-11-21 17:18:59 -08001702static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1703{
1704 u32 reg;
1705
Joe Perches63c3a662011-04-26 08:12:10 +00001706 if (!tg3_flag(tp, 5705_PLUS) ||
1707 (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001708 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08001709 return;
1710
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001711 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001712 tg3_phy_fet_toggle_apd(tp, enable);
1713 return;
1714 }
1715
Matt Carlson6833c042008-11-21 17:18:59 -08001716 reg = MII_TG3_MISC_SHDW_WREN |
1717 MII_TG3_MISC_SHDW_SCR5_SEL |
1718 MII_TG3_MISC_SHDW_SCR5_LPED |
1719 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1720 MII_TG3_MISC_SHDW_SCR5_SDTL |
1721 MII_TG3_MISC_SHDW_SCR5_C125OE;
1722 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1723 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1724
1725 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1726
1727
1728 reg = MII_TG3_MISC_SHDW_WREN |
1729 MII_TG3_MISC_SHDW_APD_SEL |
1730 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1731 if (enable)
1732 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1733
1734 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1735}
1736
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001737static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1738{
1739 u32 phy;
1740
Joe Perches63c3a662011-04-26 08:12:10 +00001741 if (!tg3_flag(tp, 5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001742 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001743 return;
1744
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001745 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001746 u32 ephy;
1747
Matt Carlson535ef6e2009-08-25 10:09:36 +00001748 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1749 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1750
1751 tg3_writephy(tp, MII_TG3_FET_TEST,
1752 ephy | MII_TG3_FET_SHADOW_EN);
1753 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001754 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00001755 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001756 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00001757 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1758 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001759 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00001760 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001761 }
1762 } else {
Matt Carlson15ee95c2011-04-20 07:57:40 +00001763 int ret;
1764
1765 ret = tg3_phy_auxctl_read(tp,
1766 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1767 if (!ret) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001768 if (enable)
1769 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1770 else
1771 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001772 tg3_phy_auxctl_write(tp,
1773 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001774 }
1775 }
1776}
1777
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778static void tg3_phy_set_wirespeed(struct tg3 *tp)
1779{
Matt Carlson15ee95c2011-04-20 07:57:40 +00001780 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 u32 val;
1782
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001783 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 return;
1785
Matt Carlson15ee95c2011-04-20 07:57:40 +00001786 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1787 if (!ret)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001788 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1789 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790}
1791
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001792static void tg3_phy_apply_otp(struct tg3 *tp)
1793{
1794 u32 otp, phy;
1795
1796 if (!tp->phy_otp)
1797 return;
1798
1799 otp = tp->phy_otp;
1800
Matt Carlson1d36ba42011-04-20 07:57:42 +00001801 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1802 return;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001803
1804 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1805 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1806 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1807
1808 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1809 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1810 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1811
1812 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1813 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1814 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1815
1816 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1817 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1818
1819 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1820 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1821
1822 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1823 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1824 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1825
Matt Carlson1d36ba42011-04-20 07:57:42 +00001826 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001827}
1828
Matt Carlson52b02d02010-10-14 10:37:41 +00001829static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1830{
1831 u32 val;
1832
1833 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1834 return;
1835
1836 tp->setlpicnt = 0;
1837
1838 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1839 current_link_up == 1 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +00001840 tp->link_config.active_duplex == DUPLEX_FULL &&
1841 (tp->link_config.active_speed == SPEED_100 ||
1842 tp->link_config.active_speed == SPEED_1000)) {
Matt Carlson52b02d02010-10-14 10:37:41 +00001843 u32 eeectl;
1844
1845 if (tp->link_config.active_speed == SPEED_1000)
1846 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1847 else
1848 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1849
1850 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1851
Matt Carlson3110f5f52010-12-06 08:28:50 +00001852 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1853 TG3_CL45_D7_EEERES_STAT, &val);
Matt Carlson52b02d02010-10-14 10:37:41 +00001854
Matt Carlsonb0c59432011-05-19 12:12:48 +00001855 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1856 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
Matt Carlson52b02d02010-10-14 10:37:41 +00001857 tp->setlpicnt = 2;
1858 }
1859
1860 if (!tp->setlpicnt) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00001861 if (current_link_up == 1 &&
1862 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1863 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1864 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1865 }
1866
Matt Carlson52b02d02010-10-14 10:37:41 +00001867 val = tr32(TG3_CPMU_EEE_MODE);
1868 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1869 }
1870}
1871
Matt Carlsonb0c59432011-05-19 12:12:48 +00001872static void tg3_phy_eee_enable(struct tg3 *tp)
1873{
1874 u32 val;
1875
1876 if (tp->link_config.active_speed == SPEED_1000 &&
1877 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1878 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
1879 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
1880 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00001881 val = MII_TG3_DSP_TAP26_ALNOKO |
1882 MII_TG3_DSP_TAP26_RMRXSTO;
1883 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
Matt Carlsonb0c59432011-05-19 12:12:48 +00001884 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1885 }
1886
1887 val = tr32(TG3_CPMU_EEE_MODE);
1888 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
1889}
1890
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891static int tg3_wait_macro_done(struct tg3 *tp)
1892{
1893 int limit = 100;
1894
1895 while (limit--) {
1896 u32 tmp32;
1897
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001898 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 if ((tmp32 & 0x1000) == 0)
1900 break;
1901 }
1902 }
Roel Kluind4675b52009-02-12 16:33:27 -08001903 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 return -EBUSY;
1905
1906 return 0;
1907}
1908
1909static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1910{
1911 static const u32 test_pat[4][6] = {
1912 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1913 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1914 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1915 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1916 };
1917 int chan;
1918
1919 for (chan = 0; chan < 4; chan++) {
1920 int i;
1921
1922 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1923 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001924 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
1926 for (i = 0; i < 6; i++)
1927 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1928 test_pat[chan][i]);
1929
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001930 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 if (tg3_wait_macro_done(tp)) {
1932 *resetp = 1;
1933 return -EBUSY;
1934 }
1935
1936 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1937 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001938 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 if (tg3_wait_macro_done(tp)) {
1940 *resetp = 1;
1941 return -EBUSY;
1942 }
1943
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001944 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 if (tg3_wait_macro_done(tp)) {
1946 *resetp = 1;
1947 return -EBUSY;
1948 }
1949
1950 for (i = 0; i < 6; i += 2) {
1951 u32 low, high;
1952
1953 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1954 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1955 tg3_wait_macro_done(tp)) {
1956 *resetp = 1;
1957 return -EBUSY;
1958 }
1959 low &= 0x7fff;
1960 high &= 0x000f;
1961 if (low != test_pat[chan][i] ||
1962 high != test_pat[chan][i+1]) {
1963 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1964 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1965 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1966
1967 return -EBUSY;
1968 }
1969 }
1970 }
1971
1972 return 0;
1973}
1974
1975static int tg3_phy_reset_chanpat(struct tg3 *tp)
1976{
1977 int chan;
1978
1979 for (chan = 0; chan < 4; chan++) {
1980 int i;
1981
1982 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1983 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001984 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 for (i = 0; i < 6; i++)
1986 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001987 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 if (tg3_wait_macro_done(tp))
1989 return -EBUSY;
1990 }
1991
1992 return 0;
1993}
1994
1995static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1996{
1997 u32 reg32, phy9_orig;
1998 int retries, do_phy_reset, err;
1999
2000 retries = 10;
2001 do_phy_reset = 1;
2002 do {
2003 if (do_phy_reset) {
2004 err = tg3_bmcr_reset(tp);
2005 if (err)
2006 return err;
2007 do_phy_reset = 0;
2008 }
2009
2010 /* Disable transmitter and interrupt. */
2011 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2012 continue;
2013
2014 reg32 |= 0x3000;
2015 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2016
2017 /* Set full-duplex, 1000 mbps. */
2018 tg3_writephy(tp, MII_BMCR,
Matt Carlson221c5632011-06-13 13:39:01 +00002019 BMCR_FULLDPLX | BMCR_SPEED1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
2021 /* Set to master mode. */
Matt Carlson221c5632011-06-13 13:39:01 +00002022 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 continue;
2024
Matt Carlson221c5632011-06-13 13:39:01 +00002025 tg3_writephy(tp, MII_CTRL1000,
2026 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
Matt Carlson1d36ba42011-04-20 07:57:42 +00002028 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2029 if (err)
2030 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031
2032 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002033 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034
2035 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2036 if (!err)
2037 break;
2038 } while (--retries);
2039
2040 err = tg3_phy_reset_chanpat(tp);
2041 if (err)
2042 return err;
2043
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002044 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002047 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048
Matt Carlson1d36ba42011-04-20 07:57:42 +00002049 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050
Matt Carlson221c5632011-06-13 13:39:01 +00002051 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052
2053 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2054 reg32 &= ~0x3000;
2055 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2056 } else if (!err)
2057 err = -EBUSY;
2058
2059 return err;
2060}
2061
2062/* This will reset the tigon3 PHY if there is no valid
2063 * link unless the FORCE argument is non-zero.
2064 */
2065static int tg3_phy_reset(struct tg3 *tp)
2066{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002067 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 int err;
2069
Michael Chan60189dd2006-12-17 17:08:07 -08002070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002071 val = tr32(GRC_MISC_CFG);
2072 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2073 udelay(40);
2074 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002075 err = tg3_readphy(tp, MII_BMSR, &val);
2076 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 if (err != 0)
2078 return -EBUSY;
2079
Michael Chanc8e1e822006-04-29 18:55:17 -07002080 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2081 netif_carrier_off(tp->dev);
2082 tg3_link_report(tp);
2083 }
2084
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2088 err = tg3_phy_reset_5703_4_5(tp);
2089 if (err)
2090 return err;
2091 goto out;
2092 }
2093
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002094 cpmuctrl = 0;
2095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2096 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2097 cpmuctrl = tr32(TG3_CPMU_CTRL);
2098 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2099 tw32(TG3_CPMU_CTRL,
2100 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2101 }
2102
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 err = tg3_bmcr_reset(tp);
2104 if (err)
2105 return err;
2106
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002107 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002108 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2109 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002110
2111 tw32(TG3_CPMU_CTRL, cpmuctrl);
2112 }
2113
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002114 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2115 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002116 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2117 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2118 CPMU_LSPD_1000MB_MACCLK_12_5) {
2119 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2120 udelay(40);
2121 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2122 }
2123 }
2124
Joe Perches63c3a662011-04-26 08:12:10 +00002125 if (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002126 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002127 return 0;
2128
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002129 tg3_phy_apply_otp(tp);
2130
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002131 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002132 tg3_phy_toggle_apd(tp, true);
2133 else
2134 tg3_phy_toggle_apd(tp, false);
2135
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136out:
Matt Carlson1d36ba42011-04-20 07:57:42 +00002137 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2138 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002139 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2140 tg3_phydsp_write(tp, 0x000a, 0x0323);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002141 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002143
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002144 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002145 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2146 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002148
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002149 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002150 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2151 tg3_phydsp_write(tp, 0x000a, 0x310b);
2152 tg3_phydsp_write(tp, 0x201f, 0x9506);
2153 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2154 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2155 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002156 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002157 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2158 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2159 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2160 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2161 tg3_writephy(tp, MII_TG3_TEST1,
2162 MII_TG3_TEST1_TRIM_EN | 0x4);
2163 } else
2164 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2165
2166 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2167 }
Michael Chanc424cb22006-04-29 18:56:34 -07002168 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002169
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 /* Set Extended packet length bit (bit 14) on all chips that */
2171 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002172 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 /* Cannot do read-modify-write on 5401 */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002174 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Joe Perches63c3a662011-04-26 08:12:10 +00002175 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176 /* Set bit 14 with read-modify-write to preserve other bits */
Matt Carlson15ee95c2011-04-20 07:57:40 +00002177 err = tg3_phy_auxctl_read(tp,
2178 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2179 if (!err)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002180 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2181 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 }
2183
2184 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2185 * jumbo frames transmission.
2186 */
Joe Perches63c3a662011-04-26 08:12:10 +00002187 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002188 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002189 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002190 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 }
2192
Michael Chan715116a2006-09-27 16:09:25 -07002193 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002194 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002195 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002196 }
2197
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002198 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199 tg3_phy_set_wirespeed(tp);
2200 return 0;
2201}
2202
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002203#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2204#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2205#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2206 TG3_GPIO_MSG_NEED_VAUX)
2207#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2208 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2209 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2210 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2211 (TG3_GPIO_MSG_DRVR_PRES << 12))
2212
2213#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2214 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2215 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2216 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2217 (TG3_GPIO_MSG_NEED_VAUX << 12))
2218
2219static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2220{
2221 u32 status, shift;
2222
2223 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2225 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2226 else
2227 status = tr32(TG3_CPMU_DRV_STATUS);
2228
2229 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2230 status &= ~(TG3_GPIO_MSG_MASK << shift);
2231 status |= (newstat << shift);
2232
2233 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2234 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2235 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2236 else
2237 tw32(TG3_CPMU_DRV_STATUS, status);
2238
2239 return status >> TG3_APE_GPIO_MSG_SHIFT;
2240}
2241
Matt Carlson520b2752011-06-13 13:39:02 +00002242static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2243{
2244 if (!tg3_flag(tp, IS_NIC))
2245 return 0;
2246
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002247 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2248 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2249 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2250 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2251 return -EIO;
Matt Carlson520b2752011-06-13 13:39:02 +00002252
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002253 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2254
2255 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2256 TG3_GRC_LCLCTL_PWRSW_DELAY);
2257
2258 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2259 } else {
2260 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2261 TG3_GRC_LCLCTL_PWRSW_DELAY);
2262 }
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002263
Matt Carlson520b2752011-06-13 13:39:02 +00002264 return 0;
2265}
2266
2267static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2268{
2269 u32 grc_local_ctrl;
2270
2271 if (!tg3_flag(tp, IS_NIC) ||
2272 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2273 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2274 return;
2275
2276 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2277
2278 tw32_wait_f(GRC_LOCAL_CTRL,
2279 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2280 TG3_GRC_LCLCTL_PWRSW_DELAY);
2281
2282 tw32_wait_f(GRC_LOCAL_CTRL,
2283 grc_local_ctrl,
2284 TG3_GRC_LCLCTL_PWRSW_DELAY);
2285
2286 tw32_wait_f(GRC_LOCAL_CTRL,
2287 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2288 TG3_GRC_LCLCTL_PWRSW_DELAY);
2289}
2290
2291static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2292{
2293 if (!tg3_flag(tp, IS_NIC))
2294 return;
2295
2296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2298 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2299 (GRC_LCLCTRL_GPIO_OE0 |
2300 GRC_LCLCTRL_GPIO_OE1 |
2301 GRC_LCLCTRL_GPIO_OE2 |
2302 GRC_LCLCTRL_GPIO_OUTPUT0 |
2303 GRC_LCLCTRL_GPIO_OUTPUT1),
2304 TG3_GRC_LCLCTL_PWRSW_DELAY);
2305 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2306 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2307 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2308 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2309 GRC_LCLCTRL_GPIO_OE1 |
2310 GRC_LCLCTRL_GPIO_OE2 |
2311 GRC_LCLCTRL_GPIO_OUTPUT0 |
2312 GRC_LCLCTRL_GPIO_OUTPUT1 |
2313 tp->grc_local_ctrl;
2314 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2315 TG3_GRC_LCLCTL_PWRSW_DELAY);
2316
2317 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2318 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2319 TG3_GRC_LCLCTL_PWRSW_DELAY);
2320
2321 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2322 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2323 TG3_GRC_LCLCTL_PWRSW_DELAY);
2324 } else {
2325 u32 no_gpio2;
2326 u32 grc_local_ctrl = 0;
2327
2328 /* Workaround to prevent overdrawing Amps. */
2329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2330 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2331 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2332 grc_local_ctrl,
2333 TG3_GRC_LCLCTL_PWRSW_DELAY);
2334 }
2335
2336 /* On 5753 and variants, GPIO2 cannot be used. */
2337 no_gpio2 = tp->nic_sram_data_cfg &
2338 NIC_SRAM_DATA_CFG_NO_GPIO2;
2339
2340 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2341 GRC_LCLCTRL_GPIO_OE1 |
2342 GRC_LCLCTRL_GPIO_OE2 |
2343 GRC_LCLCTRL_GPIO_OUTPUT1 |
2344 GRC_LCLCTRL_GPIO_OUTPUT2;
2345 if (no_gpio2) {
2346 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2347 GRC_LCLCTRL_GPIO_OUTPUT2);
2348 }
2349 tw32_wait_f(GRC_LOCAL_CTRL,
2350 tp->grc_local_ctrl | grc_local_ctrl,
2351 TG3_GRC_LCLCTL_PWRSW_DELAY);
2352
2353 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2354
2355 tw32_wait_f(GRC_LOCAL_CTRL,
2356 tp->grc_local_ctrl | grc_local_ctrl,
2357 TG3_GRC_LCLCTL_PWRSW_DELAY);
2358
2359 if (!no_gpio2) {
2360 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2361 tw32_wait_f(GRC_LOCAL_CTRL,
2362 tp->grc_local_ctrl | grc_local_ctrl,
2363 TG3_GRC_LCLCTL_PWRSW_DELAY);
2364 }
2365 }
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002366}
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002367
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002368static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002369{
2370 u32 msg = 0;
2371
2372 /* Serialize power state transitions */
2373 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2374 return;
2375
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002376 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002377 msg = TG3_GPIO_MSG_NEED_VAUX;
2378
2379 msg = tg3_set_function_status(tp, msg);
2380
2381 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2382 goto done;
2383
2384 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2385 tg3_pwrsrc_switch_to_vaux(tp);
2386 else
2387 tg3_pwrsrc_die_with_vmain(tp);
2388
2389done:
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002390 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
Matt Carlson520b2752011-06-13 13:39:02 +00002391}
2392
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002393static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394{
Matt Carlson683644b2011-03-09 16:58:23 +00002395 bool need_vaux = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
Matt Carlson334355a2010-01-20 16:58:10 +00002397 /* The GPIOs do something completely different on 57765. */
Joe Perches63c3a662011-04-26 08:12:10 +00002398 if (!tg3_flag(tp, IS_NIC) ||
Matt Carlson334355a2010-01-20 16:58:10 +00002399 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 return;
2401
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002402 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2403 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002405 tg3_frob_aux_power_5717(tp, include_wol ?
2406 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002407 return;
2408 }
2409
2410 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002411 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002413 dev_peer = pci_get_drvdata(tp->pdev_peer);
Matt Carlson683644b2011-03-09 16:58:23 +00002414
Michael Chanbc1c7562006-03-20 17:48:03 -08002415 /* remove_one() may have been run on the peer. */
Matt Carlson683644b2011-03-09 16:58:23 +00002416 if (dev_peer) {
2417 struct tg3 *tp_peer = netdev_priv(dev_peer);
2418
Joe Perches63c3a662011-04-26 08:12:10 +00002419 if (tg3_flag(tp_peer, INIT_COMPLETE))
Matt Carlson683644b2011-03-09 16:58:23 +00002420 return;
2421
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002422 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
Joe Perches63c3a662011-04-26 08:12:10 +00002423 tg3_flag(tp_peer, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002424 need_vaux = true;
2425 }
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002426 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002428 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2429 tg3_flag(tp, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002430 need_vaux = true;
2431
Matt Carlson520b2752011-06-13 13:39:02 +00002432 if (need_vaux)
2433 tg3_pwrsrc_switch_to_vaux(tp);
2434 else
2435 tg3_pwrsrc_die_with_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436}
2437
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002438static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2439{
2440 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2441 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00002442 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002443 if (speed != SPEED_10)
2444 return 1;
2445 } else if (speed == SPEED_10)
2446 return 1;
2447
2448 return 0;
2449}
2450
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451static int tg3_setup_phy(struct tg3 *, int);
2452
2453#define RESET_KIND_SHUTDOWN 0
2454#define RESET_KIND_INIT 1
2455#define RESET_KIND_SUSPEND 2
2456
2457static void tg3_write_sig_post_reset(struct tg3 *, int);
2458static int tg3_halt_cpu(struct tg3 *, u32);
2459
Matt Carlson0a459aa2008-11-03 16:54:15 -08002460static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002461{
Matt Carlsonce057f02007-11-12 21:08:03 -08002462 u32 val;
2463
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002464 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Michael Chan51297242007-02-13 12:17:57 -08002465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2466 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2467 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2468
2469 sg_dig_ctrl |=
2470 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2471 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2472 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2473 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002474 return;
Michael Chan51297242007-02-13 12:17:57 -08002475 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002476
Michael Chan60189dd2006-12-17 17:08:07 -08002477 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002478 tg3_bmcr_reset(tp);
2479 val = tr32(GRC_MISC_CFG);
2480 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2481 udelay(40);
2482 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002483 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00002484 u32 phytest;
2485 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2486 u32 phy;
2487
2488 tg3_writephy(tp, MII_ADVERTISE, 0);
2489 tg3_writephy(tp, MII_BMCR,
2490 BMCR_ANENABLE | BMCR_ANRESTART);
2491
2492 tg3_writephy(tp, MII_TG3_FET_TEST,
2493 phytest | MII_TG3_FET_SHADOW_EN);
2494 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2495 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2496 tg3_writephy(tp,
2497 MII_TG3_FET_SHDW_AUXMODE4,
2498 phy);
2499 }
2500 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2501 }
2502 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002503 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002504 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2505 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002506
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002507 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2508 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2509 MII_TG3_AUXCTL_PCTL_VREG_11V;
2510 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
Michael Chan715116a2006-09-27 16:09:25 -07002511 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002512
Michael Chan15c3b692006-03-22 01:06:52 -08002513 /* The PHY should not be powered down on some chips because
2514 * of bugs.
2515 */
2516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2517 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2518 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002519 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Michael Chan15c3b692006-03-22 01:06:52 -08002520 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002521
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002522 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2523 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002524 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2525 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2526 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2527 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2528 }
2529
Michael Chan15c3b692006-03-22 01:06:52 -08002530 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2531}
2532
Matt Carlson3f007892008-11-03 16:51:36 -08002533/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002534static int tg3_nvram_lock(struct tg3 *tp)
2535{
Joe Perches63c3a662011-04-26 08:12:10 +00002536 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002537 int i;
2538
2539 if (tp->nvram_lock_cnt == 0) {
2540 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2541 for (i = 0; i < 8000; i++) {
2542 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2543 break;
2544 udelay(20);
2545 }
2546 if (i == 8000) {
2547 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2548 return -ENODEV;
2549 }
2550 }
2551 tp->nvram_lock_cnt++;
2552 }
2553 return 0;
2554}
2555
2556/* tp->lock is held. */
2557static void tg3_nvram_unlock(struct tg3 *tp)
2558{
Joe Perches63c3a662011-04-26 08:12:10 +00002559 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002560 if (tp->nvram_lock_cnt > 0)
2561 tp->nvram_lock_cnt--;
2562 if (tp->nvram_lock_cnt == 0)
2563 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2564 }
2565}
2566
2567/* tp->lock is held. */
2568static void tg3_enable_nvram_access(struct tg3 *tp)
2569{
Joe Perches63c3a662011-04-26 08:12:10 +00002570 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002571 u32 nvaccess = tr32(NVRAM_ACCESS);
2572
2573 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2574 }
2575}
2576
2577/* tp->lock is held. */
2578static void tg3_disable_nvram_access(struct tg3 *tp)
2579{
Joe Perches63c3a662011-04-26 08:12:10 +00002580 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002581 u32 nvaccess = tr32(NVRAM_ACCESS);
2582
2583 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2584 }
2585}
2586
2587static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2588 u32 offset, u32 *val)
2589{
2590 u32 tmp;
2591 int i;
2592
2593 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2594 return -EINVAL;
2595
2596 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2597 EEPROM_ADDR_DEVID_MASK |
2598 EEPROM_ADDR_READ);
2599 tw32(GRC_EEPROM_ADDR,
2600 tmp |
2601 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2602 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2603 EEPROM_ADDR_ADDR_MASK) |
2604 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2605
2606 for (i = 0; i < 1000; i++) {
2607 tmp = tr32(GRC_EEPROM_ADDR);
2608
2609 if (tmp & EEPROM_ADDR_COMPLETE)
2610 break;
2611 msleep(1);
2612 }
2613 if (!(tmp & EEPROM_ADDR_COMPLETE))
2614 return -EBUSY;
2615
Matt Carlson62cedd12009-04-20 14:52:29 -07002616 tmp = tr32(GRC_EEPROM_DATA);
2617
2618 /*
2619 * The data will always be opposite the native endian
2620 * format. Perform a blind byteswap to compensate.
2621 */
2622 *val = swab32(tmp);
2623
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002624 return 0;
2625}
2626
2627#define NVRAM_CMD_TIMEOUT 10000
2628
2629static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2630{
2631 int i;
2632
2633 tw32(NVRAM_CMD, nvram_cmd);
2634 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2635 udelay(10);
2636 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2637 udelay(10);
2638 break;
2639 }
2640 }
2641
2642 if (i == NVRAM_CMD_TIMEOUT)
2643 return -EBUSY;
2644
2645 return 0;
2646}
2647
2648static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2649{
Joe Perches63c3a662011-04-26 08:12:10 +00002650 if (tg3_flag(tp, NVRAM) &&
2651 tg3_flag(tp, NVRAM_BUFFERED) &&
2652 tg3_flag(tp, FLASH) &&
2653 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002654 (tp->nvram_jedecnum == JEDEC_ATMEL))
2655
2656 addr = ((addr / tp->nvram_pagesize) <<
2657 ATMEL_AT45DB0X1B_PAGE_POS) +
2658 (addr % tp->nvram_pagesize);
2659
2660 return addr;
2661}
2662
2663static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2664{
Joe Perches63c3a662011-04-26 08:12:10 +00002665 if (tg3_flag(tp, NVRAM) &&
2666 tg3_flag(tp, NVRAM_BUFFERED) &&
2667 tg3_flag(tp, FLASH) &&
2668 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002669 (tp->nvram_jedecnum == JEDEC_ATMEL))
2670
2671 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2672 tp->nvram_pagesize) +
2673 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2674
2675 return addr;
2676}
2677
Matt Carlsone4f34112009-02-25 14:25:00 +00002678/* NOTE: Data read in from NVRAM is byteswapped according to
2679 * the byteswapping settings for all other register accesses.
2680 * tg3 devices are BE devices, so on a BE machine, the data
2681 * returned will be exactly as it is seen in NVRAM. On a LE
2682 * machine, the 32-bit value will be byteswapped.
2683 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002684static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2685{
2686 int ret;
2687
Joe Perches63c3a662011-04-26 08:12:10 +00002688 if (!tg3_flag(tp, NVRAM))
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002689 return tg3_nvram_read_using_eeprom(tp, offset, val);
2690
2691 offset = tg3_nvram_phys_addr(tp, offset);
2692
2693 if (offset > NVRAM_ADDR_MSK)
2694 return -EINVAL;
2695
2696 ret = tg3_nvram_lock(tp);
2697 if (ret)
2698 return ret;
2699
2700 tg3_enable_nvram_access(tp);
2701
2702 tw32(NVRAM_ADDR, offset);
2703 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2704 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2705
2706 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002707 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002708
2709 tg3_disable_nvram_access(tp);
2710
2711 tg3_nvram_unlock(tp);
2712
2713 return ret;
2714}
2715
Matt Carlsona9dc5292009-02-25 14:25:30 +00002716/* Ensures NVRAM data is in bytestream format. */
2717static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002718{
2719 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002720 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002721 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002722 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002723 return res;
2724}
2725
2726/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08002727static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2728{
2729 u32 addr_high, addr_low;
2730 int i;
2731
2732 addr_high = ((tp->dev->dev_addr[0] << 8) |
2733 tp->dev->dev_addr[1]);
2734 addr_low = ((tp->dev->dev_addr[2] << 24) |
2735 (tp->dev->dev_addr[3] << 16) |
2736 (tp->dev->dev_addr[4] << 8) |
2737 (tp->dev->dev_addr[5] << 0));
2738 for (i = 0; i < 4; i++) {
2739 if (i == 1 && skip_mac_1)
2740 continue;
2741 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2742 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2743 }
2744
2745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2746 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2747 for (i = 0; i < 12; i++) {
2748 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2749 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2750 }
2751 }
2752
2753 addr_high = (tp->dev->dev_addr[0] +
2754 tp->dev->dev_addr[1] +
2755 tp->dev->dev_addr[2] +
2756 tp->dev->dev_addr[3] +
2757 tp->dev->dev_addr[4] +
2758 tp->dev->dev_addr[5]) &
2759 TX_BACKOFF_SEED_MASK;
2760 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2761}
2762
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002763static void tg3_enable_register_access(struct tg3 *tp)
2764{
2765 /*
2766 * Make sure register accesses (indirect or otherwise) will function
2767 * correctly.
2768 */
2769 pci_write_config_dword(tp->pdev,
2770 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2771}
2772
2773static int tg3_power_up(struct tg3 *tp)
2774{
Matt Carlsonbed98292011-07-13 09:27:29 +00002775 int err;
2776
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002777 tg3_enable_register_access(tp);
2778
Matt Carlsonbed98292011-07-13 09:27:29 +00002779 err = pci_set_power_state(tp->pdev, PCI_D0);
2780 if (!err) {
2781 /* Switch out of Vaux if it is a NIC */
2782 tg3_pwrsrc_switch_to_vmain(tp);
2783 } else {
2784 netdev_err(tp->dev, "Transition to D0 failed\n");
2785 }
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002786
Matt Carlsonbed98292011-07-13 09:27:29 +00002787 return err;
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002788}
2789
2790static int tg3_power_down_prepare(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791{
2792 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002793 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002795 tg3_enable_register_access(tp);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002796
2797 /* Restore the CLKREQ setting. */
Joe Perches63c3a662011-04-26 08:12:10 +00002798 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002799 u16 lnkctl;
2800
2801 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00002802 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002803 &lnkctl);
2804 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2805 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00002806 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002807 lnkctl);
2808 }
2809
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2811 tw32(TG3PCI_MISC_HOST_CTRL,
2812 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2813
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002814 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00002815 tg3_flag(tp, WOL_ENABLE);
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002816
Joe Perches63c3a662011-04-26 08:12:10 +00002817 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002818 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002819 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson80096062010-08-02 11:26:06 +00002820 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002821 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002822 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002823
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00002824 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002825
Matt Carlson80096062010-08-02 11:26:06 +00002826 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002827
2828 tp->link_config.orig_speed = phydev->speed;
2829 tp->link_config.orig_duplex = phydev->duplex;
2830 tp->link_config.orig_autoneg = phydev->autoneg;
2831 tp->link_config.orig_advertising = phydev->advertising;
2832
2833 advertising = ADVERTISED_TP |
2834 ADVERTISED_Pause |
2835 ADVERTISED_Autoneg |
2836 ADVERTISED_10baseT_Half;
2837
Joe Perches63c3a662011-04-26 08:12:10 +00002838 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
2839 if (tg3_flag(tp, WOL_SPEED_100MB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002840 advertising |=
2841 ADVERTISED_100baseT_Half |
2842 ADVERTISED_100baseT_Full |
2843 ADVERTISED_10baseT_Full;
2844 else
2845 advertising |= ADVERTISED_10baseT_Full;
2846 }
2847
2848 phydev->advertising = advertising;
2849
2850 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002851
2852 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00002853 if (phyid != PHY_ID_BCMAC131) {
2854 phyid &= PHY_BCM_OUI_MASK;
2855 if (phyid == PHY_BCM_OUI_1 ||
2856 phyid == PHY_BCM_OUI_2 ||
2857 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08002858 do_low_power = true;
2859 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002860 }
Matt Carlsondd477002008-05-25 23:45:58 -07002861 } else {
Matt Carlson20232762008-12-21 20:18:56 -08002862 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002863
Matt Carlson80096062010-08-02 11:26:06 +00002864 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2865 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07002866 tp->link_config.orig_speed = tp->link_config.speed;
2867 tp->link_config.orig_duplex = tp->link_config.duplex;
2868 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2869 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002871 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Matt Carlsondd477002008-05-25 23:45:58 -07002872 tp->link_config.speed = SPEED_10;
2873 tp->link_config.duplex = DUPLEX_HALF;
2874 tp->link_config.autoneg = AUTONEG_ENABLE;
2875 tg3_setup_phy(tp, 0);
2876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 }
2878
Michael Chanb5d37722006-09-27 16:06:21 -07002879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2880 u32 val;
2881
2882 val = tr32(GRC_VCPU_EXT_CTRL);
2883 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
Joe Perches63c3a662011-04-26 08:12:10 +00002884 } else if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08002885 int i;
2886 u32 val;
2887
2888 for (i = 0; i < 200; i++) {
2889 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2890 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2891 break;
2892 msleep(1);
2893 }
2894 }
Joe Perches63c3a662011-04-26 08:12:10 +00002895 if (tg3_flag(tp, WOL_CAP))
Gary Zambranoa85feb82007-05-05 11:52:19 -07002896 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2897 WOL_DRV_STATE_SHUTDOWN |
2898 WOL_DRV_WOL |
2899 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08002900
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002901 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902 u32 mac_mode;
2903
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002904 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002905 if (do_low_power &&
2906 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2907 tg3_phy_auxctl_write(tp,
2908 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2909 MII_TG3_AUXCTL_PCTL_WOL_EN |
2910 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2911 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
Matt Carlsondd477002008-05-25 23:45:58 -07002912 udelay(40);
2913 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002915 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07002916 mac_mode = MAC_MODE_PORT_MODE_GMII;
2917 else
2918 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002920 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2921 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2922 ASIC_REV_5700) {
Joe Perches63c3a662011-04-26 08:12:10 +00002923 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002924 SPEED_100 : SPEED_10;
2925 if (tg3_5700_link_polarity(tp, speed))
2926 mac_mode |= MAC_MODE_LINK_POLARITY;
2927 else
2928 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2929 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930 } else {
2931 mac_mode = MAC_MODE_PORT_MODE_TBI;
2932 }
2933
Joe Perches63c3a662011-04-26 08:12:10 +00002934 if (!tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 tw32(MAC_LED_CTRL, tp->led_ctrl);
2936
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002937 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00002938 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
2939 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002940 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941
Joe Perches63c3a662011-04-26 08:12:10 +00002942 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +00002943 mac_mode |= MAC_MODE_APE_TX_EN |
2944 MAC_MODE_APE_RX_EN |
2945 MAC_MODE_TDE_ENABLE;
Matt Carlson3bda1252008-08-15 14:08:22 -07002946
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 tw32_f(MAC_MODE, mac_mode);
2948 udelay(100);
2949
2950 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2951 udelay(10);
2952 }
2953
Joe Perches63c3a662011-04-26 08:12:10 +00002954 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2957 u32 base_val;
2958
2959 base_val = tp->pci_clock_ctrl;
2960 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2961 CLOCK_CTRL_TXCLK_DISABLE);
2962
Michael Chanb401e9e2005-12-19 16:27:04 -08002963 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2964 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Joe Perches63c3a662011-04-26 08:12:10 +00002965 } else if (tg3_flag(tp, 5780_CLASS) ||
2966 tg3_flag(tp, CPMU_PRESENT) ||
Matt Carlson6ff6f812011-05-19 12:12:54 +00002967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan4cf78e42005-07-25 12:29:19 -07002968 /* do nothing */
Joe Perches63c3a662011-04-26 08:12:10 +00002969 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 u32 newbits1, newbits2;
2971
2972 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2974 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2975 CLOCK_CTRL_TXCLK_DISABLE |
2976 CLOCK_CTRL_ALTCLK);
2977 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
Joe Perches63c3a662011-04-26 08:12:10 +00002978 } else if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 newbits1 = CLOCK_CTRL_625_CORE;
2980 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2981 } else {
2982 newbits1 = CLOCK_CTRL_ALTCLK;
2983 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2984 }
2985
Michael Chanb401e9e2005-12-19 16:27:04 -08002986 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2987 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988
Michael Chanb401e9e2005-12-19 16:27:04 -08002989 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2990 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991
Joe Perches63c3a662011-04-26 08:12:10 +00002992 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993 u32 newbits3;
2994
2995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2997 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2998 CLOCK_CTRL_TXCLK_DISABLE |
2999 CLOCK_CTRL_44MHZ_CORE);
3000 } else {
3001 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3002 }
3003
Michael Chanb401e9e2005-12-19 16:27:04 -08003004 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3005 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006 }
3007 }
3008
Joe Perches63c3a662011-04-26 08:12:10 +00003009 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08003010 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08003011
Matt Carlsoncd0d7222011-07-13 09:27:33 +00003012 tg3_frob_aux_power(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
3014 /* Workaround for unstable PLL clock */
3015 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3016 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3017 u32 val = tr32(0x7d00);
3018
3019 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3020 tw32(0x7d00, val);
Joe Perches63c3a662011-04-26 08:12:10 +00003021 if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08003022 int err;
3023
3024 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08003026 if (!err)
3027 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08003028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029 }
3030
Michael Chanbbadf502006-04-06 21:46:34 -07003031 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3032
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033 return 0;
3034}
3035
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003036static void tg3_power_down(struct tg3 *tp)
3037{
3038 tg3_power_down_prepare(tp);
3039
Joe Perches63c3a662011-04-26 08:12:10 +00003040 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003041 pci_set_power_state(tp->pdev, PCI_D3hot);
3042}
3043
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3045{
3046 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3047 case MII_TG3_AUX_STAT_10HALF:
3048 *speed = SPEED_10;
3049 *duplex = DUPLEX_HALF;
3050 break;
3051
3052 case MII_TG3_AUX_STAT_10FULL:
3053 *speed = SPEED_10;
3054 *duplex = DUPLEX_FULL;
3055 break;
3056
3057 case MII_TG3_AUX_STAT_100HALF:
3058 *speed = SPEED_100;
3059 *duplex = DUPLEX_HALF;
3060 break;
3061
3062 case MII_TG3_AUX_STAT_100FULL:
3063 *speed = SPEED_100;
3064 *duplex = DUPLEX_FULL;
3065 break;
3066
3067 case MII_TG3_AUX_STAT_1000HALF:
3068 *speed = SPEED_1000;
3069 *duplex = DUPLEX_HALF;
3070 break;
3071
3072 case MII_TG3_AUX_STAT_1000FULL:
3073 *speed = SPEED_1000;
3074 *duplex = DUPLEX_FULL;
3075 break;
3076
3077 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003078 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07003079 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3080 SPEED_10;
3081 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3082 DUPLEX_HALF;
3083 break;
3084 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003085 *speed = SPEED_INVALID;
3086 *duplex = DUPLEX_INVALID;
3087 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003088 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089}
3090
Matt Carlson42b64a42011-05-19 12:12:49 +00003091static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092{
Matt Carlson42b64a42011-05-19 12:12:49 +00003093 int err = 0;
3094 u32 val, new_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095
Matt Carlson42b64a42011-05-19 12:12:49 +00003096 new_adv = ADVERTISE_CSMA;
3097 if (advertise & ADVERTISED_10baseT_Half)
3098 new_adv |= ADVERTISE_10HALF;
3099 if (advertise & ADVERTISED_10baseT_Full)
3100 new_adv |= ADVERTISE_10FULL;
3101 if (advertise & ADVERTISED_100baseT_Half)
3102 new_adv |= ADVERTISE_100HALF;
3103 if (advertise & ADVERTISED_100baseT_Full)
3104 new_adv |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105
Matt Carlson42b64a42011-05-19 12:12:49 +00003106 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107
Matt Carlson42b64a42011-05-19 12:12:49 +00003108 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3109 if (err)
3110 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111
Matt Carlson42b64a42011-05-19 12:12:49 +00003112 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3113 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003114
Matt Carlson42b64a42011-05-19 12:12:49 +00003115 new_adv = 0;
3116 if (advertise & ADVERTISED_1000baseT_Half)
Matt Carlson221c5632011-06-13 13:39:01 +00003117 new_adv |= ADVERTISE_1000HALF;
Matt Carlson42b64a42011-05-19 12:12:49 +00003118 if (advertise & ADVERTISED_1000baseT_Full)
Matt Carlson221c5632011-06-13 13:39:01 +00003119 new_adv |= ADVERTISE_1000FULL;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003120
Matt Carlson42b64a42011-05-19 12:12:49 +00003121 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3122 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
Matt Carlson221c5632011-06-13 13:39:01 +00003123 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124
Matt Carlson221c5632011-06-13 13:39:01 +00003125 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
Matt Carlson42b64a42011-05-19 12:12:49 +00003126 if (err)
3127 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003128
Matt Carlson42b64a42011-05-19 12:12:49 +00003129 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3130 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131
Matt Carlson42b64a42011-05-19 12:12:49 +00003132 tw32(TG3_CPMU_EEE_MODE,
3133 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003134
Matt Carlson42b64a42011-05-19 12:12:49 +00003135 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3136 if (!err) {
3137 u32 err2;
Matt Carlson52b02d02010-10-14 10:37:41 +00003138
Matt Carlsona6b68da2010-12-06 08:28:52 +00003139 val = 0;
Matt Carlson42b64a42011-05-19 12:12:49 +00003140 /* Advertise 100-BaseTX EEE ability */
3141 if (advertise & ADVERTISED_100baseT_Full)
3142 val |= MDIO_AN_EEE_ADV_100TX;
3143 /* Advertise 1000-BaseT EEE ability */
3144 if (advertise & ADVERTISED_1000baseT_Full)
3145 val |= MDIO_AN_EEE_ADV_1000T;
3146 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
Matt Carlsonb715ce92011-07-20 10:20:52 +00003147 if (err)
3148 val = 0;
3149
3150 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3151 case ASIC_REV_5717:
3152 case ASIC_REV_57765:
3153 case ASIC_REV_5719:
3154 /* If we advertised any eee advertisements above... */
3155 if (val)
3156 val = MII_TG3_DSP_TAP26_ALNOKO |
3157 MII_TG3_DSP_TAP26_RMRXSTO |
3158 MII_TG3_DSP_TAP26_OPCSINPT;
3159 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3160 /* Fall through */
3161 case ASIC_REV_5720:
3162 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3163 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3164 MII_TG3_DSP_CH34TP2_HIBW01);
3165 }
Matt Carlson52b02d02010-10-14 10:37:41 +00003166
Matt Carlson42b64a42011-05-19 12:12:49 +00003167 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3168 if (!err)
3169 err = err2;
3170 }
3171
3172done:
3173 return err;
3174}
3175
3176static void tg3_phy_copper_begin(struct tg3 *tp)
3177{
3178 u32 new_adv;
3179 int i;
3180
3181 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3182 new_adv = ADVERTISED_10baseT_Half |
3183 ADVERTISED_10baseT_Full;
3184 if (tg3_flag(tp, WOL_SPEED_100MB))
3185 new_adv |= ADVERTISED_100baseT_Half |
3186 ADVERTISED_100baseT_Full;
3187
3188 tg3_phy_autoneg_cfg(tp, new_adv,
3189 FLOW_CTRL_TX | FLOW_CTRL_RX);
3190 } else if (tp->link_config.speed == SPEED_INVALID) {
3191 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3192 tp->link_config.advertising &=
3193 ~(ADVERTISED_1000baseT_Half |
3194 ADVERTISED_1000baseT_Full);
3195
3196 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3197 tp->link_config.flowctrl);
3198 } else {
3199 /* Asking for a specific link mode. */
3200 if (tp->link_config.speed == SPEED_1000) {
3201 if (tp->link_config.duplex == DUPLEX_FULL)
3202 new_adv = ADVERTISED_1000baseT_Full;
3203 else
3204 new_adv = ADVERTISED_1000baseT_Half;
3205 } else if (tp->link_config.speed == SPEED_100) {
3206 if (tp->link_config.duplex == DUPLEX_FULL)
3207 new_adv = ADVERTISED_100baseT_Full;
3208 else
3209 new_adv = ADVERTISED_100baseT_Half;
3210 } else {
3211 if (tp->link_config.duplex == DUPLEX_FULL)
3212 new_adv = ADVERTISED_10baseT_Full;
3213 else
3214 new_adv = ADVERTISED_10baseT_Half;
3215 }
3216
3217 tg3_phy_autoneg_cfg(tp, new_adv,
3218 tp->link_config.flowctrl);
Matt Carlson52b02d02010-10-14 10:37:41 +00003219 }
3220
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3222 tp->link_config.speed != SPEED_INVALID) {
3223 u32 bmcr, orig_bmcr;
3224
3225 tp->link_config.active_speed = tp->link_config.speed;
3226 tp->link_config.active_duplex = tp->link_config.duplex;
3227
3228 bmcr = 0;
3229 switch (tp->link_config.speed) {
3230 default:
3231 case SPEED_10:
3232 break;
3233
3234 case SPEED_100:
3235 bmcr |= BMCR_SPEED100;
3236 break;
3237
3238 case SPEED_1000:
Matt Carlson221c5632011-06-13 13:39:01 +00003239 bmcr |= BMCR_SPEED1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003241 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242
3243 if (tp->link_config.duplex == DUPLEX_FULL)
3244 bmcr |= BMCR_FULLDPLX;
3245
3246 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3247 (bmcr != orig_bmcr)) {
3248 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3249 for (i = 0; i < 1500; i++) {
3250 u32 tmp;
3251
3252 udelay(10);
3253 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3254 tg3_readphy(tp, MII_BMSR, &tmp))
3255 continue;
3256 if (!(tmp & BMSR_LSTATUS)) {
3257 udelay(40);
3258 break;
3259 }
3260 }
3261 tg3_writephy(tp, MII_BMCR, bmcr);
3262 udelay(40);
3263 }
3264 } else {
3265 tg3_writephy(tp, MII_BMCR,
3266 BMCR_ANENABLE | BMCR_ANRESTART);
3267 }
3268}
3269
3270static int tg3_init_5401phy_dsp(struct tg3 *tp)
3271{
3272 int err;
3273
3274 /* Turn off tap power management. */
3275 /* Set Extended packet length bit */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003276 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00003278 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3279 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3280 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3281 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3282 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283
3284 udelay(40);
3285
3286 return err;
3287}
3288
Michael Chan3600d912006-12-07 00:21:48 -08003289static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290{
Michael Chan3600d912006-12-07 00:21:48 -08003291 u32 adv_reg, all_mask = 0;
3292
3293 if (mask & ADVERTISED_10baseT_Half)
3294 all_mask |= ADVERTISE_10HALF;
3295 if (mask & ADVERTISED_10baseT_Full)
3296 all_mask |= ADVERTISE_10FULL;
3297 if (mask & ADVERTISED_100baseT_Half)
3298 all_mask |= ADVERTISE_100HALF;
3299 if (mask & ADVERTISED_100baseT_Full)
3300 all_mask |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301
3302 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3303 return 0;
3304
Linus Torvalds1da177e2005-04-16 15:20:36 -07003305 if ((adv_reg & all_mask) != all_mask)
3306 return 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003307 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308 u32 tg3_ctrl;
3309
Michael Chan3600d912006-12-07 00:21:48 -08003310 all_mask = 0;
3311 if (mask & ADVERTISED_1000baseT_Half)
3312 all_mask |= ADVERTISE_1000HALF;
3313 if (mask & ADVERTISED_1000baseT_Full)
3314 all_mask |= ADVERTISE_1000FULL;
3315
Matt Carlson221c5632011-06-13 13:39:01 +00003316 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317 return 0;
3318
Linus Torvalds1da177e2005-04-16 15:20:36 -07003319 if ((tg3_ctrl & all_mask) != all_mask)
3320 return 0;
3321 }
3322 return 1;
3323}
3324
Matt Carlsonef167e22007-12-20 20:10:01 -08003325static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3326{
3327 u32 curadv, reqadv;
3328
3329 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3330 return 1;
3331
3332 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3333 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3334
3335 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3336 if (curadv != reqadv)
3337 return 0;
3338
Joe Perches63c3a662011-04-26 08:12:10 +00003339 if (tg3_flag(tp, PAUSE_AUTONEG))
Matt Carlsonef167e22007-12-20 20:10:01 -08003340 tg3_readphy(tp, MII_LPA, rmtadv);
3341 } else {
3342 /* Reprogram the advertisement register, even if it
3343 * does not affect the current link. If the link
3344 * gets renegotiated in the future, we can save an
3345 * additional renegotiation cycle by advertising
3346 * it correctly in the first place.
3347 */
3348 if (curadv != reqadv) {
3349 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3350 ADVERTISE_PAUSE_ASYM);
3351 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3352 }
3353 }
3354
3355 return 1;
3356}
3357
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3359{
3360 int current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003361 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08003362 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003363 u16 current_speed;
3364 u8 current_duplex;
3365 int i, err;
3366
3367 tw32(MAC_EVENT, 0);
3368
3369 tw32_f(MAC_STATUS,
3370 (MAC_STATUS_SYNC_CHANGED |
3371 MAC_STATUS_CFG_CHANGED |
3372 MAC_STATUS_MI_COMPLETION |
3373 MAC_STATUS_LNKSTATE_CHANGED));
3374 udelay(40);
3375
Matt Carlson8ef21422008-05-02 16:47:53 -07003376 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3377 tw32_f(MAC_MI_MODE,
3378 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3379 udelay(80);
3380 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003381
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003382 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003383
3384 /* Some third-party PHYs need to be reset on link going
3385 * down.
3386 */
3387 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3388 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3389 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3390 netif_carrier_ok(tp->dev)) {
3391 tg3_readphy(tp, MII_BMSR, &bmsr);
3392 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3393 !(bmsr & BMSR_LSTATUS))
3394 force_reset = 1;
3395 }
3396 if (force_reset)
3397 tg3_phy_reset(tp);
3398
Matt Carlson79eb6902010-02-17 15:17:03 +00003399 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 tg3_readphy(tp, MII_BMSR, &bmsr);
3401 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
Joe Perches63c3a662011-04-26 08:12:10 +00003402 !tg3_flag(tp, INIT_COMPLETE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003403 bmsr = 0;
3404
3405 if (!(bmsr & BMSR_LSTATUS)) {
3406 err = tg3_init_5401phy_dsp(tp);
3407 if (err)
3408 return err;
3409
3410 tg3_readphy(tp, MII_BMSR, &bmsr);
3411 for (i = 0; i < 1000; i++) {
3412 udelay(10);
3413 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3414 (bmsr & BMSR_LSTATUS)) {
3415 udelay(40);
3416 break;
3417 }
3418 }
3419
Matt Carlson79eb6902010-02-17 15:17:03 +00003420 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3421 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422 !(bmsr & BMSR_LSTATUS) &&
3423 tp->link_config.active_speed == SPEED_1000) {
3424 err = tg3_phy_reset(tp);
3425 if (!err)
3426 err = tg3_init_5401phy_dsp(tp);
3427 if (err)
3428 return err;
3429 }
3430 }
3431 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3432 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3433 /* 5701 {A0,B0} CRC bug workaround */
3434 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00003435 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3436 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3437 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438 }
3439
3440 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003441 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3442 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003444 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003445 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003446 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3448
3449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3451 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3452 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3453 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3454 else
3455 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3456 }
3457
3458 current_link_up = 0;
3459 current_speed = SPEED_INVALID;
3460 current_duplex = DUPLEX_INVALID;
3461
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003462 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Matt Carlson15ee95c2011-04-20 07:57:40 +00003463 err = tg3_phy_auxctl_read(tp,
3464 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3465 &val);
3466 if (!err && !(val & (1 << 10))) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003467 tg3_phy_auxctl_write(tp,
3468 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3469 val | (1 << 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 goto relink;
3471 }
3472 }
3473
3474 bmsr = 0;
3475 for (i = 0; i < 100; i++) {
3476 tg3_readphy(tp, MII_BMSR, &bmsr);
3477 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3478 (bmsr & BMSR_LSTATUS))
3479 break;
3480 udelay(40);
3481 }
3482
3483 if (bmsr & BMSR_LSTATUS) {
3484 u32 aux_stat, bmcr;
3485
3486 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3487 for (i = 0; i < 2000; i++) {
3488 udelay(10);
3489 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3490 aux_stat)
3491 break;
3492 }
3493
3494 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3495 &current_speed,
3496 &current_duplex);
3497
3498 bmcr = 0;
3499 for (i = 0; i < 200; i++) {
3500 tg3_readphy(tp, MII_BMCR, &bmcr);
3501 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3502 continue;
3503 if (bmcr && bmcr != 0x7fff)
3504 break;
3505 udelay(10);
3506 }
3507
Matt Carlsonef167e22007-12-20 20:10:01 -08003508 lcl_adv = 0;
3509 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003510
Matt Carlsonef167e22007-12-20 20:10:01 -08003511 tp->link_config.active_speed = current_speed;
3512 tp->link_config.active_duplex = current_duplex;
3513
3514 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3515 if ((bmcr & BMCR_ANENABLE) &&
3516 tg3_copper_is_advertising_all(tp,
3517 tp->link_config.advertising)) {
3518 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3519 &rmt_adv))
3520 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521 }
3522 } else {
3523 if (!(bmcr & BMCR_ANENABLE) &&
3524 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003525 tp->link_config.duplex == current_duplex &&
3526 tp->link_config.flowctrl ==
3527 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529 }
3530 }
3531
Matt Carlsonef167e22007-12-20 20:10:01 -08003532 if (current_link_up == 1 &&
3533 tp->link_config.active_duplex == DUPLEX_FULL)
3534 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535 }
3536
Linus Torvalds1da177e2005-04-16 15:20:36 -07003537relink:
Matt Carlson80096062010-08-02 11:26:06 +00003538 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003539 tg3_phy_copper_begin(tp);
3540
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003541 tg3_readphy(tp, MII_BMSR, &bmsr);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00003542 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
3543 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544 current_link_up = 1;
3545 }
3546
3547 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3548 if (current_link_up == 1) {
3549 if (tp->link_config.active_speed == SPEED_100 ||
3550 tp->link_config.active_speed == SPEED_10)
3551 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3552 else
3553 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003554 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00003555 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3556 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3558
3559 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3560 if (tp->link_config.active_duplex == DUPLEX_HALF)
3561 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3562
Linus Torvalds1da177e2005-04-16 15:20:36 -07003563 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003564 if (current_link_up == 1 &&
3565 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003567 else
3568 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003569 }
3570
3571 /* ??? Without this setting Netgear GA302T PHY does not
3572 * ??? send/receive packets...
3573 */
Matt Carlson79eb6902010-02-17 15:17:03 +00003574 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003575 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3576 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3577 tw32_f(MAC_MI_MODE, tp->mi_mode);
3578 udelay(80);
3579 }
3580
3581 tw32_f(MAC_MODE, tp->mac_mode);
3582 udelay(40);
3583
Matt Carlson52b02d02010-10-14 10:37:41 +00003584 tg3_phy_eee_adjust(tp, current_link_up);
3585
Joe Perches63c3a662011-04-26 08:12:10 +00003586 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003587 /* Polled via timer. */
3588 tw32_f(MAC_EVENT, 0);
3589 } else {
3590 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3591 }
3592 udelay(40);
3593
3594 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3595 current_link_up == 1 &&
3596 tp->link_config.active_speed == SPEED_1000 &&
Joe Perches63c3a662011-04-26 08:12:10 +00003597 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003598 udelay(120);
3599 tw32_f(MAC_STATUS,
3600 (MAC_STATUS_SYNC_CHANGED |
3601 MAC_STATUS_CFG_CHANGED));
3602 udelay(40);
3603 tg3_write_mem(tp,
3604 NIC_SRAM_FIRMWARE_MBOX,
3605 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3606 }
3607
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003608 /* Prevent send BD corruption. */
Joe Perches63c3a662011-04-26 08:12:10 +00003609 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003610 u16 oldlnkctl, newlnkctl;
3611
3612 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003613 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003614 &oldlnkctl);
3615 if (tp->link_config.active_speed == SPEED_100 ||
3616 tp->link_config.active_speed == SPEED_10)
3617 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3618 else
3619 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3620 if (newlnkctl != oldlnkctl)
3621 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003622 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003623 newlnkctl);
3624 }
3625
Linus Torvalds1da177e2005-04-16 15:20:36 -07003626 if (current_link_up != netif_carrier_ok(tp->dev)) {
3627 if (current_link_up)
3628 netif_carrier_on(tp->dev);
3629 else
3630 netif_carrier_off(tp->dev);
3631 tg3_link_report(tp);
3632 }
3633
3634 return 0;
3635}
3636
3637struct tg3_fiber_aneginfo {
3638 int state;
3639#define ANEG_STATE_UNKNOWN 0
3640#define ANEG_STATE_AN_ENABLE 1
3641#define ANEG_STATE_RESTART_INIT 2
3642#define ANEG_STATE_RESTART 3
3643#define ANEG_STATE_DISABLE_LINK_OK 4
3644#define ANEG_STATE_ABILITY_DETECT_INIT 5
3645#define ANEG_STATE_ABILITY_DETECT 6
3646#define ANEG_STATE_ACK_DETECT_INIT 7
3647#define ANEG_STATE_ACK_DETECT 8
3648#define ANEG_STATE_COMPLETE_ACK_INIT 9
3649#define ANEG_STATE_COMPLETE_ACK 10
3650#define ANEG_STATE_IDLE_DETECT_INIT 11
3651#define ANEG_STATE_IDLE_DETECT 12
3652#define ANEG_STATE_LINK_OK 13
3653#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3654#define ANEG_STATE_NEXT_PAGE_WAIT 15
3655
3656 u32 flags;
3657#define MR_AN_ENABLE 0x00000001
3658#define MR_RESTART_AN 0x00000002
3659#define MR_AN_COMPLETE 0x00000004
3660#define MR_PAGE_RX 0x00000008
3661#define MR_NP_LOADED 0x00000010
3662#define MR_TOGGLE_TX 0x00000020
3663#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3664#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3665#define MR_LP_ADV_SYM_PAUSE 0x00000100
3666#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3667#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3668#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3669#define MR_LP_ADV_NEXT_PAGE 0x00001000
3670#define MR_TOGGLE_RX 0x00002000
3671#define MR_NP_RX 0x00004000
3672
3673#define MR_LINK_OK 0x80000000
3674
3675 unsigned long link_time, cur_time;
3676
3677 u32 ability_match_cfg;
3678 int ability_match_count;
3679
3680 char ability_match, idle_match, ack_match;
3681
3682 u32 txconfig, rxconfig;
3683#define ANEG_CFG_NP 0x00000080
3684#define ANEG_CFG_ACK 0x00000040
3685#define ANEG_CFG_RF2 0x00000020
3686#define ANEG_CFG_RF1 0x00000010
3687#define ANEG_CFG_PS2 0x00000001
3688#define ANEG_CFG_PS1 0x00008000
3689#define ANEG_CFG_HD 0x00004000
3690#define ANEG_CFG_FD 0x00002000
3691#define ANEG_CFG_INVAL 0x00001f06
3692
3693};
3694#define ANEG_OK 0
3695#define ANEG_DONE 1
3696#define ANEG_TIMER_ENAB 2
3697#define ANEG_FAILED -1
3698
3699#define ANEG_STATE_SETTLE_TIME 10000
3700
3701static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3702 struct tg3_fiber_aneginfo *ap)
3703{
Matt Carlson5be73b42007-12-20 20:09:29 -08003704 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003705 unsigned long delta;
3706 u32 rx_cfg_reg;
3707 int ret;
3708
3709 if (ap->state == ANEG_STATE_UNKNOWN) {
3710 ap->rxconfig = 0;
3711 ap->link_time = 0;
3712 ap->cur_time = 0;
3713 ap->ability_match_cfg = 0;
3714 ap->ability_match_count = 0;
3715 ap->ability_match = 0;
3716 ap->idle_match = 0;
3717 ap->ack_match = 0;
3718 }
3719 ap->cur_time++;
3720
3721 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3722 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3723
3724 if (rx_cfg_reg != ap->ability_match_cfg) {
3725 ap->ability_match_cfg = rx_cfg_reg;
3726 ap->ability_match = 0;
3727 ap->ability_match_count = 0;
3728 } else {
3729 if (++ap->ability_match_count > 1) {
3730 ap->ability_match = 1;
3731 ap->ability_match_cfg = rx_cfg_reg;
3732 }
3733 }
3734 if (rx_cfg_reg & ANEG_CFG_ACK)
3735 ap->ack_match = 1;
3736 else
3737 ap->ack_match = 0;
3738
3739 ap->idle_match = 0;
3740 } else {
3741 ap->idle_match = 1;
3742 ap->ability_match_cfg = 0;
3743 ap->ability_match_count = 0;
3744 ap->ability_match = 0;
3745 ap->ack_match = 0;
3746
3747 rx_cfg_reg = 0;
3748 }
3749
3750 ap->rxconfig = rx_cfg_reg;
3751 ret = ANEG_OK;
3752
Matt Carlson33f401a2010-04-05 10:19:27 +00003753 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003754 case ANEG_STATE_UNKNOWN:
3755 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3756 ap->state = ANEG_STATE_AN_ENABLE;
3757
3758 /* fallthru */
3759 case ANEG_STATE_AN_ENABLE:
3760 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3761 if (ap->flags & MR_AN_ENABLE) {
3762 ap->link_time = 0;
3763 ap->cur_time = 0;
3764 ap->ability_match_cfg = 0;
3765 ap->ability_match_count = 0;
3766 ap->ability_match = 0;
3767 ap->idle_match = 0;
3768 ap->ack_match = 0;
3769
3770 ap->state = ANEG_STATE_RESTART_INIT;
3771 } else {
3772 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3773 }
3774 break;
3775
3776 case ANEG_STATE_RESTART_INIT:
3777 ap->link_time = ap->cur_time;
3778 ap->flags &= ~(MR_NP_LOADED);
3779 ap->txconfig = 0;
3780 tw32(MAC_TX_AUTO_NEG, 0);
3781 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3782 tw32_f(MAC_MODE, tp->mac_mode);
3783 udelay(40);
3784
3785 ret = ANEG_TIMER_ENAB;
3786 ap->state = ANEG_STATE_RESTART;
3787
3788 /* fallthru */
3789 case ANEG_STATE_RESTART:
3790 delta = ap->cur_time - ap->link_time;
Matt Carlson859a588792010-04-05 10:19:28 +00003791 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003792 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a588792010-04-05 10:19:28 +00003793 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003794 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795 break;
3796
3797 case ANEG_STATE_DISABLE_LINK_OK:
3798 ret = ANEG_DONE;
3799 break;
3800
3801 case ANEG_STATE_ABILITY_DETECT_INIT:
3802 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08003803 ap->txconfig = ANEG_CFG_FD;
3804 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3805 if (flowctrl & ADVERTISE_1000XPAUSE)
3806 ap->txconfig |= ANEG_CFG_PS1;
3807 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3808 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003809 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3810 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3811 tw32_f(MAC_MODE, tp->mac_mode);
3812 udelay(40);
3813
3814 ap->state = ANEG_STATE_ABILITY_DETECT;
3815 break;
3816
3817 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a588792010-04-05 10:19:28 +00003818 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003820 break;
3821
3822 case ANEG_STATE_ACK_DETECT_INIT:
3823 ap->txconfig |= ANEG_CFG_ACK;
3824 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3825 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3826 tw32_f(MAC_MODE, tp->mac_mode);
3827 udelay(40);
3828
3829 ap->state = ANEG_STATE_ACK_DETECT;
3830
3831 /* fallthru */
3832 case ANEG_STATE_ACK_DETECT:
3833 if (ap->ack_match != 0) {
3834 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3835 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3836 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3837 } else {
3838 ap->state = ANEG_STATE_AN_ENABLE;
3839 }
3840 } else if (ap->ability_match != 0 &&
3841 ap->rxconfig == 0) {
3842 ap->state = ANEG_STATE_AN_ENABLE;
3843 }
3844 break;
3845
3846 case ANEG_STATE_COMPLETE_ACK_INIT:
3847 if (ap->rxconfig & ANEG_CFG_INVAL) {
3848 ret = ANEG_FAILED;
3849 break;
3850 }
3851 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3852 MR_LP_ADV_HALF_DUPLEX |
3853 MR_LP_ADV_SYM_PAUSE |
3854 MR_LP_ADV_ASYM_PAUSE |
3855 MR_LP_ADV_REMOTE_FAULT1 |
3856 MR_LP_ADV_REMOTE_FAULT2 |
3857 MR_LP_ADV_NEXT_PAGE |
3858 MR_TOGGLE_RX |
3859 MR_NP_RX);
3860 if (ap->rxconfig & ANEG_CFG_FD)
3861 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3862 if (ap->rxconfig & ANEG_CFG_HD)
3863 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3864 if (ap->rxconfig & ANEG_CFG_PS1)
3865 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3866 if (ap->rxconfig & ANEG_CFG_PS2)
3867 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3868 if (ap->rxconfig & ANEG_CFG_RF1)
3869 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3870 if (ap->rxconfig & ANEG_CFG_RF2)
3871 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3872 if (ap->rxconfig & ANEG_CFG_NP)
3873 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3874
3875 ap->link_time = ap->cur_time;
3876
3877 ap->flags ^= (MR_TOGGLE_TX);
3878 if (ap->rxconfig & 0x0008)
3879 ap->flags |= MR_TOGGLE_RX;
3880 if (ap->rxconfig & ANEG_CFG_NP)
3881 ap->flags |= MR_NP_RX;
3882 ap->flags |= MR_PAGE_RX;
3883
3884 ap->state = ANEG_STATE_COMPLETE_ACK;
3885 ret = ANEG_TIMER_ENAB;
3886 break;
3887
3888 case ANEG_STATE_COMPLETE_ACK:
3889 if (ap->ability_match != 0 &&
3890 ap->rxconfig == 0) {
3891 ap->state = ANEG_STATE_AN_ENABLE;
3892 break;
3893 }
3894 delta = ap->cur_time - ap->link_time;
3895 if (delta > ANEG_STATE_SETTLE_TIME) {
3896 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3897 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3898 } else {
3899 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3900 !(ap->flags & MR_NP_RX)) {
3901 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3902 } else {
3903 ret = ANEG_FAILED;
3904 }
3905 }
3906 }
3907 break;
3908
3909 case ANEG_STATE_IDLE_DETECT_INIT:
3910 ap->link_time = ap->cur_time;
3911 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3912 tw32_f(MAC_MODE, tp->mac_mode);
3913 udelay(40);
3914
3915 ap->state = ANEG_STATE_IDLE_DETECT;
3916 ret = ANEG_TIMER_ENAB;
3917 break;
3918
3919 case ANEG_STATE_IDLE_DETECT:
3920 if (ap->ability_match != 0 &&
3921 ap->rxconfig == 0) {
3922 ap->state = ANEG_STATE_AN_ENABLE;
3923 break;
3924 }
3925 delta = ap->cur_time - ap->link_time;
3926 if (delta > ANEG_STATE_SETTLE_TIME) {
3927 /* XXX another gem from the Broadcom driver :( */
3928 ap->state = ANEG_STATE_LINK_OK;
3929 }
3930 break;
3931
3932 case ANEG_STATE_LINK_OK:
3933 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3934 ret = ANEG_DONE;
3935 break;
3936
3937 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3938 /* ??? unimplemented */
3939 break;
3940
3941 case ANEG_STATE_NEXT_PAGE_WAIT:
3942 /* ??? unimplemented */
3943 break;
3944
3945 default:
3946 ret = ANEG_FAILED;
3947 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003948 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949
3950 return ret;
3951}
3952
Matt Carlson5be73b42007-12-20 20:09:29 -08003953static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954{
3955 int res = 0;
3956 struct tg3_fiber_aneginfo aninfo;
3957 int status = ANEG_FAILED;
3958 unsigned int tick;
3959 u32 tmp;
3960
3961 tw32_f(MAC_TX_AUTO_NEG, 0);
3962
3963 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3964 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3965 udelay(40);
3966
3967 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3968 udelay(40);
3969
3970 memset(&aninfo, 0, sizeof(aninfo));
3971 aninfo.flags |= MR_AN_ENABLE;
3972 aninfo.state = ANEG_STATE_UNKNOWN;
3973 aninfo.cur_time = 0;
3974 tick = 0;
3975 while (++tick < 195000) {
3976 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3977 if (status == ANEG_DONE || status == ANEG_FAILED)
3978 break;
3979
3980 udelay(1);
3981 }
3982
3983 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3984 tw32_f(MAC_MODE, tp->mac_mode);
3985 udelay(40);
3986
Matt Carlson5be73b42007-12-20 20:09:29 -08003987 *txflags = aninfo.txconfig;
3988 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989
3990 if (status == ANEG_DONE &&
3991 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3992 MR_LP_ADV_FULL_DUPLEX)))
3993 res = 1;
3994
3995 return res;
3996}
3997
3998static void tg3_init_bcm8002(struct tg3 *tp)
3999{
4000 u32 mac_status = tr32(MAC_STATUS);
4001 int i;
4002
4003 /* Reset when initting first time or we have a link. */
Joe Perches63c3a662011-04-26 08:12:10 +00004004 if (tg3_flag(tp, INIT_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005 !(mac_status & MAC_STATUS_PCS_SYNCED))
4006 return;
4007
4008 /* Set PLL lock range. */
4009 tg3_writephy(tp, 0x16, 0x8007);
4010
4011 /* SW reset */
4012 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4013
4014 /* Wait for reset to complete. */
4015 /* XXX schedule_timeout() ... */
4016 for (i = 0; i < 500; i++)
4017 udelay(10);
4018
4019 /* Config mode; select PMA/Ch 1 regs. */
4020 tg3_writephy(tp, 0x10, 0x8411);
4021
4022 /* Enable auto-lock and comdet, select txclk for tx. */
4023 tg3_writephy(tp, 0x11, 0x0a10);
4024
4025 tg3_writephy(tp, 0x18, 0x00a0);
4026 tg3_writephy(tp, 0x16, 0x41ff);
4027
4028 /* Assert and deassert POR. */
4029 tg3_writephy(tp, 0x13, 0x0400);
4030 udelay(40);
4031 tg3_writephy(tp, 0x13, 0x0000);
4032
4033 tg3_writephy(tp, 0x11, 0x0a50);
4034 udelay(40);
4035 tg3_writephy(tp, 0x11, 0x0a10);
4036
4037 /* Wait for signal to stabilize */
4038 /* XXX schedule_timeout() ... */
4039 for (i = 0; i < 15000; i++)
4040 udelay(10);
4041
4042 /* Deselect the channel register so we can read the PHYID
4043 * later.
4044 */
4045 tg3_writephy(tp, 0x10, 0x8011);
4046}
4047
4048static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4049{
Matt Carlson82cd3d12007-12-20 20:09:00 -08004050 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004051 u32 sg_dig_ctrl, sg_dig_status;
4052 u32 serdes_cfg, expected_sg_dig_ctrl;
4053 int workaround, port_a;
4054 int current_link_up;
4055
4056 serdes_cfg = 0;
4057 expected_sg_dig_ctrl = 0;
4058 workaround = 0;
4059 port_a = 1;
4060 current_link_up = 0;
4061
4062 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4063 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4064 workaround = 1;
4065 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4066 port_a = 0;
4067
4068 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4069 /* preserve bits 20-23 for voltage regulator */
4070 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4071 }
4072
4073 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4074
4075 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004076 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077 if (workaround) {
4078 u32 val = serdes_cfg;
4079
4080 if (port_a)
4081 val |= 0xc010000;
4082 else
4083 val |= 0x4010000;
4084 tw32_f(MAC_SERDES_CFG, val);
4085 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004086
4087 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088 }
4089 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4090 tg3_setup_flow_control(tp, 0, 0);
4091 current_link_up = 1;
4092 }
4093 goto out;
4094 }
4095
4096 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004097 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004098
Matt Carlson82cd3d12007-12-20 20:09:00 -08004099 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4100 if (flowctrl & ADVERTISE_1000XPAUSE)
4101 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4102 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4103 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004104
4105 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004106 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07004107 tp->serdes_counter &&
4108 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4109 MAC_STATUS_RCVD_CFG)) ==
4110 MAC_STATUS_PCS_SYNCED)) {
4111 tp->serdes_counter--;
4112 current_link_up = 1;
4113 goto out;
4114 }
4115restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004116 if (workaround)
4117 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004118 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119 udelay(5);
4120 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4121
Michael Chan3d3ebe72006-09-27 15:59:15 -07004122 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004123 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004124 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4125 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004126 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004127 mac_status = tr32(MAC_STATUS);
4128
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004129 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004130 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08004131 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004132
Matt Carlson82cd3d12007-12-20 20:09:00 -08004133 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4134 local_adv |= ADVERTISE_1000XPAUSE;
4135 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4136 local_adv |= ADVERTISE_1000XPSE_ASYM;
4137
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004138 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004139 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004140 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004141 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004142
4143 tg3_setup_flow_control(tp, local_adv, remote_adv);
4144 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004145 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004146 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004147 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004148 if (tp->serdes_counter)
4149 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004150 else {
4151 if (workaround) {
4152 u32 val = serdes_cfg;
4153
4154 if (port_a)
4155 val |= 0xc010000;
4156 else
4157 val |= 0x4010000;
4158
4159 tw32_f(MAC_SERDES_CFG, val);
4160 }
4161
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004162 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004163 udelay(40);
4164
4165 /* Link parallel detection - link is up */
4166 /* only if we have PCS_SYNC and not */
4167 /* receiving config code words */
4168 mac_status = tr32(MAC_STATUS);
4169 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4170 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4171 tg3_setup_flow_control(tp, 0, 0);
4172 current_link_up = 1;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004173 tp->phy_flags |=
4174 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004175 tp->serdes_counter =
4176 SERDES_PARALLEL_DET_TIMEOUT;
4177 } else
4178 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004179 }
4180 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07004181 } else {
4182 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004183 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004184 }
4185
4186out:
4187 return current_link_up;
4188}
4189
4190static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4191{
4192 int current_link_up = 0;
4193
Michael Chan5cf64b8a2007-05-05 12:11:21 -07004194 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004195 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004196
4197 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08004198 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004199 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004200
Matt Carlson5be73b42007-12-20 20:09:29 -08004201 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4202 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004203
Matt Carlson5be73b42007-12-20 20:09:29 -08004204 if (txflags & ANEG_CFG_PS1)
4205 local_adv |= ADVERTISE_1000XPAUSE;
4206 if (txflags & ANEG_CFG_PS2)
4207 local_adv |= ADVERTISE_1000XPSE_ASYM;
4208
4209 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4210 remote_adv |= LPA_1000XPAUSE;
4211 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4212 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004213
4214 tg3_setup_flow_control(tp, local_adv, remote_adv);
4215
Linus Torvalds1da177e2005-04-16 15:20:36 -07004216 current_link_up = 1;
4217 }
4218 for (i = 0; i < 30; i++) {
4219 udelay(20);
4220 tw32_f(MAC_STATUS,
4221 (MAC_STATUS_SYNC_CHANGED |
4222 MAC_STATUS_CFG_CHANGED));
4223 udelay(40);
4224 if ((tr32(MAC_STATUS) &
4225 (MAC_STATUS_SYNC_CHANGED |
4226 MAC_STATUS_CFG_CHANGED)) == 0)
4227 break;
4228 }
4229
4230 mac_status = tr32(MAC_STATUS);
4231 if (current_link_up == 0 &&
4232 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4233 !(mac_status & MAC_STATUS_RCVD_CFG))
4234 current_link_up = 1;
4235 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08004236 tg3_setup_flow_control(tp, 0, 0);
4237
Linus Torvalds1da177e2005-04-16 15:20:36 -07004238 /* Forcing 1000FD link up. */
4239 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004240
4241 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4242 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004243
4244 tw32_f(MAC_MODE, tp->mac_mode);
4245 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004246 }
4247
4248out:
4249 return current_link_up;
4250}
4251
4252static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4253{
4254 u32 orig_pause_cfg;
4255 u16 orig_active_speed;
4256 u8 orig_active_duplex;
4257 u32 mac_status;
4258 int current_link_up;
4259 int i;
4260
Matt Carlson8d018622007-12-20 20:05:44 -08004261 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004262 orig_active_speed = tp->link_config.active_speed;
4263 orig_active_duplex = tp->link_config.active_duplex;
4264
Joe Perches63c3a662011-04-26 08:12:10 +00004265 if (!tg3_flag(tp, HW_AUTONEG) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004266 netif_carrier_ok(tp->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00004267 tg3_flag(tp, INIT_COMPLETE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004268 mac_status = tr32(MAC_STATUS);
4269 mac_status &= (MAC_STATUS_PCS_SYNCED |
4270 MAC_STATUS_SIGNAL_DET |
4271 MAC_STATUS_CFG_CHANGED |
4272 MAC_STATUS_RCVD_CFG);
4273 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4274 MAC_STATUS_SIGNAL_DET)) {
4275 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4276 MAC_STATUS_CFG_CHANGED));
4277 return 0;
4278 }
4279 }
4280
4281 tw32_f(MAC_TX_AUTO_NEG, 0);
4282
4283 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4284 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4285 tw32_f(MAC_MODE, tp->mac_mode);
4286 udelay(40);
4287
Matt Carlson79eb6902010-02-17 15:17:03 +00004288 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004289 tg3_init_bcm8002(tp);
4290
4291 /* Enable link change event even when serdes polling. */
4292 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4293 udelay(40);
4294
4295 current_link_up = 0;
4296 mac_status = tr32(MAC_STATUS);
4297
Joe Perches63c3a662011-04-26 08:12:10 +00004298 if (tg3_flag(tp, HW_AUTONEG))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004299 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4300 else
4301 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4302
Matt Carlson898a56f2009-08-28 14:02:40 +00004303 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07004304 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00004305 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004306
4307 for (i = 0; i < 100; i++) {
4308 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4309 MAC_STATUS_CFG_CHANGED));
4310 udelay(5);
4311 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07004312 MAC_STATUS_CFG_CHANGED |
4313 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004314 break;
4315 }
4316
4317 mac_status = tr32(MAC_STATUS);
4318 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4319 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004320 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4321 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004322 tw32_f(MAC_MODE, (tp->mac_mode |
4323 MAC_MODE_SEND_CONFIGS));
4324 udelay(1);
4325 tw32_f(MAC_MODE, tp->mac_mode);
4326 }
4327 }
4328
4329 if (current_link_up == 1) {
4330 tp->link_config.active_speed = SPEED_1000;
4331 tp->link_config.active_duplex = DUPLEX_FULL;
4332 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4333 LED_CTRL_LNKLED_OVERRIDE |
4334 LED_CTRL_1000MBPS_ON));
4335 } else {
4336 tp->link_config.active_speed = SPEED_INVALID;
4337 tp->link_config.active_duplex = DUPLEX_INVALID;
4338 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4339 LED_CTRL_LNKLED_OVERRIDE |
4340 LED_CTRL_TRAFFIC_OVERRIDE));
4341 }
4342
4343 if (current_link_up != netif_carrier_ok(tp->dev)) {
4344 if (current_link_up)
4345 netif_carrier_on(tp->dev);
4346 else
4347 netif_carrier_off(tp->dev);
4348 tg3_link_report(tp);
4349 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08004350 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004351 if (orig_pause_cfg != now_pause_cfg ||
4352 orig_active_speed != tp->link_config.active_speed ||
4353 orig_active_duplex != tp->link_config.active_duplex)
4354 tg3_link_report(tp);
4355 }
4356
4357 return 0;
4358}
4359
Michael Chan747e8f82005-07-25 12:33:22 -07004360static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4361{
4362 int current_link_up, err = 0;
4363 u32 bmsr, bmcr;
4364 u16 current_speed;
4365 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08004366 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07004367
4368 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4369 tw32_f(MAC_MODE, tp->mac_mode);
4370 udelay(40);
4371
4372 tw32(MAC_EVENT, 0);
4373
4374 tw32_f(MAC_STATUS,
4375 (MAC_STATUS_SYNC_CHANGED |
4376 MAC_STATUS_CFG_CHANGED |
4377 MAC_STATUS_MI_COMPLETION |
4378 MAC_STATUS_LNKSTATE_CHANGED));
4379 udelay(40);
4380
4381 if (force_reset)
4382 tg3_phy_reset(tp);
4383
4384 current_link_up = 0;
4385 current_speed = SPEED_INVALID;
4386 current_duplex = DUPLEX_INVALID;
4387
4388 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4389 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004390 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4391 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4392 bmsr |= BMSR_LSTATUS;
4393 else
4394 bmsr &= ~BMSR_LSTATUS;
4395 }
Michael Chan747e8f82005-07-25 12:33:22 -07004396
4397 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4398
4399 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004400 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004401 /* do nothing, just check for link up at the end */
4402 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4403 u32 adv, new_adv;
4404
4405 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4406 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4407 ADVERTISE_1000XPAUSE |
4408 ADVERTISE_1000XPSE_ASYM |
4409 ADVERTISE_SLCT);
4410
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004411 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Michael Chan747e8f82005-07-25 12:33:22 -07004412
4413 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4414 new_adv |= ADVERTISE_1000XHALF;
4415 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4416 new_adv |= ADVERTISE_1000XFULL;
4417
4418 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4419 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4420 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4421 tg3_writephy(tp, MII_BMCR, bmcr);
4422
4423 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004424 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004425 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004426
4427 return err;
4428 }
4429 } else {
4430 u32 new_bmcr;
4431
4432 bmcr &= ~BMCR_SPEED1000;
4433 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4434
4435 if (tp->link_config.duplex == DUPLEX_FULL)
4436 new_bmcr |= BMCR_FULLDPLX;
4437
4438 if (new_bmcr != bmcr) {
4439 /* BMCR_SPEED1000 is a reserved bit that needs
4440 * to be set on write.
4441 */
4442 new_bmcr |= BMCR_SPEED1000;
4443
4444 /* Force a linkdown */
4445 if (netif_carrier_ok(tp->dev)) {
4446 u32 adv;
4447
4448 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4449 adv &= ~(ADVERTISE_1000XFULL |
4450 ADVERTISE_1000XHALF |
4451 ADVERTISE_SLCT);
4452 tg3_writephy(tp, MII_ADVERTISE, adv);
4453 tg3_writephy(tp, MII_BMCR, bmcr |
4454 BMCR_ANRESTART |
4455 BMCR_ANENABLE);
4456 udelay(10);
4457 netif_carrier_off(tp->dev);
4458 }
4459 tg3_writephy(tp, MII_BMCR, new_bmcr);
4460 bmcr = new_bmcr;
4461 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4462 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004463 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4464 ASIC_REV_5714) {
4465 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4466 bmsr |= BMSR_LSTATUS;
4467 else
4468 bmsr &= ~BMSR_LSTATUS;
4469 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004470 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004471 }
4472 }
4473
4474 if (bmsr & BMSR_LSTATUS) {
4475 current_speed = SPEED_1000;
4476 current_link_up = 1;
4477 if (bmcr & BMCR_FULLDPLX)
4478 current_duplex = DUPLEX_FULL;
4479 else
4480 current_duplex = DUPLEX_HALF;
4481
Matt Carlsonef167e22007-12-20 20:10:01 -08004482 local_adv = 0;
4483 remote_adv = 0;
4484
Michael Chan747e8f82005-07-25 12:33:22 -07004485 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004486 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004487
4488 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4489 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4490 common = local_adv & remote_adv;
4491 if (common & (ADVERTISE_1000XHALF |
4492 ADVERTISE_1000XFULL)) {
4493 if (common & ADVERTISE_1000XFULL)
4494 current_duplex = DUPLEX_FULL;
4495 else
4496 current_duplex = DUPLEX_HALF;
Joe Perches63c3a662011-04-26 08:12:10 +00004497 } else if (!tg3_flag(tp, 5780_CLASS)) {
Matt Carlson57d8b882010-06-05 17:24:35 +00004498 /* Link is up via parallel detect */
Matt Carlson859a588792010-04-05 10:19:28 +00004499 } else {
Michael Chan747e8f82005-07-25 12:33:22 -07004500 current_link_up = 0;
Matt Carlson859a588792010-04-05 10:19:28 +00004501 }
Michael Chan747e8f82005-07-25 12:33:22 -07004502 }
4503 }
4504
Matt Carlsonef167e22007-12-20 20:10:01 -08004505 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4506 tg3_setup_flow_control(tp, local_adv, remote_adv);
4507
Michael Chan747e8f82005-07-25 12:33:22 -07004508 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4509 if (tp->link_config.active_duplex == DUPLEX_HALF)
4510 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4511
4512 tw32_f(MAC_MODE, tp->mac_mode);
4513 udelay(40);
4514
4515 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4516
4517 tp->link_config.active_speed = current_speed;
4518 tp->link_config.active_duplex = current_duplex;
4519
4520 if (current_link_up != netif_carrier_ok(tp->dev)) {
4521 if (current_link_up)
4522 netif_carrier_on(tp->dev);
4523 else {
4524 netif_carrier_off(tp->dev);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004525 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004526 }
4527 tg3_link_report(tp);
4528 }
4529 return err;
4530}
4531
4532static void tg3_serdes_parallel_detect(struct tg3 *tp)
4533{
Michael Chan3d3ebe72006-09-27 15:59:15 -07004534 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07004535 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07004536 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07004537 return;
4538 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004539
Michael Chan747e8f82005-07-25 12:33:22 -07004540 if (!netif_carrier_ok(tp->dev) &&
4541 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4542 u32 bmcr;
4543
4544 tg3_readphy(tp, MII_BMCR, &bmcr);
4545 if (bmcr & BMCR_ANENABLE) {
4546 u32 phy1, phy2;
4547
4548 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004549 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4550 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07004551
4552 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004553 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4554 MII_TG3_DSP_EXP1_INT_STAT);
4555 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4556 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004557
4558 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4559 /* We have signal detect and not receiving
4560 * config code words, link is up by parallel
4561 * detection.
4562 */
4563
4564 bmcr &= ~BMCR_ANENABLE;
4565 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4566 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004567 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004568 }
4569 }
Matt Carlson859a588792010-04-05 10:19:28 +00004570 } else if (netif_carrier_ok(tp->dev) &&
4571 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004572 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004573 u32 phy2;
4574
4575 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004576 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4577 MII_TG3_DSP_EXP1_INT_STAT);
4578 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004579 if (phy2 & 0x20) {
4580 u32 bmcr;
4581
4582 /* Config code words received, turn on autoneg. */
4583 tg3_readphy(tp, MII_BMCR, &bmcr);
4584 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4585
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004586 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004587
4588 }
4589 }
4590}
4591
Linus Torvalds1da177e2005-04-16 15:20:36 -07004592static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4593{
Matt Carlsonf2096f92011-04-05 14:22:48 +00004594 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004595 int err;
4596
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004597 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004598 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004599 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07004600 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a588792010-04-05 10:19:28 +00004601 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004602 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004603
Matt Carlsonbcb37f62008-11-03 16:52:09 -08004604 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00004605 u32 scale;
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08004606
4607 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4608 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4609 scale = 65;
4610 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4611 scale = 6;
4612 else
4613 scale = 12;
4614
4615 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4616 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4617 tw32(GRC_MISC_CFG, val);
4618 }
4619
Matt Carlsonf2096f92011-04-05 14:22:48 +00004620 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4621 (6 << TX_LENGTHS_IPG_SHIFT);
4622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4623 val |= tr32(MAC_TX_LENGTHS) &
4624 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4625 TX_LENGTHS_CNT_DWN_VAL_MSK);
4626
Linus Torvalds1da177e2005-04-16 15:20:36 -07004627 if (tp->link_config.active_speed == SPEED_1000 &&
4628 tp->link_config.active_duplex == DUPLEX_HALF)
Matt Carlsonf2096f92011-04-05 14:22:48 +00004629 tw32(MAC_TX_LENGTHS, val |
4630 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004631 else
Matt Carlsonf2096f92011-04-05 14:22:48 +00004632 tw32(MAC_TX_LENGTHS, val |
4633 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004634
Joe Perches63c3a662011-04-26 08:12:10 +00004635 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004636 if (netif_carrier_ok(tp->dev)) {
4637 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07004638 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004639 } else {
4640 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4641 }
4642 }
4643
Joe Perches63c3a662011-04-26 08:12:10 +00004644 if (tg3_flag(tp, ASPM_WORKAROUND)) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00004645 val = tr32(PCIE_PWR_MGMT_THRESH);
Matt Carlson8ed5d972007-05-07 00:25:49 -07004646 if (!netif_carrier_ok(tp->dev))
4647 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4648 tp->pwrmgmt_thresh;
4649 else
4650 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4651 tw32(PCIE_PWR_MGMT_THRESH, val);
4652 }
4653
Linus Torvalds1da177e2005-04-16 15:20:36 -07004654 return err;
4655}
4656
Matt Carlson66cfd1b2010-09-30 10:34:30 +00004657static inline int tg3_irq_sync(struct tg3 *tp)
4658{
4659 return tp->irq_sync;
4660}
4661
Matt Carlson97bd8e42011-04-13 11:05:04 +00004662static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4663{
4664 int i;
4665
4666 dst = (u32 *)((u8 *)dst + off);
4667 for (i = 0; i < len; i += sizeof(u32))
4668 *dst++ = tr32(off + i);
4669}
4670
4671static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4672{
4673 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4674 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4675 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4676 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4677 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4678 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4679 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4680 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4681 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4682 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4683 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4684 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4685 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4686 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4687 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4688 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4689 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4690 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4691 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4692
Joe Perches63c3a662011-04-26 08:12:10 +00004693 if (tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson97bd8e42011-04-13 11:05:04 +00004694 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4695
4696 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4697 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4698 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4699 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4700 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4701 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4702 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4703 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4704
Joe Perches63c3a662011-04-26 08:12:10 +00004705 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00004706 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4707 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4708 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4709 }
4710
4711 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4712 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4713 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4714 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4715 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4716
Joe Perches63c3a662011-04-26 08:12:10 +00004717 if (tg3_flag(tp, NVRAM))
Matt Carlson97bd8e42011-04-13 11:05:04 +00004718 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4719}
4720
4721static void tg3_dump_state(struct tg3 *tp)
4722{
4723 int i;
4724 u32 *regs;
4725
4726 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4727 if (!regs) {
4728 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4729 return;
4730 }
4731
Joe Perches63c3a662011-04-26 08:12:10 +00004732 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00004733 /* Read up to but not including private PCI registers */
4734 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4735 regs[i / sizeof(u32)] = tr32(i);
4736 } else
4737 tg3_dump_legacy_regs(tp, regs);
4738
4739 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4740 if (!regs[i + 0] && !regs[i + 1] &&
4741 !regs[i + 2] && !regs[i + 3])
4742 continue;
4743
4744 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4745 i * 4,
4746 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4747 }
4748
4749 kfree(regs);
4750
4751 for (i = 0; i < tp->irq_cnt; i++) {
4752 struct tg3_napi *tnapi = &tp->napi[i];
4753
4754 /* SW status block */
4755 netdev_err(tp->dev,
4756 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4757 i,
4758 tnapi->hw_status->status,
4759 tnapi->hw_status->status_tag,
4760 tnapi->hw_status->rx_jumbo_consumer,
4761 tnapi->hw_status->rx_consumer,
4762 tnapi->hw_status->rx_mini_consumer,
4763 tnapi->hw_status->idx[0].rx_producer,
4764 tnapi->hw_status->idx[0].tx_consumer);
4765
4766 netdev_err(tp->dev,
4767 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4768 i,
4769 tnapi->last_tag, tnapi->last_irq_tag,
4770 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4771 tnapi->rx_rcb_ptr,
4772 tnapi->prodring.rx_std_prod_idx,
4773 tnapi->prodring.rx_std_cons_idx,
4774 tnapi->prodring.rx_jmb_prod_idx,
4775 tnapi->prodring.rx_jmb_cons_idx);
4776 }
4777}
4778
Michael Chandf3e6542006-05-26 17:48:07 -07004779/* This is called whenever we suspect that the system chipset is re-
4780 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4781 * is bogus tx completions. We try to recover by setting the
4782 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4783 * in the workqueue.
4784 */
4785static void tg3_tx_recover(struct tg3 *tp)
4786{
Joe Perches63c3a662011-04-26 08:12:10 +00004787 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
Michael Chandf3e6542006-05-26 17:48:07 -07004788 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4789
Matt Carlson5129c3a2010-04-05 10:19:23 +00004790 netdev_warn(tp->dev,
4791 "The system may be re-ordering memory-mapped I/O "
4792 "cycles to the network device, attempting to recover. "
4793 "Please report the problem to the driver maintainer "
4794 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07004795
4796 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00004797 tg3_flag_set(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07004798 spin_unlock(&tp->lock);
4799}
4800
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004801static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07004802{
Matt Carlsonf65aac12010-08-02 11:26:03 +00004803 /* Tell compiler to fetch tx indices from memory. */
4804 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004805 return tnapi->tx_pending -
4806 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07004807}
4808
Linus Torvalds1da177e2005-04-16 15:20:36 -07004809/* Tigon3 never reports partial packet sends. So we do not
4810 * need special logic to handle SKBs that have not had all
4811 * of their frags sent yet, like SunGEM does.
4812 */
Matt Carlson17375d22009-08-28 14:02:18 +00004813static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004814{
Matt Carlson17375d22009-08-28 14:02:18 +00004815 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00004816 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004817 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004818 struct netdev_queue *txq;
4819 int index = tnapi - tp->napi;
4820
Joe Perches63c3a662011-04-26 08:12:10 +00004821 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004822 index--;
4823
4824 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004825
4826 while (sw_idx != hw_idx) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00004827 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004828 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07004829 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004830
Michael Chandf3e6542006-05-26 17:48:07 -07004831 if (unlikely(skb == NULL)) {
4832 tg3_tx_recover(tp);
4833 return;
4834 }
4835
Alexander Duyckf4188d82009-12-02 16:48:38 +00004836 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004837 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004838 skb_headlen(skb),
4839 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004840
4841 ri->skb = NULL;
4842
4843 sw_idx = NEXT_TX(sw_idx);
4844
4845 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004846 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07004847 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4848 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00004849
4850 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004851 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004852 skb_shinfo(skb)->frags[i].size,
4853 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004854 sw_idx = NEXT_TX(sw_idx);
4855 }
4856
David S. Millerf47c11e2005-06-24 20:18:35 -07004857 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07004858
4859 if (unlikely(tx_bug)) {
4860 tg3_tx_recover(tp);
4861 return;
4862 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004863 }
4864
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004865 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004866
Michael Chan1b2a7202006-08-07 21:46:02 -07004867 /* Need to make the tx_cons update visible to tg3_start_xmit()
4868 * before checking for netif_queue_stopped(). Without the
4869 * memory barrier, there is a small possibility that tg3_start_xmit()
4870 * will miss it and cause the queue to be stopped forever.
4871 */
4872 smp_mb();
4873
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004874 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004875 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004876 __netif_tx_lock(txq, smp_processor_id());
4877 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004878 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004879 netif_tx_wake_queue(txq);
4880 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07004881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004882}
4883
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004884static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4885{
4886 if (!ri->skb)
4887 return;
4888
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004889 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004890 map_sz, PCI_DMA_FROMDEVICE);
4891 dev_kfree_skb_any(ri->skb);
4892 ri->skb = NULL;
4893}
4894
Linus Torvalds1da177e2005-04-16 15:20:36 -07004895/* Returns size of skb allocated or < 0 on error.
4896 *
4897 * We only need to fill in the address because the other members
4898 * of the RX descriptor are invariant, see tg3_init_rings.
4899 *
4900 * Note the purposeful assymetry of cpu vs. chip accesses. For
4901 * posting buffers we only dirty the first cache line of the RX
4902 * descriptor (containing the address). Whereas for the RX status
4903 * buffers the cpu only reads the last cacheline of the RX descriptor
4904 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4905 */
Matt Carlson86b21e52009-11-13 13:03:45 +00004906static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Matt Carlsona3896162009-11-13 13:03:44 +00004907 u32 opaque_key, u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004908{
4909 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00004910 struct ring_info *map;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004911 struct sk_buff *skb;
4912 dma_addr_t mapping;
4913 int skb_size, dest_idx;
4914
Linus Torvalds1da177e2005-04-16 15:20:36 -07004915 switch (opaque_key) {
4916 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004917 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00004918 desc = &tpr->rx_std[dest_idx];
4919 map = &tpr->rx_std_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004920 skb_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004921 break;
4922
4923 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004924 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00004925 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00004926 map = &tpr->rx_jmb_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004927 skb_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004928 break;
4929
4930 default:
4931 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004932 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004933
4934 /* Do not overwrite any of the map or rp information
4935 * until we are sure we can commit to a new buffer.
4936 *
4937 * Callers depend upon this behavior and assume that
4938 * we leave everything unchanged if we fail.
4939 */
Matt Carlson287be122009-08-28 13:58:46 +00004940 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004941 if (skb == NULL)
4942 return -ENOMEM;
4943
Linus Torvalds1da177e2005-04-16 15:20:36 -07004944 skb_reserve(skb, tp->rx_offset);
4945
Matt Carlson287be122009-08-28 13:58:46 +00004946 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004947 PCI_DMA_FROMDEVICE);
Matt Carlsona21771d2009-11-02 14:25:31 +00004948 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4949 dev_kfree_skb(skb);
4950 return -EIO;
4951 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004952
4953 map->skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004954 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004955
Linus Torvalds1da177e2005-04-16 15:20:36 -07004956 desc->addr_hi = ((u64)mapping >> 32);
4957 desc->addr_lo = ((u64)mapping & 0xffffffff);
4958
4959 return skb_size;
4960}
4961
4962/* We only need to move over in the address because the other
4963 * members of the RX descriptor are invariant. See notes above
4964 * tg3_alloc_rx_skb for full details.
4965 */
Matt Carlsona3896162009-11-13 13:03:44 +00004966static void tg3_recycle_rx(struct tg3_napi *tnapi,
4967 struct tg3_rx_prodring_set *dpr,
4968 u32 opaque_key, int src_idx,
4969 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004970{
Matt Carlson17375d22009-08-28 14:02:18 +00004971 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004972 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4973 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00004974 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004975 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004976
4977 switch (opaque_key) {
4978 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004979 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004980 dest_desc = &dpr->rx_std[dest_idx];
4981 dest_map = &dpr->rx_std_buffers[dest_idx];
4982 src_desc = &spr->rx_std[src_idx];
4983 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004984 break;
4985
4986 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004987 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004988 dest_desc = &dpr->rx_jmb[dest_idx].std;
4989 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4990 src_desc = &spr->rx_jmb[src_idx].std;
4991 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004992 break;
4993
4994 default:
4995 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004996 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004997
4998 dest_map->skb = src_map->skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004999 dma_unmap_addr_set(dest_map, mapping,
5000 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005001 dest_desc->addr_hi = src_desc->addr_hi;
5002 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00005003
5004 /* Ensure that the update to the skb happens after the physical
5005 * addresses have been transferred to the new BD location.
5006 */
5007 smp_wmb();
5008
Linus Torvalds1da177e2005-04-16 15:20:36 -07005009 src_map->skb = NULL;
5010}
5011
Linus Torvalds1da177e2005-04-16 15:20:36 -07005012/* The RX ring scheme is composed of multiple rings which post fresh
5013 * buffers to the chip, and one special ring the chip uses to report
5014 * status back to the host.
5015 *
5016 * The special ring reports the status of received packets to the
5017 * host. The chip does not write into the original descriptor the
5018 * RX buffer was obtained from. The chip simply takes the original
5019 * descriptor as provided by the host, updates the status and length
5020 * field, then writes this into the next status ring entry.
5021 *
5022 * Each ring the host uses to post buffers to the chip is described
5023 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5024 * it is first placed into the on-chip ram. When the packet's length
5025 * is known, it walks down the TG3_BDINFO entries to select the ring.
5026 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5027 * which is within the range of the new packet's length is chosen.
5028 *
5029 * The "separate ring for rx status" scheme may sound queer, but it makes
5030 * sense from a cache coherency perspective. If only the host writes
5031 * to the buffer post rings, and only the chip writes to the rx status
5032 * rings, then cache lines never move beyond shared-modified state.
5033 * If both the host and chip were to write into the same ring, cache line
5034 * eviction could occur since both entities want it in an exclusive state.
5035 */
Matt Carlson17375d22009-08-28 14:02:18 +00005036static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005037{
Matt Carlson17375d22009-08-28 14:02:18 +00005038 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07005039 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005040 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00005041 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07005042 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005043 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00005044 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005045
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005046 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005047 /*
5048 * We need to order the read of hw_idx and the read of
5049 * the opaque cookie.
5050 */
5051 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005052 work_mask = 0;
5053 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005054 std_prod_idx = tpr->rx_std_prod_idx;
5055 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005056 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00005057 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00005058 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005059 unsigned int len;
5060 struct sk_buff *skb;
5061 dma_addr_t dma_addr;
5062 u32 opaque_key, desc_idx, *post_ptr;
5063
5064 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5065 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5066 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005067 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005068 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00005069 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00005070 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07005071 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005072 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005073 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005074 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00005075 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00005076 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00005077 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005078 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005079
5080 work_mask |= opaque_key;
5081
5082 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5083 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5084 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00005085 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005086 desc_idx, *post_ptr);
5087 drop_it_no_recycle:
5088 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00005089 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005090 goto next_pkt;
5091 }
5092
Matt Carlsonad829262008-11-21 17:16:16 -08005093 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5094 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005095
Matt Carlsond2757fc2010-04-12 06:58:27 +00005096 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005097 int skb_size;
5098
Matt Carlson86b21e52009-11-13 13:03:45 +00005099 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
Matt Carlsonafc081f2009-11-13 13:03:43 +00005100 *post_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005101 if (skb_size < 0)
5102 goto drop_it;
5103
Matt Carlson287be122009-08-28 13:58:46 +00005104 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005105 PCI_DMA_FROMDEVICE);
5106
Matt Carlson61e800c2010-02-17 15:16:54 +00005107 /* Ensure that the update to the skb happens
5108 * after the usage of the old DMA mapping.
5109 */
5110 smp_wmb();
5111
5112 ri->skb = NULL;
5113
Linus Torvalds1da177e2005-04-16 15:20:36 -07005114 skb_put(skb, len);
5115 } else {
5116 struct sk_buff *copy_skb;
5117
Matt Carlsona3896162009-11-13 13:03:44 +00005118 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005119 desc_idx, *post_ptr);
5120
Matt Carlsonbf933c82011-01-25 15:58:49 +00005121 copy_skb = netdev_alloc_skb(tp->dev, len +
Matt Carlson9dc7a112010-04-12 06:58:28 +00005122 TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005123 if (copy_skb == NULL)
5124 goto drop_it_no_recycle;
5125
Matt Carlsonbf933c82011-01-25 15:58:49 +00005126 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005127 skb_put(copy_skb, len);
5128 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03005129 skb_copy_from_linear_data(skb, copy_skb->data, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005130 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
5131
5132 /* We'll reuse the original ring buffer. */
5133 skb = copy_skb;
5134 }
5135
Michał Mirosławdc668912011-04-07 03:35:07 +00005136 if ((tp->dev->features & NETIF_F_RXCSUM) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005137 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5138 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5139 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5140 skb->ip_summed = CHECKSUM_UNNECESSARY;
5141 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005142 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005143
5144 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005145
5146 if (len > (tp->dev->mtu + ETH_HLEN) &&
5147 skb->protocol != htons(ETH_P_8021Q)) {
5148 dev_kfree_skb(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00005149 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005150 }
5151
Matt Carlson9dc7a112010-04-12 06:58:28 +00005152 if (desc->type_flags & RXD_FLAG_VLAN &&
Matt Carlsonbf933c82011-01-25 15:58:49 +00005153 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5154 __vlan_hwaccel_put_tag(skb,
5155 desc->err_vlan & RXD_VLAN_MASK);
Matt Carlson9dc7a112010-04-12 06:58:28 +00005156
Matt Carlsonbf933c82011-01-25 15:58:49 +00005157 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005158
Linus Torvalds1da177e2005-04-16 15:20:36 -07005159 received++;
5160 budget--;
5161
5162next_pkt:
5163 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07005164
5165 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005166 tpr->rx_std_prod_idx = std_prod_idx &
5167 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00005168 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5169 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07005170 work_mask &= ~RXD_OPAQUE_RING_STD;
5171 rx_std_posted = 0;
5172 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005173next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07005174 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00005175 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07005176
5177 /* Refresh hw_idx to see if there is new work */
5178 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005179 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07005180 rmb();
5181 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005182 }
5183
5184 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00005185 tnapi->rx_rcb_ptr = sw_idx;
5186 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005187
5188 /* Refill RX ring(s). */
Joe Perches63c3a662011-04-26 08:12:10 +00005189 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005190 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005191 tpr->rx_std_prod_idx = std_prod_idx &
5192 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005193 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5194 tpr->rx_std_prod_idx);
5195 }
5196 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005197 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5198 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005199 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5200 tpr->rx_jmb_prod_idx);
5201 }
5202 mmiowb();
5203 } else if (work_mask) {
5204 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5205 * updated before the producer indices can be updated.
5206 */
5207 smp_wmb();
5208
Matt Carlson2c49a442010-09-30 10:34:35 +00005209 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5210 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005211
Matt Carlsone4af1af2010-02-12 14:47:05 +00005212 if (tnapi != &tp->napi[1])
5213 napi_schedule(&tp->napi[1].napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005215
5216 return received;
5217}
5218
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005219static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005220{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005221 /* handle link change and other phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00005222 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005223 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5224
Linus Torvalds1da177e2005-04-16 15:20:36 -07005225 if (sblk->status & SD_STATUS_LINK_CHG) {
5226 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005227 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07005228 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00005229 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsondd477002008-05-25 23:45:58 -07005230 tw32_f(MAC_STATUS,
5231 (MAC_STATUS_SYNC_CHANGED |
5232 MAC_STATUS_CFG_CHANGED |
5233 MAC_STATUS_MI_COMPLETION |
5234 MAC_STATUS_LNKSTATE_CHANGED));
5235 udelay(40);
5236 } else
5237 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07005238 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005239 }
5240 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005241}
5242
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005243static int tg3_rx_prodring_xfer(struct tg3 *tp,
5244 struct tg3_rx_prodring_set *dpr,
5245 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005246{
5247 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005248 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005249
5250 while (1) {
5251 src_prod_idx = spr->rx_std_prod_idx;
5252
5253 /* Make sure updates to the rx_std_buffers[] entries and the
5254 * standard producer index are seen in the correct order.
5255 */
5256 smp_rmb();
5257
5258 if (spr->rx_std_cons_idx == src_prod_idx)
5259 break;
5260
5261 if (spr->rx_std_cons_idx < src_prod_idx)
5262 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5263 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005264 cpycnt = tp->rx_std_ring_mask + 1 -
5265 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005266
Matt Carlson2c49a442010-09-30 10:34:35 +00005267 cpycnt = min(cpycnt,
5268 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005269
5270 si = spr->rx_std_cons_idx;
5271 di = dpr->rx_std_prod_idx;
5272
Matt Carlsone92967b2010-02-12 14:47:06 +00005273 for (i = di; i < di + cpycnt; i++) {
5274 if (dpr->rx_std_buffers[i].skb) {
5275 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005276 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005277 break;
5278 }
5279 }
5280
5281 if (!cpycnt)
5282 break;
5283
5284 /* Ensure that updates to the rx_std_buffers ring and the
5285 * shadowed hardware producer ring from tg3_recycle_skb() are
5286 * ordered correctly WRT the skb check above.
5287 */
5288 smp_rmb();
5289
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005290 memcpy(&dpr->rx_std_buffers[di],
5291 &spr->rx_std_buffers[si],
5292 cpycnt * sizeof(struct ring_info));
5293
5294 for (i = 0; i < cpycnt; i++, di++, si++) {
5295 struct tg3_rx_buffer_desc *sbd, *dbd;
5296 sbd = &spr->rx_std[si];
5297 dbd = &dpr->rx_std[di];
5298 dbd->addr_hi = sbd->addr_hi;
5299 dbd->addr_lo = sbd->addr_lo;
5300 }
5301
Matt Carlson2c49a442010-09-30 10:34:35 +00005302 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5303 tp->rx_std_ring_mask;
5304 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5305 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005306 }
5307
5308 while (1) {
5309 src_prod_idx = spr->rx_jmb_prod_idx;
5310
5311 /* Make sure updates to the rx_jmb_buffers[] entries and
5312 * the jumbo producer index are seen in the correct order.
5313 */
5314 smp_rmb();
5315
5316 if (spr->rx_jmb_cons_idx == src_prod_idx)
5317 break;
5318
5319 if (spr->rx_jmb_cons_idx < src_prod_idx)
5320 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5321 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005322 cpycnt = tp->rx_jmb_ring_mask + 1 -
5323 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005324
5325 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00005326 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005327
5328 si = spr->rx_jmb_cons_idx;
5329 di = dpr->rx_jmb_prod_idx;
5330
Matt Carlsone92967b2010-02-12 14:47:06 +00005331 for (i = di; i < di + cpycnt; i++) {
5332 if (dpr->rx_jmb_buffers[i].skb) {
5333 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005334 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005335 break;
5336 }
5337 }
5338
5339 if (!cpycnt)
5340 break;
5341
5342 /* Ensure that updates to the rx_jmb_buffers ring and the
5343 * shadowed hardware producer ring from tg3_recycle_skb() are
5344 * ordered correctly WRT the skb check above.
5345 */
5346 smp_rmb();
5347
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005348 memcpy(&dpr->rx_jmb_buffers[di],
5349 &spr->rx_jmb_buffers[si],
5350 cpycnt * sizeof(struct ring_info));
5351
5352 for (i = 0; i < cpycnt; i++, di++, si++) {
5353 struct tg3_rx_buffer_desc *sbd, *dbd;
5354 sbd = &spr->rx_jmb[si].std;
5355 dbd = &dpr->rx_jmb[di].std;
5356 dbd->addr_hi = sbd->addr_hi;
5357 dbd->addr_lo = sbd->addr_lo;
5358 }
5359
Matt Carlson2c49a442010-09-30 10:34:35 +00005360 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5361 tp->rx_jmb_ring_mask;
5362 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5363 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005364 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005365
5366 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005367}
5368
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005369static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5370{
5371 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005372
5373 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005374 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00005375 tg3_tx(tnapi);
Joe Perches63c3a662011-04-26 08:12:10 +00005376 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Michael Chan4fd7ab52007-10-12 01:39:50 -07005377 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005378 }
5379
Linus Torvalds1da177e2005-04-16 15:20:36 -07005380 /* run RX thread, within the bounds set by NAPI.
5381 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005382 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07005383 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005384 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00005385 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005386
Joe Perches63c3a662011-04-26 08:12:10 +00005387 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005388 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005389 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00005390 u32 std_prod_idx = dpr->rx_std_prod_idx;
5391 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005392
Matt Carlsone4af1af2010-02-12 14:47:05 +00005393 for (i = 1; i < tp->irq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005394 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00005395 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005396
5397 wmb();
5398
Matt Carlsone4af1af2010-02-12 14:47:05 +00005399 if (std_prod_idx != dpr->rx_std_prod_idx)
5400 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5401 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005402
Matt Carlsone4af1af2010-02-12 14:47:05 +00005403 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5404 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5405 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005406
5407 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005408
5409 if (err)
5410 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005411 }
5412
David S. Miller6f535762007-10-11 18:08:29 -07005413 return work_done;
5414}
David S. Millerf7383c22005-05-18 22:50:53 -07005415
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005416static int tg3_poll_msix(struct napi_struct *napi, int budget)
5417{
5418 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5419 struct tg3 *tp = tnapi->tp;
5420 int work_done = 0;
5421 struct tg3_hw_status *sblk = tnapi->hw_status;
5422
5423 while (1) {
5424 work_done = tg3_poll_work(tnapi, work_done, budget);
5425
Joe Perches63c3a662011-04-26 08:12:10 +00005426 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005427 goto tx_recovery;
5428
5429 if (unlikely(work_done >= budget))
5430 break;
5431
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005432 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005433 * to tell the hw how much work has been processed,
5434 * so we must read it before checking for more work.
5435 */
5436 tnapi->last_tag = sblk->status_tag;
5437 tnapi->last_irq_tag = tnapi->last_tag;
5438 rmb();
5439
5440 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00005441 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5442 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005443 napi_complete(napi);
5444 /* Reenable interrupts. */
5445 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5446 mmiowb();
5447 break;
5448 }
5449 }
5450
5451 return work_done;
5452
5453tx_recovery:
5454 /* work_done is guaranteed to be less than budget. */
5455 napi_complete(napi);
5456 schedule_work(&tp->reset_task);
5457 return work_done;
5458}
5459
Matt Carlsone64de4e2011-04-13 11:05:05 +00005460static void tg3_process_error(struct tg3 *tp)
5461{
5462 u32 val;
5463 bool real_error = false;
5464
Joe Perches63c3a662011-04-26 08:12:10 +00005465 if (tg3_flag(tp, ERROR_PROCESSED))
Matt Carlsone64de4e2011-04-13 11:05:05 +00005466 return;
5467
5468 /* Check Flow Attention register */
5469 val = tr32(HOSTCC_FLOW_ATTN);
5470 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5471 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5472 real_error = true;
5473 }
5474
5475 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5476 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5477 real_error = true;
5478 }
5479
5480 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5481 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5482 real_error = true;
5483 }
5484
5485 if (!real_error)
5486 return;
5487
5488 tg3_dump_state(tp);
5489
Joe Perches63c3a662011-04-26 08:12:10 +00005490 tg3_flag_set(tp, ERROR_PROCESSED);
Matt Carlsone64de4e2011-04-13 11:05:05 +00005491 schedule_work(&tp->reset_task);
5492}
5493
David S. Miller6f535762007-10-11 18:08:29 -07005494static int tg3_poll(struct napi_struct *napi, int budget)
5495{
Matt Carlson8ef04422009-08-28 14:01:37 +00005496 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5497 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07005498 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00005499 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07005500
5501 while (1) {
Matt Carlsone64de4e2011-04-13 11:05:05 +00005502 if (sblk->status & SD_STATUS_ERROR)
5503 tg3_process_error(tp);
5504
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005505 tg3_poll_link(tp);
5506
Matt Carlson17375d22009-08-28 14:02:18 +00005507 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07005508
Joe Perches63c3a662011-04-26 08:12:10 +00005509 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
David S. Miller6f535762007-10-11 18:08:29 -07005510 goto tx_recovery;
5511
5512 if (unlikely(work_done >= budget))
5513 break;
5514
Joe Perches63c3a662011-04-26 08:12:10 +00005515 if (tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson17375d22009-08-28 14:02:18 +00005516 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07005517 * to tell the hw how much work has been processed,
5518 * so we must read it before checking for more work.
5519 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005520 tnapi->last_tag = sblk->status_tag;
5521 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07005522 rmb();
5523 } else
5524 sblk->status &= ~SD_STATUS_UPDATED;
5525
Matt Carlson17375d22009-08-28 14:02:18 +00005526 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08005527 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00005528 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07005529 break;
5530 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005531 }
5532
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005533 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07005534
5535tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07005536 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08005537 napi_complete(napi);
David S. Miller6f535762007-10-11 18:08:29 -07005538 schedule_work(&tp->reset_task);
Michael Chan4fd7ab52007-10-12 01:39:50 -07005539 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005540}
5541
Matt Carlson66cfd1b2010-09-30 10:34:30 +00005542static void tg3_napi_disable(struct tg3 *tp)
5543{
5544 int i;
5545
5546 for (i = tp->irq_cnt - 1; i >= 0; i--)
5547 napi_disable(&tp->napi[i].napi);
5548}
5549
5550static void tg3_napi_enable(struct tg3 *tp)
5551{
5552 int i;
5553
5554 for (i = 0; i < tp->irq_cnt; i++)
5555 napi_enable(&tp->napi[i].napi);
5556}
5557
5558static void tg3_napi_init(struct tg3 *tp)
5559{
5560 int i;
5561
5562 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5563 for (i = 1; i < tp->irq_cnt; i++)
5564 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5565}
5566
5567static void tg3_napi_fini(struct tg3 *tp)
5568{
5569 int i;
5570
5571 for (i = 0; i < tp->irq_cnt; i++)
5572 netif_napi_del(&tp->napi[i].napi);
5573}
5574
5575static inline void tg3_netif_stop(struct tg3 *tp)
5576{
5577 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5578 tg3_napi_disable(tp);
5579 netif_tx_disable(tp->dev);
5580}
5581
5582static inline void tg3_netif_start(struct tg3 *tp)
5583{
5584 /* NOTE: unconditional netif_tx_wake_all_queues is only
5585 * appropriate so long as all callers are assured to
5586 * have free tx slots (such as after tg3_init_hw)
5587 */
5588 netif_tx_wake_all_queues(tp->dev);
5589
5590 tg3_napi_enable(tp);
5591 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5592 tg3_enable_ints(tp);
5593}
5594
David S. Millerf47c11e2005-06-24 20:18:35 -07005595static void tg3_irq_quiesce(struct tg3 *tp)
5596{
Matt Carlson4f125f42009-09-01 12:55:02 +00005597 int i;
5598
David S. Millerf47c11e2005-06-24 20:18:35 -07005599 BUG_ON(tp->irq_sync);
5600
5601 tp->irq_sync = 1;
5602 smp_mb();
5603
Matt Carlson4f125f42009-09-01 12:55:02 +00005604 for (i = 0; i < tp->irq_cnt; i++)
5605 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07005606}
5607
David S. Millerf47c11e2005-06-24 20:18:35 -07005608/* Fully shutdown all tg3 driver activity elsewhere in the system.
5609 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5610 * with as well. Most of the time, this is not necessary except when
5611 * shutting down the device.
5612 */
5613static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5614{
Michael Chan46966542007-07-11 19:47:19 -07005615 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07005616 if (irq_sync)
5617 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07005618}
5619
5620static inline void tg3_full_unlock(struct tg3 *tp)
5621{
David S. Millerf47c11e2005-06-24 20:18:35 -07005622 spin_unlock_bh(&tp->lock);
5623}
5624
Michael Chanfcfa0a32006-03-20 22:28:41 -08005625/* One-shot MSI handler - Chip automatically disables interrupt
5626 * after sending MSI so driver doesn't have to do it.
5627 */
David Howells7d12e782006-10-05 14:55:46 +01005628static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08005629{
Matt Carlson09943a12009-08-28 14:01:57 +00005630 struct tg3_napi *tnapi = dev_id;
5631 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08005632
Matt Carlson898a56f2009-08-28 14:02:40 +00005633 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005634 if (tnapi->rx_rcb)
5635 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005636
5637 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005638 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005639
5640 return IRQ_HANDLED;
5641}
5642
Michael Chan88b06bc22005-04-21 17:13:25 -07005643/* MSI ISR - No need to check for interrupt sharing and no need to
5644 * flush status block and interrupt mailbox. PCI ordering rules
5645 * guarantee that MSI will arrive after the status block.
5646 */
David Howells7d12e782006-10-05 14:55:46 +01005647static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc22005-04-21 17:13:25 -07005648{
Matt Carlson09943a12009-08-28 14:01:57 +00005649 struct tg3_napi *tnapi = dev_id;
5650 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc22005-04-21 17:13:25 -07005651
Matt Carlson898a56f2009-08-28 14:02:40 +00005652 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005653 if (tnapi->rx_rcb)
5654 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc22005-04-21 17:13:25 -07005655 /*
David S. Millerfac9b832005-05-18 22:46:34 -07005656 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc22005-04-21 17:13:25 -07005657 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07005658 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc22005-04-21 17:13:25 -07005659 * NIC to stop sending us irqs, engaging "in-intr-handler"
5660 * event coalescing.
5661 */
5662 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07005663 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005664 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07005665
Michael Chan88b06bc22005-04-21 17:13:25 -07005666 return IRQ_RETVAL(1);
5667}
5668
David Howells7d12e782006-10-05 14:55:46 +01005669static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005670{
Matt Carlson09943a12009-08-28 14:01:57 +00005671 struct tg3_napi *tnapi = dev_id;
5672 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005673 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005674 unsigned int handled = 1;
5675
Linus Torvalds1da177e2005-04-16 15:20:36 -07005676 /* In INTx mode, it is possible for the interrupt to arrive at
5677 * the CPU before the status block posted prior to the interrupt.
5678 * Reading the PCI State register will confirm whether the
5679 * interrupt is ours and will flush the status block.
5680 */
Michael Chand18edcb2007-03-24 20:57:11 -07005681 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
Joe Perches63c3a662011-04-26 08:12:10 +00005682 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07005683 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5684 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005685 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07005686 }
Michael Chand18edcb2007-03-24 20:57:11 -07005687 }
5688
5689 /*
5690 * Writing any value to intr-mbox-0 clears PCI INTA# and
5691 * chip-internal interrupt pending events.
5692 * Writing non-zero to intr-mbox-0 additional tells the
5693 * NIC to stop sending us irqs, engaging "in-intr-handler"
5694 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005695 *
5696 * Flush the mailbox to de-assert the IRQ immediately to prevent
5697 * spurious interrupts. The flush impacts performance but
5698 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005699 */
Michael Chanc04cb342007-05-07 00:26:15 -07005700 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07005701 if (tg3_irq_sync(tp))
5702 goto out;
5703 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00005704 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00005705 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00005706 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07005707 } else {
5708 /* No work, shared interrupt perhaps? re-enable
5709 * interrupts, and flush that PCI write
5710 */
5711 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5712 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07005713 }
David S. Millerf47c11e2005-06-24 20:18:35 -07005714out:
David S. Millerfac9b832005-05-18 22:46:34 -07005715 return IRQ_RETVAL(handled);
5716}
5717
David Howells7d12e782006-10-05 14:55:46 +01005718static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07005719{
Matt Carlson09943a12009-08-28 14:01:57 +00005720 struct tg3_napi *tnapi = dev_id;
5721 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005722 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07005723 unsigned int handled = 1;
5724
David S. Millerfac9b832005-05-18 22:46:34 -07005725 /* In INTx mode, it is possible for the interrupt to arrive at
5726 * the CPU before the status block posted prior to the interrupt.
5727 * Reading the PCI State register will confirm whether the
5728 * interrupt is ours and will flush the status block.
5729 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005730 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Joe Perches63c3a662011-04-26 08:12:10 +00005731 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07005732 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5733 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005734 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005735 }
Michael Chand18edcb2007-03-24 20:57:11 -07005736 }
5737
5738 /*
5739 * writing any value to intr-mbox-0 clears PCI INTA# and
5740 * chip-internal interrupt pending events.
5741 * writing non-zero to intr-mbox-0 additional tells the
5742 * NIC to stop sending us irqs, engaging "in-intr-handler"
5743 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005744 *
5745 * Flush the mailbox to de-assert the IRQ immediately to prevent
5746 * spurious interrupts. The flush impacts performance but
5747 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005748 */
Michael Chanc04cb342007-05-07 00:26:15 -07005749 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00005750
5751 /*
5752 * In a shared interrupt configuration, sometimes other devices'
5753 * interrupts will scream. We record the current status tag here
5754 * so that the above check can report that the screaming interrupts
5755 * are unhandled. Eventually they will be silenced.
5756 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005757 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00005758
Michael Chand18edcb2007-03-24 20:57:11 -07005759 if (tg3_irq_sync(tp))
5760 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00005761
Matt Carlson72334482009-08-28 14:03:01 +00005762 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00005763
Matt Carlson09943a12009-08-28 14:01:57 +00005764 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00005765
David S. Millerf47c11e2005-06-24 20:18:35 -07005766out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005767 return IRQ_RETVAL(handled);
5768}
5769
Michael Chan79381092005-04-21 17:13:59 -07005770/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01005771static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07005772{
Matt Carlson09943a12009-08-28 14:01:57 +00005773 struct tg3_napi *tnapi = dev_id;
5774 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005775 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07005776
Michael Chanf9804dd2005-09-27 12:13:10 -07005777 if ((sblk->status & SD_STATUS_UPDATED) ||
5778 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07005779 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07005780 return IRQ_RETVAL(1);
5781 }
5782 return IRQ_RETVAL(0);
5783}
5784
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07005785static int tg3_init_hw(struct tg3 *, int);
Michael Chan944d9802005-05-29 14:57:48 -07005786static int tg3_halt(struct tg3 *, int, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005787
Michael Chanb9ec6c12006-07-25 16:37:27 -07005788/* Restart hardware after configuration changes, self-test, etc.
5789 * Invoked with tp->lock held.
5790 */
5791static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
Eric Dumazet78c61462008-04-24 23:33:06 -07005792 __releases(tp->lock)
5793 __acquires(tp->lock)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005794{
5795 int err;
5796
5797 err = tg3_init_hw(tp, reset_phy);
5798 if (err) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00005799 netdev_err(tp->dev,
5800 "Failed to re-initialize device, aborting\n");
Michael Chanb9ec6c12006-07-25 16:37:27 -07005801 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5802 tg3_full_unlock(tp);
5803 del_timer_sync(&tp->timer);
5804 tp->irq_sync = 0;
Matt Carlsonfed97812009-09-01 13:10:19 +00005805 tg3_napi_enable(tp);
Michael Chanb9ec6c12006-07-25 16:37:27 -07005806 dev_close(tp->dev);
5807 tg3_full_lock(tp, 0);
5808 }
5809 return err;
5810}
5811
Linus Torvalds1da177e2005-04-16 15:20:36 -07005812#ifdef CONFIG_NET_POLL_CONTROLLER
5813static void tg3_poll_controller(struct net_device *dev)
5814{
Matt Carlson4f125f42009-09-01 12:55:02 +00005815 int i;
Michael Chan88b06bc22005-04-21 17:13:25 -07005816 struct tg3 *tp = netdev_priv(dev);
5817
Matt Carlson4f125f42009-09-01 12:55:02 +00005818 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00005819 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820}
5821#endif
5822
David Howellsc4028952006-11-22 14:57:56 +00005823static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005824{
David Howellsc4028952006-11-22 14:57:56 +00005825 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005826 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005827 unsigned int restart_timer;
5828
Michael Chan7faa0062006-02-02 17:29:28 -08005829 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08005830
5831 if (!netif_running(tp->dev)) {
Michael Chan7faa0062006-02-02 17:29:28 -08005832 tg3_full_unlock(tp);
5833 return;
5834 }
5835
5836 tg3_full_unlock(tp);
5837
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005838 tg3_phy_stop(tp);
5839
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840 tg3_netif_stop(tp);
5841
David S. Millerf47c11e2005-06-24 20:18:35 -07005842 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005843
Joe Perches63c3a662011-04-26 08:12:10 +00005844 restart_timer = tg3_flag(tp, RESTART_TIMER);
5845 tg3_flag_clear(tp, RESTART_TIMER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005846
Joe Perches63c3a662011-04-26 08:12:10 +00005847 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
Michael Chandf3e6542006-05-26 17:48:07 -07005848 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5849 tp->write32_rx_mbox = tg3_write_flush_reg32;
Joe Perches63c3a662011-04-26 08:12:10 +00005850 tg3_flag_set(tp, MBOX_WRITE_REORDER);
5851 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07005852 }
5853
Michael Chan944d9802005-05-29 14:57:48 -07005854 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005855 err = tg3_init_hw(tp, 1);
5856 if (err)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005857 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005858
5859 tg3_netif_start(tp);
5860
Linus Torvalds1da177e2005-04-16 15:20:36 -07005861 if (restart_timer)
5862 mod_timer(&tp->timer, jiffies + 1);
Michael Chan7faa0062006-02-02 17:29:28 -08005863
Michael Chanb9ec6c12006-07-25 16:37:27 -07005864out:
Michael Chan7faa0062006-02-02 17:29:28 -08005865 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005866
5867 if (!err)
5868 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005869}
5870
5871static void tg3_tx_timeout(struct net_device *dev)
5872{
5873 struct tg3 *tp = netdev_priv(dev);
5874
Michael Chanb0408752007-02-13 12:18:30 -08005875 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00005876 netdev_err(dev, "transmit timed out, resetting\n");
Matt Carlson97bd8e42011-04-13 11:05:04 +00005877 tg3_dump_state(tp);
Michael Chanb0408752007-02-13 12:18:30 -08005878 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005879
5880 schedule_work(&tp->reset_task);
5881}
5882
Michael Chanc58ec932005-09-17 00:46:27 -07005883/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5884static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5885{
5886 u32 base = (u32) mapping & 0xffffffff;
5887
Eric Dumazet807540b2010-09-23 05:40:09 +00005888 return (base > 0xffffdcc0) && (base + len + 8 < base);
Michael Chanc58ec932005-09-17 00:46:27 -07005889}
5890
Michael Chan72f2afb2006-03-06 19:28:35 -08005891/* Test for DMA addresses > 40-bit */
5892static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5893 int len)
5894{
5895#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Joe Perches63c3a662011-04-26 08:12:10 +00005896 if (tg3_flag(tp, 40BIT_DMA_BUG))
Eric Dumazet807540b2010-09-23 05:40:09 +00005897 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08005898 return 0;
5899#else
5900 return 0;
5901#endif
5902}
5903
Matt Carlson2ffcc982011-05-19 12:12:44 +00005904static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
5905 dma_addr_t mapping, int len, u32 flags,
5906 u32 mss_and_is_end)
5907{
5908 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
5909 int is_end = (mss_and_is_end & 0x1);
5910 u32 mss = (mss_and_is_end >> 1);
5911 u32 vlan_tag = 0;
5912
5913 if (is_end)
5914 flags |= TXD_FLAG_END;
5915 if (flags & TXD_FLAG_VLAN) {
5916 vlan_tag = flags >> 16;
5917 flags &= 0xffff;
5918 }
5919 vlan_tag |= (mss << TXD_MSS_SHIFT);
5920
5921 txd->addr_hi = ((u64) mapping >> 32);
5922 txd->addr_lo = ((u64) mapping & 0xffffffff);
5923 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5924 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5925}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005926
Matt Carlson432aa7e2011-05-19 12:12:45 +00005927static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
5928 struct sk_buff *skb, int last)
5929{
5930 int i;
5931 u32 entry = tnapi->tx_prod;
5932 struct ring_info *txb = &tnapi->tx_buffers[entry];
5933
5934 pci_unmap_single(tnapi->tp->pdev,
5935 dma_unmap_addr(txb, mapping),
5936 skb_headlen(skb),
5937 PCI_DMA_TODEVICE);
Matt Carlson9a2e0fb2011-06-02 13:01:39 +00005938 for (i = 0; i < last; i++) {
Matt Carlson432aa7e2011-05-19 12:12:45 +00005939 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5940
5941 entry = NEXT_TX(entry);
5942 txb = &tnapi->tx_buffers[entry];
5943
5944 pci_unmap_page(tnapi->tp->pdev,
5945 dma_unmap_addr(txb, mapping),
5946 frag->size, PCI_DMA_TODEVICE);
5947 }
5948}
5949
Michael Chan72f2afb2006-03-06 19:28:35 -08005950/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00005951static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
Matt Carlson432aa7e2011-05-19 12:12:45 +00005952 struct sk_buff *skb,
5953 u32 base_flags, u32 mss)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005954{
Matt Carlson24f4efd2009-11-13 13:03:35 +00005955 struct tg3 *tp = tnapi->tp;
Matt Carlson41588ba2008-04-19 18:12:33 -07005956 struct sk_buff *new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07005957 dma_addr_t new_addr = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00005958 u32 entry = tnapi->tx_prod;
5959 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960
Matt Carlson41588ba2008-04-19 18:12:33 -07005961 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5962 new_skb = skb_copy(skb, GFP_ATOMIC);
5963 else {
5964 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5965
5966 new_skb = skb_copy_expand(skb,
5967 skb_headroom(skb) + more_headroom,
5968 skb_tailroom(skb), GFP_ATOMIC);
5969 }
5970
Linus Torvalds1da177e2005-04-16 15:20:36 -07005971 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07005972 ret = -1;
5973 } else {
5974 /* New SKB is guaranteed to be linear. */
Alexander Duyckf4188d82009-12-02 16:48:38 +00005975 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5976 PCI_DMA_TODEVICE);
5977 /* Make sure the mapping succeeded */
5978 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5979 ret = -1;
5980 dev_kfree_skb(new_skb);
David S. Miller90079ce2008-09-11 04:52:51 -07005981
Michael Chanc58ec932005-09-17 00:46:27 -07005982 /* Make sure new skb does not cross any 4G boundaries.
5983 * Drop the packet if it does.
5984 */
Matt Carlsoneb69d562011-06-13 13:38:57 +00005985 } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00005986 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5987 PCI_DMA_TODEVICE);
Michael Chanc58ec932005-09-17 00:46:27 -07005988 ret = -1;
5989 dev_kfree_skb(new_skb);
Michael Chanc58ec932005-09-17 00:46:27 -07005990 } else {
Matt Carlson432aa7e2011-05-19 12:12:45 +00005991 tnapi->tx_buffers[entry].skb = new_skb;
5992 dma_unmap_addr_set(&tnapi->tx_buffers[entry],
5993 mapping, new_addr);
5994
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005995 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
Michael Chanc58ec932005-09-17 00:46:27 -07005996 base_flags, 1 | (mss << 1));
Michael Chanc58ec932005-09-17 00:46:27 -07005997 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005998 }
5999
Linus Torvalds1da177e2005-04-16 15:20:36 -07006000 dev_kfree_skb(skb);
6001
Michael Chanc58ec932005-09-17 00:46:27 -07006002 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006003}
6004
Matt Carlson2ffcc982011-05-19 12:12:44 +00006005static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07006006
6007/* Use GSO to workaround a rare TSO bug that may be triggered when the
6008 * TSO header is greater than 80 bytes.
6009 */
6010static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6011{
6012 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006013 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07006014
6015 /* Estimate the number of fragments in the worst case */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006016 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
Michael Chan52c0fd82006-06-29 20:15:54 -07006017 netif_stop_queue(tp->dev);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006018
6019 /* netif_tx_stop_queue() must be done before checking
6020 * checking tx index in tg3_tx_avail() below, because in
6021 * tg3_tx(), we update tx index before checking for
6022 * netif_tx_queue_stopped().
6023 */
6024 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006025 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08006026 return NETDEV_TX_BUSY;
6027
6028 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006029 }
6030
6031 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07006032 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07006033 goto tg3_tso_bug_end;
6034
6035 do {
6036 nskb = segs;
6037 segs = segs->next;
6038 nskb->next = NULL;
Matt Carlson2ffcc982011-05-19 12:12:44 +00006039 tg3_start_xmit(nskb, tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006040 } while (segs);
6041
6042tg3_tso_bug_end:
6043 dev_kfree_skb(skb);
6044
6045 return NETDEV_TX_OK;
6046}
Michael Chan52c0fd82006-06-29 20:15:54 -07006047
Michael Chan5a6f3072006-03-20 22:28:05 -08006048/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
Joe Perches63c3a662011-04-26 08:12:10 +00006049 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
Michael Chan5a6f3072006-03-20 22:28:05 -08006050 */
Matt Carlson2ffcc982011-05-19 12:12:44 +00006051static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08006052{
6053 struct tg3 *tp = netdev_priv(dev);
Michael Chan5a6f3072006-03-20 22:28:05 -08006054 u32 len, entry, base_flags, mss;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006055 int i = -1, would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07006056 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006057 struct tg3_napi *tnapi;
6058 struct netdev_queue *txq;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006059 unsigned int last;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006060
Matt Carlson24f4efd2009-11-13 13:03:35 +00006061 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6062 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Joe Perches63c3a662011-04-26 08:12:10 +00006063 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006064 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006065
Michael Chan00b70502006-06-17 21:58:45 -07006066 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006067 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07006068 * interrupt. Furthermore, IRQ processing runs lockless so we have
6069 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07006070 */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006071 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006072 if (!netif_tx_queue_stopped(txq)) {
6073 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006074
6075 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00006076 netdev_err(dev,
6077 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006078 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006079 return NETDEV_TX_BUSY;
6080 }
6081
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006082 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006083 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006084 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006085 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006086
Matt Carlsonbe98da62010-07-11 09:31:46 +00006087 mss = skb_shinfo(skb)->gso_size;
6088 if (mss) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006089 struct iphdr *iph;
Matt Carlson34195c32010-07-11 09:31:42 +00006090 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006091
6092 if (skb_header_cloned(skb) &&
6093 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6094 dev_kfree_skb(skb);
6095 goto out_unlock;
6096 }
6097
Matt Carlson34195c32010-07-11 09:31:42 +00006098 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006099 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006100
Matt Carlson02e96082010-09-15 08:59:59 +00006101 if (skb_is_gso_v6(skb)) {
Matt Carlson34195c32010-07-11 09:31:42 +00006102 hdr_len = skb_headlen(skb) - ETH_HLEN;
6103 } else {
6104 u32 ip_tcp_len;
6105
6106 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6107 hdr_len = ip_tcp_len + tcp_opt_len;
6108
6109 iph->check = 0;
6110 iph->tot_len = htons(mss + hdr_len);
6111 }
6112
Michael Chan52c0fd82006-06-29 20:15:54 -07006113 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Joe Perches63c3a662011-04-26 08:12:10 +00006114 tg3_flag(tp, TSO_BUG))
Matt Carlsonde6f31e2010-04-12 06:58:30 +00006115 return tg3_tso_bug(tp, skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07006116
Linus Torvalds1da177e2005-04-16 15:20:36 -07006117 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6118 TXD_FLAG_CPU_POST_DMA);
6119
Joe Perches63c3a662011-04-26 08:12:10 +00006120 if (tg3_flag(tp, HW_TSO_1) ||
6121 tg3_flag(tp, HW_TSO_2) ||
6122 tg3_flag(tp, HW_TSO_3)) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006123 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006124 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006125 } else
6126 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6127 iph->daddr, 0,
6128 IPPROTO_TCP,
6129 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006130
Joe Perches63c3a662011-04-26 08:12:10 +00006131 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlson615774f2009-11-13 13:03:39 +00006132 mss |= (hdr_len & 0xc) << 12;
6133 if (hdr_len & 0x10)
6134 base_flags |= 0x00000010;
6135 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +00006136 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006137 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +00006138 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006139 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006140 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006141 int tsflags;
6142
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006143 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006144 mss |= (tsflags << 11);
6145 }
6146 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006147 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006148 int tsflags;
6149
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006150 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006151 base_flags |= tsflags << 12;
6152 }
6153 }
6154 }
Matt Carlsonbf933c82011-01-25 15:58:49 +00006155
Jesse Grosseab6d182010-10-20 13:56:03 +00006156 if (vlan_tx_tag_present(skb))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006157 base_flags |= (TXD_FLAG_VLAN |
6158 (vlan_tx_tag_get(skb) << 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006159
Joe Perches63c3a662011-04-26 08:12:10 +00006160 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
Matt Carlson8fc2f992010-12-06 08:28:49 +00006161 !mss && skb->len > VLAN_ETH_FRAME_LEN)
Matt Carlson615774f2009-11-13 13:03:39 +00006162 base_flags |= TXD_FLAG_JMB_PKT;
6163
Alexander Duyckf4188d82009-12-02 16:48:38 +00006164 len = skb_headlen(skb);
6165
6166 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6167 if (pci_dma_mapping_error(tp->pdev, mapping)) {
David S. Miller90079ce2008-09-11 04:52:51 -07006168 dev_kfree_skb(skb);
6169 goto out_unlock;
6170 }
6171
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006172 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006173 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006174
6175 would_hit_hwbug = 0;
6176
Joe Perches63c3a662011-04-26 08:12:10 +00006177 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006178 would_hit_hwbug = 1;
6179
Matt Carlsoneb69d562011-06-13 13:38:57 +00006180 if (tg3_4g_overflow_test(mapping, len))
Matt Carlson41588ba2008-04-19 18:12:33 -07006181 would_hit_hwbug = 1;
Matt Carlson0e1406d2009-11-02 12:33:33 +00006182
Matt Carlsondaf9a552011-06-13 13:38:56 +00006183 if (tg3_40bit_overflow_test(tp, mapping, len))
Matt Carlson0e1406d2009-11-02 12:33:33 +00006184 would_hit_hwbug = 1;
6185
Joe Perches63c3a662011-04-26 08:12:10 +00006186 if (tg3_flag(tp, 5701_DMA_BUG))
Michael Chanc58ec932005-09-17 00:46:27 -07006187 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006188
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006189 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006190 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6191
6192 entry = NEXT_TX(entry);
6193
6194 /* Now loop through additional data fragments, and queue them. */
6195 if (skb_shinfo(skb)->nr_frags > 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006196 last = skb_shinfo(skb)->nr_frags - 1;
6197 for (i = 0; i <= last; i++) {
6198 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6199
6200 len = frag->size;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006201 mapping = pci_map_page(tp->pdev,
6202 frag->page,
6203 frag->page_offset,
6204 len, PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006205
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006206 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006207 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00006208 mapping);
6209 if (pci_dma_mapping_error(tp->pdev, mapping))
6210 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006211
Joe Perches63c3a662011-04-26 08:12:10 +00006212 if (tg3_flag(tp, SHORT_DMA_BUG) &&
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006213 len <= 8)
6214 would_hit_hwbug = 1;
6215
Matt Carlsoneb69d562011-06-13 13:38:57 +00006216 if (tg3_4g_overflow_test(mapping, len))
Michael Chanc58ec932005-09-17 00:46:27 -07006217 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006218
Matt Carlsondaf9a552011-06-13 13:38:56 +00006219 if (tg3_40bit_overflow_test(tp, mapping, len))
Michael Chan72f2afb2006-03-06 19:28:35 -08006220 would_hit_hwbug = 1;
6221
Joe Perches63c3a662011-04-26 08:12:10 +00006222 if (tg3_flag(tp, HW_TSO_1) ||
6223 tg3_flag(tp, HW_TSO_2) ||
6224 tg3_flag(tp, HW_TSO_3))
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006225 tg3_set_txd(tnapi, entry, mapping, len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006226 base_flags, (i == last)|(mss << 1));
6227 else
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006228 tg3_set_txd(tnapi, entry, mapping, len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006229 base_flags, (i == last));
6230
6231 entry = NEXT_TX(entry);
6232 }
6233 }
6234
6235 if (would_hit_hwbug) {
Matt Carlson432aa7e2011-05-19 12:12:45 +00006236 tg3_skb_error_unmap(tnapi, skb, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006237
6238 /* If the workaround fails due to memory/mapping
6239 * failure, silently drop this packet.
6240 */
Matt Carlson432aa7e2011-05-19 12:12:45 +00006241 if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006242 goto out_unlock;
6243
Matt Carlson432aa7e2011-05-19 12:12:45 +00006244 entry = NEXT_TX(tnapi->tx_prod);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006245 }
6246
Richard Cochrand515b452011-06-19 03:31:41 +00006247 skb_tx_timestamp(skb);
6248
Linus Torvalds1da177e2005-04-16 15:20:36 -07006249 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006250 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006251
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006252 tnapi->tx_prod = entry;
6253 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006254 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006255
6256 /* netif_tx_stop_queue() must be done before checking
6257 * checking tx index in tg3_tx_avail() below, because in
6258 * tg3_tx(), we update tx index before checking for
6259 * netif_tx_queue_stopped().
6260 */
6261 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006262 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006263 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006265
6266out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00006267 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006268
6269 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006270
6271dma_error:
Matt Carlson432aa7e2011-05-19 12:12:45 +00006272 tg3_skb_error_unmap(tnapi, skb, i);
Alexander Duyckf4188d82009-12-02 16:48:38 +00006273 dev_kfree_skb(skb);
Matt Carlson432aa7e2011-05-19 12:12:45 +00006274 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006275 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006276}
6277
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006278static void tg3_set_loopback(struct net_device *dev, u32 features)
6279{
6280 struct tg3 *tp = netdev_priv(dev);
6281
6282 if (features & NETIF_F_LOOPBACK) {
6283 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6284 return;
6285
6286 /*
6287 * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
6288 * loopback mode if Half-Duplex mode was negotiated earlier.
6289 */
6290 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
6291
6292 /* Enable internal MAC loopback mode */
6293 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6294 spin_lock_bh(&tp->lock);
6295 tw32(MAC_MODE, tp->mac_mode);
6296 netif_carrier_on(tp->dev);
6297 spin_unlock_bh(&tp->lock);
6298 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6299 } else {
6300 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6301 return;
6302
6303 /* Disable internal MAC loopback mode */
6304 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6305 spin_lock_bh(&tp->lock);
6306 tw32(MAC_MODE, tp->mac_mode);
6307 /* Force link status check */
6308 tg3_setup_phy(tp, 1);
6309 spin_unlock_bh(&tp->lock);
6310 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6311 }
6312}
6313
Michał Mirosławdc668912011-04-07 03:35:07 +00006314static u32 tg3_fix_features(struct net_device *dev, u32 features)
6315{
6316 struct tg3 *tp = netdev_priv(dev);
6317
Joe Perches63c3a662011-04-26 08:12:10 +00006318 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
Michał Mirosławdc668912011-04-07 03:35:07 +00006319 features &= ~NETIF_F_ALL_TSO;
6320
6321 return features;
6322}
6323
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006324static int tg3_set_features(struct net_device *dev, u32 features)
6325{
6326 u32 changed = dev->features ^ features;
6327
6328 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6329 tg3_set_loopback(dev, features);
6330
6331 return 0;
6332}
6333
Linus Torvalds1da177e2005-04-16 15:20:36 -07006334static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6335 int new_mtu)
6336{
6337 dev->mtu = new_mtu;
6338
Michael Chanef7f5ec2005-07-25 12:32:25 -07006339 if (new_mtu > ETH_DATA_LEN) {
Joe Perches63c3a662011-04-26 08:12:10 +00006340 if (tg3_flag(tp, 5780_CLASS)) {
Michał Mirosławdc668912011-04-07 03:35:07 +00006341 netdev_update_features(dev);
Joe Perches63c3a662011-04-26 08:12:10 +00006342 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson859a588792010-04-05 10:19:28 +00006343 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006344 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Matt Carlson859a588792010-04-05 10:19:28 +00006345 }
Michael Chanef7f5ec2005-07-25 12:32:25 -07006346 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006347 if (tg3_flag(tp, 5780_CLASS)) {
6348 tg3_flag_set(tp, TSO_CAPABLE);
Michał Mirosławdc668912011-04-07 03:35:07 +00006349 netdev_update_features(dev);
6350 }
Joe Perches63c3a662011-04-26 08:12:10 +00006351 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
Michael Chanef7f5ec2005-07-25 12:32:25 -07006352 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006353}
6354
6355static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6356{
6357 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07006358 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006359
6360 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6361 return -EINVAL;
6362
6363 if (!netif_running(dev)) {
6364 /* We'll just catch it later when the
6365 * device is up'd.
6366 */
6367 tg3_set_mtu(dev, tp, new_mtu);
6368 return 0;
6369 }
6370
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006371 tg3_phy_stop(tp);
6372
Linus Torvalds1da177e2005-04-16 15:20:36 -07006373 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07006374
6375 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006376
Michael Chan944d9802005-05-29 14:57:48 -07006377 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006378
6379 tg3_set_mtu(dev, tp, new_mtu);
6380
Michael Chanb9ec6c12006-07-25 16:37:27 -07006381 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006382
Michael Chanb9ec6c12006-07-25 16:37:27 -07006383 if (!err)
6384 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006385
David S. Millerf47c11e2005-06-24 20:18:35 -07006386 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006387
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006388 if (!err)
6389 tg3_phy_start(tp);
6390
Michael Chanb9ec6c12006-07-25 16:37:27 -07006391 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006392}
6393
Matt Carlson21f581a2009-08-28 14:00:25 +00006394static void tg3_rx_prodring_free(struct tg3 *tp,
6395 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006396{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006397 int i;
6398
Matt Carlson8fea32b2010-09-15 08:59:58 +00006399 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006400 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006401 i = (i + 1) & tp->rx_std_ring_mask)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006402 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6403 tp->rx_pkt_map_sz);
6404
Joe Perches63c3a662011-04-26 08:12:10 +00006405 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006406 for (i = tpr->rx_jmb_cons_idx;
6407 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006408 i = (i + 1) & tp->rx_jmb_ring_mask) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006409 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6410 TG3_RX_JMB_MAP_SZ);
6411 }
6412 }
6413
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006414 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006415 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006416
Matt Carlson2c49a442010-09-30 10:34:35 +00006417 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006418 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6419 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006420
Joe Perches63c3a662011-04-26 08:12:10 +00006421 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006422 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006423 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6424 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006425 }
6426}
6427
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006428/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006429 *
6430 * The chip has been shut down and the driver detached from
6431 * the networking, so no interrupts or new tx packets will
6432 * end up in the driver. tp->{tx,}lock are held and thus
6433 * we may not sleep.
6434 */
Matt Carlson21f581a2009-08-28 14:00:25 +00006435static int tg3_rx_prodring_alloc(struct tg3 *tp,
6436 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006437{
Matt Carlson287be122009-08-28 13:58:46 +00006438 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006439
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006440 tpr->rx_std_cons_idx = 0;
6441 tpr->rx_std_prod_idx = 0;
6442 tpr->rx_jmb_cons_idx = 0;
6443 tpr->rx_jmb_prod_idx = 0;
6444
Matt Carlson8fea32b2010-09-15 08:59:58 +00006445 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006446 memset(&tpr->rx_std_buffers[0], 0,
6447 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00006448 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006449 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00006450 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006451 goto done;
6452 }
6453
Linus Torvalds1da177e2005-04-16 15:20:36 -07006454 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00006455 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006456
Matt Carlson287be122009-08-28 13:58:46 +00006457 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00006458 if (tg3_flag(tp, 5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00006459 tp->dev->mtu > ETH_DATA_LEN)
6460 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6461 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07006462
Linus Torvalds1da177e2005-04-16 15:20:36 -07006463 /* Initialize invariants of the rings, we only set this
6464 * stuff once. This works because the card does not
6465 * write into the rx buffer posting rings.
6466 */
Matt Carlson2c49a442010-09-30 10:34:35 +00006467 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006468 struct tg3_rx_buffer_desc *rxd;
6469
Matt Carlson21f581a2009-08-28 14:00:25 +00006470 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00006471 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006472 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6473 rxd->opaque = (RXD_OPAQUE_RING_STD |
6474 (i << RXD_OPAQUE_INDEX_SHIFT));
6475 }
6476
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006477 /* Now allocate fresh SKBs for each rx ring. */
6478 for (i = 0; i < tp->rx_pending; i++) {
Matt Carlson86b21e52009-11-13 13:03:45 +00006479 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006480 netdev_warn(tp->dev,
6481 "Using a smaller RX standard ring. Only "
6482 "%d out of %d buffers were allocated "
6483 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006484 if (i == 0)
6485 goto initfail;
6486 tp->rx_pending = i;
6487 break;
6488 }
6489 }
6490
Joe Perches63c3a662011-04-26 08:12:10 +00006491 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006492 goto done;
6493
Matt Carlson2c49a442010-09-30 10:34:35 +00006494 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006495
Joe Perches63c3a662011-04-26 08:12:10 +00006496 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson0d86df82010-02-17 15:17:00 +00006497 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006498
Matt Carlson2c49a442010-09-30 10:34:35 +00006499 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00006500 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006501
Matt Carlson0d86df82010-02-17 15:17:00 +00006502 rxd = &tpr->rx_jmb[i].std;
6503 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6504 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6505 RXD_FLAG_JUMBO;
6506 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6507 (i << RXD_OPAQUE_INDEX_SHIFT));
6508 }
6509
6510 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6511 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006512 netdev_warn(tp->dev,
6513 "Using a smaller RX jumbo ring. Only %d "
6514 "out of %d buffers were allocated "
6515 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00006516 if (i == 0)
6517 goto initfail;
6518 tp->rx_jumbo_pending = i;
6519 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006520 }
6521 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006522
6523done:
Michael Chan32d8c572006-07-25 16:38:29 -07006524 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006525
6526initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00006527 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006528 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006529}
6530
Matt Carlson21f581a2009-08-28 14:00:25 +00006531static void tg3_rx_prodring_fini(struct tg3 *tp,
6532 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006533{
Matt Carlson21f581a2009-08-28 14:00:25 +00006534 kfree(tpr->rx_std_buffers);
6535 tpr->rx_std_buffers = NULL;
6536 kfree(tpr->rx_jmb_buffers);
6537 tpr->rx_jmb_buffers = NULL;
6538 if (tpr->rx_std) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006539 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6540 tpr->rx_std, tpr->rx_std_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006541 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006542 }
Matt Carlson21f581a2009-08-28 14:00:25 +00006543 if (tpr->rx_jmb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006544 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6545 tpr->rx_jmb, tpr->rx_jmb_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006546 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006547 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006548}
6549
Matt Carlson21f581a2009-08-28 14:00:25 +00006550static int tg3_rx_prodring_init(struct tg3 *tp,
6551 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006552{
Matt Carlson2c49a442010-09-30 10:34:35 +00006553 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6554 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006555 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006556 return -ENOMEM;
6557
Matt Carlson4bae65c2010-11-24 08:31:52 +00006558 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6559 TG3_RX_STD_RING_BYTES(tp),
6560 &tpr->rx_std_mapping,
6561 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006562 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006563 goto err_out;
6564
Joe Perches63c3a662011-04-26 08:12:10 +00006565 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006566 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00006567 GFP_KERNEL);
6568 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006569 goto err_out;
6570
Matt Carlson4bae65c2010-11-24 08:31:52 +00006571 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6572 TG3_RX_JMB_RING_BYTES(tp),
6573 &tpr->rx_jmb_mapping,
6574 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006575 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006576 goto err_out;
6577 }
6578
6579 return 0;
6580
6581err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00006582 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006583 return -ENOMEM;
6584}
6585
6586/* Free up pending packets in all rx/tx rings.
6587 *
6588 * The chip has been shut down and the driver detached from
6589 * the networking, so no interrupts or new tx packets will
6590 * end up in the driver. tp->{tx,}lock is not held and we are not
6591 * in an interrupt context and thus may sleep.
6592 */
6593static void tg3_free_rings(struct tg3 *tp)
6594{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006595 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006596
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006597 for (j = 0; j < tp->irq_cnt; j++) {
6598 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006599
Matt Carlson8fea32b2010-09-15 08:59:58 +00006600 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00006601
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006602 if (!tnapi->tx_buffers)
6603 continue;
6604
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006605 for (i = 0; i < TG3_TX_RING_SIZE; ) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00006606 struct ring_info *txp;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006607 struct sk_buff *skb;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006608 unsigned int k;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006609
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006610 txp = &tnapi->tx_buffers[i];
6611 skb = txp->skb;
6612
6613 if (skb == NULL) {
6614 i++;
6615 continue;
6616 }
6617
Alexander Duyckf4188d82009-12-02 16:48:38 +00006618 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006619 dma_unmap_addr(txp, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006620 skb_headlen(skb),
6621 PCI_DMA_TODEVICE);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006622 txp->skb = NULL;
6623
Alexander Duyckf4188d82009-12-02 16:48:38 +00006624 i++;
6625
6626 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6627 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6628 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006629 dma_unmap_addr(txp, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006630 skb_shinfo(skb)->frags[k].size,
6631 PCI_DMA_TODEVICE);
6632 i++;
6633 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006634
6635 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006636 }
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006637 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006638}
6639
6640/* Initialize tx/rx rings for packet processing.
6641 *
6642 * The chip has been shut down and the driver detached from
6643 * the networking, so no interrupts or new tx packets will
6644 * end up in the driver. tp->{tx,}lock are held and thus
6645 * we may not sleep.
6646 */
6647static int tg3_init_rings(struct tg3 *tp)
6648{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006649 int i;
Matt Carlson72334482009-08-28 14:03:01 +00006650
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006651 /* Free up all the SKBs. */
6652 tg3_free_rings(tp);
6653
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006654 for (i = 0; i < tp->irq_cnt; i++) {
6655 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006656
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006657 tnapi->last_tag = 0;
6658 tnapi->last_irq_tag = 0;
6659 tnapi->hw_status->status = 0;
6660 tnapi->hw_status->status_tag = 0;
6661 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6662
6663 tnapi->tx_prod = 0;
6664 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006665 if (tnapi->tx_ring)
6666 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006667
6668 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006669 if (tnapi->rx_rcb)
6670 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006671
Matt Carlson8fea32b2010-09-15 08:59:58 +00006672 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00006673 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006674 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00006675 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006676 }
Matt Carlson72334482009-08-28 14:03:01 +00006677
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006678 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006679}
6680
6681/*
6682 * Must not be invoked with interrupt sources disabled and
6683 * the hardware shutdown down.
6684 */
6685static void tg3_free_consistent(struct tg3 *tp)
6686{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006687 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006688
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006689 for (i = 0; i < tp->irq_cnt; i++) {
6690 struct tg3_napi *tnapi = &tp->napi[i];
6691
6692 if (tnapi->tx_ring) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006693 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006694 tnapi->tx_ring, tnapi->tx_desc_mapping);
6695 tnapi->tx_ring = NULL;
6696 }
6697
6698 kfree(tnapi->tx_buffers);
6699 tnapi->tx_buffers = NULL;
6700
6701 if (tnapi->rx_rcb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006702 dma_free_coherent(&tp->pdev->dev,
6703 TG3_RX_RCB_RING_BYTES(tp),
6704 tnapi->rx_rcb,
6705 tnapi->rx_rcb_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006706 tnapi->rx_rcb = NULL;
6707 }
6708
Matt Carlson8fea32b2010-09-15 08:59:58 +00006709 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6710
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006711 if (tnapi->hw_status) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006712 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6713 tnapi->hw_status,
6714 tnapi->status_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006715 tnapi->hw_status = NULL;
6716 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006717 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006718
Linus Torvalds1da177e2005-04-16 15:20:36 -07006719 if (tp->hw_stats) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006720 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6721 tp->hw_stats, tp->stats_mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006722 tp->hw_stats = NULL;
6723 }
6724}
6725
6726/*
6727 * Must not be invoked with interrupt sources disabled and
6728 * the hardware shutdown down. Can sleep.
6729 */
6730static int tg3_alloc_consistent(struct tg3 *tp)
6731{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006732 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006733
Matt Carlson4bae65c2010-11-24 08:31:52 +00006734 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6735 sizeof(struct tg3_hw_stats),
6736 &tp->stats_mapping,
6737 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006738 if (!tp->hw_stats)
6739 goto err_out;
6740
Linus Torvalds1da177e2005-04-16 15:20:36 -07006741 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6742
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006743 for (i = 0; i < tp->irq_cnt; i++) {
6744 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006745 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006746
Matt Carlson4bae65c2010-11-24 08:31:52 +00006747 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6748 TG3_HW_STATUS_SIZE,
6749 &tnapi->status_mapping,
6750 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006751 if (!tnapi->hw_status)
6752 goto err_out;
6753
6754 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006755 sblk = tnapi->hw_status;
6756
Matt Carlson8fea32b2010-09-15 08:59:58 +00006757 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6758 goto err_out;
6759
Matt Carlson19cfaec2009-12-03 08:36:20 +00006760 /* If multivector TSS is enabled, vector 0 does not handle
6761 * tx interrupts. Don't allocate any resources for it.
6762 */
Joe Perches63c3a662011-04-26 08:12:10 +00006763 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
6764 (i && tg3_flag(tp, ENABLE_TSS))) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00006765 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6766 TG3_TX_RING_SIZE,
6767 GFP_KERNEL);
6768 if (!tnapi->tx_buffers)
6769 goto err_out;
6770
Matt Carlson4bae65c2010-11-24 08:31:52 +00006771 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6772 TG3_TX_RING_BYTES,
6773 &tnapi->tx_desc_mapping,
6774 GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00006775 if (!tnapi->tx_ring)
6776 goto err_out;
6777 }
6778
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006779 /*
6780 * When RSS is enabled, the status block format changes
6781 * slightly. The "rx_jumbo_consumer", "reserved",
6782 * and "rx_mini_consumer" members get mapped to the
6783 * other three rx return ring producer indexes.
6784 */
6785 switch (i) {
6786 default:
6787 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6788 break;
6789 case 2:
6790 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6791 break;
6792 case 3:
6793 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6794 break;
6795 case 4:
6796 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6797 break;
6798 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006799
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006800 /*
6801 * If multivector RSS is enabled, vector 0 does not handle
6802 * rx or tx interrupts. Don't allocate any resources for it.
6803 */
Joe Perches63c3a662011-04-26 08:12:10 +00006804 if (!i && tg3_flag(tp, ENABLE_RSS))
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006805 continue;
6806
Matt Carlson4bae65c2010-11-24 08:31:52 +00006807 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6808 TG3_RX_RCB_RING_BYTES(tp),
6809 &tnapi->rx_rcb_mapping,
6810 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006811 if (!tnapi->rx_rcb)
6812 goto err_out;
6813
6814 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006815 }
6816
Linus Torvalds1da177e2005-04-16 15:20:36 -07006817 return 0;
6818
6819err_out:
6820 tg3_free_consistent(tp);
6821 return -ENOMEM;
6822}
6823
6824#define MAX_WAIT_CNT 1000
6825
6826/* To stop a block, clear the enable bit and poll till it
6827 * clears. tp->lock is held.
6828 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006829static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006830{
6831 unsigned int i;
6832 u32 val;
6833
Joe Perches63c3a662011-04-26 08:12:10 +00006834 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006835 switch (ofs) {
6836 case RCVLSC_MODE:
6837 case DMAC_MODE:
6838 case MBFREE_MODE:
6839 case BUFMGR_MODE:
6840 case MEMARB_MODE:
6841 /* We can't enable/disable these bits of the
6842 * 5705/5750, just say success.
6843 */
6844 return 0;
6845
6846 default:
6847 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006848 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006849 }
6850
6851 val = tr32(ofs);
6852 val &= ~enable_bit;
6853 tw32_f(ofs, val);
6854
6855 for (i = 0; i < MAX_WAIT_CNT; i++) {
6856 udelay(100);
6857 val = tr32(ofs);
6858 if ((val & enable_bit) == 0)
6859 break;
6860 }
6861
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006862 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00006863 dev_err(&tp->pdev->dev,
6864 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6865 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006866 return -ENODEV;
6867 }
6868
6869 return 0;
6870}
6871
6872/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006873static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006874{
6875 int i, err;
6876
6877 tg3_disable_ints(tp);
6878
6879 tp->rx_mode &= ~RX_MODE_ENABLE;
6880 tw32_f(MAC_RX_MODE, tp->rx_mode);
6881 udelay(10);
6882
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006883 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6884 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6885 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6886 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6887 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6888 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006889
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006890 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6891 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6892 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6893 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6894 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6895 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6896 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006897
6898 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6899 tw32_f(MAC_MODE, tp->mac_mode);
6900 udelay(40);
6901
6902 tp->tx_mode &= ~TX_MODE_ENABLE;
6903 tw32_f(MAC_TX_MODE, tp->tx_mode);
6904
6905 for (i = 0; i < MAX_WAIT_CNT; i++) {
6906 udelay(100);
6907 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6908 break;
6909 }
6910 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00006911 dev_err(&tp->pdev->dev,
6912 "%s timed out, TX_MODE_ENABLE will not clear "
6913 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07006914 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006915 }
6916
Michael Chane6de8ad2005-05-05 14:42:41 -07006917 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006918 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6919 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006920
6921 tw32(FTQ_RESET, 0xffffffff);
6922 tw32(FTQ_RESET, 0x00000000);
6923
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006924 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6925 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006926
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006927 for (i = 0; i < tp->irq_cnt; i++) {
6928 struct tg3_napi *tnapi = &tp->napi[i];
6929 if (tnapi->hw_status)
6930 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6931 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006932 if (tp->hw_stats)
6933 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6934
Linus Torvalds1da177e2005-04-16 15:20:36 -07006935 return err;
6936}
6937
Matt Carlson0d3031d2007-10-10 18:02:43 -07006938static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6939{
6940 int i;
6941 u32 apedata;
6942
Matt Carlsondc6d0742010-09-15 08:59:55 +00006943 /* NCSI does not support APE events */
Joe Perches63c3a662011-04-26 08:12:10 +00006944 if (tg3_flag(tp, APE_HAS_NCSI))
Matt Carlsondc6d0742010-09-15 08:59:55 +00006945 return;
6946
Matt Carlson0d3031d2007-10-10 18:02:43 -07006947 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6948 if (apedata != APE_SEG_SIG_MAGIC)
6949 return;
6950
6951 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
Matt Carlson731fd792008-08-15 14:07:51 -07006952 if (!(apedata & APE_FW_STATUS_READY))
Matt Carlson0d3031d2007-10-10 18:02:43 -07006953 return;
6954
6955 /* Wait for up to 1 millisecond for APE to service previous event. */
6956 for (i = 0; i < 10; i++) {
6957 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6958 return;
6959
6960 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6961
6962 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6963 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6964 event | APE_EVENT_STATUS_EVENT_PENDING);
6965
6966 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6967
6968 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6969 break;
6970
6971 udelay(100);
6972 }
6973
6974 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6975 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6976}
6977
6978static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6979{
6980 u32 event;
6981 u32 apedata;
6982
Joe Perches63c3a662011-04-26 08:12:10 +00006983 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07006984 return;
6985
6986 switch (kind) {
Matt Carlson33f401a2010-04-05 10:19:27 +00006987 case RESET_KIND_INIT:
6988 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6989 APE_HOST_SEG_SIG_MAGIC);
6990 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6991 APE_HOST_SEG_LEN_MAGIC);
6992 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6993 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6994 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
Matt Carlson6867c842010-07-11 09:31:44 +00006995 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
Matt Carlson33f401a2010-04-05 10:19:27 +00006996 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6997 APE_HOST_BEHAV_NO_PHYLOCK);
Matt Carlsondc6d0742010-09-15 08:59:55 +00006998 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6999 TG3_APE_HOST_DRVR_STATE_START);
Matt Carlson0d3031d2007-10-10 18:02:43 -07007000
Matt Carlson33f401a2010-04-05 10:19:27 +00007001 event = APE_EVENT_STATUS_STATE_START;
7002 break;
7003 case RESET_KIND_SHUTDOWN:
7004 /* With the interface we are currently using,
7005 * APE does not track driver state. Wiping
7006 * out the HOST SEGMENT SIGNATURE forces
7007 * the APE to assume OS absent status.
7008 */
7009 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
Matt Carlsonb2aee152008-11-03 16:51:11 -08007010
Matt Carlsondc6d0742010-09-15 08:59:55 +00007011 if (device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00007012 tg3_flag(tp, WOL_ENABLE)) {
Matt Carlsondc6d0742010-09-15 08:59:55 +00007013 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
7014 TG3_APE_HOST_WOL_SPEED_AUTO);
7015 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
7016 } else
7017 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
7018
7019 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
7020
Matt Carlson33f401a2010-04-05 10:19:27 +00007021 event = APE_EVENT_STATUS_STATE_UNLOAD;
7022 break;
7023 case RESET_KIND_SUSPEND:
7024 event = APE_EVENT_STATUS_STATE_SUSPEND;
7025 break;
7026 default:
7027 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007028 }
7029
7030 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
7031
7032 tg3_ape_send_event(tp, event);
7033}
7034
Michael Chane6af3012005-04-21 17:12:05 -07007035/* tp->lock is held. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007036static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
7037{
David S. Millerf49639e2006-06-09 11:58:36 -07007038 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
7039 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007040
Joe Perches63c3a662011-04-26 08:12:10 +00007041 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007042 switch (kind) {
7043 case RESET_KIND_INIT:
7044 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7045 DRV_STATE_START);
7046 break;
7047
7048 case RESET_KIND_SHUTDOWN:
7049 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7050 DRV_STATE_UNLOAD);
7051 break;
7052
7053 case RESET_KIND_SUSPEND:
7054 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7055 DRV_STATE_SUSPEND);
7056 break;
7057
7058 default:
7059 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007060 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007061 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07007062
7063 if (kind == RESET_KIND_INIT ||
7064 kind == RESET_KIND_SUSPEND)
7065 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007066}
7067
7068/* tp->lock is held. */
7069static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7070{
Joe Perches63c3a662011-04-26 08:12:10 +00007071 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007072 switch (kind) {
7073 case RESET_KIND_INIT:
7074 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7075 DRV_STATE_START_DONE);
7076 break;
7077
7078 case RESET_KIND_SHUTDOWN:
7079 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7080 DRV_STATE_UNLOAD_DONE);
7081 break;
7082
7083 default:
7084 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007085 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007086 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07007087
7088 if (kind == RESET_KIND_SHUTDOWN)
7089 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007090}
7091
7092/* tp->lock is held. */
7093static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7094{
Joe Perches63c3a662011-04-26 08:12:10 +00007095 if (tg3_flag(tp, ENABLE_ASF)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007096 switch (kind) {
7097 case RESET_KIND_INIT:
7098 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7099 DRV_STATE_START);
7100 break;
7101
7102 case RESET_KIND_SHUTDOWN:
7103 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7104 DRV_STATE_UNLOAD);
7105 break;
7106
7107 case RESET_KIND_SUSPEND:
7108 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7109 DRV_STATE_SUSPEND);
7110 break;
7111
7112 default:
7113 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007114 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007115 }
7116}
7117
Michael Chan7a6f4362006-09-27 16:03:31 -07007118static int tg3_poll_fw(struct tg3 *tp)
7119{
7120 int i;
7121 u32 val;
7122
Michael Chanb5d37722006-09-27 16:06:21 -07007123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Gary Zambrano0ccead12006-11-14 16:34:00 -08007124 /* Wait up to 20ms for init done. */
7125 for (i = 0; i < 200; i++) {
Michael Chanb5d37722006-09-27 16:06:21 -07007126 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7127 return 0;
Gary Zambrano0ccead12006-11-14 16:34:00 -08007128 udelay(100);
Michael Chanb5d37722006-09-27 16:06:21 -07007129 }
7130 return -ENODEV;
7131 }
7132
Michael Chan7a6f4362006-09-27 16:03:31 -07007133 /* Wait for firmware initialization to complete. */
7134 for (i = 0; i < 100000; i++) {
7135 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7136 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7137 break;
7138 udelay(10);
7139 }
7140
7141 /* Chip might not be fitted with firmware. Some Sun onboard
7142 * parts are configured like that. So don't signal the timeout
7143 * of the above loop as an error, but do report the lack of
7144 * running firmware once.
7145 */
Joe Perches63c3a662011-04-26 08:12:10 +00007146 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
7147 tg3_flag_set(tp, NO_FWARE_REPORTED);
Michael Chan7a6f4362006-09-27 16:03:31 -07007148
Joe Perches05dbe002010-02-17 19:44:19 +00007149 netdev_info(tp->dev, "No firmware running\n");
Michael Chan7a6f4362006-09-27 16:03:31 -07007150 }
7151
Matt Carlson6b10c162010-02-12 14:47:08 +00007152 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7153 /* The 57765 A0 needs a little more
7154 * time to do some important work.
7155 */
7156 mdelay(10);
7157 }
7158
Michael Chan7a6f4362006-09-27 16:03:31 -07007159 return 0;
7160}
7161
Michael Chanee6a99b2007-07-18 21:49:10 -07007162/* Save PCI command register before chip reset */
7163static void tg3_save_pci_state(struct tg3 *tp)
7164{
Matt Carlson8a6eac92007-10-21 16:17:55 -07007165 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007166}
7167
7168/* Restore PCI state after chip reset */
7169static void tg3_restore_pci_state(struct tg3 *tp)
7170{
7171 u32 val;
7172
7173 /* Re-enable indirect register accesses. */
7174 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7175 tp->misc_host_ctrl);
7176
7177 /* Set MAX PCI retry to zero. */
7178 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7179 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007180 tg3_flag(tp, PCIX_MODE))
Michael Chanee6a99b2007-07-18 21:49:10 -07007181 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007182 /* Allow reads and writes to the APE register and memory space. */
Joe Perches63c3a662011-04-26 08:12:10 +00007183 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07007184 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00007185 PCISTATE_ALLOW_APE_SHMEM_WR |
7186 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07007187 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7188
Matt Carlson8a6eac92007-10-21 16:17:55 -07007189 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007190
Matt Carlsonfcb389d2008-11-03 16:55:44 -08007191 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
Joe Perches63c3a662011-04-26 08:12:10 +00007192 if (tg3_flag(tp, PCI_EXPRESS))
Matt Carlsoncf790032010-11-24 08:31:48 +00007193 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlsonfcb389d2008-11-03 16:55:44 -08007194 else {
7195 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7196 tp->pci_cacheline_sz);
7197 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7198 tp->pci_lat_timer);
7199 }
Michael Chan114342f2007-10-15 02:12:26 -07007200 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08007201
Michael Chanee6a99b2007-07-18 21:49:10 -07007202 /* Make sure PCI-X relaxed ordering bit is clear. */
Joe Perches63c3a662011-04-26 08:12:10 +00007203 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07007204 u16 pcix_cmd;
7205
7206 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7207 &pcix_cmd);
7208 pcix_cmd &= ~PCI_X_CMD_ERO;
7209 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7210 pcix_cmd);
7211 }
Michael Chanee6a99b2007-07-18 21:49:10 -07007212
Joe Perches63c3a662011-04-26 08:12:10 +00007213 if (tg3_flag(tp, 5780_CLASS)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007214
7215 /* Chip reset on 5780 will reset MSI enable bit,
7216 * so need to restore it.
7217 */
Joe Perches63c3a662011-04-26 08:12:10 +00007218 if (tg3_flag(tp, USING_MSI)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007219 u16 ctrl;
7220
7221 pci_read_config_word(tp->pdev,
7222 tp->msi_cap + PCI_MSI_FLAGS,
7223 &ctrl);
7224 pci_write_config_word(tp->pdev,
7225 tp->msi_cap + PCI_MSI_FLAGS,
7226 ctrl | PCI_MSI_FLAGS_ENABLE);
7227 val = tr32(MSGINT_MODE);
7228 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7229 }
7230 }
7231}
7232
Linus Torvalds1da177e2005-04-16 15:20:36 -07007233static void tg3_stop_fw(struct tg3 *);
7234
7235/* tp->lock is held. */
7236static int tg3_chip_reset(struct tg3 *tp)
7237{
7238 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07007239 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00007240 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007241
David S. Millerf49639e2006-06-09 11:58:36 -07007242 tg3_nvram_lock(tp);
7243
Matt Carlson77b483f2008-08-15 14:07:24 -07007244 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7245
David S. Millerf49639e2006-06-09 11:58:36 -07007246 /* No matching tg3_nvram_unlock() after this because
7247 * chip reset below will undo the nvram lock.
7248 */
7249 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007250
Michael Chanee6a99b2007-07-18 21:49:10 -07007251 /* GRC_MISC_CFG core clock reset will clear the memory
7252 * enable bit in PCI register 4 and the MSI enable bit
7253 * on some chips, so we save relevant registers here.
7254 */
7255 tg3_save_pci_state(tp);
7256
Michael Chand9ab5ad12006-03-20 22:27:35 -08007257 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Joe Perches63c3a662011-04-26 08:12:10 +00007258 tg3_flag(tp, 5755_PLUS))
Michael Chand9ab5ad12006-03-20 22:27:35 -08007259 tw32(GRC_FASTBOOT_PC, 0);
7260
Linus Torvalds1da177e2005-04-16 15:20:36 -07007261 /*
7262 * We must avoid the readl() that normally takes place.
7263 * It locks machines, causes machine checks, and other
7264 * fun things. So, temporarily disable the 5701
7265 * hardware workaround, while we do the reset.
7266 */
Michael Chan1ee582d2005-08-09 20:16:46 -07007267 write_op = tp->write32;
7268 if (write_op == tg3_write_flush_reg32)
7269 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007270
Michael Chand18edcb2007-03-24 20:57:11 -07007271 /* Prevent the irq handler from reading or writing PCI registers
7272 * during chip reset when the memory enable bit in the PCI command
7273 * register may be cleared. The chip does not generate interrupt
7274 * at this time, but the irq handler may still be called due to irq
7275 * sharing or irqpoll.
7276 */
Joe Perches63c3a662011-04-26 08:12:10 +00007277 tg3_flag_set(tp, CHIP_RESETTING);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007278 for (i = 0; i < tp->irq_cnt; i++) {
7279 struct tg3_napi *tnapi = &tp->napi[i];
7280 if (tnapi->hw_status) {
7281 tnapi->hw_status->status = 0;
7282 tnapi->hw_status->status_tag = 0;
7283 }
7284 tnapi->last_tag = 0;
7285 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07007286 }
Michael Chand18edcb2007-03-24 20:57:11 -07007287 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00007288
7289 for (i = 0; i < tp->irq_cnt; i++)
7290 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07007291
Matt Carlson255ca312009-08-25 10:07:27 +00007292 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7293 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7294 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7295 }
7296
Linus Torvalds1da177e2005-04-16 15:20:36 -07007297 /* do the reset */
7298 val = GRC_MISC_CFG_CORECLK_RESET;
7299
Joe Perches63c3a662011-04-26 08:12:10 +00007300 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson88075d92010-08-02 11:25:58 +00007301 /* Force PCIe 1.0a mode */
7302 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007303 !tg3_flag(tp, 57765_PLUS) &&
Matt Carlson88075d92010-08-02 11:25:58 +00007304 tr32(TG3_PCIE_PHY_TSTCTL) ==
7305 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7306 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7307
Linus Torvalds1da177e2005-04-16 15:20:36 -07007308 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7309 tw32(GRC_MISC_CFG, (1 << 29));
7310 val |= (1 << 29);
7311 }
7312 }
7313
Michael Chanb5d37722006-09-27 16:06:21 -07007314 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7315 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7316 tw32(GRC_VCPU_EXT_CTRL,
7317 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7318 }
7319
Matt Carlsonf37500d2010-08-02 11:25:59 +00007320 /* Manage gphy power for all CPMU absent PCIe devices. */
Joe Perches63c3a662011-04-26 08:12:10 +00007321 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007322 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00007323
Linus Torvalds1da177e2005-04-16 15:20:36 -07007324 tw32(GRC_MISC_CFG, val);
7325
Michael Chan1ee582d2005-08-09 20:16:46 -07007326 /* restore 5701 hardware bug workaround write method */
7327 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007328
7329 /* Unfortunately, we have to delay before the PCI read back.
7330 * Some 575X chips even will not respond to a PCI cfg access
7331 * when the reset command is given to the chip.
7332 *
7333 * How do these hardware designers expect things to work
7334 * properly if the PCI write is posted for a long period
7335 * of time? It is always necessary to have some method by
7336 * which a register read back can occur to push the write
7337 * out which does the reset.
7338 *
7339 * For most tg3 variants the trick below was working.
7340 * Ho hum...
7341 */
7342 udelay(120);
7343
7344 /* Flush PCI posted writes. The normal MMIO registers
7345 * are inaccessible at this time so this is the only
7346 * way to make this reliably (actually, this is no longer
7347 * the case, see above). I tried to use indirect
7348 * register read/write but this upset some 5701 variants.
7349 */
7350 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7351
7352 udelay(120);
7353
Jon Mason708ebb3a2011-06-27 12:56:50 +00007354 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
Matt Carlsone7126992009-08-25 10:08:16 +00007355 u16 val16;
7356
Linus Torvalds1da177e2005-04-16 15:20:36 -07007357 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7358 int i;
7359 u32 cfg_val;
7360
7361 /* Wait for link training to complete. */
7362 for (i = 0; i < 5000; i++)
7363 udelay(100);
7364
7365 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7366 pci_write_config_dword(tp->pdev, 0xc4,
7367 cfg_val | (1 << 15));
7368 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007369
Matt Carlsone7126992009-08-25 10:08:16 +00007370 /* Clear the "no snoop" and "relaxed ordering" bits. */
7371 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007372 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007373 &val16);
7374 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7375 PCI_EXP_DEVCTL_NOSNOOP_EN);
7376 /*
7377 * Older PCIe devices only support the 128 byte
7378 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007379 */
Joe Perches63c3a662011-04-26 08:12:10 +00007380 if (!tg3_flag(tp, CPMU_PRESENT))
Matt Carlsone7126992009-08-25 10:08:16 +00007381 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007382 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007383 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007384 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007385
Matt Carlsoncf790032010-11-24 08:31:48 +00007386 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007387
7388 /* Clear error status */
7389 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007390 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007391 PCI_EXP_DEVSTA_CED |
7392 PCI_EXP_DEVSTA_NFED |
7393 PCI_EXP_DEVSTA_FED |
7394 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007395 }
7396
Michael Chanee6a99b2007-07-18 21:49:10 -07007397 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007398
Joe Perches63c3a662011-04-26 08:12:10 +00007399 tg3_flag_clear(tp, CHIP_RESETTING);
7400 tg3_flag_clear(tp, ERROR_PROCESSED);
Michael Chand18edcb2007-03-24 20:57:11 -07007401
Michael Chanee6a99b2007-07-18 21:49:10 -07007402 val = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007403 if (tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07007404 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07007405 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007406
7407 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7408 tg3_stop_fw(tp);
7409 tw32(0x5000, 0x400);
7410 }
7411
7412 tw32(GRC_MODE, tp->grc_mode);
7413
7414 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007415 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007416
7417 tw32(0xc4, val | (1 << 15));
7418 }
7419
7420 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7421 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7422 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7423 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7424 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7425 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7426 }
7427
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007428 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007429 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007430 val = tp->mac_mode;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007431 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007432 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007433 val = tp->mac_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007434 } else
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007435 val = 0;
7436
7437 tw32_f(MAC_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007438 udelay(40);
7439
Matt Carlson77b483f2008-08-15 14:07:24 -07007440 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7441
Michael Chan7a6f4362006-09-27 16:03:31 -07007442 err = tg3_poll_fw(tp);
7443 if (err)
7444 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007445
Matt Carlson0a9140c2009-08-28 12:27:50 +00007446 tg3_mdio_start(tp);
7447
Joe Perches63c3a662011-04-26 08:12:10 +00007448 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007449 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7450 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007451 !tg3_flag(tp, 57765_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007452 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007453
7454 tw32(0x7c00, val | (1 << 25));
7455 }
7456
Matt Carlsond78b59f2011-04-05 14:22:46 +00007457 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7458 val = tr32(TG3_CPMU_CLCK_ORIDE);
7459 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7460 }
7461
Linus Torvalds1da177e2005-04-16 15:20:36 -07007462 /* Reprobe ASF enable state. */
Joe Perches63c3a662011-04-26 08:12:10 +00007463 tg3_flag_clear(tp, ENABLE_ASF);
7464 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007465 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7466 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7467 u32 nic_cfg;
7468
7469 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7470 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +00007471 tg3_flag_set(tp, ENABLE_ASF);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007472 tp->last_event_jiffies = jiffies;
Joe Perches63c3a662011-04-26 08:12:10 +00007473 if (tg3_flag(tp, 5750_PLUS))
7474 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007475 }
7476 }
7477
7478 return 0;
7479}
7480
7481/* tp->lock is held. */
7482static void tg3_stop_fw(struct tg3 *tp)
7483{
Joe Perches63c3a662011-04-26 08:12:10 +00007484 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07007485 /* Wait for RX cpu to ACK the previous event. */
7486 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007487
7488 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007489
7490 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007491
Matt Carlson7c5026a2008-05-02 16:49:29 -07007492 /* Wait for RX cpu to ACK this event. */
7493 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007494 }
7495}
7496
7497/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07007498static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007499{
7500 int err;
7501
7502 tg3_stop_fw(tp);
7503
Michael Chan944d9802005-05-29 14:57:48 -07007504 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007505
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007506 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007507 err = tg3_chip_reset(tp);
7508
Matt Carlsondaba2a62009-04-20 06:58:52 +00007509 __tg3_set_mac_addr(tp, 0);
7510
Michael Chan944d9802005-05-29 14:57:48 -07007511 tg3_write_sig_legacy(tp, kind);
7512 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007513
7514 if (err)
7515 return err;
7516
7517 return 0;
7518}
7519
Linus Torvalds1da177e2005-04-16 15:20:36 -07007520#define RX_CPU_SCRATCH_BASE 0x30000
7521#define RX_CPU_SCRATCH_SIZE 0x04000
7522#define TX_CPU_SCRATCH_BASE 0x34000
7523#define TX_CPU_SCRATCH_SIZE 0x04000
7524
7525/* tp->lock is held. */
7526static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7527{
7528 int i;
7529
Joe Perches63c3a662011-04-26 08:12:10 +00007530 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007531
Michael Chanb5d37722006-09-27 16:06:21 -07007532 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7533 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7534
7535 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7536 return 0;
7537 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007538 if (offset == RX_CPU_BASE) {
7539 for (i = 0; i < 10000; i++) {
7540 tw32(offset + CPU_STATE, 0xffffffff);
7541 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7542 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7543 break;
7544 }
7545
7546 tw32(offset + CPU_STATE, 0xffffffff);
7547 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7548 udelay(10);
7549 } else {
7550 for (i = 0; i < 10000; i++) {
7551 tw32(offset + CPU_STATE, 0xffffffff);
7552 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7553 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7554 break;
7555 }
7556 }
7557
7558 if (i >= 10000) {
Joe Perches05dbe002010-02-17 19:44:19 +00007559 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7560 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007561 return -ENODEV;
7562 }
Michael Chanec41c7d2006-01-17 02:40:55 -08007563
7564 /* Clear firmware's nvram arbitration. */
Joe Perches63c3a662011-04-26 08:12:10 +00007565 if (tg3_flag(tp, NVRAM))
Michael Chanec41c7d2006-01-17 02:40:55 -08007566 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007567 return 0;
7568}
7569
7570struct fw_info {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007571 unsigned int fw_base;
7572 unsigned int fw_len;
7573 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007574};
7575
7576/* tp->lock is held. */
7577static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7578 int cpu_scratch_size, struct fw_info *info)
7579{
Michael Chanec41c7d2006-01-17 02:40:55 -08007580 int err, lock_err, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007581 void (*write_op)(struct tg3 *, u32, u32);
7582
Joe Perches63c3a662011-04-26 08:12:10 +00007583 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007584 netdev_err(tp->dev,
7585 "%s: Trying to load TX cpu firmware which is 5705\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007586 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007587 return -EINVAL;
7588 }
7589
Joe Perches63c3a662011-04-26 08:12:10 +00007590 if (tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007591 write_op = tg3_write_mem;
7592 else
7593 write_op = tg3_write_indirect_reg32;
7594
Michael Chan1b628152005-05-29 14:59:49 -07007595 /* It is possible that bootcode is still loading at this point.
7596 * Get the nvram lock first before halting the cpu.
7597 */
Michael Chanec41c7d2006-01-17 02:40:55 -08007598 lock_err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007599 err = tg3_halt_cpu(tp, cpu_base);
Michael Chanec41c7d2006-01-17 02:40:55 -08007600 if (!lock_err)
7601 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007602 if (err)
7603 goto out;
7604
7605 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7606 write_op(tp, cpu_scratch_base + i, 0);
7607 tw32(cpu_base + CPU_STATE, 0xffffffff);
7608 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007609 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007610 write_op(tp, (cpu_scratch_base +
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007611 (info->fw_base & 0xffff) +
Linus Torvalds1da177e2005-04-16 15:20:36 -07007612 (i * sizeof(u32))),
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007613 be32_to_cpu(info->fw_data[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007614
7615 err = 0;
7616
7617out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007618 return err;
7619}
7620
7621/* tp->lock is held. */
7622static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7623{
7624 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007625 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007626 int err, i;
7627
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007628 fw_data = (void *)tp->fw->data;
7629
7630 /* Firmware blob starts with version numbers, followed by
7631 start address and length. We are setting complete length.
7632 length = end_address_of_bss - start_address_of_text.
7633 Remainder is the blob to be loaded contiguously
7634 from start address. */
7635
7636 info.fw_base = be32_to_cpu(fw_data[1]);
7637 info.fw_len = tp->fw->size - 12;
7638 info.fw_data = &fw_data[3];
Linus Torvalds1da177e2005-04-16 15:20:36 -07007639
7640 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7641 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7642 &info);
7643 if (err)
7644 return err;
7645
7646 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7647 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7648 &info);
7649 if (err)
7650 return err;
7651
7652 /* Now startup only the RX cpu. */
7653 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007654 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007655
7656 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007657 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007658 break;
7659 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7660 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007661 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007662 udelay(1000);
7663 }
7664 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007665 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7666 "should be %08x\n", __func__,
Joe Perches05dbe002010-02-17 19:44:19 +00007667 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007668 return -ENODEV;
7669 }
7670 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7671 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7672
7673 return 0;
7674}
7675
Linus Torvalds1da177e2005-04-16 15:20:36 -07007676/* tp->lock is held. */
7677static int tg3_load_tso_firmware(struct tg3 *tp)
7678{
7679 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007680 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007681 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7682 int err, i;
7683
Joe Perches63c3a662011-04-26 08:12:10 +00007684 if (tg3_flag(tp, HW_TSO_1) ||
7685 tg3_flag(tp, HW_TSO_2) ||
7686 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007687 return 0;
7688
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007689 fw_data = (void *)tp->fw->data;
7690
7691 /* Firmware blob starts with version numbers, followed by
7692 start address and length. We are setting complete length.
7693 length = end_address_of_bss - start_address_of_text.
7694 Remainder is the blob to be loaded contiguously
7695 from start address. */
7696
7697 info.fw_base = be32_to_cpu(fw_data[1]);
7698 cpu_scratch_size = tp->fw_len;
7699 info.fw_len = tp->fw->size - 12;
7700 info.fw_data = &fw_data[3];
7701
Linus Torvalds1da177e2005-04-16 15:20:36 -07007702 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007703 cpu_base = RX_CPU_BASE;
7704 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007705 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007706 cpu_base = TX_CPU_BASE;
7707 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7708 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7709 }
7710
7711 err = tg3_load_firmware_cpu(tp, cpu_base,
7712 cpu_scratch_base, cpu_scratch_size,
7713 &info);
7714 if (err)
7715 return err;
7716
7717 /* Now startup the cpu. */
7718 tw32(cpu_base + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007719 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007720
7721 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007722 if (tr32(cpu_base + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007723 break;
7724 tw32(cpu_base + CPU_STATE, 0xffffffff);
7725 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007726 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007727 udelay(1000);
7728 }
7729 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007730 netdev_err(tp->dev,
7731 "%s fails to set CPU PC, is %08x should be %08x\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007732 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007733 return -ENODEV;
7734 }
7735 tw32(cpu_base + CPU_STATE, 0xffffffff);
7736 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7737 return 0;
7738}
7739
Linus Torvalds1da177e2005-04-16 15:20:36 -07007740
Linus Torvalds1da177e2005-04-16 15:20:36 -07007741static int tg3_set_mac_addr(struct net_device *dev, void *p)
7742{
7743 struct tg3 *tp = netdev_priv(dev);
7744 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07007745 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007746
Michael Chanf9804dd2005-09-27 12:13:10 -07007747 if (!is_valid_ether_addr(addr->sa_data))
7748 return -EINVAL;
7749
Linus Torvalds1da177e2005-04-16 15:20:36 -07007750 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7751
Michael Chane75f7c92006-03-20 21:33:26 -08007752 if (!netif_running(dev))
7753 return 0;
7754
Joe Perches63c3a662011-04-26 08:12:10 +00007755 if (tg3_flag(tp, ENABLE_ASF)) {
Michael Chan986e0ae2007-05-05 12:10:20 -07007756 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07007757
Michael Chan986e0ae2007-05-05 12:10:20 -07007758 addr0_high = tr32(MAC_ADDR_0_HIGH);
7759 addr0_low = tr32(MAC_ADDR_0_LOW);
7760 addr1_high = tr32(MAC_ADDR_1_HIGH);
7761 addr1_low = tr32(MAC_ADDR_1_LOW);
7762
7763 /* Skip MAC addr 1 if ASF is using it. */
7764 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7765 !(addr1_high == 0 && addr1_low == 0))
7766 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07007767 }
Michael Chan986e0ae2007-05-05 12:10:20 -07007768 spin_lock_bh(&tp->lock);
7769 __tg3_set_mac_addr(tp, skip_mac_1);
7770 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007771
Michael Chanb9ec6c12006-07-25 16:37:27 -07007772 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007773}
7774
7775/* tp->lock is held. */
7776static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7777 dma_addr_t mapping, u32 maxlen_flags,
7778 u32 nic_addr)
7779{
7780 tg3_write_mem(tp,
7781 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7782 ((u64) mapping >> 32));
7783 tg3_write_mem(tp,
7784 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7785 ((u64) mapping & 0xffffffff));
7786 tg3_write_mem(tp,
7787 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7788 maxlen_flags);
7789
Joe Perches63c3a662011-04-26 08:12:10 +00007790 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007791 tg3_write_mem(tp,
7792 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7793 nic_addr);
7794}
7795
7796static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07007797static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07007798{
Matt Carlsonb6080e12009-09-01 13:12:00 +00007799 int i;
7800
Joe Perches63c3a662011-04-26 08:12:10 +00007801 if (!tg3_flag(tp, ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007802 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7803 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7804 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007805 } else {
7806 tw32(HOSTCC_TXCOL_TICKS, 0);
7807 tw32(HOSTCC_TXMAX_FRAMES, 0);
7808 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007809 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007810
Joe Perches63c3a662011-04-26 08:12:10 +00007811 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007812 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7813 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7814 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7815 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007816 tw32(HOSTCC_RXCOL_TICKS, 0);
7817 tw32(HOSTCC_RXMAX_FRAMES, 0);
7818 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07007819 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007820
Joe Perches63c3a662011-04-26 08:12:10 +00007821 if (!tg3_flag(tp, 5705_PLUS)) {
David S. Miller15f98502005-05-18 22:49:26 -07007822 u32 val = ec->stats_block_coalesce_usecs;
7823
Matt Carlsonb6080e12009-09-01 13:12:00 +00007824 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7825 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7826
David S. Miller15f98502005-05-18 22:49:26 -07007827 if (!netif_carrier_ok(tp->dev))
7828 val = 0;
7829
7830 tw32(HOSTCC_STAT_COAL_TICKS, val);
7831 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007832
7833 for (i = 0; i < tp->irq_cnt - 1; i++) {
7834 u32 reg;
7835
7836 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7837 tw32(reg, ec->rx_coalesce_usecs);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007838 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7839 tw32(reg, ec->rx_max_coalesced_frames);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007840 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7841 tw32(reg, ec->rx_max_coalesced_frames_irq);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007842
Joe Perches63c3a662011-04-26 08:12:10 +00007843 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007844 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7845 tw32(reg, ec->tx_coalesce_usecs);
7846 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7847 tw32(reg, ec->tx_max_coalesced_frames);
7848 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7849 tw32(reg, ec->tx_max_coalesced_frames_irq);
7850 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007851 }
7852
7853 for (; i < tp->irq_max - 1; i++) {
7854 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007855 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007856 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007857
Joe Perches63c3a662011-04-26 08:12:10 +00007858 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007859 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7860 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7861 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7862 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007863 }
David S. Miller15f98502005-05-18 22:49:26 -07007864}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007865
7866/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00007867static void tg3_rings_reset(struct tg3 *tp)
7868{
7869 int i;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007870 u32 stblk, txrcb, rxrcb, limit;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007871 struct tg3_napi *tnapi = &tp->napi[0];
7872
7873 /* Disable all transmit rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00007874 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007875 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
Joe Perches63c3a662011-04-26 08:12:10 +00007876 else if (tg3_flag(tp, 5717_PLUS))
Matt Carlson3d377282010-10-14 10:37:39 +00007877 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
Matt Carlsonb703df62009-12-03 08:36:21 +00007878 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7879 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007880 else
7881 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7882
7883 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7884 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7885 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7886 BDINFO_FLAGS_DISABLED);
7887
7888
7889 /* Disable all receive return rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00007890 if (tg3_flag(tp, 5717_PLUS))
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007891 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
Joe Perches63c3a662011-04-26 08:12:10 +00007892 else if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007893 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00007894 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7895 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson2d31eca2009-09-01 12:53:31 +00007896 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7897 else
7898 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7899
7900 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7901 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7902 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7903 BDINFO_FLAGS_DISABLED);
7904
7905 /* Disable interrupts */
7906 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00007907 tp->napi[0].chk_msi_cnt = 0;
7908 tp->napi[0].last_rx_cons = 0;
7909 tp->napi[0].last_tx_cons = 0;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007910
7911 /* Zero mailbox registers. */
Joe Perches63c3a662011-04-26 08:12:10 +00007912 if (tg3_flag(tp, SUPPORT_MSIX)) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00007913 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007914 tp->napi[i].tx_prod = 0;
7915 tp->napi[i].tx_cons = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007916 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00007917 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007918 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7919 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00007920 tp->napi[0].chk_msi_cnt = 0;
7921 tp->napi[i].last_rx_cons = 0;
7922 tp->napi[i].last_tx_cons = 0;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007923 }
Joe Perches63c3a662011-04-26 08:12:10 +00007924 if (!tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00007925 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007926 } else {
7927 tp->napi[0].tx_prod = 0;
7928 tp->napi[0].tx_cons = 0;
7929 tw32_mailbox(tp->napi[0].prodmbox, 0);
7930 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7931 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007932
7933 /* Make sure the NIC-based send BD rings are disabled. */
Joe Perches63c3a662011-04-26 08:12:10 +00007934 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson2d31eca2009-09-01 12:53:31 +00007935 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7936 for (i = 0; i < 16; i++)
7937 tw32_tx_mbox(mbox + i * 8, 0);
7938 }
7939
7940 txrcb = NIC_SRAM_SEND_RCB;
7941 rxrcb = NIC_SRAM_RCV_RET_RCB;
7942
7943 /* Clear status block in ram. */
7944 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7945
7946 /* Set status block DMA address */
7947 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7948 ((u64) tnapi->status_mapping >> 32));
7949 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7950 ((u64) tnapi->status_mapping & 0xffffffff));
7951
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007952 if (tnapi->tx_ring) {
7953 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7954 (TG3_TX_RING_SIZE <<
7955 BDINFO_FLAGS_MAXLEN_SHIFT),
7956 NIC_SRAM_TX_BUFFER_DESC);
7957 txrcb += TG3_BDINFO_SIZE;
7958 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007959
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007960 if (tnapi->rx_rcb) {
7961 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007962 (tp->rx_ret_ring_mask + 1) <<
7963 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007964 rxrcb += TG3_BDINFO_SIZE;
7965 }
7966
7967 stblk = HOSTCC_STATBLCK_RING1;
7968
7969 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7970 u64 mapping = (u64)tnapi->status_mapping;
7971 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7972 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7973
7974 /* Clear status block in ram. */
7975 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7976
Matt Carlson19cfaec2009-12-03 08:36:20 +00007977 if (tnapi->tx_ring) {
7978 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7979 (TG3_TX_RING_SIZE <<
7980 BDINFO_FLAGS_MAXLEN_SHIFT),
7981 NIC_SRAM_TX_BUFFER_DESC);
7982 txrcb += TG3_BDINFO_SIZE;
7983 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007984
7985 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007986 ((tp->rx_ret_ring_mask + 1) <<
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007987 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7988
7989 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007990 rxrcb += TG3_BDINFO_SIZE;
7991 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007992}
7993
Matt Carlsoneb07a942011-04-20 07:57:36 +00007994static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
7995{
7996 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
7997
Joe Perches63c3a662011-04-26 08:12:10 +00007998 if (!tg3_flag(tp, 5750_PLUS) ||
7999 tg3_flag(tp, 5780_CLASS) ||
Matt Carlsoneb07a942011-04-20 07:57:36 +00008000 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
8001 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8002 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8003 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8004 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8005 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8006 else
8007 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8008
8009 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8010 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8011
8012 val = min(nic_rep_thresh, host_rep_thresh);
8013 tw32(RCVBDI_STD_THRESH, val);
8014
Joe Perches63c3a662011-04-26 08:12:10 +00008015 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008016 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8017
Joe Perches63c3a662011-04-26 08:12:10 +00008018 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008019 return;
8020
Joe Perches63c3a662011-04-26 08:12:10 +00008021 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008022 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8023 else
8024 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8025
8026 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8027
8028 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8029 tw32(RCVBDI_JUMBO_THRESH, val);
8030
Joe Perches63c3a662011-04-26 08:12:10 +00008031 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008032 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8033}
8034
Matt Carlson2d31eca2009-09-01 12:53:31 +00008035/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008036static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008037{
8038 u32 val, rdmac_mode;
8039 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00008040 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008041
8042 tg3_disable_ints(tp);
8043
8044 tg3_stop_fw(tp);
8045
8046 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8047
Joe Perches63c3a662011-04-26 08:12:10 +00008048 if (tg3_flag(tp, INIT_COMPLETE))
Michael Chane6de8ad2005-05-05 14:42:41 -07008049 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008050
Matt Carlson699c0192010-12-06 08:28:51 +00008051 /* Enable MAC control of LPI */
8052 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8053 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8054 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8055 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8056
8057 tw32_f(TG3_CPMU_EEE_CTRL,
8058 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8059
Matt Carlsona386b902010-12-06 08:28:53 +00008060 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8061 TG3_CPMU_EEEMD_LPI_IN_TX |
8062 TG3_CPMU_EEEMD_LPI_IN_RX |
8063 TG3_CPMU_EEEMD_EEE_ENABLE;
8064
8065 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8066 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8067
Joe Perches63c3a662011-04-26 08:12:10 +00008068 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsona386b902010-12-06 08:28:53 +00008069 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8070
8071 tw32_f(TG3_CPMU_EEE_MODE, val);
8072
8073 tw32_f(TG3_CPMU_EEE_DBTMR1,
8074 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8075 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8076
8077 tw32_f(TG3_CPMU_EEE_DBTMR2,
Matt Carlsond7f2ab22011-01-25 15:58:56 +00008078 TG3_CPMU_DBTMR2_APE_TX_2047US |
Matt Carlsona386b902010-12-06 08:28:53 +00008079 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
Matt Carlson699c0192010-12-06 08:28:51 +00008080 }
8081
Matt Carlson603f1172010-02-12 14:47:10 +00008082 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08008083 tg3_phy_reset(tp);
8084
Linus Torvalds1da177e2005-04-16 15:20:36 -07008085 err = tg3_chip_reset(tp);
8086 if (err)
8087 return err;
8088
8089 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8090
Matt Carlsonbcb37f62008-11-03 16:52:09 -08008091 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008092 val = tr32(TG3_CPMU_CTRL);
8093 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8094 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08008095
8096 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8097 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8098 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8099 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8100
8101 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8102 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8103 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8104 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8105
8106 val = tr32(TG3_CPMU_HST_ACC);
8107 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8108 val |= CPMU_HST_ACC_MACCLK_6_25;
8109 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07008110 }
8111
Matt Carlson33466d92009-04-20 06:57:41 +00008112 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8113 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8114 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8115 PCIE_PWR_MGMT_L1_THRESH_4MS;
8116 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00008117
8118 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8119 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8120
8121 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d92009-04-20 06:57:41 +00008122
Matt Carlsonf40386c2009-11-02 14:24:02 +00008123 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8124 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00008125 }
8126
Joe Perches63c3a662011-04-26 08:12:10 +00008127 if (tg3_flag(tp, L1PLLPD_EN)) {
Matt Carlson614b0592010-01-20 16:58:02 +00008128 u32 grc_mode = tr32(GRC_MODE);
8129
8130 /* Access the lower 1K of PL PCIE block registers. */
8131 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8132 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8133
8134 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8135 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8136 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8137
8138 tw32(GRC_MODE, grc_mode);
8139 }
8140
Matt Carlson5093eed2010-11-24 08:31:45 +00008141 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8142 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8143 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00008144
Matt Carlson5093eed2010-11-24 08:31:45 +00008145 /* Access the lower 1K of PL PCIE block registers. */
8146 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8147 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00008148
Matt Carlson5093eed2010-11-24 08:31:45 +00008149 val = tr32(TG3_PCIE_TLDLPL_PORT +
8150 TG3_PCIE_PL_LO_PHYCTL5);
8151 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8152 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00008153
Matt Carlson5093eed2010-11-24 08:31:45 +00008154 tw32(GRC_MODE, grc_mode);
8155 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00008156
Matt Carlson1ff30a52011-05-19 12:12:46 +00008157 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8158 u32 grc_mode = tr32(GRC_MODE);
8159
8160 /* Access the lower 1K of DL PCIE block registers. */
8161 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8162 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8163
8164 val = tr32(TG3_PCIE_TLDLPL_PORT +
8165 TG3_PCIE_DL_LO_FTSMAX);
8166 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8167 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8168 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8169
8170 tw32(GRC_MODE, grc_mode);
8171 }
8172
Matt Carlsona977dbe2010-04-12 06:58:26 +00008173 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8174 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8175 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8176 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00008177 }
8178
Linus Torvalds1da177e2005-04-16 15:20:36 -07008179 /* This works around an issue with Athlon chipsets on
8180 * B3 tigon3 silicon. This bit has no effect on any
8181 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07008182 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008183 */
Joe Perches63c3a662011-04-26 08:12:10 +00008184 if (!tg3_flag(tp, CPMU_PRESENT)) {
8185 if (!tg3_flag(tp, PCI_EXPRESS))
Matt Carlson795d01c2007-10-07 23:28:17 -07008186 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8187 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8188 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008189
8190 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00008191 tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008192 val = tr32(TG3PCI_PCISTATE);
8193 val |= PCISTATE_RETRY_SAME_DMA;
8194 tw32(TG3PCI_PCISTATE, val);
8195 }
8196
Joe Perches63c3a662011-04-26 08:12:10 +00008197 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -07008198 /* Allow reads and writes to the
8199 * APE register and memory space.
8200 */
8201 val = tr32(TG3PCI_PCISTATE);
8202 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00008203 PCISTATE_ALLOW_APE_SHMEM_WR |
8204 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07008205 tw32(TG3PCI_PCISTATE, val);
8206 }
8207
Linus Torvalds1da177e2005-04-16 15:20:36 -07008208 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8209 /* Enable some hw fixes. */
8210 val = tr32(TG3PCI_MSI_DATA);
8211 val |= (1 << 26) | (1 << 28) | (1 << 29);
8212 tw32(TG3PCI_MSI_DATA, val);
8213 }
8214
8215 /* Descriptor ring init may make accesses to the
8216 * NIC SRAM area to setup the TX descriptors, so we
8217 * can only do this after the hardware has been
8218 * successfully reset.
8219 */
Michael Chan32d8c572006-07-25 16:38:29 -07008220 err = tg3_init_rings(tp);
8221 if (err)
8222 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008223
Joe Perches63c3a662011-04-26 08:12:10 +00008224 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008225 val = tr32(TG3PCI_DMA_RW_CTRL) &
8226 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Matt Carlson1a319022010-04-12 06:58:25 +00008227 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8228 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlson0aebff42011-04-25 12:42:45 +00008229 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8230 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8231 val |= DMA_RWCTRL_TAGGED_STAT_WA;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008232 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8233 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8234 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008235 /* This value is determined during the probe time DMA
8236 * engine test, tg3_test_dma.
8237 */
8238 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8239 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008240
8241 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8242 GRC_MODE_4X_NIC_SEND_RINGS |
8243 GRC_MODE_NO_TX_PHDR_CSUM |
8244 GRC_MODE_NO_RX_PHDR_CSUM);
8245 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07008246
8247 /* Pseudo-header checksum is done by hardware logic and not
8248 * the offload processers, so make the chip do the pseudo-
8249 * header checksums on receive. For transmit it is more
8250 * convenient to do the pseudo-header checksum in software
8251 * as Linux does that on transmit for us in all cases.
8252 */
8253 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008254
8255 tw32(GRC_MODE,
8256 tp->grc_mode |
8257 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8258
8259 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8260 val = tr32(GRC_MISC_CFG);
8261 val &= ~0xff;
8262 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8263 tw32(GRC_MISC_CFG, val);
8264
8265 /* Initialize MBUF/DESC pool. */
Joe Perches63c3a662011-04-26 08:12:10 +00008266 if (tg3_flag(tp, 5750_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008267 /* Do nothing. */
8268 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8269 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8270 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8271 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8272 else
8273 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8274 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8275 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Joe Perches63c3a662011-04-26 08:12:10 +00008276 } else if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008277 int fw_len;
8278
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08008279 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008280 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8281 tw32(BUFMGR_MB_POOL_ADDR,
8282 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8283 tw32(BUFMGR_MB_POOL_SIZE,
8284 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8285 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008286
Michael Chan0f893dc2005-07-25 12:30:38 -07008287 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008288 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8289 tp->bufmgr_config.mbuf_read_dma_low_water);
8290 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8291 tp->bufmgr_config.mbuf_mac_rx_low_water);
8292 tw32(BUFMGR_MB_HIGH_WATER,
8293 tp->bufmgr_config.mbuf_high_water);
8294 } else {
8295 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8296 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8297 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8298 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8299 tw32(BUFMGR_MB_HIGH_WATER,
8300 tp->bufmgr_config.mbuf_high_water_jumbo);
8301 }
8302 tw32(BUFMGR_DMA_LOW_WATER,
8303 tp->bufmgr_config.dma_low_water);
8304 tw32(BUFMGR_DMA_HIGH_WATER,
8305 tp->bufmgr_config.dma_high_water);
8306
Matt Carlsond309a462010-09-30 10:34:31 +00008307 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8308 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8309 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
Matt Carlson4d958472011-04-20 07:57:35 +00008310 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8311 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8312 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8313 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
Matt Carlsond309a462010-09-30 10:34:31 +00008314 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008315 for (i = 0; i < 2000; i++) {
8316 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8317 break;
8318 udelay(10);
8319 }
8320 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +00008321 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008322 return -ENODEV;
8323 }
8324
Matt Carlsoneb07a942011-04-20 07:57:36 +00008325 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8326 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
Michael Chanb5d37722006-09-27 16:06:21 -07008327
Matt Carlsoneb07a942011-04-20 07:57:36 +00008328 tg3_setup_rxbd_thresholds(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008329
8330 /* Initialize TG3_BDINFO's at:
8331 * RCVDBDI_STD_BD: standard eth size rx ring
8332 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8333 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8334 *
8335 * like so:
8336 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8337 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8338 * ring attribute flags
8339 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8340 *
8341 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8342 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8343 *
8344 * The size of each ring is fixed in the firmware, but the location is
8345 * configurable.
8346 */
8347 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008348 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008349 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008350 ((u64) tpr->rx_std_mapping & 0xffffffff));
Joe Perches63c3a662011-04-26 08:12:10 +00008351 if (!tg3_flag(tp, 5717_PLUS))
Matt Carlson87668d32009-11-13 13:03:34 +00008352 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8353 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008354
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008355 /* Disable the mini ring */
Joe Perches63c3a662011-04-26 08:12:10 +00008356 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008357 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8358 BDINFO_FLAGS_DISABLED);
8359
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008360 /* Program the jumbo buffer descriptor ring control
8361 * blocks on those devices that have them.
8362 */
Matt Carlsonbb18bb92011-03-09 16:58:19 +00008363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008364 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008365
Joe Perches63c3a662011-04-26 08:12:10 +00008366 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008367 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008368 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008369 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008370 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Matt Carlsonde9f5232011-04-05 14:22:43 +00008371 val = TG3_RX_JMB_RING_SIZE(tp) <<
8372 BDINFO_FLAGS_MAXLEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008373 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlsonde9f5232011-04-05 14:22:43 +00008374 val | BDINFO_FLAGS_USE_EXT_RECV);
Joe Perches63c3a662011-04-26 08:12:10 +00008375 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
Matt Carlsona50d0792010-06-05 17:24:37 +00008376 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson87668d32009-11-13 13:03:34 +00008377 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8378 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008379 } else {
8380 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8381 BDINFO_FLAGS_DISABLED);
8382 }
8383
Joe Perches63c3a662011-04-26 08:12:10 +00008384 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008385 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlsonde9f5232011-04-05 14:22:43 +00008386 val = TG3_RX_STD_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008387 else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008388 val = TG3_RX_STD_MAX_SIZE_5717;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008389 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8390 val |= (TG3_RX_STD_DMA_SZ << 2);
8391 } else
Matt Carlson04380d42010-04-12 06:58:29 +00008392 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008393 } else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008394 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008395
8396 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008397
Matt Carlson411da642009-11-13 13:03:46 +00008398 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e62009-11-13 13:03:49 +00008399 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008400
Joe Perches63c3a662011-04-26 08:12:10 +00008401 tpr->rx_jmb_prod_idx =
8402 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
Matt Carlson66711e62009-11-13 13:03:49 +00008403 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008404
Matt Carlson2d31eca2009-09-01 12:53:31 +00008405 tg3_rings_reset(tp);
8406
Linus Torvalds1da177e2005-04-16 15:20:36 -07008407 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07008408 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008409
8410 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00008411 tw32(MAC_RX_MTU_SIZE,
8412 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008413
8414 /* The slot time is changed by tg3_setup_phy if we
8415 * run at gigabit with half duplex.
8416 */
Matt Carlsonf2096f92011-04-05 14:22:48 +00008417 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8418 (6 << TX_LENGTHS_IPG_SHIFT) |
8419 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8420
8421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8422 val |= tr32(MAC_TX_LENGTHS) &
8423 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8424 TX_LENGTHS_CNT_DWN_VAL_MSK);
8425
8426 tw32(MAC_TX_LENGTHS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008427
8428 /* Receive rules. */
8429 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8430 tw32(RCVLPC_CONFIG, 0x0181);
8431
8432 /* Calculate RDMAC_MODE setting early, we need it to determine
8433 * the RCVLPC_STATE_ENABLE mask.
8434 */
8435 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8436 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8437 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8438 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8439 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07008440
Matt Carlsondeabaac2010-11-24 08:31:50 +00008441 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Matt Carlson0339e4e2010-02-12 14:47:09 +00008442 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8443
Matt Carlson57e69832008-05-25 23:48:31 -07008444 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08008445 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8446 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07008447 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8448 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8449 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8450
Matt Carlsonc5908932011-03-09 16:58:25 +00008451 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8452 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008453 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07008454 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008455 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8456 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008457 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008458 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8459 }
8460 }
8461
Joe Perches63c3a662011-04-26 08:12:10 +00008462 if (tg3_flag(tp, PCI_EXPRESS))
Michael Chan85e94ce2005-04-21 17:05:28 -07008463 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8464
Joe Perches63c3a662011-04-26 08:12:10 +00008465 if (tg3_flag(tp, HW_TSO_1) ||
8466 tg3_flag(tp, HW_TSO_2) ||
8467 tg3_flag(tp, HW_TSO_3))
Matt Carlson027455a2008-12-21 20:19:30 -08008468 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8469
Matt Carlson108a6c12011-05-19 12:12:47 +00008470 if (tg3_flag(tp, 57765_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +00008471 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson027455a2008-12-21 20:19:30 -08008472 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8473 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008474
Matt Carlsonf2096f92011-04-05 14:22:48 +00008475 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8476 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8477
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008478 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8479 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8480 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8481 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008482 tg3_flag(tp, 57765_PLUS)) {
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008483 val = tr32(TG3_RDMA_RSRVCTRL_REG);
Matt Carlsond78b59f2011-04-05 14:22:46 +00008484 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8485 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsonb4495ed2011-01-25 15:58:47 +00008486 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8487 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8488 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8489 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8490 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8491 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
Matt Carlsonb75cc0e2010-11-24 08:31:46 +00008492 }
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008493 tw32(TG3_RDMA_RSRVCTRL_REG,
8494 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8495 }
8496
Matt Carlsond78b59f2011-04-05 14:22:46 +00008497 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8498 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsond309a462010-09-30 10:34:31 +00008499 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8500 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8501 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8502 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8503 }
8504
Linus Torvalds1da177e2005-04-16 15:20:36 -07008505 /* Receive/send statistics. */
Joe Perches63c3a662011-04-26 08:12:10 +00008506 if (tg3_flag(tp, 5750_PLUS)) {
Michael Chan16613942006-06-29 20:15:13 -07008507 val = tr32(RCVLPC_STATS_ENABLE);
8508 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8509 tw32(RCVLPC_STATS_ENABLE, val);
8510 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008511 tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008512 val = tr32(RCVLPC_STATS_ENABLE);
8513 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8514 tw32(RCVLPC_STATS_ENABLE, val);
8515 } else {
8516 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8517 }
8518 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8519 tw32(SNDDATAI_STATSENAB, 0xffffff);
8520 tw32(SNDDATAI_STATSCTRL,
8521 (SNDDATAI_SCTRL_ENABLE |
8522 SNDDATAI_SCTRL_FASTUPD));
8523
8524 /* Setup host coalescing engine. */
8525 tw32(HOSTCC_MODE, 0);
8526 for (i = 0; i < 2000; i++) {
8527 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8528 break;
8529 udelay(10);
8530 }
8531
Michael Chand244c892005-07-05 14:42:33 -07008532 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008533
Joe Perches63c3a662011-04-26 08:12:10 +00008534 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008535 /* Status/statistics block address. See tg3_timer,
8536 * the tg3_periodic_fetch_stats call there, and
8537 * tg3_get_stats to see how this works for 5705/5750 chips.
8538 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008539 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8540 ((u64) tp->stats_mapping >> 32));
8541 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8542 ((u64) tp->stats_mapping & 0xffffffff));
8543 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008544
Linus Torvalds1da177e2005-04-16 15:20:36 -07008545 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008546
8547 /* Clear statistics and status block memory areas */
8548 for (i = NIC_SRAM_STATS_BLK;
8549 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8550 i += sizeof(u32)) {
8551 tg3_write_mem(tp, i, 0);
8552 udelay(40);
8553 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008554 }
8555
8556 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8557
8558 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8559 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008560 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008561 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8562
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008563 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8564 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -07008565 /* reset to prevent losing 1st rx packet intermittently */
8566 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8567 udelay(10);
8568 }
8569
Matt Carlson3bda1252008-08-15 14:08:22 -07008570 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Matt Carlson9e975cc2011-07-20 10:20:50 +00008571 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8572 MAC_MODE_FHDE_ENABLE;
8573 if (tg3_flag(tp, ENABLE_APE))
8574 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Joe Perches63c3a662011-04-26 08:12:10 +00008575 if (!tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008576 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008577 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8578 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008579 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8580 udelay(40);
8581
Michael Chan314fba32005-04-21 17:07:04 -07008582 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Joe Perches63c3a662011-04-26 08:12:10 +00008583 * If TG3_FLAG_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07008584 * register to preserve the GPIO settings for LOMs. The GPIOs,
8585 * whether used as inputs or outputs, are set by boot code after
8586 * reset.
8587 */
Joe Perches63c3a662011-04-26 08:12:10 +00008588 if (!tg3_flag(tp, IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07008589 u32 gpio_mask;
8590
Michael Chan9d26e212006-12-07 00:21:14 -08008591 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8592 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8593 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07008594
8595 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8596 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8597 GRC_LCLCTRL_GPIO_OUTPUT3;
8598
Michael Chanaf36e6b2006-03-23 01:28:06 -08008599 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8600 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8601
Gary Zambranoaaf84462007-05-05 11:51:45 -07008602 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07008603 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8604
8605 /* GPIO1 must be driven high for eeprom write protect */
Joe Perches63c3a662011-04-26 08:12:10 +00008606 if (tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan9d26e212006-12-07 00:21:14 -08008607 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8608 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07008609 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008610 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8611 udelay(100);
8612
Joe Perches63c3a662011-04-26 08:12:10 +00008613 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008614 val = tr32(MSGINT_MODE);
8615 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8616 tw32(MSGINT_MODE, val);
8617 }
8618
Joe Perches63c3a662011-04-26 08:12:10 +00008619 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008620 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8621 udelay(40);
8622 }
8623
8624 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8625 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8626 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8627 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8628 WDMAC_MODE_LNGREAD_ENAB);
8629
Matt Carlsonc5908932011-03-09 16:58:25 +00008630 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8631 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008632 if (tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008633 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8634 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8635 /* nothing */
8636 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008637 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008638 val |= WDMAC_MODE_RX_ACCEL;
8639 }
8640 }
8641
Michael Chand9ab5ad12006-03-20 22:27:35 -08008642 /* Enable host coalescing bug fix */
Joe Perches63c3a662011-04-26 08:12:10 +00008643 if (tg3_flag(tp, 5755_PLUS))
Matt Carlsonf51f3562008-05-25 23:45:08 -07008644 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad12006-03-20 22:27:35 -08008645
Matt Carlson788a0352009-11-02 14:26:03 +00008646 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8647 val |= WDMAC_MODE_BURST_ALL_DATA;
8648
Linus Torvalds1da177e2005-04-16 15:20:36 -07008649 tw32_f(WDMAC_MODE, val);
8650 udelay(40);
8651
Joe Perches63c3a662011-04-26 08:12:10 +00008652 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07008653 u16 pcix_cmd;
8654
8655 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8656 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07008658 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8659 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008660 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07008661 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8662 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008663 }
Matt Carlson9974a352007-10-07 23:27:28 -07008664 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8665 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008666 }
8667
8668 tw32_f(RDMAC_MODE, rdmac_mode);
8669 udelay(40);
8670
8671 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008672 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008673 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07008674
8675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8676 tw32(SNDDATAC_MODE,
8677 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8678 else
8679 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8680
Linus Torvalds1da177e2005-04-16 15:20:36 -07008681 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8682 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008683 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00008684 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008685 val |= RCVDBDI_MODE_LRG_RING_SZ;
8686 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008687 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008688 if (tg3_flag(tp, HW_TSO_1) ||
8689 tg3_flag(tp, HW_TSO_2) ||
8690 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008691 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008692 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008693 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008694 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8695 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008696 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8697
8698 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8699 err = tg3_load_5701_a0_firmware_fix(tp);
8700 if (err)
8701 return err;
8702 }
8703
Joe Perches63c3a662011-04-26 08:12:10 +00008704 if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008705 err = tg3_load_tso_firmware(tp);
8706 if (err)
8707 return err;
8708 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008709
8710 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008711
Joe Perches63c3a662011-04-26 08:12:10 +00008712 if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsonb1d05212010-06-05 17:24:31 +00008713 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8714 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008715
8716 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8717 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8718 tp->tx_mode &= ~val;
8719 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8720 }
8721
Linus Torvalds1da177e2005-04-16 15:20:36 -07008722 tw32_f(MAC_TX_MODE, tp->tx_mode);
8723 udelay(100);
8724
Joe Perches63c3a662011-04-26 08:12:10 +00008725 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008726 u32 reg = MAC_RSS_INDIR_TBL_0;
8727 u8 *ent = (u8 *)&val;
8728
8729 /* Setup the indirection table */
8730 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8731 int idx = i % sizeof(val);
8732
Matt Carlson5efeeea2010-07-11 09:31:40 +00008733 ent[idx] = i % (tp->irq_cnt - 1);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008734 if (idx == sizeof(val) - 1) {
8735 tw32(reg, val);
8736 reg += 4;
8737 }
8738 }
8739
8740 /* Setup the "secret" hash key. */
8741 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8742 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8743 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8744 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8745 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8746 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8747 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8748 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8749 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8750 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8751 }
8752
Linus Torvalds1da177e2005-04-16 15:20:36 -07008753 tp->rx_mode = RX_MODE_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008754 if (tg3_flag(tp, 5755_PLUS))
Michael Chanaf36e6b2006-03-23 01:28:06 -08008755 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8756
Joe Perches63c3a662011-04-26 08:12:10 +00008757 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008758 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8759 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8760 RX_MODE_RSS_IPV6_HASH_EN |
8761 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8762 RX_MODE_RSS_IPV4_HASH_EN |
8763 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8764
Linus Torvalds1da177e2005-04-16 15:20:36 -07008765 tw32_f(MAC_RX_MODE, tp->rx_mode);
8766 udelay(10);
8767
Linus Torvalds1da177e2005-04-16 15:20:36 -07008768 tw32(MAC_LED_CTRL, tp->led_ctrl);
8769
8770 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008771 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008772 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8773 udelay(10);
8774 }
8775 tw32_f(MAC_RX_MODE, tp->rx_mode);
8776 udelay(10);
8777
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008778 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008779 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008780 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008781 /* Set drive transmission level to 1.2V */
8782 /* only if the signal pre-emphasis bit is not set */
8783 val = tr32(MAC_SERDES_CFG);
8784 val &= 0xfffff000;
8785 val |= 0x880;
8786 tw32(MAC_SERDES_CFG, val);
8787 }
8788 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8789 tw32(MAC_SERDES_CFG, 0x616000);
8790 }
8791
8792 /* Prevent chip from dropping frames when flow control
8793 * is enabled.
8794 */
Matt Carlson666bc832010-01-20 16:58:03 +00008795 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8796 val = 1;
8797 else
8798 val = 2;
8799 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008800
8801 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008802 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008803 /* Use hardware link auto-negotiation */
Joe Perches63c3a662011-04-26 08:12:10 +00008804 tg3_flag_set(tp, HW_AUTONEG);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008805 }
8806
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008807 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +00008808 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08008809 u32 tmp;
8810
8811 tmp = tr32(SERDES_RX_CTRL);
8812 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8813 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8814 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8815 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8816 }
8817
Joe Perches63c3a662011-04-26 08:12:10 +00008818 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson80096062010-08-02 11:26:06 +00008819 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8820 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07008821 tp->link_config.speed = tp->link_config.orig_speed;
8822 tp->link_config.duplex = tp->link_config.orig_duplex;
8823 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8824 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008825
Matt Carlsondd477002008-05-25 23:45:58 -07008826 err = tg3_setup_phy(tp, 0);
8827 if (err)
8828 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008829
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008830 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8831 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07008832 u32 tmp;
8833
8834 /* Clear CRC stats. */
8835 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8836 tg3_writephy(tp, MII_TG3_TEST1,
8837 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00008838 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -07008839 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008840 }
8841 }
8842
8843 __tg3_set_rx_mode(tp->dev);
8844
8845 /* Initialize receive rules. */
8846 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8847 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8848 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8849 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8850
Joe Perches63c3a662011-04-26 08:12:10 +00008851 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008852 limit = 8;
8853 else
8854 limit = 16;
Joe Perches63c3a662011-04-26 08:12:10 +00008855 if (tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008856 limit -= 4;
8857 switch (limit) {
8858 case 16:
8859 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8860 case 15:
8861 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8862 case 14:
8863 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8864 case 13:
8865 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8866 case 12:
8867 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8868 case 11:
8869 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8870 case 10:
8871 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8872 case 9:
8873 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8874 case 8:
8875 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8876 case 7:
8877 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8878 case 6:
8879 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8880 case 5:
8881 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8882 case 4:
8883 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8884 case 3:
8885 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8886 case 2:
8887 case 1:
8888
8889 default:
8890 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07008891 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008892
Joe Perches63c3a662011-04-26 08:12:10 +00008893 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson9ce768e2007-10-11 19:49:11 -07008894 /* Write our heartbeat update interval to APE. */
8895 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8896 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07008897
Linus Torvalds1da177e2005-04-16 15:20:36 -07008898 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8899
Linus Torvalds1da177e2005-04-16 15:20:36 -07008900 return 0;
8901}
8902
8903/* Called at device open time to get the chip ready for
8904 * packet processing. Invoked with tp->lock held.
8905 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008906static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008907{
Linus Torvalds1da177e2005-04-16 15:20:36 -07008908 tg3_switch_clocks(tp);
8909
8910 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8911
Matt Carlson2f751b62008-08-04 23:17:34 -07008912 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008913}
8914
8915#define TG3_STAT_ADD32(PSTAT, REG) \
8916do { u32 __val = tr32(REG); \
8917 (PSTAT)->low += __val; \
8918 if ((PSTAT)->low < __val) \
8919 (PSTAT)->high += 1; \
8920} while (0)
8921
8922static void tg3_periodic_fetch_stats(struct tg3 *tp)
8923{
8924 struct tg3_hw_stats *sp = tp->hw_stats;
8925
8926 if (!netif_carrier_ok(tp->dev))
8927 return;
8928
8929 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8930 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8931 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8932 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8933 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8934 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8935 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8936 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8937 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8938 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8939 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8940 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8941 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8942
8943 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8944 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8945 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8946 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8947 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8948 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8949 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8950 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8951 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8952 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8953 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8954 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8955 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8956 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07008957
8958 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
Matt Carlson310050f2011-05-19 12:12:55 +00008959 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8960 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
8961 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +00008962 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8963 } else {
8964 u32 val = tr32(HOSTCC_FLOW_ATTN);
8965 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8966 if (val) {
8967 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8968 sp->rx_discards.low += val;
8969 if (sp->rx_discards.low < val)
8970 sp->rx_discards.high += 1;
8971 }
8972 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8973 }
Michael Chan463d3052006-05-22 16:36:27 -07008974 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008975}
8976
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00008977static void tg3_chk_missed_msi(struct tg3 *tp)
8978{
8979 u32 i;
8980
8981 for (i = 0; i < tp->irq_cnt; i++) {
8982 struct tg3_napi *tnapi = &tp->napi[i];
8983
8984 if (tg3_has_work(tnapi)) {
8985 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
8986 tnapi->last_tx_cons == tnapi->tx_cons) {
8987 if (tnapi->chk_msi_cnt < 1) {
8988 tnapi->chk_msi_cnt++;
8989 return;
8990 }
8991 tw32_mailbox(tnapi->int_mbox,
8992 tnapi->last_tag << 24);
8993 }
8994 }
8995 tnapi->chk_msi_cnt = 0;
8996 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
8997 tnapi->last_tx_cons = tnapi->tx_cons;
8998 }
8999}
9000
Linus Torvalds1da177e2005-04-16 15:20:36 -07009001static void tg3_timer(unsigned long __opaque)
9002{
9003 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009004
Michael Chanf475f162006-03-27 23:20:14 -08009005 if (tp->irq_sync)
9006 goto restart_timer;
9007
David S. Millerf47c11e2005-06-24 20:18:35 -07009008 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009009
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9011 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9012 tg3_chk_missed_msi(tp);
9013
Joe Perches63c3a662011-04-26 08:12:10 +00009014 if (!tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -07009015 /* All of this garbage is because when using non-tagged
9016 * IRQ status the mailbox/status_block protocol the chip
9017 * uses with the cpu is race prone.
9018 */
Matt Carlson898a56f2009-08-28 14:02:40 +00009019 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -07009020 tw32(GRC_LOCAL_CTRL,
9021 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9022 } else {
9023 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009024 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -07009025 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009026
David S. Millerfac9b832005-05-18 22:46:34 -07009027 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +00009028 tg3_flag_set(tp, RESTART_TIMER);
David S. Millerf47c11e2005-06-24 20:18:35 -07009029 spin_unlock(&tp->lock);
David S. Millerfac9b832005-05-18 22:46:34 -07009030 schedule_work(&tp->reset_task);
9031 return;
9032 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009033 }
9034
Linus Torvalds1da177e2005-04-16 15:20:36 -07009035 /* This part only runs once per second. */
9036 if (!--tp->timer_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009037 if (tg3_flag(tp, 5705_PLUS))
David S. Millerfac9b832005-05-18 22:46:34 -07009038 tg3_periodic_fetch_stats(tp);
9039
Matt Carlsonb0c59432011-05-19 12:12:48 +00009040 if (tp->setlpicnt && !--tp->setlpicnt)
9041 tg3_phy_eee_enable(tp);
Matt Carlson52b02d02010-10-14 10:37:41 +00009042
Joe Perches63c3a662011-04-26 08:12:10 +00009043 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009044 u32 mac_stat;
9045 int phy_event;
9046
9047 mac_stat = tr32(MAC_STATUS);
9048
9049 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009050 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009051 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9052 phy_event = 1;
9053 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9054 phy_event = 1;
9055
9056 if (phy_event)
9057 tg3_setup_phy(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +00009058 } else if (tg3_flag(tp, POLL_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009059 u32 mac_stat = tr32(MAC_STATUS);
9060 int need_setup = 0;
9061
9062 if (netif_carrier_ok(tp->dev) &&
9063 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9064 need_setup = 1;
9065 }
Matt Carlsonbe98da62010-07-11 09:31:46 +00009066 if (!netif_carrier_ok(tp->dev) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009067 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9068 MAC_STATUS_SIGNAL_DET))) {
9069 need_setup = 1;
9070 }
9071 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07009072 if (!tp->serdes_counter) {
9073 tw32_f(MAC_MODE,
9074 (tp->mac_mode &
9075 ~MAC_MODE_PORT_MODE_MASK));
9076 udelay(40);
9077 tw32_f(MAC_MODE, tp->mac_mode);
9078 udelay(40);
9079 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009080 tg3_setup_phy(tp, 0);
9081 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009082 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +00009083 tg3_flag(tp, 5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -07009084 tg3_serdes_parallel_detect(tp);
Matt Carlson57d8b882010-06-05 17:24:35 +00009085 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009086
9087 tp->timer_counter = tp->timer_multiplier;
9088 }
9089
Michael Chan130b8e42006-09-27 16:00:40 -07009090 /* Heartbeat is only sent once every 2 seconds.
9091 *
9092 * The heartbeat is to tell the ASF firmware that the host
9093 * driver is still alive. In the event that the OS crashes,
9094 * ASF needs to reset the hardware to free up the FIFO space
9095 * that may be filled with rx packets destined for the host.
9096 * If the FIFO is full, ASF will no longer function properly.
9097 *
9098 * Unintended resets have been reported on real time kernels
9099 * where the timer doesn't run on time. Netpoll will also have
9100 * same problem.
9101 *
9102 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9103 * to check the ring condition when the heartbeat is expiring
9104 * before doing the reset. This will prevent most unintended
9105 * resets.
9106 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009107 if (!--tp->asf_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009108 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07009109 tg3_wait_for_event_ack(tp);
9110
Michael Chanbbadf502006-04-06 21:46:34 -07009111 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07009112 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07009113 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009114 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9115 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -07009116
9117 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009118 }
9119 tp->asf_counter = tp->asf_multiplier;
9120 }
9121
David S. Millerf47c11e2005-06-24 20:18:35 -07009122 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009123
Michael Chanf475f162006-03-27 23:20:14 -08009124restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07009125 tp->timer.expires = jiffies + tp->timer_offset;
9126 add_timer(&tp->timer);
9127}
9128
Matt Carlson4f125f42009-09-01 12:55:02 +00009129static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -08009130{
David Howells7d12e782006-10-05 14:55:46 +01009131 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009132 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +00009133 char *name;
9134 struct tg3_napi *tnapi = &tp->napi[irq_num];
9135
9136 if (tp->irq_cnt == 1)
9137 name = tp->dev->name;
9138 else {
9139 name = &tnapi->irq_lbl[0];
9140 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9141 name[IFNAMSIZ-1] = 0;
9142 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009143
Joe Perches63c3a662011-04-26 08:12:10 +00009144 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Michael Chanfcfa0a32006-03-20 22:28:41 -08009145 fn = tg3_msi;
Joe Perches63c3a662011-04-26 08:12:10 +00009146 if (tg3_flag(tp, 1SHOT_MSI))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009147 fn = tg3_msi_1shot;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009148 flags = 0;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009149 } else {
9150 fn = tg3_interrupt;
Joe Perches63c3a662011-04-26 08:12:10 +00009151 if (tg3_flag(tp, TAGGED_STATUS))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009152 fn = tg3_interrupt_tagged;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009153 flags = IRQF_SHARED;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009154 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009155
9156 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009157}
9158
Michael Chan79381092005-04-21 17:13:59 -07009159static int tg3_test_interrupt(struct tg3 *tp)
9160{
Matt Carlson09943a12009-08-28 14:01:57 +00009161 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -07009162 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07009163 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009164 u32 val;
Michael Chan79381092005-04-21 17:13:59 -07009165
Michael Chand4bc3922005-05-29 14:59:20 -07009166 if (!netif_running(dev))
9167 return -ENODEV;
9168
Michael Chan79381092005-04-21 17:13:59 -07009169 tg3_disable_ints(tp);
9170
Matt Carlson4f125f42009-09-01 12:55:02 +00009171 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009172
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009173 /*
9174 * Turn off MSI one shot mode. Otherwise this test has no
9175 * observable way to know whether the interrupt was delivered.
9176 */
Joe Perches63c3a662011-04-26 08:12:10 +00009177 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009178 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9179 tw32(MSGINT_MODE, val);
9180 }
9181
Matt Carlson4f125f42009-09-01 12:55:02 +00009182 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Matt Carlson09943a12009-08-28 14:01:57 +00009183 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009184 if (err)
9185 return err;
9186
Matt Carlson898a56f2009-08-28 14:02:40 +00009187 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07009188 tg3_enable_ints(tp);
9189
9190 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009191 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -07009192
9193 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07009194 u32 int_mbox, misc_host_ctrl;
9195
Matt Carlson898a56f2009-08-28 14:02:40 +00009196 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -07009197 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9198
9199 if ((int_mbox != 0) ||
9200 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9201 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07009202 break;
Michael Chanb16250e2006-09-27 16:10:14 -07009203 }
9204
Michael Chan79381092005-04-21 17:13:59 -07009205 msleep(10);
9206 }
9207
9208 tg3_disable_ints(tp);
9209
Matt Carlson4f125f42009-09-01 12:55:02 +00009210 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009211
Matt Carlson4f125f42009-09-01 12:55:02 +00009212 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009213
9214 if (err)
9215 return err;
9216
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009217 if (intr_ok) {
9218 /* Reenable MSI one shot mode. */
Joe Perches63c3a662011-04-26 08:12:10 +00009219 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009220 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9221 tw32(MSGINT_MODE, val);
9222 }
Michael Chan79381092005-04-21 17:13:59 -07009223 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009224 }
Michael Chan79381092005-04-21 17:13:59 -07009225
9226 return -EIO;
9227}
9228
9229/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9230 * successfully restored
9231 */
9232static int tg3_test_msi(struct tg3 *tp)
9233{
Michael Chan79381092005-04-21 17:13:59 -07009234 int err;
9235 u16 pci_cmd;
9236
Joe Perches63c3a662011-04-26 08:12:10 +00009237 if (!tg3_flag(tp, USING_MSI))
Michael Chan79381092005-04-21 17:13:59 -07009238 return 0;
9239
9240 /* Turn off SERR reporting in case MSI terminates with Master
9241 * Abort.
9242 */
9243 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9244 pci_write_config_word(tp->pdev, PCI_COMMAND,
9245 pci_cmd & ~PCI_COMMAND_SERR);
9246
9247 err = tg3_test_interrupt(tp);
9248
9249 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9250
9251 if (!err)
9252 return 0;
9253
9254 /* other failures */
9255 if (err != -EIO)
9256 return err;
9257
9258 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009259 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9260 "to INTx mode. Please report this failure to the PCI "
9261 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -07009262
Matt Carlson4f125f42009-09-01 12:55:02 +00009263 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +00009264
Michael Chan79381092005-04-21 17:13:59 -07009265 pci_disable_msi(tp->pdev);
9266
Joe Perches63c3a662011-04-26 08:12:10 +00009267 tg3_flag_clear(tp, USING_MSI);
Andre Detschdc8bf1b2010-04-26 07:27:07 +00009268 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -07009269
Matt Carlson4f125f42009-09-01 12:55:02 +00009270 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009271 if (err)
9272 return err;
9273
9274 /* Need to reset the chip because the MSI cycle may have terminated
9275 * with Master Abort.
9276 */
David S. Millerf47c11e2005-06-24 20:18:35 -07009277 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009278
Michael Chan944d9802005-05-29 14:57:48 -07009279 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009280 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009281
David S. Millerf47c11e2005-06-24 20:18:35 -07009282 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009283
9284 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +00009285 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -07009286
9287 return err;
9288}
9289
Matt Carlson9e9fd122009-01-19 16:57:45 -08009290static int tg3_request_firmware(struct tg3 *tp)
9291{
9292 const __be32 *fw_data;
9293
9294 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009295 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9296 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009297 return -ENOENT;
9298 }
9299
9300 fw_data = (void *)tp->fw->data;
9301
9302 /* Firmware blob starts with version numbers, followed by
9303 * start address and _full_ length including BSS sections
9304 * (which must be longer than the actual data, of course
9305 */
9306
9307 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9308 if (tp->fw_len < (tp->fw->size - 12)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009309 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9310 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009311 release_firmware(tp->fw);
9312 tp->fw = NULL;
9313 return -EINVAL;
9314 }
9315
9316 /* We no longer need firmware; we have it. */
9317 tp->fw_needed = NULL;
9318 return 0;
9319}
9320
Matt Carlson679563f2009-09-01 12:55:46 +00009321static bool tg3_enable_msix(struct tg3 *tp)
9322{
9323 int i, rc, cpus = num_online_cpus();
9324 struct msix_entry msix_ent[tp->irq_max];
9325
9326 if (cpus == 1)
9327 /* Just fallback to the simpler MSI mode. */
9328 return false;
9329
9330 /*
9331 * We want as many rx rings enabled as there are cpus.
9332 * The first MSIX vector only deals with link interrupts, etc,
9333 * so we add one to the number of vectors we are requesting.
9334 */
9335 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9336
9337 for (i = 0; i < tp->irq_max; i++) {
9338 msix_ent[i].entry = i;
9339 msix_ent[i].vector = 0;
9340 }
9341
9342 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +00009343 if (rc < 0) {
9344 return false;
9345 } else if (rc != 0) {
Matt Carlson679563f2009-09-01 12:55:46 +00009346 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9347 return false;
Joe Perches05dbe002010-02-17 19:44:19 +00009348 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9349 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +00009350 tp->irq_cnt = rc;
9351 }
9352
9353 for (i = 0; i < tp->irq_max; i++)
9354 tp->napi[i].irq_vec = msix_ent[i].vector;
9355
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009356 netif_set_real_num_tx_queues(tp->dev, 1);
9357 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9358 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9359 pci_disable_msix(tp->pdev);
9360 return false;
9361 }
Matt Carlsonb92b9042010-11-24 08:31:51 +00009362
9363 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +00009364 tg3_flag_set(tp, ENABLE_RSS);
Matt Carlsond78b59f2011-04-05 14:22:46 +00009365
9366 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9367 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Joe Perches63c3a662011-04-26 08:12:10 +00009368 tg3_flag_set(tp, ENABLE_TSS);
Matt Carlsonb92b9042010-11-24 08:31:51 +00009369 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9370 }
9371 }
Matt Carlson2430b032010-06-05 17:24:34 +00009372
Matt Carlson679563f2009-09-01 12:55:46 +00009373 return true;
9374}
9375
Matt Carlson07b01732009-08-28 14:01:15 +00009376static void tg3_ints_init(struct tg3 *tp)
9377{
Joe Perches63c3a662011-04-26 08:12:10 +00009378 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9379 !tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +00009380 /* All MSI supporting chips should support tagged
9381 * status. Assert that this is the case.
9382 */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009383 netdev_warn(tp->dev,
9384 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +00009385 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +00009386 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009387
Joe Perches63c3a662011-04-26 08:12:10 +00009388 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9389 tg3_flag_set(tp, USING_MSIX);
9390 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9391 tg3_flag_set(tp, USING_MSI);
Matt Carlson679563f2009-09-01 12:55:46 +00009392
Joe Perches63c3a662011-04-26 08:12:10 +00009393 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009394 u32 msi_mode = tr32(MSGINT_MODE);
Joe Perches63c3a662011-04-26 08:12:10 +00009395 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00009396 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson679563f2009-09-01 12:55:46 +00009397 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9398 }
9399defcfg:
Joe Perches63c3a662011-04-26 08:12:10 +00009400 if (!tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009401 tp->irq_cnt = 1;
9402 tp->napi[0].irq_vec = tp->pdev->irq;
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009403 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -07009404 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +00009405 }
Matt Carlson07b01732009-08-28 14:01:15 +00009406}
9407
9408static void tg3_ints_fini(struct tg3 *tp)
9409{
Joe Perches63c3a662011-04-26 08:12:10 +00009410 if (tg3_flag(tp, USING_MSIX))
Matt Carlson679563f2009-09-01 12:55:46 +00009411 pci_disable_msix(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009412 else if (tg3_flag(tp, USING_MSI))
Matt Carlson679563f2009-09-01 12:55:46 +00009413 pci_disable_msi(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009414 tg3_flag_clear(tp, USING_MSI);
9415 tg3_flag_clear(tp, USING_MSIX);
9416 tg3_flag_clear(tp, ENABLE_RSS);
9417 tg3_flag_clear(tp, ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +00009418}
9419
Linus Torvalds1da177e2005-04-16 15:20:36 -07009420static int tg3_open(struct net_device *dev)
9421{
9422 struct tg3 *tp = netdev_priv(dev);
Matt Carlson4f125f42009-09-01 12:55:02 +00009423 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009424
Matt Carlson9e9fd122009-01-19 16:57:45 -08009425 if (tp->fw_needed) {
9426 err = tg3_request_firmware(tp);
9427 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9428 if (err)
9429 return err;
9430 } else if (err) {
Joe Perches05dbe002010-02-17 19:44:19 +00009431 netdev_warn(tp->dev, "TSO capability disabled\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009432 tg3_flag_clear(tp, TSO_CAPABLE);
9433 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009434 netdev_notice(tp->dev, "TSO capability restored\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009435 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009436 }
9437 }
9438
Michael Chanc49a1562006-12-17 17:07:29 -08009439 netif_carrier_off(tp->dev);
9440
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009441 err = tg3_power_up(tp);
Matt Carlson2f751b62008-08-04 23:17:34 -07009442 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08009443 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07009444
9445 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08009446
Linus Torvalds1da177e2005-04-16 15:20:36 -07009447 tg3_disable_ints(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009448 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009449
David S. Millerf47c11e2005-06-24 20:18:35 -07009450 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009451
Matt Carlson679563f2009-09-01 12:55:46 +00009452 /*
9453 * Setup interrupts first so we know how
9454 * many NAPI resources to allocate
9455 */
9456 tg3_ints_init(tp);
9457
Linus Torvalds1da177e2005-04-16 15:20:36 -07009458 /* The placement of this call is tied
9459 * to the setup and use of Host TX descriptors.
9460 */
9461 err = tg3_alloc_consistent(tp);
9462 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009463 goto err_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009464
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009465 tg3_napi_init(tp);
9466
Matt Carlsonfed97812009-09-01 13:10:19 +00009467 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07009468
Matt Carlson4f125f42009-09-01 12:55:02 +00009469 for (i = 0; i < tp->irq_cnt; i++) {
9470 struct tg3_napi *tnapi = &tp->napi[i];
9471 err = tg3_request_irq(tp, i);
9472 if (err) {
9473 for (i--; i >= 0; i--)
9474 free_irq(tnapi->irq_vec, tnapi);
9475 break;
9476 }
9477 }
Matt Carlson07b01732009-08-28 14:01:15 +00009478
9479 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009480 goto err_out2;
Matt Carlson07b01732009-08-28 14:01:15 +00009481
David S. Millerf47c11e2005-06-24 20:18:35 -07009482 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009483
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009484 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009485 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07009486 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009487 tg3_free_rings(tp);
9488 } else {
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009489 if (tg3_flag(tp, TAGGED_STATUS) &&
9490 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9491 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
David S. Millerfac9b832005-05-18 22:46:34 -07009492 tp->timer_offset = HZ;
9493 else
9494 tp->timer_offset = HZ / 10;
9495
9496 BUG_ON(tp->timer_offset > HZ);
9497 tp->timer_counter = tp->timer_multiplier =
9498 (HZ / tp->timer_offset);
9499 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07009500 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009501
9502 init_timer(&tp->timer);
9503 tp->timer.expires = jiffies + tp->timer_offset;
9504 tp->timer.data = (unsigned long) tp;
9505 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009506 }
9507
David S. Millerf47c11e2005-06-24 20:18:35 -07009508 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009509
Matt Carlson07b01732009-08-28 14:01:15 +00009510 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009511 goto err_out3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009512
Joe Perches63c3a662011-04-26 08:12:10 +00009513 if (tg3_flag(tp, USING_MSI)) {
Michael Chan79381092005-04-21 17:13:59 -07009514 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07009515
Michael Chan79381092005-04-21 17:13:59 -07009516 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009517 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -07009518 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07009519 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07009520 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009521
Matt Carlson679563f2009-09-01 12:55:46 +00009522 goto err_out2;
Michael Chan79381092005-04-21 17:13:59 -07009523 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009524
Joe Perches63c3a662011-04-26 08:12:10 +00009525 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009526 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009527
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009528 tw32(PCIE_TRANSACTION_CFG,
9529 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009530 }
Michael Chan79381092005-04-21 17:13:59 -07009531 }
9532
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009533 tg3_phy_start(tp);
9534
David S. Millerf47c11e2005-06-24 20:18:35 -07009535 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009536
Michael Chan79381092005-04-21 17:13:59 -07009537 add_timer(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +00009538 tg3_flag_set(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009539 tg3_enable_ints(tp);
9540
David S. Millerf47c11e2005-06-24 20:18:35 -07009541 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009542
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009543 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009544
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00009545 /*
9546 * Reset loopback feature if it was turned on while the device was down
9547 * make sure that it's installed properly now.
9548 */
9549 if (dev->features & NETIF_F_LOOPBACK)
9550 tg3_set_loopback(dev, dev->features);
9551
Linus Torvalds1da177e2005-04-16 15:20:36 -07009552 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +00009553
Matt Carlson679563f2009-09-01 12:55:46 +00009554err_out3:
Matt Carlson4f125f42009-09-01 12:55:02 +00009555 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9556 struct tg3_napi *tnapi = &tp->napi[i];
9557 free_irq(tnapi->irq_vec, tnapi);
9558 }
Matt Carlson07b01732009-08-28 14:01:15 +00009559
Matt Carlson679563f2009-09-01 12:55:46 +00009560err_out2:
Matt Carlsonfed97812009-09-01 13:10:19 +00009561 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009562 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009563 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +00009564
9565err_out1:
9566 tg3_ints_fini(tp);
Matt Carlsoncd0d7222011-07-13 09:27:33 +00009567 tg3_frob_aux_power(tp, false);
9568 pci_set_power_state(tp->pdev, PCI_D3hot);
Matt Carlson07b01732009-08-28 14:01:15 +00009569 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009570}
9571
Eric Dumazet511d2222010-07-07 20:44:24 +00009572static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9573 struct rtnl_link_stats64 *);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009574static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9575
9576static int tg3_close(struct net_device *dev)
9577{
Matt Carlson4f125f42009-09-01 12:55:02 +00009578 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009579 struct tg3 *tp = netdev_priv(dev);
9580
Matt Carlsonfed97812009-09-01 13:10:19 +00009581 tg3_napi_disable(tp);
Oleg Nesterov28e53bd2007-05-09 02:34:22 -07009582 cancel_work_sync(&tp->reset_task);
Michael Chan7faa0062006-02-02 17:29:28 -08009583
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009584 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009585
9586 del_timer_sync(&tp->timer);
9587
Matt Carlson24bb4fb2009-10-05 17:55:29 +00009588 tg3_phy_stop(tp);
9589
David S. Millerf47c11e2005-06-24 20:18:35 -07009590 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009591
9592 tg3_disable_ints(tp);
9593
Michael Chan944d9802005-05-29 14:57:48 -07009594 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009595 tg3_free_rings(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009596 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009597
David S. Millerf47c11e2005-06-24 20:18:35 -07009598 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009599
Matt Carlson4f125f42009-09-01 12:55:02 +00009600 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9601 struct tg3_napi *tnapi = &tp->napi[i];
9602 free_irq(tnapi->irq_vec, tnapi);
9603 }
Matt Carlson07b01732009-08-28 14:01:15 +00009604
9605 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009606
Eric Dumazet511d2222010-07-07 20:44:24 +00009607 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9608
Linus Torvalds1da177e2005-04-16 15:20:36 -07009609 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9610 sizeof(tp->estats_prev));
9611
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009612 tg3_napi_fini(tp);
9613
Linus Torvalds1da177e2005-04-16 15:20:36 -07009614 tg3_free_consistent(tp);
9615
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009616 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -08009617
9618 netif_carrier_off(tp->dev);
9619
Linus Torvalds1da177e2005-04-16 15:20:36 -07009620 return 0;
9621}
9622
Eric Dumazet511d2222010-07-07 20:44:24 +00009623static inline u64 get_stat64(tg3_stat64_t *val)
Stefan Buehler816f8b82008-08-15 14:10:54 -07009624{
9625 return ((u64)val->high << 32) | ((u64)val->low);
9626}
9627
Eric Dumazet511d2222010-07-07 20:44:24 +00009628static u64 calc_crc_errors(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009629{
9630 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9631
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009632 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009633 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9634 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009635 u32 val;
9636
David S. Millerf47c11e2005-06-24 20:18:35 -07009637 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08009638 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9639 tg3_writephy(tp, MII_TG3_TEST1,
9640 val | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009641 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009642 } else
9643 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07009644 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009645
9646 tp->phy_crc_errors += val;
9647
9648 return tp->phy_crc_errors;
9649 }
9650
9651 return get_stat64(&hw_stats->rx_fcs_errors);
9652}
9653
9654#define ESTAT_ADD(member) \
9655 estats->member = old_estats->member + \
Eric Dumazet511d2222010-07-07 20:44:24 +00009656 get_stat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009657
9658static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9659{
9660 struct tg3_ethtool_stats *estats = &tp->estats;
9661 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9662 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9663
9664 if (!hw_stats)
9665 return old_estats;
9666
9667 ESTAT_ADD(rx_octets);
9668 ESTAT_ADD(rx_fragments);
9669 ESTAT_ADD(rx_ucast_packets);
9670 ESTAT_ADD(rx_mcast_packets);
9671 ESTAT_ADD(rx_bcast_packets);
9672 ESTAT_ADD(rx_fcs_errors);
9673 ESTAT_ADD(rx_align_errors);
9674 ESTAT_ADD(rx_xon_pause_rcvd);
9675 ESTAT_ADD(rx_xoff_pause_rcvd);
9676 ESTAT_ADD(rx_mac_ctrl_rcvd);
9677 ESTAT_ADD(rx_xoff_entered);
9678 ESTAT_ADD(rx_frame_too_long_errors);
9679 ESTAT_ADD(rx_jabbers);
9680 ESTAT_ADD(rx_undersize_packets);
9681 ESTAT_ADD(rx_in_length_errors);
9682 ESTAT_ADD(rx_out_length_errors);
9683 ESTAT_ADD(rx_64_or_less_octet_packets);
9684 ESTAT_ADD(rx_65_to_127_octet_packets);
9685 ESTAT_ADD(rx_128_to_255_octet_packets);
9686 ESTAT_ADD(rx_256_to_511_octet_packets);
9687 ESTAT_ADD(rx_512_to_1023_octet_packets);
9688 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9689 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9690 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9691 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9692 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9693
9694 ESTAT_ADD(tx_octets);
9695 ESTAT_ADD(tx_collisions);
9696 ESTAT_ADD(tx_xon_sent);
9697 ESTAT_ADD(tx_xoff_sent);
9698 ESTAT_ADD(tx_flow_control);
9699 ESTAT_ADD(tx_mac_errors);
9700 ESTAT_ADD(tx_single_collisions);
9701 ESTAT_ADD(tx_mult_collisions);
9702 ESTAT_ADD(tx_deferred);
9703 ESTAT_ADD(tx_excessive_collisions);
9704 ESTAT_ADD(tx_late_collisions);
9705 ESTAT_ADD(tx_collide_2times);
9706 ESTAT_ADD(tx_collide_3times);
9707 ESTAT_ADD(tx_collide_4times);
9708 ESTAT_ADD(tx_collide_5times);
9709 ESTAT_ADD(tx_collide_6times);
9710 ESTAT_ADD(tx_collide_7times);
9711 ESTAT_ADD(tx_collide_8times);
9712 ESTAT_ADD(tx_collide_9times);
9713 ESTAT_ADD(tx_collide_10times);
9714 ESTAT_ADD(tx_collide_11times);
9715 ESTAT_ADD(tx_collide_12times);
9716 ESTAT_ADD(tx_collide_13times);
9717 ESTAT_ADD(tx_collide_14times);
9718 ESTAT_ADD(tx_collide_15times);
9719 ESTAT_ADD(tx_ucast_packets);
9720 ESTAT_ADD(tx_mcast_packets);
9721 ESTAT_ADD(tx_bcast_packets);
9722 ESTAT_ADD(tx_carrier_sense_errors);
9723 ESTAT_ADD(tx_discards);
9724 ESTAT_ADD(tx_errors);
9725
9726 ESTAT_ADD(dma_writeq_full);
9727 ESTAT_ADD(dma_write_prioq_full);
9728 ESTAT_ADD(rxbds_empty);
9729 ESTAT_ADD(rx_discards);
9730 ESTAT_ADD(rx_errors);
9731 ESTAT_ADD(rx_threshold_hit);
9732
9733 ESTAT_ADD(dma_readq_full);
9734 ESTAT_ADD(dma_read_prioq_full);
9735 ESTAT_ADD(tx_comp_queue_full);
9736
9737 ESTAT_ADD(ring_set_send_prod_index);
9738 ESTAT_ADD(ring_status_update);
9739 ESTAT_ADD(nic_irqs);
9740 ESTAT_ADD(nic_avoided_irqs);
9741 ESTAT_ADD(nic_tx_threshold_hit);
9742
Matt Carlson4452d092011-05-19 12:12:51 +00009743 ESTAT_ADD(mbuf_lwm_thresh_hit);
9744
Linus Torvalds1da177e2005-04-16 15:20:36 -07009745 return estats;
9746}
9747
Eric Dumazet511d2222010-07-07 20:44:24 +00009748static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9749 struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009750{
9751 struct tg3 *tp = netdev_priv(dev);
Eric Dumazet511d2222010-07-07 20:44:24 +00009752 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009753 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9754
9755 if (!hw_stats)
9756 return old_stats;
9757
9758 stats->rx_packets = old_stats->rx_packets +
9759 get_stat64(&hw_stats->rx_ucast_packets) +
9760 get_stat64(&hw_stats->rx_mcast_packets) +
9761 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009762
Linus Torvalds1da177e2005-04-16 15:20:36 -07009763 stats->tx_packets = old_stats->tx_packets +
9764 get_stat64(&hw_stats->tx_ucast_packets) +
9765 get_stat64(&hw_stats->tx_mcast_packets) +
9766 get_stat64(&hw_stats->tx_bcast_packets);
9767
9768 stats->rx_bytes = old_stats->rx_bytes +
9769 get_stat64(&hw_stats->rx_octets);
9770 stats->tx_bytes = old_stats->tx_bytes +
9771 get_stat64(&hw_stats->tx_octets);
9772
9773 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07009774 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009775 stats->tx_errors = old_stats->tx_errors +
9776 get_stat64(&hw_stats->tx_errors) +
9777 get_stat64(&hw_stats->tx_mac_errors) +
9778 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9779 get_stat64(&hw_stats->tx_discards);
9780
9781 stats->multicast = old_stats->multicast +
9782 get_stat64(&hw_stats->rx_mcast_packets);
9783 stats->collisions = old_stats->collisions +
9784 get_stat64(&hw_stats->tx_collisions);
9785
9786 stats->rx_length_errors = old_stats->rx_length_errors +
9787 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9788 get_stat64(&hw_stats->rx_undersize_packets);
9789
9790 stats->rx_over_errors = old_stats->rx_over_errors +
9791 get_stat64(&hw_stats->rxbds_empty);
9792 stats->rx_frame_errors = old_stats->rx_frame_errors +
9793 get_stat64(&hw_stats->rx_align_errors);
9794 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9795 get_stat64(&hw_stats->tx_discards);
9796 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9797 get_stat64(&hw_stats->tx_carrier_sense_errors);
9798
9799 stats->rx_crc_errors = old_stats->rx_crc_errors +
9800 calc_crc_errors(tp);
9801
John W. Linville4f63b872005-09-12 14:43:18 -07009802 stats->rx_missed_errors = old_stats->rx_missed_errors +
9803 get_stat64(&hw_stats->rx_discards);
9804
Eric Dumazetb0057c52010-10-10 19:55:52 +00009805 stats->rx_dropped = tp->rx_dropped;
9806
Linus Torvalds1da177e2005-04-16 15:20:36 -07009807 return stats;
9808}
9809
9810static inline u32 calc_crc(unsigned char *buf, int len)
9811{
9812 u32 reg;
9813 u32 tmp;
9814 int j, k;
9815
9816 reg = 0xffffffff;
9817
9818 for (j = 0; j < len; j++) {
9819 reg ^= buf[j];
9820
9821 for (k = 0; k < 8; k++) {
9822 tmp = reg & 0x01;
9823
9824 reg >>= 1;
9825
Matt Carlson859a588792010-04-05 10:19:28 +00009826 if (tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009827 reg ^= 0xedb88320;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009828 }
9829 }
9830
9831 return ~reg;
9832}
9833
9834static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9835{
9836 /* accept or reject all multicast frames */
9837 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9838 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9839 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9840 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9841}
9842
9843static void __tg3_set_rx_mode(struct net_device *dev)
9844{
9845 struct tg3 *tp = netdev_priv(dev);
9846 u32 rx_mode;
9847
9848 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9849 RX_MODE_KEEP_VLAN_TAG);
9850
Matt Carlsonbf933c82011-01-25 15:58:49 +00009851#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009852 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9853 * flag clear.
9854 */
Joe Perches63c3a662011-04-26 08:12:10 +00009855 if (!tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009856 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9857#endif
9858
9859 if (dev->flags & IFF_PROMISC) {
9860 /* Promiscuous mode. */
9861 rx_mode |= RX_MODE_PROMISC;
9862 } else if (dev->flags & IFF_ALLMULTI) {
9863 /* Accept all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009864 tg3_set_multi(tp, 1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00009865 } else if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009866 /* Reject all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009867 tg3_set_multi(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009868 } else {
9869 /* Accept one or more multicast(s). */
Jiri Pirko22bedad32010-04-01 21:22:57 +00009870 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009871 u32 mc_filter[4] = { 0, };
9872 u32 regidx;
9873 u32 bit;
9874 u32 crc;
9875
Jiri Pirko22bedad32010-04-01 21:22:57 +00009876 netdev_for_each_mc_addr(ha, dev) {
9877 crc = calc_crc(ha->addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009878 bit = ~crc & 0x7f;
9879 regidx = (bit & 0x60) >> 5;
9880 bit &= 0x1f;
9881 mc_filter[regidx] |= (1 << bit);
9882 }
9883
9884 tw32(MAC_HASH_REG_0, mc_filter[0]);
9885 tw32(MAC_HASH_REG_1, mc_filter[1]);
9886 tw32(MAC_HASH_REG_2, mc_filter[2]);
9887 tw32(MAC_HASH_REG_3, mc_filter[3]);
9888 }
9889
9890 if (rx_mode != tp->rx_mode) {
9891 tp->rx_mode = rx_mode;
9892 tw32_f(MAC_RX_MODE, rx_mode);
9893 udelay(10);
9894 }
9895}
9896
9897static void tg3_set_rx_mode(struct net_device *dev)
9898{
9899 struct tg3 *tp = netdev_priv(dev);
9900
Michael Chane75f7c92006-03-20 21:33:26 -08009901 if (!netif_running(dev))
9902 return;
9903
David S. Millerf47c11e2005-06-24 20:18:35 -07009904 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009905 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -07009906 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009907}
9908
Linus Torvalds1da177e2005-04-16 15:20:36 -07009909static int tg3_get_regs_len(struct net_device *dev)
9910{
Matt Carlson97bd8e42011-04-13 11:05:04 +00009911 return TG3_REG_BLK_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009912}
9913
9914static void tg3_get_regs(struct net_device *dev,
9915 struct ethtool_regs *regs, void *_p)
9916{
Linus Torvalds1da177e2005-04-16 15:20:36 -07009917 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009918
9919 regs->version = 0;
9920
Matt Carlson97bd8e42011-04-13 11:05:04 +00009921 memset(_p, 0, TG3_REG_BLK_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009922
Matt Carlson80096062010-08-02 11:26:06 +00009923 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009924 return;
9925
David S. Millerf47c11e2005-06-24 20:18:35 -07009926 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009927
Matt Carlson97bd8e42011-04-13 11:05:04 +00009928 tg3_dump_legacy_regs(tp, (u32 *)_p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009929
David S. Millerf47c11e2005-06-24 20:18:35 -07009930 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009931}
9932
9933static int tg3_get_eeprom_len(struct net_device *dev)
9934{
9935 struct tg3 *tp = netdev_priv(dev);
9936
9937 return tp->nvram_size;
9938}
9939
Linus Torvalds1da177e2005-04-16 15:20:36 -07009940static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9941{
9942 struct tg3 *tp = netdev_priv(dev);
9943 int ret;
9944 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -08009945 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009946 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009947
Joe Perches63c3a662011-04-26 08:12:10 +00009948 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +00009949 return -EINVAL;
9950
Matt Carlson80096062010-08-02 11:26:06 +00009951 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009952 return -EAGAIN;
9953
Linus Torvalds1da177e2005-04-16 15:20:36 -07009954 offset = eeprom->offset;
9955 len = eeprom->len;
9956 eeprom->len = 0;
9957
9958 eeprom->magic = TG3_EEPROM_MAGIC;
9959
9960 if (offset & 3) {
9961 /* adjustments to start on required 4 byte boundary */
9962 b_offset = offset & 3;
9963 b_count = 4 - b_offset;
9964 if (b_count > len) {
9965 /* i.e. offset=1 len=2 */
9966 b_count = len;
9967 }
Matt Carlsona9dc5292009-02-25 14:25:30 +00009968 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009969 if (ret)
9970 return ret;
Matt Carlsonbe98da62010-07-11 09:31:46 +00009971 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009972 len -= b_count;
9973 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009974 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009975 }
9976
Lucas De Marchi25985ed2011-03-30 22:57:33 -03009977 /* read bytes up to the last 4 byte boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009978 pd = &data[eeprom->len];
9979 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +00009980 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009981 if (ret) {
9982 eeprom->len += i;
9983 return ret;
9984 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009985 memcpy(pd + i, &val, 4);
9986 }
9987 eeprom->len += i;
9988
9989 if (len & 3) {
9990 /* read last bytes not ending on 4 byte boundary */
9991 pd = &data[eeprom->len];
9992 b_count = len & 3;
9993 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009994 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009995 if (ret)
9996 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08009997 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009998 eeprom->len += b_count;
9999 }
10000 return 0;
10001}
10002
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010003static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010004
10005static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10006{
10007 struct tg3 *tp = netdev_priv(dev);
10008 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010009 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010010 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010011 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010012
Matt Carlson80096062010-08-02 11:26:06 +000010013 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010014 return -EAGAIN;
10015
Joe Perches63c3a662011-04-26 08:12:10 +000010016 if (tg3_flag(tp, NO_NVRAM) ||
Matt Carlsondf259d82009-04-20 06:57:14 +000010017 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010018 return -EINVAL;
10019
10020 offset = eeprom->offset;
10021 len = eeprom->len;
10022
10023 if ((b_offset = (offset & 3))) {
10024 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010025 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010026 if (ret)
10027 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010028 len += b_offset;
10029 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -070010030 if (len < 4)
10031 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010032 }
10033
10034 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -070010035 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010036 /* adjustments to end on required 4 byte boundary */
10037 odd_len = 1;
10038 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010039 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010040 if (ret)
10041 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010042 }
10043
10044 buf = data;
10045 if (b_offset || odd_len) {
10046 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010047 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010048 return -ENOMEM;
10049 if (b_offset)
10050 memcpy(buf, &start, 4);
10051 if (odd_len)
10052 memcpy(buf+len-4, &end, 4);
10053 memcpy(buf + b_offset, data, eeprom->len);
10054 }
10055
10056 ret = tg3_nvram_write_block(tp, offset, len, buf);
10057
10058 if (buf != data)
10059 kfree(buf);
10060
10061 return ret;
10062}
10063
10064static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10065{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010066 struct tg3 *tp = netdev_priv(dev);
10067
Joe Perches63c3a662011-04-26 08:12:10 +000010068 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010069 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010070 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010071 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010072 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10073 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010074 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010075
Linus Torvalds1da177e2005-04-16 15:20:36 -070010076 cmd->supported = (SUPPORTED_Autoneg);
10077
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010078 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010079 cmd->supported |= (SUPPORTED_1000baseT_Half |
10080 SUPPORTED_1000baseT_Full);
10081
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010082 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010083 cmd->supported |= (SUPPORTED_100baseT_Half |
10084 SUPPORTED_100baseT_Full |
10085 SUPPORTED_10baseT_Half |
10086 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -080010087 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -070010088 cmd->port = PORT_TP;
10089 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010090 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -070010091 cmd->port = PORT_FIBRE;
10092 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010093
Linus Torvalds1da177e2005-04-16 15:20:36 -070010094 cmd->advertising = tp->link_config.advertising;
Matt Carlson5bb09772011-06-13 13:39:00 +000010095 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10096 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10097 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10098 cmd->advertising |= ADVERTISED_Pause;
10099 } else {
10100 cmd->advertising |= ADVERTISED_Pause |
10101 ADVERTISED_Asym_Pause;
10102 }
10103 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10104 cmd->advertising |= ADVERTISED_Asym_Pause;
10105 }
10106 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010107 if (netif_running(dev)) {
David Decotigny70739492011-04-27 18:32:40 +000010108 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010109 cmd->duplex = tp->link_config.active_duplex;
Matt Carlson64c22182010-10-14 10:37:44 +000010110 } else {
David Decotigny70739492011-04-27 18:32:40 +000010111 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
Matt Carlson64c22182010-10-14 10:37:44 +000010112 cmd->duplex = DUPLEX_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010113 }
Matt Carlson882e9792009-09-01 13:21:36 +000010114 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010115 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010116 cmd->autoneg = tp->link_config.autoneg;
10117 cmd->maxtxpkt = 0;
10118 cmd->maxrxpkt = 0;
10119 return 0;
10120}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010121
Linus Torvalds1da177e2005-04-16 15:20:36 -070010122static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10123{
10124 struct tg3 *tp = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +000010125 u32 speed = ethtool_cmd_speed(cmd);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010126
Joe Perches63c3a662011-04-26 08:12:10 +000010127 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010128 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010129 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010130 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010131 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10132 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010133 }
10134
Matt Carlson7e5856b2009-02-25 14:23:01 +000010135 if (cmd->autoneg != AUTONEG_ENABLE &&
10136 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -070010137 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010138
10139 if (cmd->autoneg == AUTONEG_DISABLE &&
10140 cmd->duplex != DUPLEX_FULL &&
10141 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -070010142 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010143
Matt Carlson7e5856b2009-02-25 14:23:01 +000010144 if (cmd->autoneg == AUTONEG_ENABLE) {
10145 u32 mask = ADVERTISED_Autoneg |
10146 ADVERTISED_Pause |
10147 ADVERTISED_Asym_Pause;
10148
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010149 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010150 mask |= ADVERTISED_1000baseT_Half |
10151 ADVERTISED_1000baseT_Full;
10152
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010153 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010154 mask |= ADVERTISED_100baseT_Half |
10155 ADVERTISED_100baseT_Full |
10156 ADVERTISED_10baseT_Half |
10157 ADVERTISED_10baseT_Full |
10158 ADVERTISED_TP;
10159 else
10160 mask |= ADVERTISED_FIBRE;
10161
10162 if (cmd->advertising & ~mask)
10163 return -EINVAL;
10164
10165 mask &= (ADVERTISED_1000baseT_Half |
10166 ADVERTISED_1000baseT_Full |
10167 ADVERTISED_100baseT_Half |
10168 ADVERTISED_100baseT_Full |
10169 ADVERTISED_10baseT_Half |
10170 ADVERTISED_10baseT_Full);
10171
10172 cmd->advertising &= mask;
10173 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010174 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
David Decotigny25db0332011-04-27 18:32:39 +000010175 if (speed != SPEED_1000)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010176 return -EINVAL;
10177
10178 if (cmd->duplex != DUPLEX_FULL)
10179 return -EINVAL;
10180 } else {
David Decotigny25db0332011-04-27 18:32:39 +000010181 if (speed != SPEED_100 &&
10182 speed != SPEED_10)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010183 return -EINVAL;
10184 }
10185 }
10186
David S. Millerf47c11e2005-06-24 20:18:35 -070010187 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010188
10189 tp->link_config.autoneg = cmd->autoneg;
10190 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -070010191 tp->link_config.advertising = (cmd->advertising |
10192 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010193 tp->link_config.speed = SPEED_INVALID;
10194 tp->link_config.duplex = DUPLEX_INVALID;
10195 } else {
10196 tp->link_config.advertising = 0;
David Decotigny25db0332011-04-27 18:32:39 +000010197 tp->link_config.speed = speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010198 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010199 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010200
Michael Chan24fcad62006-12-17 17:06:46 -080010201 tp->link_config.orig_speed = tp->link_config.speed;
10202 tp->link_config.orig_duplex = tp->link_config.duplex;
10203 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10204
Linus Torvalds1da177e2005-04-16 15:20:36 -070010205 if (netif_running(dev))
10206 tg3_setup_phy(tp, 1);
10207
David S. Millerf47c11e2005-06-24 20:18:35 -070010208 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010209
Linus Torvalds1da177e2005-04-16 15:20:36 -070010210 return 0;
10211}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010212
Linus Torvalds1da177e2005-04-16 15:20:36 -070010213static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10214{
10215 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010216
Linus Torvalds1da177e2005-04-16 15:20:36 -070010217 strcpy(info->driver, DRV_MODULE_NAME);
10218 strcpy(info->version, DRV_MODULE_VERSION);
Michael Chanc4e65752006-03-20 22:29:32 -080010219 strcpy(info->fw_version, tp->fw_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010220 strcpy(info->bus_info, pci_name(tp->pdev));
10221}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010222
Linus Torvalds1da177e2005-04-16 15:20:36 -070010223static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10224{
10225 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010226
Joe Perches63c3a662011-04-26 08:12:10 +000010227 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -070010228 wol->supported = WAKE_MAGIC;
10229 else
10230 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010231 wol->wolopts = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010232 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010233 wol->wolopts = WAKE_MAGIC;
10234 memset(&wol->sopass, 0, sizeof(wol->sopass));
10235}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010236
Linus Torvalds1da177e2005-04-16 15:20:36 -070010237static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10238{
10239 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070010240 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010241
Linus Torvalds1da177e2005-04-16 15:20:36 -070010242 if (wol->wolopts & ~WAKE_MAGIC)
10243 return -EINVAL;
10244 if ((wol->wolopts & WAKE_MAGIC) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010245 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010246 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010247
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010248 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10249
David S. Millerf47c11e2005-06-24 20:18:35 -070010250 spin_lock_bh(&tp->lock);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010251 if (device_may_wakeup(dp))
Joe Perches63c3a662011-04-26 08:12:10 +000010252 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010253 else
Joe Perches63c3a662011-04-26 08:12:10 +000010254 tg3_flag_clear(tp, WOL_ENABLE);
David S. Millerf47c11e2005-06-24 20:18:35 -070010255 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010256
Linus Torvalds1da177e2005-04-16 15:20:36 -070010257 return 0;
10258}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010259
Linus Torvalds1da177e2005-04-16 15:20:36 -070010260static u32 tg3_get_msglevel(struct net_device *dev)
10261{
10262 struct tg3 *tp = netdev_priv(dev);
10263 return tp->msg_enable;
10264}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010265
Linus Torvalds1da177e2005-04-16 15:20:36 -070010266static void tg3_set_msglevel(struct net_device *dev, u32 value)
10267{
10268 struct tg3 *tp = netdev_priv(dev);
10269 tp->msg_enable = value;
10270}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010271
Linus Torvalds1da177e2005-04-16 15:20:36 -070010272static int tg3_nway_reset(struct net_device *dev)
10273{
10274 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010275 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010276
Linus Torvalds1da177e2005-04-16 15:20:36 -070010277 if (!netif_running(dev))
10278 return -EAGAIN;
10279
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010280 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070010281 return -EINVAL;
10282
Joe Perches63c3a662011-04-26 08:12:10 +000010283 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010284 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010285 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010286 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010287 } else {
10288 u32 bmcr;
10289
10290 spin_lock_bh(&tp->lock);
10291 r = -EINVAL;
10292 tg3_readphy(tp, MII_BMCR, &bmcr);
10293 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10294 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010295 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010296 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10297 BMCR_ANENABLE);
10298 r = 0;
10299 }
10300 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010301 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010302
Linus Torvalds1da177e2005-04-16 15:20:36 -070010303 return r;
10304}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010305
Linus Torvalds1da177e2005-04-16 15:20:36 -070010306static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10307{
10308 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010309
Matt Carlson2c49a442010-09-30 10:34:35 +000010310 ering->rx_max_pending = tp->rx_std_ring_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010311 ering->rx_mini_max_pending = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010312 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson2c49a442010-09-30 10:34:35 +000010313 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080010314 else
10315 ering->rx_jumbo_max_pending = 0;
10316
10317 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010318
10319 ering->rx_pending = tp->rx_pending;
10320 ering->rx_mini_pending = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010321 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Michael Chan4f81c322006-03-20 21:33:42 -080010322 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10323 else
10324 ering->rx_jumbo_pending = 0;
10325
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010326 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010327}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010328
Linus Torvalds1da177e2005-04-16 15:20:36 -070010329static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10330{
10331 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000010332 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010333
Matt Carlson2c49a442010-09-30 10:34:35 +000010334 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10335 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070010336 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10337 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Joe Perches63c3a662011-04-26 08:12:10 +000010338 (tg3_flag(tp, TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070010339 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010340 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010341
Michael Chanbbe832c2005-06-24 20:20:04 -070010342 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010343 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010344 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010345 irq_sync = 1;
10346 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010347
Michael Chanbbe832c2005-06-24 20:20:04 -070010348 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010349
Linus Torvalds1da177e2005-04-16 15:20:36 -070010350 tp->rx_pending = ering->rx_pending;
10351
Joe Perches63c3a662011-04-26 08:12:10 +000010352 if (tg3_flag(tp, MAX_RXPEND_64) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010353 tp->rx_pending > 63)
10354 tp->rx_pending = 63;
10355 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000010356
Matt Carlson6fd45cb2010-09-15 08:59:57 +000010357 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000010358 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010359
10360 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070010361 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -070010362 err = tg3_restart_hw(tp, 1);
10363 if (!err)
10364 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010365 }
10366
David S. Millerf47c11e2005-06-24 20:18:35 -070010367 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010368
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010369 if (irq_sync && !err)
10370 tg3_phy_start(tp);
10371
Michael Chanb9ec6c12006-07-25 16:37:27 -070010372 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010373}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010374
Linus Torvalds1da177e2005-04-16 15:20:36 -070010375static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10376{
10377 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010378
Joe Perches63c3a662011-04-26 08:12:10 +000010379 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
Matt Carlson8d018622007-12-20 20:05:44 -080010380
Steve Glendinninge18ce342008-12-16 02:00:00 -080010381 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080010382 epause->rx_pause = 1;
10383 else
10384 epause->rx_pause = 0;
10385
Steve Glendinninge18ce342008-12-16 02:00:00 -080010386 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080010387 epause->tx_pause = 1;
10388 else
10389 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010390}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010391
Linus Torvalds1da177e2005-04-16 15:20:36 -070010392static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10393{
10394 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010395 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010396
Joe Perches63c3a662011-04-26 08:12:10 +000010397 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson27121682010-02-17 15:16:57 +000010398 u32 newadv;
10399 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010400
Matt Carlson27121682010-02-17 15:16:57 +000010401 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010402
Matt Carlson27121682010-02-17 15:16:57 +000010403 if (!(phydev->supported & SUPPORTED_Pause) ||
10404 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000010405 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000010406 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010407
Matt Carlson27121682010-02-17 15:16:57 +000010408 tp->link_config.flowctrl = 0;
10409 if (epause->rx_pause) {
10410 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010411
Matt Carlson27121682010-02-17 15:16:57 +000010412 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080010413 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000010414 newadv = ADVERTISED_Pause;
10415 } else
10416 newadv = ADVERTISED_Pause |
10417 ADVERTISED_Asym_Pause;
10418 } else if (epause->tx_pause) {
10419 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10420 newadv = ADVERTISED_Asym_Pause;
10421 } else
10422 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010423
Matt Carlson27121682010-02-17 15:16:57 +000010424 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010425 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010426 else
Joe Perches63c3a662011-04-26 08:12:10 +000010427 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010428
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010429 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000010430 u32 oldadv = phydev->advertising &
10431 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10432 if (oldadv != newadv) {
10433 phydev->advertising &=
10434 ~(ADVERTISED_Pause |
10435 ADVERTISED_Asym_Pause);
10436 phydev->advertising |= newadv;
10437 if (phydev->autoneg) {
10438 /*
10439 * Always renegotiate the link to
10440 * inform our link partner of our
10441 * flow control settings, even if the
10442 * flow control is forced. Let
10443 * tg3_adjust_link() do the final
10444 * flow control setup.
10445 */
10446 return phy_start_aneg(phydev);
10447 }
10448 }
10449
10450 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010451 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000010452 } else {
10453 tp->link_config.orig_advertising &=
10454 ~(ADVERTISED_Pause |
10455 ADVERTISED_Asym_Pause);
10456 tp->link_config.orig_advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010457 }
10458 } else {
10459 int irq_sync = 0;
10460
10461 if (netif_running(dev)) {
10462 tg3_netif_stop(tp);
10463 irq_sync = 1;
10464 }
10465
10466 tg3_full_lock(tp, irq_sync);
10467
10468 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010469 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010470 else
Joe Perches63c3a662011-04-26 08:12:10 +000010471 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010472 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010473 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010474 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010475 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010476 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010477 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010478 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010479 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010480
10481 if (netif_running(dev)) {
10482 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10483 err = tg3_restart_hw(tp, 1);
10484 if (!err)
10485 tg3_netif_start(tp);
10486 }
10487
10488 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010489 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010490
Michael Chanb9ec6c12006-07-25 16:37:27 -070010491 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010492}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010493
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010494static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010495{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010496 switch (sset) {
10497 case ETH_SS_TEST:
10498 return TG3_NUM_TEST;
10499 case ETH_SS_STATS:
10500 return TG3_NUM_STATS;
10501 default:
10502 return -EOPNOTSUPP;
10503 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070010504}
10505
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010506static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010507{
10508 switch (stringset) {
10509 case ETH_SS_STATS:
10510 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10511 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070010512 case ETH_SS_TEST:
10513 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10514 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010515 default:
10516 WARN_ON(1); /* we need a WARN() */
10517 break;
10518 }
10519}
10520
stephen hemminger81b87092011-04-04 08:43:50 +000010521static int tg3_set_phys_id(struct net_device *dev,
10522 enum ethtool_phys_id_state state)
Michael Chan4009a932005-09-05 17:52:54 -070010523{
10524 struct tg3 *tp = netdev_priv(dev);
Michael Chan4009a932005-09-05 17:52:54 -070010525
10526 if (!netif_running(tp->dev))
10527 return -EAGAIN;
10528
stephen hemminger81b87092011-04-04 08:43:50 +000010529 switch (state) {
10530 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +000010531 return 1; /* cycle on/off once per second */
Michael Chan4009a932005-09-05 17:52:54 -070010532
stephen hemminger81b87092011-04-04 08:43:50 +000010533 case ETHTOOL_ID_ON:
10534 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10535 LED_CTRL_1000MBPS_ON |
10536 LED_CTRL_100MBPS_ON |
10537 LED_CTRL_10MBPS_ON |
10538 LED_CTRL_TRAFFIC_OVERRIDE |
10539 LED_CTRL_TRAFFIC_BLINK |
10540 LED_CTRL_TRAFFIC_LED);
10541 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010542
stephen hemminger81b87092011-04-04 08:43:50 +000010543 case ETHTOOL_ID_OFF:
10544 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10545 LED_CTRL_TRAFFIC_OVERRIDE);
10546 break;
Michael Chan4009a932005-09-05 17:52:54 -070010547
stephen hemminger81b87092011-04-04 08:43:50 +000010548 case ETHTOOL_ID_INACTIVE:
10549 tw32(MAC_LED_CTRL, tp->led_ctrl);
10550 break;
Michael Chan4009a932005-09-05 17:52:54 -070010551 }
stephen hemminger81b87092011-04-04 08:43:50 +000010552
Michael Chan4009a932005-09-05 17:52:54 -070010553 return 0;
10554}
10555
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010556static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010557 struct ethtool_stats *estats, u64 *tmp_stats)
10558{
10559 struct tg3 *tp = netdev_priv(dev);
10560 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10561}
10562
Matt Carlsonc3e94502011-04-13 11:05:08 +000010563static __be32 * tg3_vpd_readblock(struct tg3 *tp)
10564{
10565 int i;
10566 __be32 *buf;
10567 u32 offset = 0, len = 0;
10568 u32 magic, val;
10569
Joe Perches63c3a662011-04-26 08:12:10 +000010570 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
Matt Carlsonc3e94502011-04-13 11:05:08 +000010571 return NULL;
10572
10573 if (magic == TG3_EEPROM_MAGIC) {
10574 for (offset = TG3_NVM_DIR_START;
10575 offset < TG3_NVM_DIR_END;
10576 offset += TG3_NVM_DIRENT_SIZE) {
10577 if (tg3_nvram_read(tp, offset, &val))
10578 return NULL;
10579
10580 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10581 TG3_NVM_DIRTYPE_EXTVPD)
10582 break;
10583 }
10584
10585 if (offset != TG3_NVM_DIR_END) {
10586 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10587 if (tg3_nvram_read(tp, offset + 4, &offset))
10588 return NULL;
10589
10590 offset = tg3_nvram_logical_addr(tp, offset);
10591 }
10592 }
10593
10594 if (!offset || !len) {
10595 offset = TG3_NVM_VPD_OFF;
10596 len = TG3_NVM_VPD_LEN;
10597 }
10598
10599 buf = kmalloc(len, GFP_KERNEL);
10600 if (buf == NULL)
10601 return NULL;
10602
10603 if (magic == TG3_EEPROM_MAGIC) {
10604 for (i = 0; i < len; i += 4) {
10605 /* The data is in little-endian format in NVRAM.
10606 * Use the big-endian read routines to preserve
10607 * the byte order as it exists in NVRAM.
10608 */
10609 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10610 goto error;
10611 }
10612 } else {
10613 u8 *ptr;
10614 ssize_t cnt;
10615 unsigned int pos = 0;
10616
10617 ptr = (u8 *)&buf[0];
10618 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10619 cnt = pci_read_vpd(tp->pdev, pos,
10620 len - pos, ptr);
10621 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10622 cnt = 0;
10623 else if (cnt < 0)
10624 goto error;
10625 }
10626 if (pos != len)
10627 goto error;
10628 }
10629
10630 return buf;
10631
10632error:
10633 kfree(buf);
10634 return NULL;
10635}
10636
Michael Chan566f86a2005-05-29 14:56:58 -070010637#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080010638#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10639#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10640#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Matt Carlson727a6d92011-06-13 13:38:58 +000010641#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10642#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
10643#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x4c
Michael Chanb16250e2006-09-27 16:10:14 -070010644#define NVRAM_SELFBOOT_HW_SIZE 0x20
10645#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070010646
10647static int tg3_test_nvram(struct tg3 *tp)
10648{
Al Virob9fc7dc2007-12-17 22:59:57 -080010649 u32 csum, magic;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010650 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010651 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070010652
Joe Perches63c3a662011-04-26 08:12:10 +000010653 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010654 return 0;
10655
Matt Carlsone4f34112009-02-25 14:25:00 +000010656 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010657 return -EIO;
10658
Michael Chan1b277772006-03-20 22:27:48 -080010659 if (magic == TG3_EEPROM_MAGIC)
10660 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070010661 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080010662 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10663 TG3_EEPROM_SB_FORMAT_1) {
10664 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10665 case TG3_EEPROM_SB_REVISION_0:
10666 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10667 break;
10668 case TG3_EEPROM_SB_REVISION_2:
10669 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10670 break;
10671 case TG3_EEPROM_SB_REVISION_3:
10672 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10673 break;
Matt Carlson727a6d92011-06-13 13:38:58 +000010674 case TG3_EEPROM_SB_REVISION_4:
10675 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10676 break;
10677 case TG3_EEPROM_SB_REVISION_5:
10678 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10679 break;
10680 case TG3_EEPROM_SB_REVISION_6:
10681 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10682 break;
Matt Carlsona5767de2007-11-12 21:10:58 -080010683 default:
Matt Carlson727a6d92011-06-13 13:38:58 +000010684 return -EIO;
Matt Carlsona5767de2007-11-12 21:10:58 -080010685 }
10686 } else
Michael Chan1b277772006-03-20 22:27:48 -080010687 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070010688 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10689 size = NVRAM_SELFBOOT_HW_SIZE;
10690 else
Michael Chan1b277772006-03-20 22:27:48 -080010691 return -EIO;
10692
10693 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070010694 if (buf == NULL)
10695 return -ENOMEM;
10696
Michael Chan1b277772006-03-20 22:27:48 -080010697 err = -EIO;
10698 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010699 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10700 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070010701 break;
Michael Chan566f86a2005-05-29 14:56:58 -070010702 }
Michael Chan1b277772006-03-20 22:27:48 -080010703 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070010704 goto out;
10705
Michael Chan1b277772006-03-20 22:27:48 -080010706 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010707 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080010708 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010709 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080010710 u8 *buf8 = (u8 *) buf, csum8 = 0;
10711
Al Virob9fc7dc2007-12-17 22:59:57 -080010712 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080010713 TG3_EEPROM_SB_REVISION_2) {
10714 /* For rev 2, the csum doesn't include the MBA. */
10715 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10716 csum8 += buf8[i];
10717 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10718 csum8 += buf8[i];
10719 } else {
10720 for (i = 0; i < size; i++)
10721 csum8 += buf8[i];
10722 }
Michael Chan1b277772006-03-20 22:27:48 -080010723
Adrian Bunkad96b482006-04-05 22:21:04 -070010724 if (csum8 == 0) {
10725 err = 0;
10726 goto out;
10727 }
10728
10729 err = -EIO;
10730 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080010731 }
Michael Chan566f86a2005-05-29 14:56:58 -070010732
Al Virob9fc7dc2007-12-17 22:59:57 -080010733 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010734 TG3_EEPROM_MAGIC_HW) {
10735 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000010736 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070010737 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070010738
10739 /* Separate the parity bits and the data bytes. */
10740 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10741 if ((i == 0) || (i == 8)) {
10742 int l;
10743 u8 msk;
10744
10745 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10746 parity[k++] = buf8[i] & msk;
10747 i++;
Matt Carlson859a588792010-04-05 10:19:28 +000010748 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070010749 int l;
10750 u8 msk;
10751
10752 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10753 parity[k++] = buf8[i] & msk;
10754 i++;
10755
10756 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10757 parity[k++] = buf8[i] & msk;
10758 i++;
10759 }
10760 data[j++] = buf8[i];
10761 }
10762
10763 err = -EIO;
10764 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10765 u8 hw8 = hweight8(data[i]);
10766
10767 if ((hw8 & 0x1) && parity[i])
10768 goto out;
10769 else if (!(hw8 & 0x1) && !parity[i])
10770 goto out;
10771 }
10772 err = 0;
10773 goto out;
10774 }
10775
Matt Carlson01c3a392011-03-09 16:58:20 +000010776 err = -EIO;
10777
Michael Chan566f86a2005-05-29 14:56:58 -070010778 /* Bootstrap checksum at offset 0x10 */
10779 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlson01c3a392011-03-09 16:58:20 +000010780 if (csum != le32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070010781 goto out;
10782
10783 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10784 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlson01c3a392011-03-09 16:58:20 +000010785 if (csum != le32_to_cpu(buf[0xfc/4]))
Matt Carlsona9dc5292009-02-25 14:25:30 +000010786 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070010787
Matt Carlsonc3e94502011-04-13 11:05:08 +000010788 kfree(buf);
10789
10790 buf = tg3_vpd_readblock(tp);
10791 if (!buf)
10792 return -ENOMEM;
Matt Carlsond4894f32011-03-09 16:58:21 +000010793
10794 i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
10795 PCI_VPD_LRDT_RO_DATA);
10796 if (i > 0) {
10797 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10798 if (j < 0)
10799 goto out;
10800
10801 if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
10802 goto out;
10803
10804 i += PCI_VPD_LRDT_TAG_SIZE;
10805 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10806 PCI_VPD_RO_KEYWORD_CHKSUM);
10807 if (j > 0) {
10808 u8 csum8 = 0;
10809
10810 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10811
10812 for (i = 0; i <= j; i++)
10813 csum8 += ((u8 *)buf)[i];
10814
10815 if (csum8)
10816 goto out;
10817 }
10818 }
10819
Michael Chan566f86a2005-05-29 14:56:58 -070010820 err = 0;
10821
10822out:
10823 kfree(buf);
10824 return err;
10825}
10826
Michael Chanca430072005-05-29 14:57:23 -070010827#define TG3_SERDES_TIMEOUT_SEC 2
10828#define TG3_COPPER_TIMEOUT_SEC 6
10829
10830static int tg3_test_link(struct tg3 *tp)
10831{
10832 int i, max;
10833
10834 if (!netif_running(tp->dev))
10835 return -ENODEV;
10836
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010837 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070010838 max = TG3_SERDES_TIMEOUT_SEC;
10839 else
10840 max = TG3_COPPER_TIMEOUT_SEC;
10841
10842 for (i = 0; i < max; i++) {
10843 if (netif_carrier_ok(tp->dev))
10844 return 0;
10845
10846 if (msleep_interruptible(1000))
10847 break;
10848 }
10849
10850 return -EIO;
10851}
10852
Michael Chana71116d2005-05-29 14:58:11 -070010853/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080010854static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070010855{
Michael Chanb16250e2006-09-27 16:10:14 -070010856 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070010857 u32 offset, read_mask, write_mask, val, save_val, read_val;
10858 static struct {
10859 u16 offset;
10860 u16 flags;
10861#define TG3_FL_5705 0x1
10862#define TG3_FL_NOT_5705 0x2
10863#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070010864#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070010865 u32 read_mask;
10866 u32 write_mask;
10867 } reg_tbl[] = {
10868 /* MAC Control Registers */
10869 { MAC_MODE, TG3_FL_NOT_5705,
10870 0x00000000, 0x00ef6f8c },
10871 { MAC_MODE, TG3_FL_5705,
10872 0x00000000, 0x01ef6b8c },
10873 { MAC_STATUS, TG3_FL_NOT_5705,
10874 0x03800107, 0x00000000 },
10875 { MAC_STATUS, TG3_FL_5705,
10876 0x03800100, 0x00000000 },
10877 { MAC_ADDR_0_HIGH, 0x0000,
10878 0x00000000, 0x0000ffff },
10879 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010880 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070010881 { MAC_RX_MTU_SIZE, 0x0000,
10882 0x00000000, 0x0000ffff },
10883 { MAC_TX_MODE, 0x0000,
10884 0x00000000, 0x00000070 },
10885 { MAC_TX_LENGTHS, 0x0000,
10886 0x00000000, 0x00003fff },
10887 { MAC_RX_MODE, TG3_FL_NOT_5705,
10888 0x00000000, 0x000007fc },
10889 { MAC_RX_MODE, TG3_FL_5705,
10890 0x00000000, 0x000007dc },
10891 { MAC_HASH_REG_0, 0x0000,
10892 0x00000000, 0xffffffff },
10893 { MAC_HASH_REG_1, 0x0000,
10894 0x00000000, 0xffffffff },
10895 { MAC_HASH_REG_2, 0x0000,
10896 0x00000000, 0xffffffff },
10897 { MAC_HASH_REG_3, 0x0000,
10898 0x00000000, 0xffffffff },
10899
10900 /* Receive Data and Receive BD Initiator Control Registers. */
10901 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10902 0x00000000, 0xffffffff },
10903 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10904 0x00000000, 0xffffffff },
10905 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10906 0x00000000, 0x00000003 },
10907 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10908 0x00000000, 0xffffffff },
10909 { RCVDBDI_STD_BD+0, 0x0000,
10910 0x00000000, 0xffffffff },
10911 { RCVDBDI_STD_BD+4, 0x0000,
10912 0x00000000, 0xffffffff },
10913 { RCVDBDI_STD_BD+8, 0x0000,
10914 0x00000000, 0xffff0002 },
10915 { RCVDBDI_STD_BD+0xc, 0x0000,
10916 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010917
Michael Chana71116d2005-05-29 14:58:11 -070010918 /* Receive BD Initiator Control Registers. */
10919 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10920 0x00000000, 0xffffffff },
10921 { RCVBDI_STD_THRESH, TG3_FL_5705,
10922 0x00000000, 0x000003ff },
10923 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10924 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010925
Michael Chana71116d2005-05-29 14:58:11 -070010926 /* Host Coalescing Control Registers. */
10927 { HOSTCC_MODE, TG3_FL_NOT_5705,
10928 0x00000000, 0x00000004 },
10929 { HOSTCC_MODE, TG3_FL_5705,
10930 0x00000000, 0x000000f6 },
10931 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10932 0x00000000, 0xffffffff },
10933 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10934 0x00000000, 0x000003ff },
10935 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10936 0x00000000, 0xffffffff },
10937 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10938 0x00000000, 0x000003ff },
10939 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10940 0x00000000, 0xffffffff },
10941 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10942 0x00000000, 0x000000ff },
10943 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10944 0x00000000, 0xffffffff },
10945 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10946 0x00000000, 0x000000ff },
10947 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10948 0x00000000, 0xffffffff },
10949 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10950 0x00000000, 0xffffffff },
10951 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10952 0x00000000, 0xffffffff },
10953 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10954 0x00000000, 0x000000ff },
10955 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10956 0x00000000, 0xffffffff },
10957 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10958 0x00000000, 0x000000ff },
10959 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10960 0x00000000, 0xffffffff },
10961 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10962 0x00000000, 0xffffffff },
10963 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10964 0x00000000, 0xffffffff },
10965 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10966 0x00000000, 0xffffffff },
10967 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10968 0x00000000, 0xffffffff },
10969 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10970 0xffffffff, 0x00000000 },
10971 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10972 0xffffffff, 0x00000000 },
10973
10974 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070010975 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010976 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070010977 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010978 0x00000000, 0x007fffff },
10979 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10980 0x00000000, 0x0000003f },
10981 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10982 0x00000000, 0x000001ff },
10983 { BUFMGR_MB_HIGH_WATER, 0x0000,
10984 0x00000000, 0x000001ff },
10985 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10986 0xffffffff, 0x00000000 },
10987 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10988 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010989
Michael Chana71116d2005-05-29 14:58:11 -070010990 /* Mailbox Registers */
10991 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10992 0x00000000, 0x000001ff },
10993 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10994 0x00000000, 0x000001ff },
10995 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10996 0x00000000, 0x000007ff },
10997 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10998 0x00000000, 0x000001ff },
10999
11000 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11001 };
11002
Michael Chanb16250e2006-09-27 16:10:14 -070011003 is_5705 = is_5750 = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000011004 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chana71116d2005-05-29 14:58:11 -070011005 is_5705 = 1;
Joe Perches63c3a662011-04-26 08:12:10 +000011006 if (tg3_flag(tp, 5750_PLUS))
Michael Chanb16250e2006-09-27 16:10:14 -070011007 is_5750 = 1;
11008 }
Michael Chana71116d2005-05-29 14:58:11 -070011009
11010 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11011 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11012 continue;
11013
11014 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11015 continue;
11016
Joe Perches63c3a662011-04-26 08:12:10 +000011017 if (tg3_flag(tp, IS_5788) &&
Michael Chana71116d2005-05-29 14:58:11 -070011018 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11019 continue;
11020
Michael Chanb16250e2006-09-27 16:10:14 -070011021 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11022 continue;
11023
Michael Chana71116d2005-05-29 14:58:11 -070011024 offset = (u32) reg_tbl[i].offset;
11025 read_mask = reg_tbl[i].read_mask;
11026 write_mask = reg_tbl[i].write_mask;
11027
11028 /* Save the original register content */
11029 save_val = tr32(offset);
11030
11031 /* Determine the read-only value. */
11032 read_val = save_val & read_mask;
11033
11034 /* Write zero to the register, then make sure the read-only bits
11035 * are not changed and the read/write bits are all zeros.
11036 */
11037 tw32(offset, 0);
11038
11039 val = tr32(offset);
11040
11041 /* Test the read-only and read/write bits. */
11042 if (((val & read_mask) != read_val) || (val & write_mask))
11043 goto out;
11044
11045 /* Write ones to all the bits defined by RdMask and WrMask, then
11046 * make sure the read-only bits are not changed and the
11047 * read/write bits are all ones.
11048 */
11049 tw32(offset, read_mask | write_mask);
11050
11051 val = tr32(offset);
11052
11053 /* Test the read-only bits. */
11054 if ((val & read_mask) != read_val)
11055 goto out;
11056
11057 /* Test the read/write bits. */
11058 if ((val & write_mask) != write_mask)
11059 goto out;
11060
11061 tw32(offset, save_val);
11062 }
11063
11064 return 0;
11065
11066out:
Michael Chan9f88f292006-12-07 00:22:54 -080011067 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000011068 netdev_err(tp->dev,
11069 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070011070 tw32(offset, save_val);
11071 return -EIO;
11072}
11073
Michael Chan7942e1d2005-05-29 14:58:36 -070011074static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11075{
Arjan van de Venf71e1302006-03-03 21:33:57 -050011076 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070011077 int i;
11078 u32 j;
11079
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020011080 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070011081 for (j = 0; j < len; j += 4) {
11082 u32 val;
11083
11084 tg3_write_mem(tp, offset + j, test_pattern[i]);
11085 tg3_read_mem(tp, offset + j, &val);
11086 if (val != test_pattern[i])
11087 return -EIO;
11088 }
11089 }
11090 return 0;
11091}
11092
11093static int tg3_test_memory(struct tg3 *tp)
11094{
11095 static struct mem_entry {
11096 u32 offset;
11097 u32 len;
11098 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080011099 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070011100 { 0x00002000, 0x1c000},
11101 { 0xffffffff, 0x00000}
11102 }, mem_tbl_5705[] = {
11103 { 0x00000100, 0x0000c},
11104 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070011105 { 0x00004000, 0x00800},
11106 { 0x00006000, 0x01000},
11107 { 0x00008000, 0x02000},
11108 { 0x00010000, 0x0e000},
11109 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080011110 }, mem_tbl_5755[] = {
11111 { 0x00000200, 0x00008},
11112 { 0x00004000, 0x00800},
11113 { 0x00006000, 0x00800},
11114 { 0x00008000, 0x02000},
11115 { 0x00010000, 0x0c000},
11116 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070011117 }, mem_tbl_5906[] = {
11118 { 0x00000200, 0x00008},
11119 { 0x00004000, 0x00400},
11120 { 0x00006000, 0x00400},
11121 { 0x00008000, 0x01000},
11122 { 0x00010000, 0x01000},
11123 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011124 }, mem_tbl_5717[] = {
11125 { 0x00000200, 0x00008},
11126 { 0x00010000, 0x0a000},
11127 { 0x00020000, 0x13c00},
11128 { 0xffffffff, 0x00000}
11129 }, mem_tbl_57765[] = {
11130 { 0x00000200, 0x00008},
11131 { 0x00004000, 0x00800},
11132 { 0x00006000, 0x09800},
11133 { 0x00010000, 0x0a000},
11134 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070011135 };
11136 struct mem_entry *mem_tbl;
11137 int err = 0;
11138 int i;
11139
Joe Perches63c3a662011-04-26 08:12:10 +000011140 if (tg3_flag(tp, 5717_PLUS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011141 mem_tbl = mem_tbl_5717;
11142 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11143 mem_tbl = mem_tbl_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000011144 else if (tg3_flag(tp, 5755_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011145 mem_tbl = mem_tbl_5755;
11146 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11147 mem_tbl = mem_tbl_5906;
Joe Perches63c3a662011-04-26 08:12:10 +000011148 else if (tg3_flag(tp, 5705_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011149 mem_tbl = mem_tbl_5705;
11150 else
Michael Chan7942e1d2005-05-29 14:58:36 -070011151 mem_tbl = mem_tbl_570x;
11152
11153 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000011154 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11155 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070011156 break;
11157 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011158
Michael Chan7942e1d2005-05-29 14:58:36 -070011159 return err;
11160}
11161
Michael Chan9f40dea2005-09-05 17:53:06 -070011162#define TG3_MAC_LOOPBACK 0
11163#define TG3_PHY_LOOPBACK 1
Matt Carlsonbb158d62011-04-25 12:42:47 +000011164#define TG3_TSO_LOOPBACK 2
11165
11166#define TG3_TSO_MSS 500
11167
11168#define TG3_TSO_IP_HDR_LEN 20
11169#define TG3_TSO_TCP_HDR_LEN 20
11170#define TG3_TSO_TCP_OPT_LEN 12
11171
11172static const u8 tg3_tso_header[] = {
111730x08, 0x00,
111740x45, 0x00, 0x00, 0x00,
111750x00, 0x00, 0x40, 0x00,
111760x40, 0x06, 0x00, 0x00,
111770x0a, 0x00, 0x00, 0x01,
111780x0a, 0x00, 0x00, 0x02,
111790x0d, 0x00, 0xe0, 0x00,
111800x00, 0x00, 0x01, 0x00,
111810x00, 0x00, 0x02, 0x00,
111820x80, 0x10, 0x10, 0x00,
111830x14, 0x09, 0x00, 0x00,
111840x01, 0x01, 0x08, 0x0a,
111850x11, 0x11, 0x11, 0x11,
111860x11, 0x11, 0x11, 0x11,
11187};
Michael Chan9f40dea2005-09-05 17:53:06 -070011188
Matt Carlson4852a862011-04-13 11:05:07 +000011189static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
Michael Chanc76949a2005-05-29 14:58:59 -070011190{
Michael Chan9f40dea2005-09-05 17:53:06 -070011191 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011192 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
Michael Chanc76949a2005-05-29 14:58:59 -070011193 struct sk_buff *skb, *rx_skb;
11194 u8 *tx_data;
11195 dma_addr_t map;
11196 int num_pkts, tx_len, rx_len, i, err;
11197 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000011198 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000011199 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070011200
Matt Carlsonc8873402010-02-12 14:47:11 +000011201 tnapi = &tp->napi[0];
11202 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011203 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +000011204 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlson1da85aa2010-09-30 10:34:34 +000011205 rnapi = &tp->napi[1];
Joe Perches63c3a662011-04-26 08:12:10 +000011206 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc8873402010-02-12 14:47:11 +000011207 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011208 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011209 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000011210
Michael Chan9f40dea2005-09-05 17:53:06 -070011211 if (loopback_mode == TG3_MAC_LOOPBACK) {
Michael Chanc94e3942005-09-27 12:12:42 -070011212 /* HW errata - mac loopback fails in some cases on 5780.
11213 * Normal traffic and PHY loopback are not affected by
Matt Carlsonaba49f22011-01-25 15:58:53 +000011214 * errata. Also, the MAC loopback test is deprecated for
11215 * all newer ASIC revisions.
Michael Chanc94e3942005-09-27 12:12:42 -070011216 */
Matt Carlsonaba49f22011-01-25 15:58:53 +000011217 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000011218 tg3_flag(tp, CPMU_PRESENT))
Michael Chanc94e3942005-09-27 12:12:42 -070011219 return 0;
11220
Matt Carlson49692ca2011-01-25 15:58:52 +000011221 mac_mode = tp->mac_mode &
11222 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11223 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
Joe Perches63c3a662011-04-26 08:12:10 +000011224 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011225 mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011226 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
Michael Chan3f7045c2006-09-27 16:02:29 -070011227 mac_mode |= MAC_MODE_PORT_MODE_MII;
11228 else
11229 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chan9f40dea2005-09-05 17:53:06 -070011230 tw32(MAC_MODE, mac_mode);
Matt Carlsonbb158d62011-04-25 12:42:47 +000011231 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011232 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +000011233 tg3_phy_fet_toggle_apd(tp, false);
Michael Chan5d64ad32006-12-07 00:19:40 -080011234 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11235 } else
11236 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
Michael Chan3f7045c2006-09-27 16:02:29 -070011237
Matt Carlson9ef8ca92007-07-11 19:48:29 -070011238 tg3_phy_toggle_automdix(tp, 0);
11239
Michael Chan3f7045c2006-09-27 16:02:29 -070011240 tg3_writephy(tp, MII_BMCR, val);
Michael Chanc94e3942005-09-27 12:12:42 -070011241 udelay(40);
Michael Chan5d64ad32006-12-07 00:19:40 -080011242
Matt Carlson49692ca2011-01-25 15:58:52 +000011243 mac_mode = tp->mac_mode &
11244 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011245 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson1061b7c2010-02-12 14:47:12 +000011246 tg3_writephy(tp, MII_TG3_FET_PTEST,
11247 MII_TG3_FET_PTEST_FRC_TX_LINK |
11248 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11249 /* The write needs to be flushed for the AC131 */
11250 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11251 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
Michael Chan5d64ad32006-12-07 00:19:40 -080011252 mac_mode |= MAC_MODE_PORT_MODE_MII;
11253 } else
11254 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chanb16250e2006-09-27 16:10:14 -070011255
Michael Chanc94e3942005-09-27 12:12:42 -070011256 /* reset to prevent losing 1st rx packet intermittently */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011257 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Michael Chanc94e3942005-09-27 12:12:42 -070011258 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11259 udelay(10);
11260 tw32_f(MAC_RX_MODE, tp->rx_mode);
11261 }
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011262 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlson79eb6902010-02-17 15:17:03 +000011263 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11264 if (masked_phy_id == TG3_PHY_ID_BCM5401)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011265 mac_mode &= ~MAC_MODE_LINK_POLARITY;
Matt Carlson79eb6902010-02-17 15:17:03 +000011266 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011267 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chanff18ff02006-03-27 23:17:27 -080011268 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11269 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11270 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011271 tw32(MAC_MODE, mac_mode);
Matt Carlson49692ca2011-01-25 15:58:52 +000011272
11273 /* Wait for link */
11274 for (i = 0; i < 100; i++) {
11275 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11276 break;
11277 mdelay(1);
11278 }
Matt Carlson859a588792010-04-05 10:19:28 +000011279 }
Michael Chanc76949a2005-05-29 14:58:59 -070011280
11281 err = -EIO;
11282
Matt Carlson4852a862011-04-13 11:05:07 +000011283 tx_len = pktsz;
David S. Millera20e9c62006-07-31 22:38:16 -070011284 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070011285 if (!skb)
11286 return -ENOMEM;
11287
Michael Chanc76949a2005-05-29 14:58:59 -070011288 tx_data = skb_put(skb, tx_len);
11289 memcpy(tx_data, tp->dev->dev_addr, 6);
11290 memset(tx_data + 6, 0x0, 8);
11291
Matt Carlson4852a862011-04-13 11:05:07 +000011292 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
Michael Chanc76949a2005-05-29 14:58:59 -070011293
Matt Carlsonbb158d62011-04-25 12:42:47 +000011294 if (loopback_mode == TG3_TSO_LOOPBACK) {
11295 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11296
11297 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11298 TG3_TSO_TCP_OPT_LEN;
11299
11300 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11301 sizeof(tg3_tso_header));
11302 mss = TG3_TSO_MSS;
11303
11304 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11305 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11306
11307 /* Set the total length field in the IP header */
11308 iph->tot_len = htons((u16)(mss + hdr_len));
11309
11310 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11311 TXD_FLAG_CPU_POST_DMA);
11312
Joe Perches63c3a662011-04-26 08:12:10 +000011313 if (tg3_flag(tp, HW_TSO_1) ||
11314 tg3_flag(tp, HW_TSO_2) ||
11315 tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011316 struct tcphdr *th;
11317 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11318 th = (struct tcphdr *)&tx_data[val];
11319 th->check = 0;
11320 } else
11321 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11322
Joe Perches63c3a662011-04-26 08:12:10 +000011323 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011324 mss |= (hdr_len & 0xc) << 12;
11325 if (hdr_len & 0x10)
11326 base_flags |= 0x00000010;
11327 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +000011328 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlsonbb158d62011-04-25 12:42:47 +000011329 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +000011330 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlsonbb158d62011-04-25 12:42:47 +000011331 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11332 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11333 } else {
11334 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11335 }
11336
11337 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11338 } else {
11339 num_pkts = 1;
11340 data_off = ETH_HLEN;
11341 }
11342
11343 for (i = data_off; i < tx_len; i++)
Michael Chanc76949a2005-05-29 14:58:59 -070011344 tx_data[i] = (u8) (i & 0xff);
11345
Alexander Duyckf4188d82009-12-02 16:48:38 +000011346 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11347 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000011348 dev_kfree_skb(skb);
11349 return -EIO;
11350 }
Michael Chanc76949a2005-05-29 14:58:59 -070011351
11352 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011353 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011354
11355 udelay(10);
11356
Matt Carlson898a56f2009-08-28 14:02:40 +000011357 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070011358
Matt Carlsonbb158d62011-04-25 12:42:47 +000011359 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
11360 base_flags, (mss << 1) | 1);
Michael Chanc76949a2005-05-29 14:58:59 -070011361
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011362 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070011363
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011364 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11365 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070011366
11367 udelay(10);
11368
Matt Carlson303fc922009-11-02 14:27:34 +000011369 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11370 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070011371 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011372 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011373
11374 udelay(10);
11375
Matt Carlson898a56f2009-08-28 14:02:40 +000011376 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11377 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011378 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070011379 (rx_idx == (rx_start_idx + num_pkts)))
11380 break;
11381 }
11382
Alexander Duyckf4188d82009-12-02 16:48:38 +000011383 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
Michael Chanc76949a2005-05-29 14:58:59 -070011384 dev_kfree_skb(skb);
11385
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011386 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070011387 goto out;
11388
11389 if (rx_idx != rx_start_idx + num_pkts)
11390 goto out;
11391
Matt Carlsonbb158d62011-04-25 12:42:47 +000011392 val = data_off;
11393 while (rx_idx != rx_start_idx) {
11394 desc = &rnapi->rx_rcb[rx_start_idx++];
11395 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11396 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
Michael Chanc76949a2005-05-29 14:58:59 -070011397
Matt Carlsonbb158d62011-04-25 12:42:47 +000011398 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11399 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
Matt Carlson4852a862011-04-13 11:05:07 +000011400 goto out;
Michael Chanc76949a2005-05-29 14:58:59 -070011401
Matt Carlsonbb158d62011-04-25 12:42:47 +000011402 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11403 - ETH_FCS_LEN;
11404
11405 if (loopback_mode != TG3_TSO_LOOPBACK) {
11406 if (rx_len != tx_len)
11407 goto out;
11408
11409 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11410 if (opaque_key != RXD_OPAQUE_RING_STD)
11411 goto out;
11412 } else {
11413 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11414 goto out;
11415 }
11416 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11417 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
Matt Carlson54e0a672011-05-19 12:12:50 +000011418 >> RXD_TCPCSUM_SHIFT != 0xffff) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011419 goto out;
11420 }
11421
11422 if (opaque_key == RXD_OPAQUE_RING_STD) {
11423 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11424 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11425 mapping);
11426 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11427 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11428 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11429 mapping);
11430 } else
Matt Carlson4852a862011-04-13 11:05:07 +000011431 goto out;
11432
Matt Carlsonbb158d62011-04-25 12:42:47 +000011433 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11434 PCI_DMA_FROMDEVICE);
11435
11436 for (i = data_off; i < rx_len; i++, val++) {
11437 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11438 goto out;
11439 }
Matt Carlson4852a862011-04-13 11:05:07 +000011440 }
11441
Michael Chanc76949a2005-05-29 14:58:59 -070011442 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011443
Michael Chanc76949a2005-05-29 14:58:59 -070011444 /* tg3_free_rings will unmap and free the rx_skb */
11445out:
11446 return err;
11447}
11448
Matt Carlson00c266b2011-04-25 12:42:46 +000011449#define TG3_STD_LOOPBACK_FAILED 1
11450#define TG3_JMB_LOOPBACK_FAILED 2
Matt Carlsonbb158d62011-04-25 12:42:47 +000011451#define TG3_TSO_LOOPBACK_FAILED 4
Matt Carlson00c266b2011-04-25 12:42:46 +000011452
11453#define TG3_MAC_LOOPBACK_SHIFT 0
11454#define TG3_PHY_LOOPBACK_SHIFT 4
Matt Carlsonbb158d62011-04-25 12:42:47 +000011455#define TG3_LOOPBACK_FAILED 0x00000077
Michael Chan9f40dea2005-09-05 17:53:06 -070011456
11457static int tg3_test_loopback(struct tg3 *tp)
11458{
11459 int err = 0;
Matt Carlsonab789042011-01-25 15:58:54 +000011460 u32 eee_cap, cpmuctrl = 0;
Michael Chan9f40dea2005-09-05 17:53:06 -070011461
11462 if (!netif_running(tp->dev))
11463 return TG3_LOOPBACK_FAILED;
11464
Matt Carlsonab789042011-01-25 15:58:54 +000011465 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11466 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11467
Michael Chanb9ec6c12006-07-25 16:37:27 -070011468 err = tg3_reset_hw(tp, 1);
Matt Carlsonab789042011-01-25 15:58:54 +000011469 if (err) {
11470 err = TG3_LOOPBACK_FAILED;
11471 goto done;
11472 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011473
Joe Perches63c3a662011-04-26 08:12:10 +000011474 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson4a85f092011-04-20 07:57:37 +000011475 int i;
11476
11477 /* Reroute all rx packets to the 1st queue */
11478 for (i = MAC_RSS_INDIR_TBL_0;
11479 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11480 tw32(i, 0x0);
11481 }
11482
Matt Carlson6833c042008-11-21 17:18:59 -080011483 /* Turn off gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011484 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011485 tg3_phy_toggle_apd(tp, false);
11486
Joe Perches63c3a662011-04-26 08:12:10 +000011487 if (tg3_flag(tp, CPMU_PRESENT)) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011488 int i;
11489 u32 status;
11490
11491 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11492
11493 /* Wait for up to 40 microseconds to acquire lock. */
11494 for (i = 0; i < 4; i++) {
11495 status = tr32(TG3_CPMU_MUTEX_GNT);
11496 if (status == CPMU_MUTEX_GNT_DRIVER)
11497 break;
11498 udelay(10);
11499 }
11500
Matt Carlsonab789042011-01-25 15:58:54 +000011501 if (status != CPMU_MUTEX_GNT_DRIVER) {
11502 err = TG3_LOOPBACK_FAILED;
11503 goto done;
11504 }
Matt Carlson9936bcf2007-10-10 18:03:07 -070011505
Matt Carlsonb2a5c192008-04-03 21:44:44 -070011506 /* Turn off link-based power management. */
Matt Carlsone8750932007-11-12 21:11:51 -080011507 cpmuctrl = tr32(TG3_CPMU_CTRL);
Matt Carlson109115e2008-05-02 16:48:59 -070011508 tw32(TG3_CPMU_CTRL,
11509 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11510 CPMU_CTRL_LINK_AWARE_MODE));
Matt Carlson9936bcf2007-10-10 18:03:07 -070011511 }
11512
Matt Carlson4852a862011-04-13 11:05:07 +000011513 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011514 err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
Matt Carlson9936bcf2007-10-10 18:03:07 -070011515
Joe Perches63c3a662011-04-26 08:12:10 +000011516 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson4852a862011-04-13 11:05:07 +000011517 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011518 err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
Matt Carlson4852a862011-04-13 11:05:07 +000011519
Joe Perches63c3a662011-04-26 08:12:10 +000011520 if (tg3_flag(tp, CPMU_PRESENT)) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011521 tw32(TG3_CPMU_CTRL, cpmuctrl);
11522
11523 /* Release the mutex */
11524 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11525 }
11526
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011527 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000011528 !tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson4852a862011-04-13 11:05:07 +000011529 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011530 err |= TG3_STD_LOOPBACK_FAILED <<
11531 TG3_PHY_LOOPBACK_SHIFT;
Joe Perches63c3a662011-04-26 08:12:10 +000011532 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonbb158d62011-04-25 12:42:47 +000011533 tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
11534 err |= TG3_TSO_LOOPBACK_FAILED <<
11535 TG3_PHY_LOOPBACK_SHIFT;
Joe Perches63c3a662011-04-26 08:12:10 +000011536 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson4852a862011-04-13 11:05:07 +000011537 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011538 err |= TG3_JMB_LOOPBACK_FAILED <<
11539 TG3_PHY_LOOPBACK_SHIFT;
Michael Chan9f40dea2005-09-05 17:53:06 -070011540 }
11541
Matt Carlson6833c042008-11-21 17:18:59 -080011542 /* Re-enable gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011543 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011544 tg3_phy_toggle_apd(tp, true);
11545
Matt Carlsonab789042011-01-25 15:58:54 +000011546done:
11547 tp->phy_flags |= eee_cap;
11548
Michael Chan9f40dea2005-09-05 17:53:06 -070011549 return err;
11550}
11551
Michael Chan4cafd3f2005-05-29 14:56:34 -070011552static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11553 u64 *data)
11554{
Michael Chan566f86a2005-05-29 14:56:58 -070011555 struct tg3 *tp = netdev_priv(dev);
11556
Matt Carlsonbed98292011-07-13 09:27:29 +000011557 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11558 tg3_power_up(tp)) {
11559 etest->flags |= ETH_TEST_FL_FAILED;
11560 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11561 return;
11562 }
Michael Chanbc1c7562006-03-20 17:48:03 -080011563
Michael Chan566f86a2005-05-29 14:56:58 -070011564 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11565
11566 if (tg3_test_nvram(tp) != 0) {
11567 etest->flags |= ETH_TEST_FL_FAILED;
11568 data[0] = 1;
11569 }
Michael Chanca430072005-05-29 14:57:23 -070011570 if (tg3_test_link(tp) != 0) {
11571 etest->flags |= ETH_TEST_FL_FAILED;
11572 data[1] = 1;
11573 }
Michael Chana71116d2005-05-29 14:58:11 -070011574 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011575 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070011576
Michael Chanbbe832c2005-06-24 20:20:04 -070011577 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011578 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070011579 tg3_netif_stop(tp);
11580 irq_sync = 1;
11581 }
11582
11583 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070011584
11585 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080011586 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011587 tg3_halt_cpu(tp, RX_CPU_BASE);
Joe Perches63c3a662011-04-26 08:12:10 +000011588 if (!tg3_flag(tp, 5705_PLUS))
Michael Chana71116d2005-05-29 14:58:11 -070011589 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080011590 if (!err)
11591 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011592
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011593 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad12006-03-20 22:27:35 -080011594 tg3_phy_reset(tp);
11595
Michael Chana71116d2005-05-29 14:58:11 -070011596 if (tg3_test_registers(tp) != 0) {
11597 etest->flags |= ETH_TEST_FL_FAILED;
11598 data[2] = 1;
11599 }
Michael Chan7942e1d2005-05-29 14:58:36 -070011600 if (tg3_test_memory(tp) != 0) {
11601 etest->flags |= ETH_TEST_FL_FAILED;
11602 data[3] = 1;
11603 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011604 if ((data[4] = tg3_test_loopback(tp)) != 0)
Michael Chanc76949a2005-05-29 14:58:59 -070011605 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070011606
David S. Millerf47c11e2005-06-24 20:18:35 -070011607 tg3_full_unlock(tp);
11608
Michael Chand4bc3922005-05-29 14:59:20 -070011609 if (tg3_test_interrupt(tp) != 0) {
11610 etest->flags |= ETH_TEST_FL_FAILED;
11611 data[5] = 1;
11612 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011613
11614 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070011615
Michael Chana71116d2005-05-29 14:58:11 -070011616 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11617 if (netif_running(dev)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011618 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011619 err2 = tg3_restart_hw(tp, 1);
11620 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070011621 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011622 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011623
11624 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011625
11626 if (irq_sync && !err2)
11627 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011628 }
Matt Carlson80096062010-08-02 11:26:06 +000011629 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000011630 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080011631
Michael Chan4cafd3f2005-05-29 14:56:34 -070011632}
11633
Linus Torvalds1da177e2005-04-16 15:20:36 -070011634static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11635{
11636 struct mii_ioctl_data *data = if_mii(ifr);
11637 struct tg3 *tp = netdev_priv(dev);
11638 int err;
11639
Joe Perches63c3a662011-04-26 08:12:10 +000011640 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011641 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011642 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011643 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011644 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Richard Cochran28b04112010-07-17 08:48:55 +000011645 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011646 }
11647
Matt Carlson33f401a2010-04-05 10:19:27 +000011648 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011649 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000011650 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011651
11652 /* fallthru */
11653 case SIOCGMIIREG: {
11654 u32 mii_regval;
11655
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011656 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011657 break; /* We have no PHY */
11658
Matt Carlson34eea5a2011-04-20 07:57:38 +000011659 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011660 return -EAGAIN;
11661
David S. Millerf47c11e2005-06-24 20:18:35 -070011662 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011663 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070011664 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011665
11666 data->val_out = mii_regval;
11667
11668 return err;
11669 }
11670
11671 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011672 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011673 break; /* We have no PHY */
11674
Matt Carlson34eea5a2011-04-20 07:57:38 +000011675 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011676 return -EAGAIN;
11677
David S. Millerf47c11e2005-06-24 20:18:35 -070011678 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011679 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070011680 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011681
11682 return err;
11683
11684 default:
11685 /* do nothing */
11686 break;
11687 }
11688 return -EOPNOTSUPP;
11689}
11690
David S. Miller15f98502005-05-18 22:49:26 -070011691static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11692{
11693 struct tg3 *tp = netdev_priv(dev);
11694
11695 memcpy(ec, &tp->coal, sizeof(*ec));
11696 return 0;
11697}
11698
Michael Chand244c892005-07-05 14:42:33 -070011699static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11700{
11701 struct tg3 *tp = netdev_priv(dev);
11702 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11703 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11704
Joe Perches63c3a662011-04-26 08:12:10 +000011705 if (!tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070011706 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11707 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11708 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11709 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11710 }
11711
11712 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11713 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11714 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11715 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11716 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11717 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11718 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11719 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11720 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11721 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11722 return -EINVAL;
11723
11724 /* No rx interrupts will be generated if both are zero */
11725 if ((ec->rx_coalesce_usecs == 0) &&
11726 (ec->rx_max_coalesced_frames == 0))
11727 return -EINVAL;
11728
11729 /* No tx interrupts will be generated if both are zero */
11730 if ((ec->tx_coalesce_usecs == 0) &&
11731 (ec->tx_max_coalesced_frames == 0))
11732 return -EINVAL;
11733
11734 /* Only copy relevant parameters, ignore all others. */
11735 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11736 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11737 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11738 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11739 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11740 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11741 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11742 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11743 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11744
11745 if (netif_running(dev)) {
11746 tg3_full_lock(tp, 0);
11747 __tg3_set_coalesce(tp, &tp->coal);
11748 tg3_full_unlock(tp);
11749 }
11750 return 0;
11751}
11752
Jeff Garzik7282d492006-09-13 14:30:00 -040011753static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011754 .get_settings = tg3_get_settings,
11755 .set_settings = tg3_set_settings,
11756 .get_drvinfo = tg3_get_drvinfo,
11757 .get_regs_len = tg3_get_regs_len,
11758 .get_regs = tg3_get_regs,
11759 .get_wol = tg3_get_wol,
11760 .set_wol = tg3_set_wol,
11761 .get_msglevel = tg3_get_msglevel,
11762 .set_msglevel = tg3_set_msglevel,
11763 .nway_reset = tg3_nway_reset,
11764 .get_link = ethtool_op_get_link,
11765 .get_eeprom_len = tg3_get_eeprom_len,
11766 .get_eeprom = tg3_get_eeprom,
11767 .set_eeprom = tg3_set_eeprom,
11768 .get_ringparam = tg3_get_ringparam,
11769 .set_ringparam = tg3_set_ringparam,
11770 .get_pauseparam = tg3_get_pauseparam,
11771 .set_pauseparam = tg3_set_pauseparam,
Michael Chan4cafd3f2005-05-29 14:56:34 -070011772 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011773 .get_strings = tg3_get_strings,
stephen hemminger81b87092011-04-04 08:43:50 +000011774 .set_phys_id = tg3_set_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011775 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070011776 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070011777 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070011778 .get_sset_count = tg3_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011779};
11780
11781static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11782{
Michael Chan1b277772006-03-20 22:27:48 -080011783 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011784
11785 tp->nvram_size = EEPROM_CHIP_SIZE;
11786
Matt Carlsone4f34112009-02-25 14:25:00 +000011787 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011788 return;
11789
Michael Chanb16250e2006-09-27 16:10:14 -070011790 if ((magic != TG3_EEPROM_MAGIC) &&
11791 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11792 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011793 return;
11794
11795 /*
11796 * Size the chip by reading offsets at increasing powers of two.
11797 * When we encounter our validation signature, we know the addressing
11798 * has wrapped around, and thus have our chip size.
11799 */
Michael Chan1b277772006-03-20 22:27:48 -080011800 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011801
11802 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000011803 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011804 return;
11805
Michael Chan18201802006-03-20 22:29:15 -080011806 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011807 break;
11808
11809 cursize <<= 1;
11810 }
11811
11812 tp->nvram_size = cursize;
11813}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011814
Linus Torvalds1da177e2005-04-16 15:20:36 -070011815static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11816{
11817 u32 val;
11818
Joe Perches63c3a662011-04-26 08:12:10 +000011819 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080011820 return;
11821
11822 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080011823 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080011824 tg3_get_eeprom_size(tp);
11825 return;
11826 }
11827
Matt Carlson6d348f22009-02-25 14:25:52 +000011828 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011829 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000011830 /* This is confusing. We want to operate on the
11831 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11832 * call will read from NVRAM and byteswap the data
11833 * according to the byteswapping settings for all
11834 * other register accesses. This ensures the data we
11835 * want will always reside in the lower 16-bits.
11836 * However, the data in NVRAM is in LE format, which
11837 * means the data from the NVRAM read will always be
11838 * opposite the endianness of the CPU. The 16-bit
11839 * byteswap then brings the data to CPU endianness.
11840 */
11841 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011842 return;
11843 }
11844 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070011845 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011846}
11847
11848static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11849{
11850 u32 nvcfg1;
11851
11852 nvcfg1 = tr32(NVRAM_CFG1);
11853 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
Joe Perches63c3a662011-04-26 08:12:10 +000011854 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011855 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011856 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11857 tw32(NVRAM_CFG1, nvcfg1);
11858 }
11859
Matt Carlson6ff6f812011-05-19 12:12:54 +000011860 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Joe Perches63c3a662011-04-26 08:12:10 +000011861 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011862 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011863 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11864 tp->nvram_jedecnum = JEDEC_ATMEL;
11865 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011866 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011867 break;
11868 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11869 tp->nvram_jedecnum = JEDEC_ATMEL;
11870 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11871 break;
11872 case FLASH_VENDOR_ATMEL_EEPROM:
11873 tp->nvram_jedecnum = JEDEC_ATMEL;
11874 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011875 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011876 break;
11877 case FLASH_VENDOR_ST:
11878 tp->nvram_jedecnum = JEDEC_ST;
11879 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011880 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011881 break;
11882 case FLASH_VENDOR_SAIFUN:
11883 tp->nvram_jedecnum = JEDEC_SAIFUN;
11884 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11885 break;
11886 case FLASH_VENDOR_SST_SMALL:
11887 case FLASH_VENDOR_SST_LARGE:
11888 tp->nvram_jedecnum = JEDEC_SST;
11889 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11890 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011891 }
Matt Carlson8590a602009-08-28 12:29:16 +000011892 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011893 tp->nvram_jedecnum = JEDEC_ATMEL;
11894 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011895 tg3_flag_set(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011896 }
11897}
11898
Matt Carlsona1b950d2009-09-01 13:20:17 +000011899static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11900{
11901 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11902 case FLASH_5752PAGE_SIZE_256:
11903 tp->nvram_pagesize = 256;
11904 break;
11905 case FLASH_5752PAGE_SIZE_512:
11906 tp->nvram_pagesize = 512;
11907 break;
11908 case FLASH_5752PAGE_SIZE_1K:
11909 tp->nvram_pagesize = 1024;
11910 break;
11911 case FLASH_5752PAGE_SIZE_2K:
11912 tp->nvram_pagesize = 2048;
11913 break;
11914 case FLASH_5752PAGE_SIZE_4K:
11915 tp->nvram_pagesize = 4096;
11916 break;
11917 case FLASH_5752PAGE_SIZE_264:
11918 tp->nvram_pagesize = 264;
11919 break;
11920 case FLASH_5752PAGE_SIZE_528:
11921 tp->nvram_pagesize = 528;
11922 break;
11923 }
11924}
11925
Michael Chan361b4ac2005-04-21 17:11:21 -070011926static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11927{
11928 u32 nvcfg1;
11929
11930 nvcfg1 = tr32(NVRAM_CFG1);
11931
Michael Chane6af3012005-04-21 17:12:05 -070011932 /* NVRAM protection for TPM */
11933 if (nvcfg1 & (1 << 27))
Joe Perches63c3a662011-04-26 08:12:10 +000011934 tg3_flag_set(tp, PROTECTED_NVRAM);
Michael Chane6af3012005-04-21 17:12:05 -070011935
Michael Chan361b4ac2005-04-21 17:11:21 -070011936 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011937 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11938 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11939 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000011940 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011941 break;
11942 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11943 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000011944 tg3_flag_set(tp, NVRAM_BUFFERED);
11945 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011946 break;
11947 case FLASH_5752VENDOR_ST_M45PE10:
11948 case FLASH_5752VENDOR_ST_M45PE20:
11949 case FLASH_5752VENDOR_ST_M45PE40:
11950 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000011951 tg3_flag_set(tp, NVRAM_BUFFERED);
11952 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011953 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070011954 }
11955
Joe Perches63c3a662011-04-26 08:12:10 +000011956 if (tg3_flag(tp, FLASH)) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000011957 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000011958 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070011959 /* For eeprom, set pagesize to maximum eeprom size */
11960 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11961
11962 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11963 tw32(NVRAM_CFG1, nvcfg1);
11964 }
11965}
11966
Michael Chand3c7b882006-03-23 01:28:25 -080011967static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11968{
Matt Carlson989a9d22007-05-05 11:51:05 -070011969 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080011970
11971 nvcfg1 = tr32(NVRAM_CFG1);
11972
11973 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070011974 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011975 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson989a9d22007-05-05 11:51:05 -070011976 protect = 1;
11977 }
Michael Chand3c7b882006-03-23 01:28:25 -080011978
Matt Carlson989a9d22007-05-05 11:51:05 -070011979 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11980 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011981 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11982 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11983 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11984 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11985 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000011986 tg3_flag_set(tp, NVRAM_BUFFERED);
11987 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011988 tp->nvram_pagesize = 264;
11989 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11990 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11991 tp->nvram_size = (protect ? 0x3e200 :
11992 TG3_NVRAM_SIZE_512KB);
11993 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11994 tp->nvram_size = (protect ? 0x1f200 :
11995 TG3_NVRAM_SIZE_256KB);
11996 else
11997 tp->nvram_size = (protect ? 0x1f200 :
11998 TG3_NVRAM_SIZE_128KB);
11999 break;
12000 case FLASH_5752VENDOR_ST_M45PE10:
12001 case FLASH_5752VENDOR_ST_M45PE20:
12002 case FLASH_5752VENDOR_ST_M45PE40:
12003 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012004 tg3_flag_set(tp, NVRAM_BUFFERED);
12005 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012006 tp->nvram_pagesize = 256;
12007 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12008 tp->nvram_size = (protect ?
12009 TG3_NVRAM_SIZE_64KB :
12010 TG3_NVRAM_SIZE_128KB);
12011 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12012 tp->nvram_size = (protect ?
12013 TG3_NVRAM_SIZE_64KB :
12014 TG3_NVRAM_SIZE_256KB);
12015 else
12016 tp->nvram_size = (protect ?
12017 TG3_NVRAM_SIZE_128KB :
12018 TG3_NVRAM_SIZE_512KB);
12019 break;
Michael Chand3c7b882006-03-23 01:28:25 -080012020 }
12021}
12022
Michael Chan1b277772006-03-20 22:27:48 -080012023static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12024{
12025 u32 nvcfg1;
12026
12027 nvcfg1 = tr32(NVRAM_CFG1);
12028
12029 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012030 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12031 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12032 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12033 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12034 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012035 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012036 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080012037
Matt Carlson8590a602009-08-28 12:29:16 +000012038 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12039 tw32(NVRAM_CFG1, nvcfg1);
12040 break;
12041 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12042 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12043 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12044 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12045 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012046 tg3_flag_set(tp, NVRAM_BUFFERED);
12047 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012048 tp->nvram_pagesize = 264;
12049 break;
12050 case FLASH_5752VENDOR_ST_M45PE10:
12051 case FLASH_5752VENDOR_ST_M45PE20:
12052 case FLASH_5752VENDOR_ST_M45PE40:
12053 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012054 tg3_flag_set(tp, NVRAM_BUFFERED);
12055 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012056 tp->nvram_pagesize = 256;
12057 break;
Michael Chan1b277772006-03-20 22:27:48 -080012058 }
12059}
12060
Matt Carlson6b91fa02007-10-10 18:01:09 -070012061static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12062{
12063 u32 nvcfg1, protect = 0;
12064
12065 nvcfg1 = tr32(NVRAM_CFG1);
12066
12067 /* NVRAM protection for TPM */
12068 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012069 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012070 protect = 1;
12071 }
12072
12073 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12074 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012075 case FLASH_5761VENDOR_ATMEL_ADB021D:
12076 case FLASH_5761VENDOR_ATMEL_ADB041D:
12077 case FLASH_5761VENDOR_ATMEL_ADB081D:
12078 case FLASH_5761VENDOR_ATMEL_ADB161D:
12079 case FLASH_5761VENDOR_ATMEL_MDB021D:
12080 case FLASH_5761VENDOR_ATMEL_MDB041D:
12081 case FLASH_5761VENDOR_ATMEL_MDB081D:
12082 case FLASH_5761VENDOR_ATMEL_MDB161D:
12083 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012084 tg3_flag_set(tp, NVRAM_BUFFERED);
12085 tg3_flag_set(tp, FLASH);
12086 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson8590a602009-08-28 12:29:16 +000012087 tp->nvram_pagesize = 256;
12088 break;
12089 case FLASH_5761VENDOR_ST_A_M45PE20:
12090 case FLASH_5761VENDOR_ST_A_M45PE40:
12091 case FLASH_5761VENDOR_ST_A_M45PE80:
12092 case FLASH_5761VENDOR_ST_A_M45PE16:
12093 case FLASH_5761VENDOR_ST_M_M45PE20:
12094 case FLASH_5761VENDOR_ST_M_M45PE40:
12095 case FLASH_5761VENDOR_ST_M_M45PE80:
12096 case FLASH_5761VENDOR_ST_M_M45PE16:
12097 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012098 tg3_flag_set(tp, NVRAM_BUFFERED);
12099 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012100 tp->nvram_pagesize = 256;
12101 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012102 }
12103
12104 if (protect) {
12105 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12106 } else {
12107 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012108 case FLASH_5761VENDOR_ATMEL_ADB161D:
12109 case FLASH_5761VENDOR_ATMEL_MDB161D:
12110 case FLASH_5761VENDOR_ST_A_M45PE16:
12111 case FLASH_5761VENDOR_ST_M_M45PE16:
12112 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12113 break;
12114 case FLASH_5761VENDOR_ATMEL_ADB081D:
12115 case FLASH_5761VENDOR_ATMEL_MDB081D:
12116 case FLASH_5761VENDOR_ST_A_M45PE80:
12117 case FLASH_5761VENDOR_ST_M_M45PE80:
12118 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12119 break;
12120 case FLASH_5761VENDOR_ATMEL_ADB041D:
12121 case FLASH_5761VENDOR_ATMEL_MDB041D:
12122 case FLASH_5761VENDOR_ST_A_M45PE40:
12123 case FLASH_5761VENDOR_ST_M_M45PE40:
12124 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12125 break;
12126 case FLASH_5761VENDOR_ATMEL_ADB021D:
12127 case FLASH_5761VENDOR_ATMEL_MDB021D:
12128 case FLASH_5761VENDOR_ST_A_M45PE20:
12129 case FLASH_5761VENDOR_ST_M_M45PE20:
12130 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12131 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012132 }
12133 }
12134}
12135
Michael Chanb5d37722006-09-27 16:06:21 -070012136static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12137{
12138 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012139 tg3_flag_set(tp, NVRAM_BUFFERED);
Michael Chanb5d37722006-09-27 16:06:21 -070012140 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12141}
12142
Matt Carlson321d32a2008-11-21 17:22:19 -080012143static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12144{
12145 u32 nvcfg1;
12146
12147 nvcfg1 = tr32(NVRAM_CFG1);
12148
12149 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12150 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12151 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12152 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012153 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson321d32a2008-11-21 17:22:19 -080012154 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12155
12156 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12157 tw32(NVRAM_CFG1, nvcfg1);
12158 return;
12159 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12160 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12161 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12162 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12163 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12164 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12165 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12166 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012167 tg3_flag_set(tp, NVRAM_BUFFERED);
12168 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012169
12170 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12171 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12172 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12173 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12174 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12175 break;
12176 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12177 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12178 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12179 break;
12180 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12181 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12182 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12183 break;
12184 }
12185 break;
12186 case FLASH_5752VENDOR_ST_M45PE10:
12187 case FLASH_5752VENDOR_ST_M45PE20:
12188 case FLASH_5752VENDOR_ST_M45PE40:
12189 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012190 tg3_flag_set(tp, NVRAM_BUFFERED);
12191 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012192
12193 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12194 case FLASH_5752VENDOR_ST_M45PE10:
12195 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12196 break;
12197 case FLASH_5752VENDOR_ST_M45PE20:
12198 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12199 break;
12200 case FLASH_5752VENDOR_ST_M45PE40:
12201 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12202 break;
12203 }
12204 break;
12205 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012206 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson321d32a2008-11-21 17:22:19 -080012207 return;
12208 }
12209
Matt Carlsona1b950d2009-09-01 13:20:17 +000012210 tg3_nvram_get_pagesize(tp, nvcfg1);
12211 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012212 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012213}
12214
12215
12216static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12217{
12218 u32 nvcfg1;
12219
12220 nvcfg1 = tr32(NVRAM_CFG1);
12221
12222 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12223 case FLASH_5717VENDOR_ATMEL_EEPROM:
12224 case FLASH_5717VENDOR_MICRO_EEPROM:
12225 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012226 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012227 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12228
12229 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12230 tw32(NVRAM_CFG1, nvcfg1);
12231 return;
12232 case FLASH_5717VENDOR_ATMEL_MDB011D:
12233 case FLASH_5717VENDOR_ATMEL_ADB011B:
12234 case FLASH_5717VENDOR_ATMEL_ADB011D:
12235 case FLASH_5717VENDOR_ATMEL_MDB021D:
12236 case FLASH_5717VENDOR_ATMEL_ADB021B:
12237 case FLASH_5717VENDOR_ATMEL_ADB021D:
12238 case FLASH_5717VENDOR_ATMEL_45USPT:
12239 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012240 tg3_flag_set(tp, NVRAM_BUFFERED);
12241 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012242
12243 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12244 case FLASH_5717VENDOR_ATMEL_MDB021D:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012245 /* Detect size with tg3_nvram_get_size() */
12246 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012247 case FLASH_5717VENDOR_ATMEL_ADB021B:
12248 case FLASH_5717VENDOR_ATMEL_ADB021D:
12249 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12250 break;
12251 default:
12252 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12253 break;
12254 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012255 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012256 case FLASH_5717VENDOR_ST_M_M25PE10:
12257 case FLASH_5717VENDOR_ST_A_M25PE10:
12258 case FLASH_5717VENDOR_ST_M_M45PE10:
12259 case FLASH_5717VENDOR_ST_A_M45PE10:
12260 case FLASH_5717VENDOR_ST_M_M25PE20:
12261 case FLASH_5717VENDOR_ST_A_M25PE20:
12262 case FLASH_5717VENDOR_ST_M_M45PE20:
12263 case FLASH_5717VENDOR_ST_A_M45PE20:
12264 case FLASH_5717VENDOR_ST_25USPT:
12265 case FLASH_5717VENDOR_ST_45USPT:
12266 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012267 tg3_flag_set(tp, NVRAM_BUFFERED);
12268 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012269
12270 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12271 case FLASH_5717VENDOR_ST_M_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012272 case FLASH_5717VENDOR_ST_M_M45PE20:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012273 /* Detect size with tg3_nvram_get_size() */
12274 break;
12275 case FLASH_5717VENDOR_ST_A_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012276 case FLASH_5717VENDOR_ST_A_M45PE20:
12277 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12278 break;
12279 default:
12280 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12281 break;
12282 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012283 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012284 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012285 tg3_flag_set(tp, NO_NVRAM);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012286 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080012287 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000012288
12289 tg3_nvram_get_pagesize(tp, nvcfg1);
12290 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012291 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson321d32a2008-11-21 17:22:19 -080012292}
12293
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012294static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12295{
12296 u32 nvcfg1, nvmpinstrp;
12297
12298 nvcfg1 = tr32(NVRAM_CFG1);
12299 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12300
12301 switch (nvmpinstrp) {
12302 case FLASH_5720_EEPROM_HD:
12303 case FLASH_5720_EEPROM_LD:
12304 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012305 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012306
12307 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12308 tw32(NVRAM_CFG1, nvcfg1);
12309 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12310 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12311 else
12312 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12313 return;
12314 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12315 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12316 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12317 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12318 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12319 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12320 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12321 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12322 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12323 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12324 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12325 case FLASH_5720VENDOR_ATMEL_45USPT:
12326 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012327 tg3_flag_set(tp, NVRAM_BUFFERED);
12328 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012329
12330 switch (nvmpinstrp) {
12331 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12332 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12333 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12334 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12335 break;
12336 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12337 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12338 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12339 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12340 break;
12341 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12342 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12343 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12344 break;
12345 default:
12346 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12347 break;
12348 }
12349 break;
12350 case FLASH_5720VENDOR_M_ST_M25PE10:
12351 case FLASH_5720VENDOR_M_ST_M45PE10:
12352 case FLASH_5720VENDOR_A_ST_M25PE10:
12353 case FLASH_5720VENDOR_A_ST_M45PE10:
12354 case FLASH_5720VENDOR_M_ST_M25PE20:
12355 case FLASH_5720VENDOR_M_ST_M45PE20:
12356 case FLASH_5720VENDOR_A_ST_M25PE20:
12357 case FLASH_5720VENDOR_A_ST_M45PE20:
12358 case FLASH_5720VENDOR_M_ST_M25PE40:
12359 case FLASH_5720VENDOR_M_ST_M45PE40:
12360 case FLASH_5720VENDOR_A_ST_M25PE40:
12361 case FLASH_5720VENDOR_A_ST_M45PE40:
12362 case FLASH_5720VENDOR_M_ST_M25PE80:
12363 case FLASH_5720VENDOR_M_ST_M45PE80:
12364 case FLASH_5720VENDOR_A_ST_M25PE80:
12365 case FLASH_5720VENDOR_A_ST_M45PE80:
12366 case FLASH_5720VENDOR_ST_25USPT:
12367 case FLASH_5720VENDOR_ST_45USPT:
12368 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012369 tg3_flag_set(tp, NVRAM_BUFFERED);
12370 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012371
12372 switch (nvmpinstrp) {
12373 case FLASH_5720VENDOR_M_ST_M25PE20:
12374 case FLASH_5720VENDOR_M_ST_M45PE20:
12375 case FLASH_5720VENDOR_A_ST_M25PE20:
12376 case FLASH_5720VENDOR_A_ST_M45PE20:
12377 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12378 break;
12379 case FLASH_5720VENDOR_M_ST_M25PE40:
12380 case FLASH_5720VENDOR_M_ST_M45PE40:
12381 case FLASH_5720VENDOR_A_ST_M25PE40:
12382 case FLASH_5720VENDOR_A_ST_M45PE40:
12383 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12384 break;
12385 case FLASH_5720VENDOR_M_ST_M25PE80:
12386 case FLASH_5720VENDOR_M_ST_M45PE80:
12387 case FLASH_5720VENDOR_A_ST_M25PE80:
12388 case FLASH_5720VENDOR_A_ST_M45PE80:
12389 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12390 break;
12391 default:
12392 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12393 break;
12394 }
12395 break;
12396 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012397 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012398 return;
12399 }
12400
12401 tg3_nvram_get_pagesize(tp, nvcfg1);
12402 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012403 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012404}
12405
Linus Torvalds1da177e2005-04-16 15:20:36 -070012406/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12407static void __devinit tg3_nvram_init(struct tg3 *tp)
12408{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012409 tw32_f(GRC_EEPROM_ADDR,
12410 (EEPROM_ADDR_FSM_RESET |
12411 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12412 EEPROM_ADDR_CLKPERD_SHIFT)));
12413
Michael Chan9d57f012006-12-07 00:23:25 -080012414 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012415
12416 /* Enable seeprom accesses. */
12417 tw32_f(GRC_LOCAL_CTRL,
12418 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12419 udelay(100);
12420
12421 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12422 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
Joe Perches63c3a662011-04-26 08:12:10 +000012423 tg3_flag_set(tp, NVRAM);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012424
Michael Chanec41c7d2006-01-17 02:40:55 -080012425 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000012426 netdev_warn(tp->dev,
12427 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000012428 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080012429 return;
12430 }
Michael Chane6af3012005-04-21 17:12:05 -070012431 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012432
Matt Carlson989a9d22007-05-05 11:51:05 -070012433 tp->nvram_size = 0;
12434
Michael Chan361b4ac2005-04-21 17:11:21 -070012435 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12436 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080012437 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12438 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070012439 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070012440 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12441 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080012442 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012443 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12444 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070012445 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12446 tg3_get_5906_nvram_info(tp);
Matt Carlsonb703df62009-12-03 08:36:21 +000012447 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12448 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson321d32a2008-11-21 17:22:19 -080012449 tg3_get_57780_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012450 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12451 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000012452 tg3_get_5717_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012453 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12454 tg3_get_5720_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070012455 else
12456 tg3_get_nvram_info(tp);
12457
Matt Carlson989a9d22007-05-05 11:51:05 -070012458 if (tp->nvram_size == 0)
12459 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012460
Michael Chane6af3012005-04-21 17:12:05 -070012461 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080012462 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012463
12464 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012465 tg3_flag_clear(tp, NVRAM);
12466 tg3_flag_clear(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012467
12468 tg3_get_eeprom_size(tp);
12469 }
12470}
12471
Linus Torvalds1da177e2005-04-16 15:20:36 -070012472static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12473 u32 offset, u32 len, u8 *buf)
12474{
12475 int i, j, rc = 0;
12476 u32 val;
12477
12478 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012479 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012480 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012481
12482 addr = offset + i;
12483
12484 memcpy(&data, buf + i, 4);
12485
Matt Carlson62cedd12009-04-20 14:52:29 -070012486 /*
12487 * The SEEPROM interface expects the data to always be opposite
12488 * the native endian format. We accomplish this by reversing
12489 * all the operations that would have been performed on the
12490 * data from a call to tg3_nvram_read_be32().
12491 */
12492 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012493
12494 val = tr32(GRC_EEPROM_ADDR);
12495 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12496
12497 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12498 EEPROM_ADDR_READ);
12499 tw32(GRC_EEPROM_ADDR, val |
12500 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12501 (addr & EEPROM_ADDR_ADDR_MASK) |
12502 EEPROM_ADDR_START |
12503 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012504
Michael Chan9d57f012006-12-07 00:23:25 -080012505 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012506 val = tr32(GRC_EEPROM_ADDR);
12507
12508 if (val & EEPROM_ADDR_COMPLETE)
12509 break;
Michael Chan9d57f012006-12-07 00:23:25 -080012510 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012511 }
12512 if (!(val & EEPROM_ADDR_COMPLETE)) {
12513 rc = -EBUSY;
12514 break;
12515 }
12516 }
12517
12518 return rc;
12519}
12520
12521/* offset and length are dword aligned */
12522static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12523 u8 *buf)
12524{
12525 int ret = 0;
12526 u32 pagesize = tp->nvram_pagesize;
12527 u32 pagemask = pagesize - 1;
12528 u32 nvram_cmd;
12529 u8 *tmp;
12530
12531 tmp = kmalloc(pagesize, GFP_KERNEL);
12532 if (tmp == NULL)
12533 return -ENOMEM;
12534
12535 while (len) {
12536 int j;
Michael Chane6af3012005-04-21 17:12:05 -070012537 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012538
12539 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012540
Linus Torvalds1da177e2005-04-16 15:20:36 -070012541 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012542 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12543 (__be32 *) (tmp + j));
12544 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012545 break;
12546 }
12547 if (ret)
12548 break;
12549
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012550 page_off = offset & pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012551 size = pagesize;
12552 if (len < size)
12553 size = len;
12554
12555 len -= size;
12556
12557 memcpy(tmp + page_off, buf, size);
12558
12559 offset = offset + (pagesize - page_off);
12560
Michael Chane6af3012005-04-21 17:12:05 -070012561 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012562
12563 /*
12564 * Before we can erase the flash page, we need
12565 * to issue a special "write enable" command.
12566 */
12567 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12568
12569 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12570 break;
12571
12572 /* Erase the target page */
12573 tw32(NVRAM_ADDR, phy_addr);
12574
12575 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12576 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12577
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012578 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012579 break;
12580
12581 /* Issue another write enable to start the write. */
12582 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12583
12584 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12585 break;
12586
12587 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012588 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012589
Al Virob9fc7dc2007-12-17 22:59:57 -080012590 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000012591
Al Virob9fc7dc2007-12-17 22:59:57 -080012592 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012593
12594 tw32(NVRAM_ADDR, phy_addr + j);
12595
12596 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12597 NVRAM_CMD_WR;
12598
12599 if (j == 0)
12600 nvram_cmd |= NVRAM_CMD_FIRST;
12601 else if (j == (pagesize - 4))
12602 nvram_cmd |= NVRAM_CMD_LAST;
12603
12604 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12605 break;
12606 }
12607 if (ret)
12608 break;
12609 }
12610
12611 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12612 tg3_nvram_exec_cmd(tp, nvram_cmd);
12613
12614 kfree(tmp);
12615
12616 return ret;
12617}
12618
12619/* offset and length are dword aligned */
12620static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12621 u8 *buf)
12622{
12623 int i, ret = 0;
12624
12625 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012626 u32 page_off, phy_addr, nvram_cmd;
12627 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012628
12629 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080012630 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012631
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012632 page_off = offset % tp->nvram_pagesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012633
Michael Chan18201802006-03-20 22:29:15 -080012634 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012635
12636 tw32(NVRAM_ADDR, phy_addr);
12637
12638 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12639
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012640 if (page_off == 0 || i == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012641 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070012642 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012643 nvram_cmd |= NVRAM_CMD_LAST;
12644
12645 if (i == (len - 4))
12646 nvram_cmd |= NVRAM_CMD_LAST;
12647
Matt Carlson321d32a2008-11-21 17:22:19 -080012648 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012649 !tg3_flag(tp, 5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070012650 (tp->nvram_jedecnum == JEDEC_ST) &&
12651 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012652
12653 if ((ret = tg3_nvram_exec_cmd(tp,
12654 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12655 NVRAM_CMD_DONE)))
12656
12657 break;
12658 }
Joe Perches63c3a662011-04-26 08:12:10 +000012659 if (!tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012660 /* We always do complete word writes to eeprom. */
12661 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12662 }
12663
12664 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12665 break;
12666 }
12667 return ret;
12668}
12669
12670/* offset and length are dword aligned */
12671static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12672{
12673 int ret;
12674
Joe Perches63c3a662011-04-26 08:12:10 +000012675 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012676 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12677 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012678 udelay(40);
12679 }
12680
Joe Perches63c3a662011-04-26 08:12:10 +000012681 if (!tg3_flag(tp, NVRAM)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012682 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012683 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012684 u32 grc_mode;
12685
Michael Chanec41c7d2006-01-17 02:40:55 -080012686 ret = tg3_nvram_lock(tp);
12687 if (ret)
12688 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012689
Michael Chane6af3012005-04-21 17:12:05 -070012690 tg3_enable_nvram_access(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000012691 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012692 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012693
12694 grc_mode = tr32(GRC_MODE);
12695 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12696
Joe Perches63c3a662011-04-26 08:12:10 +000012697 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012698 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12699 buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012700 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012701 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12702 buf);
12703 }
12704
12705 grc_mode = tr32(GRC_MODE);
12706 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12707
Michael Chane6af3012005-04-21 17:12:05 -070012708 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012709 tg3_nvram_unlock(tp);
12710 }
12711
Joe Perches63c3a662011-04-26 08:12:10 +000012712 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012713 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012714 udelay(40);
12715 }
12716
12717 return ret;
12718}
12719
12720struct subsys_tbl_ent {
12721 u16 subsys_vendor, subsys_devid;
12722 u32 phy_id;
12723};
12724
Matt Carlson24daf2b2010-02-17 15:17:02 +000012725static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012726 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012727 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012728 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012729 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012730 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012731 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012732 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012733 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12734 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12735 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012736 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012737 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012738 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012739 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12740 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12741 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012742 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012743 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012744 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012745 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012746 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012747 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012748 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012749
12750 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012751 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012752 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012753 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012754 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012755 { TG3PCI_SUBVENDOR_ID_3COM,
12756 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12757 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012758 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012759 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012760 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012761
12762 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012763 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012764 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012765 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012766 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012767 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012768 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012769 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012770 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012771
12772 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012773 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012774 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012775 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012776 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012777 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12778 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12779 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012780 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012781 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012782 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012783
12784 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012785 { TG3PCI_SUBVENDOR_ID_IBM,
12786 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012787};
12788
Matt Carlson24daf2b2010-02-17 15:17:02 +000012789static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012790{
12791 int i;
12792
12793 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12794 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12795 tp->pdev->subsystem_vendor) &&
12796 (subsys_id_to_phy_id[i].subsys_devid ==
12797 tp->pdev->subsystem_device))
12798 return &subsys_id_to_phy_id[i];
12799 }
12800 return NULL;
12801}
12802
Michael Chan7d0c41e2005-04-21 17:06:20 -070012803static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012804{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012805 u32 val;
David S. Millerf49639e2006-06-09 11:58:36 -070012806
Matt Carlson79eb6902010-02-17 15:17:03 +000012807 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012808 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12809
Gary Zambranoa85feb82007-05-05 11:52:19 -070012810 /* Assume an onboard device and WOL capable by default. */
Joe Perches63c3a662011-04-26 08:12:10 +000012811 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12812 tg3_flag_set(tp, WOL_CAP);
David S. Miller72b845e2006-03-14 14:11:48 -080012813
Michael Chanb5d37722006-09-27 16:06:21 -070012814 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080012815 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012816 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12817 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080012818 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012819 val = tr32(VCPU_CFGSHDW);
12820 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Joe Perches63c3a662011-04-26 08:12:10 +000012821 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson0527ba32007-10-10 18:03:30 -070012822 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012823 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012824 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012825 device_set_wakeup_enable(&tp->pdev->dev, true);
12826 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012827 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070012828 }
12829
Linus Torvalds1da177e2005-04-16 15:20:36 -070012830 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12831 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12832 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070012833 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012834 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012835
12836 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12837 tp->nic_sram_data_cfg = nic_cfg;
12838
12839 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12840 ver >>= NIC_SRAM_DATA_VER_SHIFT;
Matt Carlson6ff6f812011-05-19 12:12:54 +000012841 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12842 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12843 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012844 (ver > 0) && (ver < 0x100))
12845 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12846
Matt Carlsona9daf362008-05-25 23:49:44 -070012847 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12848 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12849
Linus Torvalds1da177e2005-04-16 15:20:36 -070012850 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12851 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12852 eeprom_phy_serdes = 1;
12853
12854 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12855 if (nic_phy_id != 0) {
12856 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12857 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12858
12859 eeprom_phy_id = (id1 >> 16) << 10;
12860 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12861 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12862 } else
12863 eeprom_phy_id = 0;
12864
Michael Chan7d0c41e2005-04-21 17:06:20 -070012865 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070012866 if (eeprom_phy_serdes) {
Joe Perches63c3a662011-04-26 08:12:10 +000012867 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012868 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000012869 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012870 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070012871 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070012872
Joe Perches63c3a662011-04-26 08:12:10 +000012873 if (tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012874 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12875 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070012876 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070012877 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12878
12879 switch (led_cfg) {
12880 default:
12881 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12882 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12883 break;
12884
12885 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12886 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12887 break;
12888
12889 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12890 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070012891
12892 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12893 * read on some older 5700/5701 bootcode.
12894 */
12895 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12896 ASIC_REV_5700 ||
12897 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12898 ASIC_REV_5701)
12899 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12900
Linus Torvalds1da177e2005-04-16 15:20:36 -070012901 break;
12902
12903 case SHASTA_EXT_LED_SHARED:
12904 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12905 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12906 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12907 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12908 LED_CTRL_MODE_PHY_2);
12909 break;
12910
12911 case SHASTA_EXT_LED_MAC:
12912 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12913 break;
12914
12915 case SHASTA_EXT_LED_COMBO:
12916 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12917 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12918 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12919 LED_CTRL_MODE_PHY_2);
12920 break;
12921
Stephen Hemminger855e1112008-04-16 16:37:28 -070012922 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012923
12924 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12925 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12926 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12927 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12928
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012929 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12930 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080012931
Michael Chan9d26e212006-12-07 00:21:14 -080012932 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Joe Perches63c3a662011-04-26 08:12:10 +000012933 tg3_flag_set(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080012934 if ((tp->pdev->subsystem_vendor ==
12935 PCI_VENDOR_ID_ARIMA) &&
12936 (tp->pdev->subsystem_device == 0x205a ||
12937 tp->pdev->subsystem_device == 0x2063))
Joe Perches63c3a662011-04-26 08:12:10 +000012938 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080012939 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012940 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12941 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080012942 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012943
12944 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +000012945 tg3_flag_set(tp, ENABLE_ASF);
12946 if (tg3_flag(tp, 5750_PLUS))
12947 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012948 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012949
12950 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
Joe Perches63c3a662011-04-26 08:12:10 +000012951 tg3_flag(tp, 5750_PLUS))
12952 tg3_flag_set(tp, ENABLE_APE);
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012953
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012954 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070012955 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
Joe Perches63c3a662011-04-26 08:12:10 +000012956 tg3_flag_clear(tp, WOL_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012957
Joe Perches63c3a662011-04-26 08:12:10 +000012958 if (tg3_flag(tp, WOL_CAP) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012959 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012960 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012961 device_set_wakeup_enable(&tp->pdev->dev, true);
12962 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012963
Linus Torvalds1da177e2005-04-16 15:20:36 -070012964 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012965 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012966
12967 /* serdes signal pre-emphasis in register 0x590 set by */
12968 /* bootcode if bit 18 is set */
12969 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012970 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070012971
Joe Perches63c3a662011-04-26 08:12:10 +000012972 if ((tg3_flag(tp, 57765_PLUS) ||
12973 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12974 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080012975 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012976 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080012977
Joe Perches63c3a662011-04-26 08:12:10 +000012978 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson8c69b1e2010-08-02 11:26:00 +000012979 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012980 !tg3_flag(tp, 57765_PLUS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070012981 u32 cfg3;
12982
12983 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12984 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
Joe Perches63c3a662011-04-26 08:12:10 +000012985 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson8ed5d972007-05-07 00:25:49 -070012986 }
Matt Carlsona9daf362008-05-25 23:49:44 -070012987
Matt Carlson14417062010-02-17 15:16:59 +000012988 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
Joe Perches63c3a662011-04-26 08:12:10 +000012989 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
Matt Carlsona9daf362008-05-25 23:49:44 -070012990 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000012991 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
Matt Carlsona9daf362008-05-25 23:49:44 -070012992 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000012993 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012994 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012995done:
Joe Perches63c3a662011-04-26 08:12:10 +000012996 if (tg3_flag(tp, WOL_CAP))
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000012997 device_set_wakeup_enable(&tp->pdev->dev,
Joe Perches63c3a662011-04-26 08:12:10 +000012998 tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000012999 else
13000 device_set_wakeup_capable(&tp->pdev->dev, false);
Michael Chan7d0c41e2005-04-21 17:06:20 -070013001}
13002
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013003static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13004{
13005 int i;
13006 u32 val;
13007
13008 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13009 tw32(OTP_CTRL, cmd);
13010
13011 /* Wait for up to 1 ms for command to execute. */
13012 for (i = 0; i < 100; i++) {
13013 val = tr32(OTP_STATUS);
13014 if (val & OTP_STATUS_CMD_DONE)
13015 break;
13016 udelay(10);
13017 }
13018
13019 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13020}
13021
13022/* Read the gphy configuration from the OTP region of the chip. The gphy
13023 * configuration is a 32-bit value that straddles the alignment boundary.
13024 * We do two 32-bit reads and then shift and merge the results.
13025 */
13026static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13027{
13028 u32 bhalf_otp, thalf_otp;
13029
13030 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13031
13032 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13033 return 0;
13034
13035 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13036
13037 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13038 return 0;
13039
13040 thalf_otp = tr32(OTP_READ_DATA);
13041
13042 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13043
13044 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13045 return 0;
13046
13047 bhalf_otp = tr32(OTP_READ_DATA);
13048
13049 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13050}
13051
Matt Carlsone256f8a2011-03-09 16:58:24 +000013052static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13053{
13054 u32 adv = ADVERTISED_Autoneg |
13055 ADVERTISED_Pause;
13056
13057 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13058 adv |= ADVERTISED_1000baseT_Half |
13059 ADVERTISED_1000baseT_Full;
13060
13061 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13062 adv |= ADVERTISED_100baseT_Half |
13063 ADVERTISED_100baseT_Full |
13064 ADVERTISED_10baseT_Half |
13065 ADVERTISED_10baseT_Full |
13066 ADVERTISED_TP;
13067 else
13068 adv |= ADVERTISED_FIBRE;
13069
13070 tp->link_config.advertising = adv;
13071 tp->link_config.speed = SPEED_INVALID;
13072 tp->link_config.duplex = DUPLEX_INVALID;
13073 tp->link_config.autoneg = AUTONEG_ENABLE;
13074 tp->link_config.active_speed = SPEED_INVALID;
13075 tp->link_config.active_duplex = DUPLEX_INVALID;
13076 tp->link_config.orig_speed = SPEED_INVALID;
13077 tp->link_config.orig_duplex = DUPLEX_INVALID;
13078 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13079}
13080
Michael Chan7d0c41e2005-04-21 17:06:20 -070013081static int __devinit tg3_phy_probe(struct tg3 *tp)
13082{
13083 u32 hw_phy_id_1, hw_phy_id_2;
13084 u32 hw_phy_id, hw_phy_id_masked;
13085 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013086
Matt Carlsone256f8a2011-03-09 16:58:24 +000013087 /* flow control autonegotiation is default behavior */
Joe Perches63c3a662011-04-26 08:12:10 +000013088 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsone256f8a2011-03-09 16:58:24 +000013089 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13090
Joe Perches63c3a662011-04-26 08:12:10 +000013091 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013092 return tg3_phy_init(tp);
13093
Linus Torvalds1da177e2005-04-16 15:20:36 -070013094 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010013095 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013096 */
13097 err = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000013098 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000013099 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013100 } else {
13101 /* Now read the physical PHY_ID from the chip and verify
13102 * that it is sane. If it doesn't look good, we fall back
13103 * to either the hard-coded table based PHY_ID and failing
13104 * that the value found in the eeprom area.
13105 */
13106 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13107 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13108
13109 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13110 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13111 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13112
Matt Carlson79eb6902010-02-17 15:17:03 +000013113 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013114 }
13115
Matt Carlson79eb6902010-02-17 15:17:03 +000013116 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013117 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000013118 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013119 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070013120 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013121 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013122 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000013123 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070013124 /* Do nothing, phy ID already set up in
13125 * tg3_get_eeprom_hw_cfg().
13126 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013127 } else {
13128 struct subsys_tbl_ent *p;
13129
13130 /* No eeprom signature? Try the hardcoded
13131 * subsys device table.
13132 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013133 p = tg3_lookup_by_subsys(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013134 if (!p)
13135 return -ENODEV;
13136
13137 tp->phy_id = p->phy_id;
13138 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000013139 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013140 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013141 }
13142 }
13143
Matt Carlsona6b68da2010-12-06 08:28:52 +000013144 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Matt Carlson5baa5e92011-07-20 10:20:53 +000013145 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13146 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13147 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +000013148 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13149 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13150 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
Matt Carlson52b02d02010-10-14 10:37:41 +000013151 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13152
Matt Carlsone256f8a2011-03-09 16:58:24 +000013153 tg3_phy_init_link_config(tp);
13154
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013155 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013156 !tg3_flag(tp, ENABLE_APE) &&
13157 !tg3_flag(tp, ENABLE_ASF)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013158 u32 bmsr, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013159
13160 tg3_readphy(tp, MII_BMSR, &bmsr);
13161 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13162 (bmsr & BMSR_LSTATUS))
13163 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013164
Linus Torvalds1da177e2005-04-16 15:20:36 -070013165 err = tg3_phy_reset(tp);
13166 if (err)
13167 return err;
13168
Matt Carlson42b64a42011-05-19 12:12:49 +000013169 tg3_phy_set_wirespeed(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013170
Michael Chan3600d912006-12-07 00:21:48 -080013171 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13172 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13173 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13174 if (!tg3_copper_is_advertising_all(tp, mask)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013175 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13176 tp->link_config.flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013177
13178 tg3_writephy(tp, MII_BMCR,
13179 BMCR_ANENABLE | BMCR_ANRESTART);
13180 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013181 }
13182
13183skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000013184 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013185 err = tg3_init_5401phy_dsp(tp);
13186 if (err)
13187 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013188
Linus Torvalds1da177e2005-04-16 15:20:36 -070013189 err = tg3_init_5401phy_dsp(tp);
13190 }
13191
Linus Torvalds1da177e2005-04-16 15:20:36 -070013192 return err;
13193}
13194
Matt Carlson184b8902010-04-05 10:19:25 +000013195static void __devinit tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013196{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013197 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013198 unsigned int block_end, rosize, len;
Matt Carlson184b8902010-04-05 10:19:25 +000013199 int j, i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013200
Matt Carlsonc3e94502011-04-13 11:05:08 +000013201 vpd_data = (u8 *)tg3_vpd_readblock(tp);
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013202 if (!vpd_data)
13203 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013204
Matt Carlson4181b2c2010-02-26 14:04:45 +000013205 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
13206 PCI_VPD_LRDT_RO_DATA);
13207 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013208 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013209
13210 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13211 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13212 i += PCI_VPD_LRDT_TAG_SIZE;
13213
13214 if (block_end > TG3_NVM_VPD_LEN)
13215 goto out_not_found;
13216
Matt Carlson184b8902010-04-05 10:19:25 +000013217 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13218 PCI_VPD_RO_KEYWORD_MFR_ID);
13219 if (j > 0) {
13220 len = pci_vpd_info_field_size(&vpd_data[j]);
13221
13222 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13223 if (j + len > block_end || len != 4 ||
13224 memcmp(&vpd_data[j], "1028", 4))
13225 goto partno;
13226
13227 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13228 PCI_VPD_RO_KEYWORD_VENDOR0);
13229 if (j < 0)
13230 goto partno;
13231
13232 len = pci_vpd_info_field_size(&vpd_data[j]);
13233
13234 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13235 if (j + len > block_end)
13236 goto partno;
13237
13238 memcpy(tp->fw_ver, &vpd_data[j], len);
13239 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
13240 }
13241
13242partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000013243 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13244 PCI_VPD_RO_KEYWORD_PARTNO);
13245 if (i < 0)
13246 goto out_not_found;
13247
13248 len = pci_vpd_info_field_size(&vpd_data[i]);
13249
13250 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13251 if (len > TG3_BPN_SIZE ||
13252 (len + i) > TG3_NVM_VPD_LEN)
13253 goto out_not_found;
13254
13255 memcpy(tp->board_part_number, &vpd_data[i], len);
13256
Linus Torvalds1da177e2005-04-16 15:20:36 -070013257out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013258 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000013259 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013260 return;
13261
13262out_no_vpd:
Matt Carlson37a949c2010-09-30 10:34:33 +000013263 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13264 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13265 strcpy(tp->board_part_number, "BCM5717");
13266 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13267 strcpy(tp->board_part_number, "BCM5718");
13268 else
13269 goto nomatch;
13270 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13271 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13272 strcpy(tp->board_part_number, "BCM57780");
13273 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13274 strcpy(tp->board_part_number, "BCM57760");
13275 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13276 strcpy(tp->board_part_number, "BCM57790");
13277 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13278 strcpy(tp->board_part_number, "BCM57788");
13279 else
13280 goto nomatch;
13281 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13282 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13283 strcpy(tp->board_part_number, "BCM57761");
13284 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13285 strcpy(tp->board_part_number, "BCM57765");
13286 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13287 strcpy(tp->board_part_number, "BCM57781");
13288 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13289 strcpy(tp->board_part_number, "BCM57785");
13290 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13291 strcpy(tp->board_part_number, "BCM57791");
13292 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13293 strcpy(tp->board_part_number, "BCM57795");
13294 else
13295 goto nomatch;
13296 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070013297 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000013298 } else {
13299nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070013300 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000013301 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013302}
13303
Matt Carlson9c8a6202007-10-21 16:16:08 -070013304static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13305{
13306 u32 val;
13307
Matt Carlsone4f34112009-02-25 14:25:00 +000013308 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013309 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013310 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013311 val != 0)
13312 return 0;
13313
13314 return 1;
13315}
13316
Matt Carlsonacd9c112009-02-25 14:26:33 +000013317static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13318{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013319 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000013320 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013321 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013322
13323 if (tg3_nvram_read(tp, 0xc, &offset) ||
13324 tg3_nvram_read(tp, 0x4, &start))
13325 return;
13326
13327 offset = tg3_nvram_logical_addr(tp, offset);
13328
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013329 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013330 return;
13331
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013332 if ((val & 0xfc000000) == 0x0c000000) {
13333 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013334 return;
13335
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013336 if (val == 0)
13337 newver = true;
13338 }
13339
Matt Carlson75f99362010-04-05 10:19:24 +000013340 dst_off = strlen(tp->fw_ver);
13341
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013342 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000013343 if (TG3_VER_SIZE - dst_off < 16 ||
13344 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013345 return;
13346
13347 offset = offset + ver_offset - start;
13348 for (i = 0; i < 16; i += 4) {
13349 __be32 v;
13350 if (tg3_nvram_read_be32(tp, offset + i, &v))
13351 return;
13352
Matt Carlson75f99362010-04-05 10:19:24 +000013353 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013354 }
13355 } else {
13356 u32 major, minor;
13357
13358 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13359 return;
13360
13361 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13362 TG3_NVM_BCVER_MAJSFT;
13363 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000013364 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13365 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013366 }
13367}
13368
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013369static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13370{
13371 u32 val, major, minor;
13372
13373 /* Use native endian representation */
13374 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13375 return;
13376
13377 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13378 TG3_NVM_HWSB_CFG1_MAJSFT;
13379 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13380 TG3_NVM_HWSB_CFG1_MINSFT;
13381
13382 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13383}
13384
Matt Carlsondfe00d72008-11-21 17:19:41 -080013385static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13386{
13387 u32 offset, major, minor, build;
13388
Matt Carlson75f99362010-04-05 10:19:24 +000013389 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013390
13391 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13392 return;
13393
13394 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13395 case TG3_EEPROM_SB_REVISION_0:
13396 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13397 break;
13398 case TG3_EEPROM_SB_REVISION_2:
13399 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13400 break;
13401 case TG3_EEPROM_SB_REVISION_3:
13402 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13403 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000013404 case TG3_EEPROM_SB_REVISION_4:
13405 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13406 break;
13407 case TG3_EEPROM_SB_REVISION_5:
13408 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13409 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000013410 case TG3_EEPROM_SB_REVISION_6:
13411 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13412 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013413 default:
13414 return;
13415 }
13416
Matt Carlsone4f34112009-02-25 14:25:00 +000013417 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080013418 return;
13419
13420 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13421 TG3_EEPROM_SB_EDH_BLD_SHFT;
13422 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13423 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13424 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13425
13426 if (minor > 99 || build > 26)
13427 return;
13428
Matt Carlson75f99362010-04-05 10:19:24 +000013429 offset = strlen(tp->fw_ver);
13430 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13431 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013432
13433 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000013434 offset = strlen(tp->fw_ver);
13435 if (offset < TG3_VER_SIZE - 1)
13436 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013437 }
13438}
13439
Matt Carlsonacd9c112009-02-25 14:26:33 +000013440static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080013441{
13442 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013443 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070013444
13445 for (offset = TG3_NVM_DIR_START;
13446 offset < TG3_NVM_DIR_END;
13447 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000013448 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013449 return;
13450
13451 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13452 break;
13453 }
13454
13455 if (offset == TG3_NVM_DIR_END)
13456 return;
13457
Joe Perches63c3a662011-04-26 08:12:10 +000013458 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013459 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000013460 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013461 return;
13462
Matt Carlsone4f34112009-02-25 14:25:00 +000013463 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013464 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013465 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013466 return;
13467
13468 offset += val - start;
13469
Matt Carlsonacd9c112009-02-25 14:26:33 +000013470 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013471
Matt Carlsonacd9c112009-02-25 14:26:33 +000013472 tp->fw_ver[vlen++] = ',';
13473 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070013474
13475 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000013476 __be32 v;
13477 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013478 return;
13479
Al Virob9fc7dc2007-12-17 22:59:57 -080013480 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013481
Matt Carlsonacd9c112009-02-25 14:26:33 +000013482 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13483 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013484 break;
13485 }
13486
Matt Carlsonacd9c112009-02-25 14:26:33 +000013487 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13488 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013489 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000013490}
13491
Matt Carlson7fd76442009-02-25 14:27:20 +000013492static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13493{
13494 int vlen;
13495 u32 apedata;
Matt Carlsonecc79642010-08-02 11:26:01 +000013496 char *fwtype;
Matt Carlson7fd76442009-02-25 14:27:20 +000013497
Joe Perches63c3a662011-04-26 08:12:10 +000013498 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson7fd76442009-02-25 14:27:20 +000013499 return;
13500
13501 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13502 if (apedata != APE_SEG_SIG_MAGIC)
13503 return;
13504
13505 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13506 if (!(apedata & APE_FW_STATUS_READY))
13507 return;
13508
13509 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13510
Matt Carlsondc6d0742010-09-15 08:59:55 +000013511 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
Joe Perches63c3a662011-04-26 08:12:10 +000013512 tg3_flag_set(tp, APE_HAS_NCSI);
Matt Carlsonecc79642010-08-02 11:26:01 +000013513 fwtype = "NCSI";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013514 } else {
Matt Carlsonecc79642010-08-02 11:26:01 +000013515 fwtype = "DASH";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013516 }
Matt Carlsonecc79642010-08-02 11:26:01 +000013517
Matt Carlson7fd76442009-02-25 14:27:20 +000013518 vlen = strlen(tp->fw_ver);
13519
Matt Carlsonecc79642010-08-02 11:26:01 +000013520 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13521 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000013522 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13523 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13524 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13525 (apedata & APE_FW_VERSION_BLDMSK));
13526}
13527
Matt Carlsonacd9c112009-02-25 14:26:33 +000013528static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13529{
13530 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000013531 bool vpd_vers = false;
13532
13533 if (tp->fw_ver[0] != 0)
13534 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013535
Joe Perches63c3a662011-04-26 08:12:10 +000013536 if (tg3_flag(tp, NO_NVRAM)) {
Matt Carlson75f99362010-04-05 10:19:24 +000013537 strcat(tp->fw_ver, "sb");
Matt Carlsondf259d82009-04-20 06:57:14 +000013538 return;
13539 }
13540
Matt Carlsonacd9c112009-02-25 14:26:33 +000013541 if (tg3_nvram_read(tp, 0, &val))
13542 return;
13543
13544 if (val == TG3_EEPROM_MAGIC)
13545 tg3_read_bc_ver(tp);
13546 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13547 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013548 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13549 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013550 else
13551 return;
13552
Matt Carlsonc9cab242011-07-13 09:27:27 +000013553 if (vpd_vers)
Matt Carlson75f99362010-04-05 10:19:24 +000013554 goto done;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013555
Matt Carlsonc9cab242011-07-13 09:27:27 +000013556 if (tg3_flag(tp, ENABLE_APE)) {
13557 if (tg3_flag(tp, ENABLE_ASF))
13558 tg3_read_dash_ver(tp);
13559 } else if (tg3_flag(tp, ENABLE_ASF)) {
13560 tg3_read_mgmtfw_ver(tp);
13561 }
Matt Carlson9c8a6202007-10-21 16:16:08 -070013562
Matt Carlson75f99362010-04-05 10:19:24 +000013563done:
Matt Carlson9c8a6202007-10-21 16:16:08 -070013564 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080013565}
13566
Michael Chan7544b092007-05-05 13:08:32 -070013567static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13568
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013569static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13570{
Joe Perches63c3a662011-04-26 08:12:10 +000013571 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013572 return TG3_RX_RET_MAX_SIZE_5717;
Joe Perches63c3a662011-04-26 08:12:10 +000013573 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013574 return TG3_RX_RET_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013575 else
Matt Carlsonde9f5232011-04-05 14:22:43 +000013576 return TG3_RX_RET_MAX_SIZE_5705;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013577}
13578
Matt Carlson41434702011-03-09 16:58:22 +000013579static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080013580 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13581 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13582 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13583 { },
13584};
13585
Linus Torvalds1da177e2005-04-16 15:20:36 -070013586static int __devinit tg3_get_invariants(struct tg3 *tp)
13587{
Linus Torvalds1da177e2005-04-16 15:20:36 -070013588 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013589 u32 pci_state_reg, grc_misc_cfg;
13590 u32 val;
13591 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013592 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013593
Linus Torvalds1da177e2005-04-16 15:20:36 -070013594 /* Force memory write invalidate off. If we leave it on,
13595 * then on 5700_BX chips we have to enable a workaround.
13596 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13597 * to match the cacheline size. The Broadcom driver have this
13598 * workaround but turns MWI off all the times so never uses
13599 * it. This seems to suggest that the workaround is insufficient.
13600 */
13601 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13602 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13603 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13604
Matt Carlson16821282011-07-13 09:27:28 +000013605 /* Important! -- Make sure register accesses are byteswapped
13606 * correctly. Also, for those chips that require it, make
13607 * sure that indirect register accesses are enabled before
13608 * the first operation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013609 */
13610 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13611 &misc_ctrl_reg);
Matt Carlson16821282011-07-13 09:27:28 +000013612 tp->misc_host_ctrl |= (misc_ctrl_reg &
13613 MISC_HOST_CTRL_CHIPREV);
13614 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13615 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013616
13617 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13618 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070013619 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13620 u32 prod_id_asic_rev;
13621
Matt Carlson5001e2f2009-11-13 13:03:51 +000013622 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13623 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013624 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13625 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013626 pci_read_config_dword(tp->pdev,
13627 TG3PCI_GEN2_PRODID_ASICREV,
13628 &prod_id_asic_rev);
Matt Carlsonb703df62009-12-03 08:36:21 +000013629 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13630 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13631 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13632 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13633 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13634 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13635 pci_read_config_dword(tp->pdev,
13636 TG3PCI_GEN15_PRODID_ASICREV,
13637 &prod_id_asic_rev);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013638 else
13639 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13640 &prod_id_asic_rev);
13641
Matt Carlson321d32a2008-11-21 17:22:19 -080013642 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070013643 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013644
Michael Chanff645be2005-04-21 17:09:53 -070013645 /* Wrong chip ID in 5752 A0. This code can be removed later
13646 * as A0 is not in production.
13647 */
13648 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13649 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13650
Michael Chan68929142005-08-09 20:17:14 -070013651 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13652 * we need to disable memory and use config. cycles
13653 * only to access all registers. The 5702/03 chips
13654 * can mistakenly decode the special cycles from the
13655 * ICH chipsets as memory write cycles, causing corruption
13656 * of register and memory space. Only certain ICH bridges
13657 * will drive special cycles with non-zero data during the
13658 * address phase which can fall within the 5703's address
13659 * range. This is not an ICH bug as the PCI spec allows
13660 * non-zero address during special cycles. However, only
13661 * these ICH bridges are known to drive non-zero addresses
13662 * during special cycles.
13663 *
13664 * Since special cycles do not cross PCI bridges, we only
13665 * enable this workaround if the 5703 is on the secondary
13666 * bus of these ICH bridges.
13667 */
13668 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13669 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13670 static struct tg3_dev_id {
13671 u32 vendor;
13672 u32 device;
13673 u32 rev;
13674 } ich_chipsets[] = {
13675 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13676 PCI_ANY_ID },
13677 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13678 PCI_ANY_ID },
13679 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13680 0xa },
13681 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13682 PCI_ANY_ID },
13683 { },
13684 };
13685 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13686 struct pci_dev *bridge = NULL;
13687
13688 while (pci_id->vendor != 0) {
13689 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13690 bridge);
13691 if (!bridge) {
13692 pci_id++;
13693 continue;
13694 }
13695 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070013696 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070013697 continue;
13698 }
13699 if (bridge->subordinate &&
13700 (bridge->subordinate->number ==
13701 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013702 tg3_flag_set(tp, ICH_WORKAROUND);
Michael Chan68929142005-08-09 20:17:14 -070013703 pci_dev_put(bridge);
13704 break;
13705 }
13706 }
13707 }
13708
Matt Carlson6ff6f812011-05-19 12:12:54 +000013709 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Matt Carlson41588ba2008-04-19 18:12:33 -070013710 static struct tg3_dev_id {
13711 u32 vendor;
13712 u32 device;
13713 } bridge_chipsets[] = {
13714 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13715 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13716 { },
13717 };
13718 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13719 struct pci_dev *bridge = NULL;
13720
13721 while (pci_id->vendor != 0) {
13722 bridge = pci_get_device(pci_id->vendor,
13723 pci_id->device,
13724 bridge);
13725 if (!bridge) {
13726 pci_id++;
13727 continue;
13728 }
13729 if (bridge->subordinate &&
13730 (bridge->subordinate->number <=
13731 tp->pdev->bus->number) &&
13732 (bridge->subordinate->subordinate >=
13733 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013734 tg3_flag_set(tp, 5701_DMA_BUG);
Matt Carlson41588ba2008-04-19 18:12:33 -070013735 pci_dev_put(bridge);
13736 break;
13737 }
13738 }
13739 }
13740
Michael Chan4a29cc22006-03-19 13:21:12 -080013741 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13742 * DMA addresses > 40-bit. This bridge may have other additional
13743 * 57xx devices behind it in some 4-port NIC designs for example.
13744 * Any tg3 device found behind the bridge will also need the 40-bit
13745 * DMA workaround.
13746 */
Michael Chana4e2b342005-10-26 15:46:52 -070013747 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13748 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Joe Perches63c3a662011-04-26 08:12:10 +000013749 tg3_flag_set(tp, 5780_CLASS);
13750 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4cf78e42005-07-25 12:29:19 -070013751 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Matt Carlson859a588792010-04-05 10:19:28 +000013752 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080013753 struct pci_dev *bridge = NULL;
13754
13755 do {
13756 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13757 PCI_DEVICE_ID_SERVERWORKS_EPB,
13758 bridge);
13759 if (bridge && bridge->subordinate &&
13760 (bridge->subordinate->number <=
13761 tp->pdev->bus->number) &&
13762 (bridge->subordinate->subordinate >=
13763 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013764 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4a29cc22006-03-19 13:21:12 -080013765 pci_dev_put(bridge);
13766 break;
13767 }
13768 } while (bridge);
13769 }
Michael Chan4cf78e42005-07-25 12:29:19 -070013770
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013771 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Matt Carlson3a1e19d2011-07-13 09:27:32 +000013772 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
Michael Chan7544b092007-05-05 13:08:32 -070013773 tp->pdev_peer = tg3_find_peer(tp);
13774
Matt Carlsonc885e822010-08-02 11:25:57 +000013775 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013776 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13777 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Joe Perches63c3a662011-04-26 08:12:10 +000013778 tg3_flag_set(tp, 5717_PLUS);
Matt Carlson0a58d662011-04-05 14:22:45 +000013779
13780 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013781 tg3_flag(tp, 5717_PLUS))
13782 tg3_flag_set(tp, 57765_PLUS);
Matt Carlsonc885e822010-08-02 11:25:57 +000013783
Matt Carlson321d32a2008-11-21 17:22:19 -080013784 /* Intentionally exclude ASIC_REV_5906 */
13785 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad12006-03-20 22:27:35 -080013786 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013787 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013788 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013789 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013790 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013791 tg3_flag(tp, 57765_PLUS))
13792 tg3_flag_set(tp, 5755_PLUS);
Matt Carlson321d32a2008-11-21 17:22:19 -080013793
13794 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13795 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070013796 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013797 tg3_flag(tp, 5755_PLUS) ||
13798 tg3_flag(tp, 5780_CLASS))
13799 tg3_flag_set(tp, 5750_PLUS);
John W. Linville6708e5c2005-04-21 17:00:52 -070013800
Matt Carlson6ff6f812011-05-19 12:12:54 +000013801 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013802 tg3_flag(tp, 5750_PLUS))
13803 tg3_flag_set(tp, 5705_PLUS);
John W. Linville1b440c562005-04-21 17:03:18 -070013804
Matt Carlson507399f2009-11-13 13:03:37 +000013805 /* Determine TSO capabilities */
Matt Carlson2866d952011-02-10 20:06:46 -080013806 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlson4d163b72011-01-25 15:58:48 +000013807 ; /* Do nothing. HW bug. */
Joe Perches63c3a662011-04-26 08:12:10 +000013808 else if (tg3_flag(tp, 57765_PLUS))
13809 tg3_flag_set(tp, HW_TSO_3);
13810 else if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000013811 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000013812 tg3_flag_set(tp, HW_TSO_2);
13813 else if (tg3_flag(tp, 5750_PLUS)) {
13814 tg3_flag_set(tp, HW_TSO_1);
13815 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013816 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13817 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
Joe Perches63c3a662011-04-26 08:12:10 +000013818 tg3_flag_clear(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013819 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13820 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13821 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000013822 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013823 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13824 tp->fw_needed = FIRMWARE_TG3TSO5;
13825 else
13826 tp->fw_needed = FIRMWARE_TG3TSO;
13827 }
13828
Matt Carlsondabc5c62011-05-19 12:12:52 +000013829 /* Selectively allow TSO based on operating conditions */
Matt Carlson6ff6f812011-05-19 12:12:54 +000013830 if (tg3_flag(tp, HW_TSO_1) ||
13831 tg3_flag(tp, HW_TSO_2) ||
13832 tg3_flag(tp, HW_TSO_3) ||
Matt Carlsondabc5c62011-05-19 12:12:52 +000013833 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13834 tg3_flag_set(tp, TSO_CAPABLE);
13835 else {
13836 tg3_flag_clear(tp, TSO_CAPABLE);
13837 tg3_flag_clear(tp, TSO_BUG);
13838 tp->fw_needed = NULL;
13839 }
13840
13841 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13842 tp->fw_needed = FIRMWARE_TG3;
13843
Matt Carlson507399f2009-11-13 13:03:37 +000013844 tp->irq_max = 1;
13845
Joe Perches63c3a662011-04-26 08:12:10 +000013846 if (tg3_flag(tp, 5750_PLUS)) {
13847 tg3_flag_set(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070013848 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13849 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13850 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13851 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13852 tp->pdev_peer == tp->pdev))
Joe Perches63c3a662011-04-26 08:12:10 +000013853 tg3_flag_clear(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070013854
Joe Perches63c3a662011-04-26 08:12:10 +000013855 if (tg3_flag(tp, 5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070013856 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000013857 tg3_flag_set(tp, 1SHOT_MSI);
Michael Chan52c0fd82006-06-29 20:15:54 -070013858 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013859
Joe Perches63c3a662011-04-26 08:12:10 +000013860 if (tg3_flag(tp, 57765_PLUS)) {
13861 tg3_flag_set(tp, SUPPORT_MSIX);
Matt Carlson507399f2009-11-13 13:03:37 +000013862 tp->irq_max = TG3_IRQ_MAX_VECS;
13863 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013864 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000013865
Matt Carlson2ffcc982011-05-19 12:12:44 +000013866 if (tg3_flag(tp, 5755_PLUS))
Joe Perches63c3a662011-04-26 08:12:10 +000013867 tg3_flag_set(tp, SHORT_DMA_BUG);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013868
Joe Perches63c3a662011-04-26 08:12:10 +000013869 if (tg3_flag(tp, 5717_PLUS))
13870 tg3_flag_set(tp, LRG_PROD_RING_CAP);
Matt Carlsonde9f5232011-04-05 14:22:43 +000013871
Joe Perches63c3a662011-04-26 08:12:10 +000013872 if (tg3_flag(tp, 57765_PLUS) &&
Matt Carlson2866d952011-02-10 20:06:46 -080013873 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
Joe Perches63c3a662011-04-26 08:12:10 +000013874 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
Matt Carlsonb703df62009-12-03 08:36:21 +000013875
Joe Perches63c3a662011-04-26 08:12:10 +000013876 if (!tg3_flag(tp, 5705_PLUS) ||
13877 tg3_flag(tp, 5780_CLASS) ||
13878 tg3_flag(tp, USE_JUMBO_BDFLAG))
13879 tg3_flag_set(tp, JUMBO_CAPABLE);
Michael Chan0f893dc2005-07-25 12:30:38 -070013880
Matt Carlson52f44902008-11-21 17:17:04 -080013881 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13882 &pci_state_reg);
13883
Jon Mason708ebb3a2011-06-27 12:56:50 +000013884 if (pci_is_pcie(tp->pdev)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013885 u16 lnkctl;
13886
Joe Perches63c3a662011-04-26 08:12:10 +000013887 tg3_flag_set(tp, PCI_EXPRESS);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013888
Matt Carlsoncf790032010-11-24 08:31:48 +000013889 tp->pcie_readrq = 4096;
Matt Carlsond78b59f2011-04-05 14:22:46 +000013890 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13891 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Matt Carlsonb4495ed2011-01-25 15:58:47 +000013892 tp->pcie_readrq = 2048;
Matt Carlsoncf790032010-11-24 08:31:48 +000013893
13894 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013895
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013896 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +000013897 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013898 &lnkctl);
13899 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
Matt Carlson7196cd62011-05-19 16:02:44 +000013900 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13901 ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000013902 tg3_flag_clear(tp, HW_TSO_2);
Matt Carlsondabc5c62011-05-19 12:12:52 +000013903 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson7196cd62011-05-19 16:02:44 +000013904 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013905 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013906 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000013907 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13908 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Joe Perches63c3a662011-04-26 08:12:10 +000013909 tg3_flag_set(tp, CLKREQ_BUG);
Matt Carlson614b0592010-01-20 16:58:02 +000013910 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000013911 tg3_flag_set(tp, L1PLLPD_EN);
Michael Chanc7835a72006-11-15 21:14:42 -080013912 }
Matt Carlson52f44902008-11-21 17:17:04 -080013913 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Jon Mason708ebb3a2011-06-27 12:56:50 +000013914 /* BCM5785 devices are effectively PCIe devices, and should
13915 * follow PCIe codepaths, but do not have a PCIe capabilities
13916 * section.
13917 */
Joe Perches63c3a662011-04-26 08:12:10 +000013918 tg3_flag_set(tp, PCI_EXPRESS);
13919 } else if (!tg3_flag(tp, 5705_PLUS) ||
13920 tg3_flag(tp, 5780_CLASS)) {
Matt Carlson52f44902008-11-21 17:17:04 -080013921 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13922 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000013923 dev_err(&tp->pdev->dev,
13924 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080013925 return -EIO;
13926 }
13927
13928 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
Joe Perches63c3a662011-04-26 08:12:10 +000013929 tg3_flag_set(tp, PCIX_MODE);
Matt Carlson52f44902008-11-21 17:17:04 -080013930 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013931
Michael Chan399de502005-10-03 14:02:39 -070013932 /* If we have an AMD 762 or VIA K8T800 chipset, write
13933 * reordering to the mailbox registers done by the host
13934 * controller can cause major troubles. We read back from
13935 * every mailbox register write to force the writes to be
13936 * posted to the chip in order.
13937 */
Matt Carlson41434702011-03-09 16:58:22 +000013938 if (pci_dev_present(tg3_write_reorder_chipsets) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013939 !tg3_flag(tp, PCI_EXPRESS))
13940 tg3_flag_set(tp, MBOX_WRITE_REORDER);
Michael Chan399de502005-10-03 14:02:39 -070013941
Matt Carlson69fc4052008-12-21 20:19:57 -080013942 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13943 &tp->pci_cacheline_sz);
13944 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13945 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013946 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13947 tp->pci_lat_timer < 64) {
13948 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080013949 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13950 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013951 }
13952
Matt Carlson16821282011-07-13 09:27:28 +000013953 /* Important! -- It is critical that the PCI-X hw workaround
13954 * situation is decided before the first MMIO register access.
13955 */
Matt Carlson52f44902008-11-21 17:17:04 -080013956 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13957 /* 5700 BX chips need to have their TX producer index
13958 * mailboxes written twice to workaround a bug.
13959 */
Joe Perches63c3a662011-04-26 08:12:10 +000013960 tg3_flag_set(tp, TXD_MBOX_HWBUG);
Matt Carlson9974a352007-10-07 23:27:28 -070013961
Matt Carlson52f44902008-11-21 17:17:04 -080013962 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013963 *
13964 * The workaround is to use indirect register accesses
13965 * for all chip writes not to mailbox registers.
13966 */
Joe Perches63c3a662011-04-26 08:12:10 +000013967 if (tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013968 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013969
Joe Perches63c3a662011-04-26 08:12:10 +000013970 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013971
13972 /* The chip can have it's power management PCI config
13973 * space registers clobbered due to this bug.
13974 * So explicitly force the chip into D0 here.
13975 */
Matt Carlson9974a352007-10-07 23:27:28 -070013976 pci_read_config_dword(tp->pdev,
13977 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013978 &pm_reg);
13979 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13980 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070013981 pci_write_config_dword(tp->pdev,
13982 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013983 pm_reg);
13984
13985 /* Also, force SERR#/PERR# in PCI command. */
13986 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13987 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13988 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13989 }
13990 }
13991
Linus Torvalds1da177e2005-04-16 15:20:36 -070013992 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000013993 tg3_flag_set(tp, PCI_HIGH_SPEED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013994 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000013995 tg3_flag_set(tp, PCI_32BIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013996
13997 /* Chip-specific fixup from Broadcom driver */
13998 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13999 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14000 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14001 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14002 }
14003
Michael Chan1ee582d2005-08-09 20:16:46 -070014004 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070014005 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014006 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070014007 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070014008 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014009 tp->write32_tx_mbox = tg3_write32;
14010 tp->write32_rx_mbox = tg3_write32;
14011
14012 /* Various workaround register access methods */
Joe Perches63c3a662011-04-26 08:12:10 +000014013 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
Michael Chan1ee582d2005-08-09 20:16:46 -070014014 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014015 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014016 (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson98efd8a2007-05-05 12:47:25 -070014017 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14018 /*
14019 * Back to back register writes can cause problems on these
14020 * chips, the workaround is to read back all reg writes
14021 * except those to mailbox regs.
14022 *
14023 * See tg3_write_indirect_reg32().
14024 */
Michael Chan1ee582d2005-08-09 20:16:46 -070014025 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014026 }
14027
Joe Perches63c3a662011-04-26 08:12:10 +000014028 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
Michael Chan1ee582d2005-08-09 20:16:46 -070014029 tp->write32_tx_mbox = tg3_write32_tx_mbox;
Joe Perches63c3a662011-04-26 08:12:10 +000014030 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Michael Chan1ee582d2005-08-09 20:16:46 -070014031 tp->write32_rx_mbox = tg3_write_flush_reg32;
14032 }
Michael Chan20094932005-08-09 20:16:32 -070014033
Joe Perches63c3a662011-04-26 08:12:10 +000014034 if (tg3_flag(tp, ICH_WORKAROUND)) {
Michael Chan68929142005-08-09 20:17:14 -070014035 tp->read32 = tg3_read_indirect_reg32;
14036 tp->write32 = tg3_write_indirect_reg32;
14037 tp->read32_mbox = tg3_read_indirect_mbox;
14038 tp->write32_mbox = tg3_write_indirect_mbox;
14039 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14040 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14041
14042 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014043 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014044
14045 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14046 pci_cmd &= ~PCI_COMMAND_MEMORY;
14047 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14048 }
Michael Chanb5d37722006-09-27 16:06:21 -070014049 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14050 tp->read32_mbox = tg3_read32_mbox_5906;
14051 tp->write32_mbox = tg3_write32_mbox_5906;
14052 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14053 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14054 }
Michael Chan68929142005-08-09 20:17:14 -070014055
Michael Chanbbadf502006-04-06 21:46:34 -070014056 if (tp->write32 == tg3_write_indirect_reg32 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014057 (tg3_flag(tp, PCIX_MODE) &&
Michael Chanbbadf502006-04-06 21:46:34 -070014058 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070014059 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Joe Perches63c3a662011-04-26 08:12:10 +000014060 tg3_flag_set(tp, SRAM_USE_CONFIG);
Michael Chanbbadf502006-04-06 21:46:34 -070014061
Matt Carlson16821282011-07-13 09:27:28 +000014062 /* The memory arbiter has to be enabled in order for SRAM accesses
14063 * to succeed. Normally on powerup the tg3 chip firmware will make
14064 * sure it is enabled, but other entities such as system netboot
14065 * code might disable it.
14066 */
14067 val = tr32(MEMARB_MODE);
14068 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14069
Matt Carlson69f11c92011-07-13 09:27:30 +000014070 if (tg3_flag(tp, PCIX_MODE)) {
14071 pci_read_config_dword(tp->pdev,
14072 tp->pcix_cap + PCI_X_STATUS, &val);
14073 tp->pci_fn = val & 0x7;
14074 } else {
14075 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14076 }
14077
Michael Chan7d0c41e2005-04-21 17:06:20 -070014078 /* Get eeprom hw config before calling tg3_set_power_state().
Joe Perches63c3a662011-04-26 08:12:10 +000014079 * In particular, the TG3_FLAG_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070014080 * determined before calling tg3_set_power_state() so that
14081 * we know whether or not to switch out of Vaux power.
14082 * When the flag is set, it means that GPIO1 is used for eeprom
14083 * write protect and also implies that it is a LOM where GPIOs
14084 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040014085 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070014086 tg3_get_eeprom_hw_cfg(tp);
14087
Joe Perches63c3a662011-04-26 08:12:10 +000014088 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070014089 /* Allow reads and writes to the
14090 * APE register and memory space.
14091 */
14092 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +000014093 PCISTATE_ALLOW_APE_SHMEM_WR |
14094 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070014095 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14096 pci_state_reg);
Matt Carlsonc9cab242011-07-13 09:27:27 +000014097
14098 tg3_ape_lock_init(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014099 }
14100
Matt Carlson9936bcf2007-10-10 18:03:07 -070014101 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014102 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014103 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014104 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014105 tg3_flag(tp, 57765_PLUS))
14106 tg3_flag_set(tp, CPMU_PRESENT);
Matt Carlsond30cdd22007-10-07 23:28:35 -070014107
Matt Carlson16821282011-07-13 09:27:28 +000014108 /* Set up tp->grc_local_ctrl before calling
14109 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14110 * will bring 5700's external PHY out of reset.
Michael Chan314fba32005-04-21 17:07:04 -070014111 * It is also used as eeprom write protect on LOMs.
14112 */
14113 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014114 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014115 tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan314fba32005-04-21 17:07:04 -070014116 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14117 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070014118 /* Unused GPIO3 must be driven as output on 5752 because there
14119 * are no pull-up resistors on unused GPIO pins.
14120 */
14121 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14122 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070014123
Matt Carlson321d32a2008-11-21 17:22:19 -080014124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsoncb4ed1f2010-01-20 16:58:09 +000014125 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14126 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Michael Chanaf36e6b2006-03-23 01:28:06 -080014127 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14128
Matt Carlson8d519ab2009-04-20 06:58:01 +000014129 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14130 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014131 /* Turn off the debug UART. */
14132 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014133 if (tg3_flag(tp, IS_NIC))
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014134 /* Keep VMain power. */
14135 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14136 GRC_LCLCTRL_GPIO_OUTPUT0;
14137 }
14138
Matt Carlson16821282011-07-13 09:27:28 +000014139 /* Switch out of Vaux if it is a NIC */
14140 tg3_pwrsrc_switch_to_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014141
Linus Torvalds1da177e2005-04-16 15:20:36 -070014142 /* Derive initial jumbo mode from MTU assigned in
14143 * ether_setup() via the alloc_etherdev() call
14144 */
Joe Perches63c3a662011-04-26 08:12:10 +000014145 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14146 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014147
14148 /* Determine WakeOnLan speed to use. */
14149 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14150 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14151 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14152 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
Joe Perches63c3a662011-04-26 08:12:10 +000014153 tg3_flag_clear(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014154 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000014155 tg3_flag_set(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014156 }
14157
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014158 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014159 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014160
Linus Torvalds1da177e2005-04-16 15:20:36 -070014161 /* A few boards don't want Ethernet@WireSpeed phy feature */
Matt Carlson6ff6f812011-05-19 12:12:54 +000014162 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14163 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070014164 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070014165 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014166 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14167 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14168 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014169
14170 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14171 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014172 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014173 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014174 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014175
Joe Perches63c3a662011-04-26 08:12:10 +000014176 if (tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014177 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080014178 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014179 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014180 !tg3_flag(tp, 57765_PLUS)) {
Michael Chanc424cb22006-04-29 18:56:34 -070014181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070014182 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070014183 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14184 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080014185 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14186 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014187 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080014188 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014189 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080014190 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014191 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070014192 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014193
Matt Carlsonb2a5c192008-04-03 21:44:44 -070014194 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14195 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14196 tp->phy_otp = tg3_read_otp_phycfg(tp);
14197 if (tp->phy_otp == 0)
14198 tp->phy_otp = TG3_OTP_DEFAULT;
14199 }
14200
Joe Perches63c3a662011-04-26 08:12:10 +000014201 if (tg3_flag(tp, CPMU_PRESENT))
Matt Carlson8ef21422008-05-02 16:47:53 -070014202 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14203 else
14204 tp->mi_mode = MAC_MI_MODE_BASE;
14205
Linus Torvalds1da177e2005-04-16 15:20:36 -070014206 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014207 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14208 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14209 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14210
Matt Carlson4d958472011-04-20 07:57:35 +000014211 /* Set these bits to enable statistics workaround. */
14212 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14213 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14214 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14215 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14216 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14217 }
14218
Matt Carlson321d32a2008-11-21 17:22:19 -080014219 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14220 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Joe Perches63c3a662011-04-26 08:12:10 +000014221 tg3_flag_set(tp, USE_PHYLIB);
Matt Carlson57e69832008-05-25 23:48:31 -070014222
Matt Carlson158d7ab2008-05-29 01:37:54 -070014223 err = tg3_mdio_init(tp);
14224 if (err)
14225 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014226
14227 /* Initialize data/descriptor byte/word swapping. */
14228 val = tr32(GRC_MODE);
Matt Carlsonf2096f92011-04-05 14:22:48 +000014229 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14230 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14231 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14232 GRC_MODE_B2HRX_ENABLE |
14233 GRC_MODE_HTX2B_ENABLE |
14234 GRC_MODE_HOST_STACKUP);
14235 else
14236 val &= GRC_MODE_HOST_STACKUP;
14237
Linus Torvalds1da177e2005-04-16 15:20:36 -070014238 tw32(GRC_MODE, val | tp->grc_mode);
14239
14240 tg3_switch_clocks(tp);
14241
14242 /* Clear this out for sanity. */
14243 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14244
14245 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14246 &pci_state_reg);
14247 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014248 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014249 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14250
14251 if (chiprevid == CHIPREV_ID_5701_A0 ||
14252 chiprevid == CHIPREV_ID_5701_B0 ||
14253 chiprevid == CHIPREV_ID_5701_B2 ||
14254 chiprevid == CHIPREV_ID_5701_B5) {
14255 void __iomem *sram_base;
14256
14257 /* Write some dummy words into the SRAM status block
14258 * area, see if it reads back correctly. If the return
14259 * value is bad, force enable the PCIX workaround.
14260 */
14261 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14262
14263 writel(0x00000000, sram_base);
14264 writel(0x00000000, sram_base + 4);
14265 writel(0xffffffff, sram_base + 4);
14266 if (readl(sram_base) != 0x00000000)
Joe Perches63c3a662011-04-26 08:12:10 +000014267 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014268 }
14269 }
14270
14271 udelay(50);
14272 tg3_nvram_init(tp);
14273
14274 grc_misc_cfg = tr32(GRC_MISC_CFG);
14275 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14276
Linus Torvalds1da177e2005-04-16 15:20:36 -070014277 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14278 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14279 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
Joe Perches63c3a662011-04-26 08:12:10 +000014280 tg3_flag_set(tp, IS_5788);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014281
Joe Perches63c3a662011-04-26 08:12:10 +000014282 if (!tg3_flag(tp, IS_5788) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +000014283 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014284 tg3_flag_set(tp, TAGGED_STATUS);
14285 if (tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070014286 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14287 HOSTCC_MODE_CLRTICK_TXBD);
14288
14289 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14290 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14291 tp->misc_host_ctrl);
14292 }
14293
Matt Carlson3bda1252008-08-15 14:08:22 -070014294 /* Preserve the APE MAC_MODE bits */
Joe Perches63c3a662011-04-26 08:12:10 +000014295 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +000014296 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -070014297 else
14298 tp->mac_mode = TG3_DEF_MAC_MODE;
14299
Linus Torvalds1da177e2005-04-16 15:20:36 -070014300 /* these are limited to 10/100 only */
14301 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14302 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14303 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14304 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14305 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14306 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14307 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14308 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14309 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080014310 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14311 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014312 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlsond1101142010-02-17 15:16:55 +000014313 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14314 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014315 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14316 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014317
14318 err = tg3_phy_probe(tp);
14319 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014320 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014321 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014322 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014323 }
14324
Matt Carlson184b8902010-04-05 10:19:25 +000014325 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080014326 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014327
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014328 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14329 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014330 } else {
14331 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014332 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014333 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014334 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014335 }
14336
14337 /* 5700 {AX,BX} chips have a broken status block link
14338 * change bit implementation, so we must use the
14339 * status register in those cases.
14340 */
14341 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014342 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014343 else
Joe Perches63c3a662011-04-26 08:12:10 +000014344 tg3_flag_clear(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014345
14346 /* The led_ctrl is set during tg3_phy_probe, here we might
14347 * have to force the link status polling mechanism based
14348 * upon subsystem IDs.
14349 */
14350 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070014351 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014352 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14353 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Joe Perches63c3a662011-04-26 08:12:10 +000014354 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014355 }
14356
14357 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014358 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Joe Perches63c3a662011-04-26 08:12:10 +000014359 tg3_flag_set(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014360 else
Joe Perches63c3a662011-04-26 08:12:10 +000014361 tg3_flag_clear(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014362
Matt Carlsonbf933c82011-01-25 15:58:49 +000014363 tp->rx_offset = NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014364 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014365 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014366 tg3_flag(tp, PCIX_MODE)) {
Matt Carlsonbf933c82011-01-25 15:58:49 +000014367 tp->rx_offset = 0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014368#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000014369 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014370#endif
14371 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014372
Matt Carlson2c49a442010-09-30 10:34:35 +000014373 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14374 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000014375 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14376
Matt Carlson2c49a442010-09-30 10:34:35 +000014377 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070014378
14379 /* Increment the rx prod index on the rx std ring by at most
14380 * 8 for these chips to workaround hw errata.
14381 */
14382 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14383 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14384 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14385 tp->rx_std_max_post = 8;
14386
Joe Perches63c3a662011-04-26 08:12:10 +000014387 if (tg3_flag(tp, ASPM_WORKAROUND))
Matt Carlson8ed5d972007-05-07 00:25:49 -070014388 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14389 PCIE_PWR_MGMT_L1_THRESH_MSK;
14390
Linus Torvalds1da177e2005-04-16 15:20:36 -070014391 return err;
14392}
14393
David S. Miller49b6e95f2007-03-29 01:38:42 -070014394#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014395static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14396{
14397 struct net_device *dev = tp->dev;
14398 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014399 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070014400 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014401 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014402
David S. Miller49b6e95f2007-03-29 01:38:42 -070014403 addr = of_get_property(dp, "local-mac-address", &len);
14404 if (addr && len == 6) {
14405 memcpy(dev->dev_addr, addr, 6);
14406 memcpy(dev->perm_addr, dev->dev_addr, 6);
14407 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014408 }
14409 return -ENODEV;
14410}
14411
14412static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14413{
14414 struct net_device *dev = tp->dev;
14415
14416 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070014417 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014418 return 0;
14419}
14420#endif
14421
14422static int __devinit tg3_get_device_address(struct tg3 *tp)
14423{
14424 struct net_device *dev = tp->dev;
14425 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080014426 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014427
David S. Miller49b6e95f2007-03-29 01:38:42 -070014428#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014429 if (!tg3_get_macaddr_sparc(tp))
14430 return 0;
14431#endif
14432
14433 mac_offset = 0x7c;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014434 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014435 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014436 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14437 mac_offset = 0xcc;
14438 if (tg3_nvram_lock(tp))
14439 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14440 else
14441 tg3_nvram_unlock(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000014442 } else if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson69f11c92011-07-13 09:27:30 +000014443 if (tp->pci_fn & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014444 mac_offset = 0xcc;
Matt Carlson69f11c92011-07-13 09:27:30 +000014445 if (tp->pci_fn > 1)
Matt Carlsona50d0792010-06-05 17:24:37 +000014446 mac_offset += 0x18c;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014447 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070014448 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014449
14450 /* First try to get it from MAC address mailbox. */
14451 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14452 if ((hi >> 16) == 0x484b) {
14453 dev->dev_addr[0] = (hi >> 8) & 0xff;
14454 dev->dev_addr[1] = (hi >> 0) & 0xff;
14455
14456 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14457 dev->dev_addr[2] = (lo >> 24) & 0xff;
14458 dev->dev_addr[3] = (lo >> 16) & 0xff;
14459 dev->dev_addr[4] = (lo >> 8) & 0xff;
14460 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014461
Michael Chan008652b2006-03-27 23:14:53 -080014462 /* Some old bootcode may report a 0 MAC address in SRAM */
14463 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14464 }
14465 if (!addr_ok) {
14466 /* Next, try NVRAM. */
Joe Perches63c3a662011-04-26 08:12:10 +000014467 if (!tg3_flag(tp, NO_NVRAM) &&
Matt Carlsondf259d82009-04-20 06:57:14 +000014468 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000014469 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070014470 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14471 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080014472 }
14473 /* Finally just fetch it out of the MAC control regs. */
14474 else {
14475 hi = tr32(MAC_ADDR_0_HIGH);
14476 lo = tr32(MAC_ADDR_0_LOW);
14477
14478 dev->dev_addr[5] = lo & 0xff;
14479 dev->dev_addr[4] = (lo >> 8) & 0xff;
14480 dev->dev_addr[3] = (lo >> 16) & 0xff;
14481 dev->dev_addr[2] = (lo >> 24) & 0xff;
14482 dev->dev_addr[1] = hi & 0xff;
14483 dev->dev_addr[0] = (hi >> 8) & 0xff;
14484 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014485 }
14486
14487 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070014488#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014489 if (!tg3_get_default_macaddr_sparc(tp))
14490 return 0;
14491#endif
14492 return -EINVAL;
14493 }
John W. Linville2ff43692005-09-12 14:44:20 -070014494 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014495 return 0;
14496}
14497
David S. Miller59e6b432005-05-18 22:50:10 -070014498#define BOUNDARY_SINGLE_CACHELINE 1
14499#define BOUNDARY_MULTI_CACHELINE 2
14500
14501static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14502{
14503 int cacheline_size;
14504 u8 byte;
14505 int goal;
14506
14507 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14508 if (byte == 0)
14509 cacheline_size = 1024;
14510 else
14511 cacheline_size = (int) byte * 4;
14512
14513 /* On 5703 and later chips, the boundary bits have no
14514 * effect.
14515 */
14516 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14517 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014518 !tg3_flag(tp, PCI_EXPRESS))
David S. Miller59e6b432005-05-18 22:50:10 -070014519 goto out;
14520
14521#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14522 goal = BOUNDARY_MULTI_CACHELINE;
14523#else
14524#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14525 goal = BOUNDARY_SINGLE_CACHELINE;
14526#else
14527 goal = 0;
14528#endif
14529#endif
14530
Joe Perches63c3a662011-04-26 08:12:10 +000014531 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014532 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14533 goto out;
14534 }
14535
David S. Miller59e6b432005-05-18 22:50:10 -070014536 if (!goal)
14537 goto out;
14538
14539 /* PCI controllers on most RISC systems tend to disconnect
14540 * when a device tries to burst across a cache-line boundary.
14541 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14542 *
14543 * Unfortunately, for PCI-E there are only limited
14544 * write-side controls for this, and thus for reads
14545 * we will still get the disconnects. We'll also waste
14546 * these PCI cycles for both read and write for chips
14547 * other than 5700 and 5701 which do not implement the
14548 * boundary bits.
14549 */
Joe Perches63c3a662011-04-26 08:12:10 +000014550 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014551 switch (cacheline_size) {
14552 case 16:
14553 case 32:
14554 case 64:
14555 case 128:
14556 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14557 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14558 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14559 } else {
14560 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14561 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14562 }
14563 break;
14564
14565 case 256:
14566 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14567 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14568 break;
14569
14570 default:
14571 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14572 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14573 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014574 }
Joe Perches63c3a662011-04-26 08:12:10 +000014575 } else if (tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014576 switch (cacheline_size) {
14577 case 16:
14578 case 32:
14579 case 64:
14580 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14581 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14582 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14583 break;
14584 }
14585 /* fallthrough */
14586 case 128:
14587 default:
14588 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14589 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14590 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014591 }
David S. Miller59e6b432005-05-18 22:50:10 -070014592 } else {
14593 switch (cacheline_size) {
14594 case 16:
14595 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14596 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14597 DMA_RWCTRL_WRITE_BNDRY_16);
14598 break;
14599 }
14600 /* fallthrough */
14601 case 32:
14602 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14603 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14604 DMA_RWCTRL_WRITE_BNDRY_32);
14605 break;
14606 }
14607 /* fallthrough */
14608 case 64:
14609 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14610 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14611 DMA_RWCTRL_WRITE_BNDRY_64);
14612 break;
14613 }
14614 /* fallthrough */
14615 case 128:
14616 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14617 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14618 DMA_RWCTRL_WRITE_BNDRY_128);
14619 break;
14620 }
14621 /* fallthrough */
14622 case 256:
14623 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14624 DMA_RWCTRL_WRITE_BNDRY_256);
14625 break;
14626 case 512:
14627 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14628 DMA_RWCTRL_WRITE_BNDRY_512);
14629 break;
14630 case 1024:
14631 default:
14632 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14633 DMA_RWCTRL_WRITE_BNDRY_1024);
14634 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014635 }
David S. Miller59e6b432005-05-18 22:50:10 -070014636 }
14637
14638out:
14639 return val;
14640}
14641
Linus Torvalds1da177e2005-04-16 15:20:36 -070014642static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14643{
14644 struct tg3_internal_buffer_desc test_desc;
14645 u32 sram_dma_descs;
14646 int i, ret;
14647
14648 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14649
14650 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14651 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14652 tw32(RDMAC_STATUS, 0);
14653 tw32(WDMAC_STATUS, 0);
14654
14655 tw32(BUFMGR_MODE, 0);
14656 tw32(FTQ_RESET, 0);
14657
14658 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14659 test_desc.addr_lo = buf_dma & 0xffffffff;
14660 test_desc.nic_mbuf = 0x00002100;
14661 test_desc.len = size;
14662
14663 /*
14664 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14665 * the *second* time the tg3 driver was getting loaded after an
14666 * initial scan.
14667 *
14668 * Broadcom tells me:
14669 * ...the DMA engine is connected to the GRC block and a DMA
14670 * reset may affect the GRC block in some unpredictable way...
14671 * The behavior of resets to individual blocks has not been tested.
14672 *
14673 * Broadcom noted the GRC reset will also reset all sub-components.
14674 */
14675 if (to_device) {
14676 test_desc.cqid_sqid = (13 << 8) | 2;
14677
14678 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14679 udelay(40);
14680 } else {
14681 test_desc.cqid_sqid = (16 << 8) | 7;
14682
14683 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14684 udelay(40);
14685 }
14686 test_desc.flags = 0x00000005;
14687
14688 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14689 u32 val;
14690
14691 val = *(((u32 *)&test_desc) + i);
14692 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14693 sram_dma_descs + (i * sizeof(u32)));
14694 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14695 }
14696 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14697
Matt Carlson859a588792010-04-05 10:19:28 +000014698 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014699 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a588792010-04-05 10:19:28 +000014700 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070014701 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014702
14703 ret = -ENODEV;
14704 for (i = 0; i < 40; i++) {
14705 u32 val;
14706
14707 if (to_device)
14708 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14709 else
14710 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14711 if ((val & 0xffff) == sram_dma_descs) {
14712 ret = 0;
14713 break;
14714 }
14715
14716 udelay(100);
14717 }
14718
14719 return ret;
14720}
14721
David S. Millerded73402005-05-23 13:59:47 -070014722#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070014723
Matt Carlson41434702011-03-09 16:58:22 +000014724static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080014725 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14726 { },
14727};
14728
Linus Torvalds1da177e2005-04-16 15:20:36 -070014729static int __devinit tg3_test_dma(struct tg3 *tp)
14730{
14731 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070014732 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014733 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014734
Matt Carlson4bae65c2010-11-24 08:31:52 +000014735 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14736 &buf_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014737 if (!buf) {
14738 ret = -ENOMEM;
14739 goto out_nofree;
14740 }
14741
14742 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14743 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14744
David S. Miller59e6b432005-05-18 22:50:10 -070014745 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014746
Joe Perches63c3a662011-04-26 08:12:10 +000014747 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014748 goto out;
14749
Joe Perches63c3a662011-04-26 08:12:10 +000014750 if (tg3_flag(tp, PCI_EXPRESS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014751 /* DMA read watermark not used on PCIE */
14752 tp->dma_rwctrl |= 0x00180000;
Joe Perches63c3a662011-04-26 08:12:10 +000014753 } else if (!tg3_flag(tp, PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070014754 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14755 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014756 tp->dma_rwctrl |= 0x003f0000;
14757 else
14758 tp->dma_rwctrl |= 0x003f000f;
14759 } else {
14760 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14761 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14762 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080014763 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014764
Michael Chan4a29cc22006-03-19 13:21:12 -080014765 /* If the 5704 is behind the EPB bridge, we can
14766 * do the less restrictive ONE_DMA workaround for
14767 * better performance.
14768 */
Joe Perches63c3a662011-04-26 08:12:10 +000014769 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
Michael Chan4a29cc22006-03-19 13:21:12 -080014770 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14771 tp->dma_rwctrl |= 0x8000;
14772 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014773 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14774
Michael Chan49afdeb2007-02-13 12:17:03 -080014775 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14776 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070014777 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080014778 tp->dma_rwctrl |=
14779 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14780 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14781 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070014782 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14783 /* 5780 always in PCIX mode */
14784 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070014785 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14786 /* 5714 always in PCIX mode */
14787 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014788 } else {
14789 tp->dma_rwctrl |= 0x001b000f;
14790 }
14791 }
14792
14793 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14794 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14795 tp->dma_rwctrl &= 0xfffffff0;
14796
14797 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14798 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14799 /* Remove this if it causes problems for some boards. */
14800 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14801
14802 /* On 5700/5701 chips, we need to set this bit.
14803 * Otherwise the chip will issue cacheline transactions
14804 * to streamable DMA memory with not all the byte
14805 * enables turned on. This is an error on several
14806 * RISC PCI controllers, in particular sparc64.
14807 *
14808 * On 5703/5704 chips, this bit has been reassigned
14809 * a different meaning. In particular, it is used
14810 * on those chips to enable a PCI-X workaround.
14811 */
14812 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14813 }
14814
14815 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14816
14817#if 0
14818 /* Unneeded, already done by tg3_get_invariants. */
14819 tg3_switch_clocks(tp);
14820#endif
14821
Linus Torvalds1da177e2005-04-16 15:20:36 -070014822 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14823 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14824 goto out;
14825
David S. Miller59e6b432005-05-18 22:50:10 -070014826 /* It is best to perform DMA test with maximum write burst size
14827 * to expose the 5700/5701 write DMA bug.
14828 */
14829 saved_dma_rwctrl = tp->dma_rwctrl;
14830 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14831 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14832
Linus Torvalds1da177e2005-04-16 15:20:36 -070014833 while (1) {
14834 u32 *p = buf, i;
14835
14836 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14837 p[i] = i;
14838
14839 /* Send the buffer to the chip. */
14840 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14841 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000014842 dev_err(&tp->pdev->dev,
14843 "%s: Buffer write failed. err = %d\n",
14844 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014845 break;
14846 }
14847
14848#if 0
14849 /* validate data reached card RAM correctly. */
14850 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14851 u32 val;
14852 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14853 if (le32_to_cpu(val) != p[i]) {
Matt Carlson2445e462010-04-05 10:19:21 +000014854 dev_err(&tp->pdev->dev,
14855 "%s: Buffer corrupted on device! "
14856 "(%d != %d)\n", __func__, val, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014857 /* ret = -ENODEV here? */
14858 }
14859 p[i] = 0;
14860 }
14861#endif
14862 /* Now read it back. */
14863 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14864 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000014865 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14866 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014867 break;
14868 }
14869
14870 /* Verify it. */
14871 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14872 if (p[i] == i)
14873 continue;
14874
David S. Miller59e6b432005-05-18 22:50:10 -070014875 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14876 DMA_RWCTRL_WRITE_BNDRY_16) {
14877 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014878 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14879 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14880 break;
14881 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000014882 dev_err(&tp->pdev->dev,
14883 "%s: Buffer corrupted on read back! "
14884 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014885 ret = -ENODEV;
14886 goto out;
14887 }
14888 }
14889
14890 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14891 /* Success. */
14892 ret = 0;
14893 break;
14894 }
14895 }
David S. Miller59e6b432005-05-18 22:50:10 -070014896 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14897 DMA_RWCTRL_WRITE_BNDRY_16) {
14898 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070014899 * now look for chipsets that are known to expose the
14900 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070014901 */
Matt Carlson41434702011-03-09 16:58:22 +000014902 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014903 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14904 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a588792010-04-05 10:19:28 +000014905 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014906 /* Safe to use the calculated DMA boundary. */
14907 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a588792010-04-05 10:19:28 +000014908 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070014909
David S. Miller59e6b432005-05-18 22:50:10 -070014910 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14911 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014912
14913out:
Matt Carlson4bae65c2010-11-24 08:31:52 +000014914 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014915out_nofree:
14916 return ret;
14917}
14918
Linus Torvalds1da177e2005-04-16 15:20:36 -070014919static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14920{
Joe Perches63c3a662011-04-26 08:12:10 +000014921 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson666bc832010-01-20 16:58:03 +000014922 tp->bufmgr_config.mbuf_read_dma_low_water =
14923 DEFAULT_MB_RDMA_LOW_WATER_5705;
14924 tp->bufmgr_config.mbuf_mac_rx_low_water =
14925 DEFAULT_MB_MACRX_LOW_WATER_57765;
14926 tp->bufmgr_config.mbuf_high_water =
14927 DEFAULT_MB_HIGH_WATER_57765;
14928
14929 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14930 DEFAULT_MB_RDMA_LOW_WATER_5705;
14931 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14932 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14933 tp->bufmgr_config.mbuf_high_water_jumbo =
14934 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000014935 } else if (tg3_flag(tp, 5705_PLUS)) {
Michael Chanfdfec1722005-07-25 12:31:48 -070014936 tp->bufmgr_config.mbuf_read_dma_low_water =
14937 DEFAULT_MB_RDMA_LOW_WATER_5705;
14938 tp->bufmgr_config.mbuf_mac_rx_low_water =
14939 DEFAULT_MB_MACRX_LOW_WATER_5705;
14940 tp->bufmgr_config.mbuf_high_water =
14941 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070014942 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14943 tp->bufmgr_config.mbuf_mac_rx_low_water =
14944 DEFAULT_MB_MACRX_LOW_WATER_5906;
14945 tp->bufmgr_config.mbuf_high_water =
14946 DEFAULT_MB_HIGH_WATER_5906;
14947 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014948
Michael Chanfdfec1722005-07-25 12:31:48 -070014949 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14950 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14951 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14952 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14953 tp->bufmgr_config.mbuf_high_water_jumbo =
14954 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14955 } else {
14956 tp->bufmgr_config.mbuf_read_dma_low_water =
14957 DEFAULT_MB_RDMA_LOW_WATER;
14958 tp->bufmgr_config.mbuf_mac_rx_low_water =
14959 DEFAULT_MB_MACRX_LOW_WATER;
14960 tp->bufmgr_config.mbuf_high_water =
14961 DEFAULT_MB_HIGH_WATER;
14962
14963 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14964 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14965 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14966 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14967 tp->bufmgr_config.mbuf_high_water_jumbo =
14968 DEFAULT_MB_HIGH_WATER_JUMBO;
14969 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014970
14971 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14972 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14973}
14974
14975static char * __devinit tg3_phy_string(struct tg3 *tp)
14976{
Matt Carlson79eb6902010-02-17 15:17:03 +000014977 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14978 case TG3_PHY_ID_BCM5400: return "5400";
14979 case TG3_PHY_ID_BCM5401: return "5401";
14980 case TG3_PHY_ID_BCM5411: return "5411";
14981 case TG3_PHY_ID_BCM5701: return "5701";
14982 case TG3_PHY_ID_BCM5703: return "5703";
14983 case TG3_PHY_ID_BCM5704: return "5704";
14984 case TG3_PHY_ID_BCM5705: return "5705";
14985 case TG3_PHY_ID_BCM5750: return "5750";
14986 case TG3_PHY_ID_BCM5752: return "5752";
14987 case TG3_PHY_ID_BCM5714: return "5714";
14988 case TG3_PHY_ID_BCM5780: return "5780";
14989 case TG3_PHY_ID_BCM5755: return "5755";
14990 case TG3_PHY_ID_BCM5787: return "5787";
14991 case TG3_PHY_ID_BCM5784: return "5784";
14992 case TG3_PHY_ID_BCM5756: return "5722/5756";
14993 case TG3_PHY_ID_BCM5906: return "5906";
14994 case TG3_PHY_ID_BCM5761: return "5761";
14995 case TG3_PHY_ID_BCM5718C: return "5718C";
14996 case TG3_PHY_ID_BCM5718S: return "5718S";
14997 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000014998 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson6418f2c2011-04-05 14:22:49 +000014999 case TG3_PHY_ID_BCM5720C: return "5720C";
Matt Carlson79eb6902010-02-17 15:17:03 +000015000 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070015001 case 0: return "serdes";
15002 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070015003 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015004}
15005
Michael Chanf9804dd2005-09-27 12:13:10 -070015006static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15007{
Joe Perches63c3a662011-04-26 08:12:10 +000015008 if (tg3_flag(tp, PCI_EXPRESS)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015009 strcpy(str, "PCI Express");
15010 return str;
Joe Perches63c3a662011-04-26 08:12:10 +000015011 } else if (tg3_flag(tp, PCIX_MODE)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015012 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15013
15014 strcpy(str, "PCIX:");
15015
15016 if ((clock_ctrl == 7) ||
15017 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15018 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15019 strcat(str, "133MHz");
15020 else if (clock_ctrl == 0)
15021 strcat(str, "33MHz");
15022 else if (clock_ctrl == 2)
15023 strcat(str, "50MHz");
15024 else if (clock_ctrl == 4)
15025 strcat(str, "66MHz");
15026 else if (clock_ctrl == 6)
15027 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070015028 } else {
15029 strcpy(str, "PCI:");
Joe Perches63c3a662011-04-26 08:12:10 +000015030 if (tg3_flag(tp, PCI_HIGH_SPEED))
Michael Chanf9804dd2005-09-27 12:13:10 -070015031 strcat(str, "66MHz");
15032 else
15033 strcat(str, "33MHz");
15034 }
Joe Perches63c3a662011-04-26 08:12:10 +000015035 if (tg3_flag(tp, PCI_32BIT))
Michael Chanf9804dd2005-09-27 12:13:10 -070015036 strcat(str, ":32-bit");
15037 else
15038 strcat(str, ":64-bit");
15039 return str;
15040}
15041
Michael Chan8c2dc7e2005-12-19 16:26:02 -080015042static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015043{
15044 struct pci_dev *peer;
15045 unsigned int func, devnr = tp->pdev->devfn & ~7;
15046
15047 for (func = 0; func < 8; func++) {
15048 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15049 if (peer && peer != tp->pdev)
15050 break;
15051 pci_dev_put(peer);
15052 }
Michael Chan16fe9d72005-12-13 21:09:54 -080015053 /* 5704 can be configured in single-port mode, set peer to
15054 * tp->pdev in that case.
15055 */
15056 if (!peer) {
15057 peer = tp->pdev;
15058 return peer;
15059 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015060
15061 /*
15062 * We don't need to keep the refcount elevated; there's no way
15063 * to remove one half of this device without removing the other
15064 */
15065 pci_dev_put(peer);
15066
15067 return peer;
15068}
15069
David S. Miller15f98502005-05-18 22:49:26 -070015070static void __devinit tg3_init_coal(struct tg3 *tp)
15071{
15072 struct ethtool_coalesce *ec = &tp->coal;
15073
15074 memset(ec, 0, sizeof(*ec));
15075 ec->cmd = ETHTOOL_GCOALESCE;
15076 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15077 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15078 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15079 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15080 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15081 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15082 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15083 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15084 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15085
15086 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15087 HOSTCC_MODE_CLRTICK_TXBD)) {
15088 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15089 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15090 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15091 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15092 }
Michael Chand244c892005-07-05 14:42:33 -070015093
Joe Perches63c3a662011-04-26 08:12:10 +000015094 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070015095 ec->rx_coalesce_usecs_irq = 0;
15096 ec->tx_coalesce_usecs_irq = 0;
15097 ec->stats_block_coalesce_usecs = 0;
15098 }
David S. Miller15f98502005-05-18 22:49:26 -070015099}
15100
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080015101static const struct net_device_ops tg3_netdev_ops = {
15102 .ndo_open = tg3_open,
15103 .ndo_stop = tg3_close,
Stephen Hemminger00829822008-11-20 20:14:53 -080015104 .ndo_start_xmit = tg3_start_xmit,
Eric Dumazet511d2222010-07-07 20:44:24 +000015105 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -080015106 .ndo_validate_addr = eth_validate_addr,
15107 .ndo_set_multicast_list = tg3_set_rx_mode,
15108 .ndo_set_mac_address = tg3_set_mac_addr,
15109 .ndo_do_ioctl = tg3_ioctl,
15110 .ndo_tx_timeout = tg3_tx_timeout,
15111 .ndo_change_mtu = tg3_change_mtu,
Michał Mirosławdc668912011-04-07 03:35:07 +000015112 .ndo_fix_features = tg3_fix_features,
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015113 .ndo_set_features = tg3_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -080015114#ifdef CONFIG_NET_POLL_CONTROLLER
15115 .ndo_poll_controller = tg3_poll_controller,
15116#endif
15117};
15118
Linus Torvalds1da177e2005-04-16 15:20:36 -070015119static int __devinit tg3_init_one(struct pci_dev *pdev,
15120 const struct pci_device_id *ent)
15121{
Linus Torvalds1da177e2005-04-16 15:20:36 -070015122 struct net_device *dev;
15123 struct tg3 *tp;
Matt Carlson646c9ed2009-09-01 12:58:41 +000015124 int i, err, pm_cap;
15125 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070015126 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080015127 u64 dma_mask, persist_dma_mask;
Matt Carlson0da06062011-05-19 12:12:53 +000015128 u32 features = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015129
Joe Perches05dbe002010-02-17 19:44:19 +000015130 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015131
15132 err = pci_enable_device(pdev);
15133 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015134 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015135 return err;
15136 }
15137
Linus Torvalds1da177e2005-04-16 15:20:36 -070015138 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15139 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015140 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015141 goto err_out_disable_pdev;
15142 }
15143
15144 pci_set_master(pdev);
15145
15146 /* Find power-management capability. */
15147 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15148 if (pm_cap == 0) {
Matt Carlson2445e462010-04-05 10:19:21 +000015149 dev_err(&pdev->dev,
15150 "Cannot find Power Management capability, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015151 err = -EIO;
15152 goto err_out_free_res;
15153 }
15154
Matt Carlson16821282011-07-13 09:27:28 +000015155 err = pci_set_power_state(pdev, PCI_D0);
15156 if (err) {
15157 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15158 goto err_out_free_res;
15159 }
15160
Matt Carlsonfe5f5782009-09-01 13:09:39 +000015161 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015162 if (!dev) {
Matt Carlson2445e462010-04-05 10:19:21 +000015163 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015164 err = -ENOMEM;
Matt Carlson16821282011-07-13 09:27:28 +000015165 goto err_out_power_down;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015166 }
15167
Linus Torvalds1da177e2005-04-16 15:20:36 -070015168 SET_NETDEV_DEV(dev, &pdev->dev);
15169
Linus Torvalds1da177e2005-04-16 15:20:36 -070015170 tp = netdev_priv(dev);
15171 tp->pdev = pdev;
15172 tp->dev = dev;
15173 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015174 tp->rx_mode = TG3_DEF_RX_MODE;
15175 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070015176
Linus Torvalds1da177e2005-04-16 15:20:36 -070015177 if (tg3_debug > 0)
15178 tp->msg_enable = tg3_debug;
15179 else
15180 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15181
15182 /* The word/byte swap controls here control register access byte
15183 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15184 * setting below.
15185 */
15186 tp->misc_host_ctrl =
15187 MISC_HOST_CTRL_MASK_PCI_INT |
15188 MISC_HOST_CTRL_WORD_SWAP |
15189 MISC_HOST_CTRL_INDIR_ACCESS |
15190 MISC_HOST_CTRL_PCISTATE_RW;
15191
15192 /* The NONFRM (non-frame) byte/word swap controls take effect
15193 * on descriptor entries, anything which isn't packet data.
15194 *
15195 * The StrongARM chips on the board (one for tx, one for rx)
15196 * are running in big-endian mode.
15197 */
15198 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15199 GRC_MODE_WSWAP_NONFRM_DATA);
15200#ifdef __BIG_ENDIAN
15201 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15202#endif
15203 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015204 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000015205 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015206
Matt Carlsond5fe4882008-11-21 17:20:32 -080015207 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010015208 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015209 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015210 err = -ENOMEM;
15211 goto err_out_free_dev;
15212 }
15213
Matt Carlsonc9cab242011-07-13 09:27:27 +000015214 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15215 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15216 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15217 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15218 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15219 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15220 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15221 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15222 tg3_flag_set(tp, ENABLE_APE);
15223 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15224 if (!tp->aperegs) {
15225 dev_err(&pdev->dev,
15226 "Cannot map APE registers, aborting\n");
15227 err = -ENOMEM;
15228 goto err_out_iounmap;
15229 }
15230 }
15231
Linus Torvalds1da177e2005-04-16 15:20:36 -070015232 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15233 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015234
Linus Torvalds1da177e2005-04-16 15:20:36 -070015235 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015236 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Matt Carlson2ffcc982011-05-19 12:12:44 +000015237 dev->netdev_ops = &tg3_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015238 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015239
15240 err = tg3_get_invariants(tp);
15241 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015242 dev_err(&pdev->dev,
15243 "Problem fetching invariants of chip, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015244 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015245 }
15246
Michael Chan4a29cc22006-03-19 13:21:12 -080015247 /* The EPB bridge inside 5714, 5715, and 5780 and any
15248 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080015249 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15250 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15251 * do DMA address check in tg3_start_xmit().
15252 */
Joe Perches63c3a662011-04-26 08:12:10 +000015253 if (tg3_flag(tp, IS_5788))
Yang Hongyang284901a2009-04-06 19:01:15 -070015254 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Joe Perches63c3a662011-04-26 08:12:10 +000015255 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070015256 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080015257#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070015258 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015259#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080015260 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070015261 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015262
15263 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070015264 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080015265 err = pci_set_dma_mask(pdev, dma_mask);
15266 if (!err) {
Matt Carlson0da06062011-05-19 12:12:53 +000015267 features |= NETIF_F_HIGHDMA;
Michael Chan72f2afb2006-03-06 19:28:35 -080015268 err = pci_set_consistent_dma_mask(pdev,
15269 persist_dma_mask);
15270 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015271 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15272 "DMA for consistent allocations\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015273 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015274 }
15275 }
15276 }
Yang Hongyang284901a2009-04-06 19:01:15 -070015277 if (err || dma_mask == DMA_BIT_MASK(32)) {
15278 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080015279 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015280 dev_err(&pdev->dev,
15281 "No usable DMA configuration, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015282 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015283 }
15284 }
15285
Michael Chanfdfec1722005-07-25 12:31:48 -070015286 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015287
Matt Carlson0da06062011-05-19 12:12:53 +000015288 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15289
15290 /* 5700 B0 chips do not support checksumming correctly due
15291 * to hardware bugs.
15292 */
15293 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15294 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15295
15296 if (tg3_flag(tp, 5755_PLUS))
15297 features |= NETIF_F_IPV6_CSUM;
15298 }
15299
Michael Chan4e3a7aa2006-03-20 17:47:44 -080015300 /* TSO is on by default on chips that support hardware TSO.
15301 * Firmware TSO on older chips gives lower performance, so it
15302 * is off by default, but can be enabled using ethtool.
15303 */
Joe Perches63c3a662011-04-26 08:12:10 +000015304 if ((tg3_flag(tp, HW_TSO_1) ||
15305 tg3_flag(tp, HW_TSO_2) ||
15306 tg3_flag(tp, HW_TSO_3)) &&
Matt Carlson0da06062011-05-19 12:12:53 +000015307 (features & NETIF_F_IP_CSUM))
15308 features |= NETIF_F_TSO;
Joe Perches63c3a662011-04-26 08:12:10 +000015309 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
Matt Carlson0da06062011-05-19 12:12:53 +000015310 if (features & NETIF_F_IPV6_CSUM)
15311 features |= NETIF_F_TSO6;
Joe Perches63c3a662011-04-26 08:12:10 +000015312 if (tg3_flag(tp, HW_TSO_3) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000015313 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070015314 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15315 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Joe Perches63c3a662011-04-26 08:12:10 +000015316 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Michał Mirosławdc668912011-04-07 03:35:07 +000015317 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson0da06062011-05-19 12:12:53 +000015318 features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070015319 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015320
Matt Carlsond542fe22011-05-19 16:02:43 +000015321 dev->features |= features;
15322 dev->vlan_features |= features;
15323
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015324 /*
15325 * Add loopback capability only for a subset of devices that support
15326 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15327 * loopback for the remaining devices.
15328 */
15329 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15330 !tg3_flag(tp, CPMU_PRESENT))
15331 /* Add the loopback capability */
Matt Carlson0da06062011-05-19 12:12:53 +000015332 features |= NETIF_F_LOOPBACK;
15333
Matt Carlson0da06062011-05-19 12:12:53 +000015334 dev->hw_features |= features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015335
Linus Torvalds1da177e2005-04-16 15:20:36 -070015336 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
Joe Perches63c3a662011-04-26 08:12:10 +000015337 !tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015338 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015339 tg3_flag_set(tp, MAX_RXPEND_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015340 tp->rx_pending = 63;
15341 }
15342
Linus Torvalds1da177e2005-04-16 15:20:36 -070015343 err = tg3_get_device_address(tp);
15344 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015345 dev_err(&pdev->dev,
15346 "Could not obtain valid ethernet address, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015347 goto err_out_apeunmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070015348 }
15349
Matt Carlsonc88864d2007-11-12 21:07:01 -080015350 /*
15351 * Reset chip in case UNDI or EFI driver did not shutdown
15352 * DMA self test will enable WDMAC and we'll see (spurious)
15353 * pending DMA on the PCI bus at that point.
15354 */
15355 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15356 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
15357 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
15358 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
15359 }
15360
15361 err = tg3_test_dma(tp);
15362 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015363 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080015364 goto err_out_apeunmap;
15365 }
15366
Matt Carlson78f90dc2009-11-13 13:03:42 +000015367 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15368 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15369 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000015370 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000015371 struct tg3_napi *tnapi = &tp->napi[i];
15372
15373 tnapi->tp = tp;
15374 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15375
15376 tnapi->int_mbox = intmbx;
15377 if (i < 4)
15378 intmbx += 0x8;
15379 else
15380 intmbx += 0x4;
15381
15382 tnapi->consmbox = rcvmbx;
15383 tnapi->prodmbox = sndmbx;
15384
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015385 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000015386 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015387 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000015388 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000015389
Joe Perches63c3a662011-04-26 08:12:10 +000015390 if (!tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson78f90dc2009-11-13 13:03:42 +000015391 break;
15392
15393 /*
15394 * If we support MSIX, we'll be using RSS. If we're using
15395 * RSS, the first vector only handles link interrupts and the
15396 * remaining vectors handle rx and tx interrupts. Reuse the
15397 * mailbox values for the next iteration. The values we setup
15398 * above are still useful for the single vectored mode.
15399 */
15400 if (!i)
15401 continue;
15402
15403 rcvmbx += 0x8;
15404
15405 if (sndmbx & 0x4)
15406 sndmbx -= 0x4;
15407 else
15408 sndmbx += 0xc;
15409 }
15410
Matt Carlsonc88864d2007-11-12 21:07:01 -080015411 tg3_init_coal(tp);
15412
Michael Chanc49a1562006-12-17 17:07:29 -080015413 pci_set_drvdata(pdev, dev);
15414
Matt Carlsoncd0d7222011-07-13 09:27:33 +000015415 if (tg3_flag(tp, 5717_PLUS)) {
15416 /* Resume a low-power mode */
15417 tg3_frob_aux_power(tp, false);
15418 }
15419
Linus Torvalds1da177e2005-04-16 15:20:36 -070015420 err = register_netdev(dev);
15421 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015422 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070015423 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015424 }
15425
Joe Perches05dbe002010-02-17 19:44:19 +000015426 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15427 tp->board_part_number,
15428 tp->pci_chip_rev_id,
15429 tg3_bus_string(tp, str),
15430 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015431
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015432 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000015433 struct phy_device *phydev;
15434 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlson5129c3a2010-04-05 10:19:23 +000015435 netdev_info(dev,
15436 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000015437 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015438 } else {
15439 char *ethtype;
15440
15441 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15442 ethtype = "10/100Base-TX";
15443 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15444 ethtype = "1000Base-SX";
15445 else
15446 ethtype = "10/100/1000Base-T";
15447
Matt Carlson5129c3a2010-04-05 10:19:23 +000015448 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlson47007832011-04-20 07:57:43 +000015449 "(WireSpeed[%d], EEE[%d])\n",
15450 tg3_phy_string(tp), ethtype,
15451 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15452 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015453 }
Matt Carlsondf59c942008-11-03 16:52:56 -080015454
Joe Perches05dbe002010-02-17 19:44:19 +000015455 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
Michał Mirosławdc668912011-04-07 03:35:07 +000015456 (dev->features & NETIF_F_RXCSUM) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015457 tg3_flag(tp, USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015458 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015459 tg3_flag(tp, ENABLE_ASF) != 0,
15460 tg3_flag(tp, TSO_CAPABLE) != 0);
Joe Perches05dbe002010-02-17 19:44:19 +000015461 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15462 tp->dma_rwctrl,
15463 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15464 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015465
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015466 pci_save_state(pdev);
15467
Linus Torvalds1da177e2005-04-16 15:20:36 -070015468 return 0;
15469
Matt Carlson0d3031d2007-10-10 18:02:43 -070015470err_out_apeunmap:
15471 if (tp->aperegs) {
15472 iounmap(tp->aperegs);
15473 tp->aperegs = NULL;
15474 }
15475
Linus Torvalds1da177e2005-04-16 15:20:36 -070015476err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070015477 if (tp->regs) {
15478 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015479 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015481
15482err_out_free_dev:
15483 free_netdev(dev);
15484
Matt Carlson16821282011-07-13 09:27:28 +000015485err_out_power_down:
15486 pci_set_power_state(pdev, PCI_D3hot);
15487
Linus Torvalds1da177e2005-04-16 15:20:36 -070015488err_out_free_res:
15489 pci_release_regions(pdev);
15490
15491err_out_disable_pdev:
15492 pci_disable_device(pdev);
15493 pci_set_drvdata(pdev, NULL);
15494 return err;
15495}
15496
15497static void __devexit tg3_remove_one(struct pci_dev *pdev)
15498{
15499 struct net_device *dev = pci_get_drvdata(pdev);
15500
15501 if (dev) {
15502 struct tg3 *tp = netdev_priv(dev);
15503
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080015504 if (tp->fw)
15505 release_firmware(tp->fw);
15506
Tejun Heo23f333a2010-12-12 16:45:14 +010015507 cancel_work_sync(&tp->reset_task);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015508
Joe Perches63c3a662011-04-26 08:12:10 +000015509 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015510 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015511 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015512 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070015513
Linus Torvalds1da177e2005-04-16 15:20:36 -070015514 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070015515 if (tp->aperegs) {
15516 iounmap(tp->aperegs);
15517 tp->aperegs = NULL;
15518 }
Michael Chan68929142005-08-09 20:17:14 -070015519 if (tp->regs) {
15520 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015521 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015522 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015523 free_netdev(dev);
15524 pci_release_regions(pdev);
15525 pci_disable_device(pdev);
15526 pci_set_drvdata(pdev, NULL);
15527 }
15528}
15529
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015530#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015531static int tg3_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015532{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015533 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015534 struct net_device *dev = pci_get_drvdata(pdev);
15535 struct tg3 *tp = netdev_priv(dev);
15536 int err;
15537
15538 if (!netif_running(dev))
15539 return 0;
15540
Tejun Heo23f333a2010-12-12 16:45:14 +010015541 flush_work_sync(&tp->reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015542 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015543 tg3_netif_stop(tp);
15544
15545 del_timer_sync(&tp->timer);
15546
David S. Millerf47c11e2005-06-24 20:18:35 -070015547 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015548 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070015549 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015550
15551 netif_device_detach(dev);
15552
David S. Millerf47c11e2005-06-24 20:18:35 -070015553 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070015554 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches63c3a662011-04-26 08:12:10 +000015555 tg3_flag_clear(tp, INIT_COMPLETE);
David S. Millerf47c11e2005-06-24 20:18:35 -070015556 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015557
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015558 err = tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015559 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015560 int err2;
15561
David S. Millerf47c11e2005-06-24 20:18:35 -070015562 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015563
Joe Perches63c3a662011-04-26 08:12:10 +000015564 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015565 err2 = tg3_restart_hw(tp, 1);
15566 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070015567 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015568
15569 tp->timer.expires = jiffies + tp->timer_offset;
15570 add_timer(&tp->timer);
15571
15572 netif_device_attach(dev);
15573 tg3_netif_start(tp);
15574
Michael Chanb9ec6c12006-07-25 16:37:27 -070015575out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015576 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015577
15578 if (!err2)
15579 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015580 }
15581
15582 return err;
15583}
15584
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015585static int tg3_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015586{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015587 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015588 struct net_device *dev = pci_get_drvdata(pdev);
15589 struct tg3 *tp = netdev_priv(dev);
15590 int err;
15591
15592 if (!netif_running(dev))
15593 return 0;
15594
Linus Torvalds1da177e2005-04-16 15:20:36 -070015595 netif_device_attach(dev);
15596
David S. Millerf47c11e2005-06-24 20:18:35 -070015597 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015598
Joe Perches63c3a662011-04-26 08:12:10 +000015599 tg3_flag_set(tp, INIT_COMPLETE);
Michael Chanb9ec6c12006-07-25 16:37:27 -070015600 err = tg3_restart_hw(tp, 1);
15601 if (err)
15602 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015603
15604 tp->timer.expires = jiffies + tp->timer_offset;
15605 add_timer(&tp->timer);
15606
Linus Torvalds1da177e2005-04-16 15:20:36 -070015607 tg3_netif_start(tp);
15608
Michael Chanb9ec6c12006-07-25 16:37:27 -070015609out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015610 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015611
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015612 if (!err)
15613 tg3_phy_start(tp);
15614
Michael Chanb9ec6c12006-07-25 16:37:27 -070015615 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015616}
15617
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015618static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015619#define TG3_PM_OPS (&tg3_pm_ops)
15620
15621#else
15622
15623#define TG3_PM_OPS NULL
15624
15625#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015626
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015627/**
15628 * tg3_io_error_detected - called when PCI error is detected
15629 * @pdev: Pointer to PCI device
15630 * @state: The current pci connection state
15631 *
15632 * This function is called after a PCI bus error affecting
15633 * this device has been detected.
15634 */
15635static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15636 pci_channel_state_t state)
15637{
15638 struct net_device *netdev = pci_get_drvdata(pdev);
15639 struct tg3 *tp = netdev_priv(netdev);
15640 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15641
15642 netdev_info(netdev, "PCI I/O error detected\n");
15643
15644 rtnl_lock();
15645
15646 if (!netif_running(netdev))
15647 goto done;
15648
15649 tg3_phy_stop(tp);
15650
15651 tg3_netif_stop(tp);
15652
15653 del_timer_sync(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +000015654 tg3_flag_clear(tp, RESTART_TIMER);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015655
15656 /* Want to make sure that the reset task doesn't run */
15657 cancel_work_sync(&tp->reset_task);
Joe Perches63c3a662011-04-26 08:12:10 +000015658 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15659 tg3_flag_clear(tp, RESTART_TIMER);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015660
15661 netif_device_detach(netdev);
15662
15663 /* Clean up software state, even if MMIO is blocked */
15664 tg3_full_lock(tp, 0);
15665 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15666 tg3_full_unlock(tp);
15667
15668done:
15669 if (state == pci_channel_io_perm_failure)
15670 err = PCI_ERS_RESULT_DISCONNECT;
15671 else
15672 pci_disable_device(pdev);
15673
15674 rtnl_unlock();
15675
15676 return err;
15677}
15678
15679/**
15680 * tg3_io_slot_reset - called after the pci bus has been reset.
15681 * @pdev: Pointer to PCI device
15682 *
15683 * Restart the card from scratch, as if from a cold-boot.
15684 * At this point, the card has exprienced a hard reset,
15685 * followed by fixups by BIOS, and has its config space
15686 * set up identically to what it was at cold boot.
15687 */
15688static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15689{
15690 struct net_device *netdev = pci_get_drvdata(pdev);
15691 struct tg3 *tp = netdev_priv(netdev);
15692 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15693 int err;
15694
15695 rtnl_lock();
15696
15697 if (pci_enable_device(pdev)) {
15698 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15699 goto done;
15700 }
15701
15702 pci_set_master(pdev);
15703 pci_restore_state(pdev);
15704 pci_save_state(pdev);
15705
15706 if (!netif_running(netdev)) {
15707 rc = PCI_ERS_RESULT_RECOVERED;
15708 goto done;
15709 }
15710
15711 err = tg3_power_up(tp);
Matt Carlsonbed98292011-07-13 09:27:29 +000015712 if (err)
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015713 goto done;
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015714
15715 rc = PCI_ERS_RESULT_RECOVERED;
15716
15717done:
15718 rtnl_unlock();
15719
15720 return rc;
15721}
15722
15723/**
15724 * tg3_io_resume - called when traffic can start flowing again.
15725 * @pdev: Pointer to PCI device
15726 *
15727 * This callback is called when the error recovery driver tells
15728 * us that its OK to resume normal operation.
15729 */
15730static void tg3_io_resume(struct pci_dev *pdev)
15731{
15732 struct net_device *netdev = pci_get_drvdata(pdev);
15733 struct tg3 *tp = netdev_priv(netdev);
15734 int err;
15735
15736 rtnl_lock();
15737
15738 if (!netif_running(netdev))
15739 goto done;
15740
15741 tg3_full_lock(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +000015742 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015743 err = tg3_restart_hw(tp, 1);
15744 tg3_full_unlock(tp);
15745 if (err) {
15746 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15747 goto done;
15748 }
15749
15750 netif_device_attach(netdev);
15751
15752 tp->timer.expires = jiffies + tp->timer_offset;
15753 add_timer(&tp->timer);
15754
15755 tg3_netif_start(tp);
15756
15757 tg3_phy_start(tp);
15758
15759done:
15760 rtnl_unlock();
15761}
15762
15763static struct pci_error_handlers tg3_err_handler = {
15764 .error_detected = tg3_io_error_detected,
15765 .slot_reset = tg3_io_slot_reset,
15766 .resume = tg3_io_resume
15767};
15768
Linus Torvalds1da177e2005-04-16 15:20:36 -070015769static struct pci_driver tg3_driver = {
15770 .name = DRV_MODULE_NAME,
15771 .id_table = tg3_pci_tbl,
15772 .probe = tg3_init_one,
15773 .remove = __devexit_p(tg3_remove_one),
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015774 .err_handler = &tg3_err_handler,
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015775 .driver.pm = TG3_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -070015776};
15777
15778static int __init tg3_init(void)
15779{
Jeff Garzik29917622006-08-19 17:48:59 -040015780 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015781}
15782
15783static void __exit tg3_cleanup(void)
15784{
15785 pci_unregister_driver(&tg3_driver);
15786}
15787
15788module_init(tg3_init);
15789module_exit(tg3_cleanup);