blob: b16eee061990553aa601d6567b04775c0b36a6ad [file] [log] [blame]
Chris Wilson54cf91d2010-11-25 18:00:26 +00001/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drmP.h>
30#include <drm/i915_drm.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000031#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080034#include <linux/dma_remapping.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000035
Chris Wilsona415d352013-11-26 11:23:15 +000036#define __EXEC_OBJECT_HAS_PIN (1<<31)
37#define __EXEC_OBJECT_HAS_FENCE (1<<30)
Chris Wilsone6a84462014-08-11 12:00:12 +020038#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
Chris Wilsond23db882014-05-23 08:48:08 +020039#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
40
41#define BATCH_OFFSET_BIAS (256*1024)
Chris Wilsona415d352013-11-26 11:23:15 +000042
Ben Widawsky27173f12013-08-14 11:38:36 +020043struct eb_vmas {
44 struct list_head vmas;
Chris Wilson67731b82010-12-08 10:38:14 +000045 int and;
Chris Wilsoneef90cc2013-01-08 10:53:17 +000046 union {
Ben Widawsky27173f12013-08-14 11:38:36 +020047 struct i915_vma *lut[0];
Chris Wilsoneef90cc2013-01-08 10:53:17 +000048 struct hlist_head buckets[0];
49 };
Chris Wilson67731b82010-12-08 10:38:14 +000050};
51
Ben Widawsky27173f12013-08-14 11:38:36 +020052static struct eb_vmas *
Ben Widawsky17601cbc2013-11-25 09:54:38 -080053eb_create(struct drm_i915_gem_execbuffer2 *args)
Chris Wilson67731b82010-12-08 10:38:14 +000054{
Ben Widawsky27173f12013-08-14 11:38:36 +020055 struct eb_vmas *eb = NULL;
Chris Wilson67731b82010-12-08 10:38:14 +000056
Chris Wilsoneef90cc2013-01-08 10:53:17 +000057 if (args->flags & I915_EXEC_HANDLE_LUT) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020058 unsigned size = args->buffer_count;
Ben Widawsky27173f12013-08-14 11:38:36 +020059 size *= sizeof(struct i915_vma *);
60 size += sizeof(struct eb_vmas);
Chris Wilsoneef90cc2013-01-08 10:53:17 +000061 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
62 }
63
64 if (eb == NULL) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020065 unsigned size = args->buffer_count;
66 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
Lauri Kasanen27b7c632013-03-27 15:04:55 +020067 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
Chris Wilsoneef90cc2013-01-08 10:53:17 +000068 while (count > 2*size)
69 count >>= 1;
70 eb = kzalloc(count*sizeof(struct hlist_head) +
Ben Widawsky27173f12013-08-14 11:38:36 +020071 sizeof(struct eb_vmas),
Chris Wilsoneef90cc2013-01-08 10:53:17 +000072 GFP_TEMPORARY);
73 if (eb == NULL)
74 return eb;
75
76 eb->and = count - 1;
77 } else
78 eb->and = -args->buffer_count;
79
Ben Widawsky27173f12013-08-14 11:38:36 +020080 INIT_LIST_HEAD(&eb->vmas);
Chris Wilson67731b82010-12-08 10:38:14 +000081 return eb;
82}
83
84static void
Ben Widawsky27173f12013-08-14 11:38:36 +020085eb_reset(struct eb_vmas *eb)
Chris Wilson67731b82010-12-08 10:38:14 +000086{
Chris Wilsoneef90cc2013-01-08 10:53:17 +000087 if (eb->and >= 0)
88 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
Chris Wilson67731b82010-12-08 10:38:14 +000089}
90
Chris Wilson3b96eff2013-01-08 10:53:14 +000091static int
Ben Widawsky27173f12013-08-14 11:38:36 +020092eb_lookup_vmas(struct eb_vmas *eb,
93 struct drm_i915_gem_exec_object2 *exec,
94 const struct drm_i915_gem_execbuffer2 *args,
95 struct i915_address_space *vm,
96 struct drm_file *file)
Chris Wilson3b96eff2013-01-08 10:53:14 +000097{
Ben Widawsky27173f12013-08-14 11:38:36 +020098 struct drm_i915_gem_object *obj;
99 struct list_head objects;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000100 int i, ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000101
Ben Widawsky27173f12013-08-14 11:38:36 +0200102 INIT_LIST_HEAD(&objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000103 spin_lock(&file->table_lock);
Ben Widawsky27173f12013-08-14 11:38:36 +0200104 /* Grab a reference to the object and release the lock so we can lookup
105 * or create the VMA without using GFP_ATOMIC */
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000106 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000107 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
108 if (obj == NULL) {
109 spin_unlock(&file->table_lock);
110 DRM_DEBUG("Invalid object handle %d at index %d\n",
111 exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200112 ret = -ENOENT;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000113 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000114 }
115
Ben Widawsky27173f12013-08-14 11:38:36 +0200116 if (!list_empty(&obj->obj_exec_link)) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000117 spin_unlock(&file->table_lock);
118 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
119 obj, exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200120 ret = -EINVAL;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000121 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000122 }
123
124 drm_gem_object_reference(&obj->base);
Ben Widawsky27173f12013-08-14 11:38:36 +0200125 list_add_tail(&obj->obj_exec_link, &objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000126 }
127 spin_unlock(&file->table_lock);
128
Ben Widawsky27173f12013-08-14 11:38:36 +0200129 i = 0;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000130 while (!list_empty(&objects)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200131 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800132
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000133 obj = list_first_entry(&objects,
134 struct drm_i915_gem_object,
135 obj_exec_link);
136
Daniel Vettere656a6c2013-08-14 14:14:04 +0200137 /*
138 * NOTE: We can leak any vmas created here when something fails
139 * later on. But that's no issue since vma_unbind can deal with
140 * vmas which are not actually bound. And since only
141 * lookup_or_create exists as an interface to get at the vma
142 * from the (obj, vm) we don't run the risk of creating
143 * duplicated vmas for the same vm.
144 */
Daniel Vetterda51a1e2014-08-11 12:08:58 +0200145 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Ben Widawsky27173f12013-08-14 11:38:36 +0200146 if (IS_ERR(vma)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200147 DRM_DEBUG("Failed to lookup VMA\n");
148 ret = PTR_ERR(vma);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000149 goto err;
Ben Widawsky27173f12013-08-14 11:38:36 +0200150 }
151
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000152 /* Transfer ownership from the objects list to the vmas list. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200153 list_add_tail(&vma->exec_list, &eb->vmas);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000154 list_del_init(&obj->obj_exec_link);
Ben Widawsky27173f12013-08-14 11:38:36 +0200155
156 vma->exec_entry = &exec[i];
157 if (eb->and < 0) {
158 eb->lut[i] = vma;
159 } else {
160 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
161 vma->exec_handle = handle;
162 hlist_add_head(&vma->exec_node,
163 &eb->buckets[handle & eb->and]);
164 }
165 ++i;
166 }
167
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000168 return 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200169
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000170
171err:
Ben Widawsky27173f12013-08-14 11:38:36 +0200172 while (!list_empty(&objects)) {
173 obj = list_first_entry(&objects,
174 struct drm_i915_gem_object,
175 obj_exec_link);
176 list_del_init(&obj->obj_exec_link);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000177 drm_gem_object_unreference(&obj->base);
Ben Widawsky27173f12013-08-14 11:38:36 +0200178 }
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000179 /*
180 * Objects already transfered to the vmas list will be unreferenced by
181 * eb_destroy.
182 */
183
Ben Widawsky27173f12013-08-14 11:38:36 +0200184 return ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000185}
186
Ben Widawsky27173f12013-08-14 11:38:36 +0200187static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
Chris Wilson67731b82010-12-08 10:38:14 +0000188{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000189 if (eb->and < 0) {
190 if (handle >= -eb->and)
191 return NULL;
192 return eb->lut[handle];
193 } else {
194 struct hlist_head *head;
195 struct hlist_node *node;
Chris Wilson67731b82010-12-08 10:38:14 +0000196
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000197 head = &eb->buckets[handle & eb->and];
198 hlist_for_each(node, head) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200199 struct i915_vma *vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000200
Ben Widawsky27173f12013-08-14 11:38:36 +0200201 vma = hlist_entry(node, struct i915_vma, exec_node);
202 if (vma->exec_handle == handle)
203 return vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000204 }
205 return NULL;
Chris Wilson67731b82010-12-08 10:38:14 +0000206 }
Chris Wilson67731b82010-12-08 10:38:14 +0000207}
208
Chris Wilsona415d352013-11-26 11:23:15 +0000209static void
210i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
211{
212 struct drm_i915_gem_exec_object2 *entry;
213 struct drm_i915_gem_object *obj = vma->obj;
214
215 if (!drm_mm_node_allocated(&vma->node))
216 return;
217
218 entry = vma->exec_entry;
219
220 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
221 i915_gem_object_unpin_fence(obj);
222
223 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
Daniel Vetter3d7f0f92013-12-18 16:23:37 +0100224 vma->pin_count--;
Chris Wilsona415d352013-11-26 11:23:15 +0000225
226 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
227}
228
229static void eb_destroy(struct eb_vmas *eb)
230{
Ben Widawsky27173f12013-08-14 11:38:36 +0200231 while (!list_empty(&eb->vmas)) {
232 struct i915_vma *vma;
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000233
Ben Widawsky27173f12013-08-14 11:38:36 +0200234 vma = list_first_entry(&eb->vmas,
235 struct i915_vma,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000236 exec_list);
Ben Widawsky27173f12013-08-14 11:38:36 +0200237 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000238 i915_gem_execbuffer_unreserve_vma(vma);
Ben Widawsky27173f12013-08-14 11:38:36 +0200239 drm_gem_object_unreference(&vma->obj->base);
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000240 }
Chris Wilson67731b82010-12-08 10:38:14 +0000241 kfree(eb);
242}
243
Chris Wilsondabdfe02012-03-26 10:10:27 +0200244static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
245{
Chris Wilson2cc86b82013-08-26 19:51:00 -0300246 return (HAS_LLC(obj->base.dev) ||
247 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
Chris Wilson504c7262012-08-23 13:12:52 +0100248 !obj->map_and_fenceable ||
Chris Wilsondabdfe02012-03-26 10:10:27 +0200249 obj->cache_level != I915_CACHE_NONE);
250}
251
Chris Wilson54cf91d2010-11-25 18:00:26 +0000252static int
Rafael Barbalho5032d872013-08-21 17:10:51 +0100253relocate_entry_cpu(struct drm_i915_gem_object *obj,
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700254 struct drm_i915_gem_relocation_entry *reloc,
255 uint64_t target_offset)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100256{
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700257 struct drm_device *dev = obj->base.dev;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100258 uint32_t page_offset = offset_in_page(reloc->offset);
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700259 uint64_t delta = reloc->delta + target_offset;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100260 char *vaddr;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800261 int ret;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100262
Chris Wilson2cc86b82013-08-26 19:51:00 -0300263 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Rafael Barbalho5032d872013-08-21 17:10:51 +0100264 if (ret)
265 return ret;
266
267 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
268 reloc->offset >> PAGE_SHIFT));
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700269 *(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700270
271 if (INTEL_INFO(dev)->gen >= 8) {
272 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
273
274 if (page_offset == 0) {
275 kunmap_atomic(vaddr);
276 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
277 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
278 }
279
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700280 *(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700281 }
282
Rafael Barbalho5032d872013-08-21 17:10:51 +0100283 kunmap_atomic(vaddr);
284
285 return 0;
286}
287
288static int
289relocate_entry_gtt(struct drm_i915_gem_object *obj,
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700290 struct drm_i915_gem_relocation_entry *reloc,
291 uint64_t target_offset)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100292{
293 struct drm_device *dev = obj->base.dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700295 uint64_t delta = reloc->delta + target_offset;
Chris Wilson906843c2014-08-10 06:29:11 +0100296 uint64_t offset;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100297 void __iomem *reloc_page;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800298 int ret;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100299
300 ret = i915_gem_object_set_to_gtt_domain(obj, true);
301 if (ret)
302 return ret;
303
304 ret = i915_gem_object_put_fence(obj);
305 if (ret)
306 return ret;
307
308 /* Map the page containing the relocation we're going to perform. */
Chris Wilson906843c2014-08-10 06:29:11 +0100309 offset = i915_gem_obj_ggtt_offset(obj);
310 offset += reloc->offset;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100311 reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson906843c2014-08-10 06:29:11 +0100312 offset & PAGE_MASK);
313 iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700314
315 if (INTEL_INFO(dev)->gen >= 8) {
Chris Wilson906843c2014-08-10 06:29:11 +0100316 offset += sizeof(uint32_t);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700317
Chris Wilson906843c2014-08-10 06:29:11 +0100318 if (offset_in_page(offset) == 0) {
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700319 io_mapping_unmap_atomic(reloc_page);
Chris Wilson906843c2014-08-10 06:29:11 +0100320 reloc_page =
321 io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
322 offset);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700323 }
324
Chris Wilson906843c2014-08-10 06:29:11 +0100325 iowrite32(upper_32_bits(delta),
326 reloc_page + offset_in_page(offset));
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700327 }
328
Rafael Barbalho5032d872013-08-21 17:10:51 +0100329 io_mapping_unmap_atomic(reloc_page);
330
331 return 0;
332}
333
334static int
Chris Wilson54cf91d2010-11-25 18:00:26 +0000335i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
Ben Widawsky27173f12013-08-14 11:38:36 +0200336 struct eb_vmas *eb,
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800337 struct drm_i915_gem_relocation_entry *reloc)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000338{
339 struct drm_device *dev = obj->base.dev;
340 struct drm_gem_object *target_obj;
Daniel Vetter149c8402012-02-15 23:50:23 +0100341 struct drm_i915_gem_object *target_i915_obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200342 struct i915_vma *target_vma;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700343 uint64_t target_offset;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800344 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000345
Chris Wilson67731b82010-12-08 10:38:14 +0000346 /* we've already hold a reference to all valid objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200347 target_vma = eb_get_vma(eb, reloc->target_handle);
348 if (unlikely(target_vma == NULL))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000349 return -ENOENT;
Ben Widawsky27173f12013-08-14 11:38:36 +0200350 target_i915_obj = target_vma->obj;
351 target_obj = &target_vma->obj->base;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000352
Ben Widawsky5ce09722013-11-25 09:54:40 -0800353 target_offset = target_vma->node.start;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000354
Eric Anholte844b992012-07-31 15:35:01 -0700355 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
356 * pipe_control writes because the gpu doesn't properly redirect them
357 * through the ppgtt for non_secure batchbuffers. */
358 if (unlikely(IS_GEN6(dev) &&
359 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100360 !(target_vma->bound & GLOBAL_BIND)))
361 target_vma->bind_vma(target_vma, target_i915_obj->cache_level,
362 GLOBAL_BIND);
Eric Anholte844b992012-07-31 15:35:01 -0700363
Chris Wilson54cf91d2010-11-25 18:00:26 +0000364 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000365 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100366 DRM_DEBUG("reloc with multiple write domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000367 "obj %p target %d offset %d "
368 "read %08x write %08x",
369 obj, reloc->target_handle,
370 (int) reloc->offset,
371 reloc->read_domains,
372 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800373 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000374 }
Daniel Vetter4ca4a252011-12-14 13:57:27 +0100375 if (unlikely((reloc->write_domain | reloc->read_domains)
376 & ~I915_GEM_GPU_DOMAINS)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100377 DRM_DEBUG("reloc with read/write non-GPU domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000378 "obj %p target %d offset %d "
379 "read %08x write %08x",
380 obj, reloc->target_handle,
381 (int) reloc->offset,
382 reloc->read_domains,
383 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800384 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000385 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000386
387 target_obj->pending_read_domains |= reloc->read_domains;
388 target_obj->pending_write_domain |= reloc->write_domain;
389
390 /* If the relocation already has the right value in it, no
391 * more work needs to be done.
392 */
393 if (target_offset == reloc->presumed_offset)
Chris Wilson67731b82010-12-08 10:38:14 +0000394 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000395
396 /* Check that the relocation address is valid... */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700397 if (unlikely(reloc->offset >
398 obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100399 DRM_DEBUG("Relocation beyond object bounds: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000400 "obj %p target %d offset %d size %d.\n",
401 obj, reloc->target_handle,
402 (int) reloc->offset,
403 (int) obj->base.size);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800404 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000405 }
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000406 if (unlikely(reloc->offset & 3)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100407 DRM_DEBUG("Relocation not 4-byte aligned: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000408 "obj %p target %d offset %d.\n",
409 obj, reloc->target_handle,
410 (int) reloc->offset);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800411 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000412 }
413
Chris Wilsondabdfe02012-03-26 10:10:27 +0200414 /* We can't wait for rendering with pagefaults disabled */
415 if (obj->active && in_atomic())
416 return -EFAULT;
417
Rafael Barbalho5032d872013-08-21 17:10:51 +0100418 if (use_cpu_reloc(obj))
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700419 ret = relocate_entry_cpu(obj, reloc, target_offset);
Rafael Barbalho5032d872013-08-21 17:10:51 +0100420 else
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700421 ret = relocate_entry_gtt(obj, reloc, target_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000422
Daniel Vetterd4d36012013-09-02 20:56:23 +0200423 if (ret)
424 return ret;
425
Chris Wilson54cf91d2010-11-25 18:00:26 +0000426 /* and update the user's relocation entry */
427 reloc->presumed_offset = target_offset;
428
Chris Wilson67731b82010-12-08 10:38:14 +0000429 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000430}
431
432static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200433i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
434 struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000435{
Chris Wilson1d83f442012-03-24 20:12:53 +0000436#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
437 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000438 struct drm_i915_gem_relocation_entry __user *user_relocs;
Ben Widawsky27173f12013-08-14 11:38:36 +0200439 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson1d83f442012-03-24 20:12:53 +0000440 int remain, ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000441
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200442 user_relocs = to_user_ptr(entry->relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000443
Chris Wilson1d83f442012-03-24 20:12:53 +0000444 remain = entry->relocation_count;
445 while (remain) {
446 struct drm_i915_gem_relocation_entry *r = stack_reloc;
447 int count = remain;
448 if (count > ARRAY_SIZE(stack_reloc))
449 count = ARRAY_SIZE(stack_reloc);
450 remain -= count;
451
452 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000453 return -EFAULT;
454
Chris Wilson1d83f442012-03-24 20:12:53 +0000455 do {
456 u64 offset = r->presumed_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000457
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800458 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
Chris Wilson1d83f442012-03-24 20:12:53 +0000459 if (ret)
460 return ret;
461
462 if (r->presumed_offset != offset &&
463 __copy_to_user_inatomic(&user_relocs->presumed_offset,
464 &r->presumed_offset,
465 sizeof(r->presumed_offset))) {
466 return -EFAULT;
467 }
468
469 user_relocs++;
470 r++;
471 } while (--count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000472 }
473
474 return 0;
Chris Wilson1d83f442012-03-24 20:12:53 +0000475#undef N_RELOC
Chris Wilson54cf91d2010-11-25 18:00:26 +0000476}
477
478static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200479i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
480 struct eb_vmas *eb,
481 struct drm_i915_gem_relocation_entry *relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000482{
Ben Widawsky27173f12013-08-14 11:38:36 +0200483 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000484 int i, ret;
485
486 for (i = 0; i < entry->relocation_count; i++) {
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800487 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000488 if (ret)
489 return ret;
490 }
491
492 return 0;
493}
494
495static int
Ben Widawsky17601cbc2013-11-25 09:54:38 -0800496i915_gem_execbuffer_relocate(struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000497{
Ben Widawsky27173f12013-08-14 11:38:36 +0200498 struct i915_vma *vma;
Chris Wilsond4aeee72011-03-14 15:11:24 +0000499 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000500
Chris Wilsond4aeee72011-03-14 15:11:24 +0000501 /* This is the fast path and we cannot handle a pagefault whilst
502 * holding the struct mutex lest the user pass in the relocations
503 * contained within a mmaped bo. For in such a case we, the page
504 * fault handler would call i915_gem_fault() and we would try to
505 * acquire the struct mutex again. Obviously this is bad and so
506 * lockdep complains vehemently.
507 */
508 pagefault_disable();
Ben Widawsky27173f12013-08-14 11:38:36 +0200509 list_for_each_entry(vma, &eb->vmas, exec_list) {
510 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000511 if (ret)
Chris Wilsond4aeee72011-03-14 15:11:24 +0000512 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000513 }
Chris Wilsond4aeee72011-03-14 15:11:24 +0000514 pagefault_enable();
Chris Wilson54cf91d2010-11-25 18:00:26 +0000515
Chris Wilsond4aeee72011-03-14 15:11:24 +0000516 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000517}
518
Chris Wilson1690e1e2011-12-14 13:57:08 +0100519static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200520i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100521 struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200522 bool *need_reloc)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100523{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800524 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200525 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200526 uint64_t flags;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100527 int ret;
528
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100529 flags = 0;
Chris Wilsone6a84462014-08-11 12:00:12 +0200530 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
Chris Wilsonc826c442014-10-31 13:53:53 +0000531 flags |= PIN_GLOBAL | PIN_MAPPABLE;
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100532 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
Daniel Vetterbf3d1492014-02-14 14:01:12 +0100533 flags |= PIN_GLOBAL;
Chris Wilsond23db882014-05-23 08:48:08 +0200534 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
535 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100536
537 ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100538 if (ret)
539 return ret;
540
Chris Wilson7788a762012-08-24 19:18:18 +0100541 entry->flags |= __EXEC_OBJECT_HAS_PIN;
542
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100543 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
544 ret = i915_gem_object_get_fence(obj);
545 if (ret)
546 return ret;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100547
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100548 if (i915_gem_object_pin_fence(obj))
549 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100550 }
551
Ben Widawsky27173f12013-08-14 11:38:36 +0200552 if (entry->offset != vma->node.start) {
553 entry->offset = vma->node.start;
Daniel Vettered5982e2013-01-17 22:23:36 +0100554 *need_reloc = true;
555 }
556
557 if (entry->flags & EXEC_OBJECT_WRITE) {
558 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
559 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
560 }
561
Chris Wilson1690e1e2011-12-14 13:57:08 +0100562 return 0;
Chris Wilson7788a762012-08-24 19:18:18 +0100563}
Chris Wilson1690e1e2011-12-14 13:57:08 +0100564
Chris Wilsond23db882014-05-23 08:48:08 +0200565static bool
Chris Wilsone6a84462014-08-11 12:00:12 +0200566need_reloc_mappable(struct i915_vma *vma)
567{
568 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
569
570 if (entry->relocation_count == 0)
571 return false;
572
573 if (!i915_is_ggtt(vma->vm))
574 return false;
575
576 /* See also use_cpu_reloc() */
577 if (HAS_LLC(vma->obj->base.dev))
578 return false;
579
580 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
581 return false;
582
583 return true;
584}
585
586static bool
587eb_vma_misplaced(struct i915_vma *vma)
Chris Wilsond23db882014-05-23 08:48:08 +0200588{
589 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
590 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsond23db882014-05-23 08:48:08 +0200591
Chris Wilsone6a84462014-08-11 12:00:12 +0200592 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
Chris Wilsond23db882014-05-23 08:48:08 +0200593 !i915_is_ggtt(vma->vm));
594
595 if (entry->alignment &&
596 vma->node.start & (entry->alignment - 1))
597 return true;
598
Chris Wilsone6a84462014-08-11 12:00:12 +0200599 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
Chris Wilsond23db882014-05-23 08:48:08 +0200600 return true;
601
602 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
603 vma->node.start < BATCH_OFFSET_BIAS)
604 return true;
605
606 return false;
607}
608
Chris Wilson54cf91d2010-11-25 18:00:26 +0000609static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100610i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200611 struct list_head *vmas,
Daniel Vettered5982e2013-01-17 22:23:36 +0100612 bool *need_relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000613{
Chris Wilson432e58e2010-11-25 19:32:06 +0000614 struct drm_i915_gem_object *obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200615 struct i915_vma *vma;
Ben Widawsky68c8c172013-09-11 14:57:50 -0700616 struct i915_address_space *vm;
Ben Widawsky27173f12013-08-14 11:38:36 +0200617 struct list_head ordered_vmas;
Chris Wilson7788a762012-08-24 19:18:18 +0100618 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
619 int retry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000620
Chris Wilson227f7822014-05-15 10:41:42 +0100621 i915_gem_retire_requests_ring(ring);
622
Ben Widawsky68c8c172013-09-11 14:57:50 -0700623 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
624
Ben Widawsky27173f12013-08-14 11:38:36 +0200625 INIT_LIST_HEAD(&ordered_vmas);
626 while (!list_empty(vmas)) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000627 struct drm_i915_gem_exec_object2 *entry;
628 bool need_fence, need_mappable;
629
Ben Widawsky27173f12013-08-14 11:38:36 +0200630 vma = list_first_entry(vmas, struct i915_vma, exec_list);
631 obj = vma->obj;
632 entry = vma->exec_entry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000633
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100634 if (!has_fenced_gpu_access)
635 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000636 need_fence =
Chris Wilson6fe4f142011-01-10 17:35:37 +0000637 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
638 obj->tiling_mode != I915_TILING_NONE;
Ben Widawsky27173f12013-08-14 11:38:36 +0200639 need_mappable = need_fence || need_reloc_mappable(vma);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000640
Chris Wilsone6a84462014-08-11 12:00:12 +0200641 if (need_mappable) {
642 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
Ben Widawsky27173f12013-08-14 11:38:36 +0200643 list_move(&vma->exec_list, &ordered_vmas);
Chris Wilsone6a84462014-08-11 12:00:12 +0200644 } else
Ben Widawsky27173f12013-08-14 11:38:36 +0200645 list_move_tail(&vma->exec_list, &ordered_vmas);
Chris Wilson595dad72011-01-13 11:03:48 +0000646
Daniel Vettered5982e2013-01-17 22:23:36 +0100647 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
Chris Wilson595dad72011-01-13 11:03:48 +0000648 obj->base.pending_write_domain = 0;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000649 }
Ben Widawsky27173f12013-08-14 11:38:36 +0200650 list_splice(&ordered_vmas, vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000651
652 /* Attempt to pin all of the buffers into the GTT.
653 * This is done in 3 phases:
654 *
655 * 1a. Unbind all objects that do not match the GTT constraints for
656 * the execbuffer (fenceable, mappable, alignment etc).
657 * 1b. Increment pin count for already bound objects.
658 * 2. Bind new objects.
659 * 3. Decrement pin count.
660 *
Chris Wilson7788a762012-08-24 19:18:18 +0100661 * This avoid unnecessary unbinding of later objects in order to make
Chris Wilson54cf91d2010-11-25 18:00:26 +0000662 * room for the earlier objects *unless* we need to defragment.
663 */
664 retry = 0;
665 do {
Chris Wilson7788a762012-08-24 19:18:18 +0100666 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000667
668 /* Unbind any ill-fitting objects or pin. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200669 list_for_each_entry(vma, vmas, exec_list) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200670 if (!drm_mm_node_allocated(&vma->node))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000671 continue;
672
Chris Wilsone6a84462014-08-11 12:00:12 +0200673 if (eb_vma_misplaced(vma))
Ben Widawsky27173f12013-08-14 11:38:36 +0200674 ret = i915_vma_unbind(vma);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000675 else
Ben Widawsky27173f12013-08-14 11:38:36 +0200676 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
Chris Wilson432e58e2010-11-25 19:32:06 +0000677 if (ret)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000678 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000679 }
680
681 /* Bind fresh objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200682 list_for_each_entry(vma, vmas, exec_list) {
683 if (drm_mm_node_allocated(&vma->node))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100684 continue;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000685
Ben Widawsky27173f12013-08-14 11:38:36 +0200686 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
Chris Wilson7788a762012-08-24 19:18:18 +0100687 if (ret)
688 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000689 }
690
Chris Wilsona415d352013-11-26 11:23:15 +0000691err:
Chris Wilson6c085a72012-08-20 11:40:46 +0200692 if (ret != -ENOSPC || retry++)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000693 return ret;
694
Chris Wilsona415d352013-11-26 11:23:15 +0000695 /* Decrement pin count for bound objects */
696 list_for_each_entry(vma, vmas, exec_list)
697 i915_gem_execbuffer_unreserve_vma(vma);
698
Ben Widawsky68c8c172013-09-11 14:57:50 -0700699 ret = i915_gem_evict_vm(vm, true);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000700 if (ret)
701 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000702 } while (1);
703}
704
705static int
706i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
Daniel Vettered5982e2013-01-17 22:23:36 +0100707 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000708 struct drm_file *file,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100709 struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200710 struct eb_vmas *eb,
711 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000712{
713 struct drm_i915_gem_relocation_entry *reloc;
Ben Widawsky27173f12013-08-14 11:38:36 +0200714 struct i915_address_space *vm;
715 struct i915_vma *vma;
Daniel Vettered5982e2013-01-17 22:23:36 +0100716 bool need_relocs;
Chris Wilsondd6864a2011-01-12 23:49:13 +0000717 int *reloc_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000718 int i, total, ret;
Daniel Vetterb205ca52013-09-19 14:00:11 +0200719 unsigned count = args->buffer_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000720
Ben Widawsky27173f12013-08-14 11:38:36 +0200721 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
722
Chris Wilson67731b82010-12-08 10:38:14 +0000723 /* We may process another execbuffer during the unlock... */
Ben Widawsky27173f12013-08-14 11:38:36 +0200724 while (!list_empty(&eb->vmas)) {
725 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
726 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000727 i915_gem_execbuffer_unreserve_vma(vma);
Ben Widawsky27173f12013-08-14 11:38:36 +0200728 drm_gem_object_unreference(&vma->obj->base);
Chris Wilson67731b82010-12-08 10:38:14 +0000729 }
730
Chris Wilson54cf91d2010-11-25 18:00:26 +0000731 mutex_unlock(&dev->struct_mutex);
732
733 total = 0;
734 for (i = 0; i < count; i++)
Chris Wilson432e58e2010-11-25 19:32:06 +0000735 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000736
Chris Wilsondd6864a2011-01-12 23:49:13 +0000737 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
Chris Wilson54cf91d2010-11-25 18:00:26 +0000738 reloc = drm_malloc_ab(total, sizeof(*reloc));
Chris Wilsondd6864a2011-01-12 23:49:13 +0000739 if (reloc == NULL || reloc_offset == NULL) {
740 drm_free_large(reloc);
741 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000742 mutex_lock(&dev->struct_mutex);
743 return -ENOMEM;
744 }
745
746 total = 0;
747 for (i = 0; i < count; i++) {
748 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson262b6d32013-01-15 16:17:54 +0000749 u64 invalid_offset = (u64)-1;
750 int j;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000751
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200752 user_relocs = to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000753
754 if (copy_from_user(reloc+total, user_relocs,
Chris Wilson432e58e2010-11-25 19:32:06 +0000755 exec[i].relocation_count * sizeof(*reloc))) {
Chris Wilson54cf91d2010-11-25 18:00:26 +0000756 ret = -EFAULT;
757 mutex_lock(&dev->struct_mutex);
758 goto err;
759 }
760
Chris Wilson262b6d32013-01-15 16:17:54 +0000761 /* As we do not update the known relocation offsets after
762 * relocating (due to the complexities in lock handling),
763 * we need to mark them as invalid now so that we force the
764 * relocation processing next time. Just in case the target
765 * object is evicted and then rebound into its old
766 * presumed_offset before the next execbuffer - if that
767 * happened we would make the mistake of assuming that the
768 * relocations were valid.
769 */
770 for (j = 0; j < exec[i].relocation_count; j++) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +0100771 if (__copy_to_user(&user_relocs[j].presumed_offset,
772 &invalid_offset,
773 sizeof(invalid_offset))) {
Chris Wilson262b6d32013-01-15 16:17:54 +0000774 ret = -EFAULT;
775 mutex_lock(&dev->struct_mutex);
776 goto err;
777 }
778 }
779
Chris Wilsondd6864a2011-01-12 23:49:13 +0000780 reloc_offset[i] = total;
Chris Wilson432e58e2010-11-25 19:32:06 +0000781 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000782 }
783
784 ret = i915_mutex_lock_interruptible(dev);
785 if (ret) {
786 mutex_lock(&dev->struct_mutex);
787 goto err;
788 }
789
Chris Wilson67731b82010-12-08 10:38:14 +0000790 /* reacquire the objects */
Chris Wilson67731b82010-12-08 10:38:14 +0000791 eb_reset(eb);
Ben Widawsky27173f12013-08-14 11:38:36 +0200792 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000793 if (ret)
794 goto err;
Chris Wilson67731b82010-12-08 10:38:14 +0000795
Daniel Vettered5982e2013-01-17 22:23:36 +0100796 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200797 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000798 if (ret)
799 goto err;
800
Ben Widawsky27173f12013-08-14 11:38:36 +0200801 list_for_each_entry(vma, &eb->vmas, exec_list) {
802 int offset = vma->exec_entry - exec;
803 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
804 reloc + reloc_offset[offset]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000805 if (ret)
806 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000807 }
808
809 /* Leave the user relocations as are, this is the painfully slow path,
810 * and we want to avoid the complication of dropping the lock whilst
811 * having buffers reserved in the aperture and so causing spurious
812 * ENOSPC for random operations.
813 */
814
815err:
816 drm_free_large(reloc);
Chris Wilsondd6864a2011-01-12 23:49:13 +0000817 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000818 return ret;
819}
820
Chris Wilson54cf91d2010-11-25 18:00:26 +0000821static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100822i915_gem_execbuffer_move_to_gpu(struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200823 struct list_head *vmas)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000824{
Ben Widawsky27173f12013-08-14 11:38:36 +0200825 struct i915_vma *vma;
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200826 uint32_t flush_domains = 0;
Chris Wilson000433b2013-08-08 14:41:09 +0100827 bool flush_chipset = false;
Chris Wilson432e58e2010-11-25 19:32:06 +0000828 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000829
Ben Widawsky27173f12013-08-14 11:38:36 +0200830 list_for_each_entry(vma, vmas, exec_list) {
831 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky2911a352012-04-05 14:47:36 -0700832 ret = i915_gem_object_sync(obj, ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000833 if (ret)
834 return ret;
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200835
836 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
Chris Wilson000433b2013-08-08 14:41:09 +0100837 flush_chipset |= i915_gem_clflush_object(obj, false);
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200838
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200839 flush_domains |= obj->base.write_domain;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000840 }
841
Chris Wilson000433b2013-08-08 14:41:09 +0100842 if (flush_chipset)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800843 i915_gem_chipset_flush(ring->dev);
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200844
845 if (flush_domains & I915_GEM_DOMAIN_GTT)
846 wmb();
847
Chris Wilson09cf7c92012-07-13 14:14:08 +0100848 /* Unconditionally invalidate gpu caches and ensure that we do flush
849 * any residual writes from the previous batch.
850 */
Chris Wilsona7b97612012-07-20 12:41:08 +0100851 return intel_ring_invalidate_all_caches(ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000852}
853
Chris Wilson432e58e2010-11-25 19:32:06 +0000854static bool
855i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000856{
Daniel Vettered5982e2013-01-17 22:23:36 +0100857 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
858 return false;
859
Chris Wilson432e58e2010-11-25 19:32:06 +0000860 return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000861}
862
863static int
Chris Wilsonad19f102014-08-10 06:29:08 +0100864validate_exec_list(struct drm_device *dev,
865 struct drm_i915_gem_exec_object2 *exec,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000866 int count)
867{
Daniel Vetterb205ca52013-09-19 14:00:11 +0200868 unsigned relocs_total = 0;
869 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilsonad19f102014-08-10 06:29:08 +0100870 unsigned invalid_flags;
871 int i;
872
873 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
874 if (USES_FULL_PPGTT(dev))
875 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000876
877 for (i = 0; i < count; i++) {
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200878 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000879 int length; /* limited by fault_in_pages_readable() */
880
Chris Wilsonad19f102014-08-10 06:29:08 +0100881 if (exec[i].flags & invalid_flags)
Daniel Vettered5982e2013-01-17 22:23:36 +0100882 return -EINVAL;
883
Kees Cook3118a4f2013-03-11 17:31:45 -0700884 /* First check for malicious input causing overflow in
885 * the worst case where we need to allocate the entire
886 * relocation tree as a single array.
887 */
888 if (exec[i].relocation_count > relocs_max - relocs_total)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000889 return -EINVAL;
Kees Cook3118a4f2013-03-11 17:31:45 -0700890 relocs_total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000891
892 length = exec[i].relocation_count *
893 sizeof(struct drm_i915_gem_relocation_entry);
Kees Cook30587532013-03-11 14:37:35 -0700894 /*
895 * We must check that the entire relocation array is safe
896 * to read, but since we may need to update the presumed
897 * offsets during execution, check for full write access.
898 */
Chris Wilson54cf91d2010-11-25 18:00:26 +0000899 if (!access_ok(VERIFY_WRITE, ptr, length))
900 return -EFAULT;
901
Jani Nikulad330a952014-01-21 11:24:25 +0200902 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800903 if (fault_in_multipages_readable(ptr, length))
904 return -EFAULT;
905 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000906 }
907
908 return 0;
909}
910
Oscar Mateo273497e2014-05-22 14:13:37 +0100911static struct intel_context *
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200912i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100913 struct intel_engine_cs *ring, const u32 ctx_id)
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200914{
Oscar Mateo273497e2014-05-22 14:13:37 +0100915 struct intel_context *ctx = NULL;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200916 struct i915_ctx_hang_stats *hs;
917
Oscar Mateo821d66d2014-07-03 16:28:00 +0100918 if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
Daniel Vetter7c9c4b82013-12-18 16:37:49 +0100919 return ERR_PTR(-EINVAL);
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200920
Ben Widawsky41bde552013-12-06 14:11:21 -0800921 ctx = i915_gem_context_get(file->driver_priv, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000922 if (IS_ERR(ctx))
Ben Widawsky41bde552013-12-06 14:11:21 -0800923 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200924
Ben Widawsky41bde552013-12-06 14:11:21 -0800925 hs = &ctx->hang_stats;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200926 if (hs->banned) {
927 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
Ben Widawsky41bde552013-12-06 14:11:21 -0800928 return ERR_PTR(-EIO);
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200929 }
930
Oscar Mateoec3e9962014-07-24 17:04:18 +0100931 if (i915.enable_execlists && !ctx->engine[ring->id].state) {
932 int ret = intel_lr_context_deferred_create(ctx, ring);
933 if (ret) {
934 DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
935 return ERR_PTR(ret);
936 }
937 }
938
Ben Widawsky41bde552013-12-06 14:11:21 -0800939 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200940}
941
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100942void
Ben Widawsky27173f12013-08-14 11:38:36 +0200943i915_gem_execbuffer_move_to_active(struct list_head *vmas,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100944 struct intel_engine_cs *ring)
Chris Wilson432e58e2010-11-25 19:32:06 +0000945{
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100946 u32 seqno = intel_ring_get_seqno(ring);
Ben Widawsky27173f12013-08-14 11:38:36 +0200947 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +0000948
Ben Widawsky27173f12013-08-14 11:38:36 +0200949 list_for_each_entry(vma, vmas, exec_list) {
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100950 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Ben Widawsky27173f12013-08-14 11:38:36 +0200951 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson69c2fc82012-07-20 12:41:03 +0100952 u32 old_read = obj->base.read_domains;
953 u32 old_write = obj->base.write_domain;
Chris Wilsondb53a302011-02-03 11:57:46 +0000954
Chris Wilson432e58e2010-11-25 19:32:06 +0000955 obj->base.write_domain = obj->base.pending_write_domain;
Daniel Vettered5982e2013-01-17 22:23:36 +0100956 if (obj->base.write_domain == 0)
957 obj->base.pending_read_domains |= obj->base.read_domains;
958 obj->base.read_domains = obj->base.pending_read_domains;
Chris Wilson432e58e2010-11-25 19:32:06 +0000959
Ben Widawskye2d05a82013-09-24 09:57:58 -0700960 i915_vma_move_to_active(vma, ring);
Chris Wilson432e58e2010-11-25 19:32:06 +0000961 if (obj->base.write_domain) {
962 obj->dirty = 1;
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100963 obj->last_write_seqno = seqno;
Daniel Vetterf99d7062014-06-19 16:01:59 +0200964
965 intel_fb_obj_invalidate(obj, ring);
Chris Wilsonc8725f32014-03-17 12:21:55 +0000966
967 /* update for the implicit flush after a batch */
968 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson432e58e2010-11-25 19:32:06 +0000969 }
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100970 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
971 obj->last_fenced_seqno = seqno;
972 if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
973 struct drm_i915_private *dev_priv = to_i915(ring->dev);
974 list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
975 &dev_priv->mm.fence_list);
976 }
977 }
Chris Wilson432e58e2010-11-25 19:32:06 +0000978
Chris Wilsondb53a302011-02-03 11:57:46 +0000979 trace_i915_gem_object_change_domain(obj, old_read, old_write);
Chris Wilson432e58e2010-11-25 19:32:06 +0000980 }
981}
982
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100983void
Chris Wilson54cf91d2010-11-25 18:00:26 +0000984i915_gem_execbuffer_retire_commands(struct drm_device *dev,
Chris Wilson432e58e2010-11-25 19:32:06 +0000985 struct drm_file *file,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100986 struct intel_engine_cs *ring,
Mika Kuoppala7d736f42013-06-12 15:01:39 +0300987 struct drm_i915_gem_object *obj)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000988{
Daniel Vettercc889e02012-06-13 20:45:19 +0200989 /* Unconditionally force add_request to emit a full flush. */
990 ring->gpu_caches_dirty = true;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000991
Chris Wilson432e58e2010-11-25 19:32:06 +0000992 /* Add a breadcrumb for the completion of the batch buffer */
Mika Kuoppala7d736f42013-06-12 15:01:39 +0300993 (void)__i915_add_request(ring, file, obj, NULL);
Chris Wilson432e58e2010-11-25 19:32:06 +0000994}
Chris Wilson54cf91d2010-11-25 18:00:26 +0000995
996static int
Eric Anholtae662d32012-01-03 09:23:29 -0800997i915_reset_gen7_sol_offsets(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100998 struct intel_engine_cs *ring)
Eric Anholtae662d32012-01-03 09:23:29 -0800999{
Jani Nikula50227e12014-03-31 14:27:21 +03001000 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtae662d32012-01-03 09:23:29 -08001001 int ret, i;
1002
Daniel Vetter9d662da2014-04-24 08:09:09 +02001003 if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
1004 DRM_DEBUG("sol reset is gen7/rcs only\n");
1005 return -EINVAL;
1006 }
Eric Anholtae662d32012-01-03 09:23:29 -08001007
1008 ret = intel_ring_begin(ring, 4 * 3);
1009 if (ret)
1010 return ret;
1011
1012 for (i = 0; i < 4; i++) {
1013 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1014 intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
1015 intel_ring_emit(ring, 0);
1016 }
1017
1018 intel_ring_advance(ring);
1019
1020 return 0;
1021}
1022
Chris Wilson5c6c6002014-09-06 10:28:27 +01001023static int
1024i915_emit_box(struct intel_engine_cs *ring,
1025 struct drm_clip_rect *box,
1026 int DR1, int DR4)
1027{
1028 int ret;
1029
1030 if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
1031 box->y2 <= 0 || box->x2 <= 0) {
1032 DRM_ERROR("Bad box %d,%d..%d,%d\n",
1033 box->x1, box->y1, box->x2, box->y2);
1034 return -EINVAL;
1035 }
1036
1037 if (INTEL_INFO(ring->dev)->gen >= 4) {
1038 ret = intel_ring_begin(ring, 4);
1039 if (ret)
1040 return ret;
1041
1042 intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO_I965);
1043 intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
1044 intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
1045 intel_ring_emit(ring, DR4);
1046 } else {
1047 ret = intel_ring_begin(ring, 6);
1048 if (ret)
1049 return ret;
1050
1051 intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO);
1052 intel_ring_emit(ring, DR1);
1053 intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
1054 intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
1055 intel_ring_emit(ring, DR4);
1056 intel_ring_emit(ring, 0);
1057 }
1058 intel_ring_advance(ring);
1059
1060 return 0;
1061}
1062
1063
Oscar Mateoa83014d2014-07-24 17:04:21 +01001064int
1065i915_gem_ringbuffer_submission(struct drm_device *dev, struct drm_file *file,
1066 struct intel_engine_cs *ring,
1067 struct intel_context *ctx,
1068 struct drm_i915_gem_execbuffer2 *args,
1069 struct list_head *vmas,
1070 struct drm_i915_gem_object *batch_obj,
1071 u64 exec_start, u32 flags)
Oscar Mateo78382592014-07-03 16:28:05 +01001072{
1073 struct drm_clip_rect *cliprects = NULL;
1074 struct drm_i915_private *dev_priv = dev->dev_private;
1075 u64 exec_len;
1076 int instp_mode;
1077 u32 instp_mask;
1078 int i, ret = 0;
1079
1080 if (args->num_cliprects != 0) {
1081 if (ring != &dev_priv->ring[RCS]) {
1082 DRM_DEBUG("clip rectangles are only valid with the render ring\n");
1083 return -EINVAL;
1084 }
1085
1086 if (INTEL_INFO(dev)->gen >= 5) {
1087 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
1088 return -EINVAL;
1089 }
1090
1091 if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
1092 DRM_DEBUG("execbuf with %u cliprects\n",
1093 args->num_cliprects);
1094 return -EINVAL;
1095 }
1096
1097 cliprects = kcalloc(args->num_cliprects,
1098 sizeof(*cliprects),
1099 GFP_KERNEL);
1100 if (cliprects == NULL) {
1101 ret = -ENOMEM;
1102 goto error;
1103 }
1104
1105 if (copy_from_user(cliprects,
1106 to_user_ptr(args->cliprects_ptr),
1107 sizeof(*cliprects)*args->num_cliprects)) {
1108 ret = -EFAULT;
1109 goto error;
1110 }
1111 } else {
1112 if (args->DR4 == 0xffffffff) {
1113 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1114 args->DR4 = 0;
1115 }
1116
1117 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
1118 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
1119 return -EINVAL;
1120 }
1121 }
1122
1123 ret = i915_gem_execbuffer_move_to_gpu(ring, vmas);
1124 if (ret)
1125 goto error;
1126
1127 ret = i915_switch_context(ring, ctx);
1128 if (ret)
1129 goto error;
1130
1131 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1132 instp_mask = I915_EXEC_CONSTANTS_MASK;
1133 switch (instp_mode) {
1134 case I915_EXEC_CONSTANTS_REL_GENERAL:
1135 case I915_EXEC_CONSTANTS_ABSOLUTE:
1136 case I915_EXEC_CONSTANTS_REL_SURFACE:
1137 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
1138 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
1139 ret = -EINVAL;
1140 goto error;
1141 }
1142
1143 if (instp_mode != dev_priv->relative_constants_mode) {
1144 if (INTEL_INFO(dev)->gen < 4) {
1145 DRM_DEBUG("no rel constants on pre-gen4\n");
1146 ret = -EINVAL;
1147 goto error;
1148 }
1149
1150 if (INTEL_INFO(dev)->gen > 5 &&
1151 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1152 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
1153 ret = -EINVAL;
1154 goto error;
1155 }
1156
1157 /* The HW changed the meaning on this bit on gen6 */
1158 if (INTEL_INFO(dev)->gen >= 6)
1159 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1160 }
1161 break;
1162 default:
1163 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
1164 ret = -EINVAL;
1165 goto error;
1166 }
1167
1168 if (ring == &dev_priv->ring[RCS] &&
1169 instp_mode != dev_priv->relative_constants_mode) {
1170 ret = intel_ring_begin(ring, 4);
1171 if (ret)
1172 goto error;
1173
1174 intel_ring_emit(ring, MI_NOOP);
1175 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1176 intel_ring_emit(ring, INSTPM);
1177 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1178 intel_ring_advance(ring);
1179
1180 dev_priv->relative_constants_mode = instp_mode;
1181 }
1182
1183 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1184 ret = i915_reset_gen7_sol_offsets(dev, ring);
1185 if (ret)
1186 goto error;
1187 }
1188
1189 exec_len = args->batch_len;
1190 if (cliprects) {
1191 for (i = 0; i < args->num_cliprects; i++) {
Chris Wilson5c6c6002014-09-06 10:28:27 +01001192 ret = i915_emit_box(ring, &cliprects[i],
Oscar Mateo78382592014-07-03 16:28:05 +01001193 args->DR1, args->DR4);
1194 if (ret)
1195 goto error;
1196
1197 ret = ring->dispatch_execbuffer(ring,
1198 exec_start, exec_len,
1199 flags);
1200 if (ret)
1201 goto error;
1202 }
1203 } else {
1204 ret = ring->dispatch_execbuffer(ring,
1205 exec_start, exec_len,
1206 flags);
1207 if (ret)
1208 return ret;
1209 }
1210
1211 trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags);
1212
1213 i915_gem_execbuffer_move_to_active(vmas, ring);
1214 i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj);
1215
1216error:
1217 kfree(cliprects);
1218 return ret;
1219}
1220
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001221/**
1222 * Find one BSD ring to dispatch the corresponding BSD command.
1223 * The Ring ID is returned.
1224 */
1225static int gen8_dispatch_bsd_ring(struct drm_device *dev,
1226 struct drm_file *file)
1227{
1228 struct drm_i915_private *dev_priv = dev->dev_private;
1229 struct drm_i915_file_private *file_priv = file->driver_priv;
1230
1231 /* Check whether the file_priv is using one ring */
1232 if (file_priv->bsd_ring)
1233 return file_priv->bsd_ring->id;
1234 else {
1235 /* If no, use the ping-pong mechanism to select one ring */
1236 int ring_id;
1237
1238 mutex_lock(&dev->struct_mutex);
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001239 if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001240 ring_id = VCS;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001241 dev_priv->mm.bsd_ring_dispatch_index = 1;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001242 } else {
1243 ring_id = VCS2;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001244 dev_priv->mm.bsd_ring_dispatch_index = 0;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001245 }
1246 file_priv->bsd_ring = &dev_priv->ring[ring_id];
1247 mutex_unlock(&dev->struct_mutex);
1248 return ring_id;
1249 }
1250}
1251
Chris Wilsond23db882014-05-23 08:48:08 +02001252static struct drm_i915_gem_object *
1253eb_get_batch(struct eb_vmas *eb)
1254{
1255 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
1256
1257 /*
1258 * SNA is doing fancy tricks with compressing batch buffers, which leads
1259 * to negative relocation deltas. Usually that works out ok since the
1260 * relocate address is still positive, except when the batch is placed
1261 * very low in the GTT. Ensure this doesn't happen.
1262 *
1263 * Note that actual hangs have only been observed on gen7, but for
1264 * paranoia do it everywhere.
1265 */
1266 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
1267
1268 return vma->obj;
1269}
1270
Eric Anholtae662d32012-01-03 09:23:29 -08001271static int
Chris Wilson54cf91d2010-11-25 18:00:26 +00001272i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1273 struct drm_file *file,
1274 struct drm_i915_gem_execbuffer2 *args,
Ben Widawsky41bde552013-12-06 14:11:21 -08001275 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001276{
Jani Nikula50227e12014-03-31 14:27:21 +03001277 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky27173f12013-08-14 11:38:36 +02001278 struct eb_vmas *eb;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001279 struct drm_i915_gem_object *batch_obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001280 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001281 struct intel_context *ctx;
Ben Widawsky41bde552013-12-06 14:11:21 -08001282 struct i915_address_space *vm;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001283 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
Oscar Mateo78382592014-07-03 16:28:05 +01001284 u64 exec_start = args->batch_start_offset;
1285 u32 flags;
1286 int ret;
Daniel Vettered5982e2013-01-17 22:23:36 +01001287 bool need_relocs;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001288
Daniel Vettered5982e2013-01-17 22:23:36 +01001289 if (!i915_gem_check_execbuffer(args))
Chris Wilson432e58e2010-11-25 19:32:06 +00001290 return -EINVAL;
Chris Wilson432e58e2010-11-25 19:32:06 +00001291
Chris Wilsonad19f102014-08-10 06:29:08 +01001292 ret = validate_exec_list(dev, exec, args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001293 if (ret)
1294 return ret;
1295
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001296 flags = 0;
1297 if (args->flags & I915_EXEC_SECURE) {
1298 if (!file->is_master || !capable(CAP_SYS_ADMIN))
1299 return -EPERM;
1300
1301 flags |= I915_DISPATCH_SECURE;
1302 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001303 if (args->flags & I915_EXEC_IS_PINNED)
1304 flags |= I915_DISPATCH_PINNED;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001305
Zhao Yakuib1a93302014-04-17 10:37:36 +08001306 if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
Daniel Vetterff240192012-01-31 21:08:14 +01001307 DRM_DEBUG("execbuf with unknown ring: %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001308 (int)(args->flags & I915_EXEC_RING_MASK));
1309 return -EINVAL;
1310 }
Ben Widawskyca01b122013-12-06 14:11:00 -08001311
1312 if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
1313 ring = &dev_priv->ring[RCS];
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001314 else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
1315 if (HAS_BSD2(dev)) {
1316 int ring_id;
1317 ring_id = gen8_dispatch_bsd_ring(dev, file);
1318 ring = &dev_priv->ring[ring_id];
1319 } else
1320 ring = &dev_priv->ring[VCS];
1321 } else
Ben Widawskyca01b122013-12-06 14:11:00 -08001322 ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];
1323
Chris Wilsona15817c2012-05-11 14:29:31 +01001324 if (!intel_ring_initialized(ring)) {
1325 DRM_DEBUG("execbuf with invalid ring: %d\n",
1326 (int)(args->flags & I915_EXEC_RING_MASK));
1327 return -EINVAL;
1328 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001329
1330 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001331 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001332 return -EINVAL;
1333 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001334
Paulo Zanonif65c9162013-11-27 18:20:34 -02001335 intel_runtime_pm_get(dev_priv);
1336
Chris Wilson54cf91d2010-11-25 18:00:26 +00001337 ret = i915_mutex_lock_interruptible(dev);
1338 if (ret)
1339 goto pre_mutex_err;
1340
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001341 if (dev_priv->ums.mm_suspended) {
Chris Wilson54cf91d2010-11-25 18:00:26 +00001342 mutex_unlock(&dev->struct_mutex);
1343 ret = -EBUSY;
1344 goto pre_mutex_err;
1345 }
1346
Daniel Vetter7c9c4b82013-12-18 16:37:49 +01001347 ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001348 if (IS_ERR(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001349 mutex_unlock(&dev->struct_mutex);
Ben Widawsky41bde552013-12-06 14:11:21 -08001350 ret = PTR_ERR(ctx);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001351 goto pre_mutex_err;
Ben Widawsky935f38d2014-04-04 22:41:07 -07001352 }
Ben Widawsky41bde552013-12-06 14:11:21 -08001353
1354 i915_gem_context_reference(ctx);
1355
Daniel Vetterae6c4802014-08-06 15:04:53 +02001356 if (ctx->ppgtt)
1357 vm = &ctx->ppgtt->base;
1358 else
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001359 vm = &dev_priv->gtt.base;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001360
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001361 eb = eb_create(args);
Chris Wilson67731b82010-12-08 10:38:14 +00001362 if (eb == NULL) {
Ben Widawsky935f38d2014-04-04 22:41:07 -07001363 i915_gem_context_unreference(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001364 mutex_unlock(&dev->struct_mutex);
1365 ret = -ENOMEM;
1366 goto pre_mutex_err;
1367 }
1368
Chris Wilson54cf91d2010-11-25 18:00:26 +00001369 /* Look up object handles */
Ben Widawsky27173f12013-08-14 11:38:36 +02001370 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001371 if (ret)
1372 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001373
Chris Wilson6fe4f142011-01-10 17:35:37 +00001374 /* take note of the batch buffer before we might reorder the lists */
Chris Wilsond23db882014-05-23 08:48:08 +02001375 batch_obj = eb_get_batch(eb);
Chris Wilson6fe4f142011-01-10 17:35:37 +00001376
Chris Wilson54cf91d2010-11-25 18:00:26 +00001377 /* Move the objects en-masse into the GTT, evicting if necessary. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001378 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Ben Widawsky27173f12013-08-14 11:38:36 +02001379 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001380 if (ret)
1381 goto err;
1382
1383 /* The objects are in their final locations, apply the relocations. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001384 if (need_relocs)
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001385 ret = i915_gem_execbuffer_relocate(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001386 if (ret) {
1387 if (ret == -EFAULT) {
Daniel Vettered5982e2013-01-17 22:23:36 +01001388 ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
Ben Widawsky27173f12013-08-14 11:38:36 +02001389 eb, exec);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001390 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1391 }
1392 if (ret)
1393 goto err;
1394 }
1395
1396 /* Set the pending read domains for the batch buffer to COMMAND */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001397 if (batch_obj->base.pending_write_domain) {
Daniel Vetterff240192012-01-31 21:08:14 +01001398 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
Chris Wilson54cf91d2010-11-25 18:00:26 +00001399 ret = -EINVAL;
1400 goto err;
1401 }
1402 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1403
Brad Volkin351e3db2014-02-18 10:15:46 -08001404 if (i915_needs_cmd_parser(ring)) {
1405 ret = i915_parse_cmds(ring,
1406 batch_obj,
1407 args->batch_start_offset,
1408 file->is_master);
Brad Volkin42c71562014-10-16 12:24:42 -07001409 if (ret) {
1410 if (ret != -EACCES)
1411 goto err;
1412 } else {
1413 /*
1414 * XXX: Actually do this when enabling batch copy...
1415 *
1416 * Set the DISPATCH_SECURE bit to remove the NON_SECURE bit
1417 * from MI_BATCH_BUFFER_START commands issued in the
1418 * dispatch_execbuffer implementations. We specifically don't
1419 * want that set when the command parser is enabled.
1420 */
1421 }
Brad Volkin351e3db2014-02-18 10:15:46 -08001422 }
1423
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001424 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1425 * batch" bit. Hence we need to pin secure batches into the global gtt.
Ben Widawsky28cf5412013-11-02 21:07:26 -07001426 * hsw should have this fixed, but bdw mucks it up again. */
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001427 if (flags & I915_DISPATCH_SECURE) {
1428 /*
1429 * So on first glance it looks freaky that we pin the batch here
1430 * outside of the reservation loop. But:
1431 * - The batch is already pinned into the relevant ppgtt, so we
1432 * already have the backing storage fully allocated.
1433 * - No other BO uses the global gtt (well contexts, but meh),
1434 * so we don't really have issues with mutliple objects not
1435 * fitting due to fragmentation.
1436 * So this is actually safe.
1437 */
1438 ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
1439 if (ret)
1440 goto err;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001441
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001442 exec_start += i915_gem_obj_ggtt_offset(batch_obj);
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001443 } else
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001444 exec_start += i915_gem_obj_offset(batch_obj, vm);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001445
Oscar Mateoa83014d2014-07-24 17:04:21 +01001446 ret = dev_priv->gt.do_execbuf(dev, file, ring, ctx, args,
1447 &eb->vmas, batch_obj, exec_start, flags);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001448
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001449 /*
1450 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1451 * batch vma for correctness. For less ugly and less fragility this
1452 * needs to be adjusted to also track the ggtt batch vma properly as
1453 * active.
1454 */
1455 if (flags & I915_DISPATCH_SECURE)
1456 i915_gem_object_ggtt_unpin(batch_obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001457err:
Ben Widawsky41bde552013-12-06 14:11:21 -08001458 /* the request owns the ref now */
1459 i915_gem_context_unreference(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001460 eb_destroy(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001461
1462 mutex_unlock(&dev->struct_mutex);
1463
1464pre_mutex_err:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001465 /* intel_gpu_busy should also get a ref, so it will free when the device
1466 * is really idle. */
1467 intel_runtime_pm_put(dev_priv);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001468 return ret;
1469}
1470
1471/*
1472 * Legacy execbuffer just creates an exec2 list from the original exec object
1473 * list array and passes it to the real function.
1474 */
1475int
1476i915_gem_execbuffer(struct drm_device *dev, void *data,
1477 struct drm_file *file)
1478{
1479 struct drm_i915_gem_execbuffer *args = data;
1480 struct drm_i915_gem_execbuffer2 exec2;
1481 struct drm_i915_gem_exec_object *exec_list = NULL;
1482 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1483 int ret, i;
1484
Chris Wilson54cf91d2010-11-25 18:00:26 +00001485 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001486 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001487 return -EINVAL;
1488 }
1489
1490 /* Copy in the exec list from userland */
1491 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1492 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1493 if (exec_list == NULL || exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001494 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001495 args->buffer_count);
1496 drm_free_large(exec_list);
1497 drm_free_large(exec2_list);
1498 return -ENOMEM;
1499 }
1500 ret = copy_from_user(exec_list,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001501 to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001502 sizeof(*exec_list) * args->buffer_count);
1503 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001504 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001505 args->buffer_count, ret);
1506 drm_free_large(exec_list);
1507 drm_free_large(exec2_list);
1508 return -EFAULT;
1509 }
1510
1511 for (i = 0; i < args->buffer_count; i++) {
1512 exec2_list[i].handle = exec_list[i].handle;
1513 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1514 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1515 exec2_list[i].alignment = exec_list[i].alignment;
1516 exec2_list[i].offset = exec_list[i].offset;
1517 if (INTEL_INFO(dev)->gen < 4)
1518 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1519 else
1520 exec2_list[i].flags = 0;
1521 }
1522
1523 exec2.buffers_ptr = args->buffers_ptr;
1524 exec2.buffer_count = args->buffer_count;
1525 exec2.batch_start_offset = args->batch_start_offset;
1526 exec2.batch_len = args->batch_len;
1527 exec2.DR1 = args->DR1;
1528 exec2.DR4 = args->DR4;
1529 exec2.num_cliprects = args->num_cliprects;
1530 exec2.cliprects_ptr = args->cliprects_ptr;
1531 exec2.flags = I915_EXEC_RENDER;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -07001532 i915_execbuffer2_set_context_id(exec2, 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001533
Ben Widawsky41bde552013-12-06 14:11:21 -08001534 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001535 if (!ret) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001536 struct drm_i915_gem_exec_object __user *user_exec_list =
1537 to_user_ptr(args->buffers_ptr);
1538
Chris Wilson54cf91d2010-11-25 18:00:26 +00001539 /* Copy the new buffer offsets back to the user's exec list. */
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001540 for (i = 0; i < args->buffer_count; i++) {
1541 ret = __copy_to_user(&user_exec_list[i].offset,
1542 &exec2_list[i].offset,
1543 sizeof(user_exec_list[i].offset));
1544 if (ret) {
1545 ret = -EFAULT;
1546 DRM_DEBUG("failed to copy %d exec entries "
1547 "back to user (%d)\n",
1548 args->buffer_count, ret);
1549 break;
1550 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001551 }
1552 }
1553
1554 drm_free_large(exec_list);
1555 drm_free_large(exec2_list);
1556 return ret;
1557}
1558
1559int
1560i915_gem_execbuffer2(struct drm_device *dev, void *data,
1561 struct drm_file *file)
1562{
1563 struct drm_i915_gem_execbuffer2 *args = data;
1564 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1565 int ret;
1566
Xi Wanged8cd3b2012-04-23 04:06:41 -04001567 if (args->buffer_count < 1 ||
1568 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
Daniel Vetterff240192012-01-31 21:08:14 +01001569 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001570 return -EINVAL;
1571 }
1572
Daniel Vetter9cb34662014-04-24 08:09:11 +02001573 if (args->rsvd2 != 0) {
1574 DRM_DEBUG("dirty rvsd2 field\n");
1575 return -EINVAL;
1576 }
1577
Chris Wilson8408c282011-02-21 12:54:48 +00001578 exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
Chris Wilson419fa722013-01-08 10:53:13 +00001579 GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
Chris Wilson8408c282011-02-21 12:54:48 +00001580 if (exec2_list == NULL)
1581 exec2_list = drm_malloc_ab(sizeof(*exec2_list),
1582 args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001583 if (exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001584 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001585 args->buffer_count);
1586 return -ENOMEM;
1587 }
1588 ret = copy_from_user(exec2_list,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001589 to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001590 sizeof(*exec2_list) * args->buffer_count);
1591 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001592 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001593 args->buffer_count, ret);
1594 drm_free_large(exec2_list);
1595 return -EFAULT;
1596 }
1597
Ben Widawsky41bde552013-12-06 14:11:21 -08001598 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001599 if (!ret) {
1600 /* Copy the new buffer offsets back to the user's exec list. */
Ville Syrjäläd593d992014-06-13 16:42:51 +03001601 struct drm_i915_gem_exec_object2 __user *user_exec_list =
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001602 to_user_ptr(args->buffers_ptr);
1603 int i;
1604
1605 for (i = 0; i < args->buffer_count; i++) {
1606 ret = __copy_to_user(&user_exec_list[i].offset,
1607 &exec2_list[i].offset,
1608 sizeof(user_exec_list[i].offset));
1609 if (ret) {
1610 ret = -EFAULT;
1611 DRM_DEBUG("failed to copy %d exec entries "
1612 "back to user\n",
1613 args->buffer_count);
1614 break;
1615 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001616 }
1617 }
1618
1619 drm_free_large(exec2_list);
1620 return ret;
1621}