Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008,2010 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * Chris Wilson <chris@chris-wilson.co.uk> |
| 26 | * |
| 27 | */ |
| 28 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 29 | #include <drm/drmP.h> |
| 30 | #include <drm/i915_drm.h> |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 31 | #include "i915_drv.h" |
| 32 | #include "i915_trace.h" |
| 33 | #include "intel_drv.h" |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 34 | #include <linux/dma_remapping.h> |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 35 | |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 36 | #define __EXEC_OBJECT_HAS_PIN (1<<31) |
| 37 | #define __EXEC_OBJECT_HAS_FENCE (1<<30) |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 38 | #define __EXEC_OBJECT_NEEDS_MAP (1<<29) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 39 | #define __EXEC_OBJECT_NEEDS_BIAS (1<<28) |
| 40 | |
| 41 | #define BATCH_OFFSET_BIAS (256*1024) |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 42 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 43 | struct eb_vmas { |
| 44 | struct list_head vmas; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 45 | int and; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 46 | union { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 47 | struct i915_vma *lut[0]; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 48 | struct hlist_head buckets[0]; |
| 49 | }; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 50 | }; |
| 51 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 52 | static struct eb_vmas * |
Ben Widawsky | 17601cbc | 2013-11-25 09:54:38 -0800 | [diff] [blame] | 53 | eb_create(struct drm_i915_gem_execbuffer2 *args) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 54 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 55 | struct eb_vmas *eb = NULL; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 56 | |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 57 | if (args->flags & I915_EXEC_HANDLE_LUT) { |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 58 | unsigned size = args->buffer_count; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 59 | size *= sizeof(struct i915_vma *); |
| 60 | size += sizeof(struct eb_vmas); |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 61 | eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY); |
| 62 | } |
| 63 | |
| 64 | if (eb == NULL) { |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 65 | unsigned size = args->buffer_count; |
| 66 | unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2; |
Lauri Kasanen | 27b7c63 | 2013-03-27 15:04:55 +0200 | [diff] [blame] | 67 | BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head)); |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 68 | while (count > 2*size) |
| 69 | count >>= 1; |
| 70 | eb = kzalloc(count*sizeof(struct hlist_head) + |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 71 | sizeof(struct eb_vmas), |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 72 | GFP_TEMPORARY); |
| 73 | if (eb == NULL) |
| 74 | return eb; |
| 75 | |
| 76 | eb->and = count - 1; |
| 77 | } else |
| 78 | eb->and = -args->buffer_count; |
| 79 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 80 | INIT_LIST_HEAD(&eb->vmas); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 81 | return eb; |
| 82 | } |
| 83 | |
| 84 | static void |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 85 | eb_reset(struct eb_vmas *eb) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 86 | { |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 87 | if (eb->and >= 0) |
| 88 | memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head)); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 89 | } |
| 90 | |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 91 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 92 | eb_lookup_vmas(struct eb_vmas *eb, |
| 93 | struct drm_i915_gem_exec_object2 *exec, |
| 94 | const struct drm_i915_gem_execbuffer2 *args, |
| 95 | struct i915_address_space *vm, |
| 96 | struct drm_file *file) |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 97 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 98 | struct drm_i915_gem_object *obj; |
| 99 | struct list_head objects; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 100 | int i, ret; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 101 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 102 | INIT_LIST_HEAD(&objects); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 103 | spin_lock(&file->table_lock); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 104 | /* Grab a reference to the object and release the lock so we can lookup |
| 105 | * or create the VMA without using GFP_ATOMIC */ |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 106 | for (i = 0; i < args->buffer_count; i++) { |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 107 | obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle)); |
| 108 | if (obj == NULL) { |
| 109 | spin_unlock(&file->table_lock); |
| 110 | DRM_DEBUG("Invalid object handle %d at index %d\n", |
| 111 | exec[i].handle, i); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 112 | ret = -ENOENT; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 113 | goto err; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 114 | } |
| 115 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 116 | if (!list_empty(&obj->obj_exec_link)) { |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 117 | spin_unlock(&file->table_lock); |
| 118 | DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n", |
| 119 | obj, exec[i].handle, i); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 120 | ret = -EINVAL; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 121 | goto err; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 122 | } |
| 123 | |
| 124 | drm_gem_object_reference(&obj->base); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 125 | list_add_tail(&obj->obj_exec_link, &objects); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 126 | } |
| 127 | spin_unlock(&file->table_lock); |
| 128 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 129 | i = 0; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 130 | while (!list_empty(&objects)) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 131 | struct i915_vma *vma; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 132 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 133 | obj = list_first_entry(&objects, |
| 134 | struct drm_i915_gem_object, |
| 135 | obj_exec_link); |
| 136 | |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 137 | /* |
| 138 | * NOTE: We can leak any vmas created here when something fails |
| 139 | * later on. But that's no issue since vma_unbind can deal with |
| 140 | * vmas which are not actually bound. And since only |
| 141 | * lookup_or_create exists as an interface to get at the vma |
| 142 | * from the (obj, vm) we don't run the risk of creating |
| 143 | * duplicated vmas for the same vm. |
| 144 | */ |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 145 | vma = i915_gem_obj_lookup_or_create_vma(obj, vm); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 146 | if (IS_ERR(vma)) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 147 | DRM_DEBUG("Failed to lookup VMA\n"); |
| 148 | ret = PTR_ERR(vma); |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 149 | goto err; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 150 | } |
| 151 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 152 | /* Transfer ownership from the objects list to the vmas list. */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 153 | list_add_tail(&vma->exec_list, &eb->vmas); |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 154 | list_del_init(&obj->obj_exec_link); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 155 | |
| 156 | vma->exec_entry = &exec[i]; |
| 157 | if (eb->and < 0) { |
| 158 | eb->lut[i] = vma; |
| 159 | } else { |
| 160 | uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle; |
| 161 | vma->exec_handle = handle; |
| 162 | hlist_add_head(&vma->exec_node, |
| 163 | &eb->buckets[handle & eb->and]); |
| 164 | } |
| 165 | ++i; |
| 166 | } |
| 167 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 168 | return 0; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 169 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 170 | |
| 171 | err: |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 172 | while (!list_empty(&objects)) { |
| 173 | obj = list_first_entry(&objects, |
| 174 | struct drm_i915_gem_object, |
| 175 | obj_exec_link); |
| 176 | list_del_init(&obj->obj_exec_link); |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 177 | drm_gem_object_unreference(&obj->base); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 178 | } |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 179 | /* |
| 180 | * Objects already transfered to the vmas list will be unreferenced by |
| 181 | * eb_destroy. |
| 182 | */ |
| 183 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 184 | return ret; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 185 | } |
| 186 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 187 | static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 188 | { |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 189 | if (eb->and < 0) { |
| 190 | if (handle >= -eb->and) |
| 191 | return NULL; |
| 192 | return eb->lut[handle]; |
| 193 | } else { |
| 194 | struct hlist_head *head; |
| 195 | struct hlist_node *node; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 196 | |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 197 | head = &eb->buckets[handle & eb->and]; |
| 198 | hlist_for_each(node, head) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 199 | struct i915_vma *vma; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 200 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 201 | vma = hlist_entry(node, struct i915_vma, exec_node); |
| 202 | if (vma->exec_handle == handle) |
| 203 | return vma; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 204 | } |
| 205 | return NULL; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 206 | } |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 207 | } |
| 208 | |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 209 | static void |
| 210 | i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma) |
| 211 | { |
| 212 | struct drm_i915_gem_exec_object2 *entry; |
| 213 | struct drm_i915_gem_object *obj = vma->obj; |
| 214 | |
| 215 | if (!drm_mm_node_allocated(&vma->node)) |
| 216 | return; |
| 217 | |
| 218 | entry = vma->exec_entry; |
| 219 | |
| 220 | if (entry->flags & __EXEC_OBJECT_HAS_FENCE) |
| 221 | i915_gem_object_unpin_fence(obj); |
| 222 | |
| 223 | if (entry->flags & __EXEC_OBJECT_HAS_PIN) |
Daniel Vetter | 3d7f0f9 | 2013-12-18 16:23:37 +0100 | [diff] [blame] | 224 | vma->pin_count--; |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 225 | |
| 226 | entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN); |
| 227 | } |
| 228 | |
| 229 | static void eb_destroy(struct eb_vmas *eb) |
| 230 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 231 | while (!list_empty(&eb->vmas)) { |
| 232 | struct i915_vma *vma; |
Chris Wilson | bcffc3f | 2013-01-08 10:53:15 +0000 | [diff] [blame] | 233 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 234 | vma = list_first_entry(&eb->vmas, |
| 235 | struct i915_vma, |
Chris Wilson | bcffc3f | 2013-01-08 10:53:15 +0000 | [diff] [blame] | 236 | exec_list); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 237 | list_del_init(&vma->exec_list); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 238 | i915_gem_execbuffer_unreserve_vma(vma); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 239 | drm_gem_object_unreference(&vma->obj->base); |
Chris Wilson | bcffc3f | 2013-01-08 10:53:15 +0000 | [diff] [blame] | 240 | } |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 241 | kfree(eb); |
| 242 | } |
| 243 | |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 244 | static inline int use_cpu_reloc(struct drm_i915_gem_object *obj) |
| 245 | { |
Chris Wilson | 2cc86b8 | 2013-08-26 19:51:00 -0300 | [diff] [blame] | 246 | return (HAS_LLC(obj->base.dev) || |
| 247 | obj->base.write_domain == I915_GEM_DOMAIN_CPU || |
Chris Wilson | 504c726 | 2012-08-23 13:12:52 +0100 | [diff] [blame] | 248 | !obj->map_and_fenceable || |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 249 | obj->cache_level != I915_CACHE_NONE); |
| 250 | } |
| 251 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 252 | static int |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 253 | relocate_entry_cpu(struct drm_i915_gem_object *obj, |
Ben Widawsky | d9ceb95 | 2014-04-28 17:18:28 -0700 | [diff] [blame] | 254 | struct drm_i915_gem_relocation_entry *reloc, |
| 255 | uint64_t target_offset) |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 256 | { |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 257 | struct drm_device *dev = obj->base.dev; |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 258 | uint32_t page_offset = offset_in_page(reloc->offset); |
Ben Widawsky | d9ceb95 | 2014-04-28 17:18:28 -0700 | [diff] [blame] | 259 | uint64_t delta = reloc->delta + target_offset; |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 260 | char *vaddr; |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 261 | int ret; |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 262 | |
Chris Wilson | 2cc86b8 | 2013-08-26 19:51:00 -0300 | [diff] [blame] | 263 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 264 | if (ret) |
| 265 | return ret; |
| 266 | |
| 267 | vaddr = kmap_atomic(i915_gem_object_get_page(obj, |
| 268 | reloc->offset >> PAGE_SHIFT)); |
Ben Widawsky | d9ceb95 | 2014-04-28 17:18:28 -0700 | [diff] [blame] | 269 | *(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta); |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 270 | |
| 271 | if (INTEL_INFO(dev)->gen >= 8) { |
| 272 | page_offset = offset_in_page(page_offset + sizeof(uint32_t)); |
| 273 | |
| 274 | if (page_offset == 0) { |
| 275 | kunmap_atomic(vaddr); |
| 276 | vaddr = kmap_atomic(i915_gem_object_get_page(obj, |
| 277 | (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT)); |
| 278 | } |
| 279 | |
Ben Widawsky | d9ceb95 | 2014-04-28 17:18:28 -0700 | [diff] [blame] | 280 | *(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta); |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 281 | } |
| 282 | |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 283 | kunmap_atomic(vaddr); |
| 284 | |
| 285 | return 0; |
| 286 | } |
| 287 | |
| 288 | static int |
| 289 | relocate_entry_gtt(struct drm_i915_gem_object *obj, |
Ben Widawsky | d9ceb95 | 2014-04-28 17:18:28 -0700 | [diff] [blame] | 290 | struct drm_i915_gem_relocation_entry *reloc, |
| 291 | uint64_t target_offset) |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 292 | { |
| 293 | struct drm_device *dev = obj->base.dev; |
| 294 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | d9ceb95 | 2014-04-28 17:18:28 -0700 | [diff] [blame] | 295 | uint64_t delta = reloc->delta + target_offset; |
Chris Wilson | 906843c | 2014-08-10 06:29:11 +0100 | [diff] [blame] | 296 | uint64_t offset; |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 297 | void __iomem *reloc_page; |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 298 | int ret; |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 299 | |
| 300 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 301 | if (ret) |
| 302 | return ret; |
| 303 | |
| 304 | ret = i915_gem_object_put_fence(obj); |
| 305 | if (ret) |
| 306 | return ret; |
| 307 | |
| 308 | /* Map the page containing the relocation we're going to perform. */ |
Chris Wilson | 906843c | 2014-08-10 06:29:11 +0100 | [diff] [blame] | 309 | offset = i915_gem_obj_ggtt_offset(obj); |
| 310 | offset += reloc->offset; |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 311 | reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable, |
Chris Wilson | 906843c | 2014-08-10 06:29:11 +0100 | [diff] [blame] | 312 | offset & PAGE_MASK); |
| 313 | iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset)); |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 314 | |
| 315 | if (INTEL_INFO(dev)->gen >= 8) { |
Chris Wilson | 906843c | 2014-08-10 06:29:11 +0100 | [diff] [blame] | 316 | offset += sizeof(uint32_t); |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 317 | |
Chris Wilson | 906843c | 2014-08-10 06:29:11 +0100 | [diff] [blame] | 318 | if (offset_in_page(offset) == 0) { |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 319 | io_mapping_unmap_atomic(reloc_page); |
Chris Wilson | 906843c | 2014-08-10 06:29:11 +0100 | [diff] [blame] | 320 | reloc_page = |
| 321 | io_mapping_map_atomic_wc(dev_priv->gtt.mappable, |
| 322 | offset); |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 323 | } |
| 324 | |
Chris Wilson | 906843c | 2014-08-10 06:29:11 +0100 | [diff] [blame] | 325 | iowrite32(upper_32_bits(delta), |
| 326 | reloc_page + offset_in_page(offset)); |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 327 | } |
| 328 | |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 329 | io_mapping_unmap_atomic(reloc_page); |
| 330 | |
| 331 | return 0; |
| 332 | } |
| 333 | |
| 334 | static int |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 335 | i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 336 | struct eb_vmas *eb, |
Ben Widawsky | 3e7a032 | 2013-12-06 14:10:57 -0800 | [diff] [blame] | 337 | struct drm_i915_gem_relocation_entry *reloc) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 338 | { |
| 339 | struct drm_device *dev = obj->base.dev; |
| 340 | struct drm_gem_object *target_obj; |
Daniel Vetter | 149c840 | 2012-02-15 23:50:23 +0100 | [diff] [blame] | 341 | struct drm_i915_gem_object *target_i915_obj; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 342 | struct i915_vma *target_vma; |
Ben Widawsky | d9ceb95 | 2014-04-28 17:18:28 -0700 | [diff] [blame] | 343 | uint64_t target_offset; |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 344 | int ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 345 | |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 346 | /* we've already hold a reference to all valid objects */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 347 | target_vma = eb_get_vma(eb, reloc->target_handle); |
| 348 | if (unlikely(target_vma == NULL)) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 349 | return -ENOENT; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 350 | target_i915_obj = target_vma->obj; |
| 351 | target_obj = &target_vma->obj->base; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 352 | |
Ben Widawsky | 5ce0972 | 2013-11-25 09:54:40 -0800 | [diff] [blame] | 353 | target_offset = target_vma->node.start; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 354 | |
Eric Anholt | e844b99 | 2012-07-31 15:35:01 -0700 | [diff] [blame] | 355 | /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and |
| 356 | * pipe_control writes because the gpu doesn't properly redirect them |
| 357 | * through the ppgtt for non_secure batchbuffers. */ |
| 358 | if (unlikely(IS_GEN6(dev) && |
| 359 | reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION && |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 360 | !(target_vma->bound & GLOBAL_BIND))) |
| 361 | target_vma->bind_vma(target_vma, target_i915_obj->cache_level, |
| 362 | GLOBAL_BIND); |
Eric Anholt | e844b99 | 2012-07-31 15:35:01 -0700 | [diff] [blame] | 363 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 364 | /* Validate that the target is in a valid r/w GPU domain */ |
Chris Wilson | b8f7ab1 | 2010-12-08 10:43:06 +0000 | [diff] [blame] | 365 | if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 366 | DRM_DEBUG("reloc with multiple write domains: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 367 | "obj %p target %d offset %d " |
| 368 | "read %08x write %08x", |
| 369 | obj, reloc->target_handle, |
| 370 | (int) reloc->offset, |
| 371 | reloc->read_domains, |
| 372 | reloc->write_domain); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 373 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 374 | } |
Daniel Vetter | 4ca4a25 | 2011-12-14 13:57:27 +0100 | [diff] [blame] | 375 | if (unlikely((reloc->write_domain | reloc->read_domains) |
| 376 | & ~I915_GEM_GPU_DOMAINS)) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 377 | DRM_DEBUG("reloc with read/write non-GPU domains: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 378 | "obj %p target %d offset %d " |
| 379 | "read %08x write %08x", |
| 380 | obj, reloc->target_handle, |
| 381 | (int) reloc->offset, |
| 382 | reloc->read_domains, |
| 383 | reloc->write_domain); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 384 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 385 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 386 | |
| 387 | target_obj->pending_read_domains |= reloc->read_domains; |
| 388 | target_obj->pending_write_domain |= reloc->write_domain; |
| 389 | |
| 390 | /* If the relocation already has the right value in it, no |
| 391 | * more work needs to be done. |
| 392 | */ |
| 393 | if (target_offset == reloc->presumed_offset) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 394 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 395 | |
| 396 | /* Check that the relocation address is valid... */ |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 397 | if (unlikely(reloc->offset > |
| 398 | obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 399 | DRM_DEBUG("Relocation beyond object bounds: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 400 | "obj %p target %d offset %d size %d.\n", |
| 401 | obj, reloc->target_handle, |
| 402 | (int) reloc->offset, |
| 403 | (int) obj->base.size); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 404 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 405 | } |
Chris Wilson | b8f7ab1 | 2010-12-08 10:43:06 +0000 | [diff] [blame] | 406 | if (unlikely(reloc->offset & 3)) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 407 | DRM_DEBUG("Relocation not 4-byte aligned: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 408 | "obj %p target %d offset %d.\n", |
| 409 | obj, reloc->target_handle, |
| 410 | (int) reloc->offset); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 411 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 412 | } |
| 413 | |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 414 | /* We can't wait for rendering with pagefaults disabled */ |
| 415 | if (obj->active && in_atomic()) |
| 416 | return -EFAULT; |
| 417 | |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 418 | if (use_cpu_reloc(obj)) |
Ben Widawsky | d9ceb95 | 2014-04-28 17:18:28 -0700 | [diff] [blame] | 419 | ret = relocate_entry_cpu(obj, reloc, target_offset); |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 420 | else |
Ben Widawsky | d9ceb95 | 2014-04-28 17:18:28 -0700 | [diff] [blame] | 421 | ret = relocate_entry_gtt(obj, reloc, target_offset); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 422 | |
Daniel Vetter | d4d3601 | 2013-09-02 20:56:23 +0200 | [diff] [blame] | 423 | if (ret) |
| 424 | return ret; |
| 425 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 426 | /* and update the user's relocation entry */ |
| 427 | reloc->presumed_offset = target_offset; |
| 428 | |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 429 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 430 | } |
| 431 | |
| 432 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 433 | i915_gem_execbuffer_relocate_vma(struct i915_vma *vma, |
| 434 | struct eb_vmas *eb) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 435 | { |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 436 | #define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry)) |
| 437 | struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)]; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 438 | struct drm_i915_gem_relocation_entry __user *user_relocs; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 439 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 440 | int remain, ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 441 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 442 | user_relocs = to_user_ptr(entry->relocs_ptr); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 443 | |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 444 | remain = entry->relocation_count; |
| 445 | while (remain) { |
| 446 | struct drm_i915_gem_relocation_entry *r = stack_reloc; |
| 447 | int count = remain; |
| 448 | if (count > ARRAY_SIZE(stack_reloc)) |
| 449 | count = ARRAY_SIZE(stack_reloc); |
| 450 | remain -= count; |
| 451 | |
| 452 | if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]))) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 453 | return -EFAULT; |
| 454 | |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 455 | do { |
| 456 | u64 offset = r->presumed_offset; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 457 | |
Ben Widawsky | 3e7a032 | 2013-12-06 14:10:57 -0800 | [diff] [blame] | 458 | ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r); |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 459 | if (ret) |
| 460 | return ret; |
| 461 | |
| 462 | if (r->presumed_offset != offset && |
| 463 | __copy_to_user_inatomic(&user_relocs->presumed_offset, |
| 464 | &r->presumed_offset, |
| 465 | sizeof(r->presumed_offset))) { |
| 466 | return -EFAULT; |
| 467 | } |
| 468 | |
| 469 | user_relocs++; |
| 470 | r++; |
| 471 | } while (--count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 472 | } |
| 473 | |
| 474 | return 0; |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 475 | #undef N_RELOC |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 476 | } |
| 477 | |
| 478 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 479 | i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma, |
| 480 | struct eb_vmas *eb, |
| 481 | struct drm_i915_gem_relocation_entry *relocs) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 482 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 483 | const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 484 | int i, ret; |
| 485 | |
| 486 | for (i = 0; i < entry->relocation_count; i++) { |
Ben Widawsky | 3e7a032 | 2013-12-06 14:10:57 -0800 | [diff] [blame] | 487 | ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 488 | if (ret) |
| 489 | return ret; |
| 490 | } |
| 491 | |
| 492 | return 0; |
| 493 | } |
| 494 | |
| 495 | static int |
Ben Widawsky | 17601cbc | 2013-11-25 09:54:38 -0800 | [diff] [blame] | 496 | i915_gem_execbuffer_relocate(struct eb_vmas *eb) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 497 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 498 | struct i915_vma *vma; |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 499 | int ret = 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 500 | |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 501 | /* This is the fast path and we cannot handle a pagefault whilst |
| 502 | * holding the struct mutex lest the user pass in the relocations |
| 503 | * contained within a mmaped bo. For in such a case we, the page |
| 504 | * fault handler would call i915_gem_fault() and we would try to |
| 505 | * acquire the struct mutex again. Obviously this is bad and so |
| 506 | * lockdep complains vehemently. |
| 507 | */ |
| 508 | pagefault_disable(); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 509 | list_for_each_entry(vma, &eb->vmas, exec_list) { |
| 510 | ret = i915_gem_execbuffer_relocate_vma(vma, eb); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 511 | if (ret) |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 512 | break; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 513 | } |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 514 | pagefault_enable(); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 515 | |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 516 | return ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 517 | } |
| 518 | |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 519 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 520 | i915_gem_execbuffer_reserve_vma(struct i915_vma *vma, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 521 | struct intel_engine_cs *ring, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 522 | bool *need_reloc) |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 523 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 524 | struct drm_i915_gem_object *obj = vma->obj; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 525 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 526 | uint64_t flags; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 527 | int ret; |
| 528 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 529 | flags = 0; |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 530 | if (entry->flags & __EXEC_OBJECT_NEEDS_MAP) |
Chris Wilson | c826c44 | 2014-10-31 13:53:53 +0000 | [diff] [blame] | 531 | flags |= PIN_GLOBAL | PIN_MAPPABLE; |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 532 | if (entry->flags & EXEC_OBJECT_NEEDS_GTT) |
Daniel Vetter | bf3d149 | 2014-02-14 14:01:12 +0100 | [diff] [blame] | 533 | flags |= PIN_GLOBAL; |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 534 | if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS) |
| 535 | flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS; |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 536 | |
| 537 | ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 538 | if (ret) |
| 539 | return ret; |
| 540 | |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 541 | entry->flags |= __EXEC_OBJECT_HAS_PIN; |
| 542 | |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 543 | if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) { |
| 544 | ret = i915_gem_object_get_fence(obj); |
| 545 | if (ret) |
| 546 | return ret; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 547 | |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 548 | if (i915_gem_object_pin_fence(obj)) |
| 549 | entry->flags |= __EXEC_OBJECT_HAS_FENCE; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 550 | } |
| 551 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 552 | if (entry->offset != vma->node.start) { |
| 553 | entry->offset = vma->node.start; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 554 | *need_reloc = true; |
| 555 | } |
| 556 | |
| 557 | if (entry->flags & EXEC_OBJECT_WRITE) { |
| 558 | obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER; |
| 559 | obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER; |
| 560 | } |
| 561 | |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 562 | return 0; |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 563 | } |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 564 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 565 | static bool |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 566 | need_reloc_mappable(struct i915_vma *vma) |
| 567 | { |
| 568 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
| 569 | |
| 570 | if (entry->relocation_count == 0) |
| 571 | return false; |
| 572 | |
| 573 | if (!i915_is_ggtt(vma->vm)) |
| 574 | return false; |
| 575 | |
| 576 | /* See also use_cpu_reloc() */ |
| 577 | if (HAS_LLC(vma->obj->base.dev)) |
| 578 | return false; |
| 579 | |
| 580 | if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 581 | return false; |
| 582 | |
| 583 | return true; |
| 584 | } |
| 585 | |
| 586 | static bool |
| 587 | eb_vma_misplaced(struct i915_vma *vma) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 588 | { |
| 589 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
| 590 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 591 | |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 592 | WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP && |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 593 | !i915_is_ggtt(vma->vm)); |
| 594 | |
| 595 | if (entry->alignment && |
| 596 | vma->node.start & (entry->alignment - 1)) |
| 597 | return true; |
| 598 | |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 599 | if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 600 | return true; |
| 601 | |
| 602 | if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS && |
| 603 | vma->node.start < BATCH_OFFSET_BIAS) |
| 604 | return true; |
| 605 | |
| 606 | return false; |
| 607 | } |
| 608 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 609 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 610 | i915_gem_execbuffer_reserve(struct intel_engine_cs *ring, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 611 | struct list_head *vmas, |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 612 | bool *need_relocs) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 613 | { |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 614 | struct drm_i915_gem_object *obj; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 615 | struct i915_vma *vma; |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 616 | struct i915_address_space *vm; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 617 | struct list_head ordered_vmas; |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 618 | bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4; |
| 619 | int retry; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 620 | |
Chris Wilson | 227f782 | 2014-05-15 10:41:42 +0100 | [diff] [blame] | 621 | i915_gem_retire_requests_ring(ring); |
| 622 | |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 623 | vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm; |
| 624 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 625 | INIT_LIST_HEAD(&ordered_vmas); |
| 626 | while (!list_empty(vmas)) { |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 627 | struct drm_i915_gem_exec_object2 *entry; |
| 628 | bool need_fence, need_mappable; |
| 629 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 630 | vma = list_first_entry(vmas, struct i915_vma, exec_list); |
| 631 | obj = vma->obj; |
| 632 | entry = vma->exec_entry; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 633 | |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 634 | if (!has_fenced_gpu_access) |
| 635 | entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 636 | need_fence = |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 637 | entry->flags & EXEC_OBJECT_NEEDS_FENCE && |
| 638 | obj->tiling_mode != I915_TILING_NONE; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 639 | need_mappable = need_fence || need_reloc_mappable(vma); |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 640 | |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 641 | if (need_mappable) { |
| 642 | entry->flags |= __EXEC_OBJECT_NEEDS_MAP; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 643 | list_move(&vma->exec_list, &ordered_vmas); |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 644 | } else |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 645 | list_move_tail(&vma->exec_list, &ordered_vmas); |
Chris Wilson | 595dad7 | 2011-01-13 11:03:48 +0000 | [diff] [blame] | 646 | |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 647 | obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND; |
Chris Wilson | 595dad7 | 2011-01-13 11:03:48 +0000 | [diff] [blame] | 648 | obj->base.pending_write_domain = 0; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 649 | } |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 650 | list_splice(&ordered_vmas, vmas); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 651 | |
| 652 | /* Attempt to pin all of the buffers into the GTT. |
| 653 | * This is done in 3 phases: |
| 654 | * |
| 655 | * 1a. Unbind all objects that do not match the GTT constraints for |
| 656 | * the execbuffer (fenceable, mappable, alignment etc). |
| 657 | * 1b. Increment pin count for already bound objects. |
| 658 | * 2. Bind new objects. |
| 659 | * 3. Decrement pin count. |
| 660 | * |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 661 | * This avoid unnecessary unbinding of later objects in order to make |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 662 | * room for the earlier objects *unless* we need to defragment. |
| 663 | */ |
| 664 | retry = 0; |
| 665 | do { |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 666 | int ret = 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 667 | |
| 668 | /* Unbind any ill-fitting objects or pin. */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 669 | list_for_each_entry(vma, vmas, exec_list) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 670 | if (!drm_mm_node_allocated(&vma->node)) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 671 | continue; |
| 672 | |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 673 | if (eb_vma_misplaced(vma)) |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 674 | ret = i915_vma_unbind(vma); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 675 | else |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 676 | ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs); |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 677 | if (ret) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 678 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 679 | } |
| 680 | |
| 681 | /* Bind fresh objects */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 682 | list_for_each_entry(vma, vmas, exec_list) { |
| 683 | if (drm_mm_node_allocated(&vma->node)) |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 684 | continue; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 685 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 686 | ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs); |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 687 | if (ret) |
| 688 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 689 | } |
| 690 | |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 691 | err: |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 692 | if (ret != -ENOSPC || retry++) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 693 | return ret; |
| 694 | |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 695 | /* Decrement pin count for bound objects */ |
| 696 | list_for_each_entry(vma, vmas, exec_list) |
| 697 | i915_gem_execbuffer_unreserve_vma(vma); |
| 698 | |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 699 | ret = i915_gem_evict_vm(vm, true); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 700 | if (ret) |
| 701 | return ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 702 | } while (1); |
| 703 | } |
| 704 | |
| 705 | static int |
| 706 | i915_gem_execbuffer_relocate_slow(struct drm_device *dev, |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 707 | struct drm_i915_gem_execbuffer2 *args, |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 708 | struct drm_file *file, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 709 | struct intel_engine_cs *ring, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 710 | struct eb_vmas *eb, |
| 711 | struct drm_i915_gem_exec_object2 *exec) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 712 | { |
| 713 | struct drm_i915_gem_relocation_entry *reloc; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 714 | struct i915_address_space *vm; |
| 715 | struct i915_vma *vma; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 716 | bool need_relocs; |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 717 | int *reloc_offset; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 718 | int i, total, ret; |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 719 | unsigned count = args->buffer_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 720 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 721 | vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm; |
| 722 | |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 723 | /* We may process another execbuffer during the unlock... */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 724 | while (!list_empty(&eb->vmas)) { |
| 725 | vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list); |
| 726 | list_del_init(&vma->exec_list); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 727 | i915_gem_execbuffer_unreserve_vma(vma); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 728 | drm_gem_object_unreference(&vma->obj->base); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 729 | } |
| 730 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 731 | mutex_unlock(&dev->struct_mutex); |
| 732 | |
| 733 | total = 0; |
| 734 | for (i = 0; i < count; i++) |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 735 | total += exec[i].relocation_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 736 | |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 737 | reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset)); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 738 | reloc = drm_malloc_ab(total, sizeof(*reloc)); |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 739 | if (reloc == NULL || reloc_offset == NULL) { |
| 740 | drm_free_large(reloc); |
| 741 | drm_free_large(reloc_offset); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 742 | mutex_lock(&dev->struct_mutex); |
| 743 | return -ENOMEM; |
| 744 | } |
| 745 | |
| 746 | total = 0; |
| 747 | for (i = 0; i < count; i++) { |
| 748 | struct drm_i915_gem_relocation_entry __user *user_relocs; |
Chris Wilson | 262b6d3 | 2013-01-15 16:17:54 +0000 | [diff] [blame] | 749 | u64 invalid_offset = (u64)-1; |
| 750 | int j; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 751 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 752 | user_relocs = to_user_ptr(exec[i].relocs_ptr); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 753 | |
| 754 | if (copy_from_user(reloc+total, user_relocs, |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 755 | exec[i].relocation_count * sizeof(*reloc))) { |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 756 | ret = -EFAULT; |
| 757 | mutex_lock(&dev->struct_mutex); |
| 758 | goto err; |
| 759 | } |
| 760 | |
Chris Wilson | 262b6d3 | 2013-01-15 16:17:54 +0000 | [diff] [blame] | 761 | /* As we do not update the known relocation offsets after |
| 762 | * relocating (due to the complexities in lock handling), |
| 763 | * we need to mark them as invalid now so that we force the |
| 764 | * relocation processing next time. Just in case the target |
| 765 | * object is evicted and then rebound into its old |
| 766 | * presumed_offset before the next execbuffer - if that |
| 767 | * happened we would make the mistake of assuming that the |
| 768 | * relocations were valid. |
| 769 | */ |
| 770 | for (j = 0; j < exec[i].relocation_count; j++) { |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 771 | if (__copy_to_user(&user_relocs[j].presumed_offset, |
| 772 | &invalid_offset, |
| 773 | sizeof(invalid_offset))) { |
Chris Wilson | 262b6d3 | 2013-01-15 16:17:54 +0000 | [diff] [blame] | 774 | ret = -EFAULT; |
| 775 | mutex_lock(&dev->struct_mutex); |
| 776 | goto err; |
| 777 | } |
| 778 | } |
| 779 | |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 780 | reloc_offset[i] = total; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 781 | total += exec[i].relocation_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 782 | } |
| 783 | |
| 784 | ret = i915_mutex_lock_interruptible(dev); |
| 785 | if (ret) { |
| 786 | mutex_lock(&dev->struct_mutex); |
| 787 | goto err; |
| 788 | } |
| 789 | |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 790 | /* reacquire the objects */ |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 791 | eb_reset(eb); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 792 | ret = eb_lookup_vmas(eb, exec, args, vm, file); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 793 | if (ret) |
| 794 | goto err; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 795 | |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 796 | need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 797 | ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 798 | if (ret) |
| 799 | goto err; |
| 800 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 801 | list_for_each_entry(vma, &eb->vmas, exec_list) { |
| 802 | int offset = vma->exec_entry - exec; |
| 803 | ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb, |
| 804 | reloc + reloc_offset[offset]); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 805 | if (ret) |
| 806 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 807 | } |
| 808 | |
| 809 | /* Leave the user relocations as are, this is the painfully slow path, |
| 810 | * and we want to avoid the complication of dropping the lock whilst |
| 811 | * having buffers reserved in the aperture and so causing spurious |
| 812 | * ENOSPC for random operations. |
| 813 | */ |
| 814 | |
| 815 | err: |
| 816 | drm_free_large(reloc); |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 817 | drm_free_large(reloc_offset); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 818 | return ret; |
| 819 | } |
| 820 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 821 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 822 | i915_gem_execbuffer_move_to_gpu(struct intel_engine_cs *ring, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 823 | struct list_head *vmas) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 824 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 825 | struct i915_vma *vma; |
Daniel Vetter | 6ac42f4 | 2012-07-21 12:25:01 +0200 | [diff] [blame] | 826 | uint32_t flush_domains = 0; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 827 | bool flush_chipset = false; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 828 | int ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 829 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 830 | list_for_each_entry(vma, vmas, exec_list) { |
| 831 | struct drm_i915_gem_object *obj = vma->obj; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 832 | ret = i915_gem_object_sync(obj, ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 833 | if (ret) |
| 834 | return ret; |
Daniel Vetter | 6ac42f4 | 2012-07-21 12:25:01 +0200 | [diff] [blame] | 835 | |
| 836 | if (obj->base.write_domain & I915_GEM_DOMAIN_CPU) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 837 | flush_chipset |= i915_gem_clflush_object(obj, false); |
Daniel Vetter | 6ac42f4 | 2012-07-21 12:25:01 +0200 | [diff] [blame] | 838 | |
Daniel Vetter | 6ac42f4 | 2012-07-21 12:25:01 +0200 | [diff] [blame] | 839 | flush_domains |= obj->base.write_domain; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 840 | } |
| 841 | |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 842 | if (flush_chipset) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 843 | i915_gem_chipset_flush(ring->dev); |
Daniel Vetter | 6ac42f4 | 2012-07-21 12:25:01 +0200 | [diff] [blame] | 844 | |
| 845 | if (flush_domains & I915_GEM_DOMAIN_GTT) |
| 846 | wmb(); |
| 847 | |
Chris Wilson | 09cf7c9 | 2012-07-13 14:14:08 +0100 | [diff] [blame] | 848 | /* Unconditionally invalidate gpu caches and ensure that we do flush |
| 849 | * any residual writes from the previous batch. |
| 850 | */ |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 851 | return intel_ring_invalidate_all_caches(ring); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 852 | } |
| 853 | |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 854 | static bool |
| 855 | i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 856 | { |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 857 | if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS) |
| 858 | return false; |
| 859 | |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 860 | return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 861 | } |
| 862 | |
| 863 | static int |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 864 | validate_exec_list(struct drm_device *dev, |
| 865 | struct drm_i915_gem_exec_object2 *exec, |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 866 | int count) |
| 867 | { |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 868 | unsigned relocs_total = 0; |
| 869 | unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry); |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 870 | unsigned invalid_flags; |
| 871 | int i; |
| 872 | |
| 873 | invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS; |
| 874 | if (USES_FULL_PPGTT(dev)) |
| 875 | invalid_flags |= EXEC_OBJECT_NEEDS_GTT; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 876 | |
| 877 | for (i = 0; i < count; i++) { |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 878 | char __user *ptr = to_user_ptr(exec[i].relocs_ptr); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 879 | int length; /* limited by fault_in_pages_readable() */ |
| 880 | |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 881 | if (exec[i].flags & invalid_flags) |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 882 | return -EINVAL; |
| 883 | |
Kees Cook | 3118a4f | 2013-03-11 17:31:45 -0700 | [diff] [blame] | 884 | /* First check for malicious input causing overflow in |
| 885 | * the worst case where we need to allocate the entire |
| 886 | * relocation tree as a single array. |
| 887 | */ |
| 888 | if (exec[i].relocation_count > relocs_max - relocs_total) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 889 | return -EINVAL; |
Kees Cook | 3118a4f | 2013-03-11 17:31:45 -0700 | [diff] [blame] | 890 | relocs_total += exec[i].relocation_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 891 | |
| 892 | length = exec[i].relocation_count * |
| 893 | sizeof(struct drm_i915_gem_relocation_entry); |
Kees Cook | 3058753 | 2013-03-11 14:37:35 -0700 | [diff] [blame] | 894 | /* |
| 895 | * We must check that the entire relocation array is safe |
| 896 | * to read, but since we may need to update the presumed |
| 897 | * offsets during execution, check for full write access. |
| 898 | */ |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 899 | if (!access_ok(VERIFY_WRITE, ptr, length)) |
| 900 | return -EFAULT; |
| 901 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 902 | if (likely(!i915.prefault_disable)) { |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 903 | if (fault_in_multipages_readable(ptr, length)) |
| 904 | return -EFAULT; |
| 905 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 906 | } |
| 907 | |
| 908 | return 0; |
| 909 | } |
| 910 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 911 | static struct intel_context * |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 912 | i915_gem_validate_context(struct drm_device *dev, struct drm_file *file, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 913 | struct intel_engine_cs *ring, const u32 ctx_id) |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 914 | { |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 915 | struct intel_context *ctx = NULL; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 916 | struct i915_ctx_hang_stats *hs; |
| 917 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 918 | if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE) |
Daniel Vetter | 7c9c4b8 | 2013-12-18 16:37:49 +0100 | [diff] [blame] | 919 | return ERR_PTR(-EINVAL); |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 920 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 921 | ctx = i915_gem_context_get(file->driver_priv, ctx_id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 922 | if (IS_ERR(ctx)) |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 923 | return ctx; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 924 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 925 | hs = &ctx->hang_stats; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 926 | if (hs->banned) { |
| 927 | DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id); |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 928 | return ERR_PTR(-EIO); |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 929 | } |
| 930 | |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame] | 931 | if (i915.enable_execlists && !ctx->engine[ring->id].state) { |
| 932 | int ret = intel_lr_context_deferred_create(ctx, ring); |
| 933 | if (ret) { |
| 934 | DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret); |
| 935 | return ERR_PTR(ret); |
| 936 | } |
| 937 | } |
| 938 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 939 | return ctx; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 940 | } |
| 941 | |
Oscar Mateo | ba8b7cc | 2014-07-24 17:04:33 +0100 | [diff] [blame] | 942 | void |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 943 | i915_gem_execbuffer_move_to_active(struct list_head *vmas, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 944 | struct intel_engine_cs *ring) |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 945 | { |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 946 | u32 seqno = intel_ring_get_seqno(ring); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 947 | struct i915_vma *vma; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 948 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 949 | list_for_each_entry(vma, vmas, exec_list) { |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 950 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 951 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | 69c2fc8 | 2012-07-20 12:41:03 +0100 | [diff] [blame] | 952 | u32 old_read = obj->base.read_domains; |
| 953 | u32 old_write = obj->base.write_domain; |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 954 | |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 955 | obj->base.write_domain = obj->base.pending_write_domain; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 956 | if (obj->base.write_domain == 0) |
| 957 | obj->base.pending_read_domains |= obj->base.read_domains; |
| 958 | obj->base.read_domains = obj->base.pending_read_domains; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 959 | |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 960 | i915_vma_move_to_active(vma, ring); |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 961 | if (obj->base.write_domain) { |
| 962 | obj->dirty = 1; |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 963 | obj->last_write_seqno = seqno; |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 964 | |
| 965 | intel_fb_obj_invalidate(obj, ring); |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 966 | |
| 967 | /* update for the implicit flush after a batch */ |
| 968 | obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 969 | } |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 970 | if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) { |
| 971 | obj->last_fenced_seqno = seqno; |
| 972 | if (entry->flags & __EXEC_OBJECT_HAS_FENCE) { |
| 973 | struct drm_i915_private *dev_priv = to_i915(ring->dev); |
| 974 | list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list, |
| 975 | &dev_priv->mm.fence_list); |
| 976 | } |
| 977 | } |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 978 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 979 | trace_i915_gem_object_change_domain(obj, old_read, old_write); |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 980 | } |
| 981 | } |
| 982 | |
Oscar Mateo | ba8b7cc | 2014-07-24 17:04:33 +0100 | [diff] [blame] | 983 | void |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 984 | i915_gem_execbuffer_retire_commands(struct drm_device *dev, |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 985 | struct drm_file *file, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 986 | struct intel_engine_cs *ring, |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 987 | struct drm_i915_gem_object *obj) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 988 | { |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 989 | /* Unconditionally force add_request to emit a full flush. */ |
| 990 | ring->gpu_caches_dirty = true; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 991 | |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 992 | /* Add a breadcrumb for the completion of the batch buffer */ |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 993 | (void)__i915_add_request(ring, file, obj, NULL); |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 994 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 995 | |
| 996 | static int |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 997 | i915_reset_gen7_sol_offsets(struct drm_device *dev, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 998 | struct intel_engine_cs *ring) |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 999 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 1000 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1001 | int ret, i; |
| 1002 | |
Daniel Vetter | 9d662da | 2014-04-24 08:09:09 +0200 | [diff] [blame] | 1003 | if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) { |
| 1004 | DRM_DEBUG("sol reset is gen7/rcs only\n"); |
| 1005 | return -EINVAL; |
| 1006 | } |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1007 | |
| 1008 | ret = intel_ring_begin(ring, 4 * 3); |
| 1009 | if (ret) |
| 1010 | return ret; |
| 1011 | |
| 1012 | for (i = 0; i < 4; i++) { |
| 1013 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 1014 | intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i)); |
| 1015 | intel_ring_emit(ring, 0); |
| 1016 | } |
| 1017 | |
| 1018 | intel_ring_advance(ring); |
| 1019 | |
| 1020 | return 0; |
| 1021 | } |
| 1022 | |
Chris Wilson | 5c6c600 | 2014-09-06 10:28:27 +0100 | [diff] [blame^] | 1023 | static int |
| 1024 | i915_emit_box(struct intel_engine_cs *ring, |
| 1025 | struct drm_clip_rect *box, |
| 1026 | int DR1, int DR4) |
| 1027 | { |
| 1028 | int ret; |
| 1029 | |
| 1030 | if (box->y2 <= box->y1 || box->x2 <= box->x1 || |
| 1031 | box->y2 <= 0 || box->x2 <= 0) { |
| 1032 | DRM_ERROR("Bad box %d,%d..%d,%d\n", |
| 1033 | box->x1, box->y1, box->x2, box->y2); |
| 1034 | return -EINVAL; |
| 1035 | } |
| 1036 | |
| 1037 | if (INTEL_INFO(ring->dev)->gen >= 4) { |
| 1038 | ret = intel_ring_begin(ring, 4); |
| 1039 | if (ret) |
| 1040 | return ret; |
| 1041 | |
| 1042 | intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO_I965); |
| 1043 | intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16); |
| 1044 | intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16); |
| 1045 | intel_ring_emit(ring, DR4); |
| 1046 | } else { |
| 1047 | ret = intel_ring_begin(ring, 6); |
| 1048 | if (ret) |
| 1049 | return ret; |
| 1050 | |
| 1051 | intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO); |
| 1052 | intel_ring_emit(ring, DR1); |
| 1053 | intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16); |
| 1054 | intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16); |
| 1055 | intel_ring_emit(ring, DR4); |
| 1056 | intel_ring_emit(ring, 0); |
| 1057 | } |
| 1058 | intel_ring_advance(ring); |
| 1059 | |
| 1060 | return 0; |
| 1061 | } |
| 1062 | |
| 1063 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 1064 | int |
| 1065 | i915_gem_ringbuffer_submission(struct drm_device *dev, struct drm_file *file, |
| 1066 | struct intel_engine_cs *ring, |
| 1067 | struct intel_context *ctx, |
| 1068 | struct drm_i915_gem_execbuffer2 *args, |
| 1069 | struct list_head *vmas, |
| 1070 | struct drm_i915_gem_object *batch_obj, |
| 1071 | u64 exec_start, u32 flags) |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1072 | { |
| 1073 | struct drm_clip_rect *cliprects = NULL; |
| 1074 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1075 | u64 exec_len; |
| 1076 | int instp_mode; |
| 1077 | u32 instp_mask; |
| 1078 | int i, ret = 0; |
| 1079 | |
| 1080 | if (args->num_cliprects != 0) { |
| 1081 | if (ring != &dev_priv->ring[RCS]) { |
| 1082 | DRM_DEBUG("clip rectangles are only valid with the render ring\n"); |
| 1083 | return -EINVAL; |
| 1084 | } |
| 1085 | |
| 1086 | if (INTEL_INFO(dev)->gen >= 5) { |
| 1087 | DRM_DEBUG("clip rectangles are only valid on pre-gen5\n"); |
| 1088 | return -EINVAL; |
| 1089 | } |
| 1090 | |
| 1091 | if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) { |
| 1092 | DRM_DEBUG("execbuf with %u cliprects\n", |
| 1093 | args->num_cliprects); |
| 1094 | return -EINVAL; |
| 1095 | } |
| 1096 | |
| 1097 | cliprects = kcalloc(args->num_cliprects, |
| 1098 | sizeof(*cliprects), |
| 1099 | GFP_KERNEL); |
| 1100 | if (cliprects == NULL) { |
| 1101 | ret = -ENOMEM; |
| 1102 | goto error; |
| 1103 | } |
| 1104 | |
| 1105 | if (copy_from_user(cliprects, |
| 1106 | to_user_ptr(args->cliprects_ptr), |
| 1107 | sizeof(*cliprects)*args->num_cliprects)) { |
| 1108 | ret = -EFAULT; |
| 1109 | goto error; |
| 1110 | } |
| 1111 | } else { |
| 1112 | if (args->DR4 == 0xffffffff) { |
| 1113 | DRM_DEBUG("UXA submitting garbage DR4, fixing up\n"); |
| 1114 | args->DR4 = 0; |
| 1115 | } |
| 1116 | |
| 1117 | if (args->DR1 || args->DR4 || args->cliprects_ptr) { |
| 1118 | DRM_DEBUG("0 cliprects but dirt in cliprects fields\n"); |
| 1119 | return -EINVAL; |
| 1120 | } |
| 1121 | } |
| 1122 | |
| 1123 | ret = i915_gem_execbuffer_move_to_gpu(ring, vmas); |
| 1124 | if (ret) |
| 1125 | goto error; |
| 1126 | |
| 1127 | ret = i915_switch_context(ring, ctx); |
| 1128 | if (ret) |
| 1129 | goto error; |
| 1130 | |
| 1131 | instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK; |
| 1132 | instp_mask = I915_EXEC_CONSTANTS_MASK; |
| 1133 | switch (instp_mode) { |
| 1134 | case I915_EXEC_CONSTANTS_REL_GENERAL: |
| 1135 | case I915_EXEC_CONSTANTS_ABSOLUTE: |
| 1136 | case I915_EXEC_CONSTANTS_REL_SURFACE: |
| 1137 | if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) { |
| 1138 | DRM_DEBUG("non-0 rel constants mode on non-RCS\n"); |
| 1139 | ret = -EINVAL; |
| 1140 | goto error; |
| 1141 | } |
| 1142 | |
| 1143 | if (instp_mode != dev_priv->relative_constants_mode) { |
| 1144 | if (INTEL_INFO(dev)->gen < 4) { |
| 1145 | DRM_DEBUG("no rel constants on pre-gen4\n"); |
| 1146 | ret = -EINVAL; |
| 1147 | goto error; |
| 1148 | } |
| 1149 | |
| 1150 | if (INTEL_INFO(dev)->gen > 5 && |
| 1151 | instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) { |
| 1152 | DRM_DEBUG("rel surface constants mode invalid on gen5+\n"); |
| 1153 | ret = -EINVAL; |
| 1154 | goto error; |
| 1155 | } |
| 1156 | |
| 1157 | /* The HW changed the meaning on this bit on gen6 */ |
| 1158 | if (INTEL_INFO(dev)->gen >= 6) |
| 1159 | instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE; |
| 1160 | } |
| 1161 | break; |
| 1162 | default: |
| 1163 | DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode); |
| 1164 | ret = -EINVAL; |
| 1165 | goto error; |
| 1166 | } |
| 1167 | |
| 1168 | if (ring == &dev_priv->ring[RCS] && |
| 1169 | instp_mode != dev_priv->relative_constants_mode) { |
| 1170 | ret = intel_ring_begin(ring, 4); |
| 1171 | if (ret) |
| 1172 | goto error; |
| 1173 | |
| 1174 | intel_ring_emit(ring, MI_NOOP); |
| 1175 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 1176 | intel_ring_emit(ring, INSTPM); |
| 1177 | intel_ring_emit(ring, instp_mask << 16 | instp_mode); |
| 1178 | intel_ring_advance(ring); |
| 1179 | |
| 1180 | dev_priv->relative_constants_mode = instp_mode; |
| 1181 | } |
| 1182 | |
| 1183 | if (args->flags & I915_EXEC_GEN7_SOL_RESET) { |
| 1184 | ret = i915_reset_gen7_sol_offsets(dev, ring); |
| 1185 | if (ret) |
| 1186 | goto error; |
| 1187 | } |
| 1188 | |
| 1189 | exec_len = args->batch_len; |
| 1190 | if (cliprects) { |
| 1191 | for (i = 0; i < args->num_cliprects; i++) { |
Chris Wilson | 5c6c600 | 2014-09-06 10:28:27 +0100 | [diff] [blame^] | 1192 | ret = i915_emit_box(ring, &cliprects[i], |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1193 | args->DR1, args->DR4); |
| 1194 | if (ret) |
| 1195 | goto error; |
| 1196 | |
| 1197 | ret = ring->dispatch_execbuffer(ring, |
| 1198 | exec_start, exec_len, |
| 1199 | flags); |
| 1200 | if (ret) |
| 1201 | goto error; |
| 1202 | } |
| 1203 | } else { |
| 1204 | ret = ring->dispatch_execbuffer(ring, |
| 1205 | exec_start, exec_len, |
| 1206 | flags); |
| 1207 | if (ret) |
| 1208 | return ret; |
| 1209 | } |
| 1210 | |
| 1211 | trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags); |
| 1212 | |
| 1213 | i915_gem_execbuffer_move_to_active(vmas, ring); |
| 1214 | i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj); |
| 1215 | |
| 1216 | error: |
| 1217 | kfree(cliprects); |
| 1218 | return ret; |
| 1219 | } |
| 1220 | |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1221 | /** |
| 1222 | * Find one BSD ring to dispatch the corresponding BSD command. |
| 1223 | * The Ring ID is returned. |
| 1224 | */ |
| 1225 | static int gen8_dispatch_bsd_ring(struct drm_device *dev, |
| 1226 | struct drm_file *file) |
| 1227 | { |
| 1228 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1229 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 1230 | |
| 1231 | /* Check whether the file_priv is using one ring */ |
| 1232 | if (file_priv->bsd_ring) |
| 1233 | return file_priv->bsd_ring->id; |
| 1234 | else { |
| 1235 | /* If no, use the ping-pong mechanism to select one ring */ |
| 1236 | int ring_id; |
| 1237 | |
| 1238 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1239 | if (dev_priv->mm.bsd_ring_dispatch_index == 0) { |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1240 | ring_id = VCS; |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1241 | dev_priv->mm.bsd_ring_dispatch_index = 1; |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1242 | } else { |
| 1243 | ring_id = VCS2; |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1244 | dev_priv->mm.bsd_ring_dispatch_index = 0; |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1245 | } |
| 1246 | file_priv->bsd_ring = &dev_priv->ring[ring_id]; |
| 1247 | mutex_unlock(&dev->struct_mutex); |
| 1248 | return ring_id; |
| 1249 | } |
| 1250 | } |
| 1251 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 1252 | static struct drm_i915_gem_object * |
| 1253 | eb_get_batch(struct eb_vmas *eb) |
| 1254 | { |
| 1255 | struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list); |
| 1256 | |
| 1257 | /* |
| 1258 | * SNA is doing fancy tricks with compressing batch buffers, which leads |
| 1259 | * to negative relocation deltas. Usually that works out ok since the |
| 1260 | * relocate address is still positive, except when the batch is placed |
| 1261 | * very low in the GTT. Ensure this doesn't happen. |
| 1262 | * |
| 1263 | * Note that actual hangs have only been observed on gen7, but for |
| 1264 | * paranoia do it everywhere. |
| 1265 | */ |
| 1266 | vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS; |
| 1267 | |
| 1268 | return vma->obj; |
| 1269 | } |
| 1270 | |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1271 | static int |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1272 | i915_gem_do_execbuffer(struct drm_device *dev, void *data, |
| 1273 | struct drm_file *file, |
| 1274 | struct drm_i915_gem_execbuffer2 *args, |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1275 | struct drm_i915_gem_exec_object2 *exec) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1276 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 1277 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1278 | struct eb_vmas *eb; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1279 | struct drm_i915_gem_object *batch_obj; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1280 | struct intel_engine_cs *ring; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 1281 | struct intel_context *ctx; |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1282 | struct i915_address_space *vm; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1283 | const u32 ctx_id = i915_execbuffer2_get_context_id(*args); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1284 | u64 exec_start = args->batch_start_offset; |
| 1285 | u32 flags; |
| 1286 | int ret; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1287 | bool need_relocs; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1288 | |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1289 | if (!i915_gem_check_execbuffer(args)) |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1290 | return -EINVAL; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1291 | |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 1292 | ret = validate_exec_list(dev, exec, args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1293 | if (ret) |
| 1294 | return ret; |
| 1295 | |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1296 | flags = 0; |
| 1297 | if (args->flags & I915_EXEC_SECURE) { |
| 1298 | if (!file->is_master || !capable(CAP_SYS_ADMIN)) |
| 1299 | return -EPERM; |
| 1300 | |
| 1301 | flags |= I915_DISPATCH_SECURE; |
| 1302 | } |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1303 | if (args->flags & I915_EXEC_IS_PINNED) |
| 1304 | flags |= I915_DISPATCH_PINNED; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1305 | |
Zhao Yakui | b1a9330 | 2014-04-17 10:37:36 +0800 | [diff] [blame] | 1306 | if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1307 | DRM_DEBUG("execbuf with unknown ring: %d\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1308 | (int)(args->flags & I915_EXEC_RING_MASK)); |
| 1309 | return -EINVAL; |
| 1310 | } |
Ben Widawsky | ca01b12 | 2013-12-06 14:11:00 -0800 | [diff] [blame] | 1311 | |
| 1312 | if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT) |
| 1313 | ring = &dev_priv->ring[RCS]; |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1314 | else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) { |
| 1315 | if (HAS_BSD2(dev)) { |
| 1316 | int ring_id; |
| 1317 | ring_id = gen8_dispatch_bsd_ring(dev, file); |
| 1318 | ring = &dev_priv->ring[ring_id]; |
| 1319 | } else |
| 1320 | ring = &dev_priv->ring[VCS]; |
| 1321 | } else |
Ben Widawsky | ca01b12 | 2013-12-06 14:11:00 -0800 | [diff] [blame] | 1322 | ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1]; |
| 1323 | |
Chris Wilson | a15817c | 2012-05-11 14:29:31 +0100 | [diff] [blame] | 1324 | if (!intel_ring_initialized(ring)) { |
| 1325 | DRM_DEBUG("execbuf with invalid ring: %d\n", |
| 1326 | (int)(args->flags & I915_EXEC_RING_MASK)); |
| 1327 | return -EINVAL; |
| 1328 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1329 | |
| 1330 | if (args->buffer_count < 1) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1331 | DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1332 | return -EINVAL; |
| 1333 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1334 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1335 | intel_runtime_pm_get(dev_priv); |
| 1336 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1337 | ret = i915_mutex_lock_interruptible(dev); |
| 1338 | if (ret) |
| 1339 | goto pre_mutex_err; |
| 1340 | |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 1341 | if (dev_priv->ums.mm_suspended) { |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1342 | mutex_unlock(&dev->struct_mutex); |
| 1343 | ret = -EBUSY; |
| 1344 | goto pre_mutex_err; |
| 1345 | } |
| 1346 | |
Daniel Vetter | 7c9c4b8 | 2013-12-18 16:37:49 +0100 | [diff] [blame] | 1347 | ctx = i915_gem_validate_context(dev, file, ring, ctx_id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 1348 | if (IS_ERR(ctx)) { |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1349 | mutex_unlock(&dev->struct_mutex); |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1350 | ret = PTR_ERR(ctx); |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1351 | goto pre_mutex_err; |
Ben Widawsky | 935f38d | 2014-04-04 22:41:07 -0700 | [diff] [blame] | 1352 | } |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1353 | |
| 1354 | i915_gem_context_reference(ctx); |
| 1355 | |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 1356 | if (ctx->ppgtt) |
| 1357 | vm = &ctx->ppgtt->base; |
| 1358 | else |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 1359 | vm = &dev_priv->gtt.base; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1360 | |
Ben Widawsky | 17601cbc | 2013-11-25 09:54:38 -0800 | [diff] [blame] | 1361 | eb = eb_create(args); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1362 | if (eb == NULL) { |
Ben Widawsky | 935f38d | 2014-04-04 22:41:07 -0700 | [diff] [blame] | 1363 | i915_gem_context_unreference(ctx); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1364 | mutex_unlock(&dev->struct_mutex); |
| 1365 | ret = -ENOMEM; |
| 1366 | goto pre_mutex_err; |
| 1367 | } |
| 1368 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1369 | /* Look up object handles */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1370 | ret = eb_lookup_vmas(eb, exec, args, vm, file); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 1371 | if (ret) |
| 1372 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1373 | |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 1374 | /* take note of the batch buffer before we might reorder the lists */ |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 1375 | batch_obj = eb_get_batch(eb); |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 1376 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1377 | /* Move the objects en-masse into the GTT, evicting if necessary. */ |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1378 | need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1379 | ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1380 | if (ret) |
| 1381 | goto err; |
| 1382 | |
| 1383 | /* The objects are in their final locations, apply the relocations. */ |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1384 | if (need_relocs) |
Ben Widawsky | 17601cbc | 2013-11-25 09:54:38 -0800 | [diff] [blame] | 1385 | ret = i915_gem_execbuffer_relocate(eb); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1386 | if (ret) { |
| 1387 | if (ret == -EFAULT) { |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1388 | ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1389 | eb, exec); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1390 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 1391 | } |
| 1392 | if (ret) |
| 1393 | goto err; |
| 1394 | } |
| 1395 | |
| 1396 | /* Set the pending read domains for the batch buffer to COMMAND */ |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1397 | if (batch_obj->base.pending_write_domain) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1398 | DRM_DEBUG("Attempting to use self-modifying batch buffer\n"); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1399 | ret = -EINVAL; |
| 1400 | goto err; |
| 1401 | } |
| 1402 | batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND; |
| 1403 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1404 | if (i915_needs_cmd_parser(ring)) { |
| 1405 | ret = i915_parse_cmds(ring, |
| 1406 | batch_obj, |
| 1407 | args->batch_start_offset, |
| 1408 | file->is_master); |
Brad Volkin | 42c7156 | 2014-10-16 12:24:42 -0700 | [diff] [blame] | 1409 | if (ret) { |
| 1410 | if (ret != -EACCES) |
| 1411 | goto err; |
| 1412 | } else { |
| 1413 | /* |
| 1414 | * XXX: Actually do this when enabling batch copy... |
| 1415 | * |
| 1416 | * Set the DISPATCH_SECURE bit to remove the NON_SECURE bit |
| 1417 | * from MI_BATCH_BUFFER_START commands issued in the |
| 1418 | * dispatch_execbuffer implementations. We specifically don't |
| 1419 | * want that set when the command parser is enabled. |
| 1420 | */ |
| 1421 | } |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1422 | } |
| 1423 | |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1424 | /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure |
| 1425 | * batch" bit. Hence we need to pin secure batches into the global gtt. |
Ben Widawsky | 28cf541 | 2013-11-02 21:07:26 -0700 | [diff] [blame] | 1426 | * hsw should have this fixed, but bdw mucks it up again. */ |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 1427 | if (flags & I915_DISPATCH_SECURE) { |
| 1428 | /* |
| 1429 | * So on first glance it looks freaky that we pin the batch here |
| 1430 | * outside of the reservation loop. But: |
| 1431 | * - The batch is already pinned into the relevant ppgtt, so we |
| 1432 | * already have the backing storage fully allocated. |
| 1433 | * - No other BO uses the global gtt (well contexts, but meh), |
| 1434 | * so we don't really have issues with mutliple objects not |
| 1435 | * fitting due to fragmentation. |
| 1436 | * So this is actually safe. |
| 1437 | */ |
| 1438 | ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0); |
| 1439 | if (ret) |
| 1440 | goto err; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1441 | |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 1442 | exec_start += i915_gem_obj_ggtt_offset(batch_obj); |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 1443 | } else |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 1444 | exec_start += i915_gem_obj_offset(batch_obj, vm); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1445 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 1446 | ret = dev_priv->gt.do_execbuf(dev, file, ring, ctx, args, |
| 1447 | &eb->vmas, batch_obj, exec_start, flags); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1448 | |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 1449 | /* |
| 1450 | * FIXME: We crucially rely upon the active tracking for the (ppgtt) |
| 1451 | * batch vma for correctness. For less ugly and less fragility this |
| 1452 | * needs to be adjusted to also track the ggtt batch vma properly as |
| 1453 | * active. |
| 1454 | */ |
| 1455 | if (flags & I915_DISPATCH_SECURE) |
| 1456 | i915_gem_object_ggtt_unpin(batch_obj); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1457 | err: |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1458 | /* the request owns the ref now */ |
| 1459 | i915_gem_context_unreference(ctx); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1460 | eb_destroy(eb); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1461 | |
| 1462 | mutex_unlock(&dev->struct_mutex); |
| 1463 | |
| 1464 | pre_mutex_err: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1465 | /* intel_gpu_busy should also get a ref, so it will free when the device |
| 1466 | * is really idle. */ |
| 1467 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1468 | return ret; |
| 1469 | } |
| 1470 | |
| 1471 | /* |
| 1472 | * Legacy execbuffer just creates an exec2 list from the original exec object |
| 1473 | * list array and passes it to the real function. |
| 1474 | */ |
| 1475 | int |
| 1476 | i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 1477 | struct drm_file *file) |
| 1478 | { |
| 1479 | struct drm_i915_gem_execbuffer *args = data; |
| 1480 | struct drm_i915_gem_execbuffer2 exec2; |
| 1481 | struct drm_i915_gem_exec_object *exec_list = NULL; |
| 1482 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 1483 | int ret, i; |
| 1484 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1485 | if (args->buffer_count < 1) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1486 | DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1487 | return -EINVAL; |
| 1488 | } |
| 1489 | |
| 1490 | /* Copy in the exec list from userland */ |
| 1491 | exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count); |
| 1492 | exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count); |
| 1493 | if (exec_list == NULL || exec2_list == NULL) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1494 | DRM_DEBUG("Failed to allocate exec list for %d buffers\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1495 | args->buffer_count); |
| 1496 | drm_free_large(exec_list); |
| 1497 | drm_free_large(exec2_list); |
| 1498 | return -ENOMEM; |
| 1499 | } |
| 1500 | ret = copy_from_user(exec_list, |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 1501 | to_user_ptr(args->buffers_ptr), |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1502 | sizeof(*exec_list) * args->buffer_count); |
| 1503 | if (ret != 0) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1504 | DRM_DEBUG("copy %d exec entries failed %d\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1505 | args->buffer_count, ret); |
| 1506 | drm_free_large(exec_list); |
| 1507 | drm_free_large(exec2_list); |
| 1508 | return -EFAULT; |
| 1509 | } |
| 1510 | |
| 1511 | for (i = 0; i < args->buffer_count; i++) { |
| 1512 | exec2_list[i].handle = exec_list[i].handle; |
| 1513 | exec2_list[i].relocation_count = exec_list[i].relocation_count; |
| 1514 | exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr; |
| 1515 | exec2_list[i].alignment = exec_list[i].alignment; |
| 1516 | exec2_list[i].offset = exec_list[i].offset; |
| 1517 | if (INTEL_INFO(dev)->gen < 4) |
| 1518 | exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE; |
| 1519 | else |
| 1520 | exec2_list[i].flags = 0; |
| 1521 | } |
| 1522 | |
| 1523 | exec2.buffers_ptr = args->buffers_ptr; |
| 1524 | exec2.buffer_count = args->buffer_count; |
| 1525 | exec2.batch_start_offset = args->batch_start_offset; |
| 1526 | exec2.batch_len = args->batch_len; |
| 1527 | exec2.DR1 = args->DR1; |
| 1528 | exec2.DR4 = args->DR4; |
| 1529 | exec2.num_cliprects = args->num_cliprects; |
| 1530 | exec2.cliprects_ptr = args->cliprects_ptr; |
| 1531 | exec2.flags = I915_EXEC_RENDER; |
Ben Widawsky | 6e0a69d | 2012-06-04 14:42:55 -0700 | [diff] [blame] | 1532 | i915_execbuffer2_set_context_id(exec2, 0); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1533 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1534 | ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1535 | if (!ret) { |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1536 | struct drm_i915_gem_exec_object __user *user_exec_list = |
| 1537 | to_user_ptr(args->buffers_ptr); |
| 1538 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1539 | /* Copy the new buffer offsets back to the user's exec list. */ |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1540 | for (i = 0; i < args->buffer_count; i++) { |
| 1541 | ret = __copy_to_user(&user_exec_list[i].offset, |
| 1542 | &exec2_list[i].offset, |
| 1543 | sizeof(user_exec_list[i].offset)); |
| 1544 | if (ret) { |
| 1545 | ret = -EFAULT; |
| 1546 | DRM_DEBUG("failed to copy %d exec entries " |
| 1547 | "back to user (%d)\n", |
| 1548 | args->buffer_count, ret); |
| 1549 | break; |
| 1550 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1551 | } |
| 1552 | } |
| 1553 | |
| 1554 | drm_free_large(exec_list); |
| 1555 | drm_free_large(exec2_list); |
| 1556 | return ret; |
| 1557 | } |
| 1558 | |
| 1559 | int |
| 1560 | i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 1561 | struct drm_file *file) |
| 1562 | { |
| 1563 | struct drm_i915_gem_execbuffer2 *args = data; |
| 1564 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 1565 | int ret; |
| 1566 | |
Xi Wang | ed8cd3b | 2012-04-23 04:06:41 -0400 | [diff] [blame] | 1567 | if (args->buffer_count < 1 || |
| 1568 | args->buffer_count > UINT_MAX / sizeof(*exec2_list)) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1569 | DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1570 | return -EINVAL; |
| 1571 | } |
| 1572 | |
Daniel Vetter | 9cb3466 | 2014-04-24 08:09:11 +0200 | [diff] [blame] | 1573 | if (args->rsvd2 != 0) { |
| 1574 | DRM_DEBUG("dirty rvsd2 field\n"); |
| 1575 | return -EINVAL; |
| 1576 | } |
| 1577 | |
Chris Wilson | 8408c28 | 2011-02-21 12:54:48 +0000 | [diff] [blame] | 1578 | exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count, |
Chris Wilson | 419fa72 | 2013-01-08 10:53:13 +0000 | [diff] [blame] | 1579 | GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY); |
Chris Wilson | 8408c28 | 2011-02-21 12:54:48 +0000 | [diff] [blame] | 1580 | if (exec2_list == NULL) |
| 1581 | exec2_list = drm_malloc_ab(sizeof(*exec2_list), |
| 1582 | args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1583 | if (exec2_list == NULL) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1584 | DRM_DEBUG("Failed to allocate exec list for %d buffers\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1585 | args->buffer_count); |
| 1586 | return -ENOMEM; |
| 1587 | } |
| 1588 | ret = copy_from_user(exec2_list, |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 1589 | to_user_ptr(args->buffers_ptr), |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1590 | sizeof(*exec2_list) * args->buffer_count); |
| 1591 | if (ret != 0) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1592 | DRM_DEBUG("copy %d exec entries failed %d\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1593 | args->buffer_count, ret); |
| 1594 | drm_free_large(exec2_list); |
| 1595 | return -EFAULT; |
| 1596 | } |
| 1597 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1598 | ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1599 | if (!ret) { |
| 1600 | /* Copy the new buffer offsets back to the user's exec list. */ |
Ville Syrjälä | d593d99 | 2014-06-13 16:42:51 +0300 | [diff] [blame] | 1601 | struct drm_i915_gem_exec_object2 __user *user_exec_list = |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1602 | to_user_ptr(args->buffers_ptr); |
| 1603 | int i; |
| 1604 | |
| 1605 | for (i = 0; i < args->buffer_count; i++) { |
| 1606 | ret = __copy_to_user(&user_exec_list[i].offset, |
| 1607 | &exec2_list[i].offset, |
| 1608 | sizeof(user_exec_list[i].offset)); |
| 1609 | if (ret) { |
| 1610 | ret = -EFAULT; |
| 1611 | DRM_DEBUG("failed to copy %d exec entries " |
| 1612 | "back to user\n", |
| 1613 | args->buffer_count); |
| 1614 | break; |
| 1615 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1616 | } |
| 1617 | } |
| 1618 | |
| 1619 | drm_free_large(exec2_list); |
| 1620 | return ret; |
| 1621 | } |