blob: f7ee4e0760e5f01f298a06edcc4a722a238ea794 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
24
25#include <asm/byteorder.h>
26#include <asm/io.h>
27
28#include "8250.h"
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 * init function returns:
32 * > 0 - number of ports
33 * = 0 - use board->num_ports
34 * < 0 - error
35 */
36struct pci_serial_quirk {
37 u32 vendor;
38 u32 device;
39 u32 subvendor;
40 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040041 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000043 int (*setup)(struct serial_private *,
44 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010045 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 void (*exit)(struct pci_dev *dev);
47};
48
49#define PCI_NUM_BAR_RESOURCES 6
50
51struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010052 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 unsigned int nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 struct pci_serial_quirk *quirk;
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -020055 const struct pciserial_board *board;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 int line[0];
57};
58
Nicos Gollan7808edc2011-05-05 21:00:37 +020059static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010060 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062static void moan_device(const char *str, struct pci_dev *dev)
63{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070064 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070065 "%s: %s\n"
66 "Please send the output of lspci -vv, this\n"
67 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
68 "manufacturer and name of serial board or\n"
Russell Kingf2e0ea82015-03-06 10:49:21 +000069 "modem board to <linux-serial@vger.kernel.org>.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 pci_name(dev), str, dev->vendor, dev->device,
71 dev->subsystem_vendor, dev->subsystem_device);
72}
73
74static int
Alan Cox2655a2c2012-07-12 12:59:50 +010075setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 int bar, int offset, int regshift)
77{
Russell King70db3d92005-07-27 11:34:27 +010078 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80 if (bar >= PCI_NUM_BAR_RESOURCES)
81 return -EINVAL;
82
83 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +020084 if (!pcim_iomap(dev, bar, 0) && !pcim_iomap_table(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 return -ENOMEM;
86
Alan Cox2655a2c2012-07-12 12:59:50 +010087 port->port.iotype = UPIO_MEM;
88 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050089 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +020090 port->port.membase = pcim_iomap_table(dev)[bar] + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010091 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +010093 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -050094 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010095 port->port.mapbase = 0;
96 port->port.membase = NULL;
97 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 }
99 return 0;
100}
101
102/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800103 * ADDI-DATA GmbH communication cards <info@addi-data.com>
104 */
105static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000106 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100107 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800108{
109 unsigned int bar = 0, offset = board->first_offset;
110 bar = FL_GET_BASE(board->flags);
111
112 if (idx < 2) {
113 offset += idx * board->uart_offset;
114 } else if ((idx >= 2) && (idx < 4)) {
115 bar += 1;
116 offset += ((idx - 2) * board->uart_offset);
117 } else if ((idx >= 4) && (idx < 6)) {
118 bar += 2;
119 offset += ((idx - 4) * board->uart_offset);
120 } else if (idx >= 6) {
121 bar += 3;
122 offset += ((idx - 6) * board->uart_offset);
123 }
124
125 return setup_port(priv, port, bar, offset, board->reg_shift);
126}
127
128/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 * AFAVLAB uses a different mixture of BARs and offsets
130 * Not that ugly ;) -- HW
131 */
132static int
Russell King975a1a72009-01-02 13:44:27 +0000133afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100134 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
136 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 bar = FL_GET_BASE(board->flags);
139 if (idx < 4)
140 bar += idx;
141 else {
142 bar = 4;
143 offset += (idx - 4) * board->uart_offset;
144 }
145
Russell King70db3d92005-07-27 11:34:27 +0100146 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147}
148
149/*
150 * HP's Remote Management Console. The Diva chip came in several
151 * different versions. N-class, L2000 and A500 have two Diva chips, each
152 * with 3 UARTs (the third UART on the second chip is unused). Superdome
153 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
154 * one Diva chip, but it has been expanded to 5 UARTs.
155 */
Russell King61a116e2006-07-03 15:22:35 +0100156static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
158 int rc = 0;
159
160 switch (dev->subsystem_device) {
161 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
162 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
163 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
164 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
165 rc = 3;
166 break;
167 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
168 rc = 2;
169 break;
170 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
171 rc = 4;
172 break;
173 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100174 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 rc = 1;
176 break;
177 }
178
179 return rc;
180}
181
182/*
183 * HP's Diva chip puts the 4th/5th serial port further out, and
184 * some serial ports are supposed to be hidden on certain models.
185 */
186static int
Russell King975a1a72009-01-02 13:44:27 +0000187pci_hp_diva_setup(struct serial_private *priv,
188 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100189 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190{
191 unsigned int offset = board->first_offset;
192 unsigned int bar = FL_GET_BASE(board->flags);
193
Russell King70db3d92005-07-27 11:34:27 +0100194 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
196 if (idx == 3)
197 idx++;
198 break;
199 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
200 if (idx > 0)
201 idx++;
202 if (idx > 2)
203 idx++;
204 break;
205 }
206 if (idx > 2)
207 offset = 0x18;
208
209 offset += idx * board->uart_offset;
210
Russell King70db3d92005-07-27 11:34:27 +0100211 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
214/*
215 * Added for EKF Intel i960 serial boards
216 */
Russell King61a116e2006-07-03 15:22:35 +0100217static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218{
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200219 u32 oldval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221 if (!(dev->subsystem_device & 0x1000))
222 return -ENODEV;
223
224 /* is firmware started? */
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200225 pci_read_config_dword(dev, 0x44, &oldval);
Alan Cox5756ee92008-02-08 04:18:51 -0800226 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700227 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 return -ENODEV;
229 }
230 return 0;
231}
232
233/*
234 * Some PCI serial cards using the PLX 9050 PCI interface chip require
235 * that the card interrupt be explicitly enabled or disabled. This
236 * seems to be mainly needed on card using the PLX which also use I/O
237 * mapped memory.
238 */
Russell King61a116e2006-07-03 15:22:35 +0100239static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240{
241 u8 irq_config;
242 void __iomem *p;
243
244 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
245 moan_device("no memory in bar 0", dev);
246 return 0;
247 }
248
249 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100250 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800251 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800255 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 /*
257 * As the megawolf cards have the int pins active
258 * high, and have 2 UART chips, both ints must be
259 * enabled on the 9050. Also, the UARTS are set in
260 * 16450 mode by default, so we have to enable the
261 * 16C950 'enhanced' mode so that we can use the
262 * deep FIFOs
263 */
264 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 /*
266 * enable/disable interrupts
267 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700268 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 if (p == NULL)
270 return -ENOMEM;
271 writel(irq_config, p + 0x4c);
272
273 /*
274 * Read the register back to ensure that it took effect.
275 */
276 readl(p + 0x4c);
277 iounmap(p);
278
279 return 0;
280}
281
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500282static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283{
284 u8 __iomem *p;
285
286 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
287 return;
288
289 /*
290 * disable interrupts
291 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700292 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 if (p != NULL) {
294 writel(0, p + 0x4c);
295
296 /*
297 * Read the register back to ensure that it took effect.
298 */
299 readl(p + 0x4c);
300 iounmap(p);
301 }
302}
303
Will Page04bf7e72009-04-06 17:32:15 +0100304#define NI8420_INT_ENABLE_REG 0x38
305#define NI8420_INT_ENABLE_BIT 0x2000
306
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500307static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100308{
309 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100310 unsigned int bar = 0;
311
312 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
313 moan_device("no memory in bar", dev);
314 return;
315 }
316
Aaron Sierra398a9db2014-10-30 19:49:45 -0500317 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100318 if (p == NULL)
319 return;
320
321 /* Disable the CPU Interrupt */
322 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
323 p + NI8420_INT_ENABLE_REG);
324 iounmap(p);
325}
326
327
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100328/* MITE registers */
329#define MITE_IOWBSR1 0xc4
330#define MITE_IOWCR1 0xf4
331#define MITE_LCIMR1 0x08
332#define MITE_LCIMR2 0x10
333
334#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
335
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500336static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100337{
338 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100339 unsigned int bar = 0;
340
341 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
342 moan_device("no memory in bar", dev);
343 return;
344 }
345
Aaron Sierra398a9db2014-10-30 19:49:45 -0500346 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100347 if (p == NULL)
348 return;
349
350 /* Disable the CPU Interrupt */
351 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
352 iounmap(p);
353}
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
356static int
Russell King975a1a72009-01-02 13:44:27 +0000357sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100358 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
360 unsigned int bar, offset = board->first_offset;
361
362 bar = 0;
363
364 if (idx < 4) {
365 /* first four channels map to 0, 0x100, 0x200, 0x300 */
366 offset += idx * board->uart_offset;
367 } else if (idx < 8) {
368 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
369 offset += idx * board->uart_offset + 0xC00;
370 } else /* we have only 8 ports on PMC-OCTALPRO */
371 return 1;
372
Russell King70db3d92005-07-27 11:34:27 +0100373 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374}
375
376/*
377* This does initialization for PMC OCTALPRO cards:
378* maps the device memory, resets the UARTs (needed, bc
379* if the module is removed and inserted again, the card
380* is in the sleep mode) and enables global interrupt.
381*/
382
383/* global control register offset for SBS PMC-OctalPro */
384#define OCT_REG_CR_OFF 0x500
385
Russell King61a116e2006-07-03 15:22:35 +0100386static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
388 u8 __iomem *p;
389
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100390 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392 if (p == NULL)
393 return -ENOMEM;
394 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800395 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800397 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 /* Set bit-2 (INTENABLE) of Control Register */
400 writeb(0x4, p + OCT_REG_CR_OFF);
401 iounmap(p);
402
403 return 0;
404}
405
406/*
407 * Disables the global interrupt of PMC-OctalPro
408 */
409
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500410static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411{
412 u8 __iomem *p;
413
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100414 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800415 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
416 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 iounmap(p);
419}
420
421/*
422 * SIIG serial cards have an PCI interface chip which also controls
423 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300424 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 * are stored in the EEPROM chip. It can cause problems because this
426 * version of serial driver doesn't support differently clocked UART's
427 * on single PCI card. To prevent this, initialization functions set
428 * high frequency clocking for all UART's on given card. It is safe (I
429 * hope) because it doesn't touch EEPROM settings to prevent conflicts
430 * with other OSes (like M$ DOS).
431 *
432 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800433 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 * There is two family of SIIG serial cards with different PCI
435 * interface chip and different configuration methods:
436 * - 10x cards have control registers in IO and/or memory space;
437 * - 20x cards have control registers in standard PCI configuration space.
438 *
Russell King67d74b82005-07-27 11:33:03 +0100439 * Note: all 10x cards have PCI device ids 0x10..
440 * all 20x cards have PCI device ids 0x20..
441 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100442 * There are also Quartet Serial cards which use Oxford Semiconductor
443 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
444 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 * Note: some SIIG cards are probed by the parport_serial object.
446 */
447
448#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
449#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
450
451static int pci_siig10x_init(struct pci_dev *dev)
452{
453 u16 data;
454 void __iomem *p;
455
456 switch (dev->device & 0xfff8) {
457 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
458 data = 0xffdf;
459 break;
460 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
461 data = 0xf7ff;
462 break;
463 default: /* 1S1P, 4S */
464 data = 0xfffb;
465 break;
466 }
467
Alan Cox6f441fe2008-05-01 04:34:59 -0700468 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 if (p == NULL)
470 return -ENOMEM;
471
472 writew(readw(p + 0x28) & data, p + 0x28);
473 readw(p + 0x28);
474 iounmap(p);
475 return 0;
476}
477
478#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
479#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
480
481static int pci_siig20x_init(struct pci_dev *dev)
482{
483 u8 data;
484
485 /* Change clock frequency for the first UART. */
486 pci_read_config_byte(dev, 0x6f, &data);
487 pci_write_config_byte(dev, 0x6f, data & 0xef);
488
489 /* If this card has 2 UART, we have to do the same with second UART. */
490 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
491 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
492 pci_read_config_byte(dev, 0x73, &data);
493 pci_write_config_byte(dev, 0x73, data & 0xef);
494 }
495 return 0;
496}
497
Russell King67d74b82005-07-27 11:33:03 +0100498static int pci_siig_init(struct pci_dev *dev)
499{
500 unsigned int type = dev->device & 0xff00;
501
502 if (type == 0x1000)
503 return pci_siig10x_init(dev);
504 else if (type == 0x2000)
505 return pci_siig20x_init(dev);
506
507 moan_device("Unknown SIIG card", dev);
508 return -ENODEV;
509}
510
Andrey Panin3ec9c592006-02-02 20:15:09 +0000511static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000512 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100513 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000514{
515 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
516
517 if (idx > 3) {
518 bar = 4;
519 offset = (idx - 4) * 8;
520 }
521
522 return setup_port(priv, port, bar, offset, 0);
523}
524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525/*
526 * Timedia has an explosion of boards, and to avoid the PCI table from
527 * growing *huge*, we use this function to collapse some 70 entries
528 * in the PCI table into one, for sanity's and compactness's sake.
529 */
Helge Dellere9422e02006-08-29 21:57:29 +0200530static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
532};
533
Helge Dellere9422e02006-08-29 21:57:29 +0200534static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800536 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
537 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
539 0xD079, 0
540};
541
Helge Dellere9422e02006-08-29 21:57:29 +0200542static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800543 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
544 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
546 0xB157, 0
547};
548
Helge Dellere9422e02006-08-29 21:57:29 +0200549static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800550 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
552};
553
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000554static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200556 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557} timedia_data[] = {
558 { 1, timedia_single_port },
559 { 2, timedia_dual_port },
560 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200561 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562};
563
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400564/*
565 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
566 * listing them individually, this driver merely grabs them all with
567 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
568 * and should be left free to be claimed by parport_serial instead.
569 */
570static int pci_timedia_probe(struct pci_dev *dev)
571{
572 /*
573 * Check the third digit of the subdevice ID
574 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
575 */
576 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
577 dev_info(&dev->dev,
578 "ignoring Timedia subdevice %04x for parport_serial\n",
579 dev->subsystem_device);
580 return -ENODEV;
581 }
582
583 return 0;
584}
585
Russell King61a116e2006-07-03 15:22:35 +0100586static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587{
Helge Dellere9422e02006-08-29 21:57:29 +0200588 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 int i, j;
590
Helge Dellere9422e02006-08-29 21:57:29 +0200591 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 ids = timedia_data[i].ids;
593 for (j = 0; ids[j]; j++)
594 if (dev->subsystem_device == ids[j])
595 return timedia_data[i].num;
596 }
597 return 0;
598}
599
600/*
601 * Timedia/SUNIX uses a mixture of BARs and offsets
602 * Ugh, this is ugly as all hell --- TYT
603 */
604static int
Russell King975a1a72009-01-02 13:44:27 +0000605pci_timedia_setup(struct serial_private *priv,
606 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100607 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608{
609 unsigned int bar = 0, offset = board->first_offset;
610
611 switch (idx) {
612 case 0:
613 bar = 0;
614 break;
615 case 1:
616 offset = board->uart_offset;
617 bar = 0;
618 break;
619 case 2:
620 bar = 1;
621 break;
622 case 3:
623 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000624 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 case 4: /* BAR 2 */
626 case 5: /* BAR 3 */
627 case 6: /* BAR 4 */
628 case 7: /* BAR 5 */
629 bar = idx - 2;
630 }
631
Russell King70db3d92005-07-27 11:34:27 +0100632 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633}
634
635/*
636 * Some Titan cards are also a little weird
637 */
638static int
Russell King70db3d92005-07-27 11:34:27 +0100639titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000640 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100641 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642{
643 unsigned int bar, offset = board->first_offset;
644
645 switch (idx) {
646 case 0:
647 bar = 1;
648 break;
649 case 1:
650 bar = 2;
651 break;
652 default:
653 bar = 4;
654 offset = (idx - 2) * board->uart_offset;
655 }
656
Russell King70db3d92005-07-27 11:34:27 +0100657 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658}
659
Russell King61a116e2006-07-03 15:22:35 +0100660static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661{
662 msleep(100);
663 return 0;
664}
665
Will Page04bf7e72009-04-06 17:32:15 +0100666static int pci_ni8420_init(struct pci_dev *dev)
667{
668 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100669 unsigned int bar = 0;
670
671 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
672 moan_device("no memory in bar", dev);
673 return 0;
674 }
675
Aaron Sierra398a9db2014-10-30 19:49:45 -0500676 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100677 if (p == NULL)
678 return -ENOMEM;
679
680 /* Enable CPU Interrupt */
681 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
682 p + NI8420_INT_ENABLE_REG);
683
684 iounmap(p);
685 return 0;
686}
687
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100688#define MITE_IOWBSR1_WSIZE 0xa
689#define MITE_IOWBSR1_WIN_OFFSET 0x800
690#define MITE_IOWBSR1_WENAB (1 << 7)
691#define MITE_LCIMR1_IO_IE_0 (1 << 24)
692#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
693#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
694
695static int pci_ni8430_init(struct pci_dev *dev)
696{
697 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500698 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100699 u32 device_window;
700 unsigned int bar = 0;
701
702 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
703 moan_device("no memory in bar", dev);
704 return 0;
705 }
706
Aaron Sierra398a9db2014-10-30 19:49:45 -0500707 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100708 if (p == NULL)
709 return -ENOMEM;
710
Aaron Sierra398a9db2014-10-30 19:49:45 -0500711 /*
712 * Set device window address and size in BAR0, while acknowledging that
713 * the resource structure may contain a translated address that differs
714 * from the address the device responds to.
715 */
716 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
717 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Anton Wuerfel6d7c1572016-01-14 16:08:11 +0100718 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100719 writel(device_window, p + MITE_IOWBSR1);
720
721 /* Set window access to go to RAMSEL IO address space */
722 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
723 p + MITE_IOWCR1);
724
725 /* Enable IO Bus Interrupt 0 */
726 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
727
728 /* Enable CPU Interrupt */
729 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
730
731 iounmap(p);
732 return 0;
733}
734
735/* UART Port Control Register */
736#define NI8430_PORTCON 0x0f
737#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
738
739static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100740pci_ni8430_setup(struct serial_private *priv,
741 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100742 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100743{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500744 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100745 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100746 unsigned int bar, offset = board->first_offset;
747
748 if (idx >= board->num_ports)
749 return 1;
750
751 bar = FL_GET_BASE(board->flags);
752 offset += idx * board->uart_offset;
753
Aaron Sierra398a9db2014-10-30 19:49:45 -0500754 p = pci_ioremap_bar(dev, bar);
Aaron Sierra5d14bba2014-10-30 19:49:52 -0500755 if (!p)
756 return -ENOMEM;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100757
Joe Perches7c9d4402011-06-23 11:39:20 -0700758 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100759 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
760 p + offset + NI8430_PORTCON);
761
762 iounmap(p);
763
764 return setup_port(priv, port, bar, offset, board->reg_shift);
765}
766
Nicos Gollan7808edc2011-05-05 21:00:37 +0200767static int pci_netmos_9900_setup(struct serial_private *priv,
768 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100769 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200770{
771 unsigned int bar;
772
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400773 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
774 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200775 /* netmos apparently orders BARs by datasheet layout, so serial
776 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
777 */
778 bar = 3 * idx;
779
780 return setup_port(priv, port, bar, 0, board->reg_shift);
781 } else {
782 return pci_default_setup(priv, board, port, idx);
783 }
784}
785
786/* the 99xx series comes with a range of device IDs and a variety
787 * of capabilities:
788 *
789 * 9900 has varying capabilities and can cascade to sub-controllers
790 * (cascading should be purely internal)
791 * 9904 is hardwired with 4 serial ports
792 * 9912 and 9922 are hardwired with 2 serial ports
793 */
794static int pci_netmos_9900_numports(struct pci_dev *dev)
795{
796 unsigned int c = dev->class;
797 unsigned int pi;
798 unsigned short sub_serports;
799
Anton Wuerfel149a44c2016-01-14 16:08:17 +0100800 pi = c & 0xff;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200801
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100802 if (pi == 2)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200803 return 1;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100804
805 if ((pi == 0) && (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200806 /* two possibilities: 0x30ps encodes number of parallel and
807 * serial ports, or 0x1000 indicates *something*. This is not
808 * immediately obvious, since the 2s1p+4s configuration seems
809 * to offer all functionality on functions 0..2, while still
810 * advertising the same function 3 as the 4s+2s1p config.
811 */
812 sub_serports = dev->subsystem_device & 0xf;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100813 if (sub_serports > 0)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200814 return sub_serports;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100815
816 dev_err(&dev->dev,
817 "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
818 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200819 }
820
821 moan_device("unknown NetMos/Mostech program interface", dev);
822 return 0;
823}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100824
Russell King61a116e2006-07-03 15:22:35 +0100825static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826{
827 /* subdevice 0x00PS means <P> parallel, <S> serial */
828 unsigned int num_serial = dev->subsystem_device & 0xf;
829
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800830 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
831 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700832 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200833
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000834 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
835 dev->subsystem_device == 0x0299)
836 return 0;
837
Nicos Gollan7808edc2011-05-05 21:00:37 +0200838 switch (dev->device) { /* FALLTHROUGH on all */
Anton Wuerfelb3d67932016-01-14 16:08:23 +0100839 case PCI_DEVICE_ID_NETMOS_9904:
840 case PCI_DEVICE_ID_NETMOS_9912:
841 case PCI_DEVICE_ID_NETMOS_9922:
842 case PCI_DEVICE_ID_NETMOS_9900:
843 num_serial = pci_netmos_9900_numports(dev);
844 break;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200845
Anton Wuerfelb3d67932016-01-14 16:08:23 +0100846 default:
847 break;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200848 }
849
Anton Wuerfel829b0002016-01-14 16:08:22 +0100850 if (num_serial == 0) {
851 moan_device("unknown NetMos/Mostech device", dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 return -ENODEV;
Anton Wuerfel829b0002016-01-14 16:08:22 +0100853 }
Nicos Gollan7808edc2011-05-05 21:00:37 +0200854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 return num_serial;
856}
857
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700858/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700859 * These chips are available with optionally one parallel port and up to
860 * two serial ports. Unfortunately they all have the same product id.
861 *
862 * Basic configuration is done over a region of 32 I/O ports. The base
863 * ioport is called INTA or INTC, depending on docs/other drivers.
864 *
865 * The region of the 32 I/O ports is configured in POSIO0R...
866 */
867
868/* registers */
869#define ITE_887x_MISCR 0x9c
870#define ITE_887x_INTCBAR 0x78
871#define ITE_887x_UARTBAR 0x7c
872#define ITE_887x_PS0BAR 0x10
873#define ITE_887x_POSIO0 0x60
874
875/* I/O space size */
876#define ITE_887x_IOSIZE 32
877/* I/O space size (bits 26-24; 8 bytes = 011b) */
878#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
879/* I/O space size (bits 26-24; 32 bytes = 101b) */
880#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
881/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
882#define ITE_887x_POSIO_SPEED (3 << 29)
883/* enable IO_Space bit */
884#define ITE_887x_POSIO_ENABLE (1 << 31)
885
Ralf Baechlef79abb82007-08-30 23:56:31 -0700886static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700887{
888 /* inta_addr are the configuration addresses of the ITE */
889 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
890 0x200, 0x280, 0 };
891 int ret, i, type;
892 struct resource *iobase = NULL;
893 u32 miscr, uartbar, ioport;
894
895 /* search for the base-ioport */
896 i = 0;
897 while (inta_addr[i] && iobase == NULL) {
898 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
899 "ite887x");
900 if (iobase != NULL) {
901 /* write POSIO0R - speed | size | ioport */
902 pci_write_config_dword(dev, ITE_887x_POSIO0,
903 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
904 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
905 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800906 pci_write_config_dword(dev, ITE_887x_INTCBAR,
907 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700908 ret = inb(inta_addr[i]);
909 if (ret != 0xff) {
910 /* ioport connected */
911 break;
912 }
913 release_region(iobase->start, ITE_887x_IOSIZE);
914 iobase = NULL;
915 }
916 i++;
917 }
918
919 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700920 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700921 return -ENODEV;
922 }
923
924 /* start of undocumented type checking (see parport_pc.c) */
925 type = inb(iobase->start + 0x18) & 0x0f;
926
927 switch (type) {
928 case 0x2: /* ITE8871 (1P) */
929 case 0xa: /* ITE8875 (1P) */
930 ret = 0;
931 break;
932 case 0xe: /* ITE8872 (2S1P) */
933 ret = 2;
934 break;
935 case 0x6: /* ITE8873 (1S) */
936 ret = 1;
937 break;
938 case 0x8: /* ITE8874 (2S) */
939 ret = 2;
940 break;
941 default:
942 moan_device("Unknown ITE887x", dev);
943 ret = -ENODEV;
944 }
945
946 /* configure all serial ports */
947 for (i = 0; i < ret; i++) {
948 /* read the I/O port from the device */
949 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
950 &ioport);
951 ioport &= 0x0000FF00; /* the actual base address */
952 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
953 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
954 ITE_887x_POSIO_IOSIZE_8 | ioport);
955
956 /* write the ioport to the UARTBAR */
957 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
958 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
959 uartbar |= (ioport << (16 * i)); /* set the ioport */
960 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
961
962 /* get current config */
963 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
964 /* disable interrupts (UARTx_Routing[3:0]) */
965 miscr &= ~(0xf << (12 - 4 * i));
966 /* activate the UART (UARTx_En) */
967 miscr |= 1 << (23 - i);
968 /* write new config with activated UART */
969 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
970 }
971
972 if (ret <= 0) {
973 /* the device has no UARTs if we get here */
974 release_region(iobase->start, ITE_887x_IOSIZE);
975 }
976
977 return ret;
978}
979
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500980static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700981{
982 u32 ioport;
983 /* the ioport is bit 0-15 in POSIO0R */
984 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
985 ioport &= 0xffff;
986 release_region(ioport, ITE_887x_IOSIZE);
987}
988
Russell King9f2a0362009-01-02 13:44:20 +0000989/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700990 * EndRun Technologies.
991 * Determine the number of ports available on the device.
992 */
993#define PCI_VENDOR_ID_ENDRUN 0x7401
994#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
995
996static int pci_endrun_init(struct pci_dev *dev)
997{
998 u8 __iomem *p;
999 unsigned long deviceID;
1000 unsigned int number_uarts = 0;
1001
1002 /* EndRun device is all 0xexxx */
1003 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1004 (dev->device & 0xf000) != 0xe000)
1005 return 0;
1006
1007 p = pci_iomap(dev, 0, 5);
1008 if (p == NULL)
1009 return -ENOMEM;
1010
1011 deviceID = ioread32(p);
1012 /* EndRun device */
1013 if (deviceID == 0x07000200) {
1014 number_uarts = ioread8(p + 4);
1015 dev_dbg(&dev->dev,
1016 "%d ports detected on EndRun PCI Express device\n",
1017 number_uarts);
1018 }
1019 pci_iounmap(dev, p);
1020 return number_uarts;
1021}
1022
1023/*
Russell King9f2a0362009-01-02 13:44:20 +00001024 * Oxford Semiconductor Inc.
1025 * Check that device is part of the Tornado range of devices, then determine
1026 * the number of ports available on the device.
1027 */
1028static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1029{
1030 u8 __iomem *p;
1031 unsigned long deviceID;
1032 unsigned int number_uarts = 0;
1033
1034 /* OxSemi Tornado devices are all 0xCxxx */
1035 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1036 (dev->device & 0xF000) != 0xC000)
1037 return 0;
1038
1039 p = pci_iomap(dev, 0, 5);
1040 if (p == NULL)
1041 return -ENOMEM;
1042
1043 deviceID = ioread32(p);
1044 /* Tornado device */
1045 if (deviceID == 0x07000200) {
1046 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001047 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001048 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001049 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001050 }
1051 pci_iounmap(dev, p);
1052 return number_uarts;
1053}
1054
Alan Coxeb26dfe2012-07-12 13:00:31 +01001055static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001056 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001057 struct uart_8250_port *port, int idx)
1058{
1059 port->bugs |= UART_BUG_PARITY;
1060 return pci_default_setup(priv, board, port, idx);
1061}
1062
Alan Cox55c7c0f2012-11-29 09:03:00 +10301063/* Quatech devices have their own extra interface features */
1064
1065struct quatech_feature {
1066 u16 devid;
1067 bool amcc;
1068};
1069
1070#define QPCR_TEST_FOR1 0x3F
1071#define QPCR_TEST_GET1 0x00
1072#define QPCR_TEST_FOR2 0x40
1073#define QPCR_TEST_GET2 0x40
1074#define QPCR_TEST_FOR3 0x80
1075#define QPCR_TEST_GET3 0x40
1076#define QPCR_TEST_FOR4 0xC0
1077#define QPCR_TEST_GET4 0x80
1078
1079#define QOPR_CLOCK_X1 0x0000
1080#define QOPR_CLOCK_X2 0x0001
1081#define QOPR_CLOCK_X4 0x0002
1082#define QOPR_CLOCK_X8 0x0003
1083#define QOPR_CLOCK_RATE_MASK 0x0003
1084
1085
1086static struct quatech_feature quatech_cards[] = {
1087 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1088 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1089 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1090 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1091 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1092 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1093 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1094 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1095 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1096 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1097 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1098 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1099 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1100 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1101 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1102 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1103 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1104 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1105 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1106 { 0, }
1107};
1108
1109static int pci_quatech_amcc(u16 devid)
1110{
1111 struct quatech_feature *qf = &quatech_cards[0];
1112 while (qf->devid) {
1113 if (qf->devid == devid)
1114 return qf->amcc;
1115 qf++;
1116 }
1117 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1118 return 0;
1119};
1120
1121static int pci_quatech_rqopr(struct uart_8250_port *port)
1122{
1123 unsigned long base = port->port.iobase;
1124 u8 LCR, val;
1125
1126 LCR = inb(base + UART_LCR);
1127 outb(0xBF, base + UART_LCR);
1128 val = inb(base + UART_SCR);
1129 outb(LCR, base + UART_LCR);
1130 return val;
1131}
1132
1133static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1134{
1135 unsigned long base = port->port.iobase;
Jiri Slaby17b27202016-06-23 13:34:22 +02001136 u8 LCR;
Alan Cox55c7c0f2012-11-29 09:03:00 +10301137
1138 LCR = inb(base + UART_LCR);
1139 outb(0xBF, base + UART_LCR);
Jiri Slaby17b27202016-06-23 13:34:22 +02001140 inb(base + UART_SCR);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301141 outb(qopr, base + UART_SCR);
1142 outb(LCR, base + UART_LCR);
1143}
1144
1145static int pci_quatech_rqmcr(struct uart_8250_port *port)
1146{
1147 unsigned long base = port->port.iobase;
1148 u8 LCR, val, qmcr;
1149
1150 LCR = inb(base + UART_LCR);
1151 outb(0xBF, base + UART_LCR);
1152 val = inb(base + UART_SCR);
1153 outb(val | 0x10, base + UART_SCR);
1154 qmcr = inb(base + UART_MCR);
1155 outb(val, base + UART_SCR);
1156 outb(LCR, base + UART_LCR);
1157
1158 return qmcr;
1159}
1160
1161static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1162{
1163 unsigned long base = port->port.iobase;
1164 u8 LCR, val;
1165
1166 LCR = inb(base + UART_LCR);
1167 outb(0xBF, base + UART_LCR);
1168 val = inb(base + UART_SCR);
1169 outb(val | 0x10, base + UART_SCR);
1170 outb(qmcr, base + UART_MCR);
1171 outb(val, base + UART_SCR);
1172 outb(LCR, base + UART_LCR);
1173}
1174
1175static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1176{
1177 unsigned long base = port->port.iobase;
1178 u8 LCR, val;
1179
1180 LCR = inb(base + UART_LCR);
1181 outb(0xBF, base + UART_LCR);
1182 val = inb(base + UART_SCR);
1183 if (val & 0x20) {
1184 outb(0x80, UART_LCR);
1185 if (!(inb(UART_SCR) & 0x20)) {
1186 outb(LCR, base + UART_LCR);
1187 return 1;
1188 }
1189 }
1190 return 0;
1191}
1192
1193static int pci_quatech_test(struct uart_8250_port *port)
1194{
Anton Wuerfel1a33e342016-01-14 16:08:10 +01001195 u8 reg, qopr;
1196
1197 qopr = pci_quatech_rqopr(port);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301198 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1199 reg = pci_quatech_rqopr(port) & 0xC0;
1200 if (reg != QPCR_TEST_GET1)
1201 return -EINVAL;
1202 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1203 reg = pci_quatech_rqopr(port) & 0xC0;
1204 if (reg != QPCR_TEST_GET2)
1205 return -EINVAL;
1206 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1207 reg = pci_quatech_rqopr(port) & 0xC0;
1208 if (reg != QPCR_TEST_GET3)
1209 return -EINVAL;
1210 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1211 reg = pci_quatech_rqopr(port) & 0xC0;
1212 if (reg != QPCR_TEST_GET4)
1213 return -EINVAL;
1214
1215 pci_quatech_wqopr(port, qopr);
1216 return 0;
1217}
1218
1219static int pci_quatech_clock(struct uart_8250_port *port)
1220{
1221 u8 qopr, reg, set;
1222 unsigned long clock;
1223
1224 if (pci_quatech_test(port) < 0)
1225 return 1843200;
1226
1227 qopr = pci_quatech_rqopr(port);
1228
1229 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1230 reg = pci_quatech_rqopr(port);
1231 if (reg & QOPR_CLOCK_X8) {
1232 clock = 1843200;
1233 goto out;
1234 }
1235 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1236 reg = pci_quatech_rqopr(port);
1237 if (!(reg & QOPR_CLOCK_X8)) {
1238 clock = 1843200;
1239 goto out;
1240 }
1241 reg &= QOPR_CLOCK_X8;
1242 if (reg == QOPR_CLOCK_X2) {
1243 clock = 3685400;
1244 set = QOPR_CLOCK_X2;
1245 } else if (reg == QOPR_CLOCK_X4) {
1246 clock = 7372800;
1247 set = QOPR_CLOCK_X4;
1248 } else if (reg == QOPR_CLOCK_X8) {
1249 clock = 14745600;
1250 set = QOPR_CLOCK_X8;
1251 } else {
1252 clock = 1843200;
1253 set = QOPR_CLOCK_X1;
1254 }
1255 qopr &= ~QOPR_CLOCK_RATE_MASK;
1256 qopr |= set;
1257
1258out:
1259 pci_quatech_wqopr(port, qopr);
1260 return clock;
1261}
1262
1263static int pci_quatech_rs422(struct uart_8250_port *port)
1264{
1265 u8 qmcr;
1266 int rs422 = 0;
1267
1268 if (!pci_quatech_has_qmcr(port))
1269 return 0;
1270 qmcr = pci_quatech_rqmcr(port);
1271 pci_quatech_wqmcr(port, 0xFF);
1272 if (pci_quatech_rqmcr(port))
1273 rs422 = 1;
1274 pci_quatech_wqmcr(port, qmcr);
1275 return rs422;
1276}
1277
1278static int pci_quatech_init(struct pci_dev *dev)
1279{
1280 if (pci_quatech_amcc(dev->device)) {
1281 unsigned long base = pci_resource_start(dev, 0);
1282 if (base) {
1283 u32 tmp;
Anton Wuerfel1a33e342016-01-14 16:08:10 +01001284
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301285 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301286 tmp = inl(base + 0x3c);
1287 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301288 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301289 }
1290 }
1291 return 0;
1292}
1293
1294static int pci_quatech_setup(struct serial_private *priv,
1295 const struct pciserial_board *board,
1296 struct uart_8250_port *port, int idx)
1297{
1298 /* Needed by pci_quatech calls below */
1299 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1300 /* Set up the clocking */
1301 port->port.uartclk = pci_quatech_clock(port);
1302 /* For now just warn about RS422 */
1303 if (pci_quatech_rs422(port))
1304 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1305 return pci_default_setup(priv, board, port, idx);
1306}
1307
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001308static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301309{
1310}
1311
Alan Coxeb26dfe2012-07-12 13:00:31 +01001312static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001313 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001314 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315{
1316 unsigned int bar, offset = board->first_offset, maxnr;
1317
1318 bar = FL_GET_BASE(board->flags);
1319 if (board->flags & FL_BASE_BARS)
1320 bar += idx;
1321 else
1322 offset += idx * board->uart_offset;
1323
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001324 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1325 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
1327 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1328 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001329
Russell King70db3d92005-07-27 11:34:27 +01001330 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331}
1332
Angelo Butti5c31ef92016-11-07 16:39:03 +01001333static int pci_pericom_setup(struct serial_private *priv,
1334 const struct pciserial_board *board,
1335 struct uart_8250_port *port, int idx)
1336{
1337 unsigned int bar, offset = board->first_offset, maxnr;
1338
1339 bar = FL_GET_BASE(board->flags);
1340 if (board->flags & FL_BASE_BARS)
1341 bar += idx;
1342 else
1343 offset += idx * board->uart_offset;
1344
1345 if (idx==3)
1346 offset = 0x38;
1347
1348 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1349 (board->reg_shift + 3);
1350
1351 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1352 return 1;
1353
1354 return setup_port(priv, port, bar, offset, board->reg_shift);
1355}
1356
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001357static int
1358ce4100_serial_setup(struct serial_private *priv,
1359 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001360 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001361{
1362 int ret;
1363
Maxime Bizon08ec2122012-10-19 10:45:07 +02001364 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001365 port->port.iotype = UPIO_MEM32;
1366 port->port.type = PORT_XSCALE;
1367 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1368 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001369
1370 return ret;
1371}
1372
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001373static int
1374pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001375 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001376 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001377{
1378 return setup_port(priv, port, 2, idx * 8, 0);
1379}
1380
Stephen Hurdebebd492013-01-17 14:14:53 -08001381static int
1382pci_brcm_trumanage_setup(struct serial_private *priv,
1383 const struct pciserial_board *board,
1384 struct uart_8250_port *port, int idx)
1385{
1386 int ret = pci_default_setup(priv, board, port, idx);
1387
1388 port->port.type = PORT_BRCM_TRUMANAGE;
1389 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1390 return ret;
1391}
1392
Peter Hungfecf27a2015-07-28 11:59:24 +08001393/* RTS will control by MCR if this bit is 0 */
1394#define FINTEK_RTS_CONTROL_BY_HW BIT(4)
1395/* only worked with FINTEK_RTS_CONTROL_BY_HW on */
1396#define FINTEK_RTS_INVERT BIT(5)
1397
1398/* We should do proper H/W transceiver setting before change to RS485 mode */
1399static int pci_fintek_rs485_config(struct uart_port *port,
1400 struct serial_rs485 *rs485)
1401{
Geliang Tang30c6c352015-12-27 22:29:42 +08001402 struct pci_dev *pci_dev = to_pci_dev(port->dev);
Peter Hungfecf27a2015-07-28 11:59:24 +08001403 u8 setting;
1404 u8 *index = (u8 *) port->private_data;
Peter Hungfecf27a2015-07-28 11:59:24 +08001405
1406 pci_read_config_byte(pci_dev, 0x40 + 8 * *index + 7, &setting);
1407
Peter Hungd3159452015-08-05 14:44:53 +08001408 if (!rs485)
1409 rs485 = &port->rs485;
1410 else if (rs485->flags & SER_RS485_ENABLED)
Peter Hungfecf27a2015-07-28 11:59:24 +08001411 memset(rs485->padding, 0, sizeof(rs485->padding));
1412 else
1413 memset(rs485, 0, sizeof(*rs485));
1414
1415 /* F81504/508/512 not support RTS delay before or after send */
1416 rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND;
1417
1418 if (rs485->flags & SER_RS485_ENABLED) {
1419 /* Enable RTS H/W control mode */
1420 setting |= FINTEK_RTS_CONTROL_BY_HW;
1421
1422 if (rs485->flags & SER_RS485_RTS_ON_SEND) {
1423 /* RTS driving high on TX */
1424 setting &= ~FINTEK_RTS_INVERT;
1425 } else {
1426 /* RTS driving low on TX */
1427 setting |= FINTEK_RTS_INVERT;
1428 }
1429
1430 rs485->delay_rts_after_send = 0;
1431 rs485->delay_rts_before_send = 0;
1432 } else {
1433 /* Disable RTS H/W control mode */
1434 setting &= ~(FINTEK_RTS_CONTROL_BY_HW | FINTEK_RTS_INVERT);
1435 }
1436
1437 pci_write_config_byte(pci_dev, 0x40 + 8 * *index + 7, setting);
Peter Hungd3159452015-08-05 14:44:53 +08001438
1439 if (rs485 != &port->rs485)
1440 port->rs485 = *rs485;
1441
Peter Hungfecf27a2015-07-28 11:59:24 +08001442 return 0;
1443}
1444
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001445static int pci_fintek_setup(struct serial_private *priv,
1446 const struct pciserial_board *board,
1447 struct uart_8250_port *port, int idx)
1448{
1449 struct pci_dev *pdev = priv->dev;
Peter Hungfecf27a2015-07-28 11:59:24 +08001450 u8 *data;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001451 u8 config_base;
Peter Hung6a8bc232015-04-01 14:00:21 +08001452 u16 iobase;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001453
Peter Hung6a8bc232015-04-01 14:00:21 +08001454 config_base = 0x40 + 0x08 * idx;
1455
1456 /* Get the io address from configuration space */
1457 pci_read_config_word(pdev, config_base + 4, &iobase);
1458
1459 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
1460
1461 port->port.iotype = UPIO_PORT;
1462 port->port.iobase = iobase;
Peter Hungfecf27a2015-07-28 11:59:24 +08001463 port->port.rs485_config = pci_fintek_rs485_config;
1464
1465 data = devm_kzalloc(&pdev->dev, sizeof(u8), GFP_KERNEL);
1466 if (!data)
1467 return -ENOMEM;
1468
1469 /* preserve index in PCI configuration space */
1470 *data = idx;
1471 port->port.private_data = data;
Peter Hung6a8bc232015-04-01 14:00:21 +08001472
1473 return 0;
1474}
1475
1476static int pci_fintek_init(struct pci_dev *dev)
1477{
1478 unsigned long iobase;
1479 u32 max_port, i;
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001480 resource_size_t bar_data[3];
Peter Hung6a8bc232015-04-01 14:00:21 +08001481 u8 config_base;
Peter Hungd3159452015-08-05 14:44:53 +08001482 struct serial_private *priv = pci_get_drvdata(dev);
1483 struct uart_8250_port *port;
Peter Hung6a8bc232015-04-01 14:00:21 +08001484
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001485 if (!(pci_resource_flags(dev, 5) & IORESOURCE_IO) ||
1486 !(pci_resource_flags(dev, 4) & IORESOURCE_IO) ||
1487 !(pci_resource_flags(dev, 3) & IORESOURCE_IO))
1488 return -ENODEV;
1489
Peter Hung6a8bc232015-04-01 14:00:21 +08001490 switch (dev->device) {
1491 case 0x1104: /* 4 ports */
1492 case 0x1108: /* 8 ports */
1493 max_port = dev->device & 0xff;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001494 break;
Peter Hung6a8bc232015-04-01 14:00:21 +08001495 case 0x1112: /* 12 ports */
1496 max_port = 12;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001497 break;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001498 default:
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001499 return -EINVAL;
1500 }
1501
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001502 /* Get the io address dispatch from the BIOS */
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001503 bar_data[0] = pci_resource_start(dev, 5);
1504 bar_data[1] = pci_resource_start(dev, 4);
1505 bar_data[2] = pci_resource_start(dev, 3);
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001506
Peter Hung6a8bc232015-04-01 14:00:21 +08001507 for (i = 0; i < max_port; ++i) {
1508 /* UART0 configuration offset start from 0x40 */
1509 config_base = 0x40 + 0x08 * i;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001510
Peter Hung6a8bc232015-04-01 14:00:21 +08001511 /* Calculate Real IO Port */
1512 iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001513
Peter Hung6a8bc232015-04-01 14:00:21 +08001514 /* Enable UART I/O port */
1515 pci_write_config_byte(dev, config_base + 0x00, 0x01);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001516
Peter Hung6a8bc232015-04-01 14:00:21 +08001517 /* Select 128-byte FIFO and 8x FIFO threshold */
1518 pci_write_config_byte(dev, config_base + 0x01, 0x33);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001519
Peter Hung6a8bc232015-04-01 14:00:21 +08001520 /* LSB UART */
1521 pci_write_config_byte(dev, config_base + 0x04,
1522 (u8)(iobase & 0xff));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001523
Peter Hung6a8bc232015-04-01 14:00:21 +08001524 /* MSB UART */
1525 pci_write_config_byte(dev, config_base + 0x05,
1526 (u8)((iobase & 0xff00) >> 8));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001527
Peter Hung6a8bc232015-04-01 14:00:21 +08001528 pci_write_config_byte(dev, config_base + 0x06, dev->irq);
Peter Hungfecf27a2015-07-28 11:59:24 +08001529
Peter Hungd3159452015-08-05 14:44:53 +08001530 if (priv) {
1531 /* re-apply RS232/485 mode when
1532 * pciserial_resume_ports()
1533 */
1534 port = serial8250_get_port(priv->line[i]);
1535 pci_fintek_rs485_config(&port->port, NULL);
1536 } else {
1537 /* First init without port data
1538 * force init to RS232 Mode
1539 */
1540 pci_write_config_byte(dev, config_base + 0x07, 0x01);
1541 }
Peter Hung6a8bc232015-04-01 14:00:21 +08001542 }
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001543
Peter Hung6a8bc232015-04-01 14:00:21 +08001544 return max_port;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001545}
1546
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001547static int skip_tx_en_setup(struct serial_private *priv,
1548 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001549 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001550{
Alan Cox2655a2c2012-07-12 12:59:50 +01001551 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001552 dev_dbg(&priv->dev->dev,
1553 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1554 priv->dev->vendor, priv->dev->device,
1555 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001556
1557 return pci_default_setup(priv, board, port, idx);
1558}
1559
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001560static void kt_handle_break(struct uart_port *p)
1561{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001562 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001563 /*
1564 * On receipt of a BI, serial device in Intel ME (Intel
1565 * management engine) needs to have its fifos cleared for sane
1566 * SOL (Serial Over Lan) output.
1567 */
1568 serial8250_clear_and_reinit_fifos(up);
1569}
1570
1571static unsigned int kt_serial_in(struct uart_port *p, int offset)
1572{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001573 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001574 unsigned int val;
1575
1576 /*
1577 * When the Intel ME (management engine) gets reset its serial
1578 * port registers could return 0 momentarily. Functions like
1579 * serial8250_console_write, read and save the IER, perform
1580 * some operation and then restore it. In order to avoid
1581 * setting IER register inadvertently to 0, if the value read
1582 * is 0, double check with ier value in uart_8250_port and use
1583 * that instead. up->ier should be the same value as what is
1584 * currently configured.
1585 */
1586 val = inb(p->iobase + offset);
1587 if (offset == UART_IER) {
1588 if (val == 0)
1589 val = up->ier;
1590 }
1591 return val;
1592}
1593
Dan Williamsbc02d152012-04-06 11:49:50 -07001594static int kt_serial_setup(struct serial_private *priv,
1595 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001596 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001597{
Alan Cox2655a2c2012-07-12 12:59:50 +01001598 port->port.flags |= UPF_BUG_THRE;
1599 port->port.serial_in = kt_serial_in;
1600 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001601 return skip_tx_en_setup(priv, board, port, idx);
1602}
1603
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001604static int pci_eg20t_init(struct pci_dev *dev)
1605{
1606#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1607 return -ENODEV;
1608#else
1609 return 0;
1610#endif
1611}
1612
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001613#define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
1614#define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
1615
Jan Kiszkab6fce732016-09-19 06:56:59 +02001616#define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */
1617#define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */
1618#define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */
1619#define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */
1620#define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */
1621#define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */
1622#define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */
1623#define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */
1624#define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */
1625#define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */
1626#define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */
1627#define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */
1628
Søren Holm06315342011-09-02 22:55:37 +02001629static int
1630pci_xr17c154_setup(struct serial_private *priv,
1631 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001632 struct uart_8250_port *port, int idx)
Søren Holm06315342011-09-02 22:55:37 +02001633{
Alan Cox2655a2c2012-07-12 12:59:50 +01001634 port->port.flags |= UPF_EXAR_EFR;
Søren Holm06315342011-09-02 22:55:37 +02001635 return pci_default_setup(priv, board, port, idx);
1636}
1637
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001638static inline int
1639xr17v35x_has_slave(struct serial_private *priv)
1640{
1641 const int dev_id = priv->dev->device;
1642
1643 return ((dev_id == PCI_DEVICE_ID_EXAR_XR17V4358) ||
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001644 (dev_id == PCI_DEVICE_ID_EXAR_XR17V8358));
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001645}
1646
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001647static int
Matt Schultedc96efb2012-11-19 09:12:04 -06001648pci_xr17v35x_setup(struct serial_private *priv,
1649 const struct pciserial_board *board,
1650 struct uart_8250_port *port, int idx)
1651{
1652 u8 __iomem *p;
1653
1654 p = pci_ioremap_bar(priv->dev, 0);
Matt Schulte13c32372012-11-21 10:39:18 -06001655 if (p == NULL)
1656 return -ENOMEM;
Matt Schultedc96efb2012-11-19 09:12:04 -06001657
1658 port->port.flags |= UPF_EXAR_EFR;
1659
1660 /*
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001661 * Setup the uart clock for the devices on expansion slot to
1662 * half the clock speed of the main chip (which is 125MHz)
1663 */
1664 if (xr17v35x_has_slave(priv) && idx >= 8)
1665 port->port.uartclk = (7812500 * 16 / 2);
1666
1667 /*
Matt Schultedc96efb2012-11-19 09:12:04 -06001668 * Setup Multipurpose Input/Output pins.
1669 */
1670 if (idx == 0) {
Jan Kiszkab6fce732016-09-19 06:56:59 +02001671 writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
1672 writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
1673 writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
1674 writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
1675 writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
1676 writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
1677 writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
1678 writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
1679 writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
1680 writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
1681 writeb(0x00, p + UART_EXAR_MPIOSEL_15_8);
1682 writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
Matt Schultedc96efb2012-11-19 09:12:04 -06001683 }
Matt Schultef965b9c2012-11-20 11:25:40 -06001684 writeb(0x00, p + UART_EXAR_8XMODE);
1685 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1686 writeb(128, p + UART_EXAR_TXTRG);
1687 writeb(128, p + UART_EXAR_RXTRG);
Matt Schultedc96efb2012-11-19 09:12:04 -06001688 iounmap(p);
1689
1690 return pci_default_setup(priv, board, port, idx);
1691}
1692
Matt Schulte14faa8c2012-11-21 10:35:15 -06001693#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1694#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1695#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1696#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1697
1698static int
1699pci_fastcom335_setup(struct serial_private *priv,
1700 const struct pciserial_board *board,
1701 struct uart_8250_port *port, int idx)
1702{
1703 u8 __iomem *p;
1704
1705 p = pci_ioremap_bar(priv->dev, 0);
1706 if (p == NULL)
1707 return -ENOMEM;
1708
1709 port->port.flags |= UPF_EXAR_EFR;
1710
1711 /*
1712 * Setup Multipurpose Input/Output pins.
1713 */
1714 if (idx == 0) {
1715 switch (priv->dev->device) {
1716 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1717 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
Jan Kiszkab6fce732016-09-19 06:56:59 +02001718 writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
1719 writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
1720 writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001721 break;
1722 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1723 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
Jan Kiszkab6fce732016-09-19 06:56:59 +02001724 writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
1725 writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
1726 writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001727 break;
1728 }
Jan Kiszkab6fce732016-09-19 06:56:59 +02001729 writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
1730 writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
1731 writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001732 }
1733 writeb(0x00, p + UART_EXAR_8XMODE);
1734 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1735 writeb(32, p + UART_EXAR_TXTRG);
1736 writeb(32, p + UART_EXAR_RXTRG);
1737 iounmap(p);
1738
1739 return pci_default_setup(priv, board, port, idx);
1740}
1741
Matt Schultedc96efb2012-11-19 09:12:04 -06001742static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001743pci_wch_ch353_setup(struct serial_private *priv,
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001744 const struct pciserial_board *board,
1745 struct uart_8250_port *port, int idx)
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001746{
1747 port->port.flags |= UPF_FIXED_TYPE;
1748 port->port.type = PORT_16550A;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 return pci_default_setup(priv, board, port, idx);
1750}
1751
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001752static int
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03001753pci_wch_ch355_setup(struct serial_private *priv,
1754 const struct pciserial_board *board,
1755 struct uart_8250_port *port, int idx)
1756{
1757 port->port.flags |= UPF_FIXED_TYPE;
1758 port->port.type = PORT_16550A;
1759 return pci_default_setup(priv, board, port, idx);
1760}
1761
1762static int
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001763pci_wch_ch38x_setup(struct serial_private *priv,
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001764 const struct pciserial_board *board,
1765 struct uart_8250_port *port, int idx)
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001766{
1767 port->port.flags |= UPF_FIXED_TYPE;
1768 port->port.type = PORT_16850;
1769 return pci_default_setup(priv, board, port, idx);
1770}
1771
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1773#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1774#define PCI_DEVICE_ID_OCTPRO 0x0001
1775#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1776#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1777#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1778#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03001779#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1780#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00001781#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001782#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00001783#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00001784#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1785#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02001786#define PCI_DEVICE_ID_TITAN_200I 0x8028
1787#define PCI_DEVICE_ID_TITAN_400I 0x8048
1788#define PCI_DEVICE_ID_TITAN_800I 0x8088
1789#define PCI_DEVICE_ID_TITAN_800EH 0xA007
1790#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1791#define PCI_DEVICE_ID_TITAN_400EH 0xA009
1792#define PCI_DEVICE_ID_TITAN_100E 0xA010
1793#define PCI_DEVICE_ID_TITAN_200E 0xA012
1794#define PCI_DEVICE_ID_TITAN_400E 0xA013
1795#define PCI_DEVICE_ID_TITAN_800E 0xA014
1796#define PCI_DEVICE_ID_TITAN_200EI 0xA016
1797#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01001798#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01001799#define PCI_DEVICE_ID_TITAN_400V3 0xA310
1800#define PCI_DEVICE_ID_TITAN_410V3 0xA312
1801#define PCI_DEVICE_ID_TITAN_800V3 0xA314
1802#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04001803#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05001804#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001805#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07001806#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01001807#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08001808#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01001809#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1810#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03001811#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01001812#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03001813#define PCI_DEVICE_ID_WCH_CH355_4S 0x7173
Alan Cox66835492012-08-16 12:01:33 +01001814#define PCI_VENDOR_ID_AGESTAR 0x5372
1815#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01001816#define PCI_VENDOR_ID_ASIX 0x9710
Matt Schulte14faa8c2012-11-21 10:35:15 -06001817#define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
1818#define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
Matt Schulteb7b90412012-12-06 22:19:59 -06001819#define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
Stephen Hurdebebd492013-01-17 14:14:53 -08001820#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001821#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Matt Schulte14faa8c2012-11-21 10:35:15 -06001822
Stephen Chiversabd7bac2013-01-28 19:49:20 +11001823#define PCI_VENDOR_ID_SUNIX 0x1fd4
1824#define PCI_DEVICE_ID_SUNIX_1999 0x1999
1825
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001826#define PCIE_VENDOR_ID_WCH 0x1c00
1827#define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001828#define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08001829#define PCIE_DEVICE_ID_WCH_CH382_2S 0x3253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830
Adam Lee89c043a2015-08-03 13:28:13 +08001831#define PCI_VENDOR_ID_PERICOM 0x12D8
1832#define PCI_DEVICE_ID_PERICOM_PI7C9X7951 0x7951
1833#define PCI_DEVICE_ID_PERICOM_PI7C9X7952 0x7952
1834#define PCI_DEVICE_ID_PERICOM_PI7C9X7954 0x7954
1835#define PCI_DEVICE_ID_PERICOM_PI7C9X7958 0x7958
1836
Jimi Damonc8d19242016-07-20 17:00:40 -07001837#define PCI_VENDOR_ID_ACCESIO 0x494f
1838#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB 0x1051
1839#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S 0x1053
1840#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB 0x105C
1841#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S 0x105E
1842#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB 0x1091
1843#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2 0x1093
1844#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB 0x1099
1845#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4 0x109B
1846#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB 0x10D1
1847#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM 0x10D3
1848#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB 0x10DA
1849#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM 0x10DC
1850#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1 0x1108
1851#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2 0x1110
1852#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2 0x1111
1853#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4 0x1118
1854#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4 0x1119
1855#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S 0x1152
1856#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S 0x115A
1857#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2 0x1190
1858#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2 0x1191
1859#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4 0x1198
1860#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4 0x1199
1861#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM 0x11D0
1862#define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4 0x105A
1863#define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4 0x105B
1864#define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8 0x106A
1865#define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8 0x106B
1866#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4 0x1098
1867#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8 0x10A9
1868#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM 0x10D9
1869#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM 0x10E9
1870#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM 0x11D8
1871
1872
1873
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001874/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1875#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00001876#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001877
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878/*
1879 * Master list of serial port init/setup/exit quirks.
1880 * This does not describe the general nature of the port.
1881 * (ie, baud base, number and location of ports, etc)
1882 *
1883 * This list is ordered alphabetically by vendor then device.
1884 * Specific entries must come before more generic entries.
1885 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07001886static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001888 * ADDI-DATA GmbH communication cards <info@addi-data.com>
1889 */
1890 {
Ian Abbott086231f2013-07-16 16:14:39 +01001891 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001892 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001893 .subvendor = PCI_ANY_ID,
1894 .subdevice = PCI_ANY_ID,
1895 .setup = addidata_apci7800_setup,
1896 },
1897 /*
Russell King61a116e2006-07-03 15:22:35 +01001898 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 * It is not clear whether this applies to all products.
1900 */
1901 {
1902 .vendor = PCI_VENDOR_ID_AFAVLAB,
1903 .device = PCI_ANY_ID,
1904 .subvendor = PCI_ANY_ID,
1905 .subdevice = PCI_ANY_ID,
1906 .setup = afavlab_setup,
1907 },
1908 /*
1909 * HP Diva
1910 */
1911 {
1912 .vendor = PCI_VENDOR_ID_HP,
1913 .device = PCI_DEVICE_ID_HP_DIVA,
1914 .subvendor = PCI_ANY_ID,
1915 .subdevice = PCI_ANY_ID,
1916 .init = pci_hp_diva_init,
1917 .setup = pci_hp_diva_setup,
1918 },
1919 /*
1920 * Intel
1921 */
1922 {
1923 .vendor = PCI_VENDOR_ID_INTEL,
1924 .device = PCI_DEVICE_ID_INTEL_80960_RP,
1925 .subvendor = 0xe4bf,
1926 .subdevice = PCI_ANY_ID,
1927 .init = pci_inteli960ni_init,
1928 .setup = pci_default_setup,
1929 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001930 {
1931 .vendor = PCI_VENDOR_ID_INTEL,
1932 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
1933 .subvendor = PCI_ANY_ID,
1934 .subdevice = PCI_ANY_ID,
1935 .setup = skip_tx_en_setup,
1936 },
1937 {
1938 .vendor = PCI_VENDOR_ID_INTEL,
1939 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
1940 .subvendor = PCI_ANY_ID,
1941 .subdevice = PCI_ANY_ID,
1942 .setup = skip_tx_en_setup,
1943 },
1944 {
1945 .vendor = PCI_VENDOR_ID_INTEL,
1946 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
1947 .subvendor = PCI_ANY_ID,
1948 .subdevice = PCI_ANY_ID,
1949 .setup = skip_tx_en_setup,
1950 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001951 {
1952 .vendor = PCI_VENDOR_ID_INTEL,
1953 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
1954 .subvendor = PCI_ANY_ID,
1955 .subdevice = PCI_ANY_ID,
1956 .setup = ce4100_serial_setup,
1957 },
Dan Williamsbc02d152012-04-06 11:49:50 -07001958 {
1959 .vendor = PCI_VENDOR_ID_INTEL,
1960 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
1961 .subvendor = PCI_ANY_ID,
1962 .subdevice = PCI_ANY_ID,
1963 .setup = kt_serial_setup,
1964 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001966 * ITE
1967 */
1968 {
1969 .vendor = PCI_VENDOR_ID_ITE,
1970 .device = PCI_DEVICE_ID_ITE_8872,
1971 .subvendor = PCI_ANY_ID,
1972 .subdevice = PCI_ANY_ID,
1973 .init = pci_ite887x_init,
1974 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001975 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001976 },
1977 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01001978 * National Instruments
1979 */
1980 {
1981 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01001982 .device = PCI_DEVICE_ID_NI_PCI23216,
1983 .subvendor = PCI_ANY_ID,
1984 .subdevice = PCI_ANY_ID,
1985 .init = pci_ni8420_init,
1986 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001987 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001988 },
1989 {
1990 .vendor = PCI_VENDOR_ID_NI,
1991 .device = PCI_DEVICE_ID_NI_PCI2328,
1992 .subvendor = PCI_ANY_ID,
1993 .subdevice = PCI_ANY_ID,
1994 .init = pci_ni8420_init,
1995 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001996 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001997 },
1998 {
1999 .vendor = PCI_VENDOR_ID_NI,
2000 .device = PCI_DEVICE_ID_NI_PCI2324,
2001 .subvendor = PCI_ANY_ID,
2002 .subdevice = PCI_ANY_ID,
2003 .init = pci_ni8420_init,
2004 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002005 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002006 },
2007 {
2008 .vendor = PCI_VENDOR_ID_NI,
2009 .device = PCI_DEVICE_ID_NI_PCI2322,
2010 .subvendor = PCI_ANY_ID,
2011 .subdevice = PCI_ANY_ID,
2012 .init = pci_ni8420_init,
2013 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002014 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002015 },
2016 {
2017 .vendor = PCI_VENDOR_ID_NI,
2018 .device = PCI_DEVICE_ID_NI_PCI2324I,
2019 .subvendor = PCI_ANY_ID,
2020 .subdevice = PCI_ANY_ID,
2021 .init = pci_ni8420_init,
2022 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002023 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002024 },
2025 {
2026 .vendor = PCI_VENDOR_ID_NI,
2027 .device = PCI_DEVICE_ID_NI_PCI2322I,
2028 .subvendor = PCI_ANY_ID,
2029 .subdevice = PCI_ANY_ID,
2030 .init = pci_ni8420_init,
2031 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002032 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002033 },
2034 {
2035 .vendor = PCI_VENDOR_ID_NI,
2036 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
2037 .subvendor = PCI_ANY_ID,
2038 .subdevice = PCI_ANY_ID,
2039 .init = pci_ni8420_init,
2040 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002041 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002042 },
2043 {
2044 .vendor = PCI_VENDOR_ID_NI,
2045 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
2046 .subvendor = PCI_ANY_ID,
2047 .subdevice = PCI_ANY_ID,
2048 .init = pci_ni8420_init,
2049 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002050 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002051 },
2052 {
2053 .vendor = PCI_VENDOR_ID_NI,
2054 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
2055 .subvendor = PCI_ANY_ID,
2056 .subdevice = PCI_ANY_ID,
2057 .init = pci_ni8420_init,
2058 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002059 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002060 },
2061 {
2062 .vendor = PCI_VENDOR_ID_NI,
2063 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
2064 .subvendor = PCI_ANY_ID,
2065 .subdevice = PCI_ANY_ID,
2066 .init = pci_ni8420_init,
2067 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002068 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002069 },
2070 {
2071 .vendor = PCI_VENDOR_ID_NI,
2072 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2073 .subvendor = PCI_ANY_ID,
2074 .subdevice = PCI_ANY_ID,
2075 .init = pci_ni8420_init,
2076 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002077 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002078 },
2079 {
2080 .vendor = PCI_VENDOR_ID_NI,
2081 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2082 .subvendor = PCI_ANY_ID,
2083 .subdevice = PCI_ANY_ID,
2084 .init = pci_ni8420_init,
2085 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002086 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002087 },
2088 {
2089 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002090 .device = PCI_ANY_ID,
2091 .subvendor = PCI_ANY_ID,
2092 .subdevice = PCI_ANY_ID,
2093 .init = pci_ni8430_init,
2094 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002095 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002096 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10302097 /* Quatech */
2098 {
2099 .vendor = PCI_VENDOR_ID_QUATECH,
2100 .device = PCI_ANY_ID,
2101 .subvendor = PCI_ANY_ID,
2102 .subdevice = PCI_ANY_ID,
2103 .init = pci_quatech_init,
2104 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08002105 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10302106 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002107 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 * Panacom
2109 */
2110 {
2111 .vendor = PCI_VENDOR_ID_PANACOM,
2112 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2113 .subvendor = PCI_ANY_ID,
2114 .subdevice = PCI_ANY_ID,
2115 .init = pci_plx9050_init,
2116 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002117 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08002118 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 {
2120 .vendor = PCI_VENDOR_ID_PANACOM,
2121 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2122 .subvendor = PCI_ANY_ID,
2123 .subdevice = PCI_ANY_ID,
2124 .init = pci_plx9050_init,
2125 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002126 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 },
2128 /*
Angelo Butti5c31ef92016-11-07 16:39:03 +01002129 * Pericom (Only 7954 - It have a offset jump for port 4)
2130 */
2131 {
2132 .vendor = PCI_VENDOR_ID_PERICOM,
2133 .device = PCI_DEVICE_ID_PERICOM_PI7C9X7954,
2134 .subvendor = PCI_ANY_ID,
2135 .subdevice = PCI_ANY_ID,
2136 .setup = pci_pericom_setup,
2137 },
2138 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 * PLX
2140 */
2141 {
2142 .vendor = PCI_VENDOR_ID_PLX,
2143 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002144 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2145 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2146 .init = pci_plx9050_init,
2147 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002148 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002149 },
2150 {
2151 .vendor = PCI_VENDOR_ID_PLX,
2152 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2154 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2155 .init = pci_plx9050_init,
2156 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002157 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158 },
2159 {
2160 .vendor = PCI_VENDOR_ID_PLX,
2161 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2162 .subvendor = PCI_VENDOR_ID_PLX,
2163 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2164 .init = pci_plx9050_init,
2165 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002166 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167 },
2168 /*
2169 * SBS Technologies, Inc., PMC-OCTALPRO 232
2170 */
2171 {
2172 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2173 .device = PCI_DEVICE_ID_OCTPRO,
2174 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2175 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2176 .init = sbs_init,
2177 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002178 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 },
2180 /*
2181 * SBS Technologies, Inc., PMC-OCTALPRO 422
2182 */
2183 {
2184 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2185 .device = PCI_DEVICE_ID_OCTPRO,
2186 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2187 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2188 .init = sbs_init,
2189 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002190 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 },
2192 /*
2193 * SBS Technologies, Inc., P-Octal 232
2194 */
2195 {
2196 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2197 .device = PCI_DEVICE_ID_OCTPRO,
2198 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2199 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2200 .init = sbs_init,
2201 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002202 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 },
2204 /*
2205 * SBS Technologies, Inc., P-Octal 422
2206 */
2207 {
2208 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2209 .device = PCI_DEVICE_ID_OCTPRO,
2210 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2211 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2212 .init = sbs_init,
2213 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002214 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216 /*
Russell King61a116e2006-07-03 15:22:35 +01002217 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218 */
2219 {
2220 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002221 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 .subvendor = PCI_ANY_ID,
2223 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002224 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002225 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 },
2227 /*
2228 * Titan cards
2229 */
2230 {
2231 .vendor = PCI_VENDOR_ID_TITAN,
2232 .device = PCI_DEVICE_ID_TITAN_400L,
2233 .subvendor = PCI_ANY_ID,
2234 .subdevice = PCI_ANY_ID,
2235 .setup = titan_400l_800l_setup,
2236 },
2237 {
2238 .vendor = PCI_VENDOR_ID_TITAN,
2239 .device = PCI_DEVICE_ID_TITAN_800L,
2240 .subvendor = PCI_ANY_ID,
2241 .subdevice = PCI_ANY_ID,
2242 .setup = titan_400l_800l_setup,
2243 },
2244 /*
2245 * Timedia cards
2246 */
2247 {
2248 .vendor = PCI_VENDOR_ID_TIMEDIA,
2249 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2250 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2251 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002252 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253 .init = pci_timedia_init,
2254 .setup = pci_timedia_setup,
2255 },
2256 {
2257 .vendor = PCI_VENDOR_ID_TIMEDIA,
2258 .device = PCI_ANY_ID,
2259 .subvendor = PCI_ANY_ID,
2260 .subdevice = PCI_ANY_ID,
2261 .setup = pci_timedia_setup,
2262 },
2263 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002264 * SUNIX (Timedia) cards
2265 * Do not "probe" for these cards as there is at least one combination
2266 * card that should be handled by parport_pc that doesn't match the
2267 * rule in pci_timedia_probe.
2268 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2269 * There are some boards with part number SER5037AL that report
2270 * subdevice ID 0x0002.
2271 */
2272 {
2273 .vendor = PCI_VENDOR_ID_SUNIX,
2274 .device = PCI_DEVICE_ID_SUNIX_1999,
2275 .subvendor = PCI_VENDOR_ID_SUNIX,
2276 .subdevice = PCI_ANY_ID,
2277 .init = pci_timedia_init,
2278 .setup = pci_timedia_setup,
2279 },
2280 /*
Søren Holm06315342011-09-02 22:55:37 +02002281 * Exar cards
2282 */
2283 {
2284 .vendor = PCI_VENDOR_ID_EXAR,
2285 .device = PCI_DEVICE_ID_EXAR_XR17C152,
2286 .subvendor = PCI_ANY_ID,
2287 .subdevice = PCI_ANY_ID,
2288 .setup = pci_xr17c154_setup,
2289 },
2290 {
2291 .vendor = PCI_VENDOR_ID_EXAR,
2292 .device = PCI_DEVICE_ID_EXAR_XR17C154,
2293 .subvendor = PCI_ANY_ID,
2294 .subdevice = PCI_ANY_ID,
2295 .setup = pci_xr17c154_setup,
2296 },
2297 {
2298 .vendor = PCI_VENDOR_ID_EXAR,
2299 .device = PCI_DEVICE_ID_EXAR_XR17C158,
2300 .subvendor = PCI_ANY_ID,
2301 .subdevice = PCI_ANY_ID,
2302 .setup = pci_xr17c154_setup,
2303 },
Matt Schultedc96efb2012-11-19 09:12:04 -06002304 {
2305 .vendor = PCI_VENDOR_ID_EXAR,
2306 .device = PCI_DEVICE_ID_EXAR_XR17V352,
2307 .subvendor = PCI_ANY_ID,
2308 .subdevice = PCI_ANY_ID,
2309 .setup = pci_xr17v35x_setup,
2310 },
2311 {
2312 .vendor = PCI_VENDOR_ID_EXAR,
2313 .device = PCI_DEVICE_ID_EXAR_XR17V354,
2314 .subvendor = PCI_ANY_ID,
2315 .subdevice = PCI_ANY_ID,
2316 .setup = pci_xr17v35x_setup,
2317 },
2318 {
2319 .vendor = PCI_VENDOR_ID_EXAR,
2320 .device = PCI_DEVICE_ID_EXAR_XR17V358,
2321 .subvendor = PCI_ANY_ID,
2322 .subdevice = PCI_ANY_ID,
2323 .setup = pci_xr17v35x_setup,
2324 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002325 {
2326 .vendor = PCI_VENDOR_ID_EXAR,
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02002327 .device = PCI_DEVICE_ID_EXAR_XR17V4358,
2328 .subvendor = PCI_ANY_ID,
2329 .subdevice = PCI_ANY_ID,
2330 .setup = pci_xr17v35x_setup,
2331 },
2332 {
2333 .vendor = PCI_VENDOR_ID_EXAR,
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002334 .device = PCI_DEVICE_ID_EXAR_XR17V8358,
2335 .subvendor = PCI_ANY_ID,
2336 .subdevice = PCI_ANY_ID,
2337 .setup = pci_xr17v35x_setup,
2338 },
Søren Holm06315342011-09-02 22:55:37 +02002339 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340 * Xircom cards
2341 */
2342 {
2343 .vendor = PCI_VENDOR_ID_XIRCOM,
2344 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2345 .subvendor = PCI_ANY_ID,
2346 .subdevice = PCI_ANY_ID,
2347 .init = pci_xircom_init,
2348 .setup = pci_default_setup,
2349 },
2350 /*
Russell King61a116e2006-07-03 15:22:35 +01002351 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352 */
2353 {
2354 .vendor = PCI_VENDOR_ID_NETMOS,
2355 .device = PCI_ANY_ID,
2356 .subvendor = PCI_ANY_ID,
2357 .subdevice = PCI_ANY_ID,
2358 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002359 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360 },
2361 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002362 * EndRun Technologies
2363 */
2364 {
2365 .vendor = PCI_VENDOR_ID_ENDRUN,
2366 .device = PCI_ANY_ID,
2367 .subvendor = PCI_ANY_ID,
2368 .subdevice = PCI_ANY_ID,
2369 .init = pci_endrun_init,
2370 .setup = pci_default_setup,
2371 },
2372 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002373 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002374 */
2375 {
2376 .vendor = PCI_VENDOR_ID_OXSEMI,
2377 .device = PCI_ANY_ID,
2378 .subvendor = PCI_ANY_ID,
2379 .subdevice = PCI_ANY_ID,
2380 .init = pci_oxsemi_tornado_init,
2381 .setup = pci_default_setup,
2382 },
2383 {
2384 .vendor = PCI_VENDOR_ID_MAINPINE,
2385 .device = PCI_ANY_ID,
2386 .subvendor = PCI_ANY_ID,
2387 .subdevice = PCI_ANY_ID,
2388 .init = pci_oxsemi_tornado_init,
2389 .setup = pci_default_setup,
2390 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002391 {
2392 .vendor = PCI_VENDOR_ID_DIGI,
2393 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2394 .subvendor = PCI_SUBVENDOR_ID_IBM,
2395 .subdevice = PCI_ANY_ID,
2396 .init = pci_oxsemi_tornado_init,
2397 .setup = pci_default_setup,
2398 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002399 {
2400 .vendor = PCI_VENDOR_ID_INTEL,
2401 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002402 .subvendor = PCI_ANY_ID,
2403 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002404 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002405 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002406 },
2407 {
2408 .vendor = PCI_VENDOR_ID_INTEL,
2409 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002410 .subvendor = PCI_ANY_ID,
2411 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002412 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002413 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002414 },
2415 {
2416 .vendor = PCI_VENDOR_ID_INTEL,
2417 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002418 .subvendor = PCI_ANY_ID,
2419 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002420 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002421 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002422 },
2423 {
2424 .vendor = PCI_VENDOR_ID_INTEL,
2425 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002426 .subvendor = PCI_ANY_ID,
2427 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002428 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002429 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002430 },
2431 {
2432 .vendor = 0x10DB,
2433 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002434 .subvendor = PCI_ANY_ID,
2435 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002436 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002437 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002438 },
2439 {
2440 .vendor = 0x10DB,
2441 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002442 .subvendor = PCI_ANY_ID,
2443 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002444 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002445 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002446 },
2447 {
2448 .vendor = 0x10DB,
2449 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002450 .subvendor = PCI_ANY_ID,
2451 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002452 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002453 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002454 },
2455 {
2456 .vendor = 0x10DB,
2457 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002458 .subvendor = PCI_ANY_ID,
2459 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002460 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002461 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002462 },
2463 {
2464 .vendor = 0x10DB,
2465 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002466 .subvendor = PCI_ANY_ID,
2467 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002468 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002469 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002470 },
Russell King9f2a0362009-01-02 13:44:20 +00002471 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002472 * Cronyx Omega PCI (PLX-chip based)
2473 */
2474 {
2475 .vendor = PCI_VENDOR_ID_PLX,
2476 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2477 .subvendor = PCI_ANY_ID,
2478 .subdevice = PCI_ANY_ID,
2479 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002480 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002481 /* WCH CH353 1S1P card (16550 clone) */
2482 {
2483 .vendor = PCI_VENDOR_ID_WCH,
2484 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2485 .subvendor = PCI_ANY_ID,
2486 .subdevice = PCI_ANY_ID,
2487 .setup = pci_wch_ch353_setup,
2488 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002489 /* WCH CH353 2S1P card (16550 clone) */
2490 {
Alan Cox27788c52012-09-04 16:21:06 +01002491 .vendor = PCI_VENDOR_ID_WCH,
2492 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2493 .subvendor = PCI_ANY_ID,
2494 .subdevice = PCI_ANY_ID,
2495 .setup = pci_wch_ch353_setup,
2496 },
2497 /* WCH CH353 4S card (16550 clone) */
2498 {
2499 .vendor = PCI_VENDOR_ID_WCH,
2500 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2501 .subvendor = PCI_ANY_ID,
2502 .subdevice = PCI_ANY_ID,
2503 .setup = pci_wch_ch353_setup,
2504 },
2505 /* WCH CH353 2S1PF card (16550 clone) */
2506 {
2507 .vendor = PCI_VENDOR_ID_WCH,
2508 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2509 .subvendor = PCI_ANY_ID,
2510 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002511 .setup = pci_wch_ch353_setup,
2512 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002513 /* WCH CH352 2S card (16550 clone) */
2514 {
2515 .vendor = PCI_VENDOR_ID_WCH,
2516 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2517 .subvendor = PCI_ANY_ID,
2518 .subdevice = PCI_ANY_ID,
2519 .setup = pci_wch_ch353_setup,
2520 },
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03002521 /* WCH CH355 4S card (16550 clone) */
2522 {
2523 .vendor = PCI_VENDOR_ID_WCH,
2524 .device = PCI_DEVICE_ID_WCH_CH355_4S,
2525 .subvendor = PCI_ANY_ID,
2526 .subdevice = PCI_ANY_ID,
2527 .setup = pci_wch_ch355_setup,
2528 },
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08002529 /* WCH CH382 2S card (16850 clone) */
2530 {
2531 .vendor = PCIE_VENDOR_ID_WCH,
2532 .device = PCIE_DEVICE_ID_WCH_CH382_2S,
2533 .subvendor = PCI_ANY_ID,
2534 .subdevice = PCI_ANY_ID,
2535 .setup = pci_wch_ch38x_setup,
2536 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002537 /* WCH CH382 2S1P card (16850 clone) */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002538 {
2539 .vendor = PCIE_VENDOR_ID_WCH,
2540 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2541 .subvendor = PCI_ANY_ID,
2542 .subdevice = PCI_ANY_ID,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002543 .setup = pci_wch_ch38x_setup,
2544 },
2545 /* WCH CH384 4S card (16850 clone) */
2546 {
2547 .vendor = PCIE_VENDOR_ID_WCH,
2548 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2549 .subvendor = PCI_ANY_ID,
2550 .subdevice = PCI_ANY_ID,
2551 .setup = pci_wch_ch38x_setup,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002552 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002553 /*
2554 * ASIX devices with FIFO bug
2555 */
2556 {
2557 .vendor = PCI_VENDOR_ID_ASIX,
2558 .device = PCI_ANY_ID,
2559 .subvendor = PCI_ANY_ID,
2560 .subdevice = PCI_ANY_ID,
2561 .setup = pci_asix_setup,
2562 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002563 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06002564 * Commtech, Inc. Fastcom adapters
2565 *
2566 */
2567 {
2568 .vendor = PCI_VENDOR_ID_COMMTECH,
2569 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2570 .subvendor = PCI_ANY_ID,
2571 .subdevice = PCI_ANY_ID,
2572 .setup = pci_fastcom335_setup,
2573 },
2574 {
2575 .vendor = PCI_VENDOR_ID_COMMTECH,
2576 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2577 .subvendor = PCI_ANY_ID,
2578 .subdevice = PCI_ANY_ID,
2579 .setup = pci_fastcom335_setup,
2580 },
2581 {
2582 .vendor = PCI_VENDOR_ID_COMMTECH,
2583 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2584 .subvendor = PCI_ANY_ID,
2585 .subdevice = PCI_ANY_ID,
2586 .setup = pci_fastcom335_setup,
2587 },
2588 {
2589 .vendor = PCI_VENDOR_ID_COMMTECH,
2590 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2591 .subvendor = PCI_ANY_ID,
2592 .subdevice = PCI_ANY_ID,
2593 .setup = pci_fastcom335_setup,
2594 },
2595 {
2596 .vendor = PCI_VENDOR_ID_COMMTECH,
2597 .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
2598 .subvendor = PCI_ANY_ID,
2599 .subdevice = PCI_ANY_ID,
2600 .setup = pci_xr17v35x_setup,
2601 },
2602 {
2603 .vendor = PCI_VENDOR_ID_COMMTECH,
2604 .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
2605 .subvendor = PCI_ANY_ID,
2606 .subdevice = PCI_ANY_ID,
2607 .setup = pci_xr17v35x_setup,
2608 },
2609 {
2610 .vendor = PCI_VENDOR_ID_COMMTECH,
2611 .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
2612 .subvendor = PCI_ANY_ID,
2613 .subdevice = PCI_ANY_ID,
2614 .setup = pci_xr17v35x_setup,
2615 },
2616 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002617 * Broadcom TruManage (NetXtreme)
2618 */
2619 {
2620 .vendor = PCI_VENDOR_ID_BROADCOM,
2621 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2622 .subvendor = PCI_ANY_ID,
2623 .subdevice = PCI_ANY_ID,
2624 .setup = pci_brcm_trumanage_setup,
2625 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002626 {
2627 .vendor = 0x1c29,
2628 .device = 0x1104,
2629 .subvendor = PCI_ANY_ID,
2630 .subdevice = PCI_ANY_ID,
2631 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002632 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002633 },
2634 {
2635 .vendor = 0x1c29,
2636 .device = 0x1108,
2637 .subvendor = PCI_ANY_ID,
2638 .subdevice = PCI_ANY_ID,
2639 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002640 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002641 },
2642 {
2643 .vendor = 0x1c29,
2644 .device = 0x1112,
2645 .subvendor = PCI_ANY_ID,
2646 .subdevice = PCI_ANY_ID,
2647 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002648 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002649 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002650
2651 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652 * Default "match everything" terminator entry
2653 */
2654 {
2655 .vendor = PCI_ANY_ID,
2656 .device = PCI_ANY_ID,
2657 .subvendor = PCI_ANY_ID,
2658 .subdevice = PCI_ANY_ID,
2659 .setup = pci_default_setup,
2660 }
2661};
2662
2663static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2664{
2665 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2666}
2667
2668static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2669{
2670 struct pci_serial_quirk *quirk;
2671
2672 for (quirk = pci_serial_quirks; ; quirk++)
2673 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2674 quirk_id_matches(quirk->device, dev->device) &&
2675 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2676 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002677 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678 return quirk;
2679}
2680
Andrew Mortondd68e882006-01-05 10:55:26 +00002681static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002682 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683{
2684 if (board->flags & FL_NOIRQ)
2685 return 0;
2686 else
2687 return dev->irq;
2688}
2689
2690/*
2691 * This is the configuration table for all of the PCI serial boards
2692 * which we support. It is directly indexed by the pci_board_num_t enum
2693 * value, which is encoded in the pci_device_id PCI probe table's
2694 * driver_data member.
2695 *
2696 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002697 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002699 * bn = PCI BAR number
2700 * bt = Index using PCI BARs
2701 * n = number of serial ports
2702 * baud = baud rate
2703 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002704 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002705 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002706 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 * Please note: in theory if n = 1, _bt infix should make no difference.
2708 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2709 */
2710enum pci_board_num_t {
2711 pbn_default = 0,
2712
2713 pbn_b0_1_115200,
2714 pbn_b0_2_115200,
2715 pbn_b0_4_115200,
2716 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002717 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002718
2719 pbn_b0_1_921600,
2720 pbn_b0_2_921600,
2721 pbn_b0_4_921600,
2722
David Ransondb1de152005-07-27 11:43:55 -07002723 pbn_b0_2_1130000,
2724
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002725 pbn_b0_4_1152000,
2726
Matt Schulte14faa8c2012-11-21 10:35:15 -06002727 pbn_b0_2_1152000_200,
2728 pbn_b0_4_1152000_200,
2729 pbn_b0_8_1152000_200,
2730
Gareth Howlett26e92862006-01-04 17:00:42 +00002731 pbn_b0_2_1843200,
2732 pbn_b0_4_1843200,
2733
2734 pbn_b0_2_1843200_200,
2735 pbn_b0_4_1843200_200,
2736 pbn_b0_8_1843200_200,
2737
Lee Howard7106b4e2008-10-21 13:48:58 +01002738 pbn_b0_1_4000000,
2739
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740 pbn_b0_bt_1_115200,
2741 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002742 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743 pbn_b0_bt_8_115200,
2744
2745 pbn_b0_bt_1_460800,
2746 pbn_b0_bt_2_460800,
2747 pbn_b0_bt_4_460800,
2748
2749 pbn_b0_bt_1_921600,
2750 pbn_b0_bt_2_921600,
2751 pbn_b0_bt_4_921600,
2752 pbn_b0_bt_8_921600,
2753
2754 pbn_b1_1_115200,
2755 pbn_b1_2_115200,
2756 pbn_b1_4_115200,
2757 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002758 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002759
2760 pbn_b1_1_921600,
2761 pbn_b1_2_921600,
2762 pbn_b1_4_921600,
2763 pbn_b1_8_921600,
2764
Gareth Howlett26e92862006-01-04 17:00:42 +00002765 pbn_b1_2_1250000,
2766
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002767 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002768 pbn_b1_bt_2_115200,
2769 pbn_b1_bt_4_115200,
2770
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771 pbn_b1_bt_2_921600,
2772
2773 pbn_b1_1_1382400,
2774 pbn_b1_2_1382400,
2775 pbn_b1_4_1382400,
2776 pbn_b1_8_1382400,
2777
2778 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01002779 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002780 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781 pbn_b2_8_115200,
2782
2783 pbn_b2_1_460800,
2784 pbn_b2_4_460800,
2785 pbn_b2_8_460800,
2786 pbn_b2_16_460800,
2787
2788 pbn_b2_1_921600,
2789 pbn_b2_4_921600,
2790 pbn_b2_8_921600,
2791
Lytochkin Borise8470032010-07-26 10:02:26 +04002792 pbn_b2_8_1152000,
2793
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794 pbn_b2_bt_1_115200,
2795 pbn_b2_bt_2_115200,
2796 pbn_b2_bt_4_115200,
2797
2798 pbn_b2_bt_2_921600,
2799 pbn_b2_bt_4_921600,
2800
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002801 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802 pbn_b3_4_115200,
2803 pbn_b3_8_115200,
2804
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002805 pbn_b4_bt_2_921600,
2806 pbn_b4_bt_4_921600,
2807 pbn_b4_bt_8_921600,
2808
Linus Torvalds1da177e2005-04-16 15:20:36 -07002809 /*
2810 * Board-specific versions.
2811 */
2812 pbn_panacom,
2813 pbn_panacom2,
2814 pbn_panacom4,
2815 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002816 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01002818 pbn_oxsemi_1_4000000,
2819 pbn_oxsemi_2_4000000,
2820 pbn_oxsemi_4_4000000,
2821 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002822 pbn_intel_i960,
2823 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824 pbn_computone_4,
2825 pbn_computone_6,
2826 pbn_computone_8,
2827 pbn_sbsxrsio,
2828 pbn_exar_XR17C152,
2829 pbn_exar_XR17C154,
2830 pbn_exar_XR17C158,
Matt Schultedc96efb2012-11-19 09:12:04 -06002831 pbn_exar_XR17V352,
2832 pbn_exar_XR17V354,
2833 pbn_exar_XR17V358,
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02002834 pbn_exar_XR17V4358,
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002835 pbn_exar_XR17V8358,
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07002836 pbn_exar_ibm_saturn,
Olof Johanssonaa798502007-08-22 14:01:55 -07002837 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002838 pbn_ni8430_2,
2839 pbn_ni8430_4,
2840 pbn_ni8430_8,
2841 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07002842 pbn_ADDIDATA_PCIe_1_3906250,
2843 pbn_ADDIDATA_PCIe_2_3906250,
2844 pbn_ADDIDATA_PCIe_4_3906250,
2845 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002846 pbn_ce4100_1_115200,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002847 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002848 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08002849 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002850 pbn_fintek_4,
2851 pbn_fintek_8,
2852 pbn_fintek_12,
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08002853 pbn_wch382_2,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002854 pbn_wch384_4,
Adam Lee89c043a2015-08-03 13:28:13 +08002855 pbn_pericom_PI7C9X7951,
2856 pbn_pericom_PI7C9X7952,
2857 pbn_pericom_PI7C9X7954,
2858 pbn_pericom_PI7C9X7958,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002859};
2860
2861/*
2862 * uart_offset - the space between channels
2863 * reg_shift - describes how the UART registers are mapped
2864 * to PCI memory by the card.
2865 * For example IER register on SBS, Inc. PMC-OctPro is located at
2866 * offset 0x10 from the UART base, while UART_IER is defined as 1
2867 * in include/linux/serial_reg.h,
2868 * see first lines of serial_in() and serial_out() in 8250.c
2869*/
2870
Bill Pembertonde88b342012-11-19 13:24:32 -05002871static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872 [pbn_default] = {
2873 .flags = FL_BASE0,
2874 .num_ports = 1,
2875 .base_baud = 115200,
2876 .uart_offset = 8,
2877 },
2878 [pbn_b0_1_115200] = {
2879 .flags = FL_BASE0,
2880 .num_ports = 1,
2881 .base_baud = 115200,
2882 .uart_offset = 8,
2883 },
2884 [pbn_b0_2_115200] = {
2885 .flags = FL_BASE0,
2886 .num_ports = 2,
2887 .base_baud = 115200,
2888 .uart_offset = 8,
2889 },
2890 [pbn_b0_4_115200] = {
2891 .flags = FL_BASE0,
2892 .num_ports = 4,
2893 .base_baud = 115200,
2894 .uart_offset = 8,
2895 },
2896 [pbn_b0_5_115200] = {
2897 .flags = FL_BASE0,
2898 .num_ports = 5,
2899 .base_baud = 115200,
2900 .uart_offset = 8,
2901 },
Alan Coxbf0df632007-10-16 01:24:00 -07002902 [pbn_b0_8_115200] = {
2903 .flags = FL_BASE0,
2904 .num_ports = 8,
2905 .base_baud = 115200,
2906 .uart_offset = 8,
2907 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002908 [pbn_b0_1_921600] = {
2909 .flags = FL_BASE0,
2910 .num_ports = 1,
2911 .base_baud = 921600,
2912 .uart_offset = 8,
2913 },
2914 [pbn_b0_2_921600] = {
2915 .flags = FL_BASE0,
2916 .num_ports = 2,
2917 .base_baud = 921600,
2918 .uart_offset = 8,
2919 },
2920 [pbn_b0_4_921600] = {
2921 .flags = FL_BASE0,
2922 .num_ports = 4,
2923 .base_baud = 921600,
2924 .uart_offset = 8,
2925 },
David Ransondb1de152005-07-27 11:43:55 -07002926
2927 [pbn_b0_2_1130000] = {
2928 .flags = FL_BASE0,
2929 .num_ports = 2,
2930 .base_baud = 1130000,
2931 .uart_offset = 8,
2932 },
2933
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002934 [pbn_b0_4_1152000] = {
2935 .flags = FL_BASE0,
2936 .num_ports = 4,
2937 .base_baud = 1152000,
2938 .uart_offset = 8,
2939 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002940
Matt Schulte14faa8c2012-11-21 10:35:15 -06002941 [pbn_b0_2_1152000_200] = {
2942 .flags = FL_BASE0,
2943 .num_ports = 2,
2944 .base_baud = 1152000,
2945 .uart_offset = 0x200,
2946 },
2947
2948 [pbn_b0_4_1152000_200] = {
2949 .flags = FL_BASE0,
2950 .num_ports = 4,
2951 .base_baud = 1152000,
2952 .uart_offset = 0x200,
2953 },
2954
2955 [pbn_b0_8_1152000_200] = {
2956 .flags = FL_BASE0,
Matt Schulte4f7d67d2012-12-06 22:19:58 -06002957 .num_ports = 8,
Matt Schulte14faa8c2012-11-21 10:35:15 -06002958 .base_baud = 1152000,
2959 .uart_offset = 0x200,
2960 },
2961
Gareth Howlett26e92862006-01-04 17:00:42 +00002962 [pbn_b0_2_1843200] = {
2963 .flags = FL_BASE0,
2964 .num_ports = 2,
2965 .base_baud = 1843200,
2966 .uart_offset = 8,
2967 },
2968 [pbn_b0_4_1843200] = {
2969 .flags = FL_BASE0,
2970 .num_ports = 4,
2971 .base_baud = 1843200,
2972 .uart_offset = 8,
2973 },
2974
2975 [pbn_b0_2_1843200_200] = {
2976 .flags = FL_BASE0,
2977 .num_ports = 2,
2978 .base_baud = 1843200,
2979 .uart_offset = 0x200,
2980 },
2981 [pbn_b0_4_1843200_200] = {
2982 .flags = FL_BASE0,
2983 .num_ports = 4,
2984 .base_baud = 1843200,
2985 .uart_offset = 0x200,
2986 },
2987 [pbn_b0_8_1843200_200] = {
2988 .flags = FL_BASE0,
2989 .num_ports = 8,
2990 .base_baud = 1843200,
2991 .uart_offset = 0x200,
2992 },
Lee Howard7106b4e2008-10-21 13:48:58 +01002993 [pbn_b0_1_4000000] = {
2994 .flags = FL_BASE0,
2995 .num_ports = 1,
2996 .base_baud = 4000000,
2997 .uart_offset = 8,
2998 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002999
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000 [pbn_b0_bt_1_115200] = {
3001 .flags = FL_BASE0|FL_BASE_BARS,
3002 .num_ports = 1,
3003 .base_baud = 115200,
3004 .uart_offset = 8,
3005 },
3006 [pbn_b0_bt_2_115200] = {
3007 .flags = FL_BASE0|FL_BASE_BARS,
3008 .num_ports = 2,
3009 .base_baud = 115200,
3010 .uart_offset = 8,
3011 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08003012 [pbn_b0_bt_4_115200] = {
3013 .flags = FL_BASE0|FL_BASE_BARS,
3014 .num_ports = 4,
3015 .base_baud = 115200,
3016 .uart_offset = 8,
3017 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003018 [pbn_b0_bt_8_115200] = {
3019 .flags = FL_BASE0|FL_BASE_BARS,
3020 .num_ports = 8,
3021 .base_baud = 115200,
3022 .uart_offset = 8,
3023 },
3024
3025 [pbn_b0_bt_1_460800] = {
3026 .flags = FL_BASE0|FL_BASE_BARS,
3027 .num_ports = 1,
3028 .base_baud = 460800,
3029 .uart_offset = 8,
3030 },
3031 [pbn_b0_bt_2_460800] = {
3032 .flags = FL_BASE0|FL_BASE_BARS,
3033 .num_ports = 2,
3034 .base_baud = 460800,
3035 .uart_offset = 8,
3036 },
3037 [pbn_b0_bt_4_460800] = {
3038 .flags = FL_BASE0|FL_BASE_BARS,
3039 .num_ports = 4,
3040 .base_baud = 460800,
3041 .uart_offset = 8,
3042 },
3043
3044 [pbn_b0_bt_1_921600] = {
3045 .flags = FL_BASE0|FL_BASE_BARS,
3046 .num_ports = 1,
3047 .base_baud = 921600,
3048 .uart_offset = 8,
3049 },
3050 [pbn_b0_bt_2_921600] = {
3051 .flags = FL_BASE0|FL_BASE_BARS,
3052 .num_ports = 2,
3053 .base_baud = 921600,
3054 .uart_offset = 8,
3055 },
3056 [pbn_b0_bt_4_921600] = {
3057 .flags = FL_BASE0|FL_BASE_BARS,
3058 .num_ports = 4,
3059 .base_baud = 921600,
3060 .uart_offset = 8,
3061 },
3062 [pbn_b0_bt_8_921600] = {
3063 .flags = FL_BASE0|FL_BASE_BARS,
3064 .num_ports = 8,
3065 .base_baud = 921600,
3066 .uart_offset = 8,
3067 },
3068
3069 [pbn_b1_1_115200] = {
3070 .flags = FL_BASE1,
3071 .num_ports = 1,
3072 .base_baud = 115200,
3073 .uart_offset = 8,
3074 },
3075 [pbn_b1_2_115200] = {
3076 .flags = FL_BASE1,
3077 .num_ports = 2,
3078 .base_baud = 115200,
3079 .uart_offset = 8,
3080 },
3081 [pbn_b1_4_115200] = {
3082 .flags = FL_BASE1,
3083 .num_ports = 4,
3084 .base_baud = 115200,
3085 .uart_offset = 8,
3086 },
3087 [pbn_b1_8_115200] = {
3088 .flags = FL_BASE1,
3089 .num_ports = 8,
3090 .base_baud = 115200,
3091 .uart_offset = 8,
3092 },
Will Page04bf7e72009-04-06 17:32:15 +01003093 [pbn_b1_16_115200] = {
3094 .flags = FL_BASE1,
3095 .num_ports = 16,
3096 .base_baud = 115200,
3097 .uart_offset = 8,
3098 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003099
3100 [pbn_b1_1_921600] = {
3101 .flags = FL_BASE1,
3102 .num_ports = 1,
3103 .base_baud = 921600,
3104 .uart_offset = 8,
3105 },
3106 [pbn_b1_2_921600] = {
3107 .flags = FL_BASE1,
3108 .num_ports = 2,
3109 .base_baud = 921600,
3110 .uart_offset = 8,
3111 },
3112 [pbn_b1_4_921600] = {
3113 .flags = FL_BASE1,
3114 .num_ports = 4,
3115 .base_baud = 921600,
3116 .uart_offset = 8,
3117 },
3118 [pbn_b1_8_921600] = {
3119 .flags = FL_BASE1,
3120 .num_ports = 8,
3121 .base_baud = 921600,
3122 .uart_offset = 8,
3123 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003124 [pbn_b1_2_1250000] = {
3125 .flags = FL_BASE1,
3126 .num_ports = 2,
3127 .base_baud = 1250000,
3128 .uart_offset = 8,
3129 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003131 [pbn_b1_bt_1_115200] = {
3132 .flags = FL_BASE1|FL_BASE_BARS,
3133 .num_ports = 1,
3134 .base_baud = 115200,
3135 .uart_offset = 8,
3136 },
Will Page04bf7e72009-04-06 17:32:15 +01003137 [pbn_b1_bt_2_115200] = {
3138 .flags = FL_BASE1|FL_BASE_BARS,
3139 .num_ports = 2,
3140 .base_baud = 115200,
3141 .uart_offset = 8,
3142 },
3143 [pbn_b1_bt_4_115200] = {
3144 .flags = FL_BASE1|FL_BASE_BARS,
3145 .num_ports = 4,
3146 .base_baud = 115200,
3147 .uart_offset = 8,
3148 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003149
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150 [pbn_b1_bt_2_921600] = {
3151 .flags = FL_BASE1|FL_BASE_BARS,
3152 .num_ports = 2,
3153 .base_baud = 921600,
3154 .uart_offset = 8,
3155 },
3156
3157 [pbn_b1_1_1382400] = {
3158 .flags = FL_BASE1,
3159 .num_ports = 1,
3160 .base_baud = 1382400,
3161 .uart_offset = 8,
3162 },
3163 [pbn_b1_2_1382400] = {
3164 .flags = FL_BASE1,
3165 .num_ports = 2,
3166 .base_baud = 1382400,
3167 .uart_offset = 8,
3168 },
3169 [pbn_b1_4_1382400] = {
3170 .flags = FL_BASE1,
3171 .num_ports = 4,
3172 .base_baud = 1382400,
3173 .uart_offset = 8,
3174 },
3175 [pbn_b1_8_1382400] = {
3176 .flags = FL_BASE1,
3177 .num_ports = 8,
3178 .base_baud = 1382400,
3179 .uart_offset = 8,
3180 },
3181
3182 [pbn_b2_1_115200] = {
3183 .flags = FL_BASE2,
3184 .num_ports = 1,
3185 .base_baud = 115200,
3186 .uart_offset = 8,
3187 },
Peter Horton737c1752006-08-26 09:07:36 +01003188 [pbn_b2_2_115200] = {
3189 .flags = FL_BASE2,
3190 .num_ports = 2,
3191 .base_baud = 115200,
3192 .uart_offset = 8,
3193 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003194 [pbn_b2_4_115200] = {
3195 .flags = FL_BASE2,
3196 .num_ports = 4,
3197 .base_baud = 115200,
3198 .uart_offset = 8,
3199 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003200 [pbn_b2_8_115200] = {
3201 .flags = FL_BASE2,
3202 .num_ports = 8,
3203 .base_baud = 115200,
3204 .uart_offset = 8,
3205 },
3206
3207 [pbn_b2_1_460800] = {
3208 .flags = FL_BASE2,
3209 .num_ports = 1,
3210 .base_baud = 460800,
3211 .uart_offset = 8,
3212 },
3213 [pbn_b2_4_460800] = {
3214 .flags = FL_BASE2,
3215 .num_ports = 4,
3216 .base_baud = 460800,
3217 .uart_offset = 8,
3218 },
3219 [pbn_b2_8_460800] = {
3220 .flags = FL_BASE2,
3221 .num_ports = 8,
3222 .base_baud = 460800,
3223 .uart_offset = 8,
3224 },
3225 [pbn_b2_16_460800] = {
3226 .flags = FL_BASE2,
3227 .num_ports = 16,
3228 .base_baud = 460800,
3229 .uart_offset = 8,
3230 },
3231
3232 [pbn_b2_1_921600] = {
3233 .flags = FL_BASE2,
3234 .num_ports = 1,
3235 .base_baud = 921600,
3236 .uart_offset = 8,
3237 },
3238 [pbn_b2_4_921600] = {
3239 .flags = FL_BASE2,
3240 .num_ports = 4,
3241 .base_baud = 921600,
3242 .uart_offset = 8,
3243 },
3244 [pbn_b2_8_921600] = {
3245 .flags = FL_BASE2,
3246 .num_ports = 8,
3247 .base_baud = 921600,
3248 .uart_offset = 8,
3249 },
3250
Lytochkin Borise8470032010-07-26 10:02:26 +04003251 [pbn_b2_8_1152000] = {
3252 .flags = FL_BASE2,
3253 .num_ports = 8,
3254 .base_baud = 1152000,
3255 .uart_offset = 8,
3256 },
3257
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 [pbn_b2_bt_1_115200] = {
3259 .flags = FL_BASE2|FL_BASE_BARS,
3260 .num_ports = 1,
3261 .base_baud = 115200,
3262 .uart_offset = 8,
3263 },
3264 [pbn_b2_bt_2_115200] = {
3265 .flags = FL_BASE2|FL_BASE_BARS,
3266 .num_ports = 2,
3267 .base_baud = 115200,
3268 .uart_offset = 8,
3269 },
3270 [pbn_b2_bt_4_115200] = {
3271 .flags = FL_BASE2|FL_BASE_BARS,
3272 .num_ports = 4,
3273 .base_baud = 115200,
3274 .uart_offset = 8,
3275 },
3276
3277 [pbn_b2_bt_2_921600] = {
3278 .flags = FL_BASE2|FL_BASE_BARS,
3279 .num_ports = 2,
3280 .base_baud = 921600,
3281 .uart_offset = 8,
3282 },
3283 [pbn_b2_bt_4_921600] = {
3284 .flags = FL_BASE2|FL_BASE_BARS,
3285 .num_ports = 4,
3286 .base_baud = 921600,
3287 .uart_offset = 8,
3288 },
3289
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003290 [pbn_b3_2_115200] = {
3291 .flags = FL_BASE3,
3292 .num_ports = 2,
3293 .base_baud = 115200,
3294 .uart_offset = 8,
3295 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003296 [pbn_b3_4_115200] = {
3297 .flags = FL_BASE3,
3298 .num_ports = 4,
3299 .base_baud = 115200,
3300 .uart_offset = 8,
3301 },
3302 [pbn_b3_8_115200] = {
3303 .flags = FL_BASE3,
3304 .num_ports = 8,
3305 .base_baud = 115200,
3306 .uart_offset = 8,
3307 },
3308
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003309 [pbn_b4_bt_2_921600] = {
3310 .flags = FL_BASE4,
3311 .num_ports = 2,
3312 .base_baud = 921600,
3313 .uart_offset = 8,
3314 },
3315 [pbn_b4_bt_4_921600] = {
3316 .flags = FL_BASE4,
3317 .num_ports = 4,
3318 .base_baud = 921600,
3319 .uart_offset = 8,
3320 },
3321 [pbn_b4_bt_8_921600] = {
3322 .flags = FL_BASE4,
3323 .num_ports = 8,
3324 .base_baud = 921600,
3325 .uart_offset = 8,
3326 },
3327
Linus Torvalds1da177e2005-04-16 15:20:36 -07003328 /*
3329 * Entries following this are board-specific.
3330 */
3331
3332 /*
3333 * Panacom - IOMEM
3334 */
3335 [pbn_panacom] = {
3336 .flags = FL_BASE2,
3337 .num_ports = 2,
3338 .base_baud = 921600,
3339 .uart_offset = 0x400,
3340 .reg_shift = 7,
3341 },
3342 [pbn_panacom2] = {
3343 .flags = FL_BASE2|FL_BASE_BARS,
3344 .num_ports = 2,
3345 .base_baud = 921600,
3346 .uart_offset = 0x400,
3347 .reg_shift = 7,
3348 },
3349 [pbn_panacom4] = {
3350 .flags = FL_BASE2|FL_BASE_BARS,
3351 .num_ports = 4,
3352 .base_baud = 921600,
3353 .uart_offset = 0x400,
3354 .reg_shift = 7,
3355 },
3356
3357 /* I think this entry is broken - the first_offset looks wrong --rmk */
3358 [pbn_plx_romulus] = {
3359 .flags = FL_BASE2,
3360 .num_ports = 4,
3361 .base_baud = 921600,
3362 .uart_offset = 8 << 2,
3363 .reg_shift = 2,
3364 .first_offset = 0x03,
3365 },
3366
3367 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003368 * EndRun Technologies
3369 * Uses the size of PCI Base region 0 to
3370 * signal now many ports are available
3371 * 2 port 952 Uart support
3372 */
3373 [pbn_endrun_2_4000000] = {
3374 .flags = FL_BASE0,
3375 .num_ports = 2,
3376 .base_baud = 4000000,
3377 .uart_offset = 0x200,
3378 .first_offset = 0x1000,
3379 },
3380
3381 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003382 * This board uses the size of PCI Base region 0 to
3383 * signal now many ports are available
3384 */
3385 [pbn_oxsemi] = {
3386 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3387 .num_ports = 32,
3388 .base_baud = 115200,
3389 .uart_offset = 8,
3390 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003391 [pbn_oxsemi_1_4000000] = {
3392 .flags = FL_BASE0,
3393 .num_ports = 1,
3394 .base_baud = 4000000,
3395 .uart_offset = 0x200,
3396 .first_offset = 0x1000,
3397 },
3398 [pbn_oxsemi_2_4000000] = {
3399 .flags = FL_BASE0,
3400 .num_ports = 2,
3401 .base_baud = 4000000,
3402 .uart_offset = 0x200,
3403 .first_offset = 0x1000,
3404 },
3405 [pbn_oxsemi_4_4000000] = {
3406 .flags = FL_BASE0,
3407 .num_ports = 4,
3408 .base_baud = 4000000,
3409 .uart_offset = 0x200,
3410 .first_offset = 0x1000,
3411 },
3412 [pbn_oxsemi_8_4000000] = {
3413 .flags = FL_BASE0,
3414 .num_ports = 8,
3415 .base_baud = 4000000,
3416 .uart_offset = 0x200,
3417 .first_offset = 0x1000,
3418 },
3419
Linus Torvalds1da177e2005-04-16 15:20:36 -07003420
3421 /*
3422 * EKF addition for i960 Boards form EKF with serial port.
3423 * Max 256 ports.
3424 */
3425 [pbn_intel_i960] = {
3426 .flags = FL_BASE0,
3427 .num_ports = 32,
3428 .base_baud = 921600,
3429 .uart_offset = 8 << 2,
3430 .reg_shift = 2,
3431 .first_offset = 0x10000,
3432 },
3433 [pbn_sgi_ioc3] = {
3434 .flags = FL_BASE0|FL_NOIRQ,
3435 .num_ports = 1,
3436 .base_baud = 458333,
3437 .uart_offset = 8,
3438 .reg_shift = 0,
3439 .first_offset = 0x20178,
3440 },
3441
3442 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443 * Computone - uses IOMEM.
3444 */
3445 [pbn_computone_4] = {
3446 .flags = FL_BASE0,
3447 .num_ports = 4,
3448 .base_baud = 921600,
3449 .uart_offset = 0x40,
3450 .reg_shift = 2,
3451 .first_offset = 0x200,
3452 },
3453 [pbn_computone_6] = {
3454 .flags = FL_BASE0,
3455 .num_ports = 6,
3456 .base_baud = 921600,
3457 .uart_offset = 0x40,
3458 .reg_shift = 2,
3459 .first_offset = 0x200,
3460 },
3461 [pbn_computone_8] = {
3462 .flags = FL_BASE0,
3463 .num_ports = 8,
3464 .base_baud = 921600,
3465 .uart_offset = 0x40,
3466 .reg_shift = 2,
3467 .first_offset = 0x200,
3468 },
3469 [pbn_sbsxrsio] = {
3470 .flags = FL_BASE0,
3471 .num_ports = 8,
3472 .base_baud = 460800,
3473 .uart_offset = 256,
3474 .reg_shift = 4,
3475 },
3476 /*
3477 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3478 * Only basic 16550A support.
3479 * XR17C15[24] are not tested, but they should work.
3480 */
3481 [pbn_exar_XR17C152] = {
3482 .flags = FL_BASE0,
3483 .num_ports = 2,
3484 .base_baud = 921600,
3485 .uart_offset = 0x200,
3486 },
3487 [pbn_exar_XR17C154] = {
3488 .flags = FL_BASE0,
3489 .num_ports = 4,
3490 .base_baud = 921600,
3491 .uart_offset = 0x200,
3492 },
3493 [pbn_exar_XR17C158] = {
3494 .flags = FL_BASE0,
3495 .num_ports = 8,
3496 .base_baud = 921600,
3497 .uart_offset = 0x200,
3498 },
Matt Schultedc96efb2012-11-19 09:12:04 -06003499 [pbn_exar_XR17V352] = {
3500 .flags = FL_BASE0,
3501 .num_ports = 2,
3502 .base_baud = 7812500,
3503 .uart_offset = 0x400,
3504 .reg_shift = 0,
3505 .first_offset = 0,
3506 },
3507 [pbn_exar_XR17V354] = {
3508 .flags = FL_BASE0,
3509 .num_ports = 4,
3510 .base_baud = 7812500,
3511 .uart_offset = 0x400,
3512 .reg_shift = 0,
3513 .first_offset = 0,
3514 },
3515 [pbn_exar_XR17V358] = {
3516 .flags = FL_BASE0,
3517 .num_ports = 8,
3518 .base_baud = 7812500,
3519 .uart_offset = 0x400,
3520 .reg_shift = 0,
3521 .first_offset = 0,
3522 },
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02003523 [pbn_exar_XR17V4358] = {
3524 .flags = FL_BASE0,
3525 .num_ports = 12,
3526 .base_baud = 7812500,
3527 .uart_offset = 0x400,
3528 .reg_shift = 0,
3529 .first_offset = 0,
3530 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02003531 [pbn_exar_XR17V8358] = {
3532 .flags = FL_BASE0,
3533 .num_ports = 16,
3534 .base_baud = 7812500,
3535 .uart_offset = 0x400,
3536 .reg_shift = 0,
3537 .first_offset = 0,
3538 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003539 [pbn_exar_ibm_saturn] = {
3540 .flags = FL_BASE0,
3541 .num_ports = 1,
3542 .base_baud = 921600,
3543 .uart_offset = 0x200,
3544 },
3545
Olof Johanssonaa798502007-08-22 14:01:55 -07003546 /*
3547 * PA Semi PWRficient PA6T-1682M on-chip UART
3548 */
3549 [pbn_pasemi_1682M] = {
3550 .flags = FL_BASE0,
3551 .num_ports = 1,
3552 .base_baud = 8333333,
3553 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003554 /*
3555 * National Instruments 843x
3556 */
3557 [pbn_ni8430_16] = {
3558 .flags = FL_BASE0,
3559 .num_ports = 16,
3560 .base_baud = 3686400,
3561 .uart_offset = 0x10,
3562 .first_offset = 0x800,
3563 },
3564 [pbn_ni8430_8] = {
3565 .flags = FL_BASE0,
3566 .num_ports = 8,
3567 .base_baud = 3686400,
3568 .uart_offset = 0x10,
3569 .first_offset = 0x800,
3570 },
3571 [pbn_ni8430_4] = {
3572 .flags = FL_BASE0,
3573 .num_ports = 4,
3574 .base_baud = 3686400,
3575 .uart_offset = 0x10,
3576 .first_offset = 0x800,
3577 },
3578 [pbn_ni8430_2] = {
3579 .flags = FL_BASE0,
3580 .num_ports = 2,
3581 .base_baud = 3686400,
3582 .uart_offset = 0x10,
3583 .first_offset = 0x800,
3584 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003585 /*
3586 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3587 */
3588 [pbn_ADDIDATA_PCIe_1_3906250] = {
3589 .flags = FL_BASE0,
3590 .num_ports = 1,
3591 .base_baud = 3906250,
3592 .uart_offset = 0x200,
3593 .first_offset = 0x1000,
3594 },
3595 [pbn_ADDIDATA_PCIe_2_3906250] = {
3596 .flags = FL_BASE0,
3597 .num_ports = 2,
3598 .base_baud = 3906250,
3599 .uart_offset = 0x200,
3600 .first_offset = 0x1000,
3601 },
3602 [pbn_ADDIDATA_PCIe_4_3906250] = {
3603 .flags = FL_BASE0,
3604 .num_ports = 4,
3605 .base_baud = 3906250,
3606 .uart_offset = 0x200,
3607 .first_offset = 0x1000,
3608 },
3609 [pbn_ADDIDATA_PCIe_8_3906250] = {
3610 .flags = FL_BASE0,
3611 .num_ports = 8,
3612 .base_baud = 3906250,
3613 .uart_offset = 0x200,
3614 .first_offset = 0x1000,
3615 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003616 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003617 .flags = FL_BASE_BARS,
3618 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003619 .base_baud = 921600,
3620 .reg_shift = 2,
3621 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003622 [pbn_omegapci] = {
3623 .flags = FL_BASE0,
3624 .num_ports = 8,
3625 .base_baud = 115200,
3626 .uart_offset = 0x200,
3627 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003628 [pbn_NETMOS9900_2s_115200] = {
3629 .flags = FL_BASE0,
3630 .num_ports = 2,
3631 .base_baud = 115200,
3632 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003633 [pbn_brcm_trumanage] = {
3634 .flags = FL_BASE0,
3635 .num_ports = 1,
3636 .reg_shift = 2,
3637 .base_baud = 115200,
3638 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003639 [pbn_fintek_4] = {
3640 .num_ports = 4,
3641 .uart_offset = 8,
3642 .base_baud = 115200,
3643 .first_offset = 0x40,
3644 },
3645 [pbn_fintek_8] = {
3646 .num_ports = 8,
3647 .uart_offset = 8,
3648 .base_baud = 115200,
3649 .first_offset = 0x40,
3650 },
3651 [pbn_fintek_12] = {
3652 .num_ports = 12,
3653 .uart_offset = 8,
3654 .base_baud = 115200,
3655 .first_offset = 0x40,
3656 },
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08003657 [pbn_wch382_2] = {
3658 .flags = FL_BASE0,
3659 .num_ports = 2,
3660 .base_baud = 115200,
3661 .uart_offset = 8,
3662 .first_offset = 0xC0,
3663 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003664 [pbn_wch384_4] = {
3665 .flags = FL_BASE0,
3666 .num_ports = 4,
3667 .base_baud = 115200,
3668 .uart_offset = 8,
3669 .first_offset = 0xC0,
3670 },
Adam Lee89c043a2015-08-03 13:28:13 +08003671 /*
3672 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
3673 */
3674 [pbn_pericom_PI7C9X7951] = {
3675 .flags = FL_BASE0,
3676 .num_ports = 1,
3677 .base_baud = 921600,
3678 .uart_offset = 0x8,
3679 },
3680 [pbn_pericom_PI7C9X7952] = {
3681 .flags = FL_BASE0,
3682 .num_ports = 2,
3683 .base_baud = 921600,
3684 .uart_offset = 0x8,
3685 },
3686 [pbn_pericom_PI7C9X7954] = {
3687 .flags = FL_BASE0,
3688 .num_ports = 4,
3689 .base_baud = 921600,
3690 .uart_offset = 0x8,
3691 },
3692 [pbn_pericom_PI7C9X7958] = {
3693 .flags = FL_BASE0,
3694 .num_ports = 8,
3695 .base_baud = 921600,
3696 .uart_offset = 0x8,
3697 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003698};
3699
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003700static const struct pci_device_id blacklist[] = {
3701 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003702 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003703 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3704 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003705
3706 /* multi-io cards handled by parport_serial */
3707 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003708 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03003709 { PCI_DEVICE(0x4348, 0x7173), }, /* WCH CH355 4S */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03003710 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003711 { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
Heikki Krogerusd9eda9b2015-10-13 13:29:02 +03003712
Mathieu OTHACEHEc216c4a2016-02-24 20:10:22 +01003713 /* Moxa Smartio MUE boards handled by 8250_moxa */
3714 { PCI_VDEVICE(MOXA, 0x1024), },
3715 { PCI_VDEVICE(MOXA, 0x1025), },
3716 { PCI_VDEVICE(MOXA, 0x1045), },
3717 { PCI_VDEVICE(MOXA, 0x1144), },
3718 { PCI_VDEVICE(MOXA, 0x1160), },
3719 { PCI_VDEVICE(MOXA, 0x1161), },
3720 { PCI_VDEVICE(MOXA, 0x1182), },
3721 { PCI_VDEVICE(MOXA, 0x1183), },
3722 { PCI_VDEVICE(MOXA, 0x1322), },
3723 { PCI_VDEVICE(MOXA, 0x1342), },
3724 { PCI_VDEVICE(MOXA, 0x1381), },
3725 { PCI_VDEVICE(MOXA, 0x1683), },
3726
Heikki Krogerusd9eda9b2015-10-13 13:29:02 +03003727 /* Intel platforms with MID UART */
3728 { PCI_VDEVICE(INTEL, 0x081b), },
3729 { PCI_VDEVICE(INTEL, 0x081c), },
3730 { PCI_VDEVICE(INTEL, 0x081d), },
3731 { PCI_VDEVICE(INTEL, 0x1191), },
Heikki Krogerus6ede6dc2015-10-13 13:29:06 +03003732 { PCI_VDEVICE(INTEL, 0x19d8), },
Andy Shevchenkoa13e19c2016-08-17 19:20:27 +03003733
3734 /* Intel platforms with DesignWare UART */
Andy Shevchenko6bb5d752016-08-17 19:20:28 +03003735 { PCI_VDEVICE(INTEL, 0x0936), },
Andy Shevchenkoa13e19c2016-08-17 19:20:27 +03003736 { PCI_VDEVICE(INTEL, 0x0f0a), },
3737 { PCI_VDEVICE(INTEL, 0x0f0c), },
3738 { PCI_VDEVICE(INTEL, 0x228a), },
3739 { PCI_VDEVICE(INTEL, 0x228c), },
3740 { PCI_VDEVICE(INTEL, 0x9ce3), },
3741 { PCI_VDEVICE(INTEL, 0x9ce4), },
Christian Schmidt436bbd42007-08-22 14:01:19 -07003742};
3743
Linus Torvalds1da177e2005-04-16 15:20:36 -07003744/*
3745 * Given a complete unknown PCI device, try to use some heuristics to
3746 * guess what the configuration might be, based on the pitiful PCI
3747 * serial specs. Returns 0 on success, 1 on failure.
3748 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003749static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003750serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003751{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003752 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003753 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003754
Linus Torvalds1da177e2005-04-16 15:20:36 -07003755 /*
3756 * If it is not a communications device or the programming
3757 * interface is greater than 6, give up.
3758 *
3759 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003760 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003761 */
3762 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3763 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3764 (dev->class & 0xff) > 6)
3765 return -ENODEV;
3766
Christian Schmidt436bbd42007-08-22 14:01:19 -07003767 /*
3768 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003769 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003770 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003771 for (bldev = blacklist;
3772 bldev < blacklist + ARRAY_SIZE(blacklist);
3773 bldev++) {
3774 if (dev->vendor == bldev->vendor &&
3775 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07003776 return -ENODEV;
3777 }
3778
Linus Torvalds1da177e2005-04-16 15:20:36 -07003779 num_iomem = num_port = 0;
3780 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3781 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3782 num_port++;
3783 if (first_port == -1)
3784 first_port = i;
3785 }
3786 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3787 num_iomem++;
3788 }
3789
3790 /*
3791 * If there is 1 or 0 iomem regions, and exactly one port,
3792 * use it. We guess the number of ports based on the IO
3793 * region size.
3794 */
3795 if (num_iomem <= 1 && num_port == 1) {
3796 board->flags = first_port;
3797 board->num_ports = pci_resource_len(dev, first_port) / 8;
3798 return 0;
3799 }
3800
3801 /*
3802 * Now guess if we've got a board which indexes by BARs.
3803 * Each IO BAR should be 8 bytes, and they should follow
3804 * consecutively.
3805 */
3806 first_port = -1;
3807 num_port = 0;
3808 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3809 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3810 pci_resource_len(dev, i) == 8 &&
3811 (first_port == -1 || (first_port + num_port) == i)) {
3812 num_port++;
3813 if (first_port == -1)
3814 first_port = i;
3815 }
3816 }
3817
3818 if (num_port > 1) {
3819 board->flags = first_port | FL_BASE_BARS;
3820 board->num_ports = num_port;
3821 return 0;
3822 }
3823
3824 return -ENODEV;
3825}
3826
3827static inline int
Russell King975a1a72009-01-02 13:44:27 +00003828serial_pci_matches(const struct pciserial_board *board,
3829 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003830{
3831 return
3832 board->num_ports == guessed->num_ports &&
3833 board->base_baud == guessed->base_baud &&
3834 board->uart_offset == guessed->uart_offset &&
3835 board->reg_shift == guessed->reg_shift &&
3836 board->first_offset == guessed->first_offset;
3837}
3838
Russell King241fc432005-07-27 11:35:54 +01003839struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00003840pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01003841{
Alan Cox2655a2c2012-07-12 12:59:50 +01003842 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01003843 struct serial_private *priv;
3844 struct pci_serial_quirk *quirk;
3845 int rc, nr_ports, i;
3846
3847 nr_ports = board->num_ports;
3848
3849 /*
3850 * Find an init and setup quirks.
3851 */
3852 quirk = find_quirk(dev);
3853
3854 /*
3855 * Run the new-style initialization function.
3856 * The initialization function returns:
3857 * <0 - error
3858 * 0 - use board->num_ports
3859 * >0 - number of ports
3860 */
3861 if (quirk->init) {
3862 rc = quirk->init(dev);
3863 if (rc < 0) {
3864 priv = ERR_PTR(rc);
3865 goto err_out;
3866 }
3867 if (rc)
3868 nr_ports = rc;
3869 }
3870
Burman Yan8f31bb32007-02-14 00:33:07 -08003871 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01003872 sizeof(unsigned int) * nr_ports,
3873 GFP_KERNEL);
3874 if (!priv) {
3875 priv = ERR_PTR(-ENOMEM);
3876 goto err_deinit;
3877 }
3878
Russell King241fc432005-07-27 11:35:54 +01003879 priv->dev = dev;
3880 priv->quirk = quirk;
3881
Alan Cox2655a2c2012-07-12 12:59:50 +01003882 memset(&uart, 0, sizeof(uart));
3883 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
3884 uart.port.uartclk = board->base_baud * 16;
3885 uart.port.irq = get_pci_irq(dev, board);
3886 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01003887
3888 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01003889 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01003890 break;
3891
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003892 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
3893 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08003894
Alan Cox2655a2c2012-07-12 12:59:50 +01003895 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01003896 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003897 dev_err(&dev->dev,
3898 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
3899 uart.port.iobase, uart.port.irq,
3900 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01003901 break;
3902 }
3903 }
Russell King241fc432005-07-27 11:35:54 +01003904 priv->nr = i;
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003905 priv->board = board;
Russell King241fc432005-07-27 11:35:54 +01003906 return priv;
3907
Alan Cox5756ee92008-02-08 04:18:51 -08003908err_deinit:
Russell King241fc432005-07-27 11:35:54 +01003909 if (quirk->exit)
3910 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08003911err_out:
Russell King241fc432005-07-27 11:35:54 +01003912 return priv;
3913}
3914EXPORT_SYMBOL_GPL(pciserial_init_ports);
3915
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003916void pciserial_detach_ports(struct serial_private *priv)
Russell King241fc432005-07-27 11:35:54 +01003917{
3918 struct pci_serial_quirk *quirk;
3919 int i;
3920
3921 for (i = 0; i < priv->nr; i++)
3922 serial8250_unregister_port(priv->line[i]);
3923
Russell King241fc432005-07-27 11:35:54 +01003924 /*
3925 * Find the exit quirks.
3926 */
3927 quirk = find_quirk(priv->dev);
3928 if (quirk->exit)
3929 quirk->exit(priv->dev);
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003930}
Russell King241fc432005-07-27 11:35:54 +01003931
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003932void pciserial_remove_ports(struct serial_private *priv)
3933{
3934 pciserial_detach_ports(priv);
Russell King241fc432005-07-27 11:35:54 +01003935 kfree(priv);
3936}
3937EXPORT_SYMBOL_GPL(pciserial_remove_ports);
3938
3939void pciserial_suspend_ports(struct serial_private *priv)
3940{
3941 int i;
3942
3943 for (i = 0; i < priv->nr; i++)
3944 if (priv->line[i] >= 0)
3945 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07003946
3947 /*
3948 * Ensure that every init quirk is properly torn down
3949 */
3950 if (priv->quirk->exit)
3951 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01003952}
3953EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
3954
3955void pciserial_resume_ports(struct serial_private *priv)
3956{
3957 int i;
3958
3959 /*
3960 * Ensure that the board is correctly configured.
3961 */
3962 if (priv->quirk->init)
3963 priv->quirk->init(priv->dev);
3964
3965 for (i = 0; i < priv->nr; i++)
3966 if (priv->line[i] >= 0)
3967 serial8250_resume_port(priv->line[i]);
3968}
3969EXPORT_SYMBOL_GPL(pciserial_resume_ports);
3970
Linus Torvalds1da177e2005-04-16 15:20:36 -07003971/*
3972 * Probe one serial board. Unfortunately, there is no rhyme nor reason
3973 * to the arrangement of serial ports on a PCI card.
3974 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003975static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07003976pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
3977{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003978 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003979 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00003980 const struct pciserial_board *board;
3981 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01003982 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003983
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003984 quirk = find_quirk(dev);
3985 if (quirk->probe) {
3986 rc = quirk->probe(dev);
3987 if (rc)
3988 return rc;
3989 }
3990
Linus Torvalds1da177e2005-04-16 15:20:36 -07003991 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003992 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003993 ent->driver_data);
3994 return -EINVAL;
3995 }
3996
3997 board = &pci_boards[ent->driver_data];
3998
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003999 rc = pcim_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05004000 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004001 if (rc)
4002 return rc;
4003
4004 if (ent->driver_data == pbn_default) {
4005 /*
4006 * Use a copy of the pci_board entry for this;
4007 * avoid changing entries in the table.
4008 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004009 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004010 board = &tmp;
4011
4012 /*
4013 * We matched one of our class entries. Try to
4014 * determine the parameters of this board.
4015 */
Russell King975a1a72009-01-02 13:44:27 +00004016 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004017 if (rc)
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02004018 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004019 } else {
4020 /*
4021 * We matched an explicit entry. If we are able to
4022 * detect this boards settings with our heuristic,
4023 * then we no longer need this entry.
4024 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004025 memcpy(&tmp, &pci_boards[pbn_default],
4026 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004027 rc = serial_pci_guess_board(dev, &tmp);
4028 if (rc == 0 && serial_pci_matches(board, &tmp))
4029 moan_device("Redundant entry in serial pci_table.",
4030 dev);
4031 }
4032
Russell King241fc432005-07-27 11:35:54 +01004033 priv = pciserial_init_ports(dev, board);
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02004034 if (IS_ERR(priv))
4035 return PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004036
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02004037 pci_set_drvdata(dev, priv);
4038 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004039}
4040
Bill Pembertonae8d8a12012-11-19 13:26:18 -05004041static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004042{
4043 struct serial_private *priv = pci_get_drvdata(dev);
4044
Russell King241fc432005-07-27 11:35:54 +01004045 pciserial_remove_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004046}
4047
Andy Shevchenko61702c32015-02-02 14:53:26 +02004048#ifdef CONFIG_PM_SLEEP
4049static int pciserial_suspend_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004050{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004051 struct pci_dev *pdev = to_pci_dev(dev);
4052 struct serial_private *priv = pci_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004053
Russell King241fc432005-07-27 11:35:54 +01004054 if (priv)
4055 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004056
Linus Torvalds1da177e2005-04-16 15:20:36 -07004057 return 0;
4058}
4059
Andy Shevchenko61702c32015-02-02 14:53:26 +02004060static int pciserial_resume_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004061{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004062 struct pci_dev *pdev = to_pci_dev(dev);
4063 struct serial_private *priv = pci_get_drvdata(pdev);
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004064 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004065
4066 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004067 /*
4068 * The device may have been disabled. Re-enable it.
4069 */
Andy Shevchenko61702c32015-02-02 14:53:26 +02004070 err = pci_enable_device(pdev);
Alan Cox40836c42008-10-13 10:36:11 +01004071 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004072 if (err)
Andy Shevchenko61702c32015-02-02 14:53:26 +02004073 dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01004074 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004075 }
4076 return 0;
4077}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07004078#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004079
Andy Shevchenko61702c32015-02-02 14:53:26 +02004080static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
4081 pciserial_resume_one);
4082
Linus Torvalds1da177e2005-04-16 15:20:36 -07004083static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00004084 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
4085 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
4086 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
4087 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00004088 /* Advantech also use 0x3618 and 0xf618 */
4089 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
4090 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4091 pbn_b0_4_921600 },
4092 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
4093 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4094 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004095 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4096 PCI_SUBVENDOR_ID_CONNECT_TECH,
4097 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4098 pbn_b1_8_1382400 },
4099 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4100 PCI_SUBVENDOR_ID_CONNECT_TECH,
4101 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4102 pbn_b1_4_1382400 },
4103 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4104 PCI_SUBVENDOR_ID_CONNECT_TECH,
4105 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4106 pbn_b1_2_1382400 },
4107 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4108 PCI_SUBVENDOR_ID_CONNECT_TECH,
4109 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4110 pbn_b1_8_1382400 },
4111 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4112 PCI_SUBVENDOR_ID_CONNECT_TECH,
4113 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4114 pbn_b1_4_1382400 },
4115 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4116 PCI_SUBVENDOR_ID_CONNECT_TECH,
4117 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4118 pbn_b1_2_1382400 },
4119 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4120 PCI_SUBVENDOR_ID_CONNECT_TECH,
4121 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
4122 pbn_b1_8_921600 },
4123 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4124 PCI_SUBVENDOR_ID_CONNECT_TECH,
4125 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
4126 pbn_b1_8_921600 },
4127 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4128 PCI_SUBVENDOR_ID_CONNECT_TECH,
4129 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
4130 pbn_b1_4_921600 },
4131 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4132 PCI_SUBVENDOR_ID_CONNECT_TECH,
4133 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
4134 pbn_b1_4_921600 },
4135 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4136 PCI_SUBVENDOR_ID_CONNECT_TECH,
4137 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
4138 pbn_b1_2_921600 },
4139 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4140 PCI_SUBVENDOR_ID_CONNECT_TECH,
4141 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
4142 pbn_b1_8_921600 },
4143 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4144 PCI_SUBVENDOR_ID_CONNECT_TECH,
4145 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
4146 pbn_b1_8_921600 },
4147 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4148 PCI_SUBVENDOR_ID_CONNECT_TECH,
4149 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
4150 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004151 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4152 PCI_SUBVENDOR_ID_CONNECT_TECH,
4153 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
4154 pbn_b1_2_1250000 },
4155 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4156 PCI_SUBVENDOR_ID_CONNECT_TECH,
4157 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
4158 pbn_b0_2_1843200 },
4159 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4160 PCI_SUBVENDOR_ID_CONNECT_TECH,
4161 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
4162 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00004163 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4164 PCI_VENDOR_ID_AFAVLAB,
4165 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
4166 pbn_b0_4_1152000 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004167 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4168 PCI_SUBVENDOR_ID_CONNECT_TECH,
4169 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
4170 pbn_b0_2_1843200_200 },
4171 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4172 PCI_SUBVENDOR_ID_CONNECT_TECH,
4173 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
4174 pbn_b0_4_1843200_200 },
4175 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4176 PCI_SUBVENDOR_ID_CONNECT_TECH,
4177 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
4178 pbn_b0_8_1843200_200 },
4179 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4180 PCI_SUBVENDOR_ID_CONNECT_TECH,
4181 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
4182 pbn_b0_2_1843200_200 },
4183 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4184 PCI_SUBVENDOR_ID_CONNECT_TECH,
4185 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
4186 pbn_b0_4_1843200_200 },
4187 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4188 PCI_SUBVENDOR_ID_CONNECT_TECH,
4189 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
4190 pbn_b0_8_1843200_200 },
4191 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4192 PCI_SUBVENDOR_ID_CONNECT_TECH,
4193 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
4194 pbn_b0_2_1843200_200 },
4195 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4196 PCI_SUBVENDOR_ID_CONNECT_TECH,
4197 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
4198 pbn_b0_4_1843200_200 },
4199 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4200 PCI_SUBVENDOR_ID_CONNECT_TECH,
4201 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
4202 pbn_b0_8_1843200_200 },
4203 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4204 PCI_SUBVENDOR_ID_CONNECT_TECH,
4205 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
4206 pbn_b0_2_1843200_200 },
4207 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4208 PCI_SUBVENDOR_ID_CONNECT_TECH,
4209 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
4210 pbn_b0_4_1843200_200 },
4211 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4212 PCI_SUBVENDOR_ID_CONNECT_TECH,
4213 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
4214 pbn_b0_8_1843200_200 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07004215 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4216 PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
4217 0, 0, pbn_exar_ibm_saturn },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004218
4219 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08004220 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004221 pbn_b2_bt_1_115200 },
4222 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08004223 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004224 pbn_b2_bt_2_115200 },
4225 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08004226 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004227 pbn_b2_bt_4_115200 },
4228 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08004229 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004230 pbn_b2_bt_2_115200 },
4231 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08004232 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004233 pbn_b2_bt_4_115200 },
4234 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08004235 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004236 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00004237 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
4238 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4239 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004240 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
4241 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4242 pbn_b2_8_115200 },
4243
4244 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
4245 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4246 pbn_b2_bt_2_115200 },
4247 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
4248 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4249 pbn_b2_bt_2_921600 },
4250 /*
4251 * VScom SPCOM800, from sl@s.pl
4252 */
Alan Cox5756ee92008-02-08 04:18:51 -08004253 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
4254 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004255 pbn_b2_8_921600 },
4256 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08004257 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004258 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07004259 /* Unknown card - subdevice 0x1584 */
4260 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4261 PCI_VENDOR_ID_PLX,
4262 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00004263 pbn_b2_4_115200 },
4264 /* Unknown card - subdevice 0x1588 */
4265 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4266 PCI_VENDOR_ID_PLX,
4267 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
4268 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004269 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4270 PCI_SUBVENDOR_ID_KEYSPAN,
4271 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4272 pbn_panacom },
4273 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4274 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4275 pbn_panacom4 },
4276 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4277 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4278 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08004279 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4280 PCI_VENDOR_ID_ESDGMBH,
4281 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4282 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004283 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4284 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004285 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004286 pbn_b2_4_460800 },
4287 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4288 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004289 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004290 pbn_b2_8_460800 },
4291 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4292 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004293 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004294 pbn_b2_16_460800 },
4295 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4296 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004297 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004298 pbn_b2_16_460800 },
4299 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4300 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004301 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004302 pbn_b2_4_460800 },
4303 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4304 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004305 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004306 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01004307 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4308 PCI_SUBVENDOR_ID_EXSYS,
4309 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05004310 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004311 /*
4312 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4313 * (Exoray@isys.ca)
4314 */
4315 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4316 0x10b5, 0x106a, 0, 0,
4317 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304318 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07004319 * EndRun Technologies. PCI express device range.
4320 * EndRun PTP/1588 has 2 Native UARTs.
4321 */
4322 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4323 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4324 pbn_endrun_2_4000000 },
4325 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10304326 * Quatech cards. These actually have configurable clocks but for
4327 * now we just use the default.
4328 *
4329 * 100 series are RS232, 200 series RS422,
4330 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004331 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4332 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4333 pbn_b1_4_115200 },
4334 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4335 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4336 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304337 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4338 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4339 pbn_b2_2_115200 },
4340 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4341 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4342 pbn_b1_2_115200 },
4343 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4344 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4345 pbn_b2_2_115200 },
4346 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4347 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4348 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004349 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4350 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4351 pbn_b1_8_115200 },
4352 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4353 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4354 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304355 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4356 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4357 pbn_b1_4_115200 },
4358 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4359 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4360 pbn_b1_2_115200 },
4361 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4362 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4363 pbn_b1_4_115200 },
4364 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4365 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4366 pbn_b1_2_115200 },
4367 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4368 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4369 pbn_b2_4_115200 },
4370 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4371 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4372 pbn_b2_2_115200 },
4373 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4374 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4375 pbn_b2_1_115200 },
4376 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4377 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4378 pbn_b2_4_115200 },
4379 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4380 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4381 pbn_b2_2_115200 },
4382 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4383 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4384 pbn_b2_1_115200 },
4385 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4386 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4387 pbn_b0_8_115200 },
4388
Linus Torvalds1da177e2005-04-16 15:20:36 -07004389 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004390 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4391 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004392 pbn_b0_4_921600 },
4393 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004394 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4395 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004396 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04004397 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4398 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4399 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07004400
4401 /*
4402 * The below card is a little controversial since it is the
4403 * subject of a PCI vendor/device ID clash. (See
4404 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4405 * For now just used the hex ID 0x950a.
4406 */
4407 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03004408 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4409 0, 0, pbn_b0_2_115200 },
4410 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4411 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4412 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004413 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004414 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4415 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004416 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4417 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4418 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004419 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004420 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4421 pbn_b0_4_115200 },
4422 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4423 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4424 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004425 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
Anton Wuerfel1a33e342016-01-14 16:08:10 +01004426 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Lytochkin Borise8470032010-07-26 10:02:26 +04004427 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004428
4429 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004430 * Oxford Semiconductor Inc. Tornado PCI express device range.
4431 */
4432 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4433 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4434 pbn_b0_1_4000000 },
4435 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4436 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4437 pbn_b0_1_4000000 },
4438 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4439 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4440 pbn_oxsemi_1_4000000 },
4441 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4442 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4443 pbn_oxsemi_1_4000000 },
4444 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4445 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4446 pbn_b0_1_4000000 },
4447 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4448 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4449 pbn_b0_1_4000000 },
4450 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4451 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4452 pbn_oxsemi_1_4000000 },
4453 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4454 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4455 pbn_oxsemi_1_4000000 },
4456 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4457 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4458 pbn_b0_1_4000000 },
4459 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4460 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4461 pbn_b0_1_4000000 },
4462 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4463 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4464 pbn_b0_1_4000000 },
4465 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4466 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4467 pbn_b0_1_4000000 },
4468 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4469 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4470 pbn_oxsemi_2_4000000 },
4471 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4472 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4473 pbn_oxsemi_2_4000000 },
4474 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4475 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4476 pbn_oxsemi_4_4000000 },
4477 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4478 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4479 pbn_oxsemi_4_4000000 },
4480 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4481 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4482 pbn_oxsemi_8_4000000 },
4483 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4484 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4485 pbn_oxsemi_8_4000000 },
4486 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4487 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4488 pbn_oxsemi_1_4000000 },
4489 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4490 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4491 pbn_oxsemi_1_4000000 },
4492 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4493 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4494 pbn_oxsemi_1_4000000 },
4495 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4496 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4497 pbn_oxsemi_1_4000000 },
4498 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4499 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4500 pbn_oxsemi_1_4000000 },
4501 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4502 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4503 pbn_oxsemi_1_4000000 },
4504 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4505 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4506 pbn_oxsemi_1_4000000 },
4507 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4508 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4509 pbn_oxsemi_1_4000000 },
4510 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4511 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4512 pbn_oxsemi_1_4000000 },
4513 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4514 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4515 pbn_oxsemi_1_4000000 },
4516 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4517 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4518 pbn_oxsemi_1_4000000 },
4519 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4520 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4521 pbn_oxsemi_1_4000000 },
4522 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4523 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4524 pbn_oxsemi_1_4000000 },
4525 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4526 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4527 pbn_oxsemi_1_4000000 },
4528 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4529 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4530 pbn_oxsemi_1_4000000 },
4531 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4532 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4533 pbn_oxsemi_1_4000000 },
4534 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4535 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4536 pbn_oxsemi_1_4000000 },
4537 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4538 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4539 pbn_oxsemi_1_4000000 },
4540 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4541 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4542 pbn_oxsemi_1_4000000 },
4543 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4544 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4545 pbn_oxsemi_1_4000000 },
4546 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4547 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4548 pbn_oxsemi_1_4000000 },
4549 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4550 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4551 pbn_oxsemi_1_4000000 },
4552 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4553 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4554 pbn_oxsemi_1_4000000 },
4555 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4556 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4557 pbn_oxsemi_1_4000000 },
4558 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4559 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4560 pbn_oxsemi_1_4000000 },
4561 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4562 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4563 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004564 /*
4565 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4566 */
4567 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4568 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4569 pbn_oxsemi_1_4000000 },
4570 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4571 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4572 pbn_oxsemi_2_4000000 },
4573 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4574 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4575 pbn_oxsemi_4_4000000 },
4576 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4577 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4578 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004579
4580 /*
4581 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4582 */
4583 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4584 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4585 pbn_oxsemi_2_4000000 },
4586
Lee Howard7106b4e2008-10-21 13:48:58 +01004587 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004588 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4589 * from skokodyn@yahoo.com
4590 */
4591 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4592 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4593 pbn_sbsxrsio },
4594 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4595 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4596 pbn_sbsxrsio },
4597 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4598 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4599 pbn_sbsxrsio },
4600 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4601 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4602 pbn_sbsxrsio },
4603
4604 /*
4605 * Digitan DS560-558, from jimd@esoft.com
4606 */
4607 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004608 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004609 pbn_b1_1_115200 },
4610
4611 /*
4612 * Titan Electronic cards
4613 * The 400L and 800L have a custom setup quirk.
4614 */
4615 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004616 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004617 pbn_b0_1_921600 },
4618 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004619 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004620 pbn_b0_2_921600 },
4621 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004622 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004623 pbn_b0_4_921600 },
4624 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004625 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004626 pbn_b0_4_921600 },
4627 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4628 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4629 pbn_b1_1_921600 },
4630 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4631 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4632 pbn_b1_bt_2_921600 },
4633 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4634 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4635 pbn_b0_bt_4_921600 },
4636 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4637 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4638 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004639 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4640 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4641 pbn_b4_bt_2_921600 },
4642 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4643 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4644 pbn_b4_bt_4_921600 },
4645 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4646 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4647 pbn_b4_bt_8_921600 },
4648 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4649 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4650 pbn_b0_4_921600 },
4651 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4652 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4653 pbn_b0_4_921600 },
4654 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4655 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4656 pbn_b0_4_921600 },
4657 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4658 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4659 pbn_oxsemi_1_4000000 },
4660 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4661 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4662 pbn_oxsemi_2_4000000 },
4663 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4664 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4665 pbn_oxsemi_4_4000000 },
4666 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4667 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4668 pbn_oxsemi_8_4000000 },
4669 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4670 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4671 pbn_oxsemi_2_4000000 },
4672 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4673 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4674 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004675 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4676 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4677 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004678 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4679 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4680 pbn_b0_4_921600 },
4681 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4682 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4683 pbn_b0_4_921600 },
4684 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4685 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4686 pbn_b0_4_921600 },
4687 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4688 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4689 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004690
4691 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4692 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4693 pbn_b2_1_460800 },
4694 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4695 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4696 pbn_b2_1_460800 },
4697 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4698 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4699 pbn_b2_1_460800 },
4700 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4701 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4702 pbn_b2_bt_2_921600 },
4703 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4704 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4705 pbn_b2_bt_2_921600 },
4706 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4707 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4708 pbn_b2_bt_2_921600 },
4709 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4710 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4711 pbn_b2_bt_4_921600 },
4712 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4713 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4714 pbn_b2_bt_4_921600 },
4715 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4716 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4717 pbn_b2_bt_4_921600 },
4718 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4719 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4720 pbn_b0_1_921600 },
4721 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4722 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4723 pbn_b0_1_921600 },
4724 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4725 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4726 pbn_b0_1_921600 },
4727 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4728 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4729 pbn_b0_bt_2_921600 },
4730 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4731 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4732 pbn_b0_bt_2_921600 },
4733 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4734 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4735 pbn_b0_bt_2_921600 },
4736 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4737 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4738 pbn_b0_bt_4_921600 },
4739 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4740 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4741 pbn_b0_bt_4_921600 },
4742 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4743 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4744 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004745 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4746 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4747 pbn_b0_bt_8_921600 },
4748 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4749 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4750 pbn_b0_bt_8_921600 },
4751 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4752 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4753 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004754
4755 /*
4756 * Computone devices submitted by Doug McNash dmcnash@computone.com
4757 */
4758 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4759 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4760 0, 0, pbn_computone_4 },
4761 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4762 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4763 0, 0, pbn_computone_8 },
4764 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4765 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4766 0, 0, pbn_computone_6 },
4767
4768 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4769 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4770 pbn_oxsemi },
4771 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4772 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4773 pbn_b0_bt_1_921600 },
4774
4775 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11004776 * SUNIX (TIMEDIA)
4777 */
4778 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4779 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4780 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4781 pbn_b0_bt_1_921600 },
4782
4783 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4784 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4785 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4786 pbn_b0_bt_1_921600 },
4787
4788 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004789 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4790 */
4791 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4792 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4793 pbn_b0_bt_8_115200 },
4794 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4795 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4796 pbn_b0_bt_8_115200 },
4797
4798 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4799 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4800 pbn_b0_bt_2_115200 },
4801 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4802 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4803 pbn_b0_bt_2_115200 },
4804 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4805 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4806 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08004807 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4808 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4809 pbn_b0_bt_2_115200 },
4810 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4811 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4812 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004813 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4814 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4815 pbn_b0_bt_4_460800 },
4816 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4817 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4818 pbn_b0_bt_4_460800 },
4819 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4820 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4821 pbn_b0_bt_2_460800 },
4822 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4823 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4824 pbn_b0_bt_2_460800 },
4825 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4826 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4827 pbn_b0_bt_2_460800 },
4828 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4829 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4830 pbn_b0_bt_1_115200 },
4831 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4832 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4833 pbn_b0_bt_1_460800 },
4834
4835 /*
Russell King1fb8cac2006-12-13 14:45:46 +00004836 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4837 * Cards are identified by their subsystem vendor IDs, which
4838 * (in hex) match the model number.
4839 *
4840 * Note that JC140x are RS422/485 cards which require ox950
4841 * ACR = 0x10, and as such are not currently fully supported.
4842 */
4843 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4844 0x1204, 0x0004, 0, 0,
4845 pbn_b0_4_921600 },
4846 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4847 0x1208, 0x0004, 0, 0,
4848 pbn_b0_4_921600 },
4849/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4850 0x1402, 0x0002, 0, 0,
4851 pbn_b0_2_921600 }, */
4852/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4853 0x1404, 0x0004, 0, 0,
4854 pbn_b0_4_921600 }, */
4855 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4856 0x1208, 0x0004, 0, 0,
4857 pbn_b0_4_921600 },
4858
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08004859 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4860 0x1204, 0x0004, 0, 0,
4861 pbn_b0_4_921600 },
4862 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4863 0x1208, 0x0004, 0, 0,
4864 pbn_b0_4_921600 },
4865 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4866 0x1208, 0x0004, 0, 0,
4867 pbn_b0_4_921600 },
Russell King1fb8cac2006-12-13 14:45:46 +00004868 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004869 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4870 */
4871 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4872 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4873 pbn_b1_1_1382400 },
4874
4875 /*
4876 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4877 */
4878 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
4879 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4880 pbn_b1_1_1382400 },
4881
4882 /*
4883 * RAStel 2 port modem, gerg@moreton.com.au
4884 */
4885 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
4886 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4887 pbn_b2_bt_2_115200 },
4888
4889 /*
4890 * EKF addition for i960 Boards form EKF with serial port
4891 */
4892 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
4893 0xE4BF, PCI_ANY_ID, 0, 0,
4894 pbn_intel_i960 },
4895
4896 /*
4897 * Xircom Cardbus/Ethernet combos
4898 */
4899 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
4900 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4901 pbn_b0_1_115200 },
4902 /*
4903 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
4904 */
4905 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
4906 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4907 pbn_b0_1_115200 },
4908
4909 /*
4910 * Untested PCI modems, sent in from various folks...
4911 */
4912
4913 /*
4914 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
4915 */
4916 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
4917 0x1048, 0x1500, 0, 0,
4918 pbn_b1_1_115200 },
4919
4920 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
4921 0xFF00, 0, 0, 0,
4922 pbn_sgi_ioc3 },
4923
4924 /*
4925 * HP Diva card
4926 */
4927 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4928 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
4929 pbn_b1_1_115200 },
4930 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4931 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4932 pbn_b0_5_115200 },
4933 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
4934 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4935 pbn_b2_1_115200 },
4936
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00004937 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
4938 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4939 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004940 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
4941 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4942 pbn_b3_4_115200 },
4943 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
4944 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4945 pbn_b3_8_115200 },
4946
4947 /*
4948 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
4949 */
4950 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4951 PCI_ANY_ID, PCI_ANY_ID,
4952 0,
4953 0, pbn_exar_XR17C152 },
4954 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4955 PCI_ANY_ID, PCI_ANY_ID,
4956 0,
4957 0, pbn_exar_XR17C154 },
4958 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4959 PCI_ANY_ID, PCI_ANY_ID,
4960 0,
4961 0, pbn_exar_XR17C158 },
Matt Schultedc96efb2012-11-19 09:12:04 -06004962 /*
Soeren Grunewald96a5d182015-04-28 16:29:49 +02004963 * Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs
Matt Schultedc96efb2012-11-19 09:12:04 -06004964 */
4965 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
4966 PCI_ANY_ID, PCI_ANY_ID,
4967 0,
4968 0, pbn_exar_XR17V352 },
4969 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
4970 PCI_ANY_ID, PCI_ANY_ID,
4971 0,
4972 0, pbn_exar_XR17V354 },
4973 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
4974 PCI_ANY_ID, PCI_ANY_ID,
4975 0,
4976 0, pbn_exar_XR17V358 },
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02004977 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V4358,
4978 PCI_ANY_ID, PCI_ANY_ID,
4979 0,
4980 0, pbn_exar_XR17V4358 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02004981 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V8358,
4982 PCI_ANY_ID, PCI_ANY_ID,
4983 0,
4984 0, pbn_exar_XR17V8358 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004985 /*
Adam Lee89c043a2015-08-03 13:28:13 +08004986 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
4987 */
4988 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7951,
4989 PCI_ANY_ID, PCI_ANY_ID,
4990 0,
4991 0, pbn_pericom_PI7C9X7951 },
4992 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7952,
4993 PCI_ANY_ID, PCI_ANY_ID,
4994 0,
4995 0, pbn_pericom_PI7C9X7952 },
4996 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7954,
4997 PCI_ANY_ID, PCI_ANY_ID,
4998 0,
4999 0, pbn_pericom_PI7C9X7954 },
5000 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7958,
5001 PCI_ANY_ID, PCI_ANY_ID,
5002 0,
5003 0, pbn_pericom_PI7C9X7958 },
5004 /*
Jimi Damonc8d19242016-07-20 17:00:40 -07005005 * ACCES I/O Products quad
5006 */
5007 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB,
5008 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5009 pbn_pericom_PI7C9X7954 },
5010 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S,
5011 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5012 pbn_pericom_PI7C9X7954 },
5013 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB,
5014 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5015 pbn_pericom_PI7C9X7954 },
5016 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S,
5017 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5018 pbn_pericom_PI7C9X7954 },
5019 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB,
5020 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5021 pbn_pericom_PI7C9X7954 },
5022 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2,
5023 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5024 pbn_pericom_PI7C9X7954 },
5025 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB,
5026 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5027 pbn_pericom_PI7C9X7954 },
5028 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4,
5029 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5030 pbn_pericom_PI7C9X7954 },
5031 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB,
5032 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5033 pbn_pericom_PI7C9X7954 },
5034 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM,
5035 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5036 pbn_pericom_PI7C9X7954 },
5037 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB,
5038 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5039 pbn_pericom_PI7C9X7954 },
5040 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM,
5041 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5042 pbn_pericom_PI7C9X7954 },
5043 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1,
5044 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5045 pbn_pericom_PI7C9X7954 },
5046 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2,
5047 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5048 pbn_pericom_PI7C9X7954 },
5049 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2,
5050 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5051 pbn_pericom_PI7C9X7954 },
5052 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4,
5053 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5054 pbn_pericom_PI7C9X7954 },
5055 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4,
5056 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5057 pbn_pericom_PI7C9X7954 },
5058 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S,
5059 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5060 pbn_pericom_PI7C9X7954 },
5061 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S,
5062 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5063 pbn_pericom_PI7C9X7954 },
5064 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2,
5065 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5066 pbn_pericom_PI7C9X7954 },
5067 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2,
5068 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5069 pbn_pericom_PI7C9X7954 },
5070 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4,
5071 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5072 pbn_pericom_PI7C9X7954 },
5073 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4,
5074 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5075 pbn_pericom_PI7C9X7954 },
5076 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM,
5077 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5078 pbn_pericom_PI7C9X7954 },
5079 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4,
5080 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5081 pbn_pericom_PI7C9X7958 },
5082 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4,
5083 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5084 pbn_pericom_PI7C9X7958 },
5085 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8,
5086 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5087 pbn_pericom_PI7C9X7958 },
5088 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8,
5089 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5090 pbn_pericom_PI7C9X7958 },
5091 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4,
5092 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5093 pbn_pericom_PI7C9X7958 },
5094 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8,
5095 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5096 pbn_pericom_PI7C9X7958 },
5097 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM,
5098 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5099 pbn_pericom_PI7C9X7958 },
5100 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM,
5101 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5102 pbn_pericom_PI7C9X7958 },
5103 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM,
5104 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5105 pbn_pericom_PI7C9X7958 },
5106 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005107 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
5108 */
5109 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
5110 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5111 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07005112 /*
5113 * ITE
5114 */
5115 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
5116 PCI_ANY_ID, PCI_ANY_ID,
5117 0, 0,
5118 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005119
5120 /*
Peter Horton737c1752006-08-26 09:07:36 +01005121 * IntaShield IS-200
5122 */
5123 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
5124 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
5125 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07005126 /*
5127 * IntaShield IS-400
5128 */
5129 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
5130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
5131 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01005132 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08005133 * Perle PCI-RAS cards
5134 */
5135 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5136 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
5137 0, 0, pbn_b2_4_921600 },
5138 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5139 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
5140 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07005141
5142 /*
5143 * Mainpine series cards: Fairly standard layout but fools
5144 * parts of the autodetect in some cases and uses otherwise
5145 * unmatched communications subclasses in the PCI Express case
5146 */
5147
5148 { /* RockForceDUO */
5149 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5150 PCI_VENDOR_ID_MAINPINE, 0x0200,
5151 0, 0, pbn_b0_2_115200 },
5152 { /* RockForceQUATRO */
5153 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5154 PCI_VENDOR_ID_MAINPINE, 0x0300,
5155 0, 0, pbn_b0_4_115200 },
5156 { /* RockForceDUO+ */
5157 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5158 PCI_VENDOR_ID_MAINPINE, 0x0400,
5159 0, 0, pbn_b0_2_115200 },
5160 { /* RockForceQUATRO+ */
5161 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5162 PCI_VENDOR_ID_MAINPINE, 0x0500,
5163 0, 0, pbn_b0_4_115200 },
5164 { /* RockForce+ */
5165 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5166 PCI_VENDOR_ID_MAINPINE, 0x0600,
5167 0, 0, pbn_b0_2_115200 },
5168 { /* RockForce+ */
5169 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5170 PCI_VENDOR_ID_MAINPINE, 0x0700,
5171 0, 0, pbn_b0_4_115200 },
5172 { /* RockForceOCTO+ */
5173 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5174 PCI_VENDOR_ID_MAINPINE, 0x0800,
5175 0, 0, pbn_b0_8_115200 },
5176 { /* RockForceDUO+ */
5177 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5178 PCI_VENDOR_ID_MAINPINE, 0x0C00,
5179 0, 0, pbn_b0_2_115200 },
5180 { /* RockForceQUARTRO+ */
5181 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5182 PCI_VENDOR_ID_MAINPINE, 0x0D00,
5183 0, 0, pbn_b0_4_115200 },
5184 { /* RockForceOCTO+ */
5185 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5186 PCI_VENDOR_ID_MAINPINE, 0x1D00,
5187 0, 0, pbn_b0_8_115200 },
5188 { /* RockForceD1 */
5189 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5190 PCI_VENDOR_ID_MAINPINE, 0x2000,
5191 0, 0, pbn_b0_1_115200 },
5192 { /* RockForceF1 */
5193 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5194 PCI_VENDOR_ID_MAINPINE, 0x2100,
5195 0, 0, pbn_b0_1_115200 },
5196 { /* RockForceD2 */
5197 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5198 PCI_VENDOR_ID_MAINPINE, 0x2200,
5199 0, 0, pbn_b0_2_115200 },
5200 { /* RockForceF2 */
5201 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5202 PCI_VENDOR_ID_MAINPINE, 0x2300,
5203 0, 0, pbn_b0_2_115200 },
5204 { /* RockForceD4 */
5205 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5206 PCI_VENDOR_ID_MAINPINE, 0x2400,
5207 0, 0, pbn_b0_4_115200 },
5208 { /* RockForceF4 */
5209 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5210 PCI_VENDOR_ID_MAINPINE, 0x2500,
5211 0, 0, pbn_b0_4_115200 },
5212 { /* RockForceD8 */
5213 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5214 PCI_VENDOR_ID_MAINPINE, 0x2600,
5215 0, 0, pbn_b0_8_115200 },
5216 { /* RockForceF8 */
5217 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5218 PCI_VENDOR_ID_MAINPINE, 0x2700,
5219 0, 0, pbn_b0_8_115200 },
5220 { /* IQ Express D1 */
5221 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5222 PCI_VENDOR_ID_MAINPINE, 0x3000,
5223 0, 0, pbn_b0_1_115200 },
5224 { /* IQ Express F1 */
5225 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5226 PCI_VENDOR_ID_MAINPINE, 0x3100,
5227 0, 0, pbn_b0_1_115200 },
5228 { /* IQ Express D2 */
5229 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5230 PCI_VENDOR_ID_MAINPINE, 0x3200,
5231 0, 0, pbn_b0_2_115200 },
5232 { /* IQ Express F2 */
5233 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5234 PCI_VENDOR_ID_MAINPINE, 0x3300,
5235 0, 0, pbn_b0_2_115200 },
5236 { /* IQ Express D4 */
5237 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5238 PCI_VENDOR_ID_MAINPINE, 0x3400,
5239 0, 0, pbn_b0_4_115200 },
5240 { /* IQ Express F4 */
5241 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5242 PCI_VENDOR_ID_MAINPINE, 0x3500,
5243 0, 0, pbn_b0_4_115200 },
5244 { /* IQ Express D8 */
5245 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5246 PCI_VENDOR_ID_MAINPINE, 0x3C00,
5247 0, 0, pbn_b0_8_115200 },
5248 { /* IQ Express F8 */
5249 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5250 PCI_VENDOR_ID_MAINPINE, 0x3D00,
5251 0, 0, pbn_b0_8_115200 },
5252
5253
Thomas Hoehn48212002007-02-10 01:46:05 -08005254 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07005255 * PA Semi PA6T-1682M on-chip UART
5256 */
5257 { PCI_VENDOR_ID_PASEMI, 0xa004,
5258 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5259 pbn_pasemi_1682M },
5260
5261 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005262 * National Instruments
5263 */
Will Page04bf7e72009-04-06 17:32:15 +01005264 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
5265 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5266 pbn_b1_16_115200 },
5267 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
5268 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5269 pbn_b1_8_115200 },
5270 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
5271 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5272 pbn_b1_bt_4_115200 },
5273 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
5274 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5275 pbn_b1_bt_2_115200 },
5276 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
5277 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5278 pbn_b1_bt_4_115200 },
5279 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
5280 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5281 pbn_b1_bt_2_115200 },
5282 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
5283 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5284 pbn_b1_16_115200 },
5285 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
5286 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5287 pbn_b1_8_115200 },
5288 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
5289 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5290 pbn_b1_bt_4_115200 },
5291 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
5292 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5293 pbn_b1_bt_2_115200 },
5294 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
5295 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5296 pbn_b1_bt_4_115200 },
5297 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
5298 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5299 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005300 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
5301 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5302 pbn_ni8430_2 },
5303 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
5304 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5305 pbn_ni8430_2 },
5306 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
5307 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5308 pbn_ni8430_4 },
5309 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5310 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5311 pbn_ni8430_4 },
5312 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5313 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5314 pbn_ni8430_8 },
5315 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5316 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5317 pbn_ni8430_8 },
5318 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5319 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5320 pbn_ni8430_16 },
5321 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5322 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5323 pbn_ni8430_16 },
5324 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5325 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5326 pbn_ni8430_2 },
5327 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5328 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5329 pbn_ni8430_2 },
5330 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5331 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5332 pbn_ni8430_4 },
5333 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5334 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5335 pbn_ni8430_4 },
5336
5337 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005338 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5339 */
5340 { PCI_VENDOR_ID_ADDIDATA,
5341 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5342 PCI_ANY_ID,
5343 PCI_ANY_ID,
5344 0,
5345 0,
5346 pbn_b0_4_115200 },
5347
5348 { PCI_VENDOR_ID_ADDIDATA,
5349 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5350 PCI_ANY_ID,
5351 PCI_ANY_ID,
5352 0,
5353 0,
5354 pbn_b0_2_115200 },
5355
5356 { PCI_VENDOR_ID_ADDIDATA,
5357 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5358 PCI_ANY_ID,
5359 PCI_ANY_ID,
5360 0,
5361 0,
5362 pbn_b0_1_115200 },
5363
Ian Abbott086231f2013-07-16 16:14:39 +01005364 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01005365 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005366 PCI_ANY_ID,
5367 PCI_ANY_ID,
5368 0,
5369 0,
5370 pbn_b1_8_115200 },
5371
5372 { PCI_VENDOR_ID_ADDIDATA,
5373 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5374 PCI_ANY_ID,
5375 PCI_ANY_ID,
5376 0,
5377 0,
5378 pbn_b0_4_115200 },
5379
5380 { PCI_VENDOR_ID_ADDIDATA,
5381 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5382 PCI_ANY_ID,
5383 PCI_ANY_ID,
5384 0,
5385 0,
5386 pbn_b0_2_115200 },
5387
5388 { PCI_VENDOR_ID_ADDIDATA,
5389 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5390 PCI_ANY_ID,
5391 PCI_ANY_ID,
5392 0,
5393 0,
5394 pbn_b0_1_115200 },
5395
5396 { PCI_VENDOR_ID_ADDIDATA,
5397 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5398 PCI_ANY_ID,
5399 PCI_ANY_ID,
5400 0,
5401 0,
5402 pbn_b0_4_115200 },
5403
5404 { PCI_VENDOR_ID_ADDIDATA,
5405 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5406 PCI_ANY_ID,
5407 PCI_ANY_ID,
5408 0,
5409 0,
5410 pbn_b0_2_115200 },
5411
5412 { PCI_VENDOR_ID_ADDIDATA,
5413 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5414 PCI_ANY_ID,
5415 PCI_ANY_ID,
5416 0,
5417 0,
5418 pbn_b0_1_115200 },
5419
5420 { PCI_VENDOR_ID_ADDIDATA,
5421 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5422 PCI_ANY_ID,
5423 PCI_ANY_ID,
5424 0,
5425 0,
5426 pbn_b0_8_115200 },
5427
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07005428 { PCI_VENDOR_ID_ADDIDATA,
5429 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5430 PCI_ANY_ID,
5431 PCI_ANY_ID,
5432 0,
5433 0,
5434 pbn_ADDIDATA_PCIe_4_3906250 },
5435
5436 { PCI_VENDOR_ID_ADDIDATA,
5437 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5438 PCI_ANY_ID,
5439 PCI_ANY_ID,
5440 0,
5441 0,
5442 pbn_ADDIDATA_PCIe_2_3906250 },
5443
5444 { PCI_VENDOR_ID_ADDIDATA,
5445 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5446 PCI_ANY_ID,
5447 PCI_ANY_ID,
5448 0,
5449 0,
5450 pbn_ADDIDATA_PCIe_1_3906250 },
5451
5452 { PCI_VENDOR_ID_ADDIDATA,
5453 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5454 PCI_ANY_ID,
5455 PCI_ANY_ID,
5456 0,
5457 0,
5458 pbn_ADDIDATA_PCIe_8_3906250 },
5459
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005460 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5461 PCI_VENDOR_ID_IBM, 0x0299,
5462 0, 0, pbn_b0_bt_2_115200 },
5463
Stefan Seyfried972ce082013-07-01 09:14:21 +02005464 /*
5465 * other NetMos 9835 devices are most likely handled by the
5466 * parport_serial driver, check drivers/parport/parport_serial.c
5467 * before adding them here.
5468 */
5469
Michael Bueschc4285b42009-06-30 11:41:21 -07005470 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5471 0xA000, 0x1000,
5472 0, 0, pbn_b0_1_115200 },
5473
Nicos Gollan7808edc2011-05-05 21:00:37 +02005474 /* the 9901 is a rebranded 9912 */
5475 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5476 0xA000, 0x1000,
5477 0, 0, pbn_b0_1_115200 },
5478
5479 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5480 0xA000, 0x1000,
5481 0, 0, pbn_b0_1_115200 },
5482
5483 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5484 0xA000, 0x1000,
5485 0, 0, pbn_b0_1_115200 },
5486
5487 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5488 0xA000, 0x1000,
5489 0, 0, pbn_b0_1_115200 },
5490
5491 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5492 0xA000, 0x3002,
5493 0, 0, pbn_NETMOS9900_2s_115200 },
5494
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005495 /*
Eric Smith44178172011-07-11 22:53:13 -06005496 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005497 */
5498
5499 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5500 0xA000, 0x1000,
5501 0, 0, pbn_b0_1_115200 },
5502
5503 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005504 0xA000, 0x3002,
5505 0, 0, pbn_b0_bt_2_115200 },
5506
5507 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005508 0xA000, 0x3004,
5509 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005510 /* Intel CE4100 */
5511 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5512 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5513 pbn_ce4100_1_115200 },
Mika Westerberg6c55d9b2016-01-29 16:49:47 +02005514
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005515 /*
5516 * Cronyx Omega PCI
5517 */
5518 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5519 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5520 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005521
5522 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005523 * Broadcom TruManage
5524 */
5525 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5526 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5527 pbn_brcm_trumanage },
5528
5529 /*
Alan Cox66835492012-08-16 12:01:33 +01005530 * AgeStar as-prs2-009
5531 */
5532 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5533 PCI_ANY_ID, PCI_ANY_ID,
5534 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005535
5536 /*
5537 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5538 * so not listed here.
5539 */
5540 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5541 PCI_ANY_ID, PCI_ANY_ID,
5542 0, 0, pbn_b0_bt_4_115200 },
5543
5544 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5545 PCI_ANY_ID, PCI_ANY_ID,
5546 0, 0, pbn_b0_bt_2_115200 },
5547
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03005548 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH355_4S,
5549 PCI_ANY_ID, PCI_ANY_ID,
5550 0, 0, pbn_b0_bt_4_115200 },
5551
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08005552 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH382_2S,
5553 PCI_ANY_ID, PCI_ANY_ID,
5554 0, 0, pbn_wch382_2 },
5555
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03005556 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5557 PCI_ANY_ID, PCI_ANY_ID,
5558 0, 0, pbn_wch384_4 },
5559
Alan Cox66835492012-08-16 12:01:33 +01005560 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06005561 * Commtech, Inc. Fastcom adapters
5562 */
5563 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5564 PCI_ANY_ID, PCI_ANY_ID,
5565 0,
5566 0, pbn_b0_2_1152000_200 },
5567 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5568 PCI_ANY_ID, PCI_ANY_ID,
5569 0,
5570 0, pbn_b0_4_1152000_200 },
5571 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5572 PCI_ANY_ID, PCI_ANY_ID,
5573 0,
5574 0, pbn_b0_4_1152000_200 },
5575 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5576 PCI_ANY_ID, PCI_ANY_ID,
5577 0,
5578 0, pbn_b0_8_1152000_200 },
5579 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
5580 PCI_ANY_ID, PCI_ANY_ID,
5581 0,
5582 0, pbn_exar_XR17V352 },
5583 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
5584 PCI_ANY_ID, PCI_ANY_ID,
5585 0,
5586 0, pbn_exar_XR17V354 },
5587 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
5588 PCI_ANY_ID, PCI_ANY_ID,
5589 0,
5590 0, pbn_exar_XR17V358 },
5591
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005592 /* Fintek PCI serial cards */
5593 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5594 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5595 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5596
Matt Schulte14faa8c2012-11-21 10:35:15 -06005597 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005598 * These entries match devices with class COMMUNICATION_SERIAL,
5599 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5600 */
5601 { PCI_ANY_ID, PCI_ANY_ID,
5602 PCI_ANY_ID, PCI_ANY_ID,
5603 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5604 0xffff00, pbn_default },
5605 { PCI_ANY_ID, PCI_ANY_ID,
5606 PCI_ANY_ID, PCI_ANY_ID,
5607 PCI_CLASS_COMMUNICATION_MODEM << 8,
5608 0xffff00, pbn_default },
5609 { PCI_ANY_ID, PCI_ANY_ID,
5610 PCI_ANY_ID, PCI_ANY_ID,
5611 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5612 0xffff00, pbn_default },
5613 { 0, }
5614};
5615
Michael Reed28071902011-05-31 12:06:28 -05005616static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5617 pci_channel_state_t state)
5618{
5619 struct serial_private *priv = pci_get_drvdata(dev);
5620
5621 if (state == pci_channel_io_perm_failure)
5622 return PCI_ERS_RESULT_DISCONNECT;
5623
5624 if (priv)
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005625 pciserial_detach_ports(priv);
Michael Reed28071902011-05-31 12:06:28 -05005626
5627 pci_disable_device(dev);
5628
5629 return PCI_ERS_RESULT_NEED_RESET;
5630}
5631
5632static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5633{
5634 int rc;
5635
5636 rc = pci_enable_device(dev);
5637
5638 if (rc)
5639 return PCI_ERS_RESULT_DISCONNECT;
5640
5641 pci_restore_state(dev);
5642 pci_save_state(dev);
5643
5644 return PCI_ERS_RESULT_RECOVERED;
5645}
5646
5647static void serial8250_io_resume(struct pci_dev *dev)
5648{
5649 struct serial_private *priv = pci_get_drvdata(dev);
Gabriel Krisman Bertazic130b662016-12-28 16:42:00 -02005650 struct serial_private *new;
Michael Reed28071902011-05-31 12:06:28 -05005651
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005652 if (!priv)
5653 return;
5654
Gabriel Krisman Bertazic130b662016-12-28 16:42:00 -02005655 new = pciserial_init_ports(dev, priv->board);
5656 if (!IS_ERR(new)) {
5657 pci_set_drvdata(dev, new);
5658 kfree(priv);
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005659 }
Michael Reed28071902011-05-31 12:06:28 -05005660}
5661
Stephen Hemminger1d352032012-09-07 09:33:17 -07005662static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005663 .error_detected = serial8250_io_error_detected,
5664 .slot_reset = serial8250_io_slot_reset,
5665 .resume = serial8250_io_resume,
5666};
5667
Linus Torvalds1da177e2005-04-16 15:20:36 -07005668static struct pci_driver serial_pci_driver = {
5669 .name = "serial",
5670 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005671 .remove = pciserial_remove_one,
Andy Shevchenko61702c32015-02-02 14:53:26 +02005672 .driver = {
5673 .pm = &pciserial_pm_ops,
5674 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005675 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005676 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005677};
5678
Wei Yongjun15a12e82012-10-26 23:04:22 +08005679module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005680
5681MODULE_LICENSE("GPL");
5682MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5683MODULE_DEVICE_TABLE(pci, serial_pci_tbl);