blob: 024c884749511ebb929fe901c9ac4ae7a9381e2d [file] [log] [blame]
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Shannon Nelson4fc8c672017-06-07 05:43:08 -04004 * Copyright(c) 2013 - 2017 Intel Corporation.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#ifndef _I40E_H_
28#define _I40E_H_
29
30#include <net/tcp.h>
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +000031#include <net/udp.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000032#include <linux/types.h>
33#include <linux/errno.h>
34#include <linux/module.h>
35#include <linux/pci.h>
36#include <linux/aer.h>
37#include <linux/netdevice.h>
38#include <linux/ioport.h>
Mitch Williams2bc7ee82015-02-06 08:52:11 +000039#include <linux/iommu.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000040#include <linux/slab.h>
41#include <linux/list.h>
Jacob Keller278e7d02016-10-05 09:30:37 -070042#include <linux/hashtable.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000043#include <linux/string.h>
44#include <linux/in.h>
45#include <linux/ip.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000046#include <linux/sctp.h>
47#include <linux/pkt_sched.h>
48#include <linux/ipv6.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000049#include <net/checksum.h>
50#include <net/ip6_checksum.h>
51#include <linux/ethtool.h>
52#include <linux/if_vlan.h>
Neerav Parikh51616012015-02-06 08:52:14 +000053#include <linux/if_bridge.h>
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000054#include <linux/clocksource.h>
55#include <linux/net_tstamp.h>
56#include <linux/ptp_clock_kernel.h>
Amritha Nambiara9ce82f2017-09-07 04:00:22 -070057#include <net/pkt_cls.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000058#include "i40e_type.h"
59#include "i40e_prototype.h"
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -060060#include "i40e_client.h"
Jesse Brandeburg55cdfd42017-05-11 11:23:10 -070061#include <linux/avf/virtchnl.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000062#include "i40e_virtchnl_pf.h"
63#include "i40e_txrx.h"
Neerav Parikh4e3b35b2014-01-17 15:36:37 -080064#include "i40e_dcb.h"
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000065
66/* Useful i40e defaults */
Jeff Kirsherc57c9952016-08-19 21:47:41 -070067#define I40E_MAX_VEB 16
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000068
Jeff Kirsherc57c9952016-08-19 21:47:41 -070069#define I40E_MAX_NUM_DESCRIPTORS 4096
70#define I40E_MAX_CSR_SPACE (4 * 1024 * 1024 - 64 * 1024)
71#define I40E_DEFAULT_NUM_DESCRIPTORS 512
72#define I40E_REQ_DESCRIPTOR_MULTIPLE 32
73#define I40E_MIN_NUM_DESCRIPTORS 64
74#define I40E_MIN_MSIX 2
75#define I40E_DEFAULT_NUM_VMDQ_VSI 8 /* max 256 VSIs */
Akeem Abodunrin7ac4b5c2016-09-12 14:18:37 -070076#define I40E_MIN_VSI_ALLOC 83 /* LAN, ATR, FCOE, 64 VF */
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040077/* max 16 qps */
78#define i40e_default_queues_per_vmdq(pf) \
Jacob Kellerd36e41d2017-06-23 04:24:46 -040079 (((pf)->hw_features & I40E_HW_RSS_AQ_CAPABLE) ? 4 : 1)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070080#define I40E_DEFAULT_QUEUES_PER_VF 4
Alan Bradya3f5aa92017-07-14 09:27:08 -040081#define I40E_MAX_VF_QUEUES 16
Jeff Kirsherc57c9952016-08-19 21:47:41 -070082#define I40E_DEFAULT_QUEUES_PER_TC 1 /* should be a power of 2 */
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040083#define i40e_pf_get_max_q_per_tc(pf) \
Jacob Kellerd36e41d2017-06-23 04:24:46 -040084 (((pf)->hw_features & I40E_HW_128_QP_RSS_CAPABLE) ? 128 : 64)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070085#define I40E_FDIR_RING 0
86#define I40E_FDIR_RING_COUNT 32
Jeff Kirsherc57c9952016-08-19 21:47:41 -070087#define I40E_MAX_AQ_BUF_SIZE 4096
88#define I40E_AQ_LEN 256
89#define I40E_AQ_WORK_LIMIT 66 /* max number of VFs + a little */
90#define I40E_MAX_USER_PRIORITY 8
Amritha Nambiar8f88b302017-09-07 04:00:17 -070091#define I40E_MAX_QUEUES_PER_CH 64
David Ertmanea6acb72016-09-20 07:10:50 -070092#define I40E_DEFAULT_TRAFFIC_CLASS BIT(0)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070093#define I40E_DEFAULT_MSG_ENABLE 4
94#define I40E_QUEUE_WAIT_RETRY_LIMIT 10
95#define I40E_INT_NAME_STR_LEN (IFNAMSIZ + 16)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000096
Jeff Kirsherc57c9952016-08-19 21:47:41 -070097#define I40E_NVM_VERSION_LO_SHIFT 0
98#define I40E_NVM_VERSION_LO_MASK (0xff << I40E_NVM_VERSION_LO_SHIFT)
99#define I40E_NVM_VERSION_HI_SHIFT 12
100#define I40E_NVM_VERSION_HI_MASK (0xf << I40E_NVM_VERSION_HI_SHIFT)
101#define I40E_OEM_VER_BUILD_MASK 0xffff
102#define I40E_OEM_VER_PATCH_MASK 0xff
103#define I40E_OEM_VER_BUILD_SHIFT 8
104#define I40E_OEM_VER_SHIFT 24
Kevin Scott06c0e392016-05-03 15:13:09 -0700105#define I40E_PHY_DEBUG_ALL \
106 (I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW | \
107 I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW)
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000108
Filip Sadowski5bbb2e22017-06-07 05:43:09 -0400109#define I40E_OEM_EETRACK_ID 0xffffffff
110#define I40E_OEM_GEN_SHIFT 24
111#define I40E_OEM_SNAP_MASK 0x00ff0000
112#define I40E_OEM_SNAP_SHIFT 16
113#define I40E_OEM_RELEASE_MASK 0x0000ffff
114
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000115/* The values in here are decimal coded as hex as is the case in the NVM map*/
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700116#define I40E_CURRENT_NVM_VERSION_HI 0x2
117#define I40E_CURRENT_NVM_VERSION_LO 0x40
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000118
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700119#define I40E_RX_DESC(R, i) \
Jesse Brandeburgbec60fc2016-04-18 11:33:47 -0700120 (&(((union i40e_32byte_rx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700121#define I40E_TX_DESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000122 (&(((struct i40e_tx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700123#define I40E_TX_CTXTDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000124 (&(((struct i40e_tx_context_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700125#define I40E_TX_FDIRDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000126 (&(((struct i40e_filter_program_desc *)((R)->desc))[i]))
127
128/* default to trying for four seconds */
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700129#define I40E_TRY_LINK_TIMEOUT (4 * HZ)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000130
131/* driver state flags */
132enum i40e_state_t {
133 __I40E_TESTING,
134 __I40E_CONFIG_BUSY,
135 __I40E_CONFIG_DONE,
136 __I40E_DOWN,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000137 __I40E_SERVICE_SCHED,
138 __I40E_ADMINQ_EVENT_PENDING,
139 __I40E_MDD_EVENT_PENDING,
140 __I40E_VFLR_EVENT_PENDING,
141 __I40E_RESET_RECOVERY_PENDING,
Jacob Kellerc17401a2017-07-14 09:27:02 -0400142 __I40E_MISC_IRQ_REQUESTED,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000143 __I40E_RESET_INTR_RECEIVED,
144 __I40E_REINIT_REQUESTED,
145 __I40E_PF_RESET_REQUESTED,
146 __I40E_CORE_RESET_REQUESTED,
147 __I40E_GLOBAL_RESET_REQUESTED,
Shannon Nelson7823fe32013-11-16 10:00:45 +0000148 __I40E_EMP_RESET_REQUESTED,
Anjali Singhai Jain9df42d12015-01-24 09:58:40 +0000149 __I40E_EMP_RESET_INTR_RECEIVED,
Shannon Nelson9007bcc2013-11-26 10:49:23 +0000150 __I40E_SUSPENDED,
Jakub Kicinski9ce34f02014-03-15 14:55:42 +0000151 __I40E_PTP_TX_IN_PROGRESS,
Shannon Nelson4eb3f762014-03-06 08:59:58 +0000152 __I40E_BAD_EEPROM,
Neerav Parikhb5d06f02014-06-03 23:50:17 +0000153 __I40E_DOWN_REQUESTED,
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000154 __I40E_FD_FLUSH_REQUESTED,
Anjali Singhai Jaina316f652014-07-12 07:28:25 +0000155 __I40E_RESET_FAILED,
Jacob Keller34807562017-04-13 04:45:53 -0400156 __I40E_PORT_SUSPENDED,
Mitch Williams3ba9bcb2015-01-09 11:18:15 +0000157 __I40E_VF_DISABLE,
Jacob Keller0da36b92017-04-19 09:25:55 -0400158 /* This must be last as it determines the size of the BITMAP */
159 __I40E_STATE_SIZE__,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000160};
161
Amritha Nambiarff424182017-09-07 04:00:11 -0700162#define I40E_PF_RESET_FLAG BIT_ULL(__I40E_PF_RESET_REQUESTED)
163
Jacob Kellerd19cb642017-04-21 13:38:05 -0700164/* VSI state flags */
165enum i40e_vsi_state_t {
166 __I40E_VSI_DOWN,
167 __I40E_VSI_NEEDS_RESTART,
168 __I40E_VSI_SYNCING_FILTERS,
169 __I40E_VSI_OVERFLOW_PROMISC,
170 __I40E_VSI_REINIT_REQUESTED,
171 __I40E_VSI_DOWN_REQUESTED,
Jacob Keller0da36b92017-04-19 09:25:55 -0400172 /* This must be last as it determines the size of the BITMAP */
173 __I40E_VSI_STATE_SIZE__,
Jacob Kellerd19cb642017-04-21 13:38:05 -0700174};
175
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000176enum i40e_interrupt_policy {
177 I40E_INTERRUPT_BEST_CASE,
178 I40E_INTERRUPT_MEDIUM,
179 I40E_INTERRUPT_LOWEST
180};
181
182struct i40e_lump_tracking {
183 u16 num_entries;
184 u16 search_hint;
185 u16 list[0];
186#define I40E_PILE_VALID_BIT 0x8000
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600187#define I40E_IWARP_IRQ_PILE_ID (I40E_PILE_VALID_BIT - 2)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000188};
189
190#define I40E_DEFAULT_ATR_SAMPLE_RATE 20
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000191#define I40E_FDIR_MAX_RAW_PACKET_SIZE 512
192#define I40E_FDIR_BUFFER_FULL_MARGIN 10
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000193#define I40E_FDIR_BUFFER_HEAD_ROOM 32
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000194#define I40E_FDIR_BUFFER_HEAD_ROOM_FOR_ATR (I40E_FDIR_BUFFER_HEAD_ROOM * 4)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000195
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700196#define I40E_HKEY_ARRAY_SIZE ((I40E_PFQF_HKEY_MAX_INDEX + 1) * 4)
197#define I40E_HLUT_ARRAY_SIZE ((I40E_PFQF_HLUT_MAX_INDEX + 1) * 4)
198#define I40E_VF_HLUT_ARRAY_SIZE ((I40E_VFQF_HLUT1_MAX_INDEX + 1) * 4)
Mitch A Williamsb29e13b2015-03-05 04:14:40 +0000199
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000200enum i40e_fd_stat_idx {
201 I40E_FD_STAT_ATR,
202 I40E_FD_STAT_SB,
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400203 I40E_FD_STAT_ATR_TUNNEL,
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000204 I40E_FD_STAT_PF_COUNT
205};
206#define I40E_FD_STAT_PF_IDX(pf_id) ((pf_id) * I40E_FD_STAT_PF_COUNT)
207#define I40E_FD_ATR_STAT_IDX(pf_id) \
208 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR)
209#define I40E_FD_SB_STAT_IDX(pf_id) \
210 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_SB)
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400211#define I40E_FD_ATR_TUNNEL_STAT_IDX(pf_id) \
212 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR_TUNNEL)
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000213
Jacob Kellere7930952017-02-06 14:38:49 -0800214/* The following structure contains the data parsed from the user-defined
215 * field of the ethtool_rx_flow_spec structure.
216 */
217struct i40e_rx_flow_userdef {
218 bool flex_filter;
219 u16 flex_word;
220 u16 flex_offset;
221};
222
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000223struct i40e_fdir_filter {
224 struct hlist_node fdir_node;
225 /* filter ipnut set */
226 u8 flow_type;
227 u8 ip4_proto;
Anjali Singhai Jain04b73bd2014-05-22 06:31:41 +0000228 /* TX packet view of src and dst */
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800229 __be32 dst_ip;
230 __be32 src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000231 __be16 src_port;
232 __be16 dst_port;
233 __be32 sctp_v_tag;
Jacob Keller0e588de2017-02-06 14:38:50 -0800234
235 /* Flexible data to match within the packet payload */
236 __be16 flex_word;
237 u16 flex_offset;
238 bool flex_filter;
239
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000240 /* filter control */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000241 u16 q_index;
242 u8 flex_off;
243 u8 pctype;
244 u16 dest_vsi;
245 u8 dest_ctl;
246 u8 fd_status;
247 u16 cnt_index;
248 u32 fd_id;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000249};
250
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800251#define I40E_ETH_P_LLDP 0x88cc
252
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000253#define I40E_DCB_PRIO_TYPE_STRICT 0
254#define I40E_DCB_PRIO_TYPE_ETS 1
255#define I40E_DCB_STRICT_PRIO_CREDITS 127
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000256/* DCB per TC information data structure */
257struct i40e_tc_info {
258 u16 qoffset; /* Queue offset from base queue */
259 u16 qcount; /* Total Queues */
260 u8 netdev_tc; /* Netdev TC index if netdev associated */
261};
262
263/* TC configuration data structure */
264struct i40e_tc_configuration {
265 u8 numtc; /* Total number of enabled TCs */
266 u8 enabled_tc; /* TC map */
267 struct i40e_tc_info tc_info[I40E_MAX_TRAFFIC_CLASS];
268};
269
Singhai, Anjali6a899022015-12-14 12:21:18 -0800270struct i40e_udp_port_config {
Jacob Kellerfe0b0cd2017-02-06 14:38:38 -0800271 /* AdminQ command interface expects port number in Host byte order */
Jacob Keller27826fd2017-04-19 09:25:50 -0400272 u16 port;
Singhai, Anjali6a899022015-12-14 12:21:18 -0800273 u8 type;
274};
275
Jacob Keller0e588de2017-02-06 14:38:50 -0800276/* macros related to FLX_PIT */
277#define I40E_FLEX_SET_FSIZE(fsize) (((fsize) << \
278 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) & \
279 I40E_PRTQF_FLX_PIT_FSIZE_MASK)
280#define I40E_FLEX_SET_DST_WORD(dst) (((dst) << \
281 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) & \
282 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK)
283#define I40E_FLEX_SET_SRC_WORD(src) (((src) << \
284 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) & \
285 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK)
286#define I40E_FLEX_PREP_VAL(dst, fsize, src) (I40E_FLEX_SET_DST_WORD(dst) | \
287 I40E_FLEX_SET_FSIZE(fsize) | \
288 I40E_FLEX_SET_SRC_WORD(src))
289
290#define I40E_FLEX_PIT_GET_SRC(flex) (((flex) & \
291 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK) >> \
292 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT)
293#define I40E_FLEX_PIT_GET_DST(flex) (((flex) & \
294 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK) >> \
295 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT)
296#define I40E_FLEX_PIT_GET_FSIZE(flex) (((flex) & \
297 I40E_PRTQF_FLX_PIT_FSIZE_MASK) >> \
298 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT)
299
300#define I40E_MAX_FLEX_SRC_OFFSET 0x1F
301
302/* macros related to GLQF_ORT */
303#define I40E_ORT_SET_IDX(idx) (((idx) << \
304 I40E_GLQF_ORT_PIT_INDX_SHIFT) & \
305 I40E_GLQF_ORT_PIT_INDX_MASK)
306
307#define I40E_ORT_SET_COUNT(count) (((count) << \
308 I40E_GLQF_ORT_FIELD_CNT_SHIFT) & \
309 I40E_GLQF_ORT_FIELD_CNT_MASK)
310
311#define I40E_ORT_SET_PAYLOAD(payload) (((payload) << \
312 I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT) & \
313 I40E_GLQF_ORT_FLX_PAYLOAD_MASK)
314
315#define I40E_ORT_PREP_VAL(idx, count, payload) (I40E_ORT_SET_IDX(idx) | \
316 I40E_ORT_SET_COUNT(count) | \
317 I40E_ORT_SET_PAYLOAD(payload))
318
319#define I40E_L3_GLQF_ORT_IDX 34
320#define I40E_L4_GLQF_ORT_IDX 35
321
322/* Flex PIT register index */
323#define I40E_FLEX_PIT_IDX_START_L2 0
324#define I40E_FLEX_PIT_IDX_START_L3 3
325#define I40E_FLEX_PIT_IDX_START_L4 6
326
327#define I40E_FLEX_PIT_TABLE_SIZE 3
328
329#define I40E_FLEX_DEST_UNUSED 63
330
331#define I40E_FLEX_INDEX_ENTRIES 8
332
333/* Flex MASK to disable all flexible entries */
334#define I40E_FLEX_INPUT_MASK (I40E_FLEX_50_MASK | I40E_FLEX_51_MASK | \
335 I40E_FLEX_52_MASK | I40E_FLEX_53_MASK | \
336 I40E_FLEX_54_MASK | I40E_FLEX_55_MASK | \
337 I40E_FLEX_56_MASK | I40E_FLEX_57_MASK)
338
339struct i40e_flex_pit {
340 struct list_head list;
341 u16 src_offset;
342 u8 pit_index;
343};
344
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700345struct i40e_channel {
346 struct list_head list;
347 bool initialized;
348 u8 type;
349 u16 vsi_number; /* Assigned VSI number from AQ 'Add VSI' response */
350 u16 stat_counter_idx;
351 u16 base_queue;
352 u16 num_queue_pairs; /* Requested by user */
353 u16 seid;
354
355 u8 enabled_tc;
356 struct i40e_aqc_vsi_properties_data info;
357
358 /* track this channel belongs to which VSI */
359 struct i40e_vsi *parent_vsi;
360};
361
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000362/* struct that defines the Ethernet device */
363struct i40e_pf {
364 struct pci_dev *pdev;
365 struct i40e_hw hw;
Jacob Keller0da36b92017-04-19 09:25:55 -0400366 DECLARE_BITMAP(state, __I40E_STATE_SIZE__);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000367 struct msix_entry *msix_entries;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000368 bool fc_autoneg_status;
369
370 u16 eeprom_version;
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000371 u16 num_vmdq_vsis; /* num vmdq vsis this PF has set up */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000372 u16 num_vmdq_qps; /* num queue pairs per vmdq pool */
373 u16 num_vmdq_msix; /* num queue vectors per vmdq pool */
Rami Rosenec2f25d2017-08-19 00:20:31 +0300374 u16 num_req_vfs; /* num VFs requested for this PF */
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000375 u16 num_vf_qps; /* num queue pairs per VF */
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000376 u16 num_lan_qps; /* num lan queues this PF has set up */
377 u16 num_lan_msix; /* num queue vectors for the base PF vsi */
Tushar Davea70e4072016-05-16 12:40:53 -0700378 u16 num_fdsb_msix; /* num queue vectors for sideband Fdir */
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600379 u16 num_iwarp_msix; /* num of iwarp vectors for this PF */
380 int iwarp_base_vector;
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +0000381 int queues_left; /* queues left unclaimed */
Helin Zhangacd65442015-10-26 19:44:28 -0400382 u16 alloc_rss_size; /* allocated RSS queues */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000383 u16 rss_size_max; /* HW defined max RSS queues */
384 u16 fdir_pf_filter_count; /* num of guaranteed filters for this PF */
Mitch Williams505682c2014-05-20 08:01:37 +0000385 u16 num_alloc_vsi; /* num VSIs this driver supports */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000386 u8 atr_sample_rate;
Shannon Nelson8e2773a2013-11-28 06:39:22 +0000387 bool wol_en;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000388
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000389 struct hlist_head fdir_filter_list;
390 u16 fdir_pf_active_filters;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000391 unsigned long fd_flush_timestamp;
Anjali Singhai Jain60793f4a2014-07-09 07:46:23 +0000392 u32 fd_flush_cnt;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000393 u32 fd_add_err;
394 u32 fd_atr_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800395
396 /* Book-keeping of side-band filter count per flow-type.
397 * This is used to detect and handle input set changes for
398 * respective flow-type.
399 */
400 u16 fd_tcp4_filter_cnt;
401 u16 fd_udp4_filter_cnt;
Jacob Kellerf223c872017-02-06 14:38:51 -0800402 u16 fd_sctp4_filter_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800403 u16 fd_ip4_filter_cnt;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000404
Jacob Keller0e588de2017-02-06 14:38:50 -0800405 /* Flexible filter table values that need to be programmed into
406 * hardware, which expects L3 and L4 to be programmed separately. We
407 * need to ensure that the values are in ascended order and don't have
408 * duplicates, so we track each L3 and L4 values in separate lists.
409 */
410 struct list_head l3_flex_pit_list;
411 struct list_head l4_flex_pit_list;
412
Singhai, Anjali6a899022015-12-14 12:21:18 -0800413 struct i40e_udp_port_config udp_ports[I40E_MAX_PF_UDP_OFFLOAD_PORTS];
414 u16 pending_udp_bitmap;
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +0000415
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000416 enum i40e_interrupt_policy int_policy;
417 u16 rx_itr_default;
418 u16 tx_itr_default;
Jesse Brandeburg71e61632015-02-27 09:15:22 +0000419 u32 msg_enable;
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000420 char int_name[I40E_INT_NAME_STR_LEN];
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000421 u16 adminq_work_limit; /* num of admin receive queue desc to process */
Shannon Nelson21536712014-10-25 10:35:25 +0000422 unsigned long service_timer_period;
423 unsigned long service_timer_previous;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000424 struct timer_list service_timer;
425 struct work_struct service_task;
426
Jacob Kellerb74f5712017-09-01 13:54:07 -0700427 u32 hw_features;
428#define I40E_HW_RSS_AQ_CAPABLE BIT(0)
429#define I40E_HW_128_QP_RSS_CAPABLE BIT(1)
430#define I40E_HW_ATR_EVICT_CAPABLE BIT(2)
431#define I40E_HW_WB_ON_ITR_CAPABLE BIT(3)
432#define I40E_HW_MULTIPLE_TCP_UDP_RSS_PCTYPE BIT(4)
433#define I40E_HW_NO_PCI_LINK_CHECK BIT(5)
434#define I40E_HW_100M_SGMII_CAPABLE BIT(6)
435#define I40E_HW_NO_DCB_SUPPORT BIT(7)
436#define I40E_HW_USE_SET_LLDP_MIB BIT(8)
437#define I40E_HW_GENEVE_OFFLOAD_CAPABLE BIT(9)
438#define I40E_HW_PTP_L4_CAPABLE BIT(10)
439#define I40E_HW_WOL_MC_MAGIC_PKT_WAKE BIT(11)
440#define I40E_HW_MPLS_HDR_OFFLOAD_CAPABLE BIT(12)
441#define I40E_HW_HAVE_CRT_RETIMER BIT(13)
442#define I40E_HW_OUTER_UDP_CSUM_CAPABLE BIT(14)
443#define I40E_HW_PHY_CONTROLS_LEDS BIT(15)
444#define I40E_HW_STOP_FW_LLDP BIT(16)
445#define I40E_HW_PORT_ID_VALID BIT(17)
446#define I40E_HW_RESTART_AUTONEG BIT(18)
Jacob Kellerd36e41d2017-06-23 04:24:46 -0400447
Jacob Kellerb48be992017-09-07 15:19:12 -0700448 u32 flags;
Jacob Kellerb74f5712017-09-01 13:54:07 -0700449#define I40E_FLAG_RX_CSUM_ENABLED BIT(0)
450#define I40E_FLAG_MSI_ENABLED BIT(1)
451#define I40E_FLAG_MSIX_ENABLED BIT(2)
452#define I40E_FLAG_RSS_ENABLED BIT(3)
453#define I40E_FLAG_VMDQ_ENABLED BIT(4)
454#define I40E_FLAG_FILTER_SYNC BIT(5)
455#define I40E_FLAG_SRIOV_ENABLED BIT(6)
456#define I40E_FLAG_DCB_CAPABLE BIT(7)
457#define I40E_FLAG_DCB_ENABLED BIT(8)
458#define I40E_FLAG_FD_SB_ENABLED BIT(9)
459#define I40E_FLAG_FD_ATR_ENABLED BIT(10)
460#define I40E_FLAG_FD_SB_AUTO_DISABLED BIT(11)
461#define I40E_FLAG_FD_ATR_AUTO_DISABLED BIT(12)
462#define I40E_FLAG_MFP_ENABLED BIT(13)
463#define I40E_FLAG_UDP_FILTER_SYNC BIT(14)
464#define I40E_FLAG_HW_ATR_EVICT_ENABLED BIT(15)
465#define I40E_FLAG_VEB_MODE_ENABLED BIT(16)
466#define I40E_FLAG_VEB_STATS_ENABLED BIT(17)
467#define I40E_FLAG_LINK_POLLING_ENABLED BIT(18)
468#define I40E_FLAG_TRUE_PROMISC_SUPPORT BIT(19)
469#define I40E_FLAG_TEMP_LINK_POLLING BIT(20)
470#define I40E_FLAG_LEGACY_RX BIT(21)
471#define I40E_FLAG_PTP BIT(22)
472#define I40E_FLAG_IWARP_ENABLED BIT(23)
473#define I40E_FLAG_SERVICE_CLIENT_REQUESTED BIT(24)
474#define I40E_FLAG_CLIENT_L2_CHANGE BIT(25)
475#define I40E_FLAG_CLIENT_RESET BIT(26)
476#define I40E_FLAG_LINK_DOWN_ON_CLOSE_ENABLED BIT(27)
477#define I40E_FLAG_SOURCE_PRUNING_DISABLED BIT(28)
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700478#define I40E_FLAG_TC_MQPRIO BIT(29)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000479
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800480 struct i40e_client_instance *cinst;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000481 bool stat_offsets_loaded;
482 struct i40e_hw_port_stats stats;
483 struct i40e_hw_port_stats stats_offsets;
484 u32 tx_timeout_count;
485 u32 tx_timeout_recovery_level;
486 unsigned long tx_timeout_last_recovery;
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000487 u32 tx_sluggish_count;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000488 u32 hw_csum_rx_error;
489 u32 led_status;
490 u16 corer_count; /* Core reset count */
491 u16 globr_count; /* Global reset count */
492 u16 empr_count; /* EMP reset count */
493 u16 pfr_count; /* PF reset count */
Shannon Nelsoncd92e722013-11-16 10:00:44 +0000494 u16 sw_int_count; /* SW interrupt count */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000495
496 struct mutex switch_mutex;
497 u16 lan_vsi; /* our default LAN VSI */
498 u16 lan_veb; /* initial relay, if exists */
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700499#define I40E_NO_VEB 0xffff
500#define I40E_NO_VSI 0xffff
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000501 u16 next_vsi; /* Next unallocated VSI - 0-based! */
502 struct i40e_vsi **vsi;
503 struct i40e_veb *veb[I40E_MAX_VEB];
504
505 struct i40e_lump_tracking *qp_pile;
506 struct i40e_lump_tracking *irq_pile;
507
508 /* switch config info */
509 u16 pf_seid;
510 u16 main_vsi_seid;
511 u16 mac_seid;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000512 struct kobject *switch_kobj;
513#ifdef CONFIG_DEBUG_FS
514 struct dentry *i40e_dbg_pf;
515#endif /* CONFIG_DEBUG_FS */
Anjali Singhai Jain92faef82015-07-28 13:02:00 -0400516 bool cur_promisc;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000517
Anjali Singhai Jain93cd7652013-11-20 10:03:01 +0000518 u16 instance; /* A unique number per i40e_pf instance in the system */
519
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000520 /* sr-iov config info */
521 struct i40e_vf *vf;
522 int num_alloc_vfs; /* actual number of VFs allocated */
523 u32 vf_aq_requests;
Mitch Williams1d0a4ad2015-12-23 12:05:48 -0800524 u32 arq_overflows; /* Not fatal, possibly indicative of problems */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000525
526 /* DCBx/DCBNL capability for PF that indicates
527 * whether DCBx is managed by firmware or host
528 * based agent (LLDPAD). Also, indicates what
529 * flavor of DCBx protocol (IEEE/CEE) is supported
530 * by the device. For now we're supporting IEEE
531 * mode only.
532 */
533 u16 dcbx_cap;
534
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000535 struct i40e_filter_control_settings filter_settings;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000536
537 struct ptp_clock *ptp_clock;
538 struct ptp_clock_info ptp_caps;
539 struct sk_buff *ptp_tx_skb;
Jacob Keller0bc07062017-05-03 10:29:02 -0700540 unsigned long ptp_tx_start;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000541 struct hwtstamp_config tstamp_config;
Jacob Keller19551262016-10-05 09:30:43 -0700542 struct mutex tmreg_lock; /* Used to protect the SYSTIME registers. */
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000543 u64 ptp_base_adj;
544 u32 tx_hwtstamp_timeouts;
Jacob Keller2955fac2017-05-03 10:28:58 -0700545 u32 tx_hwtstamp_skipped;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000546 u32 rx_hwtstamp_cleared;
Jacob Keller12490502016-10-05 09:30:44 -0700547 u32 latch_event_flags;
548 spinlock_t ptp_rx_lock; /* Used to protect Rx timestamp registers. */
549 unsigned long latch_events[4];
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000550 bool ptp_tx;
551 bool ptp_rx;
Helin Zhangacd65442015-10-26 19:44:28 -0400552 u16 rss_table_size; /* HW RSS table size */
Shannon Nelson4fc8c672017-06-07 05:43:08 -0400553 u32 max_bw;
554 u32 min_bw;
Shannon Nelson2ac8b672015-07-23 16:54:37 -0400555
556 u32 ioremap_len;
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400557 u32 fd_inv;
Carolyn Wyborny31b606d2016-02-17 16:12:12 -0800558 u16 phy_led_val;
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700559
560 u16 override_q_count;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000561};
562
Jacob Keller278e7d02016-10-05 09:30:37 -0700563/**
564 * i40e_mac_to_hkey - Convert a 6-byte MAC Address to a u64 hash key
565 * @macaddr: the MAC Address as the base key
566 *
567 * Simply copies the address and returns it as a u64 for hashing
568 **/
569static inline u64 i40e_addr_to_hkey(const u8 *macaddr)
570{
571 u64 key = 0;
572
573 ether_addr_copy((u8 *)&key, macaddr);
574 return key;
575}
576
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700577enum i40e_filter_state {
578 I40E_FILTER_INVALID = 0, /* Invalid state */
579 I40E_FILTER_NEW, /* New, not sent to FW yet */
580 I40E_FILTER_ACTIVE, /* Added to switch by FW */
581 I40E_FILTER_FAILED, /* Rejected by FW */
582 I40E_FILTER_REMOVE, /* To be removed */
583/* There is no 'removed' state; the filter struct is freed */
584};
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000585struct i40e_mac_filter {
Jacob Keller278e7d02016-10-05 09:30:37 -0700586 struct hlist_node hlist;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000587 u8 macaddr[ETH_ALEN];
588#define I40E_VLAN_ANY -1
589 s16 vlan;
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700590 enum i40e_filter_state state;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000591};
592
Jacob Keller671889e2016-12-02 12:33:00 -0800593/* Wrapper structure to keep track of filters while we are preparing to send
594 * firmware commands. We cannot send firmware commands while holding a
595 * spinlock, since it might sleep. To avoid this, we wrap the added filters in
596 * a separate structure, which will track the state change and update the real
597 * filter while under lock. We can't simply hold the filters in a separate
598 * list, as this opens a window for a race condition when adding new MAC
599 * addresses to all VLANs, or when adding new VLANs to all MAC addresses.
600 */
601struct i40e_new_mac_filter {
602 struct hlist_node hlist;
603 struct i40e_mac_filter *f;
604
605 /* Track future changes to state separately */
606 enum i40e_filter_state state;
607};
608
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000609struct i40e_veb {
610 struct i40e_pf *pf;
611 u16 idx;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700612 u16 veb_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000613 u16 seid;
614 u16 uplink_seid;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700615 u16 stats_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000616 u8 enabled_tc;
Neerav Parikh51616012015-02-06 08:52:14 +0000617 u16 bridge_mode; /* Bridge Mode (VEB/VEPA) */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000618 u16 flags;
619 u16 bw_limit;
620 u8 bw_max_quanta;
621 bool is_abs_credits;
622 u8 bw_tc_share_credits[I40E_MAX_TRAFFIC_CLASS];
623 u16 bw_tc_limit_credits[I40E_MAX_TRAFFIC_CLASS];
624 u8 bw_tc_max_quanta[I40E_MAX_TRAFFIC_CLASS];
625 struct kobject *kobj;
626 bool stat_offsets_loaded;
627 struct i40e_eth_stats stats;
628 struct i40e_eth_stats stats_offsets;
Neerav Parikhfe860af2015-07-10 19:36:02 -0400629 struct i40e_veb_tc_stats tc_stats;
630 struct i40e_veb_tc_stats tc_stats_offsets;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000631};
632
633/* struct that defines a VSI, associated with a dev */
634struct i40e_vsi {
635 struct net_device *netdev;
636 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
637 bool netdev_registered;
638 bool stat_offsets_loaded;
639
640 u32 current_netdev_flags;
Jacob Keller0da36b92017-04-19 09:25:55 -0400641 DECLARE_BITMAP(state, __I40E_VSI_STATE_SIZE__);
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400642#define I40E_VSI_FLAG_FILTER_CHANGED BIT(0)
643#define I40E_VSI_FLAG_VEB_OWNER BIT(1)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000644 unsigned long flags;
645
Jacob Keller278e7d02016-10-05 09:30:37 -0700646 /* Per VSI lock to protect elements/hash (MAC filter) */
647 spinlock_t mac_filter_hash_lock;
648 /* Fixed size hash table with 2^8 buckets for MAC filters */
649 DECLARE_HASHTABLE(mac_filter_hash, 8);
Jacob Kellercbebb852016-10-05 09:30:40 -0700650 bool has_vlan_filter;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000651
652 /* VSI stats */
653 struct rtnl_link_stats64 net_stats;
654 struct rtnl_link_stats64 net_stats_offsets;
655 struct i40e_eth_stats eth_stats;
656 struct i40e_eth_stats eth_stats_offsets;
657 u32 tx_restart;
658 u32 tx_busy;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400659 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400660 u64 tx_force_wb;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000661 u32 rx_buf_failed;
662 u32 rx_page_failed;
663
Alexander Duyck9f65e152013-09-28 06:00:58 +0000664 /* These are containers of ring pointers, allocated at run-time */
665 struct i40e_ring **rx_rings;
666 struct i40e_ring **tx_rings;
Björn Töpel74608d12017-05-24 07:55:35 +0200667 struct i40e_ring **xdp_rings; /* XDP Tx rings */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000668
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700669 u32 active_filters;
670 u32 promisc_threshold;
671
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000672 u16 work_limit;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700673 u16 int_rate_limit; /* value in usecs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000674
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700675 u16 rss_table_size; /* HW RSS table size */
676 u16 rss_size; /* Allocated RSS queues */
677 u8 *rss_hkey_user; /* User configured hash keys */
678 u8 *rss_lut_user; /* User configured lookup table entries */
679
Anjali Singhai Jain5db4cb52015-02-24 06:58:49 +0000680
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000681 u16 max_frame;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000682 u16 rx_buf_len;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000683
Björn Töpel0c8493d2017-05-24 07:55:34 +0200684 struct bpf_prog *xdp_prog;
685
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000686 /* List of q_vectors allocated to this VSI */
Alexander Duyck493fb302013-09-28 07:01:44 +0000687 struct i40e_q_vector **q_vectors;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000688 int num_q_vectors;
689 int base_vector;
Shannon Nelson63741842014-04-23 04:50:16 +0000690 bool irqs_ready;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000691
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700692 u16 seid; /* HW index of this VSI (absolute index) */
693 u16 id; /* VSI number */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000694 u16 uplink_seid;
695
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700696 u16 base_queue; /* vsi's first queue in hw array */
697 u16 alloc_queue_pairs; /* Allocated Tx/Rx queues */
698 u16 req_queue_pairs; /* User requested queue pairs */
699 u16 num_queue_pairs; /* Used tx and rx pairs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000700 u16 num_desc;
701 enum i40e_vsi_type type; /* VSI type, e.g., LAN, FCoE, etc */
Jesse Brandeburga1b5a242016-04-13 03:08:29 -0700702 s16 vf_id; /* Virtual function ID for SRIOV VSIs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000703
Amritha Nambiara9ce82f2017-09-07 04:00:22 -0700704 struct tc_mqprio_qopt_offload mqprio_qopt; /* queue parameters */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000705 struct i40e_tc_configuration tc_config;
706 struct i40e_aqc_vsi_properties_data info;
707
708 /* VSI BW limit (absolute across all TCs) */
709 u16 bw_limit; /* VSI BW Limit (0 = disabled) */
710 u8 bw_max_quanta; /* Max Quanta when BW limit is enabled */
711
712 /* Relative TC credits across VSIs */
713 u8 bw_ets_share_credits[I40E_MAX_TRAFFIC_CLASS];
714 /* TC BW limit credits within VSI */
715 u16 bw_ets_limit_credits[I40E_MAX_TRAFFIC_CLASS];
716 /* TC BW limit max quanta within VSI */
717 u8 bw_ets_max_quanta[I40E_MAX_TRAFFIC_CLASS];
718
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700719 struct i40e_pf *back; /* Backreference to associated PF */
720 u16 idx; /* index in pf->vsi[] */
721 u16 veb_idx; /* index of VEB parent */
722 struct kobject *kobj; /* sysfs object */
723 bool current_isup; /* Sync 'link up' logging */
Filip Sadowski7ec9ba12016-11-08 13:05:13 -0800724 enum i40e_aq_link_speed current_speed; /* Sync link speed logging */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000725
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700726 /* channel specific fields */
727 u16 cnt_q_avail; /* num of queues available for channel usage */
728 u16 orig_rss_size;
729 u16 current_rss_size;
Amritha Nambiara9ce82f2017-09-07 04:00:22 -0700730 bool reconfig_rss;
Amritha Nambiar8f88b302017-09-07 04:00:17 -0700731
732 u16 next_base_queue; /* next queue to be used for channel setup */
733
734 struct list_head ch_list;
735
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600736 void *priv; /* client driver data reference. */
737
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000738 /* VSI specific handlers */
739 irqreturn_t (*irq_handler)(int irq, void *data);
740} ____cacheline_internodealigned_in_smp;
741
742struct i40e_netdev_priv {
743 struct i40e_vsi *vsi;
744};
745
746/* struct that defines an interrupt vector */
747struct i40e_q_vector {
748 struct i40e_vsi *vsi;
749
750 u16 v_idx; /* index in the vsi->q_vector array. */
751 u16 reg_idx; /* register index of the interrupt */
752
753 struct napi_struct napi;
754
755 struct i40e_ring_container rx;
756 struct i40e_ring_container tx;
757
758 u8 num_ringpairs; /* total number of ring pairs in vector */
759
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000760 cpumask_t affinity_mask;
Alan Brady96db7762016-09-14 16:24:38 -0700761 struct irq_affinity_notify affinity_notify;
762
Alexander Duyck493fb302013-09-28 07:01:44 +0000763 struct rcu_head rcu; /* to avoid race with update stats on free */
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000764 char name[I40E_INT_NAME_STR_LEN];
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400765 bool arm_wb_state;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400766#define ITR_COUNTDOWN_START 100
767 u8 itr_countdown; /* when 0 should adjust ITR */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000768} ____cacheline_internodealigned_in_smp;
769
770/* lan device */
771struct i40e_device {
772 struct list_head list;
773 struct i40e_pf *pf;
774};
775
776/**
Shannon Nelson6dec1012015-09-28 14:12:30 -0400777 * i40e_nvm_version_str - format the NVM version strings
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000778 * @hw: ptr to the hardware info
779 **/
Shannon Nelson6dec1012015-09-28 14:12:30 -0400780static inline char *i40e_nvm_version_str(struct i40e_hw *hw)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000781{
782 static char buf[32];
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400783 u32 full_ver;
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400784
785 full_ver = hw->nvm.oem_ver;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000786
Filip Sadowski5bbb2e22017-06-07 05:43:09 -0400787 if (hw->nvm.eetrack == I40E_OEM_EETRACK_ID) {
788 u8 gen, snap;
789 u16 release;
790
791 gen = (u8)(full_ver >> I40E_OEM_GEN_SHIFT);
792 snap = (u8)((full_ver & I40E_OEM_SNAP_MASK) >>
793 I40E_OEM_SNAP_SHIFT);
794 release = (u16)(full_ver & I40E_OEM_RELEASE_MASK);
795
796 snprintf(buf, sizeof(buf), "%x.%x.%x", gen, snap, release);
797 } else {
798 u8 ver, patch;
799 u16 build;
800
801 ver = (u8)(full_ver >> I40E_OEM_VER_SHIFT);
802 build = (u16)((full_ver >> I40E_OEM_VER_BUILD_SHIFT) &
803 I40E_OEM_VER_BUILD_MASK);
804 patch = (u8)(full_ver & I40E_OEM_VER_PATCH_MASK);
805
806 snprintf(buf, sizeof(buf),
807 "%x.%02x 0x%x %d.%d.%d",
808 (hw->nvm.version & I40E_NVM_VERSION_HI_MASK) >>
809 I40E_NVM_VERSION_HI_SHIFT,
810 (hw->nvm.version & I40E_NVM_VERSION_LO_MASK) >>
811 I40E_NVM_VERSION_LO_SHIFT,
812 hw->nvm.eetrack, ver, build, patch);
813 }
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000814
815 return buf;
816}
817
818/**
819 * i40e_netdev_to_pf: Retrieve the PF struct for given netdev
820 * @netdev: the corresponding netdev
821 *
822 * Return the PF struct for the given netdev
823 **/
824static inline struct i40e_pf *i40e_netdev_to_pf(struct net_device *netdev)
825{
826 struct i40e_netdev_priv *np = netdev_priv(netdev);
827 struct i40e_vsi *vsi = np->vsi;
828
829 return vsi->back;
830}
831
832static inline void i40e_vsi_setup_irqhandler(struct i40e_vsi *vsi,
833 irqreturn_t (*irq_handler)(int, void *))
834{
835 vsi->irq_handler = irq_handler;
836}
837
838/**
Anjali Singhai Jain082def12014-04-09 05:59:00 +0000839 * i40e_get_fd_cnt_all - get the total FD filter space available
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000840 * @pf: pointer to the PF struct
Anjali Singhai Jain082def12014-04-09 05:59:00 +0000841 **/
842static inline int i40e_get_fd_cnt_all(struct i40e_pf *pf)
843{
844 return pf->hw.fdir_shared_filter_count + pf->fdir_pf_filter_count;
845}
846
Jacob Keller36777d92017-03-07 15:05:23 -0800847/**
848 * i40e_read_fd_input_set - reads value of flow director input set register
849 * @pf: pointer to the PF struct
850 * @addr: register addr
851 *
852 * This function reads value of flow director input set register
853 * specified by 'addr' (which is specific to flow-type)
854 **/
855static inline u64 i40e_read_fd_input_set(struct i40e_pf *pf, u16 addr)
856{
857 u64 val;
858
859 val = i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1));
860 val <<= 32;
861 val += i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0));
862
863 return val;
864}
865
Jacob Keller3bcee1e2017-02-06 14:38:46 -0800866/**
867 * i40e_write_fd_input_set - writes value into flow director input set register
868 * @pf: pointer to the PF struct
869 * @addr: register addr
870 * @val: value to be written
871 *
872 * This function writes specified value to the register specified by 'addr'.
873 * This register is input set register based on flow-type.
874 **/
875static inline void i40e_write_fd_input_set(struct i40e_pf *pf,
876 u16 addr, u64 val)
877{
878 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1),
879 (u32)(val >> 32));
880 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0),
881 (u32)(val & 0xFFFFFFFFULL));
882}
883
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000884/* needed by i40e_ethtool.c */
885int i40e_up(struct i40e_vsi *vsi);
886void i40e_down(struct i40e_vsi *vsi);
887extern const char i40e_driver_name[];
888extern const char i40e_driver_version_str[];
Anjali Singhai Jain233261862013-11-26 10:49:22 +0000889void i40e_do_reset_safe(struct i40e_pf *pf, u32 reset_flags);
Maciej Sosin373149f2017-04-05 07:50:55 -0400890void i40e_do_reset(struct i40e_pf *pf, u32 reset_flags, bool lock_acquired);
Helin Zhang043dd652015-10-21 19:56:23 -0400891int i40e_config_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
892int i40e_get_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
Alan Bradyf1582352016-08-24 11:33:46 -0700893void i40e_fill_rss_lut(struct i40e_pf *pf, u8 *lut,
894 u16 rss_table_size, u16 rss_size);
Anjali Singhai Jainfdf0e0b2015-03-31 00:45:05 -0700895struct i40e_vsi *i40e_find_vsi_from_id(struct i40e_pf *pf, u16 id);
Alexander Duyck4b816442016-10-11 15:26:53 -0700896/**
897 * i40e_find_vsi_by_type - Find and return Flow Director VSI
898 * @pf: PF to search for VSI
899 * @type: Value indicating type of VSI we are looking for
900 **/
901static inline struct i40e_vsi *
902i40e_find_vsi_by_type(struct i40e_pf *pf, u16 type)
903{
904 int i;
905
906 for (i = 0; i < pf->num_alloc_vsi; i++) {
907 struct i40e_vsi *vsi = pf->vsi[i];
908
909 if (vsi && vsi->type == type)
910 return vsi;
911 }
912
913 return NULL;
914}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000915void i40e_update_stats(struct i40e_vsi *vsi);
916void i40e_update_eth_stats(struct i40e_vsi *vsi);
917struct rtnl_link_stats64 *i40e_get_vsi_stats_struct(struct i40e_vsi *vsi);
918int i40e_fetch_switch_configuration(struct i40e_pf *pf,
919 bool printconfig);
920
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000921int i40e_add_del_fdir(struct i40e_vsi *vsi,
922 struct i40e_fdir_filter *input, bool add);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000923void i40e_fdir_check_and_reenable(struct i40e_pf *pf);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000924u32 i40e_get_current_fd_count(struct i40e_pf *pf);
925u32 i40e_get_cur_guaranteed_fd_count(struct i40e_pf *pf);
926u32 i40e_get_current_atr_cnt(struct i40e_pf *pf);
927u32 i40e_get_global_fd_count(struct i40e_pf *pf);
Anjali Singhai Jain7c3c2882014-02-14 02:14:38 +0000928bool i40e_set_ntuple(struct i40e_pf *pf, netdev_features_t features);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000929void i40e_set_ethtool_ops(struct net_device *netdev);
930struct i40e_mac_filter *i40e_add_filter(struct i40e_vsi *vsi,
Jacob Keller6622f5c2016-10-05 09:30:32 -0700931 const u8 *macaddr, s16 vlan);
Jacob Keller148141b2016-11-11 12:39:36 -0800932void __i40e_del_filter(struct i40e_vsi *vsi, struct i40e_mac_filter *f);
Jacob Keller6622f5c2016-10-05 09:30:32 -0700933void i40e_del_filter(struct i40e_vsi *vsi, const u8 *macaddr, s16 vlan);
Jesse Brandeburg17652c62015-11-05 17:01:02 -0800934int i40e_sync_vsi_filters(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000935struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf, u8 type,
936 u16 uplink, u32 param1);
937int i40e_vsi_release(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600938void i40e_service_event_schedule(struct i40e_pf *pf);
939void i40e_notify_client_of_vf_msg(struct i40e_vsi *vsi, u32 vf_id,
940 u8 *msg, u16 len);
941
Filip Sadowski3aa7b742016-10-11 15:26:58 -0700942int i40e_vsi_start_rings(struct i40e_vsi *vsi);
943void i40e_vsi_stop_rings(struct i40e_vsi *vsi);
Jacob Kellere4b433f2017-04-13 04:45:52 -0400944void i40e_vsi_stop_rings_no_wait(struct i40e_vsi *vsi);
945int i40e_vsi_wait_queues_disabled(struct i40e_vsi *vsi);
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +0000946int i40e_reconfig_rss_queues(struct i40e_pf *pf, int queue_count);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000947struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf, u16 flags, u16 uplink_seid,
948 u16 downlink_seid, u8 enabled_tc);
949void i40e_veb_release(struct i40e_veb *veb);
950
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800951int i40e_veb_config_tc(struct i40e_veb *veb, u8 enabled_tc);
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800952int i40e_vsi_add_pvid(struct i40e_vsi *vsi, u16 vid);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000953void i40e_vsi_remove_pvid(struct i40e_vsi *vsi);
954void i40e_vsi_reset_stats(struct i40e_vsi *vsi);
955void i40e_pf_reset_stats(struct i40e_pf *pf);
956#ifdef CONFIG_DEBUG_FS
957void i40e_dbg_pf_init(struct i40e_pf *pf);
958void i40e_dbg_pf_exit(struct i40e_pf *pf);
959void i40e_dbg_init(void);
960void i40e_dbg_exit(void);
961#else
962static inline void i40e_dbg_pf_init(struct i40e_pf *pf) {}
963static inline void i40e_dbg_pf_exit(struct i40e_pf *pf) {}
964static inline void i40e_dbg_init(void) {}
965static inline void i40e_dbg_exit(void) {}
966#endif /* CONFIG_DEBUG_FS*/
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600967/* needed by client drivers */
968int i40e_lan_add_device(struct i40e_pf *pf);
969int i40e_lan_del_device(struct i40e_pf *pf);
970void i40e_client_subtask(struct i40e_pf *pf);
971void i40e_notify_client_of_l2_param_changes(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600972void i40e_notify_client_of_netdev_close(struct i40e_vsi *vsi, bool reset);
973void i40e_notify_client_of_vf_enable(struct i40e_pf *pf, u32 num_vfs);
974void i40e_notify_client_of_vf_reset(struct i40e_pf *pf, u32 vf_id);
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800975int i40e_vf_client_capable(struct i40e_pf *pf, u32 vf_id);
Jesse Brandeburg02d109b2015-08-27 11:42:34 -0400976/**
977 * i40e_irq_dynamic_enable - Enable default interrupt generation settings
978 * @vsi: pointer to a vsi
979 * @vector: enable a particular Hw Interrupt vector, without base_vector
980 **/
981static inline void i40e_irq_dynamic_enable(struct i40e_vsi *vsi, int vector)
982{
983 struct i40e_pf *pf = vsi->back;
984 struct i40e_hw *hw = &pf->hw;
985 u32 val;
986
987 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
988 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
989 (I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
990 wr32(hw, I40E_PFINT_DYN_CTLN(vector + vsi->base_vector - 1), val);
991 /* skip the flush */
992}
993
Mitch Williams2ef28cf2013-11-28 06:39:32 +0000994void i40e_irq_dynamic_disable_icr0(struct i40e_pf *pf);
Jacob Kellerdbadbbe2017-09-07 08:05:49 -0400995void i40e_irq_dynamic_enable_icr0(struct i40e_pf *pf);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000996int i40e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd);
Greg Rose96664482015-02-06 08:52:13 +0000997int i40e_open(struct net_device *netdev);
Stefan Assmann08ca3872016-02-03 09:20:47 +0100998int i40e_close(struct net_device *netdev);
Elizabeth Kappler6c167f52014-02-15 07:41:38 +0000999int i40e_vsi_open(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001000void i40e_vlan_stripping_disable(struct i40e_vsi *vsi);
Jacob Keller9af52f62016-11-11 12:39:30 -08001001int i40e_add_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -08001002int i40e_vsi_add_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Keller9af52f62016-11-11 12:39:30 -08001003void i40e_rm_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -08001004void i40e_vsi_kill_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Kellerfeffdbe2016-11-11 12:39:35 -08001005struct i40e_mac_filter *i40e_add_mac_filter(struct i40e_vsi *vsi,
1006 const u8 *macaddr);
1007int i40e_del_mac_filter(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001008bool i40e_is_vsi_in_vlan(struct i40e_vsi *vsi);
Jacob Keller6622f5c2016-10-05 09:30:32 -07001009struct i40e_mac_filter *i40e_find_mac(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001010void i40e_vlan_stripping_enable(struct i40e_vsi *vsi);
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001011#ifdef CONFIG_I40E_DCB
1012void i40e_dcbnl_flush_apps(struct i40e_pf *pf,
Neerav Parikh750fcbc2015-02-24 06:58:47 +00001013 struct i40e_dcbx_config *old_cfg,
Neerav Parikh4e3b35b2014-01-17 15:36:37 -08001014 struct i40e_dcbx_config *new_cfg);
1015void i40e_dcbnl_set_all(struct i40e_vsi *vsi);
1016void i40e_dcbnl_setup(struct i40e_vsi *vsi);
1017bool i40e_dcb_need_reconfig(struct i40e_pf *pf,
1018 struct i40e_dcbx_config *old_cfg,
1019 struct i40e_dcbx_config *new_cfg);
1020#endif /* CONFIG_I40E_DCB */
Jacob Keller61189552017-05-03 10:29:01 -07001021void i40e_ptp_rx_hang(struct i40e_pf *pf);
Jacob Keller0bc07062017-05-03 10:29:02 -07001022void i40e_ptp_tx_hang(struct i40e_pf *pf);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001023void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf);
1024void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index);
1025void i40e_ptp_set_increment(struct i40e_pf *pf);
1026int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
1027int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
1028void i40e_ptp_init(struct i40e_pf *pf);
1029void i40e_ptp_stop(struct i40e_pf *pf);
Neerav Parikh51616012015-02-06 08:52:14 +00001030int i40e_is_vsi_uplink_mode_veb(struct i40e_vsi *vsi);
Shannon Nelson4fc8c672017-06-07 05:43:08 -04001031i40e_status i40e_get_partition_bw_setting(struct i40e_pf *pf);
1032i40e_status i40e_set_partition_bw_setting(struct i40e_pf *pf);
1033i40e_status i40e_commit_partition_bw_setting(struct i40e_pf *pf);
Matt Jaredc156f852015-08-27 11:42:39 -04001034void i40e_print_link_message(struct i40e_vsi *vsi, bool isup);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001035
1036static inline bool i40e_enabled_xdp_vsi(struct i40e_vsi *vsi)
1037{
1038 return !!vsi->xdp_prog;
1039}
Amritha Nambiar8f88b302017-09-07 04:00:17 -07001040
1041int i40e_create_queue_channel(struct i40e_vsi *vsi, struct i40e_channel *ch);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001042#endif /* _I40E_H_ */