blob: e6f8f30ce7bdc9e4d77196ab6aacaad5c250d86e [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Shashank Sharma15953632017-03-13 16:54:03 +053037#include <drm/drm_scdc_helper.h>
Eric Anholt7d573822009-01-02 13:33:00 -080038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Jerome Anand46d196e2017-01-25 04:27:50 +053040#include <drm/intel_lpe_audio.h>
Eric Anholt7d573822009-01-02 13:33:00 -080041#include "i915_drv.h"
42
Paulo Zanoni30add222012-10-26 19:05:45 -020043static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
44{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020045 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020046}
47
Daniel Vetterafba0182012-06-12 16:36:45 +020048static void
49assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
50{
Paulo Zanoni30add222012-10-26 19:05:45 -020051 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Chris Wilsonfac5e232016-07-04 11:34:36 +010052 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterafba0182012-06-12 16:36:45 +020053 uint32_t enabled_bits;
54
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010055 enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020056
Paulo Zanonib242b7f2013-02-18 19:00:26 -030057 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020058 "HDMI port enabled, expecting disabled\n");
59}
60
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030061struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010062{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020063 struct intel_digital_port *intel_dig_port =
64 container_of(encoder, struct intel_digital_port, base.base);
65 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010066}
67
Chris Wilsondf0e9242010-09-09 16:20:55 +010068static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
69{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020070 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010071}
72
Damien Lespiau178f7362013-08-06 20:32:18 +010073static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
David Härdeman3c17fe42010-09-24 21:44:32 +020074{
Damien Lespiau178f7362013-08-06 20:32:18 +010075 switch (type) {
76 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030077 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010078 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030079 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010080 case HDMI_INFOFRAME_TYPE_VENDOR:
81 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070082 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020083 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030084 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070085 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070086}
87
Damien Lespiau178f7362013-08-06 20:32:18 +010088static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070089{
Damien Lespiau178f7362013-08-06 20:32:18 +010090 switch (type) {
91 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030092 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010093 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030094 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010095 case HDMI_INFOFRAME_TYPE_VENDOR:
96 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030097 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020098 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030099 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300100 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300101}
102
Damien Lespiau178f7362013-08-06 20:32:18 +0100103static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300104{
Damien Lespiau178f7362013-08-06 20:32:18 +0100105 switch (type) {
106 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300107 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100108 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300109 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100110 case HDMI_INFOFRAME_TYPE_VENDOR:
111 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300112 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200113 MISSING_CASE(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300114 return 0;
115 }
116}
117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200118static i915_reg_t
119hsw_dip_data_reg(struct drm_i915_private *dev_priv,
120 enum transcoder cpu_transcoder,
121 enum hdmi_infoframe_type type,
122 int i)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300123{
Damien Lespiau178f7362013-08-06 20:32:18 +0100124 switch (type) {
125 case HDMI_INFOFRAME_TYPE_AVI:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300126 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
Damien Lespiau178f7362013-08-06 20:32:18 +0100127 case HDMI_INFOFRAME_TYPE_SPD:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300128 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100129 case HDMI_INFOFRAME_TYPE_VENDOR:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300130 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300131 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200132 MISSING_CASE(type);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200133 return INVALID_MMIO_REG;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300134 }
135}
136
Daniel Vettera3da1df2012-05-08 15:19:06 +0200137static void g4x_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100138 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100139 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200140 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700141{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200142 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200143 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100144 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300145 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100146 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200147
Paulo Zanoni822974a2012-05-28 16:42:51 -0300148 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
149
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300150 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100151 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700152
Damien Lespiau178f7362013-08-06 20:32:18 +0100153 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300154
155 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700156
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300157 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700158 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200159 I915_WRITE(VIDEO_DIP_DATA, *data);
160 data++;
161 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300162 /* Write every possible data byte to force correct ECC calculation. */
163 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
164 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300165 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200166
Damien Lespiau178f7362013-08-06 20:32:18 +0100167 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300168 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200169 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700170
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300171 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300172 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200173}
174
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200175static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
176 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800177{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200178 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800179 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800180 u32 val = I915_READ(VIDEO_DIP_CTL);
181
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300182 if ((val & VIDEO_DIP_ENABLE) == 0)
183 return false;
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800184
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300185 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
186 return false;
187
188 return val & (VIDEO_DIP_ENABLE_AVI |
189 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Jesse Barnese43823e2014-11-05 14:26:08 -0800190}
191
Paulo Zanonifdf12502012-05-04 17:18:24 -0300192static void ibx_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100193 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100194 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200195 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300196{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200197 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300198 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100199 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200201 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300202 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200203 int i;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300204
Paulo Zanoni822974a2012-05-28 16:42:51 -0300205 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
206
Paulo Zanonifdf12502012-05-04 17:18:24 -0300207 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100208 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300209
Damien Lespiau178f7362013-08-06 20:32:18 +0100210 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300211
212 I915_WRITE(reg, val);
213
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300214 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300215 for (i = 0; i < len; i += 4) {
216 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
217 data++;
218 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300219 /* Write every possible data byte to force correct ECC calculation. */
220 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
221 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300222 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300223
Damien Lespiau178f7362013-08-06 20:32:18 +0100224 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300225 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200226 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300227
228 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300229 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300230}
231
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200232static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
233 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800234{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200235 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jani Nikula052f62f2015-04-29 15:30:07 +0300236 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200237 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
238 i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
Jesse Barnese43823e2014-11-05 14:26:08 -0800239 u32 val = I915_READ(reg);
240
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300241 if ((val & VIDEO_DIP_ENABLE) == 0)
242 return false;
Jani Nikula052f62f2015-04-29 15:30:07 +0300243
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300244 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
245 return false;
246
247 return val & (VIDEO_DIP_ENABLE_AVI |
248 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
249 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800250}
251
Paulo Zanonifdf12502012-05-04 17:18:24 -0300252static void cpt_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100253 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100254 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200255 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700256{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200257 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700258 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100259 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200261 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300262 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200263 int i;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700264
Paulo Zanoni822974a2012-05-28 16:42:51 -0300265 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
266
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530267 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100268 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700269
Paulo Zanoniecb97852012-05-04 17:18:21 -0300270 /* The DIP control register spec says that we need to update the AVI
271 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100272 if (type != HDMI_INFOFRAME_TYPE_AVI)
273 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300274
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300275 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700276
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300277 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700278 for (i = 0; i < len; i += 4) {
279 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
280 data++;
281 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300282 /* Write every possible data byte to force correct ECC calculation. */
283 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
284 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300285 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700286
Damien Lespiau178f7362013-08-06 20:32:18 +0100287 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300288 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200289 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700290
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300291 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300292 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700293}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700294
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200295static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
296 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800297{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200298 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
299 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
300 u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800301
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300302 if ((val & VIDEO_DIP_ENABLE) == 0)
303 return false;
304
305 return val & (VIDEO_DIP_ENABLE_AVI |
306 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
307 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800308}
309
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700310static void vlv_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100311 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100312 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200313 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700314{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200315 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700316 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100317 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200319 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300320 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200321 int i;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700322
Paulo Zanoni822974a2012-05-28 16:42:51 -0300323 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
324
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700325 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100326 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700327
Damien Lespiau178f7362013-08-06 20:32:18 +0100328 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300329
330 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700331
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300332 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700333 for (i = 0; i < len; i += 4) {
334 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
335 data++;
336 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300337 /* Write every possible data byte to force correct ECC calculation. */
338 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
339 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300340 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700341
Damien Lespiau178f7362013-08-06 20:32:18 +0100342 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300343 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200344 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700345
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300346 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300347 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700348}
349
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200350static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
351 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800352{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200353 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes535afa22015-04-15 16:52:29 -0700354 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200355 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
356 u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800357
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300358 if ((val & VIDEO_DIP_ENABLE) == 0)
359 return false;
Jesse Barnes535afa22015-04-15 16:52:29 -0700360
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300361 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
362 return false;
363
364 return val & (VIDEO_DIP_ENABLE_AVI |
365 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
366 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800367}
368
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300369static void hsw_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100370 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100371 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200372 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300373{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200374 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300375 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100376 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100377 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200378 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
379 i915_reg_t data_reg;
Damien Lespiau178f7362013-08-06 20:32:18 +0100380 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300381 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300382
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300383 data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300384
Damien Lespiau178f7362013-08-06 20:32:18 +0100385 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300386 I915_WRITE(ctl_reg, val);
387
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300388 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300389 for (i = 0; i < len; i += 4) {
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300390 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
391 type, i >> 2), *data);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300392 data++;
393 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300394 /* Write every possible data byte to force correct ECC calculation. */
395 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300396 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
397 type, i >> 2), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300398 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300399
Damien Lespiau178f7362013-08-06 20:32:18 +0100400 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300401 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300402 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300403}
404
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200405static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
406 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800407{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200408 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
409 u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
Jesse Barnese43823e2014-11-05 14:26:08 -0800410
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300411 return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
412 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
413 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
Jesse Barnese43823e2014-11-05 14:26:08 -0800414}
415
Damien Lespiau5adaea72013-08-06 20:32:19 +0100416/*
417 * The data we write to the DIP data buffer registers is 1 byte bigger than the
418 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
419 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
420 * used for both technologies.
421 *
422 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
423 * DW1: DB3 | DB2 | DB1 | DB0
424 * DW2: DB7 | DB6 | DB5 | DB4
425 * DW3: ...
426 *
427 * (HB is Header Byte, DB is Data Byte)
428 *
429 * The hdmi pack() functions don't know about that hardware specific hole so we
430 * trick them by giving an offset into the buffer and moving back the header
431 * bytes by one.
432 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100433static void intel_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100434 const struct intel_crtc_state *crtc_state,
Damien Lespiau9198ee52013-08-06 20:32:24 +0100435 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700436{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300437 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100438 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
439 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700440
Damien Lespiau5adaea72013-08-06 20:32:19 +0100441 /* see comment above for the reason for this offset */
442 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
443 if (len < 0)
444 return;
445
446 /* Insert the 'hole' (see big comment above) at position 3 */
447 buffer[0] = buffer[1];
448 buffer[1] = buffer[2];
449 buffer[2] = buffer[3];
450 buffer[3] = 0;
451 len++;
452
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300453 intel_dig_port->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700454}
455
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300456static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100457 const struct intel_crtc_state *crtc_state)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700458{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200459 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjälä779c4c22017-01-11 14:57:24 +0200460 const struct drm_display_mode *adjusted_mode =
461 &crtc_state->base.adjusted_mode;
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530462 struct drm_connector *connector = &intel_hdmi->attached_connector->base;
463 bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported;
Damien Lespiau5adaea72013-08-06 20:32:19 +0100464 union hdmi_infoframe frame;
465 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700466
Damien Lespiau5adaea72013-08-06 20:32:19 +0100467 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530468 adjusted_mode,
469 is_hdmi2_sink);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100470 if (ret < 0) {
471 DRM_ERROR("couldn't fill AVI infoframe\n");
472 return;
473 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300474
Shashank Sharma2d8bd2b2017-07-21 20:55:08 +0530475 if (crtc_state->ycbcr420)
476 frame.avi.colorspace = HDMI_COLORSPACE_YUV420;
477 else
478 frame.avi.colorspace = HDMI_COLORSPACE_RGB;
479
Ville Syrjälä779c4c22017-01-11 14:57:24 +0200480 drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +0200481 crtc_state->limited_color_range ?
482 HDMI_QUANTIZATION_RANGE_LIMITED :
483 HDMI_QUANTIZATION_RANGE_FULL,
484 intel_hdmi->rgb_quant_range_selectable);
Ville Syrjäläabedc072013-01-17 16:31:31 +0200485
Shashank Sharma2d8bd2b2017-07-21 20:55:08 +0530486 /* TODO: handle pixel repetition for YCBCR420 outputs */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100487 intel_write_infoframe(encoder, crtc_state, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700488}
489
Maarten Lankhorstac240282016-11-23 15:57:00 +0100490static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
491 const struct intel_crtc_state *crtc_state)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700492{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100493 union hdmi_infoframe frame;
494 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700495
Damien Lespiau5adaea72013-08-06 20:32:19 +0100496 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
497 if (ret < 0) {
498 DRM_ERROR("couldn't fill SPD infoframe\n");
499 return;
500 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700501
Damien Lespiau5adaea72013-08-06 20:32:19 +0100502 frame.spd.sdi = HDMI_SPD_SDI_PC;
503
Maarten Lankhorstac240282016-11-23 15:57:00 +0100504 intel_write_infoframe(encoder, crtc_state, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700505}
506
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100507static void
508intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100509 const struct intel_crtc_state *crtc_state)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100510{
511 union hdmi_infoframe frame;
512 int ret;
513
514 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100515 &crtc_state->base.adjusted_mode);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100516 if (ret < 0)
517 return;
518
Maarten Lankhorstac240282016-11-23 15:57:00 +0100519 intel_write_infoframe(encoder, crtc_state, &frame);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100520}
521
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300522static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200523 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100524 const struct intel_crtc_state *crtc_state,
525 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300526{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100527 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200528 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
529 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200530 i915_reg_t reg = VIDEO_DIP_CTL;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300531 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200532 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300533
Daniel Vetterafba0182012-06-12 16:36:45 +0200534 assert_hdmi_port_disabled(intel_hdmi);
535
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300536 /* If the registers were not initialized yet, they might be zeroes,
537 * which means we're selecting the AVI DIP and we're setting its
538 * frequency to once. This seems to really confuse the HW and make
539 * things stop working (the register spec says the AVI always needs to
540 * be sent every VSync). So here we avoid writing to the register more
541 * than we need and also explicitly select the AVI DIP and explicitly
542 * set its frequency to every VSync. Avoiding to write it twice seems to
543 * be enough to solve the problem, but being defensive shouldn't hurt us
544 * either. */
545 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
546
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200547 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300548 if (!(val & VIDEO_DIP_ENABLE))
549 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300550 if (port != (val & VIDEO_DIP_PORT_MASK)) {
551 DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
552 (val & VIDEO_DIP_PORT_MASK) >> 29);
553 return;
554 }
555 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
556 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300557 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300558 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300559 return;
560 }
561
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300562 if (port != (val & VIDEO_DIP_PORT_MASK)) {
563 if (val & VIDEO_DIP_ENABLE) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300564 DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
565 (val & VIDEO_DIP_PORT_MASK) >> 29);
566 return;
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300567 }
568 val &= ~VIDEO_DIP_PORT_MASK;
569 val |= port;
570 }
571
Paulo Zanoni822974a2012-05-28 16:42:51 -0300572 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300573 val &= ~(VIDEO_DIP_ENABLE_AVI |
574 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300575
Paulo Zanonif278d972012-05-28 16:42:50 -0300576 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300577 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300578
Maarten Lankhorstac240282016-11-23 15:57:00 +0100579 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
580 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
581 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300582}
583
Maarten Lankhorstac240282016-11-23 15:57:00 +0100584static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
Ville Syrjälä6d674152015-05-05 17:06:20 +0300585{
Maarten Lankhorstac240282016-11-23 15:57:00 +0100586 struct drm_connector *connector = conn_state->connector;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300587
588 /*
589 * HDMI cloning is only supported on g4x which doesn't
590 * support deep color or GCP infoframes anyway so no
591 * need to worry about multiple HDMI sinks here.
592 */
Ville Syrjälä6d674152015-05-05 17:06:20 +0300593
Maarten Lankhorstac240282016-11-23 15:57:00 +0100594 return connector->display_info.bpc > 8;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300595}
596
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300597/*
598 * Determine if default_phase=1 can be indicated in the GCP infoframe.
599 *
600 * From HDMI specification 1.4a:
601 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
602 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
603 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
604 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
605 * phase of 0
606 */
607static bool gcp_default_phase_possible(int pipe_bpp,
608 const struct drm_display_mode *mode)
609{
610 unsigned int pixels_per_group;
611
612 switch (pipe_bpp) {
613 case 30:
614 /* 4 pixels in 5 clocks */
615 pixels_per_group = 4;
616 break;
617 case 36:
618 /* 2 pixels in 3 clocks */
619 pixels_per_group = 2;
620 break;
621 case 48:
622 /* 1 pixel in 2 clocks */
623 pixels_per_group = 1;
624 break;
625 default:
626 /* phase information not relevant for 8bpc */
627 return false;
628 }
629
630 return mode->crtc_hdisplay % pixels_per_group == 0 &&
631 mode->crtc_htotal % pixels_per_group == 0 &&
632 mode->crtc_hblank_start % pixels_per_group == 0 &&
633 mode->crtc_hblank_end % pixels_per_group == 0 &&
634 mode->crtc_hsync_start % pixels_per_group == 0 &&
635 mode->crtc_hsync_end % pixels_per_group == 0 &&
636 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
637 mode->crtc_htotal/2 % pixels_per_group == 0);
638}
639
Maarten Lankhorstac240282016-11-23 15:57:00 +0100640static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
641 const struct intel_crtc_state *crtc_state,
642 const struct drm_connector_state *conn_state)
Ville Syrjälä6d674152015-05-05 17:06:20 +0300643{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100644 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100645 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200646 i915_reg_t reg;
647 u32 val = 0;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300648
649 if (HAS_DDI(dev_priv))
Maarten Lankhorstac240282016-11-23 15:57:00 +0100650 reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
Wayne Boyer666a4532015-12-09 12:29:35 -0800651 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300652 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300653 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300654 reg = TVIDEO_DIP_GCP(crtc->pipe);
655 else
656 return false;
657
658 /* Indicate color depth whenever the sink supports deep color */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100659 if (hdmi_sink_is_deep_color(conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300660 val |= GCP_COLOR_INDICATION;
661
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300662 /* Enable default_phase whenever the display mode is suitably aligned */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100663 if (gcp_default_phase_possible(crtc_state->pipe_bpp,
664 &crtc_state->base.adjusted_mode))
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300665 val |= GCP_DEFAULT_PHASE_ENABLE;
666
Ville Syrjälä6d674152015-05-05 17:06:20 +0300667 I915_WRITE(reg, val);
668
669 return val != 0;
670}
671
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300672static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200673 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100674 const struct intel_crtc_state *crtc_state,
675 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300676{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100677 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200679 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
680 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200681 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300682 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200683 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300684
Daniel Vetterafba0182012-06-12 16:36:45 +0200685 assert_hdmi_port_disabled(intel_hdmi);
686
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300687 /* See the big comment in g4x_set_infoframes() */
688 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
689
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200690 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300691 if (!(val & VIDEO_DIP_ENABLE))
692 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300693 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
694 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
695 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300696 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300697 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300698 return;
699 }
700
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300701 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300702 WARN(val & VIDEO_DIP_ENABLE,
703 "DIP already enabled on port %c\n",
704 (val & VIDEO_DIP_PORT_MASK) >> 29);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300705 val &= ~VIDEO_DIP_PORT_MASK;
706 val |= port;
707 }
708
Paulo Zanoni822974a2012-05-28 16:42:51 -0300709 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300710 val &= ~(VIDEO_DIP_ENABLE_AVI |
711 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
712 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300713
Maarten Lankhorstac240282016-11-23 15:57:00 +0100714 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300715 val |= VIDEO_DIP_ENABLE_GCP;
716
Paulo Zanonif278d972012-05-28 16:42:50 -0300717 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300718 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300719
Maarten Lankhorstac240282016-11-23 15:57:00 +0100720 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
721 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
722 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300723}
724
725static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200726 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100727 const struct intel_crtc_state *crtc_state,
728 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300729{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100730 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300732 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200733 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300734 u32 val = I915_READ(reg);
735
Daniel Vetterafba0182012-06-12 16:36:45 +0200736 assert_hdmi_port_disabled(intel_hdmi);
737
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300738 /* See the big comment in g4x_set_infoframes() */
739 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
740
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200741 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300742 if (!(val & VIDEO_DIP_ENABLE))
743 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300744 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
745 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
746 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300747 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300748 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300749 return;
750 }
751
Paulo Zanoni822974a2012-05-28 16:42:51 -0300752 /* Set both together, unset both together: see the spec. */
753 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300754 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300755 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300756
Maarten Lankhorstac240282016-11-23 15:57:00 +0100757 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300758 val |= VIDEO_DIP_ENABLE_GCP;
759
Paulo Zanoni822974a2012-05-28 16:42:51 -0300760 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300761 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300762
Maarten Lankhorstac240282016-11-23 15:57:00 +0100763 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
764 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
765 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300766}
767
768static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200769 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100770 const struct intel_crtc_state *crtc_state,
771 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300772{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100773 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700774 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300776 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200777 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300778 u32 val = I915_READ(reg);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700779 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300780
Daniel Vetterafba0182012-06-12 16:36:45 +0200781 assert_hdmi_port_disabled(intel_hdmi);
782
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300783 /* See the big comment in g4x_set_infoframes() */
784 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
785
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200786 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300787 if (!(val & VIDEO_DIP_ENABLE))
788 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300789 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
790 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
791 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300792 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300793 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300794 return;
795 }
796
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700797 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300798 WARN(val & VIDEO_DIP_ENABLE,
799 "DIP already enabled on port %c\n",
800 (val & VIDEO_DIP_PORT_MASK) >> 29);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700801 val &= ~VIDEO_DIP_PORT_MASK;
802 val |= port;
803 }
804
Paulo Zanoni822974a2012-05-28 16:42:51 -0300805 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300806 val &= ~(VIDEO_DIP_ENABLE_AVI |
807 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
808 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300809
Maarten Lankhorstac240282016-11-23 15:57:00 +0100810 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300811 val |= VIDEO_DIP_ENABLE_GCP;
812
Paulo Zanoni822974a2012-05-28 16:42:51 -0300813 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300814 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300815
Maarten Lankhorstac240282016-11-23 15:57:00 +0100816 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
817 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
818 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300819}
820
821static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200822 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100823 const struct intel_crtc_state *crtc_state,
824 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300825{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100826 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300827 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100828 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300829 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300830
Daniel Vetterafba0182012-06-12 16:36:45 +0200831 assert_hdmi_port_disabled(intel_hdmi);
832
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300833 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
834 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
835 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
836
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200837 if (!enable) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300838 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300839 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300840 return;
841 }
842
Maarten Lankhorstac240282016-11-23 15:57:00 +0100843 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300844 val |= VIDEO_DIP_ENABLE_GCP_HSW;
845
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300846 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300847 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300848
Maarten Lankhorstac240282016-11-23 15:57:00 +0100849 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
850 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
851 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300852}
853
Ville Syrjäläb2ccb822016-05-02 22:08:24 +0300854void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
855{
856 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
857 struct i2c_adapter *adapter =
858 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
859
860 if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
861 return;
862
863 DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
864 enable ? "Enabling" : "Disabling");
865
866 drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
867 adapter, enable);
868}
869
Maarten Lankhorstac240282016-11-23 15:57:00 +0100870static void intel_hdmi_prepare(struct intel_encoder *encoder,
871 const struct intel_crtc_state *crtc_state)
Eric Anholt7d573822009-01-02 13:33:00 -0800872{
Daniel Vetterc59423a2013-07-21 21:37:04 +0200873 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100874 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100875 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Daniel Vetterc59423a2013-07-21 21:37:04 +0200876 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100877 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300878 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800879
Ville Syrjäläb2ccb822016-05-02 22:08:24 +0300880 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
881
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300882 hdmi_val = SDVO_ENCODING_HDMI;
Maarten Lankhorstac240282016-11-23 15:57:00 +0100883 if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300884 hdmi_val |= HDMI_COLOR_RANGE_16_235;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400885 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300886 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400887 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300888 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800889
Maarten Lankhorstac240282016-11-23 15:57:00 +0100890 if (crtc_state->pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300891 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700892 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300893 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700894
Maarten Lankhorstac240282016-11-23 15:57:00 +0100895 if (crtc_state->has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300896 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800897
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100898 if (HAS_PCH_CPT(dev_priv))
Daniel Vetterc59423a2013-07-21 21:37:04 +0200899 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100900 else if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300901 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300902 else
Daniel Vetterc59423a2013-07-21 21:37:04 +0200903 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800904
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300905 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
906 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800907}
908
Daniel Vetter85234cd2012-07-02 13:27:29 +0200909static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
910 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800911{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200912 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100913 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200914 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
915 u32 tmp;
Imre Deak5b092172016-02-12 18:55:20 +0200916 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200917
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200918 if (!intel_display_power_get_if_enabled(dev_priv,
919 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200920 return false;
921
Imre Deak5b092172016-02-12 18:55:20 +0200922 ret = false;
923
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300924 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200925
926 if (!(tmp & SDVO_ENABLE))
Imre Deak5b092172016-02-12 18:55:20 +0200927 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200928
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100929 if (HAS_PCH_CPT(dev_priv))
Daniel Vetter85234cd2012-07-02 13:27:29 +0200930 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100931 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä71485e02014-04-09 13:28:55 +0300932 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200933 else
934 *pipe = PORT_TO_PIPE(tmp);
935
Imre Deak5b092172016-02-12 18:55:20 +0200936 ret = true;
937
938out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200939 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak5b092172016-02-12 18:55:20 +0200940
941 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200942}
943
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700944static void intel_hdmi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200945 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700946{
947 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300948 struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300949 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100950 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700951 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300952 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700953
954 tmp = I915_READ(intel_hdmi->hdmi_reg);
955
956 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
957 flags |= DRM_MODE_FLAG_PHSYNC;
958 else
959 flags |= DRM_MODE_FLAG_NHSYNC;
960
961 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
962 flags |= DRM_MODE_FLAG_PVSYNC;
963 else
964 flags |= DRM_MODE_FLAG_NVSYNC;
965
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200966 if (tmp & HDMI_MODE_SELECT_HDMI)
967 pipe_config->has_hdmi_sink = true;
968
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300969 if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
Jesse Barnese43823e2014-11-05 14:26:08 -0800970 pipe_config->has_infoframe = true;
971
Jani Nikulac84db772014-09-17 15:34:58 +0300972 if (tmp & SDVO_AUDIO_ENABLE)
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200973 pipe_config->has_audio = true;
974
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100975 if (!HAS_PCH_SPLIT(dev_priv) &&
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300976 tmp & HDMI_COLOR_RANGE_16_235)
977 pipe_config->limited_color_range = true;
978
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200979 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300980
981 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
982 dotclock = pipe_config->port_clock * 2 / 3;
983 else
984 dotclock = pipe_config->port_clock;
985
Ville Syrjäläbe69a132015-05-05 17:06:26 +0300986 if (pipe_config->pixel_multiplier)
987 dotclock /= pipe_config->pixel_multiplier;
988
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200989 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +0300990
991 pipe_config->lane_count = 4;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700992}
993
Maarten Lankhorstdf18e722016-11-08 13:55:37 +0100994static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300995 const struct intel_crtc_state *pipe_config,
996 const struct drm_connector_state *conn_state)
Ville Syrjäläd1b15892015-05-05 17:06:19 +0300997{
Maarten Lankhorstac240282016-11-23 15:57:00 +0100998 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjäläd1b15892015-05-05 17:06:19 +0300999
Maarten Lankhorstac240282016-11-23 15:57:00 +01001000 WARN_ON(!pipe_config->has_hdmi_sink);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001001 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
1002 pipe_name(crtc->pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001003 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001004}
1005
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001006static void g4x_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001007 const struct intel_crtc_state *pipe_config,
1008 const struct drm_connector_state *conn_state)
Eric Anholt7d573822009-01-02 13:33:00 -08001009{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001010 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001011 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001012 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -08001013 u32 temp;
1014
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001015 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +00001016
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001017 temp |= SDVO_ENABLE;
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001018 if (pipe_config->has_audio)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001019 temp |= SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001020
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001021 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1022 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001023
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001024 if (pipe_config->has_audio)
1025 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001026}
1027
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001028static void ibx_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001029 const struct intel_crtc_state *pipe_config,
1030 const struct drm_connector_state *conn_state)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001031{
1032 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001033 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001034 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1035 u32 temp;
1036
1037 temp = I915_READ(intel_hdmi->hdmi_reg);
1038
1039 temp |= SDVO_ENABLE;
Maarten Lankhorstac240282016-11-23 15:57:00 +01001040 if (pipe_config->has_audio)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001041 temp |= SDVO_AUDIO_ENABLE;
1042
1043 /*
1044 * HW workaround, need to write this twice for issue
1045 * that may result in first write getting masked.
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001046 */
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001047 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1048 POSTING_READ(intel_hdmi->hdmi_reg);
1049 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1050 POSTING_READ(intel_hdmi->hdmi_reg);
1051
1052 /*
1053 * HW workaround, need to toggle enable bit off and on
1054 * for 12bpc with pixel repeat.
1055 *
1056 * FIXME: BSpec says this should be done at the end of
1057 * of the modeset sequence, so not sure if this isn't too soon.
1058 */
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001059 if (pipe_config->pipe_bpp > 24 &&
1060 pipe_config->pixel_multiplier > 1) {
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001061 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1062 POSTING_READ(intel_hdmi->hdmi_reg);
1063
1064 /*
1065 * HW workaround, need to write this twice for issue
1066 * that may result in first write getting masked.
1067 */
1068 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1069 POSTING_READ(intel_hdmi->hdmi_reg);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001070 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1071 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001072 }
Jani Nikulac1dec792014-10-27 16:26:56 +02001073
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001074 if (pipe_config->has_audio)
1075 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001076}
1077
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001078static void cpt_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001079 const struct intel_crtc_state *pipe_config,
1080 const struct drm_connector_state *conn_state)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001081{
1082 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001083 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001084 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001085 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1086 enum pipe pipe = crtc->pipe;
1087 u32 temp;
1088
1089 temp = I915_READ(intel_hdmi->hdmi_reg);
1090
1091 temp |= SDVO_ENABLE;
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001092 if (pipe_config->has_audio)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001093 temp |= SDVO_AUDIO_ENABLE;
1094
1095 /*
1096 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1097 *
1098 * The procedure for 12bpc is as follows:
1099 * 1. disable HDMI clock gating
1100 * 2. enable HDMI with 8bpc
1101 * 3. enable HDMI with 12bpc
1102 * 4. enable HDMI clock gating
1103 */
1104
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001105 if (pipe_config->pipe_bpp > 24) {
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001106 I915_WRITE(TRANS_CHICKEN1(pipe),
1107 I915_READ(TRANS_CHICKEN1(pipe)) |
1108 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1109
1110 temp &= ~SDVO_COLOR_FORMAT_MASK;
1111 temp |= SDVO_COLOR_FORMAT_8bpc;
Jani Nikulac1dec792014-10-27 16:26:56 +02001112 }
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001113
1114 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1115 POSTING_READ(intel_hdmi->hdmi_reg);
1116
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001117 if (pipe_config->pipe_bpp > 24) {
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001118 temp &= ~SDVO_COLOR_FORMAT_MASK;
1119 temp |= HDMI_COLOR_FORMAT_12bpc;
1120
1121 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1122 POSTING_READ(intel_hdmi->hdmi_reg);
1123
1124 I915_WRITE(TRANS_CHICKEN1(pipe),
1125 I915_READ(TRANS_CHICKEN1(pipe)) &
1126 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1127 }
1128
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001129 if (pipe_config->has_audio)
1130 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Jani Nikulab76cf762013-07-30 12:20:31 +03001131}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001132
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001133static void vlv_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001134 const struct intel_crtc_state *pipe_config,
1135 const struct drm_connector_state *conn_state)
Jani Nikulab76cf762013-07-30 12:20:31 +03001136{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001137}
1138
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001139static void intel_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001140 const struct intel_crtc_state *old_crtc_state,
1141 const struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001142{
1143 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001144 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001145 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001146 struct intel_digital_port *intel_dig_port =
1147 hdmi_to_dig_port(intel_hdmi);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001148 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001149 u32 temp;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001150
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001151 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001152
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001153 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001154 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1155 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001156
1157 /*
1158 * HW workaround for IBX, we need to move the port
1159 * to transcoder A after disabling it to allow the
1160 * matching DP port to be enabled on transcoder A.
1161 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001162 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001163 /*
1164 * We get CPU/PCH FIFO underruns on the other pipe when
1165 * doing the workaround. Sweep them under the rug.
1166 */
1167 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1168 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1169
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001170 temp &= ~SDVO_PIPE_B_SELECT;
1171 temp |= SDVO_ENABLE;
1172 /*
1173 * HW workaround, need to write this twice for issue
1174 * that may result in first write getting masked.
1175 */
1176 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1177 POSTING_READ(intel_hdmi->hdmi_reg);
1178 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1179 POSTING_READ(intel_hdmi->hdmi_reg);
1180
1181 temp &= ~SDVO_ENABLE;
1182 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1183 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001184
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001185 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001186 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1187 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001188 }
Ville Syrjälä6d674152015-05-05 17:06:20 +03001189
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001190 intel_dig_port->set_infoframes(&encoder->base, false,
1191 old_crtc_state, old_conn_state);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001192
1193 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
Eric Anholt7d573822009-01-02 13:33:00 -08001194}
1195
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001196static void g4x_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001197 const struct intel_crtc_state *old_crtc_state,
1198 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001199{
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001200 if (old_crtc_state->has_audio)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001201 intel_audio_codec_disable(encoder);
1202
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001203 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001204}
1205
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001206static void pch_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001207 const struct intel_crtc_state *old_crtc_state,
1208 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001209{
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001210 if (old_crtc_state->has_audio)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001211 intel_audio_codec_disable(encoder);
1212}
1213
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001214static void pch_post_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001215 const struct intel_crtc_state *old_crtc_state,
1216 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001217{
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001218 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001219}
1220
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001221static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv)
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001222{
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001223 if (IS_G4X(dev_priv))
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001224 return 165000;
Shashank Sharma14292b72017-03-13 16:54:04 +05301225 else if (IS_GEMINILAKE(dev_priv))
1226 return 594000;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001227 else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001228 return 300000;
1229 else
1230 return 225000;
1231}
1232
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001233static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001234 bool respect_downstream_limits,
1235 bool force_dvi)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001236{
1237 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1238 int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev));
1239
1240 if (respect_downstream_limits) {
Ville Syrjälä8cadab02016-09-28 16:51:43 +03001241 struct intel_connector *connector = hdmi->attached_connector;
1242 const struct drm_display_info *info = &connector->base.display_info;
1243
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001244 if (hdmi->dp_dual_mode.max_tmds_clock)
1245 max_tmds_clock = min(max_tmds_clock,
1246 hdmi->dp_dual_mode.max_tmds_clock);
Ville Syrjälä8cadab02016-09-28 16:51:43 +03001247
1248 if (info->max_tmds_clock)
1249 max_tmds_clock = min(max_tmds_clock,
1250 info->max_tmds_clock);
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001251 else if (!hdmi->has_hdmi_sink || force_dvi)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001252 max_tmds_clock = min(max_tmds_clock, 165000);
1253 }
1254
1255 return max_tmds_clock;
1256}
1257
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001258static enum drm_mode_status
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001259hdmi_port_clock_valid(struct intel_hdmi *hdmi,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001260 int clock, bool respect_downstream_limits,
1261 bool force_dvi)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001262{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001263 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001264
1265 if (clock < 25000)
1266 return MODE_CLOCK_LOW;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001267 if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi))
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001268 return MODE_CLOCK_HIGH;
1269
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001270 /* BXT DPLL can't generate 223-240 MHz */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001271 if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001272 return MODE_CLOCK_RANGE;
1273
1274 /* CHV DPLL can't generate 216-240 MHz */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001275 if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001276 return MODE_CLOCK_RANGE;
1277
1278 return MODE_OK;
1279}
1280
1281static enum drm_mode_status
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001282intel_hdmi_mode_valid(struct drm_connector *connector,
1283 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -08001284{
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001285 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1286 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001287 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001288 enum drm_mode_status status;
1289 int clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001290 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001291 bool force_dvi =
1292 READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI;
Eric Anholt7d573822009-01-02 13:33:00 -08001293
1294 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1295 return MODE_NO_DBLESCAN;
1296
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001297 clock = mode->clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001298
1299 if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1300 clock *= 2;
1301
1302 if (clock > max_dotclk)
1303 return MODE_CLOCK_HIGH;
1304
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001305 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1306 clock *= 2;
1307
Shashank Sharmab22ca992017-07-24 19:19:32 +05301308 if (drm_mode_is_420_only(&connector->display_info, mode))
1309 clock /= 2;
1310
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001311 /* check if we can do 8bpc */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001312 status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001313
1314 /* if we can't do 8bpc we may still be able to do 12bpc */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001315 if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK && hdmi->has_hdmi_sink && !force_dvi)
1316 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true, force_dvi);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001317
1318 return status;
Eric Anholt7d573822009-01-02 13:33:00 -08001319}
1320
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001321static bool hdmi_12bpc_possible(const struct intel_crtc_state *crtc_state)
Ville Syrjälä71800632014-03-03 16:15:29 +02001322{
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001323 struct drm_i915_private *dev_priv =
1324 to_i915(crtc_state->base.crtc->dev);
1325 struct drm_atomic_state *state = crtc_state->base.state;
1326 struct drm_connector_state *connector_state;
1327 struct drm_connector *connector;
1328 int i;
Ville Syrjälä71800632014-03-03 16:15:29 +02001329
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001330 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä71800632014-03-03 16:15:29 +02001331 return false;
1332
Ville Syrjälä71800632014-03-03 16:15:29 +02001333 /*
1334 * HDMI 12bpc affects the clocks, so it's only possible
1335 * when not cloning with other encoder types.
1336 */
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001337 if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
1338 return false;
1339
Maarten Lankhorstfe5f6b12017-07-12 10:13:34 +02001340 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001341 const struct drm_display_info *info = &connector->display_info;
1342
1343 if (connector_state->crtc != crtc_state->base.crtc)
1344 continue;
1345
Shashank Sharma60436fd2017-07-21 20:55:04 +05301346 if (crtc_state->ycbcr420) {
1347 const struct drm_hdmi_info *hdmi = &info->hdmi;
1348
1349 if (!(hdmi->y420_dc_modes & DRM_EDID_YCBCR420_DC_36))
1350 return false;
1351 } else {
1352 if (!(info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36))
1353 return false;
1354 }
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001355 }
1356
Ander Conselvan de Oliveira46649d82017-04-24 13:47:18 +03001357 /* Display Wa #1139 */
1358 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
1359 crtc_state->base.adjusted_mode.htotal > 5460)
1360 return false;
1361
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001362 return true;
Ville Syrjälä71800632014-03-03 16:15:29 +02001363}
1364
Shashank Sharma60436fd2017-07-21 20:55:04 +05301365static bool
1366intel_hdmi_ycbcr420_config(struct drm_connector *connector,
1367 struct intel_crtc_state *config,
1368 int *clock_12bpc, int *clock_8bpc)
1369{
Shashank Sharmae5c05932017-07-21 20:55:05 +05301370 struct intel_crtc *intel_crtc = to_intel_crtc(config->base.crtc);
1371
Shashank Sharma60436fd2017-07-21 20:55:04 +05301372 if (!connector->ycbcr_420_allowed) {
1373 DRM_ERROR("Platform doesn't support YCBCR420 output\n");
1374 return false;
1375 }
1376
1377 /* YCBCR420 TMDS rate requirement is half the pixel clock */
1378 config->port_clock /= 2;
1379 *clock_12bpc /= 2;
1380 *clock_8bpc /= 2;
1381 config->ycbcr420 = true;
Shashank Sharmae5c05932017-07-21 20:55:05 +05301382
1383 /* YCBCR 420 output conversion needs a scaler */
1384 if (skl_update_scaler_crtc(config)) {
1385 DRM_DEBUG_KMS("Scaler allocation for output failed\n");
1386 return false;
1387 }
1388
1389 intel_pch_panel_fitting(intel_crtc, config,
1390 DRM_MODE_SCALE_FULLSCREEN);
1391
Shashank Sharma60436fd2017-07-21 20:55:04 +05301392 return true;
1393}
1394
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001395bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001396 struct intel_crtc_state *pipe_config,
1397 struct drm_connector_state *conn_state)
Eric Anholt7d573822009-01-02 13:33:00 -08001398{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001399 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001400 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001401 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Shashank Sharma60436fd2017-07-21 20:55:04 +05301402 struct drm_connector *connector = conn_state->connector;
1403 struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001404 struct intel_digital_connector_state *intel_conn_state =
1405 to_intel_digital_connector_state(conn_state);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001406 int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1407 int clock_12bpc = clock_8bpc * 3 / 2;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001408 int desired_bpp;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001409 bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001410
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001411 pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink;
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001412
Jesse Barnese43823e2014-11-05 14:26:08 -08001413 if (pipe_config->has_hdmi_sink)
1414 pipe_config->has_infoframe = true;
1415
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001416 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001417 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001418 pipe_config->limited_color_range =
1419 pipe_config->has_hdmi_sink &&
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001420 drm_default_rgb_quant_range(adjusted_mode) ==
1421 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001422 } else {
1423 pipe_config->limited_color_range =
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001424 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001425 }
1426
Clint Taylor697c4072014-09-02 17:03:36 -07001427 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1428 pipe_config->pixel_multiplier = 2;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001429 clock_8bpc *= 2;
Ville Syrjälä3320e372015-05-05 17:06:27 +03001430 clock_12bpc *= 2;
Clint Taylor697c4072014-09-02 17:03:36 -07001431 }
1432
Shashank Sharma60436fd2017-07-21 20:55:04 +05301433 if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) {
1434 if (!intel_hdmi_ycbcr420_config(connector, pipe_config,
1435 &clock_12bpc, &clock_8bpc)) {
1436 DRM_ERROR("Can't support YCBCR420 output\n");
1437 return false;
1438 }
1439 }
1440
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001441 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001442 pipe_config->has_pch_encoder = true;
1443
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001444 if (pipe_config->has_hdmi_sink) {
1445 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1446 pipe_config->has_audio = intel_hdmi->has_audio;
1447 else
1448 pipe_config->has_audio =
1449 intel_conn_state->force_audio == HDMI_AUDIO_ON;
1450 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001451
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001452 /*
1453 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1454 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +02001455 * outputs. We also need to check that the higher clock still fits
1456 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001457 */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001458 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink && !force_dvi &&
1459 hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true, force_dvi) == MODE_OK &&
Ville Syrjälä7a0baa62015-06-30 15:33:54 +03001460 hdmi_12bpc_possible(pipe_config)) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001461 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1462 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +02001463
1464 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02001465 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001466 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001467 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1468 desired_bpp = 8*3;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001469
1470 pipe_config->port_clock = clock_8bpc;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001471 }
1472
1473 if (!pipe_config->bw_constrained) {
Dhinakaran Pandiyanb64b7a62017-04-04 11:16:05 -07001474 DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
Daniel Vettere29c22c2013-02-21 00:00:16 +01001475 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001476 }
1477
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001478 if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001479 false, force_dvi) != MODE_OK) {
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001480 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
Daniel Vetter325b9d02013-04-19 11:24:33 +02001481 return false;
1482 }
1483
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001484 /* Set user selected PAR to incoming mode's member */
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02001485 adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001486
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03001487 pipe_config->lane_count = 4;
1488
Shashank Sharma15953632017-03-13 16:54:03 +05301489 if (scdc->scrambling.supported && IS_GEMINILAKE(dev_priv)) {
1490 if (scdc->scrambling.low_rates)
1491 pipe_config->hdmi_scrambling = true;
1492
1493 if (pipe_config->port_clock > 340000) {
1494 pipe_config->hdmi_scrambling = true;
1495 pipe_config->hdmi_high_tmds_clock_ratio = true;
1496 }
1497 }
1498
Eric Anholt7d573822009-01-02 13:33:00 -08001499 return true;
1500}
1501
Chris Wilson953ece6972014-09-02 20:04:01 +01001502static void
1503intel_hdmi_unset_edid(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001504{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001505 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02001506
Chris Wilsonea5b2132010-08-04 13:50:23 +01001507 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001508 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001509 intel_hdmi->rgb_quant_range_selectable = false;
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +08001510
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001511 intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
1512 intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
1513
Chris Wilson953ece6972014-09-02 20:04:01 +01001514 kfree(to_intel_connector(connector)->detect_edid);
1515 to_intel_connector(connector)->detect_edid = NULL;
Ma Ling9dff6af2009-04-02 13:13:26 +08001516}
1517
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001518static void
Ville Syrjäläd6199252016-05-04 14:45:22 +03001519intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001520{
1521 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1522 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
Ville Syrjäläd6199252016-05-04 14:45:22 +03001523 enum port port = hdmi_to_dig_port(hdmi)->port;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001524 struct i2c_adapter *adapter =
1525 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
1526 enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
1527
Ville Syrjäläd6199252016-05-04 14:45:22 +03001528 /*
1529 * Type 1 DVI adaptors are not required to implement any
1530 * registers, so we can't always detect their presence.
1531 * Ideally we should be able to check the state of the
1532 * CONFIG1 pin, but no such luck on our hardware.
1533 *
1534 * The only method left to us is to check the VBT to see
1535 * if the port is a dual mode capable DP port. But let's
1536 * only do that when we sucesfully read the EDID, to avoid
1537 * confusing log messages about DP dual mode adaptors when
1538 * there's nothing connected to the port.
1539 */
1540 if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
1541 if (has_edid &&
1542 intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
1543 DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
1544 type = DRM_DP_DUAL_MODE_TYPE1_DVI;
1545 } else {
1546 type = DRM_DP_DUAL_MODE_NONE;
1547 }
1548 }
1549
1550 if (type == DRM_DP_DUAL_MODE_NONE)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001551 return;
1552
1553 hdmi->dp_dual_mode.type = type;
1554 hdmi->dp_dual_mode.max_tmds_clock =
1555 drm_dp_dual_mode_max_tmds_clock(type, adapter);
1556
1557 DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
1558 drm_dp_get_dual_mode_type_name(type),
1559 hdmi->dp_dual_mode.max_tmds_clock);
1560}
1561
Chris Wilson953ece6972014-09-02 20:04:01 +01001562static bool
David Weinehall23f889b2016-08-17 15:47:48 +03001563intel_hdmi_set_edid(struct drm_connector *connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001564{
Chris Wilson953ece6972014-09-02 20:04:01 +01001565 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1566 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
David Weinehall23f889b2016-08-17 15:47:48 +03001567 struct edid *edid;
Chris Wilson953ece6972014-09-02 20:04:01 +01001568 bool connected = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001569
David Weinehall23f889b2016-08-17 15:47:48 +03001570 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001571
David Weinehall23f889b2016-08-17 15:47:48 +03001572 edid = drm_get_edid(connector,
1573 intel_gmbus_get_adapter(dev_priv,
1574 intel_hdmi->ddc_bus));
Imre Deak671dedd2014-03-05 16:20:53 +02001575
David Weinehall23f889b2016-08-17 15:47:48 +03001576 intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001577
David Weinehall23f889b2016-08-17 15:47:48 +03001578 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001579
Chris Wilson953ece6972014-09-02 20:04:01 +01001580 to_intel_connector(connector)->detect_edid = edid;
1581 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1582 intel_hdmi->rgb_quant_range_selectable =
1583 drm_rgb_quant_range_selectable(edid);
1584
1585 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001586 intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
Chris Wilson953ece6972014-09-02 20:04:01 +01001587
1588 connected = true;
1589 }
1590
1591 return connected;
1592}
1593
Daniel Vetter8166fce2015-10-08 21:50:57 +02001594static enum drm_connector_status
1595intel_hdmi_detect(struct drm_connector *connector, bool force)
Chris Wilson953ece6972014-09-02 20:04:01 +01001596{
Daniel Vetter8166fce2015-10-08 21:50:57 +02001597 enum drm_connector_status status;
Daniel Vetter8166fce2015-10-08 21:50:57 +02001598 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Chris Wilson953ece6972014-09-02 20:04:01 +01001599
Daniel Vetter8166fce2015-10-08 21:50:57 +02001600 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1601 connector->base.id, connector->name);
1602
Imre Deak29bb94b2015-11-19 20:55:01 +02001603 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1604
Daniel Vetter8166fce2015-10-08 21:50:57 +02001605 intel_hdmi_unset_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001606
David Weinehall23f889b2016-08-17 15:47:48 +03001607 if (intel_hdmi_set_edid(connector)) {
Chris Wilson953ece6972014-09-02 20:04:01 +01001608 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1609
1610 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1611 status = connector_status_connected;
Daniel Vetter8166fce2015-10-08 21:50:57 +02001612 } else
Chris Wilson953ece6972014-09-02 20:04:01 +01001613 status = connector_status_disconnected;
1614
Imre Deak29bb94b2015-11-19 20:55:01 +02001615 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1616
Chris Wilson953ece6972014-09-02 20:04:01 +01001617 return status;
1618}
1619
1620static void
1621intel_hdmi_force(struct drm_connector *connector)
1622{
1623 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1624
1625 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1626 connector->base.id, connector->name);
1627
1628 intel_hdmi_unset_edid(connector);
1629
1630 if (connector->status != connector_status_connected)
1631 return;
1632
David Weinehall23f889b2016-08-17 15:47:48 +03001633 intel_hdmi_set_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001634 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1635}
1636
1637static int intel_hdmi_get_modes(struct drm_connector *connector)
1638{
1639 struct edid *edid;
1640
1641 edid = to_intel_connector(connector)->detect_edid;
1642 if (edid == NULL)
1643 return 0;
1644
1645 return intel_connector_update_modes(connector, edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001646}
1647
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001648static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001649 const struct intel_crtc_state *pipe_config,
1650 const struct drm_connector_state *conn_state)
Jesse Barnes13732ba2014-04-05 11:51:35 -07001651{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001652 struct intel_digital_port *intel_dig_port =
1653 enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001654
Maarten Lankhorstac240282016-11-23 15:57:00 +01001655 intel_hdmi_prepare(encoder, pipe_config);
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001656
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001657 intel_dig_port->set_infoframes(&encoder->base,
1658 pipe_config->has_infoframe,
1659 pipe_config, conn_state);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001660}
1661
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001662static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001663 const struct intel_crtc_state *pipe_config,
1664 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001665{
1666 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1667 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001668 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001669
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03001670 vlv_phy_pre_encoder_enable(encoder);
Jani Nikulab76cf762013-07-30 12:20:31 +03001671
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03001672 /* HDMI 1.0V-2dB */
1673 vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
1674 0x2b247878);
1675
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001676 dport->set_infoframes(&encoder->base,
1677 pipe_config->has_infoframe,
1678 pipe_config, conn_state);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001679
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001680 g4x_enable_hdmi(encoder, pipe_config, conn_state);
Jani Nikulab76cf762013-07-30 12:20:31 +03001681
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001682 vlv_wait_port_ready(dev_priv, dport, 0x0);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001683}
1684
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001685static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001686 const struct intel_crtc_state *pipe_config,
1687 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001688{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001689 intel_hdmi_prepare(encoder, pipe_config);
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001690
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03001691 vlv_phy_pre_pll_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001692}
1693
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001694static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001695 const struct intel_crtc_state *pipe_config,
1696 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03001697{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001698 intel_hdmi_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03001699
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001700 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03001701}
1702
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001703static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001704 const struct intel_crtc_state *old_crtc_state,
1705 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001706{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03001707 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001708}
1709
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001710static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001711 const struct intel_crtc_state *old_crtc_state,
1712 const struct drm_connector_state *old_conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001713{
Jesse Barnes89b667f2013-04-18 14:51:36 -07001714 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03001715 vlv_phy_reset_lanes(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001716}
1717
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001718static void chv_hdmi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001719 const struct intel_crtc_state *old_crtc_state,
1720 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03001721{
Ville Syrjälä580d3812014-04-09 13:29:00 +03001722 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001723 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001724
Ville Syrjäläa5805162015-05-26 20:42:30 +03001725 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001726
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03001727 /* Assert data lane reset */
1728 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001729
Ville Syrjäläa5805162015-05-26 20:42:30 +03001730 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001731}
1732
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001733static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001734 const struct intel_crtc_state *pipe_config,
1735 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001736{
1737 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1738 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001739 struct drm_i915_private *dev_priv = to_i915(dev);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001740
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03001741 chv_phy_pre_encoder_enable(encoder);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001742
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001743 /* FIXME: Program the support xxx V-dB */
1744 /* Use 800mV-0dB */
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03001745 chv_set_phy_signal_level(encoder, 128, 102, false);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001746
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001747 dport->set_infoframes(&encoder->base,
1748 pipe_config->has_infoframe,
1749 pipe_config, conn_state);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001750
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001751 g4x_enable_hdmi(encoder, pipe_config, conn_state);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001752
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001753 vlv_wait_port_ready(dev_priv, dport, 0x0);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001754
1755 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03001756 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001757}
1758
Eric Anholt7d573822009-01-02 13:33:00 -08001759static void intel_hdmi_destroy(struct drm_connector *connector)
1760{
Chris Wilson10e972d2014-09-04 21:43:45 +01001761 kfree(to_intel_connector(connector)->detect_edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001762 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001763 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001764}
1765
Eric Anholt7d573822009-01-02 13:33:00 -08001766static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Eric Anholt7d573822009-01-02 13:33:00 -08001767 .detect = intel_hdmi_detect,
Chris Wilson953ece6972014-09-02 20:04:01 +01001768 .force = intel_hdmi_force,
Eric Anholt7d573822009-01-02 13:33:00 -08001769 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001770 .atomic_get_property = intel_digital_connector_atomic_get_property,
1771 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001772 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001773 .early_unregister = intel_connector_unregister,
Eric Anholt7d573822009-01-02 13:33:00 -08001774 .destroy = intel_hdmi_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08001775 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001776 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Eric Anholt7d573822009-01-02 13:33:00 -08001777};
1778
1779static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1780 .get_modes = intel_hdmi_get_modes,
1781 .mode_valid = intel_hdmi_mode_valid,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001782 .atomic_check = intel_digital_connector_atomic_check,
Eric Anholt7d573822009-01-02 13:33:00 -08001783};
1784
Eric Anholt7d573822009-01-02 13:33:00 -08001785static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001786 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08001787};
1788
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001789static void
1790intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1791{
Chris Wilson3f43c482011-05-12 22:17:24 +01001792 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001793 intel_attach_broadcast_rgb_property(connector);
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301794 intel_attach_aspect_ratio_property(connector);
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02001795 connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001796}
1797
Shashank Sharma15953632017-03-13 16:54:03 +05301798/*
1799 * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
1800 * @encoder: intel_encoder
1801 * @connector: drm_connector
1802 * @high_tmds_clock_ratio = bool to indicate if the function needs to set
1803 * or reset the high tmds clock ratio for scrambling
1804 * @scrambling: bool to Indicate if the function needs to set or reset
1805 * sink scrambling
1806 *
1807 * This function handles scrambling on HDMI 2.0 capable sinks.
1808 * If required clock rate is > 340 Mhz && scrambling is supported by sink
1809 * it enables scrambling. This should be called before enabling the HDMI
1810 * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
1811 * detect a scrambled clock within 100 ms.
1812 */
1813void intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
1814 struct drm_connector *connector,
1815 bool high_tmds_clock_ratio,
1816 bool scrambling)
1817{
1818 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1819 struct drm_i915_private *dev_priv = connector->dev->dev_private;
1820 struct drm_scrambling *sink_scrambling =
1821 &connector->display_info.hdmi.scdc.scrambling;
1822 struct i2c_adapter *adptr = intel_gmbus_get_adapter(dev_priv,
1823 intel_hdmi->ddc_bus);
1824 bool ret;
1825
1826 if (!sink_scrambling->supported)
1827 return;
1828
1829 DRM_DEBUG_KMS("Setting sink scrambling for enc:%s connector:%s\n",
1830 encoder->base.name, connector->name);
1831
1832 /* Set TMDS bit clock ratio to 1/40 or 1/10 */
1833 ret = drm_scdc_set_high_tmds_clock_ratio(adptr, high_tmds_clock_ratio);
1834 if (!ret) {
1835 DRM_ERROR("Set TMDS ratio failed\n");
1836 return;
1837 }
1838
1839 /* Enable/disable sink scrambling */
1840 ret = drm_scdc_set_scrambling(adptr, scrambling);
1841 if (!ret) {
1842 DRM_ERROR("Set sink scrambling failed\n");
1843 return;
1844 }
1845
1846 DRM_DEBUG_KMS("sink scrambling handled\n");
1847}
1848
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07001849static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
1850{
1851 u8 ddc_pin;
1852
1853 switch (port) {
1854 case PORT_B:
1855 ddc_pin = GMBUS_PIN_DPB;
1856 break;
1857 case PORT_C:
1858 ddc_pin = GMBUS_PIN_DPC;
1859 break;
1860 case PORT_D:
1861 ddc_pin = GMBUS_PIN_DPD_CHV;
1862 break;
1863 default:
1864 MISSING_CASE(port);
1865 ddc_pin = GMBUS_PIN_DPB;
1866 break;
1867 }
1868 return ddc_pin;
1869}
1870
1871static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
1872{
1873 u8 ddc_pin;
1874
1875 switch (port) {
1876 case PORT_B:
1877 ddc_pin = GMBUS_PIN_1_BXT;
1878 break;
1879 case PORT_C:
1880 ddc_pin = GMBUS_PIN_2_BXT;
1881 break;
1882 default:
1883 MISSING_CASE(port);
1884 ddc_pin = GMBUS_PIN_1_BXT;
1885 break;
1886 }
1887 return ddc_pin;
1888}
1889
1890static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv,
1891 enum port port)
1892{
1893 u8 ddc_pin;
1894
1895 switch (port) {
1896 case PORT_B:
1897 ddc_pin = GMBUS_PIN_1_BXT;
1898 break;
1899 case PORT_C:
1900 ddc_pin = GMBUS_PIN_2_BXT;
1901 break;
1902 case PORT_D:
1903 ddc_pin = GMBUS_PIN_4_CNP;
1904 break;
1905 default:
1906 MISSING_CASE(port);
1907 ddc_pin = GMBUS_PIN_1_BXT;
1908 break;
1909 }
1910 return ddc_pin;
1911}
1912
1913static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv,
1914 enum port port)
1915{
1916 u8 ddc_pin;
1917
1918 switch (port) {
1919 case PORT_B:
1920 ddc_pin = GMBUS_PIN_DPB;
1921 break;
1922 case PORT_C:
1923 ddc_pin = GMBUS_PIN_DPC;
1924 break;
1925 case PORT_D:
1926 ddc_pin = GMBUS_PIN_DPD;
1927 break;
1928 default:
1929 MISSING_CASE(port);
1930 ddc_pin = GMBUS_PIN_DPB;
1931 break;
1932 }
1933 return ddc_pin;
1934}
1935
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03001936static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
1937 enum port port)
1938{
1939 const struct ddi_vbt_port_info *info =
1940 &dev_priv->vbt.ddi_port_info[port];
1941 u8 ddc_pin;
1942
1943 if (info->alternate_ddc_pin) {
1944 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
1945 info->alternate_ddc_pin, port_name(port));
1946 return info->alternate_ddc_pin;
1947 }
1948
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07001949 if (IS_CHERRYVIEW(dev_priv))
1950 ddc_pin = chv_port_to_ddc_pin(dev_priv, port);
1951 else if (IS_GEN9_LP(dev_priv))
1952 ddc_pin = bxt_port_to_ddc_pin(dev_priv, port);
1953 else if (HAS_PCH_CNP(dev_priv))
1954 ddc_pin = cnp_port_to_ddc_pin(dev_priv, port);
1955 else
1956 ddc_pin = g4x_port_to_ddc_pin(dev_priv, port);
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03001957
1958 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
1959 ddc_pin, port_name(port));
1960
1961 return ddc_pin;
1962}
1963
Ville Syrjälä385e4de2017-08-18 16:49:55 +03001964void intel_infoframe_init(struct intel_digital_port *intel_dig_port)
1965{
1966 struct drm_i915_private *dev_priv =
1967 to_i915(intel_dig_port->base.base.dev);
1968
1969 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1970 intel_dig_port->write_infoframe = vlv_write_infoframe;
1971 intel_dig_port->set_infoframes = vlv_set_infoframes;
1972 intel_dig_port->infoframe_enabled = vlv_infoframe_enabled;
1973 } else if (IS_G4X(dev_priv)) {
1974 intel_dig_port->write_infoframe = g4x_write_infoframe;
1975 intel_dig_port->set_infoframes = g4x_set_infoframes;
1976 intel_dig_port->infoframe_enabled = g4x_infoframe_enabled;
1977 } else if (HAS_DDI(dev_priv)) {
1978 intel_dig_port->write_infoframe = hsw_write_infoframe;
1979 intel_dig_port->set_infoframes = hsw_set_infoframes;
1980 intel_dig_port->infoframe_enabled = hsw_infoframe_enabled;
1981 } else if (HAS_PCH_IBX(dev_priv)) {
1982 intel_dig_port->write_infoframe = ibx_write_infoframe;
1983 intel_dig_port->set_infoframes = ibx_set_infoframes;
1984 intel_dig_port->infoframe_enabled = ibx_infoframe_enabled;
1985 } else {
1986 intel_dig_port->write_infoframe = cpt_write_infoframe;
1987 intel_dig_port->set_infoframes = cpt_set_infoframes;
1988 intel_dig_port->infoframe_enabled = cpt_infoframe_enabled;
1989 }
1990}
1991
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001992void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1993 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001994{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001995 struct drm_connector *connector = &intel_connector->base;
1996 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1997 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1998 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001999 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02002000 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -08002001
Ville Syrjälä22f350422016-06-03 12:17:43 +03002002 DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
2003 port_name(port));
2004
Ville Syrjäläccb1a832015-12-08 19:59:38 +02002005 if (WARN(intel_dig_port->max_lanes < 4,
2006 "Not enough lanes (%d) for HDMI on port %c\n",
2007 intel_dig_port->max_lanes, port_name(port)))
2008 return;
2009
Eric Anholt7d573822009-01-02 13:33:00 -08002010 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04002011 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08002012 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
2013
Peter Rossc3febcc2012-01-28 14:49:26 +01002014 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08002015 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01002016 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08002017
Shashank Sharmaeadc2e52017-07-21 20:55:09 +05302018 if (IS_GEMINILAKE(dev_priv))
2019 connector->ycbcr_420_allowed = true;
2020
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002021 intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
2022
Rodrigo Vivif761bef22017-08-11 11:26:50 -07002023 if (WARN_ON(port == PORT_A))
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002024 return;
Rodrigo Vivif761bef22017-08-11 11:26:50 -07002025 intel_encoder->hpd_pin = intel_hpd_pin(port);
Eric Anholt7d573822009-01-02 13:33:00 -08002026
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002027 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002028 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2029 else
2030 intel_connector->get_hw_state = intel_connector_get_hw_state;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002031
2032 intel_hdmi_add_properties(intel_hdmi, connector);
2033
2034 intel_connector_attach_encoder(intel_connector, intel_encoder);
Shashank Sharmad8b4c432015-09-04 18:56:11 +05302035 intel_hdmi->attached_connector = intel_connector;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002036
2037 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2038 * 0xd. Failure to do so will result in spurious interrupts being
2039 * generated on the port when a cable is not attached.
2040 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002041 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002042 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2043 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2044 }
2045}
2046
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002047void intel_hdmi_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002048 i915_reg_t hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002049{
2050 struct intel_digital_port *intel_dig_port;
2051 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002052 struct intel_connector *intel_connector;
2053
Daniel Vetterb14c5672013-09-19 12:18:32 +02002054 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002055 if (!intel_dig_port)
2056 return;
2057
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002058 intel_connector = intel_connector_alloc();
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002059 if (!intel_connector) {
2060 kfree(intel_dig_port);
2061 return;
2062 }
2063
2064 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002065
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002066 drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
2067 &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
2068 "HDMI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002069
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002070 intel_encoder->compute_config = intel_hdmi_compute_config;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002071 if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03002072 intel_encoder->disable = pch_disable_hdmi;
2073 intel_encoder->post_disable = pch_post_disable_hdmi;
2074 } else {
2075 intel_encoder->disable = g4x_disable_hdmi;
2076 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002077 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002078 intel_encoder->get_config = intel_hdmi_get_config;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002079 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03002080 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002081 intel_encoder->pre_enable = chv_hdmi_pre_enable;
2082 intel_encoder->enable = vlv_enable_hdmi;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002083 intel_encoder->post_disable = chv_hdmi_post_disable;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002084 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002085 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002086 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
2087 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002088 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002089 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002090 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07002091 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002092 if (HAS_PCH_CPT(dev_priv))
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002093 intel_encoder->enable = cpt_enable_hdmi;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002094 else if (HAS_PCH_IBX(dev_priv))
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002095 intel_encoder->enable = ibx_enable_hdmi;
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002096 else
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002097 intel_encoder->enable = g4x_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002098 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002099
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002100 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002101 intel_encoder->power_domain = intel_port_to_power_domain(port);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002102 intel_encoder->port = port;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002103 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03002104 if (port == PORT_D)
2105 intel_encoder->crtc_mask = 1 << 2;
2106 else
2107 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2108 } else {
2109 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2110 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02002111 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002112 /*
2113 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
2114 * to work on real hardware. And since g4x can send infoframes to
2115 * only one port anyway, nothing is lost by allowing it.
2116 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01002117 if (IS_G4X(dev_priv))
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002118 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08002119
Paulo Zanoni174edf12012-10-26 19:05:50 -02002120 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03002121 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002122 intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02002123 intel_dig_port->max_lanes = 4;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002124
Ville Syrjälä385e4de2017-08-18 16:49:55 +03002125 intel_infoframe_init(intel_dig_port);
2126
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002127 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08002128}