blob: 2ad732d36f86e2e7cb2ca5062e59f6464c622982 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040018#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define BITS_PER_BYTE 8
21#define OFDM_PLCP_BITS 22
Felix Fietkau7817e4c2010-04-19 19:57:31 +020022#define HT_RC_2_MCS(_rc) ((_rc) & 0x1f)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
24#define L_STF 8
25#define L_LTF 8
26#define L_SIG 4
27#define HT_SIG 8
28#define HT_STF 4
29#define HT_LTF(_ns) (4 * (_ns))
30#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
31#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
32#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
33#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
34
35#define OFDM_SIFS_TIME 16
36
Felix Fietkauc6663872010-04-19 19:57:33 +020037static u16 bits_per_symbol[][2] = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070038 /* 20MHz 40MHz */
39 { 26, 54 }, /* 0: BPSK */
40 { 52, 108 }, /* 1: QPSK 1/2 */
41 { 78, 162 }, /* 2: QPSK 3/4 */
42 { 104, 216 }, /* 3: 16-QAM 1/2 */
43 { 156, 324 }, /* 4: 16-QAM 3/4 */
44 { 208, 432 }, /* 5: 64-QAM 2/3 */
45 { 234, 486 }, /* 6: 64-QAM 3/4 */
46 { 260, 540 }, /* 7: 64-QAM 5/6 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070047};
48
49#define IS_HT_RATE(_rate) ((_rate) & 0x80)
50
Felix Fietkau82b873a2010-11-11 03:18:37 +010051static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
52 struct ath_atx_tid *tid,
Felix Fietkau2d42efc2010-11-14 15:20:13 +010053 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053054static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -070055 struct ath_txq *txq, struct list_head *bf_q,
56 struct ath_tx_status *ts, int txok, int sendbar);
Sujithe8324352009-01-16 21:38:42 +053057static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
58 struct list_head *head);
Felix Fietkau269c44b2010-11-14 15:20:06 +010059static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len);
Felix Fietkaudb1a0522010-03-29 20:07:11 -070060static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
Felix Fietkaub572d032010-11-14 15:20:07 +010061 int nframes, int nbad, int txok, bool update_rc);
Felix Fietkau90fa5392010-09-20 13:45:38 +020062static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
63 int seqno);
Sujithe8324352009-01-16 21:38:42 +053064
Felix Fietkau545750d2009-11-23 22:21:01 +010065enum {
Felix Fietkau0e668cd2010-04-19 19:57:32 +020066 MCS_HT20,
67 MCS_HT20_SGI,
Felix Fietkau545750d2009-11-23 22:21:01 +010068 MCS_HT40,
69 MCS_HT40_SGI,
70};
71
Felix Fietkau0e668cd2010-04-19 19:57:32 +020072static int ath_max_4ms_framelen[4][32] = {
73 [MCS_HT20] = {
74 3212, 6432, 9648, 12864, 19300, 25736, 28952, 32172,
75 6424, 12852, 19280, 25708, 38568, 51424, 57852, 64280,
76 9628, 19260, 28896, 38528, 57792, 65532, 65532, 65532,
77 12828, 25656, 38488, 51320, 65532, 65532, 65532, 65532,
78 },
79 [MCS_HT20_SGI] = {
80 3572, 7144, 10720, 14296, 21444, 28596, 32172, 35744,
81 7140, 14284, 21428, 28568, 42856, 57144, 64288, 65532,
82 10700, 21408, 32112, 42816, 64228, 65532, 65532, 65532,
83 14256, 28516, 42780, 57040, 65532, 65532, 65532, 65532,
Felix Fietkau545750d2009-11-23 22:21:01 +010084 },
85 [MCS_HT40] = {
Felix Fietkau0e668cd2010-04-19 19:57:32 +020086 6680, 13360, 20044, 26724, 40092, 53456, 60140, 65532,
87 13348, 26700, 40052, 53400, 65532, 65532, 65532, 65532,
88 20004, 40008, 60016, 65532, 65532, 65532, 65532, 65532,
89 26644, 53292, 65532, 65532, 65532, 65532, 65532, 65532,
Felix Fietkau545750d2009-11-23 22:21:01 +010090 },
91 [MCS_HT40_SGI] = {
Felix Fietkau0e668cd2010-04-19 19:57:32 +020092 7420, 14844, 22272, 29696, 44544, 59396, 65532, 65532,
93 14832, 29668, 44504, 59340, 65532, 65532, 65532, 65532,
94 22232, 44464, 65532, 65532, 65532, 65532, 65532, 65532,
95 29616, 59232, 65532, 65532, 65532, 65532, 65532, 65532,
Felix Fietkau545750d2009-11-23 22:21:01 +010096 }
97};
98
Sujithe8324352009-01-16 21:38:42 +053099/*********************/
100/* Aggregation logic */
101/*********************/
102
Sujithe8324352009-01-16 21:38:42 +0530103static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
104{
105 struct ath_atx_ac *ac = tid->ac;
106
107 if (tid->paused)
108 return;
109
110 if (tid->sched)
111 return;
112
113 tid->sched = true;
114 list_add_tail(&tid->list, &ac->tid_q);
115
116 if (ac->sched)
117 return;
118
119 ac->sched = true;
120 list_add_tail(&ac->list, &txq->axq_acq);
121}
122
Sujithe8324352009-01-16 21:38:42 +0530123static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
124{
Felix Fietkau066dae92010-11-07 14:59:39 +0100125 struct ath_txq *txq = tid->ac->txq;
Sujithe8324352009-01-16 21:38:42 +0530126
Lorenzo Bianconi75401842010-08-01 15:47:32 +0200127 WARN_ON(!tid->paused);
128
Sujithe8324352009-01-16 21:38:42 +0530129 spin_lock_bh(&txq->axq_lock);
Lorenzo Bianconi75401842010-08-01 15:47:32 +0200130 tid->paused = false;
Sujithe8324352009-01-16 21:38:42 +0530131
132 if (list_empty(&tid->buf_q))
133 goto unlock;
134
135 ath_tx_queue_tid(txq, tid);
136 ath_txq_schedule(sc, txq);
137unlock:
138 spin_unlock_bh(&txq->axq_lock);
139}
140
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100141static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
Felix Fietkau76e45222010-11-14 15:20:08 +0100142{
143 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100144 BUILD_BUG_ON(sizeof(struct ath_frame_info) >
145 sizeof(tx_info->rate_driver_data));
146 return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
Felix Fietkau76e45222010-11-14 15:20:08 +0100147}
148
Sujithe8324352009-01-16 21:38:42 +0530149static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
150{
Felix Fietkau066dae92010-11-07 14:59:39 +0100151 struct ath_txq *txq = tid->ac->txq;
Sujithe8324352009-01-16 21:38:42 +0530152 struct ath_buf *bf;
153 struct list_head bf_head;
Felix Fietkau90fa5392010-09-20 13:45:38 +0200154 struct ath_tx_status ts;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100155 struct ath_frame_info *fi;
Felix Fietkau90fa5392010-09-20 13:45:38 +0200156
Sujithe8324352009-01-16 21:38:42 +0530157 INIT_LIST_HEAD(&bf_head);
158
Felix Fietkau90fa5392010-09-20 13:45:38 +0200159 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +0530160 spin_lock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530161
162 while (!list_empty(&tid->buf_q)) {
163 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530164 list_move_tail(&bf->list, &bf_head);
Felix Fietkau90fa5392010-09-20 13:45:38 +0200165
Felix Fietkaue1566d12010-11-20 03:08:46 +0100166 spin_unlock_bh(&txq->axq_lock);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100167 fi = get_frame_info(bf->bf_mpdu);
168 if (fi->retries) {
169 ath_tx_update_baw(sc, tid, fi->seqno);
Felix Fietkau90fa5392010-09-20 13:45:38 +0200170 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
171 } else {
Felix Fietkaua9e99a02011-01-10 17:05:47 -0700172 ath_tx_send_normal(sc, txq, NULL, &bf_head);
Felix Fietkau90fa5392010-09-20 13:45:38 +0200173 }
Felix Fietkaue1566d12010-11-20 03:08:46 +0100174 spin_lock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530175 }
176
177 spin_unlock_bh(&txq->axq_lock);
178}
179
180static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
181 int seqno)
182{
183 int index, cindex;
184
185 index = ATH_BA_INDEX(tid->seq_start, seqno);
186 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
187
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200188 __clear_bit(cindex, tid->tx_buf);
Sujithe8324352009-01-16 21:38:42 +0530189
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200190 while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
Sujithe8324352009-01-16 21:38:42 +0530191 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
192 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
193 }
194}
195
196static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
Felix Fietkau2d3bcba2010-11-14 15:20:01 +0100197 u16 seqno)
Sujithe8324352009-01-16 21:38:42 +0530198{
199 int index, cindex;
200
Felix Fietkau2d3bcba2010-11-14 15:20:01 +0100201 index = ATH_BA_INDEX(tid->seq_start, seqno);
Sujithe8324352009-01-16 21:38:42 +0530202 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200203 __set_bit(cindex, tid->tx_buf);
Sujithe8324352009-01-16 21:38:42 +0530204
205 if (index >= ((tid->baw_tail - tid->baw_head) &
206 (ATH_TID_MAX_BUFS - 1))) {
207 tid->baw_tail = cindex;
208 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
209 }
210}
211
212/*
213 * TODO: For frame(s) that are in the retry state, we will reuse the
214 * sequence number(s) without setting the retry bit. The
215 * alternative is to give up on these and BAR the receiver's window
216 * forward.
217 */
218static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
219 struct ath_atx_tid *tid)
220
221{
222 struct ath_buf *bf;
223 struct list_head bf_head;
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700224 struct ath_tx_status ts;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100225 struct ath_frame_info *fi;
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700226
227 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +0530228 INIT_LIST_HEAD(&bf_head);
229
230 for (;;) {
231 if (list_empty(&tid->buf_q))
232 break;
Sujithe8324352009-01-16 21:38:42 +0530233
Sujithd43f30152009-01-16 21:38:53 +0530234 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
235 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530236
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100237 fi = get_frame_info(bf->bf_mpdu);
238 if (fi->retries)
239 ath_tx_update_baw(sc, tid, fi->seqno);
Sujithe8324352009-01-16 21:38:42 +0530240
241 spin_unlock(&txq->axq_lock);
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700242 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
Sujithe8324352009-01-16 21:38:42 +0530243 spin_lock(&txq->axq_lock);
244 }
245
246 tid->seq_next = tid->seq_start;
247 tid->baw_tail = tid->baw_head;
248}
249
Sujithfec247c2009-07-27 12:08:16 +0530250static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100251 struct sk_buff *skb)
Sujithe8324352009-01-16 21:38:42 +0530252{
Felix Fietkau8b7f8532010-11-28 19:37:48 +0100253 struct ath_frame_info *fi = get_frame_info(skb);
Sujithe8324352009-01-16 21:38:42 +0530254 struct ieee80211_hdr *hdr;
255
Sujithfec247c2009-07-27 12:08:16 +0530256 TX_STAT_INC(txq->axq_qnum, a_retries);
Felix Fietkau8b7f8532010-11-28 19:37:48 +0100257 if (fi->retries++ > 0)
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100258 return;
Sujithe8324352009-01-16 21:38:42 +0530259
Sujithe8324352009-01-16 21:38:42 +0530260 hdr = (struct ieee80211_hdr *)skb->data;
261 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
262}
263
Felix Fietkau0a8cea82010-04-19 19:57:30 +0200264static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
265{
266 struct ath_buf *bf = NULL;
267
268 spin_lock_bh(&sc->tx.txbuflock);
269
270 if (unlikely(list_empty(&sc->tx.txbuf))) {
271 spin_unlock_bh(&sc->tx.txbuflock);
272 return NULL;
273 }
274
275 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
276 list_del(&bf->list);
277
278 spin_unlock_bh(&sc->tx.txbuflock);
279
280 return bf;
281}
282
283static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
284{
285 spin_lock_bh(&sc->tx.txbuflock);
286 list_add_tail(&bf->list, &sc->tx.txbuf);
287 spin_unlock_bh(&sc->tx.txbuflock);
288}
289
Sujithd43f30152009-01-16 21:38:53 +0530290static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
291{
292 struct ath_buf *tbf;
293
Felix Fietkau0a8cea82010-04-19 19:57:30 +0200294 tbf = ath_tx_get_buffer(sc);
295 if (WARN_ON(!tbf))
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530296 return NULL;
Sujithd43f30152009-01-16 21:38:53 +0530297
298 ATH_TXBUF_RESET(tbf);
299
Felix Fietkau827e69b2009-11-15 23:09:25 +0100300 tbf->aphy = bf->aphy;
Sujithd43f30152009-01-16 21:38:53 +0530301 tbf->bf_mpdu = bf->bf_mpdu;
302 tbf->bf_buf_addr = bf->bf_buf_addr;
Vasanthakumar Thiagarajand826c832010-04-15 17:38:45 -0400303 memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
Sujithd43f30152009-01-16 21:38:53 +0530304 tbf->bf_state = bf->bf_state;
Sujithd43f30152009-01-16 21:38:53 +0530305
306 return tbf;
307}
308
Felix Fietkaub572d032010-11-14 15:20:07 +0100309static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
310 struct ath_tx_status *ts, int txok,
311 int *nframes, int *nbad)
312{
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100313 struct ath_frame_info *fi;
Felix Fietkaub572d032010-11-14 15:20:07 +0100314 u16 seq_st = 0;
315 u32 ba[WME_BA_BMP_SIZE >> 5];
316 int ba_index;
317 int isaggr = 0;
318
319 *nbad = 0;
320 *nframes = 0;
321
Felix Fietkaub572d032010-11-14 15:20:07 +0100322 isaggr = bf_isaggr(bf);
323 if (isaggr) {
324 seq_st = ts->ts_seqnum;
325 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
326 }
327
328 while (bf) {
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100329 fi = get_frame_info(bf->bf_mpdu);
330 ba_index = ATH_BA_INDEX(seq_st, fi->seqno);
Felix Fietkaub572d032010-11-14 15:20:07 +0100331
332 (*nframes)++;
333 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
334 (*nbad)++;
335
336 bf = bf->bf_next;
337 }
338}
339
340
Sujithd43f30152009-01-16 21:38:53 +0530341static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
342 struct ath_buf *bf, struct list_head *bf_q,
Felix Fietkauc5992612010-11-14 15:20:09 +0100343 struct ath_tx_status *ts, int txok, bool retry)
Sujithe8324352009-01-16 21:38:42 +0530344{
345 struct ath_node *an = NULL;
346 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530347 struct ieee80211_sta *sta;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800348 struct ieee80211_hw *hw;
Sujith1286ec62009-01-27 13:30:37 +0530349 struct ieee80211_hdr *hdr;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800350 struct ieee80211_tx_info *tx_info;
Sujithe8324352009-01-16 21:38:42 +0530351 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530352 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530353 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530354 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530355 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530356 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
357 bool rc_update = true;
Felix Fietkau78c46532010-06-25 01:26:16 +0200358 struct ieee80211_tx_rate rates[4];
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100359 struct ath_frame_info *fi;
Björn Smedmanebd02282010-10-10 22:44:39 +0200360 int nframes;
Felix Fietkau5daefbd2010-11-14 15:20:02 +0100361 u8 tidno;
Sujithe8324352009-01-16 21:38:42 +0530362
Sujitha22be222009-03-30 15:28:36 +0530363 skb = bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530364 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530365
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800366 tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +0100367 hw = bf->aphy->hw;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800368
Felix Fietkau78c46532010-06-25 01:26:16 +0200369 memcpy(rates, tx_info->control.rates, sizeof(rates));
370
Sujith1286ec62009-01-27 13:30:37 +0530371 rcu_read_lock();
372
Ben Greear686b9cb2010-09-23 09:44:36 -0700373 sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
Sujith1286ec62009-01-27 13:30:37 +0530374 if (!sta) {
375 rcu_read_unlock();
Felix Fietkau73e19462010-07-07 19:42:09 +0200376
Felix Fietkau31e79a52010-07-12 23:16:34 +0200377 INIT_LIST_HEAD(&bf_head);
378 while (bf) {
379 bf_next = bf->bf_next;
380
381 bf->bf_state.bf_type |= BUF_XRETRY;
382 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) ||
383 !bf->bf_stale || bf_next != NULL)
384 list_move_tail(&bf->list, &bf_head);
385
Felix Fietkaub572d032010-11-14 15:20:07 +0100386 ath_tx_rc_status(bf, ts, 1, 1, 0, false);
Felix Fietkau31e79a52010-07-12 23:16:34 +0200387 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
388 0, 0);
389
390 bf = bf_next;
391 }
Sujith1286ec62009-01-27 13:30:37 +0530392 return;
Sujithe8324352009-01-16 21:38:42 +0530393 }
394
Sujith1286ec62009-01-27 13:30:37 +0530395 an = (struct ath_node *)sta->drv_priv;
Felix Fietkau5daefbd2010-11-14 15:20:02 +0100396 tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
397 tid = ATH_AN_2_TID(an, tidno);
Sujith1286ec62009-01-27 13:30:37 +0530398
Felix Fietkaub11b1602010-07-11 12:48:44 +0200399 /*
400 * The hardware occasionally sends a tx status for the wrong TID.
401 * In this case, the BA status cannot be considered valid and all
402 * subframes need to be retransmitted
403 */
Felix Fietkau5daefbd2010-11-14 15:20:02 +0100404 if (tidno != ts->tid)
Felix Fietkaub11b1602010-07-11 12:48:44 +0200405 txok = false;
406
Sujithe8324352009-01-16 21:38:42 +0530407 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530408 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530409
Sujithd43f30152009-01-16 21:38:53 +0530410 if (isaggr && txok) {
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700411 if (ts->ts_flags & ATH9K_TX_BA) {
412 seq_st = ts->ts_seqnum;
413 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530414 } else {
Sujithd43f30152009-01-16 21:38:53 +0530415 /*
416 * AR5416 can become deaf/mute when BA
417 * issue happens. Chip needs to be reset.
418 * But AP code may have sychronization issues
419 * when perform internal reset in this routine.
420 * Only enable reset in STA mode for now.
421 */
Sujith2660b812009-02-09 13:27:26 +0530422 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530423 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530424 }
425 }
426
427 INIT_LIST_HEAD(&bf_pending);
428 INIT_LIST_HEAD(&bf_head);
429
Felix Fietkaub572d032010-11-14 15:20:07 +0100430 ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
Sujithe8324352009-01-16 21:38:42 +0530431 while (bf) {
Felix Fietkauf0b82202011-01-15 14:30:15 +0100432 txfail = txpending = sendbar = 0;
Sujithe8324352009-01-16 21:38:42 +0530433 bf_next = bf->bf_next;
434
Felix Fietkau78c46532010-06-25 01:26:16 +0200435 skb = bf->bf_mpdu;
436 tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100437 fi = get_frame_info(skb);
Felix Fietkau78c46532010-06-25 01:26:16 +0200438
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100439 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, fi->seqno))) {
Sujithe8324352009-01-16 21:38:42 +0530440 /* transmit completion, subframe is
441 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530442 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530443 } else if (!isaggr && txok) {
444 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530445 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530446 } else {
Felix Fietkauc5992612010-11-14 15:20:09 +0100447 if (!(tid->state & AGGR_CLEANUP) && retry) {
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100448 if (fi->retries < ATH_MAX_SW_RETRIES) {
449 ath_tx_set_retry(sc, txq, bf->bf_mpdu);
Sujithe8324352009-01-16 21:38:42 +0530450 txpending = 1;
451 } else {
452 bf->bf_state.bf_type |= BUF_XRETRY;
453 txfail = 1;
454 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530455 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530456 }
457 } else {
458 /*
459 * cleanup in progress, just fail
460 * the un-acked sub-frames
461 */
462 txfail = 1;
463 }
464 }
465
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400466 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
467 bf_next == NULL) {
Vasanthakumar Thiagarajancbfe89c2009-06-24 18:58:47 +0530468 /*
469 * Make sure the last desc is reclaimed if it
470 * not a holding desc.
471 */
472 if (!bf_last->bf_stale)
473 list_move_tail(&bf->list, &bf_head);
474 else
475 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530476 } else {
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700477 BUG_ON(list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530478 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530479 }
480
Felix Fietkau90fa5392010-09-20 13:45:38 +0200481 if (!txpending || (tid->state & AGGR_CLEANUP)) {
Sujithe8324352009-01-16 21:38:42 +0530482 /*
483 * complete the acked-ones/xretried ones; update
484 * block-ack window
485 */
486 spin_lock_bh(&txq->axq_lock);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100487 ath_tx_update_baw(sc, tid, fi->seqno);
Sujithe8324352009-01-16 21:38:42 +0530488 spin_unlock_bh(&txq->axq_lock);
489
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530490 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
Felix Fietkau78c46532010-06-25 01:26:16 +0200491 memcpy(tx_info->control.rates, rates, sizeof(rates));
Felix Fietkaub572d032010-11-14 15:20:07 +0100492 ath_tx_rc_status(bf, ts, nframes, nbad, txok, true);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530493 rc_update = false;
494 } else {
Felix Fietkaub572d032010-11-14 15:20:07 +0100495 ath_tx_rc_status(bf, ts, nframes, nbad, txok, false);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530496 }
497
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700498 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
499 !txfail, sendbar);
Sujithe8324352009-01-16 21:38:42 +0530500 } else {
Sujithd43f30152009-01-16 21:38:53 +0530501 /* retry the un-acked ones */
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400502 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
503 if (bf->bf_next == NULL && bf_last->bf_stale) {
504 struct ath_buf *tbf;
Sujithe8324352009-01-16 21:38:42 +0530505
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400506 tbf = ath_clone_txbuf(sc, bf_last);
507 /*
508 * Update tx baw and complete the
509 * frame with failed status if we
510 * run out of tx buf.
511 */
512 if (!tbf) {
513 spin_lock_bh(&txq->axq_lock);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100514 ath_tx_update_baw(sc, tid, fi->seqno);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400515 spin_unlock_bh(&txq->axq_lock);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400516
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400517 bf->bf_state.bf_type |=
518 BUF_XRETRY;
Felix Fietkaub572d032010-11-14 15:20:07 +0100519 ath_tx_rc_status(bf, ts, nframes,
520 nbad, 0, false);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400521 ath_tx_complete_buf(sc, bf, txq,
522 &bf_head,
523 ts, 0, 0);
524 break;
525 }
526
527 ath9k_hw_cleartxdesc(sc->sc_ah,
528 tbf->bf_desc);
529 list_add_tail(&tbf->list, &bf_head);
530 } else {
531 /*
532 * Clear descriptor status words for
533 * software retry
534 */
535 ath9k_hw_cleartxdesc(sc->sc_ah,
536 bf->bf_desc);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400537 }
Sujithe8324352009-01-16 21:38:42 +0530538 }
539
540 /*
541 * Put this buffer to the temporary pending
542 * queue to retain ordering
543 */
544 list_splice_tail_init(&bf_head, &bf_pending);
545 }
546
547 bf = bf_next;
548 }
549
Felix Fietkau4cee7862010-07-23 03:53:16 +0200550 /* prepend un-acked frames to the beginning of the pending frame queue */
551 if (!list_empty(&bf_pending)) {
552 spin_lock_bh(&txq->axq_lock);
553 list_splice(&bf_pending, &tid->buf_q);
554 ath_tx_queue_tid(txq, tid);
555 spin_unlock_bh(&txq->axq_lock);
556 }
557
Sujithe8324352009-01-16 21:38:42 +0530558 if (tid->state & AGGR_CLEANUP) {
Felix Fietkau90fa5392010-09-20 13:45:38 +0200559 ath_tx_flush_tid(sc, tid);
560
Sujithe8324352009-01-16 21:38:42 +0530561 if (tid->baw_head == tid->baw_tail) {
562 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530563 tid->state &= ~AGGR_CLEANUP;
Sujithd43f30152009-01-16 21:38:53 +0530564 }
Sujithe8324352009-01-16 21:38:42 +0530565 }
566
Sujith1286ec62009-01-27 13:30:37 +0530567 rcu_read_unlock();
568
Sujithe8324352009-01-16 21:38:42 +0530569 if (needreset)
570 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530571}
572
573static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
574 struct ath_atx_tid *tid)
575{
Sujithe8324352009-01-16 21:38:42 +0530576 struct sk_buff *skb;
577 struct ieee80211_tx_info *tx_info;
578 struct ieee80211_tx_rate *rates;
Sujithd43f30152009-01-16 21:38:53 +0530579 u32 max_4ms_framelen, frmlen;
Sujith4ef70842009-07-23 15:32:41 +0530580 u16 aggr_limit, legacy = 0;
Sujithe8324352009-01-16 21:38:42 +0530581 int i;
582
Sujitha22be222009-03-30 15:28:36 +0530583 skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +0530584 tx_info = IEEE80211_SKB_CB(skb);
585 rates = tx_info->control.rates;
Sujithe8324352009-01-16 21:38:42 +0530586
587 /*
588 * Find the lowest frame length among the rate series that will have a
589 * 4ms transmit duration.
590 * TODO - TXOP limit needs to be considered.
591 */
592 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
593
594 for (i = 0; i < 4; i++) {
595 if (rates[i].count) {
Felix Fietkau545750d2009-11-23 22:21:01 +0100596 int modeidx;
597 if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
Sujithe8324352009-01-16 21:38:42 +0530598 legacy = 1;
599 break;
600 }
601
Felix Fietkau0e668cd2010-04-19 19:57:32 +0200602 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
Felix Fietkau545750d2009-11-23 22:21:01 +0100603 modeidx = MCS_HT40;
604 else
Felix Fietkau0e668cd2010-04-19 19:57:32 +0200605 modeidx = MCS_HT20;
606
607 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
608 modeidx++;
Felix Fietkau545750d2009-11-23 22:21:01 +0100609
610 frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
Sujithd43f30152009-01-16 21:38:53 +0530611 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530612 }
613 }
614
615 /*
616 * limit aggregate size by the minimum rate if rate selected is
617 * not a probe rate, if rate selected is a probe rate then
618 * avoid aggregation of this packet.
619 */
620 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
621 return 0;
622
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530623 if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
624 aggr_limit = min((max_4ms_framelen * 3) / 8,
625 (u32)ATH_AMPDU_LIMIT_MAX);
626 else
627 aggr_limit = min(max_4ms_framelen,
628 (u32)ATH_AMPDU_LIMIT_MAX);
Sujithe8324352009-01-16 21:38:42 +0530629
630 /*
631 * h/w can accept aggregates upto 16 bit lengths (65535).
632 * The IE, however can hold upto 65536, which shows up here
633 * as zero. Ignore 65536 since we are constrained by hw.
634 */
Sujith4ef70842009-07-23 15:32:41 +0530635 if (tid->an->maxampdu)
636 aggr_limit = min(aggr_limit, tid->an->maxampdu);
Sujithe8324352009-01-16 21:38:42 +0530637
638 return aggr_limit;
639}
640
641/*
Sujithd43f30152009-01-16 21:38:53 +0530642 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530643 * meet the minimum required mpdudensity.
Sujithe8324352009-01-16 21:38:42 +0530644 */
645static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
646 struct ath_buf *bf, u16 frmlen)
647{
Sujithe8324352009-01-16 21:38:42 +0530648 struct sk_buff *skb = bf->bf_mpdu;
649 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujith4ef70842009-07-23 15:32:41 +0530650 u32 nsymbits, nsymbols;
Sujithe8324352009-01-16 21:38:42 +0530651 u16 minlen;
Felix Fietkau545750d2009-11-23 22:21:01 +0100652 u8 flags, rix;
Felix Fietkauc6663872010-04-19 19:57:33 +0200653 int width, streams, half_gi, ndelim, mindelim;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100654 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
Sujithe8324352009-01-16 21:38:42 +0530655
656 /* Select standard number of delimiters based on frame length alone */
657 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
658
659 /*
660 * If encryption enabled, hardware requires some more padding between
661 * subframes.
662 * TODO - this could be improved to be dependent on the rate.
663 * The hardware can keep up at lower rates, but not higher rates
664 */
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100665 if (fi->keyix != ATH9K_TXKEYIX_INVALID)
Sujithe8324352009-01-16 21:38:42 +0530666 ndelim += ATH_AGGR_ENCRYPTDELIM;
667
668 /*
669 * Convert desired mpdu density from microeconds to bytes based
670 * on highest rate in rate series (i.e. first rate) to determine
671 * required minimum length for subframe. Take into account
672 * whether high rate is 20 or 40Mhz and half or full GI.
Sujith4ef70842009-07-23 15:32:41 +0530673 *
Sujithe8324352009-01-16 21:38:42 +0530674 * If there is no mpdu density restriction, no further calculation
675 * is needed.
676 */
Sujith4ef70842009-07-23 15:32:41 +0530677
678 if (tid->an->mpdudensity == 0)
Sujithe8324352009-01-16 21:38:42 +0530679 return ndelim;
680
681 rix = tx_info->control.rates[0].idx;
682 flags = tx_info->control.rates[0].flags;
Sujithe8324352009-01-16 21:38:42 +0530683 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
684 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
685
686 if (half_gi)
Sujith4ef70842009-07-23 15:32:41 +0530687 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530688 else
Sujith4ef70842009-07-23 15:32:41 +0530689 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530690
691 if (nsymbols == 0)
692 nsymbols = 1;
693
Felix Fietkauc6663872010-04-19 19:57:33 +0200694 streams = HT_RC_2_STREAMS(rix);
695 nsymbits = bits_per_symbol[rix % 8][width] * streams;
Sujithe8324352009-01-16 21:38:42 +0530696 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
697
Sujithe8324352009-01-16 21:38:42 +0530698 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530699 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
700 ndelim = max(mindelim, ndelim);
701 }
702
703 return ndelim;
704}
705
706static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithfec247c2009-07-27 12:08:16 +0530707 struct ath_txq *txq,
Sujithd43f30152009-01-16 21:38:53 +0530708 struct ath_atx_tid *tid,
Felix Fietkau269c44b2010-11-14 15:20:06 +0100709 struct list_head *bf_q,
710 int *aggr_len)
Sujithe8324352009-01-16 21:38:42 +0530711{
712#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530713 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
714 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530715 u16 aggr_limit = 0, al = 0, bpad = 0,
716 al_delta, h_baw = tid->baw_size / 2;
717 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Felix Fietkau0299a502010-10-21 02:47:24 +0200718 struct ieee80211_tx_info *tx_info;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100719 struct ath_frame_info *fi;
Sujithe8324352009-01-16 21:38:42 +0530720
721 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
722
723 do {
724 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100725 fi = get_frame_info(bf->bf_mpdu);
Sujithe8324352009-01-16 21:38:42 +0530726
Sujithd43f30152009-01-16 21:38:53 +0530727 /* do not step over block-ack window */
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100728 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno)) {
Sujithe8324352009-01-16 21:38:42 +0530729 status = ATH_AGGR_BAW_CLOSED;
730 break;
731 }
732
733 if (!rl) {
734 aggr_limit = ath_lookup_rate(sc, bf, tid);
735 rl = 1;
736 }
737
Sujithd43f30152009-01-16 21:38:53 +0530738 /* do not exceed aggregation limit */
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100739 al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
Sujithe8324352009-01-16 21:38:42 +0530740
Sujithd43f30152009-01-16 21:38:53 +0530741 if (nframes &&
742 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530743 status = ATH_AGGR_LIMITED;
744 break;
745 }
746
Felix Fietkau0299a502010-10-21 02:47:24 +0200747 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
748 if (nframes && ((tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) ||
749 !(tx_info->control.rates[0].flags & IEEE80211_TX_RC_MCS)))
750 break;
751
Sujithd43f30152009-01-16 21:38:53 +0530752 /* do not exceed subframe limit */
753 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530754 status = ATH_AGGR_LIMITED;
755 break;
756 }
Sujithd43f30152009-01-16 21:38:53 +0530757 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530758
Sujithd43f30152009-01-16 21:38:53 +0530759 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530760 al += bpad + al_delta;
761
762 /*
763 * Get the delimiters needed to meet the MPDU
764 * density for this node.
765 */
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100766 ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen);
Sujithe8324352009-01-16 21:38:42 +0530767 bpad = PADBYTES(al_delta) + (ndelim << 2);
768
769 bf->bf_next = NULL;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400770 ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
Sujithe8324352009-01-16 21:38:42 +0530771
Sujithd43f30152009-01-16 21:38:53 +0530772 /* link buffers of this frame to the aggregate */
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100773 if (!fi->retries)
774 ath_tx_addto_baw(sc, tid, fi->seqno);
Sujithd43f30152009-01-16 21:38:53 +0530775 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
776 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530777 if (bf_prev) {
778 bf_prev->bf_next = bf;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400779 ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
780 bf->bf_daddr);
Sujithe8324352009-01-16 21:38:42 +0530781 }
782 bf_prev = bf;
Sujithfec247c2009-07-27 12:08:16 +0530783
Sujithe8324352009-01-16 21:38:42 +0530784 } while (!list_empty(&tid->buf_q));
785
Felix Fietkau269c44b2010-11-14 15:20:06 +0100786 *aggr_len = al;
Sujithd43f30152009-01-16 21:38:53 +0530787
Sujithe8324352009-01-16 21:38:42 +0530788 return status;
789#undef PADBYTES
790}
791
792static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
793 struct ath_atx_tid *tid)
794{
Sujithd43f30152009-01-16 21:38:53 +0530795 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530796 enum ATH_AGGR_STATUS status;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100797 struct ath_frame_info *fi;
Sujithe8324352009-01-16 21:38:42 +0530798 struct list_head bf_q;
Felix Fietkau269c44b2010-11-14 15:20:06 +0100799 int aggr_len;
Sujithe8324352009-01-16 21:38:42 +0530800
801 do {
802 if (list_empty(&tid->buf_q))
803 return;
804
805 INIT_LIST_HEAD(&bf_q);
806
Felix Fietkau269c44b2010-11-14 15:20:06 +0100807 status = ath_tx_form_aggr(sc, txq, tid, &bf_q, &aggr_len);
Sujithe8324352009-01-16 21:38:42 +0530808
809 /*
Sujithd43f30152009-01-16 21:38:53 +0530810 * no frames picked up to be aggregated;
811 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530812 */
813 if (list_empty(&bf_q))
814 break;
815
816 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530817 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530818
Sujithd43f30152009-01-16 21:38:53 +0530819 /* if only one frame, send as non-aggregate */
Felix Fietkaub572d032010-11-14 15:20:07 +0100820 if (bf == bf->bf_lastbf) {
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100821 fi = get_frame_info(bf->bf_mpdu);
822
Sujithe8324352009-01-16 21:38:42 +0530823 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530824 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100825 ath_buf_set_rate(sc, bf, fi->framelen);
Sujithe8324352009-01-16 21:38:42 +0530826 ath_tx_txqaddbuf(sc, txq, &bf_q);
827 continue;
828 }
829
Sujithd43f30152009-01-16 21:38:53 +0530830 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530831 bf->bf_state.bf_type |= BUF_AGGR;
Felix Fietkau269c44b2010-11-14 15:20:06 +0100832 ath_buf_set_rate(sc, bf, aggr_len);
833 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, aggr_len);
Sujithe8324352009-01-16 21:38:42 +0530834
Sujithd43f30152009-01-16 21:38:53 +0530835 /* anchor last desc of aggregate */
836 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530837
Sujithe8324352009-01-16 21:38:42 +0530838 ath_tx_txqaddbuf(sc, txq, &bf_q);
Sujithfec247c2009-07-27 12:08:16 +0530839 TX_STAT_INC(txq->axq_qnum, a_aggr);
Sujithe8324352009-01-16 21:38:42 +0530840
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100841 } while (txq->axq_ampdu_depth < ATH_AGGR_MIN_QDEPTH &&
Sujithe8324352009-01-16 21:38:42 +0530842 status != ATH_AGGR_BAW_CLOSED);
843}
844
Felix Fietkau231c3a12010-09-20 19:35:28 +0200845int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
846 u16 tid, u16 *ssn)
Sujithe8324352009-01-16 21:38:42 +0530847{
848 struct ath_atx_tid *txtid;
849 struct ath_node *an;
850
851 an = (struct ath_node *)sta->drv_priv;
Sujithf83da962009-07-23 15:32:37 +0530852 txtid = ATH_AN_2_TID(an, tid);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200853
854 if (txtid->state & (AGGR_CLEANUP | AGGR_ADDBA_COMPLETE))
855 return -EAGAIN;
856
Sujithf83da962009-07-23 15:32:37 +0530857 txtid->state |= AGGR_ADDBA_PROGRESS;
Lorenzo Bianconi75401842010-08-01 15:47:32 +0200858 txtid->paused = true;
Felix Fietkau49447f22011-01-10 17:05:48 -0700859 *ssn = txtid->seq_start = txtid->seq_next;
Felix Fietkau231c3a12010-09-20 19:35:28 +0200860
Felix Fietkau2ed72222011-01-10 17:05:49 -0700861 memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
862 txtid->baw_head = txtid->baw_tail = 0;
863
Felix Fietkau231c3a12010-09-20 19:35:28 +0200864 return 0;
Sujithe8324352009-01-16 21:38:42 +0530865}
866
Sujithf83da962009-07-23 15:32:37 +0530867void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
Sujithe8324352009-01-16 21:38:42 +0530868{
869 struct ath_node *an = (struct ath_node *)sta->drv_priv;
870 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
Felix Fietkau066dae92010-11-07 14:59:39 +0100871 struct ath_txq *txq = txtid->ac->txq;
Sujithe8324352009-01-16 21:38:42 +0530872
873 if (txtid->state & AGGR_CLEANUP)
Sujithf83da962009-07-23 15:32:37 +0530874 return;
Sujithe8324352009-01-16 21:38:42 +0530875
876 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
Vasanthakumar Thiagarajan5eae6592009-06-09 15:28:21 +0530877 txtid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithf83da962009-07-23 15:32:37 +0530878 return;
Sujithe8324352009-01-16 21:38:42 +0530879 }
880
Sujithe8324352009-01-16 21:38:42 +0530881 spin_lock_bh(&txq->axq_lock);
Lorenzo Bianconi75401842010-08-01 15:47:32 +0200882 txtid->paused = true;
Felix Fietkau90fa5392010-09-20 13:45:38 +0200883
884 /*
885 * If frames are still being transmitted for this TID, they will be
886 * cleaned up during tx completion. To prevent race conditions, this
887 * TID can only be reused after all in-progress subframes have been
888 * completed.
889 */
890 if (txtid->baw_head != txtid->baw_tail)
891 txtid->state |= AGGR_CLEANUP;
892 else
893 txtid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithd43f30152009-01-16 21:38:53 +0530894 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530895
Felix Fietkau90fa5392010-09-20 13:45:38 +0200896 ath_tx_flush_tid(sc, txtid);
Sujithe8324352009-01-16 21:38:42 +0530897}
898
899void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
900{
901 struct ath_atx_tid *txtid;
902 struct ath_node *an;
903
904 an = (struct ath_node *)sta->drv_priv;
905
906 if (sc->sc_flags & SC_OP_TXAGGR) {
907 txtid = ATH_AN_2_TID(an, tid);
908 txtid->baw_size =
909 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
910 txtid->state |= AGGR_ADDBA_COMPLETE;
911 txtid->state &= ~AGGR_ADDBA_PROGRESS;
912 ath_tx_resume_tid(sc, txtid);
913 }
914}
915
Sujithe8324352009-01-16 21:38:42 +0530916/********************/
917/* Queue Management */
918/********************/
919
Sujithe8324352009-01-16 21:38:42 +0530920static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
921 struct ath_txq *txq)
922{
923 struct ath_atx_ac *ac, *ac_tmp;
924 struct ath_atx_tid *tid, *tid_tmp;
925
926 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
927 list_del(&ac->list);
928 ac->sched = false;
929 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
930 list_del(&tid->list);
931 tid->sched = false;
932 ath_tid_drain(sc, txq, tid);
933 }
934 }
935}
936
937struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
938{
Sujithcbe61d82009-02-09 13:27:12 +0530939 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700940 struct ath_common *common = ath9k_hw_common(ah);
Sujithe8324352009-01-16 21:38:42 +0530941 struct ath9k_tx_queue_info qi;
Felix Fietkau066dae92010-11-07 14:59:39 +0100942 static const int subtype_txq_to_hwq[] = {
943 [WME_AC_BE] = ATH_TXQ_AC_BE,
944 [WME_AC_BK] = ATH_TXQ_AC_BK,
945 [WME_AC_VI] = ATH_TXQ_AC_VI,
946 [WME_AC_VO] = ATH_TXQ_AC_VO,
947 };
Ben Greear60f2d1d2011-01-09 23:11:52 -0800948 int axq_qnum, i;
Sujithe8324352009-01-16 21:38:42 +0530949
950 memset(&qi, 0, sizeof(qi));
Felix Fietkau066dae92010-11-07 14:59:39 +0100951 qi.tqi_subtype = subtype_txq_to_hwq[subtype];
Sujithe8324352009-01-16 21:38:42 +0530952 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
953 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
954 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
955 qi.tqi_physCompBuf = 0;
956
957 /*
958 * Enable interrupts only for EOL and DESC conditions.
959 * We mark tx descriptors to receive a DESC interrupt
960 * when a tx queue gets deep; otherwise waiting for the
961 * EOL to reap descriptors. Note that this is done to
962 * reduce interrupt load and this only defers reaping
963 * descriptors, never transmitting frames. Aside from
964 * reducing interrupts this also permits more concurrency.
965 * The only potential downside is if the tx queue backs
966 * up in which case the top half of the kernel may backup
967 * due to a lack of tx descriptors.
968 *
969 * The UAPSD queue is an exception, since we take a desc-
970 * based intr on the EOSP frames.
971 */
Vasanthakumar Thiagarajanafe754d2010-04-15 17:39:40 -0400972 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
973 qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
974 TXQ_FLAG_TXERRINT_ENABLE;
975 } else {
976 if (qtype == ATH9K_TX_QUEUE_UAPSD)
977 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
978 else
979 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
980 TXQ_FLAG_TXDESCINT_ENABLE;
981 }
Ben Greear60f2d1d2011-01-09 23:11:52 -0800982 axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
983 if (axq_qnum == -1) {
Sujithe8324352009-01-16 21:38:42 +0530984 /*
985 * NB: don't print a message, this happens
986 * normally on parts with too few tx queues
987 */
988 return NULL;
989 }
Ben Greear60f2d1d2011-01-09 23:11:52 -0800990 if (axq_qnum >= ARRAY_SIZE(sc->tx.txq)) {
Joe Perches38002762010-12-02 19:12:36 -0800991 ath_err(common, "qnum %u out of range, max %zu!\n",
Ben Greear60f2d1d2011-01-09 23:11:52 -0800992 axq_qnum, ARRAY_SIZE(sc->tx.txq));
993 ath9k_hw_releasetxqueue(ah, axq_qnum);
Sujithe8324352009-01-16 21:38:42 +0530994 return NULL;
995 }
Ben Greear60f2d1d2011-01-09 23:11:52 -0800996 if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
997 struct ath_txq *txq = &sc->tx.txq[axq_qnum];
Sujithe8324352009-01-16 21:38:42 +0530998
Ben Greear60f2d1d2011-01-09 23:11:52 -0800999 txq->axq_qnum = axq_qnum;
1000 txq->mac80211_qnum = -1;
Sujithe8324352009-01-16 21:38:42 +05301001 txq->axq_link = NULL;
1002 INIT_LIST_HEAD(&txq->axq_q);
1003 INIT_LIST_HEAD(&txq->axq_acq);
1004 spin_lock_init(&txq->axq_lock);
1005 txq->axq_depth = 0;
Felix Fietkau4b3ba662010-12-17 00:57:00 +01001006 txq->axq_ampdu_depth = 0;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001007 txq->axq_tx_inprogress = false;
Ben Greear60f2d1d2011-01-09 23:11:52 -08001008 sc->tx.txqsetup |= 1<<axq_qnum;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001009
1010 txq->txq_headidx = txq->txq_tailidx = 0;
1011 for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
1012 INIT_LIST_HEAD(&txq->txq_fifo[i]);
1013 INIT_LIST_HEAD(&txq->txq_fifo_pending);
Sujithe8324352009-01-16 21:38:42 +05301014 }
Ben Greear60f2d1d2011-01-09 23:11:52 -08001015 return &sc->tx.txq[axq_qnum];
Sujithe8324352009-01-16 21:38:42 +05301016}
1017
Sujithe8324352009-01-16 21:38:42 +05301018int ath_txq_update(struct ath_softc *sc, int qnum,
1019 struct ath9k_tx_queue_info *qinfo)
1020{
Sujithcbe61d82009-02-09 13:27:12 +05301021 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301022 int error = 0;
1023 struct ath9k_tx_queue_info qi;
1024
1025 if (qnum == sc->beacon.beaconq) {
1026 /*
1027 * XXX: for beacon queue, we just save the parameter.
1028 * It will be picked up by ath_beaconq_config when
1029 * it's necessary.
1030 */
1031 sc->beacon.beacon_qi = *qinfo;
1032 return 0;
1033 }
1034
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07001035 BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
Sujithe8324352009-01-16 21:38:42 +05301036
1037 ath9k_hw_get_txq_props(ah, qnum, &qi);
1038 qi.tqi_aifs = qinfo->tqi_aifs;
1039 qi.tqi_cwmin = qinfo->tqi_cwmin;
1040 qi.tqi_cwmax = qinfo->tqi_cwmax;
1041 qi.tqi_burstTime = qinfo->tqi_burstTime;
1042 qi.tqi_readyTime = qinfo->tqi_readyTime;
1043
1044 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
Joe Perches38002762010-12-02 19:12:36 -08001045 ath_err(ath9k_hw_common(sc->sc_ah),
1046 "Unable to update hardware queue %u!\n", qnum);
Sujithe8324352009-01-16 21:38:42 +05301047 error = -EIO;
1048 } else {
1049 ath9k_hw_resettxqueue(ah, qnum);
1050 }
1051
1052 return error;
1053}
1054
1055int ath_cabq_update(struct ath_softc *sc)
1056{
1057 struct ath9k_tx_queue_info qi;
1058 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +05301059
1060 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
1061 /*
1062 * Ensure the readytime % is within the bounds.
1063 */
Sujith17d79042009-02-09 13:27:03 +05301064 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
1065 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
1066 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
1067 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +05301068
Johannes Berg57c4d7b2009-04-23 16:10:04 +02001069 qi.tqi_readyTime = (sc->beacon_interval *
Sujithfdbf7332009-02-17 15:36:35 +05301070 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +05301071 ath_txq_update(sc, qnum, &qi);
1072
1073 return 0;
1074}
1075
Felix Fietkau4b3ba662010-12-17 00:57:00 +01001076static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
1077{
1078 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
1079 return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
1080}
1081
Sujith043a0402009-01-16 21:38:47 +05301082/*
1083 * Drain a given TX queue (could be Beacon or Data)
1084 *
1085 * This assumes output has been stopped and
1086 * we do not need to block ath_tx_tasklet.
1087 */
1088void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +05301089{
1090 struct ath_buf *bf, *lastbf;
1091 struct list_head bf_head;
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001092 struct ath_tx_status ts;
1093
1094 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +05301095 INIT_LIST_HEAD(&bf_head);
1096
Sujithe8324352009-01-16 21:38:42 +05301097 for (;;) {
1098 spin_lock_bh(&txq->axq_lock);
1099
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001100 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1101 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
1102 txq->txq_headidx = txq->txq_tailidx = 0;
1103 spin_unlock_bh(&txq->axq_lock);
1104 break;
1105 } else {
1106 bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
1107 struct ath_buf, list);
1108 }
1109 } else {
1110 if (list_empty(&txq->axq_q)) {
1111 txq->axq_link = NULL;
1112 spin_unlock_bh(&txq->axq_lock);
1113 break;
1114 }
1115 bf = list_first_entry(&txq->axq_q, struct ath_buf,
1116 list);
Sujithe8324352009-01-16 21:38:42 +05301117
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001118 if (bf->bf_stale) {
1119 list_del(&bf->list);
1120 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +05301121
Felix Fietkau0a8cea82010-04-19 19:57:30 +02001122 ath_tx_return_buffer(sc, bf);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001123 continue;
1124 }
Sujithe8324352009-01-16 21:38:42 +05301125 }
1126
1127 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05301128
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001129 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1130 list_cut_position(&bf_head,
1131 &txq->txq_fifo[txq->txq_tailidx],
1132 &lastbf->list);
1133 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
1134 } else {
1135 /* remove ath_buf's of the same mpdu from txq */
1136 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1137 }
1138
Sujithe8324352009-01-16 21:38:42 +05301139 txq->axq_depth--;
Felix Fietkau4b3ba662010-12-17 00:57:00 +01001140 if (bf_is_ampdu_not_probing(bf))
1141 txq->axq_ampdu_depth--;
Sujithe8324352009-01-16 21:38:42 +05301142 spin_unlock_bh(&txq->axq_lock);
1143
1144 if (bf_isampdu(bf))
Felix Fietkauc5992612010-11-14 15:20:09 +01001145 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0,
1146 retry_tx);
Sujithe8324352009-01-16 21:38:42 +05301147 else
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001148 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
Sujithe8324352009-01-16 21:38:42 +05301149 }
1150
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001151 spin_lock_bh(&txq->axq_lock);
1152 txq->axq_tx_inprogress = false;
1153 spin_unlock_bh(&txq->axq_lock);
1154
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001155 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1156 spin_lock_bh(&txq->axq_lock);
1157 while (!list_empty(&txq->txq_fifo_pending)) {
1158 bf = list_first_entry(&txq->txq_fifo_pending,
1159 struct ath_buf, list);
1160 list_cut_position(&bf_head,
1161 &txq->txq_fifo_pending,
1162 &bf->bf_lastbf->list);
1163 spin_unlock_bh(&txq->axq_lock);
1164
1165 if (bf_isampdu(bf))
1166 ath_tx_complete_aggr(sc, txq, bf, &bf_head,
Felix Fietkauc5992612010-11-14 15:20:09 +01001167 &ts, 0, retry_tx);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001168 else
1169 ath_tx_complete_buf(sc, bf, txq, &bf_head,
1170 &ts, 0, 0);
1171 spin_lock_bh(&txq->axq_lock);
1172 }
1173 spin_unlock_bh(&txq->axq_lock);
1174 }
Felix Fietkaue609e2e2010-10-27 02:15:05 +02001175
1176 /* flush any pending frames if aggregation is enabled */
1177 if (sc->sc_flags & SC_OP_TXAGGR) {
1178 if (!retry_tx) {
1179 spin_lock_bh(&txq->axq_lock);
1180 ath_txq_drain_pending_buffers(sc, txq);
1181 spin_unlock_bh(&txq->axq_lock);
1182 }
1183 }
Sujithe8324352009-01-16 21:38:42 +05301184}
1185
Felix Fietkau080e1a22010-12-05 20:17:53 +01001186bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
Sujith043a0402009-01-16 21:38:47 +05301187{
Sujithcbe61d82009-02-09 13:27:12 +05301188 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001189 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Sujith043a0402009-01-16 21:38:47 +05301190 struct ath_txq *txq;
1191 int i, npend = 0;
1192
1193 if (sc->sc_flags & SC_OP_INVALID)
Felix Fietkau080e1a22010-12-05 20:17:53 +01001194 return true;
Sujith043a0402009-01-16 21:38:47 +05301195
1196 /* Stop beacon queue */
1197 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1198
1199 /* Stop data queues */
1200 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1201 if (ATH_TXQ_SETUP(sc, i)) {
1202 txq = &sc->tx.txq[i];
1203 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1204 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1205 }
1206 }
1207
Felix Fietkau080e1a22010-12-05 20:17:53 +01001208 if (npend)
John W. Linville393934c2010-12-08 16:23:31 -05001209 ath_err(common, "Failed to stop TX DMA!\n");
Sujith043a0402009-01-16 21:38:47 +05301210
1211 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1212 if (ATH_TXQ_SETUP(sc, i))
1213 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1214 }
Felix Fietkau080e1a22010-12-05 20:17:53 +01001215
1216 return !npend;
Sujith043a0402009-01-16 21:38:47 +05301217}
1218
Sujithe8324352009-01-16 21:38:42 +05301219void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1220{
1221 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1222 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1223}
1224
Sujithe8324352009-01-16 21:38:42 +05301225void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1226{
1227 struct ath_atx_ac *ac;
Felix Fietkau21f28e62011-01-15 14:30:14 +01001228 struct ath_atx_tid *tid, *last;
Sujithe8324352009-01-16 21:38:42 +05301229
Felix Fietkau21f28e62011-01-15 14:30:14 +01001230 if (list_empty(&txq->axq_acq) ||
1231 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
Sujithe8324352009-01-16 21:38:42 +05301232 return;
1233
1234 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
Felix Fietkau21f28e62011-01-15 14:30:14 +01001235 last = list_entry(ac->tid_q.prev, struct ath_atx_tid, list);
Sujithe8324352009-01-16 21:38:42 +05301236 list_del(&ac->list);
1237 ac->sched = false;
1238
1239 do {
1240 if (list_empty(&ac->tid_q))
1241 return;
1242
1243 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1244 list_del(&tid->list);
1245 tid->sched = false;
1246
1247 if (tid->paused)
1248 continue;
1249
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001250 ath_tx_sched_aggr(sc, txq, tid);
Sujithe8324352009-01-16 21:38:42 +05301251
1252 /*
1253 * add tid to round-robin queue if more frames
1254 * are pending for the tid
1255 */
1256 if (!list_empty(&tid->buf_q))
1257 ath_tx_queue_tid(txq, tid);
1258
Felix Fietkau21f28e62011-01-15 14:30:14 +01001259 if (tid == last || txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1260 break;
Sujithe8324352009-01-16 21:38:42 +05301261 } while (!list_empty(&ac->tid_q));
1262
1263 if (!list_empty(&ac->tid_q)) {
1264 if (!ac->sched) {
1265 ac->sched = true;
1266 list_add_tail(&ac->list, &txq->axq_acq);
1267 }
1268 }
1269}
1270
Sujithe8324352009-01-16 21:38:42 +05301271/***********/
1272/* TX, DMA */
1273/***********/
1274
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001275/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001276 * Insert a chain of ath_buf (descriptors) on a txq and
1277 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001278 */
Sujith102e0572008-10-29 10:15:16 +05301279static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1280 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001281{
Sujithcbe61d82009-02-09 13:27:12 +05301282 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001283 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001284 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301285
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001286 /*
1287 * Insert the frame on the outbound list and
1288 * pass it on to the hardware.
1289 */
1290
1291 if (list_empty(head))
1292 return;
1293
1294 bf = list_first_entry(head, struct ath_buf, list);
1295
Joe Perches226afe62010-12-02 19:12:37 -08001296 ath_dbg(common, ATH_DBG_QUEUE,
1297 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001298
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001299 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1300 if (txq->axq_depth >= ATH_TXFIFO_DEPTH) {
1301 list_splice_tail_init(head, &txq->txq_fifo_pending);
1302 return;
1303 }
1304 if (!list_empty(&txq->txq_fifo[txq->txq_headidx]))
Joe Perches226afe62010-12-02 19:12:37 -08001305 ath_dbg(common, ATH_DBG_XMIT,
1306 "Initializing tx fifo %d which is non-empty\n",
1307 txq->txq_headidx);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001308 INIT_LIST_HEAD(&txq->txq_fifo[txq->txq_headidx]);
1309 list_splice_init(head, &txq->txq_fifo[txq->txq_headidx]);
1310 INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001311 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
Joe Perches226afe62010-12-02 19:12:37 -08001312 ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
1313 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001314 } else {
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001315 list_splice_tail_init(head, &txq->axq_q);
1316
1317 if (txq->axq_link == NULL) {
1318 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
Joe Perches226afe62010-12-02 19:12:37 -08001319 ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
1320 txq->axq_qnum, ito64(bf->bf_daddr),
1321 bf->bf_desc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001322 } else {
1323 *txq->axq_link = bf->bf_daddr;
Joe Perches226afe62010-12-02 19:12:37 -08001324 ath_dbg(common, ATH_DBG_XMIT,
1325 "link[%u] (%p)=%llx (%p)\n",
1326 txq->axq_qnum, txq->axq_link,
1327 ito64(bf->bf_daddr), bf->bf_desc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001328 }
1329 ath9k_hw_get_desc_link(ah, bf->bf_lastbf->bf_desc,
1330 &txq->axq_link);
1331 ath9k_hw_txstart(ah, txq->axq_qnum);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001332 }
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001333 txq->axq_depth++;
Felix Fietkau4b3ba662010-12-17 00:57:00 +01001334 if (bf_is_ampdu_not_probing(bf))
1335 txq->axq_ampdu_depth++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001336}
1337
Sujithe8324352009-01-16 21:38:42 +05301338static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
Felix Fietkau04caf862010-11-14 15:20:12 +01001339 struct ath_buf *bf, struct ath_tx_control *txctl)
Sujithe8324352009-01-16 21:38:42 +05301340{
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001341 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
Felix Fietkau04caf862010-11-14 15:20:12 +01001342 struct list_head bf_head;
Sujithe8324352009-01-16 21:38:42 +05301343
Sujithe8324352009-01-16 21:38:42 +05301344 bf->bf_state.bf_type |= BUF_AMPDU;
1345
1346 /*
1347 * Do not queue to h/w when any of the following conditions is true:
1348 * - there are pending frames in software queue
1349 * - the TID is currently paused for ADDBA/BAR request
1350 * - seqno is not within block-ack window
1351 * - h/w queue depth exceeds low water mark
1352 */
1353 if (!list_empty(&tid->buf_q) || tid->paused ||
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001354 !BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno) ||
Felix Fietkau4b3ba662010-12-17 00:57:00 +01001355 txctl->txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001356 /*
Sujithe8324352009-01-16 21:38:42 +05301357 * Add this frame to software queue for scheduling later
1358 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001359 */
Ben Greearbda8add2011-01-09 23:11:48 -08001360 TX_STAT_INC(txctl->txq->axq_qnum, a_queued_sw);
Felix Fietkau04caf862010-11-14 15:20:12 +01001361 list_add_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301362 ath_tx_queue_tid(txctl->txq, tid);
1363 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001364 }
1365
Felix Fietkau04caf862010-11-14 15:20:12 +01001366 INIT_LIST_HEAD(&bf_head);
1367 list_add(&bf->list, &bf_head);
1368
Sujithe8324352009-01-16 21:38:42 +05301369 /* Add sub-frame to BAW */
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001370 if (!fi->retries)
1371 ath_tx_addto_baw(sc, tid, fi->seqno);
Sujithe8324352009-01-16 21:38:42 +05301372
1373 /* Queue to h/w without aggregation */
Ben Greearbda8add2011-01-09 23:11:48 -08001374 TX_STAT_INC(txctl->txq->axq_qnum, a_queued_hw);
Sujithd43f30152009-01-16 21:38:53 +05301375 bf->bf_lastbf = bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001376 ath_buf_set_rate(sc, bf, fi->framelen);
Felix Fietkau04caf862010-11-14 15:20:12 +01001377 ath_tx_txqaddbuf(sc, txctl->txq, &bf_head);
Sujithc4288392008-11-18 09:09:30 +05301378}
1379
Felix Fietkau82b873a2010-11-11 03:18:37 +01001380static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1381 struct ath_atx_tid *tid,
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001382 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001383{
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001384 struct ath_frame_info *fi;
Sujithe8324352009-01-16 21:38:42 +05301385 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001386
Sujithe8324352009-01-16 21:38:42 +05301387 bf = list_first_entry(bf_head, struct ath_buf, list);
1388 bf->bf_state.bf_type &= ~BUF_AMPDU;
1389
1390 /* update starting sequence number for subsequent ADDBA request */
Felix Fietkau82b873a2010-11-11 03:18:37 +01001391 if (tid)
1392 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
Sujithe8324352009-01-16 21:38:42 +05301393
Sujithd43f30152009-01-16 21:38:53 +05301394 bf->bf_lastbf = bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001395 fi = get_frame_info(bf->bf_mpdu);
1396 ath_buf_set_rate(sc, bf, fi->framelen);
Sujithe8324352009-01-16 21:38:42 +05301397 ath_tx_txqaddbuf(sc, txq, bf_head);
Sujithfec247c2009-07-27 12:08:16 +05301398 TX_STAT_INC(txq->axq_qnum, queued);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001399}
1400
Sujith528f0c62008-10-29 10:14:26 +05301401static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001402{
Sujith528f0c62008-10-29 10:14:26 +05301403 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001404 enum ath9k_pkt_type htype;
1405 __le16 fc;
1406
Sujith528f0c62008-10-29 10:14:26 +05301407 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001408 fc = hdr->frame_control;
1409
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001410 if (ieee80211_is_beacon(fc))
1411 htype = ATH9K_PKT_TYPE_BEACON;
1412 else if (ieee80211_is_probe_resp(fc))
1413 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1414 else if (ieee80211_is_atim(fc))
1415 htype = ATH9K_PKT_TYPE_ATIM;
1416 else if (ieee80211_is_pspoll(fc))
1417 htype = ATH9K_PKT_TYPE_PSPOLL;
1418 else
1419 htype = ATH9K_PKT_TYPE_NORMAL;
1420
1421 return htype;
1422}
1423
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001424static void setup_frame_info(struct ieee80211_hw *hw, struct sk_buff *skb,
1425 int framelen)
Sujith528f0c62008-10-29 10:14:26 +05301426{
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001427 struct ath_wiphy *aphy = hw->priv;
1428 struct ath_softc *sc = aphy->sc;
Sujith528f0c62008-10-29 10:14:26 +05301429 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001430 struct ieee80211_sta *sta = tx_info->control.sta;
1431 struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
Sujith528f0c62008-10-29 10:14:26 +05301432 struct ieee80211_hdr *hdr;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001433 struct ath_frame_info *fi = get_frame_info(skb);
Sujith528f0c62008-10-29 10:14:26 +05301434 struct ath_node *an;
1435 struct ath_atx_tid *tid;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001436 enum ath9k_key_type keytype;
1437 u16 seqno = 0;
Felix Fietkau5daefbd2010-11-14 15:20:02 +01001438 u8 tidno;
Sujith528f0c62008-10-29 10:14:26 +05301439
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001440 keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
Sujith528f0c62008-10-29 10:14:26 +05301441
Sujith528f0c62008-10-29 10:14:26 +05301442 hdr = (struct ieee80211_hdr *)skb->data;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001443 if (sta && ieee80211_is_data_qos(hdr->frame_control) &&
1444 conf_is_ht(&hw->conf) && (sc->sc_flags & SC_OP_TXAGGR)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001445
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001446 an = (struct ath_node *) sta->drv_priv;
1447 tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
1448
1449 /*
1450 * Override seqno set by upper layer with the one
1451 * in tx aggregation state.
1452 */
1453 tid = ATH_AN_2_TID(an, tidno);
1454 seqno = tid->seq_next;
1455 hdr->seq_ctrl = cpu_to_le16(seqno << IEEE80211_SEQ_SEQ_SHIFT);
1456 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
1457 }
1458
1459 memset(fi, 0, sizeof(*fi));
1460 if (hw_key)
1461 fi->keyix = hw_key->hw_key_idx;
1462 else
1463 fi->keyix = ATH9K_TXKEYIX_INVALID;
1464 fi->keytype = keytype;
1465 fi->framelen = framelen;
1466 fi->seqno = seqno;
Sujith528f0c62008-10-29 10:14:26 +05301467}
1468
Felix Fietkau82b873a2010-11-11 03:18:37 +01001469static int setup_tx_flags(struct sk_buff *skb)
Sujith528f0c62008-10-29 10:14:26 +05301470{
1471 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1472 int flags = 0;
1473
1474 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1475 flags |= ATH9K_TXDESC_INTREQ;
1476
1477 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1478 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301479
Felix Fietkau82b873a2010-11-11 03:18:37 +01001480 if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001481 flags |= ATH9K_TXDESC_LDPC;
1482
Sujith528f0c62008-10-29 10:14:26 +05301483 return flags;
1484}
1485
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001486/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001487 * rix - rate index
1488 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1489 * width - 0 for 20 MHz, 1 for 40 MHz
1490 * half_gi - to use 4us v/s 3.6 us for symbol time
1491 */
Felix Fietkau269c44b2010-11-14 15:20:06 +01001492static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
Sujith102e0572008-10-29 10:15:16 +05301493 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001494{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001495 u32 nbits, nsymbits, duration, nsymbols;
Felix Fietkau269c44b2010-11-14 15:20:06 +01001496 int streams;
Sujithe63835b2008-11-18 09:07:53 +05301497
1498 /* find number of symbols: PLCP + data */
Felix Fietkauc6663872010-04-19 19:57:33 +02001499 streams = HT_RC_2_STREAMS(rix);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001500 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
Felix Fietkauc6663872010-04-19 19:57:33 +02001501 nsymbits = bits_per_symbol[rix % 8][width] * streams;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001502 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1503
1504 if (!half_gi)
1505 duration = SYMBOL_TIME(nsymbols);
1506 else
1507 duration = SYMBOL_TIME_HALFGI(nsymbols);
1508
Sujithe63835b2008-11-18 09:07:53 +05301509 /* addup duration for legacy/ht training and signal fields */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001510 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301511
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001512 return duration;
1513}
1514
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301515u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
1516{
1517 struct ath_hw *ah = sc->sc_ah;
1518 struct ath9k_channel *curchan = ah->curchan;
1519 if ((sc->sc_flags & SC_OP_ENABLE_APM) &&
1520 (curchan->channelFlags & CHANNEL_5GHZ) &&
1521 (chainmask == 0x7) && (rate < 0x90))
1522 return 0x3;
1523 else
1524 return chainmask;
1525}
1526
Felix Fietkau269c44b2010-11-14 15:20:06 +01001527static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001528{
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001529 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001530 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301531 struct sk_buff *skb;
1532 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301533 struct ieee80211_tx_rate *rates;
Felix Fietkau545750d2009-11-23 22:21:01 +01001534 const struct ieee80211_rate *rate;
Sujith254ad0f2009-02-04 08:10:19 +05301535 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301536 int i, flags = 0;
1537 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301538 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301539
1540 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301541
Sujitha22be222009-03-30 15:28:36 +05301542 skb = bf->bf_mpdu;
Sujith528f0c62008-10-29 10:14:26 +05301543 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301544 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301545 hdr = (struct ieee80211_hdr *)skb->data;
1546 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301547
Sujithc89424d2009-01-30 14:29:28 +05301548 /*
1549 * We check if Short Preamble is needed for the CTS rate by
1550 * checking the BSS's global flag.
1551 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1552 */
Felix Fietkau545750d2009-11-23 22:21:01 +01001553 rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
1554 ctsrate = rate->hw_value;
Sujithc89424d2009-01-30 14:29:28 +05301555 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
Felix Fietkau545750d2009-11-23 22:21:01 +01001556 ctsrate |= rate->hw_value_short;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001557
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001558 for (i = 0; i < 4; i++) {
Felix Fietkau545750d2009-11-23 22:21:01 +01001559 bool is_40, is_sgi, is_sp;
1560 int phy;
1561
Sujithe63835b2008-11-18 09:07:53 +05301562 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001563 continue;
1564
Sujitha8efee42008-11-18 09:07:30 +05301565 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301566 series[i].Tries = rates[i].count;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001567
Felix Fietkau27032052010-01-17 21:08:50 +01001568 if ((sc->config.ath_aggr_prot && bf_isaggr(bf)) ||
1569 (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)) {
Sujithc89424d2009-01-30 14:29:28 +05301570 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
Felix Fietkau27032052010-01-17 21:08:50 +01001571 flags |= ATH9K_TXDESC_RTSENA;
1572 } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1573 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1574 flags |= ATH9K_TXDESC_CTSENA;
1575 }
1576
Sujithc89424d2009-01-30 14:29:28 +05301577 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1578 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1579 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1580 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001581
Felix Fietkau545750d2009-11-23 22:21:01 +01001582 is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
1583 is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
1584 is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
1585
1586 if (rates[i].flags & IEEE80211_TX_RC_MCS) {
1587 /* MCS rates */
1588 series[i].Rate = rix | 0x80;
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301589 series[i].ChSel = ath_txchainmask_reduction(sc,
1590 common->tx_chainmask, series[i].Rate);
Felix Fietkau269c44b2010-11-14 15:20:06 +01001591 series[i].PktDuration = ath_pkt_duration(sc, rix, len,
Felix Fietkau545750d2009-11-23 22:21:01 +01001592 is_40, is_sgi, is_sp);
Felix Fietkau074a8c02010-04-19 19:57:36 +02001593 if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
1594 series[i].RateFlags |= ATH9K_RATESERIES_STBC;
Felix Fietkau545750d2009-11-23 22:21:01 +01001595 continue;
1596 }
1597
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301598 /* legacy rates */
Felix Fietkau545750d2009-11-23 22:21:01 +01001599 if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
1600 !(rate->flags & IEEE80211_RATE_ERP_G))
1601 phy = WLAN_RC_PHY_CCK;
1602 else
1603 phy = WLAN_RC_PHY_OFDM;
1604
1605 rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
1606 series[i].Rate = rate->hw_value;
1607 if (rate->hw_value_short) {
1608 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1609 series[i].Rate |= rate->hw_value_short;
1610 } else {
1611 is_sp = false;
1612 }
1613
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301614 if (bf->bf_state.bfs_paprd)
1615 series[i].ChSel = common->tx_chainmask;
1616 else
1617 series[i].ChSel = ath_txchainmask_reduction(sc,
1618 common->tx_chainmask, series[i].Rate);
1619
Felix Fietkau545750d2009-11-23 22:21:01 +01001620 series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
Felix Fietkau269c44b2010-11-14 15:20:06 +01001621 phy, rate->bitrate * 100, len, rix, is_sp);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001622 }
1623
Felix Fietkau27032052010-01-17 21:08:50 +01001624 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
Felix Fietkau269c44b2010-11-14 15:20:06 +01001625 if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
Felix Fietkau27032052010-01-17 21:08:50 +01001626 flags &= ~ATH9K_TXDESC_RTSENA;
1627
1628 /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
1629 if (flags & ATH9K_TXDESC_RTSENA)
1630 flags &= ~ATH9K_TXDESC_CTSENA;
1631
Sujithe63835b2008-11-18 09:07:53 +05301632 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301633 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1634 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301635 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301636 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301637
Sujith17d79042009-02-09 13:27:03 +05301638 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301639 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001640}
1641
Felix Fietkau82b873a2010-11-11 03:18:37 +01001642static struct ath_buf *ath_tx_setup_buffer(struct ieee80211_hw *hw,
Felix Fietkau04caf862010-11-14 15:20:12 +01001643 struct ath_txq *txq,
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001644 struct sk_buff *skb)
Sujithe8324352009-01-16 21:38:42 +05301645{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001646 struct ath_wiphy *aphy = hw->priv;
1647 struct ath_softc *sc = aphy->sc;
Felix Fietkau04caf862010-11-14 15:20:12 +01001648 struct ath_hw *ah = sc->sc_ah;
Felix Fietkau82b873a2010-11-11 03:18:37 +01001649 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001650 struct ath_frame_info *fi = get_frame_info(skb);
Felix Fietkau82b873a2010-11-11 03:18:37 +01001651 struct ath_buf *bf;
Felix Fietkau04caf862010-11-14 15:20:12 +01001652 struct ath_desc *ds;
Felix Fietkau04caf862010-11-14 15:20:12 +01001653 int frm_type;
Felix Fietkau82b873a2010-11-11 03:18:37 +01001654
1655 bf = ath_tx_get_buffer(sc);
1656 if (!bf) {
Joe Perches226afe62010-12-02 19:12:37 -08001657 ath_dbg(common, ATH_DBG_XMIT, "TX buffers are full\n");
Felix Fietkau82b873a2010-11-11 03:18:37 +01001658 return NULL;
1659 }
Sujithe8324352009-01-16 21:38:42 +05301660
Sujithe8324352009-01-16 21:38:42 +05301661 ATH_TXBUF_RESET(bf);
1662
Felix Fietkau827e69b2009-11-15 23:09:25 +01001663 bf->aphy = aphy;
Felix Fietkau82b873a2010-11-11 03:18:37 +01001664 bf->bf_flags = setup_tx_flags(skb);
Sujithe8324352009-01-16 21:38:42 +05301665 bf->bf_mpdu = skb;
1666
Ben Greearc1739eb32010-10-14 12:45:29 -07001667 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
1668 skb->len, DMA_TO_DEVICE);
1669 if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
Sujithe8324352009-01-16 21:38:42 +05301670 bf->bf_mpdu = NULL;
Ben Greear6cf9e992010-10-14 12:45:30 -07001671 bf->bf_buf_addr = 0;
Joe Perches38002762010-12-02 19:12:36 -08001672 ath_err(ath9k_hw_common(sc->sc_ah),
1673 "dma_mapping_error() on TX\n");
Felix Fietkau82b873a2010-11-11 03:18:37 +01001674 ath_tx_return_buffer(sc, bf);
1675 return NULL;
Sujithe8324352009-01-16 21:38:42 +05301676 }
1677
Sujithe8324352009-01-16 21:38:42 +05301678 frm_type = get_hw_packet_type(skb);
Sujithe8324352009-01-16 21:38:42 +05301679
1680 ds = bf->bf_desc;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -04001681 ath9k_hw_set_desc_link(ah, ds, 0);
Sujithe8324352009-01-16 21:38:42 +05301682
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001683 ath9k_hw_set11n_txdesc(ah, ds, fi->framelen, frm_type, MAX_RATE_POWER,
1684 fi->keyix, fi->keytype, bf->bf_flags);
Sujithe8324352009-01-16 21:38:42 +05301685
1686 ath9k_hw_filltxdesc(ah, ds,
1687 skb->len, /* segment length */
1688 true, /* first segment */
1689 true, /* last segment */
Vasanthakumar Thiagarajan3f3a1c82010-04-15 17:38:42 -04001690 ds, /* first descriptor */
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -04001691 bf->bf_buf_addr,
Felix Fietkau04caf862010-11-14 15:20:12 +01001692 txq->axq_qnum);
1693
1694
1695 return bf;
1696}
1697
1698/* FIXME: tx power */
1699static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1700 struct ath_tx_control *txctl)
1701{
1702 struct sk_buff *skb = bf->bf_mpdu;
1703 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1704 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Felix Fietkau04caf862010-11-14 15:20:12 +01001705 struct list_head bf_head;
Felix Fietkau248a38d2010-12-10 21:16:46 +01001706 struct ath_atx_tid *tid = NULL;
Felix Fietkau04caf862010-11-14 15:20:12 +01001707 u8 tidno;
Sujithe8324352009-01-16 21:38:42 +05301708
Sujithe8324352009-01-16 21:38:42 +05301709 spin_lock_bh(&txctl->txq->axq_lock);
1710
Felix Fietkau248a38d2010-12-10 21:16:46 +01001711 if (ieee80211_is_data_qos(hdr->frame_control) && txctl->an) {
Felix Fietkau5daefbd2010-11-14 15:20:02 +01001712 tidno = ieee80211_get_qos_ctl(hdr)[0] &
1713 IEEE80211_QOS_CTL_TID_MASK;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001714 tid = ATH_AN_2_TID(txctl->an, tidno);
Felix Fietkau5daefbd2010-11-14 15:20:02 +01001715
Felix Fietkau066dae92010-11-07 14:59:39 +01001716 WARN_ON(tid->ac->txq != txctl->txq);
Felix Fietkau248a38d2010-12-10 21:16:46 +01001717 }
1718
1719 if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && tid) {
Felix Fietkau04caf862010-11-14 15:20:12 +01001720 /*
1721 * Try aggregation if it's a unicast data frame
1722 * and the destination is HT capable.
1723 */
1724 ath_tx_send_ampdu(sc, tid, bf, txctl);
Sujithe8324352009-01-16 21:38:42 +05301725 } else {
Felix Fietkau04caf862010-11-14 15:20:12 +01001726 INIT_LIST_HEAD(&bf_head);
1727 list_add_tail(&bf->list, &bf_head);
1728
Felix Fietkau61117f02010-11-11 03:18:36 +01001729 bf->bf_state.bfs_ftype = txctl->frame_type;
Felix Fietkau82b873a2010-11-11 03:18:37 +01001730 bf->bf_state.bfs_paprd = txctl->paprd;
1731
Felix Fietkau9a6b8272010-11-14 00:03:01 +01001732 if (bf->bf_state.bfs_paprd)
Felix Fietkau04caf862010-11-14 15:20:12 +01001733 ar9003_hw_set_paprd_txdesc(sc->sc_ah, bf->bf_desc,
1734 bf->bf_state.bfs_paprd);
Felix Fietkau9a6b8272010-11-14 00:03:01 +01001735
Felix Fietkau248a38d2010-12-10 21:16:46 +01001736 ath_tx_send_normal(sc, txctl->txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301737 }
1738
1739 spin_unlock_bh(&txctl->txq->axq_lock);
1740}
1741
1742/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001743int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301744 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001745{
Felix Fietkau28d16702010-11-14 15:20:10 +01001746 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1747 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001748 struct ieee80211_sta *sta = info->control.sta;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001749 struct ath_wiphy *aphy = hw->priv;
1750 struct ath_softc *sc = aphy->sc;
Felix Fietkau84642d62010-06-01 21:33:13 +02001751 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001752 struct ath_buf *bf;
Felix Fietkau28d16702010-11-14 15:20:10 +01001753 int padpos, padsize;
Felix Fietkau04caf862010-11-14 15:20:12 +01001754 int frmlen = skb->len + FCS_LEN;
Felix Fietkau82b873a2010-11-11 03:18:37 +01001755 int q;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001756
Ben Greeara9927ba2010-12-06 21:13:49 -08001757 /* NOTE: sta can be NULL according to net/mac80211.h */
1758 if (sta)
1759 txctl->an = (struct ath_node *)sta->drv_priv;
1760
Felix Fietkau04caf862010-11-14 15:20:12 +01001761 if (info->control.hw_key)
1762 frmlen += info->control.hw_key->icv_len;
1763
Felix Fietkau28d16702010-11-14 15:20:10 +01001764 /*
1765 * As a temporary workaround, assign seq# here; this will likely need
1766 * to be cleaned up to work better with Beacon transmission and virtual
1767 * BSSes.
1768 */
1769 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1770 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1771 sc->tx.seq_no += 0x10;
1772 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1773 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
1774 }
1775
1776 /* Add the padding after the header if this is not already done */
1777 padpos = ath9k_cmn_padpos(hdr->frame_control);
1778 padsize = padpos & 3;
1779 if (padsize && skb->len > padpos) {
1780 if (skb_headroom(skb) < padsize)
1781 return -ENOMEM;
1782
1783 skb_push(skb, padsize);
1784 memmove(skb->data, skb->data + padsize, padpos);
1785 }
1786
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001787 setup_frame_info(hw, skb, frmlen);
1788
1789 /*
1790 * At this point, the vif, hw_key and sta pointers in the tx control
1791 * info are no longer valid (overwritten by the ath_frame_info data.
1792 */
1793
1794 bf = ath_tx_setup_buffer(hw, txctl->txq, skb);
Felix Fietkau82b873a2010-11-11 03:18:37 +01001795 if (unlikely(!bf))
1796 return -ENOMEM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001797
Felix Fietkau066dae92010-11-07 14:59:39 +01001798 q = skb_get_queue_mapping(skb);
Felix Fietkau97923b12010-06-12 00:33:55 -04001799 spin_lock_bh(&txq->axq_lock);
Felix Fietkau066dae92010-11-07 14:59:39 +01001800 if (txq == sc->tx.txq_map[q] &&
1801 ++txq->pending_frames > ATH_MAX_QDEPTH && !txq->stopped) {
1802 ath_mac80211_stop_queue(sc, q);
Felix Fietkau97923b12010-06-12 00:33:55 -04001803 txq->stopped = 1;
1804 }
1805 spin_unlock_bh(&txq->axq_lock);
1806
Sujithe8324352009-01-16 21:38:42 +05301807 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001808
1809 return 0;
1810}
1811
Sujithe8324352009-01-16 21:38:42 +05301812/*****************/
1813/* TX Completion */
1814/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001815
Sujithe8324352009-01-16 21:38:42 +05301816static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
Felix Fietkau61117f02010-11-11 03:18:36 +01001817 struct ath_wiphy *aphy, int tx_flags, int ftype,
Felix Fietkau066dae92010-11-07 14:59:39 +01001818 struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001819{
Sujithe8324352009-01-16 21:38:42 +05301820 struct ieee80211_hw *hw = sc->hw;
1821 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001822 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001823 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
Felix Fietkau97923b12010-06-12 00:33:55 -04001824 int q, padpos, padsize;
Sujithe8324352009-01-16 21:38:42 +05301825
Joe Perches226afe62010-12-02 19:12:37 -08001826 ath_dbg(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
Sujithe8324352009-01-16 21:38:42 +05301827
Felix Fietkau827e69b2009-11-15 23:09:25 +01001828 if (aphy)
1829 hw = aphy->hw;
Sujithe8324352009-01-16 21:38:42 +05301830
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301831 if (tx_flags & ATH_TX_BAR)
Sujithe8324352009-01-16 21:38:42 +05301832 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Sujithe8324352009-01-16 21:38:42 +05301833
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301834 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
Sujithe8324352009-01-16 21:38:42 +05301835 /* Frame was ACKed */
1836 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1837 }
1838
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001839 padpos = ath9k_cmn_padpos(hdr->frame_control);
1840 padsize = padpos & 3;
1841 if (padsize && skb->len>padpos+padsize) {
Sujithe8324352009-01-16 21:38:42 +05301842 /*
1843 * Remove MAC header padding before giving the frame back to
1844 * mac80211.
1845 */
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001846 memmove(skb->data + padsize, skb->data, padpos);
Sujithe8324352009-01-16 21:38:42 +05301847 skb_pull(skb, padsize);
1848 }
1849
Sujith1b04b932010-01-08 10:36:05 +05301850 if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
1851 sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
Joe Perches226afe62010-12-02 19:12:37 -08001852 ath_dbg(common, ATH_DBG_PS,
1853 "Going back to sleep after having received TX status (0x%lx)\n",
Sujith1b04b932010-01-08 10:36:05 +05301854 sc->ps_flags & (PS_WAIT_FOR_BEACON |
1855 PS_WAIT_FOR_CAB |
1856 PS_WAIT_FOR_PSPOLL_DATA |
1857 PS_WAIT_FOR_TX_ACK));
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03001858 }
1859
Felix Fietkau61117f02010-11-11 03:18:36 +01001860 if (unlikely(ftype))
1861 ath9k_tx_status(hw, skb, ftype);
Felix Fietkau97923b12010-06-12 00:33:55 -04001862 else {
1863 q = skb_get_queue_mapping(skb);
Felix Fietkau066dae92010-11-07 14:59:39 +01001864 if (txq == sc->tx.txq_map[q]) {
1865 spin_lock_bh(&txq->axq_lock);
1866 if (WARN_ON(--txq->pending_frames < 0))
1867 txq->pending_frames = 0;
1868 spin_unlock_bh(&txq->axq_lock);
1869 }
Felix Fietkau97923b12010-06-12 00:33:55 -04001870
Felix Fietkau827e69b2009-11-15 23:09:25 +01001871 ieee80211_tx_status(hw, skb);
Felix Fietkau97923b12010-06-12 00:33:55 -04001872 }
Sujithe8324352009-01-16 21:38:42 +05301873}
1874
1875static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001876 struct ath_txq *txq, struct list_head *bf_q,
1877 struct ath_tx_status *ts, int txok, int sendbar)
Sujithe8324352009-01-16 21:38:42 +05301878{
1879 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301880 unsigned long flags;
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301881 int tx_flags = 0;
Sujithe8324352009-01-16 21:38:42 +05301882
Sujithe8324352009-01-16 21:38:42 +05301883 if (sendbar)
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301884 tx_flags = ATH_TX_BAR;
Sujithe8324352009-01-16 21:38:42 +05301885
1886 if (!txok) {
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301887 tx_flags |= ATH_TX_ERROR;
Sujithe8324352009-01-16 21:38:42 +05301888
1889 if (bf_isxretried(bf))
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301890 tx_flags |= ATH_TX_XRETRY;
Sujithe8324352009-01-16 21:38:42 +05301891 }
1892
Ben Greearc1739eb32010-10-14 12:45:29 -07001893 dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
Ben Greear6cf9e992010-10-14 12:45:30 -07001894 bf->bf_buf_addr = 0;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -04001895
1896 if (bf->bf_state.bfs_paprd) {
Felix Fietkau82259b72010-11-14 15:20:04 +01001897 if (!sc->paprd_pending)
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -07001898 dev_kfree_skb_any(skb);
Vasanthakumar Thiagarajan78a18172010-06-24 02:42:46 -07001899 else
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -07001900 complete(&sc->paprd_complete);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -04001901 } else {
Felix Fietkau066dae92010-11-07 14:59:39 +01001902 ath_debug_stat_tx(sc, bf, ts);
Felix Fietkau61117f02010-11-11 03:18:36 +01001903 ath_tx_complete(sc, skb, bf->aphy, tx_flags,
1904 bf->bf_state.bfs_ftype, txq);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -04001905 }
Ben Greear6cf9e992010-10-14 12:45:30 -07001906 /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
1907 * accidentally reference it later.
1908 */
1909 bf->bf_mpdu = NULL;
Sujithe8324352009-01-16 21:38:42 +05301910
1911 /*
1912 * Return the list of ath_buf of this mpdu to free queue
1913 */
1914 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1915 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1916 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1917}
1918
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001919static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
Felix Fietkaub572d032010-11-14 15:20:07 +01001920 int nframes, int nbad, int txok, bool update_rc)
Sujithc4288392008-11-18 09:09:30 +05301921{
Sujitha22be222009-03-30 15:28:36 +05301922 struct sk_buff *skb = bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05301923 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05301924 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +01001925 struct ieee80211_hw *hw = bf->aphy->hw;
Felix Fietkauf0c255a2010-11-11 03:18:35 +01001926 struct ath_softc *sc = bf->aphy->sc;
1927 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301928 u8 i, tx_rateindex;
Sujithc4288392008-11-18 09:09:30 +05301929
Sujith95e4acb2009-03-13 08:56:09 +05301930 if (txok)
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001931 tx_info->status.ack_signal = ts->ts_rssi;
Sujith95e4acb2009-03-13 08:56:09 +05301932
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001933 tx_rateindex = ts->ts_rateindex;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301934 WARN_ON(tx_rateindex >= hw->max_rates);
1935
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001936 if (ts->ts_status & ATH9K_TXERR_FILT)
Sujithc4288392008-11-18 09:09:30 +05301937 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Björn Smedmanebd02282010-10-10 22:44:39 +02001938 if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc) {
Felix Fietkaud9698472010-03-01 13:32:11 +01001939 tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
Sujithc4288392008-11-18 09:09:30 +05301940
Felix Fietkaub572d032010-11-14 15:20:07 +01001941 BUG_ON(nbad > nframes);
Björn Smedmanebd02282010-10-10 22:44:39 +02001942
Felix Fietkaub572d032010-11-14 15:20:07 +01001943 tx_info->status.ampdu_len = nframes;
1944 tx_info->status.ampdu_ack_len = nframes - nbad;
Björn Smedmanebd02282010-10-10 22:44:39 +02001945 }
1946
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001947 if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301948 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
Felix Fietkauf0c255a2010-11-11 03:18:35 +01001949 /*
1950 * If an underrun error is seen assume it as an excessive
1951 * retry only if max frame trigger level has been reached
1952 * (2 KB for single stream, and 4 KB for dual stream).
1953 * Adjust the long retry as if the frame was tried
1954 * hw->max_rate_tries times to affect how rate control updates
1955 * PER for the failed rate.
1956 * In case of congestion on the bus penalizing this type of
1957 * underruns should help hardware actually transmit new frames
1958 * successfully by eventually preferring slower rates.
1959 * This itself should also alleviate congestion on the bus.
1960 */
1961 if (ieee80211_is_data(hdr->frame_control) &&
1962 (ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
1963 ATH9K_TX_DELIM_UNDERRUN)) &&
1964 ah->tx_trig_level >= sc->sc_ah->caps.tx_triglevel_max)
1965 tx_info->status.rates[tx_rateindex].count =
1966 hw->max_rate_tries;
Sujithc4288392008-11-18 09:09:30 +05301967 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301968
Felix Fietkau545750d2009-11-23 22:21:01 +01001969 for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301970 tx_info->status.rates[i].count = 0;
Felix Fietkau545750d2009-11-23 22:21:01 +01001971 tx_info->status.rates[i].idx = -1;
1972 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301973
Felix Fietkau78c46532010-06-25 01:26:16 +02001974 tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
Sujithc4288392008-11-18 09:09:30 +05301975}
1976
Ben Greear60f2d1d2011-01-09 23:11:52 -08001977/* Has no locking. Must hold spin_lock_bh(&txq->axq_lock)
1978 * before calling this.
1979 */
1980static void __ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
Sujith059d8062009-01-16 21:38:49 +05301981{
Ben Greear60f2d1d2011-01-09 23:11:52 -08001982 if (txq->mac80211_qnum >= 0 &&
1983 txq->stopped && txq->pending_frames < ATH_MAX_QDEPTH) {
1984 if (ath_mac80211_start_queue(sc, txq->mac80211_qnum))
Vasanthakumar Thiagarajan68e8f2f2010-07-22 02:24:11 -07001985 txq->stopped = 0;
Sujith059d8062009-01-16 21:38:49 +05301986 }
Sujith059d8062009-01-16 21:38:49 +05301987}
1988
Sujithc4288392008-11-18 09:09:30 +05301989static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001990{
Sujithcbe61d82009-02-09 13:27:12 +05301991 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001992 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001993 struct ath_buf *bf, *lastbf, *bf_held = NULL;
1994 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05301995 struct ath_desc *ds;
Felix Fietkau29bffa92010-03-29 20:14:23 -07001996 struct ath_tx_status ts;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05301997 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001998 int status;
Felix Fietkau066dae92010-11-07 14:59:39 +01001999 int qnum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002000
Joe Perches226afe62010-12-02 19:12:37 -08002001 ath_dbg(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
2002 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
2003 txq->axq_link);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002004
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002005 for (;;) {
2006 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002007 if (list_empty(&txq->axq_q)) {
2008 txq->axq_link = NULL;
Ben Greear082f6532011-01-09 23:11:47 -08002009 if (sc->sc_flags & SC_OP_TXAGGR)
2010 ath_txq_schedule(sc, txq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002011 spin_unlock_bh(&txq->axq_lock);
2012 break;
2013 }
2014 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
2015
2016 /*
2017 * There is a race condition that a BH gets scheduled
2018 * after sw writes TxE and before hw re-load the last
2019 * descriptor to get the newly chained one.
2020 * Software must keep the last DONE descriptor as a
2021 * holding descriptor - software does so by marking
2022 * it with the STALE flag.
2023 */
2024 bf_held = NULL;
Sujitha119cc42009-03-30 15:28:38 +05302025 if (bf->bf_stale) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002026 bf_held = bf;
2027 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05302028 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002029 break;
2030 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002031 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05302032 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002033 }
2034 }
2035
2036 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05302037 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002038
Felix Fietkau29bffa92010-03-29 20:14:23 -07002039 memset(&ts, 0, sizeof(ts));
2040 status = ath9k_hw_txprocdesc(ah, ds, &ts);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002041 if (status == -EINPROGRESS) {
2042 spin_unlock_bh(&txq->axq_lock);
2043 break;
2044 }
Ben Greear2dac4fb2011-01-09 23:11:45 -08002045 TX_STAT_INC(txq->axq_qnum, txprocdesc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002046
2047 /*
2048 * Remove ath_buf's of the same transmit unit from txq,
2049 * however leave the last descriptor back as the holding
2050 * descriptor for hw.
2051 */
Sujitha119cc42009-03-30 15:28:38 +05302052 lastbf->bf_stale = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002053 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002054 if (!list_is_singular(&lastbf->list))
2055 list_cut_position(&bf_head,
2056 &txq->axq_q, lastbf->list.prev);
2057
2058 txq->axq_depth--;
Felix Fietkau29bffa92010-03-29 20:14:23 -07002059 txok = !(ts.ts_status & ATH9K_TXERR_MASK);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002060 txq->axq_tx_inprogress = false;
Felix Fietkau0a8cea82010-04-19 19:57:30 +02002061 if (bf_held)
2062 list_del(&bf_held->list);
Felix Fietkau4b3ba662010-12-17 00:57:00 +01002063
2064 if (bf_is_ampdu_not_probing(bf))
2065 txq->axq_ampdu_depth--;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002066 spin_unlock_bh(&txq->axq_lock);
2067
Felix Fietkau0a8cea82010-04-19 19:57:30 +02002068 if (bf_held)
2069 ath_tx_return_buffer(sc, bf_held);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002070
Sujithcd3d39a2008-08-11 14:03:34 +05302071 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002072 /*
2073 * This frame is sent out as a single frame.
2074 * Use hardware retry status for this frame.
2075 */
Felix Fietkau29bffa92010-03-29 20:14:23 -07002076 if (ts.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302077 bf->bf_state.bf_type |= BUF_XRETRY;
Felix Fietkaub572d032010-11-14 15:20:07 +01002078 ath_tx_rc_status(bf, &ts, 1, txok ? 0 : 1, txok, true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002079 }
Johannes Berge6a98542008-10-21 12:40:02 +02002080
Felix Fietkau066dae92010-11-07 14:59:39 +01002081 qnum = skb_get_queue_mapping(bf->bf_mpdu);
2082
Sujithcd3d39a2008-08-11 14:03:34 +05302083 if (bf_isampdu(bf))
Felix Fietkauc5992612010-11-14 15:20:09 +01002084 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, txok,
2085 true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002086 else
Felix Fietkau29bffa92010-03-29 20:14:23 -07002087 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, txok, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002088
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002089 spin_lock_bh(&txq->axq_lock);
Ben Greear60f2d1d2011-01-09 23:11:52 -08002090 __ath_wake_mac80211_queue(sc, txq);
2091
Sujith672840a2008-08-11 14:05:08 +05302092 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002093 ath_txq_schedule(sc, txq);
2094 spin_unlock_bh(&txq->axq_lock);
2095 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002096}
2097
Sujith305fe472009-07-23 15:32:29 +05302098static void ath_tx_complete_poll_work(struct work_struct *work)
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002099{
2100 struct ath_softc *sc = container_of(work, struct ath_softc,
2101 tx_complete_work.work);
2102 struct ath_txq *txq;
2103 int i;
2104 bool needreset = false;
Ben Greear60f2d1d2011-01-09 23:11:52 -08002105#ifdef CONFIG_ATH9K_DEBUGFS
2106 sc->tx_complete_poll_work_seen++;
2107#endif
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002108
2109 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2110 if (ATH_TXQ_SETUP(sc, i)) {
2111 txq = &sc->tx.txq[i];
2112 spin_lock_bh(&txq->axq_lock);
2113 if (txq->axq_depth) {
2114 if (txq->axq_tx_inprogress) {
2115 needreset = true;
2116 spin_unlock_bh(&txq->axq_lock);
2117 break;
2118 } else {
2119 txq->axq_tx_inprogress = true;
2120 }
Ben Greear60f2d1d2011-01-09 23:11:52 -08002121 } else {
2122 /* If the queue has pending buffers, then it
2123 * should be doing tx work (and have axq_depth).
2124 * Shouldn't get to this state I think..but
2125 * we do.
2126 */
2127 if (!(sc->sc_flags & (SC_OP_OFFCHANNEL)) &&
2128 (txq->pending_frames > 0 ||
2129 !list_empty(&txq->axq_acq) ||
2130 txq->stopped)) {
2131 ath_err(ath9k_hw_common(sc->sc_ah),
2132 "txq: %p axq_qnum: %u,"
2133 " mac80211_qnum: %i"
2134 " axq_link: %p"
2135 " pending frames: %i"
2136 " axq_acq empty: %i"
2137 " stopped: %i"
2138 " axq_depth: 0 Attempting to"
2139 " restart tx logic.\n",
2140 txq, txq->axq_qnum,
2141 txq->mac80211_qnum,
2142 txq->axq_link,
2143 txq->pending_frames,
2144 list_empty(&txq->axq_acq),
2145 txq->stopped);
2146 __ath_wake_mac80211_queue(sc, txq);
2147 ath_txq_schedule(sc, txq);
2148 }
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002149 }
2150 spin_unlock_bh(&txq->axq_lock);
2151 }
2152
2153 if (needreset) {
Joe Perches226afe62010-12-02 19:12:37 -08002154 ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
2155 "tx hung, resetting the chip\n");
Sujith332c5562009-10-09 09:51:28 +05302156 ath9k_ps_wakeup(sc);
Felix Fietkaufac6b6a2010-10-23 17:45:38 +02002157 ath_reset(sc, true);
Sujith332c5562009-10-09 09:51:28 +05302158 ath9k_ps_restore(sc);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002159 }
2160
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002161 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002162 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2163}
2164
2165
Sujithe8324352009-01-16 21:38:42 +05302166
2167void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002168{
Sujithe8324352009-01-16 21:38:42 +05302169 int i;
2170 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002171
Sujithe8324352009-01-16 21:38:42 +05302172 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002173
2174 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302175 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2176 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002177 }
2178}
2179
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002180void ath_tx_edma_tasklet(struct ath_softc *sc)
2181{
2182 struct ath_tx_status txs;
2183 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2184 struct ath_hw *ah = sc->sc_ah;
2185 struct ath_txq *txq;
2186 struct ath_buf *bf, *lastbf;
2187 struct list_head bf_head;
2188 int status;
2189 int txok;
Felix Fietkau066dae92010-11-07 14:59:39 +01002190 int qnum;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002191
2192 for (;;) {
2193 status = ath9k_hw_txprocdesc(ah, NULL, (void *)&txs);
2194 if (status == -EINPROGRESS)
2195 break;
2196 if (status == -EIO) {
Joe Perches226afe62010-12-02 19:12:37 -08002197 ath_dbg(common, ATH_DBG_XMIT,
2198 "Error processing tx status\n");
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002199 break;
2200 }
2201
2202 /* Skip beacon completions */
2203 if (txs.qid == sc->beacon.beaconq)
2204 continue;
2205
2206 txq = &sc->tx.txq[txs.qid];
2207
2208 spin_lock_bh(&txq->axq_lock);
2209 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
2210 spin_unlock_bh(&txq->axq_lock);
2211 return;
2212 }
2213
2214 bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
2215 struct ath_buf, list);
2216 lastbf = bf->bf_lastbf;
2217
2218 INIT_LIST_HEAD(&bf_head);
2219 list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
2220 &lastbf->list);
2221 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
2222 txq->axq_depth--;
2223 txq->axq_tx_inprogress = false;
Felix Fietkau4b3ba662010-12-17 00:57:00 +01002224 if (bf_is_ampdu_not_probing(bf))
2225 txq->axq_ampdu_depth--;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002226 spin_unlock_bh(&txq->axq_lock);
2227
2228 txok = !(txs.ts_status & ATH9K_TXERR_MASK);
2229
2230 if (!bf_isampdu(bf)) {
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002231 if (txs.ts_status & ATH9K_TXERR_XRETRY)
2232 bf->bf_state.bf_type |= BUF_XRETRY;
Felix Fietkaub572d032010-11-14 15:20:07 +01002233 ath_tx_rc_status(bf, &txs, 1, txok ? 0 : 1, txok, true);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002234 }
2235
Felix Fietkau066dae92010-11-07 14:59:39 +01002236 qnum = skb_get_queue_mapping(bf->bf_mpdu);
2237
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002238 if (bf_isampdu(bf))
Felix Fietkauc5992612010-11-14 15:20:09 +01002239 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &txs,
2240 txok, true);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002241 else
2242 ath_tx_complete_buf(sc, bf, txq, &bf_head,
2243 &txs, txok, 0);
2244
2245 spin_lock_bh(&txq->axq_lock);
Ben Greear60f2d1d2011-01-09 23:11:52 -08002246 __ath_wake_mac80211_queue(sc, txq);
2247
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002248 if (!list_empty(&txq->txq_fifo_pending)) {
2249 INIT_LIST_HEAD(&bf_head);
2250 bf = list_first_entry(&txq->txq_fifo_pending,
2251 struct ath_buf, list);
2252 list_cut_position(&bf_head, &txq->txq_fifo_pending,
2253 &bf->bf_lastbf->list);
2254 ath_tx_txqaddbuf(sc, txq, &bf_head);
2255 } else if (sc->sc_flags & SC_OP_TXAGGR)
2256 ath_txq_schedule(sc, txq);
2257 spin_unlock_bh(&txq->axq_lock);
2258 }
2259}
2260
Sujithe8324352009-01-16 21:38:42 +05302261/*****************/
2262/* Init, Cleanup */
2263/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002264
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002265static int ath_txstatus_setup(struct ath_softc *sc, int size)
2266{
2267 struct ath_descdma *dd = &sc->txsdma;
2268 u8 txs_len = sc->sc_ah->caps.txs_len;
2269
2270 dd->dd_desc_len = size * txs_len;
2271 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
2272 &dd->dd_desc_paddr, GFP_KERNEL);
2273 if (!dd->dd_desc)
2274 return -ENOMEM;
2275
2276 return 0;
2277}
2278
2279static int ath_tx_edma_init(struct ath_softc *sc)
2280{
2281 int err;
2282
2283 err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
2284 if (!err)
2285 ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
2286 sc->txsdma.dd_desc_paddr,
2287 ATH_TXSTATUS_RING_SIZE);
2288
2289 return err;
2290}
2291
2292static void ath_tx_edma_cleanup(struct ath_softc *sc)
2293{
2294 struct ath_descdma *dd = &sc->txsdma;
2295
2296 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
2297 dd->dd_desc_paddr);
2298}
2299
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002300int ath_tx_init(struct ath_softc *sc, int nbufs)
2301{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002302 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002303 int error = 0;
2304
Sujith797fe5cb2009-03-30 15:28:45 +05302305 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002306
Sujith797fe5cb2009-03-30 15:28:45 +05302307 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -04002308 "tx", nbufs, 1, 1);
Sujith797fe5cb2009-03-30 15:28:45 +05302309 if (error != 0) {
Joe Perches38002762010-12-02 19:12:36 -08002310 ath_err(common,
2311 "Failed to allocate tx descriptors: %d\n", error);
Sujith797fe5cb2009-03-30 15:28:45 +05302312 goto err;
2313 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002314
Sujith797fe5cb2009-03-30 15:28:45 +05302315 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002316 "beacon", ATH_BCBUF, 1, 1);
Sujith797fe5cb2009-03-30 15:28:45 +05302317 if (error != 0) {
Joe Perches38002762010-12-02 19:12:36 -08002318 ath_err(common,
2319 "Failed to allocate beacon descriptors: %d\n", error);
Sujith797fe5cb2009-03-30 15:28:45 +05302320 goto err;
2321 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002323 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2324
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002325 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
2326 error = ath_tx_edma_init(sc);
2327 if (error)
2328 goto err;
2329 }
2330
Sujith797fe5cb2009-03-30 15:28:45 +05302331err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002332 if (error != 0)
2333 ath_tx_cleanup(sc);
2334
2335 return error;
2336}
2337
Sujith797fe5cb2009-03-30 15:28:45 +05302338void ath_tx_cleanup(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002339{
Sujithb77f4832008-12-07 21:44:03 +05302340 if (sc->beacon.bdma.dd_desc_len != 0)
2341 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002342
Sujithb77f4832008-12-07 21:44:03 +05302343 if (sc->tx.txdma.dd_desc_len != 0)
2344 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002345
2346 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
2347 ath_tx_edma_cleanup(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002348}
2349
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002350void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2351{
Sujithc5170162008-10-29 10:13:59 +05302352 struct ath_atx_tid *tid;
2353 struct ath_atx_ac *ac;
2354 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002355
Sujith8ee5afb2008-12-07 21:43:36 +05302356 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302357 tidno < WME_NUM_TID;
2358 tidno++, tid++) {
2359 tid->an = an;
2360 tid->tidno = tidno;
2361 tid->seq_start = tid->seq_next = 0;
2362 tid->baw_size = WME_MAX_BA;
2363 tid->baw_head = tid->baw_tail = 0;
2364 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302365 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302366 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302367 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302368 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302369 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302370 tid->state &= ~AGGR_ADDBA_COMPLETE;
2371 tid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithc5170162008-10-29 10:13:59 +05302372 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002373
Sujith8ee5afb2008-12-07 21:43:36 +05302374 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302375 acno < WME_NUM_AC; acno++, ac++) {
2376 ac->sched = false;
Felix Fietkau066dae92010-11-07 14:59:39 +01002377 ac->txq = sc->tx.txq_map[acno];
Sujithc5170162008-10-29 10:13:59 +05302378 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002379 }
2380}
2381
Sujithb5aa9bf2008-10-29 10:13:31 +05302382void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002383{
Felix Fietkau2b409942010-07-07 19:42:08 +02002384 struct ath_atx_ac *ac;
2385 struct ath_atx_tid *tid;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002386 struct ath_txq *txq;
Felix Fietkau066dae92010-11-07 14:59:39 +01002387 int tidno;
Sujithe8324352009-01-16 21:38:42 +05302388
Felix Fietkau2b409942010-07-07 19:42:08 +02002389 for (tidno = 0, tid = &an->tid[tidno];
2390 tidno < WME_NUM_TID; tidno++, tid++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002391
Felix Fietkau2b409942010-07-07 19:42:08 +02002392 ac = tid->ac;
Felix Fietkau066dae92010-11-07 14:59:39 +01002393 txq = ac->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002394
Felix Fietkau2b409942010-07-07 19:42:08 +02002395 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002396
Felix Fietkau2b409942010-07-07 19:42:08 +02002397 if (tid->sched) {
2398 list_del(&tid->list);
2399 tid->sched = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002400 }
Felix Fietkau2b409942010-07-07 19:42:08 +02002401
2402 if (ac->sched) {
2403 list_del(&ac->list);
2404 tid->ac->sched = false;
2405 }
2406
2407 ath_tid_drain(sc, txq, tid);
2408 tid->state &= ~AGGR_ADDBA_COMPLETE;
2409 tid->state &= ~AGGR_CLEANUP;
2410
2411 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002412 }
2413}