blob: b8b4b2f0b60af4002d5f87e0cbd5a8b131b1edea [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
Dmitry Kravkov5de92402011-05-04 23:51:13 +00003 * Copyright (c) 2007-2011 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009#ifndef BNX2X_HSI_H
10#define BNX2X_HSI_H
11
12#include "bnx2x_fw_defs.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014#define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e
15
Michael Chane2513062009-10-10 13:46:58 +000016struct license_key {
17 u32 reserved[6];
18
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000019 u32 max_iscsi_conn;
20#define BNX2X_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF
21#define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 0
22#define BNX2X_MAX_ISCSI_INIT_CONN_MASK 0xFFFF0000
23#define BNX2X_MAX_ISCSI_INIT_CONN_SHIFT 16
Michael Chane2513062009-10-10 13:46:58 +000024
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000025 u32 reserved_a;
26
27 u32 max_fcoe_conn;
28#define BNX2X_MAX_FCOE_TRGT_CONN_MASK 0xFFFF
29#define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT 0
30#define BNX2X_MAX_FCOE_INIT_CONN_MASK 0xFFFF0000
31#define BNX2X_MAX_FCOE_INIT_CONN_SHIFT 16
32
33 u32 reserved_b[4];
Michael Chane2513062009-10-10 13:46:58 +000034};
35
Eliezer Tamirf1410642008-02-28 11:51:50 -080036#define PORT_0 0
37#define PORT_1 1
38#define PORT_MAX 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020039
40/****************************************************************************
41 * Shared HW configuration *
42 ****************************************************************************/
43struct shared_hw_cfg { /* NVRAM Offset */
44 /* Up to 16 bytes of NULL-terminated string */
45 u8 part_num[16]; /* 0x104 */
46
47 u32 config; /* 0x114 */
48#define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
49#define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
50#define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
51#define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
52#define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
53
54#define SHARED_HW_CFG_PORT_SWAP 0x00000004
55
56#define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
57
58#define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
59#define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
60 /* Whatever MFW found in NVM
61 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
62#define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
63#define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
64#define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
65#define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
66 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
67 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
68#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
69 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
70 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
71#define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
72 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
73 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
74#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
75
76#define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
77#define SHARED_HW_CFG_LED_MODE_SHIFT 16
78#define SHARED_HW_CFG_LED_MAC1 0x00000000
79#define SHARED_HW_CFG_LED_PHY1 0x00010000
80#define SHARED_HW_CFG_LED_PHY2 0x00020000
81#define SHARED_HW_CFG_LED_PHY3 0x00030000
82#define SHARED_HW_CFG_LED_MAC2 0x00040000
83#define SHARED_HW_CFG_LED_PHY4 0x00050000
84#define SHARED_HW_CFG_LED_PHY5 0x00060000
85#define SHARED_HW_CFG_LED_PHY6 0x00070000
86#define SHARED_HW_CFG_LED_MAC3 0x00080000
87#define SHARED_HW_CFG_LED_PHY7 0x00090000
88#define SHARED_HW_CFG_LED_PHY9 0x000a0000
89#define SHARED_HW_CFG_LED_PHY11 0x000b0000
90#define SHARED_HW_CFG_LED_MAC4 0x000c0000
91#define SHARED_HW_CFG_LED_PHY8 0x000d0000
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +000092#define SHARED_HW_CFG_LED_EXTPHY1 0x000e0000
93
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094
95#define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
96#define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
97#define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
98#define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
99#define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
100#define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
101#define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
102#define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
103
104 u32 config2; /* 0x118 */
105 /* one time auto detect grace period (in sec) */
106#define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
107#define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
108
109#define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
110
111 /* The default value for the core clock is 250MHz and it is
112 achieved by setting the clock change to 4 */
113#define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
114#define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
115
116#define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
117#define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
118
Eliezer Tamirf1410642008-02-28 11:51:50 -0800119#define SHARED_HW_CFG_HIDE_PORT1 0x00002000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200120
Eilon Greensteinfd4ef402009-07-21 05:47:27 +0000121 /* The fan failure mechanism is usually related to the PHY type
122 since the power consumption of the board is determined by the PHY.
123 Currently, fan is required for most designs with SFX7101, BCM8727
124 and BCM8481. If a fan is not required for a board which uses one
125 of those PHYs, this field should be set to "Disabled". If a fan is
126 required for a different PHY type, this option should be set to
127 "Enabled".
128 The fan failure indication is expected on
129 SPIO5 */
130#define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
131#define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
132#define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
133#define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
134#define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
135
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000136 /* Set the MDC/MDIO access for the first external phy */
137#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
138#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
139#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
140#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
141#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
142#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
143#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
144
145 /* Set the MDC/MDIO access for the second external phy */
146#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
147#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
148#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
149#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
150#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
151#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
152#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200153 u32 power_dissipated; /* 0x11c */
154#define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
155#define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
156
157#define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
158#define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
159#define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
160#define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
161#define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
162#define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
163
164 u32 ump_nc_si_config; /* 0x120 */
165#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
166#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
167#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
168#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
169#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
170#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
171
172#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
173#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
174
175#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
176#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
177#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
178#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
179
180 u32 board; /* 0x124 */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000181#define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200182#define SHARED_HW_CFG_BOARD_REV_SHIFT 16
183
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000184#define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
185#define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
186
187#define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
188#define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
189
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200190 u32 reserved; /* 0x128 */
191
192};
193
Eliezer Tamirf1410642008-02-28 11:51:50 -0800194
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200195/****************************************************************************
196 * Port HW configuration *
197 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800198struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200199
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200200 u32 pci_id;
201#define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
202#define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
203
204 u32 pci_sub_id;
205#define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
206#define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
207
208 u32 power_dissipated;
209#define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
210#define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
211#define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
212#define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
213#define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
214#define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
215#define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
216#define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
217
218 u32 power_consumed;
219#define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
220#define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
221#define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
222#define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
223#define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
224#define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
225#define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
226#define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
227
228 u32 mac_upper;
229#define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
230#define PORT_HW_CFG_UPPERMAC_SHIFT 0
231 u32 mac_lower;
232
233 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
234 u32 iscsi_mac_lower;
235
236 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
237 u32 rdma_mac_lower;
238
239 u32 serdes_config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000240#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000FFFF
241#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200242
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000243#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xFFFF0000
244#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200245
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200246
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000247 u32 Reserved0[3]; /* 0x158 */
248 /* Controls the TX laser of the SFP+ module */
249 u32 sfp_ctrl; /* 0x164 */
250#define PORT_HW_CFG_TX_LASER_MASK 0x000000FF
251#define PORT_HW_CFG_TX_LASER_SHIFT 0
252#define PORT_HW_CFG_TX_LASER_MDIO 0x00000000
253#define PORT_HW_CFG_TX_LASER_GPIO0 0x00000001
254#define PORT_HW_CFG_TX_LASER_GPIO1 0x00000002
255#define PORT_HW_CFG_TX_LASER_GPIO2 0x00000003
256#define PORT_HW_CFG_TX_LASER_GPIO3 0x00000004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200257
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000258 /* Controls the fault module LED of the SFP+ */
259#define PORT_HW_CFG_FAULT_MODULE_LED_MASK 0x0000FF00
260#define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT 8
261#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0 0x00000000
262#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1 0x00000100
263#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2 0x00000200
264#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3 0x00000300
265#define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED 0x00000400
Yaniv Rosner020c7e32011-05-31 21:28:43 +0000266
267 u32 Reserved01[10]; /* 0x158 */
268
269 u32 aeu_int_mask; /* 0x190 */
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000270
271 u32 media_type; /* 0x194 */
272#define PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK 0x000000FF
273#define PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT 0
274
275#define PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK 0x0000FF00
276#define PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT 8
277
278#define PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK 0x00FF0000
279#define PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT 16
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000280 /* for external PHY, or forced mode or during AN */
281 u16 xgxs_config_rx[4]; /* 0x198 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200282
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000283 u16 xgxs_config_tx[4]; /* 0x1A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200284
Yaniv Rosner121839b2010-11-01 05:32:38 +0000285 u32 Reserved1[56]; /* 0x1A8 */
286 u32 default_cfg; /* 0x288 */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000287#define PORT_HW_CFG_GPIO0_CONFIG_MASK 0x00000003
288#define PORT_HW_CFG_GPIO0_CONFIG_SHIFT 0
289#define PORT_HW_CFG_GPIO0_CONFIG_NA 0x00000000
290#define PORT_HW_CFG_GPIO0_CONFIG_LOW 0x00000001
291#define PORT_HW_CFG_GPIO0_CONFIG_HIGH 0x00000002
292#define PORT_HW_CFG_GPIO0_CONFIG_INPUT 0x00000003
293
294#define PORT_HW_CFG_GPIO1_CONFIG_MASK 0x0000000C
295#define PORT_HW_CFG_GPIO1_CONFIG_SHIFT 2
296#define PORT_HW_CFG_GPIO1_CONFIG_NA 0x00000000
297#define PORT_HW_CFG_GPIO1_CONFIG_LOW 0x00000004
298#define PORT_HW_CFG_GPIO1_CONFIG_HIGH 0x00000008
299#define PORT_HW_CFG_GPIO1_CONFIG_INPUT 0x0000000c
300
301#define PORT_HW_CFG_GPIO2_CONFIG_MASK 0x00000030
302#define PORT_HW_CFG_GPIO2_CONFIG_SHIFT 4
303#define PORT_HW_CFG_GPIO2_CONFIG_NA 0x00000000
304#define PORT_HW_CFG_GPIO2_CONFIG_LOW 0x00000010
305#define PORT_HW_CFG_GPIO2_CONFIG_HIGH 0x00000020
306#define PORT_HW_CFG_GPIO2_CONFIG_INPUT 0x00000030
307
308#define PORT_HW_CFG_GPIO3_CONFIG_MASK 0x000000C0
309#define PORT_HW_CFG_GPIO3_CONFIG_SHIFT 6
310#define PORT_HW_CFG_GPIO3_CONFIG_NA 0x00000000
311#define PORT_HW_CFG_GPIO3_CONFIG_LOW 0x00000040
312#define PORT_HW_CFG_GPIO3_CONFIG_HIGH 0x00000080
313#define PORT_HW_CFG_GPIO3_CONFIG_INPUT 0x000000c0
314
315 /*
316 * When KR link is required to be set to force which is not
317 * KR-compliant, this parameter determine what is the trigger for it.
318 * When GPIO is selected, low input will force the speed. Currently
319 * default speed is 1G. In the future, it may be widen to select the
320 * forced speed in with another parameter. Note when force-1G is
321 * enabled, it override option 56: Link Speed option.
322 */
323#define PORT_HW_CFG_FORCE_KR_ENABLER_MASK 0x00000F00
324#define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT 8
325#define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED 0x00000000
326#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0 0x00000100
327#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0 0x00000200
328#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0 0x00000300
329#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0 0x00000400
330#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1 0x00000500
331#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1 0x00000600
332#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1 0x00000700
333#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1 0x00000800
334#define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED 0x00000900
335 /* Enable to determine with which GPIO to reset the external phy */
336#define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK 0x000F0000
337#define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT 16
338#define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE 0x00000000
339#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0 0x00010000
340#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0 0x00020000
341#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0 0x00030000
342#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0 0x00040000
343#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1 0x00050000
344#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1 0x00060000
345#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1 0x00070000
346#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1 0x00080000
Yaniv Rosner121839b2010-11-01 05:32:38 +0000347 /* Enable BAM on KR */
348#define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK 0x00100000
349#define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT 20
350#define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED 0x00000000
351#define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED 0x00100000
352
Yaniv Rosner1bef68e2011-01-31 04:22:46 +0000353 /* Enable Common Mode Sense */
354#define PORT_HW_CFG_ENABLE_CMS_MASK 0x00200000
355#define PORT_HW_CFG_ENABLE_CMS_SHIFT 21
356#define PORT_HW_CFG_ENABLE_CMS_DISABLED 0x00000000
357#define PORT_HW_CFG_ENABLE_CMS_ENABLED 0x00200000
358
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000359 u32 speed_capability_mask2; /* 0x28C */
360#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
361#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
362#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
363#define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
364#define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
365#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
366#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
367#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
368#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
369#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12G 0x00000080
370#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12_DOT_5G 0x00000100
371#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_13G 0x00000200
372#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_15G 0x00000400
373#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_16G 0x00000800
374
375#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
376#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
377#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
378#define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
379#define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
380#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
381#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
382#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
383#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
384#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12G 0x00800000
385#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12_DOT_5G 0x01000000
386#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_13G 0x02000000
387#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_15G 0x04000000
388#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_16G 0x08000000
389
390 /* In the case where two media types (e.g. copper and fiber) are
391 present and electrically active at the same time, PHY Selection
392 will determine which of the two PHYs will be designated as the
393 Active PHY and used for a connection to the network. */
394 u32 multi_phy_config; /* 0x290 */
395#define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
396#define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
397#define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
398#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
399#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
400#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
401#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
402
403 /* When enabled, all second phy nvram parameters will be swapped
404 with the first phy parameters */
405#define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
406#define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
407#define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
408#define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
409
410
411 /* Address of the second external phy */
412 u32 external_phy_config2; /* 0x294 */
413#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
414#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
415
416 /* The second XGXS external PHY type */
417#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
418#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
419#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
420#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
421#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
422#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
423#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
424#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
425#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
426#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
427#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
428#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
429#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
430#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
431#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
432#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
Yaniv Rosnere4d78f12011-05-31 21:25:55 +0000433#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8722 0x00000f00
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000434#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
435#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
436
437 /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
438 8706, 8726 and 8727) not all 4 values are needed. */
439 u16 xgxs_config2_rx[4]; /* 0x296 */
440 u16 xgxs_config2_tx[4]; /* 0x2A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200441
442 u32 lane_config;
443#define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
444#define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000445
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200446#define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
447#define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
448#define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
449#define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
450#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
451#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
452 /* AN and forced */
453#define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
454 /* forced only */
455#define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
456 /* forced only */
457#define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
458 /* forced only */
459#define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
Yaniv Rosner74d7a112011-01-18 04:33:18 +0000460 /* Indicate whether to swap the external phy polarity */
461#define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK 0x00010000
462#define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED 0x00000000
463#define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED 0x00010000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200464
465 u32 external_phy_config;
466#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
467#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
468#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
469#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
Yaniv Rosnerec146a62011-05-31 21:29:27 +0000470#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD 0x02000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200471#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
472
473#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
474#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
475
476#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
477#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
478#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
479#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
480#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
481#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
482#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
483#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
Eilon Greenstein589abe32009-02-12 08:36:55 +0000484#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200485#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
Eliezer Tamirf1410642008-02-28 11:51:50 -0800486#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000487#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
488#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
Yaniv Rosner4f60dab2009-11-05 19:18:23 +0200489#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
Yaniv Rosnerc87bca12011-01-31 04:22:41 +0000490#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833 0x00000d00
Yaniv Rosnere4d78f12011-05-31 21:25:55 +0000491#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722 0x00000f00
Eliezer Tamirf1410642008-02-28 11:51:50 -0800492#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200493#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
494
495#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
496#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
497
498 u32 speed_capability_mask;
499#define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
500#define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
501#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
502#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
503#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
504#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
505#define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
506#define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
507#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
508#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
509#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
510#define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
511#define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
512#define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
513#define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
514
515#define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
516#define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
517#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
518#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
519#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
520#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
521#define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
522#define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
523#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
524#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
525#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
526#define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
527#define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
528#define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
529#define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
530
531 u32 reserved[2];
532
533};
534
Eliezer Tamirf1410642008-02-28 11:51:50 -0800535
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200536/****************************************************************************
537 * Shared Feature configuration *
538 ****************************************************************************/
539struct shared_feat_cfg { /* NVRAM Offset */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800540
541 u32 config; /* 0x450 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200542#define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
Eilon Greenstein589abe32009-02-12 08:36:55 +0000543
544 /* Use the values from options 47 and 48 instead of the HW default
545 values */
546#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED 0x00000000
547#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED 0x00000002
548
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800549#define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK 0x00000700
550#define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT 8
551#define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED 0x00000000
552#define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF 0x00000100
553#define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4 0x00000200
554#define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT 0x00000300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200555
556};
557
558
559/****************************************************************************
560 * Port Feature configuration *
561 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800562struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
563
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200564 u32 config;
565#define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
566#define PORT_FEATURE_BAR1_SIZE_SHIFT 0
567#define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
568#define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
569#define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
570#define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
571#define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
572#define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
573#define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
574#define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
575#define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
576#define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
577#define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
578#define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
579#define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
580#define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
581#define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
582#define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
583#define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
584#define PORT_FEATURE_BAR2_SIZE_SHIFT 4
585#define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
586#define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
587#define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
588#define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
589#define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
590#define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
591#define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
592#define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
593#define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
594#define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
595#define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
596#define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
597#define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
598#define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
599#define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
600#define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
601#define PORT_FEATURE_EN_SIZE_MASK 0x07000000
602#define PORT_FEATURE_EN_SIZE_SHIFT 24
603#define PORT_FEATURE_WOL_ENABLED 0x01000000
604#define PORT_FEATURE_MBA_ENABLED 0x02000000
605#define PORT_FEATURE_MFW_ENABLED 0x04000000
606
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000607 /* Reserved bits: 28-29 */
608 /* Check the optic vendor via i2c against a list of approved modules
609 in a separate nvram image */
610#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xE0000000
611#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
612#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT 0x00000000
613#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER 0x20000000
614#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
615#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
616
Eilon Greenstein589abe32009-02-12 08:36:55 +0000617
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200618 u32 wol_config;
619 /* Default is used when driver sets to "auto" mode */
620#define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
621#define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
622#define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
623#define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
624#define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
625#define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
626#define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
627#define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
628#define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
629
630 u32 mba_config;
631#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
632#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
633#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
634#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
635#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
636#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
637#define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
638#define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
639#define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
640#define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
641#define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
642#define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
643#define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
644#define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
645#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
646#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
647#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
648#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
649#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
650#define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
651#define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
652#define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
653#define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
654#define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
655#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
656#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
657#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
658#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
659#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
660#define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
661#define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
662#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
663#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
664#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
665#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
666#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
667#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
668#define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
669#define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
670#define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
671#define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
672#define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
673#define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
674#define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
675#define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
676#define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
677#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
678#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
679#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
680#define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
681#define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
682#define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
683#define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
684#define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
685
686 u32 bmc_config;
687#define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
688#define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
689
690 u32 mba_vlan_cfg;
691#define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
692#define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
693#define PORT_FEATURE_MBA_VLAN_EN 0x00010000
694
695 u32 resource_cfg;
696#define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
697#define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
698#define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
699#define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
700#define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
701
702 u32 smbus_config;
703 /* Obsolete */
704#define PORT_FEATURE_SMBUS_EN 0x00000001
705#define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
706#define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
707
Eliezer Tamirf1410642008-02-28 11:51:50 -0800708 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200709
710 u32 link_config; /* Used as HW defaults for the driver */
711#define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
712#define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
713 /* (forced) low speed switch (< 10G) */
714#define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
715 /* (forced) high speed switch (>= 10G) */
716#define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
717#define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
718#define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
719
720#define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
721#define PORT_FEATURE_LINK_SPEED_SHIFT 16
722#define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
723#define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
724#define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
725#define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
726#define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
727#define PORT_FEATURE_LINK_SPEED_1G 0x00050000
728#define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
729#define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
730#define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
731#define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
732#define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
733#define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
734#define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
735#define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
736#define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
737
738#define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
739#define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
740#define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
741#define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
742#define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
743#define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
744#define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
745
746 /* The default for MCP link configuration,
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000747 uses the same defines as link_config */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200748 u32 mfw_wol_link_cfg;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000749 /* The default for the driver of the second external phy,
750 uses the same defines as link_config */
751 u32 link_config2; /* 0x47C */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200752
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000753 /* The default for MCP of the second external phy,
754 uses the same defines as link_config */
755 u32 mfw_wol_link_cfg2; /* 0x480 */
756
757 u32 Reserved2[17]; /* 0x484 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200758
759};
760
761
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700762/****************************************************************************
763 * Device Information *
764 ****************************************************************************/
Eilon Greenstein5cd65a92009-02-12 08:38:11 +0000765struct shm_dev_info { /* size */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800766
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700767 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800768
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700769 struct shared_hw_cfg shared_hw_config; /* 40 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800770
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700771 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800772
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700773 struct shared_feat_cfg shared_feature_config; /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800774
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700775 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800776
777};
778
779
780#define FUNC_0 0
781#define FUNC_1 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700782#define FUNC_2 2
783#define FUNC_3 3
784#define FUNC_4 4
785#define FUNC_5 5
786#define FUNC_6 6
787#define FUNC_7 7
Eliezer Tamirf1410642008-02-28 11:51:50 -0800788#define E1_FUNC_MAX 2
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700789#define E1H_FUNC_MAX 8
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000790#define E2_FUNC_MAX 4 /* per path */
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700791
792#define VN_0 0
793#define VN_1 1
794#define VN_2 2
795#define VN_3 3
796#define E1VN_MAX 1
797#define E1HVN_MAX 4
Eliezer Tamirf1410642008-02-28 11:51:50 -0800798
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000799#define E2_VF_MAX 64
Eliezer Tamirf1410642008-02-28 11:51:50 -0800800/* This value (in milliseconds) determines the frequency of the driver
801 * issuing the PULSE message code. The firmware monitors this periodic
802 * pulse to determine when to switch to an OS-absent mode. */
803#define DRV_PULSE_PERIOD_MS 250
804
805/* This value (in milliseconds) determines how long the driver should
806 * wait for an acknowledgement from the firmware before timing out. Once
807 * the firmware has timed out, the driver will assume there is no firmware
808 * running and there won't be any firmware-driver synchronization during a
809 * driver reset. */
810#define FW_ACK_TIME_OUT_MS 5000
811
812#define FW_ACK_POLL_TIME_MS 1
813
814#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
815
816/* LED Blink rate that will achieve ~15.9Hz */
817#define LED_BLINK_RATE_VAL 480
818
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200819/****************************************************************************
Eliezer Tamirf1410642008-02-28 11:51:50 -0800820 * Driver <-> FW Mailbox *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200821 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800822struct drv_port_mb {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200823
Eliezer Tamirf1410642008-02-28 11:51:50 -0800824 u32 link_status;
825 /* Driver should update this field on any link change event */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200826
Eliezer Tamirf1410642008-02-28 11:51:50 -0800827#define LINK_STATUS_LINK_FLAG_MASK 0x00000001
828#define LINK_STATUS_LINK_UP 0x00000001
829#define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
830#define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
831#define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
832#define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
833#define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
834#define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
835#define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
836#define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
837#define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
838#define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
839#define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
840#define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
841#define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
842#define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
843#define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
844#define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
845#define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
846#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
847#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
848#define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
849#define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
850#define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
851#define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
852#define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
853#define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200854
Eliezer Tamirf1410642008-02-28 11:51:50 -0800855#define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
856#define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200857
Eliezer Tamirf1410642008-02-28 11:51:50 -0800858#define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
859#define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
860#define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200861
Eliezer Tamirf1410642008-02-28 11:51:50 -0800862#define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
863#define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
864#define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
865#define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
866#define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
867#define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
868#define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
869
870#define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
871#define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
872
873#define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
874#define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
875
876#define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
877#define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
878#define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
879#define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
880#define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
881
882#define LINK_STATUS_SERDES_LINK 0x00100000
883
884#define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
885#define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
886#define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
887#define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
888#define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
889#define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
890#define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
891#define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
892
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700893 u32 port_stx;
894
Eilon Greensteinde832a52009-02-12 08:36:33 +0000895 u32 stat_nig_timer;
896
Eilon Greensteina35da8d2009-02-12 08:37:02 +0000897 /* MCP firmware does not use this field */
898 u32 ext_phy_fw_version;
Eliezer Tamirf1410642008-02-28 11:51:50 -0800899
900};
901
902
903struct drv_func_mb {
904
905 u32 drv_mb_header;
906#define DRV_MSG_CODE_MASK 0xffff0000
907#define DRV_MSG_CODE_LOAD_REQ 0x10000000
908#define DRV_MSG_CODE_LOAD_DONE 0x11000000
909#define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
910#define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
911#define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
912#define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000913#define DRV_MSG_CODE_DCC_OK 0x30000000
914#define DRV_MSG_CODE_DCC_FAILURE 0x31000000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800915#define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
916#define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
917#define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
918#define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
919#define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
920#define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
921#define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000922 /*
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200923 * The optic module verification commands require bootcode
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000924 * v5.0.6 or later
925 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000926#define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
927#define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
928 /*
929 * The specific optic module verification command requires bootcode
930 * v5.2.12 or later
931 */
932#define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
933#define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
Eliezer Tamirf1410642008-02-28 11:51:50 -0800934
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000935#define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG 0xb0000000
936#define DRV_MSG_CODE_DCBX_PMF_DRV_OK 0xb2000000
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800937#define DRV_MSG_CODE_SET_MF_BW 0xe0000000
938#define REQ_BC_VER_4_SET_MF_BW 0x00060202
939#define DRV_MSG_CODE_SET_MF_BW_ACK 0xe1000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700940#define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
941#define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
942#define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
943#define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
944
Eliezer Tamirf1410642008-02-28 11:51:50 -0800945#define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
946
947 u32 drv_mb_param;
948
949 u32 fw_mb_header;
950#define FW_MSG_CODE_MASK 0xffff0000
951#define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
952#define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
953#define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000954 /* Load common chip is supported from bc 6.0.0 */
955#define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP 0x00060000
956#define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP 0x10130000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800957#define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
958#define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
959#define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
960#define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
961#define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
962#define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000963#define FW_MSG_CODE_DCC_DONE 0x30100000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800964#define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
965#define FW_MSG_CODE_DIAG_REFUSE 0x50200000
966#define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
967#define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
968#define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
969#define FW_MSG_CODE_GET_KEY_DONE 0x80100000
970#define FW_MSG_CODE_NO_KEY 0x80f00000
971#define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
972#define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
973#define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
974#define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
975#define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
976#define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000977#define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
978#define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
979#define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800980
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700981#define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
982#define FW_MSG_CODE_LIC_RESPONSE 0xff020000
983#define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
984#define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
985
Eliezer Tamirf1410642008-02-28 11:51:50 -0800986#define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
987
988 u32 fw_mb_param;
989
990 u32 drv_pulse_mb;
991#define DRV_PULSE_SEQ_MASK 0x00007fff
992#define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
993 /* The system time is in the format of
994 * (year-2001)*12*32 + month*32 + day. */
995#define DRV_PULSE_ALWAYS_ALIVE 0x00008000
996 /* Indicate to the firmware not to go into the
997 * OS-absent when it is not getting driver pulse.
998 * This is used for debugging as well for PXE(MBA). */
999
1000 u32 mcp_pulse_mb;
1001#define MCP_PULSE_SEQ_MASK 0x00007fff
1002#define MCP_PULSE_ALWAYS_ALIVE 0x00008000
1003 /* Indicates to the driver not to assert due to lack
1004 * of MCP response */
1005#define MCP_EVENT_MASK 0xffff0000
1006#define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
1007
1008 u32 iscsi_boot_signature;
1009 u32 iscsi_boot_block_offset;
1010
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001011 u32 drv_status;
1012#define DRV_STATUS_PMF 0x00000001
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001013#define DRV_STATUS_SET_MF_BW 0x00000004
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001014
Eilon Greenstein2691d512009-08-12 08:22:08 +00001015#define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
1016#define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
1017#define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
1018#define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
1019#define DRV_STATUS_DCC_RESERVED1 0x00000800
1020#define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
1021#define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001022#define DRV_STATUS_DCBX_EVENT_MASK 0x000f0000
1023#define DRV_STATUS_DCBX_NEGOTIATION_RESULTS 0x00010000
Eilon Greenstein2691d512009-08-12 08:22:08 +00001024
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001025 u32 virt_mac_upper;
1026#define VIRT_MAC_SIGN_MASK 0xffff0000
1027#define VIRT_MAC_SIGNATURE 0x564d0000
1028 u32 virt_mac_lower;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001029
1030};
1031
1032
1033/****************************************************************************
1034 * Management firmware state *
1035 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -08001036/* Allocate 440 bytes for management firmware */
1037#define MGMTFW_STATE_WORD_SIZE 110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001038
1039struct mgmtfw_state {
1040 u32 opaque[MGMTFW_STATE_WORD_SIZE];
1041};
1042
1043
1044/****************************************************************************
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001045 * Multi-Function configuration *
1046 ****************************************************************************/
1047struct shared_mf_cfg {
1048
1049 u32 clp_mb;
1050#define SHARED_MF_CLP_SET_DEFAULT 0x00000000
1051 /* set by CLP */
1052#define SHARED_MF_CLP_EXIT 0x00000001
1053 /* set by MCP */
1054#define SHARED_MF_CLP_EXIT_DONE 0x00010000
1055
1056};
1057
1058struct port_mf_cfg {
1059
1060 u32 dynamic_cfg; /* device control channel */
Eilon Greenstein2691d512009-08-12 08:22:08 +00001061#define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1062#define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
1063#define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001064
1065 u32 reserved[3];
1066
1067};
1068
1069struct func_mf_cfg {
1070
1071 u32 config;
1072 /* E/R/I/D */
1073 /* function 0 of each port cannot be hidden */
1074#define FUNC_MF_CFG_FUNC_HIDE 0x00000001
1075
1076#define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
1077#define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
1078#define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
1079#define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
1080#define FUNC_MF_CFG_PROTOCOL_DEFAULT\
1081 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
1082
1083#define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
1084
1085 /* PRI */
1086 /* 0 - low priority, 3 - high priority */
1087#define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
1088#define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
1089#define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
1090
1091 /* MINBW, MAXBW */
1092 /* value range - 0..100, increments in 100Mbps */
1093#define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
1094#define FUNC_MF_CFG_MIN_BW_SHIFT 16
1095#define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
1096#define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
1097#define FUNC_MF_CFG_MAX_BW_SHIFT 24
1098#define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
1099
1100 u32 mac_upper; /* MAC */
1101#define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
1102#define FUNC_MF_CFG_UPPERMAC_SHIFT 0
1103#define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
1104 u32 mac_lower;
1105#define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
1106
1107 u32 e1hov_tag; /* VNI */
1108#define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1109#define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
1110#define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
1111
1112 u32 reserved[2];
1113
1114};
1115
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001116/* This structure is not applicable and should not be accessed on 57711 */
1117struct func_ext_cfg {
1118 u32 func_cfg;
1119#define MACP_FUNC_CFG_FLAGS_MASK 0x000000FF
1120#define MACP_FUNC_CFG_FLAGS_SHIFT 0
1121#define MACP_FUNC_CFG_FLAGS_ENABLED 0x00000001
1122#define MACP_FUNC_CFG_FLAGS_ETHERNET 0x00000002
1123#define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD 0x00000004
1124#define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD 0x00000008
1125
1126 u32 iscsi_mac_addr_upper;
1127 u32 iscsi_mac_addr_lower;
1128
1129 u32 fcoe_mac_addr_upper;
1130 u32 fcoe_mac_addr_lower;
1131
1132 u32 fcoe_wwn_port_name_upper;
1133 u32 fcoe_wwn_port_name_lower;
1134
1135 u32 fcoe_wwn_node_name_upper;
1136 u32 fcoe_wwn_node_name_lower;
1137
1138 u32 preserve_data;
1139#define MF_FUNC_CFG_PRESERVE_L2_MAC (1<<0)
1140#define MF_FUNC_CFG_PRESERVE_ISCSI_MAC (1<<1)
1141#define MF_FUNC_CFG_PRESERVE_FCOE_MAC (1<<2)
1142#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P (1<<3)
1143#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N (1<<4)
1144};
1145
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001146struct mf_cfg {
1147
1148 struct shared_mf_cfg shared_mf_config;
1149 struct port_mf_cfg port_mf_config[PORT_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001150 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001151
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001152 struct func_ext_cfg func_ext_config[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001153};
1154
1155
1156/****************************************************************************
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001157 * Shared Memory Region *
1158 ****************************************************************************/
1159struct shmem_region { /* SharedMem Offset (size) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001160
1161 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
1162#define SHR_MEM_FORMAT_REV_ID ('A'<<24)
1163#define SHR_MEM_FORMAT_REV_MASK 0xff000000
1164 /* validity bits */
1165#define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
1166#define SHR_MEM_VALIDITY_MB 0x00200000
1167#define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
1168#define SHR_MEM_VALIDITY_RESERVED 0x00000007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001169 /* One licensing bit should be set */
1170#define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
1171#define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
1172#define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
1173#define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
Eliezer Tamirf1410642008-02-28 11:51:50 -08001174 /* Active MFW */
1175#define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
1176#define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
1177#define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
1178#define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
1179#define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
1180#define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001181
Eilon Greenstein5cd65a92009-02-12 08:38:11 +00001182 struct shm_dev_info dev_info; /* 0x8 (0x438) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001183
Michael Chane2513062009-10-10 13:46:58 +00001184 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001185
1186 /* FW information (for internal FW use) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001187 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
1188 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001189
Eliezer Tamirf1410642008-02-28 11:51:50 -08001190 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001191 struct drv_func_mb func_mb[]; /* 0x684
1192 (44*2/4/8=0x58/0xb0/0x160) */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001193
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001194}; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001195
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001196struct fw_flr_ack {
1197 u32 pf_ack;
1198 u32 vf_ack[1];
1199 u32 iov_dis_ack;
1200};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001201
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001202struct fw_flr_mb {
1203 u32 aggint;
1204 u32 opgen_addr;
1205 struct fw_flr_ack ack;
1206};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001207
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001208/**** SUPPORT FOR SHMEM ARRRAYS ***
1209 * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
1210 * define arrays with storage types smaller then unsigned dwords.
1211 * The macros below add generic support for SHMEM arrays with numeric elements
1212 * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
1213 * array with individual bit-filed elements accessed using shifts and masks.
1214 *
1215 */
1216
1217/* eb is the bitwidth of a single element */
1218#define SHMEM_ARRAY_MASK(eb) ((1<<(eb))-1)
1219#define SHMEM_ARRAY_ENTRY(i, eb) ((i)/(32/(eb)))
1220
1221/* the bit-position macro allows the used to flip the order of the arrays
1222 * elements on a per byte or word boundary.
1223 *
1224 * example: an array with 8 entries each 4 bit wide. This array will fit into
1225 * a single dword. The diagrmas below show the array order of the nibbles.
1226 *
1227 * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
1228 *
1229 * | | | |
1230 * 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
1231 * | | | |
1232 *
1233 * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
1234 *
1235 * | | | |
1236 * 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 |
1237 * | | | |
1238 *
1239 * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
1240 *
1241 * | | | |
1242 * 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 |
1243 * | | | |
1244 */
1245#define SHMEM_ARRAY_BITPOS(i, eb, fb) \
1246 ((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
1247 (((i)%((fb)/(eb))) * (eb)))
1248
1249#define SHMEM_ARRAY_GET(a, i, eb, fb) \
1250 ((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) & \
1251 SHMEM_ARRAY_MASK(eb))
1252
1253#define SHMEM_ARRAY_SET(a, i, eb, fb, val) \
1254do { \
1255 a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) << \
1256 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
1257 a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) << \
1258 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
1259} while (0)
1260
1261
1262/****START OF DCBX STRUCTURES DECLARATIONS****/
1263#define DCBX_MAX_NUM_PRI_PG_ENTRIES 8
1264#define DCBX_PRI_PG_BITWIDTH 4
1265#define DCBX_PRI_PG_FBITS 8
1266#define DCBX_PRI_PG_GET(a, i) \
1267 SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
1268#define DCBX_PRI_PG_SET(a, i, val) \
1269 SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
1270#define DCBX_MAX_NUM_PG_BW_ENTRIES 8
1271#define DCBX_BW_PG_BITWIDTH 8
1272#define DCBX_PG_BW_GET(a, i) \
1273 SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
1274#define DCBX_PG_BW_SET(a, i, val) \
1275 SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
1276#define DCBX_STRICT_PRI_PG 15
1277#define DCBX_MAX_APP_PROTOCOL 16
1278#define FCOE_APP_IDX 0
1279#define ISCSI_APP_IDX 1
1280#define PREDEFINED_APP_IDX_MAX 2
1281
1282struct dcbx_ets_feature {
1283 u32 enabled;
1284 u32 pg_bw_tbl[2];
1285 u32 pri_pg_tbl[1];
1286};
1287
1288struct dcbx_pfc_feature {
1289#ifdef __BIG_ENDIAN
1290 u8 pri_en_bitmap;
1291#define DCBX_PFC_PRI_0 0x01
1292#define DCBX_PFC_PRI_1 0x02
1293#define DCBX_PFC_PRI_2 0x04
1294#define DCBX_PFC_PRI_3 0x08
1295#define DCBX_PFC_PRI_4 0x10
1296#define DCBX_PFC_PRI_5 0x20
1297#define DCBX_PFC_PRI_6 0x40
1298#define DCBX_PFC_PRI_7 0x80
1299 u8 pfc_caps;
1300 u8 reserved;
1301 u8 enabled;
1302#elif defined(__LITTLE_ENDIAN)
1303 u8 enabled;
1304 u8 reserved;
1305 u8 pfc_caps;
1306 u8 pri_en_bitmap;
1307#define DCBX_PFC_PRI_0 0x01
1308#define DCBX_PFC_PRI_1 0x02
1309#define DCBX_PFC_PRI_2 0x04
1310#define DCBX_PFC_PRI_3 0x08
1311#define DCBX_PFC_PRI_4 0x10
1312#define DCBX_PFC_PRI_5 0x20
1313#define DCBX_PFC_PRI_6 0x40
1314#define DCBX_PFC_PRI_7 0x80
1315#endif
1316};
1317
1318struct dcbx_app_priority_entry {
1319#ifdef __BIG_ENDIAN
1320 u16 app_id;
1321 u8 pri_bitmap;
1322 u8 appBitfield;
1323#define DCBX_APP_ENTRY_VALID 0x01
1324#define DCBX_APP_ENTRY_SF_MASK 0x30
1325#define DCBX_APP_ENTRY_SF_SHIFT 4
1326#define DCBX_APP_SF_ETH_TYPE 0x10
1327#define DCBX_APP_SF_PORT 0x20
1328#elif defined(__LITTLE_ENDIAN)
1329 u8 appBitfield;
1330#define DCBX_APP_ENTRY_VALID 0x01
1331#define DCBX_APP_ENTRY_SF_MASK 0x30
1332#define DCBX_APP_ENTRY_SF_SHIFT 4
1333#define DCBX_APP_SF_ETH_TYPE 0x10
1334#define DCBX_APP_SF_PORT 0x20
1335 u8 pri_bitmap;
1336 u16 app_id;
1337#endif
1338};
1339
1340struct dcbx_app_priority_feature {
1341#ifdef __BIG_ENDIAN
1342 u8 reserved;
1343 u8 default_pri;
1344 u8 tc_supported;
1345 u8 enabled;
1346#elif defined(__LITTLE_ENDIAN)
1347 u8 enabled;
1348 u8 tc_supported;
1349 u8 default_pri;
1350 u8 reserved;
1351#endif
1352 struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
1353};
1354
1355struct dcbx_features {
1356 struct dcbx_ets_feature ets;
1357 struct dcbx_pfc_feature pfc;
1358 struct dcbx_app_priority_feature app;
1359};
1360
1361struct lldp_params {
1362#ifdef __BIG_ENDIAN
1363 u8 msg_fast_tx_interval;
1364 u8 msg_tx_hold;
1365 u8 msg_tx_interval;
1366 u8 admin_status;
1367#define LLDP_TX_ONLY 0x01
1368#define LLDP_RX_ONLY 0x02
1369#define LLDP_TX_RX 0x03
1370#define LLDP_DISABLED 0x04
1371 u8 reserved1;
1372 u8 tx_fast;
1373 u8 tx_crd_max;
1374 u8 tx_crd;
1375#elif defined(__LITTLE_ENDIAN)
1376 u8 admin_status;
1377#define LLDP_TX_ONLY 0x01
1378#define LLDP_RX_ONLY 0x02
1379#define LLDP_TX_RX 0x03
1380#define LLDP_DISABLED 0x04
1381 u8 msg_tx_interval;
1382 u8 msg_tx_hold;
1383 u8 msg_fast_tx_interval;
1384 u8 tx_crd;
1385 u8 tx_crd_max;
1386 u8 tx_fast;
1387 u8 reserved1;
1388#endif
1389#define REM_CHASSIS_ID_STAT_LEN 4
1390#define REM_PORT_ID_STAT_LEN 4
1391 u32 peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
1392 u32 peer_port_id[REM_PORT_ID_STAT_LEN];
1393};
1394
1395struct lldp_dcbx_stat {
1396#define LOCAL_CHASSIS_ID_STAT_LEN 2
1397#define LOCAL_PORT_ID_STAT_LEN 2
1398 u32 local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
1399 u32 local_port_id[LOCAL_PORT_ID_STAT_LEN];
1400 u32 num_tx_dcbx_pkts;
1401 u32 num_rx_dcbx_pkts;
1402};
1403
1404struct lldp_admin_mib {
1405 u32 ver_cfg_flags;
1406#define DCBX_ETS_CONFIG_TX_ENABLED 0x00000001
1407#define DCBX_PFC_CONFIG_TX_ENABLED 0x00000002
1408#define DCBX_APP_CONFIG_TX_ENABLED 0x00000004
1409#define DCBX_ETS_RECO_TX_ENABLED 0x00000008
1410#define DCBX_ETS_RECO_VALID 0x00000010
1411#define DCBX_ETS_WILLING 0x00000020
1412#define DCBX_PFC_WILLING 0x00000040
1413#define DCBX_APP_WILLING 0x00000080
1414#define DCBX_VERSION_CEE 0x00000100
1415#define DCBX_VERSION_IEEE 0x00000200
1416#define DCBX_DCBX_ENABLED 0x00000400
1417#define DCBX_CEE_VERSION_MASK 0x0000f000
1418#define DCBX_CEE_VERSION_SHIFT 12
1419#define DCBX_CEE_MAX_VERSION_MASK 0x000f0000
1420#define DCBX_CEE_MAX_VERSION_SHIFT 16
1421 struct dcbx_features features;
1422};
1423
1424struct lldp_remote_mib {
1425 u32 prefix_seq_num;
1426 u32 flags;
1427#define DCBX_ETS_TLV_RX 0x00000001
1428#define DCBX_PFC_TLV_RX 0x00000002
1429#define DCBX_APP_TLV_RX 0x00000004
1430#define DCBX_ETS_RX_ERROR 0x00000010
1431#define DCBX_PFC_RX_ERROR 0x00000020
1432#define DCBX_APP_RX_ERROR 0x00000040
1433#define DCBX_ETS_REM_WILLING 0x00000100
1434#define DCBX_PFC_REM_WILLING 0x00000200
1435#define DCBX_APP_REM_WILLING 0x00000400
1436#define DCBX_REMOTE_ETS_RECO_VALID 0x00001000
1437 struct dcbx_features features;
1438 u32 suffix_seq_num;
1439};
1440
1441struct lldp_local_mib {
1442 u32 prefix_seq_num;
1443 u32 error;
1444#define DCBX_LOCAL_ETS_ERROR 0x00000001
1445#define DCBX_LOCAL_PFC_ERROR 0x00000002
1446#define DCBX_LOCAL_APP_ERROR 0x00000004
1447#define DCBX_LOCAL_PFC_MISMATCH 0x00000010
1448#define DCBX_LOCAL_APP_MISMATCH 0x00000020
1449 struct dcbx_features features;
1450 u32 suffix_seq_num;
1451};
1452/***END OF DCBX STRUCTURES DECLARATIONS***/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001453
Eilon Greenstein2691d512009-08-12 08:22:08 +00001454struct shmem2_region {
1455
1456 u32 size;
1457
1458 u32 dcc_support;
1459#define SHMEM_DCC_SUPPORT_NONE 0x00000000
1460#define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
1461#define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
1462#define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
1463#define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
1464#define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
1465#define SHMEM_DCC_SUPPORT_DEFAULT SHMEM_DCC_SUPPORT_NONE
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001466 u32 ext_phy_fw_version2[PORT_MAX];
1467 /*
1468 * For backwards compatibility, if the mf_cfg_addr does not exist
1469 * (the size filed is smaller than 0xc) the mf_cfg resides at the
1470 * end of struct shmem_region
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001471 */
1472 u32 mf_cfg_addr;
1473#define SHMEM_MF_CFG_ADDR_NONE 0x00000000
1474
1475 struct fw_flr_mb flr_mb;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001476 u32 dcbx_lldp_params_offset;
1477#define SHMEM_LLDP_DCBX_PARAMS_NONE 0x00000000
1478 u32 dcbx_neg_res_offset;
1479#define SHMEM_DCBX_NEG_RES_NONE 0x00000000
1480 u32 dcbx_remote_mib_offset;
1481#define SHMEM_DCBX_REMOTE_MIB_NONE 0x00000000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001482 /*
1483 * The other shmemX_base_addr holds the other path's shmem address
1484 * required for example in case of common phy init, or for path1 to know
1485 * the address of mcp debug trace which is located in offset from shmem
1486 * of path0
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001487 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001488 u32 other_shmem_base_addr;
1489 u32 other_shmem2_base_addr;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001490 u32 reserved1[E2_VF_MAX / 32];
1491 u32 reserved2[E2_FUNC_MAX][E2_VF_MAX / 32];
1492 u32 dcbx_lldp_dcbx_stat_offset;
1493#define SHMEM_LLDP_DCBX_STAT_NONE 0x00000000
Eilon Greenstein2691d512009-08-12 08:22:08 +00001494};
1495
1496
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001497struct emac_stats {
1498 u32 rx_stat_ifhcinoctets;
1499 u32 rx_stat_ifhcinbadoctets;
1500 u32 rx_stat_etherstatsfragments;
1501 u32 rx_stat_ifhcinucastpkts;
1502 u32 rx_stat_ifhcinmulticastpkts;
1503 u32 rx_stat_ifhcinbroadcastpkts;
1504 u32 rx_stat_dot3statsfcserrors;
1505 u32 rx_stat_dot3statsalignmenterrors;
1506 u32 rx_stat_dot3statscarriersenseerrors;
1507 u32 rx_stat_xonpauseframesreceived;
1508 u32 rx_stat_xoffpauseframesreceived;
1509 u32 rx_stat_maccontrolframesreceived;
1510 u32 rx_stat_xoffstateentered;
1511 u32 rx_stat_dot3statsframestoolong;
1512 u32 rx_stat_etherstatsjabbers;
1513 u32 rx_stat_etherstatsundersizepkts;
1514 u32 rx_stat_etherstatspkts64octets;
1515 u32 rx_stat_etherstatspkts65octetsto127octets;
1516 u32 rx_stat_etherstatspkts128octetsto255octets;
1517 u32 rx_stat_etherstatspkts256octetsto511octets;
1518 u32 rx_stat_etherstatspkts512octetsto1023octets;
1519 u32 rx_stat_etherstatspkts1024octetsto1522octets;
1520 u32 rx_stat_etherstatspktsover1522octets;
1521
1522 u32 rx_stat_falsecarriererrors;
1523
1524 u32 tx_stat_ifhcoutoctets;
1525 u32 tx_stat_ifhcoutbadoctets;
1526 u32 tx_stat_etherstatscollisions;
1527 u32 tx_stat_outxonsent;
1528 u32 tx_stat_outxoffsent;
1529 u32 tx_stat_flowcontroldone;
1530 u32 tx_stat_dot3statssinglecollisionframes;
1531 u32 tx_stat_dot3statsmultiplecollisionframes;
1532 u32 tx_stat_dot3statsdeferredtransmissions;
1533 u32 tx_stat_dot3statsexcessivecollisions;
1534 u32 tx_stat_dot3statslatecollisions;
1535 u32 tx_stat_ifhcoutucastpkts;
1536 u32 tx_stat_ifhcoutmulticastpkts;
1537 u32 tx_stat_ifhcoutbroadcastpkts;
1538 u32 tx_stat_etherstatspkts64octets;
1539 u32 tx_stat_etherstatspkts65octetsto127octets;
1540 u32 tx_stat_etherstatspkts128octetsto255octets;
1541 u32 tx_stat_etherstatspkts256octetsto511octets;
1542 u32 tx_stat_etherstatspkts512octetsto1023octets;
1543 u32 tx_stat_etherstatspkts1024octetsto1522octets;
1544 u32 tx_stat_etherstatspktsover1522octets;
1545 u32 tx_stat_dot3statsinternalmactransmiterrors;
1546};
1547
1548
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001549struct bmac1_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001550 u32 tx_stat_gtpkt_lo;
1551 u32 tx_stat_gtpkt_hi;
1552 u32 tx_stat_gtxpf_lo;
1553 u32 tx_stat_gtxpf_hi;
1554 u32 tx_stat_gtfcs_lo;
1555 u32 tx_stat_gtfcs_hi;
1556 u32 tx_stat_gtmca_lo;
1557 u32 tx_stat_gtmca_hi;
1558 u32 tx_stat_gtbca_lo;
1559 u32 tx_stat_gtbca_hi;
1560 u32 tx_stat_gtfrg_lo;
1561 u32 tx_stat_gtfrg_hi;
1562 u32 tx_stat_gtovr_lo;
1563 u32 tx_stat_gtovr_hi;
1564 u32 tx_stat_gt64_lo;
1565 u32 tx_stat_gt64_hi;
1566 u32 tx_stat_gt127_lo;
1567 u32 tx_stat_gt127_hi;
1568 u32 tx_stat_gt255_lo;
1569 u32 tx_stat_gt255_hi;
1570 u32 tx_stat_gt511_lo;
1571 u32 tx_stat_gt511_hi;
1572 u32 tx_stat_gt1023_lo;
1573 u32 tx_stat_gt1023_hi;
1574 u32 tx_stat_gt1518_lo;
1575 u32 tx_stat_gt1518_hi;
1576 u32 tx_stat_gt2047_lo;
1577 u32 tx_stat_gt2047_hi;
1578 u32 tx_stat_gt4095_lo;
1579 u32 tx_stat_gt4095_hi;
1580 u32 tx_stat_gt9216_lo;
1581 u32 tx_stat_gt9216_hi;
1582 u32 tx_stat_gt16383_lo;
1583 u32 tx_stat_gt16383_hi;
1584 u32 tx_stat_gtmax_lo;
1585 u32 tx_stat_gtmax_hi;
1586 u32 tx_stat_gtufl_lo;
1587 u32 tx_stat_gtufl_hi;
1588 u32 tx_stat_gterr_lo;
1589 u32 tx_stat_gterr_hi;
1590 u32 tx_stat_gtbyt_lo;
1591 u32 tx_stat_gtbyt_hi;
1592
1593 u32 rx_stat_gr64_lo;
1594 u32 rx_stat_gr64_hi;
1595 u32 rx_stat_gr127_lo;
1596 u32 rx_stat_gr127_hi;
1597 u32 rx_stat_gr255_lo;
1598 u32 rx_stat_gr255_hi;
1599 u32 rx_stat_gr511_lo;
1600 u32 rx_stat_gr511_hi;
1601 u32 rx_stat_gr1023_lo;
1602 u32 rx_stat_gr1023_hi;
1603 u32 rx_stat_gr1518_lo;
1604 u32 rx_stat_gr1518_hi;
1605 u32 rx_stat_gr2047_lo;
1606 u32 rx_stat_gr2047_hi;
1607 u32 rx_stat_gr4095_lo;
1608 u32 rx_stat_gr4095_hi;
1609 u32 rx_stat_gr9216_lo;
1610 u32 rx_stat_gr9216_hi;
1611 u32 rx_stat_gr16383_lo;
1612 u32 rx_stat_gr16383_hi;
1613 u32 rx_stat_grmax_lo;
1614 u32 rx_stat_grmax_hi;
1615 u32 rx_stat_grpkt_lo;
1616 u32 rx_stat_grpkt_hi;
1617 u32 rx_stat_grfcs_lo;
1618 u32 rx_stat_grfcs_hi;
1619 u32 rx_stat_grmca_lo;
1620 u32 rx_stat_grmca_hi;
1621 u32 rx_stat_grbca_lo;
1622 u32 rx_stat_grbca_hi;
1623 u32 rx_stat_grxcf_lo;
1624 u32 rx_stat_grxcf_hi;
1625 u32 rx_stat_grxpf_lo;
1626 u32 rx_stat_grxpf_hi;
1627 u32 rx_stat_grxuo_lo;
1628 u32 rx_stat_grxuo_hi;
1629 u32 rx_stat_grjbr_lo;
1630 u32 rx_stat_grjbr_hi;
1631 u32 rx_stat_grovr_lo;
1632 u32 rx_stat_grovr_hi;
1633 u32 rx_stat_grflr_lo;
1634 u32 rx_stat_grflr_hi;
1635 u32 rx_stat_grmeg_lo;
1636 u32 rx_stat_grmeg_hi;
1637 u32 rx_stat_grmeb_lo;
1638 u32 rx_stat_grmeb_hi;
1639 u32 rx_stat_grbyt_lo;
1640 u32 rx_stat_grbyt_hi;
1641 u32 rx_stat_grund_lo;
1642 u32 rx_stat_grund_hi;
1643 u32 rx_stat_grfrg_lo;
1644 u32 rx_stat_grfrg_hi;
1645 u32 rx_stat_grerb_lo;
1646 u32 rx_stat_grerb_hi;
1647 u32 rx_stat_grfre_lo;
1648 u32 rx_stat_grfre_hi;
1649 u32 rx_stat_gripj_lo;
1650 u32 rx_stat_gripj_hi;
1651};
1652
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001653struct bmac2_stats {
1654 u32 tx_stat_gtpk_lo; /* gtpok */
1655 u32 tx_stat_gtpk_hi; /* gtpok */
1656 u32 tx_stat_gtxpf_lo; /* gtpf */
1657 u32 tx_stat_gtxpf_hi; /* gtpf */
1658 u32 tx_stat_gtpp_lo; /* NEW BMAC2 */
1659 u32 tx_stat_gtpp_hi; /* NEW BMAC2 */
1660 u32 tx_stat_gtfcs_lo;
1661 u32 tx_stat_gtfcs_hi;
1662 u32 tx_stat_gtuca_lo; /* NEW BMAC2 */
1663 u32 tx_stat_gtuca_hi; /* NEW BMAC2 */
1664 u32 tx_stat_gtmca_lo;
1665 u32 tx_stat_gtmca_hi;
1666 u32 tx_stat_gtbca_lo;
1667 u32 tx_stat_gtbca_hi;
1668 u32 tx_stat_gtovr_lo;
1669 u32 tx_stat_gtovr_hi;
1670 u32 tx_stat_gtfrg_lo;
1671 u32 tx_stat_gtfrg_hi;
1672 u32 tx_stat_gtpkt1_lo; /* gtpkt */
1673 u32 tx_stat_gtpkt1_hi; /* gtpkt */
1674 u32 tx_stat_gt64_lo;
1675 u32 tx_stat_gt64_hi;
1676 u32 tx_stat_gt127_lo;
1677 u32 tx_stat_gt127_hi;
1678 u32 tx_stat_gt255_lo;
1679 u32 tx_stat_gt255_hi;
1680 u32 tx_stat_gt511_lo;
1681 u32 tx_stat_gt511_hi;
1682 u32 tx_stat_gt1023_lo;
1683 u32 tx_stat_gt1023_hi;
1684 u32 tx_stat_gt1518_lo;
1685 u32 tx_stat_gt1518_hi;
1686 u32 tx_stat_gt2047_lo;
1687 u32 tx_stat_gt2047_hi;
1688 u32 tx_stat_gt4095_lo;
1689 u32 tx_stat_gt4095_hi;
1690 u32 tx_stat_gt9216_lo;
1691 u32 tx_stat_gt9216_hi;
1692 u32 tx_stat_gt16383_lo;
1693 u32 tx_stat_gt16383_hi;
1694 u32 tx_stat_gtmax_lo;
1695 u32 tx_stat_gtmax_hi;
1696 u32 tx_stat_gtufl_lo;
1697 u32 tx_stat_gtufl_hi;
1698 u32 tx_stat_gterr_lo;
1699 u32 tx_stat_gterr_hi;
1700 u32 tx_stat_gtbyt_lo;
1701 u32 tx_stat_gtbyt_hi;
1702
1703 u32 rx_stat_gr64_lo;
1704 u32 rx_stat_gr64_hi;
1705 u32 rx_stat_gr127_lo;
1706 u32 rx_stat_gr127_hi;
1707 u32 rx_stat_gr255_lo;
1708 u32 rx_stat_gr255_hi;
1709 u32 rx_stat_gr511_lo;
1710 u32 rx_stat_gr511_hi;
1711 u32 rx_stat_gr1023_lo;
1712 u32 rx_stat_gr1023_hi;
1713 u32 rx_stat_gr1518_lo;
1714 u32 rx_stat_gr1518_hi;
1715 u32 rx_stat_gr2047_lo;
1716 u32 rx_stat_gr2047_hi;
1717 u32 rx_stat_gr4095_lo;
1718 u32 rx_stat_gr4095_hi;
1719 u32 rx_stat_gr9216_lo;
1720 u32 rx_stat_gr9216_hi;
1721 u32 rx_stat_gr16383_lo;
1722 u32 rx_stat_gr16383_hi;
1723 u32 rx_stat_grmax_lo;
1724 u32 rx_stat_grmax_hi;
1725 u32 rx_stat_grpkt_lo;
1726 u32 rx_stat_grpkt_hi;
1727 u32 rx_stat_grfcs_lo;
1728 u32 rx_stat_grfcs_hi;
1729 u32 rx_stat_gruca_lo;
1730 u32 rx_stat_gruca_hi;
1731 u32 rx_stat_grmca_lo;
1732 u32 rx_stat_grmca_hi;
1733 u32 rx_stat_grbca_lo;
1734 u32 rx_stat_grbca_hi;
1735 u32 rx_stat_grxpf_lo; /* grpf */
1736 u32 rx_stat_grxpf_hi; /* grpf */
1737 u32 rx_stat_grpp_lo;
1738 u32 rx_stat_grpp_hi;
1739 u32 rx_stat_grxuo_lo; /* gruo */
1740 u32 rx_stat_grxuo_hi; /* gruo */
1741 u32 rx_stat_grjbr_lo;
1742 u32 rx_stat_grjbr_hi;
1743 u32 rx_stat_grovr_lo;
1744 u32 rx_stat_grovr_hi;
1745 u32 rx_stat_grxcf_lo; /* grcf */
1746 u32 rx_stat_grxcf_hi; /* grcf */
1747 u32 rx_stat_grflr_lo;
1748 u32 rx_stat_grflr_hi;
1749 u32 rx_stat_grpok_lo;
1750 u32 rx_stat_grpok_hi;
1751 u32 rx_stat_grmeg_lo;
1752 u32 rx_stat_grmeg_hi;
1753 u32 rx_stat_grmeb_lo;
1754 u32 rx_stat_grmeb_hi;
1755 u32 rx_stat_grbyt_lo;
1756 u32 rx_stat_grbyt_hi;
1757 u32 rx_stat_grund_lo;
1758 u32 rx_stat_grund_hi;
1759 u32 rx_stat_grfrg_lo;
1760 u32 rx_stat_grfrg_hi;
1761 u32 rx_stat_grerb_lo; /* grerrbyt */
1762 u32 rx_stat_grerb_hi; /* grerrbyt */
1763 u32 rx_stat_grfre_lo; /* grfrerr */
1764 u32 rx_stat_grfre_hi; /* grfrerr */
1765 u32 rx_stat_gripj_lo;
1766 u32 rx_stat_gripj_hi;
1767};
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001768
1769union mac_stats {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001770 struct emac_stats emac_stats;
1771 struct bmac1_stats bmac1_stats;
1772 struct bmac2_stats bmac2_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001773};
1774
1775
1776struct mac_stx {
1777 /* in_bad_octets */
1778 u32 rx_stat_ifhcinbadoctets_hi;
1779 u32 rx_stat_ifhcinbadoctets_lo;
1780
1781 /* out_bad_octets */
1782 u32 tx_stat_ifhcoutbadoctets_hi;
1783 u32 tx_stat_ifhcoutbadoctets_lo;
1784
1785 /* crc_receive_errors */
1786 u32 rx_stat_dot3statsfcserrors_hi;
1787 u32 rx_stat_dot3statsfcserrors_lo;
1788 /* alignment_errors */
1789 u32 rx_stat_dot3statsalignmenterrors_hi;
1790 u32 rx_stat_dot3statsalignmenterrors_lo;
1791 /* carrier_sense_errors */
1792 u32 rx_stat_dot3statscarriersenseerrors_hi;
1793 u32 rx_stat_dot3statscarriersenseerrors_lo;
1794 /* false_carrier_detections */
1795 u32 rx_stat_falsecarriererrors_hi;
1796 u32 rx_stat_falsecarriererrors_lo;
1797
1798 /* runt_packets_received */
1799 u32 rx_stat_etherstatsundersizepkts_hi;
1800 u32 rx_stat_etherstatsundersizepkts_lo;
1801 /* jabber_packets_received */
1802 u32 rx_stat_dot3statsframestoolong_hi;
1803 u32 rx_stat_dot3statsframestoolong_lo;
1804
1805 /* error_runt_packets_received */
1806 u32 rx_stat_etherstatsfragments_hi;
1807 u32 rx_stat_etherstatsfragments_lo;
1808 /* error_jabber_packets_received */
1809 u32 rx_stat_etherstatsjabbers_hi;
1810 u32 rx_stat_etherstatsjabbers_lo;
1811
1812 /* control_frames_received */
1813 u32 rx_stat_maccontrolframesreceived_hi;
1814 u32 rx_stat_maccontrolframesreceived_lo;
1815 u32 rx_stat_bmac_xpf_hi;
1816 u32 rx_stat_bmac_xpf_lo;
1817 u32 rx_stat_bmac_xcf_hi;
1818 u32 rx_stat_bmac_xcf_lo;
1819
1820 /* xoff_state_entered */
1821 u32 rx_stat_xoffstateentered_hi;
1822 u32 rx_stat_xoffstateentered_lo;
1823 /* pause_xon_frames_received */
1824 u32 rx_stat_xonpauseframesreceived_hi;
1825 u32 rx_stat_xonpauseframesreceived_lo;
1826 /* pause_xoff_frames_received */
1827 u32 rx_stat_xoffpauseframesreceived_hi;
1828 u32 rx_stat_xoffpauseframesreceived_lo;
1829 /* pause_xon_frames_transmitted */
1830 u32 tx_stat_outxonsent_hi;
1831 u32 tx_stat_outxonsent_lo;
1832 /* pause_xoff_frames_transmitted */
1833 u32 tx_stat_outxoffsent_hi;
1834 u32 tx_stat_outxoffsent_lo;
1835 /* flow_control_done */
1836 u32 tx_stat_flowcontroldone_hi;
1837 u32 tx_stat_flowcontroldone_lo;
1838
1839 /* ether_stats_collisions */
1840 u32 tx_stat_etherstatscollisions_hi;
1841 u32 tx_stat_etherstatscollisions_lo;
1842 /* single_collision_transmit_frames */
1843 u32 tx_stat_dot3statssinglecollisionframes_hi;
1844 u32 tx_stat_dot3statssinglecollisionframes_lo;
1845 /* multiple_collision_transmit_frames */
1846 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
1847 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
1848 /* deferred_transmissions */
1849 u32 tx_stat_dot3statsdeferredtransmissions_hi;
1850 u32 tx_stat_dot3statsdeferredtransmissions_lo;
1851 /* excessive_collision_frames */
1852 u32 tx_stat_dot3statsexcessivecollisions_hi;
1853 u32 tx_stat_dot3statsexcessivecollisions_lo;
1854 /* late_collision_frames */
1855 u32 tx_stat_dot3statslatecollisions_hi;
1856 u32 tx_stat_dot3statslatecollisions_lo;
1857
1858 /* frames_transmitted_64_bytes */
1859 u32 tx_stat_etherstatspkts64octets_hi;
1860 u32 tx_stat_etherstatspkts64octets_lo;
1861 /* frames_transmitted_65_127_bytes */
1862 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
1863 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
1864 /* frames_transmitted_128_255_bytes */
1865 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
1866 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
1867 /* frames_transmitted_256_511_bytes */
1868 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
1869 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
1870 /* frames_transmitted_512_1023_bytes */
1871 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
1872 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
1873 /* frames_transmitted_1024_1522_bytes */
1874 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
1875 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
1876 /* frames_transmitted_1523_9022_bytes */
1877 u32 tx_stat_etherstatspktsover1522octets_hi;
1878 u32 tx_stat_etherstatspktsover1522octets_lo;
1879 u32 tx_stat_bmac_2047_hi;
1880 u32 tx_stat_bmac_2047_lo;
1881 u32 tx_stat_bmac_4095_hi;
1882 u32 tx_stat_bmac_4095_lo;
1883 u32 tx_stat_bmac_9216_hi;
1884 u32 tx_stat_bmac_9216_lo;
1885 u32 tx_stat_bmac_16383_hi;
1886 u32 tx_stat_bmac_16383_lo;
1887
1888 /* internal_mac_transmit_errors */
1889 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
1890 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
1891
1892 /* if_out_discards */
1893 u32 tx_stat_bmac_ufl_hi;
1894 u32 tx_stat_bmac_ufl_lo;
1895};
1896
1897
1898#define MAC_STX_IDX_MAX 2
1899
1900struct host_port_stats {
1901 u32 host_port_stats_start;
1902
1903 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
1904
1905 u32 brb_drop_hi;
1906 u32 brb_drop_lo;
1907
1908 u32 host_port_stats_end;
1909};
1910
1911
1912struct host_func_stats {
1913 u32 host_func_stats_start;
1914
1915 u32 total_bytes_received_hi;
1916 u32 total_bytes_received_lo;
1917
1918 u32 total_bytes_transmitted_hi;
1919 u32 total_bytes_transmitted_lo;
1920
1921 u32 total_unicast_packets_received_hi;
1922 u32 total_unicast_packets_received_lo;
1923
1924 u32 total_multicast_packets_received_hi;
1925 u32 total_multicast_packets_received_lo;
1926
1927 u32 total_broadcast_packets_received_hi;
1928 u32 total_broadcast_packets_received_lo;
1929
1930 u32 total_unicast_packets_transmitted_hi;
1931 u32 total_unicast_packets_transmitted_lo;
1932
1933 u32 total_multicast_packets_transmitted_hi;
1934 u32 total_multicast_packets_transmitted_lo;
1935
1936 u32 total_broadcast_packets_transmitted_hi;
1937 u32 total_broadcast_packets_transmitted_lo;
1938
1939 u32 valid_bytes_received_hi;
1940 u32 valid_bytes_received_lo;
1941
1942 u32 host_func_stats_end;
1943};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001944
1945
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001946#define BCM_5710_FW_MAJOR_VERSION 6
Vladislav Zolotarov5928c8b2010-12-13 05:44:35 +00001947#define BCM_5710_FW_MINOR_VERSION 2
Dmitry Kravkov96b8e1a2011-03-31 17:03:36 -07001948#define BCM_5710_FW_REVISION_VERSION 9
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001949#define BCM_5710_FW_ENGINEERING_VERSION 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001950#define BCM_5710_FW_COMPILE_FLAGS 1
1951
1952
1953/*
1954 * attention bits
1955 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001956struct atten_sp_status_block {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001957 __le32 attn_bits;
1958 __le32 attn_bits_ack;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001959 u8 status_block_id;
1960 u8 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001961 __le16 attn_bits_index;
1962 __le32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001963};
1964
1965
1966/*
1967 * common data for all protocols
1968 */
1969struct doorbell_hdr {
1970 u8 header;
1971#define DOORBELL_HDR_RX (0x1<<0)
1972#define DOORBELL_HDR_RX_SHIFT 0
1973#define DOORBELL_HDR_DB_TYPE (0x1<<1)
1974#define DOORBELL_HDR_DB_TYPE_SHIFT 1
1975#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
1976#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
1977#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
1978#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
1979};
1980
1981/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001982 * doorbell message sent to the chip
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001983 */
1984struct doorbell {
1985#if defined(__BIG_ENDIAN)
1986 u16 zero_fill2;
1987 u8 zero_fill1;
1988 struct doorbell_hdr header;
1989#elif defined(__LITTLE_ENDIAN)
1990 struct doorbell_hdr header;
1991 u8 zero_fill1;
1992 u16 zero_fill2;
1993#endif
1994};
1995
1996
1997/*
Eilon Greensteinca003922009-08-12 22:53:28 -07001998 * doorbell message sent to the chip
1999 */
2000struct doorbell_set_prod {
2001#if defined(__BIG_ENDIAN)
2002 u16 prod;
2003 u8 zero_fill1;
2004 struct doorbell_hdr header;
2005#elif defined(__LITTLE_ENDIAN)
2006 struct doorbell_hdr header;
2007 u8 zero_fill1;
2008 u16 prod;
2009#endif
2010};
2011
2012
2013/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002014 * 3 lines. status block
2015 */
2016struct hc_status_block_e1x {
2017 __le16 index_values[HC_SB_MAX_INDICES_E1X];
2018 __le16 running_index[HC_SB_MAX_SM];
2019 u32 rsrv;
2020};
2021
2022/*
2023 * host status block
2024 */
2025struct host_hc_status_block_e1x {
2026 struct hc_status_block_e1x sb;
2027};
2028
2029
2030/*
2031 * 3 lines. status block
2032 */
2033struct hc_status_block_e2 {
2034 __le16 index_values[HC_SB_MAX_INDICES_E2];
2035 __le16 running_index[HC_SB_MAX_SM];
2036 u32 reserved;
2037};
2038
2039/*
2040 * host status block
2041 */
2042struct host_hc_status_block_e2 {
2043 struct hc_status_block_e2 sb;
2044};
2045
2046
2047/*
2048 * 5 lines. slow-path status block
2049 */
2050struct hc_sp_status_block {
2051 __le16 index_values[HC_SP_SB_MAX_INDICES];
2052 __le16 running_index;
2053 __le16 rsrv;
2054 u32 rsrv1;
2055};
2056
2057/*
2058 * host status block
2059 */
2060struct host_sp_status_block {
2061 struct atten_sp_status_block atten_status_block;
2062 struct hc_sp_status_block sp_sb;
2063};
2064
2065
2066/*
2067 * IGU driver acknowledgment register
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002068 */
2069struct igu_ack_register {
2070#if defined(__BIG_ENDIAN)
2071 u16 sb_id_and_flags;
2072#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2073#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2074#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2075#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2076#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2077#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2078#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2079#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2080#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2081#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2082 u16 status_block_index;
2083#elif defined(__LITTLE_ENDIAN)
2084 u16 status_block_index;
2085 u16 sb_id_and_flags;
2086#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2087#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2088#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2089#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2090#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2091#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2092#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2093#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2094#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2095#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2096#endif
2097};
2098
2099
2100/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002101 * IGU driver acknowledgement register
2102 */
2103struct igu_backward_compatible {
2104 u32 sb_id_and_flags;
2105#define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
2106#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
2107#define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
2108#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
2109#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
2110#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
2111#define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
2112#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
2113#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
2114#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
2115#define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
2116#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
2117 u32 reserved_2;
2118};
2119
2120
2121/*
2122 * IGU driver acknowledgement register
2123 */
2124struct igu_regular {
2125 u32 sb_id_and_flags;
2126#define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
2127#define IGU_REGULAR_SB_INDEX_SHIFT 0
2128#define IGU_REGULAR_RESERVED0 (0x1<<20)
2129#define IGU_REGULAR_RESERVED0_SHIFT 20
2130#define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
2131#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
2132#define IGU_REGULAR_BUPDATE (0x1<<24)
2133#define IGU_REGULAR_BUPDATE_SHIFT 24
2134#define IGU_REGULAR_ENABLE_INT (0x3<<25)
2135#define IGU_REGULAR_ENABLE_INT_SHIFT 25
2136#define IGU_REGULAR_RESERVED_1 (0x1<<27)
2137#define IGU_REGULAR_RESERVED_1_SHIFT 27
2138#define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
2139#define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
2140#define IGU_REGULAR_CLEANUP_SET (0x1<<30)
2141#define IGU_REGULAR_CLEANUP_SET_SHIFT 30
2142#define IGU_REGULAR_BCLEANUP (0x1<<31)
2143#define IGU_REGULAR_BCLEANUP_SHIFT 31
2144 u32 reserved_2;
2145};
2146
2147/*
2148 * IGU driver acknowledgement register
2149 */
2150union igu_consprod_reg {
2151 struct igu_regular regular;
2152 struct igu_backward_compatible backward_compatible;
2153};
2154
2155
2156/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002157 * Control register for the IGU command register
2158 */
2159struct igu_ctrl_reg {
2160 u32 ctrl_data;
2161#define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
2162#define IGU_CTRL_REG_ADDRESS_SHIFT 0
2163#define IGU_CTRL_REG_FID (0x7F<<12)
2164#define IGU_CTRL_REG_FID_SHIFT 12
2165#define IGU_CTRL_REG_RESERVED (0x1<<19)
2166#define IGU_CTRL_REG_RESERVED_SHIFT 19
2167#define IGU_CTRL_REG_TYPE (0x1<<20)
2168#define IGU_CTRL_REG_TYPE_SHIFT 20
2169#define IGU_CTRL_REG_UNUSED (0x7FF<<21)
2170#define IGU_CTRL_REG_UNUSED_SHIFT 21
2171};
2172
2173
2174/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002175 * Parser parsing flags field
2176 */
2177struct parsing_flags {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002178 __le16 flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002179#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
2180#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002181#define PARSING_FLAGS_VLAN (0x1<<1)
2182#define PARSING_FLAGS_VLAN_SHIFT 1
2183#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
2184#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002185#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
2186#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
2187#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
2188#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
2189#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
2190#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
2191#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
2192#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
2193#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
2194#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
2195#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
2196#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
2197#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
2198#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
2199#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
2200#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
2201#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
2202#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
2203#define PARSING_FLAGS_RESERVED0 (0x3<<14)
2204#define PARSING_FLAGS_RESERVED0_SHIFT 14
2205};
2206
2207
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002208struct regpair {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002209 __le32 lo;
2210 __le32 hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002211};
2212
2213
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002214/*
2215 * dmae command structure
2216 */
2217struct dmae_command {
2218 u32 opcode;
2219#define DMAE_COMMAND_SRC (0x1<<0)
2220#define DMAE_COMMAND_SRC_SHIFT 0
2221#define DMAE_COMMAND_DST (0x3<<1)
2222#define DMAE_COMMAND_DST_SHIFT 1
2223#define DMAE_COMMAND_C_DST (0x1<<3)
2224#define DMAE_COMMAND_C_DST_SHIFT 3
2225#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
2226#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
2227#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
2228#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
2229#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
2230#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
2231#define DMAE_COMMAND_ENDIANITY (0x3<<9)
2232#define DMAE_COMMAND_ENDIANITY_SHIFT 9
2233#define DMAE_COMMAND_PORT (0x1<<11)
2234#define DMAE_COMMAND_PORT_SHIFT 11
2235#define DMAE_COMMAND_CRC_RESET (0x1<<12)
2236#define DMAE_COMMAND_CRC_RESET_SHIFT 12
2237#define DMAE_COMMAND_SRC_RESET (0x1<<13)
2238#define DMAE_COMMAND_SRC_RESET_SHIFT 13
2239#define DMAE_COMMAND_DST_RESET (0x1<<14)
2240#define DMAE_COMMAND_DST_RESET_SHIFT 14
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002241#define DMAE_COMMAND_E1HVN (0x3<<15)
2242#define DMAE_COMMAND_E1HVN_SHIFT 15
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002243#define DMAE_COMMAND_DST_VN (0x3<<17)
2244#define DMAE_COMMAND_DST_VN_SHIFT 17
2245#define DMAE_COMMAND_C_FUNC (0x1<<19)
2246#define DMAE_COMMAND_C_FUNC_SHIFT 19
2247#define DMAE_COMMAND_ERR_POLICY (0x3<<20)
2248#define DMAE_COMMAND_ERR_POLICY_SHIFT 20
2249#define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
2250#define DMAE_COMMAND_RESERVED0_SHIFT 22
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002251 u32 src_addr_lo;
2252 u32 src_addr_hi;
2253 u32 dst_addr_lo;
2254 u32 dst_addr_hi;
2255#if defined(__BIG_ENDIAN)
2256 u16 reserved1;
2257 u16 len;
2258#elif defined(__LITTLE_ENDIAN)
2259 u16 len;
2260 u16 reserved1;
2261#endif
2262 u32 comp_addr_lo;
2263 u32 comp_addr_hi;
2264 u32 comp_val;
2265 u32 crc32;
2266 u32 crc32_c;
2267#if defined(__BIG_ENDIAN)
2268 u16 crc16_c;
2269 u16 crc16;
2270#elif defined(__LITTLE_ENDIAN)
2271 u16 crc16;
2272 u16 crc16_c;
2273#endif
2274#if defined(__BIG_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002275 u16 reserved3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002276 u16 crc_t10;
2277#elif defined(__LITTLE_ENDIAN)
2278 u16 crc_t10;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002279 u16 reserved3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002280#endif
2281#if defined(__BIG_ENDIAN)
2282 u16 xsum8;
2283 u16 xsum16;
2284#elif defined(__LITTLE_ENDIAN)
2285 u16 xsum16;
2286 u16 xsum8;
2287#endif
2288};
2289
2290
2291struct double_regpair {
2292 u32 regpair0_lo;
2293 u32 regpair0_hi;
2294 u32 regpair1_lo;
2295 u32 regpair1_hi;
2296};
2297
2298
2299/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002300 * SDM operation gen command (generate aggregative interrupt)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002301 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002302struct sdm_op_gen {
2303 __le32 command;
2304#define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
2305#define SDM_OP_GEN_COMP_PARAM_SHIFT 0
2306#define SDM_OP_GEN_COMP_TYPE (0x7<<5)
2307#define SDM_OP_GEN_COMP_TYPE_SHIFT 5
2308#define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
2309#define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
2310#define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
2311#define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
2312#define SDM_OP_GEN_RESERVED (0x7FFF<<17)
2313#define SDM_OP_GEN_RESERVED_SHIFT 17
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002314};
2315
2316/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002317 * The eth Rx Buffer Descriptor
2318 */
2319struct eth_rx_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002320 __le32 addr_lo;
2321 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002322};
2323
2324/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002325 * The eth Rx SGE Descriptor
2326 */
2327struct eth_rx_sge {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002328 __le32 addr_lo;
2329 __le32 addr_hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002330};
2331
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002332
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002333
2334/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002335 * The eth storm context of Ustorm
2336 */
2337struct ustorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002338 u32 reserved0[48];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002339};
2340
2341/*
2342 * The eth storm context of Tstorm
2343 */
2344struct tstorm_eth_st_context {
2345 u32 __reserved0[28];
2346};
2347
2348/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002349 * The eth aggregative context of Xstorm
2350 */
2351struct xstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002352 u32 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002353#if defined(__BIG_ENDIAN)
2354 u8 cdu_reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002355 u8 reserved2;
2356 u16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002357#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002358 u16 reserved1;
2359 u8 reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002360 u8 cdu_reserved;
2361#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002362 u32 reserved3[30];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002363};
2364
2365/*
2366 * The eth aggregative context of Tstorm
2367 */
2368struct tstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002369 u32 __reserved0[14];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002370};
2371
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002372
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002373/*
2374 * The eth aggregative context of Cstorm
2375 */
2376struct cstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002377 u32 __reserved0[10];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002378};
2379
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002380
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002381/*
2382 * The eth aggregative context of Ustorm
2383 */
2384struct ustorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002385 u32 __reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002386#if defined(__BIG_ENDIAN)
2387 u8 cdu_usage;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002388 u8 __reserved2;
2389 u16 __reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002390#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002391 u16 __reserved1;
2392 u8 __reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002393 u8 cdu_usage;
2394#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002395 u32 __reserved3[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002396};
2397
2398/*
2399 * Timers connection context
2400 */
2401struct timers_block_context {
2402 u32 __reserved_0;
2403 u32 __reserved_1;
2404 u32 __reserved_2;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002405 u32 flags;
2406#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
2407#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
2408#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
2409#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
2410#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
2411#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002412};
2413
2414/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002415 * structure for easy accessibility to assembler
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002416 */
2417struct eth_tx_bd_flags {
2418 u8 as_bitfield;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002419#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
2420#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
2421#define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
2422#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
2423#define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
2424#define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002425#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
2426#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002427#define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
2428#define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002429#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
2430#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
2431#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
2432#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
2433};
2434
2435/*
2436 * The eth Tx Buffer Descriptor
2437 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002438struct eth_tx_start_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002439 __le32 addr_lo;
2440 __le32 addr_hi;
2441 __le16 nbd;
2442 __le16 nbytes;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002443 __le16 vlan_or_ethertype;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002444 struct eth_tx_bd_flags bd_flags;
2445 u8 general_data;
Eilon Greensteinca003922009-08-12 22:53:28 -07002446#define ETH_TX_START_BD_HDR_NBDS (0x3F<<0)
2447#define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
2448#define ETH_TX_START_BD_ETH_ADDR_TYPE (0x3<<6)
2449#define ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT 6
2450};
2451
2452/*
2453 * Tx regular BD structure
2454 */
2455struct eth_tx_bd {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002456 __le32 addr_lo;
2457 __le32 addr_hi;
2458 __le16 total_pkt_bytes;
2459 __le16 nbytes;
Eilon Greensteinca003922009-08-12 22:53:28 -07002460 u8 reserved[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002461};
2462
2463/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002464 * Tx parsing BD structure for ETH E1/E1h
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002465 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002466struct eth_tx_parse_bd_e1x {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002467 u8 global_data;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002468#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
2469#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
2470#define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x1<<4)
2471#define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 4
2472#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
2473#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
2474#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<6)
2475#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 6
2476#define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<7)
2477#define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 7
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002478 u8 tcp_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002479#define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
2480#define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
2481#define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
2482#define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
2483#define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
2484#define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
2485#define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
2486#define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
2487#define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
2488#define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
2489#define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
2490#define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
2491#define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
2492#define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
2493#define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
2494#define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
2495 u8 ip_hlen_w;
Eilon Greensteinca003922009-08-12 22:53:28 -07002496 s8 reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002497 __le16 total_hlen_w;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002498 __le16 tcp_pseudo_csum;
Eilon Greensteinca003922009-08-12 22:53:28 -07002499 __le16 lso_mss;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002500 __le16 ip_id;
2501 __le32 tcp_send_seq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002502};
2503
2504/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002505 * Tx parsing BD structure for ETH E2
2506 */
2507struct eth_tx_parse_bd_e2 {
2508 __le16 dst_mac_addr_lo;
2509 __le16 dst_mac_addr_mid;
2510 __le16 dst_mac_addr_hi;
2511 __le16 src_mac_addr_lo;
2512 __le16 src_mac_addr_mid;
2513 __le16 src_mac_addr_hi;
2514 __le32 parsing_data;
2515#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W (0x1FFF<<0)
2516#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W_SHIFT 0
2517#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<13)
2518#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 13
2519#define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<17)
2520#define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 17
2521#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<31)
2522#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 31
2523};
2524
2525/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002526 * The last BD in the BD memory will hold a pointer to the next BD memory
2527 */
2528struct eth_tx_next_bd {
Eilon Greensteinca003922009-08-12 22:53:28 -07002529 __le32 addr_lo;
2530 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002531 u8 reserved[8];
2532};
2533
2534/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002535 * union for 4 Bd types
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002536 */
2537union eth_tx_bd_types {
Eilon Greensteinca003922009-08-12 22:53:28 -07002538 struct eth_tx_start_bd start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002539 struct eth_tx_bd reg_bd;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002540 struct eth_tx_parse_bd_e1x parse_bd_e1x;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002541 struct eth_tx_parse_bd_e2 parse_bd_e2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002542 struct eth_tx_next_bd next_bd;
2543};
2544
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002545
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002546/*
2547 * The eth storm context of Xstorm
2548 */
2549struct xstorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002550 u32 reserved0[60];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002551};
2552
2553/*
2554 * The eth storm context of Cstorm
2555 */
2556struct cstorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002557 u32 __reserved0[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002558};
2559
2560/*
2561 * Ethernet connection context
2562 */
2563struct eth_context {
2564 struct ustorm_eth_st_context ustorm_st_context;
2565 struct tstorm_eth_st_context tstorm_st_context;
2566 struct xstorm_eth_ag_context xstorm_ag_context;
2567 struct tstorm_eth_ag_context tstorm_ag_context;
2568 struct cstorm_eth_ag_context cstorm_ag_context;
2569 struct ustorm_eth_ag_context ustorm_ag_context;
2570 struct timers_block_context timers_context;
2571 struct xstorm_eth_st_context xstorm_st_context;
2572 struct cstorm_eth_st_context cstorm_st_context;
2573};
2574
2575
2576/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002577 * Ethernet doorbell
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002578 */
2579struct eth_tx_doorbell {
2580#if defined(__BIG_ENDIAN)
2581 u16 npackets;
2582 u8 params;
2583#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2584#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2585#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2586#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2587#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2588#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2589 struct doorbell_hdr hdr;
2590#elif defined(__LITTLE_ENDIAN)
2591 struct doorbell_hdr hdr;
2592 u8 params;
2593#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2594#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2595#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2596#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2597#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2598#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2599 u16 npackets;
2600#endif
2601};
2602
2603
2604/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002605 * client init fc data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002606 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002607struct client_init_fc_data {
2608 __le16 cqe_pause_thr_low;
2609 __le16 cqe_pause_thr_high;
2610 __le16 bd_pause_thr_low;
2611 __le16 bd_pause_thr_high;
2612 __le16 sge_pause_thr_low;
2613 __le16 sge_pause_thr_high;
2614 __le16 rx_cos_mask;
2615 u8 safc_group_num;
2616 u8 safc_group_en_flg;
2617 u8 traffic_type;
2618 u8 reserved0;
2619 __le16 reserved1;
2620 __le32 reserved2;
2621};
2622
2623
2624/*
2625 * client init ramrod data
2626 */
2627struct client_init_general_data {
2628 u8 client_id;
2629 u8 statistics_counter_id;
2630 u8 statistics_en_flg;
2631 u8 is_fcoe_flg;
2632 u8 activate_flg;
2633 u8 sp_client_id;
2634 __le16 reserved0;
2635 __le32 reserved1[2];
2636};
2637
2638
2639/*
2640 * client init rx data
2641 */
2642struct client_init_rx_data {
2643 u8 tpa_en_flg;
2644 u8 vmqueue_mode_en_flg;
2645 u8 extra_data_over_sgl_en_flg;
2646 u8 cache_line_alignment_log_size;
2647 u8 enable_dynamic_hc;
2648 u8 max_sges_for_packet;
2649 u8 client_qzone_id;
2650 u8 drop_ip_cs_err_flg;
2651 u8 drop_tcp_cs_err_flg;
2652 u8 drop_ttl0_flg;
2653 u8 drop_udp_cs_err_flg;
2654 u8 inner_vlan_removal_enable_flg;
2655 u8 outer_vlan_removal_enable_flg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002656 u8 status_block_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002657 u8 rx_sb_index_number;
2658 u8 reserved0[3];
2659 __le16 bd_buff_size;
2660 __le16 sge_buff_size;
2661 __le16 mtu;
2662 struct regpair bd_page_base;
2663 struct regpair sge_page_base;
2664 struct regpair cqe_page_base;
2665 u8 is_leading_rss;
2666 u8 is_approx_mcast;
2667 __le16 max_agg_size;
2668 __le32 reserved2[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002669};
2670
2671/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002672 * client init tx data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002673 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002674struct client_init_tx_data {
2675 u8 enforce_security_flg;
2676 u8 tx_status_block_id;
2677 u8 tx_sb_index_number;
2678 u8 reserved0;
2679 __le16 mtu;
2680 __le16 reserved1;
2681 struct regpair tx_bd_page_base;
2682 __le32 reserved2[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002683};
2684
2685/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002686 * client init ramrod data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002687 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002688struct client_init_ramrod_data {
2689 struct client_init_general_data general;
2690 struct client_init_rx_data rx;
2691 struct client_init_tx_data tx;
2692 struct client_init_fc_data fc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002693};
2694
2695
2696/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002697 * The data contain client ID need to the ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002698 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002699struct eth_common_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002700 u32 client_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002701 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002702};
2703
2704
2705/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002706 * union for sgl and raw data.
2707 */
2708union eth_sgl_or_raw_data {
2709 __le16 sgl[8];
2710 u32 raw_data[4];
2711};
2712
2713/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002714 * regular eth FP CQE parameters struct
2715 */
2716struct eth_fast_path_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002717 u8 type_error_flags;
2718#define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
2719#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
2720#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
2721#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
2722#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
2723#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
2724#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
2725#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
2726#define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
2727#define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
2728#define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
2729#define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002730#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x3<<6)
2731#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002732 u8 status_flags;
2733#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
2734#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
2735#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
2736#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
2737#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
2738#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
2739#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
2740#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
2741#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
2742#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
2743#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
2744#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
2745 u8 placement_offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002746 u8 queue_index;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002747 __le32 rss_hash_result;
2748 __le16 vlan_tag;
2749 __le16 pkt_len;
2750 __le16 len_on_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002751 struct parsing_flags pars_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002752 union eth_sgl_or_raw_data sgl_or_raw_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002753};
2754
2755
2756/*
2757 * The data for RSS setup ramrod
2758 */
2759struct eth_halt_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002760 u32 client_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002761 u32 reserved0;
2762};
2763
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002764/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002765 * The data for statistics query ramrod
2766 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002767struct common_query_ramrod_data {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002768#if defined(__BIG_ENDIAN)
2769 u8 reserved0;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002770 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002771 u16 drv_counter;
2772#elif defined(__LITTLE_ENDIAN)
2773 u16 drv_counter;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002774 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002775 u8 reserved0;
2776#endif
2777 u32 ctr_id_vector;
2778};
2779
2780
2781/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002782 * Place holder for ramrods protocol specific data
2783 */
2784struct ramrod_data {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002785 __le32 data_lo;
2786 __le32 data_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002787};
2788
2789/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002790 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002791 */
2792union eth_ramrod_data {
2793 struct ramrod_data general;
2794};
2795
2796
2797/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002798 * Eth Rx Cqe structure- general structure for ramrods
2799 */
2800struct common_ramrod_eth_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002801 u8 ramrod_type;
2802#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
2803#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08002804#define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<1)
2805#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 1
2806#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x3F<<2)
2807#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 2
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002808 u8 conn_type;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002809 __le16 reserved1;
2810 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002811#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
2812#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
2813#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
2814#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
2815 struct ramrod_data protocol_data;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002816 __le32 reserved2[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002817};
2818
2819/*
2820 * Rx Last CQE in page (in ETH)
2821 */
2822struct eth_rx_cqe_next_page {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002823 __le32 addr_lo;
2824 __le32 addr_hi;
2825 __le32 reserved[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002826};
2827
2828/*
2829 * union for all eth rx cqe types (fix their sizes)
2830 */
2831union eth_rx_cqe {
2832 struct eth_fast_path_rx_cqe fast_path_cqe;
2833 struct common_ramrod_eth_rx_cqe ramrod_cqe;
2834 struct eth_rx_cqe_next_page next_page_cqe;
2835};
2836
2837
2838/*
2839 * common data for all protocols
2840 */
2841struct spe_hdr {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002842 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002843#define SPE_HDR_CID (0xFFFFFF<<0)
2844#define SPE_HDR_CID_SHIFT 0
2845#define SPE_HDR_CMD_ID (0xFF<<24)
2846#define SPE_HDR_CMD_ID_SHIFT 24
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002847 __le16 type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002848#define SPE_HDR_CONN_TYPE (0xFF<<0)
2849#define SPE_HDR_CONN_TYPE_SHIFT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002850#define SPE_HDR_FUNCTION_ID (0xFF<<8)
2851#define SPE_HDR_FUNCTION_ID_SHIFT 8
2852 __le16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002853};
2854
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002855/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002856 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002857 */
2858union eth_specific_data {
2859 u8 protocol_data[8];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002860 struct regpair client_init_ramrod_init_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002861 struct eth_halt_ramrod_data halt_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002862 struct regpair update_data_addr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002863 struct eth_common_ramrod_data common_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002864};
2865
2866/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002867 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002868 */
2869struct eth_spe {
2870 struct spe_hdr hdr;
2871 union eth_specific_data data;
2872};
2873
2874
2875/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002876 * array of 13 bds as appears in the eth xstorm context
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002877 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002878struct eth_tx_bds_array {
2879 union eth_tx_bd_types bds[13];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002880};
2881
2882
2883/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002884 * Common configuration parameters per function in Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002885 */
2886struct tstorm_eth_function_common_config {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002887#if defined(__BIG_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002888 u8 reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002889 u8 rss_result_mask;
2890 u16 config_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002891#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2892#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2893#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2894#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2895#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2896#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2897#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2898#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002899#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2900#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002901#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
2902#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
2903#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
2904#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
2905#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
2906#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002907#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002908 u16 config_flags;
2909#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2910#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2911#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2912#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2913#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2914#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2915#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2916#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002917#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2918#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002919#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
2920#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
2921#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
2922#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
2923#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
2924#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002925 u8 rss_result_mask;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002926 u8 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002927#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002928 u16 vlan_id[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002929};
2930
2931/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002932 * RSS idirection table update configuration
2933 */
2934struct rss_update_config {
2935#if defined(__BIG_ENDIAN)
2936 u16 toe_rss_bitmap;
2937 u16 flags;
2938#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2939#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2940#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2941#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2942#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2943#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2944#elif defined(__LITTLE_ENDIAN)
2945 u16 flags;
2946#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2947#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2948#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2949#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2950#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2951#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2952 u16 toe_rss_bitmap;
2953#endif
2954 u32 reserved1;
2955};
2956
2957/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002958 * parameters for eth update ramrod
2959 */
2960struct eth_update_ramrod_data {
2961 struct tstorm_eth_function_common_config func_config;
2962 u8 indirectionTable[128];
Eilon Greensteinca003922009-08-12 22:53:28 -07002963 struct rss_update_config rss_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002964};
2965
2966
2967/*
2968 * MAC filtering configuration command header
2969 */
2970struct mac_configuration_hdr {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002971 u8 length;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002972 u8 offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002973 u16 client_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002974 u16 echo;
2975 u16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002976};
2977
2978/*
2979 * MAC address in list for ramrod
2980 */
2981struct mac_configuration_entry {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002982 __le16 lsb_mac_addr;
2983 __le16 middle_mac_addr;
2984 __le16 msb_mac_addr;
2985 __le16 vlan_id;
2986 u8 pf_id;
2987 u8 flags;
2988#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
2989#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
2990#define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
2991#define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
2992#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
2993#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
2994#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
2995#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
2996#define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
2997#define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
2998#define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
2999#define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
3000 u16 reserved0;
3001 u32 clients_bit_vector;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003002};
3003
3004/*
3005 * MAC filtering configuration command
3006 */
3007struct mac_configuration_cmd {
3008 struct mac_configuration_hdr hdr;
3009 struct mac_configuration_entry config_table[64];
3010};
3011
3012
3013/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003014 * approximate-match multicast filtering for E1H per function in Tstorm
3015 */
3016struct tstorm_eth_approximate_match_multicast_filtering {
3017 u32 mcast_add_hash_bit_array[8];
3018};
3019
3020
3021/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003022 * MAC filtering configuration parameters per port in Tstorm
3023 */
3024struct tstorm_eth_mac_filter_config {
3025 u32 ucast_drop_all;
3026 u32 ucast_accept_all;
3027 u32 mcast_drop_all;
3028 u32 mcast_accept_all;
3029 u32 bcast_drop_all;
3030 u32 bcast_accept_all;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003031 u32 vlan_filter[2];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003032 u32 unmatched_unicast;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003033 u32 reserved;
3034};
3035
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003036
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003037/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003038 * common flag to indicate existence of TPA.
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003039 */
3040struct tstorm_eth_tpa_exist {
3041#if defined(__BIG_ENDIAN)
3042 u16 reserved1;
3043 u8 reserved0;
3044 u8 tpa_exist;
3045#elif defined(__LITTLE_ENDIAN)
3046 u8 tpa_exist;
3047 u8 reserved0;
3048 u16 reserved1;
3049#endif
3050 u32 reserved2;
3051};
3052
3053
3054/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003055 * Three RX producers for ETH
3056 */
3057struct ustorm_eth_rx_producers {
3058#if defined(__BIG_ENDIAN)
3059 u16 bd_prod;
3060 u16 cqe_prod;
3061#elif defined(__LITTLE_ENDIAN)
3062 u16 cqe_prod;
3063 u16 bd_prod;
3064#endif
3065#if defined(__BIG_ENDIAN)
3066 u16 reserved;
3067 u16 sge_prod;
3068#elif defined(__LITTLE_ENDIAN)
3069 u16 sge_prod;
3070 u16 reserved;
3071#endif
3072};
3073
3074
3075/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003076 * cfc delete event data
3077 */
3078struct cfc_del_event_data {
3079 u32 cid;
3080 u8 error;
3081 u8 reserved0;
3082 u16 reserved1;
3083 u32 reserved2;
3084};
3085
3086
3087/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003088 * per-port SAFC demo variables
3089 */
3090struct cmng_flags_per_port {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003091 u8 con_number[NUM_OF_PROTOCOLS];
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003092 u32 cmng_enables;
3093#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
3094#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
3095#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
3096#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
3097#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
3098#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
3099#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
3100#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
3101#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
3102#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003103#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<5)
3104#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 5
3105#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x3FFFFFF<<6)
3106#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003107};
3108
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003109
3110/*
3111 * per-port rate shaping variables
3112 */
3113struct rate_shaping_vars_per_port {
3114 u32 rs_periodic_timeout;
3115 u32 rs_threshold;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003116};
3117
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003118/*
3119 * per-port fairness variables
3120 */
3121struct fairness_vars_per_port {
3122 u32 upper_bound;
3123 u32 fair_threshold;
3124 u32 fairness_timeout;
3125};
3126
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003127/*
3128 * per-port SAFC variables
3129 */
3130struct safc_struct_per_port {
3131#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003132 u16 __reserved1;
3133 u8 __reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003134 u8 safc_timeout_usec;
3135#elif defined(__LITTLE_ENDIAN)
3136 u8 safc_timeout_usec;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003137 u8 __reserved0;
3138 u16 __reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003139#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003140 u8 cos_to_traffic_types[MAX_COS_NUMBER];
3141 u32 __reserved2;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003142 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003143};
3144
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003145/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003146 * per-port PFC variables
3147 */
3148struct pfc_struct_per_port {
3149 u8 priority_to_traffic_types[MAX_PFC_PRIORITIES];
3150#if defined(__BIG_ENDIAN)
3151 u16 pfc_pause_quanta_in_nanosec;
3152 u8 __reserved0;
3153 u8 priority_non_pausable_mask;
3154#elif defined(__LITTLE_ENDIAN)
3155 u8 priority_non_pausable_mask;
3156 u8 __reserved0;
3157 u16 pfc_pause_quanta_in_nanosec;
3158#endif
3159};
3160
3161/*
3162 * Priority and cos
3163 */
3164struct priority_cos {
3165#if defined(__BIG_ENDIAN)
3166 u16 reserved1;
3167 u8 cos;
3168 u8 priority;
3169#elif defined(__LITTLE_ENDIAN)
3170 u8 priority;
3171 u8 cos;
3172 u16 reserved1;
3173#endif
3174 u32 reserved2;
3175};
3176
3177/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003178 * Per-port congestion management variables
3179 */
3180struct cmng_struct_per_port {
3181 struct rate_shaping_vars_per_port rs_vars;
3182 struct fairness_vars_per_port fair_vars;
3183 struct safc_struct_per_port safc_vars;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003184 struct pfc_struct_per_port pfc_vars;
3185#if defined(__BIG_ENDIAN)
3186 u16 __reserved1;
3187 u8 dcb_enabled;
3188 u8 llfc_mode;
3189#elif defined(__LITTLE_ENDIAN)
3190 u8 llfc_mode;
3191 u8 dcb_enabled;
3192 u16 __reserved1;
3193#endif
3194 struct priority_cos
3195 traffic_type_to_priority_cos[MAX_PFC_TRAFFIC_TYPES];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003196 struct cmng_flags_per_port flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003197};
3198
3199
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003200
3201/*
3202 * Dynamic HC counters set by the driver
3203 */
3204struct hc_dynamic_drv_counter {
3205 u32 val[HC_SB_MAX_DYNAMIC_INDICES];
3206};
3207
3208/*
3209 * zone A per-queue data
3210 */
3211struct cstorm_queue_zone_data {
3212 struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
3213 struct regpair reserved[2];
3214};
3215
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003216/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003217 * Dynamic host coalescing init parameters
3218 */
3219struct dynamic_hc_config {
3220 u32 threshold[3];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003221 u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
3222 u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
3223 u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
3224 u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
3225 u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
Eilon Greensteinca003922009-08-12 22:53:28 -07003226};
3227
3228
3229/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003230 * Protocol-common statistics collected by the Xstorm (per client)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003231 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003232struct xstorm_per_client_stats {
Eilon Greensteinca003922009-08-12 22:53:28 -07003233 __le32 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003234 __le32 unicast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003235 struct regpair unicast_bytes_sent;
3236 struct regpair multicast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003237 __le32 multicast_pkts_sent;
3238 __le32 broadcast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003239 struct regpair broadcast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003240 __le16 stats_counter;
Eilon Greensteinca003922009-08-12 22:53:28 -07003241 __le16 reserved1;
3242 __le32 reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003243};
3244
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003245/*
3246 * Common statistics collected by the Xstorm (per port)
3247 */
3248struct xstorm_common_stats {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003249 struct xstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003250};
3251
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003252/*
3253 * Protocol-common statistics collected by the Tstorm (per port)
3254 */
3255struct tstorm_per_port_stats {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003256 __le32 mac_filter_discard;
3257 __le32 xxoverflow_discard;
3258 __le32 brb_truncate_discard;
3259 __le32 mac_discard;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003260};
3261
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003262/*
3263 * Protocol-common statistics collected by the Tstorm (per client)
3264 */
3265struct tstorm_per_client_stats {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003266 struct regpair rcv_unicast_bytes;
3267 struct regpair rcv_broadcast_bytes;
3268 struct regpair rcv_multicast_bytes;
3269 struct regpair rcv_error_bytes;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003270 __le32 checksum_discard;
3271 __le32 packets_too_big_discard;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003272 __le32 rcv_unicast_pkts;
3273 __le32 rcv_broadcast_pkts;
3274 __le32 rcv_multicast_pkts;
3275 __le32 no_buff_discard;
3276 __le32 ttl0_discard;
3277 __le16 stats_counter;
3278 __le16 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003279};
3280
3281/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003282 * Protocol-common statistics collected by the Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003283 */
3284struct tstorm_common_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003285 struct tstorm_per_port_stats port_statistics;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003286 struct tstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003287};
3288
3289/*
Eilon Greensteinde832a52009-02-12 08:36:33 +00003290 * Protocol-common statistics collected by the Ustorm (per client)
3291 */
3292struct ustorm_per_client_stats {
3293 struct regpair ucast_no_buff_bytes;
3294 struct regpair mcast_no_buff_bytes;
3295 struct regpair bcast_no_buff_bytes;
3296 __le32 ucast_no_buff_pkts;
3297 __le32 mcast_no_buff_pkts;
3298 __le32 bcast_no_buff_pkts;
3299 __le16 stats_counter;
3300 __le16 reserved0;
3301};
3302
3303/*
3304 * Protocol-common statistics collected by the Ustorm
3305 */
3306struct ustorm_common_stats {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003307 struct ustorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Eilon Greensteinde832a52009-02-12 08:36:33 +00003308};
3309
3310/*
Eilon Greenstein33471622008-08-13 15:59:08 -07003311 * Eth statistics query structure for the eth_stats_query ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003312 */
3313struct eth_stats_query {
3314 struct xstorm_common_stats xstorm_common;
3315 struct tstorm_common_stats tstorm_common;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003316 struct ustorm_common_stats ustorm_common;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003317};
3318
3319
3320/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003321 * set mac event data
3322 */
3323struct set_mac_event_data {
3324 u16 echo;
3325 u16 reserved0;
3326 u32 reserved1;
3327 u32 reserved2;
3328};
3329
3330/*
3331 * union for all event ring message types
3332 */
3333union event_data {
3334 struct set_mac_event_data set_mac_event;
3335 struct cfc_del_event_data cfc_del_event;
3336};
3337
3338
3339/*
3340 * per PF event ring data
3341 */
3342struct event_ring_data {
3343 struct regpair base_addr;
3344#if defined(__BIG_ENDIAN)
3345 u8 index_id;
3346 u8 sb_id;
3347 u16 producer;
3348#elif defined(__LITTLE_ENDIAN)
3349 u16 producer;
3350 u8 sb_id;
3351 u8 index_id;
3352#endif
3353 u32 reserved0;
3354};
3355
3356
3357/*
3358 * event ring message element (each element is 128 bits)
3359 */
3360struct event_ring_msg {
3361 u8 opcode;
3362 u8 reserved0;
3363 u16 reserved1;
3364 union event_data data;
3365};
3366
3367/*
3368 * event ring next page element (128 bits)
3369 */
3370struct event_ring_next {
3371 struct regpair addr;
3372 u32 reserved[2];
3373};
3374
3375/*
3376 * union for event ring element types (each element is 128 bits)
3377 */
3378union event_ring_elem {
3379 struct event_ring_msg message;
3380 struct event_ring_next next_page;
3381};
3382
3383
3384/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003385 * per-vnic fairness variables
3386 */
3387struct fairness_vars_per_vn {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003388 u32 cos_credit_delta[MAX_COS_NUMBER];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003389 u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
3390 u32 vn_credit_delta;
3391 u32 __reserved0;
3392};
3393
3394
3395/*
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003396 * The data for flow control configuration
3397 */
3398struct flow_control_configuration {
3399 struct priority_cos
3400 traffic_type_to_priority_cos[MAX_PFC_TRAFFIC_TYPES];
3401#if defined(__BIG_ENDIAN)
3402 u16 reserved1;
3403 u8 dcb_version;
3404 u8 dcb_enabled;
3405#elif defined(__LITTLE_ENDIAN)
3406 u8 dcb_enabled;
3407 u8 dcb_version;
3408 u16 reserved1;
3409#endif
3410 u32 reserved2;
3411};
3412
3413
3414/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003415 * FW version stored in the Xstorm RAM
3416 */
3417struct fw_version {
3418#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003419 u8 engineering;
3420 u8 revision;
3421 u8 minor;
3422 u8 major;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003423#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003424 u8 major;
3425 u8 minor;
3426 u8 revision;
3427 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003428#endif
3429 u32 flags;
3430#define FW_VERSION_OPTIMIZED (0x1<<0)
3431#define FW_VERSION_OPTIMIZED_SHIFT 0
3432#define FW_VERSION_BIG_ENDIEN (0x1<<1)
3433#define FW_VERSION_BIG_ENDIEN_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003434#define FW_VERSION_CHIP_VERSION (0x3<<2)
3435#define FW_VERSION_CHIP_VERSION_SHIFT 2
3436#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
3437#define __FW_VERSION_RESERVED_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003438};
3439
3440
3441/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003442 * Dynamic Host-Coalescing - Driver(host) counters
3443 */
3444struct hc_dynamic_sb_drv_counters {
3445 u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
3446};
3447
3448
3449/*
3450 * 2 bytes. configuration/state parameters for a single protocol index
3451 */
3452struct hc_index_data {
3453#if defined(__BIG_ENDIAN)
3454 u8 flags;
3455#define HC_INDEX_DATA_SM_ID (0x1<<0)
3456#define HC_INDEX_DATA_SM_ID_SHIFT 0
3457#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
3458#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
3459#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
3460#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
3461#define HC_INDEX_DATA_RESERVE (0x1F<<3)
3462#define HC_INDEX_DATA_RESERVE_SHIFT 3
3463 u8 timeout;
3464#elif defined(__LITTLE_ENDIAN)
3465 u8 timeout;
3466 u8 flags;
3467#define HC_INDEX_DATA_SM_ID (0x1<<0)
3468#define HC_INDEX_DATA_SM_ID_SHIFT 0
3469#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
3470#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
3471#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
3472#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
3473#define HC_INDEX_DATA_RESERVE (0x1F<<3)
3474#define HC_INDEX_DATA_RESERVE_SHIFT 3
3475#endif
3476};
3477
3478
3479/*
3480 * HC state-machine
3481 */
3482struct hc_status_block_sm {
3483#if defined(__BIG_ENDIAN)
3484 u8 igu_seg_id;
3485 u8 igu_sb_id;
3486 u8 timer_value;
3487 u8 __flags;
3488#elif defined(__LITTLE_ENDIAN)
3489 u8 __flags;
3490 u8 timer_value;
3491 u8 igu_sb_id;
3492 u8 igu_seg_id;
3493#endif
3494 u32 time_to_expire;
3495};
3496
3497/*
3498 * hold PCI identification variables- used in various places in firmware
3499 */
3500struct pci_entity {
3501#if defined(__BIG_ENDIAN)
3502 u8 vf_valid;
3503 u8 vf_id;
3504 u8 vnic_id;
3505 u8 pf_id;
3506#elif defined(__LITTLE_ENDIAN)
3507 u8 pf_id;
3508 u8 vnic_id;
3509 u8 vf_id;
3510 u8 vf_valid;
3511#endif
3512};
3513
3514/*
3515 * The fast-path status block meta-data, common to all chips
3516 */
3517struct hc_sb_data {
3518 struct regpair host_sb_addr;
3519 struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
3520 struct pci_entity p_func;
3521#if defined(__BIG_ENDIAN)
3522 u8 rsrv0;
3523 u8 dhc_qzone_id;
3524 u8 __dynamic_hc_level;
3525 u8 same_igu_sb_1b;
3526#elif defined(__LITTLE_ENDIAN)
3527 u8 same_igu_sb_1b;
3528 u8 __dynamic_hc_level;
3529 u8 dhc_qzone_id;
3530 u8 rsrv0;
3531#endif
3532 struct regpair rsrv1[2];
3533};
3534
3535
3536/*
3537 * The fast-path status block meta-data
3538 */
3539struct hc_sp_status_block_data {
3540 struct regpair host_sb_addr;
3541#if defined(__BIG_ENDIAN)
3542 u16 rsrv;
3543 u8 igu_seg_id;
3544 u8 igu_sb_id;
3545#elif defined(__LITTLE_ENDIAN)
3546 u8 igu_sb_id;
3547 u8 igu_seg_id;
3548 u16 rsrv;
3549#endif
3550 struct pci_entity p_func;
3551};
3552
3553
3554/*
3555 * The fast-path status block meta-data
3556 */
3557struct hc_status_block_data_e1x {
3558 struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
3559 struct hc_sb_data common;
3560};
3561
3562
3563/*
3564 * The fast-path status block meta-data
3565 */
3566struct hc_status_block_data_e2 {
3567 struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
3568 struct hc_sb_data common;
3569};
3570
3571
3572/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003573 * FW version stored in first line of pram
3574 */
3575struct pram_fw_version {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003576 u8 major;
3577 u8 minor;
3578 u8 revision;
3579 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003580 u8 flags;
3581#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
3582#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
3583#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
3584#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
3585#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
3586#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003587#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
3588#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
3589#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
3590#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
3591};
3592
3593
3594/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003595 * Ethernet slow path element
3596 */
3597union protocol_common_specific_data {
3598 u8 protocol_data[8];
3599 struct regpair phy_address;
3600 struct regpair mac_config_addr;
3601 struct common_query_ramrod_data query_ramrod_data;
3602};
3603
3604/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003605 * The send queue element
3606 */
3607struct protocol_common_spe {
3608 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003609 union protocol_common_specific_data data;
Eilon Greensteinca003922009-08-12 22:53:28 -07003610};
3611
3612
3613/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003614 * a single rate shaping counter. can be used as protocol or vnic counter
3615 */
3616struct rate_shaping_counter {
3617 u32 quota;
3618#if defined(__BIG_ENDIAN)
3619 u16 __reserved0;
3620 u16 rate;
3621#elif defined(__LITTLE_ENDIAN)
3622 u16 rate;
3623 u16 __reserved0;
3624#endif
3625};
3626
3627
3628/*
3629 * per-vnic rate shaping variables
3630 */
3631struct rate_shaping_vars_per_vn {
3632 struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
3633 struct rate_shaping_counter vn_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003634};
3635
3636
3637/*
3638 * The send queue element
3639 */
3640struct slow_path_element {
3641 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003642 struct regpair protocol_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003643};
3644
3645
3646/*
3647 * eth/toe flags that indicate if to query
3648 */
3649struct stats_indication_flags {
3650 u32 collect_eth;
3651 u32 collect_toe;
3652};
3653
3654
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003655/*
3656 * per-port PFC variables
3657 */
3658struct storm_pfc_struct_per_port {
3659#if defined(__BIG_ENDIAN)
3660 u16 mid_mac_addr;
3661 u16 msb_mac_addr;
3662#elif defined(__LITTLE_ENDIAN)
3663 u16 msb_mac_addr;
3664 u16 mid_mac_addr;
3665#endif
3666#if defined(__BIG_ENDIAN)
3667 u16 pfc_pause_quanta_in_nanosec;
3668 u16 lsb_mac_addr;
3669#elif defined(__LITTLE_ENDIAN)
3670 u16 lsb_mac_addr;
3671 u16 pfc_pause_quanta_in_nanosec;
3672#endif
3673};
3674
3675/*
3676 * Per-port congestion management variables
3677 */
3678struct storm_cmng_struct_per_port {
3679 struct storm_pfc_struct_per_port pfc_vars;
3680};
3681
3682
3683/*
3684 * zone A per-queue data
3685 */
3686struct tstorm_queue_zone_data {
3687 struct regpair reserved[4];
3688};
3689
3690
3691/*
3692 * zone B per-VF data
3693 */
3694struct tstorm_vf_zone_data {
3695 struct regpair reserved;
3696};
3697
3698
3699/*
3700 * zone A per-queue data
3701 */
3702struct ustorm_queue_zone_data {
3703 struct ustorm_eth_rx_producers eth_rx_producers;
3704 struct regpair reserved[3];
3705};
3706
3707
3708/*
3709 * zone B per-VF data
3710 */
3711struct ustorm_vf_zone_data {
3712 struct regpair reserved;
3713};
3714
3715
3716/*
3717 * data per VF-PF channel
3718 */
3719struct vf_pf_channel_data {
3720#if defined(__BIG_ENDIAN)
3721 u16 reserved0;
3722 u8 valid;
3723 u8 state;
3724#elif defined(__LITTLE_ENDIAN)
3725 u8 state;
3726 u8 valid;
3727 u16 reserved0;
3728#endif
3729 u32 reserved1;
3730};
3731
3732
3733/*
3734 * zone A per-queue data
3735 */
3736struct xstorm_queue_zone_data {
3737 struct regpair reserved[4];
3738};
3739
3740
3741/*
3742 * zone B per-VF data
3743 */
3744struct xstorm_vf_zone_data {
3745 struct regpair reserved;
3746};
3747
3748#endif /* BNX2X_HSI_H */