blob: 7c35f4ee385808f67c91733fff0de522760ffa39 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009#ifndef BNX2X_HSI_H
10#define BNX2X_HSI_H
11
12#include "bnx2x_fw_defs.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013
Michael Chane2513062009-10-10 13:46:58 +000014struct license_key {
15 u32 reserved[6];
16
17#if defined(__BIG_ENDIAN)
18 u16 max_iscsi_init_conn;
19 u16 max_iscsi_trgt_conn;
20#elif defined(__LITTLE_ENDIAN)
21 u16 max_iscsi_trgt_conn;
22 u16 max_iscsi_init_conn;
23#endif
24
25 u32 reserved_a[6];
26};
27
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028
Eliezer Tamirf1410642008-02-28 11:51:50 -080029#define PORT_0 0
30#define PORT_1 1
31#define PORT_MAX 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020032
33/****************************************************************************
34 * Shared HW configuration *
35 ****************************************************************************/
36struct shared_hw_cfg { /* NVRAM Offset */
37 /* Up to 16 bytes of NULL-terminated string */
38 u8 part_num[16]; /* 0x104 */
39
40 u32 config; /* 0x114 */
41#define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
42#define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
43#define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
44#define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
45#define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
46
47#define SHARED_HW_CFG_PORT_SWAP 0x00000004
48
49#define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
50
51#define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
52#define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
53 /* Whatever MFW found in NVM
54 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
55#define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
56#define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
57#define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
58#define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
59 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
60 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
61#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
62 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
63 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
64#define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
65 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
66 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
67#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
68
69#define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
70#define SHARED_HW_CFG_LED_MODE_SHIFT 16
71#define SHARED_HW_CFG_LED_MAC1 0x00000000
72#define SHARED_HW_CFG_LED_PHY1 0x00010000
73#define SHARED_HW_CFG_LED_PHY2 0x00020000
74#define SHARED_HW_CFG_LED_PHY3 0x00030000
75#define SHARED_HW_CFG_LED_MAC2 0x00040000
76#define SHARED_HW_CFG_LED_PHY4 0x00050000
77#define SHARED_HW_CFG_LED_PHY5 0x00060000
78#define SHARED_HW_CFG_LED_PHY6 0x00070000
79#define SHARED_HW_CFG_LED_MAC3 0x00080000
80#define SHARED_HW_CFG_LED_PHY7 0x00090000
81#define SHARED_HW_CFG_LED_PHY9 0x000a0000
82#define SHARED_HW_CFG_LED_PHY11 0x000b0000
83#define SHARED_HW_CFG_LED_MAC4 0x000c0000
84#define SHARED_HW_CFG_LED_PHY8 0x000d0000
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +000085#define SHARED_HW_CFG_LED_EXTPHY1 0x000e0000
86
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020087
88#define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
89#define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
90#define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
91#define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
92#define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
93#define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
94#define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
95#define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
96
97 u32 config2; /* 0x118 */
98 /* one time auto detect grace period (in sec) */
99#define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
100#define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
101
102#define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
103
104 /* The default value for the core clock is 250MHz and it is
105 achieved by setting the clock change to 4 */
106#define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
107#define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
108
109#define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
110#define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
111
Eliezer Tamirf1410642008-02-28 11:51:50 -0800112#define SHARED_HW_CFG_HIDE_PORT1 0x00002000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113
Eilon Greensteinfd4ef402009-07-21 05:47:27 +0000114 /* The fan failure mechanism is usually related to the PHY type
115 since the power consumption of the board is determined by the PHY.
116 Currently, fan is required for most designs with SFX7101, BCM8727
117 and BCM8481. If a fan is not required for a board which uses one
118 of those PHYs, this field should be set to "Disabled". If a fan is
119 required for a different PHY type, this option should be set to
120 "Enabled".
121 The fan failure indication is expected on
122 SPIO5 */
123#define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
124#define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
125#define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
126#define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
127#define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
128
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000129 /* Set the MDC/MDIO access for the first external phy */
130#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
131#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
132#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
133#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
134#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
135#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
136#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
137
138 /* Set the MDC/MDIO access for the second external phy */
139#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
140#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
141#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
142#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
143#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
144#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
145#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146 u32 power_dissipated; /* 0x11c */
147#define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
148#define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
149
150#define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
151#define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
152#define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
153#define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
154#define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
155#define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
156
157 u32 ump_nc_si_config; /* 0x120 */
158#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
159#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
160#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
161#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
162#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
163#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
164
165#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
166#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
167
168#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
169#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
170#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
171#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
172
173 u32 board; /* 0x124 */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000174#define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200175#define SHARED_HW_CFG_BOARD_REV_SHIFT 16
176
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000177#define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
178#define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
179
180#define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
181#define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
182
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200183 u32 reserved; /* 0x128 */
184
185};
186
Eliezer Tamirf1410642008-02-28 11:51:50 -0800187
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200188/****************************************************************************
189 * Port HW configuration *
190 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800191struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200192
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200193 u32 pci_id;
194#define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
195#define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
196
197 u32 pci_sub_id;
198#define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
199#define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
200
201 u32 power_dissipated;
202#define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
203#define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
204#define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
205#define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
206#define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
207#define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
208#define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
209#define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
210
211 u32 power_consumed;
212#define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
213#define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
214#define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
215#define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
216#define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
217#define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
218#define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
219#define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
220
221 u32 mac_upper;
222#define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
223#define PORT_HW_CFG_UPPERMAC_SHIFT 0
224 u32 mac_lower;
225
226 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
227 u32 iscsi_mac_lower;
228
229 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
230 u32 rdma_mac_lower;
231
232 u32 serdes_config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000233#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000FFFF
234#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200235
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000236#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xFFFF0000
237#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200238
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200239
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000240 u32 Reserved0[3]; /* 0x158 */
241 /* Controls the TX laser of the SFP+ module */
242 u32 sfp_ctrl; /* 0x164 */
243#define PORT_HW_CFG_TX_LASER_MASK 0x000000FF
244#define PORT_HW_CFG_TX_LASER_SHIFT 0
245#define PORT_HW_CFG_TX_LASER_MDIO 0x00000000
246#define PORT_HW_CFG_TX_LASER_GPIO0 0x00000001
247#define PORT_HW_CFG_TX_LASER_GPIO1 0x00000002
248#define PORT_HW_CFG_TX_LASER_GPIO2 0x00000003
249#define PORT_HW_CFG_TX_LASER_GPIO3 0x00000004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200250
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000251 /* Controls the fault module LED of the SFP+ */
252#define PORT_HW_CFG_FAULT_MODULE_LED_MASK 0x0000FF00
253#define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT 8
254#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0 0x00000000
255#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1 0x00000100
256#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2 0x00000200
257#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3 0x00000300
258#define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED 0x00000400
259 u32 Reserved01[12]; /* 0x158 */
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000260 /* for external PHY, or forced mode or during AN */
261 u16 xgxs_config_rx[4]; /* 0x198 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200262
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000263 u16 xgxs_config_tx[4]; /* 0x1A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200264
Yaniv Rosner121839b2010-11-01 05:32:38 +0000265 u32 Reserved1[56]; /* 0x1A8 */
266 u32 default_cfg; /* 0x288 */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000267#define PORT_HW_CFG_GPIO0_CONFIG_MASK 0x00000003
268#define PORT_HW_CFG_GPIO0_CONFIG_SHIFT 0
269#define PORT_HW_CFG_GPIO0_CONFIG_NA 0x00000000
270#define PORT_HW_CFG_GPIO0_CONFIG_LOW 0x00000001
271#define PORT_HW_CFG_GPIO0_CONFIG_HIGH 0x00000002
272#define PORT_HW_CFG_GPIO0_CONFIG_INPUT 0x00000003
273
274#define PORT_HW_CFG_GPIO1_CONFIG_MASK 0x0000000C
275#define PORT_HW_CFG_GPIO1_CONFIG_SHIFT 2
276#define PORT_HW_CFG_GPIO1_CONFIG_NA 0x00000000
277#define PORT_HW_CFG_GPIO1_CONFIG_LOW 0x00000004
278#define PORT_HW_CFG_GPIO1_CONFIG_HIGH 0x00000008
279#define PORT_HW_CFG_GPIO1_CONFIG_INPUT 0x0000000c
280
281#define PORT_HW_CFG_GPIO2_CONFIG_MASK 0x00000030
282#define PORT_HW_CFG_GPIO2_CONFIG_SHIFT 4
283#define PORT_HW_CFG_GPIO2_CONFIG_NA 0x00000000
284#define PORT_HW_CFG_GPIO2_CONFIG_LOW 0x00000010
285#define PORT_HW_CFG_GPIO2_CONFIG_HIGH 0x00000020
286#define PORT_HW_CFG_GPIO2_CONFIG_INPUT 0x00000030
287
288#define PORT_HW_CFG_GPIO3_CONFIG_MASK 0x000000C0
289#define PORT_HW_CFG_GPIO3_CONFIG_SHIFT 6
290#define PORT_HW_CFG_GPIO3_CONFIG_NA 0x00000000
291#define PORT_HW_CFG_GPIO3_CONFIG_LOW 0x00000040
292#define PORT_HW_CFG_GPIO3_CONFIG_HIGH 0x00000080
293#define PORT_HW_CFG_GPIO3_CONFIG_INPUT 0x000000c0
294
295 /*
296 * When KR link is required to be set to force which is not
297 * KR-compliant, this parameter determine what is the trigger for it.
298 * When GPIO is selected, low input will force the speed. Currently
299 * default speed is 1G. In the future, it may be widen to select the
300 * forced speed in with another parameter. Note when force-1G is
301 * enabled, it override option 56: Link Speed option.
302 */
303#define PORT_HW_CFG_FORCE_KR_ENABLER_MASK 0x00000F00
304#define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT 8
305#define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED 0x00000000
306#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0 0x00000100
307#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0 0x00000200
308#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0 0x00000300
309#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0 0x00000400
310#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1 0x00000500
311#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1 0x00000600
312#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1 0x00000700
313#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1 0x00000800
314#define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED 0x00000900
315 /* Enable to determine with which GPIO to reset the external phy */
316#define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK 0x000F0000
317#define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT 16
318#define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE 0x00000000
319#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0 0x00010000
320#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0 0x00020000
321#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0 0x00030000
322#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0 0x00040000
323#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1 0x00050000
324#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1 0x00060000
325#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1 0x00070000
326#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1 0x00080000
Yaniv Rosner121839b2010-11-01 05:32:38 +0000327 /* Enable BAM on KR */
328#define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK 0x00100000
329#define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT 20
330#define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED 0x00000000
331#define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED 0x00100000
332
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000333 u32 speed_capability_mask2; /* 0x28C */
334#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
335#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
336#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
337#define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
338#define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
339#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
340#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
341#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
342#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
343#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12G 0x00000080
344#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12_DOT_5G 0x00000100
345#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_13G 0x00000200
346#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_15G 0x00000400
347#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_16G 0x00000800
348
349#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
350#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
351#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
352#define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
353#define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
354#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
355#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
356#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
357#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
358#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12G 0x00800000
359#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12_DOT_5G 0x01000000
360#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_13G 0x02000000
361#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_15G 0x04000000
362#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_16G 0x08000000
363
364 /* In the case where two media types (e.g. copper and fiber) are
365 present and electrically active at the same time, PHY Selection
366 will determine which of the two PHYs will be designated as the
367 Active PHY and used for a connection to the network. */
368 u32 multi_phy_config; /* 0x290 */
369#define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
370#define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
371#define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
372#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
373#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
374#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
375#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
376
377 /* When enabled, all second phy nvram parameters will be swapped
378 with the first phy parameters */
379#define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
380#define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
381#define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
382#define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
383
384
385 /* Address of the second external phy */
386 u32 external_phy_config2; /* 0x294 */
387#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
388#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
389
390 /* The second XGXS external PHY type */
391#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
392#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
393#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
394#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
395#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
396#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
397#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
398#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
399#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
400#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
401#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
402#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
403#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
404#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
405#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
406#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
407#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
408#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
409
410 /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
411 8706, 8726 and 8727) not all 4 values are needed. */
412 u16 xgxs_config2_rx[4]; /* 0x296 */
413 u16 xgxs_config2_tx[4]; /* 0x2A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200414
415 u32 lane_config;
416#define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
417#define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000418
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200419#define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
420#define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
421#define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
422#define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
423#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
424#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
425 /* AN and forced */
426#define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
427 /* forced only */
428#define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
429 /* forced only */
430#define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
431 /* forced only */
432#define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
Yaniv Rosner74d7a112011-01-18 04:33:18 +0000433 /* Indicate whether to swap the external phy polarity */
434#define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK 0x00010000
435#define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED 0x00000000
436#define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED 0x00010000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200437
438 u32 external_phy_config;
439#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
440#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
441#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
442#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
443#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
444
445#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
446#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
447
448#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
449#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
450#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
451#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
452#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
453#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
454#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
455#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
Eilon Greenstein589abe32009-02-12 08:36:55 +0000456#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200457#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
Eliezer Tamirf1410642008-02-28 11:51:50 -0800458#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000459#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
460#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
Yaniv Rosner4f60dab2009-11-05 19:18:23 +0200461#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
Yaniv Rosnerc87bca12011-01-31 04:22:41 +0000462#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833 0x00000d00
Eliezer Tamirf1410642008-02-28 11:51:50 -0800463#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200464#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
465
466#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
467#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
468
469 u32 speed_capability_mask;
470#define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
471#define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
472#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
473#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
474#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
475#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
476#define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
477#define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
478#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
479#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
480#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
481#define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
482#define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
483#define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
484#define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
485
486#define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
487#define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
488#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
489#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
490#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
491#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
492#define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
493#define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
494#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
495#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
496#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
497#define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
498#define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
499#define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
500#define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
501
502 u32 reserved[2];
503
504};
505
Eliezer Tamirf1410642008-02-28 11:51:50 -0800506
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200507/****************************************************************************
508 * Shared Feature configuration *
509 ****************************************************************************/
510struct shared_feat_cfg { /* NVRAM Offset */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800511
512 u32 config; /* 0x450 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200513#define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
Eilon Greenstein589abe32009-02-12 08:36:55 +0000514
515 /* Use the values from options 47 and 48 instead of the HW default
516 values */
517#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED 0x00000000
518#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED 0x00000002
519
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800520#define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK 0x00000700
521#define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT 8
522#define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED 0x00000000
523#define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF 0x00000100
524#define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4 0x00000200
525#define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT 0x00000300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200526
527};
528
529
530/****************************************************************************
531 * Port Feature configuration *
532 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800533struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
534
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200535 u32 config;
536#define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
537#define PORT_FEATURE_BAR1_SIZE_SHIFT 0
538#define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
539#define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
540#define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
541#define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
542#define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
543#define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
544#define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
545#define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
546#define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
547#define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
548#define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
549#define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
550#define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
551#define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
552#define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
553#define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
554#define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
555#define PORT_FEATURE_BAR2_SIZE_SHIFT 4
556#define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
557#define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
558#define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
559#define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
560#define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
561#define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
562#define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
563#define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
564#define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
565#define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
566#define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
567#define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
568#define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
569#define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
570#define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
571#define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
572#define PORT_FEATURE_EN_SIZE_MASK 0x07000000
573#define PORT_FEATURE_EN_SIZE_SHIFT 24
574#define PORT_FEATURE_WOL_ENABLED 0x01000000
575#define PORT_FEATURE_MBA_ENABLED 0x02000000
576#define PORT_FEATURE_MFW_ENABLED 0x04000000
577
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000578 /* Reserved bits: 28-29 */
579 /* Check the optic vendor via i2c against a list of approved modules
580 in a separate nvram image */
581#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xE0000000
582#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
583#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT 0x00000000
584#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER 0x20000000
585#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
586#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
587
Eilon Greenstein589abe32009-02-12 08:36:55 +0000588
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200589 u32 wol_config;
590 /* Default is used when driver sets to "auto" mode */
591#define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
592#define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
593#define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
594#define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
595#define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
596#define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
597#define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
598#define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
599#define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
600
601 u32 mba_config;
602#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
603#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
604#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
605#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
606#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
607#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
608#define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
609#define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
610#define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
611#define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
612#define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
613#define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
614#define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
615#define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
616#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
617#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
618#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
619#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
620#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
621#define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
622#define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
623#define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
624#define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
625#define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
626#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
627#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
628#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
629#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
630#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
631#define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
632#define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
633#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
634#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
635#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
636#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
637#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
638#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
639#define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
640#define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
641#define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
642#define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
643#define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
644#define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
645#define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
646#define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
647#define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
648#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
649#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
650#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
651#define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
652#define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
653#define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
654#define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
655#define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
656
657 u32 bmc_config;
658#define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
659#define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
660
661 u32 mba_vlan_cfg;
662#define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
663#define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
664#define PORT_FEATURE_MBA_VLAN_EN 0x00010000
665
666 u32 resource_cfg;
667#define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
668#define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
669#define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
670#define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
671#define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
672
673 u32 smbus_config;
674 /* Obsolete */
675#define PORT_FEATURE_SMBUS_EN 0x00000001
676#define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
677#define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
678
Eliezer Tamirf1410642008-02-28 11:51:50 -0800679 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200680
681 u32 link_config; /* Used as HW defaults for the driver */
682#define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
683#define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
684 /* (forced) low speed switch (< 10G) */
685#define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
686 /* (forced) high speed switch (>= 10G) */
687#define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
688#define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
689#define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
690
691#define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
692#define PORT_FEATURE_LINK_SPEED_SHIFT 16
693#define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
694#define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
695#define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
696#define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
697#define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
698#define PORT_FEATURE_LINK_SPEED_1G 0x00050000
699#define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
700#define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
701#define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
702#define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
703#define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
704#define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
705#define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
706#define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
707#define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
708
709#define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
710#define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
711#define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
712#define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
713#define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
714#define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
715#define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
716
717 /* The default for MCP link configuration,
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000718 uses the same defines as link_config */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200719 u32 mfw_wol_link_cfg;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000720 /* The default for the driver of the second external phy,
721 uses the same defines as link_config */
722 u32 link_config2; /* 0x47C */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200723
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000724 /* The default for MCP of the second external phy,
725 uses the same defines as link_config */
726 u32 mfw_wol_link_cfg2; /* 0x480 */
727
728 u32 Reserved2[17]; /* 0x484 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200729
730};
731
732
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700733/****************************************************************************
734 * Device Information *
735 ****************************************************************************/
Eilon Greenstein5cd65a92009-02-12 08:38:11 +0000736struct shm_dev_info { /* size */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800737
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700738 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800739
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700740 struct shared_hw_cfg shared_hw_config; /* 40 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800741
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700742 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800743
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700744 struct shared_feat_cfg shared_feature_config; /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800745
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700746 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800747
748};
749
750
751#define FUNC_0 0
752#define FUNC_1 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700753#define FUNC_2 2
754#define FUNC_3 3
755#define FUNC_4 4
756#define FUNC_5 5
757#define FUNC_6 6
758#define FUNC_7 7
Eliezer Tamirf1410642008-02-28 11:51:50 -0800759#define E1_FUNC_MAX 2
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700760#define E1H_FUNC_MAX 8
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000761#define E2_FUNC_MAX 4 /* per path */
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700762
763#define VN_0 0
764#define VN_1 1
765#define VN_2 2
766#define VN_3 3
767#define E1VN_MAX 1
768#define E1HVN_MAX 4
Eliezer Tamirf1410642008-02-28 11:51:50 -0800769
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000770#define E2_VF_MAX 64
Eliezer Tamirf1410642008-02-28 11:51:50 -0800771/* This value (in milliseconds) determines the frequency of the driver
772 * issuing the PULSE message code. The firmware monitors this periodic
773 * pulse to determine when to switch to an OS-absent mode. */
774#define DRV_PULSE_PERIOD_MS 250
775
776/* This value (in milliseconds) determines how long the driver should
777 * wait for an acknowledgement from the firmware before timing out. Once
778 * the firmware has timed out, the driver will assume there is no firmware
779 * running and there won't be any firmware-driver synchronization during a
780 * driver reset. */
781#define FW_ACK_TIME_OUT_MS 5000
782
783#define FW_ACK_POLL_TIME_MS 1
784
785#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
786
787/* LED Blink rate that will achieve ~15.9Hz */
788#define LED_BLINK_RATE_VAL 480
789
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200790/****************************************************************************
Eliezer Tamirf1410642008-02-28 11:51:50 -0800791 * Driver <-> FW Mailbox *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200792 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800793struct drv_port_mb {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200794
Eliezer Tamirf1410642008-02-28 11:51:50 -0800795 u32 link_status;
796 /* Driver should update this field on any link change event */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200797
Eliezer Tamirf1410642008-02-28 11:51:50 -0800798#define LINK_STATUS_LINK_FLAG_MASK 0x00000001
799#define LINK_STATUS_LINK_UP 0x00000001
800#define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
801#define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
802#define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
803#define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
804#define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
805#define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
806#define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
807#define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
808#define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
809#define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
810#define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
811#define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
812#define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
813#define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
814#define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
815#define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
816#define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
817#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
818#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
819#define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
820#define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
821#define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
822#define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
823#define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
824#define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200825
Eliezer Tamirf1410642008-02-28 11:51:50 -0800826#define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
827#define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200828
Eliezer Tamirf1410642008-02-28 11:51:50 -0800829#define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
830#define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
831#define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200832
Eliezer Tamirf1410642008-02-28 11:51:50 -0800833#define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
834#define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
835#define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
836#define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
837#define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
838#define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
839#define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
840
841#define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
842#define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
843
844#define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
845#define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
846
847#define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
848#define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
849#define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
850#define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
851#define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
852
853#define LINK_STATUS_SERDES_LINK 0x00100000
854
855#define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
856#define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
857#define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
858#define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
859#define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
860#define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
861#define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
862#define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
863
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700864 u32 port_stx;
865
Eilon Greensteinde832a52009-02-12 08:36:33 +0000866 u32 stat_nig_timer;
867
Eilon Greensteina35da8d2009-02-12 08:37:02 +0000868 /* MCP firmware does not use this field */
869 u32 ext_phy_fw_version;
Eliezer Tamirf1410642008-02-28 11:51:50 -0800870
871};
872
873
874struct drv_func_mb {
875
876 u32 drv_mb_header;
877#define DRV_MSG_CODE_MASK 0xffff0000
878#define DRV_MSG_CODE_LOAD_REQ 0x10000000
879#define DRV_MSG_CODE_LOAD_DONE 0x11000000
880#define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
881#define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
882#define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
883#define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000884#define DRV_MSG_CODE_DCC_OK 0x30000000
885#define DRV_MSG_CODE_DCC_FAILURE 0x31000000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800886#define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
887#define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
888#define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
889#define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
890#define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
891#define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
892#define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000893 /*
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200894 * The optic module verification commands require bootcode
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000895 * v5.0.6 or later
896 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000897#define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
898#define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
899 /*
900 * The specific optic module verification command requires bootcode
901 * v5.2.12 or later
902 */
903#define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
904#define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
Eliezer Tamirf1410642008-02-28 11:51:50 -0800905
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000906#define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG 0xb0000000
907#define DRV_MSG_CODE_DCBX_PMF_DRV_OK 0xb2000000
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800908#define DRV_MSG_CODE_SET_MF_BW 0xe0000000
909#define REQ_BC_VER_4_SET_MF_BW 0x00060202
910#define DRV_MSG_CODE_SET_MF_BW_ACK 0xe1000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700911#define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
912#define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
913#define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
914#define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
915
Eliezer Tamirf1410642008-02-28 11:51:50 -0800916#define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
917
918 u32 drv_mb_param;
919
920 u32 fw_mb_header;
921#define FW_MSG_CODE_MASK 0xffff0000
922#define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
923#define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
924#define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000925 /* Load common chip is supported from bc 6.0.0 */
926#define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP 0x00060000
927#define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP 0x10130000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800928#define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
929#define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
930#define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
931#define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
932#define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
933#define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000934#define FW_MSG_CODE_DCC_DONE 0x30100000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800935#define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
936#define FW_MSG_CODE_DIAG_REFUSE 0x50200000
937#define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
938#define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
939#define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
940#define FW_MSG_CODE_GET_KEY_DONE 0x80100000
941#define FW_MSG_CODE_NO_KEY 0x80f00000
942#define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
943#define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
944#define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
945#define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
946#define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
947#define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000948#define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
949#define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
950#define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800951
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700952#define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
953#define FW_MSG_CODE_LIC_RESPONSE 0xff020000
954#define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
955#define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
956
Eliezer Tamirf1410642008-02-28 11:51:50 -0800957#define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
958
959 u32 fw_mb_param;
960
961 u32 drv_pulse_mb;
962#define DRV_PULSE_SEQ_MASK 0x00007fff
963#define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
964 /* The system time is in the format of
965 * (year-2001)*12*32 + month*32 + day. */
966#define DRV_PULSE_ALWAYS_ALIVE 0x00008000
967 /* Indicate to the firmware not to go into the
968 * OS-absent when it is not getting driver pulse.
969 * This is used for debugging as well for PXE(MBA). */
970
971 u32 mcp_pulse_mb;
972#define MCP_PULSE_SEQ_MASK 0x00007fff
973#define MCP_PULSE_ALWAYS_ALIVE 0x00008000
974 /* Indicates to the driver not to assert due to lack
975 * of MCP response */
976#define MCP_EVENT_MASK 0xffff0000
977#define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
978
979 u32 iscsi_boot_signature;
980 u32 iscsi_boot_block_offset;
981
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700982 u32 drv_status;
983#define DRV_STATUS_PMF 0x00000001
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800984#define DRV_STATUS_SET_MF_BW 0x00000004
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700985
Eilon Greenstein2691d512009-08-12 08:22:08 +0000986#define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
987#define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
988#define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
989#define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
990#define DRV_STATUS_DCC_RESERVED1 0x00000800
991#define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
992#define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000993#define DRV_STATUS_DCBX_EVENT_MASK 0x000f0000
994#define DRV_STATUS_DCBX_NEGOTIATION_RESULTS 0x00010000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000995
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700996 u32 virt_mac_upper;
997#define VIRT_MAC_SIGN_MASK 0xffff0000
998#define VIRT_MAC_SIGNATURE 0x564d0000
999 u32 virt_mac_lower;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001000
1001};
1002
1003
1004/****************************************************************************
1005 * Management firmware state *
1006 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -08001007/* Allocate 440 bytes for management firmware */
1008#define MGMTFW_STATE_WORD_SIZE 110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001009
1010struct mgmtfw_state {
1011 u32 opaque[MGMTFW_STATE_WORD_SIZE];
1012};
1013
1014
1015/****************************************************************************
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001016 * Multi-Function configuration *
1017 ****************************************************************************/
1018struct shared_mf_cfg {
1019
1020 u32 clp_mb;
1021#define SHARED_MF_CLP_SET_DEFAULT 0x00000000
1022 /* set by CLP */
1023#define SHARED_MF_CLP_EXIT 0x00000001
1024 /* set by MCP */
1025#define SHARED_MF_CLP_EXIT_DONE 0x00010000
1026
1027};
1028
1029struct port_mf_cfg {
1030
1031 u32 dynamic_cfg; /* device control channel */
Eilon Greenstein2691d512009-08-12 08:22:08 +00001032#define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1033#define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
1034#define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001035
1036 u32 reserved[3];
1037
1038};
1039
1040struct func_mf_cfg {
1041
1042 u32 config;
1043 /* E/R/I/D */
1044 /* function 0 of each port cannot be hidden */
1045#define FUNC_MF_CFG_FUNC_HIDE 0x00000001
1046
1047#define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
1048#define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
1049#define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
1050#define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
1051#define FUNC_MF_CFG_PROTOCOL_DEFAULT\
1052 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
1053
1054#define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
1055
1056 /* PRI */
1057 /* 0 - low priority, 3 - high priority */
1058#define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
1059#define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
1060#define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
1061
1062 /* MINBW, MAXBW */
1063 /* value range - 0..100, increments in 100Mbps */
1064#define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
1065#define FUNC_MF_CFG_MIN_BW_SHIFT 16
1066#define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
1067#define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
1068#define FUNC_MF_CFG_MAX_BW_SHIFT 24
1069#define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
1070
1071 u32 mac_upper; /* MAC */
1072#define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
1073#define FUNC_MF_CFG_UPPERMAC_SHIFT 0
1074#define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
1075 u32 mac_lower;
1076#define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
1077
1078 u32 e1hov_tag; /* VNI */
1079#define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1080#define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
1081#define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
1082
1083 u32 reserved[2];
1084
1085};
1086
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001087/* This structure is not applicable and should not be accessed on 57711 */
1088struct func_ext_cfg {
1089 u32 func_cfg;
1090#define MACP_FUNC_CFG_FLAGS_MASK 0x000000FF
1091#define MACP_FUNC_CFG_FLAGS_SHIFT 0
1092#define MACP_FUNC_CFG_FLAGS_ENABLED 0x00000001
1093#define MACP_FUNC_CFG_FLAGS_ETHERNET 0x00000002
1094#define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD 0x00000004
1095#define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD 0x00000008
1096
1097 u32 iscsi_mac_addr_upper;
1098 u32 iscsi_mac_addr_lower;
1099
1100 u32 fcoe_mac_addr_upper;
1101 u32 fcoe_mac_addr_lower;
1102
1103 u32 fcoe_wwn_port_name_upper;
1104 u32 fcoe_wwn_port_name_lower;
1105
1106 u32 fcoe_wwn_node_name_upper;
1107 u32 fcoe_wwn_node_name_lower;
1108
1109 u32 preserve_data;
1110#define MF_FUNC_CFG_PRESERVE_L2_MAC (1<<0)
1111#define MF_FUNC_CFG_PRESERVE_ISCSI_MAC (1<<1)
1112#define MF_FUNC_CFG_PRESERVE_FCOE_MAC (1<<2)
1113#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P (1<<3)
1114#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N (1<<4)
1115};
1116
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001117struct mf_cfg {
1118
1119 struct shared_mf_cfg shared_mf_config;
1120 struct port_mf_cfg port_mf_config[PORT_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001121 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001122
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001123 struct func_ext_cfg func_ext_config[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001124};
1125
1126
1127/****************************************************************************
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001128 * Shared Memory Region *
1129 ****************************************************************************/
1130struct shmem_region { /* SharedMem Offset (size) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001131
1132 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
1133#define SHR_MEM_FORMAT_REV_ID ('A'<<24)
1134#define SHR_MEM_FORMAT_REV_MASK 0xff000000
1135 /* validity bits */
1136#define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
1137#define SHR_MEM_VALIDITY_MB 0x00200000
1138#define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
1139#define SHR_MEM_VALIDITY_RESERVED 0x00000007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001140 /* One licensing bit should be set */
1141#define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
1142#define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
1143#define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
1144#define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
Eliezer Tamirf1410642008-02-28 11:51:50 -08001145 /* Active MFW */
1146#define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
1147#define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
1148#define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
1149#define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
1150#define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
1151#define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001152
Eilon Greenstein5cd65a92009-02-12 08:38:11 +00001153 struct shm_dev_info dev_info; /* 0x8 (0x438) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001154
Michael Chane2513062009-10-10 13:46:58 +00001155 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001156
1157 /* FW information (for internal FW use) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001158 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
1159 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001160
Eliezer Tamirf1410642008-02-28 11:51:50 -08001161 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001162 struct drv_func_mb func_mb[]; /* 0x684
1163 (44*2/4/8=0x58/0xb0/0x160) */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001164
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001165}; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001166
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001167struct fw_flr_ack {
1168 u32 pf_ack;
1169 u32 vf_ack[1];
1170 u32 iov_dis_ack;
1171};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001172
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001173struct fw_flr_mb {
1174 u32 aggint;
1175 u32 opgen_addr;
1176 struct fw_flr_ack ack;
1177};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001178
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001179/**** SUPPORT FOR SHMEM ARRRAYS ***
1180 * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
1181 * define arrays with storage types smaller then unsigned dwords.
1182 * The macros below add generic support for SHMEM arrays with numeric elements
1183 * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
1184 * array with individual bit-filed elements accessed using shifts and masks.
1185 *
1186 */
1187
1188/* eb is the bitwidth of a single element */
1189#define SHMEM_ARRAY_MASK(eb) ((1<<(eb))-1)
1190#define SHMEM_ARRAY_ENTRY(i, eb) ((i)/(32/(eb)))
1191
1192/* the bit-position macro allows the used to flip the order of the arrays
1193 * elements on a per byte or word boundary.
1194 *
1195 * example: an array with 8 entries each 4 bit wide. This array will fit into
1196 * a single dword. The diagrmas below show the array order of the nibbles.
1197 *
1198 * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
1199 *
1200 * | | | |
1201 * 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
1202 * | | | |
1203 *
1204 * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
1205 *
1206 * | | | |
1207 * 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 |
1208 * | | | |
1209 *
1210 * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
1211 *
1212 * | | | |
1213 * 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 |
1214 * | | | |
1215 */
1216#define SHMEM_ARRAY_BITPOS(i, eb, fb) \
1217 ((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
1218 (((i)%((fb)/(eb))) * (eb)))
1219
1220#define SHMEM_ARRAY_GET(a, i, eb, fb) \
1221 ((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) & \
1222 SHMEM_ARRAY_MASK(eb))
1223
1224#define SHMEM_ARRAY_SET(a, i, eb, fb, val) \
1225do { \
1226 a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) << \
1227 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
1228 a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) << \
1229 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
1230} while (0)
1231
1232
1233/****START OF DCBX STRUCTURES DECLARATIONS****/
1234#define DCBX_MAX_NUM_PRI_PG_ENTRIES 8
1235#define DCBX_PRI_PG_BITWIDTH 4
1236#define DCBX_PRI_PG_FBITS 8
1237#define DCBX_PRI_PG_GET(a, i) \
1238 SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
1239#define DCBX_PRI_PG_SET(a, i, val) \
1240 SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
1241#define DCBX_MAX_NUM_PG_BW_ENTRIES 8
1242#define DCBX_BW_PG_BITWIDTH 8
1243#define DCBX_PG_BW_GET(a, i) \
1244 SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
1245#define DCBX_PG_BW_SET(a, i, val) \
1246 SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
1247#define DCBX_STRICT_PRI_PG 15
1248#define DCBX_MAX_APP_PROTOCOL 16
1249#define FCOE_APP_IDX 0
1250#define ISCSI_APP_IDX 1
1251#define PREDEFINED_APP_IDX_MAX 2
1252
1253struct dcbx_ets_feature {
1254 u32 enabled;
1255 u32 pg_bw_tbl[2];
1256 u32 pri_pg_tbl[1];
1257};
1258
1259struct dcbx_pfc_feature {
1260#ifdef __BIG_ENDIAN
1261 u8 pri_en_bitmap;
1262#define DCBX_PFC_PRI_0 0x01
1263#define DCBX_PFC_PRI_1 0x02
1264#define DCBX_PFC_PRI_2 0x04
1265#define DCBX_PFC_PRI_3 0x08
1266#define DCBX_PFC_PRI_4 0x10
1267#define DCBX_PFC_PRI_5 0x20
1268#define DCBX_PFC_PRI_6 0x40
1269#define DCBX_PFC_PRI_7 0x80
1270 u8 pfc_caps;
1271 u8 reserved;
1272 u8 enabled;
1273#elif defined(__LITTLE_ENDIAN)
1274 u8 enabled;
1275 u8 reserved;
1276 u8 pfc_caps;
1277 u8 pri_en_bitmap;
1278#define DCBX_PFC_PRI_0 0x01
1279#define DCBX_PFC_PRI_1 0x02
1280#define DCBX_PFC_PRI_2 0x04
1281#define DCBX_PFC_PRI_3 0x08
1282#define DCBX_PFC_PRI_4 0x10
1283#define DCBX_PFC_PRI_5 0x20
1284#define DCBX_PFC_PRI_6 0x40
1285#define DCBX_PFC_PRI_7 0x80
1286#endif
1287};
1288
1289struct dcbx_app_priority_entry {
1290#ifdef __BIG_ENDIAN
1291 u16 app_id;
1292 u8 pri_bitmap;
1293 u8 appBitfield;
1294#define DCBX_APP_ENTRY_VALID 0x01
1295#define DCBX_APP_ENTRY_SF_MASK 0x30
1296#define DCBX_APP_ENTRY_SF_SHIFT 4
1297#define DCBX_APP_SF_ETH_TYPE 0x10
1298#define DCBX_APP_SF_PORT 0x20
1299#elif defined(__LITTLE_ENDIAN)
1300 u8 appBitfield;
1301#define DCBX_APP_ENTRY_VALID 0x01
1302#define DCBX_APP_ENTRY_SF_MASK 0x30
1303#define DCBX_APP_ENTRY_SF_SHIFT 4
1304#define DCBX_APP_SF_ETH_TYPE 0x10
1305#define DCBX_APP_SF_PORT 0x20
1306 u8 pri_bitmap;
1307 u16 app_id;
1308#endif
1309};
1310
1311struct dcbx_app_priority_feature {
1312#ifdef __BIG_ENDIAN
1313 u8 reserved;
1314 u8 default_pri;
1315 u8 tc_supported;
1316 u8 enabled;
1317#elif defined(__LITTLE_ENDIAN)
1318 u8 enabled;
1319 u8 tc_supported;
1320 u8 default_pri;
1321 u8 reserved;
1322#endif
1323 struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
1324};
1325
1326struct dcbx_features {
1327 struct dcbx_ets_feature ets;
1328 struct dcbx_pfc_feature pfc;
1329 struct dcbx_app_priority_feature app;
1330};
1331
1332struct lldp_params {
1333#ifdef __BIG_ENDIAN
1334 u8 msg_fast_tx_interval;
1335 u8 msg_tx_hold;
1336 u8 msg_tx_interval;
1337 u8 admin_status;
1338#define LLDP_TX_ONLY 0x01
1339#define LLDP_RX_ONLY 0x02
1340#define LLDP_TX_RX 0x03
1341#define LLDP_DISABLED 0x04
1342 u8 reserved1;
1343 u8 tx_fast;
1344 u8 tx_crd_max;
1345 u8 tx_crd;
1346#elif defined(__LITTLE_ENDIAN)
1347 u8 admin_status;
1348#define LLDP_TX_ONLY 0x01
1349#define LLDP_RX_ONLY 0x02
1350#define LLDP_TX_RX 0x03
1351#define LLDP_DISABLED 0x04
1352 u8 msg_tx_interval;
1353 u8 msg_tx_hold;
1354 u8 msg_fast_tx_interval;
1355 u8 tx_crd;
1356 u8 tx_crd_max;
1357 u8 tx_fast;
1358 u8 reserved1;
1359#endif
1360#define REM_CHASSIS_ID_STAT_LEN 4
1361#define REM_PORT_ID_STAT_LEN 4
1362 u32 peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
1363 u32 peer_port_id[REM_PORT_ID_STAT_LEN];
1364};
1365
1366struct lldp_dcbx_stat {
1367#define LOCAL_CHASSIS_ID_STAT_LEN 2
1368#define LOCAL_PORT_ID_STAT_LEN 2
1369 u32 local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
1370 u32 local_port_id[LOCAL_PORT_ID_STAT_LEN];
1371 u32 num_tx_dcbx_pkts;
1372 u32 num_rx_dcbx_pkts;
1373};
1374
1375struct lldp_admin_mib {
1376 u32 ver_cfg_flags;
1377#define DCBX_ETS_CONFIG_TX_ENABLED 0x00000001
1378#define DCBX_PFC_CONFIG_TX_ENABLED 0x00000002
1379#define DCBX_APP_CONFIG_TX_ENABLED 0x00000004
1380#define DCBX_ETS_RECO_TX_ENABLED 0x00000008
1381#define DCBX_ETS_RECO_VALID 0x00000010
1382#define DCBX_ETS_WILLING 0x00000020
1383#define DCBX_PFC_WILLING 0x00000040
1384#define DCBX_APP_WILLING 0x00000080
1385#define DCBX_VERSION_CEE 0x00000100
1386#define DCBX_VERSION_IEEE 0x00000200
1387#define DCBX_DCBX_ENABLED 0x00000400
1388#define DCBX_CEE_VERSION_MASK 0x0000f000
1389#define DCBX_CEE_VERSION_SHIFT 12
1390#define DCBX_CEE_MAX_VERSION_MASK 0x000f0000
1391#define DCBX_CEE_MAX_VERSION_SHIFT 16
1392 struct dcbx_features features;
1393};
1394
1395struct lldp_remote_mib {
1396 u32 prefix_seq_num;
1397 u32 flags;
1398#define DCBX_ETS_TLV_RX 0x00000001
1399#define DCBX_PFC_TLV_RX 0x00000002
1400#define DCBX_APP_TLV_RX 0x00000004
1401#define DCBX_ETS_RX_ERROR 0x00000010
1402#define DCBX_PFC_RX_ERROR 0x00000020
1403#define DCBX_APP_RX_ERROR 0x00000040
1404#define DCBX_ETS_REM_WILLING 0x00000100
1405#define DCBX_PFC_REM_WILLING 0x00000200
1406#define DCBX_APP_REM_WILLING 0x00000400
1407#define DCBX_REMOTE_ETS_RECO_VALID 0x00001000
1408 struct dcbx_features features;
1409 u32 suffix_seq_num;
1410};
1411
1412struct lldp_local_mib {
1413 u32 prefix_seq_num;
1414 u32 error;
1415#define DCBX_LOCAL_ETS_ERROR 0x00000001
1416#define DCBX_LOCAL_PFC_ERROR 0x00000002
1417#define DCBX_LOCAL_APP_ERROR 0x00000004
1418#define DCBX_LOCAL_PFC_MISMATCH 0x00000010
1419#define DCBX_LOCAL_APP_MISMATCH 0x00000020
1420 struct dcbx_features features;
1421 u32 suffix_seq_num;
1422};
1423/***END OF DCBX STRUCTURES DECLARATIONS***/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001424
Eilon Greenstein2691d512009-08-12 08:22:08 +00001425struct shmem2_region {
1426
1427 u32 size;
1428
1429 u32 dcc_support;
1430#define SHMEM_DCC_SUPPORT_NONE 0x00000000
1431#define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
1432#define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
1433#define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
1434#define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
1435#define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
1436#define SHMEM_DCC_SUPPORT_DEFAULT SHMEM_DCC_SUPPORT_NONE
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001437 u32 ext_phy_fw_version2[PORT_MAX];
1438 /*
1439 * For backwards compatibility, if the mf_cfg_addr does not exist
1440 * (the size filed is smaller than 0xc) the mf_cfg resides at the
1441 * end of struct shmem_region
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001442 */
1443 u32 mf_cfg_addr;
1444#define SHMEM_MF_CFG_ADDR_NONE 0x00000000
1445
1446 struct fw_flr_mb flr_mb;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001447 u32 dcbx_lldp_params_offset;
1448#define SHMEM_LLDP_DCBX_PARAMS_NONE 0x00000000
1449 u32 dcbx_neg_res_offset;
1450#define SHMEM_DCBX_NEG_RES_NONE 0x00000000
1451 u32 dcbx_remote_mib_offset;
1452#define SHMEM_DCBX_REMOTE_MIB_NONE 0x00000000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001453 /*
1454 * The other shmemX_base_addr holds the other path's shmem address
1455 * required for example in case of common phy init, or for path1 to know
1456 * the address of mcp debug trace which is located in offset from shmem
1457 * of path0
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001458 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001459 u32 other_shmem_base_addr;
1460 u32 other_shmem2_base_addr;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001461 u32 reserved1[E2_VF_MAX / 32];
1462 u32 reserved2[E2_FUNC_MAX][E2_VF_MAX / 32];
1463 u32 dcbx_lldp_dcbx_stat_offset;
1464#define SHMEM_LLDP_DCBX_STAT_NONE 0x00000000
Eilon Greenstein2691d512009-08-12 08:22:08 +00001465};
1466
1467
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001468struct emac_stats {
1469 u32 rx_stat_ifhcinoctets;
1470 u32 rx_stat_ifhcinbadoctets;
1471 u32 rx_stat_etherstatsfragments;
1472 u32 rx_stat_ifhcinucastpkts;
1473 u32 rx_stat_ifhcinmulticastpkts;
1474 u32 rx_stat_ifhcinbroadcastpkts;
1475 u32 rx_stat_dot3statsfcserrors;
1476 u32 rx_stat_dot3statsalignmenterrors;
1477 u32 rx_stat_dot3statscarriersenseerrors;
1478 u32 rx_stat_xonpauseframesreceived;
1479 u32 rx_stat_xoffpauseframesreceived;
1480 u32 rx_stat_maccontrolframesreceived;
1481 u32 rx_stat_xoffstateentered;
1482 u32 rx_stat_dot3statsframestoolong;
1483 u32 rx_stat_etherstatsjabbers;
1484 u32 rx_stat_etherstatsundersizepkts;
1485 u32 rx_stat_etherstatspkts64octets;
1486 u32 rx_stat_etherstatspkts65octetsto127octets;
1487 u32 rx_stat_etherstatspkts128octetsto255octets;
1488 u32 rx_stat_etherstatspkts256octetsto511octets;
1489 u32 rx_stat_etherstatspkts512octetsto1023octets;
1490 u32 rx_stat_etherstatspkts1024octetsto1522octets;
1491 u32 rx_stat_etherstatspktsover1522octets;
1492
1493 u32 rx_stat_falsecarriererrors;
1494
1495 u32 tx_stat_ifhcoutoctets;
1496 u32 tx_stat_ifhcoutbadoctets;
1497 u32 tx_stat_etherstatscollisions;
1498 u32 tx_stat_outxonsent;
1499 u32 tx_stat_outxoffsent;
1500 u32 tx_stat_flowcontroldone;
1501 u32 tx_stat_dot3statssinglecollisionframes;
1502 u32 tx_stat_dot3statsmultiplecollisionframes;
1503 u32 tx_stat_dot3statsdeferredtransmissions;
1504 u32 tx_stat_dot3statsexcessivecollisions;
1505 u32 tx_stat_dot3statslatecollisions;
1506 u32 tx_stat_ifhcoutucastpkts;
1507 u32 tx_stat_ifhcoutmulticastpkts;
1508 u32 tx_stat_ifhcoutbroadcastpkts;
1509 u32 tx_stat_etherstatspkts64octets;
1510 u32 tx_stat_etherstatspkts65octetsto127octets;
1511 u32 tx_stat_etherstatspkts128octetsto255octets;
1512 u32 tx_stat_etherstatspkts256octetsto511octets;
1513 u32 tx_stat_etherstatspkts512octetsto1023octets;
1514 u32 tx_stat_etherstatspkts1024octetsto1522octets;
1515 u32 tx_stat_etherstatspktsover1522octets;
1516 u32 tx_stat_dot3statsinternalmactransmiterrors;
1517};
1518
1519
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001520struct bmac1_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001521 u32 tx_stat_gtpkt_lo;
1522 u32 tx_stat_gtpkt_hi;
1523 u32 tx_stat_gtxpf_lo;
1524 u32 tx_stat_gtxpf_hi;
1525 u32 tx_stat_gtfcs_lo;
1526 u32 tx_stat_gtfcs_hi;
1527 u32 tx_stat_gtmca_lo;
1528 u32 tx_stat_gtmca_hi;
1529 u32 tx_stat_gtbca_lo;
1530 u32 tx_stat_gtbca_hi;
1531 u32 tx_stat_gtfrg_lo;
1532 u32 tx_stat_gtfrg_hi;
1533 u32 tx_stat_gtovr_lo;
1534 u32 tx_stat_gtovr_hi;
1535 u32 tx_stat_gt64_lo;
1536 u32 tx_stat_gt64_hi;
1537 u32 tx_stat_gt127_lo;
1538 u32 tx_stat_gt127_hi;
1539 u32 tx_stat_gt255_lo;
1540 u32 tx_stat_gt255_hi;
1541 u32 tx_stat_gt511_lo;
1542 u32 tx_stat_gt511_hi;
1543 u32 tx_stat_gt1023_lo;
1544 u32 tx_stat_gt1023_hi;
1545 u32 tx_stat_gt1518_lo;
1546 u32 tx_stat_gt1518_hi;
1547 u32 tx_stat_gt2047_lo;
1548 u32 tx_stat_gt2047_hi;
1549 u32 tx_stat_gt4095_lo;
1550 u32 tx_stat_gt4095_hi;
1551 u32 tx_stat_gt9216_lo;
1552 u32 tx_stat_gt9216_hi;
1553 u32 tx_stat_gt16383_lo;
1554 u32 tx_stat_gt16383_hi;
1555 u32 tx_stat_gtmax_lo;
1556 u32 tx_stat_gtmax_hi;
1557 u32 tx_stat_gtufl_lo;
1558 u32 tx_stat_gtufl_hi;
1559 u32 tx_stat_gterr_lo;
1560 u32 tx_stat_gterr_hi;
1561 u32 tx_stat_gtbyt_lo;
1562 u32 tx_stat_gtbyt_hi;
1563
1564 u32 rx_stat_gr64_lo;
1565 u32 rx_stat_gr64_hi;
1566 u32 rx_stat_gr127_lo;
1567 u32 rx_stat_gr127_hi;
1568 u32 rx_stat_gr255_lo;
1569 u32 rx_stat_gr255_hi;
1570 u32 rx_stat_gr511_lo;
1571 u32 rx_stat_gr511_hi;
1572 u32 rx_stat_gr1023_lo;
1573 u32 rx_stat_gr1023_hi;
1574 u32 rx_stat_gr1518_lo;
1575 u32 rx_stat_gr1518_hi;
1576 u32 rx_stat_gr2047_lo;
1577 u32 rx_stat_gr2047_hi;
1578 u32 rx_stat_gr4095_lo;
1579 u32 rx_stat_gr4095_hi;
1580 u32 rx_stat_gr9216_lo;
1581 u32 rx_stat_gr9216_hi;
1582 u32 rx_stat_gr16383_lo;
1583 u32 rx_stat_gr16383_hi;
1584 u32 rx_stat_grmax_lo;
1585 u32 rx_stat_grmax_hi;
1586 u32 rx_stat_grpkt_lo;
1587 u32 rx_stat_grpkt_hi;
1588 u32 rx_stat_grfcs_lo;
1589 u32 rx_stat_grfcs_hi;
1590 u32 rx_stat_grmca_lo;
1591 u32 rx_stat_grmca_hi;
1592 u32 rx_stat_grbca_lo;
1593 u32 rx_stat_grbca_hi;
1594 u32 rx_stat_grxcf_lo;
1595 u32 rx_stat_grxcf_hi;
1596 u32 rx_stat_grxpf_lo;
1597 u32 rx_stat_grxpf_hi;
1598 u32 rx_stat_grxuo_lo;
1599 u32 rx_stat_grxuo_hi;
1600 u32 rx_stat_grjbr_lo;
1601 u32 rx_stat_grjbr_hi;
1602 u32 rx_stat_grovr_lo;
1603 u32 rx_stat_grovr_hi;
1604 u32 rx_stat_grflr_lo;
1605 u32 rx_stat_grflr_hi;
1606 u32 rx_stat_grmeg_lo;
1607 u32 rx_stat_grmeg_hi;
1608 u32 rx_stat_grmeb_lo;
1609 u32 rx_stat_grmeb_hi;
1610 u32 rx_stat_grbyt_lo;
1611 u32 rx_stat_grbyt_hi;
1612 u32 rx_stat_grund_lo;
1613 u32 rx_stat_grund_hi;
1614 u32 rx_stat_grfrg_lo;
1615 u32 rx_stat_grfrg_hi;
1616 u32 rx_stat_grerb_lo;
1617 u32 rx_stat_grerb_hi;
1618 u32 rx_stat_grfre_lo;
1619 u32 rx_stat_grfre_hi;
1620 u32 rx_stat_gripj_lo;
1621 u32 rx_stat_gripj_hi;
1622};
1623
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001624struct bmac2_stats {
1625 u32 tx_stat_gtpk_lo; /* gtpok */
1626 u32 tx_stat_gtpk_hi; /* gtpok */
1627 u32 tx_stat_gtxpf_lo; /* gtpf */
1628 u32 tx_stat_gtxpf_hi; /* gtpf */
1629 u32 tx_stat_gtpp_lo; /* NEW BMAC2 */
1630 u32 tx_stat_gtpp_hi; /* NEW BMAC2 */
1631 u32 tx_stat_gtfcs_lo;
1632 u32 tx_stat_gtfcs_hi;
1633 u32 tx_stat_gtuca_lo; /* NEW BMAC2 */
1634 u32 tx_stat_gtuca_hi; /* NEW BMAC2 */
1635 u32 tx_stat_gtmca_lo;
1636 u32 tx_stat_gtmca_hi;
1637 u32 tx_stat_gtbca_lo;
1638 u32 tx_stat_gtbca_hi;
1639 u32 tx_stat_gtovr_lo;
1640 u32 tx_stat_gtovr_hi;
1641 u32 tx_stat_gtfrg_lo;
1642 u32 tx_stat_gtfrg_hi;
1643 u32 tx_stat_gtpkt1_lo; /* gtpkt */
1644 u32 tx_stat_gtpkt1_hi; /* gtpkt */
1645 u32 tx_stat_gt64_lo;
1646 u32 tx_stat_gt64_hi;
1647 u32 tx_stat_gt127_lo;
1648 u32 tx_stat_gt127_hi;
1649 u32 tx_stat_gt255_lo;
1650 u32 tx_stat_gt255_hi;
1651 u32 tx_stat_gt511_lo;
1652 u32 tx_stat_gt511_hi;
1653 u32 tx_stat_gt1023_lo;
1654 u32 tx_stat_gt1023_hi;
1655 u32 tx_stat_gt1518_lo;
1656 u32 tx_stat_gt1518_hi;
1657 u32 tx_stat_gt2047_lo;
1658 u32 tx_stat_gt2047_hi;
1659 u32 tx_stat_gt4095_lo;
1660 u32 tx_stat_gt4095_hi;
1661 u32 tx_stat_gt9216_lo;
1662 u32 tx_stat_gt9216_hi;
1663 u32 tx_stat_gt16383_lo;
1664 u32 tx_stat_gt16383_hi;
1665 u32 tx_stat_gtmax_lo;
1666 u32 tx_stat_gtmax_hi;
1667 u32 tx_stat_gtufl_lo;
1668 u32 tx_stat_gtufl_hi;
1669 u32 tx_stat_gterr_lo;
1670 u32 tx_stat_gterr_hi;
1671 u32 tx_stat_gtbyt_lo;
1672 u32 tx_stat_gtbyt_hi;
1673
1674 u32 rx_stat_gr64_lo;
1675 u32 rx_stat_gr64_hi;
1676 u32 rx_stat_gr127_lo;
1677 u32 rx_stat_gr127_hi;
1678 u32 rx_stat_gr255_lo;
1679 u32 rx_stat_gr255_hi;
1680 u32 rx_stat_gr511_lo;
1681 u32 rx_stat_gr511_hi;
1682 u32 rx_stat_gr1023_lo;
1683 u32 rx_stat_gr1023_hi;
1684 u32 rx_stat_gr1518_lo;
1685 u32 rx_stat_gr1518_hi;
1686 u32 rx_stat_gr2047_lo;
1687 u32 rx_stat_gr2047_hi;
1688 u32 rx_stat_gr4095_lo;
1689 u32 rx_stat_gr4095_hi;
1690 u32 rx_stat_gr9216_lo;
1691 u32 rx_stat_gr9216_hi;
1692 u32 rx_stat_gr16383_lo;
1693 u32 rx_stat_gr16383_hi;
1694 u32 rx_stat_grmax_lo;
1695 u32 rx_stat_grmax_hi;
1696 u32 rx_stat_grpkt_lo;
1697 u32 rx_stat_grpkt_hi;
1698 u32 rx_stat_grfcs_lo;
1699 u32 rx_stat_grfcs_hi;
1700 u32 rx_stat_gruca_lo;
1701 u32 rx_stat_gruca_hi;
1702 u32 rx_stat_grmca_lo;
1703 u32 rx_stat_grmca_hi;
1704 u32 rx_stat_grbca_lo;
1705 u32 rx_stat_grbca_hi;
1706 u32 rx_stat_grxpf_lo; /* grpf */
1707 u32 rx_stat_grxpf_hi; /* grpf */
1708 u32 rx_stat_grpp_lo;
1709 u32 rx_stat_grpp_hi;
1710 u32 rx_stat_grxuo_lo; /* gruo */
1711 u32 rx_stat_grxuo_hi; /* gruo */
1712 u32 rx_stat_grjbr_lo;
1713 u32 rx_stat_grjbr_hi;
1714 u32 rx_stat_grovr_lo;
1715 u32 rx_stat_grovr_hi;
1716 u32 rx_stat_grxcf_lo; /* grcf */
1717 u32 rx_stat_grxcf_hi; /* grcf */
1718 u32 rx_stat_grflr_lo;
1719 u32 rx_stat_grflr_hi;
1720 u32 rx_stat_grpok_lo;
1721 u32 rx_stat_grpok_hi;
1722 u32 rx_stat_grmeg_lo;
1723 u32 rx_stat_grmeg_hi;
1724 u32 rx_stat_grmeb_lo;
1725 u32 rx_stat_grmeb_hi;
1726 u32 rx_stat_grbyt_lo;
1727 u32 rx_stat_grbyt_hi;
1728 u32 rx_stat_grund_lo;
1729 u32 rx_stat_grund_hi;
1730 u32 rx_stat_grfrg_lo;
1731 u32 rx_stat_grfrg_hi;
1732 u32 rx_stat_grerb_lo; /* grerrbyt */
1733 u32 rx_stat_grerb_hi; /* grerrbyt */
1734 u32 rx_stat_grfre_lo; /* grfrerr */
1735 u32 rx_stat_grfre_hi; /* grfrerr */
1736 u32 rx_stat_gripj_lo;
1737 u32 rx_stat_gripj_hi;
1738};
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001739
1740union mac_stats {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001741 struct emac_stats emac_stats;
1742 struct bmac1_stats bmac1_stats;
1743 struct bmac2_stats bmac2_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001744};
1745
1746
1747struct mac_stx {
1748 /* in_bad_octets */
1749 u32 rx_stat_ifhcinbadoctets_hi;
1750 u32 rx_stat_ifhcinbadoctets_lo;
1751
1752 /* out_bad_octets */
1753 u32 tx_stat_ifhcoutbadoctets_hi;
1754 u32 tx_stat_ifhcoutbadoctets_lo;
1755
1756 /* crc_receive_errors */
1757 u32 rx_stat_dot3statsfcserrors_hi;
1758 u32 rx_stat_dot3statsfcserrors_lo;
1759 /* alignment_errors */
1760 u32 rx_stat_dot3statsalignmenterrors_hi;
1761 u32 rx_stat_dot3statsalignmenterrors_lo;
1762 /* carrier_sense_errors */
1763 u32 rx_stat_dot3statscarriersenseerrors_hi;
1764 u32 rx_stat_dot3statscarriersenseerrors_lo;
1765 /* false_carrier_detections */
1766 u32 rx_stat_falsecarriererrors_hi;
1767 u32 rx_stat_falsecarriererrors_lo;
1768
1769 /* runt_packets_received */
1770 u32 rx_stat_etherstatsundersizepkts_hi;
1771 u32 rx_stat_etherstatsundersizepkts_lo;
1772 /* jabber_packets_received */
1773 u32 rx_stat_dot3statsframestoolong_hi;
1774 u32 rx_stat_dot3statsframestoolong_lo;
1775
1776 /* error_runt_packets_received */
1777 u32 rx_stat_etherstatsfragments_hi;
1778 u32 rx_stat_etherstatsfragments_lo;
1779 /* error_jabber_packets_received */
1780 u32 rx_stat_etherstatsjabbers_hi;
1781 u32 rx_stat_etherstatsjabbers_lo;
1782
1783 /* control_frames_received */
1784 u32 rx_stat_maccontrolframesreceived_hi;
1785 u32 rx_stat_maccontrolframesreceived_lo;
1786 u32 rx_stat_bmac_xpf_hi;
1787 u32 rx_stat_bmac_xpf_lo;
1788 u32 rx_stat_bmac_xcf_hi;
1789 u32 rx_stat_bmac_xcf_lo;
1790
1791 /* xoff_state_entered */
1792 u32 rx_stat_xoffstateentered_hi;
1793 u32 rx_stat_xoffstateentered_lo;
1794 /* pause_xon_frames_received */
1795 u32 rx_stat_xonpauseframesreceived_hi;
1796 u32 rx_stat_xonpauseframesreceived_lo;
1797 /* pause_xoff_frames_received */
1798 u32 rx_stat_xoffpauseframesreceived_hi;
1799 u32 rx_stat_xoffpauseframesreceived_lo;
1800 /* pause_xon_frames_transmitted */
1801 u32 tx_stat_outxonsent_hi;
1802 u32 tx_stat_outxonsent_lo;
1803 /* pause_xoff_frames_transmitted */
1804 u32 tx_stat_outxoffsent_hi;
1805 u32 tx_stat_outxoffsent_lo;
1806 /* flow_control_done */
1807 u32 tx_stat_flowcontroldone_hi;
1808 u32 tx_stat_flowcontroldone_lo;
1809
1810 /* ether_stats_collisions */
1811 u32 tx_stat_etherstatscollisions_hi;
1812 u32 tx_stat_etherstatscollisions_lo;
1813 /* single_collision_transmit_frames */
1814 u32 tx_stat_dot3statssinglecollisionframes_hi;
1815 u32 tx_stat_dot3statssinglecollisionframes_lo;
1816 /* multiple_collision_transmit_frames */
1817 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
1818 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
1819 /* deferred_transmissions */
1820 u32 tx_stat_dot3statsdeferredtransmissions_hi;
1821 u32 tx_stat_dot3statsdeferredtransmissions_lo;
1822 /* excessive_collision_frames */
1823 u32 tx_stat_dot3statsexcessivecollisions_hi;
1824 u32 tx_stat_dot3statsexcessivecollisions_lo;
1825 /* late_collision_frames */
1826 u32 tx_stat_dot3statslatecollisions_hi;
1827 u32 tx_stat_dot3statslatecollisions_lo;
1828
1829 /* frames_transmitted_64_bytes */
1830 u32 tx_stat_etherstatspkts64octets_hi;
1831 u32 tx_stat_etherstatspkts64octets_lo;
1832 /* frames_transmitted_65_127_bytes */
1833 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
1834 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
1835 /* frames_transmitted_128_255_bytes */
1836 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
1837 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
1838 /* frames_transmitted_256_511_bytes */
1839 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
1840 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
1841 /* frames_transmitted_512_1023_bytes */
1842 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
1843 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
1844 /* frames_transmitted_1024_1522_bytes */
1845 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
1846 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
1847 /* frames_transmitted_1523_9022_bytes */
1848 u32 tx_stat_etherstatspktsover1522octets_hi;
1849 u32 tx_stat_etherstatspktsover1522octets_lo;
1850 u32 tx_stat_bmac_2047_hi;
1851 u32 tx_stat_bmac_2047_lo;
1852 u32 tx_stat_bmac_4095_hi;
1853 u32 tx_stat_bmac_4095_lo;
1854 u32 tx_stat_bmac_9216_hi;
1855 u32 tx_stat_bmac_9216_lo;
1856 u32 tx_stat_bmac_16383_hi;
1857 u32 tx_stat_bmac_16383_lo;
1858
1859 /* internal_mac_transmit_errors */
1860 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
1861 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
1862
1863 /* if_out_discards */
1864 u32 tx_stat_bmac_ufl_hi;
1865 u32 tx_stat_bmac_ufl_lo;
1866};
1867
1868
1869#define MAC_STX_IDX_MAX 2
1870
1871struct host_port_stats {
1872 u32 host_port_stats_start;
1873
1874 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
1875
1876 u32 brb_drop_hi;
1877 u32 brb_drop_lo;
1878
1879 u32 host_port_stats_end;
1880};
1881
1882
1883struct host_func_stats {
1884 u32 host_func_stats_start;
1885
1886 u32 total_bytes_received_hi;
1887 u32 total_bytes_received_lo;
1888
1889 u32 total_bytes_transmitted_hi;
1890 u32 total_bytes_transmitted_lo;
1891
1892 u32 total_unicast_packets_received_hi;
1893 u32 total_unicast_packets_received_lo;
1894
1895 u32 total_multicast_packets_received_hi;
1896 u32 total_multicast_packets_received_lo;
1897
1898 u32 total_broadcast_packets_received_hi;
1899 u32 total_broadcast_packets_received_lo;
1900
1901 u32 total_unicast_packets_transmitted_hi;
1902 u32 total_unicast_packets_transmitted_lo;
1903
1904 u32 total_multicast_packets_transmitted_hi;
1905 u32 total_multicast_packets_transmitted_lo;
1906
1907 u32 total_broadcast_packets_transmitted_hi;
1908 u32 total_broadcast_packets_transmitted_lo;
1909
1910 u32 valid_bytes_received_hi;
1911 u32 valid_bytes_received_lo;
1912
1913 u32 host_func_stats_end;
1914};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001915
1916
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001917#define BCM_5710_FW_MAJOR_VERSION 6
Vladislav Zolotarov5928c8b2010-12-13 05:44:35 +00001918#define BCM_5710_FW_MINOR_VERSION 2
1919#define BCM_5710_FW_REVISION_VERSION 5
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001920#define BCM_5710_FW_ENGINEERING_VERSION 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001921#define BCM_5710_FW_COMPILE_FLAGS 1
1922
1923
1924/*
1925 * attention bits
1926 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001927struct atten_sp_status_block {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001928 __le32 attn_bits;
1929 __le32 attn_bits_ack;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001930 u8 status_block_id;
1931 u8 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001932 __le16 attn_bits_index;
1933 __le32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001934};
1935
1936
1937/*
1938 * common data for all protocols
1939 */
1940struct doorbell_hdr {
1941 u8 header;
1942#define DOORBELL_HDR_RX (0x1<<0)
1943#define DOORBELL_HDR_RX_SHIFT 0
1944#define DOORBELL_HDR_DB_TYPE (0x1<<1)
1945#define DOORBELL_HDR_DB_TYPE_SHIFT 1
1946#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
1947#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
1948#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
1949#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
1950};
1951
1952/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001953 * doorbell message sent to the chip
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001954 */
1955struct doorbell {
1956#if defined(__BIG_ENDIAN)
1957 u16 zero_fill2;
1958 u8 zero_fill1;
1959 struct doorbell_hdr header;
1960#elif defined(__LITTLE_ENDIAN)
1961 struct doorbell_hdr header;
1962 u8 zero_fill1;
1963 u16 zero_fill2;
1964#endif
1965};
1966
1967
1968/*
Eilon Greensteinca003922009-08-12 22:53:28 -07001969 * doorbell message sent to the chip
1970 */
1971struct doorbell_set_prod {
1972#if defined(__BIG_ENDIAN)
1973 u16 prod;
1974 u8 zero_fill1;
1975 struct doorbell_hdr header;
1976#elif defined(__LITTLE_ENDIAN)
1977 struct doorbell_hdr header;
1978 u8 zero_fill1;
1979 u16 prod;
1980#endif
1981};
1982
1983
1984/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001985 * 3 lines. status block
1986 */
1987struct hc_status_block_e1x {
1988 __le16 index_values[HC_SB_MAX_INDICES_E1X];
1989 __le16 running_index[HC_SB_MAX_SM];
1990 u32 rsrv;
1991};
1992
1993/*
1994 * host status block
1995 */
1996struct host_hc_status_block_e1x {
1997 struct hc_status_block_e1x sb;
1998};
1999
2000
2001/*
2002 * 3 lines. status block
2003 */
2004struct hc_status_block_e2 {
2005 __le16 index_values[HC_SB_MAX_INDICES_E2];
2006 __le16 running_index[HC_SB_MAX_SM];
2007 u32 reserved;
2008};
2009
2010/*
2011 * host status block
2012 */
2013struct host_hc_status_block_e2 {
2014 struct hc_status_block_e2 sb;
2015};
2016
2017
2018/*
2019 * 5 lines. slow-path status block
2020 */
2021struct hc_sp_status_block {
2022 __le16 index_values[HC_SP_SB_MAX_INDICES];
2023 __le16 running_index;
2024 __le16 rsrv;
2025 u32 rsrv1;
2026};
2027
2028/*
2029 * host status block
2030 */
2031struct host_sp_status_block {
2032 struct atten_sp_status_block atten_status_block;
2033 struct hc_sp_status_block sp_sb;
2034};
2035
2036
2037/*
2038 * IGU driver acknowledgment register
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002039 */
2040struct igu_ack_register {
2041#if defined(__BIG_ENDIAN)
2042 u16 sb_id_and_flags;
2043#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2044#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2045#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2046#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2047#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2048#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2049#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2050#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2051#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2052#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2053 u16 status_block_index;
2054#elif defined(__LITTLE_ENDIAN)
2055 u16 status_block_index;
2056 u16 sb_id_and_flags;
2057#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2058#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2059#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2060#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2061#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2062#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2063#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2064#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2065#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2066#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2067#endif
2068};
2069
2070
2071/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002072 * IGU driver acknowledgement register
2073 */
2074struct igu_backward_compatible {
2075 u32 sb_id_and_flags;
2076#define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
2077#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
2078#define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
2079#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
2080#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
2081#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
2082#define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
2083#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
2084#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
2085#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
2086#define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
2087#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
2088 u32 reserved_2;
2089};
2090
2091
2092/*
2093 * IGU driver acknowledgement register
2094 */
2095struct igu_regular {
2096 u32 sb_id_and_flags;
2097#define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
2098#define IGU_REGULAR_SB_INDEX_SHIFT 0
2099#define IGU_REGULAR_RESERVED0 (0x1<<20)
2100#define IGU_REGULAR_RESERVED0_SHIFT 20
2101#define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
2102#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
2103#define IGU_REGULAR_BUPDATE (0x1<<24)
2104#define IGU_REGULAR_BUPDATE_SHIFT 24
2105#define IGU_REGULAR_ENABLE_INT (0x3<<25)
2106#define IGU_REGULAR_ENABLE_INT_SHIFT 25
2107#define IGU_REGULAR_RESERVED_1 (0x1<<27)
2108#define IGU_REGULAR_RESERVED_1_SHIFT 27
2109#define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
2110#define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
2111#define IGU_REGULAR_CLEANUP_SET (0x1<<30)
2112#define IGU_REGULAR_CLEANUP_SET_SHIFT 30
2113#define IGU_REGULAR_BCLEANUP (0x1<<31)
2114#define IGU_REGULAR_BCLEANUP_SHIFT 31
2115 u32 reserved_2;
2116};
2117
2118/*
2119 * IGU driver acknowledgement register
2120 */
2121union igu_consprod_reg {
2122 struct igu_regular regular;
2123 struct igu_backward_compatible backward_compatible;
2124};
2125
2126
2127/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002128 * Control register for the IGU command register
2129 */
2130struct igu_ctrl_reg {
2131 u32 ctrl_data;
2132#define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
2133#define IGU_CTRL_REG_ADDRESS_SHIFT 0
2134#define IGU_CTRL_REG_FID (0x7F<<12)
2135#define IGU_CTRL_REG_FID_SHIFT 12
2136#define IGU_CTRL_REG_RESERVED (0x1<<19)
2137#define IGU_CTRL_REG_RESERVED_SHIFT 19
2138#define IGU_CTRL_REG_TYPE (0x1<<20)
2139#define IGU_CTRL_REG_TYPE_SHIFT 20
2140#define IGU_CTRL_REG_UNUSED (0x7FF<<21)
2141#define IGU_CTRL_REG_UNUSED_SHIFT 21
2142};
2143
2144
2145/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002146 * Parser parsing flags field
2147 */
2148struct parsing_flags {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002149 __le16 flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002150#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
2151#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002152#define PARSING_FLAGS_VLAN (0x1<<1)
2153#define PARSING_FLAGS_VLAN_SHIFT 1
2154#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
2155#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002156#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
2157#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
2158#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
2159#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
2160#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
2161#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
2162#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
2163#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
2164#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
2165#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
2166#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
2167#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
2168#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
2169#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
2170#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
2171#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
2172#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
2173#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
2174#define PARSING_FLAGS_RESERVED0 (0x3<<14)
2175#define PARSING_FLAGS_RESERVED0_SHIFT 14
2176};
2177
2178
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002179struct regpair {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002180 __le32 lo;
2181 __le32 hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002182};
2183
2184
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002185/*
2186 * dmae command structure
2187 */
2188struct dmae_command {
2189 u32 opcode;
2190#define DMAE_COMMAND_SRC (0x1<<0)
2191#define DMAE_COMMAND_SRC_SHIFT 0
2192#define DMAE_COMMAND_DST (0x3<<1)
2193#define DMAE_COMMAND_DST_SHIFT 1
2194#define DMAE_COMMAND_C_DST (0x1<<3)
2195#define DMAE_COMMAND_C_DST_SHIFT 3
2196#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
2197#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
2198#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
2199#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
2200#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
2201#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
2202#define DMAE_COMMAND_ENDIANITY (0x3<<9)
2203#define DMAE_COMMAND_ENDIANITY_SHIFT 9
2204#define DMAE_COMMAND_PORT (0x1<<11)
2205#define DMAE_COMMAND_PORT_SHIFT 11
2206#define DMAE_COMMAND_CRC_RESET (0x1<<12)
2207#define DMAE_COMMAND_CRC_RESET_SHIFT 12
2208#define DMAE_COMMAND_SRC_RESET (0x1<<13)
2209#define DMAE_COMMAND_SRC_RESET_SHIFT 13
2210#define DMAE_COMMAND_DST_RESET (0x1<<14)
2211#define DMAE_COMMAND_DST_RESET_SHIFT 14
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002212#define DMAE_COMMAND_E1HVN (0x3<<15)
2213#define DMAE_COMMAND_E1HVN_SHIFT 15
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002214#define DMAE_COMMAND_DST_VN (0x3<<17)
2215#define DMAE_COMMAND_DST_VN_SHIFT 17
2216#define DMAE_COMMAND_C_FUNC (0x1<<19)
2217#define DMAE_COMMAND_C_FUNC_SHIFT 19
2218#define DMAE_COMMAND_ERR_POLICY (0x3<<20)
2219#define DMAE_COMMAND_ERR_POLICY_SHIFT 20
2220#define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
2221#define DMAE_COMMAND_RESERVED0_SHIFT 22
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002222 u32 src_addr_lo;
2223 u32 src_addr_hi;
2224 u32 dst_addr_lo;
2225 u32 dst_addr_hi;
2226#if defined(__BIG_ENDIAN)
2227 u16 reserved1;
2228 u16 len;
2229#elif defined(__LITTLE_ENDIAN)
2230 u16 len;
2231 u16 reserved1;
2232#endif
2233 u32 comp_addr_lo;
2234 u32 comp_addr_hi;
2235 u32 comp_val;
2236 u32 crc32;
2237 u32 crc32_c;
2238#if defined(__BIG_ENDIAN)
2239 u16 crc16_c;
2240 u16 crc16;
2241#elif defined(__LITTLE_ENDIAN)
2242 u16 crc16;
2243 u16 crc16_c;
2244#endif
2245#if defined(__BIG_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002246 u16 reserved3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002247 u16 crc_t10;
2248#elif defined(__LITTLE_ENDIAN)
2249 u16 crc_t10;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002250 u16 reserved3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002251#endif
2252#if defined(__BIG_ENDIAN)
2253 u16 xsum8;
2254 u16 xsum16;
2255#elif defined(__LITTLE_ENDIAN)
2256 u16 xsum16;
2257 u16 xsum8;
2258#endif
2259};
2260
2261
2262struct double_regpair {
2263 u32 regpair0_lo;
2264 u32 regpair0_hi;
2265 u32 regpair1_lo;
2266 u32 regpair1_hi;
2267};
2268
2269
2270/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002271 * SDM operation gen command (generate aggregative interrupt)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002272 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002273struct sdm_op_gen {
2274 __le32 command;
2275#define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
2276#define SDM_OP_GEN_COMP_PARAM_SHIFT 0
2277#define SDM_OP_GEN_COMP_TYPE (0x7<<5)
2278#define SDM_OP_GEN_COMP_TYPE_SHIFT 5
2279#define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
2280#define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
2281#define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
2282#define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
2283#define SDM_OP_GEN_RESERVED (0x7FFF<<17)
2284#define SDM_OP_GEN_RESERVED_SHIFT 17
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002285};
2286
2287/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002288 * The eth Rx Buffer Descriptor
2289 */
2290struct eth_rx_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002291 __le32 addr_lo;
2292 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002293};
2294
2295/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002296 * The eth Rx SGE Descriptor
2297 */
2298struct eth_rx_sge {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002299 __le32 addr_lo;
2300 __le32 addr_hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002301};
2302
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002303
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002304
2305/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002306 * The eth storm context of Ustorm
2307 */
2308struct ustorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002309 u32 reserved0[48];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002310};
2311
2312/*
2313 * The eth storm context of Tstorm
2314 */
2315struct tstorm_eth_st_context {
2316 u32 __reserved0[28];
2317};
2318
2319/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002320 * The eth aggregative context of Xstorm
2321 */
2322struct xstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002323 u32 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002324#if defined(__BIG_ENDIAN)
2325 u8 cdu_reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002326 u8 reserved2;
2327 u16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002328#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002329 u16 reserved1;
2330 u8 reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002331 u8 cdu_reserved;
2332#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002333 u32 reserved3[30];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002334};
2335
2336/*
2337 * The eth aggregative context of Tstorm
2338 */
2339struct tstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002340 u32 __reserved0[14];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002341};
2342
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002343
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002344/*
2345 * The eth aggregative context of Cstorm
2346 */
2347struct cstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002348 u32 __reserved0[10];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002349};
2350
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002351
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002352/*
2353 * The eth aggregative context of Ustorm
2354 */
2355struct ustorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002356 u32 __reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002357#if defined(__BIG_ENDIAN)
2358 u8 cdu_usage;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002359 u8 __reserved2;
2360 u16 __reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002361#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002362 u16 __reserved1;
2363 u8 __reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002364 u8 cdu_usage;
2365#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002366 u32 __reserved3[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002367};
2368
2369/*
2370 * Timers connection context
2371 */
2372struct timers_block_context {
2373 u32 __reserved_0;
2374 u32 __reserved_1;
2375 u32 __reserved_2;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002376 u32 flags;
2377#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
2378#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
2379#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
2380#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
2381#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
2382#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002383};
2384
2385/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002386 * structure for easy accessibility to assembler
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002387 */
2388struct eth_tx_bd_flags {
2389 u8 as_bitfield;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002390#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
2391#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
2392#define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
2393#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
2394#define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
2395#define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002396#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
2397#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002398#define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
2399#define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002400#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
2401#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
2402#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
2403#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
2404};
2405
2406/*
2407 * The eth Tx Buffer Descriptor
2408 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002409struct eth_tx_start_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002410 __le32 addr_lo;
2411 __le32 addr_hi;
2412 __le16 nbd;
2413 __le16 nbytes;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002414 __le16 vlan_or_ethertype;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002415 struct eth_tx_bd_flags bd_flags;
2416 u8 general_data;
Eilon Greensteinca003922009-08-12 22:53:28 -07002417#define ETH_TX_START_BD_HDR_NBDS (0x3F<<0)
2418#define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
2419#define ETH_TX_START_BD_ETH_ADDR_TYPE (0x3<<6)
2420#define ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT 6
2421};
2422
2423/*
2424 * Tx regular BD structure
2425 */
2426struct eth_tx_bd {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002427 __le32 addr_lo;
2428 __le32 addr_hi;
2429 __le16 total_pkt_bytes;
2430 __le16 nbytes;
Eilon Greensteinca003922009-08-12 22:53:28 -07002431 u8 reserved[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002432};
2433
2434/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002435 * Tx parsing BD structure for ETH E1/E1h
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002436 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002437struct eth_tx_parse_bd_e1x {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002438 u8 global_data;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002439#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
2440#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
2441#define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x1<<4)
2442#define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 4
2443#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
2444#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
2445#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<6)
2446#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 6
2447#define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<7)
2448#define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 7
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002449 u8 tcp_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002450#define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
2451#define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
2452#define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
2453#define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
2454#define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
2455#define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
2456#define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
2457#define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
2458#define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
2459#define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
2460#define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
2461#define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
2462#define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
2463#define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
2464#define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
2465#define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
2466 u8 ip_hlen_w;
Eilon Greensteinca003922009-08-12 22:53:28 -07002467 s8 reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002468 __le16 total_hlen_w;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002469 __le16 tcp_pseudo_csum;
Eilon Greensteinca003922009-08-12 22:53:28 -07002470 __le16 lso_mss;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002471 __le16 ip_id;
2472 __le32 tcp_send_seq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002473};
2474
2475/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002476 * Tx parsing BD structure for ETH E2
2477 */
2478struct eth_tx_parse_bd_e2 {
2479 __le16 dst_mac_addr_lo;
2480 __le16 dst_mac_addr_mid;
2481 __le16 dst_mac_addr_hi;
2482 __le16 src_mac_addr_lo;
2483 __le16 src_mac_addr_mid;
2484 __le16 src_mac_addr_hi;
2485 __le32 parsing_data;
2486#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W (0x1FFF<<0)
2487#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W_SHIFT 0
2488#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<13)
2489#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 13
2490#define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<17)
2491#define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 17
2492#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<31)
2493#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 31
2494};
2495
2496/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002497 * The last BD in the BD memory will hold a pointer to the next BD memory
2498 */
2499struct eth_tx_next_bd {
Eilon Greensteinca003922009-08-12 22:53:28 -07002500 __le32 addr_lo;
2501 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002502 u8 reserved[8];
2503};
2504
2505/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002506 * union for 4 Bd types
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002507 */
2508union eth_tx_bd_types {
Eilon Greensteinca003922009-08-12 22:53:28 -07002509 struct eth_tx_start_bd start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002510 struct eth_tx_bd reg_bd;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002511 struct eth_tx_parse_bd_e1x parse_bd_e1x;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002512 struct eth_tx_parse_bd_e2 parse_bd_e2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002513 struct eth_tx_next_bd next_bd;
2514};
2515
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002516
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002517/*
2518 * The eth storm context of Xstorm
2519 */
2520struct xstorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002521 u32 reserved0[60];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002522};
2523
2524/*
2525 * The eth storm context of Cstorm
2526 */
2527struct cstorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002528 u32 __reserved0[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002529};
2530
2531/*
2532 * Ethernet connection context
2533 */
2534struct eth_context {
2535 struct ustorm_eth_st_context ustorm_st_context;
2536 struct tstorm_eth_st_context tstorm_st_context;
2537 struct xstorm_eth_ag_context xstorm_ag_context;
2538 struct tstorm_eth_ag_context tstorm_ag_context;
2539 struct cstorm_eth_ag_context cstorm_ag_context;
2540 struct ustorm_eth_ag_context ustorm_ag_context;
2541 struct timers_block_context timers_context;
2542 struct xstorm_eth_st_context xstorm_st_context;
2543 struct cstorm_eth_st_context cstorm_st_context;
2544};
2545
2546
2547/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002548 * Ethernet doorbell
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002549 */
2550struct eth_tx_doorbell {
2551#if defined(__BIG_ENDIAN)
2552 u16 npackets;
2553 u8 params;
2554#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2555#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2556#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2557#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2558#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2559#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2560 struct doorbell_hdr hdr;
2561#elif defined(__LITTLE_ENDIAN)
2562 struct doorbell_hdr hdr;
2563 u8 params;
2564#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2565#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2566#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2567#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2568#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2569#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2570 u16 npackets;
2571#endif
2572};
2573
2574
2575/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002576 * client init fc data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002577 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002578struct client_init_fc_data {
2579 __le16 cqe_pause_thr_low;
2580 __le16 cqe_pause_thr_high;
2581 __le16 bd_pause_thr_low;
2582 __le16 bd_pause_thr_high;
2583 __le16 sge_pause_thr_low;
2584 __le16 sge_pause_thr_high;
2585 __le16 rx_cos_mask;
2586 u8 safc_group_num;
2587 u8 safc_group_en_flg;
2588 u8 traffic_type;
2589 u8 reserved0;
2590 __le16 reserved1;
2591 __le32 reserved2;
2592};
2593
2594
2595/*
2596 * client init ramrod data
2597 */
2598struct client_init_general_data {
2599 u8 client_id;
2600 u8 statistics_counter_id;
2601 u8 statistics_en_flg;
2602 u8 is_fcoe_flg;
2603 u8 activate_flg;
2604 u8 sp_client_id;
2605 __le16 reserved0;
2606 __le32 reserved1[2];
2607};
2608
2609
2610/*
2611 * client init rx data
2612 */
2613struct client_init_rx_data {
2614 u8 tpa_en_flg;
2615 u8 vmqueue_mode_en_flg;
2616 u8 extra_data_over_sgl_en_flg;
2617 u8 cache_line_alignment_log_size;
2618 u8 enable_dynamic_hc;
2619 u8 max_sges_for_packet;
2620 u8 client_qzone_id;
2621 u8 drop_ip_cs_err_flg;
2622 u8 drop_tcp_cs_err_flg;
2623 u8 drop_ttl0_flg;
2624 u8 drop_udp_cs_err_flg;
2625 u8 inner_vlan_removal_enable_flg;
2626 u8 outer_vlan_removal_enable_flg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002627 u8 status_block_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002628 u8 rx_sb_index_number;
2629 u8 reserved0[3];
2630 __le16 bd_buff_size;
2631 __le16 sge_buff_size;
2632 __le16 mtu;
2633 struct regpair bd_page_base;
2634 struct regpair sge_page_base;
2635 struct regpair cqe_page_base;
2636 u8 is_leading_rss;
2637 u8 is_approx_mcast;
2638 __le16 max_agg_size;
2639 __le32 reserved2[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002640};
2641
2642/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002643 * client init tx data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002644 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002645struct client_init_tx_data {
2646 u8 enforce_security_flg;
2647 u8 tx_status_block_id;
2648 u8 tx_sb_index_number;
2649 u8 reserved0;
2650 __le16 mtu;
2651 __le16 reserved1;
2652 struct regpair tx_bd_page_base;
2653 __le32 reserved2[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002654};
2655
2656/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002657 * client init ramrod data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002658 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002659struct client_init_ramrod_data {
2660 struct client_init_general_data general;
2661 struct client_init_rx_data rx;
2662 struct client_init_tx_data tx;
2663 struct client_init_fc_data fc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002664};
2665
2666
2667/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002668 * The data contain client ID need to the ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002669 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002670struct eth_common_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002671 u32 client_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002672 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002673};
2674
2675
2676/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002677 * union for sgl and raw data.
2678 */
2679union eth_sgl_or_raw_data {
2680 __le16 sgl[8];
2681 u32 raw_data[4];
2682};
2683
2684/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002685 * regular eth FP CQE parameters struct
2686 */
2687struct eth_fast_path_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002688 u8 type_error_flags;
2689#define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
2690#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
2691#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
2692#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
2693#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
2694#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
2695#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
2696#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
2697#define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
2698#define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
2699#define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
2700#define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002701#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x3<<6)
2702#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002703 u8 status_flags;
2704#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
2705#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
2706#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
2707#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
2708#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
2709#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
2710#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
2711#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
2712#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
2713#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
2714#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
2715#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
2716 u8 placement_offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002717 u8 queue_index;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002718 __le32 rss_hash_result;
2719 __le16 vlan_tag;
2720 __le16 pkt_len;
2721 __le16 len_on_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002722 struct parsing_flags pars_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002723 union eth_sgl_or_raw_data sgl_or_raw_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002724};
2725
2726
2727/*
2728 * The data for RSS setup ramrod
2729 */
2730struct eth_halt_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002731 u32 client_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002732 u32 reserved0;
2733};
2734
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002735/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002736 * The data for statistics query ramrod
2737 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002738struct common_query_ramrod_data {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002739#if defined(__BIG_ENDIAN)
2740 u8 reserved0;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002741 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002742 u16 drv_counter;
2743#elif defined(__LITTLE_ENDIAN)
2744 u16 drv_counter;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002745 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002746 u8 reserved0;
2747#endif
2748 u32 ctr_id_vector;
2749};
2750
2751
2752/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002753 * Place holder for ramrods protocol specific data
2754 */
2755struct ramrod_data {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002756 __le32 data_lo;
2757 __le32 data_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002758};
2759
2760/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002761 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002762 */
2763union eth_ramrod_data {
2764 struct ramrod_data general;
2765};
2766
2767
2768/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002769 * Eth Rx Cqe structure- general structure for ramrods
2770 */
2771struct common_ramrod_eth_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002772 u8 ramrod_type;
2773#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
2774#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08002775#define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<1)
2776#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 1
2777#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x3F<<2)
2778#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 2
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002779 u8 conn_type;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002780 __le16 reserved1;
2781 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002782#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
2783#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
2784#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
2785#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
2786 struct ramrod_data protocol_data;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002787 __le32 reserved2[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002788};
2789
2790/*
2791 * Rx Last CQE in page (in ETH)
2792 */
2793struct eth_rx_cqe_next_page {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002794 __le32 addr_lo;
2795 __le32 addr_hi;
2796 __le32 reserved[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002797};
2798
2799/*
2800 * union for all eth rx cqe types (fix their sizes)
2801 */
2802union eth_rx_cqe {
2803 struct eth_fast_path_rx_cqe fast_path_cqe;
2804 struct common_ramrod_eth_rx_cqe ramrod_cqe;
2805 struct eth_rx_cqe_next_page next_page_cqe;
2806};
2807
2808
2809/*
2810 * common data for all protocols
2811 */
2812struct spe_hdr {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002813 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002814#define SPE_HDR_CID (0xFFFFFF<<0)
2815#define SPE_HDR_CID_SHIFT 0
2816#define SPE_HDR_CMD_ID (0xFF<<24)
2817#define SPE_HDR_CMD_ID_SHIFT 24
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002818 __le16 type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002819#define SPE_HDR_CONN_TYPE (0xFF<<0)
2820#define SPE_HDR_CONN_TYPE_SHIFT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002821#define SPE_HDR_FUNCTION_ID (0xFF<<8)
2822#define SPE_HDR_FUNCTION_ID_SHIFT 8
2823 __le16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002824};
2825
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002826/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002827 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002828 */
2829union eth_specific_data {
2830 u8 protocol_data[8];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002831 struct regpair client_init_ramrod_init_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002832 struct eth_halt_ramrod_data halt_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002833 struct regpair update_data_addr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002834 struct eth_common_ramrod_data common_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002835};
2836
2837/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002838 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002839 */
2840struct eth_spe {
2841 struct spe_hdr hdr;
2842 union eth_specific_data data;
2843};
2844
2845
2846/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002847 * array of 13 bds as appears in the eth xstorm context
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002848 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002849struct eth_tx_bds_array {
2850 union eth_tx_bd_types bds[13];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002851};
2852
2853
2854/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002855 * Common configuration parameters per function in Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002856 */
2857struct tstorm_eth_function_common_config {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002858#if defined(__BIG_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002859 u8 reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002860 u8 rss_result_mask;
2861 u16 config_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002862#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2863#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2864#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2865#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2866#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2867#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2868#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2869#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002870#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2871#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002872#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
2873#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
2874#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
2875#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
2876#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
2877#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002878#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002879 u16 config_flags;
2880#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2881#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2882#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2883#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2884#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2885#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2886#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2887#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002888#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2889#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002890#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
2891#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
2892#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
2893#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
2894#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
2895#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002896 u8 rss_result_mask;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002897 u8 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002898#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002899 u16 vlan_id[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002900};
2901
2902/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002903 * RSS idirection table update configuration
2904 */
2905struct rss_update_config {
2906#if defined(__BIG_ENDIAN)
2907 u16 toe_rss_bitmap;
2908 u16 flags;
2909#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2910#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2911#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2912#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2913#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2914#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2915#elif defined(__LITTLE_ENDIAN)
2916 u16 flags;
2917#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2918#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2919#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2920#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2921#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2922#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2923 u16 toe_rss_bitmap;
2924#endif
2925 u32 reserved1;
2926};
2927
2928/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002929 * parameters for eth update ramrod
2930 */
2931struct eth_update_ramrod_data {
2932 struct tstorm_eth_function_common_config func_config;
2933 u8 indirectionTable[128];
Eilon Greensteinca003922009-08-12 22:53:28 -07002934 struct rss_update_config rss_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002935};
2936
2937
2938/*
2939 * MAC filtering configuration command header
2940 */
2941struct mac_configuration_hdr {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002942 u8 length;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002943 u8 offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002944 u16 client_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002945 u16 echo;
2946 u16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002947};
2948
2949/*
2950 * MAC address in list for ramrod
2951 */
2952struct mac_configuration_entry {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002953 __le16 lsb_mac_addr;
2954 __le16 middle_mac_addr;
2955 __le16 msb_mac_addr;
2956 __le16 vlan_id;
2957 u8 pf_id;
2958 u8 flags;
2959#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
2960#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
2961#define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
2962#define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
2963#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
2964#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
2965#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
2966#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
2967#define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
2968#define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
2969#define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
2970#define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
2971 u16 reserved0;
2972 u32 clients_bit_vector;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002973};
2974
2975/*
2976 * MAC filtering configuration command
2977 */
2978struct mac_configuration_cmd {
2979 struct mac_configuration_hdr hdr;
2980 struct mac_configuration_entry config_table[64];
2981};
2982
2983
2984/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002985 * approximate-match multicast filtering for E1H per function in Tstorm
2986 */
2987struct tstorm_eth_approximate_match_multicast_filtering {
2988 u32 mcast_add_hash_bit_array[8];
2989};
2990
2991
2992/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002993 * MAC filtering configuration parameters per port in Tstorm
2994 */
2995struct tstorm_eth_mac_filter_config {
2996 u32 ucast_drop_all;
2997 u32 ucast_accept_all;
2998 u32 mcast_drop_all;
2999 u32 mcast_accept_all;
3000 u32 bcast_drop_all;
3001 u32 bcast_accept_all;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003002 u32 vlan_filter[2];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003003 u32 unmatched_unicast;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003004 u32 reserved;
3005};
3006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003007
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003008/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003009 * common flag to indicate existance of TPA.
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003010 */
3011struct tstorm_eth_tpa_exist {
3012#if defined(__BIG_ENDIAN)
3013 u16 reserved1;
3014 u8 reserved0;
3015 u8 tpa_exist;
3016#elif defined(__LITTLE_ENDIAN)
3017 u8 tpa_exist;
3018 u8 reserved0;
3019 u16 reserved1;
3020#endif
3021 u32 reserved2;
3022};
3023
3024
3025/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003026 * Three RX producers for ETH
3027 */
3028struct ustorm_eth_rx_producers {
3029#if defined(__BIG_ENDIAN)
3030 u16 bd_prod;
3031 u16 cqe_prod;
3032#elif defined(__LITTLE_ENDIAN)
3033 u16 cqe_prod;
3034 u16 bd_prod;
3035#endif
3036#if defined(__BIG_ENDIAN)
3037 u16 reserved;
3038 u16 sge_prod;
3039#elif defined(__LITTLE_ENDIAN)
3040 u16 sge_prod;
3041 u16 reserved;
3042#endif
3043};
3044
3045
3046/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003047 * cfc delete event data
3048 */
3049struct cfc_del_event_data {
3050 u32 cid;
3051 u8 error;
3052 u8 reserved0;
3053 u16 reserved1;
3054 u32 reserved2;
3055};
3056
3057
3058/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003059 * per-port SAFC demo variables
3060 */
3061struct cmng_flags_per_port {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003062 u8 con_number[NUM_OF_PROTOCOLS];
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003063 u32 cmng_enables;
3064#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
3065#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
3066#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
3067#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
3068#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
3069#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
3070#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
3071#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
3072#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
3073#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003074#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<5)
3075#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 5
3076#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x3FFFFFF<<6)
3077#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003078};
3079
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003080
3081/*
3082 * per-port rate shaping variables
3083 */
3084struct rate_shaping_vars_per_port {
3085 u32 rs_periodic_timeout;
3086 u32 rs_threshold;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003087};
3088
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003089/*
3090 * per-port fairness variables
3091 */
3092struct fairness_vars_per_port {
3093 u32 upper_bound;
3094 u32 fair_threshold;
3095 u32 fairness_timeout;
3096};
3097
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003098/*
3099 * per-port SAFC variables
3100 */
3101struct safc_struct_per_port {
3102#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003103 u16 __reserved1;
3104 u8 __reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003105 u8 safc_timeout_usec;
3106#elif defined(__LITTLE_ENDIAN)
3107 u8 safc_timeout_usec;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003108 u8 __reserved0;
3109 u16 __reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003110#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003111 u8 cos_to_traffic_types[MAX_COS_NUMBER];
3112 u32 __reserved2;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003113 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003114};
3115
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003116/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003117 * per-port PFC variables
3118 */
3119struct pfc_struct_per_port {
3120 u8 priority_to_traffic_types[MAX_PFC_PRIORITIES];
3121#if defined(__BIG_ENDIAN)
3122 u16 pfc_pause_quanta_in_nanosec;
3123 u8 __reserved0;
3124 u8 priority_non_pausable_mask;
3125#elif defined(__LITTLE_ENDIAN)
3126 u8 priority_non_pausable_mask;
3127 u8 __reserved0;
3128 u16 pfc_pause_quanta_in_nanosec;
3129#endif
3130};
3131
3132/*
3133 * Priority and cos
3134 */
3135struct priority_cos {
3136#if defined(__BIG_ENDIAN)
3137 u16 reserved1;
3138 u8 cos;
3139 u8 priority;
3140#elif defined(__LITTLE_ENDIAN)
3141 u8 priority;
3142 u8 cos;
3143 u16 reserved1;
3144#endif
3145 u32 reserved2;
3146};
3147
3148/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003149 * Per-port congestion management variables
3150 */
3151struct cmng_struct_per_port {
3152 struct rate_shaping_vars_per_port rs_vars;
3153 struct fairness_vars_per_port fair_vars;
3154 struct safc_struct_per_port safc_vars;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003155 struct pfc_struct_per_port pfc_vars;
3156#if defined(__BIG_ENDIAN)
3157 u16 __reserved1;
3158 u8 dcb_enabled;
3159 u8 llfc_mode;
3160#elif defined(__LITTLE_ENDIAN)
3161 u8 llfc_mode;
3162 u8 dcb_enabled;
3163 u16 __reserved1;
3164#endif
3165 struct priority_cos
3166 traffic_type_to_priority_cos[MAX_PFC_TRAFFIC_TYPES];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003167 struct cmng_flags_per_port flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003168};
3169
3170
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003171
3172/*
3173 * Dynamic HC counters set by the driver
3174 */
3175struct hc_dynamic_drv_counter {
3176 u32 val[HC_SB_MAX_DYNAMIC_INDICES];
3177};
3178
3179/*
3180 * zone A per-queue data
3181 */
3182struct cstorm_queue_zone_data {
3183 struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
3184 struct regpair reserved[2];
3185};
3186
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003187/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003188 * Dynamic host coalescing init parameters
3189 */
3190struct dynamic_hc_config {
3191 u32 threshold[3];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003192 u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
3193 u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
3194 u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
3195 u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
3196 u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
Eilon Greensteinca003922009-08-12 22:53:28 -07003197};
3198
3199
3200/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003201 * Protocol-common statistics collected by the Xstorm (per client)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003202 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003203struct xstorm_per_client_stats {
Eilon Greensteinca003922009-08-12 22:53:28 -07003204 __le32 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003205 __le32 unicast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003206 struct regpair unicast_bytes_sent;
3207 struct regpair multicast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003208 __le32 multicast_pkts_sent;
3209 __le32 broadcast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003210 struct regpair broadcast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003211 __le16 stats_counter;
Eilon Greensteinca003922009-08-12 22:53:28 -07003212 __le16 reserved1;
3213 __le32 reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003214};
3215
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003216/*
3217 * Common statistics collected by the Xstorm (per port)
3218 */
3219struct xstorm_common_stats {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003220 struct xstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003221};
3222
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003223/*
3224 * Protocol-common statistics collected by the Tstorm (per port)
3225 */
3226struct tstorm_per_port_stats {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003227 __le32 mac_filter_discard;
3228 __le32 xxoverflow_discard;
3229 __le32 brb_truncate_discard;
3230 __le32 mac_discard;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003231};
3232
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003233/*
3234 * Protocol-common statistics collected by the Tstorm (per client)
3235 */
3236struct tstorm_per_client_stats {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003237 struct regpair rcv_unicast_bytes;
3238 struct regpair rcv_broadcast_bytes;
3239 struct regpair rcv_multicast_bytes;
3240 struct regpair rcv_error_bytes;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003241 __le32 checksum_discard;
3242 __le32 packets_too_big_discard;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003243 __le32 rcv_unicast_pkts;
3244 __le32 rcv_broadcast_pkts;
3245 __le32 rcv_multicast_pkts;
3246 __le32 no_buff_discard;
3247 __le32 ttl0_discard;
3248 __le16 stats_counter;
3249 __le16 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003250};
3251
3252/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003253 * Protocol-common statistics collected by the Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003254 */
3255struct tstorm_common_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003256 struct tstorm_per_port_stats port_statistics;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003257 struct tstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003258};
3259
3260/*
Eilon Greensteinde832a52009-02-12 08:36:33 +00003261 * Protocol-common statistics collected by the Ustorm (per client)
3262 */
3263struct ustorm_per_client_stats {
3264 struct regpair ucast_no_buff_bytes;
3265 struct regpair mcast_no_buff_bytes;
3266 struct regpair bcast_no_buff_bytes;
3267 __le32 ucast_no_buff_pkts;
3268 __le32 mcast_no_buff_pkts;
3269 __le32 bcast_no_buff_pkts;
3270 __le16 stats_counter;
3271 __le16 reserved0;
3272};
3273
3274/*
3275 * Protocol-common statistics collected by the Ustorm
3276 */
3277struct ustorm_common_stats {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003278 struct ustorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Eilon Greensteinde832a52009-02-12 08:36:33 +00003279};
3280
3281/*
Eilon Greenstein33471622008-08-13 15:59:08 -07003282 * Eth statistics query structure for the eth_stats_query ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003283 */
3284struct eth_stats_query {
3285 struct xstorm_common_stats xstorm_common;
3286 struct tstorm_common_stats tstorm_common;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003287 struct ustorm_common_stats ustorm_common;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003288};
3289
3290
3291/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003292 * set mac event data
3293 */
3294struct set_mac_event_data {
3295 u16 echo;
3296 u16 reserved0;
3297 u32 reserved1;
3298 u32 reserved2;
3299};
3300
3301/*
3302 * union for all event ring message types
3303 */
3304union event_data {
3305 struct set_mac_event_data set_mac_event;
3306 struct cfc_del_event_data cfc_del_event;
3307};
3308
3309
3310/*
3311 * per PF event ring data
3312 */
3313struct event_ring_data {
3314 struct regpair base_addr;
3315#if defined(__BIG_ENDIAN)
3316 u8 index_id;
3317 u8 sb_id;
3318 u16 producer;
3319#elif defined(__LITTLE_ENDIAN)
3320 u16 producer;
3321 u8 sb_id;
3322 u8 index_id;
3323#endif
3324 u32 reserved0;
3325};
3326
3327
3328/*
3329 * event ring message element (each element is 128 bits)
3330 */
3331struct event_ring_msg {
3332 u8 opcode;
3333 u8 reserved0;
3334 u16 reserved1;
3335 union event_data data;
3336};
3337
3338/*
3339 * event ring next page element (128 bits)
3340 */
3341struct event_ring_next {
3342 struct regpair addr;
3343 u32 reserved[2];
3344};
3345
3346/*
3347 * union for event ring element types (each element is 128 bits)
3348 */
3349union event_ring_elem {
3350 struct event_ring_msg message;
3351 struct event_ring_next next_page;
3352};
3353
3354
3355/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003356 * per-vnic fairness variables
3357 */
3358struct fairness_vars_per_vn {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003359 u32 cos_credit_delta[MAX_COS_NUMBER];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003360 u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
3361 u32 vn_credit_delta;
3362 u32 __reserved0;
3363};
3364
3365
3366/*
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003367 * The data for flow control configuration
3368 */
3369struct flow_control_configuration {
3370 struct priority_cos
3371 traffic_type_to_priority_cos[MAX_PFC_TRAFFIC_TYPES];
3372#if defined(__BIG_ENDIAN)
3373 u16 reserved1;
3374 u8 dcb_version;
3375 u8 dcb_enabled;
3376#elif defined(__LITTLE_ENDIAN)
3377 u8 dcb_enabled;
3378 u8 dcb_version;
3379 u16 reserved1;
3380#endif
3381 u32 reserved2;
3382};
3383
3384
3385/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003386 * FW version stored in the Xstorm RAM
3387 */
3388struct fw_version {
3389#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003390 u8 engineering;
3391 u8 revision;
3392 u8 minor;
3393 u8 major;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003394#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003395 u8 major;
3396 u8 minor;
3397 u8 revision;
3398 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003399#endif
3400 u32 flags;
3401#define FW_VERSION_OPTIMIZED (0x1<<0)
3402#define FW_VERSION_OPTIMIZED_SHIFT 0
3403#define FW_VERSION_BIG_ENDIEN (0x1<<1)
3404#define FW_VERSION_BIG_ENDIEN_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003405#define FW_VERSION_CHIP_VERSION (0x3<<2)
3406#define FW_VERSION_CHIP_VERSION_SHIFT 2
3407#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
3408#define __FW_VERSION_RESERVED_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003409};
3410
3411
3412/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003413 * Dynamic Host-Coalescing - Driver(host) counters
3414 */
3415struct hc_dynamic_sb_drv_counters {
3416 u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
3417};
3418
3419
3420/*
3421 * 2 bytes. configuration/state parameters for a single protocol index
3422 */
3423struct hc_index_data {
3424#if defined(__BIG_ENDIAN)
3425 u8 flags;
3426#define HC_INDEX_DATA_SM_ID (0x1<<0)
3427#define HC_INDEX_DATA_SM_ID_SHIFT 0
3428#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
3429#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
3430#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
3431#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
3432#define HC_INDEX_DATA_RESERVE (0x1F<<3)
3433#define HC_INDEX_DATA_RESERVE_SHIFT 3
3434 u8 timeout;
3435#elif defined(__LITTLE_ENDIAN)
3436 u8 timeout;
3437 u8 flags;
3438#define HC_INDEX_DATA_SM_ID (0x1<<0)
3439#define HC_INDEX_DATA_SM_ID_SHIFT 0
3440#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
3441#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
3442#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
3443#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
3444#define HC_INDEX_DATA_RESERVE (0x1F<<3)
3445#define HC_INDEX_DATA_RESERVE_SHIFT 3
3446#endif
3447};
3448
3449
3450/*
3451 * HC state-machine
3452 */
3453struct hc_status_block_sm {
3454#if defined(__BIG_ENDIAN)
3455 u8 igu_seg_id;
3456 u8 igu_sb_id;
3457 u8 timer_value;
3458 u8 __flags;
3459#elif defined(__LITTLE_ENDIAN)
3460 u8 __flags;
3461 u8 timer_value;
3462 u8 igu_sb_id;
3463 u8 igu_seg_id;
3464#endif
3465 u32 time_to_expire;
3466};
3467
3468/*
3469 * hold PCI identification variables- used in various places in firmware
3470 */
3471struct pci_entity {
3472#if defined(__BIG_ENDIAN)
3473 u8 vf_valid;
3474 u8 vf_id;
3475 u8 vnic_id;
3476 u8 pf_id;
3477#elif defined(__LITTLE_ENDIAN)
3478 u8 pf_id;
3479 u8 vnic_id;
3480 u8 vf_id;
3481 u8 vf_valid;
3482#endif
3483};
3484
3485/*
3486 * The fast-path status block meta-data, common to all chips
3487 */
3488struct hc_sb_data {
3489 struct regpair host_sb_addr;
3490 struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
3491 struct pci_entity p_func;
3492#if defined(__BIG_ENDIAN)
3493 u8 rsrv0;
3494 u8 dhc_qzone_id;
3495 u8 __dynamic_hc_level;
3496 u8 same_igu_sb_1b;
3497#elif defined(__LITTLE_ENDIAN)
3498 u8 same_igu_sb_1b;
3499 u8 __dynamic_hc_level;
3500 u8 dhc_qzone_id;
3501 u8 rsrv0;
3502#endif
3503 struct regpair rsrv1[2];
3504};
3505
3506
3507/*
3508 * The fast-path status block meta-data
3509 */
3510struct hc_sp_status_block_data {
3511 struct regpair host_sb_addr;
3512#if defined(__BIG_ENDIAN)
3513 u16 rsrv;
3514 u8 igu_seg_id;
3515 u8 igu_sb_id;
3516#elif defined(__LITTLE_ENDIAN)
3517 u8 igu_sb_id;
3518 u8 igu_seg_id;
3519 u16 rsrv;
3520#endif
3521 struct pci_entity p_func;
3522};
3523
3524
3525/*
3526 * The fast-path status block meta-data
3527 */
3528struct hc_status_block_data_e1x {
3529 struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
3530 struct hc_sb_data common;
3531};
3532
3533
3534/*
3535 * The fast-path status block meta-data
3536 */
3537struct hc_status_block_data_e2 {
3538 struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
3539 struct hc_sb_data common;
3540};
3541
3542
3543/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003544 * FW version stored in first line of pram
3545 */
3546struct pram_fw_version {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003547 u8 major;
3548 u8 minor;
3549 u8 revision;
3550 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003551 u8 flags;
3552#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
3553#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
3554#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
3555#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
3556#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
3557#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003558#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
3559#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
3560#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
3561#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
3562};
3563
3564
3565/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003566 * Ethernet slow path element
3567 */
3568union protocol_common_specific_data {
3569 u8 protocol_data[8];
3570 struct regpair phy_address;
3571 struct regpair mac_config_addr;
3572 struct common_query_ramrod_data query_ramrod_data;
3573};
3574
3575/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003576 * The send queue element
3577 */
3578struct protocol_common_spe {
3579 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003580 union protocol_common_specific_data data;
Eilon Greensteinca003922009-08-12 22:53:28 -07003581};
3582
3583
3584/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003585 * a single rate shaping counter. can be used as protocol or vnic counter
3586 */
3587struct rate_shaping_counter {
3588 u32 quota;
3589#if defined(__BIG_ENDIAN)
3590 u16 __reserved0;
3591 u16 rate;
3592#elif defined(__LITTLE_ENDIAN)
3593 u16 rate;
3594 u16 __reserved0;
3595#endif
3596};
3597
3598
3599/*
3600 * per-vnic rate shaping variables
3601 */
3602struct rate_shaping_vars_per_vn {
3603 struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
3604 struct rate_shaping_counter vn_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003605};
3606
3607
3608/*
3609 * The send queue element
3610 */
3611struct slow_path_element {
3612 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003613 struct regpair protocol_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003614};
3615
3616
3617/*
3618 * eth/toe flags that indicate if to query
3619 */
3620struct stats_indication_flags {
3621 u32 collect_eth;
3622 u32 collect_toe;
3623};
3624
3625
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003626/*
3627 * per-port PFC variables
3628 */
3629struct storm_pfc_struct_per_port {
3630#if defined(__BIG_ENDIAN)
3631 u16 mid_mac_addr;
3632 u16 msb_mac_addr;
3633#elif defined(__LITTLE_ENDIAN)
3634 u16 msb_mac_addr;
3635 u16 mid_mac_addr;
3636#endif
3637#if defined(__BIG_ENDIAN)
3638 u16 pfc_pause_quanta_in_nanosec;
3639 u16 lsb_mac_addr;
3640#elif defined(__LITTLE_ENDIAN)
3641 u16 lsb_mac_addr;
3642 u16 pfc_pause_quanta_in_nanosec;
3643#endif
3644};
3645
3646/*
3647 * Per-port congestion management variables
3648 */
3649struct storm_cmng_struct_per_port {
3650 struct storm_pfc_struct_per_port pfc_vars;
3651};
3652
3653
3654/*
3655 * zone A per-queue data
3656 */
3657struct tstorm_queue_zone_data {
3658 struct regpair reserved[4];
3659};
3660
3661
3662/*
3663 * zone B per-VF data
3664 */
3665struct tstorm_vf_zone_data {
3666 struct regpair reserved;
3667};
3668
3669
3670/*
3671 * zone A per-queue data
3672 */
3673struct ustorm_queue_zone_data {
3674 struct ustorm_eth_rx_producers eth_rx_producers;
3675 struct regpair reserved[3];
3676};
3677
3678
3679/*
3680 * zone B per-VF data
3681 */
3682struct ustorm_vf_zone_data {
3683 struct regpair reserved;
3684};
3685
3686
3687/*
3688 * data per VF-PF channel
3689 */
3690struct vf_pf_channel_data {
3691#if defined(__BIG_ENDIAN)
3692 u16 reserved0;
3693 u8 valid;
3694 u8 state;
3695#elif defined(__LITTLE_ENDIAN)
3696 u8 state;
3697 u8 valid;
3698 u16 reserved0;
3699#endif
3700 u32 reserved1;
3701};
3702
3703
3704/*
3705 * zone A per-queue data
3706 */
3707struct xstorm_queue_zone_data {
3708 struct regpair reserved[4];
3709};
3710
3711
3712/*
3713 * zone B per-VF data
3714 */
3715struct xstorm_vf_zone_data {
3716 struct regpair reserved;
3717};
3718
3719#endif /* BNX2X_HSI_H */