Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1 | /* |
Jamie Iles | f75ba50 | 2011-11-08 10:12:32 +0000 | [diff] [blame] | 2 | * Cadence MACB/GEM Ethernet Controller driver |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2004-2006 Atmel Corporation |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
| 10 | |
Jamie Iles | c220f8c | 2011-03-08 20:27:08 +0000 | [diff] [blame] | 11 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 12 | #include <linux/clk.h> |
| 13 | #include <linux/module.h> |
| 14 | #include <linux/moduleparam.h> |
| 15 | #include <linux/kernel.h> |
| 16 | #include <linux/types.h> |
Nicolas Ferre | 909a858 | 2012-11-19 06:00:21 +0000 | [diff] [blame] | 17 | #include <linux/circ_buf.h> |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 18 | #include <linux/slab.h> |
| 19 | #include <linux/init.h> |
Soren Brinkmann | 60fe716 | 2013-12-10 16:07:21 -0800 | [diff] [blame] | 20 | #include <linux/io.h> |
Joachim Eastwood | 2dbfdbb | 2012-11-11 13:56:27 +0000 | [diff] [blame] | 21 | #include <linux/gpio.h> |
Gregory CLEMENT | 270c499 | 2015-12-17 10:51:04 +0100 | [diff] [blame] | 22 | #include <linux/gpio/consumer.h> |
Alexey Dobriyan | a6b7a40 | 2011-06-06 10:43:46 +0000 | [diff] [blame] | 23 | #include <linux/interrupt.h> |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 24 | #include <linux/netdevice.h> |
| 25 | #include <linux/etherdevice.h> |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 26 | #include <linux/dma-mapping.h> |
Jamie Iles | 84e0cdb | 2011-03-08 20:17:06 +0000 | [diff] [blame] | 27 | #include <linux/platform_data/macb.h> |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 28 | #include <linux/platform_device.h> |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 29 | #include <linux/phy.h> |
Olof Johansson | b17471f | 2011-12-20 13:13:07 -0800 | [diff] [blame] | 30 | #include <linux/of.h> |
Jean-Christophe PLAGNIOL-VILLARD | fb97a84 | 2011-11-18 15:29:25 +0100 | [diff] [blame] | 31 | #include <linux/of_device.h> |
Gregory CLEMENT | 270c499 | 2015-12-17 10:51:04 +0100 | [diff] [blame] | 32 | #include <linux/of_gpio.h> |
Boris BREZILLON | 148cbb5 | 2013-08-22 17:57:28 +0200 | [diff] [blame] | 33 | #include <linux/of_mdio.h> |
Jean-Christophe PLAGNIOL-VILLARD | fb97a84 | 2011-11-18 15:29:25 +0100 | [diff] [blame] | 34 | #include <linux/of_net.h> |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 35 | #include <linux/ip.h> |
| 36 | #include <linux/udp.h> |
| 37 | #include <linux/tcp.h> |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 38 | #include "macb.h" |
| 39 | |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 40 | #define MACB_RX_BUFFER_SIZE 128 |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 41 | #define RX_BUFFER_MULTIPLE 64 /* bytes */ |
Zach Brown | 8441bb3 | 2016-10-19 09:56:58 -0500 | [diff] [blame] | 42 | |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 43 | #define DEFAULT_RX_RING_SIZE 512 /* must be power of 2 */ |
Zach Brown | 8441bb3 | 2016-10-19 09:56:58 -0500 | [diff] [blame] | 44 | #define MIN_RX_RING_SIZE 64 |
| 45 | #define MAX_RX_RING_SIZE 8192 |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 46 | #define RX_RING_BYTES(bp) (macb_dma_desc_get_size(bp) \ |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 47 | * (bp)->rx_ring_size) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 48 | |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 49 | #define DEFAULT_TX_RING_SIZE 512 /* must be power of 2 */ |
Zach Brown | 8441bb3 | 2016-10-19 09:56:58 -0500 | [diff] [blame] | 50 | #define MIN_TX_RING_SIZE 64 |
| 51 | #define MAX_TX_RING_SIZE 4096 |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 52 | #define TX_RING_BYTES(bp) (macb_dma_desc_get_size(bp) \ |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 53 | * (bp)->tx_ring_size) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 54 | |
Nicolas Ferre | 909a858 | 2012-11-19 06:00:21 +0000 | [diff] [blame] | 55 | /* level of occupied TX descriptors under which we wake up TX process */ |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 56 | #define MACB_TX_WAKEUP_THRESH(bp) (3 * (bp)->tx_ring_size / 4) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 57 | |
| 58 | #define MACB_RX_INT_FLAGS (MACB_BIT(RCOMP) | MACB_BIT(RXUBR) \ |
| 59 | | MACB_BIT(ISR_ROVR)) |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 60 | #define MACB_TX_ERR_FLAGS (MACB_BIT(ISR_TUND) \ |
| 61 | | MACB_BIT(ISR_RLE) \ |
| 62 | | MACB_BIT(TXERR)) |
| 63 | #define MACB_TX_INT_FLAGS (MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP)) |
| 64 | |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 65 | /* Max length of transmit frame must be a multiple of 8 bytes */ |
| 66 | #define MACB_TX_LEN_ALIGN 8 |
| 67 | #define MACB_MAX_TX_LEN ((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1))) |
| 68 | #define GEM_MAX_TX_LEN ((unsigned int)((1 << GEM_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1))) |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 69 | |
Jarod Wilson | 44770e1 | 2016-10-17 15:54:17 -0400 | [diff] [blame] | 70 | #define GEM_MTU_MIN_SIZE ETH_MIN_MTU |
David S. Miller | f9c45ae | 2017-07-03 06:31:05 -0700 | [diff] [blame] | 71 | #define MACB_NETIF_LSO NETIF_F_TSO |
Harini Katakam | a5898ea | 2015-05-06 22:27:18 +0530 | [diff] [blame] | 72 | |
Sergio Prado | 3e2a5e1 | 2016-02-09 12:07:16 -0200 | [diff] [blame] | 73 | #define MACB_WOL_HAS_MAGIC_PACKET (0x1 << 0) |
| 74 | #define MACB_WOL_ENABLED (0x1 << 1) |
| 75 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 76 | /* Graceful stop timeouts in us. We should allow up to |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 77 | * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions) |
| 78 | */ |
| 79 | #define MACB_HALT_TIMEOUT 1230 |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 80 | |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 81 | /* DMA buffer descriptor might be different size |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 82 | * depends on hardware configuration: |
| 83 | * |
| 84 | * 1. dma address width 32 bits: |
| 85 | * word 1: 32 bit address of Data Buffer |
| 86 | * word 2: control |
| 87 | * |
| 88 | * 2. dma address width 64 bits: |
| 89 | * word 1: 32 bit address of Data Buffer |
| 90 | * word 2: control |
| 91 | * word 3: upper 32 bit address of Data Buffer |
| 92 | * word 4: unused |
| 93 | * |
| 94 | * 3. dma address width 32 bits with hardware timestamping: |
| 95 | * word 1: 32 bit address of Data Buffer |
| 96 | * word 2: control |
| 97 | * word 3: timestamp word 1 |
| 98 | * word 4: timestamp word 2 |
| 99 | * |
| 100 | * 4. dma address width 64 bits with hardware timestamping: |
| 101 | * word 1: 32 bit address of Data Buffer |
| 102 | * word 2: control |
| 103 | * word 3: upper 32 bit address of Data Buffer |
| 104 | * word 4: unused |
| 105 | * word 5: timestamp word 1 |
| 106 | * word 6: timestamp word 2 |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 107 | */ |
| 108 | static unsigned int macb_dma_desc_get_size(struct macb *bp) |
| 109 | { |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 110 | #ifdef MACB_EXT_DESC |
| 111 | unsigned int desc_size; |
| 112 | |
| 113 | switch (bp->hw_dma_cap) { |
| 114 | case HW_DMA_CAP_64B: |
| 115 | desc_size = sizeof(struct macb_dma_desc) |
| 116 | + sizeof(struct macb_dma_desc_64); |
| 117 | break; |
| 118 | case HW_DMA_CAP_PTP: |
| 119 | desc_size = sizeof(struct macb_dma_desc) |
| 120 | + sizeof(struct macb_dma_desc_ptp); |
| 121 | break; |
| 122 | case HW_DMA_CAP_64B_PTP: |
| 123 | desc_size = sizeof(struct macb_dma_desc) |
| 124 | + sizeof(struct macb_dma_desc_64) |
| 125 | + sizeof(struct macb_dma_desc_ptp); |
| 126 | break; |
| 127 | default: |
| 128 | desc_size = sizeof(struct macb_dma_desc); |
| 129 | } |
| 130 | return desc_size; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 131 | #endif |
| 132 | return sizeof(struct macb_dma_desc); |
| 133 | } |
| 134 | |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 135 | static unsigned int macb_adj_dma_desc_idx(struct macb *bp, unsigned int desc_idx) |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 136 | { |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 137 | #ifdef MACB_EXT_DESC |
| 138 | switch (bp->hw_dma_cap) { |
| 139 | case HW_DMA_CAP_64B: |
| 140 | case HW_DMA_CAP_PTP: |
| 141 | desc_idx <<= 1; |
| 142 | break; |
| 143 | case HW_DMA_CAP_64B_PTP: |
| 144 | desc_idx *= 3; |
| 145 | break; |
| 146 | default: |
| 147 | break; |
| 148 | } |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 149 | #endif |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 150 | return desc_idx; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 151 | } |
| 152 | |
| 153 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
| 154 | static struct macb_dma_desc_64 *macb_64b_desc(struct macb *bp, struct macb_dma_desc *desc) |
| 155 | { |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 156 | if (bp->hw_dma_cap & HW_DMA_CAP_64B) |
| 157 | return (struct macb_dma_desc_64 *)((void *)desc + sizeof(struct macb_dma_desc)); |
| 158 | return NULL; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 159 | } |
| 160 | #endif |
| 161 | |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 162 | /* Ring buffer accessors */ |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 163 | static unsigned int macb_tx_ring_wrap(struct macb *bp, unsigned int index) |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 164 | { |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 165 | return index & (bp->tx_ring_size - 1); |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 166 | } |
| 167 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 168 | static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue, |
| 169 | unsigned int index) |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 170 | { |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 171 | index = macb_tx_ring_wrap(queue->bp, index); |
| 172 | index = macb_adj_dma_desc_idx(queue->bp, index); |
| 173 | return &queue->tx_ring[index]; |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 174 | } |
| 175 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 176 | static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue, |
| 177 | unsigned int index) |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 178 | { |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 179 | return &queue->tx_skb[macb_tx_ring_wrap(queue->bp, index)]; |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 180 | } |
| 181 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 182 | static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index) |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 183 | { |
| 184 | dma_addr_t offset; |
| 185 | |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 186 | offset = macb_tx_ring_wrap(queue->bp, index) * |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 187 | macb_dma_desc_get_size(queue->bp); |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 188 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 189 | return queue->tx_ring_dma + offset; |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 190 | } |
| 191 | |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 192 | static unsigned int macb_rx_ring_wrap(struct macb *bp, unsigned int index) |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 193 | { |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 194 | return index & (bp->rx_ring_size - 1); |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 195 | } |
| 196 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 197 | static struct macb_dma_desc *macb_rx_desc(struct macb_queue *queue, unsigned int index) |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 198 | { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 199 | index = macb_rx_ring_wrap(queue->bp, index); |
| 200 | index = macb_adj_dma_desc_idx(queue->bp, index); |
| 201 | return &queue->rx_ring[index]; |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 202 | } |
| 203 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 204 | static void *macb_rx_buffer(struct macb_queue *queue, unsigned int index) |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 205 | { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 206 | return queue->rx_buffers + queue->bp->rx_buffer_size * |
| 207 | macb_rx_ring_wrap(queue->bp, index); |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 208 | } |
| 209 | |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 210 | /* I/O accessors */ |
| 211 | static u32 hw_readl_native(struct macb *bp, int offset) |
| 212 | { |
| 213 | return __raw_readl(bp->regs + offset); |
| 214 | } |
| 215 | |
| 216 | static void hw_writel_native(struct macb *bp, int offset, u32 value) |
| 217 | { |
| 218 | __raw_writel(value, bp->regs + offset); |
| 219 | } |
| 220 | |
| 221 | static u32 hw_readl(struct macb *bp, int offset) |
| 222 | { |
| 223 | return readl_relaxed(bp->regs + offset); |
| 224 | } |
| 225 | |
| 226 | static void hw_writel(struct macb *bp, int offset, u32 value) |
| 227 | { |
| 228 | writel_relaxed(value, bp->regs + offset); |
| 229 | } |
| 230 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 231 | /* Find the CPU endianness by using the loopback bit of NCR register. When the |
Moritz Fischer | 88023be | 2016-03-29 19:11:15 -0700 | [diff] [blame] | 232 | * CPU is in big endian we need to program swapped mode for management |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 233 | * descriptor access. |
| 234 | */ |
| 235 | static bool hw_is_native_io(void __iomem *addr) |
| 236 | { |
| 237 | u32 value = MACB_BIT(LLB); |
| 238 | |
| 239 | __raw_writel(value, addr + MACB_NCR); |
| 240 | value = __raw_readl(addr + MACB_NCR); |
| 241 | |
| 242 | /* Write 0 back to disable everything */ |
| 243 | __raw_writel(0, addr + MACB_NCR); |
| 244 | |
| 245 | return value == MACB_BIT(LLB); |
| 246 | } |
| 247 | |
| 248 | static bool hw_is_gem(void __iomem *addr, bool native_io) |
| 249 | { |
| 250 | u32 id; |
| 251 | |
| 252 | if (native_io) |
| 253 | id = __raw_readl(addr + MACB_MID); |
| 254 | else |
| 255 | id = readl_relaxed(addr + MACB_MID); |
| 256 | |
| 257 | return MACB_BFEXT(IDNUM, id) >= 0x2; |
| 258 | } |
| 259 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 260 | static void macb_set_hwaddr(struct macb *bp) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 261 | { |
| 262 | u32 bottom; |
| 263 | u16 top; |
| 264 | |
| 265 | bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr)); |
Jamie Iles | f75ba50 | 2011-11-08 10:12:32 +0000 | [diff] [blame] | 266 | macb_or_gem_writel(bp, SA1B, bottom); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 267 | top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4))); |
Jamie Iles | f75ba50 | 2011-11-08 10:12:32 +0000 | [diff] [blame] | 268 | macb_or_gem_writel(bp, SA1T, top); |
Joachim Eastwood | 3629a6c | 2012-11-11 13:56:28 +0000 | [diff] [blame] | 269 | |
| 270 | /* Clear unused address register sets */ |
| 271 | macb_or_gem_writel(bp, SA2B, 0); |
| 272 | macb_or_gem_writel(bp, SA2T, 0); |
| 273 | macb_or_gem_writel(bp, SA3B, 0); |
| 274 | macb_or_gem_writel(bp, SA3T, 0); |
| 275 | macb_or_gem_writel(bp, SA4B, 0); |
| 276 | macb_or_gem_writel(bp, SA4T, 0); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 277 | } |
| 278 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 279 | static void macb_get_hwaddr(struct macb *bp) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 280 | { |
Joachim Eastwood | d25e78a | 2012-11-07 08:14:51 +0000 | [diff] [blame] | 281 | struct macb_platform_data *pdata; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 282 | u32 bottom; |
| 283 | u16 top; |
| 284 | u8 addr[6]; |
Joachim Eastwood | 17b8bb3 | 2012-11-07 08:14:50 +0000 | [diff] [blame] | 285 | int i; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 286 | |
Jingoo Han | c607a0d | 2013-08-30 14:12:21 +0900 | [diff] [blame] | 287 | pdata = dev_get_platdata(&bp->pdev->dev); |
Joachim Eastwood | d25e78a | 2012-11-07 08:14:51 +0000 | [diff] [blame] | 288 | |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 289 | /* Check all 4 address register for valid address */ |
Joachim Eastwood | 17b8bb3 | 2012-11-07 08:14:50 +0000 | [diff] [blame] | 290 | for (i = 0; i < 4; i++) { |
| 291 | bottom = macb_or_gem_readl(bp, SA1B + i * 8); |
| 292 | top = macb_or_gem_readl(bp, SA1T + i * 8); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 293 | |
Joachim Eastwood | d25e78a | 2012-11-07 08:14:51 +0000 | [diff] [blame] | 294 | if (pdata && pdata->rev_eth_addr) { |
| 295 | addr[5] = bottom & 0xff; |
| 296 | addr[4] = (bottom >> 8) & 0xff; |
| 297 | addr[3] = (bottom >> 16) & 0xff; |
| 298 | addr[2] = (bottom >> 24) & 0xff; |
| 299 | addr[1] = top & 0xff; |
| 300 | addr[0] = (top & 0xff00) >> 8; |
| 301 | } else { |
| 302 | addr[0] = bottom & 0xff; |
| 303 | addr[1] = (bottom >> 8) & 0xff; |
| 304 | addr[2] = (bottom >> 16) & 0xff; |
| 305 | addr[3] = (bottom >> 24) & 0xff; |
| 306 | addr[4] = top & 0xff; |
| 307 | addr[5] = (top >> 8) & 0xff; |
| 308 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 309 | |
Joachim Eastwood | 17b8bb3 | 2012-11-07 08:14:50 +0000 | [diff] [blame] | 310 | if (is_valid_ether_addr(addr)) { |
| 311 | memcpy(bp->dev->dev_addr, addr, sizeof(addr)); |
| 312 | return; |
| 313 | } |
Sven Schnelle | d1d5741 | 2008-06-09 16:33:57 -0700 | [diff] [blame] | 314 | } |
Joachim Eastwood | 17b8bb3 | 2012-11-07 08:14:50 +0000 | [diff] [blame] | 315 | |
Andy Shevchenko | a35919e | 2015-07-24 21:24:01 +0300 | [diff] [blame] | 316 | dev_info(&bp->pdev->dev, "invalid hw address, using random\n"); |
Joachim Eastwood | 17b8bb3 | 2012-11-07 08:14:50 +0000 | [diff] [blame] | 317 | eth_hw_addr_random(bp->dev); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 318 | } |
| 319 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 320 | static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 321 | { |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 322 | struct macb *bp = bus->priv; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 323 | int value; |
| 324 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 325 | macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF) |
| 326 | | MACB_BF(RW, MACB_MAN_READ) |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 327 | | MACB_BF(PHYA, mii_id) |
| 328 | | MACB_BF(REGA, regnum) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 329 | | MACB_BF(CODE, MACB_MAN_CODE))); |
| 330 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 331 | /* wait for end of transfer */ |
| 332 | while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR))) |
| 333 | cpu_relax(); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 334 | |
| 335 | value = MACB_BFEXT(DATA, macb_readl(bp, MAN)); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 336 | |
| 337 | return value; |
| 338 | } |
| 339 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 340 | static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum, |
| 341 | u16 value) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 342 | { |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 343 | struct macb *bp = bus->priv; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 344 | |
| 345 | macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF) |
| 346 | | MACB_BF(RW, MACB_MAN_WRITE) |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 347 | | MACB_BF(PHYA, mii_id) |
| 348 | | MACB_BF(REGA, regnum) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 349 | | MACB_BF(CODE, MACB_MAN_CODE) |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 350 | | MACB_BF(DATA, value))); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 351 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 352 | /* wait for end of transfer */ |
| 353 | while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR))) |
| 354 | cpu_relax(); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 355 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 356 | return 0; |
| 357 | } |
| 358 | |
Soren Brinkmann | e1824df | 2013-12-10 16:07:23 -0800 | [diff] [blame] | 359 | /** |
| 360 | * macb_set_tx_clk() - Set a clock to a new frequency |
| 361 | * @clk Pointer to the clock to change |
| 362 | * @rate New frequency in Hz |
| 363 | * @dev Pointer to the struct net_device |
| 364 | */ |
| 365 | static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev) |
| 366 | { |
| 367 | long ferr, rate, rate_rounded; |
| 368 | |
Cyrille Pitchen | 93b31f4 | 2015-03-07 07:23:31 +0100 | [diff] [blame] | 369 | if (!clk) |
| 370 | return; |
| 371 | |
Soren Brinkmann | e1824df | 2013-12-10 16:07:23 -0800 | [diff] [blame] | 372 | switch (speed) { |
| 373 | case SPEED_10: |
| 374 | rate = 2500000; |
| 375 | break; |
| 376 | case SPEED_100: |
| 377 | rate = 25000000; |
| 378 | break; |
| 379 | case SPEED_1000: |
| 380 | rate = 125000000; |
| 381 | break; |
| 382 | default: |
Soren Brinkmann | 9319e47 | 2013-12-10 20:57:57 -0800 | [diff] [blame] | 383 | return; |
Soren Brinkmann | e1824df | 2013-12-10 16:07:23 -0800 | [diff] [blame] | 384 | } |
| 385 | |
| 386 | rate_rounded = clk_round_rate(clk, rate); |
| 387 | if (rate_rounded < 0) |
| 388 | return; |
| 389 | |
| 390 | /* RGMII allows 50 ppm frequency error. Test and warn if this limit |
| 391 | * is not satisfied. |
| 392 | */ |
| 393 | ferr = abs(rate_rounded - rate); |
| 394 | ferr = DIV_ROUND_UP(ferr, rate / 100000); |
| 395 | if (ferr > 5) |
| 396 | netdev_warn(dev, "unable to generate target frequency: %ld Hz\n", |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 397 | rate); |
Soren Brinkmann | e1824df | 2013-12-10 16:07:23 -0800 | [diff] [blame] | 398 | |
| 399 | if (clk_set_rate(clk, rate_rounded)) |
| 400 | netdev_err(dev, "adjusting tx_clk failed.\n"); |
| 401 | } |
| 402 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 403 | static void macb_handle_link_change(struct net_device *dev) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 404 | { |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 405 | struct macb *bp = netdev_priv(dev); |
Philippe Reynes | 0a91281 | 2016-06-22 00:32:35 +0200 | [diff] [blame] | 406 | struct phy_device *phydev = dev->phydev; |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 407 | unsigned long flags; |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 408 | int status_change = 0; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 409 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 410 | spin_lock_irqsave(&bp->lock, flags); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 411 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 412 | if (phydev->link) { |
| 413 | if ((bp->speed != phydev->speed) || |
| 414 | (bp->duplex != phydev->duplex)) { |
| 415 | u32 reg; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 416 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 417 | reg = macb_readl(bp, NCFGR); |
| 418 | reg &= ~(MACB_BIT(SPD) | MACB_BIT(FD)); |
Patrice Vilchez | 140b755 | 2012-10-31 06:04:50 +0000 | [diff] [blame] | 419 | if (macb_is_gem(bp)) |
| 420 | reg &= ~GEM_BIT(GBE); |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 421 | |
| 422 | if (phydev->duplex) |
| 423 | reg |= MACB_BIT(FD); |
Atsushi Nemoto | 179956f | 2008-02-21 22:50:54 +0900 | [diff] [blame] | 424 | if (phydev->speed == SPEED_100) |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 425 | reg |= MACB_BIT(SPD); |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 426 | if (phydev->speed == SPEED_1000 && |
| 427 | bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE) |
Patrice Vilchez | 140b755 | 2012-10-31 06:04:50 +0000 | [diff] [blame] | 428 | reg |= GEM_BIT(GBE); |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 429 | |
Patrice Vilchez | 140b755 | 2012-10-31 06:04:50 +0000 | [diff] [blame] | 430 | macb_or_gem_writel(bp, NCFGR, reg); |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 431 | |
| 432 | bp->speed = phydev->speed; |
| 433 | bp->duplex = phydev->duplex; |
| 434 | status_change = 1; |
| 435 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 436 | } |
| 437 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 438 | if (phydev->link != bp->link) { |
Anton Vorontsov | c8f1568 | 2008-07-22 15:41:24 -0700 | [diff] [blame] | 439 | if (!phydev->link) { |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 440 | bp->speed = 0; |
| 441 | bp->duplex = -1; |
| 442 | } |
| 443 | bp->link = phydev->link; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 444 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 445 | status_change = 1; |
| 446 | } |
| 447 | |
| 448 | spin_unlock_irqrestore(&bp->lock, flags); |
| 449 | |
| 450 | if (status_change) { |
Nicolas Ferre | 03fc472 | 2012-07-03 23:14:13 +0000 | [diff] [blame] | 451 | if (phydev->link) { |
Jaeden Amero | 2c29b23 | 2015-03-12 18:07:54 -0500 | [diff] [blame] | 452 | /* Update the TX clock rate if and only if the link is |
| 453 | * up and there has been a link change. |
| 454 | */ |
| 455 | macb_set_tx_clk(bp->tx_clk, phydev->speed, dev); |
| 456 | |
Nicolas Ferre | 03fc472 | 2012-07-03 23:14:13 +0000 | [diff] [blame] | 457 | netif_carrier_on(dev); |
Jamie Iles | c220f8c | 2011-03-08 20:27:08 +0000 | [diff] [blame] | 458 | netdev_info(dev, "link up (%d/%s)\n", |
| 459 | phydev->speed, |
| 460 | phydev->duplex == DUPLEX_FULL ? |
| 461 | "Full" : "Half"); |
Nicolas Ferre | 03fc472 | 2012-07-03 23:14:13 +0000 | [diff] [blame] | 462 | } else { |
| 463 | netif_carrier_off(dev); |
Jamie Iles | c220f8c | 2011-03-08 20:27:08 +0000 | [diff] [blame] | 464 | netdev_info(dev, "link down\n"); |
Nicolas Ferre | 03fc472 | 2012-07-03 23:14:13 +0000 | [diff] [blame] | 465 | } |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 466 | } |
| 467 | } |
| 468 | |
| 469 | /* based on au1000_eth. c*/ |
| 470 | static int macb_mii_probe(struct net_device *dev) |
| 471 | { |
| 472 | struct macb *bp = netdev_priv(dev); |
Joachim Eastwood | 2dbfdbb | 2012-11-11 13:56:27 +0000 | [diff] [blame] | 473 | struct macb_platform_data *pdata; |
Jiri Pirko | 7455a76 | 2010-02-08 05:12:08 +0000 | [diff] [blame] | 474 | struct phy_device *phydev; |
Brad Mouring | 739de9a | 2018-03-13 16:32:13 -0500 | [diff] [blame] | 475 | struct device_node *np; |
| 476 | int phy_irq, ret, i; |
| 477 | |
| 478 | pdata = dev_get_platdata(&bp->pdev->dev); |
| 479 | np = bp->pdev->dev.of_node; |
| 480 | ret = 0; |
| 481 | |
| 482 | if (np) { |
| 483 | if (of_phy_is_fixed_link(np)) { |
| 484 | if (of_phy_register_fixed_link(np) < 0) { |
| 485 | dev_err(&bp->pdev->dev, |
| 486 | "broken fixed-link specification\n"); |
| 487 | return -ENODEV; |
| 488 | } |
| 489 | bp->phy_node = of_node_get(np); |
| 490 | } else { |
Brad Mouring | 2105a5d | 2018-03-13 16:32:15 -0500 | [diff] [blame] | 491 | bp->phy_node = of_parse_phandle(np, "phy-handle", 0); |
| 492 | /* fallback to standard phy registration if no |
| 493 | * phy-handle was found nor any phy found during |
| 494 | * dt phy registration |
Brad Mouring | 739de9a | 2018-03-13 16:32:13 -0500 | [diff] [blame] | 495 | */ |
Brad Mouring | 2105a5d | 2018-03-13 16:32:15 -0500 | [diff] [blame] | 496 | if (!bp->phy_node && !phy_find_first(bp->mii_bus)) { |
Brad Mouring | 739de9a | 2018-03-13 16:32:13 -0500 | [diff] [blame] | 497 | for (i = 0; i < PHY_MAX_ADDR; i++) { |
| 498 | struct phy_device *phydev; |
| 499 | |
| 500 | phydev = mdiobus_scan(bp->mii_bus, i); |
| 501 | if (IS_ERR(phydev) && |
| 502 | PTR_ERR(phydev) != -ENODEV) { |
| 503 | ret = PTR_ERR(phydev); |
| 504 | break; |
| 505 | } |
| 506 | } |
| 507 | |
| 508 | if (ret) |
| 509 | return -ENODEV; |
| 510 | } |
| 511 | } |
| 512 | } |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 513 | |
Michael Grzeschik | dacdbb4 | 2017-06-23 16:54:10 +0200 | [diff] [blame] | 514 | if (bp->phy_node) { |
| 515 | phydev = of_phy_connect(dev, bp->phy_node, |
| 516 | &macb_handle_link_change, 0, |
| 517 | bp->phy_interface); |
| 518 | if (!phydev) |
| 519 | return -ENODEV; |
| 520 | } else { |
| 521 | phydev = phy_find_first(bp->mii_bus); |
| 522 | if (!phydev) { |
| 523 | netdev_err(dev, "no PHY found\n"); |
| 524 | return -ENXIO; |
Joachim Eastwood | 2dbfdbb | 2012-11-11 13:56:27 +0000 | [diff] [blame] | 525 | } |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 526 | |
Michael Grzeschik | dacdbb4 | 2017-06-23 16:54:10 +0200 | [diff] [blame] | 527 | if (pdata) { |
| 528 | if (gpio_is_valid(pdata->phy_irq_pin)) { |
| 529 | ret = devm_gpio_request(&bp->pdev->dev, |
| 530 | pdata->phy_irq_pin, "phy int"); |
| 531 | if (!ret) { |
| 532 | phy_irq = gpio_to_irq(pdata->phy_irq_pin); |
| 533 | phydev->irq = (phy_irq < 0) ? PHY_POLL : phy_irq; |
| 534 | } |
| 535 | } else { |
| 536 | phydev->irq = PHY_POLL; |
| 537 | } |
| 538 | } |
| 539 | |
| 540 | /* attach the mac to the phy */ |
| 541 | ret = phy_connect_direct(dev, phydev, &macb_handle_link_change, |
| 542 | bp->phy_interface); |
| 543 | if (ret) { |
| 544 | netdev_err(dev, "Could not attach to PHY\n"); |
| 545 | return ret; |
| 546 | } |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 547 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 548 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 549 | /* mask with MAC supported features */ |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 550 | if (macb_is_gem(bp) && bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE) |
Patrice Vilchez | 140b755 | 2012-10-31 06:04:50 +0000 | [diff] [blame] | 551 | phydev->supported &= PHY_GBIT_FEATURES; |
| 552 | else |
| 553 | phydev->supported &= PHY_BASIC_FEATURES; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 554 | |
Nathan Sullivan | 222ca8e | 2015-05-22 09:22:10 -0500 | [diff] [blame] | 555 | if (bp->caps & MACB_CAPS_NO_GIGABIT_HALF) |
| 556 | phydev->supported &= ~SUPPORTED_1000baseT_Half; |
| 557 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 558 | phydev->advertising = phydev->supported; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 559 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 560 | bp->link = 0; |
| 561 | bp->speed = 0; |
| 562 | bp->duplex = -1; |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 563 | |
| 564 | return 0; |
| 565 | } |
| 566 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 567 | static int macb_mii_init(struct macb *bp) |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 568 | { |
Jamie Iles | 84e0cdb | 2011-03-08 20:17:06 +0000 | [diff] [blame] | 569 | struct macb_platform_data *pdata; |
Boris BREZILLON | 148cbb5 | 2013-08-22 17:57:28 +0200 | [diff] [blame] | 570 | struct device_node *np; |
Brad Mouring | cb732e9 | 2018-03-13 16:32:14 -0500 | [diff] [blame] | 571 | int err; |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 572 | |
Uwe Kleine-Koenig | 3dbda77 | 2009-07-23 08:31:31 +0200 | [diff] [blame] | 573 | /* Enable management port */ |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 574 | macb_writel(bp, NCR, MACB_BIT(MPE)); |
| 575 | |
Lennert Buytenhek | 298cf9b | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 576 | bp->mii_bus = mdiobus_alloc(); |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 577 | if (!bp->mii_bus) { |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 578 | err = -ENOMEM; |
| 579 | goto err_out; |
| 580 | } |
| 581 | |
Lennert Buytenhek | 298cf9b | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 582 | bp->mii_bus->name = "MACB_mii_bus"; |
| 583 | bp->mii_bus->read = &macb_mdio_read; |
| 584 | bp->mii_bus->write = &macb_mdio_write; |
Florian Fainelli | 98d5e57 | 2012-01-09 23:59:11 +0000 | [diff] [blame] | 585 | snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x", |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 586 | bp->pdev->name, bp->pdev->id); |
Lennert Buytenhek | 298cf9b | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 587 | bp->mii_bus->priv = bp; |
Florian Fainelli | cf66966 | 2016-05-02 18:38:45 -0700 | [diff] [blame] | 588 | bp->mii_bus->parent = &bp->pdev->dev; |
Jingoo Han | c607a0d | 2013-08-30 14:12:21 +0900 | [diff] [blame] | 589 | pdata = dev_get_platdata(&bp->pdev->dev); |
Lennert Buytenhek | 298cf9b | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 590 | |
Jamie Iles | 9152394 | 2011-02-28 04:05:25 +0000 | [diff] [blame] | 591 | dev_set_drvdata(&bp->dev->dev, bp->mii_bus); |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 592 | |
Boris BREZILLON | 148cbb5 | 2013-08-22 17:57:28 +0200 | [diff] [blame] | 593 | np = bp->pdev->dev.of_node; |
Florian Fainelli | 00e798c | 2018-05-15 16:56:19 -0700 | [diff] [blame] | 594 | if (pdata) |
| 595 | bp->mii_bus->phy_mask = pdata->phy_mask; |
Brad Mouring | 739de9a | 2018-03-13 16:32:13 -0500 | [diff] [blame] | 596 | |
Florian Fainelli | 00e798c | 2018-05-15 16:56:19 -0700 | [diff] [blame] | 597 | err = of_mdiobus_register(bp->mii_bus, np); |
Boris BREZILLON | 148cbb5 | 2013-08-22 17:57:28 +0200 | [diff] [blame] | 598 | if (err) |
Andrew Lunn | e7f4dc3 | 2016-01-06 20:11:15 +0100 | [diff] [blame] | 599 | goto err_out_free_mdiobus; |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 600 | |
Boris BREZILLON | 7daa78e | 2013-08-27 14:36:14 +0200 | [diff] [blame] | 601 | err = macb_mii_probe(bp->dev); |
| 602 | if (err) |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 603 | goto err_out_unregister_bus; |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 604 | |
| 605 | return 0; |
| 606 | |
| 607 | err_out_unregister_bus: |
Lennert Buytenhek | 298cf9b | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 608 | mdiobus_unregister(bp->mii_bus); |
Michael Grzeschik | 9ce9814 | 2017-11-08 09:56:34 +0100 | [diff] [blame] | 609 | if (np && of_phy_is_fixed_link(np)) |
| 610 | of_phy_deregister_fixed_link(np); |
Brad Mouring | 739de9a | 2018-03-13 16:32:13 -0500 | [diff] [blame] | 611 | err_out_free_mdiobus: |
| 612 | of_node_put(bp->phy_node); |
Lennert Buytenhek | 298cf9b | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 613 | mdiobus_free(bp->mii_bus); |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 614 | err_out: |
| 615 | return err; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 616 | } |
| 617 | |
| 618 | static void macb_update_stats(struct macb *bp) |
| 619 | { |
Jamie Iles | a494ed8 | 2011-03-09 16:26:35 +0000 | [diff] [blame] | 620 | u32 *p = &bp->hw_stats.macb.rx_pause_frames; |
| 621 | u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1; |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 622 | int offset = MACB_PFR; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 623 | |
| 624 | WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4); |
| 625 | |
Moritz Fischer | 96ec631 | 2016-03-29 19:11:11 -0700 | [diff] [blame] | 626 | for (; p < end; p++, offset += 4) |
David S. Miller | 7a6e070 | 2015-07-27 14:24:48 -0700 | [diff] [blame] | 627 | *p += bp->macb_reg_readl(bp, offset); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 628 | } |
| 629 | |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 630 | static int macb_halt_tx(struct macb *bp) |
| 631 | { |
| 632 | unsigned long halt_time, timeout; |
| 633 | u32 status; |
| 634 | |
| 635 | macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT)); |
| 636 | |
| 637 | timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT); |
| 638 | do { |
| 639 | halt_time = jiffies; |
| 640 | status = macb_readl(bp, TSR); |
| 641 | if (!(status & MACB_BIT(TGO))) |
| 642 | return 0; |
| 643 | |
| 644 | usleep_range(10, 250); |
| 645 | } while (time_before(halt_time, timeout)); |
| 646 | |
| 647 | return -ETIMEDOUT; |
| 648 | } |
| 649 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 650 | static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb) |
| 651 | { |
| 652 | if (tx_skb->mapping) { |
| 653 | if (tx_skb->mapped_as_page) |
| 654 | dma_unmap_page(&bp->pdev->dev, tx_skb->mapping, |
| 655 | tx_skb->size, DMA_TO_DEVICE); |
| 656 | else |
| 657 | dma_unmap_single(&bp->pdev->dev, tx_skb->mapping, |
| 658 | tx_skb->size, DMA_TO_DEVICE); |
| 659 | tx_skb->mapping = 0; |
| 660 | } |
| 661 | |
| 662 | if (tx_skb->skb) { |
| 663 | dev_kfree_skb_any(tx_skb->skb); |
| 664 | tx_skb->skb = NULL; |
| 665 | } |
| 666 | } |
| 667 | |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 668 | static void macb_set_addr(struct macb *bp, struct macb_dma_desc *desc, dma_addr_t addr) |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 669 | { |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 670 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 671 | struct macb_dma_desc_64 *desc_64; |
| 672 | |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 673 | if (bp->hw_dma_cap & HW_DMA_CAP_64B) { |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 674 | desc_64 = macb_64b_desc(bp, desc); |
| 675 | desc_64->addrh = upper_32_bits(addr); |
| 676 | } |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 677 | #endif |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 678 | desc->addr = lower_32_bits(addr); |
| 679 | } |
| 680 | |
| 681 | static dma_addr_t macb_get_addr(struct macb *bp, struct macb_dma_desc *desc) |
| 682 | { |
| 683 | dma_addr_t addr = 0; |
| 684 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
| 685 | struct macb_dma_desc_64 *desc_64; |
| 686 | |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 687 | if (bp->hw_dma_cap & HW_DMA_CAP_64B) { |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 688 | desc_64 = macb_64b_desc(bp, desc); |
| 689 | addr = ((u64)(desc_64->addrh) << 32); |
| 690 | } |
| 691 | #endif |
| 692 | addr |= MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr)); |
| 693 | return addr; |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 694 | } |
| 695 | |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 696 | static void macb_tx_error_task(struct work_struct *work) |
| 697 | { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 698 | struct macb_queue *queue = container_of(work, struct macb_queue, |
| 699 | tx_error_task); |
| 700 | struct macb *bp = queue->bp; |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 701 | struct macb_tx_skb *tx_skb; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 702 | struct macb_dma_desc *desc; |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 703 | struct sk_buff *skb; |
| 704 | unsigned int tail; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 705 | unsigned long flags; |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 706 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 707 | netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n", |
| 708 | (unsigned int)(queue - bp->queues), |
| 709 | queue->tx_tail, queue->tx_head); |
| 710 | |
| 711 | /* Prevent the queue IRQ handlers from running: each of them may call |
| 712 | * macb_tx_interrupt(), which in turn may call netif_wake_subqueue(). |
| 713 | * As explained below, we have to halt the transmission before updating |
| 714 | * TBQP registers so we call netif_tx_stop_all_queues() to notify the |
| 715 | * network engine about the macb/gem being halted. |
| 716 | */ |
| 717 | spin_lock_irqsave(&bp->lock, flags); |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 718 | |
| 719 | /* Make sure nobody is trying to queue up new packets */ |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 720 | netif_tx_stop_all_queues(bp->dev); |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 721 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 722 | /* Stop transmission now |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 723 | * (in case we have just queued new packets) |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 724 | * macb/gem must be halted to write TBQP register |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 725 | */ |
| 726 | if (macb_halt_tx(bp)) |
| 727 | /* Just complain for now, reinitializing TX path can be good */ |
| 728 | netdev_err(bp->dev, "BUG: halt tx timed out\n"); |
| 729 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 730 | /* Treat frames in TX queue including the ones that caused the error. |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 731 | * Free transmit buffers in upper layer. |
| 732 | */ |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 733 | for (tail = queue->tx_tail; tail != queue->tx_head; tail++) { |
| 734 | u32 ctrl; |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 735 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 736 | desc = macb_tx_desc(queue, tail); |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 737 | ctrl = desc->ctrl; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 738 | tx_skb = macb_tx_skb(queue, tail); |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 739 | skb = tx_skb->skb; |
| 740 | |
| 741 | if (ctrl & MACB_BIT(TX_USED)) { |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 742 | /* skb is set for the last buffer of the frame */ |
| 743 | while (!skb) { |
| 744 | macb_tx_unmap(bp, tx_skb); |
| 745 | tail++; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 746 | tx_skb = macb_tx_skb(queue, tail); |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 747 | skb = tx_skb->skb; |
| 748 | } |
| 749 | |
| 750 | /* ctrl still refers to the first buffer descriptor |
| 751 | * since it's the only one written back by the hardware |
| 752 | */ |
| 753 | if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) { |
| 754 | netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n", |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 755 | macb_tx_ring_wrap(bp, tail), |
| 756 | skb->data); |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 757 | bp->dev->stats.tx_packets++; |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 758 | queue->stats.tx_packets++; |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 759 | bp->dev->stats.tx_bytes += skb->len; |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 760 | queue->stats.tx_bytes += skb->len; |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 761 | } |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 762 | } else { |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 763 | /* "Buffers exhausted mid-frame" errors may only happen |
| 764 | * if the driver is buggy, so complain loudly about |
| 765 | * those. Statistics are updated by hardware. |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 766 | */ |
| 767 | if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED)) |
| 768 | netdev_err(bp->dev, |
| 769 | "BUG: TX buffers exhausted mid-frame\n"); |
| 770 | |
| 771 | desc->ctrl = ctrl | MACB_BIT(TX_USED); |
| 772 | } |
| 773 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 774 | macb_tx_unmap(bp, tx_skb); |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 775 | } |
| 776 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 777 | /* Set end of TX queue */ |
| 778 | desc = macb_tx_desc(queue, 0); |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 779 | macb_set_addr(bp, desc, 0); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 780 | desc->ctrl = MACB_BIT(TX_USED); |
| 781 | |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 782 | /* Make descriptor updates visible to hardware */ |
| 783 | wmb(); |
| 784 | |
| 785 | /* Reinitialize the TX desc queue */ |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 786 | queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma)); |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 787 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 788 | if (bp->hw_dma_cap & HW_DMA_CAP_64B) |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 789 | queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma)); |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 790 | #endif |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 791 | /* Make TX ring reflect state of hardware */ |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 792 | queue->tx_head = 0; |
| 793 | queue->tx_tail = 0; |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 794 | |
| 795 | /* Housework before enabling TX IRQ */ |
| 796 | macb_writel(bp, TSR, macb_readl(bp, TSR)); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 797 | queue_writel(queue, IER, MACB_TX_INT_FLAGS); |
| 798 | |
| 799 | /* Now we are ready to start transmission again */ |
| 800 | netif_tx_start_all_queues(bp->dev); |
| 801 | macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART)); |
| 802 | |
| 803 | spin_unlock_irqrestore(&bp->lock, flags); |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 804 | } |
| 805 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 806 | static void macb_tx_interrupt(struct macb_queue *queue) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 807 | { |
| 808 | unsigned int tail; |
| 809 | unsigned int head; |
| 810 | u32 status; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 811 | struct macb *bp = queue->bp; |
| 812 | u16 queue_index = queue - bp->queues; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 813 | |
| 814 | status = macb_readl(bp, TSR); |
| 815 | macb_writel(bp, TSR, status); |
| 816 | |
Nicolas Ferre | 581df9e | 2013-05-14 03:00:16 +0000 | [diff] [blame] | 817 | if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE) |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 818 | queue_writel(queue, ISR, MACB_BIT(TCOMP)); |
Steffen Trumtrar | 749a2b6 | 2013-03-27 23:07:05 +0000 | [diff] [blame] | 819 | |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 820 | netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n", |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 821 | (unsigned long)status); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 822 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 823 | head = queue->tx_head; |
| 824 | for (tail = queue->tx_tail; tail != head; tail++) { |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 825 | struct macb_tx_skb *tx_skb; |
| 826 | struct sk_buff *skb; |
| 827 | struct macb_dma_desc *desc; |
| 828 | u32 ctrl; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 829 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 830 | desc = macb_tx_desc(queue, tail); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 831 | |
Havard Skinnemoen | 03dbe05 | 2012-10-31 06:04:51 +0000 | [diff] [blame] | 832 | /* Make hw descriptor updates visible to CPU */ |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 833 | rmb(); |
Havard Skinnemoen | 03dbe05 | 2012-10-31 06:04:51 +0000 | [diff] [blame] | 834 | |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 835 | ctrl = desc->ctrl; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 836 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 837 | /* TX_USED bit is only set by hardware on the very first buffer |
| 838 | * descriptor of the transmitted frame. |
| 839 | */ |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 840 | if (!(ctrl & MACB_BIT(TX_USED))) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 841 | break; |
| 842 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 843 | /* Process all buffers of the current transmitted frame */ |
| 844 | for (;; tail++) { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 845 | tx_skb = macb_tx_skb(queue, tail); |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 846 | skb = tx_skb->skb; |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 847 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 848 | /* First, update TX stats if needed */ |
| 849 | if (skb) { |
Rafal Ozieblo | ab91f0a | 2017-06-29 07:14:16 +0100 | [diff] [blame] | 850 | if (gem_ptp_do_txstamp(queue, skb, desc) == 0) { |
| 851 | /* skb now belongs to timestamp buffer |
| 852 | * and will be removed later |
| 853 | */ |
| 854 | tx_skb->skb = NULL; |
| 855 | } |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 856 | netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n", |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 857 | macb_tx_ring_wrap(bp, tail), |
| 858 | skb->data); |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 859 | bp->dev->stats.tx_packets++; |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 860 | queue->stats.tx_packets++; |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 861 | bp->dev->stats.tx_bytes += skb->len; |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 862 | queue->stats.tx_bytes += skb->len; |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 863 | } |
| 864 | |
| 865 | /* Now we can safely release resources */ |
| 866 | macb_tx_unmap(bp, tx_skb); |
| 867 | |
| 868 | /* skb is set only for the last buffer of the frame. |
| 869 | * WARNING: at this point skb has been freed by |
| 870 | * macb_tx_unmap(). |
| 871 | */ |
| 872 | if (skb) |
| 873 | break; |
| 874 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 875 | } |
| 876 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 877 | queue->tx_tail = tail; |
| 878 | if (__netif_subqueue_stopped(bp->dev, queue_index) && |
| 879 | CIRC_CNT(queue->tx_head, queue->tx_tail, |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 880 | bp->tx_ring_size) <= MACB_TX_WAKEUP_THRESH(bp)) |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 881 | netif_wake_subqueue(bp->dev, queue_index); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 882 | } |
| 883 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 884 | static void gem_rx_refill(struct macb_queue *queue) |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 885 | { |
| 886 | unsigned int entry; |
| 887 | struct sk_buff *skb; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 888 | dma_addr_t paddr; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 889 | struct macb *bp = queue->bp; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 890 | struct macb_dma_desc *desc; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 891 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 892 | while (CIRC_SPACE(queue->rx_prepared_head, queue->rx_tail, |
| 893 | bp->rx_ring_size) > 0) { |
| 894 | entry = macb_rx_ring_wrap(bp, queue->rx_prepared_head); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 895 | |
| 896 | /* Make hw descriptor updates visible to CPU */ |
| 897 | rmb(); |
| 898 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 899 | queue->rx_prepared_head++; |
| 900 | desc = macb_rx_desc(queue, entry); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 901 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 902 | if (!queue->rx_skbuff[entry]) { |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 903 | /* allocate sk_buff for this free entry in ring */ |
| 904 | skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size); |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 905 | if (unlikely(!skb)) { |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 906 | netdev_err(bp->dev, |
| 907 | "Unable to allocate sk_buff\n"); |
| 908 | break; |
| 909 | } |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 910 | |
| 911 | /* now fill corresponding descriptor entry */ |
| 912 | paddr = dma_map_single(&bp->pdev->dev, skb->data, |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 913 | bp->rx_buffer_size, |
| 914 | DMA_FROM_DEVICE); |
Soren Brinkmann | 9203090 | 2014-03-04 08:46:39 -0800 | [diff] [blame] | 915 | if (dma_mapping_error(&bp->pdev->dev, paddr)) { |
| 916 | dev_kfree_skb(skb); |
| 917 | break; |
| 918 | } |
| 919 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 920 | queue->rx_skbuff[entry] = skb; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 921 | |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 922 | if (entry == bp->rx_ring_size - 1) |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 923 | paddr |= MACB_BIT(RX_WRAP); |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 924 | macb_set_addr(bp, desc, paddr); |
| 925 | desc->ctrl = 0; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 926 | |
| 927 | /* properly align Ethernet header */ |
| 928 | skb_reserve(skb, NET_IP_ALIGN); |
Punnaiah Choudary Kalluri | d4c216c | 2015-04-29 08:34:46 +0530 | [diff] [blame] | 929 | } else { |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 930 | desc->addr &= ~MACB_BIT(RX_USED); |
| 931 | desc->ctrl = 0; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 932 | } |
| 933 | } |
| 934 | |
| 935 | /* Make descriptor updates visible to hardware */ |
| 936 | wmb(); |
| 937 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 938 | netdev_vdbg(bp->dev, "rx ring: queue: %p, prepared head %d, tail %d\n", |
| 939 | queue, queue->rx_prepared_head, queue->rx_tail); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 940 | } |
| 941 | |
| 942 | /* Mark DMA descriptors from begin up to and not including end as unused */ |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 943 | static void discard_partial_frame(struct macb_queue *queue, unsigned int begin, |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 944 | unsigned int end) |
| 945 | { |
| 946 | unsigned int frag; |
| 947 | |
| 948 | for (frag = begin; frag != end; frag++) { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 949 | struct macb_dma_desc *desc = macb_rx_desc(queue, frag); |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 950 | |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 951 | desc->addr &= ~MACB_BIT(RX_USED); |
| 952 | } |
| 953 | |
| 954 | /* Make descriptor updates visible to hardware */ |
| 955 | wmb(); |
| 956 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 957 | /* When this happens, the hardware stats registers for |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 958 | * whatever caused this is updated, so we don't have to record |
| 959 | * anything. |
| 960 | */ |
| 961 | } |
| 962 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 963 | static int gem_rx(struct macb_queue *queue, int budget) |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 964 | { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 965 | struct macb *bp = queue->bp; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 966 | unsigned int len; |
| 967 | unsigned int entry; |
| 968 | struct sk_buff *skb; |
| 969 | struct macb_dma_desc *desc; |
| 970 | int count = 0; |
| 971 | |
| 972 | while (count < budget) { |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 973 | u32 ctrl; |
| 974 | dma_addr_t addr; |
| 975 | bool rxused; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 976 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 977 | entry = macb_rx_ring_wrap(bp, queue->rx_tail); |
| 978 | desc = macb_rx_desc(queue, entry); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 979 | |
| 980 | /* Make hw descriptor updates visible to CPU */ |
| 981 | rmb(); |
| 982 | |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 983 | rxused = (desc->addr & MACB_BIT(RX_USED)) ? true : false; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 984 | addr = macb_get_addr(bp, desc); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 985 | ctrl = desc->ctrl; |
| 986 | |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 987 | if (!rxused) |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 988 | break; |
| 989 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 990 | queue->rx_tail++; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 991 | count++; |
| 992 | |
| 993 | if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) { |
| 994 | netdev_err(bp->dev, |
| 995 | "not whole frame pointed by descriptor\n"); |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 996 | bp->dev->stats.rx_dropped++; |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 997 | queue->stats.rx_dropped++; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 998 | break; |
| 999 | } |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1000 | skb = queue->rx_skbuff[entry]; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1001 | if (unlikely(!skb)) { |
| 1002 | netdev_err(bp->dev, |
| 1003 | "inconsistent Rx descriptor chain\n"); |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 1004 | bp->dev->stats.rx_dropped++; |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 1005 | queue->stats.rx_dropped++; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1006 | break; |
| 1007 | } |
| 1008 | /* now everything is ready for receiving packet */ |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1009 | queue->rx_skbuff[entry] = NULL; |
Harini Katakam | 98b5a0f4 | 2015-05-06 22:27:17 +0530 | [diff] [blame] | 1010 | len = ctrl & bp->rx_frm_len_mask; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1011 | |
| 1012 | netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len); |
| 1013 | |
| 1014 | skb_put(skb, len); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1015 | dma_unmap_single(&bp->pdev->dev, addr, |
Soren Brinkmann | 48330e08 | 2014-03-04 08:46:40 -0800 | [diff] [blame] | 1016 | bp->rx_buffer_size, DMA_FROM_DEVICE); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1017 | |
| 1018 | skb->protocol = eth_type_trans(skb, bp->dev); |
| 1019 | skb_checksum_none_assert(skb); |
Cyrille Pitchen | 924ec53 | 2014-07-24 13:51:01 +0200 | [diff] [blame] | 1020 | if (bp->dev->features & NETIF_F_RXCSUM && |
| 1021 | !(bp->dev->flags & IFF_PROMISC) && |
| 1022 | GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK) |
| 1023 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1024 | |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 1025 | bp->dev->stats.rx_packets++; |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 1026 | queue->stats.rx_packets++; |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 1027 | bp->dev->stats.rx_bytes += skb->len; |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 1028 | queue->stats.rx_bytes += skb->len; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1029 | |
Rafal Ozieblo | ab91f0a | 2017-06-29 07:14:16 +0100 | [diff] [blame] | 1030 | gem_ptp_do_rxstamp(bp, skb, desc); |
| 1031 | |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1032 | #if defined(DEBUG) && defined(VERBOSE_DEBUG) |
| 1033 | netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n", |
| 1034 | skb->len, skb->csum); |
| 1035 | print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1, |
Cyrille Pitchen | 51f8301 | 2014-12-11 11:15:54 +0100 | [diff] [blame] | 1036 | skb_mac_header(skb), 16, true); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1037 | print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1, |
| 1038 | skb->data, 32, true); |
| 1039 | #endif |
| 1040 | |
| 1041 | netif_receive_skb(skb); |
| 1042 | } |
| 1043 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1044 | gem_rx_refill(queue); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1045 | |
| 1046 | return count; |
| 1047 | } |
| 1048 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1049 | static int macb_rx_frame(struct macb_queue *queue, unsigned int first_frag, |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1050 | unsigned int last_frag) |
| 1051 | { |
| 1052 | unsigned int len; |
| 1053 | unsigned int frag; |
Havard Skinnemoen | 29bc2e1 | 2012-10-31 06:04:58 +0000 | [diff] [blame] | 1054 | unsigned int offset; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1055 | struct sk_buff *skb; |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 1056 | struct macb_dma_desc *desc; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1057 | struct macb *bp = queue->bp; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1058 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1059 | desc = macb_rx_desc(queue, last_frag); |
Harini Katakam | 98b5a0f4 | 2015-05-06 22:27:17 +0530 | [diff] [blame] | 1060 | len = desc->ctrl & bp->rx_frm_len_mask; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1061 | |
Havard Skinnemoen | a268adb | 2012-10-31 06:04:52 +0000 | [diff] [blame] | 1062 | netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n", |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1063 | macb_rx_ring_wrap(bp, first_frag), |
| 1064 | macb_rx_ring_wrap(bp, last_frag), len); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1065 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 1066 | /* The ethernet header starts NET_IP_ALIGN bytes into the |
Havard Skinnemoen | 29bc2e1 | 2012-10-31 06:04:58 +0000 | [diff] [blame] | 1067 | * first buffer. Since the header is 14 bytes, this makes the |
| 1068 | * payload word-aligned. |
| 1069 | * |
| 1070 | * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy |
| 1071 | * the two padding bytes into the skb so that we avoid hitting |
| 1072 | * the slowpath in memcpy(), and pull them off afterwards. |
| 1073 | */ |
| 1074 | skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1075 | if (!skb) { |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 1076 | bp->dev->stats.rx_dropped++; |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 1077 | for (frag = first_frag; ; frag++) { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1078 | desc = macb_rx_desc(queue, frag); |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 1079 | desc->addr &= ~MACB_BIT(RX_USED); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1080 | if (frag == last_frag) |
| 1081 | break; |
| 1082 | } |
Havard Skinnemoen | 03dbe05 | 2012-10-31 06:04:51 +0000 | [diff] [blame] | 1083 | |
| 1084 | /* Make descriptor updates visible to hardware */ |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1085 | wmb(); |
Havard Skinnemoen | 03dbe05 | 2012-10-31 06:04:51 +0000 | [diff] [blame] | 1086 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1087 | return 1; |
| 1088 | } |
| 1089 | |
Havard Skinnemoen | 29bc2e1 | 2012-10-31 06:04:58 +0000 | [diff] [blame] | 1090 | offset = 0; |
| 1091 | len += NET_IP_ALIGN; |
Eric Dumazet | bc8acf2 | 2010-09-02 13:07:41 -0700 | [diff] [blame] | 1092 | skb_checksum_none_assert(skb); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1093 | skb_put(skb, len); |
| 1094 | |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 1095 | for (frag = first_frag; ; frag++) { |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 1096 | unsigned int frag_len = bp->rx_buffer_size; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1097 | |
| 1098 | if (offset + frag_len > len) { |
Cyrille Pitchen | 9ba723b | 2016-03-25 10:37:34 +0100 | [diff] [blame] | 1099 | if (unlikely(frag != last_frag)) { |
| 1100 | dev_kfree_skb_any(skb); |
| 1101 | return -1; |
| 1102 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1103 | frag_len = len - offset; |
| 1104 | } |
Arnaldo Carvalho de Melo | 27d7ff4 | 2007-03-31 11:55:19 -0300 | [diff] [blame] | 1105 | skb_copy_to_linear_data_offset(skb, offset, |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1106 | macb_rx_buffer(queue, frag), |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 1107 | frag_len); |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 1108 | offset += bp->rx_buffer_size; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1109 | desc = macb_rx_desc(queue, frag); |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 1110 | desc->addr &= ~MACB_BIT(RX_USED); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1111 | |
| 1112 | if (frag == last_frag) |
| 1113 | break; |
| 1114 | } |
| 1115 | |
Havard Skinnemoen | 03dbe05 | 2012-10-31 06:04:51 +0000 | [diff] [blame] | 1116 | /* Make descriptor updates visible to hardware */ |
| 1117 | wmb(); |
| 1118 | |
Havard Skinnemoen | 29bc2e1 | 2012-10-31 06:04:58 +0000 | [diff] [blame] | 1119 | __skb_pull(skb, NET_IP_ALIGN); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1120 | skb->protocol = eth_type_trans(skb, bp->dev); |
| 1121 | |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 1122 | bp->dev->stats.rx_packets++; |
| 1123 | bp->dev->stats.rx_bytes += skb->len; |
Havard Skinnemoen | a268adb | 2012-10-31 06:04:52 +0000 | [diff] [blame] | 1124 | netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n", |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 1125 | skb->len, skb->csum); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1126 | netif_receive_skb(skb); |
| 1127 | |
| 1128 | return 0; |
| 1129 | } |
| 1130 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1131 | static inline void macb_init_rx_ring(struct macb_queue *queue) |
Cyrille Pitchen | 9ba723b | 2016-03-25 10:37:34 +0100 | [diff] [blame] | 1132 | { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1133 | struct macb *bp = queue->bp; |
Cyrille Pitchen | 9ba723b | 2016-03-25 10:37:34 +0100 | [diff] [blame] | 1134 | dma_addr_t addr; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1135 | struct macb_dma_desc *desc = NULL; |
Cyrille Pitchen | 9ba723b | 2016-03-25 10:37:34 +0100 | [diff] [blame] | 1136 | int i; |
| 1137 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1138 | addr = queue->rx_buffers_dma; |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1139 | for (i = 0; i < bp->rx_ring_size; i++) { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1140 | desc = macb_rx_desc(queue, i); |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1141 | macb_set_addr(bp, desc, addr); |
| 1142 | desc->ctrl = 0; |
Cyrille Pitchen | 9ba723b | 2016-03-25 10:37:34 +0100 | [diff] [blame] | 1143 | addr += bp->rx_buffer_size; |
| 1144 | } |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1145 | desc->addr |= MACB_BIT(RX_WRAP); |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1146 | queue->rx_tail = 0; |
Cyrille Pitchen | 9ba723b | 2016-03-25 10:37:34 +0100 | [diff] [blame] | 1147 | } |
| 1148 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1149 | static int macb_rx(struct macb_queue *queue, int budget) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1150 | { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1151 | struct macb *bp = queue->bp; |
Cyrille Pitchen | 9ba723b | 2016-03-25 10:37:34 +0100 | [diff] [blame] | 1152 | bool reset_rx_queue = false; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1153 | int received = 0; |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 1154 | unsigned int tail; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1155 | int first_frag = -1; |
| 1156 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1157 | for (tail = queue->rx_tail; budget > 0; tail++) { |
| 1158 | struct macb_dma_desc *desc = macb_rx_desc(queue, tail); |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1159 | u32 ctrl; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1160 | |
Havard Skinnemoen | 03dbe05 | 2012-10-31 06:04:51 +0000 | [diff] [blame] | 1161 | /* Make hw descriptor updates visible to CPU */ |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1162 | rmb(); |
Havard Skinnemoen | 03dbe05 | 2012-10-31 06:04:51 +0000 | [diff] [blame] | 1163 | |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 1164 | ctrl = desc->ctrl; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1165 | |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1166 | if (!(desc->addr & MACB_BIT(RX_USED))) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1167 | break; |
| 1168 | |
| 1169 | if (ctrl & MACB_BIT(RX_SOF)) { |
| 1170 | if (first_frag != -1) |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1171 | discard_partial_frame(queue, first_frag, tail); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1172 | first_frag = tail; |
| 1173 | } |
| 1174 | |
| 1175 | if (ctrl & MACB_BIT(RX_EOF)) { |
| 1176 | int dropped; |
Cyrille Pitchen | 9ba723b | 2016-03-25 10:37:34 +0100 | [diff] [blame] | 1177 | |
| 1178 | if (unlikely(first_frag == -1)) { |
| 1179 | reset_rx_queue = true; |
| 1180 | continue; |
| 1181 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1182 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1183 | dropped = macb_rx_frame(queue, first_frag, tail); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1184 | first_frag = -1; |
Cyrille Pitchen | 9ba723b | 2016-03-25 10:37:34 +0100 | [diff] [blame] | 1185 | if (unlikely(dropped < 0)) { |
| 1186 | reset_rx_queue = true; |
| 1187 | continue; |
| 1188 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1189 | if (!dropped) { |
| 1190 | received++; |
| 1191 | budget--; |
| 1192 | } |
| 1193 | } |
| 1194 | } |
| 1195 | |
Cyrille Pitchen | 9ba723b | 2016-03-25 10:37:34 +0100 | [diff] [blame] | 1196 | if (unlikely(reset_rx_queue)) { |
| 1197 | unsigned long flags; |
| 1198 | u32 ctrl; |
| 1199 | |
| 1200 | netdev_err(bp->dev, "RX queue corruption: reset it\n"); |
| 1201 | |
| 1202 | spin_lock_irqsave(&bp->lock, flags); |
| 1203 | |
| 1204 | ctrl = macb_readl(bp, NCR); |
| 1205 | macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE)); |
| 1206 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1207 | macb_init_rx_ring(queue); |
| 1208 | queue_writel(queue, RBQP, queue->rx_ring_dma); |
Cyrille Pitchen | 9ba723b | 2016-03-25 10:37:34 +0100 | [diff] [blame] | 1209 | |
| 1210 | macb_writel(bp, NCR, ctrl | MACB_BIT(RE)); |
| 1211 | |
| 1212 | spin_unlock_irqrestore(&bp->lock, flags); |
| 1213 | return received; |
| 1214 | } |
| 1215 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1216 | if (first_frag != -1) |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1217 | queue->rx_tail = first_frag; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1218 | else |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1219 | queue->rx_tail = tail; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1220 | |
| 1221 | return received; |
| 1222 | } |
| 1223 | |
Stephen Hemminger | bea3348 | 2007-10-03 16:41:36 -0700 | [diff] [blame] | 1224 | static int macb_poll(struct napi_struct *napi, int budget) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1225 | { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1226 | struct macb_queue *queue = container_of(napi, struct macb_queue, napi); |
| 1227 | struct macb *bp = queue->bp; |
Stephen Hemminger | bea3348 | 2007-10-03 16:41:36 -0700 | [diff] [blame] | 1228 | int work_done; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1229 | u32 status; |
| 1230 | |
| 1231 | status = macb_readl(bp, RSR); |
| 1232 | macb_writel(bp, RSR, status); |
| 1233 | |
Havard Skinnemoen | a268adb | 2012-10-31 06:04:52 +0000 | [diff] [blame] | 1234 | netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n", |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 1235 | (unsigned long)status, budget); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1236 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1237 | work_done = bp->macbgem_ops.mog_rx(queue, budget); |
Joshua Hoke | b336369 | 2010-10-25 01:44:22 +0000 | [diff] [blame] | 1238 | if (work_done < budget) { |
Eric Dumazet | 6ad2016 | 2017-01-30 08:22:01 -0800 | [diff] [blame] | 1239 | napi_complete_done(napi, work_done); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1240 | |
Nicolas Ferre | 8770e91 | 2013-02-12 11:08:48 +0100 | [diff] [blame] | 1241 | /* Packets received while interrupts were disabled */ |
| 1242 | status = macb_readl(bp, RSR); |
Soren Brinkmann | 504ad98 | 2014-05-04 15:43:01 -0700 | [diff] [blame] | 1243 | if (status) { |
Soren Brinkmann | 02f7a34 | 2014-05-04 15:43:00 -0700 | [diff] [blame] | 1244 | if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE) |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1245 | queue_writel(queue, ISR, MACB_BIT(RCOMP)); |
Nicolas Ferre | 8770e91 | 2013-02-12 11:08:48 +0100 | [diff] [blame] | 1246 | napi_reschedule(napi); |
Soren Brinkmann | 02f7a34 | 2014-05-04 15:43:00 -0700 | [diff] [blame] | 1247 | } else { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1248 | queue_writel(queue, IER, MACB_RX_INT_FLAGS); |
Soren Brinkmann | 02f7a34 | 2014-05-04 15:43:00 -0700 | [diff] [blame] | 1249 | } |
Joshua Hoke | b336369 | 2010-10-25 01:44:22 +0000 | [diff] [blame] | 1250 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1251 | |
| 1252 | /* TODO: Handle errors */ |
| 1253 | |
Stephen Hemminger | bea3348 | 2007-10-03 16:41:36 -0700 | [diff] [blame] | 1254 | return work_done; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1255 | } |
| 1256 | |
Harini Katakam | 032dc41 | 2018-01-27 12:09:01 +0530 | [diff] [blame] | 1257 | static void macb_hresp_error_task(unsigned long data) |
| 1258 | { |
| 1259 | struct macb *bp = (struct macb *)data; |
| 1260 | struct net_device *dev = bp->dev; |
| 1261 | struct macb_queue *queue = bp->queues; |
| 1262 | unsigned int q; |
| 1263 | u32 ctrl; |
| 1264 | |
| 1265 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) { |
| 1266 | queue_writel(queue, IDR, MACB_RX_INT_FLAGS | |
| 1267 | MACB_TX_INT_FLAGS | |
| 1268 | MACB_BIT(HRESP)); |
| 1269 | } |
| 1270 | ctrl = macb_readl(bp, NCR); |
| 1271 | ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE)); |
| 1272 | macb_writel(bp, NCR, ctrl); |
| 1273 | |
| 1274 | netif_tx_stop_all_queues(dev); |
| 1275 | netif_carrier_off(dev); |
| 1276 | |
| 1277 | bp->macbgem_ops.mog_init_rings(bp); |
| 1278 | |
| 1279 | /* Initialize TX and RX buffers */ |
| 1280 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) { |
| 1281 | queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma)); |
| 1282 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
| 1283 | if (bp->hw_dma_cap & HW_DMA_CAP_64B) |
| 1284 | queue_writel(queue, RBQPH, |
| 1285 | upper_32_bits(queue->rx_ring_dma)); |
| 1286 | #endif |
| 1287 | queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma)); |
| 1288 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
| 1289 | if (bp->hw_dma_cap & HW_DMA_CAP_64B) |
| 1290 | queue_writel(queue, TBQPH, |
| 1291 | upper_32_bits(queue->tx_ring_dma)); |
| 1292 | #endif |
| 1293 | |
| 1294 | /* Enable interrupts */ |
| 1295 | queue_writel(queue, IER, |
| 1296 | MACB_RX_INT_FLAGS | |
| 1297 | MACB_TX_INT_FLAGS | |
| 1298 | MACB_BIT(HRESP)); |
| 1299 | } |
| 1300 | |
| 1301 | ctrl |= MACB_BIT(RE) | MACB_BIT(TE); |
| 1302 | macb_writel(bp, NCR, ctrl); |
| 1303 | |
| 1304 | netif_carrier_on(dev); |
| 1305 | netif_tx_start_all_queues(dev); |
| 1306 | } |
| 1307 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1308 | static irqreturn_t macb_interrupt(int irq, void *dev_id) |
| 1309 | { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1310 | struct macb_queue *queue = dev_id; |
| 1311 | struct macb *bp = queue->bp; |
| 1312 | struct net_device *dev = bp->dev; |
Nathan Sullivan | bfbb92c | 2015-05-05 15:00:25 -0500 | [diff] [blame] | 1313 | u32 status, ctrl; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1314 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1315 | status = queue_readl(queue, ISR); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1316 | |
| 1317 | if (unlikely(!status)) |
| 1318 | return IRQ_NONE; |
| 1319 | |
| 1320 | spin_lock(&bp->lock); |
| 1321 | |
| 1322 | while (status) { |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1323 | /* close possible race with dev_close */ |
| 1324 | if (unlikely(!netif_running(dev))) { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1325 | queue_writel(queue, IDR, -1); |
Nathan Sullivan | 2446837 | 2016-01-14 13:27:27 -0600 | [diff] [blame] | 1326 | if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE) |
| 1327 | queue_writel(queue, ISR, -1); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1328 | break; |
| 1329 | } |
| 1330 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1331 | netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n", |
| 1332 | (unsigned int)(queue - bp->queues), |
| 1333 | (unsigned long)status); |
Havard Skinnemoen | a268adb | 2012-10-31 06:04:52 +0000 | [diff] [blame] | 1334 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1335 | if (status & MACB_RX_INT_FLAGS) { |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 1336 | /* There's no point taking any more interrupts |
Joshua Hoke | b336369 | 2010-10-25 01:44:22 +0000 | [diff] [blame] | 1337 | * until we have processed the buffers. The |
| 1338 | * scheduling call may fail if the poll routine |
| 1339 | * is already scheduled, so disable interrupts |
| 1340 | * now. |
| 1341 | */ |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1342 | queue_writel(queue, IDR, MACB_RX_INT_FLAGS); |
Nicolas Ferre | 581df9e | 2013-05-14 03:00:16 +0000 | [diff] [blame] | 1343 | if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE) |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1344 | queue_writel(queue, ISR, MACB_BIT(RCOMP)); |
Joshua Hoke | b336369 | 2010-10-25 01:44:22 +0000 | [diff] [blame] | 1345 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1346 | if (napi_schedule_prep(&queue->napi)) { |
Havard Skinnemoen | a268adb | 2012-10-31 06:04:52 +0000 | [diff] [blame] | 1347 | netdev_vdbg(bp->dev, "scheduling RX softirq\n"); |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1348 | __napi_schedule(&queue->napi); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1349 | } |
| 1350 | } |
| 1351 | |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 1352 | if (unlikely(status & (MACB_TX_ERR_FLAGS))) { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1353 | queue_writel(queue, IDR, MACB_TX_INT_FLAGS); |
| 1354 | schedule_work(&queue->tx_error_task); |
Soren Brinkmann | 6a027b7 | 2014-05-04 15:42:59 -0700 | [diff] [blame] | 1355 | |
| 1356 | if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE) |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1357 | queue_writel(queue, ISR, MACB_TX_ERR_FLAGS); |
Soren Brinkmann | 6a027b7 | 2014-05-04 15:42:59 -0700 | [diff] [blame] | 1358 | |
Nicolas Ferre | e86cd53 | 2012-10-31 06:04:57 +0000 | [diff] [blame] | 1359 | break; |
| 1360 | } |
| 1361 | |
| 1362 | if (status & MACB_BIT(TCOMP)) |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1363 | macb_tx_interrupt(queue); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1364 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 1365 | /* Link change detection isn't possible with RMII, so we'll |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1366 | * add that if/when we get our hands on a full-blown MII PHY. |
| 1367 | */ |
| 1368 | |
Nathan Sullivan | 86b5e7d | 2015-05-13 17:01:36 -0500 | [diff] [blame] | 1369 | /* There is a hardware issue under heavy load where DMA can |
| 1370 | * stop, this causes endless "used buffer descriptor read" |
| 1371 | * interrupts but it can be cleared by re-enabling RX. See |
| 1372 | * the at91 manual, section 41.3.1 or the Zynq manual |
| 1373 | * section 16.7.4 for details. |
| 1374 | */ |
Nathan Sullivan | bfbb92c | 2015-05-05 15:00:25 -0500 | [diff] [blame] | 1375 | if (status & MACB_BIT(RXUBR)) { |
| 1376 | ctrl = macb_readl(bp, NCR); |
| 1377 | macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE)); |
Zumeng Chen | ffac0e9 | 2016-11-28 21:55:00 +0800 | [diff] [blame] | 1378 | wmb(); |
Nathan Sullivan | bfbb92c | 2015-05-05 15:00:25 -0500 | [diff] [blame] | 1379 | macb_writel(bp, NCR, ctrl | MACB_BIT(RE)); |
| 1380 | |
| 1381 | if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE) |
Cyrille Pitchen | ba50499 | 2016-03-24 15:40:04 +0100 | [diff] [blame] | 1382 | queue_writel(queue, ISR, MACB_BIT(RXUBR)); |
Nathan Sullivan | bfbb92c | 2015-05-05 15:00:25 -0500 | [diff] [blame] | 1383 | } |
| 1384 | |
Alexander Stein | b19f7f7 | 2011-04-13 05:03:24 +0000 | [diff] [blame] | 1385 | if (status & MACB_BIT(ISR_ROVR)) { |
| 1386 | /* We missed at least one packet */ |
Jamie Iles | f75ba50 | 2011-11-08 10:12:32 +0000 | [diff] [blame] | 1387 | if (macb_is_gem(bp)) |
| 1388 | bp->hw_stats.gem.rx_overruns++; |
| 1389 | else |
| 1390 | bp->hw_stats.macb.rx_overruns++; |
Soren Brinkmann | 6a027b7 | 2014-05-04 15:42:59 -0700 | [diff] [blame] | 1391 | |
| 1392 | if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE) |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1393 | queue_writel(queue, ISR, MACB_BIT(ISR_ROVR)); |
Alexander Stein | b19f7f7 | 2011-04-13 05:03:24 +0000 | [diff] [blame] | 1394 | } |
| 1395 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1396 | if (status & MACB_BIT(HRESP)) { |
Harini Katakam | 032dc41 | 2018-01-27 12:09:01 +0530 | [diff] [blame] | 1397 | tasklet_schedule(&bp->hresp_err_tasklet); |
Jamie Iles | c220f8c | 2011-03-08 20:27:08 +0000 | [diff] [blame] | 1398 | netdev_err(dev, "DMA bus error: HRESP not OK\n"); |
Soren Brinkmann | 6a027b7 | 2014-05-04 15:42:59 -0700 | [diff] [blame] | 1399 | |
| 1400 | if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE) |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1401 | queue_writel(queue, ISR, MACB_BIT(HRESP)); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1402 | } |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1403 | status = queue_readl(queue, ISR); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1404 | } |
| 1405 | |
| 1406 | spin_unlock(&bp->lock); |
| 1407 | |
| 1408 | return IRQ_HANDLED; |
| 1409 | } |
| 1410 | |
Thomas Petazzoni | 6e8cf5c | 2009-05-04 11:08:41 -0700 | [diff] [blame] | 1411 | #ifdef CONFIG_NET_POLL_CONTROLLER |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 1412 | /* Polling receive - used by netconsole and other diagnostic tools |
Thomas Petazzoni | 6e8cf5c | 2009-05-04 11:08:41 -0700 | [diff] [blame] | 1413 | * to allow network i/o with interrupts disabled. |
| 1414 | */ |
| 1415 | static void macb_poll_controller(struct net_device *dev) |
| 1416 | { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1417 | struct macb *bp = netdev_priv(dev); |
| 1418 | struct macb_queue *queue; |
Thomas Petazzoni | 6e8cf5c | 2009-05-04 11:08:41 -0700 | [diff] [blame] | 1419 | unsigned long flags; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1420 | unsigned int q; |
Thomas Petazzoni | 6e8cf5c | 2009-05-04 11:08:41 -0700 | [diff] [blame] | 1421 | |
| 1422 | local_irq_save(flags); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1423 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) |
| 1424 | macb_interrupt(dev->irq, queue); |
Thomas Petazzoni | 6e8cf5c | 2009-05-04 11:08:41 -0700 | [diff] [blame] | 1425 | local_irq_restore(flags); |
| 1426 | } |
| 1427 | #endif |
| 1428 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1429 | static unsigned int macb_tx_map(struct macb *bp, |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1430 | struct macb_queue *queue, |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1431 | struct sk_buff *skb, |
| 1432 | unsigned int hdrlen) |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1433 | { |
| 1434 | dma_addr_t mapping; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1435 | unsigned int len, entry, i, tx_head = queue->tx_head; |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1436 | struct macb_tx_skb *tx_skb = NULL; |
| 1437 | struct macb_dma_desc *desc; |
| 1438 | unsigned int offset, size, count = 0; |
| 1439 | unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags; |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1440 | unsigned int eof = 1, mss_mfs = 0; |
| 1441 | u32 ctrl, lso_ctrl = 0, seq_ctrl = 0; |
| 1442 | |
| 1443 | /* LSO */ |
| 1444 | if (skb_shinfo(skb)->gso_size != 0) { |
| 1445 | if (ip_hdr(skb)->protocol == IPPROTO_UDP) |
| 1446 | /* UDP - UFO */ |
| 1447 | lso_ctrl = MACB_LSO_UFO_ENABLE; |
| 1448 | else |
| 1449 | /* TCP - TSO */ |
| 1450 | lso_ctrl = MACB_LSO_TSO_ENABLE; |
| 1451 | } |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1452 | |
| 1453 | /* First, map non-paged data */ |
| 1454 | len = skb_headlen(skb); |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1455 | |
| 1456 | /* first buffer length */ |
| 1457 | size = hdrlen; |
| 1458 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1459 | offset = 0; |
| 1460 | while (len) { |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1461 | entry = macb_tx_ring_wrap(bp, tx_head); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1462 | tx_skb = &queue->tx_skb[entry]; |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1463 | |
| 1464 | mapping = dma_map_single(&bp->pdev->dev, |
| 1465 | skb->data + offset, |
| 1466 | size, DMA_TO_DEVICE); |
| 1467 | if (dma_mapping_error(&bp->pdev->dev, mapping)) |
| 1468 | goto dma_error; |
| 1469 | |
| 1470 | /* Save info to properly release resources */ |
| 1471 | tx_skb->skb = NULL; |
| 1472 | tx_skb->mapping = mapping; |
| 1473 | tx_skb->size = size; |
| 1474 | tx_skb->mapped_as_page = false; |
| 1475 | |
| 1476 | len -= size; |
| 1477 | offset += size; |
| 1478 | count++; |
| 1479 | tx_head++; |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1480 | |
| 1481 | size = min(len, bp->max_tx_length); |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1482 | } |
| 1483 | |
| 1484 | /* Then, map paged data from fragments */ |
| 1485 | for (f = 0; f < nr_frags; f++) { |
| 1486 | const skb_frag_t *frag = &skb_shinfo(skb)->frags[f]; |
| 1487 | |
| 1488 | len = skb_frag_size(frag); |
| 1489 | offset = 0; |
| 1490 | while (len) { |
| 1491 | size = min(len, bp->max_tx_length); |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1492 | entry = macb_tx_ring_wrap(bp, tx_head); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1493 | tx_skb = &queue->tx_skb[entry]; |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1494 | |
| 1495 | mapping = skb_frag_dma_map(&bp->pdev->dev, frag, |
| 1496 | offset, size, DMA_TO_DEVICE); |
| 1497 | if (dma_mapping_error(&bp->pdev->dev, mapping)) |
| 1498 | goto dma_error; |
| 1499 | |
| 1500 | /* Save info to properly release resources */ |
| 1501 | tx_skb->skb = NULL; |
| 1502 | tx_skb->mapping = mapping; |
| 1503 | tx_skb->size = size; |
| 1504 | tx_skb->mapped_as_page = true; |
| 1505 | |
| 1506 | len -= size; |
| 1507 | offset += size; |
| 1508 | count++; |
| 1509 | tx_head++; |
| 1510 | } |
| 1511 | } |
| 1512 | |
| 1513 | /* Should never happen */ |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 1514 | if (unlikely(!tx_skb)) { |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1515 | netdev_err(bp->dev, "BUG! empty skb!\n"); |
| 1516 | return 0; |
| 1517 | } |
| 1518 | |
| 1519 | /* This is the last buffer of the frame: save socket buffer */ |
| 1520 | tx_skb->skb = skb; |
| 1521 | |
| 1522 | /* Update TX ring: update buffer descriptors in reverse order |
| 1523 | * to avoid race condition |
| 1524 | */ |
| 1525 | |
| 1526 | /* Set 'TX_USED' bit in buffer descriptor at tx_head position |
| 1527 | * to set the end of TX queue |
| 1528 | */ |
| 1529 | i = tx_head; |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1530 | entry = macb_tx_ring_wrap(bp, i); |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1531 | ctrl = MACB_BIT(TX_USED); |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1532 | desc = macb_tx_desc(queue, entry); |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1533 | desc->ctrl = ctrl; |
| 1534 | |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1535 | if (lso_ctrl) { |
| 1536 | if (lso_ctrl == MACB_LSO_UFO_ENABLE) |
| 1537 | /* include header and FCS in value given to h/w */ |
| 1538 | mss_mfs = skb_shinfo(skb)->gso_size + |
| 1539 | skb_transport_offset(skb) + |
| 1540 | ETH_FCS_LEN; |
| 1541 | else /* TSO */ { |
| 1542 | mss_mfs = skb_shinfo(skb)->gso_size; |
| 1543 | /* TCP Sequence Number Source Select |
| 1544 | * can be set only for TSO |
| 1545 | */ |
| 1546 | seq_ctrl = 0; |
| 1547 | } |
| 1548 | } |
| 1549 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1550 | do { |
| 1551 | i--; |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1552 | entry = macb_tx_ring_wrap(bp, i); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1553 | tx_skb = &queue->tx_skb[entry]; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1554 | desc = macb_tx_desc(queue, entry); |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1555 | |
| 1556 | ctrl = (u32)tx_skb->size; |
| 1557 | if (eof) { |
| 1558 | ctrl |= MACB_BIT(TX_LAST); |
| 1559 | eof = 0; |
| 1560 | } |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1561 | if (unlikely(entry == (bp->tx_ring_size - 1))) |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1562 | ctrl |= MACB_BIT(TX_WRAP); |
| 1563 | |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1564 | /* First descriptor is header descriptor */ |
| 1565 | if (i == queue->tx_head) { |
| 1566 | ctrl |= MACB_BF(TX_LSO, lso_ctrl); |
| 1567 | ctrl |= MACB_BF(TX_TCP_SEQ_SRC, seq_ctrl); |
| 1568 | } else |
| 1569 | /* Only set MSS/MFS on payload descriptors |
| 1570 | * (second or later descriptor) |
| 1571 | */ |
| 1572 | ctrl |= MACB_BF(MSS_MFS, mss_mfs); |
| 1573 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1574 | /* Set TX buffer descriptor */ |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1575 | macb_set_addr(bp, desc, tx_skb->mapping); |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1576 | /* desc->addr must be visible to hardware before clearing |
| 1577 | * 'TX_USED' bit in desc->ctrl. |
| 1578 | */ |
| 1579 | wmb(); |
| 1580 | desc->ctrl = ctrl; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1581 | } while (i != queue->tx_head); |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1582 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1583 | queue->tx_head = tx_head; |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1584 | |
| 1585 | return count; |
| 1586 | |
| 1587 | dma_error: |
| 1588 | netdev_err(bp->dev, "TX DMA map failed\n"); |
| 1589 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1590 | for (i = queue->tx_head; i != tx_head; i++) { |
| 1591 | tx_skb = macb_tx_skb(queue, i); |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1592 | |
| 1593 | macb_tx_unmap(bp, tx_skb); |
| 1594 | } |
| 1595 | |
| 1596 | return 0; |
| 1597 | } |
| 1598 | |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1599 | static netdev_features_t macb_features_check(struct sk_buff *skb, |
| 1600 | struct net_device *dev, |
| 1601 | netdev_features_t features) |
| 1602 | { |
| 1603 | unsigned int nr_frags, f; |
| 1604 | unsigned int hdrlen; |
| 1605 | |
| 1606 | /* Validate LSO compatibility */ |
| 1607 | |
| 1608 | /* there is only one buffer */ |
| 1609 | if (!skb_is_nonlinear(skb)) |
| 1610 | return features; |
| 1611 | |
| 1612 | /* length of header */ |
| 1613 | hdrlen = skb_transport_offset(skb); |
| 1614 | if (ip_hdr(skb)->protocol == IPPROTO_TCP) |
| 1615 | hdrlen += tcp_hdrlen(skb); |
| 1616 | |
| 1617 | /* For LSO: |
| 1618 | * When software supplies two or more payload buffers all payload buffers |
| 1619 | * apart from the last must be a multiple of 8 bytes in size. |
| 1620 | */ |
| 1621 | if (!IS_ALIGNED(skb_headlen(skb) - hdrlen, MACB_TX_LEN_ALIGN)) |
| 1622 | return features & ~MACB_NETIF_LSO; |
| 1623 | |
| 1624 | nr_frags = skb_shinfo(skb)->nr_frags; |
| 1625 | /* No need to check last fragment */ |
| 1626 | nr_frags--; |
| 1627 | for (f = 0; f < nr_frags; f++) { |
| 1628 | const skb_frag_t *frag = &skb_shinfo(skb)->frags[f]; |
| 1629 | |
| 1630 | if (!IS_ALIGNED(skb_frag_size(frag), MACB_TX_LEN_ALIGN)) |
| 1631 | return features & ~MACB_NETIF_LSO; |
| 1632 | } |
| 1633 | return features; |
| 1634 | } |
| 1635 | |
Helmut Buchsbaum | 007e4ba | 2016-09-04 18:09:47 +0200 | [diff] [blame] | 1636 | static inline int macb_clear_csum(struct sk_buff *skb) |
| 1637 | { |
| 1638 | /* no change for packets without checksum offloading */ |
| 1639 | if (skb->ip_summed != CHECKSUM_PARTIAL) |
| 1640 | return 0; |
| 1641 | |
| 1642 | /* make sure we can modify the header */ |
| 1643 | if (unlikely(skb_cow_head(skb, 0))) |
| 1644 | return -1; |
| 1645 | |
| 1646 | /* initialize checksum field |
| 1647 | * This is required - at least for Zynq, which otherwise calculates |
| 1648 | * wrong UDP header checksums for UDP packets with UDP data len <=2 |
| 1649 | */ |
| 1650 | *(__sum16 *)(skb_checksum_start(skb) + skb->csum_offset) = 0; |
| 1651 | return 0; |
| 1652 | } |
| 1653 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1654 | static int macb_start_xmit(struct sk_buff *skb, struct net_device *dev) |
| 1655 | { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1656 | u16 queue_index = skb_get_queue_mapping(skb); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1657 | struct macb *bp = netdev_priv(dev); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1658 | struct macb_queue *queue = &bp->queues[queue_index]; |
Dongdong Deng | 4871953 | 2009-08-23 19:49:07 -0700 | [diff] [blame] | 1659 | unsigned long flags; |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1660 | unsigned int desc_cnt, nr_frags, frag_size, f; |
| 1661 | unsigned int hdrlen; |
| 1662 | bool is_lso, is_udp = 0; |
| 1663 | |
| 1664 | is_lso = (skb_shinfo(skb)->gso_size != 0); |
| 1665 | |
| 1666 | if (is_lso) { |
| 1667 | is_udp = !!(ip_hdr(skb)->protocol == IPPROTO_UDP); |
| 1668 | |
| 1669 | /* length of headers */ |
| 1670 | if (is_udp) |
| 1671 | /* only queue eth + ip headers separately for UDP */ |
| 1672 | hdrlen = skb_transport_offset(skb); |
| 1673 | else |
| 1674 | hdrlen = skb_transport_offset(skb) + tcp_hdrlen(skb); |
| 1675 | if (skb_headlen(skb) < hdrlen) { |
| 1676 | netdev_err(bp->dev, "Error - LSO headers fragmented!!!\n"); |
| 1677 | /* if this is required, would need to copy to single buffer */ |
| 1678 | return NETDEV_TX_BUSY; |
| 1679 | } |
| 1680 | } else |
| 1681 | hdrlen = min(skb_headlen(skb), bp->max_tx_length); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1682 | |
Havard Skinnemoen | a268adb | 2012-10-31 06:04:52 +0000 | [diff] [blame] | 1683 | #if defined(DEBUG) && defined(VERBOSE_DEBUG) |
| 1684 | netdev_vdbg(bp->dev, |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 1685 | "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n", |
| 1686 | queue_index, skb->len, skb->head, skb->data, |
| 1687 | skb_tail_pointer(skb), skb_end_pointer(skb)); |
Jamie Iles | c220f8c | 2011-03-08 20:27:08 +0000 | [diff] [blame] | 1688 | print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1, |
| 1689 | skb->data, 16, true); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1690 | #endif |
| 1691 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1692 | /* Count how many TX buffer descriptors are needed to send this |
| 1693 | * socket buffer: skb fragments of jumbo frames may need to be |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 1694 | * split into many buffer descriptors. |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1695 | */ |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1696 | if (is_lso && (skb_headlen(skb) > hdrlen)) |
| 1697 | /* extra header descriptor if also payload in first buffer */ |
| 1698 | desc_cnt = DIV_ROUND_UP((skb_headlen(skb) - hdrlen), bp->max_tx_length) + 1; |
| 1699 | else |
| 1700 | desc_cnt = DIV_ROUND_UP(skb_headlen(skb), bp->max_tx_length); |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1701 | nr_frags = skb_shinfo(skb)->nr_frags; |
| 1702 | for (f = 0; f < nr_frags; f++) { |
| 1703 | frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]); |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1704 | desc_cnt += DIV_ROUND_UP(frag_size, bp->max_tx_length); |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1705 | } |
| 1706 | |
Dongdong Deng | 4871953 | 2009-08-23 19:49:07 -0700 | [diff] [blame] | 1707 | spin_lock_irqsave(&bp->lock, flags); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1708 | |
| 1709 | /* This is a hard error, log it. */ |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1710 | if (CIRC_SPACE(queue->tx_head, queue->tx_tail, |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1711 | bp->tx_ring_size) < desc_cnt) { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1712 | netif_stop_subqueue(dev, queue_index); |
Dongdong Deng | 4871953 | 2009-08-23 19:49:07 -0700 | [diff] [blame] | 1713 | spin_unlock_irqrestore(&bp->lock, flags); |
Jamie Iles | c220f8c | 2011-03-08 20:27:08 +0000 | [diff] [blame] | 1714 | netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n", |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1715 | queue->tx_head, queue->tx_tail); |
Patrick McHardy | 5b54814 | 2009-06-12 06:22:29 +0000 | [diff] [blame] | 1716 | return NETDEV_TX_BUSY; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1717 | } |
| 1718 | |
Helmut Buchsbaum | 007e4ba | 2016-09-04 18:09:47 +0200 | [diff] [blame] | 1719 | if (macb_clear_csum(skb)) { |
| 1720 | dev_kfree_skb_any(skb); |
Wei Yongjun | a7c22bd | 2016-09-10 11:17:57 +0000 | [diff] [blame] | 1721 | goto unlock; |
Helmut Buchsbaum | 007e4ba | 2016-09-04 18:09:47 +0200 | [diff] [blame] | 1722 | } |
| 1723 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 1724 | /* Map socket buffer for DMA transfer */ |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 1725 | if (!macb_tx_map(bp, queue, skb, hdrlen)) { |
Eric W. Biederman | c88b5b6 | 2014-03-15 16:08:27 -0700 | [diff] [blame] | 1726 | dev_kfree_skb_any(skb); |
Soren Brinkmann | 9203090 | 2014-03-04 08:46:39 -0800 | [diff] [blame] | 1727 | goto unlock; |
| 1728 | } |
Havard Skinnemoen | 55054a1 | 2012-10-31 06:04:55 +0000 | [diff] [blame] | 1729 | |
Havard Skinnemoen | 03dbe05 | 2012-10-31 06:04:51 +0000 | [diff] [blame] | 1730 | /* Make newly initialized descriptor visible to hardware */ |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1731 | wmb(); |
Richard Cochran | e072092 | 2011-06-19 21:51:28 +0000 | [diff] [blame] | 1732 | skb_tx_timestamp(skb); |
| 1733 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1734 | macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART)); |
| 1735 | |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1736 | if (CIRC_SPACE(queue->tx_head, queue->tx_tail, bp->tx_ring_size) < 1) |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1737 | netif_stop_subqueue(dev, queue_index); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1738 | |
Soren Brinkmann | 9203090 | 2014-03-04 08:46:39 -0800 | [diff] [blame] | 1739 | unlock: |
Dongdong Deng | 4871953 | 2009-08-23 19:49:07 -0700 | [diff] [blame] | 1740 | spin_unlock_irqrestore(&bp->lock, flags); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1741 | |
Patrick McHardy | 6ed1065 | 2009-06-23 06:03:08 +0000 | [diff] [blame] | 1742 | return NETDEV_TX_OK; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1743 | } |
| 1744 | |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1745 | static void macb_init_rx_buffer_size(struct macb *bp, size_t size) |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 1746 | { |
| 1747 | if (!macb_is_gem(bp)) { |
| 1748 | bp->rx_buffer_size = MACB_RX_BUFFER_SIZE; |
| 1749 | } else { |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1750 | bp->rx_buffer_size = size; |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 1751 | |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 1752 | if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) { |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1753 | netdev_dbg(bp->dev, |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 1754 | "RX buffer must be multiple of %d bytes, expanding\n", |
| 1755 | RX_BUFFER_MULTIPLE); |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 1756 | bp->rx_buffer_size = |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1757 | roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE); |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 1758 | } |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 1759 | } |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1760 | |
Alexey Dobriyan | 5b5e092 | 2017-02-27 14:30:02 -0800 | [diff] [blame] | 1761 | netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%zu]\n", |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1762 | bp->dev->mtu, bp->rx_buffer_size); |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 1763 | } |
| 1764 | |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1765 | static void gem_free_rx_buffers(struct macb *bp) |
| 1766 | { |
| 1767 | struct sk_buff *skb; |
| 1768 | struct macb_dma_desc *desc; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1769 | struct macb_queue *queue; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1770 | dma_addr_t addr; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1771 | unsigned int q; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1772 | int i; |
| 1773 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1774 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) { |
| 1775 | if (!queue->rx_skbuff) |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1776 | continue; |
| 1777 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1778 | for (i = 0; i < bp->rx_ring_size; i++) { |
| 1779 | skb = queue->rx_skbuff[i]; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1780 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1781 | if (!skb) |
| 1782 | continue; |
| 1783 | |
| 1784 | desc = macb_rx_desc(queue, i); |
| 1785 | addr = macb_get_addr(bp, desc); |
| 1786 | |
| 1787 | dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size, |
| 1788 | DMA_FROM_DEVICE); |
| 1789 | dev_kfree_skb_any(skb); |
| 1790 | skb = NULL; |
| 1791 | } |
| 1792 | |
| 1793 | kfree(queue->rx_skbuff); |
| 1794 | queue->rx_skbuff = NULL; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1795 | } |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1796 | } |
| 1797 | |
| 1798 | static void macb_free_rx_buffers(struct macb *bp) |
| 1799 | { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1800 | struct macb_queue *queue = &bp->queues[0]; |
| 1801 | |
| 1802 | if (queue->rx_buffers) { |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1803 | dma_free_coherent(&bp->pdev->dev, |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1804 | bp->rx_ring_size * bp->rx_buffer_size, |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1805 | queue->rx_buffers, queue->rx_buffers_dma); |
| 1806 | queue->rx_buffers = NULL; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1807 | } |
| 1808 | } |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 1809 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1810 | static void macb_free_consistent(struct macb *bp) |
| 1811 | { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1812 | struct macb_queue *queue; |
| 1813 | unsigned int q; |
| 1814 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1815 | queue = &bp->queues[0]; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1816 | bp->macbgem_ops.mog_free_rx_buffers(bp); |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1817 | if (queue->rx_ring) { |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1818 | dma_free_coherent(&bp->pdev->dev, RX_RING_BYTES(bp), |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1819 | queue->rx_ring, queue->rx_ring_dma); |
| 1820 | queue->rx_ring = NULL; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1821 | } |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1822 | |
| 1823 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) { |
| 1824 | kfree(queue->tx_skb); |
| 1825 | queue->tx_skb = NULL; |
| 1826 | if (queue->tx_ring) { |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1827 | dma_free_coherent(&bp->pdev->dev, TX_RING_BYTES(bp), |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1828 | queue->tx_ring, queue->tx_ring_dma); |
| 1829 | queue->tx_ring = NULL; |
| 1830 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1831 | } |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1832 | } |
| 1833 | |
| 1834 | static int gem_alloc_rx_buffers(struct macb *bp) |
| 1835 | { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1836 | struct macb_queue *queue; |
| 1837 | unsigned int q; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1838 | int size; |
| 1839 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1840 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) { |
| 1841 | size = bp->rx_ring_size * sizeof(struct sk_buff *); |
| 1842 | queue->rx_skbuff = kzalloc(size, GFP_KERNEL); |
| 1843 | if (!queue->rx_skbuff) |
| 1844 | return -ENOMEM; |
| 1845 | else |
| 1846 | netdev_dbg(bp->dev, |
| 1847 | "Allocated %d RX struct sk_buff entries at %p\n", |
| 1848 | bp->rx_ring_size, queue->rx_skbuff); |
| 1849 | } |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1850 | return 0; |
| 1851 | } |
| 1852 | |
| 1853 | static int macb_alloc_rx_buffers(struct macb *bp) |
| 1854 | { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1855 | struct macb_queue *queue = &bp->queues[0]; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1856 | int size; |
| 1857 | |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1858 | size = bp->rx_ring_size * bp->rx_buffer_size; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1859 | queue->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size, |
| 1860 | &queue->rx_buffers_dma, GFP_KERNEL); |
| 1861 | if (!queue->rx_buffers) |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1862 | return -ENOMEM; |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 1863 | |
| 1864 | netdev_dbg(bp->dev, |
| 1865 | "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n", |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1866 | size, (unsigned long)queue->rx_buffers_dma, queue->rx_buffers); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1867 | return 0; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1868 | } |
| 1869 | |
| 1870 | static int macb_alloc_consistent(struct macb *bp) |
| 1871 | { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1872 | struct macb_queue *queue; |
| 1873 | unsigned int q; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1874 | int size; |
| 1875 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1876 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) { |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1877 | size = TX_RING_BYTES(bp); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1878 | queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size, |
| 1879 | &queue->tx_ring_dma, |
| 1880 | GFP_KERNEL); |
| 1881 | if (!queue->tx_ring) |
| 1882 | goto out_err; |
| 1883 | netdev_dbg(bp->dev, |
| 1884 | "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n", |
| 1885 | q, size, (unsigned long)queue->tx_ring_dma, |
| 1886 | queue->tx_ring); |
| 1887 | |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1888 | size = bp->tx_ring_size * sizeof(struct macb_tx_skb); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1889 | queue->tx_skb = kmalloc(size, GFP_KERNEL); |
| 1890 | if (!queue->tx_skb) |
| 1891 | goto out_err; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1892 | |
| 1893 | size = RX_RING_BYTES(bp); |
| 1894 | queue->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size, |
| 1895 | &queue->rx_ring_dma, GFP_KERNEL); |
| 1896 | if (!queue->rx_ring) |
| 1897 | goto out_err; |
| 1898 | netdev_dbg(bp->dev, |
| 1899 | "Allocated RX ring of %d bytes at %08lx (mapped %p)\n", |
| 1900 | size, (unsigned long)queue->rx_ring_dma, queue->rx_ring); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1901 | } |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1902 | if (bp->macbgem_ops.mog_alloc_rx_buffers(bp)) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1903 | goto out_err; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1904 | |
| 1905 | return 0; |
| 1906 | |
| 1907 | out_err: |
| 1908 | macb_free_consistent(bp); |
| 1909 | return -ENOMEM; |
| 1910 | } |
| 1911 | |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1912 | static void gem_init_rings(struct macb *bp) |
| 1913 | { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1914 | struct macb_queue *queue; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1915 | struct macb_dma_desc *desc = NULL; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1916 | unsigned int q; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1917 | int i; |
| 1918 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1919 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) { |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1920 | for (i = 0; i < bp->tx_ring_size; i++) { |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1921 | desc = macb_tx_desc(queue, i); |
| 1922 | macb_set_addr(bp, desc, 0); |
| 1923 | desc->ctrl = MACB_BIT(TX_USED); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1924 | } |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1925 | desc->ctrl |= MACB_BIT(TX_WRAP); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1926 | queue->tx_head = 0; |
| 1927 | queue->tx_tail = 0; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1928 | |
| 1929 | queue->rx_tail = 0; |
| 1930 | queue->rx_prepared_head = 0; |
| 1931 | |
| 1932 | gem_rx_refill(queue); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1933 | } |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1934 | |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 1935 | } |
| 1936 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1937 | static void macb_init_rings(struct macb *bp) |
| 1938 | { |
| 1939 | int i; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1940 | struct macb_dma_desc *desc = NULL; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1941 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 1942 | macb_init_rx_ring(&bp->queues[0]); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1943 | |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 1944 | for (i = 0; i < bp->tx_ring_size; i++) { |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1945 | desc = macb_tx_desc(&bp->queues[0], i); |
| 1946 | macb_set_addr(bp, desc, 0); |
| 1947 | desc->ctrl = MACB_BIT(TX_USED); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1948 | } |
Ben Shelton | 21d3515 | 2015-04-22 17:28:54 -0500 | [diff] [blame] | 1949 | bp->queues[0].tx_head = 0; |
| 1950 | bp->queues[0].tx_tail = 0; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 1951 | desc->ctrl |= MACB_BIT(TX_WRAP); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1952 | } |
| 1953 | |
| 1954 | static void macb_reset_hw(struct macb *bp) |
| 1955 | { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1956 | struct macb_queue *queue; |
| 1957 | unsigned int q; |
| 1958 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 1959 | /* Disable RX and TX (XXX: Should we halt the transmission |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1960 | * more gracefully?) |
| 1961 | */ |
| 1962 | macb_writel(bp, NCR, 0); |
| 1963 | |
| 1964 | /* Clear the stats registers (XXX: Update stats first?) */ |
| 1965 | macb_writel(bp, NCR, MACB_BIT(CLRSTAT)); |
| 1966 | |
| 1967 | /* Clear all status flags */ |
Joachim Eastwood | 95ebcea | 2012-10-22 08:45:31 +0000 | [diff] [blame] | 1968 | macb_writel(bp, TSR, -1); |
| 1969 | macb_writel(bp, RSR, -1); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1970 | |
| 1971 | /* Disable all interrupts */ |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1972 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) { |
| 1973 | queue_writel(queue, IDR, -1); |
| 1974 | queue_readl(queue, ISR); |
Nathan Sullivan | 2446837 | 2016-01-14 13:27:27 -0600 | [diff] [blame] | 1975 | if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE) |
| 1976 | queue_writel(queue, ISR, -1); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 1977 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 1978 | } |
| 1979 | |
Jamie Iles | 70c9f3d | 2011-03-09 16:22:54 +0000 | [diff] [blame] | 1980 | static u32 gem_mdc_clk_div(struct macb *bp) |
| 1981 | { |
| 1982 | u32 config; |
| 1983 | unsigned long pclk_hz = clk_get_rate(bp->pclk); |
| 1984 | |
| 1985 | if (pclk_hz <= 20000000) |
| 1986 | config = GEM_BF(CLK, GEM_CLK_DIV8); |
| 1987 | else if (pclk_hz <= 40000000) |
| 1988 | config = GEM_BF(CLK, GEM_CLK_DIV16); |
| 1989 | else if (pclk_hz <= 80000000) |
| 1990 | config = GEM_BF(CLK, GEM_CLK_DIV32); |
| 1991 | else if (pclk_hz <= 120000000) |
| 1992 | config = GEM_BF(CLK, GEM_CLK_DIV48); |
| 1993 | else if (pclk_hz <= 160000000) |
| 1994 | config = GEM_BF(CLK, GEM_CLK_DIV64); |
| 1995 | else |
| 1996 | config = GEM_BF(CLK, GEM_CLK_DIV96); |
| 1997 | |
| 1998 | return config; |
| 1999 | } |
| 2000 | |
| 2001 | static u32 macb_mdc_clk_div(struct macb *bp) |
| 2002 | { |
| 2003 | u32 config; |
| 2004 | unsigned long pclk_hz; |
| 2005 | |
| 2006 | if (macb_is_gem(bp)) |
| 2007 | return gem_mdc_clk_div(bp); |
| 2008 | |
| 2009 | pclk_hz = clk_get_rate(bp->pclk); |
| 2010 | if (pclk_hz <= 20000000) |
| 2011 | config = MACB_BF(CLK, MACB_CLK_DIV8); |
| 2012 | else if (pclk_hz <= 40000000) |
| 2013 | config = MACB_BF(CLK, MACB_CLK_DIV16); |
| 2014 | else if (pclk_hz <= 80000000) |
| 2015 | config = MACB_BF(CLK, MACB_CLK_DIV32); |
| 2016 | else |
| 2017 | config = MACB_BF(CLK, MACB_CLK_DIV64); |
| 2018 | |
| 2019 | return config; |
| 2020 | } |
| 2021 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 2022 | /* Get the DMA bus width field of the network configuration register that we |
Jamie Iles | 757a03c | 2011-03-09 16:29:59 +0000 | [diff] [blame] | 2023 | * should program. We find the width from decoding the design configuration |
| 2024 | * register to find the maximum supported data bus width. |
| 2025 | */ |
| 2026 | static u32 macb_dbw(struct macb *bp) |
| 2027 | { |
| 2028 | if (!macb_is_gem(bp)) |
| 2029 | return 0; |
| 2030 | |
| 2031 | switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) { |
| 2032 | case 4: |
| 2033 | return GEM_BF(DBW, GEM_DBW128); |
| 2034 | case 2: |
| 2035 | return GEM_BF(DBW, GEM_DBW64); |
| 2036 | case 1: |
| 2037 | default: |
| 2038 | return GEM_BF(DBW, GEM_DBW32); |
| 2039 | } |
| 2040 | } |
| 2041 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 2042 | /* Configure the receive DMA engine |
Nicolas Ferre | b3e3bd71 | 2012-11-23 03:49:01 +0000 | [diff] [blame] | 2043 | * - use the correct receive buffer size |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 2044 | * - set best burst length for DMA operations |
Nicolas Ferre | b3e3bd71 | 2012-11-23 03:49:01 +0000 | [diff] [blame] | 2045 | * (if not supported by FIFO, it will fallback to default) |
| 2046 | * - set both rx/tx packet buffers to full memory size |
| 2047 | * These are configurable parameters for GEM. |
Jamie Iles | 0116da4 | 2011-03-14 17:38:30 +0000 | [diff] [blame] | 2048 | */ |
| 2049 | static void macb_configure_dma(struct macb *bp) |
| 2050 | { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 2051 | struct macb_queue *queue; |
| 2052 | u32 buffer_size; |
| 2053 | unsigned int q; |
Jamie Iles | 0116da4 | 2011-03-14 17:38:30 +0000 | [diff] [blame] | 2054 | u32 dmacfg; |
| 2055 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 2056 | buffer_size = bp->rx_buffer_size / RX_BUFFER_MULTIPLE; |
Jamie Iles | 0116da4 | 2011-03-14 17:38:30 +0000 | [diff] [blame] | 2057 | if (macb_is_gem(bp)) { |
| 2058 | dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L); |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 2059 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) { |
| 2060 | if (q) |
| 2061 | queue_writel(queue, RBQS, buffer_size); |
| 2062 | else |
| 2063 | dmacfg |= GEM_BF(RXBS, buffer_size); |
| 2064 | } |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 2065 | if (bp->dma_burst_length) |
| 2066 | dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg); |
Nicolas Ferre | b3e3bd71 | 2012-11-23 03:49:01 +0000 | [diff] [blame] | 2067 | dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L); |
Arun Chandran | a50dad3 | 2015-02-18 16:59:35 +0530 | [diff] [blame] | 2068 | dmacfg &= ~GEM_BIT(ENDIA_PKT); |
Arun Chandran | 62f6924 | 2015-03-01 11:38:02 +0530 | [diff] [blame] | 2069 | |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 2070 | if (bp->native_io) |
Arun Chandran | 62f6924 | 2015-03-01 11:38:02 +0530 | [diff] [blame] | 2071 | dmacfg &= ~GEM_BIT(ENDIA_DESC); |
| 2072 | else |
| 2073 | dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */ |
| 2074 | |
Cyrille Pitchen | 85ff3d8 | 2014-07-24 13:51:00 +0200 | [diff] [blame] | 2075 | if (bp->dev->features & NETIF_F_HW_CSUM) |
| 2076 | dmacfg |= GEM_BIT(TXCOEN); |
| 2077 | else |
| 2078 | dmacfg &= ~GEM_BIT(TXCOEN); |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 2079 | |
| 2080 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 2081 | if (bp->hw_dma_cap & HW_DMA_CAP_64B) |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 2082 | dmacfg |= GEM_BIT(ADDR64); |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 2083 | #endif |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 2084 | #ifdef CONFIG_MACB_USE_HWSTAMP |
| 2085 | if (bp->hw_dma_cap & HW_DMA_CAP_PTP) |
| 2086 | dmacfg |= GEM_BIT(RXEXT) | GEM_BIT(TXEXT); |
| 2087 | #endif |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 2088 | netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n", |
| 2089 | dmacfg); |
Jamie Iles | 0116da4 | 2011-03-14 17:38:30 +0000 | [diff] [blame] | 2090 | gem_writel(bp, DMACFG, dmacfg); |
| 2091 | } |
| 2092 | } |
| 2093 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2094 | static void macb_init_hw(struct macb *bp) |
| 2095 | { |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 2096 | struct macb_queue *queue; |
| 2097 | unsigned int q; |
| 2098 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2099 | u32 config; |
| 2100 | |
| 2101 | macb_reset_hw(bp); |
Joachim Eastwood | 314bccc | 2012-11-07 08:14:52 +0000 | [diff] [blame] | 2102 | macb_set_hwaddr(bp); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2103 | |
Jamie Iles | 70c9f3d | 2011-03-09 16:22:54 +0000 | [diff] [blame] | 2104 | config = macb_mdc_clk_div(bp); |
Punnaiah Choudary Kalluri | 022be25 | 2015-11-18 09:03:50 +0530 | [diff] [blame] | 2105 | if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII) |
| 2106 | config |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL); |
Havard Skinnemoen | 29bc2e1 | 2012-10-31 06:04:58 +0000 | [diff] [blame] | 2107 | config |= MACB_BF(RBOF, NET_IP_ALIGN); /* Make eth data aligned */ |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2108 | config |= MACB_BIT(PAE); /* PAuse Enable */ |
| 2109 | config |= MACB_BIT(DRFCS); /* Discard Rx FCS */ |
Dan Carpenter | a104a6b | 2015-05-12 21:15:24 +0300 | [diff] [blame] | 2110 | if (bp->caps & MACB_CAPS_JUMBO) |
Harini Katakam | 98b5a0f4 | 2015-05-06 22:27:17 +0530 | [diff] [blame] | 2111 | config |= MACB_BIT(JFRAME); /* Enable jumbo frames */ |
| 2112 | else |
| 2113 | config |= MACB_BIT(BIG); /* Receive oversized frames */ |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2114 | if (bp->dev->flags & IFF_PROMISC) |
| 2115 | config |= MACB_BIT(CAF); /* Copy All Frames */ |
Cyrille Pitchen | 924ec53 | 2014-07-24 13:51:01 +0200 | [diff] [blame] | 2116 | else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM) |
| 2117 | config |= GEM_BIT(RXCOEN); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2118 | if (!(bp->dev->flags & IFF_BROADCAST)) |
| 2119 | config |= MACB_BIT(NBC); /* No BroadCast */ |
Jamie Iles | 757a03c | 2011-03-09 16:29:59 +0000 | [diff] [blame] | 2120 | config |= macb_dbw(bp); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2121 | macb_writel(bp, NCFGR, config); |
Dan Carpenter | a104a6b | 2015-05-12 21:15:24 +0300 | [diff] [blame] | 2122 | if ((bp->caps & MACB_CAPS_JUMBO) && bp->jumbo_max_len) |
Harini Katakam | 98b5a0f4 | 2015-05-06 22:27:17 +0530 | [diff] [blame] | 2123 | gem_writel(bp, JML, bp->jumbo_max_len); |
Vitalii Demianets | 26cdfb4 | 2012-11-02 07:09:24 +0000 | [diff] [blame] | 2124 | bp->speed = SPEED_10; |
| 2125 | bp->duplex = DUPLEX_HALF; |
Harini Katakam | 98b5a0f4 | 2015-05-06 22:27:17 +0530 | [diff] [blame] | 2126 | bp->rx_frm_len_mask = MACB_RX_FRMLEN_MASK; |
Dan Carpenter | a104a6b | 2015-05-12 21:15:24 +0300 | [diff] [blame] | 2127 | if (bp->caps & MACB_CAPS_JUMBO) |
Harini Katakam | 98b5a0f4 | 2015-05-06 22:27:17 +0530 | [diff] [blame] | 2128 | bp->rx_frm_len_mask = MACB_RX_JFRMLEN_MASK; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2129 | |
Jamie Iles | 0116da4 | 2011-03-14 17:38:30 +0000 | [diff] [blame] | 2130 | macb_configure_dma(bp); |
| 2131 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2132 | /* Initialize TX and RX buffers */ |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 2133 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 2134 | queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma)); |
| 2135 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
| 2136 | if (bp->hw_dma_cap & HW_DMA_CAP_64B) |
| 2137 | queue_writel(queue, RBQPH, upper_32_bits(queue->rx_ring_dma)); |
| 2138 | #endif |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 2139 | queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma)); |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 2140 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 2141 | if (bp->hw_dma_cap & HW_DMA_CAP_64B) |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 2142 | queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma)); |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 2143 | #endif |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 2144 | |
| 2145 | /* Enable interrupts */ |
| 2146 | queue_writel(queue, IER, |
| 2147 | MACB_RX_INT_FLAGS | |
| 2148 | MACB_TX_INT_FLAGS | |
| 2149 | MACB_BIT(HRESP)); |
| 2150 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2151 | |
| 2152 | /* Enable TX and RX */ |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 2153 | macb_writel(bp, NCR, MACB_BIT(RE) | MACB_BIT(TE) | MACB_BIT(MPE)); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2154 | } |
| 2155 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 2156 | /* The hash address register is 64 bits long and takes up two |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2157 | * locations in the memory map. The least significant bits are stored |
| 2158 | * in EMAC_HSL and the most significant bits in EMAC_HSH. |
| 2159 | * |
| 2160 | * The unicast hash enable and the multicast hash enable bits in the |
| 2161 | * network configuration register enable the reception of hash matched |
| 2162 | * frames. The destination address is reduced to a 6 bit index into |
| 2163 | * the 64 bit hash register using the following hash function. The |
| 2164 | * hash function is an exclusive or of every sixth bit of the |
| 2165 | * destination address. |
| 2166 | * |
| 2167 | * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47] |
| 2168 | * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46] |
| 2169 | * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45] |
| 2170 | * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44] |
| 2171 | * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43] |
| 2172 | * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42] |
| 2173 | * |
| 2174 | * da[0] represents the least significant bit of the first byte |
| 2175 | * received, that is, the multicast/unicast indicator, and da[47] |
| 2176 | * represents the most significant bit of the last byte received. If |
| 2177 | * the hash index, hi[n], points to a bit that is set in the hash |
| 2178 | * register then the frame will be matched according to whether the |
| 2179 | * frame is multicast or unicast. A multicast match will be signalled |
| 2180 | * if the multicast hash enable bit is set, da[0] is 1 and the hash |
| 2181 | * index points to a bit set in the hash register. A unicast match |
| 2182 | * will be signalled if the unicast hash enable bit is set, da[0] is 0 |
| 2183 | * and the hash index points to a bit set in the hash register. To |
| 2184 | * receive all multicast frames, the hash register should be set with |
| 2185 | * all ones and the multicast hash enable bit should be set in the |
| 2186 | * network configuration register. |
| 2187 | */ |
| 2188 | |
| 2189 | static inline int hash_bit_value(int bitnr, __u8 *addr) |
| 2190 | { |
| 2191 | if (addr[bitnr / 8] & (1 << (bitnr % 8))) |
| 2192 | return 1; |
| 2193 | return 0; |
| 2194 | } |
| 2195 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 2196 | /* Return the hash index value for the specified address. */ |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2197 | static int hash_get_index(__u8 *addr) |
| 2198 | { |
| 2199 | int i, j, bitval; |
| 2200 | int hash_index = 0; |
| 2201 | |
| 2202 | for (j = 0; j < 6; j++) { |
| 2203 | for (i = 0, bitval = 0; i < 8; i++) |
Xander Huff | 2fa45e2 | 2015-01-15 15:55:19 -0600 | [diff] [blame] | 2204 | bitval ^= hash_bit_value(i * 6 + j, addr); |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2205 | |
| 2206 | hash_index |= (bitval << j); |
| 2207 | } |
| 2208 | |
| 2209 | return hash_index; |
| 2210 | } |
| 2211 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 2212 | /* Add multicast addresses to the internal multicast-hash table. */ |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2213 | static void macb_sethashtable(struct net_device *dev) |
| 2214 | { |
Jiri Pirko | 22bedad3 | 2010-04-01 21:22:57 +0000 | [diff] [blame] | 2215 | struct netdev_hw_addr *ha; |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2216 | unsigned long mc_filter[2]; |
Jiri Pirko | f9dcbcc | 2010-02-23 09:19:49 +0000 | [diff] [blame] | 2217 | unsigned int bitnr; |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2218 | struct macb *bp = netdev_priv(dev); |
| 2219 | |
Moritz Fischer | aa50b55 | 2016-03-29 19:11:13 -0700 | [diff] [blame] | 2220 | mc_filter[0] = 0; |
| 2221 | mc_filter[1] = 0; |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2222 | |
Jiri Pirko | 22bedad3 | 2010-04-01 21:22:57 +0000 | [diff] [blame] | 2223 | netdev_for_each_mc_addr(ha, dev) { |
| 2224 | bitnr = hash_get_index(ha->addr); |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2225 | mc_filter[bitnr >> 5] |= 1 << (bitnr & 31); |
| 2226 | } |
| 2227 | |
Jamie Iles | f75ba50 | 2011-11-08 10:12:32 +0000 | [diff] [blame] | 2228 | macb_or_gem_writel(bp, HRB, mc_filter[0]); |
| 2229 | macb_or_gem_writel(bp, HRT, mc_filter[1]); |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2230 | } |
| 2231 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 2232 | /* Enable/Disable promiscuous and multicast modes. */ |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 2233 | static void macb_set_rx_mode(struct net_device *dev) |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2234 | { |
| 2235 | unsigned long cfg; |
| 2236 | struct macb *bp = netdev_priv(dev); |
| 2237 | |
| 2238 | cfg = macb_readl(bp, NCFGR); |
| 2239 | |
Cyrille Pitchen | 924ec53 | 2014-07-24 13:51:01 +0200 | [diff] [blame] | 2240 | if (dev->flags & IFF_PROMISC) { |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2241 | /* Enable promiscuous mode */ |
| 2242 | cfg |= MACB_BIT(CAF); |
Cyrille Pitchen | 924ec53 | 2014-07-24 13:51:01 +0200 | [diff] [blame] | 2243 | |
| 2244 | /* Disable RX checksum offload */ |
| 2245 | if (macb_is_gem(bp)) |
| 2246 | cfg &= ~GEM_BIT(RXCOEN); |
| 2247 | } else { |
| 2248 | /* Disable promiscuous mode */ |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2249 | cfg &= ~MACB_BIT(CAF); |
| 2250 | |
Cyrille Pitchen | 924ec53 | 2014-07-24 13:51:01 +0200 | [diff] [blame] | 2251 | /* Enable RX checksum offload only if requested */ |
| 2252 | if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM) |
| 2253 | cfg |= GEM_BIT(RXCOEN); |
| 2254 | } |
| 2255 | |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2256 | if (dev->flags & IFF_ALLMULTI) { |
| 2257 | /* Enable all multicast mode */ |
Jamie Iles | f75ba50 | 2011-11-08 10:12:32 +0000 | [diff] [blame] | 2258 | macb_or_gem_writel(bp, HRB, -1); |
| 2259 | macb_or_gem_writel(bp, HRT, -1); |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2260 | cfg |= MACB_BIT(NCFGR_MTI); |
Jiri Pirko | 4cd24ea | 2010-02-08 04:30:35 +0000 | [diff] [blame] | 2261 | } else if (!netdev_mc_empty(dev)) { |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2262 | /* Enable specific multicasts */ |
| 2263 | macb_sethashtable(dev); |
| 2264 | cfg |= MACB_BIT(NCFGR_MTI); |
| 2265 | } else if (dev->flags & (~IFF_ALLMULTI)) { |
| 2266 | /* Disable all multicast mode */ |
Jamie Iles | f75ba50 | 2011-11-08 10:12:32 +0000 | [diff] [blame] | 2267 | macb_or_gem_writel(bp, HRB, 0); |
| 2268 | macb_or_gem_writel(bp, HRT, 0); |
Patrice Vilchez | 446ebd0 | 2007-07-12 19:07:25 +0200 | [diff] [blame] | 2269 | cfg &= ~MACB_BIT(NCFGR_MTI); |
| 2270 | } |
| 2271 | |
| 2272 | macb_writel(bp, NCFGR, cfg); |
| 2273 | } |
| 2274 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2275 | static int macb_open(struct net_device *dev) |
| 2276 | { |
| 2277 | struct macb *bp = netdev_priv(dev); |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 2278 | size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 2279 | struct macb_queue *queue; |
| 2280 | unsigned int q; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2281 | int err; |
| 2282 | |
Jamie Iles | c220f8c | 2011-03-08 20:27:08 +0000 | [diff] [blame] | 2283 | netdev_dbg(bp->dev, "open\n"); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2284 | |
Nicolas Ferre | 03fc472 | 2012-07-03 23:14:13 +0000 | [diff] [blame] | 2285 | /* carrier starts down */ |
| 2286 | netif_carrier_off(dev); |
| 2287 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 2288 | /* if the phy is not yet register, retry later*/ |
Philippe Reynes | 0a91281 | 2016-06-22 00:32:35 +0200 | [diff] [blame] | 2289 | if (!dev->phydev) |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 2290 | return -EAGAIN; |
| 2291 | |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 2292 | /* RX buffers initialization */ |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 2293 | macb_init_rx_buffer_size(bp, bufsz); |
Nicolas Ferre | 1b44791 | 2013-06-04 21:57:11 +0000 | [diff] [blame] | 2294 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2295 | err = macb_alloc_consistent(bp); |
| 2296 | if (err) { |
Jamie Iles | c220f8c | 2011-03-08 20:27:08 +0000 | [diff] [blame] | 2297 | netdev_err(dev, "Unable to allocate DMA memory (error %d)\n", |
| 2298 | err); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2299 | return err; |
| 2300 | } |
| 2301 | |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 2302 | bp->macbgem_ops.mog_init_rings(bp); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2303 | macb_init_hw(bp); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2304 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 2305 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) |
| 2306 | napi_enable(&queue->napi); |
| 2307 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 2308 | /* schedule a link state check */ |
Philippe Reynes | 0a91281 | 2016-06-22 00:32:35 +0200 | [diff] [blame] | 2309 | phy_start(dev->phydev); |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 2310 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 2311 | netif_tx_start_all_queues(dev); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2312 | |
Andrei.Pistirica@microchip.com | c2594d8 | 2017-01-19 17:56:15 +0200 | [diff] [blame] | 2313 | if (bp->ptp_info) |
| 2314 | bp->ptp_info->ptp_init(dev); |
| 2315 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2316 | return 0; |
| 2317 | } |
| 2318 | |
| 2319 | static int macb_close(struct net_device *dev) |
| 2320 | { |
| 2321 | struct macb *bp = netdev_priv(dev); |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 2322 | struct macb_queue *queue; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2323 | unsigned long flags; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 2324 | unsigned int q; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2325 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 2326 | netif_tx_stop_all_queues(dev); |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 2327 | |
| 2328 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) |
| 2329 | napi_disable(&queue->napi); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2330 | |
Philippe Reynes | 0a91281 | 2016-06-22 00:32:35 +0200 | [diff] [blame] | 2331 | if (dev->phydev) |
| 2332 | phy_stop(dev->phydev); |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 2333 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2334 | spin_lock_irqsave(&bp->lock, flags); |
| 2335 | macb_reset_hw(bp); |
| 2336 | netif_carrier_off(dev); |
| 2337 | spin_unlock_irqrestore(&bp->lock, flags); |
| 2338 | |
| 2339 | macb_free_consistent(bp); |
| 2340 | |
Andrei.Pistirica@microchip.com | c2594d8 | 2017-01-19 17:56:15 +0200 | [diff] [blame] | 2341 | if (bp->ptp_info) |
| 2342 | bp->ptp_info->ptp_remove(dev); |
| 2343 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2344 | return 0; |
| 2345 | } |
| 2346 | |
Harini Katakam | a5898ea | 2015-05-06 22:27:18 +0530 | [diff] [blame] | 2347 | static int macb_change_mtu(struct net_device *dev, int new_mtu) |
| 2348 | { |
Harini Katakam | a5898ea | 2015-05-06 22:27:18 +0530 | [diff] [blame] | 2349 | if (netif_running(dev)) |
| 2350 | return -EBUSY; |
| 2351 | |
Harini Katakam | a5898ea | 2015-05-06 22:27:18 +0530 | [diff] [blame] | 2352 | dev->mtu = new_mtu; |
| 2353 | |
| 2354 | return 0; |
| 2355 | } |
| 2356 | |
Jamie Iles | a494ed8 | 2011-03-09 16:26:35 +0000 | [diff] [blame] | 2357 | static void gem_update_stats(struct macb *bp) |
| 2358 | { |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 2359 | struct macb_queue *queue; |
| 2360 | unsigned int i, q, idx; |
| 2361 | unsigned long *stat; |
| 2362 | |
Jamie Iles | a494ed8 | 2011-03-09 16:26:35 +0000 | [diff] [blame] | 2363 | u32 *p = &bp->hw_stats.gem.tx_octets_31_0; |
Jamie Iles | a494ed8 | 2011-03-09 16:26:35 +0000 | [diff] [blame] | 2364 | |
Xander Huff | 3ff13f1 | 2015-01-13 16:15:51 -0600 | [diff] [blame] | 2365 | for (i = 0; i < GEM_STATS_LEN; ++i, ++p) { |
| 2366 | u32 offset = gem_statistics[i].offset; |
David S. Miller | 7a6e070 | 2015-07-27 14:24:48 -0700 | [diff] [blame] | 2367 | u64 val = bp->macb_reg_readl(bp, offset); |
Xander Huff | 3ff13f1 | 2015-01-13 16:15:51 -0600 | [diff] [blame] | 2368 | |
| 2369 | bp->ethtool_stats[i] += val; |
| 2370 | *p += val; |
| 2371 | |
| 2372 | if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) { |
| 2373 | /* Add GEM_OCTTXH, GEM_OCTRXH */ |
David S. Miller | 7a6e070 | 2015-07-27 14:24:48 -0700 | [diff] [blame] | 2374 | val = bp->macb_reg_readl(bp, offset + 4); |
Xander Huff | 2fa45e2 | 2015-01-15 15:55:19 -0600 | [diff] [blame] | 2375 | bp->ethtool_stats[i] += ((u64)val) << 32; |
Xander Huff | 3ff13f1 | 2015-01-13 16:15:51 -0600 | [diff] [blame] | 2376 | *(++p) += val; |
| 2377 | } |
| 2378 | } |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 2379 | |
| 2380 | idx = GEM_STATS_LEN; |
| 2381 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) |
| 2382 | for (i = 0, stat = &queue->stats.first; i < QUEUE_STATS_LEN; ++i, ++stat) |
| 2383 | bp->ethtool_stats[idx++] = *stat; |
Jamie Iles | a494ed8 | 2011-03-09 16:26:35 +0000 | [diff] [blame] | 2384 | } |
| 2385 | |
| 2386 | static struct net_device_stats *gem_get_stats(struct macb *bp) |
| 2387 | { |
| 2388 | struct gem_stats *hwstat = &bp->hw_stats.gem; |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 2389 | struct net_device_stats *nstat = &bp->dev->stats; |
Jamie Iles | a494ed8 | 2011-03-09 16:26:35 +0000 | [diff] [blame] | 2390 | |
| 2391 | gem_update_stats(bp); |
| 2392 | |
| 2393 | nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors + |
| 2394 | hwstat->rx_alignment_errors + |
| 2395 | hwstat->rx_resource_errors + |
| 2396 | hwstat->rx_overruns + |
| 2397 | hwstat->rx_oversize_frames + |
| 2398 | hwstat->rx_jabbers + |
| 2399 | hwstat->rx_undersized_frames + |
| 2400 | hwstat->rx_length_field_frame_errors); |
| 2401 | nstat->tx_errors = (hwstat->tx_late_collisions + |
| 2402 | hwstat->tx_excessive_collisions + |
| 2403 | hwstat->tx_underrun + |
| 2404 | hwstat->tx_carrier_sense_errors); |
| 2405 | nstat->multicast = hwstat->rx_multicast_frames; |
| 2406 | nstat->collisions = (hwstat->tx_single_collision_frames + |
| 2407 | hwstat->tx_multiple_collision_frames + |
| 2408 | hwstat->tx_excessive_collisions); |
| 2409 | nstat->rx_length_errors = (hwstat->rx_oversize_frames + |
| 2410 | hwstat->rx_jabbers + |
| 2411 | hwstat->rx_undersized_frames + |
| 2412 | hwstat->rx_length_field_frame_errors); |
| 2413 | nstat->rx_over_errors = hwstat->rx_resource_errors; |
| 2414 | nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors; |
| 2415 | nstat->rx_frame_errors = hwstat->rx_alignment_errors; |
| 2416 | nstat->rx_fifo_errors = hwstat->rx_overruns; |
| 2417 | nstat->tx_aborted_errors = hwstat->tx_excessive_collisions; |
| 2418 | nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors; |
| 2419 | nstat->tx_fifo_errors = hwstat->tx_underrun; |
| 2420 | |
| 2421 | return nstat; |
| 2422 | } |
| 2423 | |
Xander Huff | 3ff13f1 | 2015-01-13 16:15:51 -0600 | [diff] [blame] | 2424 | static void gem_get_ethtool_stats(struct net_device *dev, |
| 2425 | struct ethtool_stats *stats, u64 *data) |
| 2426 | { |
| 2427 | struct macb *bp; |
| 2428 | |
| 2429 | bp = netdev_priv(dev); |
| 2430 | gem_update_stats(bp); |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 2431 | memcpy(data, &bp->ethtool_stats, sizeof(u64) |
| 2432 | * (GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES)); |
Xander Huff | 3ff13f1 | 2015-01-13 16:15:51 -0600 | [diff] [blame] | 2433 | } |
| 2434 | |
| 2435 | static int gem_get_sset_count(struct net_device *dev, int sset) |
| 2436 | { |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 2437 | struct macb *bp = netdev_priv(dev); |
| 2438 | |
Xander Huff | 3ff13f1 | 2015-01-13 16:15:51 -0600 | [diff] [blame] | 2439 | switch (sset) { |
| 2440 | case ETH_SS_STATS: |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 2441 | return GEM_STATS_LEN + bp->num_queues * QUEUE_STATS_LEN; |
Xander Huff | 3ff13f1 | 2015-01-13 16:15:51 -0600 | [diff] [blame] | 2442 | default: |
| 2443 | return -EOPNOTSUPP; |
| 2444 | } |
| 2445 | } |
| 2446 | |
| 2447 | static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p) |
| 2448 | { |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 2449 | char stat_string[ETH_GSTRING_LEN]; |
| 2450 | struct macb *bp = netdev_priv(dev); |
| 2451 | struct macb_queue *queue; |
Andy Shevchenko | 8bcbf82 | 2015-07-24 21:24:02 +0300 | [diff] [blame] | 2452 | unsigned int i; |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 2453 | unsigned int q; |
Xander Huff | 3ff13f1 | 2015-01-13 16:15:51 -0600 | [diff] [blame] | 2454 | |
| 2455 | switch (sset) { |
| 2456 | case ETH_SS_STATS: |
| 2457 | for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN) |
| 2458 | memcpy(p, gem_statistics[i].stat_string, |
| 2459 | ETH_GSTRING_LEN); |
Rafal Ozieblo | 512286b | 2017-11-30 18:19:56 +0000 | [diff] [blame] | 2460 | |
| 2461 | for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) { |
| 2462 | for (i = 0; i < QUEUE_STATS_LEN; i++, p += ETH_GSTRING_LEN) { |
| 2463 | snprintf(stat_string, ETH_GSTRING_LEN, "q%d_%s", |
| 2464 | q, queue_statistics[i].stat_string); |
| 2465 | memcpy(p, stat_string, ETH_GSTRING_LEN); |
| 2466 | } |
| 2467 | } |
Xander Huff | 3ff13f1 | 2015-01-13 16:15:51 -0600 | [diff] [blame] | 2468 | break; |
| 2469 | } |
| 2470 | } |
| 2471 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 2472 | static struct net_device_stats *macb_get_stats(struct net_device *dev) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2473 | { |
| 2474 | struct macb *bp = netdev_priv(dev); |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 2475 | struct net_device_stats *nstat = &bp->dev->stats; |
Jamie Iles | a494ed8 | 2011-03-09 16:26:35 +0000 | [diff] [blame] | 2476 | struct macb_stats *hwstat = &bp->hw_stats.macb; |
| 2477 | |
| 2478 | if (macb_is_gem(bp)) |
| 2479 | return gem_get_stats(bp); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2480 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 2481 | /* read stats from hardware */ |
| 2482 | macb_update_stats(bp); |
| 2483 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2484 | /* Convert HW stats into netdevice stats */ |
| 2485 | nstat->rx_errors = (hwstat->rx_fcs_errors + |
| 2486 | hwstat->rx_align_errors + |
| 2487 | hwstat->rx_resource_errors + |
| 2488 | hwstat->rx_overruns + |
| 2489 | hwstat->rx_oversize_pkts + |
| 2490 | hwstat->rx_jabbers + |
| 2491 | hwstat->rx_undersize_pkts + |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2492 | hwstat->rx_length_mismatch); |
| 2493 | nstat->tx_errors = (hwstat->tx_late_cols + |
| 2494 | hwstat->tx_excessive_cols + |
| 2495 | hwstat->tx_underruns + |
Wolfgang Steinwender | 716723c | 2015-04-10 11:42:56 +0200 | [diff] [blame] | 2496 | hwstat->tx_carrier_errors + |
| 2497 | hwstat->sqe_test_errors); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2498 | nstat->collisions = (hwstat->tx_single_cols + |
| 2499 | hwstat->tx_multiple_cols + |
| 2500 | hwstat->tx_excessive_cols); |
| 2501 | nstat->rx_length_errors = (hwstat->rx_oversize_pkts + |
| 2502 | hwstat->rx_jabbers + |
| 2503 | hwstat->rx_undersize_pkts + |
| 2504 | hwstat->rx_length_mismatch); |
Alexander Stein | b19f7f7 | 2011-04-13 05:03:24 +0000 | [diff] [blame] | 2505 | nstat->rx_over_errors = hwstat->rx_resource_errors + |
| 2506 | hwstat->rx_overruns; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 2507 | nstat->rx_crc_errors = hwstat->rx_fcs_errors; |
| 2508 | nstat->rx_frame_errors = hwstat->rx_align_errors; |
| 2509 | nstat->rx_fifo_errors = hwstat->rx_overruns; |
| 2510 | /* XXX: What does "missed" mean? */ |
| 2511 | nstat->tx_aborted_errors = hwstat->tx_excessive_cols; |
| 2512 | nstat->tx_carrier_errors = hwstat->tx_carrier_errors; |
| 2513 | nstat->tx_fifo_errors = hwstat->tx_underruns; |
| 2514 | /* Don't know about heartbeat or window errors... */ |
| 2515 | |
| 2516 | return nstat; |
| 2517 | } |
| 2518 | |
Nicolas Ferre | d1d1b53 | 2012-10-31 06:04:56 +0000 | [diff] [blame] | 2519 | static int macb_get_regs_len(struct net_device *netdev) |
| 2520 | { |
| 2521 | return MACB_GREGS_NBR * sizeof(u32); |
| 2522 | } |
| 2523 | |
| 2524 | static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs, |
| 2525 | void *p) |
| 2526 | { |
| 2527 | struct macb *bp = netdev_priv(dev); |
| 2528 | unsigned int tail, head; |
| 2529 | u32 *regs_buff = p; |
| 2530 | |
| 2531 | regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1)) |
| 2532 | | MACB_GREGS_VERSION; |
| 2533 | |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 2534 | tail = macb_tx_ring_wrap(bp, bp->queues[0].tx_tail); |
| 2535 | head = macb_tx_ring_wrap(bp, bp->queues[0].tx_head); |
Nicolas Ferre | d1d1b53 | 2012-10-31 06:04:56 +0000 | [diff] [blame] | 2536 | |
| 2537 | regs_buff[0] = macb_readl(bp, NCR); |
| 2538 | regs_buff[1] = macb_or_gem_readl(bp, NCFGR); |
| 2539 | regs_buff[2] = macb_readl(bp, NSR); |
| 2540 | regs_buff[3] = macb_readl(bp, TSR); |
| 2541 | regs_buff[4] = macb_readl(bp, RBQP); |
| 2542 | regs_buff[5] = macb_readl(bp, TBQP); |
| 2543 | regs_buff[6] = macb_readl(bp, RSR); |
| 2544 | regs_buff[7] = macb_readl(bp, IMR); |
| 2545 | |
| 2546 | regs_buff[8] = tail; |
| 2547 | regs_buff[9] = head; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 2548 | regs_buff[10] = macb_tx_dma(&bp->queues[0], tail); |
| 2549 | regs_buff[11] = macb_tx_dma(&bp->queues[0], head); |
Nicolas Ferre | d1d1b53 | 2012-10-31 06:04:56 +0000 | [diff] [blame] | 2550 | |
Neil Armstrong | ce721a7 | 2016-01-05 14:39:16 +0100 | [diff] [blame] | 2551 | if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) |
| 2552 | regs_buff[12] = macb_or_gem_readl(bp, USRIO); |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 2553 | if (macb_is_gem(bp)) |
Nicolas Ferre | d1d1b53 | 2012-10-31 06:04:56 +0000 | [diff] [blame] | 2554 | regs_buff[13] = gem_readl(bp, DMACFG); |
Nicolas Ferre | d1d1b53 | 2012-10-31 06:04:56 +0000 | [diff] [blame] | 2555 | } |
| 2556 | |
Sergio Prado | 3e2a5e1 | 2016-02-09 12:07:16 -0200 | [diff] [blame] | 2557 | static void macb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol) |
| 2558 | { |
| 2559 | struct macb *bp = netdev_priv(netdev); |
| 2560 | |
| 2561 | wol->supported = 0; |
| 2562 | wol->wolopts = 0; |
| 2563 | |
| 2564 | if (bp->wol & MACB_WOL_HAS_MAGIC_PACKET) { |
| 2565 | wol->supported = WAKE_MAGIC; |
| 2566 | |
| 2567 | if (bp->wol & MACB_WOL_ENABLED) |
| 2568 | wol->wolopts |= WAKE_MAGIC; |
| 2569 | } |
| 2570 | } |
| 2571 | |
| 2572 | static int macb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol) |
| 2573 | { |
| 2574 | struct macb *bp = netdev_priv(netdev); |
| 2575 | |
| 2576 | if (!(bp->wol & MACB_WOL_HAS_MAGIC_PACKET) || |
| 2577 | (wol->wolopts & ~WAKE_MAGIC)) |
| 2578 | return -EOPNOTSUPP; |
| 2579 | |
| 2580 | if (wol->wolopts & WAKE_MAGIC) |
| 2581 | bp->wol |= MACB_WOL_ENABLED; |
| 2582 | else |
| 2583 | bp->wol &= ~MACB_WOL_ENABLED; |
| 2584 | |
| 2585 | device_set_wakeup_enable(&bp->pdev->dev, bp->wol & MACB_WOL_ENABLED); |
| 2586 | |
| 2587 | return 0; |
| 2588 | } |
| 2589 | |
Zach Brown | 8441bb3 | 2016-10-19 09:56:58 -0500 | [diff] [blame] | 2590 | static void macb_get_ringparam(struct net_device *netdev, |
| 2591 | struct ethtool_ringparam *ring) |
| 2592 | { |
| 2593 | struct macb *bp = netdev_priv(netdev); |
| 2594 | |
| 2595 | ring->rx_max_pending = MAX_RX_RING_SIZE; |
| 2596 | ring->tx_max_pending = MAX_TX_RING_SIZE; |
| 2597 | |
| 2598 | ring->rx_pending = bp->rx_ring_size; |
| 2599 | ring->tx_pending = bp->tx_ring_size; |
| 2600 | } |
| 2601 | |
| 2602 | static int macb_set_ringparam(struct net_device *netdev, |
| 2603 | struct ethtool_ringparam *ring) |
| 2604 | { |
| 2605 | struct macb *bp = netdev_priv(netdev); |
| 2606 | u32 new_rx_size, new_tx_size; |
| 2607 | unsigned int reset = 0; |
| 2608 | |
| 2609 | if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending)) |
| 2610 | return -EINVAL; |
| 2611 | |
| 2612 | new_rx_size = clamp_t(u32, ring->rx_pending, |
| 2613 | MIN_RX_RING_SIZE, MAX_RX_RING_SIZE); |
| 2614 | new_rx_size = roundup_pow_of_two(new_rx_size); |
| 2615 | |
| 2616 | new_tx_size = clamp_t(u32, ring->tx_pending, |
| 2617 | MIN_TX_RING_SIZE, MAX_TX_RING_SIZE); |
| 2618 | new_tx_size = roundup_pow_of_two(new_tx_size); |
| 2619 | |
| 2620 | if ((new_tx_size == bp->tx_ring_size) && |
| 2621 | (new_rx_size == bp->rx_ring_size)) { |
| 2622 | /* nothing to do */ |
| 2623 | return 0; |
| 2624 | } |
| 2625 | |
| 2626 | if (netif_running(bp->dev)) { |
| 2627 | reset = 1; |
| 2628 | macb_close(bp->dev); |
| 2629 | } |
| 2630 | |
| 2631 | bp->rx_ring_size = new_rx_size; |
| 2632 | bp->tx_ring_size = new_tx_size; |
| 2633 | |
| 2634 | if (reset) |
| 2635 | macb_open(bp->dev); |
| 2636 | |
| 2637 | return 0; |
| 2638 | } |
| 2639 | |
Rafal Ozieblo | ab91f0a | 2017-06-29 07:14:16 +0100 | [diff] [blame] | 2640 | #ifdef CONFIG_MACB_USE_HWSTAMP |
| 2641 | static unsigned int gem_get_tsu_rate(struct macb *bp) |
| 2642 | { |
| 2643 | struct clk *tsu_clk; |
| 2644 | unsigned int tsu_rate; |
| 2645 | |
| 2646 | tsu_clk = devm_clk_get(&bp->pdev->dev, "tsu_clk"); |
| 2647 | if (!IS_ERR(tsu_clk)) |
| 2648 | tsu_rate = clk_get_rate(tsu_clk); |
| 2649 | /* try pclk instead */ |
| 2650 | else if (!IS_ERR(bp->pclk)) { |
| 2651 | tsu_clk = bp->pclk; |
| 2652 | tsu_rate = clk_get_rate(tsu_clk); |
| 2653 | } else |
| 2654 | return -ENOTSUPP; |
| 2655 | return tsu_rate; |
| 2656 | } |
| 2657 | |
| 2658 | static s32 gem_get_ptp_max_adj(void) |
| 2659 | { |
| 2660 | return 64000000; |
| 2661 | } |
| 2662 | |
| 2663 | static int gem_get_ts_info(struct net_device *dev, |
| 2664 | struct ethtool_ts_info *info) |
| 2665 | { |
| 2666 | struct macb *bp = netdev_priv(dev); |
| 2667 | |
| 2668 | if ((bp->hw_dma_cap & HW_DMA_CAP_PTP) == 0) { |
| 2669 | ethtool_op_get_ts_info(dev, info); |
| 2670 | return 0; |
| 2671 | } |
| 2672 | |
| 2673 | info->so_timestamping = |
| 2674 | SOF_TIMESTAMPING_TX_SOFTWARE | |
| 2675 | SOF_TIMESTAMPING_RX_SOFTWARE | |
| 2676 | SOF_TIMESTAMPING_SOFTWARE | |
| 2677 | SOF_TIMESTAMPING_TX_HARDWARE | |
| 2678 | SOF_TIMESTAMPING_RX_HARDWARE | |
| 2679 | SOF_TIMESTAMPING_RAW_HARDWARE; |
| 2680 | info->tx_types = |
| 2681 | (1 << HWTSTAMP_TX_ONESTEP_SYNC) | |
| 2682 | (1 << HWTSTAMP_TX_OFF) | |
| 2683 | (1 << HWTSTAMP_TX_ON); |
| 2684 | info->rx_filters = |
| 2685 | (1 << HWTSTAMP_FILTER_NONE) | |
| 2686 | (1 << HWTSTAMP_FILTER_ALL); |
| 2687 | |
| 2688 | info->phc_index = bp->ptp_clock ? ptp_clock_index(bp->ptp_clock) : -1; |
| 2689 | |
| 2690 | return 0; |
| 2691 | } |
| 2692 | |
| 2693 | static struct macb_ptp_info gem_ptp_info = { |
| 2694 | .ptp_init = gem_ptp_init, |
| 2695 | .ptp_remove = gem_ptp_remove, |
| 2696 | .get_ptp_max_adj = gem_get_ptp_max_adj, |
| 2697 | .get_tsu_rate = gem_get_tsu_rate, |
| 2698 | .get_ts_info = gem_get_ts_info, |
| 2699 | .get_hwtst = gem_get_hwtst, |
| 2700 | .set_hwtst = gem_set_hwtst, |
| 2701 | }; |
| 2702 | #endif |
| 2703 | |
Andrei.Pistirica@microchip.com | c2594d8 | 2017-01-19 17:56:15 +0200 | [diff] [blame] | 2704 | static int macb_get_ts_info(struct net_device *netdev, |
| 2705 | struct ethtool_ts_info *info) |
| 2706 | { |
| 2707 | struct macb *bp = netdev_priv(netdev); |
| 2708 | |
| 2709 | if (bp->ptp_info) |
| 2710 | return bp->ptp_info->get_ts_info(netdev, info); |
| 2711 | |
| 2712 | return ethtool_op_get_ts_info(netdev, info); |
| 2713 | } |
| 2714 | |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2715 | static void gem_enable_flow_filters(struct macb *bp, bool enable) |
| 2716 | { |
| 2717 | struct ethtool_rx_fs_item *item; |
| 2718 | u32 t2_scr; |
| 2719 | int num_t2_scr; |
| 2720 | |
| 2721 | num_t2_scr = GEM_BFEXT(T2SCR, gem_readl(bp, DCFG8)); |
| 2722 | |
| 2723 | list_for_each_entry(item, &bp->rx_fs_list.list, list) { |
| 2724 | struct ethtool_rx_flow_spec *fs = &item->fs; |
| 2725 | struct ethtool_tcpip4_spec *tp4sp_m; |
| 2726 | |
| 2727 | if (fs->location >= num_t2_scr) |
| 2728 | continue; |
| 2729 | |
| 2730 | t2_scr = gem_readl_n(bp, SCRT2, fs->location); |
| 2731 | |
| 2732 | /* enable/disable screener regs for the flow entry */ |
| 2733 | t2_scr = GEM_BFINS(ETHTEN, enable, t2_scr); |
| 2734 | |
| 2735 | /* only enable fields with no masking */ |
| 2736 | tp4sp_m = &(fs->m_u.tcp_ip4_spec); |
| 2737 | |
| 2738 | if (enable && (tp4sp_m->ip4src == 0xFFFFFFFF)) |
| 2739 | t2_scr = GEM_BFINS(CMPAEN, 1, t2_scr); |
| 2740 | else |
| 2741 | t2_scr = GEM_BFINS(CMPAEN, 0, t2_scr); |
| 2742 | |
| 2743 | if (enable && (tp4sp_m->ip4dst == 0xFFFFFFFF)) |
| 2744 | t2_scr = GEM_BFINS(CMPBEN, 1, t2_scr); |
| 2745 | else |
| 2746 | t2_scr = GEM_BFINS(CMPBEN, 0, t2_scr); |
| 2747 | |
| 2748 | if (enable && ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF))) |
| 2749 | t2_scr = GEM_BFINS(CMPCEN, 1, t2_scr); |
| 2750 | else |
| 2751 | t2_scr = GEM_BFINS(CMPCEN, 0, t2_scr); |
| 2752 | |
| 2753 | gem_writel_n(bp, SCRT2, fs->location, t2_scr); |
| 2754 | } |
| 2755 | } |
| 2756 | |
| 2757 | static void gem_prog_cmp_regs(struct macb *bp, struct ethtool_rx_flow_spec *fs) |
| 2758 | { |
| 2759 | struct ethtool_tcpip4_spec *tp4sp_v, *tp4sp_m; |
| 2760 | uint16_t index = fs->location; |
| 2761 | u32 w0, w1, t2_scr; |
| 2762 | bool cmp_a = false; |
| 2763 | bool cmp_b = false; |
| 2764 | bool cmp_c = false; |
| 2765 | |
| 2766 | tp4sp_v = &(fs->h_u.tcp_ip4_spec); |
| 2767 | tp4sp_m = &(fs->m_u.tcp_ip4_spec); |
| 2768 | |
| 2769 | /* ignore field if any masking set */ |
| 2770 | if (tp4sp_m->ip4src == 0xFFFFFFFF) { |
| 2771 | /* 1st compare reg - IP source address */ |
| 2772 | w0 = 0; |
| 2773 | w1 = 0; |
| 2774 | w0 = tp4sp_v->ip4src; |
| 2775 | w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */ |
| 2776 | w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1); |
| 2777 | w1 = GEM_BFINS(T2OFST, ETYPE_SRCIP_OFFSET, w1); |
| 2778 | gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w0); |
| 2779 | gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w1); |
| 2780 | cmp_a = true; |
| 2781 | } |
| 2782 | |
| 2783 | /* ignore field if any masking set */ |
| 2784 | if (tp4sp_m->ip4dst == 0xFFFFFFFF) { |
| 2785 | /* 2nd compare reg - IP destination address */ |
| 2786 | w0 = 0; |
| 2787 | w1 = 0; |
| 2788 | w0 = tp4sp_v->ip4dst; |
| 2789 | w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */ |
| 2790 | w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1); |
| 2791 | w1 = GEM_BFINS(T2OFST, ETYPE_DSTIP_OFFSET, w1); |
| 2792 | gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4DST_CMP(index)), w0); |
| 2793 | gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4DST_CMP(index)), w1); |
| 2794 | cmp_b = true; |
| 2795 | } |
| 2796 | |
| 2797 | /* ignore both port fields if masking set in both */ |
| 2798 | if ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)) { |
| 2799 | /* 3rd compare reg - source port, destination port */ |
| 2800 | w0 = 0; |
| 2801 | w1 = 0; |
| 2802 | w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_IPHDR, w1); |
| 2803 | if (tp4sp_m->psrc == tp4sp_m->pdst) { |
| 2804 | w0 = GEM_BFINS(T2MASK, tp4sp_v->psrc, w0); |
| 2805 | w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0); |
| 2806 | w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */ |
| 2807 | w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1); |
| 2808 | } else { |
| 2809 | /* only one port definition */ |
| 2810 | w1 = GEM_BFINS(T2DISMSK, 0, w1); /* 16-bit compare */ |
| 2811 | w0 = GEM_BFINS(T2MASK, 0xFFFF, w0); |
| 2812 | if (tp4sp_m->psrc == 0xFFFF) { /* src port */ |
| 2813 | w0 = GEM_BFINS(T2CMP, tp4sp_v->psrc, w0); |
| 2814 | w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1); |
| 2815 | } else { /* dst port */ |
| 2816 | w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0); |
| 2817 | w1 = GEM_BFINS(T2OFST, IPHDR_DSTPORT_OFFSET, w1); |
| 2818 | } |
| 2819 | } |
| 2820 | gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_PORT_CMP(index)), w0); |
| 2821 | gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_PORT_CMP(index)), w1); |
| 2822 | cmp_c = true; |
| 2823 | } |
| 2824 | |
| 2825 | t2_scr = 0; |
| 2826 | t2_scr = GEM_BFINS(QUEUE, (fs->ring_cookie) & 0xFF, t2_scr); |
| 2827 | t2_scr = GEM_BFINS(ETHT2IDX, SCRT2_ETHT, t2_scr); |
| 2828 | if (cmp_a) |
| 2829 | t2_scr = GEM_BFINS(CMPA, GEM_IP4SRC_CMP(index), t2_scr); |
| 2830 | if (cmp_b) |
| 2831 | t2_scr = GEM_BFINS(CMPB, GEM_IP4DST_CMP(index), t2_scr); |
| 2832 | if (cmp_c) |
| 2833 | t2_scr = GEM_BFINS(CMPC, GEM_PORT_CMP(index), t2_scr); |
| 2834 | gem_writel_n(bp, SCRT2, index, t2_scr); |
| 2835 | } |
| 2836 | |
| 2837 | static int gem_add_flow_filter(struct net_device *netdev, |
| 2838 | struct ethtool_rxnfc *cmd) |
| 2839 | { |
| 2840 | struct macb *bp = netdev_priv(netdev); |
| 2841 | struct ethtool_rx_flow_spec *fs = &cmd->fs; |
| 2842 | struct ethtool_rx_fs_item *item, *newfs; |
Julia Cartwright | 7038cdb | 2017-12-05 18:02:49 -0600 | [diff] [blame] | 2843 | unsigned long flags; |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2844 | int ret = -EINVAL; |
| 2845 | bool added = false; |
| 2846 | |
Julia Cartwright | cc1674e | 2017-12-05 18:02:50 -0600 | [diff] [blame] | 2847 | newfs = kmalloc(sizeof(*newfs), GFP_KERNEL); |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2848 | if (newfs == NULL) |
| 2849 | return -ENOMEM; |
| 2850 | memcpy(&newfs->fs, fs, sizeof(newfs->fs)); |
| 2851 | |
| 2852 | netdev_dbg(netdev, |
| 2853 | "Adding flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n", |
| 2854 | fs->flow_type, (int)fs->ring_cookie, fs->location, |
| 2855 | htonl(fs->h_u.tcp_ip4_spec.ip4src), |
| 2856 | htonl(fs->h_u.tcp_ip4_spec.ip4dst), |
| 2857 | htons(fs->h_u.tcp_ip4_spec.psrc), htons(fs->h_u.tcp_ip4_spec.pdst)); |
| 2858 | |
Julia Cartwright | 7038cdb | 2017-12-05 18:02:49 -0600 | [diff] [blame] | 2859 | spin_lock_irqsave(&bp->rx_fs_lock, flags); |
| 2860 | |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2861 | /* find correct place to add in list */ |
Julia Cartwright | a3da8ad | 2017-12-05 18:02:48 -0600 | [diff] [blame] | 2862 | list_for_each_entry(item, &bp->rx_fs_list.list, list) { |
| 2863 | if (item->fs.location > newfs->fs.location) { |
| 2864 | list_add_tail(&newfs->list, &item->list); |
| 2865 | added = true; |
| 2866 | break; |
| 2867 | } else if (item->fs.location == fs->location) { |
| 2868 | netdev_err(netdev, "Rule not added: location %d not free!\n", |
| 2869 | fs->location); |
| 2870 | ret = -EBUSY; |
| 2871 | goto err; |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2872 | } |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2873 | } |
Julia Cartwright | a3da8ad | 2017-12-05 18:02:48 -0600 | [diff] [blame] | 2874 | if (!added) |
| 2875 | list_add_tail(&newfs->list, &bp->rx_fs_list.list); |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2876 | |
| 2877 | gem_prog_cmp_regs(bp, fs); |
| 2878 | bp->rx_fs_list.count++; |
| 2879 | /* enable filtering if NTUPLE on */ |
| 2880 | if (netdev->features & NETIF_F_NTUPLE) |
| 2881 | gem_enable_flow_filters(bp, 1); |
| 2882 | |
Julia Cartwright | 7038cdb | 2017-12-05 18:02:49 -0600 | [diff] [blame] | 2883 | spin_unlock_irqrestore(&bp->rx_fs_lock, flags); |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2884 | return 0; |
| 2885 | |
| 2886 | err: |
Julia Cartwright | 7038cdb | 2017-12-05 18:02:49 -0600 | [diff] [blame] | 2887 | spin_unlock_irqrestore(&bp->rx_fs_lock, flags); |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2888 | kfree(newfs); |
| 2889 | return ret; |
| 2890 | } |
| 2891 | |
| 2892 | static int gem_del_flow_filter(struct net_device *netdev, |
| 2893 | struct ethtool_rxnfc *cmd) |
| 2894 | { |
| 2895 | struct macb *bp = netdev_priv(netdev); |
| 2896 | struct ethtool_rx_fs_item *item; |
| 2897 | struct ethtool_rx_flow_spec *fs; |
Julia Cartwright | 7038cdb | 2017-12-05 18:02:49 -0600 | [diff] [blame] | 2898 | unsigned long flags; |
| 2899 | |
| 2900 | spin_lock_irqsave(&bp->rx_fs_lock, flags); |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2901 | |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2902 | list_for_each_entry(item, &bp->rx_fs_list.list, list) { |
| 2903 | if (item->fs.location == cmd->fs.location) { |
| 2904 | /* disable screener regs for the flow entry */ |
| 2905 | fs = &(item->fs); |
| 2906 | netdev_dbg(netdev, |
| 2907 | "Deleting flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n", |
| 2908 | fs->flow_type, (int)fs->ring_cookie, fs->location, |
| 2909 | htonl(fs->h_u.tcp_ip4_spec.ip4src), |
| 2910 | htonl(fs->h_u.tcp_ip4_spec.ip4dst), |
| 2911 | htons(fs->h_u.tcp_ip4_spec.psrc), |
| 2912 | htons(fs->h_u.tcp_ip4_spec.pdst)); |
| 2913 | |
| 2914 | gem_writel_n(bp, SCRT2, fs->location, 0); |
| 2915 | |
| 2916 | list_del(&item->list); |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2917 | bp->rx_fs_list.count--; |
Julia Cartwright | 7038cdb | 2017-12-05 18:02:49 -0600 | [diff] [blame] | 2918 | spin_unlock_irqrestore(&bp->rx_fs_lock, flags); |
| 2919 | kfree(item); |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2920 | return 0; |
| 2921 | } |
| 2922 | } |
| 2923 | |
Julia Cartwright | 7038cdb | 2017-12-05 18:02:49 -0600 | [diff] [blame] | 2924 | spin_unlock_irqrestore(&bp->rx_fs_lock, flags); |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2925 | return -EINVAL; |
| 2926 | } |
| 2927 | |
| 2928 | static int gem_get_flow_entry(struct net_device *netdev, |
| 2929 | struct ethtool_rxnfc *cmd) |
| 2930 | { |
| 2931 | struct macb *bp = netdev_priv(netdev); |
| 2932 | struct ethtool_rx_fs_item *item; |
| 2933 | |
| 2934 | list_for_each_entry(item, &bp->rx_fs_list.list, list) { |
| 2935 | if (item->fs.location == cmd->fs.location) { |
| 2936 | memcpy(&cmd->fs, &item->fs, sizeof(cmd->fs)); |
| 2937 | return 0; |
| 2938 | } |
| 2939 | } |
| 2940 | return -EINVAL; |
| 2941 | } |
| 2942 | |
| 2943 | static int gem_get_all_flow_entries(struct net_device *netdev, |
| 2944 | struct ethtool_rxnfc *cmd, u32 *rule_locs) |
| 2945 | { |
| 2946 | struct macb *bp = netdev_priv(netdev); |
| 2947 | struct ethtool_rx_fs_item *item; |
| 2948 | uint32_t cnt = 0; |
| 2949 | |
| 2950 | list_for_each_entry(item, &bp->rx_fs_list.list, list) { |
| 2951 | if (cnt == cmd->rule_cnt) |
| 2952 | return -EMSGSIZE; |
| 2953 | rule_locs[cnt] = item->fs.location; |
| 2954 | cnt++; |
| 2955 | } |
| 2956 | cmd->data = bp->max_tuples; |
| 2957 | cmd->rule_cnt = cnt; |
| 2958 | |
| 2959 | return 0; |
| 2960 | } |
| 2961 | |
| 2962 | static int gem_get_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd, |
| 2963 | u32 *rule_locs) |
| 2964 | { |
| 2965 | struct macb *bp = netdev_priv(netdev); |
| 2966 | int ret = 0; |
| 2967 | |
| 2968 | switch (cmd->cmd) { |
| 2969 | case ETHTOOL_GRXRINGS: |
| 2970 | cmd->data = bp->num_queues; |
| 2971 | break; |
| 2972 | case ETHTOOL_GRXCLSRLCNT: |
| 2973 | cmd->rule_cnt = bp->rx_fs_list.count; |
| 2974 | break; |
| 2975 | case ETHTOOL_GRXCLSRULE: |
| 2976 | ret = gem_get_flow_entry(netdev, cmd); |
| 2977 | break; |
| 2978 | case ETHTOOL_GRXCLSRLALL: |
| 2979 | ret = gem_get_all_flow_entries(netdev, cmd, rule_locs); |
| 2980 | break; |
| 2981 | default: |
| 2982 | netdev_err(netdev, |
| 2983 | "Command parameter %d is not supported\n", cmd->cmd); |
| 2984 | ret = -EOPNOTSUPP; |
| 2985 | } |
| 2986 | |
| 2987 | return ret; |
| 2988 | } |
| 2989 | |
| 2990 | static int gem_set_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd) |
| 2991 | { |
| 2992 | struct macb *bp = netdev_priv(netdev); |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2993 | int ret; |
| 2994 | |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 2995 | switch (cmd->cmd) { |
| 2996 | case ETHTOOL_SRXCLSRLINS: |
| 2997 | if ((cmd->fs.location >= bp->max_tuples) |
| 2998 | || (cmd->fs.ring_cookie >= bp->num_queues)) { |
| 2999 | ret = -EINVAL; |
| 3000 | break; |
| 3001 | } |
| 3002 | ret = gem_add_flow_filter(netdev, cmd); |
| 3003 | break; |
| 3004 | case ETHTOOL_SRXCLSRLDEL: |
| 3005 | ret = gem_del_flow_filter(netdev, cmd); |
| 3006 | break; |
| 3007 | default: |
| 3008 | netdev_err(netdev, |
| 3009 | "Command parameter %d is not supported\n", cmd->cmd); |
| 3010 | ret = -EOPNOTSUPP; |
| 3011 | } |
| 3012 | |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 3013 | return ret; |
| 3014 | } |
| 3015 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3016 | static const struct ethtool_ops macb_ethtool_ops = { |
Nicolas Ferre | d1d1b53 | 2012-10-31 06:04:56 +0000 | [diff] [blame] | 3017 | .get_regs_len = macb_get_regs_len, |
| 3018 | .get_regs = macb_get_regs, |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3019 | .get_link = ethtool_op_get_link, |
Richard Cochran | 17f393e | 2012-04-03 22:59:31 +0000 | [diff] [blame] | 3020 | .get_ts_info = ethtool_op_get_ts_info, |
Sergio Prado | 3e2a5e1 | 2016-02-09 12:07:16 -0200 | [diff] [blame] | 3021 | .get_wol = macb_get_wol, |
| 3022 | .set_wol = macb_set_wol, |
Philippe Reynes | 176275a | 2016-06-22 00:32:36 +0200 | [diff] [blame] | 3023 | .get_link_ksettings = phy_ethtool_get_link_ksettings, |
| 3024 | .set_link_ksettings = phy_ethtool_set_link_ksettings, |
Zach Brown | 8441bb3 | 2016-10-19 09:56:58 -0500 | [diff] [blame] | 3025 | .get_ringparam = macb_get_ringparam, |
| 3026 | .set_ringparam = macb_set_ringparam, |
Xander Huff | 8cd5a56 | 2015-01-15 15:55:20 -0600 | [diff] [blame] | 3027 | }; |
Xander Huff | 8cd5a56 | 2015-01-15 15:55:20 -0600 | [diff] [blame] | 3028 | |
Lad, Prabhakar | 8093b1c | 2015-02-05 16:21:07 +0000 | [diff] [blame] | 3029 | static const struct ethtool_ops gem_ethtool_ops = { |
Xander Huff | 8cd5a56 | 2015-01-15 15:55:20 -0600 | [diff] [blame] | 3030 | .get_regs_len = macb_get_regs_len, |
| 3031 | .get_regs = macb_get_regs, |
| 3032 | .get_link = ethtool_op_get_link, |
Andrei.Pistirica@microchip.com | c2594d8 | 2017-01-19 17:56:15 +0200 | [diff] [blame] | 3033 | .get_ts_info = macb_get_ts_info, |
Xander Huff | 3ff13f1 | 2015-01-13 16:15:51 -0600 | [diff] [blame] | 3034 | .get_ethtool_stats = gem_get_ethtool_stats, |
| 3035 | .get_strings = gem_get_ethtool_strings, |
| 3036 | .get_sset_count = gem_get_sset_count, |
Philippe Reynes | 176275a | 2016-06-22 00:32:36 +0200 | [diff] [blame] | 3037 | .get_link_ksettings = phy_ethtool_get_link_ksettings, |
| 3038 | .set_link_ksettings = phy_ethtool_set_link_ksettings, |
Zach Brown | 8441bb3 | 2016-10-19 09:56:58 -0500 | [diff] [blame] | 3039 | .get_ringparam = macb_get_ringparam, |
| 3040 | .set_ringparam = macb_set_ringparam, |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 3041 | .get_rxnfc = gem_get_rxnfc, |
| 3042 | .set_rxnfc = gem_set_rxnfc, |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3043 | }; |
| 3044 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3045 | static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3046 | { |
Philippe Reynes | 0a91281 | 2016-06-22 00:32:35 +0200 | [diff] [blame] | 3047 | struct phy_device *phydev = dev->phydev; |
Andrei.Pistirica@microchip.com | c2594d8 | 2017-01-19 17:56:15 +0200 | [diff] [blame] | 3048 | struct macb *bp = netdev_priv(dev); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3049 | |
| 3050 | if (!netif_running(dev)) |
| 3051 | return -EINVAL; |
| 3052 | |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 3053 | if (!phydev) |
| 3054 | return -ENODEV; |
| 3055 | |
Andrei.Pistirica@microchip.com | c2594d8 | 2017-01-19 17:56:15 +0200 | [diff] [blame] | 3056 | if (!bp->ptp_info) |
| 3057 | return phy_mii_ioctl(phydev, rq, cmd); |
| 3058 | |
| 3059 | switch (cmd) { |
| 3060 | case SIOCSHWTSTAMP: |
| 3061 | return bp->ptp_info->set_hwtst(dev, rq, cmd); |
| 3062 | case SIOCGHWTSTAMP: |
| 3063 | return bp->ptp_info->get_hwtst(dev, rq); |
| 3064 | default: |
| 3065 | return phy_mii_ioctl(phydev, rq, cmd); |
| 3066 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3067 | } |
| 3068 | |
Cyrille Pitchen | 85ff3d8 | 2014-07-24 13:51:00 +0200 | [diff] [blame] | 3069 | static int macb_set_features(struct net_device *netdev, |
| 3070 | netdev_features_t features) |
| 3071 | { |
| 3072 | struct macb *bp = netdev_priv(netdev); |
| 3073 | netdev_features_t changed = features ^ netdev->features; |
| 3074 | |
| 3075 | /* TX checksum offload */ |
| 3076 | if ((changed & NETIF_F_HW_CSUM) && macb_is_gem(bp)) { |
| 3077 | u32 dmacfg; |
| 3078 | |
| 3079 | dmacfg = gem_readl(bp, DMACFG); |
| 3080 | if (features & NETIF_F_HW_CSUM) |
| 3081 | dmacfg |= GEM_BIT(TXCOEN); |
| 3082 | else |
| 3083 | dmacfg &= ~GEM_BIT(TXCOEN); |
| 3084 | gem_writel(bp, DMACFG, dmacfg); |
| 3085 | } |
| 3086 | |
Cyrille Pitchen | 924ec53 | 2014-07-24 13:51:01 +0200 | [diff] [blame] | 3087 | /* RX checksum offload */ |
| 3088 | if ((changed & NETIF_F_RXCSUM) && macb_is_gem(bp)) { |
| 3089 | u32 netcfg; |
| 3090 | |
| 3091 | netcfg = gem_readl(bp, NCFGR); |
| 3092 | if (features & NETIF_F_RXCSUM && |
| 3093 | !(netdev->flags & IFF_PROMISC)) |
| 3094 | netcfg |= GEM_BIT(RXCOEN); |
| 3095 | else |
| 3096 | netcfg &= ~GEM_BIT(RXCOEN); |
| 3097 | gem_writel(bp, NCFGR, netcfg); |
| 3098 | } |
| 3099 | |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 3100 | /* RX Flow Filters */ |
| 3101 | if ((changed & NETIF_F_NTUPLE) && macb_is_gem(bp)) { |
| 3102 | bool turn_on = features & NETIF_F_NTUPLE; |
| 3103 | |
| 3104 | gem_enable_flow_filters(bp, turn_on); |
| 3105 | } |
Cyrille Pitchen | 85ff3d8 | 2014-07-24 13:51:00 +0200 | [diff] [blame] | 3106 | return 0; |
| 3107 | } |
| 3108 | |
Alexander Beregalov | 5f1fa99 | 2009-04-11 07:42:26 +0000 | [diff] [blame] | 3109 | static const struct net_device_ops macb_netdev_ops = { |
| 3110 | .ndo_open = macb_open, |
| 3111 | .ndo_stop = macb_close, |
| 3112 | .ndo_start_xmit = macb_start_xmit, |
Jiri Pirko | afc4b13 | 2011-08-16 06:29:01 +0000 | [diff] [blame] | 3113 | .ndo_set_rx_mode = macb_set_rx_mode, |
Alexander Beregalov | 5f1fa99 | 2009-04-11 07:42:26 +0000 | [diff] [blame] | 3114 | .ndo_get_stats = macb_get_stats, |
| 3115 | .ndo_do_ioctl = macb_ioctl, |
| 3116 | .ndo_validate_addr = eth_validate_addr, |
Harini Katakam | a5898ea | 2015-05-06 22:27:18 +0530 | [diff] [blame] | 3117 | .ndo_change_mtu = macb_change_mtu, |
Alexander Beregalov | 5f1fa99 | 2009-04-11 07:42:26 +0000 | [diff] [blame] | 3118 | .ndo_set_mac_address = eth_mac_addr, |
Thomas Petazzoni | 6e8cf5c | 2009-05-04 11:08:41 -0700 | [diff] [blame] | 3119 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 3120 | .ndo_poll_controller = macb_poll_controller, |
| 3121 | #endif |
Cyrille Pitchen | 85ff3d8 | 2014-07-24 13:51:00 +0200 | [diff] [blame] | 3122 | .ndo_set_features = macb_set_features, |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 3123 | .ndo_features_check = macb_features_check, |
Alexander Beregalov | 5f1fa99 | 2009-04-11 07:42:26 +0000 | [diff] [blame] | 3124 | }; |
| 3125 | |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 3126 | /* Configure peripheral capabilities according to device tree |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 3127 | * and integration options used |
| 3128 | */ |
Moritz Fischer | 64ec42f | 2016-03-29 19:11:12 -0700 | [diff] [blame] | 3129 | static void macb_configure_caps(struct macb *bp, |
| 3130 | const struct macb_config *dt_conf) |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 3131 | { |
| 3132 | u32 dcfg; |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 3133 | |
Nicolas Ferre | f697050 | 2015-03-31 15:02:01 +0200 | [diff] [blame] | 3134 | if (dt_conf) |
| 3135 | bp->caps = dt_conf->caps; |
| 3136 | |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 3137 | if (hw_is_gem(bp->regs, bp->native_io)) { |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 3138 | bp->caps |= MACB_CAPS_MACB_IS_GEM; |
| 3139 | |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 3140 | dcfg = gem_readl(bp, DCFG1); |
| 3141 | if (GEM_BFEXT(IRQCOR, dcfg) == 0) |
| 3142 | bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE; |
| 3143 | dcfg = gem_readl(bp, DCFG2); |
| 3144 | if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0) |
| 3145 | bp->caps |= MACB_CAPS_FIFO_MODE; |
Rafal Ozieblo | ab91f0a | 2017-06-29 07:14:16 +0100 | [diff] [blame] | 3146 | #ifdef CONFIG_MACB_USE_HWSTAMP |
| 3147 | if (gem_has_ptp(bp)) { |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 3148 | if (!GEM_BFEXT(TSU, gem_readl(bp, DCFG5))) |
| 3149 | pr_err("GEM doesn't support hardware ptp.\n"); |
Rafal Ozieblo | ab91f0a | 2017-06-29 07:14:16 +0100 | [diff] [blame] | 3150 | else { |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 3151 | bp->hw_dma_cap |= HW_DMA_CAP_PTP; |
Rafal Ozieblo | ab91f0a | 2017-06-29 07:14:16 +0100 | [diff] [blame] | 3152 | bp->ptp_info = &gem_ptp_info; |
| 3153 | } |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 3154 | } |
Rafal Ozieblo | ab91f0a | 2017-06-29 07:14:16 +0100 | [diff] [blame] | 3155 | #endif |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 3156 | } |
| 3157 | |
Andy Shevchenko | a35919e | 2015-07-24 21:24:01 +0300 | [diff] [blame] | 3158 | dev_dbg(&bp->pdev->dev, "Cadence caps 0x%08x\n", bp->caps); |
Nicolas Ferre | e175587 | 2014-07-24 13:50:58 +0200 | [diff] [blame] | 3159 | } |
| 3160 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3161 | static void macb_probe_queues(void __iomem *mem, |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 3162 | bool native_io, |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3163 | unsigned int *queue_mask, |
| 3164 | unsigned int *num_queues) |
| 3165 | { |
| 3166 | unsigned int hw_q; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3167 | |
| 3168 | *queue_mask = 0x1; |
| 3169 | *num_queues = 1; |
| 3170 | |
Nicolas Ferre | da12011 | 2015-03-31 15:02:00 +0200 | [diff] [blame] | 3171 | /* is it macb or gem ? |
| 3172 | * |
| 3173 | * We need to read directly from the hardware here because |
| 3174 | * we are early in the probe process and don't have the |
| 3175 | * MACB_CAPS_MACB_IS_GEM flag positioned |
| 3176 | */ |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 3177 | if (!hw_is_gem(mem, native_io)) |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3178 | return; |
| 3179 | |
| 3180 | /* bit 0 is never set but queue 0 always exists */ |
Arun Chandran | a50dad3 | 2015-02-18 16:59:35 +0530 | [diff] [blame] | 3181 | *queue_mask = readl_relaxed(mem + GEM_DCFG6) & 0xff; |
| 3182 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3183 | *queue_mask |= 0x1; |
| 3184 | |
| 3185 | for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q) |
| 3186 | if (*queue_mask & (1 << hw_q)) |
| 3187 | (*num_queues)++; |
| 3188 | } |
| 3189 | |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3190 | static int macb_clk_init(struct platform_device *pdev, struct clk **pclk, |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 3191 | struct clk **hclk, struct clk **tx_clk, |
| 3192 | struct clk **rx_clk) |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3193 | { |
Bartosz Folta | 83a77e9 | 2016-12-14 06:39:15 +0000 | [diff] [blame] | 3194 | struct macb_platform_data *pdata; |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3195 | int err; |
| 3196 | |
Bartosz Folta | 83a77e9 | 2016-12-14 06:39:15 +0000 | [diff] [blame] | 3197 | pdata = dev_get_platdata(&pdev->dev); |
| 3198 | if (pdata) { |
| 3199 | *pclk = pdata->pclk; |
| 3200 | *hclk = pdata->hclk; |
| 3201 | } else { |
| 3202 | *pclk = devm_clk_get(&pdev->dev, "pclk"); |
| 3203 | *hclk = devm_clk_get(&pdev->dev, "hclk"); |
| 3204 | } |
| 3205 | |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3206 | if (IS_ERR(*pclk)) { |
| 3207 | err = PTR_ERR(*pclk); |
| 3208 | dev_err(&pdev->dev, "failed to get macb_clk (%u)\n", err); |
| 3209 | return err; |
| 3210 | } |
| 3211 | |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3212 | if (IS_ERR(*hclk)) { |
| 3213 | err = PTR_ERR(*hclk); |
| 3214 | dev_err(&pdev->dev, "failed to get hclk (%u)\n", err); |
| 3215 | return err; |
| 3216 | } |
| 3217 | |
| 3218 | *tx_clk = devm_clk_get(&pdev->dev, "tx_clk"); |
| 3219 | if (IS_ERR(*tx_clk)) |
| 3220 | *tx_clk = NULL; |
| 3221 | |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 3222 | *rx_clk = devm_clk_get(&pdev->dev, "rx_clk"); |
| 3223 | if (IS_ERR(*rx_clk)) |
| 3224 | *rx_clk = NULL; |
| 3225 | |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3226 | err = clk_prepare_enable(*pclk); |
| 3227 | if (err) { |
| 3228 | dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err); |
| 3229 | return err; |
| 3230 | } |
| 3231 | |
| 3232 | err = clk_prepare_enable(*hclk); |
| 3233 | if (err) { |
| 3234 | dev_err(&pdev->dev, "failed to enable hclk (%u)\n", err); |
| 3235 | goto err_disable_pclk; |
| 3236 | } |
| 3237 | |
| 3238 | err = clk_prepare_enable(*tx_clk); |
| 3239 | if (err) { |
| 3240 | dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n", err); |
| 3241 | goto err_disable_hclk; |
| 3242 | } |
| 3243 | |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 3244 | err = clk_prepare_enable(*rx_clk); |
| 3245 | if (err) { |
| 3246 | dev_err(&pdev->dev, "failed to enable rx_clk (%u)\n", err); |
| 3247 | goto err_disable_txclk; |
| 3248 | } |
| 3249 | |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3250 | return 0; |
| 3251 | |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 3252 | err_disable_txclk: |
| 3253 | clk_disable_unprepare(*tx_clk); |
| 3254 | |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3255 | err_disable_hclk: |
| 3256 | clk_disable_unprepare(*hclk); |
| 3257 | |
| 3258 | err_disable_pclk: |
| 3259 | clk_disable_unprepare(*pclk); |
| 3260 | |
| 3261 | return err; |
| 3262 | } |
| 3263 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3264 | static int macb_init(struct platform_device *pdev) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3265 | { |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3266 | struct net_device *dev = platform_get_drvdata(pdev); |
Nicolas Ferre | bfa0914 | 2015-03-31 15:01:59 +0200 | [diff] [blame] | 3267 | unsigned int hw_q, q; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3268 | struct macb *bp = netdev_priv(dev); |
| 3269 | struct macb_queue *queue; |
| 3270 | int err; |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 3271 | u32 val, reg; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3272 | |
Zach Brown | b410d13 | 2016-10-19 09:56:57 -0500 | [diff] [blame] | 3273 | bp->tx_ring_size = DEFAULT_TX_RING_SIZE; |
| 3274 | bp->rx_ring_size = DEFAULT_RX_RING_SIZE; |
| 3275 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3276 | /* set the queue register mapping once for all: queue0 has a special |
| 3277 | * register mapping but we don't want to test the queue index then |
| 3278 | * compute the corresponding register offset at run time. |
| 3279 | */ |
Cyrille Pitchen | cf250de | 2014-12-15 15:13:32 +0100 | [diff] [blame] | 3280 | for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) { |
Nicolas Ferre | bfa0914 | 2015-03-31 15:01:59 +0200 | [diff] [blame] | 3281 | if (!(bp->queue_mask & (1 << hw_q))) |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3282 | continue; |
Jamie Iles | 461845d | 2011-03-08 20:19:23 +0000 | [diff] [blame] | 3283 | |
Cyrille Pitchen | cf250de | 2014-12-15 15:13:32 +0100 | [diff] [blame] | 3284 | queue = &bp->queues[q]; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3285 | queue->bp = bp; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3286 | netif_napi_add(dev, &queue->napi, macb_poll, 64); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3287 | if (hw_q) { |
| 3288 | queue->ISR = GEM_ISR(hw_q - 1); |
| 3289 | queue->IER = GEM_IER(hw_q - 1); |
| 3290 | queue->IDR = GEM_IDR(hw_q - 1); |
| 3291 | queue->IMR = GEM_IMR(hw_q - 1); |
| 3292 | queue->TBQP = GEM_TBQP(hw_q - 1); |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3293 | queue->RBQP = GEM_RBQP(hw_q - 1); |
| 3294 | queue->RBQS = GEM_RBQS(hw_q - 1); |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 3295 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3296 | if (bp->hw_dma_cap & HW_DMA_CAP_64B) { |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3297 | queue->TBQPH = GEM_TBQPH(hw_q - 1); |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3298 | queue->RBQPH = GEM_RBQPH(hw_q - 1); |
| 3299 | } |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 3300 | #endif |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3301 | } else { |
| 3302 | /* queue0 uses legacy registers */ |
| 3303 | queue->ISR = MACB_ISR; |
| 3304 | queue->IER = MACB_IER; |
| 3305 | queue->IDR = MACB_IDR; |
| 3306 | queue->IMR = MACB_IMR; |
| 3307 | queue->TBQP = MACB_TBQP; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3308 | queue->RBQP = MACB_RBQP; |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 3309 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3310 | if (bp->hw_dma_cap & HW_DMA_CAP_64B) { |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3311 | queue->TBQPH = MACB_TBQPH; |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3312 | queue->RBQPH = MACB_RBQPH; |
| 3313 | } |
Harini Katakam | fff8019 | 2016-08-09 13:15:53 +0530 | [diff] [blame] | 3314 | #endif |
Soren Brinkmann | e1824df | 2013-12-10 16:07:23 -0800 | [diff] [blame] | 3315 | } |
Soren Brinkmann | e1824df | 2013-12-10 16:07:23 -0800 | [diff] [blame] | 3316 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3317 | /* get irq: here we use the linux queue index, not the hardware |
| 3318 | * queue index. the queue irq definitions in the device tree |
| 3319 | * must remove the optional gaps that could exist in the |
| 3320 | * hardware queue mask. |
| 3321 | */ |
Cyrille Pitchen | cf250de | 2014-12-15 15:13:32 +0100 | [diff] [blame] | 3322 | queue->irq = platform_get_irq(pdev, q); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3323 | err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt, |
Punnaiah Choudary Kalluri | 2048823 | 2015-03-06 18:29:12 +0100 | [diff] [blame] | 3324 | IRQF_SHARED, dev->name, queue); |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3325 | if (err) { |
| 3326 | dev_err(&pdev->dev, |
| 3327 | "Unable to request IRQ %d (error %d)\n", |
| 3328 | queue->irq, err); |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3329 | return err; |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3330 | } |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3331 | |
Cyrille Pitchen | 02c958d | 2014-12-12 13:26:44 +0100 | [diff] [blame] | 3332 | INIT_WORK(&queue->tx_error_task, macb_tx_error_task); |
Cyrille Pitchen | cf250de | 2014-12-15 15:13:32 +0100 | [diff] [blame] | 3333 | q++; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3334 | } |
| 3335 | |
Alexander Beregalov | 5f1fa99 | 2009-04-11 07:42:26 +0000 | [diff] [blame] | 3336 | dev->netdev_ops = &macb_netdev_ops; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3337 | |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 3338 | /* setup appropriated routines according to adapter type */ |
| 3339 | if (macb_is_gem(bp)) { |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 3340 | bp->max_tx_length = GEM_MAX_TX_LEN; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 3341 | bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers; |
| 3342 | bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers; |
| 3343 | bp->macbgem_ops.mog_init_rings = gem_init_rings; |
| 3344 | bp->macbgem_ops.mog_rx = gem_rx; |
Xander Huff | 8cd5a56 | 2015-01-15 15:55:20 -0600 | [diff] [blame] | 3345 | dev->ethtool_ops = &gem_ethtool_ops; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 3346 | } else { |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 3347 | bp->max_tx_length = MACB_MAX_TX_LEN; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 3348 | bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers; |
| 3349 | bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers; |
| 3350 | bp->macbgem_ops.mog_init_rings = macb_init_rings; |
| 3351 | bp->macbgem_ops.mog_rx = macb_rx; |
Xander Huff | 8cd5a56 | 2015-01-15 15:55:20 -0600 | [diff] [blame] | 3352 | dev->ethtool_ops = &macb_ethtool_ops; |
Nicolas Ferre | 4df9513 | 2013-06-04 21:57:12 +0000 | [diff] [blame] | 3353 | } |
| 3354 | |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 3355 | /* Set features */ |
| 3356 | dev->hw_features = NETIF_F_SG; |
Rafal Ozieblo | 1629dd4 | 2016-11-16 10:02:34 +0000 | [diff] [blame] | 3357 | |
| 3358 | /* Check LSO capability */ |
| 3359 | if (GEM_BFEXT(PBUF_LSO, gem_readl(bp, DCFG6))) |
| 3360 | dev->hw_features |= MACB_NETIF_LSO; |
| 3361 | |
Cyrille Pitchen | 85ff3d8 | 2014-07-24 13:51:00 +0200 | [diff] [blame] | 3362 | /* Checksum offload is only available on gem with packet buffer */ |
| 3363 | if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE)) |
Cyrille Pitchen | 924ec53 | 2014-07-24 13:51:01 +0200 | [diff] [blame] | 3364 | dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM; |
Cyrille Pitchen | a4c35ed3 | 2014-07-24 13:50:59 +0200 | [diff] [blame] | 3365 | if (bp->caps & MACB_CAPS_SG_DISABLED) |
| 3366 | dev->hw_features &= ~NETIF_F_SG; |
| 3367 | dev->features = dev->hw_features; |
| 3368 | |
Rafal Ozieblo | ae8223de | 2017-11-30 18:20:44 +0000 | [diff] [blame] | 3369 | /* Check RX Flow Filters support. |
| 3370 | * Max Rx flows set by availability of screeners & compare regs: |
| 3371 | * each 4-tuple define requires 1 T2 screener reg + 3 compare regs |
| 3372 | */ |
| 3373 | reg = gem_readl(bp, DCFG8); |
| 3374 | bp->max_tuples = min((GEM_BFEXT(SCR2CMP, reg) / 3), |
| 3375 | GEM_BFEXT(T2SCR, reg)); |
| 3376 | if (bp->max_tuples > 0) { |
| 3377 | /* also needs one ethtype match to check IPv4 */ |
| 3378 | if (GEM_BFEXT(SCR2ETH, reg) > 0) { |
| 3379 | /* program this reg now */ |
| 3380 | reg = 0; |
| 3381 | reg = GEM_BFINS(ETHTCMP, (uint16_t)ETH_P_IP, reg); |
| 3382 | gem_writel_n(bp, ETHT, SCRT2_ETHT, reg); |
| 3383 | /* Filtering is supported in hw but don't enable it in kernel now */ |
| 3384 | dev->hw_features |= NETIF_F_NTUPLE; |
| 3385 | /* init Rx flow definitions */ |
| 3386 | INIT_LIST_HEAD(&bp->rx_fs_list.list); |
| 3387 | bp->rx_fs_list.count = 0; |
| 3388 | spin_lock_init(&bp->rx_fs_lock); |
| 3389 | } else |
| 3390 | bp->max_tuples = 0; |
| 3391 | } |
| 3392 | |
Neil Armstrong | ce721a7 | 2016-01-05 14:39:16 +0100 | [diff] [blame] | 3393 | if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) { |
| 3394 | val = 0; |
| 3395 | if (bp->phy_interface == PHY_INTERFACE_MODE_RGMII) |
| 3396 | val = GEM_BIT(RGMII); |
| 3397 | else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII && |
Nicolas Ferre | 6bdaa5e | 2016-03-10 16:44:32 +0100 | [diff] [blame] | 3398 | (bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII)) |
Neil Armstrong | ce721a7 | 2016-01-05 14:39:16 +0100 | [diff] [blame] | 3399 | val = MACB_BIT(RMII); |
Nicolas Ferre | 6bdaa5e | 2016-03-10 16:44:32 +0100 | [diff] [blame] | 3400 | else if (!(bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII)) |
Neil Armstrong | ce721a7 | 2016-01-05 14:39:16 +0100 | [diff] [blame] | 3401 | val = MACB_BIT(MII); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3402 | |
Neil Armstrong | ce721a7 | 2016-01-05 14:39:16 +0100 | [diff] [blame] | 3403 | if (bp->caps & MACB_CAPS_USRIO_HAS_CLKEN) |
| 3404 | val |= MACB_BIT(CLKEN); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3405 | |
Neil Armstrong | ce721a7 | 2016-01-05 14:39:16 +0100 | [diff] [blame] | 3406 | macb_or_gem_writel(bp, USRIO, val); |
| 3407 | } |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3408 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3409 | /* Set MII management clock divider */ |
| 3410 | val = macb_mdc_clk_div(bp); |
| 3411 | val |= macb_dbw(bp); |
Punnaiah Choudary Kalluri | 022be25 | 2015-11-18 09:03:50 +0530 | [diff] [blame] | 3412 | if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII) |
| 3413 | val |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3414 | macb_writel(bp, NCFGR, val); |
| 3415 | |
| 3416 | return 0; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3417 | } |
| 3418 | |
| 3419 | #if defined(CONFIG_OF) |
| 3420 | /* 1518 rounded up */ |
| 3421 | #define AT91ETHER_MAX_RBUFF_SZ 0x600 |
| 3422 | /* max number of receive buffers */ |
| 3423 | #define AT91ETHER_MAX_RX_DESCR 9 |
| 3424 | |
| 3425 | /* Initialize and start the Receiver and Transmit subsystems */ |
| 3426 | static int at91ether_start(struct net_device *dev) |
| 3427 | { |
| 3428 | struct macb *lp = netdev_priv(dev); |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3429 | struct macb_queue *q = &lp->queues[0]; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3430 | struct macb_dma_desc *desc; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3431 | dma_addr_t addr; |
| 3432 | u32 ctl; |
| 3433 | int i; |
| 3434 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3435 | q->rx_ring = dma_alloc_coherent(&lp->pdev->dev, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3436 | (AT91ETHER_MAX_RX_DESCR * |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3437 | macb_dma_desc_get_size(lp)), |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3438 | &q->rx_ring_dma, GFP_KERNEL); |
| 3439 | if (!q->rx_ring) |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3440 | return -ENOMEM; |
| 3441 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3442 | q->rx_buffers = dma_alloc_coherent(&lp->pdev->dev, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3443 | AT91ETHER_MAX_RX_DESCR * |
| 3444 | AT91ETHER_MAX_RBUFF_SZ, |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3445 | &q->rx_buffers_dma, GFP_KERNEL); |
| 3446 | if (!q->rx_buffers) { |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3447 | dma_free_coherent(&lp->pdev->dev, |
| 3448 | AT91ETHER_MAX_RX_DESCR * |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3449 | macb_dma_desc_get_size(lp), |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3450 | q->rx_ring, q->rx_ring_dma); |
| 3451 | q->rx_ring = NULL; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3452 | return -ENOMEM; |
| 3453 | } |
| 3454 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3455 | addr = q->rx_buffers_dma; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3456 | for (i = 0; i < AT91ETHER_MAX_RX_DESCR; i++) { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3457 | desc = macb_rx_desc(q, i); |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3458 | macb_set_addr(lp, desc, addr); |
| 3459 | desc->ctrl = 0; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3460 | addr += AT91ETHER_MAX_RBUFF_SZ; |
| 3461 | } |
| 3462 | |
| 3463 | /* Set the Wrap bit on the last descriptor */ |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3464 | desc->addr |= MACB_BIT(RX_WRAP); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3465 | |
| 3466 | /* Reset buffer index */ |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3467 | q->rx_tail = 0; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3468 | |
| 3469 | /* Program address of descriptor list in Rx Buffer Queue register */ |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3470 | macb_writel(lp, RBQP, q->rx_ring_dma); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3471 | |
| 3472 | /* Enable Receive and Transmit */ |
| 3473 | ctl = macb_readl(lp, NCR); |
| 3474 | macb_writel(lp, NCR, ctl | MACB_BIT(RE) | MACB_BIT(TE)); |
| 3475 | |
| 3476 | return 0; |
| 3477 | } |
| 3478 | |
| 3479 | /* Open the ethernet interface */ |
| 3480 | static int at91ether_open(struct net_device *dev) |
| 3481 | { |
| 3482 | struct macb *lp = netdev_priv(dev); |
| 3483 | u32 ctl; |
| 3484 | int ret; |
| 3485 | |
| 3486 | /* Clear internal statistics */ |
| 3487 | ctl = macb_readl(lp, NCR); |
| 3488 | macb_writel(lp, NCR, ctl | MACB_BIT(CLRSTAT)); |
| 3489 | |
| 3490 | macb_set_hwaddr(lp); |
| 3491 | |
| 3492 | ret = at91ether_start(dev); |
| 3493 | if (ret) |
| 3494 | return ret; |
| 3495 | |
| 3496 | /* Enable MAC interrupts */ |
| 3497 | macb_writel(lp, IER, MACB_BIT(RCOMP) | |
| 3498 | MACB_BIT(RXUBR) | |
| 3499 | MACB_BIT(ISR_TUND) | |
| 3500 | MACB_BIT(ISR_RLE) | |
| 3501 | MACB_BIT(TCOMP) | |
| 3502 | MACB_BIT(ISR_ROVR) | |
| 3503 | MACB_BIT(HRESP)); |
| 3504 | |
| 3505 | /* schedule a link state check */ |
Philippe Reynes | 0a91281 | 2016-06-22 00:32:35 +0200 | [diff] [blame] | 3506 | phy_start(dev->phydev); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3507 | |
| 3508 | netif_start_queue(dev); |
| 3509 | |
| 3510 | return 0; |
| 3511 | } |
| 3512 | |
| 3513 | /* Close the interface */ |
| 3514 | static int at91ether_close(struct net_device *dev) |
| 3515 | { |
| 3516 | struct macb *lp = netdev_priv(dev); |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3517 | struct macb_queue *q = &lp->queues[0]; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3518 | u32 ctl; |
| 3519 | |
| 3520 | /* Disable Receiver and Transmitter */ |
| 3521 | ctl = macb_readl(lp, NCR); |
| 3522 | macb_writel(lp, NCR, ctl & ~(MACB_BIT(TE) | MACB_BIT(RE))); |
| 3523 | |
| 3524 | /* Disable MAC interrupts */ |
| 3525 | macb_writel(lp, IDR, MACB_BIT(RCOMP) | |
| 3526 | MACB_BIT(RXUBR) | |
| 3527 | MACB_BIT(ISR_TUND) | |
| 3528 | MACB_BIT(ISR_RLE) | |
| 3529 | MACB_BIT(TCOMP) | |
| 3530 | MACB_BIT(ISR_ROVR) | |
| 3531 | MACB_BIT(HRESP)); |
| 3532 | |
| 3533 | netif_stop_queue(dev); |
| 3534 | |
| 3535 | dma_free_coherent(&lp->pdev->dev, |
| 3536 | AT91ETHER_MAX_RX_DESCR * |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3537 | macb_dma_desc_get_size(lp), |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3538 | q->rx_ring, q->rx_ring_dma); |
| 3539 | q->rx_ring = NULL; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3540 | |
| 3541 | dma_free_coherent(&lp->pdev->dev, |
| 3542 | AT91ETHER_MAX_RX_DESCR * AT91ETHER_MAX_RBUFF_SZ, |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3543 | q->rx_buffers, q->rx_buffers_dma); |
| 3544 | q->rx_buffers = NULL; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3545 | |
| 3546 | return 0; |
| 3547 | } |
| 3548 | |
| 3549 | /* Transmit packet */ |
| 3550 | static int at91ether_start_xmit(struct sk_buff *skb, struct net_device *dev) |
| 3551 | { |
| 3552 | struct macb *lp = netdev_priv(dev); |
| 3553 | |
| 3554 | if (macb_readl(lp, TSR) & MACB_BIT(RM9200_BNQ)) { |
| 3555 | netif_stop_queue(dev); |
| 3556 | |
| 3557 | /* Store packet information (to free when Tx completed) */ |
| 3558 | lp->skb = skb; |
| 3559 | lp->skb_length = skb->len; |
| 3560 | lp->skb_physaddr = dma_map_single(NULL, skb->data, skb->len, |
| 3561 | DMA_TO_DEVICE); |
Alexey Khoroshilov | 178c7ae | 2016-11-19 01:40:10 +0300 | [diff] [blame] | 3562 | if (dma_mapping_error(NULL, lp->skb_physaddr)) { |
| 3563 | dev_kfree_skb_any(skb); |
| 3564 | dev->stats.tx_dropped++; |
| 3565 | netdev_err(dev, "%s: DMA mapping error\n", __func__); |
| 3566 | return NETDEV_TX_OK; |
| 3567 | } |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3568 | |
| 3569 | /* Set address of the data in the Transmit Address register */ |
| 3570 | macb_writel(lp, TAR, lp->skb_physaddr); |
| 3571 | /* Set length of the packet in the Transmit Control register */ |
| 3572 | macb_writel(lp, TCR, skb->len); |
| 3573 | |
| 3574 | } else { |
| 3575 | netdev_err(dev, "%s called, but device is busy!\n", __func__); |
| 3576 | return NETDEV_TX_BUSY; |
| 3577 | } |
| 3578 | |
| 3579 | return NETDEV_TX_OK; |
| 3580 | } |
| 3581 | |
| 3582 | /* Extract received frame from buffer descriptors and sent to upper layers. |
| 3583 | * (Called from interrupt context) |
| 3584 | */ |
| 3585 | static void at91ether_rx(struct net_device *dev) |
| 3586 | { |
| 3587 | struct macb *lp = netdev_priv(dev); |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3588 | struct macb_queue *q = &lp->queues[0]; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3589 | struct macb_dma_desc *desc; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3590 | unsigned char *p_recv; |
| 3591 | struct sk_buff *skb; |
| 3592 | unsigned int pktlen; |
| 3593 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3594 | desc = macb_rx_desc(q, q->rx_tail); |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3595 | while (desc->addr & MACB_BIT(RX_USED)) { |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3596 | p_recv = q->rx_buffers + q->rx_tail * AT91ETHER_MAX_RBUFF_SZ; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3597 | pktlen = MACB_BF(RX_FRMLEN, desc->ctrl); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3598 | skb = netdev_alloc_skb(dev, pktlen + 2); |
| 3599 | if (skb) { |
| 3600 | skb_reserve(skb, 2); |
Johannes Berg | 59ae1d1 | 2017-06-16 14:29:20 +0200 | [diff] [blame] | 3601 | skb_put_data(skb, p_recv, pktlen); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3602 | |
| 3603 | skb->protocol = eth_type_trans(skb, dev); |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 3604 | dev->stats.rx_packets++; |
| 3605 | dev->stats.rx_bytes += pktlen; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3606 | netif_rx(skb); |
| 3607 | } else { |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 3608 | dev->stats.rx_dropped++; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3609 | } |
| 3610 | |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3611 | if (desc->ctrl & MACB_BIT(RX_MHASH_MATCH)) |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 3612 | dev->stats.multicast++; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3613 | |
| 3614 | /* reset ownership bit */ |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3615 | desc->addr &= ~MACB_BIT(RX_USED); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3616 | |
| 3617 | /* wrap after last buffer */ |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3618 | if (q->rx_tail == AT91ETHER_MAX_RX_DESCR - 1) |
| 3619 | q->rx_tail = 0; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3620 | else |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3621 | q->rx_tail++; |
Rafal Ozieblo | dc97a89 | 2017-01-27 15:08:20 +0000 | [diff] [blame] | 3622 | |
Rafal Ozieblo | ae1f2a5 | 2017-11-30 18:19:15 +0000 | [diff] [blame] | 3623 | desc = macb_rx_desc(q, q->rx_tail); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3624 | } |
| 3625 | } |
| 3626 | |
| 3627 | /* MAC interrupt handler */ |
| 3628 | static irqreturn_t at91ether_interrupt(int irq, void *dev_id) |
| 3629 | { |
| 3630 | struct net_device *dev = dev_id; |
| 3631 | struct macb *lp = netdev_priv(dev); |
| 3632 | u32 intstatus, ctl; |
| 3633 | |
| 3634 | /* MAC Interrupt Status register indicates what interrupts are pending. |
| 3635 | * It is automatically cleared once read. |
| 3636 | */ |
| 3637 | intstatus = macb_readl(lp, ISR); |
| 3638 | |
| 3639 | /* Receive complete */ |
| 3640 | if (intstatus & MACB_BIT(RCOMP)) |
| 3641 | at91ether_rx(dev); |
| 3642 | |
| 3643 | /* Transmit complete */ |
| 3644 | if (intstatus & MACB_BIT(TCOMP)) { |
| 3645 | /* The TCOM bit is set even if the transmission failed */ |
| 3646 | if (intstatus & (MACB_BIT(ISR_TUND) | MACB_BIT(ISR_RLE))) |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 3647 | dev->stats.tx_errors++; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3648 | |
| 3649 | if (lp->skb) { |
| 3650 | dev_kfree_skb_irq(lp->skb); |
| 3651 | lp->skb = NULL; |
| 3652 | dma_unmap_single(NULL, lp->skb_physaddr, |
| 3653 | lp->skb_length, DMA_TO_DEVICE); |
Tobias Klauser | 5f1d3a5 | 2017-04-07 10:17:30 +0200 | [diff] [blame] | 3654 | dev->stats.tx_packets++; |
| 3655 | dev->stats.tx_bytes += lp->skb_length; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3656 | } |
| 3657 | netif_wake_queue(dev); |
| 3658 | } |
| 3659 | |
| 3660 | /* Work-around for EMAC Errata section 41.3.1 */ |
| 3661 | if (intstatus & MACB_BIT(RXUBR)) { |
| 3662 | ctl = macb_readl(lp, NCR); |
| 3663 | macb_writel(lp, NCR, ctl & ~MACB_BIT(RE)); |
Zumeng Chen | ffac0e9 | 2016-11-28 21:55:00 +0800 | [diff] [blame] | 3664 | wmb(); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3665 | macb_writel(lp, NCR, ctl | MACB_BIT(RE)); |
| 3666 | } |
| 3667 | |
| 3668 | if (intstatus & MACB_BIT(ISR_ROVR)) |
| 3669 | netdev_err(dev, "ROVR error\n"); |
| 3670 | |
| 3671 | return IRQ_HANDLED; |
| 3672 | } |
| 3673 | |
| 3674 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 3675 | static void at91ether_poll_controller(struct net_device *dev) |
| 3676 | { |
| 3677 | unsigned long flags; |
| 3678 | |
| 3679 | local_irq_save(flags); |
| 3680 | at91ether_interrupt(dev->irq, dev); |
| 3681 | local_irq_restore(flags); |
| 3682 | } |
| 3683 | #endif |
| 3684 | |
| 3685 | static const struct net_device_ops at91ether_netdev_ops = { |
| 3686 | .ndo_open = at91ether_open, |
| 3687 | .ndo_stop = at91ether_close, |
| 3688 | .ndo_start_xmit = at91ether_start_xmit, |
| 3689 | .ndo_get_stats = macb_get_stats, |
| 3690 | .ndo_set_rx_mode = macb_set_rx_mode, |
| 3691 | .ndo_set_mac_address = eth_mac_addr, |
| 3692 | .ndo_do_ioctl = macb_ioctl, |
| 3693 | .ndo_validate_addr = eth_validate_addr, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3694 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 3695 | .ndo_poll_controller = at91ether_poll_controller, |
| 3696 | #endif |
| 3697 | }; |
| 3698 | |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3699 | static int at91ether_clk_init(struct platform_device *pdev, struct clk **pclk, |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 3700 | struct clk **hclk, struct clk **tx_clk, |
| 3701 | struct clk **rx_clk) |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3702 | { |
| 3703 | int err; |
| 3704 | |
| 3705 | *hclk = NULL; |
| 3706 | *tx_clk = NULL; |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 3707 | *rx_clk = NULL; |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3708 | |
| 3709 | *pclk = devm_clk_get(&pdev->dev, "ether_clk"); |
| 3710 | if (IS_ERR(*pclk)) |
| 3711 | return PTR_ERR(*pclk); |
| 3712 | |
| 3713 | err = clk_prepare_enable(*pclk); |
| 3714 | if (err) { |
| 3715 | dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err); |
| 3716 | return err; |
| 3717 | } |
| 3718 | |
| 3719 | return 0; |
| 3720 | } |
| 3721 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3722 | static int at91ether_init(struct platform_device *pdev) |
| 3723 | { |
| 3724 | struct net_device *dev = platform_get_drvdata(pdev); |
| 3725 | struct macb *bp = netdev_priv(dev); |
| 3726 | int err; |
| 3727 | u32 reg; |
| 3728 | |
Alexandre Belloni | fec9d3b | 2018-06-26 10:44:01 +0200 | [diff] [blame] | 3729 | bp->queues[0].bp = bp; |
| 3730 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3731 | dev->netdev_ops = &at91ether_netdev_ops; |
| 3732 | dev->ethtool_ops = &macb_ethtool_ops; |
| 3733 | |
| 3734 | err = devm_request_irq(&pdev->dev, dev->irq, at91ether_interrupt, |
| 3735 | 0, dev->name, dev); |
| 3736 | if (err) |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3737 | return err; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3738 | |
| 3739 | macb_writel(bp, NCR, 0); |
| 3740 | |
| 3741 | reg = MACB_BF(CLK, MACB_CLK_DIV32) | MACB_BIT(BIG); |
| 3742 | if (bp->phy_interface == PHY_INTERFACE_MODE_RMII) |
| 3743 | reg |= MACB_BIT(RM9200_RMII); |
| 3744 | |
| 3745 | macb_writel(bp, NCFGR, reg); |
| 3746 | |
| 3747 | return 0; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3748 | } |
| 3749 | |
David S. Miller | 3cef5c5 | 2015-03-09 23:38:02 -0400 | [diff] [blame] | 3750 | static const struct macb_config at91sam9260_config = { |
Nicolas Ferre | 6bdaa5e | 2016-03-10 16:44:32 +0100 | [diff] [blame] | 3751 | .caps = MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII, |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3752 | .clk_init = macb_clk_init, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3753 | .init = macb_init, |
| 3754 | }; |
| 3755 | |
David S. Miller | 3cef5c5 | 2015-03-09 23:38:02 -0400 | [diff] [blame] | 3756 | static const struct macb_config pc302gem_config = { |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3757 | .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE, |
| 3758 | .dma_burst_length = 16, |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3759 | .clk_init = macb_clk_init, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3760 | .init = macb_init, |
| 3761 | }; |
| 3762 | |
Cyrille Pitchen | 5c8fe71 | 2015-06-18 16:27:23 +0200 | [diff] [blame] | 3763 | static const struct macb_config sama5d2_config = { |
Nicolas Ferre | 6bdaa5e | 2016-03-10 16:44:32 +0100 | [diff] [blame] | 3764 | .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII, |
Cyrille Pitchen | 5c8fe71 | 2015-06-18 16:27:23 +0200 | [diff] [blame] | 3765 | .dma_burst_length = 16, |
| 3766 | .clk_init = macb_clk_init, |
| 3767 | .init = macb_init, |
| 3768 | }; |
| 3769 | |
David S. Miller | 3cef5c5 | 2015-03-09 23:38:02 -0400 | [diff] [blame] | 3770 | static const struct macb_config sama5d3_config = { |
Nicolas Ferre | 6bdaa5e | 2016-03-10 16:44:32 +0100 | [diff] [blame] | 3771 | .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE |
vishnuvardhan | 233a158 | 2017-07-05 17:36:16 +0200 | [diff] [blame] | 3772 | | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII | MACB_CAPS_JUMBO, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3773 | .dma_burst_length = 16, |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3774 | .clk_init = macb_clk_init, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3775 | .init = macb_init, |
vishnuvardhan | 233a158 | 2017-07-05 17:36:16 +0200 | [diff] [blame] | 3776 | .jumbo_max_len = 10240, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3777 | }; |
| 3778 | |
David S. Miller | 3cef5c5 | 2015-03-09 23:38:02 -0400 | [diff] [blame] | 3779 | static const struct macb_config sama5d4_config = { |
Nicolas Ferre | 6bdaa5e | 2016-03-10 16:44:32 +0100 | [diff] [blame] | 3780 | .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3781 | .dma_burst_length = 4, |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3782 | .clk_init = macb_clk_init, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3783 | .init = macb_init, |
| 3784 | }; |
| 3785 | |
David S. Miller | 3cef5c5 | 2015-03-09 23:38:02 -0400 | [diff] [blame] | 3786 | static const struct macb_config emac_config = { |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3787 | .clk_init = at91ether_clk_init, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3788 | .init = at91ether_init, |
| 3789 | }; |
| 3790 | |
Neil Armstrong | e611b5b | 2016-01-05 14:39:17 +0100 | [diff] [blame] | 3791 | static const struct macb_config np4_config = { |
| 3792 | .caps = MACB_CAPS_USRIO_DISABLED, |
| 3793 | .clk_init = macb_clk_init, |
| 3794 | .init = macb_init, |
| 3795 | }; |
David S. Miller | 36583eb | 2015-05-23 01:22:35 -0400 | [diff] [blame] | 3796 | |
Harini Katakam | 7b61f9c | 2015-05-06 22:27:16 +0530 | [diff] [blame] | 3797 | static const struct macb_config zynqmp_config = { |
Rafal Ozieblo | ab91f0a | 2017-06-29 07:14:16 +0100 | [diff] [blame] | 3798 | .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | |
| 3799 | MACB_CAPS_JUMBO | |
| 3800 | MACB_CAPS_GEM_HAS_PTP, |
Harini Katakam | 7b61f9c | 2015-05-06 22:27:16 +0530 | [diff] [blame] | 3801 | .dma_burst_length = 16, |
| 3802 | .clk_init = macb_clk_init, |
| 3803 | .init = macb_init, |
Harini Katakam | 98b5a0f4 | 2015-05-06 22:27:17 +0530 | [diff] [blame] | 3804 | .jumbo_max_len = 10240, |
Harini Katakam | 7b61f9c | 2015-05-06 22:27:16 +0530 | [diff] [blame] | 3805 | }; |
| 3806 | |
Nathan Sullivan | 222ca8e | 2015-05-22 09:22:10 -0500 | [diff] [blame] | 3807 | static const struct macb_config zynq_config = { |
Punnaiah Choudary Kalluri | 7baaa90 | 2015-07-06 10:02:53 +0530 | [diff] [blame] | 3808 | .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_NO_GIGABIT_HALF, |
Nathan Sullivan | 222ca8e | 2015-05-22 09:22:10 -0500 | [diff] [blame] | 3809 | .dma_burst_length = 16, |
| 3810 | .clk_init = macb_clk_init, |
| 3811 | .init = macb_init, |
| 3812 | }; |
| 3813 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3814 | static const struct of_device_id macb_dt_ids[] = { |
| 3815 | { .compatible = "cdns,at32ap7000-macb" }, |
| 3816 | { .compatible = "cdns,at91sam9260-macb", .data = &at91sam9260_config }, |
| 3817 | { .compatible = "cdns,macb" }, |
Neil Armstrong | e611b5b | 2016-01-05 14:39:17 +0100 | [diff] [blame] | 3818 | { .compatible = "cdns,np4-macb", .data = &np4_config }, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3819 | { .compatible = "cdns,pc302-gem", .data = &pc302gem_config }, |
| 3820 | { .compatible = "cdns,gem", .data = &pc302gem_config }, |
Cyrille Pitchen | 5c8fe71 | 2015-06-18 16:27:23 +0200 | [diff] [blame] | 3821 | { .compatible = "atmel,sama5d2-gem", .data = &sama5d2_config }, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3822 | { .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config }, |
| 3823 | { .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config }, |
| 3824 | { .compatible = "cdns,at91rm9200-emac", .data = &emac_config }, |
| 3825 | { .compatible = "cdns,emac", .data = &emac_config }, |
Harini Katakam | 7b61f9c | 2015-05-06 22:27:16 +0530 | [diff] [blame] | 3826 | { .compatible = "cdns,zynqmp-gem", .data = &zynqmp_config}, |
Nathan Sullivan | 222ca8e | 2015-05-22 09:22:10 -0500 | [diff] [blame] | 3827 | { .compatible = "cdns,zynq-gem", .data = &zynq_config }, |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3828 | { /* sentinel */ } |
| 3829 | }; |
| 3830 | MODULE_DEVICE_TABLE(of, macb_dt_ids); |
| 3831 | #endif /* CONFIG_OF */ |
| 3832 | |
Bartosz Folta | 83a77e9 | 2016-12-14 06:39:15 +0000 | [diff] [blame] | 3833 | static const struct macb_config default_gem_config = { |
Rafal Ozieblo | ab91f0a | 2017-06-29 07:14:16 +0100 | [diff] [blame] | 3834 | .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | |
| 3835 | MACB_CAPS_JUMBO | |
| 3836 | MACB_CAPS_GEM_HAS_PTP, |
Bartosz Folta | 83a77e9 | 2016-12-14 06:39:15 +0000 | [diff] [blame] | 3837 | .dma_burst_length = 16, |
| 3838 | .clk_init = macb_clk_init, |
| 3839 | .init = macb_init, |
| 3840 | .jumbo_max_len = 10240, |
| 3841 | }; |
| 3842 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3843 | static int macb_probe(struct platform_device *pdev) |
| 3844 | { |
Bartosz Folta | 83a77e9 | 2016-12-14 06:39:15 +0000 | [diff] [blame] | 3845 | const struct macb_config *macb_config = &default_gem_config; |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3846 | int (*clk_init)(struct platform_device *, struct clk **, |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 3847 | struct clk **, struct clk **, struct clk **) |
Bartosz Folta | 83a77e9 | 2016-12-14 06:39:15 +0000 | [diff] [blame] | 3848 | = macb_config->clk_init; |
| 3849 | int (*init)(struct platform_device *) = macb_config->init; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3850 | struct device_node *np = pdev->dev.of_node; |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 3851 | struct clk *pclk, *hclk = NULL, *tx_clk = NULL, *rx_clk = NULL; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3852 | unsigned int queue_mask, num_queues; |
| 3853 | struct macb_platform_data *pdata; |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 3854 | bool native_io; |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3855 | struct phy_device *phydev; |
| 3856 | struct net_device *dev; |
| 3857 | struct resource *regs; |
| 3858 | void __iomem *mem; |
| 3859 | const char *mac; |
| 3860 | struct macb *bp; |
| 3861 | int err; |
| 3862 | |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 3863 | regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 3864 | mem = devm_ioremap_resource(&pdev->dev, regs); |
| 3865 | if (IS_ERR(mem)) |
| 3866 | return PTR_ERR(mem); |
| 3867 | |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3868 | if (np) { |
| 3869 | const struct of_device_id *match; |
| 3870 | |
| 3871 | match = of_match_node(macb_dt_ids, np); |
| 3872 | if (match && match->data) { |
| 3873 | macb_config = match->data; |
| 3874 | clk_init = macb_config->clk_init; |
| 3875 | init = macb_config->init; |
| 3876 | } |
| 3877 | } |
| 3878 | |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 3879 | err = clk_init(pdev, &pclk, &hclk, &tx_clk, &rx_clk); |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3880 | if (err) |
| 3881 | return err; |
| 3882 | |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 3883 | native_io = hw_is_native_io(mem); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3884 | |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 3885 | macb_probe_queues(mem, native_io, &queue_mask, &num_queues); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3886 | dev = alloc_etherdev_mq(sizeof(*bp), num_queues); |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3887 | if (!dev) { |
| 3888 | err = -ENOMEM; |
| 3889 | goto err_disable_clocks; |
| 3890 | } |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3891 | |
| 3892 | dev->base_addr = regs->start; |
| 3893 | |
| 3894 | SET_NETDEV_DEV(dev, &pdev->dev); |
| 3895 | |
| 3896 | bp = netdev_priv(dev); |
| 3897 | bp->pdev = pdev; |
| 3898 | bp->dev = dev; |
| 3899 | bp->regs = mem; |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 3900 | bp->native_io = native_io; |
| 3901 | if (native_io) { |
David S. Miller | 7a6e070 | 2015-07-27 14:24:48 -0700 | [diff] [blame] | 3902 | bp->macb_reg_readl = hw_readl_native; |
| 3903 | bp->macb_reg_writel = hw_writel_native; |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 3904 | } else { |
David S. Miller | 7a6e070 | 2015-07-27 14:24:48 -0700 | [diff] [blame] | 3905 | bp->macb_reg_readl = hw_readl; |
| 3906 | bp->macb_reg_writel = hw_writel; |
Andy Shevchenko | f2ce8a9 | 2015-07-24 21:23:59 +0300 | [diff] [blame] | 3907 | } |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3908 | bp->num_queues = num_queues; |
Nicolas Ferre | bfa0914 | 2015-03-31 15:01:59 +0200 | [diff] [blame] | 3909 | bp->queue_mask = queue_mask; |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3910 | if (macb_config) |
| 3911 | bp->dma_burst_length = macb_config->dma_burst_length; |
| 3912 | bp->pclk = pclk; |
| 3913 | bp->hclk = hclk; |
| 3914 | bp->tx_clk = tx_clk; |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 3915 | bp->rx_clk = rx_clk; |
Andy Shevchenko | f36dbe6 | 2015-07-24 21:24:00 +0300 | [diff] [blame] | 3916 | if (macb_config) |
Harini Katakam | 98b5a0f4 | 2015-05-06 22:27:17 +0530 | [diff] [blame] | 3917 | bp->jumbo_max_len = macb_config->jumbo_max_len; |
Harini Katakam | 98b5a0f4 | 2015-05-06 22:27:17 +0530 | [diff] [blame] | 3918 | |
Sergio Prado | 3e2a5e1 | 2016-02-09 12:07:16 -0200 | [diff] [blame] | 3919 | bp->wol = 0; |
Sergio Prado | 7c4a1d0 | 2016-02-16 21:10:45 -0200 | [diff] [blame] | 3920 | if (of_get_property(np, "magic-packet", NULL)) |
Sergio Prado | 3e2a5e1 | 2016-02-09 12:07:16 -0200 | [diff] [blame] | 3921 | bp->wol |= MACB_WOL_HAS_MAGIC_PACKET; |
| 3922 | device_init_wakeup(&pdev->dev, bp->wol & MACB_WOL_HAS_MAGIC_PACKET); |
| 3923 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3924 | spin_lock_init(&bp->lock); |
| 3925 | |
Nicolas Ferre | ad78347 | 2015-03-31 15:02:02 +0200 | [diff] [blame] | 3926 | /* setup capabilities */ |
Nicolas Ferre | f697050 | 2015-03-31 15:02:01 +0200 | [diff] [blame] | 3927 | macb_configure_caps(bp, macb_config); |
| 3928 | |
Rafal Ozieblo | 7b42961 | 2017-06-29 07:12:51 +0100 | [diff] [blame] | 3929 | #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT |
| 3930 | if (GEM_BFEXT(DAW64, gem_readl(bp, DCFG6))) { |
| 3931 | dma_set_mask(&pdev->dev, DMA_BIT_MASK(44)); |
| 3932 | bp->hw_dma_cap |= HW_DMA_CAP_64B; |
| 3933 | } |
| 3934 | #endif |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3935 | platform_set_drvdata(pdev, dev); |
| 3936 | |
| 3937 | dev->irq = platform_get_irq(pdev, 0); |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3938 | if (dev->irq < 0) { |
| 3939 | err = dev->irq; |
Wei Yongjun | b22ae0b | 2016-08-12 15:43:54 +0000 | [diff] [blame] | 3940 | goto err_out_free_netdev; |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 3941 | } |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3942 | |
Jarod Wilson | 44770e1 | 2016-10-17 15:54:17 -0400 | [diff] [blame] | 3943 | /* MTU range: 68 - 1500 or 10240 */ |
| 3944 | dev->min_mtu = GEM_MTU_MIN_SIZE; |
| 3945 | if (bp->caps & MACB_CAPS_JUMBO) |
| 3946 | dev->max_mtu = gem_readl(bp, JML) - ETH_HLEN - ETH_FCS_LEN; |
| 3947 | else |
| 3948 | dev->max_mtu = ETH_DATA_LEN; |
| 3949 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3950 | mac = of_get_mac_address(np); |
Mike Looijmans | aa076e3 | 2018-03-29 07:29:49 +0200 | [diff] [blame] | 3951 | if (mac) { |
Moritz Fischer | eefb52d | 2016-03-29 19:11:14 -0700 | [diff] [blame] | 3952 | ether_addr_copy(bp->dev->dev_addr, mac); |
Mike Looijmans | aa076e3 | 2018-03-29 07:29:49 +0200 | [diff] [blame] | 3953 | } else { |
| 3954 | err = of_get_nvmem_mac_address(np, bp->dev->dev_addr); |
| 3955 | if (err) { |
| 3956 | if (err == -EPROBE_DEFER) |
| 3957 | goto err_out_free_netdev; |
| 3958 | macb_get_hwaddr(bp); |
| 3959 | } |
| 3960 | } |
frederic RODO | 6c36a70 | 2007-07-12 19:07:24 +0200 | [diff] [blame] | 3961 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3962 | err = of_get_phy_mode(np); |
Jean-Christophe PLAGNIOL-VILLARD | fb97a84 | 2011-11-18 15:29:25 +0100 | [diff] [blame] | 3963 | if (err < 0) { |
Jingoo Han | c607a0d | 2013-08-30 14:12:21 +0900 | [diff] [blame] | 3964 | pdata = dev_get_platdata(&pdev->dev); |
Jean-Christophe PLAGNIOL-VILLARD | fb97a84 | 2011-11-18 15:29:25 +0100 | [diff] [blame] | 3965 | if (pdata && pdata->is_rmii) |
| 3966 | bp->phy_interface = PHY_INTERFACE_MODE_RMII; |
| 3967 | else |
| 3968 | bp->phy_interface = PHY_INTERFACE_MODE_MII; |
| 3969 | } else { |
| 3970 | bp->phy_interface = err; |
| 3971 | } |
| 3972 | |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 3973 | /* IP specific init */ |
| 3974 | err = init(pdev); |
| 3975 | if (err) |
| 3976 | goto err_out_free_netdev; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3977 | |
Florian Fainelli | cf66966 | 2016-05-02 18:38:45 -0700 | [diff] [blame] | 3978 | err = macb_mii_init(bp); |
| 3979 | if (err) |
| 3980 | goto err_out_free_netdev; |
| 3981 | |
Philippe Reynes | 0a91281 | 2016-06-22 00:32:35 +0200 | [diff] [blame] | 3982 | phydev = dev->phydev; |
Florian Fainelli | cf66966 | 2016-05-02 18:38:45 -0700 | [diff] [blame] | 3983 | |
| 3984 | netif_carrier_off(dev); |
| 3985 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3986 | err = register_netdev(dev); |
| 3987 | if (err) { |
| 3988 | dev_err(&pdev->dev, "Cannot register net device, aborting.\n"); |
Florian Fainelli | cf66966 | 2016-05-02 18:38:45 -0700 | [diff] [blame] | 3989 | goto err_out_unregister_mdio; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 3990 | } |
| 3991 | |
Harini Katakam | 032dc41 | 2018-01-27 12:09:01 +0530 | [diff] [blame] | 3992 | tasklet_init(&bp->hresp_err_tasklet, macb_hresp_error_task, |
| 3993 | (unsigned long)bp); |
| 3994 | |
Florian Fainelli | cf66966 | 2016-05-02 18:38:45 -0700 | [diff] [blame] | 3995 | phy_attached_info(phydev); |
Nicolas Ferre | 03fc472 | 2012-07-03 23:14:13 +0000 | [diff] [blame] | 3996 | |
Bo Shen | 5879823 | 2014-09-13 01:57:49 +0200 | [diff] [blame] | 3997 | netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n", |
| 3998 | macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID), |
| 3999 | dev->base_addr, dev->irq, dev->dev_addr); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 4000 | |
| 4001 | return 0; |
| 4002 | |
Florian Fainelli | cf66966 | 2016-05-02 18:38:45 -0700 | [diff] [blame] | 4003 | err_out_unregister_mdio: |
Philippe Reynes | 0a91281 | 2016-06-22 00:32:35 +0200 | [diff] [blame] | 4004 | phy_disconnect(dev->phydev); |
Florian Fainelli | cf66966 | 2016-05-02 18:38:45 -0700 | [diff] [blame] | 4005 | mdiobus_unregister(bp->mii_bus); |
Michael Grzeschik | 66ee6a0 | 2017-11-08 09:56:35 +0100 | [diff] [blame] | 4006 | of_node_put(bp->phy_node); |
Michael Grzeschik | 9ce9814 | 2017-11-08 09:56:34 +0100 | [diff] [blame] | 4007 | if (np && of_phy_is_fixed_link(np)) |
| 4008 | of_phy_deregister_fixed_link(np); |
Florian Fainelli | cf66966 | 2016-05-02 18:38:45 -0700 | [diff] [blame] | 4009 | mdiobus_free(bp->mii_bus); |
| 4010 | |
Cyrille Pitchen | cf250de | 2014-12-15 15:13:32 +0100 | [diff] [blame] | 4011 | err_out_free_netdev: |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 4012 | free_netdev(dev); |
Cyrille Pitchen | 421d9df | 2015-03-07 07:23:32 +0100 | [diff] [blame] | 4013 | |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 4014 | err_disable_clocks: |
| 4015 | clk_disable_unprepare(tx_clk); |
| 4016 | clk_disable_unprepare(hclk); |
| 4017 | clk_disable_unprepare(pclk); |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 4018 | clk_disable_unprepare(rx_clk); |
Nicolas Ferre | c69618b | 2015-03-31 15:02:03 +0200 | [diff] [blame] | 4019 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 4020 | return err; |
| 4021 | } |
| 4022 | |
Nicolae Rosia | 9e86d766 | 2015-01-22 17:31:05 +0000 | [diff] [blame] | 4023 | static int macb_remove(struct platform_device *pdev) |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 4024 | { |
| 4025 | struct net_device *dev; |
| 4026 | struct macb *bp; |
Michael Grzeschik | 9ce9814 | 2017-11-08 09:56:34 +0100 | [diff] [blame] | 4027 | struct device_node *np = pdev->dev.of_node; |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 4028 | |
| 4029 | dev = platform_get_drvdata(pdev); |
| 4030 | |
| 4031 | if (dev) { |
| 4032 | bp = netdev_priv(dev); |
Philippe Reynes | 0a91281 | 2016-06-22 00:32:35 +0200 | [diff] [blame] | 4033 | if (dev->phydev) |
| 4034 | phy_disconnect(dev->phydev); |
Lennert Buytenhek | 298cf9b | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 4035 | mdiobus_unregister(bp->mii_bus); |
Michael Grzeschik | 9ce9814 | 2017-11-08 09:56:34 +0100 | [diff] [blame] | 4036 | if (np && of_phy_is_fixed_link(np)) |
| 4037 | of_phy_deregister_fixed_link(np); |
Nathan Sullivan | fa6114d | 2016-10-07 10:13:22 -0500 | [diff] [blame] | 4038 | dev->phydev = NULL; |
Lennert Buytenhek | 298cf9b | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 4039 | mdiobus_free(bp->mii_bus); |
Gregory CLEMENT | 5833e05 | 2015-12-11 11:34:53 +0100 | [diff] [blame] | 4040 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 4041 | unregister_netdev(dev); |
Cyrille Pitchen | 93b31f4 | 2015-03-07 07:23:31 +0100 | [diff] [blame] | 4042 | clk_disable_unprepare(bp->tx_clk); |
Steffen Trumtrar | ace5801 | 2013-03-27 23:07:07 +0000 | [diff] [blame] | 4043 | clk_disable_unprepare(bp->hclk); |
Steffen Trumtrar | ace5801 | 2013-03-27 23:07:07 +0000 | [diff] [blame] | 4044 | clk_disable_unprepare(bp->pclk); |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 4045 | clk_disable_unprepare(bp->rx_clk); |
Michael Grzeschik | dacdbb4 | 2017-06-23 16:54:10 +0200 | [diff] [blame] | 4046 | of_node_put(bp->phy_node); |
Cyrille Pitchen | e965be7 | 2014-12-15 15:13:31 +0100 | [diff] [blame] | 4047 | free_netdev(dev); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 4048 | } |
| 4049 | |
| 4050 | return 0; |
| 4051 | } |
| 4052 | |
Michal Simek | d23823d | 2015-01-23 09:36:03 +0100 | [diff] [blame] | 4053 | static int __maybe_unused macb_suspend(struct device *dev) |
Haavard Skinnemoen | c1f598f | 2008-03-04 13:39:29 +0100 | [diff] [blame] | 4054 | { |
Soren Brinkmann | 0dfc3e1 | 2013-12-10 16:07:19 -0800 | [diff] [blame] | 4055 | struct platform_device *pdev = to_platform_device(dev); |
Haavard Skinnemoen | c1f598f | 2008-03-04 13:39:29 +0100 | [diff] [blame] | 4056 | struct net_device *netdev = platform_get_drvdata(pdev); |
| 4057 | struct macb *bp = netdev_priv(netdev); |
| 4058 | |
Nicolas Ferre | 03fc472 | 2012-07-03 23:14:13 +0000 | [diff] [blame] | 4059 | netif_carrier_off(netdev); |
Haavard Skinnemoen | c1f598f | 2008-03-04 13:39:29 +0100 | [diff] [blame] | 4060 | netif_device_detach(netdev); |
| 4061 | |
Sergio Prado | 3e2a5e1 | 2016-02-09 12:07:16 -0200 | [diff] [blame] | 4062 | if (bp->wol & MACB_WOL_ENABLED) { |
| 4063 | macb_writel(bp, IER, MACB_BIT(WOL)); |
| 4064 | macb_writel(bp, WOL, MACB_BIT(MAG)); |
| 4065 | enable_irq_wake(bp->queues[0].irq); |
| 4066 | } else { |
| 4067 | clk_disable_unprepare(bp->tx_clk); |
| 4068 | clk_disable_unprepare(bp->hclk); |
| 4069 | clk_disable_unprepare(bp->pclk); |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 4070 | clk_disable_unprepare(bp->rx_clk); |
Sergio Prado | 3e2a5e1 | 2016-02-09 12:07:16 -0200 | [diff] [blame] | 4071 | } |
Haavard Skinnemoen | c1f598f | 2008-03-04 13:39:29 +0100 | [diff] [blame] | 4072 | |
| 4073 | return 0; |
| 4074 | } |
| 4075 | |
Michal Simek | d23823d | 2015-01-23 09:36:03 +0100 | [diff] [blame] | 4076 | static int __maybe_unused macb_resume(struct device *dev) |
Haavard Skinnemoen | c1f598f | 2008-03-04 13:39:29 +0100 | [diff] [blame] | 4077 | { |
Soren Brinkmann | 0dfc3e1 | 2013-12-10 16:07:19 -0800 | [diff] [blame] | 4078 | struct platform_device *pdev = to_platform_device(dev); |
Haavard Skinnemoen | c1f598f | 2008-03-04 13:39:29 +0100 | [diff] [blame] | 4079 | struct net_device *netdev = platform_get_drvdata(pdev); |
| 4080 | struct macb *bp = netdev_priv(netdev); |
| 4081 | |
Sergio Prado | 3e2a5e1 | 2016-02-09 12:07:16 -0200 | [diff] [blame] | 4082 | if (bp->wol & MACB_WOL_ENABLED) { |
| 4083 | macb_writel(bp, IDR, MACB_BIT(WOL)); |
| 4084 | macb_writel(bp, WOL, 0); |
| 4085 | disable_irq_wake(bp->queues[0].irq); |
| 4086 | } else { |
| 4087 | clk_prepare_enable(bp->pclk); |
| 4088 | clk_prepare_enable(bp->hclk); |
| 4089 | clk_prepare_enable(bp->tx_clk); |
shubhrajyoti.datta@xilinx.com | aead88b | 2016-08-16 10:14:50 +0530 | [diff] [blame] | 4090 | clk_prepare_enable(bp->rx_clk); |
Sergio Prado | 3e2a5e1 | 2016-02-09 12:07:16 -0200 | [diff] [blame] | 4091 | } |
Haavard Skinnemoen | c1f598f | 2008-03-04 13:39:29 +0100 | [diff] [blame] | 4092 | |
| 4093 | netif_device_attach(netdev); |
| 4094 | |
| 4095 | return 0; |
| 4096 | } |
Haavard Skinnemoen | c1f598f | 2008-03-04 13:39:29 +0100 | [diff] [blame] | 4097 | |
Soren Brinkmann | 0dfc3e1 | 2013-12-10 16:07:19 -0800 | [diff] [blame] | 4098 | static SIMPLE_DEV_PM_OPS(macb_pm_ops, macb_suspend, macb_resume); |
| 4099 | |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 4100 | static struct platform_driver macb_driver = { |
Nicolae Rosia | 9e86d766 | 2015-01-22 17:31:05 +0000 | [diff] [blame] | 4101 | .probe = macb_probe, |
| 4102 | .remove = macb_remove, |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 4103 | .driver = { |
| 4104 | .name = "macb", |
Jean-Christophe PLAGNIOL-VILLARD | fb97a84 | 2011-11-18 15:29:25 +0100 | [diff] [blame] | 4105 | .of_match_table = of_match_ptr(macb_dt_ids), |
Soren Brinkmann | 0dfc3e1 | 2013-12-10 16:07:19 -0800 | [diff] [blame] | 4106 | .pm = &macb_pm_ops, |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 4107 | }, |
| 4108 | }; |
| 4109 | |
Nicolae Rosia | 9e86d766 | 2015-01-22 17:31:05 +0000 | [diff] [blame] | 4110 | module_platform_driver(macb_driver); |
Haavard Skinnemoen | 89e5785 | 2006-11-09 14:51:17 +0100 | [diff] [blame] | 4111 | |
| 4112 | MODULE_LICENSE("GPL"); |
Jamie Iles | f75ba50 | 2011-11-08 10:12:32 +0000 | [diff] [blame] | 4113 | MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver"); |
Jean Delvare | e05503e | 2011-05-18 16:49:24 +0200 | [diff] [blame] | 4114 | MODULE_AUTHOR("Haavard Skinnemoen (Atmel)"); |
Kay Sievers | 72abb46 | 2008-04-18 13:50:44 -0700 | [diff] [blame] | 4115 | MODULE_ALIAS("platform:macb"); |