blob: 96cc03a6d9420f52c7c871f52f32c8e9b8973bbb [file] [log] [blame]
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001/*
Jamie Ilesf75ba502011-11-08 10:12:32 +00002 * Cadence MACB/GEM Ethernet Controller driver
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003 *
4 * Copyright (C) 2004-2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
Jamie Ilesc220f8c2011-03-08 20:27:08 +000011#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010012#include <linux/clk.h>
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/kernel.h>
16#include <linux/types.h>
Nicolas Ferre909a8582012-11-19 06:00:21 +000017#include <linux/circ_buf.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010018#include <linux/slab.h>
19#include <linux/init.h>
Soren Brinkmann60fe7162013-12-10 16:07:21 -080020#include <linux/io.h>
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +000021#include <linux/gpio.h>
Gregory CLEMENT270c4992015-12-17 10:51:04 +010022#include <linux/gpio/consumer.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000023#include <linux/interrupt.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010024#include <linux/netdevice.h>
25#include <linux/etherdevice.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010026#include <linux/dma-mapping.h>
Jamie Iles84e0cdb2011-03-08 20:17:06 +000027#include <linux/platform_data/macb.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010028#include <linux/platform_device.h>
frederic RODO6c36a702007-07-12 19:07:24 +020029#include <linux/phy.h>
Olof Johanssonb17471f2011-12-20 13:13:07 -080030#include <linux/of.h>
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +010031#include <linux/of_device.h>
Gregory CLEMENT270c4992015-12-17 10:51:04 +010032#include <linux/of_gpio.h>
Boris BREZILLON148cbb52013-08-22 17:57:28 +020033#include <linux/of_mdio.h>
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +010034#include <linux/of_net.h>
Rafal Ozieblo1629dd42016-11-16 10:02:34 +000035#include <linux/ip.h>
36#include <linux/udp.h>
37#include <linux/tcp.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010038#include "macb.h"
39
Nicolas Ferre1b447912013-06-04 21:57:11 +000040#define MACB_RX_BUFFER_SIZE 128
Nicolas Ferre1b447912013-06-04 21:57:11 +000041#define RX_BUFFER_MULTIPLE 64 /* bytes */
Zach Brown8441bb32016-10-19 09:56:58 -050042
Zach Brownb410d132016-10-19 09:56:57 -050043#define DEFAULT_RX_RING_SIZE 512 /* must be power of 2 */
Zach Brown8441bb32016-10-19 09:56:58 -050044#define MIN_RX_RING_SIZE 64
45#define MAX_RX_RING_SIZE 8192
Rafal Ozieblodc97a892017-01-27 15:08:20 +000046#define RX_RING_BYTES(bp) (macb_dma_desc_get_size(bp) \
Zach Brownb410d132016-10-19 09:56:57 -050047 * (bp)->rx_ring_size)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010048
Zach Brownb410d132016-10-19 09:56:57 -050049#define DEFAULT_TX_RING_SIZE 512 /* must be power of 2 */
Zach Brown8441bb32016-10-19 09:56:58 -050050#define MIN_TX_RING_SIZE 64
51#define MAX_TX_RING_SIZE 4096
Rafal Ozieblodc97a892017-01-27 15:08:20 +000052#define TX_RING_BYTES(bp) (macb_dma_desc_get_size(bp) \
Zach Brownb410d132016-10-19 09:56:57 -050053 * (bp)->tx_ring_size)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010054
Nicolas Ferre909a8582012-11-19 06:00:21 +000055/* level of occupied TX descriptors under which we wake up TX process */
Zach Brownb410d132016-10-19 09:56:57 -050056#define MACB_TX_WAKEUP_THRESH(bp) (3 * (bp)->tx_ring_size / 4)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010057
58#define MACB_RX_INT_FLAGS (MACB_BIT(RCOMP) | MACB_BIT(RXUBR) \
59 | MACB_BIT(ISR_ROVR))
Nicolas Ferree86cd532012-10-31 06:04:57 +000060#define MACB_TX_ERR_FLAGS (MACB_BIT(ISR_TUND) \
61 | MACB_BIT(ISR_RLE) \
62 | MACB_BIT(TXERR))
63#define MACB_TX_INT_FLAGS (MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP))
64
Rafal Ozieblo1629dd42016-11-16 10:02:34 +000065/* Max length of transmit frame must be a multiple of 8 bytes */
66#define MACB_TX_LEN_ALIGN 8
67#define MACB_MAX_TX_LEN ((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
68#define GEM_MAX_TX_LEN ((unsigned int)((1 << GEM_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +020069
Jarod Wilson44770e12016-10-17 15:54:17 -040070#define GEM_MTU_MIN_SIZE ETH_MIN_MTU
David S. Millerf9c45ae2017-07-03 06:31:05 -070071#define MACB_NETIF_LSO NETIF_F_TSO
Harini Katakama5898ea2015-05-06 22:27:18 +053072
Sergio Prado3e2a5e12016-02-09 12:07:16 -020073#define MACB_WOL_HAS_MAGIC_PACKET (0x1 << 0)
74#define MACB_WOL_ENABLED (0x1 << 1)
75
Moritz Fischer64ec42f2016-03-29 19:11:12 -070076/* Graceful stop timeouts in us. We should allow up to
Nicolas Ferree86cd532012-10-31 06:04:57 +000077 * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions)
78 */
79#define MACB_HALT_TIMEOUT 1230
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010080
Rafal Ozieblodc97a892017-01-27 15:08:20 +000081/* DMA buffer descriptor might be different size
Rafal Ozieblo7b429612017-06-29 07:12:51 +010082 * depends on hardware configuration:
83 *
84 * 1. dma address width 32 bits:
85 * word 1: 32 bit address of Data Buffer
86 * word 2: control
87 *
88 * 2. dma address width 64 bits:
89 * word 1: 32 bit address of Data Buffer
90 * word 2: control
91 * word 3: upper 32 bit address of Data Buffer
92 * word 4: unused
93 *
94 * 3. dma address width 32 bits with hardware timestamping:
95 * word 1: 32 bit address of Data Buffer
96 * word 2: control
97 * word 3: timestamp word 1
98 * word 4: timestamp word 2
99 *
100 * 4. dma address width 64 bits with hardware timestamping:
101 * word 1: 32 bit address of Data Buffer
102 * word 2: control
103 * word 3: upper 32 bit address of Data Buffer
104 * word 4: unused
105 * word 5: timestamp word 1
106 * word 6: timestamp word 2
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000107 */
108static unsigned int macb_dma_desc_get_size(struct macb *bp)
109{
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100110#ifdef MACB_EXT_DESC
111 unsigned int desc_size;
112
113 switch (bp->hw_dma_cap) {
114 case HW_DMA_CAP_64B:
115 desc_size = sizeof(struct macb_dma_desc)
116 + sizeof(struct macb_dma_desc_64);
117 break;
118 case HW_DMA_CAP_PTP:
119 desc_size = sizeof(struct macb_dma_desc)
120 + sizeof(struct macb_dma_desc_ptp);
121 break;
122 case HW_DMA_CAP_64B_PTP:
123 desc_size = sizeof(struct macb_dma_desc)
124 + sizeof(struct macb_dma_desc_64)
125 + sizeof(struct macb_dma_desc_ptp);
126 break;
127 default:
128 desc_size = sizeof(struct macb_dma_desc);
129 }
130 return desc_size;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000131#endif
132 return sizeof(struct macb_dma_desc);
133}
134
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100135static unsigned int macb_adj_dma_desc_idx(struct macb *bp, unsigned int desc_idx)
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000136{
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100137#ifdef MACB_EXT_DESC
138 switch (bp->hw_dma_cap) {
139 case HW_DMA_CAP_64B:
140 case HW_DMA_CAP_PTP:
141 desc_idx <<= 1;
142 break;
143 case HW_DMA_CAP_64B_PTP:
144 desc_idx *= 3;
145 break;
146 default:
147 break;
148 }
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000149#endif
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100150 return desc_idx;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000151}
152
153#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
154static struct macb_dma_desc_64 *macb_64b_desc(struct macb *bp, struct macb_dma_desc *desc)
155{
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100156 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
157 return (struct macb_dma_desc_64 *)((void *)desc + sizeof(struct macb_dma_desc));
158 return NULL;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000159}
160#endif
161
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000162/* Ring buffer accessors */
Zach Brownb410d132016-10-19 09:56:57 -0500163static unsigned int macb_tx_ring_wrap(struct macb *bp, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000164{
Zach Brownb410d132016-10-19 09:56:57 -0500165 return index & (bp->tx_ring_size - 1);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000166}
167
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100168static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue,
169 unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000170{
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000171 index = macb_tx_ring_wrap(queue->bp, index);
172 index = macb_adj_dma_desc_idx(queue->bp, index);
173 return &queue->tx_ring[index];
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000174}
175
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100176static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue,
177 unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000178{
Zach Brownb410d132016-10-19 09:56:57 -0500179 return &queue->tx_skb[macb_tx_ring_wrap(queue->bp, index)];
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000180}
181
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100182static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000183{
184 dma_addr_t offset;
185
Zach Brownb410d132016-10-19 09:56:57 -0500186 offset = macb_tx_ring_wrap(queue->bp, index) *
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000187 macb_dma_desc_get_size(queue->bp);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000188
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100189 return queue->tx_ring_dma + offset;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000190}
191
Zach Brownb410d132016-10-19 09:56:57 -0500192static unsigned int macb_rx_ring_wrap(struct macb *bp, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000193{
Zach Brownb410d132016-10-19 09:56:57 -0500194 return index & (bp->rx_ring_size - 1);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000195}
196
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000197static struct macb_dma_desc *macb_rx_desc(struct macb_queue *queue, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000198{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000199 index = macb_rx_ring_wrap(queue->bp, index);
200 index = macb_adj_dma_desc_idx(queue->bp, index);
201 return &queue->rx_ring[index];
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000202}
203
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000204static void *macb_rx_buffer(struct macb_queue *queue, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000205{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000206 return queue->rx_buffers + queue->bp->rx_buffer_size *
207 macb_rx_ring_wrap(queue->bp, index);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000208}
209
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +0300210/* I/O accessors */
211static u32 hw_readl_native(struct macb *bp, int offset)
212{
213 return __raw_readl(bp->regs + offset);
214}
215
216static void hw_writel_native(struct macb *bp, int offset, u32 value)
217{
218 __raw_writel(value, bp->regs + offset);
219}
220
221static u32 hw_readl(struct macb *bp, int offset)
222{
223 return readl_relaxed(bp->regs + offset);
224}
225
226static void hw_writel(struct macb *bp, int offset, u32 value)
227{
228 writel_relaxed(value, bp->regs + offset);
229}
230
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700231/* Find the CPU endianness by using the loopback bit of NCR register. When the
Moritz Fischer88023be2016-03-29 19:11:15 -0700232 * CPU is in big endian we need to program swapped mode for management
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +0300233 * descriptor access.
234 */
235static bool hw_is_native_io(void __iomem *addr)
236{
237 u32 value = MACB_BIT(LLB);
238
239 __raw_writel(value, addr + MACB_NCR);
240 value = __raw_readl(addr + MACB_NCR);
241
242 /* Write 0 back to disable everything */
243 __raw_writel(0, addr + MACB_NCR);
244
245 return value == MACB_BIT(LLB);
246}
247
248static bool hw_is_gem(void __iomem *addr, bool native_io)
249{
250 u32 id;
251
252 if (native_io)
253 id = __raw_readl(addr + MACB_MID);
254 else
255 id = readl_relaxed(addr + MACB_MID);
256
257 return MACB_BFEXT(IDNUM, id) >= 0x2;
258}
259
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100260static void macb_set_hwaddr(struct macb *bp)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100261{
262 u32 bottom;
263 u16 top;
264
265 bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
Jamie Ilesf75ba502011-11-08 10:12:32 +0000266 macb_or_gem_writel(bp, SA1B, bottom);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100267 top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
Jamie Ilesf75ba502011-11-08 10:12:32 +0000268 macb_or_gem_writel(bp, SA1T, top);
Joachim Eastwood3629a6c2012-11-11 13:56:28 +0000269
270 /* Clear unused address register sets */
271 macb_or_gem_writel(bp, SA2B, 0);
272 macb_or_gem_writel(bp, SA2T, 0);
273 macb_or_gem_writel(bp, SA3B, 0);
274 macb_or_gem_writel(bp, SA3T, 0);
275 macb_or_gem_writel(bp, SA4B, 0);
276 macb_or_gem_writel(bp, SA4T, 0);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100277}
278
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100279static void macb_get_hwaddr(struct macb *bp)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100280{
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000281 struct macb_platform_data *pdata;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100282 u32 bottom;
283 u16 top;
284 u8 addr[6];
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000285 int i;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100286
Jingoo Hanc607a0d2013-08-30 14:12:21 +0900287 pdata = dev_get_platdata(&bp->pdev->dev);
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000288
Moritz Fischeraa50b552016-03-29 19:11:13 -0700289 /* Check all 4 address register for valid address */
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000290 for (i = 0; i < 4; i++) {
291 bottom = macb_or_gem_readl(bp, SA1B + i * 8);
292 top = macb_or_gem_readl(bp, SA1T + i * 8);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100293
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000294 if (pdata && pdata->rev_eth_addr) {
295 addr[5] = bottom & 0xff;
296 addr[4] = (bottom >> 8) & 0xff;
297 addr[3] = (bottom >> 16) & 0xff;
298 addr[2] = (bottom >> 24) & 0xff;
299 addr[1] = top & 0xff;
300 addr[0] = (top & 0xff00) >> 8;
301 } else {
302 addr[0] = bottom & 0xff;
303 addr[1] = (bottom >> 8) & 0xff;
304 addr[2] = (bottom >> 16) & 0xff;
305 addr[3] = (bottom >> 24) & 0xff;
306 addr[4] = top & 0xff;
307 addr[5] = (top >> 8) & 0xff;
308 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100309
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000310 if (is_valid_ether_addr(addr)) {
311 memcpy(bp->dev->dev_addr, addr, sizeof(addr));
312 return;
313 }
Sven Schnelled1d57412008-06-09 16:33:57 -0700314 }
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000315
Andy Shevchenkoa35919e2015-07-24 21:24:01 +0300316 dev_info(&bp->pdev->dev, "invalid hw address, using random\n");
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000317 eth_hw_addr_random(bp->dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100318}
319
frederic RODO6c36a702007-07-12 19:07:24 +0200320static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100321{
frederic RODO6c36a702007-07-12 19:07:24 +0200322 struct macb *bp = bus->priv;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100323 int value;
324
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100325 macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
326 | MACB_BF(RW, MACB_MAN_READ)
frederic RODO6c36a702007-07-12 19:07:24 +0200327 | MACB_BF(PHYA, mii_id)
328 | MACB_BF(REGA, regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100329 | MACB_BF(CODE, MACB_MAN_CODE)));
330
frederic RODO6c36a702007-07-12 19:07:24 +0200331 /* wait for end of transfer */
332 while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
333 cpu_relax();
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100334
335 value = MACB_BFEXT(DATA, macb_readl(bp, MAN));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100336
337 return value;
338}
339
frederic RODO6c36a702007-07-12 19:07:24 +0200340static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
341 u16 value)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100342{
frederic RODO6c36a702007-07-12 19:07:24 +0200343 struct macb *bp = bus->priv;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100344
345 macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
346 | MACB_BF(RW, MACB_MAN_WRITE)
frederic RODO6c36a702007-07-12 19:07:24 +0200347 | MACB_BF(PHYA, mii_id)
348 | MACB_BF(REGA, regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100349 | MACB_BF(CODE, MACB_MAN_CODE)
frederic RODO6c36a702007-07-12 19:07:24 +0200350 | MACB_BF(DATA, value)));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100351
frederic RODO6c36a702007-07-12 19:07:24 +0200352 /* wait for end of transfer */
353 while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
354 cpu_relax();
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100355
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100356 return 0;
357}
358
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800359/**
360 * macb_set_tx_clk() - Set a clock to a new frequency
361 * @clk Pointer to the clock to change
362 * @rate New frequency in Hz
363 * @dev Pointer to the struct net_device
364 */
365static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev)
366{
367 long ferr, rate, rate_rounded;
368
Cyrille Pitchen93b31f42015-03-07 07:23:31 +0100369 if (!clk)
370 return;
371
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800372 switch (speed) {
373 case SPEED_10:
374 rate = 2500000;
375 break;
376 case SPEED_100:
377 rate = 25000000;
378 break;
379 case SPEED_1000:
380 rate = 125000000;
381 break;
382 default:
Soren Brinkmann9319e472013-12-10 20:57:57 -0800383 return;
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800384 }
385
386 rate_rounded = clk_round_rate(clk, rate);
387 if (rate_rounded < 0)
388 return;
389
390 /* RGMII allows 50 ppm frequency error. Test and warn if this limit
391 * is not satisfied.
392 */
393 ferr = abs(rate_rounded - rate);
394 ferr = DIV_ROUND_UP(ferr, rate / 100000);
395 if (ferr > 5)
396 netdev_warn(dev, "unable to generate target frequency: %ld Hz\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700397 rate);
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800398
399 if (clk_set_rate(clk, rate_rounded))
400 netdev_err(dev, "adjusting tx_clk failed.\n");
401}
402
frederic RODO6c36a702007-07-12 19:07:24 +0200403static void macb_handle_link_change(struct net_device *dev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100404{
frederic RODO6c36a702007-07-12 19:07:24 +0200405 struct macb *bp = netdev_priv(dev);
Philippe Reynes0a912812016-06-22 00:32:35 +0200406 struct phy_device *phydev = dev->phydev;
frederic RODO6c36a702007-07-12 19:07:24 +0200407 unsigned long flags;
frederic RODO6c36a702007-07-12 19:07:24 +0200408 int status_change = 0;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100409
frederic RODO6c36a702007-07-12 19:07:24 +0200410 spin_lock_irqsave(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100411
frederic RODO6c36a702007-07-12 19:07:24 +0200412 if (phydev->link) {
413 if ((bp->speed != phydev->speed) ||
414 (bp->duplex != phydev->duplex)) {
415 u32 reg;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100416
frederic RODO6c36a702007-07-12 19:07:24 +0200417 reg = macb_readl(bp, NCFGR);
418 reg &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
Patrice Vilchez140b7552012-10-31 06:04:50 +0000419 if (macb_is_gem(bp))
420 reg &= ~GEM_BIT(GBE);
frederic RODO6c36a702007-07-12 19:07:24 +0200421
422 if (phydev->duplex)
423 reg |= MACB_BIT(FD);
Atsushi Nemoto179956f2008-02-21 22:50:54 +0900424 if (phydev->speed == SPEED_100)
frederic RODO6c36a702007-07-12 19:07:24 +0200425 reg |= MACB_BIT(SPD);
Nicolas Ferree1755872014-07-24 13:50:58 +0200426 if (phydev->speed == SPEED_1000 &&
427 bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
Patrice Vilchez140b7552012-10-31 06:04:50 +0000428 reg |= GEM_BIT(GBE);
frederic RODO6c36a702007-07-12 19:07:24 +0200429
Patrice Vilchez140b7552012-10-31 06:04:50 +0000430 macb_or_gem_writel(bp, NCFGR, reg);
frederic RODO6c36a702007-07-12 19:07:24 +0200431
432 bp->speed = phydev->speed;
433 bp->duplex = phydev->duplex;
434 status_change = 1;
435 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100436 }
437
frederic RODO6c36a702007-07-12 19:07:24 +0200438 if (phydev->link != bp->link) {
Anton Vorontsovc8f15682008-07-22 15:41:24 -0700439 if (!phydev->link) {
frederic RODO6c36a702007-07-12 19:07:24 +0200440 bp->speed = 0;
441 bp->duplex = -1;
442 }
443 bp->link = phydev->link;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100444
frederic RODO6c36a702007-07-12 19:07:24 +0200445 status_change = 1;
446 }
447
448 spin_unlock_irqrestore(&bp->lock, flags);
449
450 if (status_change) {
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000451 if (phydev->link) {
Jaeden Amero2c29b232015-03-12 18:07:54 -0500452 /* Update the TX clock rate if and only if the link is
453 * up and there has been a link change.
454 */
455 macb_set_tx_clk(bp->tx_clk, phydev->speed, dev);
456
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000457 netif_carrier_on(dev);
Jamie Ilesc220f8c2011-03-08 20:27:08 +0000458 netdev_info(dev, "link up (%d/%s)\n",
459 phydev->speed,
460 phydev->duplex == DUPLEX_FULL ?
461 "Full" : "Half");
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000462 } else {
463 netif_carrier_off(dev);
Jamie Ilesc220f8c2011-03-08 20:27:08 +0000464 netdev_info(dev, "link down\n");
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000465 }
frederic RODO6c36a702007-07-12 19:07:24 +0200466 }
467}
468
469/* based on au1000_eth. c*/
470static int macb_mii_probe(struct net_device *dev)
471{
472 struct macb *bp = netdev_priv(dev);
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +0000473 struct macb_platform_data *pdata;
Jiri Pirko7455a762010-02-08 05:12:08 +0000474 struct phy_device *phydev;
Brad Mouring739de9a2018-03-13 16:32:13 -0500475 struct device_node *np;
476 int phy_irq, ret, i;
477
478 pdata = dev_get_platdata(&bp->pdev->dev);
479 np = bp->pdev->dev.of_node;
480 ret = 0;
481
482 if (np) {
483 if (of_phy_is_fixed_link(np)) {
484 if (of_phy_register_fixed_link(np) < 0) {
485 dev_err(&bp->pdev->dev,
486 "broken fixed-link specification\n");
487 return -ENODEV;
488 }
489 bp->phy_node = of_node_get(np);
490 } else {
Brad Mouring2105a5d2018-03-13 16:32:15 -0500491 bp->phy_node = of_parse_phandle(np, "phy-handle", 0);
492 /* fallback to standard phy registration if no
493 * phy-handle was found nor any phy found during
494 * dt phy registration
Brad Mouring739de9a2018-03-13 16:32:13 -0500495 */
Brad Mouring2105a5d2018-03-13 16:32:15 -0500496 if (!bp->phy_node && !phy_find_first(bp->mii_bus)) {
Brad Mouring739de9a2018-03-13 16:32:13 -0500497 for (i = 0; i < PHY_MAX_ADDR; i++) {
498 struct phy_device *phydev;
499
500 phydev = mdiobus_scan(bp->mii_bus, i);
501 if (IS_ERR(phydev) &&
502 PTR_ERR(phydev) != -ENODEV) {
503 ret = PTR_ERR(phydev);
504 break;
505 }
506 }
507
508 if (ret)
509 return -ENODEV;
510 }
511 }
512 }
frederic RODO6c36a702007-07-12 19:07:24 +0200513
Michael Grzeschikdacdbb42017-06-23 16:54:10 +0200514 if (bp->phy_node) {
515 phydev = of_phy_connect(dev, bp->phy_node,
516 &macb_handle_link_change, 0,
517 bp->phy_interface);
518 if (!phydev)
519 return -ENODEV;
520 } else {
521 phydev = phy_find_first(bp->mii_bus);
522 if (!phydev) {
523 netdev_err(dev, "no PHY found\n");
524 return -ENXIO;
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +0000525 }
frederic RODO6c36a702007-07-12 19:07:24 +0200526
Michael Grzeschikdacdbb42017-06-23 16:54:10 +0200527 if (pdata) {
528 if (gpio_is_valid(pdata->phy_irq_pin)) {
529 ret = devm_gpio_request(&bp->pdev->dev,
530 pdata->phy_irq_pin, "phy int");
531 if (!ret) {
532 phy_irq = gpio_to_irq(pdata->phy_irq_pin);
533 phydev->irq = (phy_irq < 0) ? PHY_POLL : phy_irq;
534 }
535 } else {
536 phydev->irq = PHY_POLL;
537 }
538 }
539
540 /* attach the mac to the phy */
541 ret = phy_connect_direct(dev, phydev, &macb_handle_link_change,
542 bp->phy_interface);
543 if (ret) {
544 netdev_err(dev, "Could not attach to PHY\n");
545 return ret;
546 }
frederic RODO6c36a702007-07-12 19:07:24 +0200547 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100548
frederic RODO6c36a702007-07-12 19:07:24 +0200549 /* mask with MAC supported features */
Nicolas Ferree1755872014-07-24 13:50:58 +0200550 if (macb_is_gem(bp) && bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
Patrice Vilchez140b7552012-10-31 06:04:50 +0000551 phydev->supported &= PHY_GBIT_FEATURES;
552 else
553 phydev->supported &= PHY_BASIC_FEATURES;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100554
Nathan Sullivan222ca8e2015-05-22 09:22:10 -0500555 if (bp->caps & MACB_CAPS_NO_GIGABIT_HALF)
556 phydev->supported &= ~SUPPORTED_1000baseT_Half;
557
frederic RODO6c36a702007-07-12 19:07:24 +0200558 phydev->advertising = phydev->supported;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100559
frederic RODO6c36a702007-07-12 19:07:24 +0200560 bp->link = 0;
561 bp->speed = 0;
562 bp->duplex = -1;
frederic RODO6c36a702007-07-12 19:07:24 +0200563
564 return 0;
565}
566
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100567static int macb_mii_init(struct macb *bp)
frederic RODO6c36a702007-07-12 19:07:24 +0200568{
Jamie Iles84e0cdb2011-03-08 20:17:06 +0000569 struct macb_platform_data *pdata;
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200570 struct device_node *np;
Brad Mouringcb732e92018-03-13 16:32:14 -0500571 int err;
frederic RODO6c36a702007-07-12 19:07:24 +0200572
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +0200573 /* Enable management port */
frederic RODO6c36a702007-07-12 19:07:24 +0200574 macb_writel(bp, NCR, MACB_BIT(MPE));
575
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700576 bp->mii_bus = mdiobus_alloc();
Moritz Fischeraa50b552016-03-29 19:11:13 -0700577 if (!bp->mii_bus) {
frederic RODO6c36a702007-07-12 19:07:24 +0200578 err = -ENOMEM;
579 goto err_out;
580 }
581
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700582 bp->mii_bus->name = "MACB_mii_bus";
583 bp->mii_bus->read = &macb_mdio_read;
584 bp->mii_bus->write = &macb_mdio_write;
Florian Fainelli98d5e572012-01-09 23:59:11 +0000585 snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700586 bp->pdev->name, bp->pdev->id);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700587 bp->mii_bus->priv = bp;
Florian Fainellicf669662016-05-02 18:38:45 -0700588 bp->mii_bus->parent = &bp->pdev->dev;
Jingoo Hanc607a0d2013-08-30 14:12:21 +0900589 pdata = dev_get_platdata(&bp->pdev->dev);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700590
Jamie Iles91523942011-02-28 04:05:25 +0000591 dev_set_drvdata(&bp->dev->dev, bp->mii_bus);
frederic RODO6c36a702007-07-12 19:07:24 +0200592
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200593 np = bp->pdev->dev.of_node;
Florian Fainelli00e798c2018-05-15 16:56:19 -0700594 if (pdata)
595 bp->mii_bus->phy_mask = pdata->phy_mask;
Brad Mouring739de9a2018-03-13 16:32:13 -0500596
Florian Fainelli00e798c2018-05-15 16:56:19 -0700597 err = of_mdiobus_register(bp->mii_bus, np);
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200598 if (err)
Andrew Lunne7f4dc32016-01-06 20:11:15 +0100599 goto err_out_free_mdiobus;
frederic RODO6c36a702007-07-12 19:07:24 +0200600
Boris BREZILLON7daa78e2013-08-27 14:36:14 +0200601 err = macb_mii_probe(bp->dev);
602 if (err)
frederic RODO6c36a702007-07-12 19:07:24 +0200603 goto err_out_unregister_bus;
frederic RODO6c36a702007-07-12 19:07:24 +0200604
605 return 0;
606
607err_out_unregister_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700608 mdiobus_unregister(bp->mii_bus);
Michael Grzeschik9ce98142017-11-08 09:56:34 +0100609 if (np && of_phy_is_fixed_link(np))
610 of_phy_deregister_fixed_link(np);
Brad Mouring739de9a2018-03-13 16:32:13 -0500611err_out_free_mdiobus:
612 of_node_put(bp->phy_node);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700613 mdiobus_free(bp->mii_bus);
frederic RODO6c36a702007-07-12 19:07:24 +0200614err_out:
615 return err;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100616}
617
618static void macb_update_stats(struct macb *bp)
619{
Jamie Ilesa494ed82011-03-09 16:26:35 +0000620 u32 *p = &bp->hw_stats.macb.rx_pause_frames;
621 u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +0300622 int offset = MACB_PFR;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100623
624 WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);
625
Moritz Fischer96ec6312016-03-29 19:11:11 -0700626 for (; p < end; p++, offset += 4)
David S. Miller7a6e0702015-07-27 14:24:48 -0700627 *p += bp->macb_reg_readl(bp, offset);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100628}
629
Nicolas Ferree86cd532012-10-31 06:04:57 +0000630static int macb_halt_tx(struct macb *bp)
631{
632 unsigned long halt_time, timeout;
633 u32 status;
634
635 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT));
636
637 timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT);
638 do {
639 halt_time = jiffies;
640 status = macb_readl(bp, TSR);
641 if (!(status & MACB_BIT(TGO)))
642 return 0;
643
644 usleep_range(10, 250);
645 } while (time_before(halt_time, timeout));
646
647 return -ETIMEDOUT;
648}
649
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200650static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb)
651{
652 if (tx_skb->mapping) {
653 if (tx_skb->mapped_as_page)
654 dma_unmap_page(&bp->pdev->dev, tx_skb->mapping,
655 tx_skb->size, DMA_TO_DEVICE);
656 else
657 dma_unmap_single(&bp->pdev->dev, tx_skb->mapping,
658 tx_skb->size, DMA_TO_DEVICE);
659 tx_skb->mapping = 0;
660 }
661
662 if (tx_skb->skb) {
663 dev_kfree_skb_any(tx_skb->skb);
664 tx_skb->skb = NULL;
665 }
666}
667
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000668static void macb_set_addr(struct macb *bp, struct macb_dma_desc *desc, dma_addr_t addr)
Harini Katakamfff80192016-08-09 13:15:53 +0530669{
Harini Katakamfff80192016-08-09 13:15:53 +0530670#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000671 struct macb_dma_desc_64 *desc_64;
672
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100673 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000674 desc_64 = macb_64b_desc(bp, desc);
675 desc_64->addrh = upper_32_bits(addr);
676 }
Harini Katakamfff80192016-08-09 13:15:53 +0530677#endif
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000678 desc->addr = lower_32_bits(addr);
679}
680
681static dma_addr_t macb_get_addr(struct macb *bp, struct macb_dma_desc *desc)
682{
683 dma_addr_t addr = 0;
684#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
685 struct macb_dma_desc_64 *desc_64;
686
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100687 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000688 desc_64 = macb_64b_desc(bp, desc);
689 addr = ((u64)(desc_64->addrh) << 32);
690 }
691#endif
692 addr |= MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
693 return addr;
Harini Katakamfff80192016-08-09 13:15:53 +0530694}
695
Nicolas Ferree86cd532012-10-31 06:04:57 +0000696static void macb_tx_error_task(struct work_struct *work)
697{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100698 struct macb_queue *queue = container_of(work, struct macb_queue,
699 tx_error_task);
700 struct macb *bp = queue->bp;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000701 struct macb_tx_skb *tx_skb;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100702 struct macb_dma_desc *desc;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000703 struct sk_buff *skb;
704 unsigned int tail;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100705 unsigned long flags;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000706
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100707 netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n",
708 (unsigned int)(queue - bp->queues),
709 queue->tx_tail, queue->tx_head);
710
711 /* Prevent the queue IRQ handlers from running: each of them may call
712 * macb_tx_interrupt(), which in turn may call netif_wake_subqueue().
713 * As explained below, we have to halt the transmission before updating
714 * TBQP registers so we call netif_tx_stop_all_queues() to notify the
715 * network engine about the macb/gem being halted.
716 */
717 spin_lock_irqsave(&bp->lock, flags);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000718
719 /* Make sure nobody is trying to queue up new packets */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100720 netif_tx_stop_all_queues(bp->dev);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000721
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700722 /* Stop transmission now
Nicolas Ferree86cd532012-10-31 06:04:57 +0000723 * (in case we have just queued new packets)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100724 * macb/gem must be halted to write TBQP register
Nicolas Ferree86cd532012-10-31 06:04:57 +0000725 */
726 if (macb_halt_tx(bp))
727 /* Just complain for now, reinitializing TX path can be good */
728 netdev_err(bp->dev, "BUG: halt tx timed out\n");
729
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700730 /* Treat frames in TX queue including the ones that caused the error.
Nicolas Ferree86cd532012-10-31 06:04:57 +0000731 * Free transmit buffers in upper layer.
732 */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100733 for (tail = queue->tx_tail; tail != queue->tx_head; tail++) {
734 u32 ctrl;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000735
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100736 desc = macb_tx_desc(queue, tail);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000737 ctrl = desc->ctrl;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100738 tx_skb = macb_tx_skb(queue, tail);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000739 skb = tx_skb->skb;
740
741 if (ctrl & MACB_BIT(TX_USED)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200742 /* skb is set for the last buffer of the frame */
743 while (!skb) {
744 macb_tx_unmap(bp, tx_skb);
745 tail++;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100746 tx_skb = macb_tx_skb(queue, tail);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200747 skb = tx_skb->skb;
748 }
749
750 /* ctrl still refers to the first buffer descriptor
751 * since it's the only one written back by the hardware
752 */
753 if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) {
754 netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n",
Zach Brownb410d132016-10-19 09:56:57 -0500755 macb_tx_ring_wrap(bp, tail),
756 skb->data);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200757 bp->dev->stats.tx_packets++;
Rafal Ozieblo512286b2017-11-30 18:19:56 +0000758 queue->stats.tx_packets++;
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200759 bp->dev->stats.tx_bytes += skb->len;
Rafal Ozieblo512286b2017-11-30 18:19:56 +0000760 queue->stats.tx_bytes += skb->len;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200761 }
Nicolas Ferree86cd532012-10-31 06:04:57 +0000762 } else {
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700763 /* "Buffers exhausted mid-frame" errors may only happen
764 * if the driver is buggy, so complain loudly about
765 * those. Statistics are updated by hardware.
Nicolas Ferree86cd532012-10-31 06:04:57 +0000766 */
767 if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
768 netdev_err(bp->dev,
769 "BUG: TX buffers exhausted mid-frame\n");
770
771 desc->ctrl = ctrl | MACB_BIT(TX_USED);
772 }
773
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200774 macb_tx_unmap(bp, tx_skb);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000775 }
776
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100777 /* Set end of TX queue */
778 desc = macb_tx_desc(queue, 0);
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000779 macb_set_addr(bp, desc, 0);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100780 desc->ctrl = MACB_BIT(TX_USED);
781
Nicolas Ferree86cd532012-10-31 06:04:57 +0000782 /* Make descriptor updates visible to hardware */
783 wmb();
784
785 /* Reinitialize the TX desc queue */
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000786 queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +0530787#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100788 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000789 queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +0530790#endif
Nicolas Ferree86cd532012-10-31 06:04:57 +0000791 /* Make TX ring reflect state of hardware */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100792 queue->tx_head = 0;
793 queue->tx_tail = 0;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000794
795 /* Housework before enabling TX IRQ */
796 macb_writel(bp, TSR, macb_readl(bp, TSR));
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100797 queue_writel(queue, IER, MACB_TX_INT_FLAGS);
798
799 /* Now we are ready to start transmission again */
800 netif_tx_start_all_queues(bp->dev);
801 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
802
803 spin_unlock_irqrestore(&bp->lock, flags);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000804}
805
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100806static void macb_tx_interrupt(struct macb_queue *queue)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100807{
808 unsigned int tail;
809 unsigned int head;
810 u32 status;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100811 struct macb *bp = queue->bp;
812 u16 queue_index = queue - bp->queues;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100813
814 status = macb_readl(bp, TSR);
815 macb_writel(bp, TSR, status);
816
Nicolas Ferre581df9e2013-05-14 03:00:16 +0000817 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100818 queue_writel(queue, ISR, MACB_BIT(TCOMP));
Steffen Trumtrar749a2b62013-03-27 23:07:05 +0000819
Nicolas Ferree86cd532012-10-31 06:04:57 +0000820 netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700821 (unsigned long)status);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100822
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100823 head = queue->tx_head;
824 for (tail = queue->tx_tail; tail != head; tail++) {
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000825 struct macb_tx_skb *tx_skb;
826 struct sk_buff *skb;
827 struct macb_dma_desc *desc;
828 u32 ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100829
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100830 desc = macb_tx_desc(queue, tail);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100831
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000832 /* Make hw descriptor updates visible to CPU */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100833 rmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000834
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000835 ctrl = desc->ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100836
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200837 /* TX_USED bit is only set by hardware on the very first buffer
838 * descriptor of the transmitted frame.
839 */
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000840 if (!(ctrl & MACB_BIT(TX_USED)))
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100841 break;
842
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200843 /* Process all buffers of the current transmitted frame */
844 for (;; tail++) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100845 tx_skb = macb_tx_skb(queue, tail);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200846 skb = tx_skb->skb;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000847
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200848 /* First, update TX stats if needed */
849 if (skb) {
Rafal Oziebloab91f0a2017-06-29 07:14:16 +0100850 if (gem_ptp_do_txstamp(queue, skb, desc) == 0) {
851 /* skb now belongs to timestamp buffer
852 * and will be removed later
853 */
854 tx_skb->skb = NULL;
855 }
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200856 netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n",
Zach Brownb410d132016-10-19 09:56:57 -0500857 macb_tx_ring_wrap(bp, tail),
858 skb->data);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200859 bp->dev->stats.tx_packets++;
Rafal Ozieblo512286b2017-11-30 18:19:56 +0000860 queue->stats.tx_packets++;
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200861 bp->dev->stats.tx_bytes += skb->len;
Rafal Ozieblo512286b2017-11-30 18:19:56 +0000862 queue->stats.tx_bytes += skb->len;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200863 }
864
865 /* Now we can safely release resources */
866 macb_tx_unmap(bp, tx_skb);
867
868 /* skb is set only for the last buffer of the frame.
869 * WARNING: at this point skb has been freed by
870 * macb_tx_unmap().
871 */
872 if (skb)
873 break;
874 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100875 }
876
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100877 queue->tx_tail = tail;
878 if (__netif_subqueue_stopped(bp->dev, queue_index) &&
879 CIRC_CNT(queue->tx_head, queue->tx_tail,
Zach Brownb410d132016-10-19 09:56:57 -0500880 bp->tx_ring_size) <= MACB_TX_WAKEUP_THRESH(bp))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100881 netif_wake_subqueue(bp->dev, queue_index);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100882}
883
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000884static void gem_rx_refill(struct macb_queue *queue)
Nicolas Ferre4df95132013-06-04 21:57:12 +0000885{
886 unsigned int entry;
887 struct sk_buff *skb;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000888 dma_addr_t paddr;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000889 struct macb *bp = queue->bp;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000890 struct macb_dma_desc *desc;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000891
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000892 while (CIRC_SPACE(queue->rx_prepared_head, queue->rx_tail,
893 bp->rx_ring_size) > 0) {
894 entry = macb_rx_ring_wrap(bp, queue->rx_prepared_head);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000895
896 /* Make hw descriptor updates visible to CPU */
897 rmb();
898
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000899 queue->rx_prepared_head++;
900 desc = macb_rx_desc(queue, entry);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000901
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000902 if (!queue->rx_skbuff[entry]) {
Nicolas Ferre4df95132013-06-04 21:57:12 +0000903 /* allocate sk_buff for this free entry in ring */
904 skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size);
Moritz Fischeraa50b552016-03-29 19:11:13 -0700905 if (unlikely(!skb)) {
Nicolas Ferre4df95132013-06-04 21:57:12 +0000906 netdev_err(bp->dev,
907 "Unable to allocate sk_buff\n");
908 break;
909 }
Nicolas Ferre4df95132013-06-04 21:57:12 +0000910
911 /* now fill corresponding descriptor entry */
912 paddr = dma_map_single(&bp->pdev->dev, skb->data,
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700913 bp->rx_buffer_size,
914 DMA_FROM_DEVICE);
Soren Brinkmann92030902014-03-04 08:46:39 -0800915 if (dma_mapping_error(&bp->pdev->dev, paddr)) {
916 dev_kfree_skb(skb);
917 break;
918 }
919
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000920 queue->rx_skbuff[entry] = skb;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000921
Zach Brownb410d132016-10-19 09:56:57 -0500922 if (entry == bp->rx_ring_size - 1)
Nicolas Ferre4df95132013-06-04 21:57:12 +0000923 paddr |= MACB_BIT(RX_WRAP);
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000924 macb_set_addr(bp, desc, paddr);
925 desc->ctrl = 0;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000926
927 /* properly align Ethernet header */
928 skb_reserve(skb, NET_IP_ALIGN);
Punnaiah Choudary Kallurid4c216c2015-04-29 08:34:46 +0530929 } else {
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000930 desc->addr &= ~MACB_BIT(RX_USED);
931 desc->ctrl = 0;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000932 }
933 }
934
935 /* Make descriptor updates visible to hardware */
936 wmb();
937
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000938 netdev_vdbg(bp->dev, "rx ring: queue: %p, prepared head %d, tail %d\n",
939 queue, queue->rx_prepared_head, queue->rx_tail);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000940}
941
942/* Mark DMA descriptors from begin up to and not including end as unused */
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000943static void discard_partial_frame(struct macb_queue *queue, unsigned int begin,
Nicolas Ferre4df95132013-06-04 21:57:12 +0000944 unsigned int end)
945{
946 unsigned int frag;
947
948 for (frag = begin; frag != end; frag++) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000949 struct macb_dma_desc *desc = macb_rx_desc(queue, frag);
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700950
Nicolas Ferre4df95132013-06-04 21:57:12 +0000951 desc->addr &= ~MACB_BIT(RX_USED);
952 }
953
954 /* Make descriptor updates visible to hardware */
955 wmb();
956
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700957 /* When this happens, the hardware stats registers for
Nicolas Ferre4df95132013-06-04 21:57:12 +0000958 * whatever caused this is updated, so we don't have to record
959 * anything.
960 */
961}
962
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000963static int gem_rx(struct macb_queue *queue, int budget)
Nicolas Ferre4df95132013-06-04 21:57:12 +0000964{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000965 struct macb *bp = queue->bp;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000966 unsigned int len;
967 unsigned int entry;
968 struct sk_buff *skb;
969 struct macb_dma_desc *desc;
970 int count = 0;
971
972 while (count < budget) {
Harini Katakamfff80192016-08-09 13:15:53 +0530973 u32 ctrl;
974 dma_addr_t addr;
975 bool rxused;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000976
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000977 entry = macb_rx_ring_wrap(bp, queue->rx_tail);
978 desc = macb_rx_desc(queue, entry);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000979
980 /* Make hw descriptor updates visible to CPU */
981 rmb();
982
Harini Katakamfff80192016-08-09 13:15:53 +0530983 rxused = (desc->addr & MACB_BIT(RX_USED)) ? true : false;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000984 addr = macb_get_addr(bp, desc);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000985 ctrl = desc->ctrl;
986
Harini Katakamfff80192016-08-09 13:15:53 +0530987 if (!rxused)
Nicolas Ferre4df95132013-06-04 21:57:12 +0000988 break;
989
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000990 queue->rx_tail++;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000991 count++;
992
993 if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) {
994 netdev_err(bp->dev,
995 "not whole frame pointed by descriptor\n");
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200996 bp->dev->stats.rx_dropped++;
Rafal Ozieblo512286b2017-11-30 18:19:56 +0000997 queue->stats.rx_dropped++;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000998 break;
999 }
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001000 skb = queue->rx_skbuff[entry];
Nicolas Ferre4df95132013-06-04 21:57:12 +00001001 if (unlikely(!skb)) {
1002 netdev_err(bp->dev,
1003 "inconsistent Rx descriptor chain\n");
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001004 bp->dev->stats.rx_dropped++;
Rafal Ozieblo512286b2017-11-30 18:19:56 +00001005 queue->stats.rx_dropped++;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001006 break;
1007 }
1008 /* now everything is ready for receiving packet */
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001009 queue->rx_skbuff[entry] = NULL;
Harini Katakam98b5a0f42015-05-06 22:27:17 +05301010 len = ctrl & bp->rx_frm_len_mask;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001011
1012 netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len);
1013
1014 skb_put(skb, len);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001015 dma_unmap_single(&bp->pdev->dev, addr,
Soren Brinkmann48330e082014-03-04 08:46:40 -08001016 bp->rx_buffer_size, DMA_FROM_DEVICE);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001017
1018 skb->protocol = eth_type_trans(skb, bp->dev);
1019 skb_checksum_none_assert(skb);
Cyrille Pitchen924ec532014-07-24 13:51:01 +02001020 if (bp->dev->features & NETIF_F_RXCSUM &&
1021 !(bp->dev->flags & IFF_PROMISC) &&
1022 GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK)
1023 skb->ip_summed = CHECKSUM_UNNECESSARY;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001024
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001025 bp->dev->stats.rx_packets++;
Rafal Ozieblo512286b2017-11-30 18:19:56 +00001026 queue->stats.rx_packets++;
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001027 bp->dev->stats.rx_bytes += skb->len;
Rafal Ozieblo512286b2017-11-30 18:19:56 +00001028 queue->stats.rx_bytes += skb->len;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001029
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01001030 gem_ptp_do_rxstamp(bp, skb, desc);
1031
Nicolas Ferre4df95132013-06-04 21:57:12 +00001032#if defined(DEBUG) && defined(VERBOSE_DEBUG)
1033 netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
1034 skb->len, skb->csum);
1035 print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1,
Cyrille Pitchen51f83012014-12-11 11:15:54 +01001036 skb_mac_header(skb), 16, true);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001037 print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1,
1038 skb->data, 32, true);
1039#endif
1040
1041 netif_receive_skb(skb);
1042 }
1043
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001044 gem_rx_refill(queue);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001045
1046 return count;
1047}
1048
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001049static int macb_rx_frame(struct macb_queue *queue, unsigned int first_frag,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001050 unsigned int last_frag)
1051{
1052 unsigned int len;
1053 unsigned int frag;
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001054 unsigned int offset;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001055 struct sk_buff *skb;
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001056 struct macb_dma_desc *desc;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001057 struct macb *bp = queue->bp;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001058
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001059 desc = macb_rx_desc(queue, last_frag);
Harini Katakam98b5a0f42015-05-06 22:27:17 +05301060 len = desc->ctrl & bp->rx_frm_len_mask;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001061
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001062 netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n",
Zach Brownb410d132016-10-19 09:56:57 -05001063 macb_rx_ring_wrap(bp, first_frag),
1064 macb_rx_ring_wrap(bp, last_frag), len);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001065
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001066 /* The ethernet header starts NET_IP_ALIGN bytes into the
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001067 * first buffer. Since the header is 14 bytes, this makes the
1068 * payload word-aligned.
1069 *
1070 * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy
1071 * the two padding bytes into the skb so that we avoid hitting
1072 * the slowpath in memcpy(), and pull them off afterwards.
1073 */
1074 skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001075 if (!skb) {
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001076 bp->dev->stats.rx_dropped++;
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001077 for (frag = first_frag; ; frag++) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001078 desc = macb_rx_desc(queue, frag);
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001079 desc->addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001080 if (frag == last_frag)
1081 break;
1082 }
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001083
1084 /* Make descriptor updates visible to hardware */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001085 wmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001086
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001087 return 1;
1088 }
1089
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001090 offset = 0;
1091 len += NET_IP_ALIGN;
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001092 skb_checksum_none_assert(skb);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001093 skb_put(skb, len);
1094
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001095 for (frag = first_frag; ; frag++) {
Nicolas Ferre1b447912013-06-04 21:57:11 +00001096 unsigned int frag_len = bp->rx_buffer_size;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001097
1098 if (offset + frag_len > len) {
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001099 if (unlikely(frag != last_frag)) {
1100 dev_kfree_skb_any(skb);
1101 return -1;
1102 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001103 frag_len = len - offset;
1104 }
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -03001105 skb_copy_to_linear_data_offset(skb, offset,
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001106 macb_rx_buffer(queue, frag),
Moritz Fischeraa50b552016-03-29 19:11:13 -07001107 frag_len);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001108 offset += bp->rx_buffer_size;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001109 desc = macb_rx_desc(queue, frag);
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001110 desc->addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001111
1112 if (frag == last_frag)
1113 break;
1114 }
1115
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001116 /* Make descriptor updates visible to hardware */
1117 wmb();
1118
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001119 __skb_pull(skb, NET_IP_ALIGN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001120 skb->protocol = eth_type_trans(skb, bp->dev);
1121
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001122 bp->dev->stats.rx_packets++;
1123 bp->dev->stats.rx_bytes += skb->len;
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001124 netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -07001125 skb->len, skb->csum);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001126 netif_receive_skb(skb);
1127
1128 return 0;
1129}
1130
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001131static inline void macb_init_rx_ring(struct macb_queue *queue)
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001132{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001133 struct macb *bp = queue->bp;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001134 dma_addr_t addr;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001135 struct macb_dma_desc *desc = NULL;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001136 int i;
1137
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001138 addr = queue->rx_buffers_dma;
Zach Brownb410d132016-10-19 09:56:57 -05001139 for (i = 0; i < bp->rx_ring_size; i++) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001140 desc = macb_rx_desc(queue, i);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001141 macb_set_addr(bp, desc, addr);
1142 desc->ctrl = 0;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001143 addr += bp->rx_buffer_size;
1144 }
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001145 desc->addr |= MACB_BIT(RX_WRAP);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001146 queue->rx_tail = 0;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001147}
1148
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001149static int macb_rx(struct macb_queue *queue, int budget)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001150{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001151 struct macb *bp = queue->bp;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001152 bool reset_rx_queue = false;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001153 int received = 0;
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001154 unsigned int tail;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001155 int first_frag = -1;
1156
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001157 for (tail = queue->rx_tail; budget > 0; tail++) {
1158 struct macb_dma_desc *desc = macb_rx_desc(queue, tail);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001159 u32 ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001160
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001161 /* Make hw descriptor updates visible to CPU */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001162 rmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001163
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001164 ctrl = desc->ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001165
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001166 if (!(desc->addr & MACB_BIT(RX_USED)))
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001167 break;
1168
1169 if (ctrl & MACB_BIT(RX_SOF)) {
1170 if (first_frag != -1)
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001171 discard_partial_frame(queue, first_frag, tail);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001172 first_frag = tail;
1173 }
1174
1175 if (ctrl & MACB_BIT(RX_EOF)) {
1176 int dropped;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001177
1178 if (unlikely(first_frag == -1)) {
1179 reset_rx_queue = true;
1180 continue;
1181 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001182
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001183 dropped = macb_rx_frame(queue, first_frag, tail);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001184 first_frag = -1;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001185 if (unlikely(dropped < 0)) {
1186 reset_rx_queue = true;
1187 continue;
1188 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001189 if (!dropped) {
1190 received++;
1191 budget--;
1192 }
1193 }
1194 }
1195
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001196 if (unlikely(reset_rx_queue)) {
1197 unsigned long flags;
1198 u32 ctrl;
1199
1200 netdev_err(bp->dev, "RX queue corruption: reset it\n");
1201
1202 spin_lock_irqsave(&bp->lock, flags);
1203
1204 ctrl = macb_readl(bp, NCR);
1205 macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1206
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001207 macb_init_rx_ring(queue);
1208 queue_writel(queue, RBQP, queue->rx_ring_dma);
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001209
1210 macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1211
1212 spin_unlock_irqrestore(&bp->lock, flags);
1213 return received;
1214 }
1215
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001216 if (first_frag != -1)
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001217 queue->rx_tail = first_frag;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001218 else
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001219 queue->rx_tail = tail;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001220
1221 return received;
1222}
1223
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001224static int macb_poll(struct napi_struct *napi, int budget)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001225{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001226 struct macb_queue *queue = container_of(napi, struct macb_queue, napi);
1227 struct macb *bp = queue->bp;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001228 int work_done;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001229 u32 status;
1230
1231 status = macb_readl(bp, RSR);
1232 macb_writel(bp, RSR, status);
1233
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001234 netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -07001235 (unsigned long)status, budget);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001236
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001237 work_done = bp->macbgem_ops.mog_rx(queue, budget);
Joshua Hokeb3363692010-10-25 01:44:22 +00001238 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08001239 napi_complete_done(napi, work_done);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001240
Nicolas Ferre8770e912013-02-12 11:08:48 +01001241 /* Packets received while interrupts were disabled */
1242 status = macb_readl(bp, RSR);
Soren Brinkmann504ad982014-05-04 15:43:01 -07001243 if (status) {
Soren Brinkmann02f7a342014-05-04 15:43:00 -07001244 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001245 queue_writel(queue, ISR, MACB_BIT(RCOMP));
Nicolas Ferre8770e912013-02-12 11:08:48 +01001246 napi_reschedule(napi);
Soren Brinkmann02f7a342014-05-04 15:43:00 -07001247 } else {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001248 queue_writel(queue, IER, MACB_RX_INT_FLAGS);
Soren Brinkmann02f7a342014-05-04 15:43:00 -07001249 }
Joshua Hokeb3363692010-10-25 01:44:22 +00001250 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001251
1252 /* TODO: Handle errors */
1253
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001254 return work_done;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001255}
1256
Harini Katakam032dc412018-01-27 12:09:01 +05301257static void macb_hresp_error_task(unsigned long data)
1258{
1259 struct macb *bp = (struct macb *)data;
1260 struct net_device *dev = bp->dev;
1261 struct macb_queue *queue = bp->queues;
1262 unsigned int q;
1263 u32 ctrl;
1264
1265 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1266 queue_writel(queue, IDR, MACB_RX_INT_FLAGS |
1267 MACB_TX_INT_FLAGS |
1268 MACB_BIT(HRESP));
1269 }
1270 ctrl = macb_readl(bp, NCR);
1271 ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
1272 macb_writel(bp, NCR, ctrl);
1273
1274 netif_tx_stop_all_queues(dev);
1275 netif_carrier_off(dev);
1276
1277 bp->macbgem_ops.mog_init_rings(bp);
1278
1279 /* Initialize TX and RX buffers */
1280 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1281 queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
1282#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
1283 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
1284 queue_writel(queue, RBQPH,
1285 upper_32_bits(queue->rx_ring_dma));
1286#endif
1287 queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
1288#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
1289 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
1290 queue_writel(queue, TBQPH,
1291 upper_32_bits(queue->tx_ring_dma));
1292#endif
1293
1294 /* Enable interrupts */
1295 queue_writel(queue, IER,
1296 MACB_RX_INT_FLAGS |
1297 MACB_TX_INT_FLAGS |
1298 MACB_BIT(HRESP));
1299 }
1300
1301 ctrl |= MACB_BIT(RE) | MACB_BIT(TE);
1302 macb_writel(bp, NCR, ctrl);
1303
1304 netif_carrier_on(dev);
1305 netif_tx_start_all_queues(dev);
1306}
1307
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001308static irqreturn_t macb_interrupt(int irq, void *dev_id)
1309{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001310 struct macb_queue *queue = dev_id;
1311 struct macb *bp = queue->bp;
1312 struct net_device *dev = bp->dev;
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001313 u32 status, ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001314
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001315 status = queue_readl(queue, ISR);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001316
1317 if (unlikely(!status))
1318 return IRQ_NONE;
1319
1320 spin_lock(&bp->lock);
1321
1322 while (status) {
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001323 /* close possible race with dev_close */
1324 if (unlikely(!netif_running(dev))) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001325 queue_writel(queue, IDR, -1);
Nathan Sullivan24468372016-01-14 13:27:27 -06001326 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1327 queue_writel(queue, ISR, -1);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001328 break;
1329 }
1330
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001331 netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n",
1332 (unsigned int)(queue - bp->queues),
1333 (unsigned long)status);
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001334
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001335 if (status & MACB_RX_INT_FLAGS) {
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001336 /* There's no point taking any more interrupts
Joshua Hokeb3363692010-10-25 01:44:22 +00001337 * until we have processed the buffers. The
1338 * scheduling call may fail if the poll routine
1339 * is already scheduled, so disable interrupts
1340 * now.
1341 */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001342 queue_writel(queue, IDR, MACB_RX_INT_FLAGS);
Nicolas Ferre581df9e2013-05-14 03:00:16 +00001343 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001344 queue_writel(queue, ISR, MACB_BIT(RCOMP));
Joshua Hokeb3363692010-10-25 01:44:22 +00001345
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001346 if (napi_schedule_prep(&queue->napi)) {
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001347 netdev_vdbg(bp->dev, "scheduling RX softirq\n");
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001348 __napi_schedule(&queue->napi);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001349 }
1350 }
1351
Nicolas Ferree86cd532012-10-31 06:04:57 +00001352 if (unlikely(status & (MACB_TX_ERR_FLAGS))) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001353 queue_writel(queue, IDR, MACB_TX_INT_FLAGS);
1354 schedule_work(&queue->tx_error_task);
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001355
1356 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001357 queue_writel(queue, ISR, MACB_TX_ERR_FLAGS);
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001358
Nicolas Ferree86cd532012-10-31 06:04:57 +00001359 break;
1360 }
1361
1362 if (status & MACB_BIT(TCOMP))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001363 macb_tx_interrupt(queue);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001364
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001365 /* Link change detection isn't possible with RMII, so we'll
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001366 * add that if/when we get our hands on a full-blown MII PHY.
1367 */
1368
Nathan Sullivan86b5e7d2015-05-13 17:01:36 -05001369 /* There is a hardware issue under heavy load where DMA can
1370 * stop, this causes endless "used buffer descriptor read"
1371 * interrupts but it can be cleared by re-enabling RX. See
1372 * the at91 manual, section 41.3.1 or the Zynq manual
1373 * section 16.7.4 for details.
1374 */
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001375 if (status & MACB_BIT(RXUBR)) {
1376 ctrl = macb_readl(bp, NCR);
1377 macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
Zumeng Chenffac0e92016-11-28 21:55:00 +08001378 wmb();
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001379 macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1380
1381 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchenba504992016-03-24 15:40:04 +01001382 queue_writel(queue, ISR, MACB_BIT(RXUBR));
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001383 }
1384
Alexander Steinb19f7f72011-04-13 05:03:24 +00001385 if (status & MACB_BIT(ISR_ROVR)) {
1386 /* We missed at least one packet */
Jamie Ilesf75ba502011-11-08 10:12:32 +00001387 if (macb_is_gem(bp))
1388 bp->hw_stats.gem.rx_overruns++;
1389 else
1390 bp->hw_stats.macb.rx_overruns++;
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001391
1392 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001393 queue_writel(queue, ISR, MACB_BIT(ISR_ROVR));
Alexander Steinb19f7f72011-04-13 05:03:24 +00001394 }
1395
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001396 if (status & MACB_BIT(HRESP)) {
Harini Katakam032dc412018-01-27 12:09:01 +05301397 tasklet_schedule(&bp->hresp_err_tasklet);
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001398 netdev_err(dev, "DMA bus error: HRESP not OK\n");
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001399
1400 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001401 queue_writel(queue, ISR, MACB_BIT(HRESP));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001402 }
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001403 status = queue_readl(queue, ISR);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001404 }
1405
1406 spin_unlock(&bp->lock);
1407
1408 return IRQ_HANDLED;
1409}
1410
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001411#ifdef CONFIG_NET_POLL_CONTROLLER
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001412/* Polling receive - used by netconsole and other diagnostic tools
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001413 * to allow network i/o with interrupts disabled.
1414 */
1415static void macb_poll_controller(struct net_device *dev)
1416{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001417 struct macb *bp = netdev_priv(dev);
1418 struct macb_queue *queue;
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001419 unsigned long flags;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001420 unsigned int q;
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001421
1422 local_irq_save(flags);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001423 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
1424 macb_interrupt(dev->irq, queue);
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001425 local_irq_restore(flags);
1426}
1427#endif
1428
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001429static unsigned int macb_tx_map(struct macb *bp,
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001430 struct macb_queue *queue,
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001431 struct sk_buff *skb,
1432 unsigned int hdrlen)
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001433{
1434 dma_addr_t mapping;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001435 unsigned int len, entry, i, tx_head = queue->tx_head;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001436 struct macb_tx_skb *tx_skb = NULL;
1437 struct macb_dma_desc *desc;
1438 unsigned int offset, size, count = 0;
1439 unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001440 unsigned int eof = 1, mss_mfs = 0;
1441 u32 ctrl, lso_ctrl = 0, seq_ctrl = 0;
1442
1443 /* LSO */
1444 if (skb_shinfo(skb)->gso_size != 0) {
1445 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1446 /* UDP - UFO */
1447 lso_ctrl = MACB_LSO_UFO_ENABLE;
1448 else
1449 /* TCP - TSO */
1450 lso_ctrl = MACB_LSO_TSO_ENABLE;
1451 }
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001452
1453 /* First, map non-paged data */
1454 len = skb_headlen(skb);
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001455
1456 /* first buffer length */
1457 size = hdrlen;
1458
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001459 offset = 0;
1460 while (len) {
Zach Brownb410d132016-10-19 09:56:57 -05001461 entry = macb_tx_ring_wrap(bp, tx_head);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001462 tx_skb = &queue->tx_skb[entry];
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001463
1464 mapping = dma_map_single(&bp->pdev->dev,
1465 skb->data + offset,
1466 size, DMA_TO_DEVICE);
1467 if (dma_mapping_error(&bp->pdev->dev, mapping))
1468 goto dma_error;
1469
1470 /* Save info to properly release resources */
1471 tx_skb->skb = NULL;
1472 tx_skb->mapping = mapping;
1473 tx_skb->size = size;
1474 tx_skb->mapped_as_page = false;
1475
1476 len -= size;
1477 offset += size;
1478 count++;
1479 tx_head++;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001480
1481 size = min(len, bp->max_tx_length);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001482 }
1483
1484 /* Then, map paged data from fragments */
1485 for (f = 0; f < nr_frags; f++) {
1486 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1487
1488 len = skb_frag_size(frag);
1489 offset = 0;
1490 while (len) {
1491 size = min(len, bp->max_tx_length);
Zach Brownb410d132016-10-19 09:56:57 -05001492 entry = macb_tx_ring_wrap(bp, tx_head);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001493 tx_skb = &queue->tx_skb[entry];
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001494
1495 mapping = skb_frag_dma_map(&bp->pdev->dev, frag,
1496 offset, size, DMA_TO_DEVICE);
1497 if (dma_mapping_error(&bp->pdev->dev, mapping))
1498 goto dma_error;
1499
1500 /* Save info to properly release resources */
1501 tx_skb->skb = NULL;
1502 tx_skb->mapping = mapping;
1503 tx_skb->size = size;
1504 tx_skb->mapped_as_page = true;
1505
1506 len -= size;
1507 offset += size;
1508 count++;
1509 tx_head++;
1510 }
1511 }
1512
1513 /* Should never happen */
Moritz Fischeraa50b552016-03-29 19:11:13 -07001514 if (unlikely(!tx_skb)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001515 netdev_err(bp->dev, "BUG! empty skb!\n");
1516 return 0;
1517 }
1518
1519 /* This is the last buffer of the frame: save socket buffer */
1520 tx_skb->skb = skb;
1521
1522 /* Update TX ring: update buffer descriptors in reverse order
1523 * to avoid race condition
1524 */
1525
1526 /* Set 'TX_USED' bit in buffer descriptor at tx_head position
1527 * to set the end of TX queue
1528 */
1529 i = tx_head;
Zach Brownb410d132016-10-19 09:56:57 -05001530 entry = macb_tx_ring_wrap(bp, i);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001531 ctrl = MACB_BIT(TX_USED);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001532 desc = macb_tx_desc(queue, entry);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001533 desc->ctrl = ctrl;
1534
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001535 if (lso_ctrl) {
1536 if (lso_ctrl == MACB_LSO_UFO_ENABLE)
1537 /* include header and FCS in value given to h/w */
1538 mss_mfs = skb_shinfo(skb)->gso_size +
1539 skb_transport_offset(skb) +
1540 ETH_FCS_LEN;
1541 else /* TSO */ {
1542 mss_mfs = skb_shinfo(skb)->gso_size;
1543 /* TCP Sequence Number Source Select
1544 * can be set only for TSO
1545 */
1546 seq_ctrl = 0;
1547 }
1548 }
1549
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001550 do {
1551 i--;
Zach Brownb410d132016-10-19 09:56:57 -05001552 entry = macb_tx_ring_wrap(bp, i);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001553 tx_skb = &queue->tx_skb[entry];
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001554 desc = macb_tx_desc(queue, entry);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001555
1556 ctrl = (u32)tx_skb->size;
1557 if (eof) {
1558 ctrl |= MACB_BIT(TX_LAST);
1559 eof = 0;
1560 }
Zach Brownb410d132016-10-19 09:56:57 -05001561 if (unlikely(entry == (bp->tx_ring_size - 1)))
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001562 ctrl |= MACB_BIT(TX_WRAP);
1563
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001564 /* First descriptor is header descriptor */
1565 if (i == queue->tx_head) {
1566 ctrl |= MACB_BF(TX_LSO, lso_ctrl);
1567 ctrl |= MACB_BF(TX_TCP_SEQ_SRC, seq_ctrl);
1568 } else
1569 /* Only set MSS/MFS on payload descriptors
1570 * (second or later descriptor)
1571 */
1572 ctrl |= MACB_BF(MSS_MFS, mss_mfs);
1573
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001574 /* Set TX buffer descriptor */
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001575 macb_set_addr(bp, desc, tx_skb->mapping);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001576 /* desc->addr must be visible to hardware before clearing
1577 * 'TX_USED' bit in desc->ctrl.
1578 */
1579 wmb();
1580 desc->ctrl = ctrl;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001581 } while (i != queue->tx_head);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001582
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001583 queue->tx_head = tx_head;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001584
1585 return count;
1586
1587dma_error:
1588 netdev_err(bp->dev, "TX DMA map failed\n");
1589
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001590 for (i = queue->tx_head; i != tx_head; i++) {
1591 tx_skb = macb_tx_skb(queue, i);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001592
1593 macb_tx_unmap(bp, tx_skb);
1594 }
1595
1596 return 0;
1597}
1598
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001599static netdev_features_t macb_features_check(struct sk_buff *skb,
1600 struct net_device *dev,
1601 netdev_features_t features)
1602{
1603 unsigned int nr_frags, f;
1604 unsigned int hdrlen;
1605
1606 /* Validate LSO compatibility */
1607
1608 /* there is only one buffer */
1609 if (!skb_is_nonlinear(skb))
1610 return features;
1611
1612 /* length of header */
1613 hdrlen = skb_transport_offset(skb);
1614 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
1615 hdrlen += tcp_hdrlen(skb);
1616
1617 /* For LSO:
1618 * When software supplies two or more payload buffers all payload buffers
1619 * apart from the last must be a multiple of 8 bytes in size.
1620 */
1621 if (!IS_ALIGNED(skb_headlen(skb) - hdrlen, MACB_TX_LEN_ALIGN))
1622 return features & ~MACB_NETIF_LSO;
1623
1624 nr_frags = skb_shinfo(skb)->nr_frags;
1625 /* No need to check last fragment */
1626 nr_frags--;
1627 for (f = 0; f < nr_frags; f++) {
1628 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1629
1630 if (!IS_ALIGNED(skb_frag_size(frag), MACB_TX_LEN_ALIGN))
1631 return features & ~MACB_NETIF_LSO;
1632 }
1633 return features;
1634}
1635
Helmut Buchsbaum007e4ba2016-09-04 18:09:47 +02001636static inline int macb_clear_csum(struct sk_buff *skb)
1637{
1638 /* no change for packets without checksum offloading */
1639 if (skb->ip_summed != CHECKSUM_PARTIAL)
1640 return 0;
1641
1642 /* make sure we can modify the header */
1643 if (unlikely(skb_cow_head(skb, 0)))
1644 return -1;
1645
1646 /* initialize checksum field
1647 * This is required - at least for Zynq, which otherwise calculates
1648 * wrong UDP header checksums for UDP packets with UDP data len <=2
1649 */
1650 *(__sum16 *)(skb_checksum_start(skb) + skb->csum_offset) = 0;
1651 return 0;
1652}
1653
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001654static int macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
1655{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001656 u16 queue_index = skb_get_queue_mapping(skb);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001657 struct macb *bp = netdev_priv(dev);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001658 struct macb_queue *queue = &bp->queues[queue_index];
Dongdong Deng48719532009-08-23 19:49:07 -07001659 unsigned long flags;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001660 unsigned int desc_cnt, nr_frags, frag_size, f;
1661 unsigned int hdrlen;
1662 bool is_lso, is_udp = 0;
1663
1664 is_lso = (skb_shinfo(skb)->gso_size != 0);
1665
1666 if (is_lso) {
1667 is_udp = !!(ip_hdr(skb)->protocol == IPPROTO_UDP);
1668
1669 /* length of headers */
1670 if (is_udp)
1671 /* only queue eth + ip headers separately for UDP */
1672 hdrlen = skb_transport_offset(skb);
1673 else
1674 hdrlen = skb_transport_offset(skb) + tcp_hdrlen(skb);
1675 if (skb_headlen(skb) < hdrlen) {
1676 netdev_err(bp->dev, "Error - LSO headers fragmented!!!\n");
1677 /* if this is required, would need to copy to single buffer */
1678 return NETDEV_TX_BUSY;
1679 }
1680 } else
1681 hdrlen = min(skb_headlen(skb), bp->max_tx_length);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001682
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001683#if defined(DEBUG) && defined(VERBOSE_DEBUG)
1684 netdev_vdbg(bp->dev,
Moritz Fischeraa50b552016-03-29 19:11:13 -07001685 "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n",
1686 queue_index, skb->len, skb->head, skb->data,
1687 skb_tail_pointer(skb), skb_end_pointer(skb));
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001688 print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1,
1689 skb->data, 16, true);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001690#endif
1691
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001692 /* Count how many TX buffer descriptors are needed to send this
1693 * socket buffer: skb fragments of jumbo frames may need to be
Moritz Fischeraa50b552016-03-29 19:11:13 -07001694 * split into many buffer descriptors.
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001695 */
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001696 if (is_lso && (skb_headlen(skb) > hdrlen))
1697 /* extra header descriptor if also payload in first buffer */
1698 desc_cnt = DIV_ROUND_UP((skb_headlen(skb) - hdrlen), bp->max_tx_length) + 1;
1699 else
1700 desc_cnt = DIV_ROUND_UP(skb_headlen(skb), bp->max_tx_length);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001701 nr_frags = skb_shinfo(skb)->nr_frags;
1702 for (f = 0; f < nr_frags; f++) {
1703 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001704 desc_cnt += DIV_ROUND_UP(frag_size, bp->max_tx_length);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001705 }
1706
Dongdong Deng48719532009-08-23 19:49:07 -07001707 spin_lock_irqsave(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001708
1709 /* This is a hard error, log it. */
Zach Brownb410d132016-10-19 09:56:57 -05001710 if (CIRC_SPACE(queue->tx_head, queue->tx_tail,
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001711 bp->tx_ring_size) < desc_cnt) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001712 netif_stop_subqueue(dev, queue_index);
Dongdong Deng48719532009-08-23 19:49:07 -07001713 spin_unlock_irqrestore(&bp->lock, flags);
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001714 netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n",
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001715 queue->tx_head, queue->tx_tail);
Patrick McHardy5b548142009-06-12 06:22:29 +00001716 return NETDEV_TX_BUSY;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001717 }
1718
Helmut Buchsbaum007e4ba2016-09-04 18:09:47 +02001719 if (macb_clear_csum(skb)) {
1720 dev_kfree_skb_any(skb);
Wei Yongjuna7c22bd2016-09-10 11:17:57 +00001721 goto unlock;
Helmut Buchsbaum007e4ba2016-09-04 18:09:47 +02001722 }
1723
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001724 /* Map socket buffer for DMA transfer */
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001725 if (!macb_tx_map(bp, queue, skb, hdrlen)) {
Eric W. Biedermanc88b5b62014-03-15 16:08:27 -07001726 dev_kfree_skb_any(skb);
Soren Brinkmann92030902014-03-04 08:46:39 -08001727 goto unlock;
1728 }
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001729
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001730 /* Make newly initialized descriptor visible to hardware */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001731 wmb();
Richard Cochrane0720922011-06-19 21:51:28 +00001732 skb_tx_timestamp(skb);
1733
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001734 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
1735
Zach Brownb410d132016-10-19 09:56:57 -05001736 if (CIRC_SPACE(queue->tx_head, queue->tx_tail, bp->tx_ring_size) < 1)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001737 netif_stop_subqueue(dev, queue_index);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001738
Soren Brinkmann92030902014-03-04 08:46:39 -08001739unlock:
Dongdong Deng48719532009-08-23 19:49:07 -07001740 spin_unlock_irqrestore(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001741
Patrick McHardy6ed10652009-06-23 06:03:08 +00001742 return NETDEV_TX_OK;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001743}
1744
Nicolas Ferre4df95132013-06-04 21:57:12 +00001745static void macb_init_rx_buffer_size(struct macb *bp, size_t size)
Nicolas Ferre1b447912013-06-04 21:57:11 +00001746{
1747 if (!macb_is_gem(bp)) {
1748 bp->rx_buffer_size = MACB_RX_BUFFER_SIZE;
1749 } else {
Nicolas Ferre4df95132013-06-04 21:57:12 +00001750 bp->rx_buffer_size = size;
Nicolas Ferre1b447912013-06-04 21:57:11 +00001751
Nicolas Ferre1b447912013-06-04 21:57:11 +00001752 if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) {
Nicolas Ferre4df95132013-06-04 21:57:12 +00001753 netdev_dbg(bp->dev,
Moritz Fischeraa50b552016-03-29 19:11:13 -07001754 "RX buffer must be multiple of %d bytes, expanding\n",
1755 RX_BUFFER_MULTIPLE);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001756 bp->rx_buffer_size =
Nicolas Ferre4df95132013-06-04 21:57:12 +00001757 roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001758 }
Nicolas Ferre1b447912013-06-04 21:57:11 +00001759 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001760
Alexey Dobriyan5b5e0922017-02-27 14:30:02 -08001761 netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%zu]\n",
Nicolas Ferre4df95132013-06-04 21:57:12 +00001762 bp->dev->mtu, bp->rx_buffer_size);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001763}
1764
Nicolas Ferre4df95132013-06-04 21:57:12 +00001765static void gem_free_rx_buffers(struct macb *bp)
1766{
1767 struct sk_buff *skb;
1768 struct macb_dma_desc *desc;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001769 struct macb_queue *queue;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001770 dma_addr_t addr;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001771 unsigned int q;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001772 int i;
1773
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001774 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1775 if (!queue->rx_skbuff)
Nicolas Ferre4df95132013-06-04 21:57:12 +00001776 continue;
1777
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001778 for (i = 0; i < bp->rx_ring_size; i++) {
1779 skb = queue->rx_skbuff[i];
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001780
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001781 if (!skb)
1782 continue;
1783
1784 desc = macb_rx_desc(queue, i);
1785 addr = macb_get_addr(bp, desc);
1786
1787 dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size,
1788 DMA_FROM_DEVICE);
1789 dev_kfree_skb_any(skb);
1790 skb = NULL;
1791 }
1792
1793 kfree(queue->rx_skbuff);
1794 queue->rx_skbuff = NULL;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001795 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001796}
1797
1798static void macb_free_rx_buffers(struct macb *bp)
1799{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001800 struct macb_queue *queue = &bp->queues[0];
1801
1802 if (queue->rx_buffers) {
Nicolas Ferre4df95132013-06-04 21:57:12 +00001803 dma_free_coherent(&bp->pdev->dev,
Zach Brownb410d132016-10-19 09:56:57 -05001804 bp->rx_ring_size * bp->rx_buffer_size,
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001805 queue->rx_buffers, queue->rx_buffers_dma);
1806 queue->rx_buffers = NULL;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001807 }
1808}
Nicolas Ferre1b447912013-06-04 21:57:11 +00001809
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001810static void macb_free_consistent(struct macb *bp)
1811{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001812 struct macb_queue *queue;
1813 unsigned int q;
1814
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001815 queue = &bp->queues[0];
Nicolas Ferre4df95132013-06-04 21:57:12 +00001816 bp->macbgem_ops.mog_free_rx_buffers(bp);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001817 if (queue->rx_ring) {
Zach Brownb410d132016-10-19 09:56:57 -05001818 dma_free_coherent(&bp->pdev->dev, RX_RING_BYTES(bp),
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001819 queue->rx_ring, queue->rx_ring_dma);
1820 queue->rx_ring = NULL;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001821 }
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001822
1823 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1824 kfree(queue->tx_skb);
1825 queue->tx_skb = NULL;
1826 if (queue->tx_ring) {
Zach Brownb410d132016-10-19 09:56:57 -05001827 dma_free_coherent(&bp->pdev->dev, TX_RING_BYTES(bp),
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001828 queue->tx_ring, queue->tx_ring_dma);
1829 queue->tx_ring = NULL;
1830 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001831 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001832}
1833
1834static int gem_alloc_rx_buffers(struct macb *bp)
1835{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001836 struct macb_queue *queue;
1837 unsigned int q;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001838 int size;
1839
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001840 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1841 size = bp->rx_ring_size * sizeof(struct sk_buff *);
1842 queue->rx_skbuff = kzalloc(size, GFP_KERNEL);
1843 if (!queue->rx_skbuff)
1844 return -ENOMEM;
1845 else
1846 netdev_dbg(bp->dev,
1847 "Allocated %d RX struct sk_buff entries at %p\n",
1848 bp->rx_ring_size, queue->rx_skbuff);
1849 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001850 return 0;
1851}
1852
1853static int macb_alloc_rx_buffers(struct macb *bp)
1854{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001855 struct macb_queue *queue = &bp->queues[0];
Nicolas Ferre4df95132013-06-04 21:57:12 +00001856 int size;
1857
Zach Brownb410d132016-10-19 09:56:57 -05001858 size = bp->rx_ring_size * bp->rx_buffer_size;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001859 queue->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
1860 &queue->rx_buffers_dma, GFP_KERNEL);
1861 if (!queue->rx_buffers)
Nicolas Ferre4df95132013-06-04 21:57:12 +00001862 return -ENOMEM;
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001863
1864 netdev_dbg(bp->dev,
1865 "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001866 size, (unsigned long)queue->rx_buffers_dma, queue->rx_buffers);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001867 return 0;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001868}
1869
1870static int macb_alloc_consistent(struct macb *bp)
1871{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001872 struct macb_queue *queue;
1873 unsigned int q;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001874 int size;
1875
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001876 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
Zach Brownb410d132016-10-19 09:56:57 -05001877 size = TX_RING_BYTES(bp);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001878 queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
1879 &queue->tx_ring_dma,
1880 GFP_KERNEL);
1881 if (!queue->tx_ring)
1882 goto out_err;
1883 netdev_dbg(bp->dev,
1884 "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n",
1885 q, size, (unsigned long)queue->tx_ring_dma,
1886 queue->tx_ring);
1887
Zach Brownb410d132016-10-19 09:56:57 -05001888 size = bp->tx_ring_size * sizeof(struct macb_tx_skb);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001889 queue->tx_skb = kmalloc(size, GFP_KERNEL);
1890 if (!queue->tx_skb)
1891 goto out_err;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001892
1893 size = RX_RING_BYTES(bp);
1894 queue->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
1895 &queue->rx_ring_dma, GFP_KERNEL);
1896 if (!queue->rx_ring)
1897 goto out_err;
1898 netdev_dbg(bp->dev,
1899 "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
1900 size, (unsigned long)queue->rx_ring_dma, queue->rx_ring);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001901 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001902 if (bp->macbgem_ops.mog_alloc_rx_buffers(bp))
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001903 goto out_err;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001904
1905 return 0;
1906
1907out_err:
1908 macb_free_consistent(bp);
1909 return -ENOMEM;
1910}
1911
Nicolas Ferre4df95132013-06-04 21:57:12 +00001912static void gem_init_rings(struct macb *bp)
1913{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001914 struct macb_queue *queue;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001915 struct macb_dma_desc *desc = NULL;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001916 unsigned int q;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001917 int i;
1918
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001919 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
Zach Brownb410d132016-10-19 09:56:57 -05001920 for (i = 0; i < bp->tx_ring_size; i++) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001921 desc = macb_tx_desc(queue, i);
1922 macb_set_addr(bp, desc, 0);
1923 desc->ctrl = MACB_BIT(TX_USED);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001924 }
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001925 desc->ctrl |= MACB_BIT(TX_WRAP);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001926 queue->tx_head = 0;
1927 queue->tx_tail = 0;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001928
1929 queue->rx_tail = 0;
1930 queue->rx_prepared_head = 0;
1931
1932 gem_rx_refill(queue);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001933 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001934
Nicolas Ferre4df95132013-06-04 21:57:12 +00001935}
1936
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001937static void macb_init_rings(struct macb *bp)
1938{
1939 int i;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001940 struct macb_dma_desc *desc = NULL;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001941
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001942 macb_init_rx_ring(&bp->queues[0]);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001943
Zach Brownb410d132016-10-19 09:56:57 -05001944 for (i = 0; i < bp->tx_ring_size; i++) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001945 desc = macb_tx_desc(&bp->queues[0], i);
1946 macb_set_addr(bp, desc, 0);
1947 desc->ctrl = MACB_BIT(TX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001948 }
Ben Shelton21d35152015-04-22 17:28:54 -05001949 bp->queues[0].tx_head = 0;
1950 bp->queues[0].tx_tail = 0;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001951 desc->ctrl |= MACB_BIT(TX_WRAP);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001952}
1953
1954static void macb_reset_hw(struct macb *bp)
1955{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001956 struct macb_queue *queue;
1957 unsigned int q;
1958
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001959 /* Disable RX and TX (XXX: Should we halt the transmission
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001960 * more gracefully?)
1961 */
1962 macb_writel(bp, NCR, 0);
1963
1964 /* Clear the stats registers (XXX: Update stats first?) */
1965 macb_writel(bp, NCR, MACB_BIT(CLRSTAT));
1966
1967 /* Clear all status flags */
Joachim Eastwood95ebcea2012-10-22 08:45:31 +00001968 macb_writel(bp, TSR, -1);
1969 macb_writel(bp, RSR, -1);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001970
1971 /* Disable all interrupts */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001972 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1973 queue_writel(queue, IDR, -1);
1974 queue_readl(queue, ISR);
Nathan Sullivan24468372016-01-14 13:27:27 -06001975 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1976 queue_writel(queue, ISR, -1);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001977 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001978}
1979
Jamie Iles70c9f3d2011-03-09 16:22:54 +00001980static u32 gem_mdc_clk_div(struct macb *bp)
1981{
1982 u32 config;
1983 unsigned long pclk_hz = clk_get_rate(bp->pclk);
1984
1985 if (pclk_hz <= 20000000)
1986 config = GEM_BF(CLK, GEM_CLK_DIV8);
1987 else if (pclk_hz <= 40000000)
1988 config = GEM_BF(CLK, GEM_CLK_DIV16);
1989 else if (pclk_hz <= 80000000)
1990 config = GEM_BF(CLK, GEM_CLK_DIV32);
1991 else if (pclk_hz <= 120000000)
1992 config = GEM_BF(CLK, GEM_CLK_DIV48);
1993 else if (pclk_hz <= 160000000)
1994 config = GEM_BF(CLK, GEM_CLK_DIV64);
1995 else
1996 config = GEM_BF(CLK, GEM_CLK_DIV96);
1997
1998 return config;
1999}
2000
2001static u32 macb_mdc_clk_div(struct macb *bp)
2002{
2003 u32 config;
2004 unsigned long pclk_hz;
2005
2006 if (macb_is_gem(bp))
2007 return gem_mdc_clk_div(bp);
2008
2009 pclk_hz = clk_get_rate(bp->pclk);
2010 if (pclk_hz <= 20000000)
2011 config = MACB_BF(CLK, MACB_CLK_DIV8);
2012 else if (pclk_hz <= 40000000)
2013 config = MACB_BF(CLK, MACB_CLK_DIV16);
2014 else if (pclk_hz <= 80000000)
2015 config = MACB_BF(CLK, MACB_CLK_DIV32);
2016 else
2017 config = MACB_BF(CLK, MACB_CLK_DIV64);
2018
2019 return config;
2020}
2021
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002022/* Get the DMA bus width field of the network configuration register that we
Jamie Iles757a03c2011-03-09 16:29:59 +00002023 * should program. We find the width from decoding the design configuration
2024 * register to find the maximum supported data bus width.
2025 */
2026static u32 macb_dbw(struct macb *bp)
2027{
2028 if (!macb_is_gem(bp))
2029 return 0;
2030
2031 switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) {
2032 case 4:
2033 return GEM_BF(DBW, GEM_DBW128);
2034 case 2:
2035 return GEM_BF(DBW, GEM_DBW64);
2036 case 1:
2037 default:
2038 return GEM_BF(DBW, GEM_DBW32);
2039 }
2040}
2041
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002042/* Configure the receive DMA engine
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00002043 * - use the correct receive buffer size
Nicolas Ferree1755872014-07-24 13:50:58 +02002044 * - set best burst length for DMA operations
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00002045 * (if not supported by FIFO, it will fallback to default)
2046 * - set both rx/tx packet buffers to full memory size
2047 * These are configurable parameters for GEM.
Jamie Iles0116da42011-03-14 17:38:30 +00002048 */
2049static void macb_configure_dma(struct macb *bp)
2050{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002051 struct macb_queue *queue;
2052 u32 buffer_size;
2053 unsigned int q;
Jamie Iles0116da42011-03-14 17:38:30 +00002054 u32 dmacfg;
2055
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002056 buffer_size = bp->rx_buffer_size / RX_BUFFER_MULTIPLE;
Jamie Iles0116da42011-03-14 17:38:30 +00002057 if (macb_is_gem(bp)) {
2058 dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002059 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2060 if (q)
2061 queue_writel(queue, RBQS, buffer_size);
2062 else
2063 dmacfg |= GEM_BF(RXBS, buffer_size);
2064 }
Nicolas Ferree1755872014-07-24 13:50:58 +02002065 if (bp->dma_burst_length)
2066 dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00002067 dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
Arun Chandrana50dad32015-02-18 16:59:35 +05302068 dmacfg &= ~GEM_BIT(ENDIA_PKT);
Arun Chandran62f69242015-03-01 11:38:02 +05302069
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002070 if (bp->native_io)
Arun Chandran62f69242015-03-01 11:38:02 +05302071 dmacfg &= ~GEM_BIT(ENDIA_DESC);
2072 else
2073 dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */
2074
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02002075 if (bp->dev->features & NETIF_F_HW_CSUM)
2076 dmacfg |= GEM_BIT(TXCOEN);
2077 else
2078 dmacfg &= ~GEM_BIT(TXCOEN);
Harini Katakamfff80192016-08-09 13:15:53 +05302079
2080#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002081 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002082 dmacfg |= GEM_BIT(ADDR64);
Harini Katakamfff80192016-08-09 13:15:53 +05302083#endif
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002084#ifdef CONFIG_MACB_USE_HWSTAMP
2085 if (bp->hw_dma_cap & HW_DMA_CAP_PTP)
2086 dmacfg |= GEM_BIT(RXEXT) | GEM_BIT(TXEXT);
2087#endif
Nicolas Ferree1755872014-07-24 13:50:58 +02002088 netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n",
2089 dmacfg);
Jamie Iles0116da42011-03-14 17:38:30 +00002090 gem_writel(bp, DMACFG, dmacfg);
2091 }
2092}
2093
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002094static void macb_init_hw(struct macb *bp)
2095{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002096 struct macb_queue *queue;
2097 unsigned int q;
2098
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002099 u32 config;
2100
2101 macb_reset_hw(bp);
Joachim Eastwood314bccc2012-11-07 08:14:52 +00002102 macb_set_hwaddr(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002103
Jamie Iles70c9f3d2011-03-09 16:22:54 +00002104 config = macb_mdc_clk_div(bp);
Punnaiah Choudary Kalluri022be252015-11-18 09:03:50 +05302105 if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
2106 config |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00002107 config |= MACB_BF(RBOF, NET_IP_ALIGN); /* Make eth data aligned */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002108 config |= MACB_BIT(PAE); /* PAuse Enable */
2109 config |= MACB_BIT(DRFCS); /* Discard Rx FCS */
Dan Carpentera104a6b2015-05-12 21:15:24 +03002110 if (bp->caps & MACB_CAPS_JUMBO)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302111 config |= MACB_BIT(JFRAME); /* Enable jumbo frames */
2112 else
2113 config |= MACB_BIT(BIG); /* Receive oversized frames */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002114 if (bp->dev->flags & IFF_PROMISC)
2115 config |= MACB_BIT(CAF); /* Copy All Frames */
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002116 else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM)
2117 config |= GEM_BIT(RXCOEN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002118 if (!(bp->dev->flags & IFF_BROADCAST))
2119 config |= MACB_BIT(NBC); /* No BroadCast */
Jamie Iles757a03c2011-03-09 16:29:59 +00002120 config |= macb_dbw(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002121 macb_writel(bp, NCFGR, config);
Dan Carpentera104a6b2015-05-12 21:15:24 +03002122 if ((bp->caps & MACB_CAPS_JUMBO) && bp->jumbo_max_len)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302123 gem_writel(bp, JML, bp->jumbo_max_len);
Vitalii Demianets26cdfb42012-11-02 07:09:24 +00002124 bp->speed = SPEED_10;
2125 bp->duplex = DUPLEX_HALF;
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302126 bp->rx_frm_len_mask = MACB_RX_FRMLEN_MASK;
Dan Carpentera104a6b2015-05-12 21:15:24 +03002127 if (bp->caps & MACB_CAPS_JUMBO)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302128 bp->rx_frm_len_mask = MACB_RX_JFRMLEN_MASK;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002129
Jamie Iles0116da42011-03-14 17:38:30 +00002130 macb_configure_dma(bp);
2131
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002132 /* Initialize TX and RX buffers */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002133 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002134 queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
2135#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2136 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2137 queue_writel(queue, RBQPH, upper_32_bits(queue->rx_ring_dma));
2138#endif
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002139 queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +05302140#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002141 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002142 queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +05302143#endif
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002144
2145 /* Enable interrupts */
2146 queue_writel(queue, IER,
2147 MACB_RX_INT_FLAGS |
2148 MACB_TX_INT_FLAGS |
2149 MACB_BIT(HRESP));
2150 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002151
2152 /* Enable TX and RX */
frederic RODO6c36a702007-07-12 19:07:24 +02002153 macb_writel(bp, NCR, MACB_BIT(RE) | MACB_BIT(TE) | MACB_BIT(MPE));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002154}
2155
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002156/* The hash address register is 64 bits long and takes up two
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002157 * locations in the memory map. The least significant bits are stored
2158 * in EMAC_HSL and the most significant bits in EMAC_HSH.
2159 *
2160 * The unicast hash enable and the multicast hash enable bits in the
2161 * network configuration register enable the reception of hash matched
2162 * frames. The destination address is reduced to a 6 bit index into
2163 * the 64 bit hash register using the following hash function. The
2164 * hash function is an exclusive or of every sixth bit of the
2165 * destination address.
2166 *
2167 * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
2168 * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
2169 * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
2170 * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
2171 * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
2172 * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
2173 *
2174 * da[0] represents the least significant bit of the first byte
2175 * received, that is, the multicast/unicast indicator, and da[47]
2176 * represents the most significant bit of the last byte received. If
2177 * the hash index, hi[n], points to a bit that is set in the hash
2178 * register then the frame will be matched according to whether the
2179 * frame is multicast or unicast. A multicast match will be signalled
2180 * if the multicast hash enable bit is set, da[0] is 1 and the hash
2181 * index points to a bit set in the hash register. A unicast match
2182 * will be signalled if the unicast hash enable bit is set, da[0] is 0
2183 * and the hash index points to a bit set in the hash register. To
2184 * receive all multicast frames, the hash register should be set with
2185 * all ones and the multicast hash enable bit should be set in the
2186 * network configuration register.
2187 */
2188
2189static inline int hash_bit_value(int bitnr, __u8 *addr)
2190{
2191 if (addr[bitnr / 8] & (1 << (bitnr % 8)))
2192 return 1;
2193 return 0;
2194}
2195
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002196/* Return the hash index value for the specified address. */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002197static int hash_get_index(__u8 *addr)
2198{
2199 int i, j, bitval;
2200 int hash_index = 0;
2201
2202 for (j = 0; j < 6; j++) {
2203 for (i = 0, bitval = 0; i < 8; i++)
Xander Huff2fa45e22015-01-15 15:55:19 -06002204 bitval ^= hash_bit_value(i * 6 + j, addr);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002205
2206 hash_index |= (bitval << j);
2207 }
2208
2209 return hash_index;
2210}
2211
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002212/* Add multicast addresses to the internal multicast-hash table. */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002213static void macb_sethashtable(struct net_device *dev)
2214{
Jiri Pirko22bedad32010-04-01 21:22:57 +00002215 struct netdev_hw_addr *ha;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002216 unsigned long mc_filter[2];
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +00002217 unsigned int bitnr;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002218 struct macb *bp = netdev_priv(dev);
2219
Moritz Fischeraa50b552016-03-29 19:11:13 -07002220 mc_filter[0] = 0;
2221 mc_filter[1] = 0;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002222
Jiri Pirko22bedad32010-04-01 21:22:57 +00002223 netdev_for_each_mc_addr(ha, dev) {
2224 bitnr = hash_get_index(ha->addr);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002225 mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
2226 }
2227
Jamie Ilesf75ba502011-11-08 10:12:32 +00002228 macb_or_gem_writel(bp, HRB, mc_filter[0]);
2229 macb_or_gem_writel(bp, HRT, mc_filter[1]);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002230}
2231
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002232/* Enable/Disable promiscuous and multicast modes. */
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002233static void macb_set_rx_mode(struct net_device *dev)
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002234{
2235 unsigned long cfg;
2236 struct macb *bp = netdev_priv(dev);
2237
2238 cfg = macb_readl(bp, NCFGR);
2239
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002240 if (dev->flags & IFF_PROMISC) {
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002241 /* Enable promiscuous mode */
2242 cfg |= MACB_BIT(CAF);
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002243
2244 /* Disable RX checksum offload */
2245 if (macb_is_gem(bp))
2246 cfg &= ~GEM_BIT(RXCOEN);
2247 } else {
2248 /* Disable promiscuous mode */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002249 cfg &= ~MACB_BIT(CAF);
2250
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002251 /* Enable RX checksum offload only if requested */
2252 if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM)
2253 cfg |= GEM_BIT(RXCOEN);
2254 }
2255
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002256 if (dev->flags & IFF_ALLMULTI) {
2257 /* Enable all multicast mode */
Jamie Ilesf75ba502011-11-08 10:12:32 +00002258 macb_or_gem_writel(bp, HRB, -1);
2259 macb_or_gem_writel(bp, HRT, -1);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002260 cfg |= MACB_BIT(NCFGR_MTI);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002261 } else if (!netdev_mc_empty(dev)) {
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002262 /* Enable specific multicasts */
2263 macb_sethashtable(dev);
2264 cfg |= MACB_BIT(NCFGR_MTI);
2265 } else if (dev->flags & (~IFF_ALLMULTI)) {
2266 /* Disable all multicast mode */
Jamie Ilesf75ba502011-11-08 10:12:32 +00002267 macb_or_gem_writel(bp, HRB, 0);
2268 macb_or_gem_writel(bp, HRT, 0);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002269 cfg &= ~MACB_BIT(NCFGR_MTI);
2270 }
2271
2272 macb_writel(bp, NCFGR, cfg);
2273}
2274
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002275static int macb_open(struct net_device *dev)
2276{
2277 struct macb *bp = netdev_priv(dev);
Nicolas Ferre4df95132013-06-04 21:57:12 +00002278 size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002279 struct macb_queue *queue;
2280 unsigned int q;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002281 int err;
2282
Jamie Ilesc220f8c2011-03-08 20:27:08 +00002283 netdev_dbg(bp->dev, "open\n");
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002284
Nicolas Ferre03fc4722012-07-03 23:14:13 +00002285 /* carrier starts down */
2286 netif_carrier_off(dev);
2287
frederic RODO6c36a702007-07-12 19:07:24 +02002288 /* if the phy is not yet register, retry later*/
Philippe Reynes0a912812016-06-22 00:32:35 +02002289 if (!dev->phydev)
frederic RODO6c36a702007-07-12 19:07:24 +02002290 return -EAGAIN;
2291
Nicolas Ferre1b447912013-06-04 21:57:11 +00002292 /* RX buffers initialization */
Nicolas Ferre4df95132013-06-04 21:57:12 +00002293 macb_init_rx_buffer_size(bp, bufsz);
Nicolas Ferre1b447912013-06-04 21:57:11 +00002294
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002295 err = macb_alloc_consistent(bp);
2296 if (err) {
Jamie Ilesc220f8c2011-03-08 20:27:08 +00002297 netdev_err(dev, "Unable to allocate DMA memory (error %d)\n",
2298 err);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002299 return err;
2300 }
2301
Nicolas Ferre4df95132013-06-04 21:57:12 +00002302 bp->macbgem_ops.mog_init_rings(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002303 macb_init_hw(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002304
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002305 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2306 napi_enable(&queue->napi);
2307
frederic RODO6c36a702007-07-12 19:07:24 +02002308 /* schedule a link state check */
Philippe Reynes0a912812016-06-22 00:32:35 +02002309 phy_start(dev->phydev);
frederic RODO6c36a702007-07-12 19:07:24 +02002310
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002311 netif_tx_start_all_queues(dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002312
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002313 if (bp->ptp_info)
2314 bp->ptp_info->ptp_init(dev);
2315
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002316 return 0;
2317}
2318
2319static int macb_close(struct net_device *dev)
2320{
2321 struct macb *bp = netdev_priv(dev);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002322 struct macb_queue *queue;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002323 unsigned long flags;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002324 unsigned int q;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002325
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002326 netif_tx_stop_all_queues(dev);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002327
2328 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2329 napi_disable(&queue->napi);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002330
Philippe Reynes0a912812016-06-22 00:32:35 +02002331 if (dev->phydev)
2332 phy_stop(dev->phydev);
frederic RODO6c36a702007-07-12 19:07:24 +02002333
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002334 spin_lock_irqsave(&bp->lock, flags);
2335 macb_reset_hw(bp);
2336 netif_carrier_off(dev);
2337 spin_unlock_irqrestore(&bp->lock, flags);
2338
2339 macb_free_consistent(bp);
2340
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002341 if (bp->ptp_info)
2342 bp->ptp_info->ptp_remove(dev);
2343
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002344 return 0;
2345}
2346
Harini Katakama5898ea2015-05-06 22:27:18 +05302347static int macb_change_mtu(struct net_device *dev, int new_mtu)
2348{
Harini Katakama5898ea2015-05-06 22:27:18 +05302349 if (netif_running(dev))
2350 return -EBUSY;
2351
Harini Katakama5898ea2015-05-06 22:27:18 +05302352 dev->mtu = new_mtu;
2353
2354 return 0;
2355}
2356
Jamie Ilesa494ed82011-03-09 16:26:35 +00002357static void gem_update_stats(struct macb *bp)
2358{
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002359 struct macb_queue *queue;
2360 unsigned int i, q, idx;
2361 unsigned long *stat;
2362
Jamie Ilesa494ed82011-03-09 16:26:35 +00002363 u32 *p = &bp->hw_stats.gem.tx_octets_31_0;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002364
Xander Huff3ff13f12015-01-13 16:15:51 -06002365 for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
2366 u32 offset = gem_statistics[i].offset;
David S. Miller7a6e0702015-07-27 14:24:48 -07002367 u64 val = bp->macb_reg_readl(bp, offset);
Xander Huff3ff13f12015-01-13 16:15:51 -06002368
2369 bp->ethtool_stats[i] += val;
2370 *p += val;
2371
2372 if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
2373 /* Add GEM_OCTTXH, GEM_OCTRXH */
David S. Miller7a6e0702015-07-27 14:24:48 -07002374 val = bp->macb_reg_readl(bp, offset + 4);
Xander Huff2fa45e22015-01-15 15:55:19 -06002375 bp->ethtool_stats[i] += ((u64)val) << 32;
Xander Huff3ff13f12015-01-13 16:15:51 -06002376 *(++p) += val;
2377 }
2378 }
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002379
2380 idx = GEM_STATS_LEN;
2381 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2382 for (i = 0, stat = &queue->stats.first; i < QUEUE_STATS_LEN; ++i, ++stat)
2383 bp->ethtool_stats[idx++] = *stat;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002384}
2385
2386static struct net_device_stats *gem_get_stats(struct macb *bp)
2387{
2388 struct gem_stats *hwstat = &bp->hw_stats.gem;
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02002389 struct net_device_stats *nstat = &bp->dev->stats;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002390
2391 gem_update_stats(bp);
2392
2393 nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors +
2394 hwstat->rx_alignment_errors +
2395 hwstat->rx_resource_errors +
2396 hwstat->rx_overruns +
2397 hwstat->rx_oversize_frames +
2398 hwstat->rx_jabbers +
2399 hwstat->rx_undersized_frames +
2400 hwstat->rx_length_field_frame_errors);
2401 nstat->tx_errors = (hwstat->tx_late_collisions +
2402 hwstat->tx_excessive_collisions +
2403 hwstat->tx_underrun +
2404 hwstat->tx_carrier_sense_errors);
2405 nstat->multicast = hwstat->rx_multicast_frames;
2406 nstat->collisions = (hwstat->tx_single_collision_frames +
2407 hwstat->tx_multiple_collision_frames +
2408 hwstat->tx_excessive_collisions);
2409 nstat->rx_length_errors = (hwstat->rx_oversize_frames +
2410 hwstat->rx_jabbers +
2411 hwstat->rx_undersized_frames +
2412 hwstat->rx_length_field_frame_errors);
2413 nstat->rx_over_errors = hwstat->rx_resource_errors;
2414 nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors;
2415 nstat->rx_frame_errors = hwstat->rx_alignment_errors;
2416 nstat->rx_fifo_errors = hwstat->rx_overruns;
2417 nstat->tx_aborted_errors = hwstat->tx_excessive_collisions;
2418 nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors;
2419 nstat->tx_fifo_errors = hwstat->tx_underrun;
2420
2421 return nstat;
2422}
2423
Xander Huff3ff13f12015-01-13 16:15:51 -06002424static void gem_get_ethtool_stats(struct net_device *dev,
2425 struct ethtool_stats *stats, u64 *data)
2426{
2427 struct macb *bp;
2428
2429 bp = netdev_priv(dev);
2430 gem_update_stats(bp);
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002431 memcpy(data, &bp->ethtool_stats, sizeof(u64)
2432 * (GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES));
Xander Huff3ff13f12015-01-13 16:15:51 -06002433}
2434
2435static int gem_get_sset_count(struct net_device *dev, int sset)
2436{
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002437 struct macb *bp = netdev_priv(dev);
2438
Xander Huff3ff13f12015-01-13 16:15:51 -06002439 switch (sset) {
2440 case ETH_SS_STATS:
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002441 return GEM_STATS_LEN + bp->num_queues * QUEUE_STATS_LEN;
Xander Huff3ff13f12015-01-13 16:15:51 -06002442 default:
2443 return -EOPNOTSUPP;
2444 }
2445}
2446
2447static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p)
2448{
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002449 char stat_string[ETH_GSTRING_LEN];
2450 struct macb *bp = netdev_priv(dev);
2451 struct macb_queue *queue;
Andy Shevchenko8bcbf822015-07-24 21:24:02 +03002452 unsigned int i;
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002453 unsigned int q;
Xander Huff3ff13f12015-01-13 16:15:51 -06002454
2455 switch (sset) {
2456 case ETH_SS_STATS:
2457 for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN)
2458 memcpy(p, gem_statistics[i].stat_string,
2459 ETH_GSTRING_LEN);
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002460
2461 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2462 for (i = 0; i < QUEUE_STATS_LEN; i++, p += ETH_GSTRING_LEN) {
2463 snprintf(stat_string, ETH_GSTRING_LEN, "q%d_%s",
2464 q, queue_statistics[i].stat_string);
2465 memcpy(p, stat_string, ETH_GSTRING_LEN);
2466 }
2467 }
Xander Huff3ff13f12015-01-13 16:15:51 -06002468 break;
2469 }
2470}
2471
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002472static struct net_device_stats *macb_get_stats(struct net_device *dev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002473{
2474 struct macb *bp = netdev_priv(dev);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02002475 struct net_device_stats *nstat = &bp->dev->stats;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002476 struct macb_stats *hwstat = &bp->hw_stats.macb;
2477
2478 if (macb_is_gem(bp))
2479 return gem_get_stats(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002480
frederic RODO6c36a702007-07-12 19:07:24 +02002481 /* read stats from hardware */
2482 macb_update_stats(bp);
2483
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002484 /* Convert HW stats into netdevice stats */
2485 nstat->rx_errors = (hwstat->rx_fcs_errors +
2486 hwstat->rx_align_errors +
2487 hwstat->rx_resource_errors +
2488 hwstat->rx_overruns +
2489 hwstat->rx_oversize_pkts +
2490 hwstat->rx_jabbers +
2491 hwstat->rx_undersize_pkts +
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002492 hwstat->rx_length_mismatch);
2493 nstat->tx_errors = (hwstat->tx_late_cols +
2494 hwstat->tx_excessive_cols +
2495 hwstat->tx_underruns +
Wolfgang Steinwender716723c2015-04-10 11:42:56 +02002496 hwstat->tx_carrier_errors +
2497 hwstat->sqe_test_errors);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002498 nstat->collisions = (hwstat->tx_single_cols +
2499 hwstat->tx_multiple_cols +
2500 hwstat->tx_excessive_cols);
2501 nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
2502 hwstat->rx_jabbers +
2503 hwstat->rx_undersize_pkts +
2504 hwstat->rx_length_mismatch);
Alexander Steinb19f7f72011-04-13 05:03:24 +00002505 nstat->rx_over_errors = hwstat->rx_resource_errors +
2506 hwstat->rx_overruns;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002507 nstat->rx_crc_errors = hwstat->rx_fcs_errors;
2508 nstat->rx_frame_errors = hwstat->rx_align_errors;
2509 nstat->rx_fifo_errors = hwstat->rx_overruns;
2510 /* XXX: What does "missed" mean? */
2511 nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
2512 nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
2513 nstat->tx_fifo_errors = hwstat->tx_underruns;
2514 /* Don't know about heartbeat or window errors... */
2515
2516 return nstat;
2517}
2518
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002519static int macb_get_regs_len(struct net_device *netdev)
2520{
2521 return MACB_GREGS_NBR * sizeof(u32);
2522}
2523
2524static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2525 void *p)
2526{
2527 struct macb *bp = netdev_priv(dev);
2528 unsigned int tail, head;
2529 u32 *regs_buff = p;
2530
2531 regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1))
2532 | MACB_GREGS_VERSION;
2533
Zach Brownb410d132016-10-19 09:56:57 -05002534 tail = macb_tx_ring_wrap(bp, bp->queues[0].tx_tail);
2535 head = macb_tx_ring_wrap(bp, bp->queues[0].tx_head);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002536
2537 regs_buff[0] = macb_readl(bp, NCR);
2538 regs_buff[1] = macb_or_gem_readl(bp, NCFGR);
2539 regs_buff[2] = macb_readl(bp, NSR);
2540 regs_buff[3] = macb_readl(bp, TSR);
2541 regs_buff[4] = macb_readl(bp, RBQP);
2542 regs_buff[5] = macb_readl(bp, TBQP);
2543 regs_buff[6] = macb_readl(bp, RSR);
2544 regs_buff[7] = macb_readl(bp, IMR);
2545
2546 regs_buff[8] = tail;
2547 regs_buff[9] = head;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002548 regs_buff[10] = macb_tx_dma(&bp->queues[0], tail);
2549 regs_buff[11] = macb_tx_dma(&bp->queues[0], head);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002550
Neil Armstrongce721a72016-01-05 14:39:16 +01002551 if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
2552 regs_buff[12] = macb_or_gem_readl(bp, USRIO);
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002553 if (macb_is_gem(bp))
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002554 regs_buff[13] = gem_readl(bp, DMACFG);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002555}
2556
Sergio Prado3e2a5e12016-02-09 12:07:16 -02002557static void macb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2558{
2559 struct macb *bp = netdev_priv(netdev);
2560
2561 wol->supported = 0;
2562 wol->wolopts = 0;
2563
2564 if (bp->wol & MACB_WOL_HAS_MAGIC_PACKET) {
2565 wol->supported = WAKE_MAGIC;
2566
2567 if (bp->wol & MACB_WOL_ENABLED)
2568 wol->wolopts |= WAKE_MAGIC;
2569 }
2570}
2571
2572static int macb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2573{
2574 struct macb *bp = netdev_priv(netdev);
2575
2576 if (!(bp->wol & MACB_WOL_HAS_MAGIC_PACKET) ||
2577 (wol->wolopts & ~WAKE_MAGIC))
2578 return -EOPNOTSUPP;
2579
2580 if (wol->wolopts & WAKE_MAGIC)
2581 bp->wol |= MACB_WOL_ENABLED;
2582 else
2583 bp->wol &= ~MACB_WOL_ENABLED;
2584
2585 device_set_wakeup_enable(&bp->pdev->dev, bp->wol & MACB_WOL_ENABLED);
2586
2587 return 0;
2588}
2589
Zach Brown8441bb32016-10-19 09:56:58 -05002590static void macb_get_ringparam(struct net_device *netdev,
2591 struct ethtool_ringparam *ring)
2592{
2593 struct macb *bp = netdev_priv(netdev);
2594
2595 ring->rx_max_pending = MAX_RX_RING_SIZE;
2596 ring->tx_max_pending = MAX_TX_RING_SIZE;
2597
2598 ring->rx_pending = bp->rx_ring_size;
2599 ring->tx_pending = bp->tx_ring_size;
2600}
2601
2602static int macb_set_ringparam(struct net_device *netdev,
2603 struct ethtool_ringparam *ring)
2604{
2605 struct macb *bp = netdev_priv(netdev);
2606 u32 new_rx_size, new_tx_size;
2607 unsigned int reset = 0;
2608
2609 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
2610 return -EINVAL;
2611
2612 new_rx_size = clamp_t(u32, ring->rx_pending,
2613 MIN_RX_RING_SIZE, MAX_RX_RING_SIZE);
2614 new_rx_size = roundup_pow_of_two(new_rx_size);
2615
2616 new_tx_size = clamp_t(u32, ring->tx_pending,
2617 MIN_TX_RING_SIZE, MAX_TX_RING_SIZE);
2618 new_tx_size = roundup_pow_of_two(new_tx_size);
2619
2620 if ((new_tx_size == bp->tx_ring_size) &&
2621 (new_rx_size == bp->rx_ring_size)) {
2622 /* nothing to do */
2623 return 0;
2624 }
2625
2626 if (netif_running(bp->dev)) {
2627 reset = 1;
2628 macb_close(bp->dev);
2629 }
2630
2631 bp->rx_ring_size = new_rx_size;
2632 bp->tx_ring_size = new_tx_size;
2633
2634 if (reset)
2635 macb_open(bp->dev);
2636
2637 return 0;
2638}
2639
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01002640#ifdef CONFIG_MACB_USE_HWSTAMP
2641static unsigned int gem_get_tsu_rate(struct macb *bp)
2642{
2643 struct clk *tsu_clk;
2644 unsigned int tsu_rate;
2645
2646 tsu_clk = devm_clk_get(&bp->pdev->dev, "tsu_clk");
2647 if (!IS_ERR(tsu_clk))
2648 tsu_rate = clk_get_rate(tsu_clk);
2649 /* try pclk instead */
2650 else if (!IS_ERR(bp->pclk)) {
2651 tsu_clk = bp->pclk;
2652 tsu_rate = clk_get_rate(tsu_clk);
2653 } else
2654 return -ENOTSUPP;
2655 return tsu_rate;
2656}
2657
2658static s32 gem_get_ptp_max_adj(void)
2659{
2660 return 64000000;
2661}
2662
2663static int gem_get_ts_info(struct net_device *dev,
2664 struct ethtool_ts_info *info)
2665{
2666 struct macb *bp = netdev_priv(dev);
2667
2668 if ((bp->hw_dma_cap & HW_DMA_CAP_PTP) == 0) {
2669 ethtool_op_get_ts_info(dev, info);
2670 return 0;
2671 }
2672
2673 info->so_timestamping =
2674 SOF_TIMESTAMPING_TX_SOFTWARE |
2675 SOF_TIMESTAMPING_RX_SOFTWARE |
2676 SOF_TIMESTAMPING_SOFTWARE |
2677 SOF_TIMESTAMPING_TX_HARDWARE |
2678 SOF_TIMESTAMPING_RX_HARDWARE |
2679 SOF_TIMESTAMPING_RAW_HARDWARE;
2680 info->tx_types =
2681 (1 << HWTSTAMP_TX_ONESTEP_SYNC) |
2682 (1 << HWTSTAMP_TX_OFF) |
2683 (1 << HWTSTAMP_TX_ON);
2684 info->rx_filters =
2685 (1 << HWTSTAMP_FILTER_NONE) |
2686 (1 << HWTSTAMP_FILTER_ALL);
2687
2688 info->phc_index = bp->ptp_clock ? ptp_clock_index(bp->ptp_clock) : -1;
2689
2690 return 0;
2691}
2692
2693static struct macb_ptp_info gem_ptp_info = {
2694 .ptp_init = gem_ptp_init,
2695 .ptp_remove = gem_ptp_remove,
2696 .get_ptp_max_adj = gem_get_ptp_max_adj,
2697 .get_tsu_rate = gem_get_tsu_rate,
2698 .get_ts_info = gem_get_ts_info,
2699 .get_hwtst = gem_get_hwtst,
2700 .set_hwtst = gem_set_hwtst,
2701};
2702#endif
2703
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002704static int macb_get_ts_info(struct net_device *netdev,
2705 struct ethtool_ts_info *info)
2706{
2707 struct macb *bp = netdev_priv(netdev);
2708
2709 if (bp->ptp_info)
2710 return bp->ptp_info->get_ts_info(netdev, info);
2711
2712 return ethtool_op_get_ts_info(netdev, info);
2713}
2714
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002715static void gem_enable_flow_filters(struct macb *bp, bool enable)
2716{
2717 struct ethtool_rx_fs_item *item;
2718 u32 t2_scr;
2719 int num_t2_scr;
2720
2721 num_t2_scr = GEM_BFEXT(T2SCR, gem_readl(bp, DCFG8));
2722
2723 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
2724 struct ethtool_rx_flow_spec *fs = &item->fs;
2725 struct ethtool_tcpip4_spec *tp4sp_m;
2726
2727 if (fs->location >= num_t2_scr)
2728 continue;
2729
2730 t2_scr = gem_readl_n(bp, SCRT2, fs->location);
2731
2732 /* enable/disable screener regs for the flow entry */
2733 t2_scr = GEM_BFINS(ETHTEN, enable, t2_scr);
2734
2735 /* only enable fields with no masking */
2736 tp4sp_m = &(fs->m_u.tcp_ip4_spec);
2737
2738 if (enable && (tp4sp_m->ip4src == 0xFFFFFFFF))
2739 t2_scr = GEM_BFINS(CMPAEN, 1, t2_scr);
2740 else
2741 t2_scr = GEM_BFINS(CMPAEN, 0, t2_scr);
2742
2743 if (enable && (tp4sp_m->ip4dst == 0xFFFFFFFF))
2744 t2_scr = GEM_BFINS(CMPBEN, 1, t2_scr);
2745 else
2746 t2_scr = GEM_BFINS(CMPBEN, 0, t2_scr);
2747
2748 if (enable && ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)))
2749 t2_scr = GEM_BFINS(CMPCEN, 1, t2_scr);
2750 else
2751 t2_scr = GEM_BFINS(CMPCEN, 0, t2_scr);
2752
2753 gem_writel_n(bp, SCRT2, fs->location, t2_scr);
2754 }
2755}
2756
2757static void gem_prog_cmp_regs(struct macb *bp, struct ethtool_rx_flow_spec *fs)
2758{
2759 struct ethtool_tcpip4_spec *tp4sp_v, *tp4sp_m;
2760 uint16_t index = fs->location;
2761 u32 w0, w1, t2_scr;
2762 bool cmp_a = false;
2763 bool cmp_b = false;
2764 bool cmp_c = false;
2765
2766 tp4sp_v = &(fs->h_u.tcp_ip4_spec);
2767 tp4sp_m = &(fs->m_u.tcp_ip4_spec);
2768
2769 /* ignore field if any masking set */
2770 if (tp4sp_m->ip4src == 0xFFFFFFFF) {
2771 /* 1st compare reg - IP source address */
2772 w0 = 0;
2773 w1 = 0;
2774 w0 = tp4sp_v->ip4src;
2775 w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
2776 w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
2777 w1 = GEM_BFINS(T2OFST, ETYPE_SRCIP_OFFSET, w1);
2778 gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w0);
2779 gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w1);
2780 cmp_a = true;
2781 }
2782
2783 /* ignore field if any masking set */
2784 if (tp4sp_m->ip4dst == 0xFFFFFFFF) {
2785 /* 2nd compare reg - IP destination address */
2786 w0 = 0;
2787 w1 = 0;
2788 w0 = tp4sp_v->ip4dst;
2789 w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
2790 w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
2791 w1 = GEM_BFINS(T2OFST, ETYPE_DSTIP_OFFSET, w1);
2792 gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4DST_CMP(index)), w0);
2793 gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4DST_CMP(index)), w1);
2794 cmp_b = true;
2795 }
2796
2797 /* ignore both port fields if masking set in both */
2798 if ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)) {
2799 /* 3rd compare reg - source port, destination port */
2800 w0 = 0;
2801 w1 = 0;
2802 w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_IPHDR, w1);
2803 if (tp4sp_m->psrc == tp4sp_m->pdst) {
2804 w0 = GEM_BFINS(T2MASK, tp4sp_v->psrc, w0);
2805 w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
2806 w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
2807 w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
2808 } else {
2809 /* only one port definition */
2810 w1 = GEM_BFINS(T2DISMSK, 0, w1); /* 16-bit compare */
2811 w0 = GEM_BFINS(T2MASK, 0xFFFF, w0);
2812 if (tp4sp_m->psrc == 0xFFFF) { /* src port */
2813 w0 = GEM_BFINS(T2CMP, tp4sp_v->psrc, w0);
2814 w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
2815 } else { /* dst port */
2816 w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
2817 w1 = GEM_BFINS(T2OFST, IPHDR_DSTPORT_OFFSET, w1);
2818 }
2819 }
2820 gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_PORT_CMP(index)), w0);
2821 gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_PORT_CMP(index)), w1);
2822 cmp_c = true;
2823 }
2824
2825 t2_scr = 0;
2826 t2_scr = GEM_BFINS(QUEUE, (fs->ring_cookie) & 0xFF, t2_scr);
2827 t2_scr = GEM_BFINS(ETHT2IDX, SCRT2_ETHT, t2_scr);
2828 if (cmp_a)
2829 t2_scr = GEM_BFINS(CMPA, GEM_IP4SRC_CMP(index), t2_scr);
2830 if (cmp_b)
2831 t2_scr = GEM_BFINS(CMPB, GEM_IP4DST_CMP(index), t2_scr);
2832 if (cmp_c)
2833 t2_scr = GEM_BFINS(CMPC, GEM_PORT_CMP(index), t2_scr);
2834 gem_writel_n(bp, SCRT2, index, t2_scr);
2835}
2836
2837static int gem_add_flow_filter(struct net_device *netdev,
2838 struct ethtool_rxnfc *cmd)
2839{
2840 struct macb *bp = netdev_priv(netdev);
2841 struct ethtool_rx_flow_spec *fs = &cmd->fs;
2842 struct ethtool_rx_fs_item *item, *newfs;
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002843 unsigned long flags;
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002844 int ret = -EINVAL;
2845 bool added = false;
2846
Julia Cartwrightcc1674e2017-12-05 18:02:50 -06002847 newfs = kmalloc(sizeof(*newfs), GFP_KERNEL);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002848 if (newfs == NULL)
2849 return -ENOMEM;
2850 memcpy(&newfs->fs, fs, sizeof(newfs->fs));
2851
2852 netdev_dbg(netdev,
2853 "Adding flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
2854 fs->flow_type, (int)fs->ring_cookie, fs->location,
2855 htonl(fs->h_u.tcp_ip4_spec.ip4src),
2856 htonl(fs->h_u.tcp_ip4_spec.ip4dst),
2857 htons(fs->h_u.tcp_ip4_spec.psrc), htons(fs->h_u.tcp_ip4_spec.pdst));
2858
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002859 spin_lock_irqsave(&bp->rx_fs_lock, flags);
2860
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002861 /* find correct place to add in list */
Julia Cartwrighta3da8ad2017-12-05 18:02:48 -06002862 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
2863 if (item->fs.location > newfs->fs.location) {
2864 list_add_tail(&newfs->list, &item->list);
2865 added = true;
2866 break;
2867 } else if (item->fs.location == fs->location) {
2868 netdev_err(netdev, "Rule not added: location %d not free!\n",
2869 fs->location);
2870 ret = -EBUSY;
2871 goto err;
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002872 }
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002873 }
Julia Cartwrighta3da8ad2017-12-05 18:02:48 -06002874 if (!added)
2875 list_add_tail(&newfs->list, &bp->rx_fs_list.list);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002876
2877 gem_prog_cmp_regs(bp, fs);
2878 bp->rx_fs_list.count++;
2879 /* enable filtering if NTUPLE on */
2880 if (netdev->features & NETIF_F_NTUPLE)
2881 gem_enable_flow_filters(bp, 1);
2882
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002883 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002884 return 0;
2885
2886err:
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002887 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002888 kfree(newfs);
2889 return ret;
2890}
2891
2892static int gem_del_flow_filter(struct net_device *netdev,
2893 struct ethtool_rxnfc *cmd)
2894{
2895 struct macb *bp = netdev_priv(netdev);
2896 struct ethtool_rx_fs_item *item;
2897 struct ethtool_rx_flow_spec *fs;
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002898 unsigned long flags;
2899
2900 spin_lock_irqsave(&bp->rx_fs_lock, flags);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002901
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002902 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
2903 if (item->fs.location == cmd->fs.location) {
2904 /* disable screener regs for the flow entry */
2905 fs = &(item->fs);
2906 netdev_dbg(netdev,
2907 "Deleting flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
2908 fs->flow_type, (int)fs->ring_cookie, fs->location,
2909 htonl(fs->h_u.tcp_ip4_spec.ip4src),
2910 htonl(fs->h_u.tcp_ip4_spec.ip4dst),
2911 htons(fs->h_u.tcp_ip4_spec.psrc),
2912 htons(fs->h_u.tcp_ip4_spec.pdst));
2913
2914 gem_writel_n(bp, SCRT2, fs->location, 0);
2915
2916 list_del(&item->list);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002917 bp->rx_fs_list.count--;
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002918 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
2919 kfree(item);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002920 return 0;
2921 }
2922 }
2923
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002924 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002925 return -EINVAL;
2926}
2927
2928static int gem_get_flow_entry(struct net_device *netdev,
2929 struct ethtool_rxnfc *cmd)
2930{
2931 struct macb *bp = netdev_priv(netdev);
2932 struct ethtool_rx_fs_item *item;
2933
2934 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
2935 if (item->fs.location == cmd->fs.location) {
2936 memcpy(&cmd->fs, &item->fs, sizeof(cmd->fs));
2937 return 0;
2938 }
2939 }
2940 return -EINVAL;
2941}
2942
2943static int gem_get_all_flow_entries(struct net_device *netdev,
2944 struct ethtool_rxnfc *cmd, u32 *rule_locs)
2945{
2946 struct macb *bp = netdev_priv(netdev);
2947 struct ethtool_rx_fs_item *item;
2948 uint32_t cnt = 0;
2949
2950 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
2951 if (cnt == cmd->rule_cnt)
2952 return -EMSGSIZE;
2953 rule_locs[cnt] = item->fs.location;
2954 cnt++;
2955 }
2956 cmd->data = bp->max_tuples;
2957 cmd->rule_cnt = cnt;
2958
2959 return 0;
2960}
2961
2962static int gem_get_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd,
2963 u32 *rule_locs)
2964{
2965 struct macb *bp = netdev_priv(netdev);
2966 int ret = 0;
2967
2968 switch (cmd->cmd) {
2969 case ETHTOOL_GRXRINGS:
2970 cmd->data = bp->num_queues;
2971 break;
2972 case ETHTOOL_GRXCLSRLCNT:
2973 cmd->rule_cnt = bp->rx_fs_list.count;
2974 break;
2975 case ETHTOOL_GRXCLSRULE:
2976 ret = gem_get_flow_entry(netdev, cmd);
2977 break;
2978 case ETHTOOL_GRXCLSRLALL:
2979 ret = gem_get_all_flow_entries(netdev, cmd, rule_locs);
2980 break;
2981 default:
2982 netdev_err(netdev,
2983 "Command parameter %d is not supported\n", cmd->cmd);
2984 ret = -EOPNOTSUPP;
2985 }
2986
2987 return ret;
2988}
2989
2990static int gem_set_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd)
2991{
2992 struct macb *bp = netdev_priv(netdev);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002993 int ret;
2994
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002995 switch (cmd->cmd) {
2996 case ETHTOOL_SRXCLSRLINS:
2997 if ((cmd->fs.location >= bp->max_tuples)
2998 || (cmd->fs.ring_cookie >= bp->num_queues)) {
2999 ret = -EINVAL;
3000 break;
3001 }
3002 ret = gem_add_flow_filter(netdev, cmd);
3003 break;
3004 case ETHTOOL_SRXCLSRLDEL:
3005 ret = gem_del_flow_filter(netdev, cmd);
3006 break;
3007 default:
3008 netdev_err(netdev,
3009 "Command parameter %d is not supported\n", cmd->cmd);
3010 ret = -EOPNOTSUPP;
3011 }
3012
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003013 return ret;
3014}
3015
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003016static const struct ethtool_ops macb_ethtool_ops = {
Nicolas Ferred1d1b532012-10-31 06:04:56 +00003017 .get_regs_len = macb_get_regs_len,
3018 .get_regs = macb_get_regs,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003019 .get_link = ethtool_op_get_link,
Richard Cochran17f393e2012-04-03 22:59:31 +00003020 .get_ts_info = ethtool_op_get_ts_info,
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003021 .get_wol = macb_get_wol,
3022 .set_wol = macb_set_wol,
Philippe Reynes176275a2016-06-22 00:32:36 +02003023 .get_link_ksettings = phy_ethtool_get_link_ksettings,
3024 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Zach Brown8441bb32016-10-19 09:56:58 -05003025 .get_ringparam = macb_get_ringparam,
3026 .set_ringparam = macb_set_ringparam,
Xander Huff8cd5a562015-01-15 15:55:20 -06003027};
Xander Huff8cd5a562015-01-15 15:55:20 -06003028
Lad, Prabhakar8093b1c2015-02-05 16:21:07 +00003029static const struct ethtool_ops gem_ethtool_ops = {
Xander Huff8cd5a562015-01-15 15:55:20 -06003030 .get_regs_len = macb_get_regs_len,
3031 .get_regs = macb_get_regs,
3032 .get_link = ethtool_op_get_link,
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02003033 .get_ts_info = macb_get_ts_info,
Xander Huff3ff13f12015-01-13 16:15:51 -06003034 .get_ethtool_stats = gem_get_ethtool_stats,
3035 .get_strings = gem_get_ethtool_strings,
3036 .get_sset_count = gem_get_sset_count,
Philippe Reynes176275a2016-06-22 00:32:36 +02003037 .get_link_ksettings = phy_ethtool_get_link_ksettings,
3038 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Zach Brown8441bb32016-10-19 09:56:58 -05003039 .get_ringparam = macb_get_ringparam,
3040 .set_ringparam = macb_set_ringparam,
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003041 .get_rxnfc = gem_get_rxnfc,
3042 .set_rxnfc = gem_set_rxnfc,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003043};
3044
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003045static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003046{
Philippe Reynes0a912812016-06-22 00:32:35 +02003047 struct phy_device *phydev = dev->phydev;
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02003048 struct macb *bp = netdev_priv(dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003049
3050 if (!netif_running(dev))
3051 return -EINVAL;
3052
frederic RODO6c36a702007-07-12 19:07:24 +02003053 if (!phydev)
3054 return -ENODEV;
3055
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02003056 if (!bp->ptp_info)
3057 return phy_mii_ioctl(phydev, rq, cmd);
3058
3059 switch (cmd) {
3060 case SIOCSHWTSTAMP:
3061 return bp->ptp_info->set_hwtst(dev, rq, cmd);
3062 case SIOCGHWTSTAMP:
3063 return bp->ptp_info->get_hwtst(dev, rq);
3064 default:
3065 return phy_mii_ioctl(phydev, rq, cmd);
3066 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003067}
3068
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02003069static int macb_set_features(struct net_device *netdev,
3070 netdev_features_t features)
3071{
3072 struct macb *bp = netdev_priv(netdev);
3073 netdev_features_t changed = features ^ netdev->features;
3074
3075 /* TX checksum offload */
3076 if ((changed & NETIF_F_HW_CSUM) && macb_is_gem(bp)) {
3077 u32 dmacfg;
3078
3079 dmacfg = gem_readl(bp, DMACFG);
3080 if (features & NETIF_F_HW_CSUM)
3081 dmacfg |= GEM_BIT(TXCOEN);
3082 else
3083 dmacfg &= ~GEM_BIT(TXCOEN);
3084 gem_writel(bp, DMACFG, dmacfg);
3085 }
3086
Cyrille Pitchen924ec532014-07-24 13:51:01 +02003087 /* RX checksum offload */
3088 if ((changed & NETIF_F_RXCSUM) && macb_is_gem(bp)) {
3089 u32 netcfg;
3090
3091 netcfg = gem_readl(bp, NCFGR);
3092 if (features & NETIF_F_RXCSUM &&
3093 !(netdev->flags & IFF_PROMISC))
3094 netcfg |= GEM_BIT(RXCOEN);
3095 else
3096 netcfg &= ~GEM_BIT(RXCOEN);
3097 gem_writel(bp, NCFGR, netcfg);
3098 }
3099
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003100 /* RX Flow Filters */
3101 if ((changed & NETIF_F_NTUPLE) && macb_is_gem(bp)) {
3102 bool turn_on = features & NETIF_F_NTUPLE;
3103
3104 gem_enable_flow_filters(bp, turn_on);
3105 }
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02003106 return 0;
3107}
3108
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00003109static const struct net_device_ops macb_netdev_ops = {
3110 .ndo_open = macb_open,
3111 .ndo_stop = macb_close,
3112 .ndo_start_xmit = macb_start_xmit,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00003113 .ndo_set_rx_mode = macb_set_rx_mode,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00003114 .ndo_get_stats = macb_get_stats,
3115 .ndo_do_ioctl = macb_ioctl,
3116 .ndo_validate_addr = eth_validate_addr,
Harini Katakama5898ea2015-05-06 22:27:18 +05303117 .ndo_change_mtu = macb_change_mtu,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00003118 .ndo_set_mac_address = eth_mac_addr,
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07003119#ifdef CONFIG_NET_POLL_CONTROLLER
3120 .ndo_poll_controller = macb_poll_controller,
3121#endif
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02003122 .ndo_set_features = macb_set_features,
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00003123 .ndo_features_check = macb_features_check,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00003124};
3125
Moritz Fischer64ec42f2016-03-29 19:11:12 -07003126/* Configure peripheral capabilities according to device tree
Nicolas Ferree1755872014-07-24 13:50:58 +02003127 * and integration options used
3128 */
Moritz Fischer64ec42f2016-03-29 19:11:12 -07003129static void macb_configure_caps(struct macb *bp,
3130 const struct macb_config *dt_conf)
Nicolas Ferree1755872014-07-24 13:50:58 +02003131{
3132 u32 dcfg;
Nicolas Ferree1755872014-07-24 13:50:58 +02003133
Nicolas Ferref6970502015-03-31 15:02:01 +02003134 if (dt_conf)
3135 bp->caps = dt_conf->caps;
3136
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003137 if (hw_is_gem(bp->regs, bp->native_io)) {
Nicolas Ferree1755872014-07-24 13:50:58 +02003138 bp->caps |= MACB_CAPS_MACB_IS_GEM;
3139
Nicolas Ferree1755872014-07-24 13:50:58 +02003140 dcfg = gem_readl(bp, DCFG1);
3141 if (GEM_BFEXT(IRQCOR, dcfg) == 0)
3142 bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE;
3143 dcfg = gem_readl(bp, DCFG2);
3144 if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0)
3145 bp->caps |= MACB_CAPS_FIFO_MODE;
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003146#ifdef CONFIG_MACB_USE_HWSTAMP
3147 if (gem_has_ptp(bp)) {
Rafal Ozieblo7b429612017-06-29 07:12:51 +01003148 if (!GEM_BFEXT(TSU, gem_readl(bp, DCFG5)))
3149 pr_err("GEM doesn't support hardware ptp.\n");
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003150 else {
Rafal Ozieblo7b429612017-06-29 07:12:51 +01003151 bp->hw_dma_cap |= HW_DMA_CAP_PTP;
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003152 bp->ptp_info = &gem_ptp_info;
3153 }
Rafal Ozieblo7b429612017-06-29 07:12:51 +01003154 }
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003155#endif
Nicolas Ferree1755872014-07-24 13:50:58 +02003156 }
3157
Andy Shevchenkoa35919e2015-07-24 21:24:01 +03003158 dev_dbg(&bp->pdev->dev, "Cadence caps 0x%08x\n", bp->caps);
Nicolas Ferree1755872014-07-24 13:50:58 +02003159}
3160
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003161static void macb_probe_queues(void __iomem *mem,
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003162 bool native_io,
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003163 unsigned int *queue_mask,
3164 unsigned int *num_queues)
3165{
3166 unsigned int hw_q;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003167
3168 *queue_mask = 0x1;
3169 *num_queues = 1;
3170
Nicolas Ferreda120112015-03-31 15:02:00 +02003171 /* is it macb or gem ?
3172 *
3173 * We need to read directly from the hardware here because
3174 * we are early in the probe process and don't have the
3175 * MACB_CAPS_MACB_IS_GEM flag positioned
3176 */
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003177 if (!hw_is_gem(mem, native_io))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003178 return;
3179
3180 /* bit 0 is never set but queue 0 always exists */
Arun Chandrana50dad32015-02-18 16:59:35 +05303181 *queue_mask = readl_relaxed(mem + GEM_DCFG6) & 0xff;
3182
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003183 *queue_mask |= 0x1;
3184
3185 for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q)
3186 if (*queue_mask & (1 << hw_q))
3187 (*num_queues)++;
3188}
3189
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003190static int macb_clk_init(struct platform_device *pdev, struct clk **pclk,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303191 struct clk **hclk, struct clk **tx_clk,
3192 struct clk **rx_clk)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003193{
Bartosz Folta83a77e92016-12-14 06:39:15 +00003194 struct macb_platform_data *pdata;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003195 int err;
3196
Bartosz Folta83a77e92016-12-14 06:39:15 +00003197 pdata = dev_get_platdata(&pdev->dev);
3198 if (pdata) {
3199 *pclk = pdata->pclk;
3200 *hclk = pdata->hclk;
3201 } else {
3202 *pclk = devm_clk_get(&pdev->dev, "pclk");
3203 *hclk = devm_clk_get(&pdev->dev, "hclk");
3204 }
3205
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003206 if (IS_ERR(*pclk)) {
3207 err = PTR_ERR(*pclk);
3208 dev_err(&pdev->dev, "failed to get macb_clk (%u)\n", err);
3209 return err;
3210 }
3211
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003212 if (IS_ERR(*hclk)) {
3213 err = PTR_ERR(*hclk);
3214 dev_err(&pdev->dev, "failed to get hclk (%u)\n", err);
3215 return err;
3216 }
3217
3218 *tx_clk = devm_clk_get(&pdev->dev, "tx_clk");
3219 if (IS_ERR(*tx_clk))
3220 *tx_clk = NULL;
3221
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303222 *rx_clk = devm_clk_get(&pdev->dev, "rx_clk");
3223 if (IS_ERR(*rx_clk))
3224 *rx_clk = NULL;
3225
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003226 err = clk_prepare_enable(*pclk);
3227 if (err) {
3228 dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
3229 return err;
3230 }
3231
3232 err = clk_prepare_enable(*hclk);
3233 if (err) {
3234 dev_err(&pdev->dev, "failed to enable hclk (%u)\n", err);
3235 goto err_disable_pclk;
3236 }
3237
3238 err = clk_prepare_enable(*tx_clk);
3239 if (err) {
3240 dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n", err);
3241 goto err_disable_hclk;
3242 }
3243
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303244 err = clk_prepare_enable(*rx_clk);
3245 if (err) {
3246 dev_err(&pdev->dev, "failed to enable rx_clk (%u)\n", err);
3247 goto err_disable_txclk;
3248 }
3249
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003250 return 0;
3251
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303252err_disable_txclk:
3253 clk_disable_unprepare(*tx_clk);
3254
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003255err_disable_hclk:
3256 clk_disable_unprepare(*hclk);
3257
3258err_disable_pclk:
3259 clk_disable_unprepare(*pclk);
3260
3261 return err;
3262}
3263
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003264static int macb_init(struct platform_device *pdev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003265{
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003266 struct net_device *dev = platform_get_drvdata(pdev);
Nicolas Ferrebfa09142015-03-31 15:01:59 +02003267 unsigned int hw_q, q;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003268 struct macb *bp = netdev_priv(dev);
3269 struct macb_queue *queue;
3270 int err;
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003271 u32 val, reg;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003272
Zach Brownb410d132016-10-19 09:56:57 -05003273 bp->tx_ring_size = DEFAULT_TX_RING_SIZE;
3274 bp->rx_ring_size = DEFAULT_RX_RING_SIZE;
3275
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003276 /* set the queue register mapping once for all: queue0 has a special
3277 * register mapping but we don't want to test the queue index then
3278 * compute the corresponding register offset at run time.
3279 */
Cyrille Pitchencf250de2014-12-15 15:13:32 +01003280 for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) {
Nicolas Ferrebfa09142015-03-31 15:01:59 +02003281 if (!(bp->queue_mask & (1 << hw_q)))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003282 continue;
Jamie Iles461845d2011-03-08 20:19:23 +00003283
Cyrille Pitchencf250de2014-12-15 15:13:32 +01003284 queue = &bp->queues[q];
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003285 queue->bp = bp;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003286 netif_napi_add(dev, &queue->napi, macb_poll, 64);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003287 if (hw_q) {
3288 queue->ISR = GEM_ISR(hw_q - 1);
3289 queue->IER = GEM_IER(hw_q - 1);
3290 queue->IDR = GEM_IDR(hw_q - 1);
3291 queue->IMR = GEM_IMR(hw_q - 1);
3292 queue->TBQP = GEM_TBQP(hw_q - 1);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003293 queue->RBQP = GEM_RBQP(hw_q - 1);
3294 queue->RBQS = GEM_RBQS(hw_q - 1);
Harini Katakamfff80192016-08-09 13:15:53 +05303295#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003296 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003297 queue->TBQPH = GEM_TBQPH(hw_q - 1);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003298 queue->RBQPH = GEM_RBQPH(hw_q - 1);
3299 }
Harini Katakamfff80192016-08-09 13:15:53 +05303300#endif
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003301 } else {
3302 /* queue0 uses legacy registers */
3303 queue->ISR = MACB_ISR;
3304 queue->IER = MACB_IER;
3305 queue->IDR = MACB_IDR;
3306 queue->IMR = MACB_IMR;
3307 queue->TBQP = MACB_TBQP;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003308 queue->RBQP = MACB_RBQP;
Harini Katakamfff80192016-08-09 13:15:53 +05303309#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003310 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003311 queue->TBQPH = MACB_TBQPH;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003312 queue->RBQPH = MACB_RBQPH;
3313 }
Harini Katakamfff80192016-08-09 13:15:53 +05303314#endif
Soren Brinkmanne1824df2013-12-10 16:07:23 -08003315 }
Soren Brinkmanne1824df2013-12-10 16:07:23 -08003316
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003317 /* get irq: here we use the linux queue index, not the hardware
3318 * queue index. the queue irq definitions in the device tree
3319 * must remove the optional gaps that could exist in the
3320 * hardware queue mask.
3321 */
Cyrille Pitchencf250de2014-12-15 15:13:32 +01003322 queue->irq = platform_get_irq(pdev, q);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003323 err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt,
Punnaiah Choudary Kalluri20488232015-03-06 18:29:12 +01003324 IRQF_SHARED, dev->name, queue);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003325 if (err) {
3326 dev_err(&pdev->dev,
3327 "Unable to request IRQ %d (error %d)\n",
3328 queue->irq, err);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003329 return err;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003330 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003331
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003332 INIT_WORK(&queue->tx_error_task, macb_tx_error_task);
Cyrille Pitchencf250de2014-12-15 15:13:32 +01003333 q++;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003334 }
3335
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00003336 dev->netdev_ops = &macb_netdev_ops;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003337
Nicolas Ferre4df95132013-06-04 21:57:12 +00003338 /* setup appropriated routines according to adapter type */
3339 if (macb_is_gem(bp)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02003340 bp->max_tx_length = GEM_MAX_TX_LEN;
Nicolas Ferre4df95132013-06-04 21:57:12 +00003341 bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers;
3342 bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers;
3343 bp->macbgem_ops.mog_init_rings = gem_init_rings;
3344 bp->macbgem_ops.mog_rx = gem_rx;
Xander Huff8cd5a562015-01-15 15:55:20 -06003345 dev->ethtool_ops = &gem_ethtool_ops;
Nicolas Ferre4df95132013-06-04 21:57:12 +00003346 } else {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02003347 bp->max_tx_length = MACB_MAX_TX_LEN;
Nicolas Ferre4df95132013-06-04 21:57:12 +00003348 bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers;
3349 bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers;
3350 bp->macbgem_ops.mog_init_rings = macb_init_rings;
3351 bp->macbgem_ops.mog_rx = macb_rx;
Xander Huff8cd5a562015-01-15 15:55:20 -06003352 dev->ethtool_ops = &macb_ethtool_ops;
Nicolas Ferre4df95132013-06-04 21:57:12 +00003353 }
3354
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02003355 /* Set features */
3356 dev->hw_features = NETIF_F_SG;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00003357
3358 /* Check LSO capability */
3359 if (GEM_BFEXT(PBUF_LSO, gem_readl(bp, DCFG6)))
3360 dev->hw_features |= MACB_NETIF_LSO;
3361
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02003362 /* Checksum offload is only available on gem with packet buffer */
3363 if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE))
Cyrille Pitchen924ec532014-07-24 13:51:01 +02003364 dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02003365 if (bp->caps & MACB_CAPS_SG_DISABLED)
3366 dev->hw_features &= ~NETIF_F_SG;
3367 dev->features = dev->hw_features;
3368
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003369 /* Check RX Flow Filters support.
3370 * Max Rx flows set by availability of screeners & compare regs:
3371 * each 4-tuple define requires 1 T2 screener reg + 3 compare regs
3372 */
3373 reg = gem_readl(bp, DCFG8);
3374 bp->max_tuples = min((GEM_BFEXT(SCR2CMP, reg) / 3),
3375 GEM_BFEXT(T2SCR, reg));
3376 if (bp->max_tuples > 0) {
3377 /* also needs one ethtype match to check IPv4 */
3378 if (GEM_BFEXT(SCR2ETH, reg) > 0) {
3379 /* program this reg now */
3380 reg = 0;
3381 reg = GEM_BFINS(ETHTCMP, (uint16_t)ETH_P_IP, reg);
3382 gem_writel_n(bp, ETHT, SCRT2_ETHT, reg);
3383 /* Filtering is supported in hw but don't enable it in kernel now */
3384 dev->hw_features |= NETIF_F_NTUPLE;
3385 /* init Rx flow definitions */
3386 INIT_LIST_HEAD(&bp->rx_fs_list.list);
3387 bp->rx_fs_list.count = 0;
3388 spin_lock_init(&bp->rx_fs_lock);
3389 } else
3390 bp->max_tuples = 0;
3391 }
3392
Neil Armstrongce721a72016-01-05 14:39:16 +01003393 if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) {
3394 val = 0;
3395 if (bp->phy_interface == PHY_INTERFACE_MODE_RGMII)
3396 val = GEM_BIT(RGMII);
3397 else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII &&
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003398 (bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
Neil Armstrongce721a72016-01-05 14:39:16 +01003399 val = MACB_BIT(RMII);
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003400 else if (!(bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
Neil Armstrongce721a72016-01-05 14:39:16 +01003401 val = MACB_BIT(MII);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003402
Neil Armstrongce721a72016-01-05 14:39:16 +01003403 if (bp->caps & MACB_CAPS_USRIO_HAS_CLKEN)
3404 val |= MACB_BIT(CLKEN);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003405
Neil Armstrongce721a72016-01-05 14:39:16 +01003406 macb_or_gem_writel(bp, USRIO, val);
3407 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003408
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003409 /* Set MII management clock divider */
3410 val = macb_mdc_clk_div(bp);
3411 val |= macb_dbw(bp);
Punnaiah Choudary Kalluri022be252015-11-18 09:03:50 +05303412 if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
3413 val |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003414 macb_writel(bp, NCFGR, val);
3415
3416 return 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003417}
3418
3419#if defined(CONFIG_OF)
3420/* 1518 rounded up */
3421#define AT91ETHER_MAX_RBUFF_SZ 0x600
3422/* max number of receive buffers */
3423#define AT91ETHER_MAX_RX_DESCR 9
3424
3425/* Initialize and start the Receiver and Transmit subsystems */
3426static int at91ether_start(struct net_device *dev)
3427{
3428 struct macb *lp = netdev_priv(dev);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003429 struct macb_queue *q = &lp->queues[0];
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003430 struct macb_dma_desc *desc;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003431 dma_addr_t addr;
3432 u32 ctl;
3433 int i;
3434
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003435 q->rx_ring = dma_alloc_coherent(&lp->pdev->dev,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003436 (AT91ETHER_MAX_RX_DESCR *
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003437 macb_dma_desc_get_size(lp)),
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003438 &q->rx_ring_dma, GFP_KERNEL);
3439 if (!q->rx_ring)
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003440 return -ENOMEM;
3441
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003442 q->rx_buffers = dma_alloc_coherent(&lp->pdev->dev,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003443 AT91ETHER_MAX_RX_DESCR *
3444 AT91ETHER_MAX_RBUFF_SZ,
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003445 &q->rx_buffers_dma, GFP_KERNEL);
3446 if (!q->rx_buffers) {
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003447 dma_free_coherent(&lp->pdev->dev,
3448 AT91ETHER_MAX_RX_DESCR *
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003449 macb_dma_desc_get_size(lp),
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003450 q->rx_ring, q->rx_ring_dma);
3451 q->rx_ring = NULL;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003452 return -ENOMEM;
3453 }
3454
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003455 addr = q->rx_buffers_dma;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003456 for (i = 0; i < AT91ETHER_MAX_RX_DESCR; i++) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003457 desc = macb_rx_desc(q, i);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003458 macb_set_addr(lp, desc, addr);
3459 desc->ctrl = 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003460 addr += AT91ETHER_MAX_RBUFF_SZ;
3461 }
3462
3463 /* Set the Wrap bit on the last descriptor */
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003464 desc->addr |= MACB_BIT(RX_WRAP);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003465
3466 /* Reset buffer index */
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003467 q->rx_tail = 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003468
3469 /* Program address of descriptor list in Rx Buffer Queue register */
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003470 macb_writel(lp, RBQP, q->rx_ring_dma);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003471
3472 /* Enable Receive and Transmit */
3473 ctl = macb_readl(lp, NCR);
3474 macb_writel(lp, NCR, ctl | MACB_BIT(RE) | MACB_BIT(TE));
3475
3476 return 0;
3477}
3478
3479/* Open the ethernet interface */
3480static int at91ether_open(struct net_device *dev)
3481{
3482 struct macb *lp = netdev_priv(dev);
3483 u32 ctl;
3484 int ret;
3485
3486 /* Clear internal statistics */
3487 ctl = macb_readl(lp, NCR);
3488 macb_writel(lp, NCR, ctl | MACB_BIT(CLRSTAT));
3489
3490 macb_set_hwaddr(lp);
3491
3492 ret = at91ether_start(dev);
3493 if (ret)
3494 return ret;
3495
3496 /* Enable MAC interrupts */
3497 macb_writel(lp, IER, MACB_BIT(RCOMP) |
3498 MACB_BIT(RXUBR) |
3499 MACB_BIT(ISR_TUND) |
3500 MACB_BIT(ISR_RLE) |
3501 MACB_BIT(TCOMP) |
3502 MACB_BIT(ISR_ROVR) |
3503 MACB_BIT(HRESP));
3504
3505 /* schedule a link state check */
Philippe Reynes0a912812016-06-22 00:32:35 +02003506 phy_start(dev->phydev);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003507
3508 netif_start_queue(dev);
3509
3510 return 0;
3511}
3512
3513/* Close the interface */
3514static int at91ether_close(struct net_device *dev)
3515{
3516 struct macb *lp = netdev_priv(dev);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003517 struct macb_queue *q = &lp->queues[0];
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003518 u32 ctl;
3519
3520 /* Disable Receiver and Transmitter */
3521 ctl = macb_readl(lp, NCR);
3522 macb_writel(lp, NCR, ctl & ~(MACB_BIT(TE) | MACB_BIT(RE)));
3523
3524 /* Disable MAC interrupts */
3525 macb_writel(lp, IDR, MACB_BIT(RCOMP) |
3526 MACB_BIT(RXUBR) |
3527 MACB_BIT(ISR_TUND) |
3528 MACB_BIT(ISR_RLE) |
3529 MACB_BIT(TCOMP) |
3530 MACB_BIT(ISR_ROVR) |
3531 MACB_BIT(HRESP));
3532
3533 netif_stop_queue(dev);
3534
3535 dma_free_coherent(&lp->pdev->dev,
3536 AT91ETHER_MAX_RX_DESCR *
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003537 macb_dma_desc_get_size(lp),
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003538 q->rx_ring, q->rx_ring_dma);
3539 q->rx_ring = NULL;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003540
3541 dma_free_coherent(&lp->pdev->dev,
3542 AT91ETHER_MAX_RX_DESCR * AT91ETHER_MAX_RBUFF_SZ,
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003543 q->rx_buffers, q->rx_buffers_dma);
3544 q->rx_buffers = NULL;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003545
3546 return 0;
3547}
3548
3549/* Transmit packet */
3550static int at91ether_start_xmit(struct sk_buff *skb, struct net_device *dev)
3551{
3552 struct macb *lp = netdev_priv(dev);
3553
3554 if (macb_readl(lp, TSR) & MACB_BIT(RM9200_BNQ)) {
3555 netif_stop_queue(dev);
3556
3557 /* Store packet information (to free when Tx completed) */
3558 lp->skb = skb;
3559 lp->skb_length = skb->len;
3560 lp->skb_physaddr = dma_map_single(NULL, skb->data, skb->len,
3561 DMA_TO_DEVICE);
Alexey Khoroshilov178c7ae2016-11-19 01:40:10 +03003562 if (dma_mapping_error(NULL, lp->skb_physaddr)) {
3563 dev_kfree_skb_any(skb);
3564 dev->stats.tx_dropped++;
3565 netdev_err(dev, "%s: DMA mapping error\n", __func__);
3566 return NETDEV_TX_OK;
3567 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003568
3569 /* Set address of the data in the Transmit Address register */
3570 macb_writel(lp, TAR, lp->skb_physaddr);
3571 /* Set length of the packet in the Transmit Control register */
3572 macb_writel(lp, TCR, skb->len);
3573
3574 } else {
3575 netdev_err(dev, "%s called, but device is busy!\n", __func__);
3576 return NETDEV_TX_BUSY;
3577 }
3578
3579 return NETDEV_TX_OK;
3580}
3581
3582/* Extract received frame from buffer descriptors and sent to upper layers.
3583 * (Called from interrupt context)
3584 */
3585static void at91ether_rx(struct net_device *dev)
3586{
3587 struct macb *lp = netdev_priv(dev);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003588 struct macb_queue *q = &lp->queues[0];
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003589 struct macb_dma_desc *desc;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003590 unsigned char *p_recv;
3591 struct sk_buff *skb;
3592 unsigned int pktlen;
3593
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003594 desc = macb_rx_desc(q, q->rx_tail);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003595 while (desc->addr & MACB_BIT(RX_USED)) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003596 p_recv = q->rx_buffers + q->rx_tail * AT91ETHER_MAX_RBUFF_SZ;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003597 pktlen = MACB_BF(RX_FRMLEN, desc->ctrl);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003598 skb = netdev_alloc_skb(dev, pktlen + 2);
3599 if (skb) {
3600 skb_reserve(skb, 2);
Johannes Berg59ae1d12017-06-16 14:29:20 +02003601 skb_put_data(skb, p_recv, pktlen);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003602
3603 skb->protocol = eth_type_trans(skb, dev);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003604 dev->stats.rx_packets++;
3605 dev->stats.rx_bytes += pktlen;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003606 netif_rx(skb);
3607 } else {
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003608 dev->stats.rx_dropped++;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003609 }
3610
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003611 if (desc->ctrl & MACB_BIT(RX_MHASH_MATCH))
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003612 dev->stats.multicast++;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003613
3614 /* reset ownership bit */
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003615 desc->addr &= ~MACB_BIT(RX_USED);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003616
3617 /* wrap after last buffer */
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003618 if (q->rx_tail == AT91ETHER_MAX_RX_DESCR - 1)
3619 q->rx_tail = 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003620 else
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003621 q->rx_tail++;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003622
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003623 desc = macb_rx_desc(q, q->rx_tail);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003624 }
3625}
3626
3627/* MAC interrupt handler */
3628static irqreturn_t at91ether_interrupt(int irq, void *dev_id)
3629{
3630 struct net_device *dev = dev_id;
3631 struct macb *lp = netdev_priv(dev);
3632 u32 intstatus, ctl;
3633
3634 /* MAC Interrupt Status register indicates what interrupts are pending.
3635 * It is automatically cleared once read.
3636 */
3637 intstatus = macb_readl(lp, ISR);
3638
3639 /* Receive complete */
3640 if (intstatus & MACB_BIT(RCOMP))
3641 at91ether_rx(dev);
3642
3643 /* Transmit complete */
3644 if (intstatus & MACB_BIT(TCOMP)) {
3645 /* The TCOM bit is set even if the transmission failed */
3646 if (intstatus & (MACB_BIT(ISR_TUND) | MACB_BIT(ISR_RLE)))
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003647 dev->stats.tx_errors++;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003648
3649 if (lp->skb) {
3650 dev_kfree_skb_irq(lp->skb);
3651 lp->skb = NULL;
3652 dma_unmap_single(NULL, lp->skb_physaddr,
3653 lp->skb_length, DMA_TO_DEVICE);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003654 dev->stats.tx_packets++;
3655 dev->stats.tx_bytes += lp->skb_length;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003656 }
3657 netif_wake_queue(dev);
3658 }
3659
3660 /* Work-around for EMAC Errata section 41.3.1 */
3661 if (intstatus & MACB_BIT(RXUBR)) {
3662 ctl = macb_readl(lp, NCR);
3663 macb_writel(lp, NCR, ctl & ~MACB_BIT(RE));
Zumeng Chenffac0e92016-11-28 21:55:00 +08003664 wmb();
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003665 macb_writel(lp, NCR, ctl | MACB_BIT(RE));
3666 }
3667
3668 if (intstatus & MACB_BIT(ISR_ROVR))
3669 netdev_err(dev, "ROVR error\n");
3670
3671 return IRQ_HANDLED;
3672}
3673
3674#ifdef CONFIG_NET_POLL_CONTROLLER
3675static void at91ether_poll_controller(struct net_device *dev)
3676{
3677 unsigned long flags;
3678
3679 local_irq_save(flags);
3680 at91ether_interrupt(dev->irq, dev);
3681 local_irq_restore(flags);
3682}
3683#endif
3684
3685static const struct net_device_ops at91ether_netdev_ops = {
3686 .ndo_open = at91ether_open,
3687 .ndo_stop = at91ether_close,
3688 .ndo_start_xmit = at91ether_start_xmit,
3689 .ndo_get_stats = macb_get_stats,
3690 .ndo_set_rx_mode = macb_set_rx_mode,
3691 .ndo_set_mac_address = eth_mac_addr,
3692 .ndo_do_ioctl = macb_ioctl,
3693 .ndo_validate_addr = eth_validate_addr,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003694#ifdef CONFIG_NET_POLL_CONTROLLER
3695 .ndo_poll_controller = at91ether_poll_controller,
3696#endif
3697};
3698
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003699static int at91ether_clk_init(struct platform_device *pdev, struct clk **pclk,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303700 struct clk **hclk, struct clk **tx_clk,
3701 struct clk **rx_clk)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003702{
3703 int err;
3704
3705 *hclk = NULL;
3706 *tx_clk = NULL;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303707 *rx_clk = NULL;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003708
3709 *pclk = devm_clk_get(&pdev->dev, "ether_clk");
3710 if (IS_ERR(*pclk))
3711 return PTR_ERR(*pclk);
3712
3713 err = clk_prepare_enable(*pclk);
3714 if (err) {
3715 dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
3716 return err;
3717 }
3718
3719 return 0;
3720}
3721
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003722static int at91ether_init(struct platform_device *pdev)
3723{
3724 struct net_device *dev = platform_get_drvdata(pdev);
3725 struct macb *bp = netdev_priv(dev);
3726 int err;
3727 u32 reg;
3728
Alexandre Bellonifec9d3b2018-06-26 10:44:01 +02003729 bp->queues[0].bp = bp;
3730
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003731 dev->netdev_ops = &at91ether_netdev_ops;
3732 dev->ethtool_ops = &macb_ethtool_ops;
3733
3734 err = devm_request_irq(&pdev->dev, dev->irq, at91ether_interrupt,
3735 0, dev->name, dev);
3736 if (err)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003737 return err;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003738
3739 macb_writel(bp, NCR, 0);
3740
3741 reg = MACB_BF(CLK, MACB_CLK_DIV32) | MACB_BIT(BIG);
3742 if (bp->phy_interface == PHY_INTERFACE_MODE_RMII)
3743 reg |= MACB_BIT(RM9200_RMII);
3744
3745 macb_writel(bp, NCFGR, reg);
3746
3747 return 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003748}
3749
David S. Miller3cef5c52015-03-09 23:38:02 -04003750static const struct macb_config at91sam9260_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003751 .caps = MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003752 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003753 .init = macb_init,
3754};
3755
David S. Miller3cef5c52015-03-09 23:38:02 -04003756static const struct macb_config pc302gem_config = {
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003757 .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
3758 .dma_burst_length = 16,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003759 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003760 .init = macb_init,
3761};
3762
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02003763static const struct macb_config sama5d2_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003764 .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02003765 .dma_burst_length = 16,
3766 .clk_init = macb_clk_init,
3767 .init = macb_init,
3768};
3769
David S. Miller3cef5c52015-03-09 23:38:02 -04003770static const struct macb_config sama5d3_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003771 .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE
vishnuvardhan233a1582017-07-05 17:36:16 +02003772 | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII | MACB_CAPS_JUMBO,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003773 .dma_burst_length = 16,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003774 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003775 .init = macb_init,
vishnuvardhan233a1582017-07-05 17:36:16 +02003776 .jumbo_max_len = 10240,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003777};
3778
David S. Miller3cef5c52015-03-09 23:38:02 -04003779static const struct macb_config sama5d4_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003780 .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003781 .dma_burst_length = 4,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003782 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003783 .init = macb_init,
3784};
3785
David S. Miller3cef5c52015-03-09 23:38:02 -04003786static const struct macb_config emac_config = {
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003787 .clk_init = at91ether_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003788 .init = at91ether_init,
3789};
3790
Neil Armstronge611b5b2016-01-05 14:39:17 +01003791static const struct macb_config np4_config = {
3792 .caps = MACB_CAPS_USRIO_DISABLED,
3793 .clk_init = macb_clk_init,
3794 .init = macb_init,
3795};
David S. Miller36583eb2015-05-23 01:22:35 -04003796
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303797static const struct macb_config zynqmp_config = {
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003798 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
3799 MACB_CAPS_JUMBO |
3800 MACB_CAPS_GEM_HAS_PTP,
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303801 .dma_burst_length = 16,
3802 .clk_init = macb_clk_init,
3803 .init = macb_init,
Harini Katakam98b5a0f42015-05-06 22:27:17 +05303804 .jumbo_max_len = 10240,
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303805};
3806
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05003807static const struct macb_config zynq_config = {
Punnaiah Choudary Kalluri7baaa902015-07-06 10:02:53 +05303808 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_NO_GIGABIT_HALF,
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05003809 .dma_burst_length = 16,
3810 .clk_init = macb_clk_init,
3811 .init = macb_init,
3812};
3813
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003814static const struct of_device_id macb_dt_ids[] = {
3815 { .compatible = "cdns,at32ap7000-macb" },
3816 { .compatible = "cdns,at91sam9260-macb", .data = &at91sam9260_config },
3817 { .compatible = "cdns,macb" },
Neil Armstronge611b5b2016-01-05 14:39:17 +01003818 { .compatible = "cdns,np4-macb", .data = &np4_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003819 { .compatible = "cdns,pc302-gem", .data = &pc302gem_config },
3820 { .compatible = "cdns,gem", .data = &pc302gem_config },
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02003821 { .compatible = "atmel,sama5d2-gem", .data = &sama5d2_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003822 { .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config },
3823 { .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config },
3824 { .compatible = "cdns,at91rm9200-emac", .data = &emac_config },
3825 { .compatible = "cdns,emac", .data = &emac_config },
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303826 { .compatible = "cdns,zynqmp-gem", .data = &zynqmp_config},
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05003827 { .compatible = "cdns,zynq-gem", .data = &zynq_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003828 { /* sentinel */ }
3829};
3830MODULE_DEVICE_TABLE(of, macb_dt_ids);
3831#endif /* CONFIG_OF */
3832
Bartosz Folta83a77e92016-12-14 06:39:15 +00003833static const struct macb_config default_gem_config = {
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003834 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
3835 MACB_CAPS_JUMBO |
3836 MACB_CAPS_GEM_HAS_PTP,
Bartosz Folta83a77e92016-12-14 06:39:15 +00003837 .dma_burst_length = 16,
3838 .clk_init = macb_clk_init,
3839 .init = macb_init,
3840 .jumbo_max_len = 10240,
3841};
3842
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003843static int macb_probe(struct platform_device *pdev)
3844{
Bartosz Folta83a77e92016-12-14 06:39:15 +00003845 const struct macb_config *macb_config = &default_gem_config;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003846 int (*clk_init)(struct platform_device *, struct clk **,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303847 struct clk **, struct clk **, struct clk **)
Bartosz Folta83a77e92016-12-14 06:39:15 +00003848 = macb_config->clk_init;
3849 int (*init)(struct platform_device *) = macb_config->init;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003850 struct device_node *np = pdev->dev.of_node;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303851 struct clk *pclk, *hclk = NULL, *tx_clk = NULL, *rx_clk = NULL;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003852 unsigned int queue_mask, num_queues;
3853 struct macb_platform_data *pdata;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003854 bool native_io;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003855 struct phy_device *phydev;
3856 struct net_device *dev;
3857 struct resource *regs;
3858 void __iomem *mem;
3859 const char *mac;
3860 struct macb *bp;
3861 int err;
3862
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003863 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3864 mem = devm_ioremap_resource(&pdev->dev, regs);
3865 if (IS_ERR(mem))
3866 return PTR_ERR(mem);
3867
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003868 if (np) {
3869 const struct of_device_id *match;
3870
3871 match = of_match_node(macb_dt_ids, np);
3872 if (match && match->data) {
3873 macb_config = match->data;
3874 clk_init = macb_config->clk_init;
3875 init = macb_config->init;
3876 }
3877 }
3878
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303879 err = clk_init(pdev, &pclk, &hclk, &tx_clk, &rx_clk);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003880 if (err)
3881 return err;
3882
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003883 native_io = hw_is_native_io(mem);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003884
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003885 macb_probe_queues(mem, native_io, &queue_mask, &num_queues);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003886 dev = alloc_etherdev_mq(sizeof(*bp), num_queues);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003887 if (!dev) {
3888 err = -ENOMEM;
3889 goto err_disable_clocks;
3890 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003891
3892 dev->base_addr = regs->start;
3893
3894 SET_NETDEV_DEV(dev, &pdev->dev);
3895
3896 bp = netdev_priv(dev);
3897 bp->pdev = pdev;
3898 bp->dev = dev;
3899 bp->regs = mem;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003900 bp->native_io = native_io;
3901 if (native_io) {
David S. Miller7a6e0702015-07-27 14:24:48 -07003902 bp->macb_reg_readl = hw_readl_native;
3903 bp->macb_reg_writel = hw_writel_native;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003904 } else {
David S. Miller7a6e0702015-07-27 14:24:48 -07003905 bp->macb_reg_readl = hw_readl;
3906 bp->macb_reg_writel = hw_writel;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003907 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003908 bp->num_queues = num_queues;
Nicolas Ferrebfa09142015-03-31 15:01:59 +02003909 bp->queue_mask = queue_mask;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003910 if (macb_config)
3911 bp->dma_burst_length = macb_config->dma_burst_length;
3912 bp->pclk = pclk;
3913 bp->hclk = hclk;
3914 bp->tx_clk = tx_clk;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303915 bp->rx_clk = rx_clk;
Andy Shevchenkof36dbe62015-07-24 21:24:00 +03003916 if (macb_config)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05303917 bp->jumbo_max_len = macb_config->jumbo_max_len;
Harini Katakam98b5a0f42015-05-06 22:27:17 +05303918
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003919 bp->wol = 0;
Sergio Prado7c4a1d02016-02-16 21:10:45 -02003920 if (of_get_property(np, "magic-packet", NULL))
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003921 bp->wol |= MACB_WOL_HAS_MAGIC_PACKET;
3922 device_init_wakeup(&pdev->dev, bp->wol & MACB_WOL_HAS_MAGIC_PACKET);
3923
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003924 spin_lock_init(&bp->lock);
3925
Nicolas Ferread783472015-03-31 15:02:02 +02003926 /* setup capabilities */
Nicolas Ferref6970502015-03-31 15:02:01 +02003927 macb_configure_caps(bp, macb_config);
3928
Rafal Ozieblo7b429612017-06-29 07:12:51 +01003929#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3930 if (GEM_BFEXT(DAW64, gem_readl(bp, DCFG6))) {
3931 dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
3932 bp->hw_dma_cap |= HW_DMA_CAP_64B;
3933 }
3934#endif
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003935 platform_set_drvdata(pdev, dev);
3936
3937 dev->irq = platform_get_irq(pdev, 0);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003938 if (dev->irq < 0) {
3939 err = dev->irq;
Wei Yongjunb22ae0b2016-08-12 15:43:54 +00003940 goto err_out_free_netdev;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003941 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003942
Jarod Wilson44770e12016-10-17 15:54:17 -04003943 /* MTU range: 68 - 1500 or 10240 */
3944 dev->min_mtu = GEM_MTU_MIN_SIZE;
3945 if (bp->caps & MACB_CAPS_JUMBO)
3946 dev->max_mtu = gem_readl(bp, JML) - ETH_HLEN - ETH_FCS_LEN;
3947 else
3948 dev->max_mtu = ETH_DATA_LEN;
3949
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003950 mac = of_get_mac_address(np);
Mike Looijmansaa076e32018-03-29 07:29:49 +02003951 if (mac) {
Moritz Fischereefb52d2016-03-29 19:11:14 -07003952 ether_addr_copy(bp->dev->dev_addr, mac);
Mike Looijmansaa076e32018-03-29 07:29:49 +02003953 } else {
3954 err = of_get_nvmem_mac_address(np, bp->dev->dev_addr);
3955 if (err) {
3956 if (err == -EPROBE_DEFER)
3957 goto err_out_free_netdev;
3958 macb_get_hwaddr(bp);
3959 }
3960 }
frederic RODO6c36a702007-07-12 19:07:24 +02003961
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003962 err = of_get_phy_mode(np);
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01003963 if (err < 0) {
Jingoo Hanc607a0d2013-08-30 14:12:21 +09003964 pdata = dev_get_platdata(&pdev->dev);
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01003965 if (pdata && pdata->is_rmii)
3966 bp->phy_interface = PHY_INTERFACE_MODE_RMII;
3967 else
3968 bp->phy_interface = PHY_INTERFACE_MODE_MII;
3969 } else {
3970 bp->phy_interface = err;
3971 }
3972
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003973 /* IP specific init */
3974 err = init(pdev);
3975 if (err)
3976 goto err_out_free_netdev;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003977
Florian Fainellicf669662016-05-02 18:38:45 -07003978 err = macb_mii_init(bp);
3979 if (err)
3980 goto err_out_free_netdev;
3981
Philippe Reynes0a912812016-06-22 00:32:35 +02003982 phydev = dev->phydev;
Florian Fainellicf669662016-05-02 18:38:45 -07003983
3984 netif_carrier_off(dev);
3985
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003986 err = register_netdev(dev);
3987 if (err) {
3988 dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
Florian Fainellicf669662016-05-02 18:38:45 -07003989 goto err_out_unregister_mdio;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003990 }
3991
Harini Katakam032dc412018-01-27 12:09:01 +05303992 tasklet_init(&bp->hresp_err_tasklet, macb_hresp_error_task,
3993 (unsigned long)bp);
3994
Florian Fainellicf669662016-05-02 18:38:45 -07003995 phy_attached_info(phydev);
Nicolas Ferre03fc4722012-07-03 23:14:13 +00003996
Bo Shen58798232014-09-13 01:57:49 +02003997 netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n",
3998 macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID),
3999 dev->base_addr, dev->irq, dev->dev_addr);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004000
4001 return 0;
4002
Florian Fainellicf669662016-05-02 18:38:45 -07004003err_out_unregister_mdio:
Philippe Reynes0a912812016-06-22 00:32:35 +02004004 phy_disconnect(dev->phydev);
Florian Fainellicf669662016-05-02 18:38:45 -07004005 mdiobus_unregister(bp->mii_bus);
Michael Grzeschik66ee6a02017-11-08 09:56:35 +01004006 of_node_put(bp->phy_node);
Michael Grzeschik9ce98142017-11-08 09:56:34 +01004007 if (np && of_phy_is_fixed_link(np))
4008 of_phy_deregister_fixed_link(np);
Florian Fainellicf669662016-05-02 18:38:45 -07004009 mdiobus_free(bp->mii_bus);
4010
Cyrille Pitchencf250de2014-12-15 15:13:32 +01004011err_out_free_netdev:
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004012 free_netdev(dev);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01004013
Nicolas Ferrec69618b2015-03-31 15:02:03 +02004014err_disable_clocks:
4015 clk_disable_unprepare(tx_clk);
4016 clk_disable_unprepare(hclk);
4017 clk_disable_unprepare(pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05304018 clk_disable_unprepare(rx_clk);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02004019
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004020 return err;
4021}
4022
Nicolae Rosia9e86d7662015-01-22 17:31:05 +00004023static int macb_remove(struct platform_device *pdev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004024{
4025 struct net_device *dev;
4026 struct macb *bp;
Michael Grzeschik9ce98142017-11-08 09:56:34 +01004027 struct device_node *np = pdev->dev.of_node;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004028
4029 dev = platform_get_drvdata(pdev);
4030
4031 if (dev) {
4032 bp = netdev_priv(dev);
Philippe Reynes0a912812016-06-22 00:32:35 +02004033 if (dev->phydev)
4034 phy_disconnect(dev->phydev);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07004035 mdiobus_unregister(bp->mii_bus);
Michael Grzeschik9ce98142017-11-08 09:56:34 +01004036 if (np && of_phy_is_fixed_link(np))
4037 of_phy_deregister_fixed_link(np);
Nathan Sullivanfa6114d2016-10-07 10:13:22 -05004038 dev->phydev = NULL;
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07004039 mdiobus_free(bp->mii_bus);
Gregory CLEMENT5833e052015-12-11 11:34:53 +01004040
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004041 unregister_netdev(dev);
Cyrille Pitchen93b31f42015-03-07 07:23:31 +01004042 clk_disable_unprepare(bp->tx_clk);
Steffen Trumtrarace58012013-03-27 23:07:07 +00004043 clk_disable_unprepare(bp->hclk);
Steffen Trumtrarace58012013-03-27 23:07:07 +00004044 clk_disable_unprepare(bp->pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05304045 clk_disable_unprepare(bp->rx_clk);
Michael Grzeschikdacdbb42017-06-23 16:54:10 +02004046 of_node_put(bp->phy_node);
Cyrille Pitchene965be72014-12-15 15:13:31 +01004047 free_netdev(dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004048 }
4049
4050 return 0;
4051}
4052
Michal Simekd23823d2015-01-23 09:36:03 +01004053static int __maybe_unused macb_suspend(struct device *dev)
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004054{
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08004055 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004056 struct net_device *netdev = platform_get_drvdata(pdev);
4057 struct macb *bp = netdev_priv(netdev);
4058
Nicolas Ferre03fc4722012-07-03 23:14:13 +00004059 netif_carrier_off(netdev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004060 netif_device_detach(netdev);
4061
Sergio Prado3e2a5e12016-02-09 12:07:16 -02004062 if (bp->wol & MACB_WOL_ENABLED) {
4063 macb_writel(bp, IER, MACB_BIT(WOL));
4064 macb_writel(bp, WOL, MACB_BIT(MAG));
4065 enable_irq_wake(bp->queues[0].irq);
4066 } else {
4067 clk_disable_unprepare(bp->tx_clk);
4068 clk_disable_unprepare(bp->hclk);
4069 clk_disable_unprepare(bp->pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05304070 clk_disable_unprepare(bp->rx_clk);
Sergio Prado3e2a5e12016-02-09 12:07:16 -02004071 }
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004072
4073 return 0;
4074}
4075
Michal Simekd23823d2015-01-23 09:36:03 +01004076static int __maybe_unused macb_resume(struct device *dev)
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004077{
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08004078 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004079 struct net_device *netdev = platform_get_drvdata(pdev);
4080 struct macb *bp = netdev_priv(netdev);
4081
Sergio Prado3e2a5e12016-02-09 12:07:16 -02004082 if (bp->wol & MACB_WOL_ENABLED) {
4083 macb_writel(bp, IDR, MACB_BIT(WOL));
4084 macb_writel(bp, WOL, 0);
4085 disable_irq_wake(bp->queues[0].irq);
4086 } else {
4087 clk_prepare_enable(bp->pclk);
4088 clk_prepare_enable(bp->hclk);
4089 clk_prepare_enable(bp->tx_clk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05304090 clk_prepare_enable(bp->rx_clk);
Sergio Prado3e2a5e12016-02-09 12:07:16 -02004091 }
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004092
4093 netif_device_attach(netdev);
4094
4095 return 0;
4096}
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004097
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08004098static SIMPLE_DEV_PM_OPS(macb_pm_ops, macb_suspend, macb_resume);
4099
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004100static struct platform_driver macb_driver = {
Nicolae Rosia9e86d7662015-01-22 17:31:05 +00004101 .probe = macb_probe,
4102 .remove = macb_remove,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004103 .driver = {
4104 .name = "macb",
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01004105 .of_match_table = of_match_ptr(macb_dt_ids),
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08004106 .pm = &macb_pm_ops,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004107 },
4108};
4109
Nicolae Rosia9e86d7662015-01-22 17:31:05 +00004110module_platform_driver(macb_driver);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004111
4112MODULE_LICENSE("GPL");
Jamie Ilesf75ba502011-11-08 10:12:32 +00004113MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02004114MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Kay Sievers72abb462008-04-18 13:50:44 -07004115MODULE_ALIAS("platform:macb");