blob: 2470040023d37ab6febd7b77624beb47a1849b43 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
24#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
27#include <linux/intel-gtt.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33 * on the Intel IOMMU support (CONFIG_DMAR).
34 * Only newer chipsets need to bother with this, of course.
35 */
36#ifdef CONFIG_DMAR
37#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
42static const struct aper_size_info_fixed intel_i810_sizes[] =
43{
44 {64, 16384, 4},
45 /* The 32M mode still requires a 64k gatt */
46 {32, 8192, 4}
47};
48
49#define AGP_DCACHE_MEMORY 1
50#define AGP_PHYS_MEMORY 2
51#define INTEL_AGP_CACHED_MEMORY 3
52
53static struct gatt_mask intel_i810_masks[] =
54{
55 {.mask = I810_PTE_VALID, .type = 0},
56 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
57 {.mask = I810_PTE_VALID, .type = 0},
58 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
59 .type = INTEL_AGP_CACHED_MEMORY}
60};
61
Daniel Vetter1a997ff2010-09-08 21:18:53 +020062struct intel_gtt_driver {
63 unsigned int gen : 8;
64 unsigned int is_g33 : 1;
65 unsigned int is_pineview : 1;
66 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000067 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020068 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020069 /* Chipset specific GTT setup */
70 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020071 /* This should undo anything done in ->setup() save the unmapping
72 * of the mmio register file, that's done in the generic code. */
73 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020074 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
75 /* Flags is a more or less chipset specific opaque value.
76 * For chipsets that need to support old ums (non-gem) code, this
77 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020078 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020079 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020080};
81
Daniel Vetterf51b7662010-04-14 00:29:52 +020082static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020083 struct intel_gtt base;
Daniel Vetter1a997ff2010-09-08 21:18:53 +020084 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020085 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020086 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020087 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +020088 phys_addr_t gtt_bus_addr;
Daniel Vetter73800422010-08-29 17:29:50 +020089 phys_addr_t gma_bus_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020090 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020091 u32 __iomem *gtt; /* I915G */
92 int num_dcache_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +020093 union {
94 void __iomem *i9xx_flush_page;
95 void *i8xx_flush_page;
96 };
97 struct page *i8xx_page;
98 struct resource ifp_resource;
99 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200100 struct page *scratch_page;
101 dma_addr_t scratch_page_dma;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200102} intel_private;
103
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200104#define INTEL_GTT_GEN intel_private.driver->gen
105#define IS_G33 intel_private.driver->is_g33
106#define IS_PINEVIEW intel_private.driver->is_pineview
107#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +0000108#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200109
Daniel Vetterf51b7662010-04-14 00:29:52 +0200110static void intel_agp_free_sglist(struct agp_memory *mem)
111{
112 struct sg_table st;
113
114 st.sgl = mem->sg_list;
115 st.orig_nents = st.nents = mem->page_count;
116
117 sg_free_table(&st);
118
119 mem->sg_list = NULL;
120 mem->num_sg = 0;
121}
122
123static int intel_agp_map_memory(struct agp_memory *mem)
124{
125 struct sg_table st;
126 struct scatterlist *sg;
127 int i;
128
Daniel Vetterfefaa702010-09-11 22:12:11 +0200129 if (mem->sg_list)
130 return 0; /* already mapped (for e.g. resume */
131
Daniel Vetterf51b7662010-04-14 00:29:52 +0200132 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
133
134 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100135 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200136
137 mem->sg_list = sg = st.sgl;
138
139 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
140 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
141
142 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
143 mem->page_count, PCI_DMA_BIDIRECTIONAL);
Chris Wilson831cd442010-07-24 18:29:37 +0100144 if (unlikely(!mem->num_sg))
145 goto err;
146
Daniel Vetterf51b7662010-04-14 00:29:52 +0200147 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100148
149err:
150 sg_free_table(&st);
151 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200152}
153
154static void intel_agp_unmap_memory(struct agp_memory *mem)
155{
156 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
157
158 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
159 mem->page_count, PCI_DMA_BIDIRECTIONAL);
160 intel_agp_free_sglist(mem);
161}
162
Daniel Vetterf51b7662010-04-14 00:29:52 +0200163static int intel_i810_fetch_size(void)
164{
165 u32 smram_miscc;
166 struct aper_size_info_fixed *values;
167
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200168 pci_read_config_dword(intel_private.bridge_dev,
169 I810_SMRAM_MISCC, &smram_miscc);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200170 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
171
172 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200173 dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200174 return 0;
175 }
176 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
Daniel Vettere1583162010-04-14 00:29:58 +0200177 agp_bridge->current_size = (void *) (values + 1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200178 agp_bridge->aperture_size_idx = 1;
179 return values[1].size;
180 } else {
Daniel Vettere1583162010-04-14 00:29:58 +0200181 agp_bridge->current_size = (void *) (values);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200182 agp_bridge->aperture_size_idx = 0;
183 return values[0].size;
184 }
185
186 return 0;
187}
188
189static int intel_i810_configure(void)
190{
191 struct aper_size_info_fixed *current_size;
192 u32 temp;
193 int i;
194
195 current_size = A_SIZE_FIX(agp_bridge->current_size);
196
197 if (!intel_private.registers) {
198 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
199 temp &= 0xfff80000;
200
201 intel_private.registers = ioremap(temp, 128 * 4096);
202 if (!intel_private.registers) {
203 dev_err(&intel_private.pcidev->dev,
204 "can't remap memory\n");
205 return -ENOMEM;
206 }
207 }
208
209 if ((readl(intel_private.registers+I810_DRAM_CTL)
210 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
211 /* This will need to be dynamically assigned */
212 dev_info(&intel_private.pcidev->dev,
213 "detected 4MB dedicated video ram\n");
214 intel_private.num_dcache_entries = 1024;
215 }
216 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
217 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
218 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
219 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
220
221 if (agp_bridge->driver->needs_scratch_page) {
222 for (i = 0; i < current_size->num_entries; i++) {
223 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
224 }
225 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
226 }
227 global_cache_flush();
228 return 0;
229}
230
231static void intel_i810_cleanup(void)
232{
233 writel(0, intel_private.registers+I810_PGETBL_CTL);
234 readl(intel_private.registers); /* PCI Posting. */
235 iounmap(intel_private.registers);
236}
237
Daniel Vetterffdd7512010-08-27 17:51:29 +0200238static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200239{
240 return;
241}
242
243/* Exists to support ARGB cursors */
244static struct page *i8xx_alloc_pages(void)
245{
246 struct page *page;
247
248 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
249 if (page == NULL)
250 return NULL;
251
252 if (set_pages_uc(page, 4) < 0) {
253 set_pages_wb(page, 4);
254 __free_pages(page, 2);
255 return NULL;
256 }
257 get_page(page);
258 atomic_inc(&agp_bridge->current_memory_agp);
259 return page;
260}
261
262static void i8xx_destroy_pages(struct page *page)
263{
264 if (page == NULL)
265 return;
266
267 set_pages_wb(page, 4);
268 put_page(page);
269 __free_pages(page, 2);
270 atomic_dec(&agp_bridge->current_memory_agp);
271}
272
Daniel Vetterf51b7662010-04-14 00:29:52 +0200273static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
274 int type)
275{
276 int i, j, num_entries;
277 void *temp;
278 int ret = -EINVAL;
279 int mask_type;
280
281 if (mem->page_count == 0)
282 goto out;
283
284 temp = agp_bridge->current_size;
285 num_entries = A_SIZE_FIX(temp)->num_entries;
286
287 if ((pg_start + mem->page_count) > num_entries)
288 goto out_err;
289
290
291 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
292 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
293 ret = -EBUSY;
294 goto out_err;
295 }
296 }
297
298 if (type != mem->type)
299 goto out_err;
300
301 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
302
303 switch (mask_type) {
304 case AGP_DCACHE_MEMORY:
305 if (!mem->is_flushed)
306 global_cache_flush();
307 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
308 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
309 intel_private.registers+I810_PTE_BASE+(i*4));
310 }
311 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
312 break;
313 case AGP_PHYS_MEMORY:
314 case AGP_NORMAL_MEMORY:
315 if (!mem->is_flushed)
316 global_cache_flush();
317 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
318 writel(agp_bridge->driver->mask_memory(agp_bridge,
319 page_to_phys(mem->pages[i]), mask_type),
320 intel_private.registers+I810_PTE_BASE+(j*4));
321 }
322 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
323 break;
324 default:
325 goto out_err;
326 }
327
Daniel Vetterf51b7662010-04-14 00:29:52 +0200328out:
329 ret = 0;
330out_err:
331 mem->is_flushed = true;
332 return ret;
333}
334
335static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
336 int type)
337{
338 int i;
339
340 if (mem->page_count == 0)
341 return 0;
342
343 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
344 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
345 }
346 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
347
Daniel Vetterf51b7662010-04-14 00:29:52 +0200348 return 0;
349}
350
351/*
352 * The i810/i830 requires a physical address to program its mouse
353 * pointer into hardware.
354 * However the Xserver still writes to it through the agp aperture.
355 */
356static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
357{
358 struct agp_memory *new;
359 struct page *page;
360
361 switch (pg_count) {
362 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
363 break;
364 case 4:
365 /* kludge to get 4 physical pages for ARGB cursor */
366 page = i8xx_alloc_pages();
367 break;
368 default:
369 return NULL;
370 }
371
372 if (page == NULL)
373 return NULL;
374
375 new = agp_create_memory(pg_count);
376 if (new == NULL)
377 return NULL;
378
379 new->pages[0] = page;
380 if (pg_count == 4) {
381 /* kludge to get 4 physical pages for ARGB cursor */
382 new->pages[1] = new->pages[0] + 1;
383 new->pages[2] = new->pages[1] + 1;
384 new->pages[3] = new->pages[2] + 1;
385 }
386 new->page_count = pg_count;
387 new->num_scratch_pages = pg_count;
388 new->type = AGP_PHYS_MEMORY;
389 new->physical = page_to_phys(new->pages[0]);
390 return new;
391}
392
393static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
394{
395 struct agp_memory *new;
396
397 if (type == AGP_DCACHE_MEMORY) {
398 if (pg_count != intel_private.num_dcache_entries)
399 return NULL;
400
401 new = agp_create_memory(1);
402 if (new == NULL)
403 return NULL;
404
405 new->type = AGP_DCACHE_MEMORY;
406 new->page_count = pg_count;
407 new->num_scratch_pages = 0;
408 agp_free_page_array(new);
409 return new;
410 }
411 if (type == AGP_PHYS_MEMORY)
412 return alloc_agpphysmem_i8xx(pg_count, type);
413 return NULL;
414}
415
416static void intel_i810_free_by_type(struct agp_memory *curr)
417{
418 agp_free_key(curr->key);
419 if (curr->type == AGP_PHYS_MEMORY) {
420 if (curr->page_count == 4)
421 i8xx_destroy_pages(curr->pages[0]);
422 else {
423 agp_bridge->driver->agp_destroy_page(curr->pages[0],
424 AGP_PAGE_DESTROY_UNMAP);
425 agp_bridge->driver->agp_destroy_page(curr->pages[0],
426 AGP_PAGE_DESTROY_FREE);
427 }
428 agp_free_page_array(curr);
429 }
430 kfree(curr);
431}
432
433static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
434 dma_addr_t addr, int type)
435{
436 /* Type checking must be done elsewhere */
437 return addr | bridge->driver->masks[type].mask;
438}
439
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200440static int intel_gtt_setup_scratch_page(void)
441{
442 struct page *page;
443 dma_addr_t dma_addr;
444
445 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
446 if (page == NULL)
447 return -ENOMEM;
448 get_page(page);
449 set_pages_uc(page, 1);
450
451 if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
452 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
453 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
454 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
455 return -EINVAL;
456
457 intel_private.scratch_page_dma = dma_addr;
458 } else
459 intel_private.scratch_page_dma = page_to_phys(page);
460
461 intel_private.scratch_page = page;
462
463 return 0;
464}
465
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100466static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200467 {128, 32768, 5},
468 /* The 64M mode still requires a 128k gatt */
469 {64, 16384, 5},
470 {256, 65536, 6},
471 {512, 131072, 7},
472};
473
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000474static unsigned int intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200475{
476 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200477 u8 rdct;
478 int local = 0;
479 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200480 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200481
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200482 pci_read_config_word(intel_private.bridge_dev,
483 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200484
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200485 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
486 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200487 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
488 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200489 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200490 break;
491 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200492 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200493 break;
494 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200495 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200496 break;
497 case I830_GMCH_GMS_LOCAL:
498 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200499 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200500 MB(ddt[I830_RDRAM_DDT(rdct)]);
501 local = 1;
502 break;
503 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200504 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200505 break;
506 }
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200507 } else if (INTEL_GTT_GEN == 6) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200508 /*
509 * SandyBridge has new memory control reg at 0x50.w
510 */
511 u16 snb_gmch_ctl;
512 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
513 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
514 case SNB_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200515 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200516 break;
517 case SNB_GMCH_GMS_STOLEN_64M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200518 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200519 break;
520 case SNB_GMCH_GMS_STOLEN_96M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200521 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200522 break;
523 case SNB_GMCH_GMS_STOLEN_128M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200524 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200525 break;
526 case SNB_GMCH_GMS_STOLEN_160M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200527 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200528 break;
529 case SNB_GMCH_GMS_STOLEN_192M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200530 stolen_size = MB(192);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200531 break;
532 case SNB_GMCH_GMS_STOLEN_224M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200533 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200534 break;
535 case SNB_GMCH_GMS_STOLEN_256M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200536 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200537 break;
538 case SNB_GMCH_GMS_STOLEN_288M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200539 stolen_size = MB(288);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200540 break;
541 case SNB_GMCH_GMS_STOLEN_320M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200542 stolen_size = MB(320);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200543 break;
544 case SNB_GMCH_GMS_STOLEN_352M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200545 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200546 break;
547 case SNB_GMCH_GMS_STOLEN_384M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200548 stolen_size = MB(384);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200549 break;
550 case SNB_GMCH_GMS_STOLEN_416M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200551 stolen_size = MB(416);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200552 break;
553 case SNB_GMCH_GMS_STOLEN_448M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200554 stolen_size = MB(448);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200555 break;
556 case SNB_GMCH_GMS_STOLEN_480M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200557 stolen_size = MB(480);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200558 break;
559 case SNB_GMCH_GMS_STOLEN_512M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200560 stolen_size = MB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200561 break;
562 }
563 } else {
564 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
565 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200566 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200567 break;
568 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200569 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200570 break;
571 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200572 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200573 break;
574 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200575 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200576 break;
577 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200578 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200579 break;
580 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200581 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200582 break;
583 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200584 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200585 break;
586 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200587 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200588 break;
589 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200590 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200591 break;
592 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200593 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200594 break;
595 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200596 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200597 break;
598 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200599 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200600 break;
601 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200602 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200603 break;
604 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200605 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200606 break;
607 }
608 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200609
Chris Wilson1b6064d2010-11-23 12:33:54 +0000610 if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200611 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200612 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200613 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200614 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200615 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200616 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200617 }
618
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000619 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200620}
621
Daniel Vetter20172842010-09-24 18:25:59 +0200622static void i965_adjust_pgetbl_size(unsigned int size_flag)
623{
624 u32 pgetbl_ctl, pgetbl_ctl2;
625
626 /* ensure that ppgtt is disabled */
627 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
628 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
629 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
630
631 /* write the new ggtt size */
632 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
633 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
634 pgetbl_ctl |= size_flag;
635 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
636}
637
638static unsigned int i965_gtt_total_entries(void)
639{
640 int size;
641 u32 pgetbl_ctl;
642 u16 gmch_ctl;
643
644 pci_read_config_word(intel_private.bridge_dev,
645 I830_GMCH_CTRL, &gmch_ctl);
646
647 if (INTEL_GTT_GEN == 5) {
648 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
649 case G4x_GMCH_SIZE_1M:
650 case G4x_GMCH_SIZE_VT_1M:
651 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
652 break;
653 case G4x_GMCH_SIZE_VT_1_5M:
654 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
655 break;
656 case G4x_GMCH_SIZE_2M:
657 case G4x_GMCH_SIZE_VT_2M:
658 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
659 break;
660 }
661 }
662
663 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
664
665 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
666 case I965_PGETBL_SIZE_128KB:
667 size = KB(128);
668 break;
669 case I965_PGETBL_SIZE_256KB:
670 size = KB(256);
671 break;
672 case I965_PGETBL_SIZE_512KB:
673 size = KB(512);
674 break;
675 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
676 case I965_PGETBL_SIZE_1MB:
677 size = KB(1024);
678 break;
679 case I965_PGETBL_SIZE_2MB:
680 size = KB(2048);
681 break;
682 case I965_PGETBL_SIZE_1_5MB:
683 size = KB(1024 + 512);
684 break;
685 default:
686 dev_info(&intel_private.pcidev->dev,
687 "unknown page table size, assuming 512KB\n");
688 size = KB(512);
689 }
690
691 return size/4;
692}
693
Daniel Vetterfbe40782010-08-27 17:12:41 +0200694static unsigned int intel_gtt_total_entries(void)
695{
696 int size;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200697
Daniel Vetter20172842010-09-24 18:25:59 +0200698 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
699 return i965_gtt_total_entries();
700 else if (INTEL_GTT_GEN == 6) {
Daniel Vetter210b23c2010-08-28 16:14:32 +0200701 u16 snb_gmch_ctl;
702
703 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
704 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
705 default:
706 case SNB_GTT_SIZE_0M:
707 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
708 size = MB(0);
709 break;
710 case SNB_GTT_SIZE_1M:
711 size = MB(1);
712 break;
713 case SNB_GTT_SIZE_2M:
714 size = MB(2);
715 break;
716 }
717 return size/4;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200718 } else {
719 /* On previous hardware, the GTT size was just what was
720 * required to map the aperture.
721 */
Daniel Vettere5e408f2010-08-28 11:04:32 +0200722 return intel_private.base.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200723 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200724}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200725
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200726static unsigned int intel_gtt_mappable_entries(void)
727{
728 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200729
Daniel Vetter239918f2010-08-31 22:30:43 +0200730 if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100731 u16 gmch_ctrl;
732
733 pci_read_config_word(intel_private.bridge_dev,
734 I830_GMCH_CTRL, &gmch_ctrl);
735
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200736 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100737 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200738 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100739 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200740 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200741 /* 9xx supports large sizes, just look at the length */
742 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200743 }
744
745 return aperture_size >> PAGE_SHIFT;
746}
747
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200748static void intel_gtt_teardown_scratch_page(void)
749{
750 set_pages_wb(intel_private.scratch_page, 1);
751 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
752 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
753 put_page(intel_private.scratch_page);
754 __free_page(intel_private.scratch_page);
755}
756
757static void intel_gtt_cleanup(void)
758{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200759 intel_private.driver->cleanup();
760
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200761 iounmap(intel_private.gtt);
762 iounmap(intel_private.registers);
763
764 intel_gtt_teardown_scratch_page();
765}
766
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200767static int intel_gtt_init(void)
768{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200769 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200770 int ret;
771
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200772 ret = intel_private.driver->setup();
773 if (ret != 0)
774 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200775
776 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
777 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
778
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200779 /* save the PGETBL reg for resume */
780 intel_private.PGETBL_save =
781 readl(intel_private.registers+I810_PGETBL_CTL)
782 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000783 /* we only ever restore the register when enabling the PGTBL... */
784 if (HAS_PGTBL_EN)
785 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200786
Daniel Vetter0af9e922010-09-12 14:04:03 +0200787 dev_info(&intel_private.bridge_dev->dev,
788 "detected gtt size: %dK total, %dK mappable\n",
789 intel_private.base.gtt_total_entries * 4,
790 intel_private.base.gtt_mappable_entries * 4);
791
Daniel Vetterf67eab62010-08-29 17:27:36 +0200792 gtt_map_size = intel_private.base.gtt_total_entries * 4;
793
794 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
795 gtt_map_size);
796 if (!intel_private.gtt) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200797 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200798 iounmap(intel_private.registers);
799 return -ENOMEM;
800 }
801
802 global_cache_flush(); /* FIXME: ? */
803
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200804 /* we have to call this as early as possible after the MMIO base address is known */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000805 intel_private.base.stolen_size = intel_gtt_stolen_size();
806 if (intel_private.base.stolen_size == 0) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200807 intel_private.driver->cleanup();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200808 iounmap(intel_private.registers);
Daniel Vetterf67eab62010-08-29 17:27:36 +0200809 iounmap(intel_private.gtt);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200810 return -ENOMEM;
811 }
812
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200813 ret = intel_gtt_setup_scratch_page();
814 if (ret != 0) {
815 intel_gtt_cleanup();
816 return ret;
817 }
818
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200819 return 0;
820}
821
Daniel Vetter3e921f92010-08-27 15:33:26 +0200822static int intel_fake_agp_fetch_size(void)
823{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100824 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200825 unsigned int aper_size;
826 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200827
828 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
829 / MB(1);
830
831 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200832 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100833 agp_bridge->current_size =
834 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200835 return aper_size;
836 }
837 }
838
839 return 0;
840}
841
Daniel Vetterae83dd52010-09-12 17:11:15 +0200842static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200843{
844 kunmap(intel_private.i8xx_page);
845 intel_private.i8xx_flush_page = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200846
847 __free_page(intel_private.i8xx_page);
848 intel_private.i8xx_page = NULL;
849}
850
851static void intel_i830_setup_flush(void)
852{
853 /* return if we've already set the flush mechanism up */
854 if (intel_private.i8xx_page)
855 return;
856
Jan Beuliche61cb0d2010-09-24 13:25:30 +0100857 intel_private.i8xx_page = alloc_page(GFP_KERNEL);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200858 if (!intel_private.i8xx_page)
859 return;
860
861 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
862 if (!intel_private.i8xx_flush_page)
Daniel Vetterae83dd52010-09-12 17:11:15 +0200863 i830_cleanup();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200864}
865
866/* The chipset_flush interface needs to get data that has already been
867 * flushed out of the CPU all the way out to main memory, because the GPU
868 * doesn't snoop those buffers.
869 *
870 * The 8xx series doesn't have the same lovely interface for flushing the
871 * chipset write buffers that the later chips do. According to the 865
872 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
873 * that buffer out, we just fill 1KB and clflush it out, on the assumption
874 * that it'll push whatever was in there out. It appears to work.
875 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200876static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200877{
878 unsigned int *pg = intel_private.i8xx_flush_page;
879
880 memset(pg, 0, 1024);
881
882 if (cpu_has_clflush)
883 clflush_cache_range(pg, 1024);
884 else if (wbinvd_on_all_cpus() != 0)
885 printk(KERN_ERR "Timed out waiting for cache flush.\n");
886}
887
Daniel Vetter351bb272010-09-07 22:41:04 +0200888static void i830_write_entry(dma_addr_t addr, unsigned int entry,
889 unsigned int flags)
890{
891 u32 pte_flags = I810_PTE_VALID;
892
Daniel Vetterb47cf662010-11-04 18:41:50 +0100893 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200894 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200895
896 writel(addr | pte_flags, intel_private.gtt + entry);
897}
898
Chris Wilsone380f602010-10-29 18:11:26 +0100899static bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200900{
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100901 u32 gma_addr;
Chris Wilsone380f602010-10-29 18:11:26 +0100902 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200903
Daniel Vetter2d2430c2010-08-29 17:35:30 +0200904 if (INTEL_GTT_GEN == 2)
905 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
906 &gma_addr);
907 else
908 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
909 &gma_addr);
910
Daniel Vetter73800422010-08-29 17:29:50 +0200911 intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
912
Chris Wilsone380f602010-10-29 18:11:26 +0100913 if (INTEL_GTT_GEN >= 6)
914 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200915
Chris Wilson100519e2010-10-31 10:37:02 +0000916 if (INTEL_GTT_GEN == 2) {
917 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100918
Chris Wilson100519e2010-10-31 10:37:02 +0000919 pci_read_config_word(intel_private.bridge_dev,
920 I830_GMCH_CTRL, &gmch_ctrl);
921 gmch_ctrl |= I830_GMCH_ENABLED;
922 pci_write_config_word(intel_private.bridge_dev,
923 I830_GMCH_CTRL, gmch_ctrl);
924
925 pci_read_config_word(intel_private.bridge_dev,
926 I830_GMCH_CTRL, &gmch_ctrl);
927 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
928 dev_err(&intel_private.pcidev->dev,
929 "failed to enable the GTT: GMCH_CTRL=%x\n",
930 gmch_ctrl);
931 return false;
932 }
Chris Wilsone380f602010-10-29 18:11:26 +0100933 }
934
935 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000936 writel(intel_private.PGETBL_save, reg);
937 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100938 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000939 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100940 readl(reg), intel_private.PGETBL_save);
941 return false;
942 }
943
944 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200945}
946
947static int i830_setup(void)
948{
949 u32 reg_addr;
950
951 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
952 reg_addr &= 0xfff80000;
953
954 intel_private.registers = ioremap(reg_addr, KB(64));
955 if (!intel_private.registers)
956 return -ENOMEM;
957
958 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
959
960 intel_i830_setup_flush();
961
962 return 0;
963}
964
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200965static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200966{
Daniel Vetter73800422010-08-29 17:29:50 +0200967 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200968 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200969 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200970
971 return 0;
972}
973
Daniel Vetterffdd7512010-08-27 17:51:29 +0200974static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200975{
976 return 0;
977}
978
Daniel Vetter351bb272010-09-07 22:41:04 +0200979static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200980{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200981 int i;
982
Chris Wilsone380f602010-10-29 18:11:26 +0100983 if (!intel_enable_gtt())
984 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200985
Daniel Vetter73800422010-08-29 17:29:50 +0200986 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200987
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000988 for (i = 0; i < intel_private.base.gtt_total_entries; i++) {
Daniel Vetter351bb272010-09-07 22:41:04 +0200989 intel_private.driver->write_entry(intel_private.scratch_page_dma,
990 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200991 }
Daniel Vetter351bb272010-09-07 22:41:04 +0200992 readl(intel_private.gtt+i-1); /* PCI Posting. */
Daniel Vetterf51b7662010-04-14 00:29:52 +0200993
994 global_cache_flush();
995
Daniel Vetterf51b7662010-04-14 00:29:52 +0200996 return 0;
997}
998
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200999static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001000{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001001 switch (flags) {
1002 case 0:
1003 case AGP_PHYS_MEMORY:
1004 case AGP_USER_CACHED_MEMORY:
1005 case AGP_USER_MEMORY:
1006 return true;
1007 }
1008
1009 return false;
1010}
1011
Daniel Vetterfefaa702010-09-11 22:12:11 +02001012static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
1013 unsigned int sg_len,
1014 unsigned int pg_start,
1015 unsigned int flags)
1016{
1017 struct scatterlist *sg;
1018 unsigned int len, m;
1019 int i, j;
1020
1021 j = pg_start;
1022
1023 /* sg may merge pages, but we have to separate
1024 * per-page addr for GTT */
1025 for_each_sg(sg_list, sg, sg_len, i) {
1026 len = sg_dma_len(sg) >> PAGE_SHIFT;
1027 for (m = 0; m < len; m++) {
1028 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
1029 intel_private.driver->write_entry(addr,
1030 j, flags);
1031 j++;
1032 }
1033 }
1034 readl(intel_private.gtt+j-1);
1035}
1036
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001037static int intel_fake_agp_insert_entries(struct agp_memory *mem,
1038 off_t pg_start, int type)
1039{
1040 int i, j;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001041 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001042
1043 if (mem->page_count == 0)
1044 goto out;
1045
Chris Wilsonc64f7ba2010-11-23 14:24:24 +00001046 if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001047 goto out_err;
1048
Daniel Vetterf51b7662010-04-14 00:29:52 +02001049 if (type != mem->type)
1050 goto out_err;
1051
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001052 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +02001053 goto out_err;
1054
1055 if (!mem->is_flushed)
1056 global_cache_flush();
1057
Daniel Vetterfefaa702010-09-11 22:12:11 +02001058 if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
1059 ret = intel_agp_map_memory(mem);
1060 if (ret != 0)
1061 return ret;
1062
1063 intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
1064 pg_start, type);
1065 } else {
1066 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1067 dma_addr_t addr = page_to_phys(mem->pages[i]);
1068 intel_private.driver->write_entry(addr,
1069 j, type);
1070 }
1071 readl(intel_private.gtt+j-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001072 }
Daniel Vetterf51b7662010-04-14 00:29:52 +02001073
1074out:
1075 ret = 0;
1076out_err:
1077 mem->is_flushed = true;
1078 return ret;
1079}
1080
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001081static int intel_fake_agp_remove_entries(struct agp_memory *mem,
1082 off_t pg_start, int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001083{
1084 int i;
1085
1086 if (mem->page_count == 0)
1087 return 0;
1088
Daniel Vetterfefaa702010-09-11 22:12:11 +02001089 if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
1090 intel_agp_unmap_memory(mem);
1091
Daniel Vetterf51b7662010-04-14 00:29:52 +02001092 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001093 intel_private.driver->write_entry(intel_private.scratch_page_dma,
1094 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001095 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001096 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001097
Daniel Vetterf51b7662010-04-14 00:29:52 +02001098 return 0;
1099}
1100
Daniel Vetter1b263f22010-09-12 00:27:24 +02001101static void intel_fake_agp_chipset_flush(struct agp_bridge_data *bridge)
1102{
1103 intel_private.driver->chipset_flush();
1104}
1105
Daniel Vetterffdd7512010-08-27 17:51:29 +02001106static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
1107 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001108{
1109 if (type == AGP_PHYS_MEMORY)
1110 return alloc_agpphysmem_i8xx(pg_count, type);
1111 /* always return NULL for other allocation types for now */
1112 return NULL;
1113}
1114
1115static int intel_alloc_chipset_flush_resource(void)
1116{
1117 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001118 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001119 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001120 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001121
1122 return ret;
1123}
1124
1125static void intel_i915_setup_chipset_flush(void)
1126{
1127 int ret;
1128 u32 temp;
1129
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001130 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001131 if (!(temp & 0x1)) {
1132 intel_alloc_chipset_flush_resource();
1133 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001134 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001135 } else {
1136 temp &= ~1;
1137
1138 intel_private.resource_valid = 1;
1139 intel_private.ifp_resource.start = temp;
1140 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1141 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1142 /* some BIOSes reserve this area in a pnp some don't */
1143 if (ret)
1144 intel_private.resource_valid = 0;
1145 }
1146}
1147
1148static void intel_i965_g33_setup_chipset_flush(void)
1149{
1150 u32 temp_hi, temp_lo;
1151 int ret;
1152
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001153 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1154 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001155
1156 if (!(temp_lo & 0x1)) {
1157
1158 intel_alloc_chipset_flush_resource();
1159
1160 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001161 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001162 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001163 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001164 } else {
1165 u64 l64;
1166
1167 temp_lo &= ~0x1;
1168 l64 = ((u64)temp_hi << 32) | temp_lo;
1169
1170 intel_private.resource_valid = 1;
1171 intel_private.ifp_resource.start = l64;
1172 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1173 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1174 /* some BIOSes reserve this area in a pnp some don't */
1175 if (ret)
1176 intel_private.resource_valid = 0;
1177 }
1178}
1179
1180static void intel_i9xx_setup_flush(void)
1181{
1182 /* return if already configured */
1183 if (intel_private.ifp_resource.start)
1184 return;
1185
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001186 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001187 return;
1188
1189 /* setup a resource for this object */
1190 intel_private.ifp_resource.name = "Intel Flush Page";
1191 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1192
1193 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001194 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001195 intel_i965_g33_setup_chipset_flush();
1196 } else {
1197 intel_i915_setup_chipset_flush();
1198 }
1199
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001200 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001201 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001202 if (!intel_private.i9xx_flush_page)
1203 dev_err(&intel_private.pcidev->dev,
1204 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001205}
1206
Daniel Vetterae83dd52010-09-12 17:11:15 +02001207static void i9xx_cleanup(void)
1208{
1209 if (intel_private.i9xx_flush_page)
1210 iounmap(intel_private.i9xx_flush_page);
1211 if (intel_private.resource_valid)
1212 release_resource(&intel_private.ifp_resource);
1213 intel_private.ifp_resource.start = 0;
1214 intel_private.resource_valid = 0;
1215}
1216
Daniel Vetter1b263f22010-09-12 00:27:24 +02001217static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001218{
1219 if (intel_private.i9xx_flush_page)
1220 writel(1, intel_private.i9xx_flush_page);
1221}
1222
Daniel Vettera6963592010-09-11 14:01:43 +02001223static void i965_write_entry(dma_addr_t addr, unsigned int entry,
1224 unsigned int flags)
1225{
1226 /* Shift high bits down */
1227 addr |= (addr >> 28) & 0xf0;
1228 writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
1229}
1230
Daniel Vetter90cb1492010-09-11 23:55:20 +02001231static bool gen6_check_flags(unsigned int flags)
1232{
1233 return true;
1234}
1235
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001236static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
1237 unsigned int flags)
1238{
1239 unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
1240 unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
1241 u32 pte_flags;
1242
Zhenyu Wang897ef192010-11-02 17:30:47 +08001243 if (type_mask == AGP_USER_MEMORY)
Chris Wilson85ccc352010-10-22 14:59:29 +01001244 pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001245 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
Zhenyu Wangd1108522010-11-02 17:30:46 +08001246 pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001247 if (gfdt)
1248 pte_flags |= GEN6_PTE_GFDT;
1249 } else { /* set 'normal'/'cached' to LLC by default */
Zhenyu Wangd1108522010-11-02 17:30:46 +08001250 pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001251 if (gfdt)
1252 pte_flags |= GEN6_PTE_GFDT;
1253 }
1254
1255 /* gen6 has bit11-4 for physical addr bit39-32 */
1256 addr |= (addr >> 28) & 0xff0;
1257 writel(addr | pte_flags, intel_private.gtt + entry);
1258}
1259
Daniel Vetterae83dd52010-09-12 17:11:15 +02001260static void gen6_cleanup(void)
1261{
1262}
1263
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001264static int i9xx_setup(void)
1265{
1266 u32 reg_addr;
1267
1268 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1269
1270 reg_addr &= 0xfff80000;
1271
1272 intel_private.registers = ioremap(reg_addr, 128 * 4096);
1273 if (!intel_private.registers)
1274 return -ENOMEM;
1275
1276 if (INTEL_GTT_GEN == 3) {
1277 u32 gtt_addr;
Chris Wilson3f08e4e2010-09-14 20:15:22 +01001278
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001279 pci_read_config_dword(intel_private.pcidev,
1280 I915_PTEADDR, &gtt_addr);
1281 intel_private.gtt_bus_addr = gtt_addr;
1282 } else {
1283 u32 gtt_offset;
1284
1285 switch (INTEL_GTT_GEN) {
1286 case 5:
1287 case 6:
1288 gtt_offset = MB(2);
1289 break;
1290 case 4:
1291 default:
1292 gtt_offset = KB(512);
1293 break;
1294 }
1295 intel_private.gtt_bus_addr = reg_addr + gtt_offset;
1296 }
1297
1298 intel_i9xx_setup_flush();
1299
1300 return 0;
1301}
1302
Daniel Vetterf51b7662010-04-14 00:29:52 +02001303static const struct agp_bridge_driver intel_810_driver = {
1304 .owner = THIS_MODULE,
1305 .aperture_sizes = intel_i810_sizes,
1306 .size_type = FIXED_APER_SIZE,
1307 .num_aperture_sizes = 2,
1308 .needs_scratch_page = true,
1309 .configure = intel_i810_configure,
1310 .fetch_size = intel_i810_fetch_size,
1311 .cleanup = intel_i810_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001312 .mask_memory = intel_i810_mask_memory,
1313 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001314 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001315 .cache_flush = global_cache_flush,
1316 .create_gatt_table = agp_generic_create_gatt_table,
1317 .free_gatt_table = agp_generic_free_gatt_table,
1318 .insert_memory = intel_i810_insert_entries,
1319 .remove_memory = intel_i810_remove_entries,
1320 .alloc_by_type = intel_i810_alloc_by_type,
1321 .free_by_type = intel_i810_free_by_type,
1322 .agp_alloc_page = agp_generic_alloc_page,
1323 .agp_alloc_pages = agp_generic_alloc_pages,
1324 .agp_destroy_page = agp_generic_destroy_page,
1325 .agp_destroy_pages = agp_generic_destroy_pages,
1326 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1327};
1328
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001329static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001330 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001331 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001332 .aperture_sizes = intel_fake_agp_sizes,
1333 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001334 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001335 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001336 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001337 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001338 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001339 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001340 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001341 .insert_memory = intel_fake_agp_insert_entries,
1342 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001343 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001344 .free_by_type = intel_i810_free_by_type,
1345 .agp_alloc_page = agp_generic_alloc_page,
1346 .agp_alloc_pages = agp_generic_alloc_pages,
1347 .agp_destroy_page = agp_generic_destroy_page,
1348 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001349 .chipset_flush = intel_fake_agp_chipset_flush,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001350};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001351
Daniel Vetterbdd30722010-09-12 12:34:44 +02001352static const struct intel_gtt_driver i81x_gtt_driver = {
1353 .gen = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001354 .dma_mask_size = 32,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001355};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001356static const struct intel_gtt_driver i8xx_gtt_driver = {
1357 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001358 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001359 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001360 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001361 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001362 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001363 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001364 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001365};
1366static const struct intel_gtt_driver i915_gtt_driver = {
1367 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001368 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001369 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001370 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001371 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
1372 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001373 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001374 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001375 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001376};
1377static const struct intel_gtt_driver g33_gtt_driver = {
1378 .gen = 3,
1379 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001380 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001381 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001382 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001383 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001384 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001385 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001386};
1387static const struct intel_gtt_driver pineview_gtt_driver = {
1388 .gen = 3,
1389 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001390 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001391 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001392 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001393 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001394 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001395 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001396};
1397static const struct intel_gtt_driver i965_gtt_driver = {
1398 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001399 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001400 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001401 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001402 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001403 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001404 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001405 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001406};
1407static const struct intel_gtt_driver g4x_gtt_driver = {
1408 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001409 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001410 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001411 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001412 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001413 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001414 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001415};
1416static const struct intel_gtt_driver ironlake_gtt_driver = {
1417 .gen = 5,
1418 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001419 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001420 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001421 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001422 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001423 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001424 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001425};
1426static const struct intel_gtt_driver sandybridge_gtt_driver = {
1427 .gen = 6,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001428 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001429 .cleanup = gen6_cleanup,
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001430 .write_entry = gen6_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001431 .dma_mask_size = 40,
Daniel Vetter90cb1492010-09-11 23:55:20 +02001432 .check_flags = gen6_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001433 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001434};
1435
Daniel Vetter02c026c2010-08-24 19:39:48 +02001436/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1437 * driver and gmch_driver must be non-null, and find_gmch will determine
1438 * which one should be used if a gmch_chip_id is present.
1439 */
1440static const struct intel_gtt_driver_description {
1441 unsigned int gmch_chip_id;
1442 char *name;
1443 const struct agp_bridge_driver *gmch_driver;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001444 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001445} intel_gtt_chipsets[] = {
Daniel Vetterbdd30722010-09-12 12:34:44 +02001446 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver,
1447 &i81x_gtt_driver},
1448 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver,
1449 &i81x_gtt_driver},
1450 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver,
1451 &i81x_gtt_driver},
1452 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver,
1453 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001454 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001455 &intel_fake_agp_driver, &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001456 { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001457 &intel_fake_agp_driver, &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001458 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001459 &intel_fake_agp_driver, &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001460 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001461 &intel_fake_agp_driver, &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001462 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001463 &intel_fake_agp_driver, &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001464 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001465 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001466 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001467 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001468 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001469 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001470 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001471 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001472 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001473 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001474 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001475 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001476 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001477 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001478 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001479 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001480 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001481 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001482 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001483 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001484 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001485 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001486 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001487 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001488 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001489 &intel_fake_agp_driver, &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001490 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001491 &intel_fake_agp_driver, &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001492 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001493 &intel_fake_agp_driver, &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001494 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001495 &intel_fake_agp_driver, &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001496 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001497 &intel_fake_agp_driver, &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001498 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001499 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001500 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001501 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001502 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001503 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001504 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001505 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001506 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001507 &intel_fake_agp_driver, &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001508 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001509 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001510 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001511 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001512 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001513 "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001514 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001515 "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001516 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001517 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001518 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001519 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001520 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001521 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001522 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001523 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001524 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001525 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001526 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001527 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001528 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001529 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001530 { 0, NULL, NULL }
1531};
1532
1533static int find_gmch(u16 device)
1534{
1535 struct pci_dev *gmch_device;
1536
1537 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1538 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1539 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1540 device, gmch_device);
1541 }
1542
1543 if (!gmch_device)
1544 return 0;
1545
1546 intel_private.pcidev = gmch_device;
1547 return 1;
1548}
1549
Daniel Vettere2404e72010-09-08 17:29:51 +02001550int intel_gmch_probe(struct pci_dev *pdev,
Daniel Vetter02c026c2010-08-24 19:39:48 +02001551 struct agp_bridge_data *bridge)
1552{
1553 int i, mask;
1554 bridge->driver = NULL;
1555
1556 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1557 if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1558 bridge->driver =
1559 intel_gtt_chipsets[i].gmch_driver;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001560 intel_private.driver =
1561 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001562 break;
1563 }
1564 }
1565
1566 if (!bridge->driver)
1567 return 0;
1568
1569 bridge->dev_private_data = &intel_private;
1570 bridge->dev = pdev;
1571
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001572 intel_private.bridge_dev = pci_dev_get(pdev);
1573
Daniel Vetter02c026c2010-08-24 19:39:48 +02001574 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1575
Daniel Vetter22533b42010-09-12 16:38:55 +02001576 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001577 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1578 dev_err(&intel_private.pcidev->dev,
1579 "set gfx device dma mask %d-bit failed!\n", mask);
1580 else
1581 pci_set_consistent_dma_mask(intel_private.pcidev,
1582 DMA_BIT_MASK(mask));
1583
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001584 if (bridge->driver == &intel_810_driver)
1585 return 1;
1586
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001587 if (intel_gtt_init() != 0)
1588 return 0;
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001589
Daniel Vetter02c026c2010-08-24 19:39:48 +02001590 return 1;
1591}
Daniel Vettere2404e72010-09-08 17:29:51 +02001592EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001593
Chris Wilsonc64f7ba2010-11-23 14:24:24 +00001594const struct intel_gtt *intel_gtt_get(void)
Daniel Vetter19966752010-09-06 20:08:44 +02001595{
1596 return &intel_private.base;
1597}
1598EXPORT_SYMBOL(intel_gtt_get);
1599
Daniel Vettere2404e72010-09-08 17:29:51 +02001600void intel_gmch_remove(struct pci_dev *pdev)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001601{
1602 if (intel_private.pcidev)
1603 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001604 if (intel_private.bridge_dev)
1605 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001606}
Daniel Vettere2404e72010-09-08 17:29:51 +02001607EXPORT_SYMBOL(intel_gmch_remove);
1608
1609MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1610MODULE_LICENSE("GPL and additional rights");