blob: 9c86dac41da7639afb039396575981c8eeb9635d [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
24#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
27#include <linux/intel-gtt.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33 * on the Intel IOMMU support (CONFIG_DMAR).
34 * Only newer chipsets need to bother with this, of course.
35 */
36#ifdef CONFIG_DMAR
37#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
Jesse Barnesd1d6ca72010-07-08 09:22:46 -070042/* Max amount of stolen space, anything above will be returned to Linux */
43int intel_max_stolen = 32 * 1024 * 1024;
Jesse Barnesd1d6ca72010-07-08 09:22:46 -070044
Daniel Vetterf51b7662010-04-14 00:29:52 +020045static const struct aper_size_info_fixed intel_i810_sizes[] =
46{
47 {64, 16384, 4},
48 /* The 32M mode still requires a 64k gatt */
49 {32, 8192, 4}
50};
51
52#define AGP_DCACHE_MEMORY 1
53#define AGP_PHYS_MEMORY 2
54#define INTEL_AGP_CACHED_MEMORY 3
55
56static struct gatt_mask intel_i810_masks[] =
57{
58 {.mask = I810_PTE_VALID, .type = 0},
59 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
60 {.mask = I810_PTE_VALID, .type = 0},
61 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
62 .type = INTEL_AGP_CACHED_MEMORY}
63};
64
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080065#define INTEL_AGP_UNCACHED_MEMORY 0
66#define INTEL_AGP_CACHED_MEMORY_LLC 1
67#define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
68#define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
69#define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
70
Daniel Vetter1a997ff2010-09-08 21:18:53 +020071struct intel_gtt_driver {
72 unsigned int gen : 8;
73 unsigned int is_g33 : 1;
74 unsigned int is_pineview : 1;
75 unsigned int is_ironlake : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020076 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020077 /* Chipset specific GTT setup */
78 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020079 /* This should undo anything done in ->setup() save the unmapping
80 * of the mmio register file, that's done in the generic code. */
81 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020082 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
83 /* Flags is a more or less chipset specific opaque value.
84 * For chipsets that need to support old ums (non-gem) code, this
85 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020086 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020087 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020088};
89
Daniel Vetterf51b7662010-04-14 00:29:52 +020090static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020091 struct intel_gtt base;
Daniel Vetter1a997ff2010-09-08 21:18:53 +020092 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020093 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020094 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020095 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +020096 phys_addr_t gtt_bus_addr;
Daniel Vetter73800422010-08-29 17:29:50 +020097 phys_addr_t gma_bus_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020098 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020099 u32 __iomem *gtt; /* I915G */
100 int num_dcache_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200101 union {
102 void __iomem *i9xx_flush_page;
103 void *i8xx_flush_page;
104 };
105 struct page *i8xx_page;
106 struct resource ifp_resource;
107 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200108 struct page *scratch_page;
109 dma_addr_t scratch_page_dma;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200110} intel_private;
111
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200112#define INTEL_GTT_GEN intel_private.driver->gen
113#define IS_G33 intel_private.driver->is_g33
114#define IS_PINEVIEW intel_private.driver->is_pineview
115#define IS_IRONLAKE intel_private.driver->is_ironlake
116
Daniel Vetterf51b7662010-04-14 00:29:52 +0200117static void intel_agp_free_sglist(struct agp_memory *mem)
118{
119 struct sg_table st;
120
121 st.sgl = mem->sg_list;
122 st.orig_nents = st.nents = mem->page_count;
123
124 sg_free_table(&st);
125
126 mem->sg_list = NULL;
127 mem->num_sg = 0;
128}
129
130static int intel_agp_map_memory(struct agp_memory *mem)
131{
132 struct sg_table st;
133 struct scatterlist *sg;
134 int i;
135
Daniel Vetterfefaa702010-09-11 22:12:11 +0200136 if (mem->sg_list)
137 return 0; /* already mapped (for e.g. resume */
138
Daniel Vetterf51b7662010-04-14 00:29:52 +0200139 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
140
141 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100142 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200143
144 mem->sg_list = sg = st.sgl;
145
146 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
147 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
148
149 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
150 mem->page_count, PCI_DMA_BIDIRECTIONAL);
Chris Wilson831cd442010-07-24 18:29:37 +0100151 if (unlikely(!mem->num_sg))
152 goto err;
153
Daniel Vetterf51b7662010-04-14 00:29:52 +0200154 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100155
156err:
157 sg_free_table(&st);
158 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200159}
160
161static void intel_agp_unmap_memory(struct agp_memory *mem)
162{
163 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
164
165 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
166 mem->page_count, PCI_DMA_BIDIRECTIONAL);
167 intel_agp_free_sglist(mem);
168}
169
Daniel Vetterf51b7662010-04-14 00:29:52 +0200170static int intel_i810_fetch_size(void)
171{
172 u32 smram_miscc;
173 struct aper_size_info_fixed *values;
174
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200175 pci_read_config_dword(intel_private.bridge_dev,
176 I810_SMRAM_MISCC, &smram_miscc);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200177 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
178
179 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200180 dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200181 return 0;
182 }
183 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
Daniel Vettere1583162010-04-14 00:29:58 +0200184 agp_bridge->current_size = (void *) (values + 1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200185 agp_bridge->aperture_size_idx = 1;
186 return values[1].size;
187 } else {
Daniel Vettere1583162010-04-14 00:29:58 +0200188 agp_bridge->current_size = (void *) (values);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200189 agp_bridge->aperture_size_idx = 0;
190 return values[0].size;
191 }
192
193 return 0;
194}
195
196static int intel_i810_configure(void)
197{
198 struct aper_size_info_fixed *current_size;
199 u32 temp;
200 int i;
201
202 current_size = A_SIZE_FIX(agp_bridge->current_size);
203
204 if (!intel_private.registers) {
205 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
206 temp &= 0xfff80000;
207
208 intel_private.registers = ioremap(temp, 128 * 4096);
209 if (!intel_private.registers) {
210 dev_err(&intel_private.pcidev->dev,
211 "can't remap memory\n");
212 return -ENOMEM;
213 }
214 }
215
216 if ((readl(intel_private.registers+I810_DRAM_CTL)
217 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
218 /* This will need to be dynamically assigned */
219 dev_info(&intel_private.pcidev->dev,
220 "detected 4MB dedicated video ram\n");
221 intel_private.num_dcache_entries = 1024;
222 }
223 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
224 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
225 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
226 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
227
228 if (agp_bridge->driver->needs_scratch_page) {
229 for (i = 0; i < current_size->num_entries; i++) {
230 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
231 }
232 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
233 }
234 global_cache_flush();
235 return 0;
236}
237
238static void intel_i810_cleanup(void)
239{
240 writel(0, intel_private.registers+I810_PGETBL_CTL);
241 readl(intel_private.registers); /* PCI Posting. */
242 iounmap(intel_private.registers);
243}
244
Daniel Vetterffdd7512010-08-27 17:51:29 +0200245static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200246{
247 return;
248}
249
250/* Exists to support ARGB cursors */
251static struct page *i8xx_alloc_pages(void)
252{
253 struct page *page;
254
255 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
256 if (page == NULL)
257 return NULL;
258
259 if (set_pages_uc(page, 4) < 0) {
260 set_pages_wb(page, 4);
261 __free_pages(page, 2);
262 return NULL;
263 }
264 get_page(page);
265 atomic_inc(&agp_bridge->current_memory_agp);
266 return page;
267}
268
269static void i8xx_destroy_pages(struct page *page)
270{
271 if (page == NULL)
272 return;
273
274 set_pages_wb(page, 4);
275 put_page(page);
276 __free_pages(page, 2);
277 atomic_dec(&agp_bridge->current_memory_agp);
278}
279
Daniel Vetterf51b7662010-04-14 00:29:52 +0200280static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
281 int type)
282{
283 int i, j, num_entries;
284 void *temp;
285 int ret = -EINVAL;
286 int mask_type;
287
288 if (mem->page_count == 0)
289 goto out;
290
291 temp = agp_bridge->current_size;
292 num_entries = A_SIZE_FIX(temp)->num_entries;
293
294 if ((pg_start + mem->page_count) > num_entries)
295 goto out_err;
296
297
298 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
299 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
300 ret = -EBUSY;
301 goto out_err;
302 }
303 }
304
305 if (type != mem->type)
306 goto out_err;
307
308 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
309
310 switch (mask_type) {
311 case AGP_DCACHE_MEMORY:
312 if (!mem->is_flushed)
313 global_cache_flush();
314 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
315 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
316 intel_private.registers+I810_PTE_BASE+(i*4));
317 }
318 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
319 break;
320 case AGP_PHYS_MEMORY:
321 case AGP_NORMAL_MEMORY:
322 if (!mem->is_flushed)
323 global_cache_flush();
324 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
325 writel(agp_bridge->driver->mask_memory(agp_bridge,
326 page_to_phys(mem->pages[i]), mask_type),
327 intel_private.registers+I810_PTE_BASE+(j*4));
328 }
329 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
330 break;
331 default:
332 goto out_err;
333 }
334
Daniel Vetterf51b7662010-04-14 00:29:52 +0200335out:
336 ret = 0;
337out_err:
338 mem->is_flushed = true;
339 return ret;
340}
341
342static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
343 int type)
344{
345 int i;
346
347 if (mem->page_count == 0)
348 return 0;
349
350 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
351 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
352 }
353 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
354
Daniel Vetterf51b7662010-04-14 00:29:52 +0200355 return 0;
356}
357
358/*
359 * The i810/i830 requires a physical address to program its mouse
360 * pointer into hardware.
361 * However the Xserver still writes to it through the agp aperture.
362 */
363static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
364{
365 struct agp_memory *new;
366 struct page *page;
367
368 switch (pg_count) {
369 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
370 break;
371 case 4:
372 /* kludge to get 4 physical pages for ARGB cursor */
373 page = i8xx_alloc_pages();
374 break;
375 default:
376 return NULL;
377 }
378
379 if (page == NULL)
380 return NULL;
381
382 new = agp_create_memory(pg_count);
383 if (new == NULL)
384 return NULL;
385
386 new->pages[0] = page;
387 if (pg_count == 4) {
388 /* kludge to get 4 physical pages for ARGB cursor */
389 new->pages[1] = new->pages[0] + 1;
390 new->pages[2] = new->pages[1] + 1;
391 new->pages[3] = new->pages[2] + 1;
392 }
393 new->page_count = pg_count;
394 new->num_scratch_pages = pg_count;
395 new->type = AGP_PHYS_MEMORY;
396 new->physical = page_to_phys(new->pages[0]);
397 return new;
398}
399
400static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
401{
402 struct agp_memory *new;
403
404 if (type == AGP_DCACHE_MEMORY) {
405 if (pg_count != intel_private.num_dcache_entries)
406 return NULL;
407
408 new = agp_create_memory(1);
409 if (new == NULL)
410 return NULL;
411
412 new->type = AGP_DCACHE_MEMORY;
413 new->page_count = pg_count;
414 new->num_scratch_pages = 0;
415 agp_free_page_array(new);
416 return new;
417 }
418 if (type == AGP_PHYS_MEMORY)
419 return alloc_agpphysmem_i8xx(pg_count, type);
420 return NULL;
421}
422
423static void intel_i810_free_by_type(struct agp_memory *curr)
424{
425 agp_free_key(curr->key);
426 if (curr->type == AGP_PHYS_MEMORY) {
427 if (curr->page_count == 4)
428 i8xx_destroy_pages(curr->pages[0]);
429 else {
430 agp_bridge->driver->agp_destroy_page(curr->pages[0],
431 AGP_PAGE_DESTROY_UNMAP);
432 agp_bridge->driver->agp_destroy_page(curr->pages[0],
433 AGP_PAGE_DESTROY_FREE);
434 }
435 agp_free_page_array(curr);
436 }
437 kfree(curr);
438}
439
440static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
441 dma_addr_t addr, int type)
442{
443 /* Type checking must be done elsewhere */
444 return addr | bridge->driver->masks[type].mask;
445}
446
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200447static int intel_gtt_setup_scratch_page(void)
448{
449 struct page *page;
450 dma_addr_t dma_addr;
451
452 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
453 if (page == NULL)
454 return -ENOMEM;
455 get_page(page);
456 set_pages_uc(page, 1);
457
458 if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
459 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
460 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
461 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
462 return -EINVAL;
463
464 intel_private.scratch_page_dma = dma_addr;
465 } else
466 intel_private.scratch_page_dma = page_to_phys(page);
467
468 intel_private.scratch_page = page;
469
470 return 0;
471}
472
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100473static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200474 {128, 32768, 5},
475 /* The 64M mode still requires a 128k gatt */
476 {64, 16384, 5},
477 {256, 65536, 6},
478 {512, 131072, 7},
479};
480
Daniel Vetterbfde0672010-08-24 23:07:59 +0200481static unsigned int intel_gtt_stolen_entries(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200482{
483 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200484 u8 rdct;
485 int local = 0;
486 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200487 unsigned int overhead_entries, stolen_entries;
488 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200489
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200490 pci_read_config_word(intel_private.bridge_dev,
491 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200492
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200493 if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
Daniel Vetterfbe40782010-08-27 17:12:41 +0200494 overhead_entries = 0;
495 else
496 overhead_entries = intel_private.base.gtt_mappable_entries
497 / 1024;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200498
Daniel Vetterfbe40782010-08-27 17:12:41 +0200499 overhead_entries += 1; /* BIOS popup */
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200500
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200501 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
502 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200503 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
504 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200505 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200506 break;
507 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200508 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200509 break;
510 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200511 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200512 break;
513 case I830_GMCH_GMS_LOCAL:
514 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200515 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200516 MB(ddt[I830_RDRAM_DDT(rdct)]);
517 local = 1;
518 break;
519 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200520 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200521 break;
522 }
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200523 } else if (INTEL_GTT_GEN == 6) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200524 /*
525 * SandyBridge has new memory control reg at 0x50.w
526 */
527 u16 snb_gmch_ctl;
528 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
529 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
530 case SNB_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200531 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200532 break;
533 case SNB_GMCH_GMS_STOLEN_64M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200534 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200535 break;
536 case SNB_GMCH_GMS_STOLEN_96M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200537 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200538 break;
539 case SNB_GMCH_GMS_STOLEN_128M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200540 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200541 break;
542 case SNB_GMCH_GMS_STOLEN_160M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200543 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200544 break;
545 case SNB_GMCH_GMS_STOLEN_192M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200546 stolen_size = MB(192);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200547 break;
548 case SNB_GMCH_GMS_STOLEN_224M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200549 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200550 break;
551 case SNB_GMCH_GMS_STOLEN_256M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200552 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200553 break;
554 case SNB_GMCH_GMS_STOLEN_288M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200555 stolen_size = MB(288);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200556 break;
557 case SNB_GMCH_GMS_STOLEN_320M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200558 stolen_size = MB(320);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200559 break;
560 case SNB_GMCH_GMS_STOLEN_352M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200561 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200562 break;
563 case SNB_GMCH_GMS_STOLEN_384M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200564 stolen_size = MB(384);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200565 break;
566 case SNB_GMCH_GMS_STOLEN_416M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200567 stolen_size = MB(416);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200568 break;
569 case SNB_GMCH_GMS_STOLEN_448M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200570 stolen_size = MB(448);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200571 break;
572 case SNB_GMCH_GMS_STOLEN_480M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200573 stolen_size = MB(480);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200574 break;
575 case SNB_GMCH_GMS_STOLEN_512M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200576 stolen_size = MB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200577 break;
578 }
579 } else {
580 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
581 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200582 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200583 break;
584 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200585 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200586 break;
587 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200588 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200589 break;
590 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200591 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200592 break;
593 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200594 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200595 break;
596 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200597 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200598 break;
599 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200600 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200601 break;
602 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200603 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200604 break;
605 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200606 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200607 break;
608 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200609 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200610 break;
611 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200612 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200613 break;
614 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200615 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200616 break;
617 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200618 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200619 break;
620 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200621 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200622 break;
623 }
624 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200625
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200626 if (!local && stolen_size > intel_max_stolen) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200627 dev_info(&intel_private.bridge_dev->dev,
Jesse Barnesd1d6ca72010-07-08 09:22:46 -0700628 "detected %dK stolen memory, trimming to %dK\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200629 stolen_size / KB(1), intel_max_stolen / KB(1));
630 stolen_size = intel_max_stolen;
631 } else if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200632 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200633 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200634 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200635 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200636 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200637 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200638 }
639
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200640 stolen_entries = stolen_size/KB(4) - overhead_entries;
641
642 return stolen_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200643}
644
Daniel Vetter20172842010-09-24 18:25:59 +0200645static void i965_adjust_pgetbl_size(unsigned int size_flag)
646{
647 u32 pgetbl_ctl, pgetbl_ctl2;
648
649 /* ensure that ppgtt is disabled */
650 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
651 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
652 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
653
654 /* write the new ggtt size */
655 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
656 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
657 pgetbl_ctl |= size_flag;
658 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
659}
660
661static unsigned int i965_gtt_total_entries(void)
662{
663 int size;
664 u32 pgetbl_ctl;
665 u16 gmch_ctl;
666
667 pci_read_config_word(intel_private.bridge_dev,
668 I830_GMCH_CTRL, &gmch_ctl);
669
670 if (INTEL_GTT_GEN == 5) {
671 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
672 case G4x_GMCH_SIZE_1M:
673 case G4x_GMCH_SIZE_VT_1M:
674 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
675 break;
676 case G4x_GMCH_SIZE_VT_1_5M:
677 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
678 break;
679 case G4x_GMCH_SIZE_2M:
680 case G4x_GMCH_SIZE_VT_2M:
681 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
682 break;
683 }
684 }
685
686 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
687
688 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
689 case I965_PGETBL_SIZE_128KB:
690 size = KB(128);
691 break;
692 case I965_PGETBL_SIZE_256KB:
693 size = KB(256);
694 break;
695 case I965_PGETBL_SIZE_512KB:
696 size = KB(512);
697 break;
698 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
699 case I965_PGETBL_SIZE_1MB:
700 size = KB(1024);
701 break;
702 case I965_PGETBL_SIZE_2MB:
703 size = KB(2048);
704 break;
705 case I965_PGETBL_SIZE_1_5MB:
706 size = KB(1024 + 512);
707 break;
708 default:
709 dev_info(&intel_private.pcidev->dev,
710 "unknown page table size, assuming 512KB\n");
711 size = KB(512);
712 }
713
714 return size/4;
715}
716
Daniel Vetterfbe40782010-08-27 17:12:41 +0200717static unsigned int intel_gtt_total_entries(void)
718{
719 int size;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200720
Daniel Vetter20172842010-09-24 18:25:59 +0200721 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
722 return i965_gtt_total_entries();
723 else if (INTEL_GTT_GEN == 6) {
Daniel Vetter210b23c2010-08-28 16:14:32 +0200724 u16 snb_gmch_ctl;
725
726 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
727 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
728 default:
729 case SNB_GTT_SIZE_0M:
730 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
731 size = MB(0);
732 break;
733 case SNB_GTT_SIZE_1M:
734 size = MB(1);
735 break;
736 case SNB_GTT_SIZE_2M:
737 size = MB(2);
738 break;
739 }
740 return size/4;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200741 } else {
742 /* On previous hardware, the GTT size was just what was
743 * required to map the aperture.
744 */
Daniel Vettere5e408f2010-08-28 11:04:32 +0200745 return intel_private.base.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200746 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200747}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200748
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200749static unsigned int intel_gtt_mappable_entries(void)
750{
751 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200752
Daniel Vetter239918f2010-08-31 22:30:43 +0200753 if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100754 u16 gmch_ctrl;
755
756 pci_read_config_word(intel_private.bridge_dev,
757 I830_GMCH_CTRL, &gmch_ctrl);
758
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200759 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100760 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200761 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100762 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200763 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200764 /* 9xx supports large sizes, just look at the length */
765 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200766 }
767
768 return aperture_size >> PAGE_SHIFT;
769}
770
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200771static void intel_gtt_teardown_scratch_page(void)
772{
773 set_pages_wb(intel_private.scratch_page, 1);
774 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
775 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
776 put_page(intel_private.scratch_page);
777 __free_page(intel_private.scratch_page);
778}
779
780static void intel_gtt_cleanup(void)
781{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200782 intel_private.driver->cleanup();
783
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200784 iounmap(intel_private.gtt);
785 iounmap(intel_private.registers);
786
787 intel_gtt_teardown_scratch_page();
788}
789
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200790static int intel_gtt_init(void)
791{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200792 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200793 int ret;
794
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200795 ret = intel_private.driver->setup();
796 if (ret != 0)
797 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200798
799 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
800 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
801
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200802 /* save the PGETBL reg for resume */
803 intel_private.PGETBL_save =
804 readl(intel_private.registers+I810_PGETBL_CTL)
805 & ~I810_PGETBL_ENABLED;
806
Daniel Vetter0af9e922010-09-12 14:04:03 +0200807 dev_info(&intel_private.bridge_dev->dev,
808 "detected gtt size: %dK total, %dK mappable\n",
809 intel_private.base.gtt_total_entries * 4,
810 intel_private.base.gtt_mappable_entries * 4);
811
Daniel Vetterf67eab62010-08-29 17:27:36 +0200812 gtt_map_size = intel_private.base.gtt_total_entries * 4;
813
814 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
815 gtt_map_size);
816 if (!intel_private.gtt) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200817 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200818 iounmap(intel_private.registers);
819 return -ENOMEM;
820 }
821
822 global_cache_flush(); /* FIXME: ? */
823
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200824 /* we have to call this as early as possible after the MMIO base address is known */
825 intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
826 if (intel_private.base.gtt_stolen_entries == 0) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200827 intel_private.driver->cleanup();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200828 iounmap(intel_private.registers);
Daniel Vetterf67eab62010-08-29 17:27:36 +0200829 iounmap(intel_private.gtt);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200830 return -ENOMEM;
831 }
832
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200833 ret = intel_gtt_setup_scratch_page();
834 if (ret != 0) {
835 intel_gtt_cleanup();
836 return ret;
837 }
838
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200839 return 0;
840}
841
Daniel Vetter3e921f92010-08-27 15:33:26 +0200842static int intel_fake_agp_fetch_size(void)
843{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100844 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200845 unsigned int aper_size;
846 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200847
848 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
849 / MB(1);
850
851 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200852 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100853 agp_bridge->current_size =
854 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200855 return aper_size;
856 }
857 }
858
859 return 0;
860}
861
Daniel Vetterae83dd52010-09-12 17:11:15 +0200862static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200863{
864 kunmap(intel_private.i8xx_page);
865 intel_private.i8xx_flush_page = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200866
867 __free_page(intel_private.i8xx_page);
868 intel_private.i8xx_page = NULL;
869}
870
871static void intel_i830_setup_flush(void)
872{
873 /* return if we've already set the flush mechanism up */
874 if (intel_private.i8xx_page)
875 return;
876
Jan Beuliche61cb0d2010-09-24 13:25:30 +0100877 intel_private.i8xx_page = alloc_page(GFP_KERNEL);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200878 if (!intel_private.i8xx_page)
879 return;
880
881 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
882 if (!intel_private.i8xx_flush_page)
Daniel Vetterae83dd52010-09-12 17:11:15 +0200883 i830_cleanup();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200884}
885
886/* The chipset_flush interface needs to get data that has already been
887 * flushed out of the CPU all the way out to main memory, because the GPU
888 * doesn't snoop those buffers.
889 *
890 * The 8xx series doesn't have the same lovely interface for flushing the
891 * chipset write buffers that the later chips do. According to the 865
892 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
893 * that buffer out, we just fill 1KB and clflush it out, on the assumption
894 * that it'll push whatever was in there out. It appears to work.
895 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200896static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200897{
898 unsigned int *pg = intel_private.i8xx_flush_page;
899
900 memset(pg, 0, 1024);
901
902 if (cpu_has_clflush)
903 clflush_cache_range(pg, 1024);
904 else if (wbinvd_on_all_cpus() != 0)
905 printk(KERN_ERR "Timed out waiting for cache flush.\n");
906}
907
Daniel Vetter351bb272010-09-07 22:41:04 +0200908static void i830_write_entry(dma_addr_t addr, unsigned int entry,
909 unsigned int flags)
910{
911 u32 pte_flags = I810_PTE_VALID;
912
913 switch (flags) {
914 case AGP_DCACHE_MEMORY:
915 pte_flags |= I810_PTE_LOCAL;
916 break;
917 case AGP_USER_CACHED_MEMORY:
918 pte_flags |= I830_PTE_SYSTEM_CACHED;
919 break;
920 }
921
922 writel(addr | pte_flags, intel_private.gtt + entry);
923}
924
Chris Wilsone380f602010-10-29 18:11:26 +0100925static bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200926{
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100927 u32 gma_addr;
Daniel Vetter73800422010-08-29 17:29:50 +0200928 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100929 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200930
Daniel Vetter2d2430c2010-08-29 17:35:30 +0200931 if (INTEL_GTT_GEN == 2)
932 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
933 &gma_addr);
934 else
935 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
936 &gma_addr);
937
Daniel Vetter73800422010-08-29 17:29:50 +0200938 intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
939
Chris Wilsone380f602010-10-29 18:11:26 +0100940 if (INTEL_GTT_GEN >= 6)
941 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200942
Chris Wilsone380f602010-10-29 18:11:26 +0100943 pci_read_config_word(intel_private.bridge_dev,
944 I830_GMCH_CTRL, &gmch_ctrl);
945 gmch_ctrl |= I830_GMCH_ENABLED;
946 pci_write_config_word(intel_private.bridge_dev,
947 I830_GMCH_CTRL, gmch_ctrl);
948
949 pci_read_config_word(intel_private.bridge_dev,
950 I830_GMCH_CTRL, &gmch_ctrl);
951 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
952 dev_err(&intel_private.pcidev->dev,
953 "failed to enable the GTT: GMCH_CTRL=%x\n",
954 gmch_ctrl);
955 return false;
956 }
957
958 reg = intel_private.registers+I810_PGETBL_CTL;
959 writel(intel_private.PGETBL_save|I810_PGETBL_ENABLED, reg);
960 if ((readl(reg) & I810_PGETBL_ENABLED) == 0) {
961 dev_err(&intel_private.pcidev->dev,
962 "failed to enable the GTT: PGETBL=%x [expected %x|1]\n",
963 readl(reg), intel_private.PGETBL_save);
964 return false;
965 }
966
967 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200968}
969
970static int i830_setup(void)
971{
972 u32 reg_addr;
973
974 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
975 reg_addr &= 0xfff80000;
976
977 intel_private.registers = ioremap(reg_addr, KB(64));
978 if (!intel_private.registers)
979 return -ENOMEM;
980
981 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
982
983 intel_i830_setup_flush();
984
985 return 0;
986}
987
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200988static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200989{
Daniel Vetter73800422010-08-29 17:29:50 +0200990 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200991 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200992 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200993
994 return 0;
995}
996
Daniel Vetterffdd7512010-08-27 17:51:29 +0200997static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200998{
999 return 0;
1000}
1001
Daniel Vetter351bb272010-09-07 22:41:04 +02001002static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001003{
Daniel Vetterf51b7662010-04-14 00:29:52 +02001004 int i;
1005
Chris Wilsone380f602010-10-29 18:11:26 +01001006 if (!intel_enable_gtt())
1007 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001008
Daniel Vetter73800422010-08-29 17:29:50 +02001009 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001010
Daniel Vetter351bb272010-09-07 22:41:04 +02001011 for (i = intel_private.base.gtt_stolen_entries;
1012 i < intel_private.base.gtt_total_entries; i++) {
1013 intel_private.driver->write_entry(intel_private.scratch_page_dma,
1014 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001015 }
Daniel Vetter351bb272010-09-07 22:41:04 +02001016 readl(intel_private.gtt+i-1); /* PCI Posting. */
Daniel Vetterf51b7662010-04-14 00:29:52 +02001017
1018 global_cache_flush();
1019
Daniel Vetterf51b7662010-04-14 00:29:52 +02001020 return 0;
1021}
1022
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001023static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001024{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001025 switch (flags) {
1026 case 0:
1027 case AGP_PHYS_MEMORY:
1028 case AGP_USER_CACHED_MEMORY:
1029 case AGP_USER_MEMORY:
1030 return true;
1031 }
1032
1033 return false;
1034}
1035
Daniel Vetterfefaa702010-09-11 22:12:11 +02001036static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
1037 unsigned int sg_len,
1038 unsigned int pg_start,
1039 unsigned int flags)
1040{
1041 struct scatterlist *sg;
1042 unsigned int len, m;
1043 int i, j;
1044
1045 j = pg_start;
1046
1047 /* sg may merge pages, but we have to separate
1048 * per-page addr for GTT */
1049 for_each_sg(sg_list, sg, sg_len, i) {
1050 len = sg_dma_len(sg) >> PAGE_SHIFT;
1051 for (m = 0; m < len; m++) {
1052 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
1053 intel_private.driver->write_entry(addr,
1054 j, flags);
1055 j++;
1056 }
1057 }
1058 readl(intel_private.gtt+j-1);
1059}
1060
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001061static int intel_fake_agp_insert_entries(struct agp_memory *mem,
1062 off_t pg_start, int type)
1063{
1064 int i, j;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001065 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001066
1067 if (mem->page_count == 0)
1068 goto out;
1069
Daniel Vetter0ade6382010-08-24 22:18:41 +02001070 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001071 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
Daniel Vetter0ade6382010-08-24 22:18:41 +02001072 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
1073 pg_start, intel_private.base.gtt_stolen_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001074
1075 dev_info(&intel_private.pcidev->dev,
1076 "trying to insert into local/stolen memory\n");
1077 goto out_err;
1078 }
1079
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001080 if ((pg_start + mem->page_count) > intel_private.base.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001081 goto out_err;
1082
Daniel Vetterf51b7662010-04-14 00:29:52 +02001083 if (type != mem->type)
1084 goto out_err;
1085
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001086 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +02001087 goto out_err;
1088
1089 if (!mem->is_flushed)
1090 global_cache_flush();
1091
Daniel Vetterfefaa702010-09-11 22:12:11 +02001092 if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
1093 ret = intel_agp_map_memory(mem);
1094 if (ret != 0)
1095 return ret;
1096
1097 intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
1098 pg_start, type);
1099 } else {
1100 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1101 dma_addr_t addr = page_to_phys(mem->pages[i]);
1102 intel_private.driver->write_entry(addr,
1103 j, type);
1104 }
1105 readl(intel_private.gtt+j-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001106 }
Daniel Vetterf51b7662010-04-14 00:29:52 +02001107
1108out:
1109 ret = 0;
1110out_err:
1111 mem->is_flushed = true;
1112 return ret;
1113}
1114
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001115static int intel_fake_agp_remove_entries(struct agp_memory *mem,
1116 off_t pg_start, int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001117{
1118 int i;
1119
1120 if (mem->page_count == 0)
1121 return 0;
1122
Daniel Vetter0ade6382010-08-24 22:18:41 +02001123 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001124 dev_info(&intel_private.pcidev->dev,
1125 "trying to disable local/stolen memory\n");
1126 return -EINVAL;
1127 }
1128
Daniel Vetterfefaa702010-09-11 22:12:11 +02001129 if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
1130 intel_agp_unmap_memory(mem);
1131
Daniel Vetterf51b7662010-04-14 00:29:52 +02001132 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001133 intel_private.driver->write_entry(intel_private.scratch_page_dma,
1134 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001135 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001136 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001137
Daniel Vetterf51b7662010-04-14 00:29:52 +02001138 return 0;
1139}
1140
Daniel Vetter1b263f22010-09-12 00:27:24 +02001141static void intel_fake_agp_chipset_flush(struct agp_bridge_data *bridge)
1142{
1143 intel_private.driver->chipset_flush();
1144}
1145
Daniel Vetterffdd7512010-08-27 17:51:29 +02001146static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
1147 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001148{
1149 if (type == AGP_PHYS_MEMORY)
1150 return alloc_agpphysmem_i8xx(pg_count, type);
1151 /* always return NULL for other allocation types for now */
1152 return NULL;
1153}
1154
1155static int intel_alloc_chipset_flush_resource(void)
1156{
1157 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001158 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001159 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001160 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001161
1162 return ret;
1163}
1164
1165static void intel_i915_setup_chipset_flush(void)
1166{
1167 int ret;
1168 u32 temp;
1169
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001170 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001171 if (!(temp & 0x1)) {
1172 intel_alloc_chipset_flush_resource();
1173 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001174 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001175 } else {
1176 temp &= ~1;
1177
1178 intel_private.resource_valid = 1;
1179 intel_private.ifp_resource.start = temp;
1180 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1181 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1182 /* some BIOSes reserve this area in a pnp some don't */
1183 if (ret)
1184 intel_private.resource_valid = 0;
1185 }
1186}
1187
1188static void intel_i965_g33_setup_chipset_flush(void)
1189{
1190 u32 temp_hi, temp_lo;
1191 int ret;
1192
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001193 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1194 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001195
1196 if (!(temp_lo & 0x1)) {
1197
1198 intel_alloc_chipset_flush_resource();
1199
1200 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001201 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001202 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001203 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001204 } else {
1205 u64 l64;
1206
1207 temp_lo &= ~0x1;
1208 l64 = ((u64)temp_hi << 32) | temp_lo;
1209
1210 intel_private.resource_valid = 1;
1211 intel_private.ifp_resource.start = l64;
1212 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1213 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1214 /* some BIOSes reserve this area in a pnp some don't */
1215 if (ret)
1216 intel_private.resource_valid = 0;
1217 }
1218}
1219
1220static void intel_i9xx_setup_flush(void)
1221{
1222 /* return if already configured */
1223 if (intel_private.ifp_resource.start)
1224 return;
1225
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001226 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001227 return;
1228
1229 /* setup a resource for this object */
1230 intel_private.ifp_resource.name = "Intel Flush Page";
1231 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1232
1233 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001234 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001235 intel_i965_g33_setup_chipset_flush();
1236 } else {
1237 intel_i915_setup_chipset_flush();
1238 }
1239
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001240 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001241 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001242 if (!intel_private.i9xx_flush_page)
1243 dev_err(&intel_private.pcidev->dev,
1244 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001245}
1246
Daniel Vetterae83dd52010-09-12 17:11:15 +02001247static void i9xx_cleanup(void)
1248{
1249 if (intel_private.i9xx_flush_page)
1250 iounmap(intel_private.i9xx_flush_page);
1251 if (intel_private.resource_valid)
1252 release_resource(&intel_private.ifp_resource);
1253 intel_private.ifp_resource.start = 0;
1254 intel_private.resource_valid = 0;
1255}
1256
Daniel Vetter1b263f22010-09-12 00:27:24 +02001257static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001258{
1259 if (intel_private.i9xx_flush_page)
1260 writel(1, intel_private.i9xx_flush_page);
1261}
1262
Daniel Vettera6963592010-09-11 14:01:43 +02001263static void i965_write_entry(dma_addr_t addr, unsigned int entry,
1264 unsigned int flags)
1265{
1266 /* Shift high bits down */
1267 addr |= (addr >> 28) & 0xf0;
1268 writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
1269}
1270
Daniel Vetter90cb1492010-09-11 23:55:20 +02001271static bool gen6_check_flags(unsigned int flags)
1272{
1273 return true;
1274}
1275
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001276static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
1277 unsigned int flags)
1278{
1279 unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
1280 unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
1281 u32 pte_flags;
1282
1283 if (type_mask == AGP_USER_UNCACHED_MEMORY)
Chris Wilson85ccc352010-10-22 14:59:29 +01001284 pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001285 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
Chris Wilson85ccc352010-10-22 14:59:29 +01001286 pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001287 if (gfdt)
1288 pte_flags |= GEN6_PTE_GFDT;
1289 } else { /* set 'normal'/'cached' to LLC by default */
Chris Wilson85ccc352010-10-22 14:59:29 +01001290 pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001291 if (gfdt)
1292 pte_flags |= GEN6_PTE_GFDT;
1293 }
1294
1295 /* gen6 has bit11-4 for physical addr bit39-32 */
1296 addr |= (addr >> 28) & 0xff0;
1297 writel(addr | pte_flags, intel_private.gtt + entry);
1298}
1299
Daniel Vetterae83dd52010-09-12 17:11:15 +02001300static void gen6_cleanup(void)
1301{
1302}
1303
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001304static int i9xx_setup(void)
1305{
1306 u32 reg_addr;
1307
1308 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1309
1310 reg_addr &= 0xfff80000;
1311
1312 intel_private.registers = ioremap(reg_addr, 128 * 4096);
1313 if (!intel_private.registers)
1314 return -ENOMEM;
1315
1316 if (INTEL_GTT_GEN == 3) {
1317 u32 gtt_addr;
Chris Wilson3f08e4e2010-09-14 20:15:22 +01001318
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001319 pci_read_config_dword(intel_private.pcidev,
1320 I915_PTEADDR, &gtt_addr);
1321 intel_private.gtt_bus_addr = gtt_addr;
1322 } else {
1323 u32 gtt_offset;
1324
1325 switch (INTEL_GTT_GEN) {
1326 case 5:
1327 case 6:
1328 gtt_offset = MB(2);
1329 break;
1330 case 4:
1331 default:
1332 gtt_offset = KB(512);
1333 break;
1334 }
1335 intel_private.gtt_bus_addr = reg_addr + gtt_offset;
1336 }
1337
1338 intel_i9xx_setup_flush();
1339
1340 return 0;
1341}
1342
Daniel Vetterf51b7662010-04-14 00:29:52 +02001343static const struct agp_bridge_driver intel_810_driver = {
1344 .owner = THIS_MODULE,
1345 .aperture_sizes = intel_i810_sizes,
1346 .size_type = FIXED_APER_SIZE,
1347 .num_aperture_sizes = 2,
1348 .needs_scratch_page = true,
1349 .configure = intel_i810_configure,
1350 .fetch_size = intel_i810_fetch_size,
1351 .cleanup = intel_i810_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001352 .mask_memory = intel_i810_mask_memory,
1353 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001354 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001355 .cache_flush = global_cache_flush,
1356 .create_gatt_table = agp_generic_create_gatt_table,
1357 .free_gatt_table = agp_generic_free_gatt_table,
1358 .insert_memory = intel_i810_insert_entries,
1359 .remove_memory = intel_i810_remove_entries,
1360 .alloc_by_type = intel_i810_alloc_by_type,
1361 .free_by_type = intel_i810_free_by_type,
1362 .agp_alloc_page = agp_generic_alloc_page,
1363 .agp_alloc_pages = agp_generic_alloc_pages,
1364 .agp_destroy_page = agp_generic_destroy_page,
1365 .agp_destroy_pages = agp_generic_destroy_pages,
1366 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1367};
1368
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001369static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001370 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001371 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001372 .aperture_sizes = intel_fake_agp_sizes,
1373 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001374 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001375 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001376 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001377 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001378 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001379 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001380 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001381 .insert_memory = intel_fake_agp_insert_entries,
1382 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001383 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001384 .free_by_type = intel_i810_free_by_type,
1385 .agp_alloc_page = agp_generic_alloc_page,
1386 .agp_alloc_pages = agp_generic_alloc_pages,
1387 .agp_destroy_page = agp_generic_destroy_page,
1388 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001389 .chipset_flush = intel_fake_agp_chipset_flush,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001390};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001391
Daniel Vetterbdd30722010-09-12 12:34:44 +02001392static const struct intel_gtt_driver i81x_gtt_driver = {
1393 .gen = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001394 .dma_mask_size = 32,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001395};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001396static const struct intel_gtt_driver i8xx_gtt_driver = {
1397 .gen = 2,
Daniel Vetter73800422010-08-29 17:29:50 +02001398 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001399 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001400 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001401 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001402 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001403 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001404};
1405static const struct intel_gtt_driver i915_gtt_driver = {
1406 .gen = 3,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001407 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001408 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001409 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
1410 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001411 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001412 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001413 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001414};
1415static const struct intel_gtt_driver g33_gtt_driver = {
1416 .gen = 3,
1417 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001418 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001419 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001420 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001421 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001422 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001423 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001424};
1425static const struct intel_gtt_driver pineview_gtt_driver = {
1426 .gen = 3,
1427 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001428 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001429 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001430 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001431 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001432 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001433 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001434};
1435static const struct intel_gtt_driver i965_gtt_driver = {
1436 .gen = 4,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001437 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001438 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001439 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001440 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001441 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001442 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001443};
1444static const struct intel_gtt_driver g4x_gtt_driver = {
1445 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001446 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001447 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001448 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001449 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001450 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001451 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001452};
1453static const struct intel_gtt_driver ironlake_gtt_driver = {
1454 .gen = 5,
1455 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001456 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001457 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001458 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001459 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001460 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001461 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001462};
1463static const struct intel_gtt_driver sandybridge_gtt_driver = {
1464 .gen = 6,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001465 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001466 .cleanup = gen6_cleanup,
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001467 .write_entry = gen6_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001468 .dma_mask_size = 40,
Daniel Vetter90cb1492010-09-11 23:55:20 +02001469 .check_flags = gen6_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001470 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001471};
1472
Daniel Vetter02c026c2010-08-24 19:39:48 +02001473/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1474 * driver and gmch_driver must be non-null, and find_gmch will determine
1475 * which one should be used if a gmch_chip_id is present.
1476 */
1477static const struct intel_gtt_driver_description {
1478 unsigned int gmch_chip_id;
1479 char *name;
1480 const struct agp_bridge_driver *gmch_driver;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001481 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001482} intel_gtt_chipsets[] = {
Daniel Vetterbdd30722010-09-12 12:34:44 +02001483 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver,
1484 &i81x_gtt_driver},
1485 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver,
1486 &i81x_gtt_driver},
1487 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver,
1488 &i81x_gtt_driver},
1489 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver,
1490 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001491 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001492 &intel_fake_agp_driver, &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001493 { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001494 &intel_fake_agp_driver, &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001495 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001496 &intel_fake_agp_driver, &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001497 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001498 &intel_fake_agp_driver, &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001499 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001500 &intel_fake_agp_driver, &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001501 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001502 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001503 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001504 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001505 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001506 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001507 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001508 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001509 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001510 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001511 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001512 &intel_fake_agp_driver, &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001513 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001514 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001515 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001516 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001517 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001518 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001519 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001520 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001521 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001522 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001523 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001524 &intel_fake_agp_driver, &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001525 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001526 &intel_fake_agp_driver, &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001527 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001528 &intel_fake_agp_driver, &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001529 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001530 &intel_fake_agp_driver, &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001531 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001532 &intel_fake_agp_driver, &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001533 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001534 &intel_fake_agp_driver, &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001535 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001536 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001537 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001538 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001539 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001540 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001541 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001542 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001543 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001544 &intel_fake_agp_driver, &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001545 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001546 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001547 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001548 &intel_fake_agp_driver, &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001549 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001550 "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001551 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001552 "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001553 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001554 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001555 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001556 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001557 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001558 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001559 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001560 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001561 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001562 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001563 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001564 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001565 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001566 "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001567 { 0, NULL, NULL }
1568};
1569
1570static int find_gmch(u16 device)
1571{
1572 struct pci_dev *gmch_device;
1573
1574 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1575 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1576 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1577 device, gmch_device);
1578 }
1579
1580 if (!gmch_device)
1581 return 0;
1582
1583 intel_private.pcidev = gmch_device;
1584 return 1;
1585}
1586
Daniel Vettere2404e72010-09-08 17:29:51 +02001587int intel_gmch_probe(struct pci_dev *pdev,
Daniel Vetter02c026c2010-08-24 19:39:48 +02001588 struct agp_bridge_data *bridge)
1589{
1590 int i, mask;
1591 bridge->driver = NULL;
1592
1593 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1594 if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1595 bridge->driver =
1596 intel_gtt_chipsets[i].gmch_driver;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001597 intel_private.driver =
1598 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001599 break;
1600 }
1601 }
1602
1603 if (!bridge->driver)
1604 return 0;
1605
1606 bridge->dev_private_data = &intel_private;
1607 bridge->dev = pdev;
1608
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001609 intel_private.bridge_dev = pci_dev_get(pdev);
1610
Daniel Vetter02c026c2010-08-24 19:39:48 +02001611 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1612
Daniel Vetter22533b42010-09-12 16:38:55 +02001613 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001614 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1615 dev_err(&intel_private.pcidev->dev,
1616 "set gfx device dma mask %d-bit failed!\n", mask);
1617 else
1618 pci_set_consistent_dma_mask(intel_private.pcidev,
1619 DMA_BIT_MASK(mask));
1620
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001621 if (bridge->driver == &intel_810_driver)
1622 return 1;
1623
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001624 if (intel_gtt_init() != 0)
1625 return 0;
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001626
Daniel Vetter02c026c2010-08-24 19:39:48 +02001627 return 1;
1628}
Daniel Vettere2404e72010-09-08 17:29:51 +02001629EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001630
Daniel Vetter19966752010-09-06 20:08:44 +02001631struct intel_gtt *intel_gtt_get(void)
1632{
1633 return &intel_private.base;
1634}
1635EXPORT_SYMBOL(intel_gtt_get);
1636
Daniel Vettere2404e72010-09-08 17:29:51 +02001637void intel_gmch_remove(struct pci_dev *pdev)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001638{
1639 if (intel_private.pcidev)
1640 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001641 if (intel_private.bridge_dev)
1642 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001643}
Daniel Vettere2404e72010-09-08 17:29:51 +02001644EXPORT_SYMBOL(intel_gmch_remove);
1645
1646MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1647MODULE_LICENSE("GPL and additional rights");