blob: b178a7ca129484a82602e0e15cb31d07d9f7d10e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Daniel Vettera7269152012-11-20 14:50:08 +010050int i915_panel_ignore_lid __read_mostly = 1;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
Daniel Vettera7269152012-11-20 14:50:08 +010053 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Takashi Iwai121d5272012-03-20 13:07:06 +010087int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
Keith Packard4415e632011-11-09 09:57:50 -080093int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000094module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe58c2011-09-26 16:09:45 -070097 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000106module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000108
Ben Widawskya35d9d32011-07-13 14:38:17 -0700109bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700115
Daniel Vetter650dc072012-04-02 10:08:35 +0200116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
Rodrigo Vivi105b7c12013-07-11 18:45:02 -0300121int i915_enable_psr __read_mostly = 0;
122module_param_named(enable_psr, i915_enable_psr, int, 0600);
123MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
124
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300125unsigned int i915_preliminary_hw_support __read_mostly = 0;
126module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
127MODULE_PARM_DESC(preliminary_hw_support,
Damien Lespiauc4aaf352013-02-18 16:47:42 +0000128 "Enable preliminary hardware support. (default: false)");
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300129
Paulo Zanoni2124b722013-03-22 14:07:23 -0300130int i915_disable_power_well __read_mostly = 0;
131module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
132MODULE_PARM_DESC(disable_power_well,
133 "Disable the power well when possible (default: false)");
134
Paulo Zanoni3c4ca582013-05-31 16:33:23 -0300135int i915_enable_ips __read_mostly = 1;
136module_param_named(enable_ips, i915_enable_ips, int, 0600);
137MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
138
Jesse Barnes2385bdf2013-06-26 01:38:15 +0300139bool i915_fastboot __read_mostly = 0;
140module_param_named(fastboot, i915_fastboot, bool, 0600);
141MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
142 "(default: false)");
143
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500144static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800145extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500146
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500147#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200148 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f992c2011-01-20 13:09:12 +0000149 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500150 .vendor = 0x8086, \
151 .device = id, \
152 .subvendor = PCI_ANY_ID, \
153 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500154 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500155
Ben Widawsky999bcde2013-04-05 13:12:45 -0700156#define INTEL_QUANTA_VGA_DEVICE(info) { \
157 .class = PCI_BASE_CLASS_DISPLAY << 16, \
158 .class_mask = 0xff0000, \
159 .vendor = 0x8086, \
160 .device = 0x16a, \
161 .subvendor = 0x152d, \
162 .subdevice = 0x8990, \
163 .driver_data = (unsigned long) info }
164
165
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200166static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700167 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100168 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100173 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500174};
175
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200176static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700177 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400178 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100179 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500180};
181
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200182static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700183 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500185};
186
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200187static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700188 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100189 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500190};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200191static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700192 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500193 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100194 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100195 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500196};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100199 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500200};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200201static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700202 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500203 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100204 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100205 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500206};
207
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200208static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700209 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100210 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100211 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500212};
213
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200214static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700215 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000216 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100217 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100218 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500219};
220
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200221static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700222 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100223 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100224 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500225};
226
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200227static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700228 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100229 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800230 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500231};
232
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200233static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700234 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000235 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100236 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100237 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800238 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500239};
240
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200241static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700242 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100243 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100244 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500245};
246
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200247static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700248 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200249 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800250 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500251};
252
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200253static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700254 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000255 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700256 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800257 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500258};
259
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200260static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700261 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100262 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100263 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100264 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200265 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200266 .has_force_wake = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800267};
268
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200269static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700270 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100271 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800272 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100273 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100274 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200275 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200276 .has_force_wake = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800277};
278
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700279#define GEN7_FEATURES \
280 .gen = 7, .num_pipes = 3, \
281 .need_gfx_hws = 1, .has_hotplug = 1, \
282 .has_bsd_ring = 1, \
283 .has_blt_ring = 1, \
284 .has_llc = 1, \
285 .has_force_wake = 1
286
Jesse Barnesc76b6152011-04-28 14:32:07 -0700287static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700288 GEN7_FEATURES,
289 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700290};
291
292static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700293 GEN7_FEATURES,
294 .is_ivybridge = 1,
295 .is_mobile = 1,
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300296 .has_fbc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700297};
298
Ben Widawsky999bcde2013-04-05 13:12:45 -0700299static const struct intel_device_info intel_ivybridge_q_info = {
300 GEN7_FEATURES,
301 .is_ivybridge = 1,
302 .num_pipes = 0, /* legal, last one wins */
303};
304
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700305static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700306 GEN7_FEATURES,
307 .is_mobile = 1,
308 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700309 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200310 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700311 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700312};
313
314static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700315 GEN7_FEATURES,
316 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700317 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200318 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700319 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700320};
321
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300322static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700323 GEN7_FEATURES,
324 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100325 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100326 .has_fpga_dbg = 1,
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700327 .has_vebox_ring = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300328};
329
330static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700331 GEN7_FEATURES,
332 .is_haswell = 1,
333 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100334 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100335 .has_fpga_dbg = 1,
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300336 .has_fbc = 1,
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700337 .has_vebox_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500338};
339
Chris Wilson6103da02010-07-05 18:01:47 +0100340static const struct pci_device_id pciidlist[] = { /* aka */
341 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
342 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
343 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400344 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100345 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
346 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
347 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
348 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
349 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
350 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
351 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
352 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
353 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
354 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
355 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
356 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
357 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
358 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
359 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
360 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
361 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
362 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
363 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
364 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
365 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
366 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100367 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500368 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
369 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
370 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
371 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800372 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800373 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
374 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800375 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800376 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800377 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800378 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700379 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
380 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
381 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
382 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
383 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Ben Widawsky999bcde2013-04-05 13:12:45 -0700384 INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300385 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300386 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
387 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300388 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300389 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
390 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300391 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300392 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
393 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300394 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300395 INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
396 INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
397 INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
398 INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
399 INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
400 INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
Paulo Zanonida612d82012-08-06 18:45:01 -0300401 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
402 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300403 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300404 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
405 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300406 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300407 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
408 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300409 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
410 INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
411 INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
412 INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
413 INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
414 INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
415 INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
Paulo Zanonida612d82012-08-06 18:45:01 -0300416 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
417 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300418 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300419 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
420 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300421 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300422 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
423 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300424 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
425 INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
426 INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
427 INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
428 INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
429 INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
430 INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800431 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
432 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300433 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800434 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
435 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300436 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800437 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
438 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300439 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
440 INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
441 INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
442 INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
443 INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
444 INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
445 INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
Jesse Barnesff049b62012-06-20 10:53:13 -0700446 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
Jesse Barnesd7fee5f2013-03-08 10:45:50 -0800447 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
448 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
449 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
Jesse Barnesff049b62012-06-20 10:53:13 -0700450 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
451 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500452 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453};
454
Jesse Barnes79e53942008-11-07 14:24:08 -0800455#if defined(CONFIG_DRM_I915_KMS)
456MODULE_DEVICE_TABLE(pci, pciidlist);
457#endif
458
Akshay Joshi0206e352011-08-16 15:34:10 -0400459void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800460{
461 struct drm_i915_private *dev_priv = dev->dev_private;
462 struct pci_dev *pch;
463
Ben Widawskyce1bb322013-04-05 13:12:44 -0700464 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
465 * (which really amounts to a PCH but no South Display).
466 */
467 if (INTEL_INFO(dev)->num_pipes == 0) {
468 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700469 return;
470 }
471
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800472 /*
473 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
474 * make graphics device passthrough work easy for VMM, that only
475 * need to expose ISA bridge to let driver know the real hardware
476 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800477 *
478 * In some virtualized environments (e.g. XEN), there is irrelevant
479 * ISA bridge in the system. To work reliably, we should scan trhough
480 * all the ISA bridge devices and check for the first match, instead
481 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800482 */
483 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
Rui Guo6a9c4b32013-06-19 21:10:23 +0800484 while (pch) {
485 struct pci_dev *curr = pch;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800486 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200487 unsigned short id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800488 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200489 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800490
Jesse Barnes90711d52011-04-28 14:48:02 -0700491 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
492 dev_priv->pch_type = PCH_IBX;
493 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100494 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700495 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800496 dev_priv->pch_type = PCH_CPT;
497 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100498 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700499 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
500 /* PantherPoint is CPT compatible */
501 dev_priv->pch_type = PCH_CPT;
502 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100503 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300504 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
505 dev_priv->pch_type = PCH_LPT;
506 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100507 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300508 WARN_ON(IS_ULT(dev));
Wei Shun Changae6935d2012-11-12 18:54:13 -0200509 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
510 dev_priv->pch_type = PCH_LPT;
Wei Shun Changae6935d2012-11-12 18:54:13 -0200511 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
512 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300513 WARN_ON(!IS_ULT(dev));
Rui Guo6a9c4b32013-06-19 21:10:23 +0800514 } else {
515 goto check_next;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800516 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800517 pci_dev_put(pch);
518 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800519 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800520check_next:
521 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
522 pci_dev_put(curr);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800523 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800524 if (!pch)
525 DRM_DEBUG_KMS("No PCH found?\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800526}
527
Ben Widawsky2911a352012-04-05 14:47:36 -0700528bool i915_semaphore_is_enabled(struct drm_device *dev)
529{
530 if (INTEL_INFO(dev)->gen < 6)
531 return 0;
532
533 if (i915_semaphores >= 0)
534 return i915_semaphores;
535
Daniel Vetter59de3292012-04-02 20:48:43 +0200536#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700537 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200538 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
539 return false;
540#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700541
542 return 1;
543}
544
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100545static int i915_drm_freeze(struct drm_device *dev)
546{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100547 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700548 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100549
Zhang Ruib8efb172013-02-05 15:41:53 +0800550 /* ignore lid events during suspend */
551 mutex_lock(&dev_priv->modeset_restore_lock);
552 dev_priv->modeset_restore = MODESET_SUSPENDED;
553 mutex_unlock(&dev_priv->modeset_restore_lock);
554
Paulo Zanonicb107992013-01-25 16:59:15 -0200555 intel_set_power_well(dev, true);
556
Dave Airlie5bcf7192010-12-07 09:20:40 +1000557 drm_kms_helper_poll_disable(dev);
558
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100559 pci_save_state(dev->pdev);
560
561 /* If KMS is active, we do the leavevt stuff here */
562 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200563 int error;
564
565 mutex_lock(&dev->struct_mutex);
566 error = i915_gem_idle(dev);
567 mutex_unlock(&dev->struct_mutex);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100568 if (error) {
569 dev_err(&dev->pdev->dev,
570 "GEM idle failed, resume might fail\n");
571 return error;
572 }
Daniel Vettera261b242012-07-26 19:21:47 +0200573
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700574 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
575
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100576 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100577 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700578 /*
579 * Disable CRTCs directly since we want to preserve sw state
580 * for _thaw.
581 */
582 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
583 dev_priv->display.crtc_disable(crtc);
Imre Deak7d708ee2013-04-17 14:04:50 +0300584
585 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100586 }
587
588 i915_save_state(dev);
589
Chris Wilson44834a62010-08-19 16:09:23 +0100590 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100591
Dave Airlie3fa016a2012-03-28 10:48:49 +0100592 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100593 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100594 console_unlock();
595
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100596 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100597}
598
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000599int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100600{
601 int error;
602
603 if (!dev || !dev->dev_private) {
604 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700605 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000606 return -ENODEV;
607 }
608
Dave Airlieb932ccb2008-02-20 10:02:20 +1000609 if (state.event == PM_EVENT_PRETHAW)
610 return 0;
611
Dave Airlie5bcf7192010-12-07 09:20:40 +1000612
613 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
614 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100615
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100616 error = i915_drm_freeze(dev);
617 if (error)
618 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000619
Dave Airlieb932ccb2008-02-20 10:02:20 +1000620 if (state.event == PM_EVENT_SUSPEND) {
621 /* Shut down the device */
622 pci_disable_device(dev->pdev);
623 pci_set_power_state(dev->pdev, PCI_D3hot);
624 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000625
626 return 0;
627}
628
Jesse Barnes073f34d2012-11-02 11:13:59 -0700629void intel_console_resume(struct work_struct *work)
630{
631 struct drm_i915_private *dev_priv =
632 container_of(work, struct drm_i915_private,
633 console_resume_work);
634 struct drm_device *dev = dev_priv->dev;
635
636 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100637 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700638 console_unlock();
639}
640
Jesse Barnesbb60b962013-03-26 09:25:46 -0700641static void intel_resume_hotplug(struct drm_device *dev)
642{
643 struct drm_mode_config *mode_config = &dev->mode_config;
644 struct intel_encoder *encoder;
645
646 mutex_lock(&mode_config->mutex);
647 DRM_DEBUG_KMS("running encoder hotplug functions\n");
648
649 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
650 if (encoder->hot_plug)
651 encoder->hot_plug(encoder);
652
653 mutex_unlock(&mode_config->mutex);
654
655 /* Just fire off a uevent and let userspace tell us what to do */
656 drm_helper_hpd_irq_event(dev);
657}
658
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700659static int __i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000660{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800661 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100662 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100663
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100664 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100665 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100666
Jesse Barnes5669fca2009-02-17 15:13:31 -0800667 /* KMS EnterVT equivalent */
668 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200669 intel_init_pch_refclk(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100670
Jesse Barnes5669fca2009-02-17 15:13:31 -0800671 mutex_lock(&dev->struct_mutex);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800672
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100673 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800674 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800675
Daniel Vetter15239092013-03-05 09:50:58 +0100676 /* We need working interrupts for modeset enabling ... */
677 drm_irq_install(dev);
678
Chris Wilson1833b132012-05-09 11:56:28 +0100679 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700680
681 drm_modeset_lock_all(dev);
682 intel_modeset_setup_hw_state(dev, true);
683 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100684
685 /*
686 * ... but also need to make sure that hotplug processing
687 * doesn't cause havoc. Like in the driver load code we don't
688 * bother with the tiny race here where we might loose hotplug
689 * notifications.
690 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100691 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100692 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700693 /* Config may have changed between suspend and resume */
694 intel_resume_hotplug(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800695 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800696
Chris Wilson44834a62010-08-19 16:09:23 +0100697 intel_opregion_init(dev);
698
Jesse Barnes073f34d2012-11-02 11:13:59 -0700699 /*
700 * The console lock can be pretty contented on resume due
701 * to all the printk activity. Try to keep it out of the hot
702 * path of resume if possible.
703 */
704 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100705 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700706 console_unlock();
707 } else {
708 schedule_work(&dev_priv->console_resume_work);
709 }
710
Zhang Ruib8efb172013-02-05 15:41:53 +0800711 mutex_lock(&dev_priv->modeset_restore_lock);
712 dev_priv->modeset_restore = MODESET_DONE;
713 mutex_unlock(&dev_priv->modeset_restore_lock);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100714 return error;
715}
716
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700717static int i915_drm_thaw(struct drm_device *dev)
718{
719 int error = 0;
720
721 intel_gt_reset(dev);
722
723 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
724 mutex_lock(&dev->struct_mutex);
725 i915_gem_restore_gtt_mappings(dev);
726 mutex_unlock(&dev->struct_mutex);
727 }
728
729 __i915_drm_thaw(dev);
730
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100731 return error;
732}
733
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000734int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100735{
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700736 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6eecba32010-09-08 09:45:11 +0100737 int ret;
738
Dave Airlie5bcf7192010-12-07 09:20:40 +1000739 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
740 return 0;
741
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100742 if (pci_enable_device(dev->pdev))
743 return -EIO;
744
745 pci_set_master(dev->pdev);
746
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700747 intel_gt_reset(dev);
748
749 /*
750 * Platforms with opregion should have sane BIOS, older ones (gen3 and
751 * earlier) need this since the BIOS might clear all our scratch PTEs.
752 */
753 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
754 !dev_priv->opregion.header) {
755 mutex_lock(&dev->struct_mutex);
756 i915_gem_restore_gtt_mappings(dev);
757 mutex_unlock(&dev->struct_mutex);
758 }
759
760 ret = __i915_drm_thaw(dev);
Chris Wilson6eecba32010-09-08 09:45:11 +0100761 if (ret)
762 return ret;
763
764 drm_kms_helper_poll_enable(dev);
765 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000766}
767
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200768static int i8xx_do_reset(struct drm_device *dev)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100769{
770 struct drm_i915_private *dev_priv = dev->dev_private;
771
772 if (IS_I85X(dev))
773 return -ENODEV;
774
775 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
776 POSTING_READ(D_STATE);
777
778 if (IS_I830(dev) || IS_845G(dev)) {
779 I915_WRITE(DEBUG_RESET_I830,
780 DEBUG_RESET_DISPLAY |
781 DEBUG_RESET_RENDER |
782 DEBUG_RESET_FULL);
783 POSTING_READ(DEBUG_RESET_I830);
784 msleep(1);
785
786 I915_WRITE(DEBUG_RESET_I830, 0);
787 POSTING_READ(DEBUG_RESET_I830);
788 }
789
790 msleep(1);
791
792 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
793 POSTING_READ(D_STATE);
794
795 return 0;
796}
797
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700798static int i965_reset_complete(struct drm_device *dev)
799{
800 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700801 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetter5fe9fe82012-05-02 21:33:52 +0200802 return (gdrst & GRDOM_RESET_ENABLE) == 0;
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700803}
804
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200805static int i965_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700806{
Daniel Vetter5ccce182012-04-27 15:17:45 +0200807 int ret;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700808
Chris Wilsonae681d92010-10-01 14:57:56 +0100809 /*
810 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
811 * well as the reset bit (GR/bit 0). Setting the GR bit
812 * triggers the reset; when done, the hardware will clear it.
813 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200814 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter36c0cc62013-07-09 14:44:26 +0200815 GRDOM_RENDER | GRDOM_RESET_ENABLE);
Daniel Vetter5ccce182012-04-27 15:17:45 +0200816 ret = wait_for(i965_reset_complete(dev), 500);
817 if (ret)
818 return ret;
819
820 /* We can't reset render&media without also resetting display ... */
Daniel Vetter5ccce182012-04-27 15:17:45 +0200821 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter36c0cc62013-07-09 14:44:26 +0200822 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700823
Daniel Vetter36c0cc62013-07-09 14:44:26 +0200824 ret = wait_for(i965_reset_complete(dev), 500);
825 if (ret)
826 return ret;
827
828 pci_write_config_byte(dev->pdev, I965_GDRST, 0);
829
830 return 0;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700831}
832
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200833static int ironlake_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700834{
835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200836 u32 gdrst;
837 int ret;
838
839 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700840 gdrst &= ~GRDOM_MASK;
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200841 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200842 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
843 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
844 if (ret)
845 return ret;
846
847 /* We can't reset render&media without also resetting display ... */
848 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700849 gdrst &= ~GRDOM_MASK;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200850 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
851 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700852 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853}
854
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200855static int gen6_do_reset(struct drm_device *dev)
Eric Anholtcff458c2010-11-18 09:31:14 +0800856{
857 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800858 int ret;
859 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800860
Keith Packard286fed42012-01-06 11:44:11 -0800861 /* Hold gt_lock across reset to prevent any register access
862 * with forcewake not set correctly
863 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800864 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800865
866 /* Reset the chip */
867
868 /* GEN6_GDRST is not in the gt power well, no need to check
869 * for fifo space for the write or forcewake the chip for
870 * the read
871 */
872 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
873
874 /* Spin waiting for the device to ack the reset request */
875 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
876
877 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800878 if (dev_priv->forcewake_count)
Chris Wilson990bbda2012-07-02 11:51:02 -0300879 dev_priv->gt.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800880 else
Chris Wilson990bbda2012-07-02 11:51:02 -0300881 dev_priv->gt.force_wake_put(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800882
883 /* Restore fifo count */
884 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
885
Keith Packardb6e45f82012-01-06 11:34:04 -0800886 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
887 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800888}
889
Ben Widawsky8e96d9c2012-06-04 14:42:56 -0700890int intel_gpu_reset(struct drm_device *dev)
Daniel Vetter350d2702012-04-27 15:17:42 +0200891{
Daniel Vetter350d2702012-04-27 15:17:42 +0200892 switch (INTEL_INFO(dev)->gen) {
893 case 7:
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100894 case 6: return gen6_do_reset(dev);
895 case 5: return ironlake_do_reset(dev);
896 case 4: return i965_do_reset(dev);
897 case 2: return i8xx_do_reset(dev);
898 default: return -ENODEV;
Daniel Vetter350d2702012-04-27 15:17:42 +0200899 }
Daniel Vetter350d2702012-04-27 15:17:42 +0200900}
901
Ben Gamari11ed50e2009-09-14 17:48:45 -0400902/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200903 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400904 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400905 *
906 * Reset the chip. Useful if a hang is detected. Returns zero on successful
907 * reset or otherwise an error code.
908 *
909 * Procedure is fairly simple:
910 * - reset the chip using the reset reg
911 * - re-init context state
912 * - re-init hardware status page
913 * - re-init ring buffer
914 * - re-init interrupt state
915 * - re-init display
916 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200917int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400918{
919 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100920 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700921 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400922
Chris Wilsond78cb502010-12-23 13:33:15 +0000923 if (!i915_try_reset)
924 return 0;
925
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200926 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400927
Chris Wilson069efc12010-09-30 16:53:18 +0100928 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400929
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100930 simulated = dev_priv->gpu_error.stop_rings != 0;
931
932 if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
Chris Wilsonae681d92010-10-01 14:57:56 +0100933 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100934 ret = -ENODEV;
935 } else {
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200936 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200937
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100938 /* Also reset the gpu hangman. */
939 if (simulated) {
940 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
941 dev_priv->gpu_error.stop_rings = 0;
942 if (ret == -ENODEV) {
943 DRM_ERROR("Reset not implemented, but ignoring "
944 "error for simulated gpu hangs\n");
945 ret = 0;
946 }
947 } else
948 dev_priv->gpu_error.last_reset = get_seconds();
949 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700950 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100951 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100952 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100953 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400954 }
955
956 /* Ok, now get things going again... */
957
958 /*
959 * Everything depends on having the GTT running, so we need to start
960 * there. Fortunately we don't need to do this unless we reset the
961 * chip at a PCI level.
962 *
963 * Next we need to restore the context, but we don't use those
964 * yet either...
965 *
966 * Ring buffer needs to be re-initialized in the KMS case, or if X
967 * was running at the time of the reset (i.e. we weren't VT
968 * switched away).
969 */
970 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200971 !dev_priv->ums.mm_suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100972 struct intel_ring_buffer *ring;
973 int i;
974
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200975 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800976
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100977 i915_gem_init_swizzling(dev);
978
Chris Wilsonb4519512012-05-11 14:29:30 +0100979 for_each_ring(ring, dev_priv, i)
980 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800981
Ben Widawsky254f9652012-06-04 14:42:42 -0700982 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700983 if (dev_priv->mm.aliasing_ppgtt) {
984 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
985 if (ret)
986 i915_gem_cleanup_aliasing_ppgtt(dev);
987 }
Daniel Vettere21af882012-02-09 20:53:27 +0100988
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200989 /*
990 * It would make sense to re-init all the other hw state, at
991 * least the rps/rc6/emon init done within modeset_init_hw. For
992 * some unknown reason, this blows up my ilk, so don't.
993 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200994
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200995 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200996
Ben Gamari11ed50e2009-09-14 17:48:45 -0400997 drm_irq_uninstall(dev);
998 drm_irq_install(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100999 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +02001000 } else {
1001 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001002 }
1003
Ben Gamari11ed50e2009-09-14 17:48:45 -04001004 return 0;
1005}
1006
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001007static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001008{
Daniel Vetter01a06852012-06-25 15:58:49 +02001009 struct intel_device_info *intel_info =
1010 (struct intel_device_info *) ent->driver_data;
1011
Chris Wilson5fe49d82011-02-01 19:43:02 +00001012 /* Only bind to function 0 of the device. Early generations
1013 * used function 1 as a placeholder for multi-head. This causes
1014 * us confusion instead, especially on the systems where both
1015 * functions have the same PCI-ID!
1016 */
1017 if (PCI_FUNC(pdev->devfn))
1018 return -ENODEV;
1019
Daniel Vetter01a06852012-06-25 15:58:49 +02001020 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
1021 * implementation for gen3 (and only gen3) that used legacy drm maps
1022 * (gasp!) to share buffers between X and the client. Hence we need to
1023 * keep around the fake agp stuff for gen3, even when kms is enabled. */
1024 if (intel_info->gen != 3) {
1025 driver.driver_features &=
1026 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
1027 } else if (!intel_agp_enabled) {
1028 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
1029 return -ENODEV;
1030 }
1031
Jordan Crousedcdb1672010-05-27 13:40:25 -06001032 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001033}
1034
1035static void
1036i915_pci_remove(struct pci_dev *pdev)
1037{
1038 struct drm_device *dev = pci_get_drvdata(pdev);
1039
1040 drm_put_dev(dev);
1041}
1042
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001043static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001044{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001045 struct pci_dev *pdev = to_pci_dev(dev);
1046 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1047 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001048
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001049 if (!drm_dev || !drm_dev->dev_private) {
1050 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1051 return -ENODEV;
1052 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001053
Dave Airlie5bcf7192010-12-07 09:20:40 +10001054 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1055 return 0;
1056
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001057 error = i915_drm_freeze(drm_dev);
1058 if (error)
1059 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001060
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001061 pci_disable_device(pdev);
1062 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001063
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001064 return 0;
1065}
1066
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001067static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001068{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001069 struct pci_dev *pdev = to_pci_dev(dev);
1070 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1071
1072 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001073}
1074
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001075static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001076{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001077 struct pci_dev *pdev = to_pci_dev(dev);
1078 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1079
1080 if (!drm_dev || !drm_dev->dev_private) {
1081 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1082 return -ENODEV;
1083 }
1084
1085 return i915_drm_freeze(drm_dev);
1086}
1087
1088static int i915_pm_thaw(struct device *dev)
1089{
1090 struct pci_dev *pdev = to_pci_dev(dev);
1091 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1092
1093 return i915_drm_thaw(drm_dev);
1094}
1095
1096static int i915_pm_poweroff(struct device *dev)
1097{
1098 struct pci_dev *pdev = to_pci_dev(dev);
1099 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001100
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001101 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001102}
1103
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001104static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001105 .suspend = i915_pm_suspend,
1106 .resume = i915_pm_resume,
1107 .freeze = i915_pm_freeze,
1108 .thaw = i915_pm_thaw,
1109 .poweroff = i915_pm_poweroff,
1110 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001111};
1112
Laurent Pinchart78b68552012-05-17 13:27:22 +02001113static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001114 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001115 .open = drm_gem_vm_open,
1116 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001117};
1118
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001119static const struct file_operations i915_driver_fops = {
1120 .owner = THIS_MODULE,
1121 .open = drm_open,
1122 .release = drm_release,
1123 .unlocked_ioctl = drm_ioctl,
1124 .mmap = drm_gem_mmap,
1125 .poll = drm_poll,
1126 .fasync = drm_fasync,
1127 .read = drm_read,
1128#ifdef CONFIG_COMPAT
1129 .compat_ioctl = i915_compat_ioctl,
1130#endif
1131 .llseek = noop_llseek,
1132};
1133
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001135 /* Don't use MTRRs here; the Xserver or userspace app should
1136 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001137 */
Eric Anholt673a3942008-07-30 12:06:12 -07001138 .driver_features =
1139 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +02001140 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +11001141 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001142 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001143 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001144 .lastclose = i915_driver_lastclose,
1145 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001146 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001147
1148 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1149 .suspend = i915_suspend,
1150 .resume = i915_resume,
1151
Dave Airliecda17382005-07-10 17:31:26 +10001152 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001153 .master_create = i915_master_create,
1154 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001155#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001156 .debugfs_init = i915_debugfs_init,
1157 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001158#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001159 .gem_init_object = i915_gem_init_object,
1160 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001161 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001162
1163 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1164 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1165 .gem_prime_export = i915_gem_prime_export,
1166 .gem_prime_import = i915_gem_prime_import,
1167
Dave Airlieff72145b2011-02-07 12:16:14 +10001168 .dumb_create = i915_gem_dumb_create,
1169 .dumb_map_offset = i915_gem_mmap_gtt,
1170 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001172 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001173 .name = DRIVER_NAME,
1174 .desc = DRIVER_DESC,
1175 .date = DRIVER_DATE,
1176 .major = DRIVER_MAJOR,
1177 .minor = DRIVER_MINOR,
1178 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179};
1180
Dave Airlie8410ea32010-12-15 03:16:38 +10001181static struct pci_driver i915_pci_driver = {
1182 .name = DRIVER_NAME,
1183 .id_table = pciidlist,
1184 .probe = i915_pci_probe,
1185 .remove = i915_pci_remove,
1186 .driver.pm = &i915_pm_ops,
1187};
1188
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189static int __init i915_init(void)
1190{
1191 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001192
1193 /*
1194 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1195 * explicitly disabled with the module pararmeter.
1196 *
1197 * Otherwise, just follow the parameter (defaulting to off).
1198 *
1199 * Allow optional vga_text_mode_force boot option to override
1200 * the default behavior.
1201 */
1202#if defined(CONFIG_DRM_I915_KMS)
1203 if (i915_modeset != 0)
1204 driver.driver_features |= DRIVER_MODESET;
1205#endif
1206 if (i915_modeset == 1)
1207 driver.driver_features |= DRIVER_MODESET;
1208
1209#ifdef CONFIG_VGA_CONSOLE
1210 if (vgacon_text_force() && i915_modeset == -1)
1211 driver.driver_features &= ~DRIVER_MODESET;
1212#endif
1213
Chris Wilson3885c6b2011-01-23 10:45:14 +00001214 if (!(driver.driver_features & DRIVER_MODESET))
1215 driver.get_vblank_timestamp = NULL;
1216
Dave Airlie8410ea32010-12-15 03:16:38 +10001217 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218}
1219
1220static void __exit i915_exit(void)
1221{
Dave Airlie8410ea32010-12-15 03:16:38 +10001222 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223}
1224
1225module_init(i915_init);
1226module_exit(i915_exit);
1227
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001228MODULE_AUTHOR(DRIVER_AUTHOR);
1229MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001231
Jesse Barnesb7d84092012-03-22 14:38:43 -07001232/* We give fast paths for the really cool registers */
1233#define NEEDS_FORCE_WAKE(dev_priv, reg) \
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001234 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1235 ((reg) < 0x40000) && \
1236 ((reg) != FORCEWAKE))
Daniel Vettera8b13972012-10-18 14:16:09 +02001237static void
1238ilk_dummy_write(struct drm_i915_private *dev_priv)
1239{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01001240 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
1241 * the chip from rc6 before touching it for real. MI_MODE is masked,
1242 * hence harmless to write 0 into. */
Daniel Vettera8b13972012-10-18 14:16:09 +02001243 I915_WRITE_NOTRACE(MI_MODE, 0);
1244}
1245
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001246static void
1247hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
1248{
Damien Lespiaue76ebff2013-04-22 18:40:40 +01001249 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001250 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001251 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
1252 reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001253 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001254 }
1255}
1256
1257static void
1258hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
1259{
Damien Lespiaue76ebff2013-04-22 18:40:40 +01001260 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001261 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001262 DRM_ERROR("Unclaimed write to %x\n", reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001263 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001264 }
1265}
1266
Andi Kleenf7000882011-10-13 16:08:51 -07001267#define __i915_read(x, y) \
1268u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1269 u##x val = 0; \
Daniel Vettera8b13972012-10-18 14:16:09 +02001270 if (IS_GEN5(dev_priv->dev)) \
1271 ilk_dummy_write(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001272 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001273 unsigned long irqflags; \
1274 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1275 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001276 dev_priv->gt.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001277 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001278 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001279 dev_priv->gt.force_wake_put(dev_priv); \
Keith Packardc9375042012-01-06 11:48:38 -08001280 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Andi Kleenf7000882011-10-13 16:08:51 -07001281 } else { \
1282 val = read##y(dev_priv->regs + reg); \
1283 } \
1284 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1285 return val; \
1286}
1287
1288__i915_read(8, b)
1289__i915_read(16, w)
1290__i915_read(32, l)
1291__i915_read(64, q)
1292#undef __i915_read
1293
1294#define __i915_write(x, y) \
1295void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001296 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001297 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1298 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001299 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001300 } \
Daniel Vettera8b13972012-10-18 14:16:09 +02001301 if (IS_GEN5(dev_priv->dev)) \
1302 ilk_dummy_write(dev_priv); \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001303 hsw_unclaimed_reg_clear(dev_priv, reg); \
Ville Syrjäläfe31b572013-01-25 21:44:47 +02001304 write##y(val, dev_priv->regs + reg); \
Ben Widawsky67a37442012-02-09 10:15:20 +01001305 if (unlikely(__fifo_ret)) { \
1306 gen6_gt_check_fifodbg(dev_priv); \
1307 } \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001308 hsw_unclaimed_reg_check(dev_priv, reg); \
Andi Kleenf7000882011-10-13 16:08:51 -07001309}
1310__i915_write(8, b)
1311__i915_write(16, w)
1312__i915_write(32, l)
1313__i915_write(64, q)
1314#undef __i915_write
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001315
1316static const struct register_whitelist {
1317 uint64_t offset;
1318 uint32_t size;
1319 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1320} whitelist[] = {
1321 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1322};
1323
1324int i915_reg_read_ioctl(struct drm_device *dev,
1325 void *data, struct drm_file *file)
1326{
1327 struct drm_i915_private *dev_priv = dev->dev_private;
1328 struct drm_i915_reg_read *reg = data;
1329 struct register_whitelist const *entry = whitelist;
1330 int i;
1331
1332 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1333 if (entry->offset == reg->offset &&
1334 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1335 break;
1336 }
1337
1338 if (i == ARRAY_SIZE(whitelist))
1339 return -EINVAL;
1340
1341 switch (entry->size) {
1342 case 8:
1343 reg->val = I915_READ64(reg->offset);
1344 break;
1345 case 4:
1346 reg->val = I915_READ(reg->offset);
1347 break;
1348 case 2:
1349 reg->val = I915_READ16(reg->offset);
1350 break;
1351 case 1:
1352 reg->val = I915_READ8(reg->offset);
1353 break;
1354 default:
1355 WARN_ON(1);
1356 return -EINVAL;
1357 }
1358
1359 return 0;
1360}