Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mm/proc-v7.S |
| 3 | * |
| 4 | * Copyright (C) 2001 Deep Blue Solutions Ltd. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This is the "shell" of the ARMv7 processor support. |
| 11 | */ |
Tim Abbott | 991da17 | 2009-04-27 14:02:22 -0400 | [diff] [blame] | 12 | #include <linux/init.h> |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 13 | #include <linux/linkage.h> |
| 14 | #include <asm/assembler.h> |
| 15 | #include <asm/asm-offsets.h> |
Russell King | 5ec9407 | 2008-09-07 19:15:31 +0100 | [diff] [blame] | 16 | #include <asm/hwcap.h> |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 17 | #include <asm/pgtable-hwdef.h> |
| 18 | #include <asm/pgtable.h> |
| 19 | |
| 20 | #include "proc-macros.S" |
| 21 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 22 | #define TTB_S (1 << 1) |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 23 | #define TTB_RGN_NC (0 << 3) |
| 24 | #define TTB_RGN_OC_WBWA (1 << 3) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 25 | #define TTB_RGN_OC_WT (2 << 3) |
| 26 | #define TTB_RGN_OC_WB (3 << 3) |
Tony Thompson | ba3c026 | 2009-05-30 14:00:15 +0100 | [diff] [blame] | 27 | #define TTB_NOS (1 << 5) |
| 28 | #define TTB_IRGN_NC ((0 << 0) | (0 << 6)) |
| 29 | #define TTB_IRGN_WBWA ((0 << 0) | (1 << 6)) |
| 30 | #define TTB_IRGN_WT ((1 << 0) | (0 << 6)) |
| 31 | #define TTB_IRGN_WB ((1 << 0) | (1 << 6)) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 32 | |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 33 | #ifndef CONFIG_SMP |
Tony Thompson | ba3c026 | 2009-05-30 14:00:15 +0100 | [diff] [blame] | 34 | /* PTWs cacheable, inner WB not shareable, outer WB not shareable */ |
| 35 | #define TTB_FLAGS TTB_IRGN_WB|TTB_RGN_OC_WB |
Russell King | 4b46d64 | 2009-11-01 17:44:24 +0000 | [diff] [blame] | 36 | #define PMD_FLAGS PMD_SECT_WB |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 37 | #else |
Tony Thompson | ba3c026 | 2009-05-30 14:00:15 +0100 | [diff] [blame] | 38 | /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */ |
| 39 | #define TTB_FLAGS TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA |
Russell King | 4b46d64 | 2009-11-01 17:44:24 +0000 | [diff] [blame] | 40 | #define PMD_FLAGS PMD_SECT_WBWA|PMD_SECT_S |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 41 | #endif |
| 42 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 43 | ENTRY(cpu_v7_proc_init) |
| 44 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 45 | ENDPROC(cpu_v7_proc_init) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 46 | |
| 47 | ENTRY(cpu_v7_proc_fin) |
Tony Lindgren | 1f667c6 | 2010-01-19 17:01:33 +0100 | [diff] [blame] | 48 | mrc p15, 0, r0, c1, c0, 0 @ ctrl register |
| 49 | bic r0, r0, #0x1000 @ ...i............ |
| 50 | bic r0, r0, #0x0006 @ .............ca. |
| 51 | mcr p15, 0, r0, c1, c0, 0 @ disable caches |
Russell King | 9ca03a2 | 2010-07-26 12:22:12 +0100 | [diff] [blame] | 52 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 53 | ENDPROC(cpu_v7_proc_fin) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 54 | |
| 55 | /* |
| 56 | * cpu_v7_reset(loc) |
| 57 | * |
| 58 | * Perform a soft reset of the system. Put the CPU into the |
| 59 | * same state as it would be if it had been reset, and branch |
| 60 | * to what would be the reset vector. |
| 61 | * |
| 62 | * - loc - location to jump to for soft reset |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 63 | */ |
| 64 | .align 5 |
| 65 | ENTRY(cpu_v7_reset) |
| 66 | mov pc, r0 |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 67 | ENDPROC(cpu_v7_reset) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 68 | |
| 69 | /* |
| 70 | * cpu_v7_do_idle() |
| 71 | * |
| 72 | * Idle the processor (eg, wait for interrupt). |
| 73 | * |
| 74 | * IRQs are already disabled. |
| 75 | */ |
| 76 | ENTRY(cpu_v7_do_idle) |
Catalin Marinas | 8553cb6 | 2008-11-10 14:14:11 +0000 | [diff] [blame] | 77 | dsb @ WFI may enter a low-power mode |
Catalin Marinas | 000b502 | 2008-10-03 11:09:10 +0100 | [diff] [blame] | 78 | wfi |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 79 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 80 | ENDPROC(cpu_v7_do_idle) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 81 | |
| 82 | ENTRY(cpu_v7_dcache_clean_area) |
| 83 | #ifndef TLB_CAN_READ_FROM_L1_CACHE |
| 84 | dcache_line_size r2, r3 |
| 85 | 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry |
| 86 | add r0, r0, r2 |
| 87 | subs r1, r1, r2 |
| 88 | bhi 1b |
| 89 | dsb |
| 90 | #endif |
| 91 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 92 | ENDPROC(cpu_v7_dcache_clean_area) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 93 | |
| 94 | /* |
| 95 | * cpu_v7_switch_mm(pgd_phys, tsk) |
| 96 | * |
| 97 | * Set the translation table base pointer to be pgd_phys |
| 98 | * |
| 99 | * - pgd_phys - physical address of new TTB |
| 100 | * |
| 101 | * It is assumed that: |
| 102 | * - we are not using split page tables |
| 103 | */ |
| 104 | ENTRY(cpu_v7_switch_mm) |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 105 | #ifdef CONFIG_MMU |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 106 | mov r2, #0 |
| 107 | ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 108 | orr r0, r0, #TTB_FLAGS |
Catalin Marinas | 7ce236fc | 2009-04-30 17:06:09 +0100 | [diff] [blame] | 109 | #ifdef CONFIG_ARM_ERRATA_430973 |
| 110 | mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB |
| 111 | #endif |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 112 | mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID |
| 113 | isb |
| 114 | 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0 |
| 115 | isb |
| 116 | mcr p15, 0, r1, c13, c0, 1 @ set context ID |
| 117 | isb |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 118 | #endif |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 119 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 120 | ENDPROC(cpu_v7_switch_mm) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 121 | |
| 122 | /* |
| 123 | * cpu_v7_set_pte_ext(ptep, pte) |
| 124 | * |
| 125 | * Set a level 2 translation table entry. |
| 126 | * |
| 127 | * - ptep - pointer to level 2 translation table entry |
| 128 | * (hardware version is stored at -1024 bytes) |
| 129 | * - pte - PTE value to store |
| 130 | * - ext - value for extended PTE bits |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 131 | */ |
| 132 | ENTRY(cpu_v7_set_pte_ext) |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 133 | #ifdef CONFIG_MMU |
Catalin Marinas | 347c8b7 | 2009-07-24 12:32:56 +0100 | [diff] [blame] | 134 | ARM( str r1, [r0], #-2048 ) @ linux version |
| 135 | THUMB( str r1, [r0] ) @ linux version |
| 136 | THUMB( sub r0, r0, #2048 ) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 137 | |
| 138 | bic r3, r1, #0x000003f0 |
Russell King | 3f69c0c | 2008-09-15 17:23:10 +0100 | [diff] [blame] | 139 | bic r3, r3, #PTE_TYPE_MASK |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 140 | orr r3, r3, r2 |
| 141 | orr r3, r3, #PTE_EXT_AP0 | 2 |
| 142 | |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 143 | tst r1, #1 << 4 |
Russell King | 3f69c0c | 2008-09-15 17:23:10 +0100 | [diff] [blame] | 144 | orrne r3, r3, #PTE_EXT_TEX(1) |
| 145 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 146 | tst r1, #L_PTE_WRITE |
| 147 | tstne r1, #L_PTE_DIRTY |
| 148 | orreq r3, r3, #PTE_EXT_APX |
| 149 | |
| 150 | tst r1, #L_PTE_USER |
| 151 | orrne r3, r3, #PTE_EXT_AP1 |
| 152 | tstne r3, #PTE_EXT_APX |
| 153 | bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0 |
| 154 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 155 | tst r1, #L_PTE_EXEC |
| 156 | orreq r3, r3, #PTE_EXT_XN |
| 157 | |
Russell King | 3f69c0c | 2008-09-15 17:23:10 +0100 | [diff] [blame] | 158 | tst r1, #L_PTE_YOUNG |
| 159 | tstne r1, #L_PTE_PRESENT |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 160 | moveq r3, #0 |
| 161 | |
| 162 | str r3, [r0] |
| 163 | mcr p15, 0, r0, c7, c10, 1 @ flush_pte |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 164 | #endif |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 165 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 166 | ENDPROC(cpu_v7_set_pte_ext) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 167 | |
| 168 | cpu_v7_name: |
| 169 | .ascii "ARMv7 Processor" |
| 170 | .align |
| 171 | |
Tim Abbott | 991da17 | 2009-04-27 14:02:22 -0400 | [diff] [blame] | 172 | __INIT |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 173 | |
| 174 | /* |
| 175 | * __v7_setup |
| 176 | * |
| 177 | * Initialise TLB, Caches, and MMU state ready to switch the MMU |
| 178 | * on. Return in r0 the new CP15 C1 control register setting. |
| 179 | * |
| 180 | * We automatically detect if we have a Harvard cache, and use the |
| 181 | * Harvard cache control instructions insead of the unified cache |
| 182 | * control instructions. |
| 183 | * |
| 184 | * This should be able to cover all ARMv7 cores. |
| 185 | * |
| 186 | * It is assumed that: |
| 187 | * - cache type register is implemented |
| 188 | */ |
| 189 | __v7_setup: |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 190 | #ifdef CONFIG_SMP |
Tony Thompson | 1b3a02eb | 2009-11-04 12:16:38 +0000 | [diff] [blame] | 191 | mrc p15, 0, r0, c1, c0, 1 |
| 192 | tst r0, #(1 << 6) @ SMP/nAMP mode enabled? |
| 193 | orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and |
| 194 | mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 195 | #endif |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 196 | adr r12, __v7_setup_stack @ the local stack |
| 197 | stmia r12, {r0-r5, r7, r9, r11, lr} |
| 198 | bl v7_flush_dcache_all |
| 199 | ldmia r12, {r0-r5, r7, r9, r11, lr} |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 200 | |
| 201 | mrc p15, 0, r0, c0, c0, 0 @ read main ID register |
| 202 | and r10, r0, #0xff000000 @ ARM? |
| 203 | teq r10, #0x41000000 |
| 204 | bne 2f |
| 205 | and r5, r0, #0x00f00000 @ variant |
| 206 | and r6, r0, #0x0000000f @ revision |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame^] | 207 | orr r6, r6, r5, lsr #20-4 @ combine variant and revision |
| 208 | ubfx r0, r0, #4, #12 @ primary part number |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 209 | |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame^] | 210 | /* Cortex-A8 Errata */ |
| 211 | ldr r10, =0x00000c08 @ Cortex-A8 primary part number |
| 212 | teq r0, r10 |
| 213 | bne 2f |
Catalin Marinas | 7ce236fc | 2009-04-30 17:06:09 +0100 | [diff] [blame] | 214 | #ifdef CONFIG_ARM_ERRATA_430973 |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 215 | teq r5, #0x00100000 @ only present in r1p* |
| 216 | mrceq p15, 0, r10, c1, c0, 1 @ read aux control register |
| 217 | orreq r10, r10, #(1 << 6) @ set IBE to 1 |
| 218 | mcreq p15, 0, r10, c1, c0, 1 @ write aux control register |
Catalin Marinas | 7ce236fc | 2009-04-30 17:06:09 +0100 | [diff] [blame] | 219 | #endif |
Catalin Marinas | 855c551 | 2009-04-30 17:06:15 +0100 | [diff] [blame] | 220 | #ifdef CONFIG_ARM_ERRATA_458693 |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame^] | 221 | teq r6, #0x20 @ only present in r2p0 |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 222 | mrceq p15, 0, r10, c1, c0, 1 @ read aux control register |
| 223 | orreq r10, r10, #(1 << 5) @ set L1NEON to 1 |
| 224 | orreq r10, r10, #(1 << 9) @ set PLDNOP to 1 |
| 225 | mcreq p15, 0, r10, c1, c0, 1 @ write aux control register |
Catalin Marinas | 855c551 | 2009-04-30 17:06:15 +0100 | [diff] [blame] | 226 | #endif |
Catalin Marinas | 0516e46 | 2009-04-30 17:06:20 +0100 | [diff] [blame] | 227 | #ifdef CONFIG_ARM_ERRATA_460075 |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame^] | 228 | teq r6, #0x20 @ only present in r2p0 |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 229 | mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register |
| 230 | tsteq r10, #1 << 22 |
| 231 | orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit |
| 232 | mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register |
Catalin Marinas | 0516e46 | 2009-04-30 17:06:20 +0100 | [diff] [blame] | 233 | #endif |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 234 | |
| 235 | 2: mov r10, #0 |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 236 | #ifdef HARVARD_CACHE |
| 237 | mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate |
| 238 | #endif |
| 239 | dsb |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 240 | #ifdef CONFIG_MMU |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 241 | mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs |
| 242 | mcr p15, 0, r10, c2, c0, 2 @ TTB control register |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 243 | orr r4, r4, #TTB_FLAGS |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 244 | mcr p15, 0, r4, c2, c0, 1 @ load TTB1 |
| 245 | mov r10, #0x1f @ domains 0, 1 = manager |
| 246 | mcr p15, 0, r10, c3, c0, 0 @ load domain access register |
Catalin Marinas | 23d1c51 | 2009-05-30 14:00:16 +0100 | [diff] [blame] | 247 | /* |
| 248 | * Memory region attributes with SCTLR.TRE=1 |
| 249 | * |
| 250 | * n = TEX[0],C,B |
| 251 | * TR = PRRR[2n+1:2n] - memory type |
| 252 | * IR = NMRR[2n+1:2n] - inner cacheable property |
| 253 | * OR = NMRR[2n+17:2n+16] - outer cacheable property |
| 254 | * |
| 255 | * n TR IR OR |
| 256 | * UNCACHED 000 00 |
| 257 | * BUFFERABLE 001 10 00 00 |
| 258 | * WRITETHROUGH 010 10 10 10 |
| 259 | * WRITEBACK 011 10 11 11 |
| 260 | * reserved 110 |
| 261 | * WRITEALLOC 111 10 01 01 |
| 262 | * DEV_SHARED 100 01 |
| 263 | * DEV_NONSHARED 100 01 |
| 264 | * DEV_WC 001 10 |
| 265 | * DEV_CACHED 011 10 |
| 266 | * |
| 267 | * Other attributes: |
| 268 | * |
| 269 | * DS0 = PRRR[16] = 0 - device shareable property |
| 270 | * DS1 = PRRR[17] = 1 - device shareable property |
| 271 | * NS0 = PRRR[18] = 0 - normal shareable property |
| 272 | * NS1 = PRRR[19] = 1 - normal shareable property |
| 273 | * NOS = PRRR[24+n] = 1 - not outer shareable |
| 274 | */ |
| 275 | ldr r5, =0xff0a81a8 @ PRRR |
| 276 | ldr r6, =0x40e040e0 @ NMRR |
Russell King | 3f69c0c | 2008-09-15 17:23:10 +0100 | [diff] [blame] | 277 | mcr p15, 0, r5, c10, c2, 0 @ write PRRR |
| 278 | mcr p15, 0, r6, c10, c2, 1 @ write NMRR |
Catalin Marinas | bdaaaec | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 279 | #endif |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 280 | adr r5, v7_crval |
| 281 | ldmia r5, {r5, r6} |
Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 282 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 283 | orr r6, r6, #1 << 25 @ big-endian page tables |
| 284 | #endif |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 285 | mrc p15, 0, r0, c1, c0, 0 @ read control register |
| 286 | bic r0, r0, r5 @ clear bits them |
| 287 | orr r0, r0, r6 @ set them |
Catalin Marinas | 347c8b7 | 2009-07-24 12:32:56 +0100 | [diff] [blame] | 288 | THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 289 | mov pc, lr @ return to head.S:__ret |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 290 | ENDPROC(__v7_setup) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 291 | |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 292 | /* AT |
Catalin Marinas | 213fb2a | 2009-05-30 14:00:16 +0100 | [diff] [blame] | 293 | * TFR EV X F I D LR S |
| 294 | * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 295 | * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced |
Catalin Marinas | 213fb2a | 2009-05-30 14:00:16 +0100 | [diff] [blame] | 296 | * 1 0 110 0011 1100 .111 1101 < we want |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 297 | */ |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 298 | .type v7_crval, #object |
| 299 | v7_crval: |
Catalin Marinas | 213fb2a | 2009-05-30 14:00:16 +0100 | [diff] [blame] | 300 | crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 301 | |
| 302 | __v7_setup_stack: |
| 303 | .space 4 * 11 @ 11 registers |
| 304 | |
| 305 | .type v7_processor_functions, #object |
| 306 | ENTRY(v7_processor_functions) |
| 307 | .word v7_early_abort |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 308 | .word v7_pabort |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 309 | .word cpu_v7_proc_init |
| 310 | .word cpu_v7_proc_fin |
| 311 | .word cpu_v7_reset |
| 312 | .word cpu_v7_do_idle |
| 313 | .word cpu_v7_dcache_clean_area |
| 314 | .word cpu_v7_switch_mm |
| 315 | .word cpu_v7_set_pte_ext |
| 316 | .size v7_processor_functions, . - v7_processor_functions |
| 317 | |
| 318 | .type cpu_arch_name, #object |
| 319 | cpu_arch_name: |
| 320 | .asciz "armv7" |
| 321 | .size cpu_arch_name, . - cpu_arch_name |
| 322 | |
| 323 | .type cpu_elf_name, #object |
| 324 | cpu_elf_name: |
| 325 | .asciz "v7" |
| 326 | .size cpu_elf_name, . - cpu_elf_name |
| 327 | .align |
| 328 | |
| 329 | .section ".proc.info.init", #alloc, #execinstr |
| 330 | |
| 331 | /* |
| 332 | * Match any ARMv7 processor core. |
| 333 | */ |
| 334 | .type __v7_proc_info, #object |
| 335 | __v7_proc_info: |
| 336 | .long 0x000f0000 @ Required ID value |
| 337 | .long 0x000f0000 @ Mask for ID |
| 338 | .long PMD_TYPE_SECT | \ |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 339 | PMD_SECT_AP_WRITE | \ |
Russell King | 4b46d64 | 2009-11-01 17:44:24 +0000 | [diff] [blame] | 340 | PMD_SECT_AP_READ | \ |
| 341 | PMD_FLAGS |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 342 | .long PMD_TYPE_SECT | \ |
| 343 | PMD_SECT_XN | \ |
| 344 | PMD_SECT_AP_WRITE | \ |
| 345 | PMD_SECT_AP_READ |
| 346 | b __v7_setup |
| 347 | .long cpu_arch_name |
| 348 | .long cpu_elf_name |
Tony Lindgren | f159f4e | 2010-07-05 14:53:10 +0100 | [diff] [blame] | 349 | .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 350 | .long cpu_v7_name |
| 351 | .long v7_processor_functions |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 352 | .long v7wbi_tlb_fns |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 353 | .long v6_user_fns |
| 354 | .long v7_cache_fns |
| 355 | .size __v7_proc_info, . - __v7_proc_info |