blob: 75f162db580db26e402a780711198fdbeff4e407 [file] [log] [blame]
Maxime Bizone7300d02009-08-18 13:23:37 +01001#ifndef BCM63XX_REGS_H_
2#define BCM63XX_REGS_H_
3
4/*************************************************************************
5 * _REG relative to RSET_PERF
6 *************************************************************************/
7
8/* Chip Identifier / Revision register */
9#define PERF_REV_REG 0x0
10#define REV_CHIPID_SHIFT 16
11#define REV_CHIPID_MASK (0xffff << REV_CHIPID_SHIFT)
12#define REV_REVID_SHIFT 0
13#define REV_REVID_MASK (0xffff << REV_REVID_SHIFT)
14
15/* Clock Control register */
16#define PERF_CKCTL_REG 0x4
17
Jonas Gorskie5766ae2012-07-24 16:33:12 +020018#define CKCTL_6328_PHYMIPS_EN (1 << 0)
19#define CKCTL_6328_ADSL_QPROC_EN (1 << 1)
20#define CKCTL_6328_ADSL_AFE_EN (1 << 2)
21#define CKCTL_6328_ADSL_EN (1 << 3)
22#define CKCTL_6328_MIPS_EN (1 << 4)
23#define CKCTL_6328_SAR_EN (1 << 5)
24#define CKCTL_6328_PCM_EN (1 << 6)
25#define CKCTL_6328_USBD_EN (1 << 7)
26#define CKCTL_6328_USBH_EN (1 << 8)
27#define CKCTL_6328_HSSPI_EN (1 << 9)
28#define CKCTL_6328_PCIE_EN (1 << 10)
29#define CKCTL_6328_ROBOSW_EN (1 << 11)
30
31#define CKCTL_6328_ALL_SAFE_EN (CKCTL_6328_PHYMIPS_EN | \
32 CKCTL_6328_ADSL_QPROC_EN | \
33 CKCTL_6328_ADSL_AFE_EN | \
34 CKCTL_6328_ADSL_EN | \
35 CKCTL_6328_SAR_EN | \
36 CKCTL_6328_PCM_EN | \
37 CKCTL_6328_USBD_EN | \
38 CKCTL_6328_USBH_EN | \
39 CKCTL_6328_ROBOSW_EN | \
40 CKCTL_6328_PCIE_EN)
41
Maxime Bizone7300d02009-08-18 13:23:37 +010042#define CKCTL_6338_ADSLPHY_EN (1 << 0)
43#define CKCTL_6338_MPI_EN (1 << 1)
44#define CKCTL_6338_DRAM_EN (1 << 2)
45#define CKCTL_6338_ENET_EN (1 << 4)
46#define CKCTL_6338_USBS_EN (1 << 4)
47#define CKCTL_6338_SAR_EN (1 << 5)
48#define CKCTL_6338_SPI_EN (1 << 9)
49
50#define CKCTL_6338_ALL_SAFE_EN (CKCTL_6338_ADSLPHY_EN | \
51 CKCTL_6338_MPI_EN | \
52 CKCTL_6338_ENET_EN | \
53 CKCTL_6338_SAR_EN | \
54 CKCTL_6338_SPI_EN)
55
56#define CKCTL_6345_CPU_EN (1 << 0)
57#define CKCTL_6345_BUS_EN (1 << 1)
58#define CKCTL_6345_EBI_EN (1 << 2)
59#define CKCTL_6345_UART_EN (1 << 3)
60#define CKCTL_6345_ADSLPHY_EN (1 << 4)
61#define CKCTL_6345_ENET_EN (1 << 7)
62#define CKCTL_6345_USBH_EN (1 << 8)
63
64#define CKCTL_6345_ALL_SAFE_EN (CKCTL_6345_ENET_EN | \
65 CKCTL_6345_USBH_EN | \
66 CKCTL_6345_ADSLPHY_EN)
67
68#define CKCTL_6348_ADSLPHY_EN (1 << 0)
69#define CKCTL_6348_MPI_EN (1 << 1)
70#define CKCTL_6348_SDRAM_EN (1 << 2)
71#define CKCTL_6348_M2M_EN (1 << 3)
72#define CKCTL_6348_ENET_EN (1 << 4)
73#define CKCTL_6348_SAR_EN (1 << 5)
74#define CKCTL_6348_USBS_EN (1 << 6)
75#define CKCTL_6348_USBH_EN (1 << 8)
76#define CKCTL_6348_SPI_EN (1 << 9)
77
78#define CKCTL_6348_ALL_SAFE_EN (CKCTL_6348_ADSLPHY_EN | \
79 CKCTL_6348_M2M_EN | \
80 CKCTL_6348_ENET_EN | \
81 CKCTL_6348_SAR_EN | \
82 CKCTL_6348_USBS_EN | \
83 CKCTL_6348_USBH_EN | \
84 CKCTL_6348_SPI_EN)
85
86#define CKCTL_6358_ENET_EN (1 << 4)
87#define CKCTL_6358_ADSLPHY_EN (1 << 5)
88#define CKCTL_6358_PCM_EN (1 << 8)
89#define CKCTL_6358_SPI_EN (1 << 9)
90#define CKCTL_6358_USBS_EN (1 << 10)
91#define CKCTL_6358_SAR_EN (1 << 11)
92#define CKCTL_6358_EMUSB_EN (1 << 17)
93#define CKCTL_6358_ENET0_EN (1 << 18)
94#define CKCTL_6358_ENET1_EN (1 << 19)
95#define CKCTL_6358_USBSU_EN (1 << 20)
96#define CKCTL_6358_EPHY_EN (1 << 21)
97
98#define CKCTL_6358_ALL_SAFE_EN (CKCTL_6358_ENET_EN | \
99 CKCTL_6358_ADSLPHY_EN | \
100 CKCTL_6358_PCM_EN | \
101 CKCTL_6358_SPI_EN | \
102 CKCTL_6358_USBS_EN | \
103 CKCTL_6358_SAR_EN | \
104 CKCTL_6358_EMUSB_EN | \
105 CKCTL_6358_ENET0_EN | \
106 CKCTL_6358_ENET1_EN | \
107 CKCTL_6358_USBSU_EN | \
108 CKCTL_6358_EPHY_EN)
109
Maxime Bizon04712f32011-11-04 19:09:35 +0100110#define CKCTL_6368_VDSL_QPROC_EN (1 << 2)
111#define CKCTL_6368_VDSL_AFE_EN (1 << 3)
112#define CKCTL_6368_VDSL_BONDING_EN (1 << 4)
113#define CKCTL_6368_VDSL_EN (1 << 5)
114#define CKCTL_6368_PHYMIPS_EN (1 << 6)
115#define CKCTL_6368_SWPKT_USB_EN (1 << 7)
116#define CKCTL_6368_SWPKT_SAR_EN (1 << 8)
Florian Fainellid9831a42012-07-04 16:57:09 +0200117#define CKCTL_6368_SPI_EN (1 << 9)
118#define CKCTL_6368_USBD_EN (1 << 10)
119#define CKCTL_6368_SAR_EN (1 << 11)
120#define CKCTL_6368_ROBOSW_EN (1 << 12)
121#define CKCTL_6368_UTOPIA_EN (1 << 13)
122#define CKCTL_6368_PCM_EN (1 << 14)
123#define CKCTL_6368_USBH_EN (1 << 15)
Maxime Bizon04712f32011-11-04 19:09:35 +0100124#define CKCTL_6368_DISABLE_GLESS_EN (1 << 16)
Florian Fainellid9831a42012-07-04 16:57:09 +0200125#define CKCTL_6368_NAND_EN (1 << 17)
126#define CKCTL_6368_IPSEC_EN (1 << 18)
Maxime Bizon04712f32011-11-04 19:09:35 +0100127
128#define CKCTL_6368_ALL_SAFE_EN (CKCTL_6368_SWPKT_USB_EN | \
129 CKCTL_6368_SWPKT_SAR_EN | \
Florian Fainellid9831a42012-07-04 16:57:09 +0200130 CKCTL_6368_SPI_EN | \
131 CKCTL_6368_USBD_EN | \
132 CKCTL_6368_SAR_EN | \
133 CKCTL_6368_ROBOSW_EN | \
134 CKCTL_6368_UTOPIA_EN | \
135 CKCTL_6368_PCM_EN | \
136 CKCTL_6368_USBH_EN | \
Maxime Bizon04712f32011-11-04 19:09:35 +0100137 CKCTL_6368_DISABLE_GLESS_EN | \
Florian Fainellid9831a42012-07-04 16:57:09 +0200138 CKCTL_6368_NAND_EN | \
139 CKCTL_6368_IPSEC_EN)
Maxime Bizon04712f32011-11-04 19:09:35 +0100140
Maxime Bizone7300d02009-08-18 13:23:37 +0100141/* System PLL Control register */
142#define PERF_SYS_PLL_CTL_REG 0x8
143#define SYS_PLL_SOFT_RESET 0x1
144
145/* Interrupt Mask register */
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200146#define PERF_IRQMASK_6328_REG 0x20
Maxime Bizonf61cced2011-11-04 19:09:31 +0100147#define PERF_IRQMASK_6338_REG 0xc
148#define PERF_IRQMASK_6345_REG 0xc
149#define PERF_IRQMASK_6348_REG 0xc
150#define PERF_IRQMASK_6358_REG 0xc
Maxime Bizon04712f32011-11-04 19:09:35 +0100151#define PERF_IRQMASK_6368_REG 0x20
Maxime Bizone7300d02009-08-18 13:23:37 +0100152
153/* Interrupt Status register */
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200154#define PERF_IRQSTAT_6328_REG 0x28
Maxime Bizonf61cced2011-11-04 19:09:31 +0100155#define PERF_IRQSTAT_6338_REG 0x10
156#define PERF_IRQSTAT_6345_REG 0x10
157#define PERF_IRQSTAT_6348_REG 0x10
158#define PERF_IRQSTAT_6358_REG 0x10
Maxime Bizon04712f32011-11-04 19:09:35 +0100159#define PERF_IRQSTAT_6368_REG 0x28
Maxime Bizone7300d02009-08-18 13:23:37 +0100160
161/* External Interrupt Configuration register */
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200162#define PERF_EXTIRQ_CFG_REG_6328 0x18
Maxime Bizon62248922011-11-04 19:09:34 +0100163#define PERF_EXTIRQ_CFG_REG_6338 0x14
Maxime Bizon64eaea42012-07-13 07:46:03 +0000164#define PERF_EXTIRQ_CFG_REG_6345 0x14
Maxime Bizon62248922011-11-04 19:09:34 +0100165#define PERF_EXTIRQ_CFG_REG_6348 0x14
166#define PERF_EXTIRQ_CFG_REG_6358 0x14
Maxime Bizon04712f32011-11-04 19:09:35 +0100167#define PERF_EXTIRQ_CFG_REG_6368 0x18
168
169#define PERF_EXTIRQ_CFG_REG2_6368 0x1c
Maxime Bizone7300d02009-08-18 13:23:37 +0100170
Maxime Bizon62248922011-11-04 19:09:34 +0100171/* for 6348 only */
172#define EXTIRQ_CFG_SENSE_6348(x) (1 << (x))
173#define EXTIRQ_CFG_STAT_6348(x) (1 << (x + 5))
174#define EXTIRQ_CFG_CLEAR_6348(x) (1 << (x + 10))
175#define EXTIRQ_CFG_MASK_6348(x) (1 << (x + 15))
176#define EXTIRQ_CFG_BOTHEDGE_6348(x) (1 << (x + 20))
177#define EXTIRQ_CFG_LEVELSENSE_6348(x) (1 << (x + 25))
178#define EXTIRQ_CFG_CLEAR_ALL_6348 (0xf << 10)
179#define EXTIRQ_CFG_MASK_ALL_6348 (0xf << 15)
180
181/* for all others */
182#define EXTIRQ_CFG_SENSE(x) (1 << (x))
183#define EXTIRQ_CFG_STAT(x) (1 << (x + 4))
184#define EXTIRQ_CFG_CLEAR(x) (1 << (x + 8))
185#define EXTIRQ_CFG_MASK(x) (1 << (x + 12))
186#define EXTIRQ_CFG_BOTHEDGE(x) (1 << (x + 16))
187#define EXTIRQ_CFG_LEVELSENSE(x) (1 << (x + 20))
188#define EXTIRQ_CFG_CLEAR_ALL (0xf << 8)
189#define EXTIRQ_CFG_MASK_ALL (0xf << 12)
Maxime Bizone7300d02009-08-18 13:23:37 +0100190
191/* Soft Reset register */
192#define PERF_SOFTRESET_REG 0x28
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200193#define PERF_SOFTRESET_6328_REG 0x10
Maxime Bizon04712f32011-11-04 19:09:35 +0100194#define PERF_SOFTRESET_6368_REG 0x10
Maxime Bizone7300d02009-08-18 13:23:37 +0100195
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200196#define SOFTRESET_6328_SPI_MASK (1 << 0)
197#define SOFTRESET_6328_EPHY_MASK (1 << 1)
198#define SOFTRESET_6328_SAR_MASK (1 << 2)
199#define SOFTRESET_6328_ENETSW_MASK (1 << 3)
200#define SOFTRESET_6328_USBS_MASK (1 << 4)
201#define SOFTRESET_6328_USBH_MASK (1 << 5)
202#define SOFTRESET_6328_PCM_MASK (1 << 6)
203#define SOFTRESET_6328_PCIE_CORE_MASK (1 << 7)
204#define SOFTRESET_6328_PCIE_MASK (1 << 8)
205#define SOFTRESET_6328_PCIE_EXT_MASK (1 << 9)
206#define SOFTRESET_6328_PCIE_HARD_MASK (1 << 10)
207
Maxime Bizone7300d02009-08-18 13:23:37 +0100208#define SOFTRESET_6338_SPI_MASK (1 << 0)
209#define SOFTRESET_6338_ENET_MASK (1 << 2)
210#define SOFTRESET_6338_USBH_MASK (1 << 3)
211#define SOFTRESET_6338_USBS_MASK (1 << 4)
212#define SOFTRESET_6338_ADSL_MASK (1 << 5)
213#define SOFTRESET_6338_DMAMEM_MASK (1 << 6)
214#define SOFTRESET_6338_SAR_MASK (1 << 7)
215#define SOFTRESET_6338_ACLC_MASK (1 << 8)
216#define SOFTRESET_6338_ADSLMIPSPLL_MASK (1 << 10)
217#define SOFTRESET_6338_ALL (SOFTRESET_6338_SPI_MASK | \
218 SOFTRESET_6338_ENET_MASK | \
219 SOFTRESET_6338_USBH_MASK | \
220 SOFTRESET_6338_USBS_MASK | \
221 SOFTRESET_6338_ADSL_MASK | \
222 SOFTRESET_6338_DMAMEM_MASK | \
223 SOFTRESET_6338_SAR_MASK | \
224 SOFTRESET_6338_ACLC_MASK | \
225 SOFTRESET_6338_ADSLMIPSPLL_MASK)
226
227#define SOFTRESET_6348_SPI_MASK (1 << 0)
228#define SOFTRESET_6348_ENET_MASK (1 << 2)
229#define SOFTRESET_6348_USBH_MASK (1 << 3)
230#define SOFTRESET_6348_USBS_MASK (1 << 4)
231#define SOFTRESET_6348_ADSL_MASK (1 << 5)
232#define SOFTRESET_6348_DMAMEM_MASK (1 << 6)
233#define SOFTRESET_6348_SAR_MASK (1 << 7)
234#define SOFTRESET_6348_ACLC_MASK (1 << 8)
235#define SOFTRESET_6348_ADSLMIPSPLL_MASK (1 << 10)
236
237#define SOFTRESET_6348_ALL (SOFTRESET_6348_SPI_MASK | \
238 SOFTRESET_6348_ENET_MASK | \
239 SOFTRESET_6348_USBH_MASK | \
240 SOFTRESET_6348_USBS_MASK | \
241 SOFTRESET_6348_ADSL_MASK | \
242 SOFTRESET_6348_DMAMEM_MASK | \
243 SOFTRESET_6348_SAR_MASK | \
244 SOFTRESET_6348_ACLC_MASK | \
245 SOFTRESET_6348_ADSLMIPSPLL_MASK)
246
Maxime Bizon04712f32011-11-04 19:09:35 +0100247#define SOFTRESET_6368_SPI_MASK (1 << 0)
248#define SOFTRESET_6368_MPI_MASK (1 << 3)
249#define SOFTRESET_6368_EPHY_MASK (1 << 6)
250#define SOFTRESET_6368_SAR_MASK (1 << 7)
251#define SOFTRESET_6368_ENETSW_MASK (1 << 10)
252#define SOFTRESET_6368_USBS_MASK (1 << 11)
253#define SOFTRESET_6368_USBH_MASK (1 << 12)
254#define SOFTRESET_6368_PCM_MASK (1 << 13)
255
Maxime Bizone7300d02009-08-18 13:23:37 +0100256/* MIPS PLL control register */
257#define PERF_MIPSPLLCTL_REG 0x34
258#define MIPSPLLCTL_N1_SHIFT 20
259#define MIPSPLLCTL_N1_MASK (0x7 << MIPSPLLCTL_N1_SHIFT)
260#define MIPSPLLCTL_N2_SHIFT 15
261#define MIPSPLLCTL_N2_MASK (0x1f << MIPSPLLCTL_N2_SHIFT)
262#define MIPSPLLCTL_M1REF_SHIFT 12
263#define MIPSPLLCTL_M1REF_MASK (0x7 << MIPSPLLCTL_M1REF_SHIFT)
264#define MIPSPLLCTL_M2REF_SHIFT 9
265#define MIPSPLLCTL_M2REF_MASK (0x7 << MIPSPLLCTL_M2REF_SHIFT)
266#define MIPSPLLCTL_M1CPU_SHIFT 6
267#define MIPSPLLCTL_M1CPU_MASK (0x7 << MIPSPLLCTL_M1CPU_SHIFT)
268#define MIPSPLLCTL_M1BUS_SHIFT 3
269#define MIPSPLLCTL_M1BUS_MASK (0x7 << MIPSPLLCTL_M1BUS_SHIFT)
270#define MIPSPLLCTL_M2BUS_SHIFT 0
271#define MIPSPLLCTL_M2BUS_MASK (0x7 << MIPSPLLCTL_M2BUS_SHIFT)
272
273/* ADSL PHY PLL Control register */
274#define PERF_ADSLPLLCTL_REG 0x38
275#define ADSLPLLCTL_N1_SHIFT 20
276#define ADSLPLLCTL_N1_MASK (0x7 << ADSLPLLCTL_N1_SHIFT)
277#define ADSLPLLCTL_N2_SHIFT 15
278#define ADSLPLLCTL_N2_MASK (0x1f << ADSLPLLCTL_N2_SHIFT)
279#define ADSLPLLCTL_M1REF_SHIFT 12
280#define ADSLPLLCTL_M1REF_MASK (0x7 << ADSLPLLCTL_M1REF_SHIFT)
281#define ADSLPLLCTL_M2REF_SHIFT 9
282#define ADSLPLLCTL_M2REF_MASK (0x7 << ADSLPLLCTL_M2REF_SHIFT)
283#define ADSLPLLCTL_M1CPU_SHIFT 6
284#define ADSLPLLCTL_M1CPU_MASK (0x7 << ADSLPLLCTL_M1CPU_SHIFT)
285#define ADSLPLLCTL_M1BUS_SHIFT 3
286#define ADSLPLLCTL_M1BUS_MASK (0x7 << ADSLPLLCTL_M1BUS_SHIFT)
287#define ADSLPLLCTL_M2BUS_SHIFT 0
288#define ADSLPLLCTL_M2BUS_MASK (0x7 << ADSLPLLCTL_M2BUS_SHIFT)
289
290#define ADSLPLLCTL_VAL(n1, n2, m1ref, m2ref, m1cpu, m1bus, m2bus) \
291 (((n1) << ADSLPLLCTL_N1_SHIFT) | \
292 ((n2) << ADSLPLLCTL_N2_SHIFT) | \
293 ((m1ref) << ADSLPLLCTL_M1REF_SHIFT) | \
294 ((m2ref) << ADSLPLLCTL_M2REF_SHIFT) | \
295 ((m1cpu) << ADSLPLLCTL_M1CPU_SHIFT) | \
296 ((m1bus) << ADSLPLLCTL_M1BUS_SHIFT) | \
297 ((m2bus) << ADSLPLLCTL_M2BUS_SHIFT))
298
299
300/*************************************************************************
301 * _REG relative to RSET_TIMER
302 *************************************************************************/
303
304#define BCM63XX_TIMER_COUNT 4
305#define TIMER_T0_ID 0
306#define TIMER_T1_ID 1
307#define TIMER_T2_ID 2
308#define TIMER_WDT_ID 3
309
310/* Timer irqstat register */
311#define TIMER_IRQSTAT_REG 0
312#define TIMER_IRQSTAT_TIMER_CAUSE(x) (1 << (x))
313#define TIMER_IRQSTAT_TIMER0_CAUSE (1 << 0)
314#define TIMER_IRQSTAT_TIMER1_CAUSE (1 << 1)
315#define TIMER_IRQSTAT_TIMER2_CAUSE (1 << 2)
316#define TIMER_IRQSTAT_WDT_CAUSE (1 << 3)
317#define TIMER_IRQSTAT_TIMER_IR_EN(x) (1 << ((x) + 8))
318#define TIMER_IRQSTAT_TIMER0_IR_EN (1 << 8)
319#define TIMER_IRQSTAT_TIMER1_IR_EN (1 << 9)
320#define TIMER_IRQSTAT_TIMER2_IR_EN (1 << 10)
321
322/* Timer control register */
323#define TIMER_CTLx_REG(x) (0x4 + (x * 4))
324#define TIMER_CTL0_REG 0x4
325#define TIMER_CTL1_REG 0x8
326#define TIMER_CTL2_REG 0xC
327#define TIMER_CTL_COUNTDOWN_MASK (0x3fffffff)
328#define TIMER_CTL_MONOTONIC_MASK (1 << 30)
329#define TIMER_CTL_ENABLE_MASK (1 << 31)
330
331
332/*************************************************************************
333 * _REG relative to RSET_WDT
334 *************************************************************************/
335
336/* Watchdog default count register */
337#define WDT_DEFVAL_REG 0x0
338
339/* Watchdog control register */
340#define WDT_CTL_REG 0x4
341
342/* Watchdog control register constants */
343#define WDT_START_1 (0xff00)
344#define WDT_START_2 (0x00ff)
345#define WDT_STOP_1 (0xee00)
346#define WDT_STOP_2 (0x00ee)
347
348/* Watchdog reset length register */
349#define WDT_RSTLEN_REG 0x8
350
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200351/* Watchdog soft reset register (BCM6328 only) */
352#define WDT_SOFTRESET_REG 0xc
Maxime Bizone7300d02009-08-18 13:23:37 +0100353
354/*************************************************************************
355 * _REG relative to RSET_UARTx
356 *************************************************************************/
357
358/* UART Control Register */
359#define UART_CTL_REG 0x0
360#define UART_CTL_RXTMOUTCNT_SHIFT 0
361#define UART_CTL_RXTMOUTCNT_MASK (0x1f << UART_CTL_RXTMOUTCNT_SHIFT)
362#define UART_CTL_RSTTXDN_SHIFT 5
363#define UART_CTL_RSTTXDN_MASK (1 << UART_CTL_RSTTXDN_SHIFT)
364#define UART_CTL_RSTRXFIFO_SHIFT 6
365#define UART_CTL_RSTRXFIFO_MASK (1 << UART_CTL_RSTRXFIFO_SHIFT)
366#define UART_CTL_RSTTXFIFO_SHIFT 7
367#define UART_CTL_RSTTXFIFO_MASK (1 << UART_CTL_RSTTXFIFO_SHIFT)
368#define UART_CTL_STOPBITS_SHIFT 8
369#define UART_CTL_STOPBITS_MASK (0xf << UART_CTL_STOPBITS_SHIFT)
370#define UART_CTL_STOPBITS_1 (0x7 << UART_CTL_STOPBITS_SHIFT)
371#define UART_CTL_STOPBITS_2 (0xf << UART_CTL_STOPBITS_SHIFT)
372#define UART_CTL_BITSPERSYM_SHIFT 12
373#define UART_CTL_BITSPERSYM_MASK (0x3 << UART_CTL_BITSPERSYM_SHIFT)
374#define UART_CTL_XMITBRK_SHIFT 14
375#define UART_CTL_XMITBRK_MASK (1 << UART_CTL_XMITBRK_SHIFT)
376#define UART_CTL_RSVD_SHIFT 15
377#define UART_CTL_RSVD_MASK (1 << UART_CTL_RSVD_SHIFT)
378#define UART_CTL_RXPAREVEN_SHIFT 16
379#define UART_CTL_RXPAREVEN_MASK (1 << UART_CTL_RXPAREVEN_SHIFT)
380#define UART_CTL_RXPAREN_SHIFT 17
381#define UART_CTL_RXPAREN_MASK (1 << UART_CTL_RXPAREN_SHIFT)
382#define UART_CTL_TXPAREVEN_SHIFT 18
383#define UART_CTL_TXPAREVEN_MASK (1 << UART_CTL_TXPAREVEN_SHIFT)
384#define UART_CTL_TXPAREN_SHIFT 18
385#define UART_CTL_TXPAREN_MASK (1 << UART_CTL_TXPAREN_SHIFT)
386#define UART_CTL_LOOPBACK_SHIFT 20
387#define UART_CTL_LOOPBACK_MASK (1 << UART_CTL_LOOPBACK_SHIFT)
388#define UART_CTL_RXEN_SHIFT 21
389#define UART_CTL_RXEN_MASK (1 << UART_CTL_RXEN_SHIFT)
390#define UART_CTL_TXEN_SHIFT 22
391#define UART_CTL_TXEN_MASK (1 << UART_CTL_TXEN_SHIFT)
392#define UART_CTL_BRGEN_SHIFT 23
393#define UART_CTL_BRGEN_MASK (1 << UART_CTL_BRGEN_SHIFT)
394
395/* UART Baudword register */
396#define UART_BAUD_REG 0x4
397
398/* UART Misc Control register */
399#define UART_MCTL_REG 0x8
400#define UART_MCTL_DTR_SHIFT 0
401#define UART_MCTL_DTR_MASK (1 << UART_MCTL_DTR_SHIFT)
402#define UART_MCTL_RTS_SHIFT 1
403#define UART_MCTL_RTS_MASK (1 << UART_MCTL_RTS_SHIFT)
404#define UART_MCTL_RXFIFOTHRESH_SHIFT 8
405#define UART_MCTL_RXFIFOTHRESH_MASK (0xf << UART_MCTL_RXFIFOTHRESH_SHIFT)
406#define UART_MCTL_TXFIFOTHRESH_SHIFT 12
407#define UART_MCTL_TXFIFOTHRESH_MASK (0xf << UART_MCTL_TXFIFOTHRESH_SHIFT)
408#define UART_MCTL_RXFIFOFILL_SHIFT 16
409#define UART_MCTL_RXFIFOFILL_MASK (0x1f << UART_MCTL_RXFIFOFILL_SHIFT)
410#define UART_MCTL_TXFIFOFILL_SHIFT 24
411#define UART_MCTL_TXFIFOFILL_MASK (0x1f << UART_MCTL_TXFIFOFILL_SHIFT)
412
413/* UART External Input Configuration register */
414#define UART_EXTINP_REG 0xc
415#define UART_EXTINP_RI_SHIFT 0
416#define UART_EXTINP_RI_MASK (1 << UART_EXTINP_RI_SHIFT)
417#define UART_EXTINP_CTS_SHIFT 1
418#define UART_EXTINP_CTS_MASK (1 << UART_EXTINP_CTS_SHIFT)
419#define UART_EXTINP_DCD_SHIFT 2
420#define UART_EXTINP_DCD_MASK (1 << UART_EXTINP_DCD_SHIFT)
421#define UART_EXTINP_DSR_SHIFT 3
422#define UART_EXTINP_DSR_MASK (1 << UART_EXTINP_DSR_SHIFT)
423#define UART_EXTINP_IRSTAT(x) (1 << (x + 4))
424#define UART_EXTINP_IRMASK(x) (1 << (x + 8))
425#define UART_EXTINP_IR_RI 0
426#define UART_EXTINP_IR_CTS 1
427#define UART_EXTINP_IR_DCD 2
428#define UART_EXTINP_IR_DSR 3
429#define UART_EXTINP_RI_NOSENSE_SHIFT 16
430#define UART_EXTINP_RI_NOSENSE_MASK (1 << UART_EXTINP_RI_NOSENSE_SHIFT)
431#define UART_EXTINP_CTS_NOSENSE_SHIFT 17
432#define UART_EXTINP_CTS_NOSENSE_MASK (1 << UART_EXTINP_CTS_NOSENSE_SHIFT)
433#define UART_EXTINP_DCD_NOSENSE_SHIFT 18
434#define UART_EXTINP_DCD_NOSENSE_MASK (1 << UART_EXTINP_DCD_NOSENSE_SHIFT)
435#define UART_EXTINP_DSR_NOSENSE_SHIFT 19
436#define UART_EXTINP_DSR_NOSENSE_MASK (1 << UART_EXTINP_DSR_NOSENSE_SHIFT)
437
438/* UART Interrupt register */
439#define UART_IR_REG 0x10
440#define UART_IR_MASK(x) (1 << (x + 16))
441#define UART_IR_STAT(x) (1 << (x))
442#define UART_IR_EXTIP 0
443#define UART_IR_TXUNDER 1
444#define UART_IR_TXOVER 2
445#define UART_IR_TXTRESH 3
446#define UART_IR_TXRDLATCH 4
447#define UART_IR_TXEMPTY 5
448#define UART_IR_RXUNDER 6
449#define UART_IR_RXOVER 7
450#define UART_IR_RXTIMEOUT 8
451#define UART_IR_RXFULL 9
452#define UART_IR_RXTHRESH 10
453#define UART_IR_RXNOTEMPTY 11
454#define UART_IR_RXFRAMEERR 12
455#define UART_IR_RXPARERR 13
456#define UART_IR_RXBRK 14
457#define UART_IR_TXDONE 15
458
459/* UART Fifo register */
460#define UART_FIFO_REG 0x14
461#define UART_FIFO_VALID_SHIFT 0
462#define UART_FIFO_VALID_MASK 0xff
463#define UART_FIFO_FRAMEERR_SHIFT 8
464#define UART_FIFO_FRAMEERR_MASK (1 << UART_FIFO_FRAMEERR_SHIFT)
465#define UART_FIFO_PARERR_SHIFT 9
466#define UART_FIFO_PARERR_MASK (1 << UART_FIFO_PARERR_SHIFT)
467#define UART_FIFO_BRKDET_SHIFT 10
468#define UART_FIFO_BRKDET_MASK (1 << UART_FIFO_BRKDET_SHIFT)
469#define UART_FIFO_ANYERR_MASK (UART_FIFO_FRAMEERR_MASK | \
470 UART_FIFO_PARERR_MASK | \
471 UART_FIFO_BRKDET_MASK)
472
473
474/*************************************************************************
475 * _REG relative to RSET_GPIO
476 *************************************************************************/
477
478/* GPIO registers */
479#define GPIO_CTL_HI_REG 0x0
480#define GPIO_CTL_LO_REG 0x4
481#define GPIO_DATA_HI_REG 0x8
482#define GPIO_DATA_LO_REG 0xC
Florian Fainelli92d9ae22011-11-16 19:11:21 +0100483#define GPIO_DATA_LO_REG_6345 0x8
Maxime Bizone7300d02009-08-18 13:23:37 +0100484
485/* GPIO mux registers and constants */
486#define GPIO_MODE_REG 0x18
487
488#define GPIO_MODE_6348_G4_DIAG 0x00090000
489#define GPIO_MODE_6348_G4_UTOPIA 0x00080000
490#define GPIO_MODE_6348_G4_LEGACY_LED 0x00030000
491#define GPIO_MODE_6348_G4_MII_SNOOP 0x00020000
492#define GPIO_MODE_6348_G4_EXT_EPHY 0x00010000
493#define GPIO_MODE_6348_G3_DIAG 0x00009000
494#define GPIO_MODE_6348_G3_UTOPIA 0x00008000
495#define GPIO_MODE_6348_G3_EXT_MII 0x00007000
496#define GPIO_MODE_6348_G2_DIAG 0x00000900
497#define GPIO_MODE_6348_G2_PCI 0x00000500
498#define GPIO_MODE_6348_G1_DIAG 0x00000090
499#define GPIO_MODE_6348_G1_UTOPIA 0x00000080
500#define GPIO_MODE_6348_G1_SPI_UART 0x00000060
501#define GPIO_MODE_6348_G1_SPI_MASTER 0x00000060
502#define GPIO_MODE_6348_G1_MII_PCCARD 0x00000040
503#define GPIO_MODE_6348_G1_MII_SNOOP 0x00000020
504#define GPIO_MODE_6348_G1_EXT_EPHY 0x00000010
505#define GPIO_MODE_6348_G0_DIAG 0x00000009
506#define GPIO_MODE_6348_G0_EXT_MII 0x00000007
507
508#define GPIO_MODE_6358_EXTRACS (1 << 5)
509#define GPIO_MODE_6358_UART1 (1 << 6)
510#define GPIO_MODE_6358_EXTRA_SPI_SS (1 << 7)
511#define GPIO_MODE_6358_SERIAL_LED (1 << 10)
512#define GPIO_MODE_6358_UTOPIA (1 << 12)
513
Maxime Bizon04712f32011-11-04 19:09:35 +0100514#define GPIO_MODE_6368_ANALOG_AFE_0 (1 << 0)
515#define GPIO_MODE_6368_ANALOG_AFE_1 (1 << 1)
516#define GPIO_MODE_6368_SYS_IRQ (1 << 2)
517#define GPIO_MODE_6368_SERIAL_LED_DATA (1 << 3)
518#define GPIO_MODE_6368_SERIAL_LED_CLK (1 << 4)
519#define GPIO_MODE_6368_INET_LED (1 << 5)
520#define GPIO_MODE_6368_EPHY0_LED (1 << 6)
521#define GPIO_MODE_6368_EPHY1_LED (1 << 7)
522#define GPIO_MODE_6368_EPHY2_LED (1 << 8)
523#define GPIO_MODE_6368_EPHY3_LED (1 << 9)
524#define GPIO_MODE_6368_ROBOSW_LED_DAT (1 << 10)
525#define GPIO_MODE_6368_ROBOSW_LED_CLK (1 << 11)
526#define GPIO_MODE_6368_ROBOSW_LED0 (1 << 12)
527#define GPIO_MODE_6368_ROBOSW_LED1 (1 << 13)
528#define GPIO_MODE_6368_USBD_LED (1 << 14)
529#define GPIO_MODE_6368_NTR_PULSE (1 << 15)
530#define GPIO_MODE_6368_PCI_REQ1 (1 << 16)
531#define GPIO_MODE_6368_PCI_GNT1 (1 << 17)
532#define GPIO_MODE_6368_PCI_INTB (1 << 18)
533#define GPIO_MODE_6368_PCI_REQ0 (1 << 19)
534#define GPIO_MODE_6368_PCI_GNT0 (1 << 20)
535#define GPIO_MODE_6368_PCMCIA_CD1 (1 << 22)
536#define GPIO_MODE_6368_PCMCIA_CD2 (1 << 23)
537#define GPIO_MODE_6368_PCMCIA_VS1 (1 << 24)
538#define GPIO_MODE_6368_PCMCIA_VS2 (1 << 25)
539#define GPIO_MODE_6368_EBI_CS2 (1 << 26)
540#define GPIO_MODE_6368_EBI_CS3 (1 << 27)
541#define GPIO_MODE_6368_SPI_SSN2 (1 << 28)
542#define GPIO_MODE_6368_SPI_SSN3 (1 << 29)
543#define GPIO_MODE_6368_SPI_SSN4 (1 << 30)
544#define GPIO_MODE_6368_SPI_SSN5 (1 << 31)
545
546
547#define GPIO_BASEMODE_6368_REG 0x38
548#define GPIO_BASEMODE_6368_UART2 0x1
549#define GPIO_BASEMODE_6368_GPIO 0x0
550#define GPIO_BASEMODE_6368_MASK 0x7
551/* those bits must be kept as read in gpio basemode register*/
Maxime Bizone7300d02009-08-18 13:23:37 +0100552
Jonas Gorskiaaf3fed2012-07-24 16:33:11 +0200553#define GPIO_STRAPBUS_REG 0x40
554#define STRAPBUS_6358_BOOT_SEL_PARALLEL (1 << 1)
555#define STRAPBUS_6358_BOOT_SEL_SERIAL (0 << 1)
556#define STRAPBUS_6368_BOOT_SEL_MASK 0x3
557#define STRAPBUS_6368_BOOT_SEL_NAND 0
558#define STRAPBUS_6368_BOOT_SEL_SERIAL 1
559#define STRAPBUS_6368_BOOT_SEL_PARALLEL 3
560
561
Maxime Bizone7300d02009-08-18 13:23:37 +0100562/*************************************************************************
563 * _REG relative to RSET_ENET
564 *************************************************************************/
565
566/* Receiver Configuration register */
567#define ENET_RXCFG_REG 0x0
568#define ENET_RXCFG_ALLMCAST_SHIFT 1
569#define ENET_RXCFG_ALLMCAST_MASK (1 << ENET_RXCFG_ALLMCAST_SHIFT)
570#define ENET_RXCFG_PROMISC_SHIFT 3
571#define ENET_RXCFG_PROMISC_MASK (1 << ENET_RXCFG_PROMISC_SHIFT)
572#define ENET_RXCFG_LOOPBACK_SHIFT 4
573#define ENET_RXCFG_LOOPBACK_MASK (1 << ENET_RXCFG_LOOPBACK_SHIFT)
574#define ENET_RXCFG_ENFLOW_SHIFT 5
575#define ENET_RXCFG_ENFLOW_MASK (1 << ENET_RXCFG_ENFLOW_SHIFT)
576
577/* Receive Maximum Length register */
578#define ENET_RXMAXLEN_REG 0x4
579#define ENET_RXMAXLEN_SHIFT 0
580#define ENET_RXMAXLEN_MASK (0x7ff << ENET_RXMAXLEN_SHIFT)
581
582/* Transmit Maximum Length register */
583#define ENET_TXMAXLEN_REG 0x8
584#define ENET_TXMAXLEN_SHIFT 0
585#define ENET_TXMAXLEN_MASK (0x7ff << ENET_TXMAXLEN_SHIFT)
586
587/* MII Status/Control register */
588#define ENET_MIISC_REG 0x10
589#define ENET_MIISC_MDCFREQDIV_SHIFT 0
590#define ENET_MIISC_MDCFREQDIV_MASK (0x7f << ENET_MIISC_MDCFREQDIV_SHIFT)
591#define ENET_MIISC_PREAMBLEEN_SHIFT 7
592#define ENET_MIISC_PREAMBLEEN_MASK (1 << ENET_MIISC_PREAMBLEEN_SHIFT)
593
594/* MII Data register */
595#define ENET_MIIDATA_REG 0x14
596#define ENET_MIIDATA_DATA_SHIFT 0
597#define ENET_MIIDATA_DATA_MASK (0xffff << ENET_MIIDATA_DATA_SHIFT)
598#define ENET_MIIDATA_TA_SHIFT 16
599#define ENET_MIIDATA_TA_MASK (0x3 << ENET_MIIDATA_TA_SHIFT)
600#define ENET_MIIDATA_REG_SHIFT 18
601#define ENET_MIIDATA_REG_MASK (0x1f << ENET_MIIDATA_REG_SHIFT)
602#define ENET_MIIDATA_PHYID_SHIFT 23
603#define ENET_MIIDATA_PHYID_MASK (0x1f << ENET_MIIDATA_PHYID_SHIFT)
604#define ENET_MIIDATA_OP_READ_MASK (0x6 << 28)
605#define ENET_MIIDATA_OP_WRITE_MASK (0x5 << 28)
606
607/* Ethernet Interrupt Mask register */
608#define ENET_IRMASK_REG 0x18
609
610/* Ethernet Interrupt register */
611#define ENET_IR_REG 0x1c
612#define ENET_IR_MII (1 << 0)
613#define ENET_IR_MIB (1 << 1)
614#define ENET_IR_FLOWC (1 << 2)
615
616/* Ethernet Control register */
617#define ENET_CTL_REG 0x2c
618#define ENET_CTL_ENABLE_SHIFT 0
619#define ENET_CTL_ENABLE_MASK (1 << ENET_CTL_ENABLE_SHIFT)
620#define ENET_CTL_DISABLE_SHIFT 1
621#define ENET_CTL_DISABLE_MASK (1 << ENET_CTL_DISABLE_SHIFT)
622#define ENET_CTL_SRESET_SHIFT 2
623#define ENET_CTL_SRESET_MASK (1 << ENET_CTL_SRESET_SHIFT)
624#define ENET_CTL_EPHYSEL_SHIFT 3
625#define ENET_CTL_EPHYSEL_MASK (1 << ENET_CTL_EPHYSEL_SHIFT)
626
627/* Transmit Control register */
628#define ENET_TXCTL_REG 0x30
629#define ENET_TXCTL_FD_SHIFT 0
630#define ENET_TXCTL_FD_MASK (1 << ENET_TXCTL_FD_SHIFT)
631
632/* Transmit Watermask register */
633#define ENET_TXWMARK_REG 0x34
634#define ENET_TXWMARK_WM_SHIFT 0
635#define ENET_TXWMARK_WM_MASK (0x3f << ENET_TXWMARK_WM_SHIFT)
636
637/* MIB Control register */
638#define ENET_MIBCTL_REG 0x38
639#define ENET_MIBCTL_RDCLEAR_SHIFT 0
640#define ENET_MIBCTL_RDCLEAR_MASK (1 << ENET_MIBCTL_RDCLEAR_SHIFT)
641
642/* Perfect Match Data Low register */
643#define ENET_PML_REG(x) (0x58 + (x) * 8)
644#define ENET_PMH_REG(x) (0x5c + (x) * 8)
645#define ENET_PMH_DATAVALID_SHIFT 16
646#define ENET_PMH_DATAVALID_MASK (1 << ENET_PMH_DATAVALID_SHIFT)
647
648/* MIB register */
649#define ENET_MIB_REG(x) (0x200 + (x) * 4)
650#define ENET_MIB_REG_COUNT 55
651
652
653/*************************************************************************
654 * _REG relative to RSET_ENETDMA
655 *************************************************************************/
656
657/* Controller Configuration Register */
658#define ENETDMA_CFG_REG (0x0)
659#define ENETDMA_CFG_EN_SHIFT 0
660#define ENETDMA_CFG_EN_MASK (1 << ENETDMA_CFG_EN_SHIFT)
661#define ENETDMA_CFG_FLOWCH_MASK(x) (1 << ((x >> 1) + 1))
662
663/* Flow Control Descriptor Low Threshold register */
664#define ENETDMA_FLOWCL_REG(x) (0x4 + (x) * 6)
665
666/* Flow Control Descriptor High Threshold register */
667#define ENETDMA_FLOWCH_REG(x) (0x8 + (x) * 6)
668
669/* Flow Control Descriptor Buffer Alloca Threshold register */
670#define ENETDMA_BUFALLOC_REG(x) (0xc + (x) * 6)
671#define ENETDMA_BUFALLOC_FORCE_SHIFT 31
672#define ENETDMA_BUFALLOC_FORCE_MASK (1 << ENETDMA_BUFALLOC_FORCE_SHIFT)
673
674/* Channel Configuration register */
675#define ENETDMA_CHANCFG_REG(x) (0x100 + (x) * 0x10)
676#define ENETDMA_CHANCFG_EN_SHIFT 0
677#define ENETDMA_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
678#define ENETDMA_CHANCFG_PKTHALT_SHIFT 1
679#define ENETDMA_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
680
681/* Interrupt Control/Status register */
682#define ENETDMA_IR_REG(x) (0x104 + (x) * 0x10)
683#define ENETDMA_IR_BUFDONE_MASK (1 << 0)
684#define ENETDMA_IR_PKTDONE_MASK (1 << 1)
685#define ENETDMA_IR_NOTOWNER_MASK (1 << 2)
686
687/* Interrupt Mask register */
688#define ENETDMA_IRMASK_REG(x) (0x108 + (x) * 0x10)
689
690/* Maximum Burst Length */
691#define ENETDMA_MAXBURST_REG(x) (0x10C + (x) * 0x10)
692
693/* Ring Start Address register */
694#define ENETDMA_RSTART_REG(x) (0x200 + (x) * 0x10)
695
696/* State Ram Word 2 */
697#define ENETDMA_SRAM2_REG(x) (0x204 + (x) * 0x10)
698
699/* State Ram Word 3 */
700#define ENETDMA_SRAM3_REG(x) (0x208 + (x) * 0x10)
701
702/* State Ram Word 4 */
703#define ENETDMA_SRAM4_REG(x) (0x20c + (x) * 0x10)
704
705
706/*************************************************************************
Maxime Bizond430b6c2011-11-04 19:09:30 +0100707 * _REG relative to RSET_ENETDMAC
708 *************************************************************************/
709
710/* Channel Configuration register */
711#define ENETDMAC_CHANCFG_REG(x) ((x) * 0x10)
712#define ENETDMAC_CHANCFG_EN_SHIFT 0
713#define ENETDMAC_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
714#define ENETDMAC_CHANCFG_PKTHALT_SHIFT 1
715#define ENETDMAC_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
716
717/* Interrupt Control/Status register */
718#define ENETDMAC_IR_REG(x) (0x4 + (x) * 0x10)
719#define ENETDMAC_IR_BUFDONE_MASK (1 << 0)
720#define ENETDMAC_IR_PKTDONE_MASK (1 << 1)
721#define ENETDMAC_IR_NOTOWNER_MASK (1 << 2)
722
723/* Interrupt Mask register */
724#define ENETDMAC_IRMASK_REG(x) (0x8 + (x) * 0x10)
725
726/* Maximum Burst Length */
727#define ENETDMAC_MAXBURST_REG(x) (0xc + (x) * 0x10)
728
729
730/*************************************************************************
731 * _REG relative to RSET_ENETDMAS
732 *************************************************************************/
733
734/* Ring Start Address register */
735#define ENETDMAS_RSTART_REG(x) ((x) * 0x10)
736
737/* State Ram Word 2 */
738#define ENETDMAS_SRAM2_REG(x) (0x4 + (x) * 0x10)
739
740/* State Ram Word 3 */
741#define ENETDMAS_SRAM3_REG(x) (0x8 + (x) * 0x10)
742
743/* State Ram Word 4 */
744#define ENETDMAS_SRAM4_REG(x) (0xc + (x) * 0x10)
745
746
747/*************************************************************************
748 * _REG relative to RSET_ENETSW
749 *************************************************************************/
750
751/* MIB register */
752#define ENETSW_MIB_REG(x) (0x2800 + (x) * 4)
753#define ENETSW_MIB_REG_COUNT 47
754
755
756/*************************************************************************
Maxime Bizone7300d02009-08-18 13:23:37 +0100757 * _REG relative to RSET_OHCI_PRIV
758 *************************************************************************/
759
760#define OHCI_PRIV_REG 0x0
761#define OHCI_PRIV_PORT1_HOST_SHIFT 0
762#define OHCI_PRIV_PORT1_HOST_MASK (1 << OHCI_PRIV_PORT1_HOST_SHIFT)
763#define OHCI_PRIV_REG_SWAP_SHIFT 3
764#define OHCI_PRIV_REG_SWAP_MASK (1 << OHCI_PRIV_REG_SWAP_SHIFT)
765
766
767/*************************************************************************
768 * _REG relative to RSET_USBH_PRIV
769 *************************************************************************/
770
Maxime Bizon04712f32011-11-04 19:09:35 +0100771#define USBH_PRIV_SWAP_6358_REG 0x0
772#define USBH_PRIV_SWAP_6368_REG 0x1c
773
Maxime Bizone7300d02009-08-18 13:23:37 +0100774#define USBH_PRIV_SWAP_EHCI_ENDN_SHIFT 4
775#define USBH_PRIV_SWAP_EHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_EHCI_ENDN_SHIFT)
776#define USBH_PRIV_SWAP_EHCI_DATA_SHIFT 3
777#define USBH_PRIV_SWAP_EHCI_DATA_MASK (1 << USBH_PRIV_SWAP_EHCI_DATA_SHIFT)
778#define USBH_PRIV_SWAP_OHCI_ENDN_SHIFT 1
779#define USBH_PRIV_SWAP_OHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_OHCI_ENDN_SHIFT)
780#define USBH_PRIV_SWAP_OHCI_DATA_SHIFT 0
781#define USBH_PRIV_SWAP_OHCI_DATA_MASK (1 << USBH_PRIV_SWAP_OHCI_DATA_SHIFT)
782
Maxime Bizon04712f32011-11-04 19:09:35 +0100783#define USBH_PRIV_TEST_6358_REG 0x24
784#define USBH_PRIV_TEST_6368_REG 0x14
785
786#define USBH_PRIV_SETUP_6368_REG 0x28
787#define USBH_PRIV_SETUP_IOC_SHIFT 4
788#define USBH_PRIV_SETUP_IOC_MASK (1 << USBH_PRIV_SETUP_IOC_SHIFT)
789
Maxime Bizone7300d02009-08-18 13:23:37 +0100790
791
792/*************************************************************************
793 * _REG relative to RSET_MPI
794 *************************************************************************/
795
796/* well known (hard wired) chip select */
797#define MPI_CS_PCMCIA_COMMON 4
798#define MPI_CS_PCMCIA_ATTR 5
799#define MPI_CS_PCMCIA_IO 6
800
801/* Chip select base register */
802#define MPI_CSBASE_REG(x) (0x0 + (x) * 8)
803#define MPI_CSBASE_BASE_SHIFT 13
804#define MPI_CSBASE_BASE_MASK (0x1ffff << MPI_CSBASE_BASE_SHIFT)
805#define MPI_CSBASE_SIZE_SHIFT 0
806#define MPI_CSBASE_SIZE_MASK (0xf << MPI_CSBASE_SIZE_SHIFT)
807
808#define MPI_CSBASE_SIZE_8K 0
809#define MPI_CSBASE_SIZE_16K 1
810#define MPI_CSBASE_SIZE_32K 2
811#define MPI_CSBASE_SIZE_64K 3
812#define MPI_CSBASE_SIZE_128K 4
813#define MPI_CSBASE_SIZE_256K 5
814#define MPI_CSBASE_SIZE_512K 6
815#define MPI_CSBASE_SIZE_1M 7
816#define MPI_CSBASE_SIZE_2M 8
817#define MPI_CSBASE_SIZE_4M 9
818#define MPI_CSBASE_SIZE_8M 10
819#define MPI_CSBASE_SIZE_16M 11
820#define MPI_CSBASE_SIZE_32M 12
821#define MPI_CSBASE_SIZE_64M 13
822#define MPI_CSBASE_SIZE_128M 14
823#define MPI_CSBASE_SIZE_256M 15
824
825/* Chip select control register */
826#define MPI_CSCTL_REG(x) (0x4 + (x) * 8)
827#define MPI_CSCTL_ENABLE_MASK (1 << 0)
828#define MPI_CSCTL_WAIT_SHIFT 1
829#define MPI_CSCTL_WAIT_MASK (0x7 << MPI_CSCTL_WAIT_SHIFT)
830#define MPI_CSCTL_DATA16_MASK (1 << 4)
831#define MPI_CSCTL_SYNCMODE_MASK (1 << 7)
832#define MPI_CSCTL_TSIZE_MASK (1 << 8)
833#define MPI_CSCTL_ENDIANSWAP_MASK (1 << 10)
834#define MPI_CSCTL_SETUP_SHIFT 16
835#define MPI_CSCTL_SETUP_MASK (0xf << MPI_CSCTL_SETUP_SHIFT)
836#define MPI_CSCTL_HOLD_SHIFT 20
837#define MPI_CSCTL_HOLD_MASK (0xf << MPI_CSCTL_HOLD_SHIFT)
838
839/* PCI registers */
840#define MPI_SP0_RANGE_REG 0x100
841#define MPI_SP0_REMAP_REG 0x104
842#define MPI_SP0_REMAP_ENABLE_MASK (1 << 0)
843#define MPI_SP1_RANGE_REG 0x10C
844#define MPI_SP1_REMAP_REG 0x110
845#define MPI_SP1_REMAP_ENABLE_MASK (1 << 0)
846
847#define MPI_L2PCFG_REG 0x11C
848#define MPI_L2PCFG_CFG_TYPE_SHIFT 0
849#define MPI_L2PCFG_CFG_TYPE_MASK (0x3 << MPI_L2PCFG_CFG_TYPE_SHIFT)
850#define MPI_L2PCFG_REG_SHIFT 2
851#define MPI_L2PCFG_REG_MASK (0x3f << MPI_L2PCFG_REG_SHIFT)
852#define MPI_L2PCFG_FUNC_SHIFT 8
853#define MPI_L2PCFG_FUNC_MASK (0x7 << MPI_L2PCFG_FUNC_SHIFT)
854#define MPI_L2PCFG_DEVNUM_SHIFT 11
855#define MPI_L2PCFG_DEVNUM_MASK (0x1f << MPI_L2PCFG_DEVNUM_SHIFT)
856#define MPI_L2PCFG_CFG_USEREG_MASK (1 << 30)
857#define MPI_L2PCFG_CFG_SEL_MASK (1 << 31)
858
859#define MPI_L2PMEMRANGE1_REG 0x120
860#define MPI_L2PMEMBASE1_REG 0x124
861#define MPI_L2PMEMREMAP1_REG 0x128
862#define MPI_L2PMEMRANGE2_REG 0x12C
863#define MPI_L2PMEMBASE2_REG 0x130
864#define MPI_L2PMEMREMAP2_REG 0x134
865#define MPI_L2PIORANGE_REG 0x138
866#define MPI_L2PIOBASE_REG 0x13C
867#define MPI_L2PIOREMAP_REG 0x140
868#define MPI_L2P_BASE_MASK (0xffff8000)
869#define MPI_L2PREMAP_ENABLED_MASK (1 << 0)
870#define MPI_L2PREMAP_IS_CARDBUS_MASK (1 << 2)
871
872#define MPI_PCIMODESEL_REG 0x144
873#define MPI_PCIMODESEL_BAR1_NOSWAP_MASK (1 << 0)
874#define MPI_PCIMODESEL_BAR2_NOSWAP_MASK (1 << 1)
875#define MPI_PCIMODESEL_EXT_ARB_MASK (1 << 2)
876#define MPI_PCIMODESEL_PREFETCH_SHIFT 4
877#define MPI_PCIMODESEL_PREFETCH_MASK (0xf << MPI_PCIMODESEL_PREFETCH_SHIFT)
878
879#define MPI_LOCBUSCTL_REG 0x14C
880#define MPI_LOCBUSCTL_EN_PCI_GPIO_MASK (1 << 0)
881#define MPI_LOCBUSCTL_U2P_NOSWAP_MASK (1 << 1)
882
883#define MPI_LOCINT_REG 0x150
884#define MPI_LOCINT_MASK(x) (1 << (x + 16))
885#define MPI_LOCINT_STAT(x) (1 << (x))
886#define MPI_LOCINT_DIR_FAILED 6
887#define MPI_LOCINT_EXT_PCI_INT 7
888#define MPI_LOCINT_SERR 8
889#define MPI_LOCINT_CSERR 9
890
891#define MPI_PCICFGCTL_REG 0x178
892#define MPI_PCICFGCTL_CFGADDR_SHIFT 2
893#define MPI_PCICFGCTL_CFGADDR_MASK (0x1f << MPI_PCICFGCTL_CFGADDR_SHIFT)
894#define MPI_PCICFGCTL_WRITEEN_MASK (1 << 7)
895
896#define MPI_PCICFGDATA_REG 0x17C
897
898/* PCI host bridge custom register */
899#define BCMPCI_REG_TIMERS 0x40
900#define REG_TIMER_TRDY_SHIFT 0
901#define REG_TIMER_TRDY_MASK (0xff << REG_TIMER_TRDY_SHIFT)
902#define REG_TIMER_RETRY_SHIFT 8
903#define REG_TIMER_RETRY_MASK (0xff << REG_TIMER_RETRY_SHIFT)
904
905
906/*************************************************************************
907 * _REG relative to RSET_PCMCIA
908 *************************************************************************/
909
910#define PCMCIA_C1_REG 0x0
911#define PCMCIA_C1_CD1_MASK (1 << 0)
912#define PCMCIA_C1_CD2_MASK (1 << 1)
913#define PCMCIA_C1_VS1_MASK (1 << 2)
914#define PCMCIA_C1_VS2_MASK (1 << 3)
915#define PCMCIA_C1_VS1OE_MASK (1 << 6)
916#define PCMCIA_C1_VS2OE_MASK (1 << 7)
917#define PCMCIA_C1_CBIDSEL_SHIFT (8)
918#define PCMCIA_C1_CBIDSEL_MASK (0x1f << PCMCIA_C1_CBIDSEL_SHIFT)
919#define PCMCIA_C1_EN_PCMCIA_GPIO_MASK (1 << 13)
920#define PCMCIA_C1_EN_PCMCIA_MASK (1 << 14)
921#define PCMCIA_C1_EN_CARDBUS_MASK (1 << 15)
922#define PCMCIA_C1_RESET_MASK (1 << 18)
923
924#define PCMCIA_C2_REG 0x8
925#define PCMCIA_C2_DATA16_MASK (1 << 0)
926#define PCMCIA_C2_BYTESWAP_MASK (1 << 1)
927#define PCMCIA_C2_RWCOUNT_SHIFT 2
928#define PCMCIA_C2_RWCOUNT_MASK (0x3f << PCMCIA_C2_RWCOUNT_SHIFT)
929#define PCMCIA_C2_INACTIVE_SHIFT 8
930#define PCMCIA_C2_INACTIVE_MASK (0x3f << PCMCIA_C2_INACTIVE_SHIFT)
931#define PCMCIA_C2_SETUP_SHIFT 16
932#define PCMCIA_C2_SETUP_MASK (0x3f << PCMCIA_C2_SETUP_SHIFT)
933#define PCMCIA_C2_HOLD_SHIFT 24
934#define PCMCIA_C2_HOLD_MASK (0x3f << PCMCIA_C2_HOLD_SHIFT)
935
936
937/*************************************************************************
938 * _REG relative to RSET_SDRAM
939 *************************************************************************/
940
941#define SDRAM_CFG_REG 0x0
942#define SDRAM_CFG_ROW_SHIFT 4
943#define SDRAM_CFG_ROW_MASK (0x3 << SDRAM_CFG_ROW_SHIFT)
944#define SDRAM_CFG_COL_SHIFT 6
945#define SDRAM_CFG_COL_MASK (0x3 << SDRAM_CFG_COL_SHIFT)
946#define SDRAM_CFG_32B_SHIFT 10
947#define SDRAM_CFG_32B_MASK (1 << SDRAM_CFG_32B_SHIFT)
948#define SDRAM_CFG_BANK_SHIFT 13
949#define SDRAM_CFG_BANK_MASK (1 << SDRAM_CFG_BANK_SHIFT)
950
Florian Fainellid61fcfe2011-11-16 20:10:36 +0100951#define SDRAM_MBASE_REG 0xc
952
Maxime Bizone7300d02009-08-18 13:23:37 +0100953#define SDRAM_PRIO_REG 0x2C
954#define SDRAM_PRIO_MIPS_SHIFT 29
955#define SDRAM_PRIO_MIPS_MASK (1 << SDRAM_PRIO_MIPS_SHIFT)
956#define SDRAM_PRIO_ADSL_SHIFT 30
957#define SDRAM_PRIO_ADSL_MASK (1 << SDRAM_PRIO_ADSL_SHIFT)
958#define SDRAM_PRIO_EN_SHIFT 31
959#define SDRAM_PRIO_EN_MASK (1 << SDRAM_PRIO_EN_SHIFT)
960
961
962/*************************************************************************
963 * _REG relative to RSET_MEMC
964 *************************************************************************/
965
966#define MEMC_CFG_REG 0x4
967#define MEMC_CFG_32B_SHIFT 1
968#define MEMC_CFG_32B_MASK (1 << MEMC_CFG_32B_SHIFT)
969#define MEMC_CFG_COL_SHIFT 3
970#define MEMC_CFG_COL_MASK (0x3 << MEMC_CFG_COL_SHIFT)
971#define MEMC_CFG_ROW_SHIFT 6
972#define MEMC_CFG_ROW_MASK (0x3 << MEMC_CFG_ROW_SHIFT)
973
974
975/*************************************************************************
976 * _REG relative to RSET_DDR
977 *************************************************************************/
978
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200979#define DDR_CSEND_REG 0x8
980
Maxime Bizone7300d02009-08-18 13:23:37 +0100981#define DDR_DMIPSPLLCFG_REG 0x18
982#define DMIPSPLLCFG_M1_SHIFT 0
983#define DMIPSPLLCFG_M1_MASK (0xff << DMIPSPLLCFG_M1_SHIFT)
984#define DMIPSPLLCFG_N1_SHIFT 23
985#define DMIPSPLLCFG_N1_MASK (0x3f << DMIPSPLLCFG_N1_SHIFT)
986#define DMIPSPLLCFG_N2_SHIFT 29
987#define DMIPSPLLCFG_N2_MASK (0x7 << DMIPSPLLCFG_N2_SHIFT)
988
Maxime Bizon04712f32011-11-04 19:09:35 +0100989#define DDR_DMIPSPLLCFG_6368_REG 0x20
990#define DMIPSPLLCFG_6368_P1_SHIFT 0
991#define DMIPSPLLCFG_6368_P1_MASK (0xf << DMIPSPLLCFG_6368_P1_SHIFT)
992#define DMIPSPLLCFG_6368_P2_SHIFT 4
993#define DMIPSPLLCFG_6368_P2_MASK (0xf << DMIPSPLLCFG_6368_P2_SHIFT)
994#define DMIPSPLLCFG_6368_NDIV_SHIFT 16
995#define DMIPSPLLCFG_6368_NDIV_MASK (0x1ff << DMIPSPLLCFG_6368_NDIV_SHIFT)
996
997#define DDR_DMIPSPLLDIV_6368_REG 0x24
998#define DMIPSPLLDIV_6368_MDIV_SHIFT 0
999#define DMIPSPLLDIV_6368_MDIV_MASK (0xff << DMIPSPLLDIV_6368_MDIV_SHIFT)
1000
1001
Maxime Bizond430b6c2011-11-04 19:09:30 +01001002/*************************************************************************
1003 * _REG relative to RSET_M2M
1004 *************************************************************************/
1005
1006#define M2M_RX 0
1007#define M2M_TX 1
1008
1009#define M2M_SRC_REG(x) ((x) * 0x40 + 0x00)
1010#define M2M_DST_REG(x) ((x) * 0x40 + 0x04)
1011#define M2M_SIZE_REG(x) ((x) * 0x40 + 0x08)
1012
1013#define M2M_CTRL_REG(x) ((x) * 0x40 + 0x0c)
1014#define M2M_CTRL_ENABLE_MASK (1 << 0)
1015#define M2M_CTRL_IRQEN_MASK (1 << 1)
1016#define M2M_CTRL_ERROR_CLR_MASK (1 << 6)
1017#define M2M_CTRL_DONE_CLR_MASK (1 << 7)
1018#define M2M_CTRL_NOINC_MASK (1 << 8)
1019#define M2M_CTRL_PCMCIASWAP_MASK (1 << 9)
1020#define M2M_CTRL_SWAPBYTE_MASK (1 << 10)
1021#define M2M_CTRL_ENDIAN_MASK (1 << 11)
1022
1023#define M2M_STAT_REG(x) ((x) * 0x40 + 0x10)
1024#define M2M_STAT_DONE (1 << 0)
1025#define M2M_STAT_ERROR (1 << 1)
1026
1027#define M2M_SRCID_REG(x) ((x) * 0x40 + 0x14)
1028#define M2M_DSTID_REG(x) ((x) * 0x40 + 0x18)
1029
Florian Fainelli0f6db0d2012-07-04 16:58:35 +02001030/*************************************************************************
Florian Fainelli8aecfe92012-07-24 16:33:10 +02001031 * _REG relative to RSET_RNG
1032 *************************************************************************/
1033
1034#define RNG_CTRL 0x00
1035#define RNG_EN (1 << 0)
1036
1037#define RNG_STAT 0x04
1038#define RNG_AVAIL_MASK (0xff000000)
1039
1040#define RNG_DATA 0x08
1041#define RNG_THRES 0x0c
1042#define RNG_MASK 0x10
1043
1044/*************************************************************************
Florian Fainelli0f6db0d2012-07-04 16:58:35 +02001045 * _REG relative to RSET_SPI
1046 *************************************************************************/
1047
1048/* BCM 6338 SPI core */
1049#define SPI_6338_CMD 0x00 /* 16-bits register */
1050#define SPI_6338_INT_STATUS 0x02
1051#define SPI_6338_INT_MASK_ST 0x03
1052#define SPI_6338_INT_MASK 0x04
1053#define SPI_6338_ST 0x05
1054#define SPI_6338_CLK_CFG 0x06
1055#define SPI_6338_FILL_BYTE 0x07
1056#define SPI_6338_MSG_TAIL 0x09
1057#define SPI_6338_RX_TAIL 0x0b
1058#define SPI_6338_MSG_CTL 0x40
1059#define SPI_6338_MSG_DATA 0x41
1060#define SPI_6338_MSG_DATA_SIZE 0x3f
1061#define SPI_6338_RX_DATA 0x80
1062#define SPI_6338_RX_DATA_SIZE 0x3f
1063
1064/* BCM 6348 SPI core */
1065#define SPI_6348_CMD 0x00 /* 16-bits register */
1066#define SPI_6348_INT_STATUS 0x02
1067#define SPI_6348_INT_MASK_ST 0x03
1068#define SPI_6348_INT_MASK 0x04
1069#define SPI_6348_ST 0x05
1070#define SPI_6348_CLK_CFG 0x06
1071#define SPI_6348_FILL_BYTE 0x07
1072#define SPI_6348_MSG_TAIL 0x09
1073#define SPI_6348_RX_TAIL 0x0b
1074#define SPI_6348_MSG_CTL 0x40
1075#define SPI_6348_MSG_DATA 0x41
1076#define SPI_6348_MSG_DATA_SIZE 0x3f
1077#define SPI_6348_RX_DATA 0x80
1078#define SPI_6348_RX_DATA_SIZE 0x3f
1079
1080/* BCM 6358 SPI core */
1081#define SPI_6358_MSG_CTL 0x00 /* 16-bits register */
1082#define SPI_6358_MSG_DATA 0x02
1083#define SPI_6358_MSG_DATA_SIZE 0x21e
1084#define SPI_6358_RX_DATA 0x400
1085#define SPI_6358_RX_DATA_SIZE 0x220
1086#define SPI_6358_CMD 0x700 /* 16-bits register */
1087#define SPI_6358_INT_STATUS 0x702
1088#define SPI_6358_INT_MASK_ST 0x703
1089#define SPI_6358_INT_MASK 0x704
1090#define SPI_6358_ST 0x705
1091#define SPI_6358_CLK_CFG 0x706
1092#define SPI_6358_FILL_BYTE 0x707
1093#define SPI_6358_MSG_TAIL 0x709
1094#define SPI_6358_RX_TAIL 0x70B
1095
1096/* BCM 6358 SPI core */
1097#define SPI_6368_MSG_CTL 0x00 /* 16-bits register */
1098#define SPI_6368_MSG_DATA 0x02
1099#define SPI_6368_MSG_DATA_SIZE 0x21e
1100#define SPI_6368_RX_DATA 0x400
1101#define SPI_6368_RX_DATA_SIZE 0x220
1102#define SPI_6368_CMD 0x700 /* 16-bits register */
1103#define SPI_6368_INT_STATUS 0x702
1104#define SPI_6368_INT_MASK_ST 0x703
1105#define SPI_6368_INT_MASK 0x704
1106#define SPI_6368_ST 0x705
1107#define SPI_6368_CLK_CFG 0x706
1108#define SPI_6368_FILL_BYTE 0x707
1109#define SPI_6368_MSG_TAIL 0x709
1110#define SPI_6368_RX_TAIL 0x70B
1111
1112/* Shared SPI definitions */
1113
1114/* Message configuration */
1115#define SPI_FD_RW 0x00
1116#define SPI_HD_W 0x01
1117#define SPI_HD_R 0x02
1118#define SPI_BYTE_CNT_SHIFT 0
1119#define SPI_MSG_TYPE_SHIFT 14
1120
1121/* Command */
1122#define SPI_CMD_NOOP 0x00
1123#define SPI_CMD_SOFT_RESET 0x01
1124#define SPI_CMD_HARD_RESET 0x02
1125#define SPI_CMD_START_IMMEDIATE 0x03
1126#define SPI_CMD_COMMAND_SHIFT 0
1127#define SPI_CMD_COMMAND_MASK 0x000f
1128#define SPI_CMD_DEVICE_ID_SHIFT 4
1129#define SPI_CMD_PREPEND_BYTE_CNT_SHIFT 8
1130#define SPI_CMD_ONE_BYTE_SHIFT 11
1131#define SPI_CMD_ONE_WIRE_SHIFT 12
1132#define SPI_DEV_ID_0 0
1133#define SPI_DEV_ID_1 1
1134#define SPI_DEV_ID_2 2
1135#define SPI_DEV_ID_3 3
1136
1137/* Interrupt mask */
1138#define SPI_INTR_CMD_DONE 0x01
1139#define SPI_INTR_RX_OVERFLOW 0x02
1140#define SPI_INTR_TX_UNDERFLOW 0x04
1141#define SPI_INTR_TX_OVERFLOW 0x08
1142#define SPI_INTR_RX_UNDERFLOW 0x10
1143#define SPI_INTR_CLEAR_ALL 0x1f
1144
1145/* Status */
1146#define SPI_RX_EMPTY 0x02
1147#define SPI_CMD_BUSY 0x04
1148#define SPI_SERIAL_BUSY 0x08
1149
1150/* Clock configuration */
1151#define SPI_CLK_20MHZ 0x00
1152#define SPI_CLK_0_391MHZ 0x01
1153#define SPI_CLK_0_781MHZ 0x02 /* default */
1154#define SPI_CLK_1_563MHZ 0x03
1155#define SPI_CLK_3_125MHZ 0x04
1156#define SPI_CLK_6_250MHZ 0x05
1157#define SPI_CLK_12_50MHZ 0x06
1158#define SPI_CLK_MASK 0x07
1159#define SPI_SSOFFTIME_MASK 0x38
1160#define SPI_SSOFFTIME_SHIFT 3
1161#define SPI_BYTE_SWAP 0x80
1162
Jonas Gorskie5766ae2012-07-24 16:33:12 +02001163/*************************************************************************
1164 * _REG relative to RSET_MISC
1165 *************************************************************************/
Jonas Gorski19c860d2012-07-24 16:33:13 +02001166#define MISC_SERDES_CTRL_REG 0x0
1167#define SERDES_PCIE_EN (1 << 0)
1168#define SERDES_PCIE_EXD_EN (1 << 15)
Jonas Gorskie5766ae2012-07-24 16:33:12 +02001169
1170#define MISC_STRAPBUS_6328_REG 0x240
1171#define STRAPBUS_6328_FCVO_SHIFT 7
1172#define STRAPBUS_6328_FCVO_MASK (0x1f << STRAPBUS_6328_FCVO_SHIFT)
1173#define STRAPBUS_6328_BOOT_SEL_SERIAL (1 << 28)
1174#define STRAPBUS_6328_BOOT_SEL_NAND (0 << 28)
1175
Jonas Gorski19c860d2012-07-24 16:33:13 +02001176/*************************************************************************
1177 * _REG relative to RSET_PCIE
1178 *************************************************************************/
1179
1180#define PCIE_CONFIG2_REG 0x408
1181#define CONFIG2_BAR1_SIZE_EN 1
1182#define CONFIG2_BAR1_SIZE_MASK 0xf
1183
1184#define PCIE_IDVAL3_REG 0x43c
1185#define IDVAL3_CLASS_CODE_MASK 0xffffff
1186#define IDVAL3_SUBCLASS_SHIFT 8
1187#define IDVAL3_CLASS_SHIFT 16
1188
1189#define PCIE_DLSTATUS_REG 0x1048
1190#define DLSTATUS_PHYLINKUP (1 << 13)
1191
1192#define PCIE_BRIDGE_OPT1_REG 0x2820
1193#define OPT1_RD_BE_OPT_EN (1 << 7)
1194#define OPT1_RD_REPLY_BE_FIX_EN (1 << 9)
1195#define OPT1_PCIE_BRIDGE_HOLE_DET_EN (1 << 11)
1196#define OPT1_L1_INT_STATUS_MASK_POL (1 << 12)
1197
1198#define PCIE_BRIDGE_OPT2_REG 0x2824
1199#define OPT2_UBUS_UR_DECODE_DIS (1 << 2)
1200#define OPT2_TX_CREDIT_CHK_EN (1 << 4)
1201#define OPT2_CFG_TYPE1_BD_SEL (1 << 7)
1202#define OPT2_CFG_TYPE1_BUS_NO_SHIFT 16
1203#define OPT2_CFG_TYPE1_BUS_NO_MASK (0xff << OPT2_CFG_TYPE1_BUS_NO_SHIFT)
1204
1205#define PCIE_BRIDGE_BAR0_BASEMASK_REG 0x2828
1206#define PCIE_BRIDGE_BAR1_BASEMASK_REG 0x2830
1207#define BASEMASK_REMAP_EN (1 << 0)
1208#define BASEMASK_SWAP_EN (1 << 1)
1209#define BASEMASK_MASK_SHIFT 4
1210#define BASEMASK_MASK_MASK (0xfff << BASEMASK_MASK_SHIFT)
1211#define BASEMASK_BASE_SHIFT 20
1212#define BASEMASK_BASE_MASK (0xfff << BASEMASK_BASE_SHIFT)
1213
1214#define PCIE_BRIDGE_BAR0_REBASE_ADDR_REG 0x282c
1215#define PCIE_BRIDGE_BAR1_REBASE_ADDR_REG 0x2834
1216#define REBASE_ADDR_BASE_SHIFT 20
1217#define REBASE_ADDR_BASE_MASK (0xfff << REBASE_ADDR_BASE_SHIFT)
1218
1219#define PCIE_BRIDGE_RC_INT_MASK_REG 0x2854
1220#define PCIE_RC_INT_A (1 << 0)
1221#define PCIE_RC_INT_B (1 << 1)
1222#define PCIE_RC_INT_C (1 << 2)
1223#define PCIE_RC_INT_D (1 << 3)
1224
1225#define PCIE_DEVICE_OFFSET 0x8000
1226
Maxime Bizone7300d02009-08-18 13:23:37 +01001227#endif /* BCM63XX_REGS_H_ */