blob: bc8f5e332915eab176c9524ef34727c72d5769db [file] [log] [blame]
Emily Dengc6e14f42016-08-08 11:30:50 +08001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include "drmP.h"
24#include "amdgpu.h"
25#include "amdgpu_pm.h"
26#include "amdgpu_i2c.h"
27#include "atom.h"
Emily Dengc6e14f42016-08-08 11:30:50 +080028#include "amdgpu_pll.h"
29#include "amdgpu_connectors.h"
Alex Deuchera1d37042016-09-29 23:36:12 -040030#ifdef CONFIG_DRM_AMDGPU_SI
31#include "dce_v6_0.h"
32#endif
Emily Deng83c9b022016-08-08 11:33:11 +080033#ifdef CONFIG_DRM_AMDGPU_CIK
34#include "dce_v8_0.h"
35#endif
36#include "dce_v10_0.h"
37#include "dce_v11_0.h"
Emily Deng46ac3622016-08-08 11:35:39 +080038#include "dce_virtual.h"
Emily Dengc6e14f42016-08-08 11:30:50 +080039
40static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
41static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
42
Emily Deng8e6de752016-08-08 11:31:13 +080043/**
44 * dce_virtual_vblank_wait - vblank wait asic callback.
45 *
46 * @adev: amdgpu_device pointer
47 * @crtc: crtc to wait for vblank on
48 *
49 * Wait for vblank on the requested crtc (evergreen+).
50 */
51static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
52{
53 return;
54}
55
56static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
57{
Emily Deng041aa652016-08-17 14:59:20 +080058 return 0;
Emily Deng8e6de752016-08-08 11:31:13 +080059}
60
61static void dce_virtual_page_flip(struct amdgpu_device *adev,
62 int crtc_id, u64 crtc_base, bool async)
63{
64 return;
65}
66
67static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
68 u32 *vbl, u32 *position)
69{
Emily Deng8e6de752016-08-08 11:31:13 +080070 *vbl = 0;
71 *position = 0;
72
Emily Deng041aa652016-08-17 14:59:20 +080073 return -EINVAL;
Emily Deng8e6de752016-08-08 11:31:13 +080074}
75
76static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
77 enum amdgpu_hpd_id hpd)
78{
79 return true;
80}
81
82static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
83 enum amdgpu_hpd_id hpd)
84{
85 return;
86}
87
88static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
89{
90 return 0;
91}
92
93static bool dce_virtual_is_display_hung(struct amdgpu_device *adev)
94{
95 return false;
96}
97
Baoyou Xie4d446652016-09-18 22:09:35 +080098static void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
Emily Deng8e6de752016-08-08 11:31:13 +080099 struct amdgpu_mode_mc_save *save)
100{
Emily Deng83c9b022016-08-08 11:33:11 +0800101 switch (adev->asic_type) {
Alex Deuchera1d37042016-09-29 23:36:12 -0400102#ifdef CONFIG_DRM_AMDGPU_SI
103 case CHIP_TAHITI:
104 case CHIP_PITCAIRN:
105 case CHIP_VERDE:
106 case CHIP_OLAND:
107 dce_v6_0_disable_dce(adev);
108 break;
109#endif
Alex Deucher8cb619d2016-09-29 23:20:29 -0400110#ifdef CONFIG_DRM_AMDGPU_CIK
Emily Deng83c9b022016-08-08 11:33:11 +0800111 case CHIP_BONAIRE:
112 case CHIP_HAWAII:
113 case CHIP_KAVERI:
114 case CHIP_KABINI:
115 case CHIP_MULLINS:
Emily Deng83c9b022016-08-08 11:33:11 +0800116 dce_v8_0_disable_dce(adev);
Emily Deng83c9b022016-08-08 11:33:11 +0800117 break;
Alex Deucher8cb619d2016-09-29 23:20:29 -0400118#endif
Emily Deng83c9b022016-08-08 11:33:11 +0800119 case CHIP_FIJI:
120 case CHIP_TONGA:
121 dce_v10_0_disable_dce(adev);
122 break;
123 case CHIP_CARRIZO:
124 case CHIP_STONEY:
125 case CHIP_POLARIS11:
126 case CHIP_POLARIS10:
127 dce_v11_0_disable_dce(adev);
128 break;
Alex Deucher2579de42016-08-08 14:40:04 -0400129 case CHIP_TOPAZ:
Alex Deuchera1d37042016-09-29 23:36:12 -0400130#ifdef CONFIG_DRM_AMDGPU_SI
131 case CHIP_HAINAN:
132#endif
Alex Deucher2579de42016-08-08 14:40:04 -0400133 /* no DCE */
134 return;
Emily Deng83c9b022016-08-08 11:33:11 +0800135 default:
Alex Deucher2579de42016-08-08 14:40:04 -0400136 DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
Emily Deng83c9b022016-08-08 11:33:11 +0800137 }
138
Emily Deng8e6de752016-08-08 11:31:13 +0800139 return;
140}
Baoyou Xie4d446652016-09-18 22:09:35 +0800141static void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
Emily Deng8e6de752016-08-08 11:31:13 +0800142 struct amdgpu_mode_mc_save *save)
143{
144 return;
145}
146
Baoyou Xie4d446652016-09-18 22:09:35 +0800147static void dce_virtual_set_vga_render_state(struct amdgpu_device *adev,
Emily Deng8e6de752016-08-08 11:31:13 +0800148 bool render)
149{
150 return;
151}
152
153/**
154 * dce_virtual_bandwidth_update - program display watermarks
155 *
156 * @adev: amdgpu_device pointer
157 *
158 * Calculate and program the display watermarks and line
159 * buffer allocation (CIK).
160 */
161static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
162{
163 return;
164}
165
Emily Deng0d43f3b2016-08-08 11:32:22 +0800166static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
167 u16 *green, u16 *blue, uint32_t size)
168{
169 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
170 int i;
171
172 /* userspace palettes are always correct as is */
173 for (i = 0; i < size; i++) {
174 amdgpu_crtc->lut_r[i] = red[i] >> 6;
175 amdgpu_crtc->lut_g[i] = green[i] >> 6;
176 amdgpu_crtc->lut_b[i] = blue[i] >> 6;
177 }
178
179 return 0;
180}
181
182static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
183{
184 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
185
186 drm_crtc_cleanup(crtc);
187 kfree(amdgpu_crtc);
188}
189
Emily Dengc6e14f42016-08-08 11:30:50 +0800190static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
191 .cursor_set2 = NULL,
192 .cursor_move = NULL,
Emily Deng0d43f3b2016-08-08 11:32:22 +0800193 .gamma_set = dce_virtual_crtc_gamma_set,
194 .set_config = amdgpu_crtc_set_config,
195 .destroy = dce_virtual_crtc_destroy,
Michel Dänzer325cbba2016-08-04 12:39:37 +0900196 .page_flip_target = amdgpu_crtc_page_flip_target,
Emily Dengc6e14f42016-08-08 11:30:50 +0800197};
198
Emily Dengf1f5ef92016-08-08 11:32:00 +0800199static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
200{
201 struct drm_device *dev = crtc->dev;
202 struct amdgpu_device *adev = dev->dev_private;
203 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
204 unsigned type;
205
206 switch (mode) {
207 case DRM_MODE_DPMS_ON:
208 amdgpu_crtc->enabled = true;
Alex Deucher82b9f812016-09-30 11:19:41 -0400209 /* Make sure VBLANK interrupts are still enabled */
Emily Dengf1f5ef92016-08-08 11:32:00 +0800210 type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
211 amdgpu_irq_update(adev, &adev->crtc_irq, type);
Emily Dengf1f5ef92016-08-08 11:32:00 +0800212 drm_vblank_on(dev, amdgpu_crtc->crtc_id);
213 break;
214 case DRM_MODE_DPMS_STANDBY:
215 case DRM_MODE_DPMS_SUSPEND:
216 case DRM_MODE_DPMS_OFF:
217 drm_vblank_off(dev, amdgpu_crtc->crtc_id);
218 amdgpu_crtc->enabled = false;
219 break;
220 }
221}
222
223
224static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
225{
226 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
227}
228
229static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
230{
231 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
232}
233
234static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
235{
236 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
237
238 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
239 if (crtc->primary->fb) {
240 int r;
241 struct amdgpu_framebuffer *amdgpu_fb;
Christian König765e7fb2016-09-15 15:06:50 +0200242 struct amdgpu_bo *abo;
Emily Dengf1f5ef92016-08-08 11:32:00 +0800243
244 amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
Christian König765e7fb2016-09-15 15:06:50 +0200245 abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
246 r = amdgpu_bo_reserve(abo, false);
Emily Dengf1f5ef92016-08-08 11:32:00 +0800247 if (unlikely(r))
Christian König765e7fb2016-09-15 15:06:50 +0200248 DRM_ERROR("failed to reserve abo before unpin\n");
Emily Dengf1f5ef92016-08-08 11:32:00 +0800249 else {
Christian König765e7fb2016-09-15 15:06:50 +0200250 amdgpu_bo_unpin(abo);
251 amdgpu_bo_unreserve(abo);
Emily Dengf1f5ef92016-08-08 11:32:00 +0800252 }
253 }
254
255 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
256 amdgpu_crtc->encoder = NULL;
257 amdgpu_crtc->connector = NULL;
258}
259
260static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
261 struct drm_display_mode *mode,
262 struct drm_display_mode *adjusted_mode,
263 int x, int y, struct drm_framebuffer *old_fb)
264{
265 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
266
267 /* update the hw version fpr dpm */
268 amdgpu_crtc->hw_mode = *adjusted_mode;
269
270 return 0;
271}
272
273static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
274 const struct drm_display_mode *mode,
275 struct drm_display_mode *adjusted_mode)
276{
277 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
278 struct drm_device *dev = crtc->dev;
279 struct drm_encoder *encoder;
280
281 /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
282 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
283 if (encoder->crtc == crtc) {
284 amdgpu_crtc->encoder = encoder;
285 amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
286 break;
287 }
288 }
289 if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
290 amdgpu_crtc->encoder = NULL;
291 amdgpu_crtc->connector = NULL;
292 return false;
293 }
294
295 return true;
296}
297
298
299static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
300 struct drm_framebuffer *old_fb)
301{
302 return 0;
303}
304
305static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc)
306{
307 return;
308}
309
310static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
311 struct drm_framebuffer *fb,
312 int x, int y, enum mode_set_atomic state)
313{
314 return 0;
315}
316
Emily Dengc6e14f42016-08-08 11:30:50 +0800317static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
Emily Dengf1f5ef92016-08-08 11:32:00 +0800318 .dpms = dce_virtual_crtc_dpms,
319 .mode_fixup = dce_virtual_crtc_mode_fixup,
320 .mode_set = dce_virtual_crtc_mode_set,
321 .mode_set_base = dce_virtual_crtc_set_base,
322 .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
323 .prepare = dce_virtual_crtc_prepare,
324 .commit = dce_virtual_crtc_commit,
325 .load_lut = dce_virtual_crtc_load_lut,
326 .disable = dce_virtual_crtc_disable,
Emily Dengc6e14f42016-08-08 11:30:50 +0800327};
328
329static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
330{
331 struct amdgpu_crtc *amdgpu_crtc;
332 int i;
333
334 amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
335 (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
336 if (amdgpu_crtc == NULL)
337 return -ENOMEM;
338
339 drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
340
341 drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
342 amdgpu_crtc->crtc_id = index;
343 adev->mode_info.crtcs[index] = amdgpu_crtc;
344
345 for (i = 0; i < 256; i++) {
346 amdgpu_crtc->lut_r[i] = i << 2;
347 amdgpu_crtc->lut_g[i] = i << 2;
348 amdgpu_crtc->lut_b[i] = i << 2;
349 }
350
351 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
352 amdgpu_crtc->encoder = NULL;
353 amdgpu_crtc->connector = NULL;
354 drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
355
356 return 0;
357}
358
359static int dce_virtual_early_init(void *handle)
360{
361 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
362
Alex Deucherd06b7e12016-08-08 14:35:55 -0400363 adev->mode_info.vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
Emily Dengc6e14f42016-08-08 11:30:50 +0800364 dce_virtual_set_display_funcs(adev);
365 dce_virtual_set_irq_funcs(adev);
366
367 adev->mode_info.num_crtc = 1;
368 adev->mode_info.num_hpd = 1;
369 adev->mode_info.num_dig = 1;
370 return 0;
371}
372
373static bool dce_virtual_get_connector_info(struct amdgpu_device *adev)
374{
375 struct amdgpu_i2c_bus_rec ddc_bus;
376 struct amdgpu_router router;
377 struct amdgpu_hpd hpd;
378
379 /* look up gpio for ddc, hpd */
380 ddc_bus.valid = false;
381 hpd.hpd = AMDGPU_HPD_NONE;
382 /* needed for aux chan transactions */
383 ddc_bus.hpd = hpd.hpd;
384
385 memset(&router, 0, sizeof(router));
386 router.ddc_valid = false;
387 router.cd_valid = false;
388 amdgpu_display_add_connector(adev,
389 0,
390 ATOM_DEVICE_CRT1_SUPPORT,
391 DRM_MODE_CONNECTOR_VIRTUAL, &ddc_bus,
392 CONNECTOR_OBJECT_ID_VIRTUAL,
393 &hpd,
394 &router);
395
396 amdgpu_display_add_encoder(adev, ENCODER_VIRTUAL_ENUM_VIRTUAL,
397 ATOM_DEVICE_CRT1_SUPPORT,
398 0);
399
400 amdgpu_link_encoder_connector(adev->ddev);
401
402 return true;
403}
404
405static int dce_virtual_sw_init(void *handle)
406{
407 int r, i;
408 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
409
410 r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq);
411 if (r)
412 return r;
413
Emily Deng041aa652016-08-17 14:59:20 +0800414 adev->ddev->max_vblank_count = 0;
415
Emily Dengc6e14f42016-08-08 11:30:50 +0800416 adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
417
418 adev->ddev->mode_config.max_width = 16384;
419 adev->ddev->mode_config.max_height = 16384;
420
421 adev->ddev->mode_config.preferred_depth = 24;
422 adev->ddev->mode_config.prefer_shadow = 1;
423
424 adev->ddev->mode_config.fb_base = adev->mc.aper_base;
425
426 r = amdgpu_modeset_create_props(adev);
427 if (r)
428 return r;
429
430 adev->ddev->mode_config.max_width = 16384;
431 adev->ddev->mode_config.max_height = 16384;
432
433 /* allocate crtcs */
434 for (i = 0; i < adev->mode_info.num_crtc; i++) {
435 r = dce_virtual_crtc_init(adev, i);
436 if (r)
437 return r;
438 }
439
440 dce_virtual_get_connector_info(adev);
441 amdgpu_print_display_setup(adev->ddev);
442
443 drm_kms_helper_poll_init(adev->ddev);
444
445 adev->mode_info.mode_config_initialized = true;
446 return 0;
447}
448
449static int dce_virtual_sw_fini(void *handle)
450{
451 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
452
453 kfree(adev->mode_info.bios_hardcoded_edid);
454
455 drm_kms_helper_poll_fini(adev->ddev);
456
457 drm_mode_config_cleanup(adev->ddev);
458 adev->mode_info.mode_config_initialized = false;
459 return 0;
460}
461
462static int dce_virtual_hw_init(void *handle)
463{
464 return 0;
465}
466
467static int dce_virtual_hw_fini(void *handle)
468{
469 return 0;
470}
471
472static int dce_virtual_suspend(void *handle)
473{
474 return dce_virtual_hw_fini(handle);
475}
476
477static int dce_virtual_resume(void *handle)
478{
Masahiro Yamadad912ade2016-09-14 23:39:08 +0900479 return dce_virtual_hw_init(handle);
Emily Dengc6e14f42016-08-08 11:30:50 +0800480}
481
482static bool dce_virtual_is_idle(void *handle)
483{
484 return true;
485}
486
487static int dce_virtual_wait_for_idle(void *handle)
488{
489 return 0;
490}
491
492static int dce_virtual_soft_reset(void *handle)
493{
494 return 0;
495}
496
497static int dce_virtual_set_clockgating_state(void *handle,
498 enum amd_clockgating_state state)
499{
500 return 0;
501}
502
503static int dce_virtual_set_powergating_state(void *handle,
504 enum amd_powergating_state state)
505{
506 return 0;
507}
508
509const struct amd_ip_funcs dce_virtual_ip_funcs = {
510 .name = "dce_virtual",
511 .early_init = dce_virtual_early_init,
512 .late_init = NULL,
513 .sw_init = dce_virtual_sw_init,
514 .sw_fini = dce_virtual_sw_fini,
515 .hw_init = dce_virtual_hw_init,
516 .hw_fini = dce_virtual_hw_fini,
517 .suspend = dce_virtual_suspend,
518 .resume = dce_virtual_resume,
519 .is_idle = dce_virtual_is_idle,
520 .wait_for_idle = dce_virtual_wait_for_idle,
521 .soft_reset = dce_virtual_soft_reset,
522 .set_clockgating_state = dce_virtual_set_clockgating_state,
523 .set_powergating_state = dce_virtual_set_powergating_state,
524};
525
Emily Deng8e6de752016-08-08 11:31:13 +0800526/* these are handled by the primary encoders */
527static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
528{
529 return;
530}
531
532static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
533{
534 return;
535}
536
537static void
538dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
539 struct drm_display_mode *mode,
540 struct drm_display_mode *adjusted_mode)
541{
542 return;
543}
544
545static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
546{
547 return;
548}
549
550static void
551dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
552{
553 return;
554}
555
556static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
557 const struct drm_display_mode *mode,
558 struct drm_display_mode *adjusted_mode)
559{
560
561 /* set the active encoder to connector routing */
562 amdgpu_encoder_set_active_device(encoder);
563
564 return true;
565}
566
567static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
568 .dpms = dce_virtual_encoder_dpms,
569 .mode_fixup = dce_virtual_encoder_mode_fixup,
570 .prepare = dce_virtual_encoder_prepare,
571 .mode_set = dce_virtual_encoder_mode_set,
572 .commit = dce_virtual_encoder_commit,
573 .disable = dce_virtual_encoder_disable,
574};
575
576static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
577{
578 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
579
580 kfree(amdgpu_encoder->enc_priv);
581 drm_encoder_cleanup(encoder);
582 kfree(amdgpu_encoder);
583}
584
585static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
586 .destroy = dce_virtual_encoder_destroy,
587};
588
589static void dce_virtual_encoder_add(struct amdgpu_device *adev,
590 uint32_t encoder_enum,
591 uint32_t supported_device,
592 u16 caps)
593{
594 struct drm_device *dev = adev->ddev;
595 struct drm_encoder *encoder;
596 struct amdgpu_encoder *amdgpu_encoder;
597
598 /* see if we already added it */
599 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
600 amdgpu_encoder = to_amdgpu_encoder(encoder);
601 if (amdgpu_encoder->encoder_enum == encoder_enum) {
602 amdgpu_encoder->devices |= supported_device;
603 return;
604 }
605
606 }
607
608 /* add a new one */
609 amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
610 if (!amdgpu_encoder)
611 return;
612
613 encoder = &amdgpu_encoder->base;
614 encoder->possible_crtcs = 0x1;
615 amdgpu_encoder->enc_priv = NULL;
616 amdgpu_encoder->encoder_enum = encoder_enum;
617 amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
618 amdgpu_encoder->devices = supported_device;
619 amdgpu_encoder->rmx_type = RMX_OFF;
620 amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
621 amdgpu_encoder->is_ext_encoder = false;
622 amdgpu_encoder->caps = caps;
623
624 drm_encoder_init(dev, encoder, &dce_virtual_encoder_funcs,
625 DRM_MODE_ENCODER_VIRTUAL, NULL);
626 drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
627 DRM_INFO("[FM]encoder: %d is VIRTUAL\n", amdgpu_encoder->encoder_id);
628}
629
Emily Dengc6e14f42016-08-08 11:30:50 +0800630static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
Emily Deng8e6de752016-08-08 11:31:13 +0800631 .set_vga_render_state = &dce_virtual_set_vga_render_state,
632 .bandwidth_update = &dce_virtual_bandwidth_update,
633 .vblank_get_counter = &dce_virtual_vblank_get_counter,
634 .vblank_wait = &dce_virtual_vblank_wait,
635 .is_display_hung = &dce_virtual_is_display_hung,
Emily Dengc6e14f42016-08-08 11:30:50 +0800636 .backlight_set_level = NULL,
637 .backlight_get_level = NULL,
Emily Deng8e6de752016-08-08 11:31:13 +0800638 .hpd_sense = &dce_virtual_hpd_sense,
639 .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
640 .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
641 .page_flip = &dce_virtual_page_flip,
642 .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
643 .add_encoder = &dce_virtual_encoder_add,
Emily Dengc6e14f42016-08-08 11:30:50 +0800644 .add_connector = &amdgpu_connector_add,
Emily Deng8e6de752016-08-08 11:31:13 +0800645 .stop_mc_access = &dce_virtual_stop_mc_access,
646 .resume_mc_access = &dce_virtual_resume_mc_access,
Emily Dengc6e14f42016-08-08 11:30:50 +0800647};
648
649static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
650{
651 if (adev->mode_info.funcs == NULL)
652 adev->mode_info.funcs = &dce_virtual_display_funcs;
653}
654
Alex Deucher9405e472016-09-30 11:41:37 -0400655static int dce_virtual_pageflip(struct amdgpu_device *adev,
656 unsigned crtc_id)
657{
658 unsigned long flags;
659 struct amdgpu_crtc *amdgpu_crtc;
660 struct amdgpu_flip_work *works;
661
662 amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
663
664 if (crtc_id >= adev->mode_info.num_crtc) {
665 DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
666 return -EINVAL;
667 }
668
669 /* IRQ could occur when in initial stage */
670 if (amdgpu_crtc == NULL)
671 return 0;
672
673 spin_lock_irqsave(&adev->ddev->event_lock, flags);
674 works = amdgpu_crtc->pflip_works;
675 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
676 DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
677 "AMDGPU_FLIP_SUBMITTED(%d)\n",
678 amdgpu_crtc->pflip_status,
679 AMDGPU_FLIP_SUBMITTED);
680 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
681 return 0;
682 }
683
684 /* page flip completed. clean up */
685 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
686 amdgpu_crtc->pflip_works = NULL;
687
688 /* wakeup usersapce */
689 if (works->event)
690 drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
691
692 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
693
694 drm_crtc_vblank_put(&amdgpu_crtc->base);
695 schedule_work(&works->unpin_work);
696
697 return 0;
698}
699
Emily Deng46ac3622016-08-08 11:35:39 +0800700static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
701{
Alex Deucher9405e472016-09-30 11:41:37 -0400702 struct amdgpu_mode_info *mode_info =
703 container_of(vblank_timer, struct amdgpu_mode_info , vblank_timer);
704 struct amdgpu_device *adev =
705 container_of(mode_info, struct amdgpu_device , mode_info);
Emily Deng46ac3622016-08-08 11:35:39 +0800706 unsigned crtc = 0;
Alex Deucher9405e472016-09-30 11:41:37 -0400707
Emily Deng46ac3622016-08-08 11:35:39 +0800708 drm_handle_vblank(adev->ddev, crtc);
Alex Deucher9405e472016-09-30 11:41:37 -0400709 dce_virtual_pageflip(adev, crtc);
710 hrtimer_start(vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD),
711 HRTIMER_MODE_REL);
712
Emily Deng46ac3622016-08-08 11:35:39 +0800713 return HRTIMER_NORESTART;
714}
715
Emily Denge13273d2016-08-08 11:31:37 +0800716static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
Alex Deucher82b9f812016-09-30 11:19:41 -0400717 int crtc,
718 enum amdgpu_interrupt_state state)
Emily Denge13273d2016-08-08 11:31:37 +0800719{
720 if (crtc >= adev->mode_info.num_crtc) {
721 DRM_DEBUG("invalid crtc %d\n", crtc);
722 return;
723 }
Emily Deng46ac3622016-08-08 11:35:39 +0800724
725 if (state && !adev->mode_info.vsync_timer_enabled) {
726 DRM_DEBUG("Enable software vsync timer\n");
727 hrtimer_init(&adev->mode_info.vblank_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
728 hrtimer_set_expires(&adev->mode_info.vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD));
729 adev->mode_info.vblank_timer.function = dce_virtual_vblank_timer_handle;
730 hrtimer_start(&adev->mode_info.vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD), HRTIMER_MODE_REL);
731 } else if (!state && adev->mode_info.vsync_timer_enabled) {
732 DRM_DEBUG("Disable software vsync timer\n");
733 hrtimer_cancel(&adev->mode_info.vblank_timer);
734 }
735
Emily Deng46ac3622016-08-08 11:35:39 +0800736 adev->mode_info.vsync_timer_enabled = state;
737 DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
Emily Denge13273d2016-08-08 11:31:37 +0800738}
739
Emily Deng46ac3622016-08-08 11:35:39 +0800740
Emily Denge13273d2016-08-08 11:31:37 +0800741static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
Alex Deucher82b9f812016-09-30 11:19:41 -0400742 struct amdgpu_irq_src *source,
743 unsigned type,
744 enum amdgpu_interrupt_state state)
Emily Denge13273d2016-08-08 11:31:37 +0800745{
746 switch (type) {
747 case AMDGPU_CRTC_IRQ_VBLANK1:
748 dce_virtual_set_crtc_vblank_interrupt_state(adev, 0, state);
749 break;
750 default:
751 break;
752 }
753 return 0;
754}
755
Emily Dengc6e14f42016-08-08 11:30:50 +0800756static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
Emily Denge13273d2016-08-08 11:31:37 +0800757 .set = dce_virtual_set_crtc_irq_state,
Alex Deucherbf2335a2016-09-30 11:23:30 -0400758 .process = NULL,
Emily Dengc6e14f42016-08-08 11:30:50 +0800759};
760
Emily Dengc6e14f42016-08-08 11:30:50 +0800761static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
762{
763 adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
764 adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
Emily Dengc6e14f42016-08-08 11:30:50 +0800765}
766