blob: 50f555530e55fdaa2aa54837bf88e33696200ca5 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_drv.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart748471a52015-03-05 23:42:39 +020020#include <linux/wait.h>
21
22#include <drm/drm_atomic.h>
Laurent Pinchartcef77d42015-03-05 21:50:00 +020023#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024#include <drm/drm_crtc_helper.h>
25#include <drm/drm_fb_helper.h>
Rob Clarkcd5351f2011-11-12 12:09:40 -060026
Andy Gross5c137792012-03-05 10:48:39 -060027#include "omap_dmm_tiler.h"
Laurent Pinchart2d278f52015-03-05 21:31:37 +020028#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060029
30#define DRIVER_NAME MODULE_NAME
31#define DRIVER_DESC "OMAP DRM"
32#define DRIVER_DATE "20110917"
33#define DRIVER_MAJOR 1
34#define DRIVER_MINOR 0
35#define DRIVER_PATCHLEVEL 0
36
Rob Clarkcd5351f2011-11-12 12:09:40 -060037static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS;
38
39MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs");
40module_param(num_crtc, int, 0600);
41
42/*
43 * mode config funcs
44 */
45
46/* Notes about mapping DSS and DRM entities:
47 * CRTC: overlay
48 * encoder: manager.. with some extension to allow one primary CRTC
49 * and zero or more video CRTC's to be mapped to one encoder?
50 * connector: dssdev.. manager can be attached/detached from different
51 * devices
52 */
53
54static void omap_fb_output_poll_changed(struct drm_device *dev)
55{
56 struct omap_drm_private *priv = dev->dev_private;
57 DBG("dev=%p", dev);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +090058 if (priv->fbdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -060059 drm_fb_helper_hotplug_event(priv->fbdev);
Rob Clarkcd5351f2011-11-12 12:09:40 -060060}
61
Laurent Pinchart748471a52015-03-05 23:42:39 +020062struct omap_atomic_state_commit {
63 struct work_struct work;
64 struct drm_device *dev;
65 struct drm_atomic_state *state;
66 u32 crtcs;
67};
68
69static void omap_atomic_complete(struct omap_atomic_state_commit *commit)
70{
71 struct drm_device *dev = commit->dev;
72 struct omap_drm_private *priv = dev->dev_private;
73 struct drm_atomic_state *old_state = commit->state;
74
75 /* Apply the atomic update. */
Laurent Pinchart69fb7c82015-05-28 02:09:56 +030076 dispc_runtime_get();
77
Laurent Pinchart748471a52015-03-05 23:42:39 +020078 drm_atomic_helper_commit_modeset_disables(dev, old_state);
79 drm_atomic_helper_commit_planes(dev, old_state);
80 drm_atomic_helper_commit_modeset_enables(dev, old_state);
81
82 drm_atomic_helper_wait_for_vblanks(dev, old_state);
83
84 drm_atomic_helper_cleanup_planes(dev, old_state);
85
Laurent Pinchart69fb7c82015-05-28 02:09:56 +030086 dispc_runtime_put();
87
Laurent Pinchart748471a52015-03-05 23:42:39 +020088 drm_atomic_state_free(old_state);
89
90 /* Complete the commit, wake up any waiter. */
91 spin_lock(&priv->commit.lock);
92 priv->commit.pending &= ~commit->crtcs;
93 spin_unlock(&priv->commit.lock);
94
95 wake_up_all(&priv->commit.wait);
96
97 kfree(commit);
98}
99
100static void omap_atomic_work(struct work_struct *work)
101{
102 struct omap_atomic_state_commit *commit =
103 container_of(work, struct omap_atomic_state_commit, work);
104
105 omap_atomic_complete(commit);
106}
107
108static bool omap_atomic_is_pending(struct omap_drm_private *priv,
109 struct omap_atomic_state_commit *commit)
110{
111 bool pending;
112
113 spin_lock(&priv->commit.lock);
114 pending = priv->commit.pending & commit->crtcs;
115 spin_unlock(&priv->commit.lock);
116
117 return pending;
118}
119
120static int omap_atomic_commit(struct drm_device *dev,
121 struct drm_atomic_state *state, bool async)
122{
123 struct omap_drm_private *priv = dev->dev_private;
124 struct omap_atomic_state_commit *commit;
Laurent Pinchart1cfe19a2015-04-16 22:35:20 +0300125 unsigned long flags;
Laurent Pinchart748471a52015-03-05 23:42:39 +0200126 unsigned int i;
127 int ret;
128
129 ret = drm_atomic_helper_prepare_planes(dev, state);
130 if (ret)
131 return ret;
132
133 /* Allocate the commit object. */
134 commit = kzalloc(sizeof(*commit), GFP_KERNEL);
135 if (commit == NULL) {
136 ret = -ENOMEM;
137 goto error;
138 }
139
140 INIT_WORK(&commit->work, omap_atomic_work);
141 commit->dev = dev;
142 commit->state = state;
143
144 /* Wait until all affected CRTCs have completed previous commits and
145 * mark them as pending.
146 */
147 for (i = 0; i < dev->mode_config.num_crtc; ++i) {
148 if (state->crtcs[i])
149 commit->crtcs |= 1 << drm_crtc_index(state->crtcs[i]);
150 }
151
152 wait_event(priv->commit.wait, !omap_atomic_is_pending(priv, commit));
153
154 spin_lock(&priv->commit.lock);
155 priv->commit.pending |= commit->crtcs;
156 spin_unlock(&priv->commit.lock);
157
Laurent Pinchart1cfe19a2015-04-16 22:35:20 +0300158 /* Keep track of all CRTC events to unlink them in preclose(). */
159 spin_lock_irqsave(&dev->event_lock, flags);
160 for (i = 0; i < dev->mode_config.num_crtc; ++i) {
161 struct drm_crtc_state *cstate = state->crtc_states[i];
162
163 if (cstate && cstate->event)
164 list_add_tail(&cstate->event->base.link,
165 &priv->commit.events);
166 }
167 spin_unlock_irqrestore(&dev->event_lock, flags);
168
Laurent Pinchart748471a52015-03-05 23:42:39 +0200169 /* Swap the state, this is the point of no return. */
170 drm_atomic_helper_swap_state(dev, state);
171
172 if (async)
173 schedule_work(&commit->work);
174 else
175 omap_atomic_complete(commit);
176
177 return 0;
178
179error:
180 drm_atomic_helper_cleanup_planes(dev, state);
181 return ret;
182}
183
Laurent Pincharte6ecefa2012-05-17 13:27:23 +0200184static const struct drm_mode_config_funcs omap_mode_config_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600185 .fb_create = omap_framebuffer_create,
186 .output_poll_changed = omap_fb_output_poll_changed,
Laurent Pinchartcef77d42015-03-05 21:50:00 +0200187 .atomic_check = drm_atomic_helper_check,
Laurent Pinchart748471a52015-03-05 23:42:39 +0200188 .atomic_commit = omap_atomic_commit,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600189};
190
191static int get_connector_type(struct omap_dss_device *dssdev)
192{
193 switch (dssdev->type) {
194 case OMAP_DISPLAY_TYPE_HDMI:
195 return DRM_MODE_CONNECTOR_HDMIA;
Tomi Valkeinen4635c172013-05-14 14:14:15 +0300196 case OMAP_DISPLAY_TYPE_DVI:
197 return DRM_MODE_CONNECTOR_DVID;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600198 default:
199 return DRM_MODE_CONNECTOR_Unknown;
200 }
201}
202
Archit Taneja0d8f3712013-03-26 19:15:19 +0530203static bool channel_used(struct drm_device *dev, enum omap_channel channel)
204{
205 struct omap_drm_private *priv = dev->dev_private;
206 int i;
207
208 for (i = 0; i < priv->num_crtcs; i++) {
209 struct drm_crtc *crtc = priv->crtcs[i];
210
211 if (omap_crtc_channel(crtc) == channel)
212 return true;
213 }
214
215 return false;
216}
Archit Tanejacc823bd2014-01-02 14:49:52 +0530217static void omap_disconnect_dssdevs(void)
218{
219 struct omap_dss_device *dssdev = NULL;
220
221 for_each_dss_dev(dssdev)
222 dssdev->driver->disconnect(dssdev);
223}
Archit Taneja0d8f3712013-03-26 19:15:19 +0530224
Archit Taneja3a01ab22014-01-02 14:49:51 +0530225static int omap_connect_dssdevs(void)
226{
227 int r;
228 struct omap_dss_device *dssdev = NULL;
229 bool no_displays = true;
230
231 for_each_dss_dev(dssdev) {
232 r = dssdev->driver->connect(dssdev);
233 if (r == -EPROBE_DEFER) {
234 omap_dss_put_device(dssdev);
235 goto cleanup;
236 } else if (r) {
237 dev_warn(dssdev->dev, "could not connect display: %s\n",
238 dssdev->name);
239 } else {
240 no_displays = false;
241 }
242 }
243
244 if (no_displays)
245 return -EPROBE_DEFER;
246
247 return 0;
248
249cleanup:
250 /*
251 * if we are deferring probe, we disconnect the devices we previously
252 * connected
253 */
Archit Tanejacc823bd2014-01-02 14:49:52 +0530254 omap_disconnect_dssdevs();
Archit Taneja3a01ab22014-01-02 14:49:51 +0530255
256 return r;
257}
Rob Clarkcd5351f2011-11-12 12:09:40 -0600258
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200259static int omap_modeset_create_crtc(struct drm_device *dev, int id,
260 enum omap_channel channel)
261{
262 struct omap_drm_private *priv = dev->dev_private;
263 struct drm_plane *plane;
264 struct drm_crtc *crtc;
265
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200266 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_PRIMARY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200267 if (IS_ERR(plane))
268 return PTR_ERR(plane);
269
270 crtc = omap_crtc_init(dev, plane, channel, id);
271
272 BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs));
273 priv->crtcs[id] = crtc;
274 priv->num_crtcs++;
275
276 priv->planes[id] = plane;
277 priv->num_planes++;
278
279 return 0;
280}
281
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200282static int omap_modeset_init_properties(struct drm_device *dev)
283{
284 struct omap_drm_private *priv = dev->dev_private;
285
286 if (priv->has_dmm) {
287 dev->mode_config.rotation_property =
288 drm_mode_create_rotation_property(dev,
289 BIT(DRM_ROTATE_0) | BIT(DRM_ROTATE_90) |
290 BIT(DRM_ROTATE_180) | BIT(DRM_ROTATE_270) |
291 BIT(DRM_REFLECT_X) | BIT(DRM_REFLECT_Y));
292 if (!dev->mode_config.rotation_property)
293 return -ENOMEM;
294 }
295
296 priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3);
297 if (!priv->zorder_prop)
298 return -ENOMEM;
299
300 return 0;
301}
302
Rob Clarkcd5351f2011-11-12 12:09:40 -0600303static int omap_modeset_init(struct drm_device *dev)
304{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600305 struct omap_drm_private *priv = dev->dev_private;
306 struct omap_dss_device *dssdev = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600307 int num_ovls = dss_feat_get_num_ovls();
Archit Taneja0d8f3712013-03-26 19:15:19 +0530308 int num_mgrs = dss_feat_get_num_mgrs();
309 int num_crtcs;
310 int i, id = 0;
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200311 int ret;
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300312
Rob Clarkcd5351f2011-11-12 12:09:40 -0600313 drm_mode_config_init(dev);
314
Rob Clarkf5f94542012-12-04 13:59:12 -0600315 omap_drm_irq_install(dev);
Andy Gross71e88312011-12-05 19:19:21 -0600316
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200317 ret = omap_modeset_init_properties(dev);
318 if (ret < 0)
319 return ret;
320
Rob Clarkf5f94542012-12-04 13:59:12 -0600321 /*
Archit Taneja0d8f3712013-03-26 19:15:19 +0530322 * We usually don't want to create a CRTC for each manager, at least
323 * not until we have a way to expose private planes to userspace.
324 * Otherwise there would not be enough video pipes left for drm planes.
325 * We use the num_crtc argument to limit the number of crtcs we create.
Rob Clarkf5f94542012-12-04 13:59:12 -0600326 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530327 num_crtcs = min3(num_crtc, num_mgrs, num_ovls);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600328
Archit Taneja0d8f3712013-03-26 19:15:19 +0530329 dssdev = NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600330
Rob Clarkf5f94542012-12-04 13:59:12 -0600331 for_each_dss_dev(dssdev) {
332 struct drm_connector *connector;
333 struct drm_encoder *encoder;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530334 enum omap_channel channel;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300335 struct omap_overlay_manager *mgr;
Rob Clarkf5f94542012-12-04 13:59:12 -0600336
Archit Taneja3a01ab22014-01-02 14:49:51 +0530337 if (!omapdss_device_is_connected(dssdev))
Archit Taneja581382e2013-03-26 19:15:18 +0530338 continue;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300339
Rob Clarkf5f94542012-12-04 13:59:12 -0600340 encoder = omap_encoder_init(dev, dssdev);
341
342 if (!encoder) {
343 dev_err(dev->dev, "could not create encoder: %s\n",
344 dssdev->name);
345 return -ENOMEM;
346 }
347
348 connector = omap_connector_init(dev,
349 get_connector_type(dssdev), dssdev, encoder);
350
351 if (!connector) {
352 dev_err(dev->dev, "could not create connector: %s\n",
353 dssdev->name);
354 return -ENOMEM;
355 }
356
357 BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders));
358 BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors));
359
360 priv->encoders[priv->num_encoders++] = encoder;
361 priv->connectors[priv->num_connectors++] = connector;
362
363 drm_mode_connector_attach_encoder(connector, encoder);
364
Archit Taneja0d8f3712013-03-26 19:15:19 +0530365 /*
366 * if we have reached the limit of the crtcs we are allowed to
367 * create, let's not try to look for a crtc for this
368 * panel/encoder and onwards, we will, of course, populate the
369 * the possible_crtcs field for all the encoders with the final
370 * set of crtcs we create
371 */
372 if (id == num_crtcs)
373 continue;
374
375 /*
376 * get the recommended DISPC channel for this encoder. For now,
377 * we only try to get create a crtc out of the recommended, the
378 * other possible channels to which the encoder can connect are
379 * not considered.
380 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530381
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300382 mgr = omapdss_find_mgr_from_display(dssdev);
383 channel = mgr->id;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530384 /*
385 * if this channel hasn't already been taken by a previously
386 * allocated crtc, we create a new crtc for it
387 */
388 if (!channel_used(dev, channel)) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200389 ret = omap_modeset_create_crtc(dev, id, channel);
390 if (ret < 0) {
391 dev_err(dev->dev,
392 "could not create CRTC (channel %u)\n",
393 channel);
394 return ret;
395 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530396
397 id++;
398 }
399 }
400
401 /*
402 * we have allocated crtcs according to the need of the panels/encoders,
403 * adding more crtcs here if needed
404 */
405 for (; id < num_crtcs; id++) {
406
407 /* find a free manager for this crtc */
408 for (i = 0; i < num_mgrs; i++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200409 if (!channel_used(dev, i))
Archit Taneja0d8f3712013-03-26 19:15:19 +0530410 break;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530411 }
412
413 if (i == num_mgrs) {
414 /* this shouldn't really happen */
415 dev_err(dev->dev, "no managers left for crtc\n");
416 return -ENOMEM;
417 }
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200418
419 ret = omap_modeset_create_crtc(dev, id, i);
420 if (ret < 0) {
421 dev_err(dev->dev,
422 "could not create CRTC (channel %u)\n", i);
423 return ret;
424 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530425 }
426
427 /*
428 * Create normal planes for the remaining overlays:
429 */
430 for (; id < num_ovls; id++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200431 struct drm_plane *plane;
432
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200433 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_OVERLAY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200434 if (IS_ERR(plane))
435 return PTR_ERR(plane);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530436
437 BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes));
438 priv->planes[priv->num_planes++] = plane;
439 }
440
441 for (i = 0; i < priv->num_encoders; i++) {
442 struct drm_encoder *encoder = priv->encoders[i];
443 struct omap_dss_device *dssdev =
444 omap_encoder_get_dssdev(encoder);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300445 struct omap_dss_device *output;
Tomi Valkeinenbe8e8e12013-04-23 15:35:35 +0300446
447 output = omapdss_find_output_from_display(dssdev);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530448
Rob Clarkf5f94542012-12-04 13:59:12 -0600449 /* figure out which crtc's we can connect the encoder to: */
450 encoder->possible_crtcs = 0;
451 for (id = 0; id < priv->num_crtcs; id++) {
Archit Taneja0d8f3712013-03-26 19:15:19 +0530452 struct drm_crtc *crtc = priv->crtcs[id];
453 enum omap_channel crtc_channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530454
455 crtc_channel = omap_crtc_channel(crtc);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530456
Tomi Valkeinen17337292014-09-03 19:25:49 +0000457 if (output->dispc_channel == crtc_channel) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600458 encoder->possible_crtcs |= (1 << id);
Tomi Valkeinen17337292014-09-03 19:25:49 +0000459 break;
460 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600461 }
Tomi Valkeinen820caab2013-04-25 14:53:18 +0300462
463 omap_dss_put_device(output);
Rob Clarkf5f94542012-12-04 13:59:12 -0600464 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600465
Archit Taneja0d8f3712013-03-26 19:15:19 +0530466 DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
467 priv->num_planes, priv->num_crtcs, priv->num_encoders,
468 priv->num_connectors);
469
Rob Clark6b8ca4c2012-01-08 19:37:37 -0600470 dev->mode_config.min_width = 32;
471 dev->mode_config.min_height = 32;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600472
473 /* note: eventually will need some cpu_is_omapXYZ() type stuff here
474 * to fill in these limits properly on different OMAP generations..
475 */
476 dev->mode_config.max_width = 2048;
477 dev->mode_config.max_height = 2048;
478
479 dev->mode_config.funcs = &omap_mode_config_funcs;
480
Laurent Pinchart69a12262015-03-05 21:38:16 +0200481 drm_mode_config_reset(dev);
482
Rob Clarkcd5351f2011-11-12 12:09:40 -0600483 return 0;
484}
485
486static void omap_modeset_free(struct drm_device *dev)
487{
488 drm_mode_config_cleanup(dev);
489}
490
491/*
492 * drm ioctl funcs
493 */
494
495
496static int ioctl_get_param(struct drm_device *dev, void *data,
497 struct drm_file *file_priv)
498{
Rob Clark5e3b0872012-10-29 09:31:12 +0100499 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600500 struct drm_omap_param *args = data;
501
502 DBG("%p: param=%llu", dev, args->param);
503
504 switch (args->param) {
505 case OMAP_PARAM_CHIPSET_ID:
Rob Clark5e3b0872012-10-29 09:31:12 +0100506 args->value = priv->omaprev;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600507 break;
508 default:
509 DBG("unknown parameter %lld", args->param);
510 return -EINVAL;
511 }
512
513 return 0;
514}
515
516static int ioctl_set_param(struct drm_device *dev, void *data,
517 struct drm_file *file_priv)
518{
519 struct drm_omap_param *args = data;
520
521 switch (args->param) {
522 default:
523 DBG("unknown parameter %lld", args->param);
524 return -EINVAL;
525 }
526
527 return 0;
528}
529
530static int ioctl_gem_new(struct drm_device *dev, void *data,
531 struct drm_file *file_priv)
532{
533 struct drm_omap_gem_new *args = data;
Rob Clarkf5f94542012-12-04 13:59:12 -0600534 VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600535 args->size.bytes, args->flags);
536 return omap_gem_new_handle(dev, file_priv, args->size,
537 args->flags, &args->handle);
538}
539
540static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
541 struct drm_file *file_priv)
542{
543 struct drm_omap_gem_cpu_prep *args = data;
544 struct drm_gem_object *obj;
545 int ret;
546
547 VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op);
548
549 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900550 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600551 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600552
553 ret = omap_gem_op_sync(obj, args->op);
554
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900555 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600556 ret = omap_gem_op_start(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600557
558 drm_gem_object_unreference_unlocked(obj);
559
560 return ret;
561}
562
563static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
564 struct drm_file *file_priv)
565{
566 struct drm_omap_gem_cpu_fini *args = data;
567 struct drm_gem_object *obj;
568 int ret;
569
570 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
571
572 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900573 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600574 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600575
576 /* XXX flushy, flushy */
577 ret = 0;
578
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900579 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600580 ret = omap_gem_op_finish(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600581
582 drm_gem_object_unreference_unlocked(obj);
583
584 return ret;
585}
586
587static int ioctl_gem_info(struct drm_device *dev, void *data,
588 struct drm_file *file_priv)
589{
590 struct drm_omap_gem_info *args = data;
591 struct drm_gem_object *obj;
592 int ret = 0;
593
Rob Clarkf5f94542012-12-04 13:59:12 -0600594 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600595
596 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900597 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600598 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600599
Rob Clarkf7f9f452011-12-05 19:19:22 -0600600 args->size = omap_gem_mmap_size(obj);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600601 args->offset = omap_gem_mmap_offset(obj);
602
603 drm_gem_object_unreference_unlocked(obj);
604
605 return ret;
606}
607
Rob Clarkbaa70942013-08-02 13:27:49 -0400608static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600609 DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_UNLOCKED|DRM_AUTH),
610 DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
611 DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_UNLOCKED|DRM_AUTH),
612 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
613 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
614 DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_UNLOCKED|DRM_AUTH),
615};
616
617/*
618 * drm driver funcs
619 */
620
621/**
622 * load - setup chip and create an initial config
623 * @dev: DRM device
624 * @flags: startup flags
625 *
626 * The driver load routine has to do several things:
627 * - initialize the memory manager
628 * - allocate initial config memory
629 * - setup the DRM framebuffer with the allocated memory
630 */
631static int dev_load(struct drm_device *dev, unsigned long flags)
632{
Rob Clark5e3b0872012-10-29 09:31:12 +0100633 struct omap_drm_platform_data *pdata = dev->dev->platform_data;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600634 struct omap_drm_private *priv;
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200635 unsigned int i;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600636 int ret;
637
638 DBG("load: dev=%p", dev);
639
Rob Clarkcd5351f2011-11-12 12:09:40 -0600640 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800641 if (!priv)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600642 return -ENOMEM;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600643
Rob Clark5e3b0872012-10-29 09:31:12 +0100644 priv->omaprev = pdata->omaprev;
645
Rob Clarkcd5351f2011-11-12 12:09:40 -0600646 dev->dev_private = priv;
647
Tejun Heo4619cdb2012-08-22 16:49:44 -0700648 priv->wq = alloc_ordered_workqueue("omapdrm", 0);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200649 init_waitqueue_head(&priv->commit.wait);
650 spin_lock_init(&priv->commit.lock);
Laurent Pinchart1cfe19a2015-04-16 22:35:20 +0300651 INIT_LIST_HEAD(&priv->commit.events);
Rob Clark5609f7f2012-03-05 10:48:32 -0600652
Tomi Valkeinen76c40552014-12-17 14:34:22 +0200653 spin_lock_init(&priv->list_lock);
Rob Clarkf6b60362012-03-05 10:48:36 -0600654 INIT_LIST_HEAD(&priv->obj_list);
655
Rob Clarkf7f9f452011-12-05 19:19:22 -0600656 omap_gem_init(dev);
657
Rob Clarkcd5351f2011-11-12 12:09:40 -0600658 ret = omap_modeset_init(dev);
659 if (ret) {
660 dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret);
661 dev->dev_private = NULL;
662 kfree(priv);
663 return ret;
664 }
665
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200666 /* Initialize vblank handling, start with all CRTCs disabled. */
Rob Clarkf5f94542012-12-04 13:59:12 -0600667 ret = drm_vblank_init(dev, priv->num_crtcs);
668 if (ret)
669 dev_warn(dev->dev, "could not init vblank\n");
670
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200671 for (i = 0; i < priv->num_crtcs; i++)
672 drm_crtc_vblank_off(priv->crtcs[i]);
673
Rob Clarkcd5351f2011-11-12 12:09:40 -0600674 priv->fbdev = omap_fbdev_init(dev);
675 if (!priv->fbdev) {
676 dev_warn(dev->dev, "omap_fbdev_init failed\n");
677 /* well, limp along without an fbdev.. maybe X11 will work? */
678 }
679
Andy Grosse78edba2012-12-19 14:53:37 -0600680 /* store off drm_device for use in pm ops */
681 dev_set_drvdata(dev->dev, dev);
682
Rob Clarkcd5351f2011-11-12 12:09:40 -0600683 drm_kms_helper_poll_init(dev);
684
Rob Clarkcd5351f2011-11-12 12:09:40 -0600685 return 0;
686}
687
688static int dev_unload(struct drm_device *dev)
689{
Rob Clark5609f7f2012-03-05 10:48:32 -0600690 struct omap_drm_private *priv = dev->dev_private;
691
Rob Clarkcd5351f2011-11-12 12:09:40 -0600692 DBG("unload: dev=%p", dev);
693
Rob Clarkcd5351f2011-11-12 12:09:40 -0600694 drm_kms_helper_poll_fini(dev);
695
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000696 if (priv->fbdev)
697 omap_fbdev_free(dev);
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300698
Rob Clarkcd5351f2011-11-12 12:09:40 -0600699 omap_modeset_free(dev);
Rob Clarkf7f9f452011-12-05 19:19:22 -0600700 omap_gem_deinit(dev);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600701
Rob Clark5609f7f2012-03-05 10:48:32 -0600702 destroy_workqueue(priv->wq);
703
Archit Taneja80e4ed52014-01-02 14:49:54 +0530704 drm_vblank_cleanup(dev);
705 omap_drm_irq_uninstall(dev);
706
Rob Clarkcd5351f2011-11-12 12:09:40 -0600707 kfree(dev->dev_private);
708 dev->dev_private = NULL;
709
Andy Grosse78edba2012-12-19 14:53:37 -0600710 dev_set_drvdata(dev->dev, NULL);
711
Rob Clarkcd5351f2011-11-12 12:09:40 -0600712 return 0;
713}
714
715static int dev_open(struct drm_device *dev, struct drm_file *file)
716{
717 file->driver_priv = NULL;
718
719 DBG("open: dev=%p, file=%p", dev, file);
720
721 return 0;
722}
723
Rob Clarkcd5351f2011-11-12 12:09:40 -0600724/**
725 * lastclose - clean up after all DRM clients have exited
726 * @dev: DRM device
727 *
728 * Take care of cleaning up after all DRM clients have exited. In the
729 * mode setting case, we want to restore the kernel's initial mode (just
730 * in case the last client left us in a bad state).
731 */
732static void dev_lastclose(struct drm_device *dev)
733{
Rob Clark3c810c62012-08-15 15:18:01 -0500734 int i;
735
Rob Clarkcd5351f2011-11-12 12:09:40 -0600736 /* we don't support vga-switcheroo.. so just make sure the fbdev
737 * mode is active
738 */
739 struct omap_drm_private *priv = dev->dev_private;
740 int ret;
741
742 DBG("lastclose: dev=%p", dev);
743
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200744 if (dev->mode_config.rotation_property) {
Rob Clarkc2a6a552012-10-25 17:14:13 -0500745 /* need to restore default rotation state.. not sure
746 * if there is a cleaner way to restore properties to
747 * default state? Maybe a flag that properties should
748 * automatically be restored to default state on
749 * lastclose?
750 */
751 for (i = 0; i < priv->num_crtcs; i++) {
752 drm_object_property_set_value(&priv->crtcs[i]->base,
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200753 dev->mode_config.rotation_property, 0);
Rob Clarkc2a6a552012-10-25 17:14:13 -0500754 }
Rob Clark3c810c62012-08-15 15:18:01 -0500755
Rob Clarkc2a6a552012-10-25 17:14:13 -0500756 for (i = 0; i < priv->num_planes; i++) {
757 drm_object_property_set_value(&priv->planes[i]->base,
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200758 dev->mode_config.rotation_property, 0);
Rob Clarkc2a6a552012-10-25 17:14:13 -0500759 }
Rob Clark3c810c62012-08-15 15:18:01 -0500760 }
761
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000762 if (priv->fbdev) {
763 ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
764 if (ret)
765 DBG("failed to restore crtc mode");
766 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600767}
768
769static void dev_preclose(struct drm_device *dev, struct drm_file *file)
770{
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200771 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart1cfe19a2015-04-16 22:35:20 +0300772 struct drm_pending_event *event;
773 unsigned long flags;
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200774
Rob Clarkcd5351f2011-11-12 12:09:40 -0600775 DBG("preclose: dev=%p", dev);
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200776
Laurent Pinchart1cfe19a2015-04-16 22:35:20 +0300777 /*
778 * Unlink all pending CRTC events to make sure they won't be queued up
779 * by a pending asynchronous commit.
780 */
781 spin_lock_irqsave(&dev->event_lock, flags);
782 list_for_each_entry(event, &priv->commit.events, link) {
783 if (event->file_priv == file) {
784 file->event_space += event->event->length;
785 event->file_priv = NULL;
786 }
787 }
788 spin_unlock_irqrestore(&dev->event_lock, flags);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600789}
790
791static void dev_postclose(struct drm_device *dev, struct drm_file *file)
792{
793 DBG("postclose: dev=%p, file=%p", dev, file);
794}
795
Laurent Pinchart78b68552012-05-17 13:27:22 +0200796static const struct vm_operations_struct omap_gem_vm_ops = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600797 .fault = omap_gem_fault,
798 .open = drm_gem_vm_open,
799 .close = drm_gem_vm_close,
800};
801
Rob Clarkff4f3872012-01-16 12:51:14 -0600802static const struct file_operations omapdriver_fops = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200803 .owner = THIS_MODULE,
804 .open = drm_open,
805 .unlocked_ioctl = drm_ioctl,
806 .release = drm_release,
807 .mmap = omap_gem_mmap,
808 .poll = drm_poll,
809 .read = drm_read,
810 .llseek = noop_llseek,
Rob Clarkff4f3872012-01-16 12:51:14 -0600811};
812
Rob Clarkcd5351f2011-11-12 12:09:40 -0600813static struct drm_driver omap_drm_driver = {
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200814 .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200815 .load = dev_load,
816 .unload = dev_unload,
817 .open = dev_open,
818 .lastclose = dev_lastclose,
819 .preclose = dev_preclose,
820 .postclose = dev_postclose,
821 .set_busid = drm_platform_set_busid,
822 .get_vblank_counter = drm_vblank_count,
823 .enable_vblank = omap_irq_enable_vblank,
824 .disable_vblank = omap_irq_disable_vblank,
Andy Gross6169a1482011-12-15 21:05:17 -0600825#ifdef CONFIG_DEBUG_FS
Laurent Pinchart222025e2015-01-11 00:02:07 +0200826 .debugfs_init = omap_debugfs_init,
827 .debugfs_cleanup = omap_debugfs_cleanup,
Andy Gross6169a1482011-12-15 21:05:17 -0600828#endif
Laurent Pinchart222025e2015-01-11 00:02:07 +0200829 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
830 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
831 .gem_prime_export = omap_gem_prime_export,
832 .gem_prime_import = omap_gem_prime_import,
833 .gem_free_object = omap_gem_free_object,
834 .gem_vm_ops = &omap_gem_vm_ops,
835 .dumb_create = omap_gem_dumb_create,
836 .dumb_map_offset = omap_gem_dumb_map_offset,
837 .dumb_destroy = drm_gem_dumb_destroy,
838 .ioctls = ioctls,
839 .num_ioctls = DRM_OMAP_NUM_IOCTLS,
840 .fops = &omapdriver_fops,
841 .name = DRIVER_NAME,
842 .desc = DRIVER_DESC,
843 .date = DRIVER_DATE,
844 .major = DRIVER_MAJOR,
845 .minor = DRIVER_MINOR,
846 .patchlevel = DRIVER_PATCHLEVEL,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600847};
848
Rob Clarkcd5351f2011-11-12 12:09:40 -0600849static int pdev_probe(struct platform_device *device)
850{
Archit Taneja3a01ab22014-01-02 14:49:51 +0530851 int r;
852
Tomi Valkeinen591a0ac2013-05-23 12:07:50 +0300853 if (omapdss_is_initialized() == false)
854 return -EPROBE_DEFER;
855
Archit Taneja3a01ab22014-01-02 14:49:51 +0530856 omap_crtc_pre_init();
857
858 r = omap_connect_dssdevs();
859 if (r) {
860 omap_crtc_pre_uninit();
861 return r;
862 }
863
Rob Clarkcd5351f2011-11-12 12:09:40 -0600864 DBG("%s", device->name);
865 return drm_platform_init(&omap_drm_driver, device);
866}
867
868static int pdev_remove(struct platform_device *device)
869{
870 DBG("");
Andy Gross5c137792012-03-05 10:48:39 -0600871
Tomi Valkeinen707cf582014-04-02 13:47:43 +0300872 drm_put_dev(platform_get_drvdata(device));
873
Archit Tanejacc823bd2014-01-02 14:49:52 +0530874 omap_disconnect_dssdevs();
875 omap_crtc_pre_uninit();
Daniel Vetterfd3c0252013-12-11 11:34:26 +0100876
Rob Clarkcd5351f2011-11-12 12:09:40 -0600877 return 0;
878}
879
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200880#ifdef CONFIG_PM_SLEEP
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200881static int omap_drm_suspend(struct device *dev)
882{
883 struct drm_device *drm_dev = dev_get_drvdata(dev);
884
885 drm_kms_helper_poll_disable(drm_dev);
886
887 return 0;
888}
889
890static int omap_drm_resume(struct device *dev)
891{
892 struct drm_device *drm_dev = dev_get_drvdata(dev);
893
894 drm_kms_helper_poll_enable(drm_dev);
895
896 return omap_gem_resume(dev);
897}
Andy Grosse78edba2012-12-19 14:53:37 -0600898#endif
899
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200900static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
901
Tomi Valkeinen6717cd22013-04-10 10:44:00 +0300902static struct platform_driver pdev = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200903 .driver = {
904 .name = DRIVER_NAME,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200905 .pm = &omapdrm_pm_ops,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200906 },
907 .probe = pdev_probe,
908 .remove = pdev_remove,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600909};
910
911static int __init omap_drm_init(void)
912{
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300913 int r;
914
Rob Clarkcd5351f2011-11-12 12:09:40 -0600915 DBG("init");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300916
917 r = platform_driver_register(&omap_dmm_driver);
918 if (r) {
919 pr_err("DMM driver registration failed\n");
920 return r;
Rob Clarkbe0775a2012-04-05 10:34:56 -0500921 }
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300922
923 r = platform_driver_register(&pdev);
924 if (r) {
925 pr_err("omapdrm driver registration failed\n");
926 platform_driver_unregister(&omap_dmm_driver);
927 return r;
928 }
929
930 return 0;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600931}
932
933static void __exit omap_drm_fini(void)
934{
935 DBG("fini");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300936
Rob Clarkcd5351f2011-11-12 12:09:40 -0600937 platform_driver_unregister(&pdev);
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300938
939 platform_driver_unregister(&omap_dmm_driver);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600940}
941
942/* need late_initcall() so we load after dss_driver's are loaded */
943late_initcall(omap_drm_init);
944module_exit(omap_drm_fini);
945
946MODULE_AUTHOR("Rob Clark <rob@ti.com>");
947MODULE_DESCRIPTION("OMAP DRM Display Driver");
948MODULE_ALIAS("platform:" DRIVER_NAME);
949MODULE_LICENSE("GPL v2");