Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 1 | /* |
Rob Clark | 8bb0daf | 2013-02-11 12:43:09 -0500 | [diff] [blame] | 2 | * drivers/gpu/drm/omapdrm/omap_drv.c |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2011 Texas Instruments |
| 5 | * Author: Rob Clark <rob@ti.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License version 2 as published by |
| 9 | * the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 20 | #include <linux/wait.h> |
| 21 | |
| 22 | #include <drm/drm_atomic.h> |
Laurent Pinchart | cef77d4 | 2015-03-05 21:50:00 +0200 | [diff] [blame] | 23 | #include <drm/drm_atomic_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 24 | #include <drm/drm_crtc_helper.h> |
| 25 | #include <drm/drm_fb_helper.h> |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 26 | |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 27 | #include "omap_dmm_tiler.h" |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 28 | #include "omap_drv.h" |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 29 | |
| 30 | #define DRIVER_NAME MODULE_NAME |
| 31 | #define DRIVER_DESC "OMAP DRM" |
| 32 | #define DRIVER_DATE "20110917" |
| 33 | #define DRIVER_MAJOR 1 |
| 34 | #define DRIVER_MINOR 0 |
| 35 | #define DRIVER_PATCHLEVEL 0 |
| 36 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 37 | static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS; |
| 38 | |
| 39 | MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs"); |
| 40 | module_param(num_crtc, int, 0600); |
| 41 | |
| 42 | /* |
| 43 | * mode config funcs |
| 44 | */ |
| 45 | |
| 46 | /* Notes about mapping DSS and DRM entities: |
| 47 | * CRTC: overlay |
| 48 | * encoder: manager.. with some extension to allow one primary CRTC |
| 49 | * and zero or more video CRTC's to be mapped to one encoder? |
| 50 | * connector: dssdev.. manager can be attached/detached from different |
| 51 | * devices |
| 52 | */ |
| 53 | |
| 54 | static void omap_fb_output_poll_changed(struct drm_device *dev) |
| 55 | { |
| 56 | struct omap_drm_private *priv = dev->dev_private; |
| 57 | DBG("dev=%p", dev); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 58 | if (priv->fbdev) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 59 | drm_fb_helper_hotplug_event(priv->fbdev); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 60 | } |
| 61 | |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 62 | struct omap_atomic_state_commit { |
| 63 | struct work_struct work; |
| 64 | struct drm_device *dev; |
| 65 | struct drm_atomic_state *state; |
| 66 | u32 crtcs; |
| 67 | }; |
| 68 | |
| 69 | static void omap_atomic_complete(struct omap_atomic_state_commit *commit) |
| 70 | { |
| 71 | struct drm_device *dev = commit->dev; |
| 72 | struct omap_drm_private *priv = dev->dev_private; |
| 73 | struct drm_atomic_state *old_state = commit->state; |
| 74 | |
| 75 | /* Apply the atomic update. */ |
Laurent Pinchart | 69fb7c8 | 2015-05-28 02:09:56 +0300 | [diff] [blame^] | 76 | dispc_runtime_get(); |
| 77 | |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 78 | drm_atomic_helper_commit_modeset_disables(dev, old_state); |
| 79 | drm_atomic_helper_commit_planes(dev, old_state); |
| 80 | drm_atomic_helper_commit_modeset_enables(dev, old_state); |
| 81 | |
| 82 | drm_atomic_helper_wait_for_vblanks(dev, old_state); |
| 83 | |
| 84 | drm_atomic_helper_cleanup_planes(dev, old_state); |
| 85 | |
Laurent Pinchart | 69fb7c8 | 2015-05-28 02:09:56 +0300 | [diff] [blame^] | 86 | dispc_runtime_put(); |
| 87 | |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 88 | drm_atomic_state_free(old_state); |
| 89 | |
| 90 | /* Complete the commit, wake up any waiter. */ |
| 91 | spin_lock(&priv->commit.lock); |
| 92 | priv->commit.pending &= ~commit->crtcs; |
| 93 | spin_unlock(&priv->commit.lock); |
| 94 | |
| 95 | wake_up_all(&priv->commit.wait); |
| 96 | |
| 97 | kfree(commit); |
| 98 | } |
| 99 | |
| 100 | static void omap_atomic_work(struct work_struct *work) |
| 101 | { |
| 102 | struct omap_atomic_state_commit *commit = |
| 103 | container_of(work, struct omap_atomic_state_commit, work); |
| 104 | |
| 105 | omap_atomic_complete(commit); |
| 106 | } |
| 107 | |
| 108 | static bool omap_atomic_is_pending(struct omap_drm_private *priv, |
| 109 | struct omap_atomic_state_commit *commit) |
| 110 | { |
| 111 | bool pending; |
| 112 | |
| 113 | spin_lock(&priv->commit.lock); |
| 114 | pending = priv->commit.pending & commit->crtcs; |
| 115 | spin_unlock(&priv->commit.lock); |
| 116 | |
| 117 | return pending; |
| 118 | } |
| 119 | |
| 120 | static int omap_atomic_commit(struct drm_device *dev, |
| 121 | struct drm_atomic_state *state, bool async) |
| 122 | { |
| 123 | struct omap_drm_private *priv = dev->dev_private; |
| 124 | struct omap_atomic_state_commit *commit; |
Laurent Pinchart | 1cfe19a | 2015-04-16 22:35:20 +0300 | [diff] [blame] | 125 | unsigned long flags; |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 126 | unsigned int i; |
| 127 | int ret; |
| 128 | |
| 129 | ret = drm_atomic_helper_prepare_planes(dev, state); |
| 130 | if (ret) |
| 131 | return ret; |
| 132 | |
| 133 | /* Allocate the commit object. */ |
| 134 | commit = kzalloc(sizeof(*commit), GFP_KERNEL); |
| 135 | if (commit == NULL) { |
| 136 | ret = -ENOMEM; |
| 137 | goto error; |
| 138 | } |
| 139 | |
| 140 | INIT_WORK(&commit->work, omap_atomic_work); |
| 141 | commit->dev = dev; |
| 142 | commit->state = state; |
| 143 | |
| 144 | /* Wait until all affected CRTCs have completed previous commits and |
| 145 | * mark them as pending. |
| 146 | */ |
| 147 | for (i = 0; i < dev->mode_config.num_crtc; ++i) { |
| 148 | if (state->crtcs[i]) |
| 149 | commit->crtcs |= 1 << drm_crtc_index(state->crtcs[i]); |
| 150 | } |
| 151 | |
| 152 | wait_event(priv->commit.wait, !omap_atomic_is_pending(priv, commit)); |
| 153 | |
| 154 | spin_lock(&priv->commit.lock); |
| 155 | priv->commit.pending |= commit->crtcs; |
| 156 | spin_unlock(&priv->commit.lock); |
| 157 | |
Laurent Pinchart | 1cfe19a | 2015-04-16 22:35:20 +0300 | [diff] [blame] | 158 | /* Keep track of all CRTC events to unlink them in preclose(). */ |
| 159 | spin_lock_irqsave(&dev->event_lock, flags); |
| 160 | for (i = 0; i < dev->mode_config.num_crtc; ++i) { |
| 161 | struct drm_crtc_state *cstate = state->crtc_states[i]; |
| 162 | |
| 163 | if (cstate && cstate->event) |
| 164 | list_add_tail(&cstate->event->base.link, |
| 165 | &priv->commit.events); |
| 166 | } |
| 167 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 168 | |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 169 | /* Swap the state, this is the point of no return. */ |
| 170 | drm_atomic_helper_swap_state(dev, state); |
| 171 | |
| 172 | if (async) |
| 173 | schedule_work(&commit->work); |
| 174 | else |
| 175 | omap_atomic_complete(commit); |
| 176 | |
| 177 | return 0; |
| 178 | |
| 179 | error: |
| 180 | drm_atomic_helper_cleanup_planes(dev, state); |
| 181 | return ret; |
| 182 | } |
| 183 | |
Laurent Pinchart | e6ecefa | 2012-05-17 13:27:23 +0200 | [diff] [blame] | 184 | static const struct drm_mode_config_funcs omap_mode_config_funcs = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 185 | .fb_create = omap_framebuffer_create, |
| 186 | .output_poll_changed = omap_fb_output_poll_changed, |
Laurent Pinchart | cef77d4 | 2015-03-05 21:50:00 +0200 | [diff] [blame] | 187 | .atomic_check = drm_atomic_helper_check, |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 188 | .atomic_commit = omap_atomic_commit, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 189 | }; |
| 190 | |
| 191 | static int get_connector_type(struct omap_dss_device *dssdev) |
| 192 | { |
| 193 | switch (dssdev->type) { |
| 194 | case OMAP_DISPLAY_TYPE_HDMI: |
| 195 | return DRM_MODE_CONNECTOR_HDMIA; |
Tomi Valkeinen | 4635c17 | 2013-05-14 14:14:15 +0300 | [diff] [blame] | 196 | case OMAP_DISPLAY_TYPE_DVI: |
| 197 | return DRM_MODE_CONNECTOR_DVID; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 198 | default: |
| 199 | return DRM_MODE_CONNECTOR_Unknown; |
| 200 | } |
| 201 | } |
| 202 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 203 | static bool channel_used(struct drm_device *dev, enum omap_channel channel) |
| 204 | { |
| 205 | struct omap_drm_private *priv = dev->dev_private; |
| 206 | int i; |
| 207 | |
| 208 | for (i = 0; i < priv->num_crtcs; i++) { |
| 209 | struct drm_crtc *crtc = priv->crtcs[i]; |
| 210 | |
| 211 | if (omap_crtc_channel(crtc) == channel) |
| 212 | return true; |
| 213 | } |
| 214 | |
| 215 | return false; |
| 216 | } |
Archit Taneja | cc823bd | 2014-01-02 14:49:52 +0530 | [diff] [blame] | 217 | static void omap_disconnect_dssdevs(void) |
| 218 | { |
| 219 | struct omap_dss_device *dssdev = NULL; |
| 220 | |
| 221 | for_each_dss_dev(dssdev) |
| 222 | dssdev->driver->disconnect(dssdev); |
| 223 | } |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 224 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 225 | static int omap_connect_dssdevs(void) |
| 226 | { |
| 227 | int r; |
| 228 | struct omap_dss_device *dssdev = NULL; |
| 229 | bool no_displays = true; |
| 230 | |
| 231 | for_each_dss_dev(dssdev) { |
| 232 | r = dssdev->driver->connect(dssdev); |
| 233 | if (r == -EPROBE_DEFER) { |
| 234 | omap_dss_put_device(dssdev); |
| 235 | goto cleanup; |
| 236 | } else if (r) { |
| 237 | dev_warn(dssdev->dev, "could not connect display: %s\n", |
| 238 | dssdev->name); |
| 239 | } else { |
| 240 | no_displays = false; |
| 241 | } |
| 242 | } |
| 243 | |
| 244 | if (no_displays) |
| 245 | return -EPROBE_DEFER; |
| 246 | |
| 247 | return 0; |
| 248 | |
| 249 | cleanup: |
| 250 | /* |
| 251 | * if we are deferring probe, we disconnect the devices we previously |
| 252 | * connected |
| 253 | */ |
Archit Taneja | cc823bd | 2014-01-02 14:49:52 +0530 | [diff] [blame] | 254 | omap_disconnect_dssdevs(); |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 255 | |
| 256 | return r; |
| 257 | } |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 258 | |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 259 | static int omap_modeset_create_crtc(struct drm_device *dev, int id, |
| 260 | enum omap_channel channel) |
| 261 | { |
| 262 | struct omap_drm_private *priv = dev->dev_private; |
| 263 | struct drm_plane *plane; |
| 264 | struct drm_crtc *crtc; |
| 265 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 266 | plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_PRIMARY); |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 267 | if (IS_ERR(plane)) |
| 268 | return PTR_ERR(plane); |
| 269 | |
| 270 | crtc = omap_crtc_init(dev, plane, channel, id); |
| 271 | |
| 272 | BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs)); |
| 273 | priv->crtcs[id] = crtc; |
| 274 | priv->num_crtcs++; |
| 275 | |
| 276 | priv->planes[id] = plane; |
| 277 | priv->num_planes++; |
| 278 | |
| 279 | return 0; |
| 280 | } |
| 281 | |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 282 | static int omap_modeset_init_properties(struct drm_device *dev) |
| 283 | { |
| 284 | struct omap_drm_private *priv = dev->dev_private; |
| 285 | |
| 286 | if (priv->has_dmm) { |
| 287 | dev->mode_config.rotation_property = |
| 288 | drm_mode_create_rotation_property(dev, |
| 289 | BIT(DRM_ROTATE_0) | BIT(DRM_ROTATE_90) | |
| 290 | BIT(DRM_ROTATE_180) | BIT(DRM_ROTATE_270) | |
| 291 | BIT(DRM_REFLECT_X) | BIT(DRM_REFLECT_Y)); |
| 292 | if (!dev->mode_config.rotation_property) |
| 293 | return -ENOMEM; |
| 294 | } |
| 295 | |
| 296 | priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3); |
| 297 | if (!priv->zorder_prop) |
| 298 | return -ENOMEM; |
| 299 | |
| 300 | return 0; |
| 301 | } |
| 302 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 303 | static int omap_modeset_init(struct drm_device *dev) |
| 304 | { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 305 | struct omap_drm_private *priv = dev->dev_private; |
| 306 | struct omap_dss_device *dssdev = NULL; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 307 | int num_ovls = dss_feat_get_num_ovls(); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 308 | int num_mgrs = dss_feat_get_num_mgrs(); |
| 309 | int num_crtcs; |
| 310 | int i, id = 0; |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 311 | int ret; |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 312 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 313 | drm_mode_config_init(dev); |
| 314 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 315 | omap_drm_irq_install(dev); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 316 | |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 317 | ret = omap_modeset_init_properties(dev); |
| 318 | if (ret < 0) |
| 319 | return ret; |
| 320 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 321 | /* |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 322 | * We usually don't want to create a CRTC for each manager, at least |
| 323 | * not until we have a way to expose private planes to userspace. |
| 324 | * Otherwise there would not be enough video pipes left for drm planes. |
| 325 | * We use the num_crtc argument to limit the number of crtcs we create. |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 326 | */ |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 327 | num_crtcs = min3(num_crtc, num_mgrs, num_ovls); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 328 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 329 | dssdev = NULL; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 330 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 331 | for_each_dss_dev(dssdev) { |
| 332 | struct drm_connector *connector; |
| 333 | struct drm_encoder *encoder; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 334 | enum omap_channel channel; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 335 | struct omap_overlay_manager *mgr; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 336 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 337 | if (!omapdss_device_is_connected(dssdev)) |
Archit Taneja | 581382e | 2013-03-26 19:15:18 +0530 | [diff] [blame] | 338 | continue; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 339 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 340 | encoder = omap_encoder_init(dev, dssdev); |
| 341 | |
| 342 | if (!encoder) { |
| 343 | dev_err(dev->dev, "could not create encoder: %s\n", |
| 344 | dssdev->name); |
| 345 | return -ENOMEM; |
| 346 | } |
| 347 | |
| 348 | connector = omap_connector_init(dev, |
| 349 | get_connector_type(dssdev), dssdev, encoder); |
| 350 | |
| 351 | if (!connector) { |
| 352 | dev_err(dev->dev, "could not create connector: %s\n", |
| 353 | dssdev->name); |
| 354 | return -ENOMEM; |
| 355 | } |
| 356 | |
| 357 | BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders)); |
| 358 | BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors)); |
| 359 | |
| 360 | priv->encoders[priv->num_encoders++] = encoder; |
| 361 | priv->connectors[priv->num_connectors++] = connector; |
| 362 | |
| 363 | drm_mode_connector_attach_encoder(connector, encoder); |
| 364 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 365 | /* |
| 366 | * if we have reached the limit of the crtcs we are allowed to |
| 367 | * create, let's not try to look for a crtc for this |
| 368 | * panel/encoder and onwards, we will, of course, populate the |
| 369 | * the possible_crtcs field for all the encoders with the final |
| 370 | * set of crtcs we create |
| 371 | */ |
| 372 | if (id == num_crtcs) |
| 373 | continue; |
| 374 | |
| 375 | /* |
| 376 | * get the recommended DISPC channel for this encoder. For now, |
| 377 | * we only try to get create a crtc out of the recommended, the |
| 378 | * other possible channels to which the encoder can connect are |
| 379 | * not considered. |
| 380 | */ |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 381 | |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 382 | mgr = omapdss_find_mgr_from_display(dssdev); |
| 383 | channel = mgr->id; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 384 | /* |
| 385 | * if this channel hasn't already been taken by a previously |
| 386 | * allocated crtc, we create a new crtc for it |
| 387 | */ |
| 388 | if (!channel_used(dev, channel)) { |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 389 | ret = omap_modeset_create_crtc(dev, id, channel); |
| 390 | if (ret < 0) { |
| 391 | dev_err(dev->dev, |
| 392 | "could not create CRTC (channel %u)\n", |
| 393 | channel); |
| 394 | return ret; |
| 395 | } |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 396 | |
| 397 | id++; |
| 398 | } |
| 399 | } |
| 400 | |
| 401 | /* |
| 402 | * we have allocated crtcs according to the need of the panels/encoders, |
| 403 | * adding more crtcs here if needed |
| 404 | */ |
| 405 | for (; id < num_crtcs; id++) { |
| 406 | |
| 407 | /* find a free manager for this crtc */ |
| 408 | for (i = 0; i < num_mgrs; i++) { |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 409 | if (!channel_used(dev, i)) |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 410 | break; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 411 | } |
| 412 | |
| 413 | if (i == num_mgrs) { |
| 414 | /* this shouldn't really happen */ |
| 415 | dev_err(dev->dev, "no managers left for crtc\n"); |
| 416 | return -ENOMEM; |
| 417 | } |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 418 | |
| 419 | ret = omap_modeset_create_crtc(dev, id, i); |
| 420 | if (ret < 0) { |
| 421 | dev_err(dev->dev, |
| 422 | "could not create CRTC (channel %u)\n", i); |
| 423 | return ret; |
| 424 | } |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 425 | } |
| 426 | |
| 427 | /* |
| 428 | * Create normal planes for the remaining overlays: |
| 429 | */ |
| 430 | for (; id < num_ovls; id++) { |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 431 | struct drm_plane *plane; |
| 432 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 433 | plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_OVERLAY); |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 434 | if (IS_ERR(plane)) |
| 435 | return PTR_ERR(plane); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 436 | |
| 437 | BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes)); |
| 438 | priv->planes[priv->num_planes++] = plane; |
| 439 | } |
| 440 | |
| 441 | for (i = 0; i < priv->num_encoders; i++) { |
| 442 | struct drm_encoder *encoder = priv->encoders[i]; |
| 443 | struct omap_dss_device *dssdev = |
| 444 | omap_encoder_get_dssdev(encoder); |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 445 | struct omap_dss_device *output; |
Tomi Valkeinen | be8e8e1 | 2013-04-23 15:35:35 +0300 | [diff] [blame] | 446 | |
| 447 | output = omapdss_find_output_from_display(dssdev); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 448 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 449 | /* figure out which crtc's we can connect the encoder to: */ |
| 450 | encoder->possible_crtcs = 0; |
| 451 | for (id = 0; id < priv->num_crtcs; id++) { |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 452 | struct drm_crtc *crtc = priv->crtcs[id]; |
| 453 | enum omap_channel crtc_channel; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 454 | |
| 455 | crtc_channel = omap_crtc_channel(crtc); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 456 | |
Tomi Valkeinen | 1733729 | 2014-09-03 19:25:49 +0000 | [diff] [blame] | 457 | if (output->dispc_channel == crtc_channel) { |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 458 | encoder->possible_crtcs |= (1 << id); |
Tomi Valkeinen | 1733729 | 2014-09-03 19:25:49 +0000 | [diff] [blame] | 459 | break; |
| 460 | } |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 461 | } |
Tomi Valkeinen | 820caab | 2013-04-25 14:53:18 +0300 | [diff] [blame] | 462 | |
| 463 | omap_dss_put_device(output); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 464 | } |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 465 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 466 | DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n", |
| 467 | priv->num_planes, priv->num_crtcs, priv->num_encoders, |
| 468 | priv->num_connectors); |
| 469 | |
Rob Clark | 6b8ca4c | 2012-01-08 19:37:37 -0600 | [diff] [blame] | 470 | dev->mode_config.min_width = 32; |
| 471 | dev->mode_config.min_height = 32; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 472 | |
| 473 | /* note: eventually will need some cpu_is_omapXYZ() type stuff here |
| 474 | * to fill in these limits properly on different OMAP generations.. |
| 475 | */ |
| 476 | dev->mode_config.max_width = 2048; |
| 477 | dev->mode_config.max_height = 2048; |
| 478 | |
| 479 | dev->mode_config.funcs = &omap_mode_config_funcs; |
| 480 | |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 481 | drm_mode_config_reset(dev); |
| 482 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 483 | return 0; |
| 484 | } |
| 485 | |
| 486 | static void omap_modeset_free(struct drm_device *dev) |
| 487 | { |
| 488 | drm_mode_config_cleanup(dev); |
| 489 | } |
| 490 | |
| 491 | /* |
| 492 | * drm ioctl funcs |
| 493 | */ |
| 494 | |
| 495 | |
| 496 | static int ioctl_get_param(struct drm_device *dev, void *data, |
| 497 | struct drm_file *file_priv) |
| 498 | { |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 499 | struct omap_drm_private *priv = dev->dev_private; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 500 | struct drm_omap_param *args = data; |
| 501 | |
| 502 | DBG("%p: param=%llu", dev, args->param); |
| 503 | |
| 504 | switch (args->param) { |
| 505 | case OMAP_PARAM_CHIPSET_ID: |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 506 | args->value = priv->omaprev; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 507 | break; |
| 508 | default: |
| 509 | DBG("unknown parameter %lld", args->param); |
| 510 | return -EINVAL; |
| 511 | } |
| 512 | |
| 513 | return 0; |
| 514 | } |
| 515 | |
| 516 | static int ioctl_set_param(struct drm_device *dev, void *data, |
| 517 | struct drm_file *file_priv) |
| 518 | { |
| 519 | struct drm_omap_param *args = data; |
| 520 | |
| 521 | switch (args->param) { |
| 522 | default: |
| 523 | DBG("unknown parameter %lld", args->param); |
| 524 | return -EINVAL; |
| 525 | } |
| 526 | |
| 527 | return 0; |
| 528 | } |
| 529 | |
| 530 | static int ioctl_gem_new(struct drm_device *dev, void *data, |
| 531 | struct drm_file *file_priv) |
| 532 | { |
| 533 | struct drm_omap_gem_new *args = data; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 534 | VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 535 | args->size.bytes, args->flags); |
| 536 | return omap_gem_new_handle(dev, file_priv, args->size, |
| 537 | args->flags, &args->handle); |
| 538 | } |
| 539 | |
| 540 | static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data, |
| 541 | struct drm_file *file_priv) |
| 542 | { |
| 543 | struct drm_omap_gem_cpu_prep *args = data; |
| 544 | struct drm_gem_object *obj; |
| 545 | int ret; |
| 546 | |
| 547 | VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op); |
| 548 | |
| 549 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 550 | if (!obj) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 551 | return -ENOENT; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 552 | |
| 553 | ret = omap_gem_op_sync(obj, args->op); |
| 554 | |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 555 | if (!ret) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 556 | ret = omap_gem_op_start(obj, args->op); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 557 | |
| 558 | drm_gem_object_unreference_unlocked(obj); |
| 559 | |
| 560 | return ret; |
| 561 | } |
| 562 | |
| 563 | static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data, |
| 564 | struct drm_file *file_priv) |
| 565 | { |
| 566 | struct drm_omap_gem_cpu_fini *args = data; |
| 567 | struct drm_gem_object *obj; |
| 568 | int ret; |
| 569 | |
| 570 | VERB("%p:%p: handle=%d", dev, file_priv, args->handle); |
| 571 | |
| 572 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 573 | if (!obj) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 574 | return -ENOENT; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 575 | |
| 576 | /* XXX flushy, flushy */ |
| 577 | ret = 0; |
| 578 | |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 579 | if (!ret) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 580 | ret = omap_gem_op_finish(obj, args->op); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 581 | |
| 582 | drm_gem_object_unreference_unlocked(obj); |
| 583 | |
| 584 | return ret; |
| 585 | } |
| 586 | |
| 587 | static int ioctl_gem_info(struct drm_device *dev, void *data, |
| 588 | struct drm_file *file_priv) |
| 589 | { |
| 590 | struct drm_omap_gem_info *args = data; |
| 591 | struct drm_gem_object *obj; |
| 592 | int ret = 0; |
| 593 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 594 | VERB("%p:%p: handle=%d", dev, file_priv, args->handle); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 595 | |
| 596 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 597 | if (!obj) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 598 | return -ENOENT; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 599 | |
Rob Clark | f7f9f45 | 2011-12-05 19:19:22 -0600 | [diff] [blame] | 600 | args->size = omap_gem_mmap_size(obj); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 601 | args->offset = omap_gem_mmap_offset(obj); |
| 602 | |
| 603 | drm_gem_object_unreference_unlocked(obj); |
| 604 | |
| 605 | return ret; |
| 606 | } |
| 607 | |
Rob Clark | baa7094 | 2013-08-02 13:27:49 -0400 | [diff] [blame] | 608 | static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 609 | DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_UNLOCKED|DRM_AUTH), |
| 610 | DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 611 | DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_UNLOCKED|DRM_AUTH), |
| 612 | DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_UNLOCKED|DRM_AUTH), |
| 613 | DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_UNLOCKED|DRM_AUTH), |
| 614 | DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_UNLOCKED|DRM_AUTH), |
| 615 | }; |
| 616 | |
| 617 | /* |
| 618 | * drm driver funcs |
| 619 | */ |
| 620 | |
| 621 | /** |
| 622 | * load - setup chip and create an initial config |
| 623 | * @dev: DRM device |
| 624 | * @flags: startup flags |
| 625 | * |
| 626 | * The driver load routine has to do several things: |
| 627 | * - initialize the memory manager |
| 628 | * - allocate initial config memory |
| 629 | * - setup the DRM framebuffer with the allocated memory |
| 630 | */ |
| 631 | static int dev_load(struct drm_device *dev, unsigned long flags) |
| 632 | { |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 633 | struct omap_drm_platform_data *pdata = dev->dev->platform_data; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 634 | struct omap_drm_private *priv; |
Laurent Pinchart | c397cfd | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 635 | unsigned int i; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 636 | int ret; |
| 637 | |
| 638 | DBG("load: dev=%p", dev); |
| 639 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 640 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 641 | if (!priv) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 642 | return -ENOMEM; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 643 | |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 644 | priv->omaprev = pdata->omaprev; |
| 645 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 646 | dev->dev_private = priv; |
| 647 | |
Tejun Heo | 4619cdb | 2012-08-22 16:49:44 -0700 | [diff] [blame] | 648 | priv->wq = alloc_ordered_workqueue("omapdrm", 0); |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 649 | init_waitqueue_head(&priv->commit.wait); |
| 650 | spin_lock_init(&priv->commit.lock); |
Laurent Pinchart | 1cfe19a | 2015-04-16 22:35:20 +0300 | [diff] [blame] | 651 | INIT_LIST_HEAD(&priv->commit.events); |
Rob Clark | 5609f7f | 2012-03-05 10:48:32 -0600 | [diff] [blame] | 652 | |
Tomi Valkeinen | 76c4055 | 2014-12-17 14:34:22 +0200 | [diff] [blame] | 653 | spin_lock_init(&priv->list_lock); |
Rob Clark | f6b6036 | 2012-03-05 10:48:36 -0600 | [diff] [blame] | 654 | INIT_LIST_HEAD(&priv->obj_list); |
| 655 | |
Rob Clark | f7f9f45 | 2011-12-05 19:19:22 -0600 | [diff] [blame] | 656 | omap_gem_init(dev); |
| 657 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 658 | ret = omap_modeset_init(dev); |
| 659 | if (ret) { |
| 660 | dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret); |
| 661 | dev->dev_private = NULL; |
| 662 | kfree(priv); |
| 663 | return ret; |
| 664 | } |
| 665 | |
Laurent Pinchart | c397cfd | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 666 | /* Initialize vblank handling, start with all CRTCs disabled. */ |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 667 | ret = drm_vblank_init(dev, priv->num_crtcs); |
| 668 | if (ret) |
| 669 | dev_warn(dev->dev, "could not init vblank\n"); |
| 670 | |
Laurent Pinchart | c397cfd | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 671 | for (i = 0; i < priv->num_crtcs; i++) |
| 672 | drm_crtc_vblank_off(priv->crtcs[i]); |
| 673 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 674 | priv->fbdev = omap_fbdev_init(dev); |
| 675 | if (!priv->fbdev) { |
| 676 | dev_warn(dev->dev, "omap_fbdev_init failed\n"); |
| 677 | /* well, limp along without an fbdev.. maybe X11 will work? */ |
| 678 | } |
| 679 | |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 680 | /* store off drm_device for use in pm ops */ |
| 681 | dev_set_drvdata(dev->dev, dev); |
| 682 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 683 | drm_kms_helper_poll_init(dev); |
| 684 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 685 | return 0; |
| 686 | } |
| 687 | |
| 688 | static int dev_unload(struct drm_device *dev) |
| 689 | { |
Rob Clark | 5609f7f | 2012-03-05 10:48:32 -0600 | [diff] [blame] | 690 | struct omap_drm_private *priv = dev->dev_private; |
| 691 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 692 | DBG("unload: dev=%p", dev); |
| 693 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 694 | drm_kms_helper_poll_fini(dev); |
| 695 | |
Tomi Valkeinen | c7c1aec | 2014-09-25 19:24:26 +0000 | [diff] [blame] | 696 | if (priv->fbdev) |
| 697 | omap_fbdev_free(dev); |
Tomi Valkeinen | e2f8fd7 | 2014-04-02 14:31:57 +0300 | [diff] [blame] | 698 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 699 | omap_modeset_free(dev); |
Rob Clark | f7f9f45 | 2011-12-05 19:19:22 -0600 | [diff] [blame] | 700 | omap_gem_deinit(dev); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 701 | |
Rob Clark | 5609f7f | 2012-03-05 10:48:32 -0600 | [diff] [blame] | 702 | destroy_workqueue(priv->wq); |
| 703 | |
Archit Taneja | 80e4ed5 | 2014-01-02 14:49:54 +0530 | [diff] [blame] | 704 | drm_vblank_cleanup(dev); |
| 705 | omap_drm_irq_uninstall(dev); |
| 706 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 707 | kfree(dev->dev_private); |
| 708 | dev->dev_private = NULL; |
| 709 | |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 710 | dev_set_drvdata(dev->dev, NULL); |
| 711 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 712 | return 0; |
| 713 | } |
| 714 | |
| 715 | static int dev_open(struct drm_device *dev, struct drm_file *file) |
| 716 | { |
| 717 | file->driver_priv = NULL; |
| 718 | |
| 719 | DBG("open: dev=%p, file=%p", dev, file); |
| 720 | |
| 721 | return 0; |
| 722 | } |
| 723 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 724 | /** |
| 725 | * lastclose - clean up after all DRM clients have exited |
| 726 | * @dev: DRM device |
| 727 | * |
| 728 | * Take care of cleaning up after all DRM clients have exited. In the |
| 729 | * mode setting case, we want to restore the kernel's initial mode (just |
| 730 | * in case the last client left us in a bad state). |
| 731 | */ |
| 732 | static void dev_lastclose(struct drm_device *dev) |
| 733 | { |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 734 | int i; |
| 735 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 736 | /* we don't support vga-switcheroo.. so just make sure the fbdev |
| 737 | * mode is active |
| 738 | */ |
| 739 | struct omap_drm_private *priv = dev->dev_private; |
| 740 | int ret; |
| 741 | |
| 742 | DBG("lastclose: dev=%p", dev); |
| 743 | |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 744 | if (dev->mode_config.rotation_property) { |
Rob Clark | c2a6a55 | 2012-10-25 17:14:13 -0500 | [diff] [blame] | 745 | /* need to restore default rotation state.. not sure |
| 746 | * if there is a cleaner way to restore properties to |
| 747 | * default state? Maybe a flag that properties should |
| 748 | * automatically be restored to default state on |
| 749 | * lastclose? |
| 750 | */ |
| 751 | for (i = 0; i < priv->num_crtcs; i++) { |
| 752 | drm_object_property_set_value(&priv->crtcs[i]->base, |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 753 | dev->mode_config.rotation_property, 0); |
Rob Clark | c2a6a55 | 2012-10-25 17:14:13 -0500 | [diff] [blame] | 754 | } |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 755 | |
Rob Clark | c2a6a55 | 2012-10-25 17:14:13 -0500 | [diff] [blame] | 756 | for (i = 0; i < priv->num_planes; i++) { |
| 757 | drm_object_property_set_value(&priv->planes[i]->base, |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 758 | dev->mode_config.rotation_property, 0); |
Rob Clark | c2a6a55 | 2012-10-25 17:14:13 -0500 | [diff] [blame] | 759 | } |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 760 | } |
| 761 | |
Tomi Valkeinen | c7c1aec | 2014-09-25 19:24:26 +0000 | [diff] [blame] | 762 | if (priv->fbdev) { |
| 763 | ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev); |
| 764 | if (ret) |
| 765 | DBG("failed to restore crtc mode"); |
| 766 | } |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 767 | } |
| 768 | |
| 769 | static void dev_preclose(struct drm_device *dev, struct drm_file *file) |
| 770 | { |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 771 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 1cfe19a | 2015-04-16 22:35:20 +0300 | [diff] [blame] | 772 | struct drm_pending_event *event; |
| 773 | unsigned long flags; |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 774 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 775 | DBG("preclose: dev=%p", dev); |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 776 | |
Laurent Pinchart | 1cfe19a | 2015-04-16 22:35:20 +0300 | [diff] [blame] | 777 | /* |
| 778 | * Unlink all pending CRTC events to make sure they won't be queued up |
| 779 | * by a pending asynchronous commit. |
| 780 | */ |
| 781 | spin_lock_irqsave(&dev->event_lock, flags); |
| 782 | list_for_each_entry(event, &priv->commit.events, link) { |
| 783 | if (event->file_priv == file) { |
| 784 | file->event_space += event->event->length; |
| 785 | event->file_priv = NULL; |
| 786 | } |
| 787 | } |
| 788 | spin_unlock_irqrestore(&dev->event_lock, flags); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 789 | } |
| 790 | |
| 791 | static void dev_postclose(struct drm_device *dev, struct drm_file *file) |
| 792 | { |
| 793 | DBG("postclose: dev=%p, file=%p", dev, file); |
| 794 | } |
| 795 | |
Laurent Pinchart | 78b6855 | 2012-05-17 13:27:22 +0200 | [diff] [blame] | 796 | static const struct vm_operations_struct omap_gem_vm_ops = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 797 | .fault = omap_gem_fault, |
| 798 | .open = drm_gem_vm_open, |
| 799 | .close = drm_gem_vm_close, |
| 800 | }; |
| 801 | |
Rob Clark | ff4f387 | 2012-01-16 12:51:14 -0600 | [diff] [blame] | 802 | static const struct file_operations omapdriver_fops = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 803 | .owner = THIS_MODULE, |
| 804 | .open = drm_open, |
| 805 | .unlocked_ioctl = drm_ioctl, |
| 806 | .release = drm_release, |
| 807 | .mmap = omap_gem_mmap, |
| 808 | .poll = drm_poll, |
| 809 | .read = drm_read, |
| 810 | .llseek = noop_llseek, |
Rob Clark | ff4f387 | 2012-01-16 12:51:14 -0600 | [diff] [blame] | 811 | }; |
| 812 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 813 | static struct drm_driver omap_drm_driver = { |
Laurent Pinchart | f13ab00 | 2015-01-25 22:06:45 +0200 | [diff] [blame] | 814 | .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 815 | .load = dev_load, |
| 816 | .unload = dev_unload, |
| 817 | .open = dev_open, |
| 818 | .lastclose = dev_lastclose, |
| 819 | .preclose = dev_preclose, |
| 820 | .postclose = dev_postclose, |
| 821 | .set_busid = drm_platform_set_busid, |
| 822 | .get_vblank_counter = drm_vblank_count, |
| 823 | .enable_vblank = omap_irq_enable_vblank, |
| 824 | .disable_vblank = omap_irq_disable_vblank, |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 825 | #ifdef CONFIG_DEBUG_FS |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 826 | .debugfs_init = omap_debugfs_init, |
| 827 | .debugfs_cleanup = omap_debugfs_cleanup, |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 828 | #endif |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 829 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 830 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 831 | .gem_prime_export = omap_gem_prime_export, |
| 832 | .gem_prime_import = omap_gem_prime_import, |
| 833 | .gem_free_object = omap_gem_free_object, |
| 834 | .gem_vm_ops = &omap_gem_vm_ops, |
| 835 | .dumb_create = omap_gem_dumb_create, |
| 836 | .dumb_map_offset = omap_gem_dumb_map_offset, |
| 837 | .dumb_destroy = drm_gem_dumb_destroy, |
| 838 | .ioctls = ioctls, |
| 839 | .num_ioctls = DRM_OMAP_NUM_IOCTLS, |
| 840 | .fops = &omapdriver_fops, |
| 841 | .name = DRIVER_NAME, |
| 842 | .desc = DRIVER_DESC, |
| 843 | .date = DRIVER_DATE, |
| 844 | .major = DRIVER_MAJOR, |
| 845 | .minor = DRIVER_MINOR, |
| 846 | .patchlevel = DRIVER_PATCHLEVEL, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 847 | }; |
| 848 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 849 | static int pdev_probe(struct platform_device *device) |
| 850 | { |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 851 | int r; |
| 852 | |
Tomi Valkeinen | 591a0ac | 2013-05-23 12:07:50 +0300 | [diff] [blame] | 853 | if (omapdss_is_initialized() == false) |
| 854 | return -EPROBE_DEFER; |
| 855 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 856 | omap_crtc_pre_init(); |
| 857 | |
| 858 | r = omap_connect_dssdevs(); |
| 859 | if (r) { |
| 860 | omap_crtc_pre_uninit(); |
| 861 | return r; |
| 862 | } |
| 863 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 864 | DBG("%s", device->name); |
| 865 | return drm_platform_init(&omap_drm_driver, device); |
| 866 | } |
| 867 | |
| 868 | static int pdev_remove(struct platform_device *device) |
| 869 | { |
| 870 | DBG(""); |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 871 | |
Tomi Valkeinen | 707cf58 | 2014-04-02 13:47:43 +0300 | [diff] [blame] | 872 | drm_put_dev(platform_get_drvdata(device)); |
| 873 | |
Archit Taneja | cc823bd | 2014-01-02 14:49:52 +0530 | [diff] [blame] | 874 | omap_disconnect_dssdevs(); |
| 875 | omap_crtc_pre_uninit(); |
Daniel Vetter | fd3c025 | 2013-12-11 11:34:26 +0100 | [diff] [blame] | 876 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 877 | return 0; |
| 878 | } |
| 879 | |
Grygorii Strashko | 8450c8d | 2015-02-26 15:57:17 +0200 | [diff] [blame] | 880 | #ifdef CONFIG_PM_SLEEP |
Tomi Valkeinen | ccd7b5e | 2014-11-14 15:18:28 +0200 | [diff] [blame] | 881 | static int omap_drm_suspend(struct device *dev) |
| 882 | { |
| 883 | struct drm_device *drm_dev = dev_get_drvdata(dev); |
| 884 | |
| 885 | drm_kms_helper_poll_disable(drm_dev); |
| 886 | |
| 887 | return 0; |
| 888 | } |
| 889 | |
| 890 | static int omap_drm_resume(struct device *dev) |
| 891 | { |
| 892 | struct drm_device *drm_dev = dev_get_drvdata(dev); |
| 893 | |
| 894 | drm_kms_helper_poll_enable(drm_dev); |
| 895 | |
| 896 | return omap_gem_resume(dev); |
| 897 | } |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 898 | #endif |
| 899 | |
Grygorii Strashko | 8450c8d | 2015-02-26 15:57:17 +0200 | [diff] [blame] | 900 | static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume); |
| 901 | |
Tomi Valkeinen | 6717cd2 | 2013-04-10 10:44:00 +0300 | [diff] [blame] | 902 | static struct platform_driver pdev = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 903 | .driver = { |
| 904 | .name = DRIVER_NAME, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 905 | .pm = &omapdrm_pm_ops, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 906 | }, |
| 907 | .probe = pdev_probe, |
| 908 | .remove = pdev_remove, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 909 | }; |
| 910 | |
| 911 | static int __init omap_drm_init(void) |
| 912 | { |
Tomi Valkeinen | ea7e3a6 | 2014-04-02 14:31:50 +0300 | [diff] [blame] | 913 | int r; |
| 914 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 915 | DBG("init"); |
Tomi Valkeinen | ea7e3a6 | 2014-04-02 14:31:50 +0300 | [diff] [blame] | 916 | |
| 917 | r = platform_driver_register(&omap_dmm_driver); |
| 918 | if (r) { |
| 919 | pr_err("DMM driver registration failed\n"); |
| 920 | return r; |
Rob Clark | be0775a | 2012-04-05 10:34:56 -0500 | [diff] [blame] | 921 | } |
Tomi Valkeinen | ea7e3a6 | 2014-04-02 14:31:50 +0300 | [diff] [blame] | 922 | |
| 923 | r = platform_driver_register(&pdev); |
| 924 | if (r) { |
| 925 | pr_err("omapdrm driver registration failed\n"); |
| 926 | platform_driver_unregister(&omap_dmm_driver); |
| 927 | return r; |
| 928 | } |
| 929 | |
| 930 | return 0; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 931 | } |
| 932 | |
| 933 | static void __exit omap_drm_fini(void) |
| 934 | { |
| 935 | DBG("fini"); |
Tomi Valkeinen | ea7e3a6 | 2014-04-02 14:31:50 +0300 | [diff] [blame] | 936 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 937 | platform_driver_unregister(&pdev); |
Tomi Valkeinen | ea7e3a6 | 2014-04-02 14:31:50 +0300 | [diff] [blame] | 938 | |
| 939 | platform_driver_unregister(&omap_dmm_driver); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 940 | } |
| 941 | |
| 942 | /* need late_initcall() so we load after dss_driver's are loaded */ |
| 943 | late_initcall(omap_drm_init); |
| 944 | module_exit(omap_drm_fini); |
| 945 | |
| 946 | MODULE_AUTHOR("Rob Clark <rob@ti.com>"); |
| 947 | MODULE_DESCRIPTION("OMAP DRM Display Driver"); |
| 948 | MODULE_ALIAS("platform:" DRIVER_NAME); |
| 949 | MODULE_LICENSE("GPL v2"); |