blob: e234b9970318a37ec1e5f3048fe86c8aa4dcf919 [file] [log] [blame]
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001/*
2 * AMD 10Gb Ethernet driver
3 *
4 * This file is available to you under your choice of the following two
5 * licenses:
6 *
7 * License 1: GPLv2
8 *
9 * Copyright (c) 2014 Advanced Micro Devices, Inc.
10 *
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 *
24 * This file incorporates work covered by the following copyright and
25 * permission notice:
26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28 * Inc. unless otherwise expressly agreed to in writing between Synopsys
29 * and you.
30 *
31 * The Software IS NOT an item of Licensed Software or Licensed Product
32 * under any End User Software License Agreement or Agreement for Licensed
33 * Product with Synopsys or any supplement thereto. Permission is hereby
34 * granted, free of charge, to any person obtaining a copy of this software
35 * annotated with this license and the Software, to deal in the Software
36 * without restriction, including without limitation the rights to use,
37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38 * of the Software, and to permit persons to whom the Software is furnished
39 * to do so, subject to the following conditions:
40 *
41 * The above copyright notice and this permission notice shall be included
42 * in all copies or substantial portions of the Software.
43 *
44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54 * THE POSSIBILITY OF SUCH DAMAGE.
55 *
56 *
57 * License 2: Modified BSD
58 *
59 * Copyright (c) 2014 Advanced Micro Devices, Inc.
60 * All rights reserved.
61 *
62 * Redistribution and use in source and binary forms, with or without
63 * modification, are permitted provided that the following conditions are met:
64 * * Redistributions of source code must retain the above copyright
65 * notice, this list of conditions and the following disclaimer.
66 * * Redistributions in binary form must reproduce the above copyright
67 * notice, this list of conditions and the following disclaimer in the
68 * documentation and/or other materials provided with the distribution.
69 * * Neither the name of Advanced Micro Devices, Inc. nor the
70 * names of its contributors may be used to endorse or promote products
71 * derived from this software without specific prior written permission.
72 *
73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83 *
84 * This file incorporates work covered by the following copyright and
85 * permission notice:
86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88 * Inc. unless otherwise expressly agreed to in writing between Synopsys
89 * and you.
90 *
91 * The Software IS NOT an item of Licensed Software or Licensed Product
92 * under any End User Software License Agreement or Agreement for Licensed
93 * Product with Synopsys or any supplement thereto. Permission is hereby
94 * granted, free of charge, to any person obtaining a copy of this software
95 * annotated with this license and the Software, to deal in the Software
96 * without restriction, including without limitation the rights to use,
97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98 * of the Software, and to permit persons to whom the Software is furnished
99 * to do so, subject to the following conditions:
100 *
101 * The above copyright notice and this permission notice shall be included
102 * in all copies or substantial portions of the Software.
103 *
104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114 * THE POSSIBILITY OF SUCH DAMAGE.
115 */
116
117#ifndef __XGBE_H__
118#define __XGBE_H__
119
120#include <linux/dma-mapping.h>
121#include <linux/netdevice.h>
122#include <linux/workqueue.h>
123#include <linux/phy.h>
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500124#include <linux/if_vlan.h>
125#include <linux/bitops.h>
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500126#include <linux/ptp_clock_kernel.h>
Richard Cochran74d23cc2014-12-21 19:46:56 +0100127#include <linux/timecounter.h>
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500128#include <linux/net_tstamp.h>
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500129#include <net/dcbnl.h>
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500130
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500131#define XGBE_DRV_NAME "amd-xgbe"
Lendacky, Thomas34bfff42015-05-14 11:44:21 -0500132#define XGBE_DRV_VERSION "1.0.2"
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500133#define XGBE_DRV_DESC "AMD 10 Gigabit Ethernet Driver"
134
135/* Descriptor related defines */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500136#define XGBE_TX_DESC_CNT 512
137#define XGBE_TX_DESC_MIN_FREE (XGBE_TX_DESC_CNT >> 3)
138#define XGBE_TX_DESC_MAX_PROC (XGBE_TX_DESC_CNT >> 1)
139#define XGBE_RX_DESC_CNT 512
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500140
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500141#define XGBE_TX_MAX_BUF_SIZE (0x3fff & ~(64 - 1))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500142
Masahiro Yamadae1c05062015-07-07 10:14:59 +0900143/* Descriptors required for maximum contiguous TSO/GSO packet */
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600144#define XGBE_TX_MAX_SPLIT ((GSO_MAX_SIZE / XGBE_TX_MAX_BUF_SIZE) + 1)
145
146/* Maximum possible descriptors needed for an SKB:
147 * - Maximum number of SKB frags
148 * - Maximum descriptors for contiguous TSO/GSO packet
149 * - Possible context descriptor
150 * - Possible TSO header descriptor
151 */
152#define XGBE_TX_MAX_DESCS (MAX_SKB_FRAGS + XGBE_TX_MAX_SPLIT + 2)
153
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500154#define XGBE_RX_MIN_BUF_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
155#define XGBE_RX_BUF_ALIGN 64
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600156#define XGBE_SKB_ALLOC_SIZE 256
Lendacky, Thomas174fd252014-11-04 16:06:50 -0600157#define XGBE_SPH_HDSMS_SIZE 2 /* Keep in sync with SKB_ALLOC_SIZE */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500158
Lendacky, Thomasd5c48582014-06-09 09:19:32 -0500159#define XGBE_MAX_DMA_CHANNELS 16
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500160#define XGBE_MAX_QUEUES 16
Lendacky, Thomas16edd342014-11-20 11:03:32 -0600161#define XGBE_DMA_STOP_TIMEOUT 5
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500162
163/* DMA cache settings - Outer sharable, write-back, write-allocate */
Lendacky, Thomascfa50c72014-07-02 13:04:57 -0500164#define XGBE_DMA_OS_AXDOMAIN 0x2
165#define XGBE_DMA_OS_ARCACHE 0xb
166#define XGBE_DMA_OS_AWCACHE 0xf
167
168/* DMA cache settings - System, no caches used */
169#define XGBE_DMA_SYS_AXDOMAIN 0x3
170#define XGBE_DMA_SYS_ARCACHE 0x0
171#define XGBE_DMA_SYS_AWCACHE 0x0
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500172
173#define XGBE_DMA_INTERRUPT_MASK 0x31c7
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500174
175#define XGMAC_MIN_PACKET 60
176#define XGMAC_STD_PACKET_MTU 1500
177#define XGMAC_MAX_STD_PACKET 1518
178#define XGMAC_JUMBO_PACKET_MTU 9000
179#define XGMAC_MAX_JUMBO_PACKET 9018
180
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600181/* Common property names */
182#define XGBE_MAC_ADDR_PROPERTY "mac-address"
183#define XGBE_PHY_MODE_PROPERTY "phy-mode"
184#define XGBE_DMA_IRQS_PROPERTY "amd,per-channel-interrupt"
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500185#define XGBE_SPEEDSET_PROPERTY "amd,speed-set"
186#define XGBE_BLWC_PROPERTY "amd,serdes-blwc"
187#define XGBE_CDR_RATE_PROPERTY "amd,serdes-cdr-rate"
188#define XGBE_PQ_SKEW_PROPERTY "amd,serdes-pq-skew"
189#define XGBE_TX_AMP_PROPERTY "amd,serdes-tx-amp"
190#define XGBE_DFE_CFG_PROPERTY "amd,serdes-dfe-tap-config"
191#define XGBE_DFE_ENA_PROPERTY "amd,serdes-dfe-tap-enable"
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600192
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500193/* Device-tree clock names */
194#define XGBE_DMA_CLOCK "dma_clk"
195#define XGBE_PTP_CLOCK "ptp_clk"
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600196
197/* ACPI property names */
198#define XGBE_ACPI_DMA_FREQ "amd,dma-freq"
199#define XGBE_ACPI_PTP_FREQ "amd,ptp-freq"
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500200
201/* Timestamp support - values based on 50MHz PTP clock
202 * 50MHz => 20 nsec
203 */
204#define XGBE_TSTAMP_SSINC 20
205#define XGBE_TSTAMP_SNSINC 0
206
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500207/* Driver PMT macros */
208#define XGMAC_DRIVER_CONTEXT 1
209#define XGMAC_IOCTL_CONTEXT 2
210
Lendacky, Thomasf076f452014-08-29 13:16:56 -0500211#define XGBE_FIFO_MAX 81920
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500212
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500213#define XGBE_TC_MIN_QUANTUM 10
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500214
215/* Helper macro for descriptor handling
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500216 * Always use XGBE_GET_DESC_DATA to access the descriptor data
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500217 * since the index is free-running and needs to be and-ed
218 * with the descriptor count value of the ring to index to
219 * the proper descriptor data.
220 */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500221#define XGBE_GET_DESC_DATA(_ring, _idx) \
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500222 ((_ring)->rdata + \
223 ((_idx) & ((_ring)->rdesc_count - 1)))
224
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500225/* Default coalescing parameters */
Lendacky, Thomasc635eaa2015-03-20 11:50:28 -0500226#define XGMAC_INIT_DMA_TX_USECS 1000
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500227#define XGMAC_INIT_DMA_TX_FRAMES 25
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500228
229#define XGMAC_MAX_DMA_RIWT 0xff
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500230#define XGMAC_INIT_DMA_RX_USECS 30
231#define XGMAC_INIT_DMA_RX_FRAMES 25
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500232
233/* Flow control queue count */
234#define XGMAC_MAX_FLOW_CONTROL_QUEUES 8
235
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500236/* Maximum MAC address hash table size (256 bits = 8 bytes) */
237#define XGBE_MAC_HASH_TABLE_SIZE 8
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500238
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600239/* Receive Side Scaling */
240#define XGBE_RSS_HASH_KEY_SIZE 40
241#define XGBE_RSS_MAX_TABLE_SIZE 256
242#define XGBE_RSS_LOOKUP_TABLE_TYPE 0
243#define XGBE_RSS_HASH_KEY_TYPE 1
244
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500245/* Auto-negotiation */
246#define XGBE_AN_MS_TIMEOUT 500
247#define XGBE_LINK_TIMEOUT 10
248
249#define XGBE_AN_INT_CMPLT 0x01
250#define XGBE_AN_INC_LINK 0x02
251#define XGBE_AN_PG_RCV 0x04
252#define XGBE_AN_INT_MASK 0x07
253
254/* Rate-change complete wait/retry count */
255#define XGBE_RATECHANGE_COUNT 500
256
257/* Default SerDes settings */
258#define XGBE_SPEED_10000_BLWC 0
259#define XGBE_SPEED_10000_CDR 0x7
260#define XGBE_SPEED_10000_PLL 0x1
261#define XGBE_SPEED_10000_PQ 0x12
262#define XGBE_SPEED_10000_RATE 0x0
263#define XGBE_SPEED_10000_TXAMP 0xa
264#define XGBE_SPEED_10000_WORD 0x7
265#define XGBE_SPEED_10000_DFE_TAP_CONFIG 0x1
266#define XGBE_SPEED_10000_DFE_TAP_ENABLE 0x7f
267
268#define XGBE_SPEED_2500_BLWC 1
269#define XGBE_SPEED_2500_CDR 0x2
270#define XGBE_SPEED_2500_PLL 0x0
271#define XGBE_SPEED_2500_PQ 0xa
272#define XGBE_SPEED_2500_RATE 0x1
273#define XGBE_SPEED_2500_TXAMP 0xf
274#define XGBE_SPEED_2500_WORD 0x1
275#define XGBE_SPEED_2500_DFE_TAP_CONFIG 0x3
276#define XGBE_SPEED_2500_DFE_TAP_ENABLE 0x0
277
278#define XGBE_SPEED_1000_BLWC 1
279#define XGBE_SPEED_1000_CDR 0x2
280#define XGBE_SPEED_1000_PLL 0x0
281#define XGBE_SPEED_1000_PQ 0xa
282#define XGBE_SPEED_1000_RATE 0x3
283#define XGBE_SPEED_1000_TXAMP 0xf
284#define XGBE_SPEED_1000_WORD 0x1
285#define XGBE_SPEED_1000_DFE_TAP_CONFIG 0x3
286#define XGBE_SPEED_1000_DFE_TAP_ENABLE 0x0
287
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500288struct xgbe_prv_data;
289
290struct xgbe_packet_data {
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600291 struct sk_buff *skb;
292
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500293 unsigned int attributes;
294
295 unsigned int errors;
296
297 unsigned int rdesc_count;
298 unsigned int length;
299
300 unsigned int header_len;
301 unsigned int tcp_header_len;
302 unsigned int tcp_payload_len;
303 unsigned short mss;
304
305 unsigned short vlan_ctag;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500306
307 u64 rx_tstamp;
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600308
309 u32 rss_hash;
310 enum pkt_hash_types rss_hash_type;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -0600311
312 unsigned int tx_packets;
313 unsigned int tx_bytes;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500314};
315
316/* Common Rx and Tx descriptor mapping */
317struct xgbe_ring_desc {
Lendacky, Thomas5226cfc2014-11-12 10:37:49 -0600318 __le32 desc0;
319 __le32 desc1;
320 __le32 desc2;
321 __le32 desc3;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500322};
323
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600324/* Page allocation related values */
325struct xgbe_page_alloc {
326 struct page *pages;
327 unsigned int pages_len;
328 unsigned int pages_offset;
329
330 dma_addr_t pages_dma;
331};
332
Lendacky, Thomas174fd252014-11-04 16:06:50 -0600333/* Ring entry buffer data */
334struct xgbe_buffer_data {
335 struct xgbe_page_alloc pa;
336 struct xgbe_page_alloc pa_unmap;
337
Lendacky, Thomascfbfd862015-07-06 11:57:37 -0500338 dma_addr_t dma_base;
339 unsigned long dma_off;
Lendacky, Thomas174fd252014-11-04 16:06:50 -0600340 unsigned int dma_len;
341};
342
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -0600343/* Tx-related ring data */
344struct xgbe_tx_ring_data {
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -0600345 unsigned int packets; /* BQL packet count */
346 unsigned int bytes; /* BQL byte count */
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -0600347};
348
349/* Rx-related ring data */
350struct xgbe_rx_ring_data {
351 struct xgbe_buffer_data hdr; /* Header locations */
352 struct xgbe_buffer_data buf; /* Payload locations */
353
354 unsigned short hdr_len; /* Length of received header */
355 unsigned short len; /* Length of received packet */
356};
357
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500358/* Structure used to hold information related to the descriptor
359 * and the packet associated with the descriptor (always use
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500360 * use the XGBE_GET_DESC_DATA macro to access this data from the ring)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500361 */
362struct xgbe_ring_data {
363 struct xgbe_ring_desc *rdesc; /* Virtual address of descriptor */
364 dma_addr_t rdesc_dma; /* DMA address of descriptor */
365
366 struct sk_buff *skb; /* Virtual address of SKB */
367 dma_addr_t skb_dma; /* DMA address of SKB data */
368 unsigned int skb_dma_len; /* Length of SKB DMA area */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500369
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -0600370 struct xgbe_tx_ring_data tx; /* Tx-related data */
371 struct xgbe_rx_ring_data rx; /* Rx-related data */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500372
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500373 unsigned int mapped_as_page;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500374
375 /* Incomplete receive save location. If the budget is exhausted
376 * or the last descriptor (last normal descriptor or a following
377 * context descriptor) has not been DMA'd yet the current state
378 * of the receive processing needs to be saved.
379 */
380 unsigned int state_saved;
381 struct {
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500382 struct sk_buff *skb;
383 unsigned int len;
384 unsigned int error;
385 } state;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500386};
387
388struct xgbe_ring {
389 /* Ring lock - used just for TX rings at the moment */
390 spinlock_t lock;
391
392 /* Per packet related information */
393 struct xgbe_packet_data packet_data;
394
395 /* Virtual/DMA addresses and count of allocated descriptor memory */
396 struct xgbe_ring_desc *rdesc;
397 dma_addr_t rdesc_dma;
398 unsigned int rdesc_count;
399
400 /* Array of descriptor data corresponding the descriptor memory
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500401 * (always use the XGBE_GET_DESC_DATA macro to access this data)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500402 */
403 struct xgbe_ring_data *rdata;
404
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600405 /* Page allocation for RX buffers */
Lendacky, Thomas174fd252014-11-04 16:06:50 -0600406 struct xgbe_page_alloc rx_hdr_pa;
407 struct xgbe_page_alloc rx_buf_pa;
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600408
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500409 /* Ring index values
410 * cur - Tx: index of descriptor to be used for current transfer
411 * Rx: index of descriptor to check for packet availability
412 * dirty - Tx: index of descriptor to check for transfer complete
Lendacky, Thomas270894e2015-01-16 12:46:50 -0600413 * Rx: index of descriptor to check for buffer reallocation
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500414 */
415 unsigned int cur;
416 unsigned int dirty;
417
418 /* Coalesce frame count used for interrupt bit setting */
419 unsigned int coalesce_count;
420
421 union {
422 struct {
423 unsigned int queue_stopped;
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600424 unsigned int xmit_more;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500425 unsigned short cur_mss;
426 unsigned short cur_vlan_ctag;
427 } tx;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500428 };
429} ____cacheline_aligned;
430
431/* Structure used to describe the descriptor rings associated with
432 * a DMA channel.
433 */
434struct xgbe_channel {
435 char name[16];
436
437 /* Address of private data area for device */
438 struct xgbe_prv_data *pdata;
439
440 /* Queue index and base address of queue's DMA registers */
441 unsigned int queue_index;
442 void __iomem *dma_regs;
443
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600444 /* Per channel interrupt irq number */
445 int dma_irq;
Lendacky, Thomas54ceb9e2014-12-02 18:07:18 -0600446 char dma_irq_name[IFNAMSIZ + 32];
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600447
448 /* Netdev related settings */
449 struct napi_struct napi;
450
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500451 unsigned int saved_ier;
452
453 unsigned int tx_timer_active;
Lendacky, Thomasc635eaa2015-03-20 11:50:28 -0500454 struct timer_list tx_timer;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500455
456 struct xgbe_ring *tx_ring;
457 struct xgbe_ring *rx_ring;
458} ____cacheline_aligned;
459
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500460enum xgbe_state {
461 XGBE_DOWN,
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500462 XGBE_LINK_INIT,
463 XGBE_LINK_ERR,
464};
465
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500466enum xgbe_int {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500467 XGMAC_INT_DMA_CH_SR_TI,
468 XGMAC_INT_DMA_CH_SR_TPS,
469 XGMAC_INT_DMA_CH_SR_TBU,
470 XGMAC_INT_DMA_CH_SR_RI,
471 XGMAC_INT_DMA_CH_SR_RBU,
472 XGMAC_INT_DMA_CH_SR_RPS,
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500473 XGMAC_INT_DMA_CH_SR_TI_RI,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500474 XGMAC_INT_DMA_CH_SR_FBE,
475 XGMAC_INT_DMA_ALL,
476};
477
478enum xgbe_int_state {
479 XGMAC_INT_STATE_SAVE,
480 XGMAC_INT_STATE_RESTORE,
481};
482
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500483enum xgbe_speed {
484 XGBE_SPEED_1000 = 0,
485 XGBE_SPEED_2500,
486 XGBE_SPEED_10000,
487 XGBE_SPEEDS,
488};
489
490enum xgbe_an {
491 XGBE_AN_READY = 0,
492 XGBE_AN_PAGE_RECEIVED,
493 XGBE_AN_INCOMPAT_LINK,
494 XGBE_AN_COMPLETE,
495 XGBE_AN_NO_LINK,
496 XGBE_AN_ERROR,
497};
498
499enum xgbe_rx {
500 XGBE_RX_BPA = 0,
501 XGBE_RX_XNP,
502 XGBE_RX_COMPLETE,
503 XGBE_RX_ERROR,
504};
505
506enum xgbe_mode {
507 XGBE_MODE_KR = 0,
508 XGBE_MODE_KX,
509};
510
511enum xgbe_speedset {
512 XGBE_SPEEDSET_1000_10000 = 0,
513 XGBE_SPEEDSET_2500_10000,
514};
515
516struct xgbe_phy {
517 u32 supported;
518 u32 advertising;
519 u32 lp_advertising;
520
521 int address;
522
523 int autoneg;
524 int speed;
525 int duplex;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500526
527 int link;
Lendacky, Thomasc1ce2f72015-05-14 11:44:27 -0500528
529 int pause_autoneg;
530 int tx_pause;
531 int rx_pause;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500532};
533
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500534struct xgbe_mmc_stats {
535 /* Tx Stats */
536 u64 txoctetcount_gb;
537 u64 txframecount_gb;
538 u64 txbroadcastframes_g;
539 u64 txmulticastframes_g;
540 u64 tx64octets_gb;
541 u64 tx65to127octets_gb;
542 u64 tx128to255octets_gb;
543 u64 tx256to511octets_gb;
544 u64 tx512to1023octets_gb;
545 u64 tx1024tomaxoctets_gb;
546 u64 txunicastframes_gb;
547 u64 txmulticastframes_gb;
548 u64 txbroadcastframes_gb;
549 u64 txunderflowerror;
550 u64 txoctetcount_g;
551 u64 txframecount_g;
552 u64 txpauseframes;
553 u64 txvlanframes_g;
554
555 /* Rx Stats */
556 u64 rxframecount_gb;
557 u64 rxoctetcount_gb;
558 u64 rxoctetcount_g;
559 u64 rxbroadcastframes_g;
560 u64 rxmulticastframes_g;
561 u64 rxcrcerror;
562 u64 rxrunterror;
563 u64 rxjabbererror;
564 u64 rxundersize_g;
565 u64 rxoversize_g;
566 u64 rx64octets_gb;
567 u64 rx65to127octets_gb;
568 u64 rx128to255octets_gb;
569 u64 rx256to511octets_gb;
570 u64 rx512to1023octets_gb;
571 u64 rx1024tomaxoctets_gb;
572 u64 rxunicastframes_g;
573 u64 rxlengtherror;
574 u64 rxoutofrangetype;
575 u64 rxpauseframes;
576 u64 rxfifooverflow;
577 u64 rxvlanframes_gb;
578 u64 rxwatchdogerror;
579};
580
Lendacky, Thomas5452b2d2015-05-14 11:43:57 -0500581struct xgbe_ext_stats {
582 u64 tx_tso_packets;
583 u64 rx_split_header_packets;
Lendacky, Thomas72c9ac42015-09-30 08:53:10 -0500584 u64 rx_buffer_unavailable;
Lendacky, Thomas5452b2d2015-05-14 11:43:57 -0500585};
586
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500587struct xgbe_hw_if {
588 int (*tx_complete)(struct xgbe_ring_desc *);
589
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500590 int (*set_mac_address)(struct xgbe_prv_data *, u8 *addr);
Lendacky, Thomasb8763822015-04-09 12:11:57 -0500591 int (*config_rx_mode)(struct xgbe_prv_data *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500592
593 int (*enable_rx_csum)(struct xgbe_prv_data *);
594 int (*disable_rx_csum)(struct xgbe_prv_data *);
595
596 int (*enable_rx_vlan_stripping)(struct xgbe_prv_data *);
597 int (*disable_rx_vlan_stripping)(struct xgbe_prv_data *);
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500598 int (*enable_rx_vlan_filtering)(struct xgbe_prv_data *);
599 int (*disable_rx_vlan_filtering)(struct xgbe_prv_data *);
600 int (*update_vlan_hash_table)(struct xgbe_prv_data *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500601
602 int (*read_mmd_regs)(struct xgbe_prv_data *, int, int);
603 void (*write_mmd_regs)(struct xgbe_prv_data *, int, int, int);
604 int (*set_gmii_speed)(struct xgbe_prv_data *);
605 int (*set_gmii_2500_speed)(struct xgbe_prv_data *);
606 int (*set_xgmii_speed)(struct xgbe_prv_data *);
607
608 void (*enable_tx)(struct xgbe_prv_data *);
609 void (*disable_tx)(struct xgbe_prv_data *);
610 void (*enable_rx)(struct xgbe_prv_data *);
611 void (*disable_rx)(struct xgbe_prv_data *);
612
613 void (*powerup_tx)(struct xgbe_prv_data *);
614 void (*powerdown_tx)(struct xgbe_prv_data *);
615 void (*powerup_rx)(struct xgbe_prv_data *);
616 void (*powerdown_rx)(struct xgbe_prv_data *);
617
618 int (*init)(struct xgbe_prv_data *);
619 int (*exit)(struct xgbe_prv_data *);
620
621 int (*enable_int)(struct xgbe_channel *, enum xgbe_int);
622 int (*disable_int)(struct xgbe_channel *, enum xgbe_int);
Lendacky, Thomasa9d41982014-11-04 16:06:32 -0600623 void (*dev_xmit)(struct xgbe_channel *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500624 int (*dev_read)(struct xgbe_channel *);
625 void (*tx_desc_init)(struct xgbe_channel *);
626 void (*rx_desc_init)(struct xgbe_channel *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500627 void (*tx_desc_reset)(struct xgbe_ring_data *);
Lendacky, Thomas8dee19e2015-04-09 12:11:51 -0500628 void (*rx_desc_reset)(struct xgbe_prv_data *, struct xgbe_ring_data *,
629 unsigned int);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500630 int (*is_last_desc)(struct xgbe_ring_desc *);
631 int (*is_context_desc)(struct xgbe_ring_desc *);
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600632 void (*tx_start_xmit)(struct xgbe_channel *, struct xgbe_ring *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500633
634 /* For FLOW ctrl */
635 int (*config_tx_flow_control)(struct xgbe_prv_data *);
636 int (*config_rx_flow_control)(struct xgbe_prv_data *);
637
638 /* For RX coalescing */
639 int (*config_rx_coalesce)(struct xgbe_prv_data *);
640 int (*config_tx_coalesce)(struct xgbe_prv_data *);
641 unsigned int (*usec_to_riwt)(struct xgbe_prv_data *, unsigned int);
642 unsigned int (*riwt_to_usec)(struct xgbe_prv_data *, unsigned int);
643
644 /* For RX and TX threshold config */
645 int (*config_rx_threshold)(struct xgbe_prv_data *, unsigned int);
646 int (*config_tx_threshold)(struct xgbe_prv_data *, unsigned int);
647
648 /* For RX and TX Store and Forward Mode config */
649 int (*config_rsf_mode)(struct xgbe_prv_data *, unsigned int);
650 int (*config_tsf_mode)(struct xgbe_prv_data *, unsigned int);
651
652 /* For TX DMA Operate on Second Frame config */
653 int (*config_osp_mode)(struct xgbe_prv_data *);
654
655 /* For RX and TX PBL config */
656 int (*config_rx_pbl_val)(struct xgbe_prv_data *);
657 int (*get_rx_pbl_val)(struct xgbe_prv_data *);
658 int (*config_tx_pbl_val)(struct xgbe_prv_data *);
659 int (*get_tx_pbl_val)(struct xgbe_prv_data *);
660 int (*config_pblx8)(struct xgbe_prv_data *);
661
662 /* For MMC statistics */
663 void (*rx_mmc_int)(struct xgbe_prv_data *);
664 void (*tx_mmc_int)(struct xgbe_prv_data *);
665 void (*read_mmc_stats)(struct xgbe_prv_data *);
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500666
667 /* For Timestamp config */
668 int (*config_tstamp)(struct xgbe_prv_data *, unsigned int);
669 void (*update_tstamp_addend)(struct xgbe_prv_data *, unsigned int);
670 void (*set_tstamp_time)(struct xgbe_prv_data *, unsigned int sec,
671 unsigned int nsec);
672 u64 (*get_tstamp_time)(struct xgbe_prv_data *);
673 u64 (*get_tx_tstamp)(struct xgbe_prv_data *);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500674
675 /* For Data Center Bridging config */
676 void (*config_dcb_tc)(struct xgbe_prv_data *);
677 void (*config_dcb_pfc)(struct xgbe_prv_data *);
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600678
679 /* For Receive Side Scaling */
680 int (*enable_rss)(struct xgbe_prv_data *);
681 int (*disable_rss)(struct xgbe_prv_data *);
Lendacky, Thomasf6ac8622014-11-04 16:07:23 -0600682 int (*set_rss_hash_key)(struct xgbe_prv_data *, const u8 *);
683 int (*set_rss_lookup_table)(struct xgbe_prv_data *, const u32 *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500684};
685
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500686struct xgbe_phy_if {
687 /* For initial PHY setup */
688 void (*phy_init)(struct xgbe_prv_data *);
689
690 /* For PHY support when setting device up/down */
691 int (*phy_reset)(struct xgbe_prv_data *);
692 int (*phy_start)(struct xgbe_prv_data *);
693 void (*phy_stop)(struct xgbe_prv_data *);
694
695 /* For PHY support while device is up */
696 void (*phy_status)(struct xgbe_prv_data *);
697 int (*phy_config_aneg)(struct xgbe_prv_data *);
698};
699
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500700struct xgbe_desc_if {
701 int (*alloc_ring_resources)(struct xgbe_prv_data *);
702 void (*free_ring_resources)(struct xgbe_prv_data *);
703 int (*map_tx_skb)(struct xgbe_channel *, struct sk_buff *);
Lendacky, Thomas270894e2015-01-16 12:46:50 -0600704 int (*map_rx_buffer)(struct xgbe_prv_data *, struct xgbe_ring *,
705 struct xgbe_ring_data *);
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600706 void (*unmap_rdata)(struct xgbe_prv_data *, struct xgbe_ring_data *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500707 void (*wrapper_tx_desc_init)(struct xgbe_prv_data *);
708 void (*wrapper_rx_desc_init)(struct xgbe_prv_data *);
709};
710
711/* This structure contains flags that indicate what hardware features
712 * or configurations are present in the device.
713 */
714struct xgbe_hw_features {
Lendacky, Thomasa9a4a2d2014-08-29 13:16:50 -0500715 /* HW Version */
716 unsigned int version;
717
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500718 /* HW Feature Register0 */
719 unsigned int gmii; /* 1000 Mbps support */
720 unsigned int vlhash; /* VLAN Hash Filter */
721 unsigned int sma; /* SMA(MDIO) Interface */
722 unsigned int rwk; /* PMT remote wake-up packet */
723 unsigned int mgk; /* PMT magic packet */
724 unsigned int mmc; /* RMON module */
725 unsigned int aoe; /* ARP Offload */
Joe Perchesdbedd442015-03-06 20:49:12 -0800726 unsigned int ts; /* IEEE 1588-2008 Advanced Timestamp */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500727 unsigned int eee; /* Energy Efficient Ethernet */
728 unsigned int tx_coe; /* Tx Checksum Offload */
729 unsigned int rx_coe; /* Rx Checksum Offload */
730 unsigned int addn_mac; /* Additional MAC Addresses */
731 unsigned int ts_src; /* Timestamp Source */
732 unsigned int sa_vlan_ins; /* Source Address or VLAN Insertion */
733
734 /* HW Feature Register1 */
735 unsigned int rx_fifo_size; /* MTL Receive FIFO Size */
736 unsigned int tx_fifo_size; /* MTL Transmit FIFO Size */
737 unsigned int adv_ts_hi; /* Advance Timestamping High Word */
Lendacky, Thomas386d3252015-03-20 11:50:22 -0500738 unsigned int dma_width; /* DMA width */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500739 unsigned int dcb; /* DCB Feature */
740 unsigned int sph; /* Split Header Feature */
741 unsigned int tso; /* TCP Segmentation Offload */
742 unsigned int dma_debug; /* DMA Debug Registers */
743 unsigned int rss; /* Receive Side Scaling */
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500744 unsigned int tc_cnt; /* Number of Traffic Classes */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500745 unsigned int hash_table_size; /* Hash Table Size */
746 unsigned int l3l4_filter_num; /* Number of L3-L4 Filters */
747
748 /* HW Feature Register2 */
749 unsigned int rx_q_cnt; /* Number of MTL Receive Queues */
750 unsigned int tx_q_cnt; /* Number of MTL Transmit Queues */
751 unsigned int rx_ch_cnt; /* Number of DMA Receive Channels */
752 unsigned int tx_ch_cnt; /* Number of DMA Transmit Channels */
753 unsigned int pps_out_num; /* Number of PPS outputs */
754 unsigned int aux_snap_num; /* Number of Aux snapshot inputs */
755};
756
757struct xgbe_prv_data {
758 struct net_device *netdev;
759 struct platform_device *pdev;
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600760 struct acpi_device *adev;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500761 struct device *dev;
762
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600763 /* ACPI or DT flag */
764 unsigned int use_acpi;
765
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500766 /* XGMAC/XPCS related mmio registers */
767 void __iomem *xgmac_regs; /* XGMAC CSRs */
768 void __iomem *xpcs_regs; /* XPCS MMD registers */
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500769 void __iomem *rxtx_regs; /* SerDes Rx/Tx CSRs */
770 void __iomem *sir0_regs; /* SerDes integration registers (1/2) */
771 void __iomem *sir1_regs; /* SerDes integration registers (2/2) */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500772
773 /* Overall device lock */
774 spinlock_t lock;
775
776 /* XPCS indirect addressing mutex */
777 struct mutex xpcs_mutex;
778
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600779 /* RSS addressing mutex */
780 struct mutex rss_mutex;
781
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500782 /* Flags representing xgbe_state */
783 unsigned long dev_state;
784
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600785 int dev_irq;
786 unsigned int per_channel_irq;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500787
788 struct xgbe_hw_if hw_if;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500789 struct xgbe_phy_if phy_if;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500790 struct xgbe_desc_if desc_if;
791
Lendacky, Thomascfa50c72014-07-02 13:04:57 -0500792 /* AXI DMA settings */
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600793 unsigned int coherent;
Lendacky, Thomascfa50c72014-07-02 13:04:57 -0500794 unsigned int axdomain;
795 unsigned int arcache;
796 unsigned int awcache;
797
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500798 /* Service routine support */
799 struct workqueue_struct *dev_workqueue;
800 struct work_struct service_work;
801 struct timer_list service_timer;
802
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500803 /* Rings for Tx/Rx on a DMA channel */
804 struct xgbe_channel *channel;
805 unsigned int channel_count;
806 unsigned int tx_ring_count;
807 unsigned int tx_desc_count;
808 unsigned int rx_ring_count;
809 unsigned int rx_desc_count;
810
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500811 unsigned int tx_q_count;
812 unsigned int rx_q_count;
813
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500814 /* Tx/Rx common settings */
815 unsigned int pblx8;
816
817 /* Tx settings */
818 unsigned int tx_sf_mode;
819 unsigned int tx_threshold;
820 unsigned int tx_pbl;
821 unsigned int tx_osp_mode;
822
823 /* Rx settings */
824 unsigned int rx_sf_mode;
825 unsigned int rx_threshold;
826 unsigned int rx_pbl;
827
828 /* Tx coalescing settings */
829 unsigned int tx_usecs;
830 unsigned int tx_frames;
831
832 /* Rx coalescing settings */
833 unsigned int rx_riwt;
Lendacky, Thomas4a57ebc2015-03-20 11:50:34 -0500834 unsigned int rx_usecs;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500835 unsigned int rx_frames;
836
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600837 /* Current Rx buffer size */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500838 unsigned int rx_buf_size;
839
840 /* Flow control settings */
841 unsigned int pause_autoneg;
842 unsigned int tx_pause;
843 unsigned int rx_pause;
844
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600845 /* Receive Side Scaling settings */
846 u8 rss_key[XGBE_RSS_HASH_KEY_SIZE];
847 u32 rss_table[XGBE_RSS_MAX_TABLE_SIZE];
848 u32 rss_options;
849
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500850 /* Netdev related settings */
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600851 unsigned char mac_addr[ETH_ALEN];
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500852 netdev_features_t netdev_features;
853 struct napi_struct napi;
854 struct xgbe_mmc_stats mmc_stats;
Lendacky, Thomas5452b2d2015-05-14 11:43:57 -0500855 struct xgbe_ext_stats ext_stats;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500856
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500857 /* Filtering support */
858 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
859
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500860 /* Device clocks */
861 struct clk *sysclk;
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600862 unsigned long sysclk_rate;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500863 struct clk *ptpclk;
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600864 unsigned long ptpclk_rate;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500865
866 /* Timestamp support */
867 spinlock_t tstamp_lock;
868 struct ptp_clock_info ptp_clock_info;
869 struct ptp_clock *ptp_clock;
870 struct hwtstamp_config tstamp_config;
871 struct cyclecounter tstamp_cc;
872 struct timecounter tstamp_tc;
873 unsigned int tstamp_addend;
874 struct work_struct tx_tstamp_work;
875 struct sk_buff *tx_tstamp_skb;
876 u64 tx_tstamp;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500877
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500878 /* DCB support */
879 struct ieee_ets *ets;
880 struct ieee_pfc *pfc;
881 unsigned int q2tc_map[XGBE_MAX_QUEUES];
882 unsigned int prio2q_map[IEEE_8021QAZ_MAX_TCS];
883
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500884 /* Hardware features of the device */
885 struct xgbe_hw_features hw_feat;
886
887 /* Device restart work structure */
888 struct work_struct restart_work;
889
890 /* Keeps track of power mode */
891 unsigned int power_down;
892
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500893 /* Network interface message level setting */
894 u32 msg_enable;
895
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500896 /* Current PHY settings */
897 phy_interface_t phy_mode;
898 int phy_link;
899 int phy_speed;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500900
901 /* MDIO/PHY related settings */
902 struct xgbe_phy phy;
903 int mdio_mmd;
904 unsigned long link_check;
905
906 char an_name[IFNAMSIZ + 32];
907 struct workqueue_struct *an_workqueue;
908
909 int an_irq;
910 struct work_struct an_irq_work;
911
912 unsigned int speed_set;
913
914 /* SerDes UEFI configurable settings.
915 * Switching between modes/speeds requires new values for some
916 * SerDes settings. The values can be supplied as device
917 * properties in array format. The first array entry is for
918 * 1GbE, second for 2.5GbE and third for 10GbE
919 */
920 u32 serdes_blwc[XGBE_SPEEDS];
921 u32 serdes_cdr_rate[XGBE_SPEEDS];
922 u32 serdes_pq_skew[XGBE_SPEEDS];
923 u32 serdes_tx_amp[XGBE_SPEEDS];
924 u32 serdes_dfe_tap_cfg[XGBE_SPEEDS];
925 u32 serdes_dfe_tap_ena[XGBE_SPEEDS];
926
927 /* Auto-negotiation state machine support */
928 struct mutex an_mutex;
929 enum xgbe_an an_result;
930 enum xgbe_an an_state;
931 enum xgbe_rx kr_state;
932 enum xgbe_rx kx_state;
933 struct work_struct an_work;
934 unsigned int an_supported;
935 unsigned int parallel_detect;
936 unsigned int fec_ability;
937 unsigned long an_start;
938
939 unsigned int lpm_ctrl; /* CTRL1 for resume */
940
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500941#ifdef CONFIG_DEBUG_FS
942 struct dentry *xgbe_debugfs;
943
944 unsigned int debugfs_xgmac_reg;
945
946 unsigned int debugfs_xpcs_mmd;
947 unsigned int debugfs_xpcs_reg;
948#endif
949};
950
951/* Function prototypes*/
952
953void xgbe_init_function_ptrs_dev(struct xgbe_hw_if *);
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500954void xgbe_init_function_ptrs_phy(struct xgbe_phy_if *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500955void xgbe_init_function_ptrs_desc(struct xgbe_desc_if *);
956struct net_device_ops *xgbe_get_netdev_ops(void);
957struct ethtool_ops *xgbe_get_ethtool_ops(void);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500958#ifdef CONFIG_AMD_XGBE_DCB
959const struct dcbnl_rtnl_ops *xgbe_get_dcbnl_ops(void);
960#endif
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500961
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500962void xgbe_ptp_register(struct xgbe_prv_data *);
963void xgbe_ptp_unregister(struct xgbe_prv_data *);
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500964void xgbe_dump_tx_desc(struct xgbe_prv_data *, struct xgbe_ring *,
965 unsigned int, unsigned int, unsigned int);
966void xgbe_dump_rx_desc(struct xgbe_prv_data *, struct xgbe_ring *,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500967 unsigned int);
968void xgbe_print_pkt(struct net_device *, struct sk_buff *, bool);
969void xgbe_get_all_hw_features(struct xgbe_prv_data *);
970int xgbe_powerup(struct net_device *, unsigned int);
971int xgbe_powerdown(struct net_device *, unsigned int);
972void xgbe_init_rx_coalesce(struct xgbe_prv_data *);
973void xgbe_init_tx_coalesce(struct xgbe_prv_data *);
974
975#ifdef CONFIG_DEBUG_FS
976void xgbe_debugfs_init(struct xgbe_prv_data *);
977void xgbe_debugfs_exit(struct xgbe_prv_data *);
978#else
979static inline void xgbe_debugfs_init(struct xgbe_prv_data *pdata) {}
980static inline void xgbe_debugfs_exit(struct xgbe_prv_data *pdata) {}
981#endif /* CONFIG_DEBUG_FS */
982
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500983/* NOTE: Uncomment for function trace log messages in KERNEL LOG */
984#if 0
985#define YDEBUG
986#define YDEBUG_MDIO
987#endif
988
989/* For debug prints */
990#ifdef YDEBUG
991#define DBGPR(x...) pr_alert(x)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500992#else
993#define DBGPR(x...) do { } while (0)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500994#endif
995
996#ifdef YDEBUG_MDIO
997#define DBGPR_MDIO(x...) pr_alert(x)
998#else
999#define DBGPR_MDIO(x...) do { } while (0)
1000#endif
1001
1002#endif