Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1 | /* |
Pierre Ossman | 70f1048 | 2007-07-11 20:04:50 +0200 | [diff] [blame] | 2 | * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3 | * |
Pierre Ossman | b69c905 | 2008-03-08 23:44:25 +0100 | [diff] [blame] | 4 | * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved. |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
Pierre Ossman | 643f720 | 2006-09-30 23:27:52 -0700 | [diff] [blame] | 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or (at |
| 9 | * your option) any later version. |
Pierre Ossman | 84c46a5 | 2007-12-02 19:58:16 +0100 | [diff] [blame] | 10 | * |
| 11 | * Thanks to the following companies for their support: |
| 12 | * |
| 13 | * - JMicron (hardware and technical support) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 14 | */ |
| 15 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 16 | #include <linux/delay.h> |
Adrian Hunter | 5a436cc | 2017-03-20 19:50:31 +0200 | [diff] [blame] | 17 | #include <linux/ktime.h> |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 18 | #include <linux/highmem.h> |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 19 | #include <linux/io.h> |
Paul Gortmaker | 88b4767 | 2011-07-03 15:15:51 -0400 | [diff] [blame] | 20 | #include <linux/module.h> |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 21 | #include <linux/dma-mapping.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 22 | #include <linux/slab.h> |
Ralf Baechle | 1176360 | 2007-10-23 20:42:11 +0200 | [diff] [blame] | 23 | #include <linux/scatterlist.h> |
Marek Szyprowski | 9bea3c8 | 2010-08-10 18:01:59 -0700 | [diff] [blame] | 24 | #include <linux/regulator/consumer.h> |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 25 | #include <linux/pm_runtime.h> |
Zach Brown | 92e0c44 | 2016-11-02 10:26:16 -0500 | [diff] [blame] | 26 | #include <linux/of.h> |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 27 | |
Pierre Ossman | 2f730fe | 2008-03-17 10:29:38 +0100 | [diff] [blame] | 28 | #include <linux/leds.h> |
| 29 | |
Aries Lee | 22113ef | 2010-12-15 08:14:24 +0100 | [diff] [blame] | 30 | #include <linux/mmc/mmc.h> |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 31 | #include <linux/mmc/host.h> |
Aaron Lu | 473b095 | 2012-07-03 17:27:49 +0800 | [diff] [blame] | 32 | #include <linux/mmc/card.h> |
Corneliu Doban | 85cc1c3 | 2015-02-09 16:06:29 -0800 | [diff] [blame] | 33 | #include <linux/mmc/sdio.h> |
Guennadi Liakhovetski | bec9d4e | 2012-09-17 16:45:10 +0800 | [diff] [blame] | 34 | #include <linux/mmc/slot-gpio.h> |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 35 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 36 | #include "sdhci.h" |
| 37 | |
| 38 | #define DRIVER_NAME "sdhci" |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 39 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 40 | #define DBG(f, x...) \ |
Adrian Hunter | f421865 | 2017-03-20 19:50:39 +0200 | [diff] [blame] | 41 | pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 42 | |
Adrian Hunter | 85ad90e | 2017-03-20 19:50:42 +0200 | [diff] [blame] | 43 | #define SDHCI_DUMP(f, x...) \ |
| 44 | pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x) |
| 45 | |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 46 | #define MAX_TUNING_LOOP 40 |
| 47 | |
Pierre Ossman | df673b2 | 2006-06-30 02:22:31 -0700 | [diff] [blame] | 48 | static unsigned int debug_quirks = 0; |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 49 | static unsigned int debug_quirks2; |
Pierre Ossman | 6743527 | 2006-06-30 02:22:31 -0700 | [diff] [blame] | 50 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 51 | static void sdhci_finish_data(struct sdhci_host *); |
| 52 | |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 53 | static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 54 | |
Adrian Hunter | d289817 | 2017-03-20 19:50:43 +0200 | [diff] [blame] | 55 | void sdhci_dumpregs(struct sdhci_host *host) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 56 | { |
Adrian Hunter | 85ad90e | 2017-03-20 19:50:42 +0200 | [diff] [blame] | 57 | SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n"); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 58 | |
Adrian Hunter | 85ad90e | 2017-03-20 19:50:42 +0200 | [diff] [blame] | 59 | SDHCI_DUMP("Sys addr: 0x%08x | Version: 0x%08x\n", |
| 60 | sdhci_readl(host, SDHCI_DMA_ADDRESS), |
| 61 | sdhci_readw(host, SDHCI_HOST_VERSION)); |
| 62 | SDHCI_DUMP("Blk size: 0x%08x | Blk cnt: 0x%08x\n", |
| 63 | sdhci_readw(host, SDHCI_BLOCK_SIZE), |
| 64 | sdhci_readw(host, SDHCI_BLOCK_COUNT)); |
| 65 | SDHCI_DUMP("Argument: 0x%08x | Trn mode: 0x%08x\n", |
| 66 | sdhci_readl(host, SDHCI_ARGUMENT), |
| 67 | sdhci_readw(host, SDHCI_TRANSFER_MODE)); |
| 68 | SDHCI_DUMP("Present: 0x%08x | Host ctl: 0x%08x\n", |
| 69 | sdhci_readl(host, SDHCI_PRESENT_STATE), |
| 70 | sdhci_readb(host, SDHCI_HOST_CONTROL)); |
| 71 | SDHCI_DUMP("Power: 0x%08x | Blk gap: 0x%08x\n", |
| 72 | sdhci_readb(host, SDHCI_POWER_CONTROL), |
| 73 | sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL)); |
| 74 | SDHCI_DUMP("Wake-up: 0x%08x | Clock: 0x%08x\n", |
| 75 | sdhci_readb(host, SDHCI_WAKE_UP_CONTROL), |
| 76 | sdhci_readw(host, SDHCI_CLOCK_CONTROL)); |
| 77 | SDHCI_DUMP("Timeout: 0x%08x | Int stat: 0x%08x\n", |
| 78 | sdhci_readb(host, SDHCI_TIMEOUT_CONTROL), |
| 79 | sdhci_readl(host, SDHCI_INT_STATUS)); |
| 80 | SDHCI_DUMP("Int enab: 0x%08x | Sig enab: 0x%08x\n", |
| 81 | sdhci_readl(host, SDHCI_INT_ENABLE), |
| 82 | sdhci_readl(host, SDHCI_SIGNAL_ENABLE)); |
| 83 | SDHCI_DUMP("AC12 err: 0x%08x | Slot int: 0x%08x\n", |
| 84 | sdhci_readw(host, SDHCI_ACMD12_ERR), |
| 85 | sdhci_readw(host, SDHCI_SLOT_INT_STATUS)); |
| 86 | SDHCI_DUMP("Caps: 0x%08x | Caps_1: 0x%08x\n", |
| 87 | sdhci_readl(host, SDHCI_CAPABILITIES), |
| 88 | sdhci_readl(host, SDHCI_CAPABILITIES_1)); |
| 89 | SDHCI_DUMP("Cmd: 0x%08x | Max curr: 0x%08x\n", |
| 90 | sdhci_readw(host, SDHCI_COMMAND), |
| 91 | sdhci_readl(host, SDHCI_MAX_CURRENT)); |
| 92 | SDHCI_DUMP("Resp[0]: 0x%08x | Resp[1]: 0x%08x\n", |
Adrian Hunter | 7962302 | 2017-03-20 19:50:40 +0200 | [diff] [blame] | 93 | sdhci_readl(host, SDHCI_RESPONSE), |
| 94 | sdhci_readl(host, SDHCI_RESPONSE + 4)); |
Adrian Hunter | 85ad90e | 2017-03-20 19:50:42 +0200 | [diff] [blame] | 95 | SDHCI_DUMP("Resp[2]: 0x%08x | Resp[3]: 0x%08x\n", |
Adrian Hunter | 7962302 | 2017-03-20 19:50:40 +0200 | [diff] [blame] | 96 | sdhci_readl(host, SDHCI_RESPONSE + 8), |
| 97 | sdhci_readl(host, SDHCI_RESPONSE + 12)); |
Adrian Hunter | 85ad90e | 2017-03-20 19:50:42 +0200 | [diff] [blame] | 98 | SDHCI_DUMP("Host ctl2: 0x%08x\n", |
| 99 | sdhci_readw(host, SDHCI_HOST_CONTROL2)); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 100 | |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 101 | if (host->flags & SDHCI_USE_ADMA) { |
Adrian Hunter | 85ad90e | 2017-03-20 19:50:42 +0200 | [diff] [blame] | 102 | if (host->flags & SDHCI_USE_64_BIT_DMA) { |
| 103 | SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n", |
| 104 | sdhci_readl(host, SDHCI_ADMA_ERROR), |
| 105 | sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI), |
| 106 | sdhci_readl(host, SDHCI_ADMA_ADDRESS)); |
| 107 | } else { |
| 108 | SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n", |
| 109 | sdhci_readl(host, SDHCI_ADMA_ERROR), |
| 110 | sdhci_readl(host, SDHCI_ADMA_ADDRESS)); |
| 111 | } |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 112 | } |
Ben Dooks | be3f4ae | 2009-06-08 23:33:52 +0100 | [diff] [blame] | 113 | |
Adrian Hunter | 85ad90e | 2017-03-20 19:50:42 +0200 | [diff] [blame] | 114 | SDHCI_DUMP("============================================\n"); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 115 | } |
Adrian Hunter | d289817 | 2017-03-20 19:50:43 +0200 | [diff] [blame] | 116 | EXPORT_SYMBOL_GPL(sdhci_dumpregs); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 117 | |
| 118 | /*****************************************************************************\ |
| 119 | * * |
| 120 | * Low level functions * |
| 121 | * * |
| 122 | \*****************************************************************************/ |
| 123 | |
Adrian Hunter | 56a590d | 2016-06-29 16:24:32 +0300 | [diff] [blame] | 124 | static inline bool sdhci_data_line_cmd(struct mmc_command *cmd) |
| 125 | { |
| 126 | return cmd->data || cmd->flags & MMC_RSP_BUSY; |
| 127 | } |
| 128 | |
Anton Vorontsov | 7260cf5 | 2009-03-17 00:13:48 +0300 | [diff] [blame] | 129 | static void sdhci_set_card_detection(struct sdhci_host *host, bool enable) |
| 130 | { |
Russell King | 5b4f1f6 | 2014-04-25 12:57:02 +0100 | [diff] [blame] | 131 | u32 present; |
Anton Vorontsov | 7260cf5 | 2009-03-17 00:13:48 +0300 | [diff] [blame] | 132 | |
Adrian Hunter | c79396c | 2011-12-27 15:48:42 +0200 | [diff] [blame] | 133 | if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) || |
Jaehoon Chung | 860951c | 2016-06-21 10:13:26 +0900 | [diff] [blame] | 134 | !mmc_card_is_removable(host->mmc)) |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 135 | return; |
| 136 | |
Russell King | 5b4f1f6 | 2014-04-25 12:57:02 +0100 | [diff] [blame] | 137 | if (enable) { |
| 138 | present = sdhci_readl(host, SDHCI_PRESENT_STATE) & |
| 139 | SDHCI_CARD_PRESENT; |
Shawn Guo | d25928d | 2011-06-21 22:41:48 +0800 | [diff] [blame] | 140 | |
Russell King | 5b4f1f6 | 2014-04-25 12:57:02 +0100 | [diff] [blame] | 141 | host->ier |= present ? SDHCI_INT_CARD_REMOVE : |
| 142 | SDHCI_INT_CARD_INSERT; |
| 143 | } else { |
| 144 | host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT); |
| 145 | } |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 146 | |
| 147 | sdhci_writel(host, host->ier, SDHCI_INT_ENABLE); |
| 148 | sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE); |
Anton Vorontsov | 7260cf5 | 2009-03-17 00:13:48 +0300 | [diff] [blame] | 149 | } |
| 150 | |
| 151 | static void sdhci_enable_card_detection(struct sdhci_host *host) |
| 152 | { |
| 153 | sdhci_set_card_detection(host, true); |
| 154 | } |
| 155 | |
| 156 | static void sdhci_disable_card_detection(struct sdhci_host *host) |
| 157 | { |
| 158 | sdhci_set_card_detection(host, false); |
| 159 | } |
| 160 | |
Ulf Hansson | 02d0b68 | 2016-04-11 15:32:41 +0200 | [diff] [blame] | 161 | static void sdhci_runtime_pm_bus_on(struct sdhci_host *host) |
| 162 | { |
| 163 | if (host->bus_on) |
| 164 | return; |
| 165 | host->bus_on = true; |
| 166 | pm_runtime_get_noresume(host->mmc->parent); |
| 167 | } |
| 168 | |
| 169 | static void sdhci_runtime_pm_bus_off(struct sdhci_host *host) |
| 170 | { |
| 171 | if (!host->bus_on) |
| 172 | return; |
| 173 | host->bus_on = false; |
| 174 | pm_runtime_put_noidle(host->mmc->parent); |
| 175 | } |
| 176 | |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 177 | void sdhci_reset(struct sdhci_host *host, u8 mask) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 178 | { |
Adrian Hunter | 5a436cc | 2017-03-20 19:50:31 +0200 | [diff] [blame] | 179 | ktime_t timeout; |
Philip Rakity | 393c1a3 | 2011-01-21 11:26:40 -0800 | [diff] [blame] | 180 | |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 181 | sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 182 | |
Adrian Hunter | f0710a5 | 2013-05-06 12:17:32 +0300 | [diff] [blame] | 183 | if (mask & SDHCI_RESET_ALL) { |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 184 | host->clock = 0; |
Adrian Hunter | f0710a5 | 2013-05-06 12:17:32 +0300 | [diff] [blame] | 185 | /* Reset-all turns off SD Bus Power */ |
| 186 | if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON) |
| 187 | sdhci_runtime_pm_bus_off(host); |
| 188 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 189 | |
Pierre Ossman | e16514d8 | 2006-06-30 02:22:24 -0700 | [diff] [blame] | 190 | /* Wait max 100 ms */ |
Adrian Hunter | 5a436cc | 2017-03-20 19:50:31 +0200 | [diff] [blame] | 191 | timeout = ktime_add_ms(ktime_get(), 100); |
Pierre Ossman | e16514d8 | 2006-06-30 02:22:24 -0700 | [diff] [blame] | 192 | |
| 193 | /* hw clears the bit when it's done */ |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 194 | while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) { |
Adrian Hunter | 5a436cc | 2017-03-20 19:50:31 +0200 | [diff] [blame] | 195 | if (ktime_after(ktime_get(), timeout)) { |
Girish K S | a3c76eb | 2011-10-11 11:44:09 +0530 | [diff] [blame] | 196 | pr_err("%s: Reset 0x%x never completed.\n", |
Pierre Ossman | e16514d8 | 2006-06-30 02:22:24 -0700 | [diff] [blame] | 197 | mmc_hostname(host->mmc), (int)mask); |
| 198 | sdhci_dumpregs(host); |
| 199 | return; |
| 200 | } |
Adrian Hunter | 5a436cc | 2017-03-20 19:50:31 +0200 | [diff] [blame] | 201 | udelay(10); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 202 | } |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 203 | } |
| 204 | EXPORT_SYMBOL_GPL(sdhci_reset); |
Anton Vorontsov | 063a9db | 2009-03-17 00:14:02 +0300 | [diff] [blame] | 205 | |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 206 | static void sdhci_do_reset(struct sdhci_host *host, u8 mask) |
| 207 | { |
| 208 | if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) { |
Adrian Hunter | d3940f2 | 2016-06-29 16:24:14 +0300 | [diff] [blame] | 209 | struct mmc_host *mmc = host->mmc; |
| 210 | |
| 211 | if (!mmc->ops->get_cd(mmc)) |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 212 | return; |
| 213 | } |
| 214 | |
| 215 | host->ops->reset(host, mask); |
Philip Rakity | 393c1a3 | 2011-01-21 11:26:40 -0800 | [diff] [blame] | 216 | |
Russell King | da91a8f | 2014-04-25 13:00:12 +0100 | [diff] [blame] | 217 | if (mask & SDHCI_RESET_ALL) { |
| 218 | if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) { |
| 219 | if (host->ops->enable_dma) |
| 220 | host->ops->enable_dma(host); |
| 221 | } |
| 222 | |
| 223 | /* Resetting the controller clears many */ |
| 224 | host->preset_enabled = false; |
Shaohui Xie | 3abc1e80 | 2011-12-29 16:33:00 +0800 | [diff] [blame] | 225 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 226 | } |
| 227 | |
Adrian Hunter | f5c1ab8 | 2017-03-20 19:50:46 +0200 | [diff] [blame] | 228 | static void sdhci_set_default_irqs(struct sdhci_host *host) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 229 | { |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 230 | host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT | |
| 231 | SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | |
| 232 | SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC | |
| 233 | SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END | |
| 234 | SDHCI_INT_RESPONSE; |
| 235 | |
Dong Aisheng | f37b20e | 2016-07-12 15:46:17 +0800 | [diff] [blame] | 236 | if (host->tuning_mode == SDHCI_TUNING_MODE_2 || |
| 237 | host->tuning_mode == SDHCI_TUNING_MODE_3) |
| 238 | host->ier |= SDHCI_INT_RETUNE; |
| 239 | |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 240 | sdhci_writel(host, host->ier, SDHCI_INT_ENABLE); |
| 241 | sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE); |
Adrian Hunter | f5c1ab8 | 2017-03-20 19:50:46 +0200 | [diff] [blame] | 242 | } |
| 243 | |
| 244 | static void sdhci_init(struct sdhci_host *host, int soft) |
| 245 | { |
| 246 | struct mmc_host *mmc = host->mmc; |
| 247 | |
| 248 | if (soft) |
| 249 | sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA); |
| 250 | else |
| 251 | sdhci_do_reset(host, SDHCI_RESET_ALL); |
| 252 | |
| 253 | sdhci_set_default_irqs(host); |
Nicolas Pitre | 2f4cbb3 | 2010-03-05 13:43:32 -0800 | [diff] [blame] | 254 | |
Adrian Hunter | f12e39d | 2017-03-20 19:50:47 +0200 | [diff] [blame] | 255 | host->cqe_on = false; |
| 256 | |
Nicolas Pitre | 2f4cbb3 | 2010-03-05 13:43:32 -0800 | [diff] [blame] | 257 | if (soft) { |
| 258 | /* force clock reconfiguration */ |
| 259 | host->clock = 0; |
Adrian Hunter | d3940f2 | 2016-06-29 16:24:14 +0300 | [diff] [blame] | 260 | mmc->ops->set_ios(mmc, &mmc->ios); |
Nicolas Pitre | 2f4cbb3 | 2010-03-05 13:43:32 -0800 | [diff] [blame] | 261 | } |
Anton Vorontsov | 7260cf5 | 2009-03-17 00:13:48 +0300 | [diff] [blame] | 262 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 263 | |
Anton Vorontsov | 7260cf5 | 2009-03-17 00:13:48 +0300 | [diff] [blame] | 264 | static void sdhci_reinit(struct sdhci_host *host) |
| 265 | { |
Nicolas Pitre | 2f4cbb3 | 2010-03-05 13:43:32 -0800 | [diff] [blame] | 266 | sdhci_init(host, 0); |
Anton Vorontsov | 7260cf5 | 2009-03-17 00:13:48 +0300 | [diff] [blame] | 267 | sdhci_enable_card_detection(host); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 268 | } |
| 269 | |
Adrian Hunter | 061d17a | 2016-04-12 14:25:09 +0300 | [diff] [blame] | 270 | static void __sdhci_led_activate(struct sdhci_host *host) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 271 | { |
| 272 | u8 ctrl; |
| 273 | |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 274 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 275 | ctrl |= SDHCI_CTRL_LED; |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 276 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 277 | } |
| 278 | |
Adrian Hunter | 061d17a | 2016-04-12 14:25:09 +0300 | [diff] [blame] | 279 | static void __sdhci_led_deactivate(struct sdhci_host *host) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 280 | { |
| 281 | u8 ctrl; |
| 282 | |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 283 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 284 | ctrl &= ~SDHCI_CTRL_LED; |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 285 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 286 | } |
| 287 | |
Masahiro Yamada | 4f78230 | 2016-04-14 13:19:39 +0900 | [diff] [blame] | 288 | #if IS_REACHABLE(CONFIG_LEDS_CLASS) |
Pierre Ossman | 2f730fe | 2008-03-17 10:29:38 +0100 | [diff] [blame] | 289 | static void sdhci_led_control(struct led_classdev *led, |
Adrian Hunter | 061d17a | 2016-04-12 14:25:09 +0300 | [diff] [blame] | 290 | enum led_brightness brightness) |
Pierre Ossman | 2f730fe | 2008-03-17 10:29:38 +0100 | [diff] [blame] | 291 | { |
| 292 | struct sdhci_host *host = container_of(led, struct sdhci_host, led); |
| 293 | unsigned long flags; |
| 294 | |
| 295 | spin_lock_irqsave(&host->lock, flags); |
| 296 | |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 297 | if (host->runtime_suspended) |
| 298 | goto out; |
| 299 | |
Pierre Ossman | 2f730fe | 2008-03-17 10:29:38 +0100 | [diff] [blame] | 300 | if (brightness == LED_OFF) |
Adrian Hunter | 061d17a | 2016-04-12 14:25:09 +0300 | [diff] [blame] | 301 | __sdhci_led_deactivate(host); |
Pierre Ossman | 2f730fe | 2008-03-17 10:29:38 +0100 | [diff] [blame] | 302 | else |
Adrian Hunter | 061d17a | 2016-04-12 14:25:09 +0300 | [diff] [blame] | 303 | __sdhci_led_activate(host); |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 304 | out: |
Pierre Ossman | 2f730fe | 2008-03-17 10:29:38 +0100 | [diff] [blame] | 305 | spin_unlock_irqrestore(&host->lock, flags); |
| 306 | } |
Adrian Hunter | 061d17a | 2016-04-12 14:25:09 +0300 | [diff] [blame] | 307 | |
| 308 | static int sdhci_led_register(struct sdhci_host *host) |
| 309 | { |
| 310 | struct mmc_host *mmc = host->mmc; |
| 311 | |
| 312 | snprintf(host->led_name, sizeof(host->led_name), |
| 313 | "%s::", mmc_hostname(mmc)); |
| 314 | |
| 315 | host->led.name = host->led_name; |
| 316 | host->led.brightness = LED_OFF; |
| 317 | host->led.default_trigger = mmc_hostname(mmc); |
| 318 | host->led.brightness_set = sdhci_led_control; |
| 319 | |
| 320 | return led_classdev_register(mmc_dev(mmc), &host->led); |
| 321 | } |
| 322 | |
| 323 | static void sdhci_led_unregister(struct sdhci_host *host) |
| 324 | { |
| 325 | led_classdev_unregister(&host->led); |
| 326 | } |
| 327 | |
| 328 | static inline void sdhci_led_activate(struct sdhci_host *host) |
| 329 | { |
| 330 | } |
| 331 | |
| 332 | static inline void sdhci_led_deactivate(struct sdhci_host *host) |
| 333 | { |
| 334 | } |
| 335 | |
| 336 | #else |
| 337 | |
| 338 | static inline int sdhci_led_register(struct sdhci_host *host) |
| 339 | { |
| 340 | return 0; |
| 341 | } |
| 342 | |
| 343 | static inline void sdhci_led_unregister(struct sdhci_host *host) |
| 344 | { |
| 345 | } |
| 346 | |
| 347 | static inline void sdhci_led_activate(struct sdhci_host *host) |
| 348 | { |
| 349 | __sdhci_led_activate(host); |
| 350 | } |
| 351 | |
| 352 | static inline void sdhci_led_deactivate(struct sdhci_host *host) |
| 353 | { |
| 354 | __sdhci_led_deactivate(host); |
| 355 | } |
| 356 | |
Pierre Ossman | 2f730fe | 2008-03-17 10:29:38 +0100 | [diff] [blame] | 357 | #endif |
| 358 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 359 | /*****************************************************************************\ |
| 360 | * * |
| 361 | * Core functions * |
| 362 | * * |
| 363 | \*****************************************************************************/ |
| 364 | |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 365 | static void sdhci_read_block_pio(struct sdhci_host *host) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 366 | { |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 367 | unsigned long flags; |
| 368 | size_t blksize, len, chunk; |
Steven Noonan | 7244b85 | 2008-10-01 01:50:25 -0700 | [diff] [blame] | 369 | u32 uninitialized_var(scratch); |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 370 | u8 *buf; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 371 | |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 372 | DBG("PIO reading\n"); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 373 | |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 374 | blksize = host->data->blksz; |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 375 | chunk = 0; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 376 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 377 | local_irq_save(flags); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 378 | |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 379 | while (blksize) { |
Fabio Estevam | bf3a35a | 2015-05-09 18:44:51 -0300 | [diff] [blame] | 380 | BUG_ON(!sg_miter_next(&host->sg_miter)); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 381 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 382 | len = min(host->sg_miter.length, blksize); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 383 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 384 | blksize -= len; |
| 385 | host->sg_miter.consumed = len; |
Alex Dubov | 14d836e | 2007-04-13 19:04:38 +0200 | [diff] [blame] | 386 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 387 | buf = host->sg_miter.addr; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 388 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 389 | while (len) { |
| 390 | if (chunk == 0) { |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 391 | scratch = sdhci_readl(host, SDHCI_BUFFER); |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 392 | chunk = 4; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 393 | } |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 394 | |
| 395 | *buf = scratch & 0xFF; |
| 396 | |
| 397 | buf++; |
| 398 | scratch >>= 8; |
| 399 | chunk--; |
| 400 | len--; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 401 | } |
| 402 | } |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 403 | |
| 404 | sg_miter_stop(&host->sg_miter); |
| 405 | |
| 406 | local_irq_restore(flags); |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 407 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 408 | |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 409 | static void sdhci_write_block_pio(struct sdhci_host *host) |
| 410 | { |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 411 | unsigned long flags; |
| 412 | size_t blksize, len, chunk; |
| 413 | u32 scratch; |
| 414 | u8 *buf; |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 415 | |
| 416 | DBG("PIO writing\n"); |
| 417 | |
| 418 | blksize = host->data->blksz; |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 419 | chunk = 0; |
| 420 | scratch = 0; |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 421 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 422 | local_irq_save(flags); |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 423 | |
| 424 | while (blksize) { |
Fabio Estevam | bf3a35a | 2015-05-09 18:44:51 -0300 | [diff] [blame] | 425 | BUG_ON(!sg_miter_next(&host->sg_miter)); |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 426 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 427 | len = min(host->sg_miter.length, blksize); |
Alex Dubov | 14d836e | 2007-04-13 19:04:38 +0200 | [diff] [blame] | 428 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 429 | blksize -= len; |
| 430 | host->sg_miter.consumed = len; |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 431 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 432 | buf = host->sg_miter.addr; |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 433 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 434 | while (len) { |
| 435 | scratch |= (u32)*buf << (chunk * 8); |
| 436 | |
| 437 | buf++; |
| 438 | chunk++; |
| 439 | len--; |
| 440 | |
| 441 | if ((chunk == 4) || ((len == 0) && (blksize == 0))) { |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 442 | sdhci_writel(host, scratch, SDHCI_BUFFER); |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 443 | chunk = 0; |
| 444 | scratch = 0; |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 445 | } |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 446 | } |
| 447 | } |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 448 | |
| 449 | sg_miter_stop(&host->sg_miter); |
| 450 | |
| 451 | local_irq_restore(flags); |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 452 | } |
| 453 | |
| 454 | static void sdhci_transfer_pio(struct sdhci_host *host) |
| 455 | { |
| 456 | u32 mask; |
| 457 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 458 | if (host->blocks == 0) |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 459 | return; |
| 460 | |
| 461 | if (host->data->flags & MMC_DATA_READ) |
| 462 | mask = SDHCI_DATA_AVAILABLE; |
| 463 | else |
| 464 | mask = SDHCI_SPACE_AVAILABLE; |
| 465 | |
Pierre Ossman | 4a3cba3 | 2008-07-29 00:11:16 +0200 | [diff] [blame] | 466 | /* |
| 467 | * Some controllers (JMicron JMB38x) mess up the buffer bits |
| 468 | * for transfers < 4 bytes. As long as it is just one block, |
| 469 | * we can ignore the bits. |
| 470 | */ |
| 471 | if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) && |
| 472 | (host->data->blocks == 1)) |
| 473 | mask = ~0; |
| 474 | |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 475 | while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) { |
Anton Vorontsov | 3e3bf20 | 2009-03-17 00:14:00 +0300 | [diff] [blame] | 476 | if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY) |
| 477 | udelay(100); |
| 478 | |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 479 | if (host->data->flags & MMC_DATA_READ) |
| 480 | sdhci_read_block_pio(host); |
| 481 | else |
| 482 | sdhci_write_block_pio(host); |
| 483 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 484 | host->blocks--; |
| 485 | if (host->blocks == 0) |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 486 | break; |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 487 | } |
| 488 | |
| 489 | DBG("PIO transfer complete.\n"); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 490 | } |
| 491 | |
Russell King | 48857d9 | 2016-01-26 13:40:16 +0000 | [diff] [blame] | 492 | static int sdhci_pre_dma_transfer(struct sdhci_host *host, |
Russell King | c0999b7 | 2016-01-26 13:40:27 +0000 | [diff] [blame] | 493 | struct mmc_data *data, int cookie) |
Russell King | 48857d9 | 2016-01-26 13:40:16 +0000 | [diff] [blame] | 494 | { |
| 495 | int sg_count; |
| 496 | |
Russell King | 94538e5 | 2016-01-26 13:40:37 +0000 | [diff] [blame] | 497 | /* |
| 498 | * If the data buffers are already mapped, return the previous |
| 499 | * dma_map_sg() result. |
| 500 | */ |
| 501 | if (data->host_cookie == COOKIE_PRE_MAPPED) |
Russell King | 48857d9 | 2016-01-26 13:40:16 +0000 | [diff] [blame] | 502 | return data->sg_count; |
Russell King | 48857d9 | 2016-01-26 13:40:16 +0000 | [diff] [blame] | 503 | |
| 504 | sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len, |
Heiner Kallweit | feeef09 | 2017-03-26 20:45:56 +0200 | [diff] [blame] | 505 | mmc_get_dma_dir(data)); |
Russell King | 48857d9 | 2016-01-26 13:40:16 +0000 | [diff] [blame] | 506 | |
| 507 | if (sg_count == 0) |
| 508 | return -ENOSPC; |
| 509 | |
| 510 | data->sg_count = sg_count; |
Russell King | c0999b7 | 2016-01-26 13:40:27 +0000 | [diff] [blame] | 511 | data->host_cookie = cookie; |
Russell King | 48857d9 | 2016-01-26 13:40:16 +0000 | [diff] [blame] | 512 | |
| 513 | return sg_count; |
| 514 | } |
| 515 | |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 516 | static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags) |
| 517 | { |
| 518 | local_irq_save(*flags); |
Cong Wang | 482fce9 | 2011-11-27 13:27:00 +0800 | [diff] [blame] | 519 | return kmap_atomic(sg_page(sg)) + sg->offset; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 520 | } |
| 521 | |
| 522 | static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags) |
| 523 | { |
Cong Wang | 482fce9 | 2011-11-27 13:27:00 +0800 | [diff] [blame] | 524 | kunmap_atomic(buffer); |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 525 | local_irq_restore(*flags); |
| 526 | } |
| 527 | |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 528 | static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc, |
| 529 | dma_addr_t addr, int len, unsigned cmd) |
Ben Dooks | 118cd17 | 2010-03-05 13:43:26 -0800 | [diff] [blame] | 530 | { |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 531 | struct sdhci_adma2_64_desc *dma_desc = desc; |
Ben Dooks | 118cd17 | 2010-03-05 13:43:26 -0800 | [diff] [blame] | 532 | |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 533 | /* 32-bit and 64-bit descriptors have these members in same position */ |
Adrian Hunter | 0545230 | 2014-11-04 12:42:45 +0200 | [diff] [blame] | 534 | dma_desc->cmd = cpu_to_le16(cmd); |
| 535 | dma_desc->len = cpu_to_le16(len); |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 536 | dma_desc->addr_lo = cpu_to_le32((u32)addr); |
| 537 | |
| 538 | if (host->flags & SDHCI_USE_64_BIT_DMA) |
| 539 | dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32); |
Ben Dooks | 118cd17 | 2010-03-05 13:43:26 -0800 | [diff] [blame] | 540 | } |
| 541 | |
Adrian Hunter | b5ffa67 | 2014-11-04 12:42:40 +0200 | [diff] [blame] | 542 | static void sdhci_adma_mark_end(void *desc) |
| 543 | { |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 544 | struct sdhci_adma2_64_desc *dma_desc = desc; |
Adrian Hunter | b5ffa67 | 2014-11-04 12:42:40 +0200 | [diff] [blame] | 545 | |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 546 | /* 32-bit and 64-bit descriptors have 'cmd' in same position */ |
Adrian Hunter | 0545230 | 2014-11-04 12:42:45 +0200 | [diff] [blame] | 547 | dma_desc->cmd |= cpu_to_le16(ADMA2_END); |
Adrian Hunter | b5ffa67 | 2014-11-04 12:42:40 +0200 | [diff] [blame] | 548 | } |
| 549 | |
Russell King | 60c6476 | 2016-01-26 13:40:22 +0000 | [diff] [blame] | 550 | static void sdhci_adma_table_pre(struct sdhci_host *host, |
| 551 | struct mmc_data *data, int sg_count) |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 552 | { |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 553 | struct scatterlist *sg; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 554 | unsigned long flags; |
Russell King | acc3ad1 | 2016-01-26 13:40:00 +0000 | [diff] [blame] | 555 | dma_addr_t addr, align_addr; |
| 556 | void *desc, *align; |
| 557 | char *buffer; |
| 558 | int len, offset, i; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 559 | |
| 560 | /* |
| 561 | * The spec does not specify endianness of descriptor table. |
| 562 | * We currently guess that it is LE. |
| 563 | */ |
| 564 | |
Russell King | 60c6476 | 2016-01-26 13:40:22 +0000 | [diff] [blame] | 565 | host->sg_count = sg_count; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 566 | |
Adrian Hunter | 4efaa6f | 2014-11-04 12:42:39 +0200 | [diff] [blame] | 567 | desc = host->adma_table; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 568 | align = host->align_buffer; |
| 569 | |
| 570 | align_addr = host->align_addr; |
| 571 | |
| 572 | for_each_sg(data->sg, sg, host->sg_count, i) { |
| 573 | addr = sg_dma_address(sg); |
| 574 | len = sg_dma_len(sg); |
| 575 | |
| 576 | /* |
Russell King | acc3ad1 | 2016-01-26 13:40:00 +0000 | [diff] [blame] | 577 | * The SDHCI specification states that ADMA addresses must |
| 578 | * be 32-bit aligned. If they aren't, then we use a bounce |
| 579 | * buffer for the (up to three) bytes that screw up the |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 580 | * alignment. |
| 581 | */ |
Adrian Hunter | 04a5ae6 | 2015-11-26 14:00:49 +0200 | [diff] [blame] | 582 | offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) & |
| 583 | SDHCI_ADMA2_MASK; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 584 | if (offset) { |
| 585 | if (data->flags & MMC_DATA_WRITE) { |
| 586 | buffer = sdhci_kmap_atomic(sg, &flags); |
| 587 | memcpy(align, buffer, offset); |
| 588 | sdhci_kunmap_atomic(buffer, &flags); |
| 589 | } |
| 590 | |
Ben Dooks | 118cd17 | 2010-03-05 13:43:26 -0800 | [diff] [blame] | 591 | /* tran, valid */ |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 592 | sdhci_adma_write_desc(host, desc, align_addr, offset, |
Adrian Hunter | 739d46d | 2014-11-04 12:42:44 +0200 | [diff] [blame] | 593 | ADMA2_TRAN_VALID); |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 594 | |
| 595 | BUG_ON(offset > 65536); |
| 596 | |
Adrian Hunter | 04a5ae6 | 2015-11-26 14:00:49 +0200 | [diff] [blame] | 597 | align += SDHCI_ADMA2_ALIGN; |
| 598 | align_addr += SDHCI_ADMA2_ALIGN; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 599 | |
Adrian Hunter | 76fe379 | 2014-11-04 12:42:42 +0200 | [diff] [blame] | 600 | desc += host->desc_sz; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 601 | |
| 602 | addr += offset; |
| 603 | len -= offset; |
| 604 | } |
| 605 | |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 606 | BUG_ON(len > 65536); |
| 607 | |
Adrian Hunter | 347ea32 | 2015-11-26 14:00:48 +0200 | [diff] [blame] | 608 | if (len) { |
| 609 | /* tran, valid */ |
| 610 | sdhci_adma_write_desc(host, desc, addr, len, |
| 611 | ADMA2_TRAN_VALID); |
| 612 | desc += host->desc_sz; |
| 613 | } |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 614 | |
| 615 | /* |
| 616 | * If this triggers then we have a calculation bug |
| 617 | * somewhere. :/ |
| 618 | */ |
Adrian Hunter | 76fe379 | 2014-11-04 12:42:42 +0200 | [diff] [blame] | 619 | WARN_ON((desc - host->adma_table) >= host->adma_table_sz); |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 620 | } |
| 621 | |
Thomas Abraham | 70764a9 | 2010-05-26 14:42:04 -0700 | [diff] [blame] | 622 | if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) { |
Russell King | acc3ad1 | 2016-01-26 13:40:00 +0000 | [diff] [blame] | 623 | /* Mark the last descriptor as the terminating descriptor */ |
Adrian Hunter | 4efaa6f | 2014-11-04 12:42:39 +0200 | [diff] [blame] | 624 | if (desc != host->adma_table) { |
Adrian Hunter | 76fe379 | 2014-11-04 12:42:42 +0200 | [diff] [blame] | 625 | desc -= host->desc_sz; |
Adrian Hunter | b5ffa67 | 2014-11-04 12:42:40 +0200 | [diff] [blame] | 626 | sdhci_adma_mark_end(desc); |
Thomas Abraham | 70764a9 | 2010-05-26 14:42:04 -0700 | [diff] [blame] | 627 | } |
| 628 | } else { |
Russell King | acc3ad1 | 2016-01-26 13:40:00 +0000 | [diff] [blame] | 629 | /* Add a terminating entry - nop, end, valid */ |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 630 | sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID); |
Thomas Abraham | 70764a9 | 2010-05-26 14:42:04 -0700 | [diff] [blame] | 631 | } |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 632 | } |
| 633 | |
| 634 | static void sdhci_adma_table_post(struct sdhci_host *host, |
| 635 | struct mmc_data *data) |
| 636 | { |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 637 | struct scatterlist *sg; |
| 638 | int i, size; |
Adrian Hunter | 1c3d5f6 | 2014-11-04 12:42:41 +0200 | [diff] [blame] | 639 | void *align; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 640 | char *buffer; |
| 641 | unsigned long flags; |
| 642 | |
Russell King | 47fa961 | 2016-01-26 13:40:06 +0000 | [diff] [blame] | 643 | if (data->flags & MMC_DATA_READ) { |
| 644 | bool has_unaligned = false; |
Russell King | de0b65a | 2014-04-25 12:58:29 +0100 | [diff] [blame] | 645 | |
Russell King | 47fa961 | 2016-01-26 13:40:06 +0000 | [diff] [blame] | 646 | /* Do a quick scan of the SG list for any unaligned mappings */ |
| 647 | for_each_sg(data->sg, sg, host->sg_count, i) |
Adrian Hunter | 04a5ae6 | 2015-11-26 14:00:49 +0200 | [diff] [blame] | 648 | if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) { |
Russell King | 47fa961 | 2016-01-26 13:40:06 +0000 | [diff] [blame] | 649 | has_unaligned = true; |
| 650 | break; |
| 651 | } |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 652 | |
Russell King | 47fa961 | 2016-01-26 13:40:06 +0000 | [diff] [blame] | 653 | if (has_unaligned) { |
| 654 | dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg, |
Russell King | f55c98f | 2016-01-26 13:40:11 +0000 | [diff] [blame] | 655 | data->sg_len, DMA_FROM_DEVICE); |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 656 | |
Russell King | 47fa961 | 2016-01-26 13:40:06 +0000 | [diff] [blame] | 657 | align = host->align_buffer; |
| 658 | |
| 659 | for_each_sg(data->sg, sg, host->sg_count, i) { |
| 660 | if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) { |
| 661 | size = SDHCI_ADMA2_ALIGN - |
| 662 | (sg_dma_address(sg) & SDHCI_ADMA2_MASK); |
| 663 | |
| 664 | buffer = sdhci_kmap_atomic(sg, &flags); |
| 665 | memcpy(buffer, align, size); |
| 666 | sdhci_kunmap_atomic(buffer, &flags); |
| 667 | |
| 668 | align += SDHCI_ADMA2_ALIGN; |
| 669 | } |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 670 | } |
| 671 | } |
| 672 | } |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 673 | } |
| 674 | |
Andrei Warkentin | a3c7778 | 2011-04-11 16:13:42 -0500 | [diff] [blame] | 675 | static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 676 | { |
Pierre Ossman | 1c8cde9 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 677 | u8 count; |
Andrei Warkentin | a3c7778 | 2011-04-11 16:13:42 -0500 | [diff] [blame] | 678 | struct mmc_data *data = cmd->data; |
Pierre Ossman | 1c8cde9 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 679 | unsigned target_timeout, current_timeout; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 680 | |
Pierre Ossman | ee53ab5 | 2008-07-05 00:25:15 +0200 | [diff] [blame] | 681 | /* |
| 682 | * If the host controller provides us with an incorrect timeout |
| 683 | * value, just skip the check and use 0xE. The hardware may take |
| 684 | * longer to time out, but that's much better than having a too-short |
| 685 | * timeout value. |
| 686 | */ |
Pierre Ossman | 11a2f1b | 2009-06-21 20:59:33 +0200 | [diff] [blame] | 687 | if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL) |
Pierre Ossman | ee53ab5 | 2008-07-05 00:25:15 +0200 | [diff] [blame] | 688 | return 0xE; |
Pierre Ossman | e538fbe | 2007-08-12 16:46:32 +0200 | [diff] [blame] | 689 | |
Andrei Warkentin | a3c7778 | 2011-04-11 16:13:42 -0500 | [diff] [blame] | 690 | /* Unspecified timeout, assume max */ |
Ulf Hansson | 1d4d774 | 2014-01-08 15:06:08 +0100 | [diff] [blame] | 691 | if (!data && !cmd->busy_timeout) |
Andrei Warkentin | a3c7778 | 2011-04-11 16:13:42 -0500 | [diff] [blame] | 692 | return 0xE; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 693 | |
Andrei Warkentin | a3c7778 | 2011-04-11 16:13:42 -0500 | [diff] [blame] | 694 | /* timeout in us */ |
| 695 | if (!data) |
Ulf Hansson | 1d4d774 | 2014-01-08 15:06:08 +0100 | [diff] [blame] | 696 | target_timeout = cmd->busy_timeout * 1000; |
Andy Shevchenko | 78a2ca2 | 2011-08-03 18:35:59 +0300 | [diff] [blame] | 697 | else { |
Russell King | fafcfda | 2016-01-26 13:40:58 +0000 | [diff] [blame] | 698 | target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000); |
Russell King | 7f05538 | 2016-01-26 13:41:04 +0000 | [diff] [blame] | 699 | if (host->clock && data->timeout_clks) { |
| 700 | unsigned long long val; |
| 701 | |
| 702 | /* |
| 703 | * data->timeout_clks is in units of clock cycles. |
| 704 | * host->clock is in Hz. target_timeout is in us. |
| 705 | * Hence, us = 1000000 * cycles / Hz. Round up. |
| 706 | */ |
Haibo Chen | 02265cd6 | 2016-10-17 10:18:37 +0200 | [diff] [blame] | 707 | val = 1000000ULL * data->timeout_clks; |
Russell King | 7f05538 | 2016-01-26 13:41:04 +0000 | [diff] [blame] | 708 | if (do_div(val, host->clock)) |
| 709 | target_timeout++; |
| 710 | target_timeout += val; |
| 711 | } |
Andy Shevchenko | 78a2ca2 | 2011-08-03 18:35:59 +0300 | [diff] [blame] | 712 | } |
Anton Vorontsov | 81b3980 | 2009-09-22 16:45:13 -0700 | [diff] [blame] | 713 | |
Pierre Ossman | 1c8cde9 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 714 | /* |
| 715 | * Figure out needed cycles. |
| 716 | * We do this in steps in order to fit inside a 32 bit int. |
| 717 | * The first step is the minimum timeout, which will have a |
| 718 | * minimum resolution of 6 bits: |
| 719 | * (1) 2^13*1000 > 2^22, |
| 720 | * (2) host->timeout_clk < 2^16 |
| 721 | * => |
| 722 | * (1) / (2) > 2^6 |
| 723 | */ |
| 724 | count = 0; |
| 725 | current_timeout = (1 << 13) * 1000 / host->timeout_clk; |
| 726 | while (current_timeout < target_timeout) { |
| 727 | count++; |
| 728 | current_timeout <<= 1; |
| 729 | if (count >= 0xF) |
| 730 | break; |
| 731 | } |
| 732 | |
| 733 | if (count >= 0xF) { |
Adrian Hunter | f421865 | 2017-03-20 19:50:39 +0200 | [diff] [blame] | 734 | DBG("Too large timeout 0x%x requested for CMD%d!\n", |
| 735 | count, cmd->opcode); |
Pierre Ossman | 1c8cde9 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 736 | count = 0xE; |
| 737 | } |
| 738 | |
Pierre Ossman | ee53ab5 | 2008-07-05 00:25:15 +0200 | [diff] [blame] | 739 | return count; |
| 740 | } |
| 741 | |
Anton Vorontsov | 6aa943a | 2009-03-17 00:13:50 +0300 | [diff] [blame] | 742 | static void sdhci_set_transfer_irqs(struct sdhci_host *host) |
| 743 | { |
| 744 | u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL; |
| 745 | u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR; |
| 746 | |
| 747 | if (host->flags & SDHCI_REQ_USE_DMA) |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 748 | host->ier = (host->ier & ~pio_irqs) | dma_irqs; |
Anton Vorontsov | 6aa943a | 2009-03-17 00:13:50 +0300 | [diff] [blame] | 749 | else |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 750 | host->ier = (host->ier & ~dma_irqs) | pio_irqs; |
| 751 | |
| 752 | sdhci_writel(host, host->ier, SDHCI_INT_ENABLE); |
| 753 | sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE); |
Anton Vorontsov | 6aa943a | 2009-03-17 00:13:50 +0300 | [diff] [blame] | 754 | } |
| 755 | |
Aisheng Dong | b45e668 | 2014-08-27 15:26:29 +0800 | [diff] [blame] | 756 | static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd) |
Pierre Ossman | ee53ab5 | 2008-07-05 00:25:15 +0200 | [diff] [blame] | 757 | { |
| 758 | u8 count; |
Aisheng Dong | b45e668 | 2014-08-27 15:26:29 +0800 | [diff] [blame] | 759 | |
| 760 | if (host->ops->set_timeout) { |
| 761 | host->ops->set_timeout(host, cmd); |
| 762 | } else { |
| 763 | count = sdhci_calc_timeout(host, cmd); |
| 764 | sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL); |
| 765 | } |
| 766 | } |
| 767 | |
| 768 | static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd) |
| 769 | { |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 770 | u8 ctrl; |
Andrei Warkentin | a3c7778 | 2011-04-11 16:13:42 -0500 | [diff] [blame] | 771 | struct mmc_data *data = cmd->data; |
Pierre Ossman | ee53ab5 | 2008-07-05 00:25:15 +0200 | [diff] [blame] | 772 | |
Adrian Hunter | 56a590d | 2016-06-29 16:24:32 +0300 | [diff] [blame] | 773 | if (sdhci_data_line_cmd(cmd)) |
Aisheng Dong | b45e668 | 2014-08-27 15:26:29 +0800 | [diff] [blame] | 774 | sdhci_set_timeout(host, cmd); |
Andrei Warkentin | a3c7778 | 2011-04-11 16:13:42 -0500 | [diff] [blame] | 775 | |
| 776 | if (!data) |
Pierre Ossman | ee53ab5 | 2008-07-05 00:25:15 +0200 | [diff] [blame] | 777 | return; |
| 778 | |
Adrian Hunter | 43dea09 | 2016-06-29 16:24:26 +0300 | [diff] [blame] | 779 | WARN_ON(host->data); |
| 780 | |
Pierre Ossman | ee53ab5 | 2008-07-05 00:25:15 +0200 | [diff] [blame] | 781 | /* Sanity checks */ |
| 782 | BUG_ON(data->blksz * data->blocks > 524288); |
| 783 | BUG_ON(data->blksz > host->mmc->max_blk_size); |
| 784 | BUG_ON(data->blocks > 65535); |
| 785 | |
| 786 | host->data = data; |
| 787 | host->data_early = 0; |
Mikko Vinni | f6a03cb | 2011-04-12 09:36:18 -0400 | [diff] [blame] | 788 | host->data->bytes_xfered = 0; |
Pierre Ossman | ee53ab5 | 2008-07-05 00:25:15 +0200 | [diff] [blame] | 789 | |
Russell King | fce1442 | 2016-01-26 13:41:20 +0000 | [diff] [blame] | 790 | if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) { |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 791 | struct scatterlist *sg; |
Russell King | df95392 | 2016-01-26 13:41:14 +0000 | [diff] [blame] | 792 | unsigned int length_mask, offset_mask; |
Russell King | a0eaf0f | 2016-01-26 13:41:09 +0000 | [diff] [blame] | 793 | int i; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 794 | |
Russell King | fce1442 | 2016-01-26 13:41:20 +0000 | [diff] [blame] | 795 | host->flags |= SDHCI_REQ_USE_DMA; |
| 796 | |
| 797 | /* |
| 798 | * FIXME: This doesn't account for merging when mapping the |
| 799 | * scatterlist. |
| 800 | * |
| 801 | * The assumption here being that alignment and lengths are |
| 802 | * the same after DMA mapping to device address space. |
| 803 | */ |
Russell King | a0eaf0f | 2016-01-26 13:41:09 +0000 | [diff] [blame] | 804 | length_mask = 0; |
Russell King | df95392 | 2016-01-26 13:41:14 +0000 | [diff] [blame] | 805 | offset_mask = 0; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 806 | if (host->flags & SDHCI_USE_ADMA) { |
Russell King | df95392 | 2016-01-26 13:41:14 +0000 | [diff] [blame] | 807 | if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) { |
Russell King | a0eaf0f | 2016-01-26 13:41:09 +0000 | [diff] [blame] | 808 | length_mask = 3; |
Russell King | df95392 | 2016-01-26 13:41:14 +0000 | [diff] [blame] | 809 | /* |
| 810 | * As we use up to 3 byte chunks to work |
| 811 | * around alignment problems, we need to |
| 812 | * check the offset as well. |
| 813 | */ |
| 814 | offset_mask = 3; |
| 815 | } |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 816 | } else { |
| 817 | if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) |
Russell King | a0eaf0f | 2016-01-26 13:41:09 +0000 | [diff] [blame] | 818 | length_mask = 3; |
Russell King | df95392 | 2016-01-26 13:41:14 +0000 | [diff] [blame] | 819 | if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) |
| 820 | offset_mask = 3; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 821 | } |
| 822 | |
Russell King | df95392 | 2016-01-26 13:41:14 +0000 | [diff] [blame] | 823 | if (unlikely(length_mask | offset_mask)) { |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 824 | for_each_sg(data->sg, sg, data->sg_len, i) { |
Russell King | a0eaf0f | 2016-01-26 13:41:09 +0000 | [diff] [blame] | 825 | if (sg->length & length_mask) { |
Marek Vasut | 2e4456f | 2015-11-18 10:47:02 +0100 | [diff] [blame] | 826 | DBG("Reverting to PIO because of transfer size (%d)\n", |
Russell King | a0eaf0f | 2016-01-26 13:41:09 +0000 | [diff] [blame] | 827 | sg->length); |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 828 | host->flags &= ~SDHCI_REQ_USE_DMA; |
| 829 | break; |
| 830 | } |
Russell King | a0eaf0f | 2016-01-26 13:41:09 +0000 | [diff] [blame] | 831 | if (sg->offset & offset_mask) { |
Marek Vasut | 2e4456f | 2015-11-18 10:47:02 +0100 | [diff] [blame] | 832 | DBG("Reverting to PIO because of bad alignment\n"); |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 833 | host->flags &= ~SDHCI_REQ_USE_DMA; |
| 834 | break; |
| 835 | } |
| 836 | } |
| 837 | } |
| 838 | } |
| 839 | |
Pierre Ossman | 8f1934c | 2008-06-30 21:15:49 +0200 | [diff] [blame] | 840 | if (host->flags & SDHCI_REQ_USE_DMA) { |
Russell King | c0999b7 | 2016-01-26 13:40:27 +0000 | [diff] [blame] | 841 | int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED); |
Pierre Ossman | 8f1934c | 2008-06-30 21:15:49 +0200 | [diff] [blame] | 842 | |
Russell King | 60c6476 | 2016-01-26 13:40:22 +0000 | [diff] [blame] | 843 | if (sg_cnt <= 0) { |
| 844 | /* |
| 845 | * This only happens when someone fed |
| 846 | * us an invalid request. |
| 847 | */ |
| 848 | WARN_ON(1); |
| 849 | host->flags &= ~SDHCI_REQ_USE_DMA; |
| 850 | } else if (host->flags & SDHCI_USE_ADMA) { |
| 851 | sdhci_adma_table_pre(host, data, sg_cnt); |
| 852 | |
| 853 | sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS); |
| 854 | if (host->flags & SDHCI_USE_64_BIT_DMA) |
| 855 | sdhci_writel(host, |
| 856 | (u64)host->adma_addr >> 32, |
| 857 | SDHCI_ADMA_ADDRESS_HI); |
| 858 | } else { |
| 859 | WARN_ON(sg_cnt != 1); |
| 860 | sdhci_writel(host, sg_dma_address(data->sg), |
| 861 | SDHCI_DMA_ADDRESS); |
Pierre Ossman | 8f1934c | 2008-06-30 21:15:49 +0200 | [diff] [blame] | 862 | } |
| 863 | } |
| 864 | |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 865 | /* |
| 866 | * Always adjust the DMA selection as some controllers |
| 867 | * (e.g. JMicron) can't do PIO properly when the selection |
| 868 | * is ADMA. |
| 869 | */ |
| 870 | if (host->version >= SDHCI_SPEC_200) { |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 871 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 872 | ctrl &= ~SDHCI_CTRL_DMA_MASK; |
| 873 | if ((host->flags & SDHCI_REQ_USE_DMA) && |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 874 | (host->flags & SDHCI_USE_ADMA)) { |
| 875 | if (host->flags & SDHCI_USE_64_BIT_DMA) |
| 876 | ctrl |= SDHCI_CTRL_ADMA64; |
| 877 | else |
| 878 | ctrl |= SDHCI_CTRL_ADMA32; |
| 879 | } else { |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 880 | ctrl |= SDHCI_CTRL_SDMA; |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 881 | } |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 882 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
Pierre Ossman | c9fddbc | 2007-12-02 19:52:11 +0100 | [diff] [blame] | 883 | } |
| 884 | |
Pierre Ossman | 8f1934c | 2008-06-30 21:15:49 +0200 | [diff] [blame] | 885 | if (!(host->flags & SDHCI_REQ_USE_DMA)) { |
Sebastian Andrzej Siewior | da60a91 | 2009-06-18 09:33:32 +0200 | [diff] [blame] | 886 | int flags; |
| 887 | |
| 888 | flags = SG_MITER_ATOMIC; |
| 889 | if (host->data->flags & MMC_DATA_READ) |
| 890 | flags |= SG_MITER_TO_SG; |
| 891 | else |
| 892 | flags |= SG_MITER_FROM_SG; |
| 893 | sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags); |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 894 | host->blocks = data->blocks; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 895 | } |
Pierre Ossman | c7fa996 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 896 | |
Anton Vorontsov | 6aa943a | 2009-03-17 00:13:50 +0300 | [diff] [blame] | 897 | sdhci_set_transfer_irqs(host); |
| 898 | |
Mikko Vinni | f6a03cb | 2011-04-12 09:36:18 -0400 | [diff] [blame] | 899 | /* Set the DMA boundary value and block size */ |
| 900 | sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG, |
| 901 | data->blksz), SDHCI_BLOCK_SIZE); |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 902 | sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT); |
Pierre Ossman | c7fa996 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 903 | } |
| 904 | |
Adrian Hunter | 0293d50 | 2016-06-29 16:24:35 +0300 | [diff] [blame] | 905 | static inline bool sdhci_auto_cmd12(struct sdhci_host *host, |
| 906 | struct mmc_request *mrq) |
| 907 | { |
Adrian Hunter | 20845be | 2016-08-16 13:44:13 +0300 | [diff] [blame] | 908 | return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) && |
| 909 | !mrq->cap_cmd_during_tfr; |
Adrian Hunter | 0293d50 | 2016-06-29 16:24:35 +0300 | [diff] [blame] | 910 | } |
| 911 | |
Pierre Ossman | c7fa996 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 912 | static void sdhci_set_transfer_mode(struct sdhci_host *host, |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 913 | struct mmc_command *cmd) |
Pierre Ossman | c7fa996 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 914 | { |
Vincent Yang | d3fc5d7 | 2015-01-20 16:05:17 +0800 | [diff] [blame] | 915 | u16 mode = 0; |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 916 | struct mmc_data *data = cmd->data; |
Pierre Ossman | c7fa996 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 917 | |
Dong Aisheng | 2b558c1 | 2013-10-30 22:09:48 +0800 | [diff] [blame] | 918 | if (data == NULL) { |
Vincent Wan | 9b8ffea | 2014-11-05 14:09:00 +0800 | [diff] [blame] | 919 | if (host->quirks2 & |
| 920 | SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) { |
| 921 | sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE); |
| 922 | } else { |
Dong Aisheng | 2b558c1 | 2013-10-30 22:09:48 +0800 | [diff] [blame] | 923 | /* clear Auto CMD settings for no data CMDs */ |
Vincent Wan | 9b8ffea | 2014-11-05 14:09:00 +0800 | [diff] [blame] | 924 | mode = sdhci_readw(host, SDHCI_TRANSFER_MODE); |
| 925 | sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 | |
Dong Aisheng | 2b558c1 | 2013-10-30 22:09:48 +0800 | [diff] [blame] | 926 | SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE); |
Vincent Wan | 9b8ffea | 2014-11-05 14:09:00 +0800 | [diff] [blame] | 927 | } |
Pierre Ossman | c7fa996 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 928 | return; |
Dong Aisheng | 2b558c1 | 2013-10-30 22:09:48 +0800 | [diff] [blame] | 929 | } |
Pierre Ossman | c7fa996 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 930 | |
Pierre Ossman | e538fbe | 2007-08-12 16:46:32 +0200 | [diff] [blame] | 931 | WARN_ON(!host->data); |
| 932 | |
Vincent Yang | d3fc5d7 | 2015-01-20 16:05:17 +0800 | [diff] [blame] | 933 | if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE)) |
| 934 | mode = SDHCI_TRNS_BLK_CNT_EN; |
| 935 | |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 936 | if (mmc_op_multi(cmd->opcode) || data->blocks > 1) { |
Vincent Yang | d3fc5d7 | 2015-01-20 16:05:17 +0800 | [diff] [blame] | 937 | mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI; |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 938 | /* |
| 939 | * If we are sending CMD23, CMD12 never gets sent |
| 940 | * on successful completion (so no Auto-CMD12). |
| 941 | */ |
Adrian Hunter | 0293d50 | 2016-06-29 16:24:35 +0300 | [diff] [blame] | 942 | if (sdhci_auto_cmd12(host, cmd->mrq) && |
Corneliu Doban | 85cc1c3 | 2015-02-09 16:06:29 -0800 | [diff] [blame] | 943 | (cmd->opcode != SD_IO_RW_EXTENDED)) |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 944 | mode |= SDHCI_TRNS_AUTO_CMD12; |
Adrian Hunter | a4c73ab | 2016-06-29 16:24:25 +0300 | [diff] [blame] | 945 | else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) { |
Andrei Warkentin | 8edf6371 | 2011-05-23 15:06:39 -0500 | [diff] [blame] | 946 | mode |= SDHCI_TRNS_AUTO_CMD23; |
Adrian Hunter | a4c73ab | 2016-06-29 16:24:25 +0300 | [diff] [blame] | 947 | sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2); |
Andrei Warkentin | 8edf6371 | 2011-05-23 15:06:39 -0500 | [diff] [blame] | 948 | } |
Jerry Huang | c4512f7 | 2010-08-10 18:01:59 -0700 | [diff] [blame] | 949 | } |
Andrei Warkentin | 8edf6371 | 2011-05-23 15:06:39 -0500 | [diff] [blame] | 950 | |
Pierre Ossman | c7fa996 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 951 | if (data->flags & MMC_DATA_READ) |
| 952 | mode |= SDHCI_TRNS_READ; |
Pierre Ossman | c9fddbc | 2007-12-02 19:52:11 +0100 | [diff] [blame] | 953 | if (host->flags & SDHCI_REQ_USE_DMA) |
Pierre Ossman | c7fa996 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 954 | mode |= SDHCI_TRNS_DMA; |
| 955 | |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 956 | sdhci_writew(host, mode, SDHCI_TRANSFER_MODE); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 957 | } |
| 958 | |
Adrian Hunter | 0cc563c | 2016-06-29 16:24:28 +0300 | [diff] [blame] | 959 | static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq) |
| 960 | { |
| 961 | return (!(host->flags & SDHCI_DEVICE_DEAD) && |
| 962 | ((mrq->cmd && mrq->cmd->error) || |
| 963 | (mrq->sbc && mrq->sbc->error) || |
| 964 | (mrq->data && ((mrq->data->error && !mrq->data->stop) || |
| 965 | (mrq->data->stop && mrq->data->stop->error))) || |
| 966 | (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))); |
| 967 | } |
| 968 | |
Adrian Hunter | 4e9f8fe | 2016-06-29 16:24:34 +0300 | [diff] [blame] | 969 | static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq) |
| 970 | { |
| 971 | int i; |
| 972 | |
| 973 | for (i = 0; i < SDHCI_MAX_MRQS; i++) { |
| 974 | if (host->mrqs_done[i] == mrq) { |
| 975 | WARN_ON(1); |
| 976 | return; |
| 977 | } |
| 978 | } |
| 979 | |
| 980 | for (i = 0; i < SDHCI_MAX_MRQS; i++) { |
| 981 | if (!host->mrqs_done[i]) { |
| 982 | host->mrqs_done[i] = mrq; |
| 983 | break; |
| 984 | } |
| 985 | } |
| 986 | |
| 987 | WARN_ON(i >= SDHCI_MAX_MRQS); |
| 988 | |
| 989 | tasklet_schedule(&host->finish_tasklet); |
| 990 | } |
| 991 | |
Adrian Hunter | a6d3bdd | 2016-06-29 16:24:27 +0300 | [diff] [blame] | 992 | static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq) |
| 993 | { |
Adrian Hunter | 5a8a3fe | 2016-06-29 16:24:30 +0300 | [diff] [blame] | 994 | if (host->cmd && host->cmd->mrq == mrq) |
| 995 | host->cmd = NULL; |
| 996 | |
| 997 | if (host->data_cmd && host->data_cmd->mrq == mrq) |
| 998 | host->data_cmd = NULL; |
| 999 | |
| 1000 | if (host->data && host->data->mrq == mrq) |
| 1001 | host->data = NULL; |
| 1002 | |
Adrian Hunter | ed1563d | 2016-06-29 16:24:29 +0300 | [diff] [blame] | 1003 | if (sdhci_needs_reset(host, mrq)) |
| 1004 | host->pending_reset = true; |
| 1005 | |
Adrian Hunter | 4e9f8fe | 2016-06-29 16:24:34 +0300 | [diff] [blame] | 1006 | __sdhci_finish_mrq(host, mrq); |
Adrian Hunter | a6d3bdd | 2016-06-29 16:24:27 +0300 | [diff] [blame] | 1007 | } |
| 1008 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1009 | static void sdhci_finish_data(struct sdhci_host *host) |
| 1010 | { |
Adrian Hunter | 33a57ad | 2016-06-29 16:24:36 +0300 | [diff] [blame] | 1011 | struct mmc_command *data_cmd = host->data_cmd; |
| 1012 | struct mmc_data *data = host->data; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1013 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1014 | host->data = NULL; |
Adrian Hunter | 7c89a3d | 2016-06-29 16:24:23 +0300 | [diff] [blame] | 1015 | host->data_cmd = NULL; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1016 | |
Russell King | add8913 | 2016-01-26 13:40:42 +0000 | [diff] [blame] | 1017 | if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) == |
| 1018 | (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) |
| 1019 | sdhci_adma_table_post(host, data); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1020 | |
| 1021 | /* |
Pierre Ossman | c9b74c5 | 2008-04-18 20:41:49 +0200 | [diff] [blame] | 1022 | * The specification states that the block count register must |
| 1023 | * be updated, but it does not specify at what point in the |
| 1024 | * data flow. That makes the register entirely useless to read |
| 1025 | * back so we have to assume that nothing made it to the card |
| 1026 | * in the event of an error. |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1027 | */ |
Pierre Ossman | c9b74c5 | 2008-04-18 20:41:49 +0200 | [diff] [blame] | 1028 | if (data->error) |
| 1029 | data->bytes_xfered = 0; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1030 | else |
Pierre Ossman | c9b74c5 | 2008-04-18 20:41:49 +0200 | [diff] [blame] | 1031 | data->bytes_xfered = data->blksz * data->blocks; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1032 | |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 1033 | /* |
| 1034 | * Need to send CMD12 if - |
| 1035 | * a) open-ended multiblock transfer (no CMD23) |
| 1036 | * b) error in multiblock transfer |
| 1037 | */ |
| 1038 | if (data->stop && |
| 1039 | (data->error || |
Adrian Hunter | a4c73ab | 2016-06-29 16:24:25 +0300 | [diff] [blame] | 1040 | !data->mrq->sbc)) { |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 1041 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1042 | /* |
| 1043 | * The controller needs a reset of internal state machines |
| 1044 | * upon error conditions. |
| 1045 | */ |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 1046 | if (data->error) { |
Adrian Hunter | 33a57ad | 2016-06-29 16:24:36 +0300 | [diff] [blame] | 1047 | if (!host->cmd || host->cmd == data_cmd) |
| 1048 | sdhci_do_reset(host, SDHCI_RESET_CMD); |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 1049 | sdhci_do_reset(host, SDHCI_RESET_DATA); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1050 | } |
| 1051 | |
Adrian Hunter | 20845be | 2016-08-16 13:44:13 +0300 | [diff] [blame] | 1052 | /* |
| 1053 | * 'cap_cmd_during_tfr' request must not use the command line |
| 1054 | * after mmc_command_done() has been called. It is upper layer's |
| 1055 | * responsibility to send the stop command if required. |
| 1056 | */ |
| 1057 | if (data->mrq->cap_cmd_during_tfr) { |
| 1058 | sdhci_finish_mrq(host, data->mrq); |
| 1059 | } else { |
| 1060 | /* Avoid triggering warning in sdhci_send_command() */ |
| 1061 | host->cmd = NULL; |
| 1062 | sdhci_send_command(host, data->stop); |
| 1063 | } |
Adrian Hunter | a6d3bdd | 2016-06-29 16:24:27 +0300 | [diff] [blame] | 1064 | } else { |
| 1065 | sdhci_finish_mrq(host, data->mrq); |
| 1066 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1067 | } |
| 1068 | |
Adrian Hunter | d7422fb | 2016-06-29 16:24:33 +0300 | [diff] [blame] | 1069 | static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq, |
| 1070 | unsigned long timeout) |
| 1071 | { |
| 1072 | if (sdhci_data_line_cmd(mrq->cmd)) |
| 1073 | mod_timer(&host->data_timer, timeout); |
| 1074 | else |
| 1075 | mod_timer(&host->timer, timeout); |
| 1076 | } |
| 1077 | |
| 1078 | static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq) |
| 1079 | { |
| 1080 | if (sdhci_data_line_cmd(mrq->cmd)) |
| 1081 | del_timer(&host->data_timer); |
| 1082 | else |
| 1083 | del_timer(&host->timer); |
| 1084 | } |
| 1085 | |
Dong Aisheng | c0e55129 | 2013-09-13 19:11:31 +0800 | [diff] [blame] | 1086 | void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1087 | { |
| 1088 | int flags; |
Pierre Ossman | fd2208d | 2006-06-30 02:22:28 -0700 | [diff] [blame] | 1089 | u32 mask; |
Pierre Ossman | 7cb2c76 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1090 | unsigned long timeout; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1091 | |
| 1092 | WARN_ON(host->cmd); |
| 1093 | |
Russell King | 9677620 | 2016-01-26 13:39:34 +0000 | [diff] [blame] | 1094 | /* Initially, a command has no error */ |
| 1095 | cmd->error = 0; |
| 1096 | |
Adrian Hunter | fc605f1 | 2016-10-05 12:11:21 +0300 | [diff] [blame] | 1097 | if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) && |
| 1098 | cmd->opcode == MMC_STOP_TRANSMISSION) |
| 1099 | cmd->flags |= MMC_RSP_BUSY; |
| 1100 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1101 | /* Wait max 10 ms */ |
Pierre Ossman | 7cb2c76 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1102 | timeout = 10; |
Pierre Ossman | fd2208d | 2006-06-30 02:22:28 -0700 | [diff] [blame] | 1103 | |
| 1104 | mask = SDHCI_CMD_INHIBIT; |
Adrian Hunter | 56a590d | 2016-06-29 16:24:32 +0300 | [diff] [blame] | 1105 | if (sdhci_data_line_cmd(cmd)) |
Pierre Ossman | fd2208d | 2006-06-30 02:22:28 -0700 | [diff] [blame] | 1106 | mask |= SDHCI_DATA_INHIBIT; |
| 1107 | |
| 1108 | /* We shouldn't wait for data inihibit for stop commands, even |
| 1109 | though they might use busy signaling */ |
Adrian Hunter | a4c73ab | 2016-06-29 16:24:25 +0300 | [diff] [blame] | 1110 | if (cmd->mrq->data && (cmd == cmd->mrq->data->stop)) |
Pierre Ossman | fd2208d | 2006-06-30 02:22:28 -0700 | [diff] [blame] | 1111 | mask &= ~SDHCI_DATA_INHIBIT; |
| 1112 | |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 1113 | while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) { |
Pierre Ossman | 7cb2c76 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1114 | if (timeout == 0) { |
Marek Vasut | 2e4456f | 2015-11-18 10:47:02 +0100 | [diff] [blame] | 1115 | pr_err("%s: Controller never released inhibit bit(s).\n", |
| 1116 | mmc_hostname(host->mmc)); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1117 | sdhci_dumpregs(host); |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 1118 | cmd->error = -EIO; |
Adrian Hunter | a6d3bdd | 2016-06-29 16:24:27 +0300 | [diff] [blame] | 1119 | sdhci_finish_mrq(host, cmd->mrq); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1120 | return; |
| 1121 | } |
Pierre Ossman | 7cb2c76 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1122 | timeout--; |
| 1123 | mdelay(1); |
| 1124 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1125 | |
Adrian Hunter | 3e1a689 | 2013-11-14 10:16:20 +0200 | [diff] [blame] | 1126 | timeout = jiffies; |
Ulf Hansson | 1d4d774 | 2014-01-08 15:06:08 +0100 | [diff] [blame] | 1127 | if (!cmd->data && cmd->busy_timeout > 9000) |
| 1128 | timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ; |
Adrian Hunter | 3e1a689 | 2013-11-14 10:16:20 +0200 | [diff] [blame] | 1129 | else |
| 1130 | timeout += 10 * HZ; |
Adrian Hunter | d7422fb | 2016-06-29 16:24:33 +0300 | [diff] [blame] | 1131 | sdhci_mod_timer(host, cmd->mrq, timeout); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1132 | |
| 1133 | host->cmd = cmd; |
Adrian Hunter | 56a590d | 2016-06-29 16:24:32 +0300 | [diff] [blame] | 1134 | if (sdhci_data_line_cmd(cmd)) { |
Adrian Hunter | 7c89a3d | 2016-06-29 16:24:23 +0300 | [diff] [blame] | 1135 | WARN_ON(host->data_cmd); |
| 1136 | host->data_cmd = cmd; |
| 1137 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1138 | |
Andrei Warkentin | a3c7778 | 2011-04-11 16:13:42 -0500 | [diff] [blame] | 1139 | sdhci_prepare_data(host, cmd); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1140 | |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 1141 | sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1142 | |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 1143 | sdhci_set_transfer_mode(host, cmd); |
Pierre Ossman | c7fa996 | 2006-06-30 02:22:25 -0700 | [diff] [blame] | 1144 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1145 | if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) { |
Girish K S | a3c76eb | 2011-10-11 11:44:09 +0530 | [diff] [blame] | 1146 | pr_err("%s: Unsupported response type!\n", |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1147 | mmc_hostname(host->mmc)); |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 1148 | cmd->error = -EINVAL; |
Adrian Hunter | a6d3bdd | 2016-06-29 16:24:27 +0300 | [diff] [blame] | 1149 | sdhci_finish_mrq(host, cmd->mrq); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1150 | return; |
| 1151 | } |
| 1152 | |
| 1153 | if (!(cmd->flags & MMC_RSP_PRESENT)) |
| 1154 | flags = SDHCI_CMD_RESP_NONE; |
| 1155 | else if (cmd->flags & MMC_RSP_136) |
| 1156 | flags = SDHCI_CMD_RESP_LONG; |
| 1157 | else if (cmd->flags & MMC_RSP_BUSY) |
| 1158 | flags = SDHCI_CMD_RESP_SHORT_BUSY; |
| 1159 | else |
| 1160 | flags = SDHCI_CMD_RESP_SHORT; |
| 1161 | |
| 1162 | if (cmd->flags & MMC_RSP_CRC) |
| 1163 | flags |= SDHCI_CMD_CRC; |
| 1164 | if (cmd->flags & MMC_RSP_OPCODE) |
| 1165 | flags |= SDHCI_CMD_INDEX; |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 1166 | |
| 1167 | /* CMD19 is special in that the Data Present Select should be set */ |
Girish K S | 069c9f1 | 2012-01-06 09:56:39 +0530 | [diff] [blame] | 1168 | if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK || |
| 1169 | cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1170 | flags |= SDHCI_CMD_DATA; |
| 1171 | |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 1172 | sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1173 | } |
Dong Aisheng | c0e55129 | 2013-09-13 19:11:31 +0800 | [diff] [blame] | 1174 | EXPORT_SYMBOL_GPL(sdhci_send_command); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1175 | |
| 1176 | static void sdhci_finish_command(struct sdhci_host *host) |
| 1177 | { |
Adrian Hunter | e0a5640 | 2016-06-29 16:24:22 +0300 | [diff] [blame] | 1178 | struct mmc_command *cmd = host->cmd; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1179 | int i; |
| 1180 | |
Adrian Hunter | e0a5640 | 2016-06-29 16:24:22 +0300 | [diff] [blame] | 1181 | host->cmd = NULL; |
| 1182 | |
| 1183 | if (cmd->flags & MMC_RSP_PRESENT) { |
| 1184 | if (cmd->flags & MMC_RSP_136) { |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1185 | /* CRC is stripped so we need to do some shifting. */ |
| 1186 | for (i = 0;i < 4;i++) { |
Adrian Hunter | e0a5640 | 2016-06-29 16:24:22 +0300 | [diff] [blame] | 1187 | cmd->resp[i] = sdhci_readl(host, |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1188 | SDHCI_RESPONSE + (3-i)*4) << 8; |
| 1189 | if (i != 3) |
Adrian Hunter | e0a5640 | 2016-06-29 16:24:22 +0300 | [diff] [blame] | 1190 | cmd->resp[i] |= |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 1191 | sdhci_readb(host, |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1192 | SDHCI_RESPONSE + (3-i)*4-1); |
| 1193 | } |
| 1194 | } else { |
Adrian Hunter | e0a5640 | 2016-06-29 16:24:22 +0300 | [diff] [blame] | 1195 | cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1196 | } |
| 1197 | } |
| 1198 | |
Adrian Hunter | 20845be | 2016-08-16 13:44:13 +0300 | [diff] [blame] | 1199 | if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd) |
| 1200 | mmc_command_done(host->mmc, cmd->mrq); |
| 1201 | |
Adrian Hunter | 6bde868 | 2016-06-29 16:24:20 +0300 | [diff] [blame] | 1202 | /* |
| 1203 | * The host can send and interrupt when the busy state has |
| 1204 | * ended, allowing us to wait without wasting CPU cycles. |
| 1205 | * The busy signal uses DAT0 so this is similar to waiting |
| 1206 | * for data to complete. |
| 1207 | * |
| 1208 | * Note: The 1.0 specification is a bit ambiguous about this |
| 1209 | * feature so there might be some problems with older |
| 1210 | * controllers. |
| 1211 | */ |
Adrian Hunter | e0a5640 | 2016-06-29 16:24:22 +0300 | [diff] [blame] | 1212 | if (cmd->flags & MMC_RSP_BUSY) { |
| 1213 | if (cmd->data) { |
Adrian Hunter | 6bde868 | 2016-06-29 16:24:20 +0300 | [diff] [blame] | 1214 | DBG("Cannot wait for busy signal when also doing a data transfer"); |
| 1215 | } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && |
Adrian Hunter | ea96802 | 2016-06-29 16:24:24 +0300 | [diff] [blame] | 1216 | cmd == host->data_cmd) { |
| 1217 | /* Command complete before busy is ended */ |
Adrian Hunter | 6bde868 | 2016-06-29 16:24:20 +0300 | [diff] [blame] | 1218 | return; |
| 1219 | } |
| 1220 | } |
| 1221 | |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 1222 | /* Finished CMD23, now send actual command. */ |
Adrian Hunter | a4c73ab | 2016-06-29 16:24:25 +0300 | [diff] [blame] | 1223 | if (cmd == cmd->mrq->sbc) { |
| 1224 | sdhci_send_command(host, cmd->mrq->cmd); |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 1225 | } else { |
Pierre Ossman | e538fbe | 2007-08-12 16:46:32 +0200 | [diff] [blame] | 1226 | |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 1227 | /* Processed actual command. */ |
| 1228 | if (host->data && host->data_early) |
| 1229 | sdhci_finish_data(host); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1230 | |
Adrian Hunter | e0a5640 | 2016-06-29 16:24:22 +0300 | [diff] [blame] | 1231 | if (!cmd->data) |
Adrian Hunter | a6d3bdd | 2016-06-29 16:24:27 +0300 | [diff] [blame] | 1232 | sdhci_finish_mrq(host, cmd->mrq); |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 1233 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1234 | } |
| 1235 | |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1236 | static u16 sdhci_get_preset_value(struct sdhci_host *host) |
| 1237 | { |
Russell King | d975f12 | 2014-04-25 12:59:31 +0100 | [diff] [blame] | 1238 | u16 preset = 0; |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1239 | |
Russell King | d975f12 | 2014-04-25 12:59:31 +0100 | [diff] [blame] | 1240 | switch (host->timing) { |
| 1241 | case MMC_TIMING_UHS_SDR12: |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1242 | preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12); |
| 1243 | break; |
Russell King | d975f12 | 2014-04-25 12:59:31 +0100 | [diff] [blame] | 1244 | case MMC_TIMING_UHS_SDR25: |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1245 | preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25); |
| 1246 | break; |
Russell King | d975f12 | 2014-04-25 12:59:31 +0100 | [diff] [blame] | 1247 | case MMC_TIMING_UHS_SDR50: |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1248 | preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50); |
| 1249 | break; |
Russell King | d975f12 | 2014-04-25 12:59:31 +0100 | [diff] [blame] | 1250 | case MMC_TIMING_UHS_SDR104: |
| 1251 | case MMC_TIMING_MMC_HS200: |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1252 | preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104); |
| 1253 | break; |
Russell King | d975f12 | 2014-04-25 12:59:31 +0100 | [diff] [blame] | 1254 | case MMC_TIMING_UHS_DDR50: |
Jisheng Zhang | 0dafa60 | 2015-08-18 16:21:39 +0800 | [diff] [blame] | 1255 | case MMC_TIMING_MMC_DDR52: |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1256 | preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50); |
| 1257 | break; |
Adrian Hunter | e9fb05d | 2014-11-06 15:19:06 +0200 | [diff] [blame] | 1258 | case MMC_TIMING_MMC_HS400: |
| 1259 | preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400); |
| 1260 | break; |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1261 | default: |
| 1262 | pr_warn("%s: Invalid UHS-I mode selected\n", |
| 1263 | mmc_hostname(host->mmc)); |
| 1264 | preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12); |
| 1265 | break; |
| 1266 | } |
| 1267 | return preset; |
| 1268 | } |
| 1269 | |
Ludovic Desroches | fb9ee04 | 2016-04-07 11:13:08 +0200 | [diff] [blame] | 1270 | u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock, |
| 1271 | unsigned int *actual_clock) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1272 | { |
Arindam Nath | c3ed387 | 2011-05-05 12:19:06 +0530 | [diff] [blame] | 1273 | int div = 0; /* Initialized for compiler warning */ |
Giuseppe CAVALLARO | df16219 | 2011-11-04 13:53:19 +0100 | [diff] [blame] | 1274 | int real_div = div, clk_mul = 1; |
Arindam Nath | c3ed387 | 2011-05-05 12:19:06 +0530 | [diff] [blame] | 1275 | u16 clk = 0; |
ludovic.desroches@atmel.com | 5497159 | 2015-07-29 16:22:46 +0200 | [diff] [blame] | 1276 | bool switch_base_clk = false; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1277 | |
Zhangfei Gao | 85105c5 | 2010-08-06 07:10:01 +0800 | [diff] [blame] | 1278 | if (host->version >= SDHCI_SPEC_300) { |
Russell King | da91a8f | 2014-04-25 13:00:12 +0100 | [diff] [blame] | 1279 | if (host->preset_enabled) { |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1280 | u16 pre_val; |
| 1281 | |
| 1282 | clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL); |
| 1283 | pre_val = sdhci_get_preset_value(host); |
| 1284 | div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK) |
| 1285 | >> SDHCI_PRESET_SDCLK_FREQ_SHIFT; |
| 1286 | if (host->clk_mul && |
| 1287 | (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) { |
| 1288 | clk = SDHCI_PROG_CLOCK_MODE; |
| 1289 | real_div = div + 1; |
| 1290 | clk_mul = host->clk_mul; |
| 1291 | } else { |
| 1292 | real_div = max_t(int, 1, div << 1); |
| 1293 | } |
| 1294 | goto clock_set; |
| 1295 | } |
| 1296 | |
Arindam Nath | c3ed387 | 2011-05-05 12:19:06 +0530 | [diff] [blame] | 1297 | /* |
| 1298 | * Check if the Host Controller supports Programmable Clock |
| 1299 | * Mode. |
| 1300 | */ |
| 1301 | if (host->clk_mul) { |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1302 | for (div = 1; div <= 1024; div++) { |
| 1303 | if ((host->max_clk * host->clk_mul / div) |
| 1304 | <= clock) |
| 1305 | break; |
Zhangfei Gao | 85105c5 | 2010-08-06 07:10:01 +0800 | [diff] [blame] | 1306 | } |
ludovic.desroches@atmel.com | 5497159 | 2015-07-29 16:22:46 +0200 | [diff] [blame] | 1307 | if ((host->max_clk * host->clk_mul / div) <= clock) { |
| 1308 | /* |
| 1309 | * Set Programmable Clock Mode in the Clock |
| 1310 | * Control register. |
| 1311 | */ |
| 1312 | clk = SDHCI_PROG_CLOCK_MODE; |
| 1313 | real_div = div; |
| 1314 | clk_mul = host->clk_mul; |
| 1315 | div--; |
| 1316 | } else { |
| 1317 | /* |
| 1318 | * Divisor can be too small to reach clock |
| 1319 | * speed requirement. Then use the base clock. |
| 1320 | */ |
| 1321 | switch_base_clk = true; |
| 1322 | } |
| 1323 | } |
| 1324 | |
| 1325 | if (!host->clk_mul || switch_base_clk) { |
Arindam Nath | c3ed387 | 2011-05-05 12:19:06 +0530 | [diff] [blame] | 1326 | /* Version 3.00 divisors must be a multiple of 2. */ |
| 1327 | if (host->max_clk <= clock) |
| 1328 | div = 1; |
| 1329 | else { |
| 1330 | for (div = 2; div < SDHCI_MAX_DIV_SPEC_300; |
| 1331 | div += 2) { |
| 1332 | if ((host->max_clk / div) <= clock) |
| 1333 | break; |
| 1334 | } |
| 1335 | } |
Giuseppe CAVALLARO | df16219 | 2011-11-04 13:53:19 +0100 | [diff] [blame] | 1336 | real_div = div; |
Arindam Nath | c3ed387 | 2011-05-05 12:19:06 +0530 | [diff] [blame] | 1337 | div >>= 1; |
Suneel Garapati | d1955c3 | 2015-06-09 13:01:50 +0530 | [diff] [blame] | 1338 | if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN) |
| 1339 | && !div && host->max_clk <= 25000000) |
| 1340 | div = 1; |
Zhangfei Gao | 85105c5 | 2010-08-06 07:10:01 +0800 | [diff] [blame] | 1341 | } |
| 1342 | } else { |
| 1343 | /* Version 2.00 divisors must be a power of 2. */ |
Zhangfei Gao | 0397526 | 2010-09-20 15:15:18 -0400 | [diff] [blame] | 1344 | for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) { |
Zhangfei Gao | 85105c5 | 2010-08-06 07:10:01 +0800 | [diff] [blame] | 1345 | if ((host->max_clk / div) <= clock) |
| 1346 | break; |
| 1347 | } |
Giuseppe CAVALLARO | df16219 | 2011-11-04 13:53:19 +0100 | [diff] [blame] | 1348 | real_div = div; |
Arindam Nath | c3ed387 | 2011-05-05 12:19:06 +0530 | [diff] [blame] | 1349 | div >>= 1; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1350 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1351 | |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1352 | clock_set: |
Aisheng Dong | 03d6f5f | 2014-08-27 15:26:32 +0800 | [diff] [blame] | 1353 | if (real_div) |
Ludovic Desroches | fb9ee04 | 2016-04-07 11:13:08 +0200 | [diff] [blame] | 1354 | *actual_clock = (host->max_clk * clk_mul) / real_div; |
Arindam Nath | c3ed387 | 2011-05-05 12:19:06 +0530 | [diff] [blame] | 1355 | clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT; |
Zhangfei Gao | 85105c5 | 2010-08-06 07:10:01 +0800 | [diff] [blame] | 1356 | clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN) |
| 1357 | << SDHCI_DIVIDER_HI_SHIFT; |
Ludovic Desroches | fb9ee04 | 2016-04-07 11:13:08 +0200 | [diff] [blame] | 1358 | |
| 1359 | return clk; |
| 1360 | } |
| 1361 | EXPORT_SYMBOL_GPL(sdhci_calc_clk); |
| 1362 | |
Ritesh Harjani | fec7967 | 2016-11-21 12:07:19 +0530 | [diff] [blame] | 1363 | void sdhci_enable_clk(struct sdhci_host *host, u16 clk) |
Ludovic Desroches | fb9ee04 | 2016-04-07 11:13:08 +0200 | [diff] [blame] | 1364 | { |
Adrian Hunter | 5a436cc | 2017-03-20 19:50:31 +0200 | [diff] [blame] | 1365 | ktime_t timeout; |
Ludovic Desroches | fb9ee04 | 2016-04-07 11:13:08 +0200 | [diff] [blame] | 1366 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1367 | clk |= SDHCI_CLOCK_INT_EN; |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 1368 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1369 | |
Chris Ball | 27f6cb1 | 2009-09-22 16:45:31 -0700 | [diff] [blame] | 1370 | /* Wait max 20 ms */ |
Adrian Hunter | 5a436cc | 2017-03-20 19:50:31 +0200 | [diff] [blame] | 1371 | timeout = ktime_add_ms(ktime_get(), 20); |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 1372 | while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL)) |
Pierre Ossman | 7cb2c76 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1373 | & SDHCI_CLOCK_INT_STABLE)) { |
Adrian Hunter | 5a436cc | 2017-03-20 19:50:31 +0200 | [diff] [blame] | 1374 | if (ktime_after(ktime_get(), timeout)) { |
Marek Vasut | 2e4456f | 2015-11-18 10:47:02 +0100 | [diff] [blame] | 1375 | pr_err("%s: Internal clock never stabilised.\n", |
| 1376 | mmc_hostname(host->mmc)); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1377 | sdhci_dumpregs(host); |
| 1378 | return; |
| 1379 | } |
Adrian Hunter | 5a436cc | 2017-03-20 19:50:31 +0200 | [diff] [blame] | 1380 | udelay(10); |
Pierre Ossman | 7cb2c76 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1381 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1382 | |
| 1383 | clk |= SDHCI_CLOCK_CARD_EN; |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 1384 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1385 | } |
Ritesh Harjani | fec7967 | 2016-11-21 12:07:19 +0530 | [diff] [blame] | 1386 | EXPORT_SYMBOL_GPL(sdhci_enable_clk); |
| 1387 | |
| 1388 | void sdhci_set_clock(struct sdhci_host *host, unsigned int clock) |
| 1389 | { |
| 1390 | u16 clk; |
| 1391 | |
| 1392 | host->mmc->actual_clock = 0; |
| 1393 | |
| 1394 | sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL); |
| 1395 | |
| 1396 | if (clock == 0) |
| 1397 | return; |
| 1398 | |
| 1399 | clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock); |
| 1400 | sdhci_enable_clk(host, clk); |
| 1401 | } |
Russell King | 1771059 | 2014-04-25 12:58:55 +0100 | [diff] [blame] | 1402 | EXPORT_SYMBOL_GPL(sdhci_set_clock); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1403 | |
Adrian Hunter | 1dceb04 | 2016-03-29 12:45:43 +0300 | [diff] [blame] | 1404 | static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode, |
| 1405 | unsigned short vdd) |
Pierre Ossman | 146ad66 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1406 | { |
Tim Kryger | 3a48edc | 2014-06-13 10:13:56 -0700 | [diff] [blame] | 1407 | struct mmc_host *mmc = host->mmc; |
Adrian Hunter | 1dceb04 | 2016-03-29 12:45:43 +0300 | [diff] [blame] | 1408 | |
Adrian Hunter | 1dceb04 | 2016-03-29 12:45:43 +0300 | [diff] [blame] | 1409 | mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd); |
Adrian Hunter | 1dceb04 | 2016-03-29 12:45:43 +0300 | [diff] [blame] | 1410 | |
| 1411 | if (mode != MMC_POWER_OFF) |
| 1412 | sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL); |
| 1413 | else |
| 1414 | sdhci_writeb(host, 0, SDHCI_POWER_CONTROL); |
| 1415 | } |
| 1416 | |
Adrian Hunter | 606d313 | 2016-10-05 12:11:22 +0300 | [diff] [blame] | 1417 | void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode, |
| 1418 | unsigned short vdd) |
Adrian Hunter | 1dceb04 | 2016-03-29 12:45:43 +0300 | [diff] [blame] | 1419 | { |
Giuseppe Cavallaro | 8364248 | 2010-09-28 10:41:28 +0200 | [diff] [blame] | 1420 | u8 pwr = 0; |
Pierre Ossman | 146ad66 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1421 | |
Russell King | 24fbb3c | 2014-04-25 13:00:06 +0100 | [diff] [blame] | 1422 | if (mode != MMC_POWER_OFF) { |
| 1423 | switch (1 << vdd) { |
Pierre Ossman | ae62890 | 2009-05-03 20:45:03 +0200 | [diff] [blame] | 1424 | case MMC_VDD_165_195: |
| 1425 | pwr = SDHCI_POWER_180; |
| 1426 | break; |
| 1427 | case MMC_VDD_29_30: |
| 1428 | case MMC_VDD_30_31: |
| 1429 | pwr = SDHCI_POWER_300; |
| 1430 | break; |
| 1431 | case MMC_VDD_32_33: |
| 1432 | case MMC_VDD_33_34: |
| 1433 | pwr = SDHCI_POWER_330; |
| 1434 | break; |
| 1435 | default: |
Adrian Hunter | 9d5de93 | 2015-11-26 14:00:46 +0200 | [diff] [blame] | 1436 | WARN(1, "%s: Invalid vdd %#x\n", |
| 1437 | mmc_hostname(host->mmc), vdd); |
| 1438 | break; |
Pierre Ossman | ae62890 | 2009-05-03 20:45:03 +0200 | [diff] [blame] | 1439 | } |
| 1440 | } |
| 1441 | |
| 1442 | if (host->pwr == pwr) |
Russell King | e921a8b | 2014-04-25 13:00:01 +0100 | [diff] [blame] | 1443 | return; |
Pierre Ossman | 146ad66 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1444 | |
Pierre Ossman | ae62890 | 2009-05-03 20:45:03 +0200 | [diff] [blame] | 1445 | host->pwr = pwr; |
| 1446 | |
| 1447 | if (pwr == 0) { |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 1448 | sdhci_writeb(host, 0, SDHCI_POWER_CONTROL); |
Adrian Hunter | f0710a5 | 2013-05-06 12:17:32 +0300 | [diff] [blame] | 1449 | if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON) |
| 1450 | sdhci_runtime_pm_bus_off(host); |
Russell King | e921a8b | 2014-04-25 13:00:01 +0100 | [diff] [blame] | 1451 | } else { |
| 1452 | /* |
| 1453 | * Spec says that we should clear the power reg before setting |
| 1454 | * a new value. Some controllers don't seem to like this though. |
| 1455 | */ |
| 1456 | if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE)) |
| 1457 | sdhci_writeb(host, 0, SDHCI_POWER_CONTROL); |
Darren Salt | 9e9dc5f | 2007-01-27 15:32:31 +0100 | [diff] [blame] | 1458 | |
Russell King | e921a8b | 2014-04-25 13:00:01 +0100 | [diff] [blame] | 1459 | /* |
| 1460 | * At least the Marvell CaFe chip gets confused if we set the |
| 1461 | * voltage and set turn on power at the same time, so set the |
| 1462 | * voltage first. |
| 1463 | */ |
| 1464 | if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER) |
| 1465 | sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL); |
Pierre Ossman | 146ad66 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1466 | |
Russell King | e921a8b | 2014-04-25 13:00:01 +0100 | [diff] [blame] | 1467 | pwr |= SDHCI_POWER_ON; |
| 1468 | |
Pierre Ossman | ae62890 | 2009-05-03 20:45:03 +0200 | [diff] [blame] | 1469 | sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL); |
| 1470 | |
Russell King | e921a8b | 2014-04-25 13:00:01 +0100 | [diff] [blame] | 1471 | if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON) |
| 1472 | sdhci_runtime_pm_bus_on(host); |
Andres Salomon | e08c169 | 2008-07-04 10:00:03 -0700 | [diff] [blame] | 1473 | |
Russell King | e921a8b | 2014-04-25 13:00:01 +0100 | [diff] [blame] | 1474 | /* |
| 1475 | * Some controllers need an extra 10ms delay of 10ms before |
| 1476 | * they can apply clock after applying power |
| 1477 | */ |
| 1478 | if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER) |
| 1479 | mdelay(10); |
| 1480 | } |
Adrian Hunter | 1dceb04 | 2016-03-29 12:45:43 +0300 | [diff] [blame] | 1481 | } |
Adrian Hunter | 606d313 | 2016-10-05 12:11:22 +0300 | [diff] [blame] | 1482 | EXPORT_SYMBOL_GPL(sdhci_set_power_noreg); |
Jisheng Zhang | 918f4cb | 2015-12-11 21:36:29 +0800 | [diff] [blame] | 1483 | |
Adrian Hunter | 606d313 | 2016-10-05 12:11:22 +0300 | [diff] [blame] | 1484 | void sdhci_set_power(struct sdhci_host *host, unsigned char mode, |
| 1485 | unsigned short vdd) |
Adrian Hunter | 1dceb04 | 2016-03-29 12:45:43 +0300 | [diff] [blame] | 1486 | { |
Adrian Hunter | 606d313 | 2016-10-05 12:11:22 +0300 | [diff] [blame] | 1487 | if (IS_ERR(host->mmc->supply.vmmc)) |
| 1488 | sdhci_set_power_noreg(host, mode, vdd); |
Adrian Hunter | 1dceb04 | 2016-03-29 12:45:43 +0300 | [diff] [blame] | 1489 | else |
Adrian Hunter | 606d313 | 2016-10-05 12:11:22 +0300 | [diff] [blame] | 1490 | sdhci_set_power_reg(host, mode, vdd); |
Pierre Ossman | 146ad66 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1491 | } |
Adrian Hunter | 606d313 | 2016-10-05 12:11:22 +0300 | [diff] [blame] | 1492 | EXPORT_SYMBOL_GPL(sdhci_set_power); |
Pierre Ossman | 146ad66 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 1493 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1494 | /*****************************************************************************\ |
| 1495 | * * |
| 1496 | * MMC callbacks * |
| 1497 | * * |
| 1498 | \*****************************************************************************/ |
| 1499 | |
| 1500 | static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq) |
| 1501 | { |
| 1502 | struct sdhci_host *host; |
Shawn Guo | 505a868 | 2012-12-11 15:23:42 +0800 | [diff] [blame] | 1503 | int present; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1504 | unsigned long flags; |
| 1505 | |
| 1506 | host = mmc_priv(mmc); |
| 1507 | |
Scott Branden | 04e079cf | 2015-03-10 11:35:10 -0700 | [diff] [blame] | 1508 | /* Firstly check card presence */ |
Adrian Hunter | 8d28b7a | 2016-02-09 16:12:36 +0200 | [diff] [blame] | 1509 | present = mmc->ops->get_cd(mmc); |
Krzysztof Kozlowski | 2836766 | 2015-01-05 10:50:15 +0100 | [diff] [blame] | 1510 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1511 | spin_lock_irqsave(&host->lock, flags); |
| 1512 | |
Adrian Hunter | 061d17a | 2016-04-12 14:25:09 +0300 | [diff] [blame] | 1513 | sdhci_led_activate(host); |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 1514 | |
| 1515 | /* |
| 1516 | * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED |
| 1517 | * requests if Auto-CMD12 is enabled. |
| 1518 | */ |
Adrian Hunter | 0293d50 | 2016-06-29 16:24:35 +0300 | [diff] [blame] | 1519 | if (sdhci_auto_cmd12(host, mrq)) { |
Jerry Huang | c4512f7 | 2010-08-10 18:01:59 -0700 | [diff] [blame] | 1520 | if (mrq->stop) { |
| 1521 | mrq->data->stop = NULL; |
| 1522 | mrq->stop = NULL; |
| 1523 | } |
| 1524 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1525 | |
Anton Vorontsov | 68d1fb7 | 2009-03-17 00:13:52 +0300 | [diff] [blame] | 1526 | if (!present || host->flags & SDHCI_DEVICE_DEAD) { |
Adrian Hunter | a4c73ab | 2016-06-29 16:24:25 +0300 | [diff] [blame] | 1527 | mrq->cmd->error = -ENOMEDIUM; |
Adrian Hunter | a6d3bdd | 2016-06-29 16:24:27 +0300 | [diff] [blame] | 1528 | sdhci_finish_mrq(host, mrq); |
Arindam Nath | cf2b5ee | 2011-05-05 12:19:07 +0530 | [diff] [blame] | 1529 | } else { |
Andrei Warkentin | 8edf6371 | 2011-05-23 15:06:39 -0500 | [diff] [blame] | 1530 | if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23)) |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 1531 | sdhci_send_command(host, mrq->sbc); |
| 1532 | else |
| 1533 | sdhci_send_command(host, mrq->cmd); |
Arindam Nath | cf2b5ee | 2011-05-05 12:19:07 +0530 | [diff] [blame] | 1534 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1535 | |
Pierre Ossman | 5f25a66 | 2006-10-04 02:15:39 -0700 | [diff] [blame] | 1536 | mmiowb(); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1537 | spin_unlock_irqrestore(&host->lock, flags); |
| 1538 | } |
| 1539 | |
Russell King | 2317f56 | 2014-04-25 12:57:07 +0100 | [diff] [blame] | 1540 | void sdhci_set_bus_width(struct sdhci_host *host, int width) |
| 1541 | { |
| 1542 | u8 ctrl; |
| 1543 | |
| 1544 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); |
| 1545 | if (width == MMC_BUS_WIDTH_8) { |
| 1546 | ctrl &= ~SDHCI_CTRL_4BITBUS; |
| 1547 | if (host->version >= SDHCI_SPEC_300) |
| 1548 | ctrl |= SDHCI_CTRL_8BITBUS; |
| 1549 | } else { |
| 1550 | if (host->version >= SDHCI_SPEC_300) |
| 1551 | ctrl &= ~SDHCI_CTRL_8BITBUS; |
| 1552 | if (width == MMC_BUS_WIDTH_4) |
| 1553 | ctrl |= SDHCI_CTRL_4BITBUS; |
| 1554 | else |
| 1555 | ctrl &= ~SDHCI_CTRL_4BITBUS; |
| 1556 | } |
| 1557 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
| 1558 | } |
| 1559 | EXPORT_SYMBOL_GPL(sdhci_set_bus_width); |
| 1560 | |
Russell King | 96d7b78 | 2014-04-25 12:59:26 +0100 | [diff] [blame] | 1561 | void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing) |
| 1562 | { |
| 1563 | u16 ctrl_2; |
| 1564 | |
| 1565 | ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
| 1566 | /* Select Bus Speed Mode for host */ |
| 1567 | ctrl_2 &= ~SDHCI_CTRL_UHS_MASK; |
| 1568 | if ((timing == MMC_TIMING_MMC_HS200) || |
| 1569 | (timing == MMC_TIMING_UHS_SDR104)) |
| 1570 | ctrl_2 |= SDHCI_CTRL_UHS_SDR104; |
| 1571 | else if (timing == MMC_TIMING_UHS_SDR12) |
| 1572 | ctrl_2 |= SDHCI_CTRL_UHS_SDR12; |
| 1573 | else if (timing == MMC_TIMING_UHS_SDR25) |
| 1574 | ctrl_2 |= SDHCI_CTRL_UHS_SDR25; |
| 1575 | else if (timing == MMC_TIMING_UHS_SDR50) |
| 1576 | ctrl_2 |= SDHCI_CTRL_UHS_SDR50; |
| 1577 | else if ((timing == MMC_TIMING_UHS_DDR50) || |
| 1578 | (timing == MMC_TIMING_MMC_DDR52)) |
| 1579 | ctrl_2 |= SDHCI_CTRL_UHS_DDR50; |
Adrian Hunter | e9fb05d | 2014-11-06 15:19:06 +0200 | [diff] [blame] | 1580 | else if (timing == MMC_TIMING_MMC_HS400) |
| 1581 | ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */ |
Russell King | 96d7b78 | 2014-04-25 12:59:26 +0100 | [diff] [blame] | 1582 | sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2); |
| 1583 | } |
| 1584 | EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling); |
| 1585 | |
Hu Ziji | 6a6d4ce | 2017-03-30 17:22:55 +0200 | [diff] [blame^] | 1586 | void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1587 | { |
Dong Aisheng | ded97e0 | 2016-04-16 01:29:25 +0800 | [diff] [blame] | 1588 | struct sdhci_host *host = mmc_priv(mmc); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1589 | u8 ctrl; |
| 1590 | |
Adrian Hunter | 84ec048 | 2016-12-19 15:33:11 +0200 | [diff] [blame] | 1591 | if (ios->power_mode == MMC_POWER_UNDEFINED) |
| 1592 | return; |
| 1593 | |
Adrian Hunter | ceb6143 | 2011-12-27 15:48:41 +0200 | [diff] [blame] | 1594 | if (host->flags & SDHCI_DEVICE_DEAD) { |
Tim Kryger | 3a48edc | 2014-06-13 10:13:56 -0700 | [diff] [blame] | 1595 | if (!IS_ERR(mmc->supply.vmmc) && |
| 1596 | ios->power_mode == MMC_POWER_OFF) |
Markus Mayer | 4e743f1 | 2014-07-03 13:27:42 -0700 | [diff] [blame] | 1597 | mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0); |
Adrian Hunter | ceb6143 | 2011-12-27 15:48:41 +0200 | [diff] [blame] | 1598 | return; |
| 1599 | } |
Pierre Ossman | 1e72859 | 2008-04-16 19:13:13 +0200 | [diff] [blame] | 1600 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1601 | /* |
| 1602 | * Reset the chip on each power off. |
| 1603 | * Should clear out any weird states. |
| 1604 | */ |
| 1605 | if (ios->power_mode == MMC_POWER_OFF) { |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 1606 | sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE); |
Anton Vorontsov | 7260cf5 | 2009-03-17 00:13:48 +0300 | [diff] [blame] | 1607 | sdhci_reinit(host); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1608 | } |
| 1609 | |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1610 | if (host->version >= SDHCI_SPEC_300 && |
Dong Aisheng | 372c463 | 2013-10-18 19:48:50 +0800 | [diff] [blame] | 1611 | (ios->power_mode == MMC_POWER_UP) && |
| 1612 | !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1613 | sdhci_enable_preset_value(host, false); |
| 1614 | |
Russell King | 373073e | 2014-04-25 12:58:45 +0100 | [diff] [blame] | 1615 | if (!ios->clock || ios->clock != host->clock) { |
Russell King | 1771059 | 2014-04-25 12:58:55 +0100 | [diff] [blame] | 1616 | host->ops->set_clock(host, ios->clock); |
Russell King | 373073e | 2014-04-25 12:58:45 +0100 | [diff] [blame] | 1617 | host->clock = ios->clock; |
Aisheng Dong | 03d6f5f | 2014-08-27 15:26:32 +0800 | [diff] [blame] | 1618 | |
| 1619 | if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK && |
| 1620 | host->clock) { |
| 1621 | host->timeout_clk = host->mmc->actual_clock ? |
| 1622 | host->mmc->actual_clock / 1000 : |
| 1623 | host->clock / 1000; |
| 1624 | host->mmc->max_busy_timeout = |
| 1625 | host->ops->get_max_timeout_count ? |
| 1626 | host->ops->get_max_timeout_count(host) : |
| 1627 | 1 << 27; |
| 1628 | host->mmc->max_busy_timeout /= host->timeout_clk; |
| 1629 | } |
Russell King | 373073e | 2014-04-25 12:58:45 +0100 | [diff] [blame] | 1630 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1631 | |
Adrian Hunter | 606d313 | 2016-10-05 12:11:22 +0300 | [diff] [blame] | 1632 | if (host->ops->set_power) |
| 1633 | host->ops->set_power(host, ios->power_mode, ios->vdd); |
| 1634 | else |
| 1635 | sdhci_set_power(host, ios->power_mode, ios->vdd); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1636 | |
Philip Rakity | 643a81f | 2010-09-23 08:24:32 -0700 | [diff] [blame] | 1637 | if (host->ops->platform_send_init_74_clocks) |
| 1638 | host->ops->platform_send_init_74_clocks(host, ios->power_mode); |
| 1639 | |
Russell King | 2317f56 | 2014-04-25 12:57:07 +0100 | [diff] [blame] | 1640 | host->ops->set_bus_width(host, ios->bus_width); |
Philip Rakity | 15ec446 | 2010-11-19 16:48:39 -0500 | [diff] [blame] | 1641 | |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 1642 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); |
Pierre Ossman | cd9277c | 2007-02-18 12:07:47 +0100 | [diff] [blame] | 1643 | |
Philip Rakity | 3ab9c8d | 2010-10-06 11:57:23 -0700 | [diff] [blame] | 1644 | if ((ios->timing == MMC_TIMING_SD_HS || |
Jaehoon Chung | 273c541 | 2016-10-07 14:08:43 +0900 | [diff] [blame] | 1645 | ios->timing == MMC_TIMING_MMC_HS || |
| 1646 | ios->timing == MMC_TIMING_MMC_HS400 || |
| 1647 | ios->timing == MMC_TIMING_MMC_HS200 || |
| 1648 | ios->timing == MMC_TIMING_MMC_DDR52 || |
| 1649 | ios->timing == MMC_TIMING_UHS_SDR50 || |
| 1650 | ios->timing == MMC_TIMING_UHS_SDR104 || |
| 1651 | ios->timing == MMC_TIMING_UHS_DDR50 || |
| 1652 | ios->timing == MMC_TIMING_UHS_SDR25) |
Philip Rakity | 3ab9c8d | 2010-10-06 11:57:23 -0700 | [diff] [blame] | 1653 | && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) |
Pierre Ossman | cd9277c | 2007-02-18 12:07:47 +0100 | [diff] [blame] | 1654 | ctrl |= SDHCI_CTRL_HISPD; |
| 1655 | else |
| 1656 | ctrl &= ~SDHCI_CTRL_HISPD; |
| 1657 | |
Arindam Nath | d6d50a1 | 2011-05-05 12:18:59 +0530 | [diff] [blame] | 1658 | if (host->version >= SDHCI_SPEC_300) { |
Arindam Nath | 49c468f | 2011-05-05 12:19:01 +0530 | [diff] [blame] | 1659 | u16 clk, ctrl_2; |
Arindam Nath | 49c468f | 2011-05-05 12:19:01 +0530 | [diff] [blame] | 1660 | |
Russell King | da91a8f | 2014-04-25 13:00:12 +0100 | [diff] [blame] | 1661 | if (!host->preset_enabled) { |
Arindam Nath | 758535c | 2011-05-05 12:19:00 +0530 | [diff] [blame] | 1662 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
Arindam Nath | d6d50a1 | 2011-05-05 12:18:59 +0530 | [diff] [blame] | 1663 | /* |
| 1664 | * We only need to set Driver Strength if the |
| 1665 | * preset value enable is not set. |
| 1666 | */ |
Russell King | da91a8f | 2014-04-25 13:00:12 +0100 | [diff] [blame] | 1667 | ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
Arindam Nath | d6d50a1 | 2011-05-05 12:18:59 +0530 | [diff] [blame] | 1668 | ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK; |
| 1669 | if (ios->drv_type == MMC_SET_DRIVER_TYPE_A) |
| 1670 | ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A; |
Petri Gynther | 43e943a | 2015-05-20 14:35:00 -0700 | [diff] [blame] | 1671 | else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B) |
| 1672 | ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B; |
Arindam Nath | d6d50a1 | 2011-05-05 12:18:59 +0530 | [diff] [blame] | 1673 | else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C) |
| 1674 | ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C; |
Petri Gynther | 43e943a | 2015-05-20 14:35:00 -0700 | [diff] [blame] | 1675 | else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D) |
| 1676 | ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D; |
| 1677 | else { |
Marek Vasut | 2e4456f | 2015-11-18 10:47:02 +0100 | [diff] [blame] | 1678 | pr_warn("%s: invalid driver type, default to driver type B\n", |
| 1679 | mmc_hostname(mmc)); |
Petri Gynther | 43e943a | 2015-05-20 14:35:00 -0700 | [diff] [blame] | 1680 | ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B; |
| 1681 | } |
Arindam Nath | d6d50a1 | 2011-05-05 12:18:59 +0530 | [diff] [blame] | 1682 | |
| 1683 | sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2); |
Arindam Nath | 758535c | 2011-05-05 12:19:00 +0530 | [diff] [blame] | 1684 | } else { |
| 1685 | /* |
| 1686 | * According to SDHC Spec v3.00, if the Preset Value |
| 1687 | * Enable in the Host Control 2 register is set, we |
| 1688 | * need to reset SD Clock Enable before changing High |
| 1689 | * Speed Enable to avoid generating clock gliches. |
| 1690 | */ |
Arindam Nath | 758535c | 2011-05-05 12:19:00 +0530 | [diff] [blame] | 1691 | |
| 1692 | /* Reset SD Clock Enable */ |
| 1693 | clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL); |
| 1694 | clk &= ~SDHCI_CLOCK_CARD_EN; |
| 1695 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); |
| 1696 | |
| 1697 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
| 1698 | |
| 1699 | /* Re-enable SD Clock */ |
Russell King | 1771059 | 2014-04-25 12:58:55 +0100 | [diff] [blame] | 1700 | host->ops->set_clock(host, host->clock); |
Arindam Nath | d6d50a1 | 2011-05-05 12:18:59 +0530 | [diff] [blame] | 1701 | } |
Arindam Nath | 49c468f | 2011-05-05 12:19:01 +0530 | [diff] [blame] | 1702 | |
Arindam Nath | 49c468f | 2011-05-05 12:19:01 +0530 | [diff] [blame] | 1703 | /* Reset SD Clock Enable */ |
| 1704 | clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL); |
| 1705 | clk &= ~SDHCI_CLOCK_CARD_EN; |
| 1706 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); |
| 1707 | |
Russell King | 96d7b78 | 2014-04-25 12:59:26 +0100 | [diff] [blame] | 1708 | host->ops->set_uhs_signaling(host, ios->timing); |
Russell King | d975f12 | 2014-04-25 12:59:31 +0100 | [diff] [blame] | 1709 | host->timing = ios->timing; |
Arindam Nath | 49c468f | 2011-05-05 12:19:01 +0530 | [diff] [blame] | 1710 | |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1711 | if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) && |
| 1712 | ((ios->timing == MMC_TIMING_UHS_SDR12) || |
| 1713 | (ios->timing == MMC_TIMING_UHS_SDR25) || |
| 1714 | (ios->timing == MMC_TIMING_UHS_SDR50) || |
| 1715 | (ios->timing == MMC_TIMING_UHS_SDR104) || |
Jisheng Zhang | 0dafa60 | 2015-08-18 16:21:39 +0800 | [diff] [blame] | 1716 | (ios->timing == MMC_TIMING_UHS_DDR50) || |
| 1717 | (ios->timing == MMC_TIMING_MMC_DDR52))) { |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 1718 | u16 preset; |
| 1719 | |
| 1720 | sdhci_enable_preset_value(host, true); |
| 1721 | preset = sdhci_get_preset_value(host); |
| 1722 | ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK) |
| 1723 | >> SDHCI_PRESET_DRV_SHIFT; |
| 1724 | } |
| 1725 | |
Arindam Nath | 49c468f | 2011-05-05 12:19:01 +0530 | [diff] [blame] | 1726 | /* Re-enable SD Clock */ |
Russell King | 1771059 | 2014-04-25 12:58:55 +0100 | [diff] [blame] | 1727 | host->ops->set_clock(host, host->clock); |
Arindam Nath | 758535c | 2011-05-05 12:19:00 +0530 | [diff] [blame] | 1728 | } else |
| 1729 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
Arindam Nath | d6d50a1 | 2011-05-05 12:18:59 +0530 | [diff] [blame] | 1730 | |
Leandro Dorileo | b835226 | 2007-07-25 23:47:04 +0200 | [diff] [blame] | 1731 | /* |
| 1732 | * Some (ENE) controllers go apeshit on some ios operation, |
| 1733 | * signalling timeout and CRC errors even on CMD0. Resetting |
| 1734 | * it on each ios seems to solve the problem. |
| 1735 | */ |
Mohammad Jamal | c63705e | 2015-01-13 20:47:24 +0530 | [diff] [blame] | 1736 | if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS) |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 1737 | sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA); |
Leandro Dorileo | b835226 | 2007-07-25 23:47:04 +0200 | [diff] [blame] | 1738 | |
Pierre Ossman | 5f25a66 | 2006-10-04 02:15:39 -0700 | [diff] [blame] | 1739 | mmiowb(); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1740 | } |
Hu Ziji | 6a6d4ce | 2017-03-30 17:22:55 +0200 | [diff] [blame^] | 1741 | EXPORT_SYMBOL_GPL(sdhci_set_ios); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1742 | |
Dong Aisheng | ded97e0 | 2016-04-16 01:29:25 +0800 | [diff] [blame] | 1743 | static int sdhci_get_cd(struct mmc_host *mmc) |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 1744 | { |
| 1745 | struct sdhci_host *host = mmc_priv(mmc); |
Dong Aisheng | ded97e0 | 2016-04-16 01:29:25 +0800 | [diff] [blame] | 1746 | int gpio_cd = mmc_gpio_get_cd(mmc); |
Kevin Liu | 94144a4 | 2013-02-28 17:35:53 +0800 | [diff] [blame] | 1747 | |
| 1748 | if (host->flags & SDHCI_DEVICE_DEAD) |
| 1749 | return 0; |
| 1750 | |
Ivan T. Ivanov | 88af565 | 2015-07-06 15:16:19 +0300 | [diff] [blame] | 1751 | /* If nonremovable, assume that the card is always present. */ |
Jaehoon Chung | 860951c | 2016-06-21 10:13:26 +0900 | [diff] [blame] | 1752 | if (!mmc_card_is_removable(host->mmc)) |
Kevin Liu | 94144a4 | 2013-02-28 17:35:53 +0800 | [diff] [blame] | 1753 | return 1; |
| 1754 | |
Ivan T. Ivanov | 88af565 | 2015-07-06 15:16:19 +0300 | [diff] [blame] | 1755 | /* |
| 1756 | * Try slot gpio detect, if defined it take precedence |
| 1757 | * over build in controller functionality |
| 1758 | */ |
Arnd Bergmann | 287980e | 2016-05-27 23:23:25 +0200 | [diff] [blame] | 1759 | if (gpio_cd >= 0) |
Kevin Liu | 94144a4 | 2013-02-28 17:35:53 +0800 | [diff] [blame] | 1760 | return !!gpio_cd; |
| 1761 | |
Ivan T. Ivanov | 88af565 | 2015-07-06 15:16:19 +0300 | [diff] [blame] | 1762 | /* If polling, assume that the card is always present. */ |
| 1763 | if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) |
| 1764 | return 1; |
| 1765 | |
Kevin Liu | 94144a4 | 2013-02-28 17:35:53 +0800 | [diff] [blame] | 1766 | /* Host native card detect */ |
| 1767 | return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT); |
| 1768 | } |
| 1769 | |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 1770 | static int sdhci_check_ro(struct sdhci_host *host) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1771 | { |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1772 | unsigned long flags; |
Wolfram Sang | 2dfb579 | 2010-10-15 12:21:01 +0200 | [diff] [blame] | 1773 | int is_readonly; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1774 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1775 | spin_lock_irqsave(&host->lock, flags); |
| 1776 | |
Pierre Ossman | 1e72859 | 2008-04-16 19:13:13 +0200 | [diff] [blame] | 1777 | if (host->flags & SDHCI_DEVICE_DEAD) |
Wolfram Sang | 2dfb579 | 2010-10-15 12:21:01 +0200 | [diff] [blame] | 1778 | is_readonly = 0; |
| 1779 | else if (host->ops->get_ro) |
| 1780 | is_readonly = host->ops->get_ro(host); |
Pierre Ossman | 1e72859 | 2008-04-16 19:13:13 +0200 | [diff] [blame] | 1781 | else |
Wolfram Sang | 2dfb579 | 2010-10-15 12:21:01 +0200 | [diff] [blame] | 1782 | is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE) |
| 1783 | & SDHCI_WRITE_PROTECT); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1784 | |
| 1785 | spin_unlock_irqrestore(&host->lock, flags); |
| 1786 | |
Wolfram Sang | 2dfb579 | 2010-10-15 12:21:01 +0200 | [diff] [blame] | 1787 | /* This quirk needs to be replaced by a callback-function later */ |
| 1788 | return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ? |
| 1789 | !is_readonly : is_readonly; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 1790 | } |
| 1791 | |
Takashi Iwai | 82b0e23 | 2011-04-21 20:26:38 +0200 | [diff] [blame] | 1792 | #define SAMPLE_COUNT 5 |
| 1793 | |
Dong Aisheng | ded97e0 | 2016-04-16 01:29:25 +0800 | [diff] [blame] | 1794 | static int sdhci_get_ro(struct mmc_host *mmc) |
Takashi Iwai | 82b0e23 | 2011-04-21 20:26:38 +0200 | [diff] [blame] | 1795 | { |
Dong Aisheng | ded97e0 | 2016-04-16 01:29:25 +0800 | [diff] [blame] | 1796 | struct sdhci_host *host = mmc_priv(mmc); |
Takashi Iwai | 82b0e23 | 2011-04-21 20:26:38 +0200 | [diff] [blame] | 1797 | int i, ro_count; |
| 1798 | |
Takashi Iwai | 82b0e23 | 2011-04-21 20:26:38 +0200 | [diff] [blame] | 1799 | if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT)) |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 1800 | return sdhci_check_ro(host); |
Takashi Iwai | 82b0e23 | 2011-04-21 20:26:38 +0200 | [diff] [blame] | 1801 | |
| 1802 | ro_count = 0; |
| 1803 | for (i = 0; i < SAMPLE_COUNT; i++) { |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 1804 | if (sdhci_check_ro(host)) { |
Takashi Iwai | 82b0e23 | 2011-04-21 20:26:38 +0200 | [diff] [blame] | 1805 | if (++ro_count > SAMPLE_COUNT / 2) |
| 1806 | return 1; |
| 1807 | } |
| 1808 | msleep(30); |
| 1809 | } |
| 1810 | return 0; |
| 1811 | } |
| 1812 | |
Adrian Hunter | 20758b6 | 2011-08-29 16:42:12 +0300 | [diff] [blame] | 1813 | static void sdhci_hw_reset(struct mmc_host *mmc) |
| 1814 | { |
| 1815 | struct sdhci_host *host = mmc_priv(mmc); |
| 1816 | |
| 1817 | if (host->ops && host->ops->hw_reset) |
| 1818 | host->ops->hw_reset(host); |
| 1819 | } |
| 1820 | |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 1821 | static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable) |
| 1822 | { |
Russell King | be13855 | 2014-04-25 12:55:56 +0100 | [diff] [blame] | 1823 | if (!(host->flags & SDHCI_DEVICE_DEAD)) { |
Russell King | ef10433 | 2014-04-25 12:55:41 +0100 | [diff] [blame] | 1824 | if (enable) |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 1825 | host->ier |= SDHCI_INT_CARD_INT; |
Russell King | ef10433 | 2014-04-25 12:55:41 +0100 | [diff] [blame] | 1826 | else |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 1827 | host->ier &= ~SDHCI_INT_CARD_INT; |
| 1828 | |
| 1829 | sdhci_writel(host, host->ier, SDHCI_INT_ENABLE); |
| 1830 | sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE); |
Russell King | ef10433 | 2014-04-25 12:55:41 +0100 | [diff] [blame] | 1831 | mmiowb(); |
| 1832 | } |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 1833 | } |
Pierre Ossman | f75979b | 2007-09-04 07:59:18 +0200 | [diff] [blame] | 1834 | |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 1835 | static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable) |
| 1836 | { |
| 1837 | struct sdhci_host *host = mmc_priv(mmc); |
| 1838 | unsigned long flags; |
| 1839 | |
Hans de Goede | 923713b | 2017-03-26 13:14:45 +0200 | [diff] [blame] | 1840 | if (enable) |
| 1841 | pm_runtime_get_noresume(host->mmc->parent); |
| 1842 | |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 1843 | spin_lock_irqsave(&host->lock, flags); |
Russell King | ef10433 | 2014-04-25 12:55:41 +0100 | [diff] [blame] | 1844 | if (enable) |
| 1845 | host->flags |= SDHCI_SDIO_IRQ_ENABLED; |
| 1846 | else |
| 1847 | host->flags &= ~SDHCI_SDIO_IRQ_ENABLED; |
| 1848 | |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 1849 | sdhci_enable_sdio_irq_nolock(host, enable); |
Pierre Ossman | f75979b | 2007-09-04 07:59:18 +0200 | [diff] [blame] | 1850 | spin_unlock_irqrestore(&host->lock, flags); |
Hans de Goede | 923713b | 2017-03-26 13:14:45 +0200 | [diff] [blame] | 1851 | |
| 1852 | if (!enable) |
| 1853 | pm_runtime_put_noidle(host->mmc->parent); |
Pierre Ossman | f75979b | 2007-09-04 07:59:18 +0200 | [diff] [blame] | 1854 | } |
| 1855 | |
Dong Aisheng | ded97e0 | 2016-04-16 01:29:25 +0800 | [diff] [blame] | 1856 | static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc, |
| 1857 | struct mmc_ios *ios) |
Philip Rakity | 6231f3d | 2012-07-23 15:56:23 -0700 | [diff] [blame] | 1858 | { |
Dong Aisheng | ded97e0 | 2016-04-16 01:29:25 +0800 | [diff] [blame] | 1859 | struct sdhci_host *host = mmc_priv(mmc); |
Philip Rakity | 6231f3d | 2012-07-23 15:56:23 -0700 | [diff] [blame] | 1860 | u16 ctrl; |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1861 | int ret; |
Philip Rakity | 6231f3d | 2012-07-23 15:56:23 -0700 | [diff] [blame] | 1862 | |
| 1863 | /* |
| 1864 | * Signal Voltage Switching is only applicable for Host Controllers |
| 1865 | * v3.00 and above. |
| 1866 | */ |
| 1867 | if (host->version < SDHCI_SPEC_300) |
| 1868 | return 0; |
| 1869 | |
Philip Rakity | 6231f3d | 2012-07-23 15:56:23 -0700 | [diff] [blame] | 1870 | ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1871 | |
Fabio Estevam | 21f5998 | 2013-02-14 10:35:03 -0200 | [diff] [blame] | 1872 | switch (ios->signal_voltage) { |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1873 | case MMC_SIGNAL_VOLTAGE_330: |
Adrian Hunter | 8cb851a | 2016-06-29 16:24:16 +0300 | [diff] [blame] | 1874 | if (!(host->flags & SDHCI_SIGNALING_330)) |
| 1875 | return -EINVAL; |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1876 | /* Set 1.8V Signal Enable in the Host Control2 register to 0 */ |
| 1877 | ctrl &= ~SDHCI_CTRL_VDD_180; |
| 1878 | sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2); |
| 1879 | |
Tim Kryger | 3a48edc | 2014-06-13 10:13:56 -0700 | [diff] [blame] | 1880 | if (!IS_ERR(mmc->supply.vqmmc)) { |
Dong Aisheng | 761daa3 | 2016-07-12 15:46:10 +0800 | [diff] [blame] | 1881 | ret = mmc_regulator_set_vqmmc(mmc, ios); |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1882 | if (ret) { |
Joe Perches | 6606110 | 2014-09-12 14:56:56 -0700 | [diff] [blame] | 1883 | pr_warn("%s: Switching to 3.3V signalling voltage failed\n", |
| 1884 | mmc_hostname(mmc)); |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1885 | return -EIO; |
| 1886 | } |
| 1887 | } |
| 1888 | /* Wait for 5ms */ |
| 1889 | usleep_range(5000, 5500); |
| 1890 | |
| 1891 | /* 3.3V regulator output should be stable within 5 ms */ |
| 1892 | ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
| 1893 | if (!(ctrl & SDHCI_CTRL_VDD_180)) |
| 1894 | return 0; |
| 1895 | |
Joe Perches | 6606110 | 2014-09-12 14:56:56 -0700 | [diff] [blame] | 1896 | pr_warn("%s: 3.3V regulator output did not became stable\n", |
| 1897 | mmc_hostname(mmc)); |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1898 | |
| 1899 | return -EAGAIN; |
| 1900 | case MMC_SIGNAL_VOLTAGE_180: |
Adrian Hunter | 8cb851a | 2016-06-29 16:24:16 +0300 | [diff] [blame] | 1901 | if (!(host->flags & SDHCI_SIGNALING_180)) |
| 1902 | return -EINVAL; |
Tim Kryger | 3a48edc | 2014-06-13 10:13:56 -0700 | [diff] [blame] | 1903 | if (!IS_ERR(mmc->supply.vqmmc)) { |
Dong Aisheng | 761daa3 | 2016-07-12 15:46:10 +0800 | [diff] [blame] | 1904 | ret = mmc_regulator_set_vqmmc(mmc, ios); |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1905 | if (ret) { |
Joe Perches | 6606110 | 2014-09-12 14:56:56 -0700 | [diff] [blame] | 1906 | pr_warn("%s: Switching to 1.8V signalling voltage failed\n", |
| 1907 | mmc_hostname(mmc)); |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1908 | return -EIO; |
| 1909 | } |
| 1910 | } |
| 1911 | |
| 1912 | /* |
| 1913 | * Enable 1.8V Signal Enable in the Host Control2 |
| 1914 | * register |
| 1915 | */ |
| 1916 | ctrl |= SDHCI_CTRL_VDD_180; |
| 1917 | sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2); |
| 1918 | |
Vincent Yang | 9d967a6 | 2015-01-20 16:05:15 +0800 | [diff] [blame] | 1919 | /* Some controller need to do more when switching */ |
| 1920 | if (host->ops->voltage_switch) |
| 1921 | host->ops->voltage_switch(host); |
| 1922 | |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1923 | /* 1.8V regulator output should be stable within 5 ms */ |
| 1924 | ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
| 1925 | if (ctrl & SDHCI_CTRL_VDD_180) |
| 1926 | return 0; |
| 1927 | |
Joe Perches | 6606110 | 2014-09-12 14:56:56 -0700 | [diff] [blame] | 1928 | pr_warn("%s: 1.8V regulator output did not became stable\n", |
| 1929 | mmc_hostname(mmc)); |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1930 | |
| 1931 | return -EAGAIN; |
| 1932 | case MMC_SIGNAL_VOLTAGE_120: |
Adrian Hunter | 8cb851a | 2016-06-29 16:24:16 +0300 | [diff] [blame] | 1933 | if (!(host->flags & SDHCI_SIGNALING_120)) |
| 1934 | return -EINVAL; |
Tim Kryger | 3a48edc | 2014-06-13 10:13:56 -0700 | [diff] [blame] | 1935 | if (!IS_ERR(mmc->supply.vqmmc)) { |
Dong Aisheng | 761daa3 | 2016-07-12 15:46:10 +0800 | [diff] [blame] | 1936 | ret = mmc_regulator_set_vqmmc(mmc, ios); |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1937 | if (ret) { |
Joe Perches | 6606110 | 2014-09-12 14:56:56 -0700 | [diff] [blame] | 1938 | pr_warn("%s: Switching to 1.2V signalling voltage failed\n", |
| 1939 | mmc_hostname(mmc)); |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1940 | return -EIO; |
| 1941 | } |
| 1942 | } |
| 1943 | return 0; |
| 1944 | default: |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 1945 | /* No signal voltage switch required */ |
| 1946 | return 0; |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1947 | } |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 1948 | } |
| 1949 | |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1950 | static int sdhci_card_busy(struct mmc_host *mmc) |
| 1951 | { |
| 1952 | struct sdhci_host *host = mmc_priv(mmc); |
| 1953 | u32 present_state; |
| 1954 | |
Adrian Hunter | e613cc4 | 2016-06-23 14:00:58 +0300 | [diff] [blame] | 1955 | /* Check whether DAT[0] is 0 */ |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1956 | present_state = sdhci_readl(host, SDHCI_PRESENT_STATE); |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1957 | |
Adrian Hunter | e613cc4 | 2016-06-23 14:00:58 +0300 | [diff] [blame] | 1958 | return !(present_state & SDHCI_DATA_0_LVL_MASK); |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 1959 | } |
| 1960 | |
Adrian Hunter | b5540ce | 2014-12-05 19:25:31 +0200 | [diff] [blame] | 1961 | static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios) |
| 1962 | { |
| 1963 | struct sdhci_host *host = mmc_priv(mmc); |
| 1964 | unsigned long flags; |
| 1965 | |
| 1966 | spin_lock_irqsave(&host->lock, flags); |
| 1967 | host->flags |= SDHCI_HS400_TUNING; |
| 1968 | spin_unlock_irqrestore(&host->lock, flags); |
| 1969 | |
| 1970 | return 0; |
| 1971 | } |
| 1972 | |
Adrian Hunter | da4bc4f | 2016-12-02 15:59:23 +0200 | [diff] [blame] | 1973 | static void sdhci_start_tuning(struct sdhci_host *host) |
| 1974 | { |
| 1975 | u16 ctrl; |
| 1976 | |
| 1977 | ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
| 1978 | ctrl |= SDHCI_CTRL_EXEC_TUNING; |
| 1979 | if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND) |
| 1980 | ctrl |= SDHCI_CTRL_TUNED_CLK; |
| 1981 | sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2); |
| 1982 | |
| 1983 | /* |
| 1984 | * As per the Host Controller spec v3.00, tuning command |
| 1985 | * generates Buffer Read Ready interrupt, so enable that. |
| 1986 | * |
| 1987 | * Note: The spec clearly says that when tuning sequence |
| 1988 | * is being performed, the controller does not generate |
| 1989 | * interrupts other than Buffer Read Ready interrupt. But |
| 1990 | * to make sure we don't hit a controller bug, we _only_ |
| 1991 | * enable Buffer Read Ready interrupt here. |
| 1992 | */ |
| 1993 | sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE); |
| 1994 | sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE); |
| 1995 | } |
| 1996 | |
| 1997 | static void sdhci_end_tuning(struct sdhci_host *host) |
| 1998 | { |
| 1999 | sdhci_writel(host, host->ier, SDHCI_INT_ENABLE); |
| 2000 | sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE); |
| 2001 | } |
| 2002 | |
| 2003 | static void sdhci_reset_tuning(struct sdhci_host *host) |
| 2004 | { |
| 2005 | u16 ctrl; |
| 2006 | |
| 2007 | ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
| 2008 | ctrl &= ~SDHCI_CTRL_TUNED_CLK; |
| 2009 | ctrl &= ~SDHCI_CTRL_EXEC_TUNING; |
| 2010 | sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2); |
| 2011 | } |
| 2012 | |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2013 | static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode) |
Adrian Hunter | da4bc4f | 2016-12-02 15:59:23 +0200 | [diff] [blame] | 2014 | { |
| 2015 | sdhci_reset_tuning(host); |
| 2016 | |
| 2017 | sdhci_do_reset(host, SDHCI_RESET_CMD); |
| 2018 | sdhci_do_reset(host, SDHCI_RESET_DATA); |
| 2019 | |
| 2020 | sdhci_end_tuning(host); |
| 2021 | |
Adrian Hunter | da4bc4f | 2016-12-02 15:59:23 +0200 | [diff] [blame] | 2022 | mmc_abort_tuning(host->mmc, opcode); |
Adrian Hunter | da4bc4f | 2016-12-02 15:59:23 +0200 | [diff] [blame] | 2023 | } |
| 2024 | |
| 2025 | /* |
| 2026 | * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI |
| 2027 | * tuning command does not have a data payload (or rather the hardware does it |
| 2028 | * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command |
| 2029 | * interrupt setup is different to other commands and there is no timeout |
| 2030 | * interrupt so special handling is needed. |
| 2031 | */ |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2032 | static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode) |
Adrian Hunter | da4bc4f | 2016-12-02 15:59:23 +0200 | [diff] [blame] | 2033 | { |
| 2034 | struct mmc_host *mmc = host->mmc; |
Masahiro Yamada | c7836d1 | 2016-12-19 20:51:18 +0900 | [diff] [blame] | 2035 | struct mmc_command cmd = {}; |
| 2036 | struct mmc_request mrq = {}; |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2037 | unsigned long flags; |
| 2038 | |
| 2039 | spin_lock_irqsave(&host->lock, flags); |
Adrian Hunter | da4bc4f | 2016-12-02 15:59:23 +0200 | [diff] [blame] | 2040 | |
| 2041 | cmd.opcode = opcode; |
| 2042 | cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC; |
| 2043 | cmd.mrq = &mrq; |
| 2044 | |
| 2045 | mrq.cmd = &cmd; |
| 2046 | /* |
| 2047 | * In response to CMD19, the card sends 64 bytes of tuning |
| 2048 | * block to the Host Controller. So we set the block size |
| 2049 | * to 64 here. |
| 2050 | */ |
Adrian Hunter | 8533610 | 2016-12-02 15:14:26 +0200 | [diff] [blame] | 2051 | if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 && |
| 2052 | mmc->ios.bus_width == MMC_BUS_WIDTH_8) |
| 2053 | sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128), SDHCI_BLOCK_SIZE); |
| 2054 | else |
| 2055 | sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64), SDHCI_BLOCK_SIZE); |
Adrian Hunter | da4bc4f | 2016-12-02 15:59:23 +0200 | [diff] [blame] | 2056 | |
| 2057 | /* |
| 2058 | * The tuning block is sent by the card to the host controller. |
| 2059 | * So we set the TRNS_READ bit in the Transfer Mode register. |
| 2060 | * This also takes care of setting DMA Enable and Multi Block |
| 2061 | * Select in the same register to 0. |
| 2062 | */ |
| 2063 | sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE); |
| 2064 | |
| 2065 | sdhci_send_command(host, &cmd); |
| 2066 | |
| 2067 | host->cmd = NULL; |
| 2068 | |
| 2069 | sdhci_del_timer(host, &mrq); |
| 2070 | |
| 2071 | host->tuning_done = 0; |
| 2072 | |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2073 | mmiowb(); |
Adrian Hunter | da4bc4f | 2016-12-02 15:59:23 +0200 | [diff] [blame] | 2074 | spin_unlock_irqrestore(&host->lock, flags); |
| 2075 | |
| 2076 | /* Wait for Buffer Read Ready interrupt */ |
| 2077 | wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1), |
| 2078 | msecs_to_jiffies(50)); |
| 2079 | |
Adrian Hunter | da4bc4f | 2016-12-02 15:59:23 +0200 | [diff] [blame] | 2080 | } |
| 2081 | |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2082 | static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode) |
Adrian Hunter | 6b11e70 | 2016-12-02 15:14:27 +0200 | [diff] [blame] | 2083 | { |
| 2084 | int i; |
| 2085 | |
| 2086 | /* |
| 2087 | * Issue opcode repeatedly till Execute Tuning is set to 0 or the number |
| 2088 | * of loops reaches 40 times. |
| 2089 | */ |
| 2090 | for (i = 0; i < MAX_TUNING_LOOP; i++) { |
| 2091 | u16 ctrl; |
| 2092 | |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2093 | sdhci_send_tuning(host, opcode); |
Adrian Hunter | 6b11e70 | 2016-12-02 15:14:27 +0200 | [diff] [blame] | 2094 | |
| 2095 | if (!host->tuning_done) { |
| 2096 | pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n", |
| 2097 | mmc_hostname(host->mmc)); |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2098 | sdhci_abort_tuning(host, opcode); |
Adrian Hunter | 6b11e70 | 2016-12-02 15:14:27 +0200 | [diff] [blame] | 2099 | return; |
| 2100 | } |
| 2101 | |
| 2102 | ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
| 2103 | if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) { |
| 2104 | if (ctrl & SDHCI_CTRL_TUNED_CLK) |
| 2105 | return; /* Success! */ |
| 2106 | break; |
| 2107 | } |
| 2108 | |
| 2109 | /* eMMC spec does not require a delay between tuning cycles */ |
| 2110 | if (opcode == MMC_SEND_TUNING_BLOCK) |
| 2111 | mdelay(1); |
| 2112 | } |
| 2113 | |
| 2114 | pr_info("%s: Tuning failed, falling back to fixed sampling clock\n", |
| 2115 | mmc_hostname(host->mmc)); |
| 2116 | sdhci_reset_tuning(host); |
| 2117 | } |
| 2118 | |
Masahiro Yamada | 85a882c | 2016-12-08 21:50:54 +0900 | [diff] [blame] | 2119 | int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode) |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 2120 | { |
Russell King | 4b6f37d | 2014-04-25 12:59:36 +0100 | [diff] [blame] | 2121 | struct sdhci_host *host = mmc_priv(mmc); |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 2122 | int err = 0; |
Adrian Hunter | 38e40bf | 2014-12-05 19:25:30 +0200 | [diff] [blame] | 2123 | unsigned int tuning_count = 0; |
Adrian Hunter | b5540ce | 2014-12-05 19:25:31 +0200 | [diff] [blame] | 2124 | bool hs400_tuning; |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 2125 | |
Adrian Hunter | b5540ce | 2014-12-05 19:25:31 +0200 | [diff] [blame] | 2126 | hs400_tuning = host->flags & SDHCI_HS400_TUNING; |
Adrian Hunter | b5540ce | 2014-12-05 19:25:31 +0200 | [diff] [blame] | 2127 | |
Adrian Hunter | 38e40bf | 2014-12-05 19:25:30 +0200 | [diff] [blame] | 2128 | if (host->tuning_mode == SDHCI_TUNING_MODE_1) |
| 2129 | tuning_count = host->tuning_count; |
| 2130 | |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 2131 | /* |
Weijun Yang | 9faac7b | 2015-10-04 12:04:12 +0000 | [diff] [blame] | 2132 | * The Host Controller needs tuning in case of SDR104 and DDR50 |
| 2133 | * mode, and for SDR50 mode when Use Tuning for SDR50 is set in |
| 2134 | * the Capabilities register. |
Girish K S | 069c9f1 | 2012-01-06 09:56:39 +0530 | [diff] [blame] | 2135 | * If the Host Controller supports the HS200 mode then the |
| 2136 | * tuning function has to be executed. |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 2137 | */ |
Russell King | 4b6f37d | 2014-04-25 12:59:36 +0100 | [diff] [blame] | 2138 | switch (host->timing) { |
Adrian Hunter | b5540ce | 2014-12-05 19:25:31 +0200 | [diff] [blame] | 2139 | /* HS400 tuning is done in HS200 mode */ |
Adrian Hunter | e9fb05d | 2014-11-06 15:19:06 +0200 | [diff] [blame] | 2140 | case MMC_TIMING_MMC_HS400: |
Adrian Hunter | b5540ce | 2014-12-05 19:25:31 +0200 | [diff] [blame] | 2141 | err = -EINVAL; |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2142 | goto out; |
Adrian Hunter | b5540ce | 2014-12-05 19:25:31 +0200 | [diff] [blame] | 2143 | |
Russell King | 4b6f37d | 2014-04-25 12:59:36 +0100 | [diff] [blame] | 2144 | case MMC_TIMING_MMC_HS200: |
Adrian Hunter | b5540ce | 2014-12-05 19:25:31 +0200 | [diff] [blame] | 2145 | /* |
| 2146 | * Periodic re-tuning for HS400 is not expected to be needed, so |
| 2147 | * disable it here. |
| 2148 | */ |
| 2149 | if (hs400_tuning) |
| 2150 | tuning_count = 0; |
| 2151 | break; |
| 2152 | |
Russell King | 4b6f37d | 2014-04-25 12:59:36 +0100 | [diff] [blame] | 2153 | case MMC_TIMING_UHS_SDR104: |
Weijun Yang | 9faac7b | 2015-10-04 12:04:12 +0000 | [diff] [blame] | 2154 | case MMC_TIMING_UHS_DDR50: |
Russell King | 4b6f37d | 2014-04-25 12:59:36 +0100 | [diff] [blame] | 2155 | break; |
Girish K S | 069c9f1 | 2012-01-06 09:56:39 +0530 | [diff] [blame] | 2156 | |
Russell King | 4b6f37d | 2014-04-25 12:59:36 +0100 | [diff] [blame] | 2157 | case MMC_TIMING_UHS_SDR50: |
Adrian Hunter | 4228b21 | 2016-04-20 09:24:03 +0300 | [diff] [blame] | 2158 | if (host->flags & SDHCI_SDR50_NEEDS_TUNING) |
Russell King | 4b6f37d | 2014-04-25 12:59:36 +0100 | [diff] [blame] | 2159 | break; |
| 2160 | /* FALLTHROUGH */ |
| 2161 | |
| 2162 | default: |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2163 | goto out; |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 2164 | } |
| 2165 | |
Dong Aisheng | 4525181 | 2013-09-13 19:11:30 +0800 | [diff] [blame] | 2166 | if (host->ops->platform_execute_tuning) { |
Ritesh Harjani | 8a8fa87 | 2017-01-10 12:30:50 +0530 | [diff] [blame] | 2167 | err = host->ops->platform_execute_tuning(host, opcode); |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2168 | goto out; |
Dong Aisheng | 4525181 | 2013-09-13 19:11:30 +0800 | [diff] [blame] | 2169 | } |
| 2170 | |
Adrian Hunter | 6b11e70 | 2016-12-02 15:14:27 +0200 | [diff] [blame] | 2171 | host->mmc->retune_period = tuning_count; |
| 2172 | |
Adrian Hunter | da4bc4f | 2016-12-02 15:59:23 +0200 | [diff] [blame] | 2173 | sdhci_start_tuning(host); |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 2174 | |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2175 | __sdhci_execute_tuning(host, opcode); |
Arindam Nath | cf2b5ee | 2011-05-05 12:19:07 +0530 | [diff] [blame] | 2176 | |
Adrian Hunter | da4bc4f | 2016-12-02 15:59:23 +0200 | [diff] [blame] | 2177 | sdhci_end_tuning(host); |
Adrian Hunter | 2a85ef2 | 2017-03-20 19:50:38 +0200 | [diff] [blame] | 2178 | out: |
Ritesh Harjani | 8a8fa87 | 2017-01-10 12:30:50 +0530 | [diff] [blame] | 2179 | host->flags &= ~SDHCI_HS400_TUNING; |
Adrian Hunter | 6b11e70 | 2016-12-02 15:14:27 +0200 | [diff] [blame] | 2180 | |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 2181 | return err; |
| 2182 | } |
Masahiro Yamada | 85a882c | 2016-12-08 21:50:54 +0900 | [diff] [blame] | 2183 | EXPORT_SYMBOL_GPL(sdhci_execute_tuning); |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 2184 | |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 2185 | static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable) |
Arindam Nath | 4d55c5a | 2011-05-05 12:19:05 +0530 | [diff] [blame] | 2186 | { |
Arindam Nath | 4d55c5a | 2011-05-05 12:19:05 +0530 | [diff] [blame] | 2187 | /* Host Controller v3.00 defines preset value registers */ |
| 2188 | if (host->version < SDHCI_SPEC_300) |
| 2189 | return; |
| 2190 | |
Arindam Nath | 4d55c5a | 2011-05-05 12:19:05 +0530 | [diff] [blame] | 2191 | /* |
| 2192 | * We only enable or disable Preset Value if they are not already |
| 2193 | * enabled or disabled respectively. Otherwise, we bail out. |
| 2194 | */ |
Russell King | da91a8f | 2014-04-25 13:00:12 +0100 | [diff] [blame] | 2195 | if (host->preset_enabled != enable) { |
| 2196 | u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
| 2197 | |
| 2198 | if (enable) |
| 2199 | ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE; |
| 2200 | else |
| 2201 | ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE; |
| 2202 | |
Arindam Nath | 4d55c5a | 2011-05-05 12:19:05 +0530 | [diff] [blame] | 2203 | sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2); |
Russell King | da91a8f | 2014-04-25 13:00:12 +0100 | [diff] [blame] | 2204 | |
| 2205 | if (enable) |
| 2206 | host->flags |= SDHCI_PV_ENABLED; |
| 2207 | else |
| 2208 | host->flags &= ~SDHCI_PV_ENABLED; |
| 2209 | |
| 2210 | host->preset_enabled = enable; |
Arindam Nath | 4d55c5a | 2011-05-05 12:19:05 +0530 | [diff] [blame] | 2211 | } |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2212 | } |
| 2213 | |
Haibo Chen | 348487c | 2014-12-09 17:04:05 +0800 | [diff] [blame] | 2214 | static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq, |
| 2215 | int err) |
| 2216 | { |
| 2217 | struct sdhci_host *host = mmc_priv(mmc); |
| 2218 | struct mmc_data *data = mrq->data; |
| 2219 | |
Russell King | f48f039 | 2016-01-26 13:40:32 +0000 | [diff] [blame] | 2220 | if (data->host_cookie != COOKIE_UNMAPPED) |
Russell King | 771a3dc | 2016-01-26 13:40:53 +0000 | [diff] [blame] | 2221 | dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len, |
Heiner Kallweit | feeef09 | 2017-03-26 20:45:56 +0200 | [diff] [blame] | 2222 | mmc_get_dma_dir(data)); |
Russell King | 771a3dc | 2016-01-26 13:40:53 +0000 | [diff] [blame] | 2223 | |
| 2224 | data->host_cookie = COOKIE_UNMAPPED; |
Haibo Chen | 348487c | 2014-12-09 17:04:05 +0800 | [diff] [blame] | 2225 | } |
| 2226 | |
Linus Walleij | d3c6aac | 2016-11-23 11:02:24 +0100 | [diff] [blame] | 2227 | static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq) |
Haibo Chen | 348487c | 2014-12-09 17:04:05 +0800 | [diff] [blame] | 2228 | { |
| 2229 | struct sdhci_host *host = mmc_priv(mmc); |
| 2230 | |
Haibo Chen | d31911b | 2015-08-25 10:02:11 +0800 | [diff] [blame] | 2231 | mrq->data->host_cookie = COOKIE_UNMAPPED; |
Haibo Chen | 348487c | 2014-12-09 17:04:05 +0800 | [diff] [blame] | 2232 | |
| 2233 | if (host->flags & SDHCI_REQ_USE_DMA) |
Russell King | 94538e5 | 2016-01-26 13:40:37 +0000 | [diff] [blame] | 2234 | sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED); |
Haibo Chen | 348487c | 2014-12-09 17:04:05 +0800 | [diff] [blame] | 2235 | } |
| 2236 | |
Adrian Hunter | 5d0d11c | 2016-06-29 16:24:31 +0300 | [diff] [blame] | 2237 | static inline bool sdhci_has_requests(struct sdhci_host *host) |
| 2238 | { |
| 2239 | return host->cmd || host->data_cmd; |
| 2240 | } |
| 2241 | |
| 2242 | static void sdhci_error_out_mrqs(struct sdhci_host *host, int err) |
| 2243 | { |
| 2244 | if (host->data_cmd) { |
| 2245 | host->data_cmd->error = err; |
| 2246 | sdhci_finish_mrq(host, host->data_cmd->mrq); |
| 2247 | } |
| 2248 | |
| 2249 | if (host->cmd) { |
| 2250 | host->cmd->error = err; |
| 2251 | sdhci_finish_mrq(host, host->cmd->mrq); |
| 2252 | } |
| 2253 | } |
| 2254 | |
Guennadi Liakhovetski | 71e6921 | 2012-12-04 16:51:40 +0100 | [diff] [blame] | 2255 | static void sdhci_card_event(struct mmc_host *mmc) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2256 | { |
Guennadi Liakhovetski | 71e6921 | 2012-12-04 16:51:40 +0100 | [diff] [blame] | 2257 | struct sdhci_host *host = mmc_priv(mmc); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2258 | unsigned long flags; |
Krzysztof Kozlowski | 2836766 | 2015-01-05 10:50:15 +0100 | [diff] [blame] | 2259 | int present; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2260 | |
Christian Daudt | 722e128 | 2013-06-20 14:26:36 -0700 | [diff] [blame] | 2261 | /* First check if client has provided their own card event */ |
| 2262 | if (host->ops->card_event) |
| 2263 | host->ops->card_event(host); |
| 2264 | |
Adrian Hunter | d3940f2 | 2016-06-29 16:24:14 +0300 | [diff] [blame] | 2265 | present = mmc->ops->get_cd(mmc); |
Krzysztof Kozlowski | 2836766 | 2015-01-05 10:50:15 +0100 | [diff] [blame] | 2266 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2267 | spin_lock_irqsave(&host->lock, flags); |
| 2268 | |
Adrian Hunter | 5d0d11c | 2016-06-29 16:24:31 +0300 | [diff] [blame] | 2269 | /* Check sdhci_has_requests() first in case we are runtime suspended */ |
| 2270 | if (sdhci_has_requests(host) && !present) { |
Girish K S | a3c76eb | 2011-10-11 11:44:09 +0530 | [diff] [blame] | 2271 | pr_err("%s: Card removed during transfer!\n", |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2272 | mmc_hostname(host->mmc)); |
Girish K S | a3c76eb | 2011-10-11 11:44:09 +0530 | [diff] [blame] | 2273 | pr_err("%s: Resetting controller.\n", |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2274 | mmc_hostname(host->mmc)); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2275 | |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 2276 | sdhci_do_reset(host, SDHCI_RESET_CMD); |
| 2277 | sdhci_do_reset(host, SDHCI_RESET_DATA); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2278 | |
Adrian Hunter | 5d0d11c | 2016-06-29 16:24:31 +0300 | [diff] [blame] | 2279 | sdhci_error_out_mrqs(host, -ENOMEDIUM); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2280 | } |
| 2281 | |
| 2282 | spin_unlock_irqrestore(&host->lock, flags); |
Guennadi Liakhovetski | 71e6921 | 2012-12-04 16:51:40 +0100 | [diff] [blame] | 2283 | } |
| 2284 | |
| 2285 | static const struct mmc_host_ops sdhci_ops = { |
| 2286 | .request = sdhci_request, |
Haibo Chen | 348487c | 2014-12-09 17:04:05 +0800 | [diff] [blame] | 2287 | .post_req = sdhci_post_req, |
| 2288 | .pre_req = sdhci_pre_req, |
Guennadi Liakhovetski | 71e6921 | 2012-12-04 16:51:40 +0100 | [diff] [blame] | 2289 | .set_ios = sdhci_set_ios, |
Kevin Liu | 94144a4 | 2013-02-28 17:35:53 +0800 | [diff] [blame] | 2290 | .get_cd = sdhci_get_cd, |
Guennadi Liakhovetski | 71e6921 | 2012-12-04 16:51:40 +0100 | [diff] [blame] | 2291 | .get_ro = sdhci_get_ro, |
| 2292 | .hw_reset = sdhci_hw_reset, |
| 2293 | .enable_sdio_irq = sdhci_enable_sdio_irq, |
| 2294 | .start_signal_voltage_switch = sdhci_start_signal_voltage_switch, |
Adrian Hunter | b5540ce | 2014-12-05 19:25:31 +0200 | [diff] [blame] | 2295 | .prepare_hs400_tuning = sdhci_prepare_hs400_tuning, |
Guennadi Liakhovetski | 71e6921 | 2012-12-04 16:51:40 +0100 | [diff] [blame] | 2296 | .execute_tuning = sdhci_execute_tuning, |
Guennadi Liakhovetski | 71e6921 | 2012-12-04 16:51:40 +0100 | [diff] [blame] | 2297 | .card_event = sdhci_card_event, |
Kevin Liu | 20b92a3 | 2012-12-17 19:29:26 +0800 | [diff] [blame] | 2298 | .card_busy = sdhci_card_busy, |
Guennadi Liakhovetski | 71e6921 | 2012-12-04 16:51:40 +0100 | [diff] [blame] | 2299 | }; |
| 2300 | |
| 2301 | /*****************************************************************************\ |
| 2302 | * * |
| 2303 | * Tasklets * |
| 2304 | * * |
| 2305 | \*****************************************************************************/ |
| 2306 | |
Adrian Hunter | 4e9f8fe | 2016-06-29 16:24:34 +0300 | [diff] [blame] | 2307 | static bool sdhci_request_done(struct sdhci_host *host) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2308 | { |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2309 | unsigned long flags; |
| 2310 | struct mmc_request *mrq; |
Adrian Hunter | 4e9f8fe | 2016-06-29 16:24:34 +0300 | [diff] [blame] | 2311 | int i; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2312 | |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2313 | spin_lock_irqsave(&host->lock, flags); |
| 2314 | |
Adrian Hunter | 4e9f8fe | 2016-06-29 16:24:34 +0300 | [diff] [blame] | 2315 | for (i = 0; i < SDHCI_MAX_MRQS; i++) { |
| 2316 | mrq = host->mrqs_done[i]; |
Adrian Hunter | 6ebebea | 2016-11-02 15:49:08 +0200 | [diff] [blame] | 2317 | if (mrq) |
Adrian Hunter | 4e9f8fe | 2016-06-29 16:24:34 +0300 | [diff] [blame] | 2318 | break; |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2319 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2320 | |
Adrian Hunter | 4e9f8fe | 2016-06-29 16:24:34 +0300 | [diff] [blame] | 2321 | if (!mrq) { |
| 2322 | spin_unlock_irqrestore(&host->lock, flags); |
| 2323 | return true; |
| 2324 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2325 | |
Adrian Hunter | d7422fb | 2016-06-29 16:24:33 +0300 | [diff] [blame] | 2326 | sdhci_del_timer(host, mrq); |
| 2327 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2328 | /* |
Russell King | 054cedf | 2016-01-26 13:40:42 +0000 | [diff] [blame] | 2329 | * Always unmap the data buffers if they were mapped by |
| 2330 | * sdhci_prepare_data() whenever we finish with a request. |
| 2331 | * This avoids leaking DMA mappings on error. |
| 2332 | */ |
| 2333 | if (host->flags & SDHCI_REQ_USE_DMA) { |
| 2334 | struct mmc_data *data = mrq->data; |
| 2335 | |
| 2336 | if (data && data->host_cookie == COOKIE_MAPPED) { |
| 2337 | dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len, |
Heiner Kallweit | feeef09 | 2017-03-26 20:45:56 +0200 | [diff] [blame] | 2338 | mmc_get_dma_dir(data)); |
Russell King | 054cedf | 2016-01-26 13:40:42 +0000 | [diff] [blame] | 2339 | data->host_cookie = COOKIE_UNMAPPED; |
| 2340 | } |
| 2341 | } |
| 2342 | |
| 2343 | /* |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2344 | * The controller needs a reset of internal state machines |
| 2345 | * upon error conditions. |
| 2346 | */ |
Adrian Hunter | 0cc563c | 2016-06-29 16:24:28 +0300 | [diff] [blame] | 2347 | if (sdhci_needs_reset(host, mrq)) { |
Adrian Hunter | 6ebebea | 2016-11-02 15:49:08 +0200 | [diff] [blame] | 2348 | /* |
| 2349 | * Do not finish until command and data lines are available for |
| 2350 | * reset. Note there can only be one other mrq, so it cannot |
| 2351 | * also be in mrqs_done, otherwise host->cmd and host->data_cmd |
| 2352 | * would both be null. |
| 2353 | */ |
| 2354 | if (host->cmd || host->data_cmd) { |
| 2355 | spin_unlock_irqrestore(&host->lock, flags); |
| 2356 | return true; |
| 2357 | } |
| 2358 | |
Pierre Ossman | 645289d | 2006-06-30 02:22:33 -0700 | [diff] [blame] | 2359 | /* Some controllers need this kick or reset won't work here */ |
Andy Shevchenko | 8213af3 | 2013-01-07 16:31:08 +0200 | [diff] [blame] | 2360 | if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) |
Pierre Ossman | 645289d | 2006-06-30 02:22:33 -0700 | [diff] [blame] | 2361 | /* This is to force an update */ |
Russell King | 1771059 | 2014-04-25 12:58:55 +0100 | [diff] [blame] | 2362 | host->ops->set_clock(host, host->clock); |
Pierre Ossman | 645289d | 2006-06-30 02:22:33 -0700 | [diff] [blame] | 2363 | |
| 2364 | /* Spec says we should do both at the same time, but Ricoh |
| 2365 | controllers do not like that. */ |
Adrian Hunter | 6ebebea | 2016-11-02 15:49:08 +0200 | [diff] [blame] | 2366 | sdhci_do_reset(host, SDHCI_RESET_CMD); |
| 2367 | sdhci_do_reset(host, SDHCI_RESET_DATA); |
Adrian Hunter | ed1563d | 2016-06-29 16:24:29 +0300 | [diff] [blame] | 2368 | |
| 2369 | host->pending_reset = false; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2370 | } |
| 2371 | |
Adrian Hunter | 4e9f8fe | 2016-06-29 16:24:34 +0300 | [diff] [blame] | 2372 | if (!sdhci_has_requests(host)) |
| 2373 | sdhci_led_deactivate(host); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2374 | |
Adrian Hunter | 6ebebea | 2016-11-02 15:49:08 +0200 | [diff] [blame] | 2375 | host->mrqs_done[i] = NULL; |
| 2376 | |
Pierre Ossman | 5f25a66 | 2006-10-04 02:15:39 -0700 | [diff] [blame] | 2377 | mmiowb(); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2378 | spin_unlock_irqrestore(&host->lock, flags); |
| 2379 | |
| 2380 | mmc_request_done(host->mmc, mrq); |
Adrian Hunter | 4e9f8fe | 2016-06-29 16:24:34 +0300 | [diff] [blame] | 2381 | |
| 2382 | return false; |
| 2383 | } |
| 2384 | |
| 2385 | static void sdhci_tasklet_finish(unsigned long param) |
| 2386 | { |
| 2387 | struct sdhci_host *host = (struct sdhci_host *)param; |
| 2388 | |
| 2389 | while (!sdhci_request_done(host)) |
| 2390 | ; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2391 | } |
| 2392 | |
| 2393 | static void sdhci_timeout_timer(unsigned long data) |
| 2394 | { |
| 2395 | struct sdhci_host *host; |
| 2396 | unsigned long flags; |
| 2397 | |
| 2398 | host = (struct sdhci_host*)data; |
| 2399 | |
| 2400 | spin_lock_irqsave(&host->lock, flags); |
| 2401 | |
Adrian Hunter | d7422fb | 2016-06-29 16:24:33 +0300 | [diff] [blame] | 2402 | if (host->cmd && !sdhci_data_line_cmd(host->cmd)) { |
| 2403 | pr_err("%s: Timeout waiting for hardware cmd interrupt.\n", |
| 2404 | mmc_hostname(host->mmc)); |
| 2405 | sdhci_dumpregs(host); |
| 2406 | |
| 2407 | host->cmd->error = -ETIMEDOUT; |
| 2408 | sdhci_finish_mrq(host, host->cmd->mrq); |
| 2409 | } |
| 2410 | |
| 2411 | mmiowb(); |
| 2412 | spin_unlock_irqrestore(&host->lock, flags); |
| 2413 | } |
| 2414 | |
| 2415 | static void sdhci_timeout_data_timer(unsigned long data) |
| 2416 | { |
| 2417 | struct sdhci_host *host; |
| 2418 | unsigned long flags; |
| 2419 | |
| 2420 | host = (struct sdhci_host *)data; |
| 2421 | |
| 2422 | spin_lock_irqsave(&host->lock, flags); |
| 2423 | |
| 2424 | if (host->data || host->data_cmd || |
| 2425 | (host->cmd && sdhci_data_line_cmd(host->cmd))) { |
Marek Vasut | 2e4456f | 2015-11-18 10:47:02 +0100 | [diff] [blame] | 2426 | pr_err("%s: Timeout waiting for hardware interrupt.\n", |
| 2427 | mmc_hostname(host->mmc)); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2428 | sdhci_dumpregs(host); |
| 2429 | |
| 2430 | if (host->data) { |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 2431 | host->data->error = -ETIMEDOUT; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2432 | sdhci_finish_data(host); |
Adrian Hunter | d7422fb | 2016-06-29 16:24:33 +0300 | [diff] [blame] | 2433 | } else if (host->data_cmd) { |
| 2434 | host->data_cmd->error = -ETIMEDOUT; |
| 2435 | sdhci_finish_mrq(host, host->data_cmd->mrq); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2436 | } else { |
Adrian Hunter | d7422fb | 2016-06-29 16:24:33 +0300 | [diff] [blame] | 2437 | host->cmd->error = -ETIMEDOUT; |
| 2438 | sdhci_finish_mrq(host, host->cmd->mrq); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2439 | } |
| 2440 | } |
| 2441 | |
Pierre Ossman | 5f25a66 | 2006-10-04 02:15:39 -0700 | [diff] [blame] | 2442 | mmiowb(); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2443 | spin_unlock_irqrestore(&host->lock, flags); |
| 2444 | } |
| 2445 | |
| 2446 | /*****************************************************************************\ |
| 2447 | * * |
| 2448 | * Interrupt handling * |
| 2449 | * * |
| 2450 | \*****************************************************************************/ |
| 2451 | |
Adrian Hunter | fc605f1 | 2016-10-05 12:11:21 +0300 | [diff] [blame] | 2452 | static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2453 | { |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2454 | if (!host->cmd) { |
Adrian Hunter | ed1563d | 2016-06-29 16:24:29 +0300 | [diff] [blame] | 2455 | /* |
| 2456 | * SDHCI recovers from errors by resetting the cmd and data |
| 2457 | * circuits. Until that is done, there very well might be more |
| 2458 | * interrupts, so ignore them in that case. |
| 2459 | */ |
| 2460 | if (host->pending_reset) |
| 2461 | return; |
Marek Vasut | 2e4456f | 2015-11-18 10:47:02 +0100 | [diff] [blame] | 2462 | pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n", |
| 2463 | mmc_hostname(host->mmc), (unsigned)intmask); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2464 | sdhci_dumpregs(host); |
| 2465 | return; |
| 2466 | } |
| 2467 | |
Russell King | ec014cb | 2016-01-26 13:39:39 +0000 | [diff] [blame] | 2468 | if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC | |
| 2469 | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) { |
| 2470 | if (intmask & SDHCI_INT_TIMEOUT) |
| 2471 | host->cmd->error = -ETIMEDOUT; |
| 2472 | else |
| 2473 | host->cmd->error = -EILSEQ; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2474 | |
Russell King | 71fcbda | 2016-01-26 13:39:45 +0000 | [diff] [blame] | 2475 | /* |
| 2476 | * If this command initiates a data phase and a response |
| 2477 | * CRC error is signalled, the card can start transferring |
| 2478 | * data - the card may have received the command without |
| 2479 | * error. We must not terminate the mmc_request early. |
| 2480 | * |
| 2481 | * If the card did not receive the command or returned an |
| 2482 | * error which prevented it sending data, the data phase |
| 2483 | * will time out. |
| 2484 | */ |
| 2485 | if (host->cmd->data && |
| 2486 | (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) == |
| 2487 | SDHCI_INT_CRC) { |
| 2488 | host->cmd = NULL; |
| 2489 | return; |
| 2490 | } |
| 2491 | |
Adrian Hunter | a6d3bdd | 2016-06-29 16:24:27 +0300 | [diff] [blame] | 2492 | sdhci_finish_mrq(host, host->cmd->mrq); |
Pierre Ossman | e809517 | 2008-07-25 01:09:08 +0200 | [diff] [blame] | 2493 | return; |
| 2494 | } |
| 2495 | |
Pierre Ossman | e809517 | 2008-07-25 01:09:08 +0200 | [diff] [blame] | 2496 | if (intmask & SDHCI_INT_RESPONSE) |
Pierre Ossman | 43b58b3 | 2007-07-25 23:15:27 +0200 | [diff] [blame] | 2497 | sdhci_finish_command(host); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2498 | } |
| 2499 | |
George G. Davis | 0957c33 | 2010-02-18 12:32:12 -0500 | [diff] [blame] | 2500 | #ifdef CONFIG_MMC_DEBUG |
Adrian Hunter | 08621b1 | 2014-11-04 12:42:38 +0200 | [diff] [blame] | 2501 | static void sdhci_adma_show_error(struct sdhci_host *host) |
Ben Dooks | 6882a8c | 2009-06-14 13:52:38 +0100 | [diff] [blame] | 2502 | { |
Adrian Hunter | 1c3d5f6 | 2014-11-04 12:42:41 +0200 | [diff] [blame] | 2503 | void *desc = host->adma_table; |
Ben Dooks | 6882a8c | 2009-06-14 13:52:38 +0100 | [diff] [blame] | 2504 | |
| 2505 | sdhci_dumpregs(host); |
| 2506 | |
| 2507 | while (true) { |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 2508 | struct sdhci_adma2_64_desc *dma_desc = desc; |
Ben Dooks | 6882a8c | 2009-06-14 13:52:38 +0100 | [diff] [blame] | 2509 | |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 2510 | if (host->flags & SDHCI_USE_64_BIT_DMA) |
Adrian Hunter | f421865 | 2017-03-20 19:50:39 +0200 | [diff] [blame] | 2511 | DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n", |
| 2512 | desc, le32_to_cpu(dma_desc->addr_hi), |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 2513 | le32_to_cpu(dma_desc->addr_lo), |
| 2514 | le16_to_cpu(dma_desc->len), |
| 2515 | le16_to_cpu(dma_desc->cmd)); |
| 2516 | else |
Adrian Hunter | f421865 | 2017-03-20 19:50:39 +0200 | [diff] [blame] | 2517 | DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n", |
| 2518 | desc, le32_to_cpu(dma_desc->addr_lo), |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 2519 | le16_to_cpu(dma_desc->len), |
| 2520 | le16_to_cpu(dma_desc->cmd)); |
Ben Dooks | 6882a8c | 2009-06-14 13:52:38 +0100 | [diff] [blame] | 2521 | |
Adrian Hunter | 76fe379 | 2014-11-04 12:42:42 +0200 | [diff] [blame] | 2522 | desc += host->desc_sz; |
Ben Dooks | 6882a8c | 2009-06-14 13:52:38 +0100 | [diff] [blame] | 2523 | |
Adrian Hunter | 0545230 | 2014-11-04 12:42:45 +0200 | [diff] [blame] | 2524 | if (dma_desc->cmd & cpu_to_le16(ADMA2_END)) |
Ben Dooks | 6882a8c | 2009-06-14 13:52:38 +0100 | [diff] [blame] | 2525 | break; |
| 2526 | } |
| 2527 | } |
| 2528 | #else |
Adrian Hunter | 08621b1 | 2014-11-04 12:42:38 +0200 | [diff] [blame] | 2529 | static void sdhci_adma_show_error(struct sdhci_host *host) { } |
Ben Dooks | 6882a8c | 2009-06-14 13:52:38 +0100 | [diff] [blame] | 2530 | #endif |
| 2531 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2532 | static void sdhci_data_irq(struct sdhci_host *host, u32 intmask) |
| 2533 | { |
Girish K S | 069c9f1 | 2012-01-06 09:56:39 +0530 | [diff] [blame] | 2534 | u32 command; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2535 | |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 2536 | /* CMD19 generates _only_ Buffer Read Ready interrupt */ |
| 2537 | if (intmask & SDHCI_INT_DATA_AVAIL) { |
Girish K S | 069c9f1 | 2012-01-06 09:56:39 +0530 | [diff] [blame] | 2538 | command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND)); |
| 2539 | if (command == MMC_SEND_TUNING_BLOCK || |
| 2540 | command == MMC_SEND_TUNING_BLOCK_HS200) { |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 2541 | host->tuning_done = 1; |
| 2542 | wake_up(&host->buf_ready_int); |
| 2543 | return; |
| 2544 | } |
| 2545 | } |
| 2546 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2547 | if (!host->data) { |
Adrian Hunter | 7c89a3d | 2016-06-29 16:24:23 +0300 | [diff] [blame] | 2548 | struct mmc_command *data_cmd = host->data_cmd; |
| 2549 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2550 | /* |
Pierre Ossman | e809517 | 2008-07-25 01:09:08 +0200 | [diff] [blame] | 2551 | * The "data complete" interrupt is also used to |
| 2552 | * indicate that a busy state has ended. See comment |
| 2553 | * above in sdhci_cmd_irq(). |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2554 | */ |
Adrian Hunter | 7c89a3d | 2016-06-29 16:24:23 +0300 | [diff] [blame] | 2555 | if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) { |
Matthieu CASTET | c5abd5e | 2014-08-14 16:03:17 +0200 | [diff] [blame] | 2556 | if (intmask & SDHCI_INT_DATA_TIMEOUT) { |
Adrian Hunter | 69b962a | 2016-11-02 15:49:09 +0200 | [diff] [blame] | 2557 | host->data_cmd = NULL; |
Adrian Hunter | 7c89a3d | 2016-06-29 16:24:23 +0300 | [diff] [blame] | 2558 | data_cmd->error = -ETIMEDOUT; |
Adrian Hunter | a6d3bdd | 2016-06-29 16:24:27 +0300 | [diff] [blame] | 2559 | sdhci_finish_mrq(host, data_cmd->mrq); |
Matthieu CASTET | c5abd5e | 2014-08-14 16:03:17 +0200 | [diff] [blame] | 2560 | return; |
| 2561 | } |
Pierre Ossman | e809517 | 2008-07-25 01:09:08 +0200 | [diff] [blame] | 2562 | if (intmask & SDHCI_INT_DATA_END) { |
Adrian Hunter | 69b962a | 2016-11-02 15:49:09 +0200 | [diff] [blame] | 2563 | host->data_cmd = NULL; |
Chanho Min | e99783a | 2014-08-30 12:40:40 +0900 | [diff] [blame] | 2564 | /* |
| 2565 | * Some cards handle busy-end interrupt |
| 2566 | * before the command completed, so make |
| 2567 | * sure we do things in the proper order. |
| 2568 | */ |
Adrian Hunter | ea96802 | 2016-06-29 16:24:24 +0300 | [diff] [blame] | 2569 | if (host->cmd == data_cmd) |
| 2570 | return; |
| 2571 | |
Adrian Hunter | a6d3bdd | 2016-06-29 16:24:27 +0300 | [diff] [blame] | 2572 | sdhci_finish_mrq(host, data_cmd->mrq); |
Pierre Ossman | e809517 | 2008-07-25 01:09:08 +0200 | [diff] [blame] | 2573 | return; |
| 2574 | } |
| 2575 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2576 | |
Adrian Hunter | ed1563d | 2016-06-29 16:24:29 +0300 | [diff] [blame] | 2577 | /* |
| 2578 | * SDHCI recovers from errors by resetting the cmd and data |
| 2579 | * circuits. Until that is done, there very well might be more |
| 2580 | * interrupts, so ignore them in that case. |
| 2581 | */ |
| 2582 | if (host->pending_reset) |
| 2583 | return; |
| 2584 | |
Marek Vasut | 2e4456f | 2015-11-18 10:47:02 +0100 | [diff] [blame] | 2585 | pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n", |
| 2586 | mmc_hostname(host->mmc), (unsigned)intmask); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2587 | sdhci_dumpregs(host); |
| 2588 | |
| 2589 | return; |
| 2590 | } |
| 2591 | |
| 2592 | if (intmask & SDHCI_INT_DATA_TIMEOUT) |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 2593 | host->data->error = -ETIMEDOUT; |
Aries Lee | 22113ef | 2010-12-15 08:14:24 +0100 | [diff] [blame] | 2594 | else if (intmask & SDHCI_INT_DATA_END_BIT) |
| 2595 | host->data->error = -EILSEQ; |
| 2596 | else if ((intmask & SDHCI_INT_DATA_CRC) && |
| 2597 | SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND)) |
| 2598 | != MMC_BUS_TEST_R) |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 2599 | host->data->error = -EILSEQ; |
Ben Dooks | 6882a8c | 2009-06-14 13:52:38 +0100 | [diff] [blame] | 2600 | else if (intmask & SDHCI_INT_ADMA_ERROR) { |
Girish K S | a3c76eb | 2011-10-11 11:44:09 +0530 | [diff] [blame] | 2601 | pr_err("%s: ADMA error\n", mmc_hostname(host->mmc)); |
Adrian Hunter | 08621b1 | 2014-11-04 12:42:38 +0200 | [diff] [blame] | 2602 | sdhci_adma_show_error(host); |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 2603 | host->data->error = -EIO; |
Haijun Zhang | a4071fb | 2012-12-04 10:41:28 +0800 | [diff] [blame] | 2604 | if (host->ops->adma_workaround) |
| 2605 | host->ops->adma_workaround(host, intmask); |
Ben Dooks | 6882a8c | 2009-06-14 13:52:38 +0100 | [diff] [blame] | 2606 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2607 | |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 2608 | if (host->data->error) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2609 | sdhci_finish_data(host); |
| 2610 | else { |
Pierre Ossman | a406f5a | 2006-07-02 16:50:59 +0100 | [diff] [blame] | 2611 | if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL)) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2612 | sdhci_transfer_pio(host); |
| 2613 | |
Pierre Ossman | 6ba736a | 2007-05-13 22:39:23 +0200 | [diff] [blame] | 2614 | /* |
| 2615 | * We currently don't do anything fancy with DMA |
| 2616 | * boundaries, but as we can't disable the feature |
| 2617 | * we need to at least restart the transfer. |
Mikko Vinni | f6a03cb | 2011-04-12 09:36:18 -0400 | [diff] [blame] | 2618 | * |
| 2619 | * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS) |
| 2620 | * should return a valid address to continue from, but as |
| 2621 | * some controllers are faulty, don't trust them. |
Pierre Ossman | 6ba736a | 2007-05-13 22:39:23 +0200 | [diff] [blame] | 2622 | */ |
Mikko Vinni | f6a03cb | 2011-04-12 09:36:18 -0400 | [diff] [blame] | 2623 | if (intmask & SDHCI_INT_DMA_END) { |
| 2624 | u32 dmastart, dmanow; |
| 2625 | dmastart = sg_dma_address(host->data->sg); |
| 2626 | dmanow = dmastart + host->data->bytes_xfered; |
| 2627 | /* |
| 2628 | * Force update to the next DMA block boundary. |
| 2629 | */ |
| 2630 | dmanow = (dmanow & |
| 2631 | ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) + |
| 2632 | SDHCI_DEFAULT_BOUNDARY_SIZE; |
| 2633 | host->data->bytes_xfered = dmanow - dmastart; |
Adrian Hunter | f421865 | 2017-03-20 19:50:39 +0200 | [diff] [blame] | 2634 | DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n", |
| 2635 | dmastart, host->data->bytes_xfered, dmanow); |
Mikko Vinni | f6a03cb | 2011-04-12 09:36:18 -0400 | [diff] [blame] | 2636 | sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS); |
| 2637 | } |
Pierre Ossman | 6ba736a | 2007-05-13 22:39:23 +0200 | [diff] [blame] | 2638 | |
Pierre Ossman | e538fbe | 2007-08-12 16:46:32 +0200 | [diff] [blame] | 2639 | if (intmask & SDHCI_INT_DATA_END) { |
Adrian Hunter | 7c89a3d | 2016-06-29 16:24:23 +0300 | [diff] [blame] | 2640 | if (host->cmd == host->data_cmd) { |
Pierre Ossman | e538fbe | 2007-08-12 16:46:32 +0200 | [diff] [blame] | 2641 | /* |
| 2642 | * Data managed to finish before the |
| 2643 | * command completed. Make sure we do |
| 2644 | * things in the proper order. |
| 2645 | */ |
| 2646 | host->data_early = 1; |
| 2647 | } else { |
| 2648 | sdhci_finish_data(host); |
| 2649 | } |
| 2650 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2651 | } |
| 2652 | } |
| 2653 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 2654 | static irqreturn_t sdhci_irq(int irq, void *dev_id) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2655 | { |
Russell King | 781e989 | 2014-04-25 12:55:46 +0100 | [diff] [blame] | 2656 | irqreturn_t result = IRQ_NONE; |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2657 | struct sdhci_host *host = dev_id; |
Russell King | 4100500 | 2014-04-25 12:55:36 +0100 | [diff] [blame] | 2658 | u32 intmask, mask, unexpected = 0; |
Russell King | 781e989 | 2014-04-25 12:55:46 +0100 | [diff] [blame] | 2659 | int max_loops = 16; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2660 | |
| 2661 | spin_lock(&host->lock); |
| 2662 | |
Russell King | be13855 | 2014-04-25 12:55:56 +0100 | [diff] [blame] | 2663 | if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) { |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2664 | spin_unlock(&host->lock); |
Adrian Hunter | 655bca7 | 2014-03-11 10:09:36 +0200 | [diff] [blame] | 2665 | return IRQ_NONE; |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2666 | } |
| 2667 | |
Anton Vorontsov | 4e4141a | 2009-03-17 00:13:46 +0300 | [diff] [blame] | 2668 | intmask = sdhci_readl(host, SDHCI_INT_STATUS); |
Mark Lord | 62df67a5 | 2007-03-06 13:30:13 +0100 | [diff] [blame] | 2669 | if (!intmask || intmask == 0xffffffff) { |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2670 | result = IRQ_NONE; |
| 2671 | goto out; |
| 2672 | } |
| 2673 | |
Russell King | 4100500 | 2014-04-25 12:55:36 +0100 | [diff] [blame] | 2674 | do { |
Adrian Hunter | f12e39d | 2017-03-20 19:50:47 +0200 | [diff] [blame] | 2675 | DBG("IRQ status 0x%08x\n", intmask); |
| 2676 | |
| 2677 | if (host->ops->irq) { |
| 2678 | intmask = host->ops->irq(host, intmask); |
| 2679 | if (!intmask) |
| 2680 | goto cont; |
| 2681 | } |
| 2682 | |
Russell King | 4100500 | 2014-04-25 12:55:36 +0100 | [diff] [blame] | 2683 | /* Clear selected interrupts. */ |
| 2684 | mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK | |
| 2685 | SDHCI_INT_BUS_POWER); |
| 2686 | sdhci_writel(host, mask, SDHCI_INT_STATUS); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2687 | |
Russell King | 4100500 | 2014-04-25 12:55:36 +0100 | [diff] [blame] | 2688 | if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) { |
| 2689 | u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) & |
| 2690 | SDHCI_CARD_PRESENT; |
| 2691 | |
| 2692 | /* |
| 2693 | * There is a observation on i.mx esdhc. INSERT |
| 2694 | * bit will be immediately set again when it gets |
| 2695 | * cleared, if a card is inserted. We have to mask |
| 2696 | * the irq to prevent interrupt storm which will |
| 2697 | * freeze the system. And the REMOVE gets the |
| 2698 | * same situation. |
| 2699 | * |
| 2700 | * More testing are needed here to ensure it works |
| 2701 | * for other platforms though. |
| 2702 | */ |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 2703 | host->ier &= ~(SDHCI_INT_CARD_INSERT | |
| 2704 | SDHCI_INT_CARD_REMOVE); |
| 2705 | host->ier |= present ? SDHCI_INT_CARD_REMOVE : |
| 2706 | SDHCI_INT_CARD_INSERT; |
| 2707 | sdhci_writel(host, host->ier, SDHCI_INT_ENABLE); |
| 2708 | sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE); |
Russell King | 4100500 | 2014-04-25 12:55:36 +0100 | [diff] [blame] | 2709 | |
| 2710 | sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT | |
| 2711 | SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS); |
Russell King | 3560db8 | 2014-04-25 12:55:51 +0100 | [diff] [blame] | 2712 | |
| 2713 | host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT | |
| 2714 | SDHCI_INT_CARD_REMOVE); |
| 2715 | result = IRQ_WAKE_THREAD; |
Russell King | 4100500 | 2014-04-25 12:55:36 +0100 | [diff] [blame] | 2716 | } |
| 2717 | |
| 2718 | if (intmask & SDHCI_INT_CMD_MASK) |
Adrian Hunter | fc605f1 | 2016-10-05 12:11:21 +0300 | [diff] [blame] | 2719 | sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK); |
Russell King | 4100500 | 2014-04-25 12:55:36 +0100 | [diff] [blame] | 2720 | |
| 2721 | if (intmask & SDHCI_INT_DATA_MASK) |
| 2722 | sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK); |
| 2723 | |
| 2724 | if (intmask & SDHCI_INT_BUS_POWER) |
| 2725 | pr_err("%s: Card is consuming too much power!\n", |
| 2726 | mmc_hostname(host->mmc)); |
| 2727 | |
Dong Aisheng | f37b20e | 2016-07-12 15:46:17 +0800 | [diff] [blame] | 2728 | if (intmask & SDHCI_INT_RETUNE) |
| 2729 | mmc_retune_needed(host->mmc); |
| 2730 | |
Gabriel Krisman Bertazi | 161e6d4 | 2017-01-16 12:23:42 -0200 | [diff] [blame] | 2731 | if ((intmask & SDHCI_INT_CARD_INT) && |
| 2732 | (host->ier & SDHCI_INT_CARD_INT)) { |
Russell King | 781e989 | 2014-04-25 12:55:46 +0100 | [diff] [blame] | 2733 | sdhci_enable_sdio_irq_nolock(host, false); |
| 2734 | host->thread_isr |= SDHCI_INT_CARD_INT; |
| 2735 | result = IRQ_WAKE_THREAD; |
| 2736 | } |
Russell King | 4100500 | 2014-04-25 12:55:36 +0100 | [diff] [blame] | 2737 | |
| 2738 | intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE | |
| 2739 | SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK | |
| 2740 | SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER | |
Dong Aisheng | f37b20e | 2016-07-12 15:46:17 +0800 | [diff] [blame] | 2741 | SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT); |
Russell King | 4100500 | 2014-04-25 12:55:36 +0100 | [diff] [blame] | 2742 | |
| 2743 | if (intmask) { |
| 2744 | unexpected |= intmask; |
| 2745 | sdhci_writel(host, intmask, SDHCI_INT_STATUS); |
| 2746 | } |
Adrian Hunter | f12e39d | 2017-03-20 19:50:47 +0200 | [diff] [blame] | 2747 | cont: |
Russell King | 781e989 | 2014-04-25 12:55:46 +0100 | [diff] [blame] | 2748 | if (result == IRQ_NONE) |
| 2749 | result = IRQ_HANDLED; |
Russell King | 4100500 | 2014-04-25 12:55:36 +0100 | [diff] [blame] | 2750 | |
| 2751 | intmask = sdhci_readl(host, SDHCI_INT_STATUS); |
Russell King | 4100500 | 2014-04-25 12:55:36 +0100 | [diff] [blame] | 2752 | } while (intmask && --max_loops); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2753 | out: |
| 2754 | spin_unlock(&host->lock); |
| 2755 | |
Alexander Stein | 6379b23 | 2012-03-14 09:52:10 +0100 | [diff] [blame] | 2756 | if (unexpected) { |
| 2757 | pr_err("%s: Unexpected interrupt 0x%08x.\n", |
| 2758 | mmc_hostname(host->mmc), unexpected); |
| 2759 | sdhci_dumpregs(host); |
| 2760 | } |
Pierre Ossman | f75979b | 2007-09-04 07:59:18 +0200 | [diff] [blame] | 2761 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2762 | return result; |
| 2763 | } |
| 2764 | |
Russell King | 781e989 | 2014-04-25 12:55:46 +0100 | [diff] [blame] | 2765 | static irqreturn_t sdhci_thread_irq(int irq, void *dev_id) |
| 2766 | { |
| 2767 | struct sdhci_host *host = dev_id; |
| 2768 | unsigned long flags; |
| 2769 | u32 isr; |
| 2770 | |
| 2771 | spin_lock_irqsave(&host->lock, flags); |
| 2772 | isr = host->thread_isr; |
| 2773 | host->thread_isr = 0; |
| 2774 | spin_unlock_irqrestore(&host->lock, flags); |
| 2775 | |
Russell King | 3560db8 | 2014-04-25 12:55:51 +0100 | [diff] [blame] | 2776 | if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) { |
Adrian Hunter | d3940f2 | 2016-06-29 16:24:14 +0300 | [diff] [blame] | 2777 | struct mmc_host *mmc = host->mmc; |
| 2778 | |
| 2779 | mmc->ops->card_event(mmc); |
| 2780 | mmc_detect_change(mmc, msecs_to_jiffies(200)); |
Russell King | 3560db8 | 2014-04-25 12:55:51 +0100 | [diff] [blame] | 2781 | } |
| 2782 | |
Russell King | 781e989 | 2014-04-25 12:55:46 +0100 | [diff] [blame] | 2783 | if (isr & SDHCI_INT_CARD_INT) { |
| 2784 | sdio_run_irqs(host->mmc); |
| 2785 | |
| 2786 | spin_lock_irqsave(&host->lock, flags); |
| 2787 | if (host->flags & SDHCI_SDIO_IRQ_ENABLED) |
| 2788 | sdhci_enable_sdio_irq_nolock(host, true); |
| 2789 | spin_unlock_irqrestore(&host->lock, flags); |
| 2790 | } |
| 2791 | |
| 2792 | return isr ? IRQ_HANDLED : IRQ_NONE; |
| 2793 | } |
| 2794 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2795 | /*****************************************************************************\ |
| 2796 | * * |
| 2797 | * Suspend/resume * |
| 2798 | * * |
| 2799 | \*****************************************************************************/ |
| 2800 | |
| 2801 | #ifdef CONFIG_PM |
Ludovic Desroches | 84d6260 | 2016-05-13 15:16:02 +0200 | [diff] [blame] | 2802 | /* |
| 2803 | * To enable wakeup events, the corresponding events have to be enabled in |
| 2804 | * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal |
| 2805 | * Table' in the SD Host Controller Standard Specification. |
| 2806 | * It is useless to restore SDHCI_INT_ENABLE state in |
| 2807 | * sdhci_disable_irq_wakeups() since it will be set by |
| 2808 | * sdhci_enable_card_detection() or sdhci_init(). |
| 2809 | */ |
Kevin Liu | ad080d7 | 2013-01-05 17:21:33 +0800 | [diff] [blame] | 2810 | void sdhci_enable_irq_wakeups(struct sdhci_host *host) |
| 2811 | { |
| 2812 | u8 val; |
| 2813 | u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
| 2814 | | SDHCI_WAKE_ON_INT; |
Ludovic Desroches | 84d6260 | 2016-05-13 15:16:02 +0200 | [diff] [blame] | 2815 | u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE | |
| 2816 | SDHCI_INT_CARD_INT; |
Kevin Liu | ad080d7 | 2013-01-05 17:21:33 +0800 | [diff] [blame] | 2817 | |
| 2818 | val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL); |
| 2819 | val |= mask ; |
| 2820 | /* Avoid fake wake up */ |
Ludovic Desroches | 84d6260 | 2016-05-13 15:16:02 +0200 | [diff] [blame] | 2821 | if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) { |
Kevin Liu | ad080d7 | 2013-01-05 17:21:33 +0800 | [diff] [blame] | 2822 | val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE); |
Ludovic Desroches | 84d6260 | 2016-05-13 15:16:02 +0200 | [diff] [blame] | 2823 | irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE); |
| 2824 | } |
Kevin Liu | ad080d7 | 2013-01-05 17:21:33 +0800 | [diff] [blame] | 2825 | sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL); |
Ludovic Desroches | 84d6260 | 2016-05-13 15:16:02 +0200 | [diff] [blame] | 2826 | sdhci_writel(host, irq_val, SDHCI_INT_ENABLE); |
Kevin Liu | ad080d7 | 2013-01-05 17:21:33 +0800 | [diff] [blame] | 2827 | } |
| 2828 | EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups); |
| 2829 | |
Fabio Estevam | 0b10f47 | 2014-08-30 14:53:13 -0300 | [diff] [blame] | 2830 | static void sdhci_disable_irq_wakeups(struct sdhci_host *host) |
Kevin Liu | ad080d7 | 2013-01-05 17:21:33 +0800 | [diff] [blame] | 2831 | { |
| 2832 | u8 val; |
| 2833 | u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
| 2834 | | SDHCI_WAKE_ON_INT; |
| 2835 | |
| 2836 | val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL); |
| 2837 | val &= ~mask; |
| 2838 | sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL); |
| 2839 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2840 | |
Manuel Lauss | 29495aa | 2011-11-03 11:09:45 +0100 | [diff] [blame] | 2841 | int sdhci_suspend_host(struct sdhci_host *host) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2842 | { |
Anton Vorontsov | 7260cf5 | 2009-03-17 00:13:48 +0300 | [diff] [blame] | 2843 | sdhci_disable_card_detection(host); |
| 2844 | |
Adrian Hunter | 66c39dfc | 2015-05-07 13:10:21 +0300 | [diff] [blame] | 2845 | mmc_retune_timer_stop(host->mmc); |
Arindam Nath | cf2b5ee | 2011-05-05 12:19:07 +0530 | [diff] [blame] | 2846 | |
Kevin Liu | ad080d7 | 2013-01-05 17:21:33 +0800 | [diff] [blame] | 2847 | if (!device_may_wakeup(mmc_dev(host->mmc))) { |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 2848 | host->ier = 0; |
| 2849 | sdhci_writel(host, 0, SDHCI_INT_ENABLE); |
| 2850 | sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE); |
Kevin Liu | ad080d7 | 2013-01-05 17:21:33 +0800 | [diff] [blame] | 2851 | free_irq(host->irq, host); |
| 2852 | } else { |
| 2853 | sdhci_enable_irq_wakeups(host); |
| 2854 | enable_irq_wake(host->irq); |
| 2855 | } |
Ulf Hansson | 4ee14ec | 2013-09-25 14:15:24 +0200 | [diff] [blame] | 2856 | return 0; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2857 | } |
| 2858 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 2859 | EXPORT_SYMBOL_GPL(sdhci_suspend_host); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2860 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 2861 | int sdhci_resume_host(struct sdhci_host *host) |
| 2862 | { |
Adrian Hunter | d3940f2 | 2016-06-29 16:24:14 +0300 | [diff] [blame] | 2863 | struct mmc_host *mmc = host->mmc; |
Ulf Hansson | 4ee14ec | 2013-09-25 14:15:24 +0200 | [diff] [blame] | 2864 | int ret = 0; |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 2865 | |
Richard Röjfors | a13abc7 | 2009-09-22 16:45:30 -0700 | [diff] [blame] | 2866 | if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) { |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 2867 | if (host->ops->enable_dma) |
| 2868 | host->ops->enable_dma(host); |
| 2869 | } |
| 2870 | |
Adrian Hunter | 6308d29 | 2012-02-07 14:48:54 +0200 | [diff] [blame] | 2871 | if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) && |
| 2872 | (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) { |
| 2873 | /* Card keeps power but host controller does not */ |
| 2874 | sdhci_init(host, 0); |
| 2875 | host->pwr = 0; |
| 2876 | host->clock = 0; |
Adrian Hunter | d3940f2 | 2016-06-29 16:24:14 +0300 | [diff] [blame] | 2877 | mmc->ops->set_ios(mmc, &mmc->ios); |
Adrian Hunter | 6308d29 | 2012-02-07 14:48:54 +0200 | [diff] [blame] | 2878 | } else { |
| 2879 | sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER)); |
| 2880 | mmiowb(); |
| 2881 | } |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 2882 | |
Haibo Chen | 14a7b4164 | 2015-09-15 18:32:58 +0800 | [diff] [blame] | 2883 | if (!device_may_wakeup(mmc_dev(host->mmc))) { |
| 2884 | ret = request_threaded_irq(host->irq, sdhci_irq, |
| 2885 | sdhci_thread_irq, IRQF_SHARED, |
| 2886 | mmc_hostname(host->mmc), host); |
| 2887 | if (ret) |
| 2888 | return ret; |
| 2889 | } else { |
| 2890 | sdhci_disable_irq_wakeups(host); |
| 2891 | disable_irq_wake(host->irq); |
| 2892 | } |
| 2893 | |
Anton Vorontsov | 7260cf5 | 2009-03-17 00:13:48 +0300 | [diff] [blame] | 2894 | sdhci_enable_card_detection(host); |
| 2895 | |
Nicolas Pitre | 2f4cbb3 | 2010-03-05 13:43:32 -0800 | [diff] [blame] | 2896 | return ret; |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 2897 | } |
| 2898 | |
| 2899 | EXPORT_SYMBOL_GPL(sdhci_resume_host); |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2900 | |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2901 | int sdhci_runtime_suspend_host(struct sdhci_host *host) |
| 2902 | { |
| 2903 | unsigned long flags; |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2904 | |
Adrian Hunter | 66c39dfc | 2015-05-07 13:10:21 +0300 | [diff] [blame] | 2905 | mmc_retune_timer_stop(host->mmc); |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2906 | |
| 2907 | spin_lock_irqsave(&host->lock, flags); |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 2908 | host->ier &= SDHCI_INT_CARD_INT; |
| 2909 | sdhci_writel(host, host->ier, SDHCI_INT_ENABLE); |
| 2910 | sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE); |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2911 | spin_unlock_irqrestore(&host->lock, flags); |
| 2912 | |
Russell King | 781e989 | 2014-04-25 12:55:46 +0100 | [diff] [blame] | 2913 | synchronize_hardirq(host->irq); |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2914 | |
| 2915 | spin_lock_irqsave(&host->lock, flags); |
| 2916 | host->runtime_suspended = true; |
| 2917 | spin_unlock_irqrestore(&host->lock, flags); |
| 2918 | |
Markus Pargmann | 8a125ba | 2014-06-04 15:24:29 +0200 | [diff] [blame] | 2919 | return 0; |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2920 | } |
| 2921 | EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host); |
| 2922 | |
| 2923 | int sdhci_runtime_resume_host(struct sdhci_host *host) |
| 2924 | { |
Adrian Hunter | d3940f2 | 2016-06-29 16:24:14 +0300 | [diff] [blame] | 2925 | struct mmc_host *mmc = host->mmc; |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2926 | unsigned long flags; |
Markus Pargmann | 8a125ba | 2014-06-04 15:24:29 +0200 | [diff] [blame] | 2927 | int host_flags = host->flags; |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2928 | |
| 2929 | if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) { |
| 2930 | if (host->ops->enable_dma) |
| 2931 | host->ops->enable_dma(host); |
| 2932 | } |
| 2933 | |
| 2934 | sdhci_init(host, 0); |
| 2935 | |
Adrian Hunter | 84ec048 | 2016-12-19 15:33:11 +0200 | [diff] [blame] | 2936 | if (mmc->ios.power_mode != MMC_POWER_UNDEFINED) { |
| 2937 | /* Force clock and power re-program */ |
| 2938 | host->pwr = 0; |
| 2939 | host->clock = 0; |
| 2940 | mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios); |
| 2941 | mmc->ops->set_ios(mmc, &mmc->ios); |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2942 | |
Adrian Hunter | 84ec048 | 2016-12-19 15:33:11 +0200 | [diff] [blame] | 2943 | if ((host_flags & SDHCI_PV_ENABLED) && |
| 2944 | !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) { |
| 2945 | spin_lock_irqsave(&host->lock, flags); |
| 2946 | sdhci_enable_preset_value(host, true); |
| 2947 | spin_unlock_irqrestore(&host->lock, flags); |
| 2948 | } |
| 2949 | |
| 2950 | if ((mmc->caps2 & MMC_CAP2_HS400_ES) && |
| 2951 | mmc->ops->hs400_enhanced_strobe) |
| 2952 | mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios); |
Kevin Liu | 5298338 | 2013-01-31 11:31:37 +0800 | [diff] [blame] | 2953 | } |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2954 | |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2955 | spin_lock_irqsave(&host->lock, flags); |
| 2956 | |
| 2957 | host->runtime_suspended = false; |
| 2958 | |
| 2959 | /* Enable SDIO IRQ */ |
Russell King | ef10433 | 2014-04-25 12:55:41 +0100 | [diff] [blame] | 2960 | if (host->flags & SDHCI_SDIO_IRQ_ENABLED) |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2961 | sdhci_enable_sdio_irq_nolock(host, true); |
| 2962 | |
| 2963 | /* Enable Card Detection */ |
| 2964 | sdhci_enable_card_detection(host); |
| 2965 | |
| 2966 | spin_unlock_irqrestore(&host->lock, flags); |
| 2967 | |
Markus Pargmann | 8a125ba | 2014-06-04 15:24:29 +0200 | [diff] [blame] | 2968 | return 0; |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2969 | } |
| 2970 | EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host); |
| 2971 | |
Rafael J. Wysocki | 162d6f9 | 2014-12-05 03:05:33 +0100 | [diff] [blame] | 2972 | #endif /* CONFIG_PM */ |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 2973 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 2974 | /*****************************************************************************\ |
| 2975 | * * |
Adrian Hunter | f12e39d | 2017-03-20 19:50:47 +0200 | [diff] [blame] | 2976 | * Command Queue Engine (CQE) helpers * |
| 2977 | * * |
| 2978 | \*****************************************************************************/ |
| 2979 | |
| 2980 | void sdhci_cqe_enable(struct mmc_host *mmc) |
| 2981 | { |
| 2982 | struct sdhci_host *host = mmc_priv(mmc); |
| 2983 | unsigned long flags; |
| 2984 | u8 ctrl; |
| 2985 | |
| 2986 | spin_lock_irqsave(&host->lock, flags); |
| 2987 | |
| 2988 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); |
| 2989 | ctrl &= ~SDHCI_CTRL_DMA_MASK; |
| 2990 | if (host->flags & SDHCI_USE_64_BIT_DMA) |
| 2991 | ctrl |= SDHCI_CTRL_ADMA64; |
| 2992 | else |
| 2993 | ctrl |= SDHCI_CTRL_ADMA32; |
| 2994 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
| 2995 | |
| 2996 | sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG, 512), |
| 2997 | SDHCI_BLOCK_SIZE); |
| 2998 | |
| 2999 | /* Set maximum timeout */ |
| 3000 | sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL); |
| 3001 | |
| 3002 | host->ier = host->cqe_ier; |
| 3003 | |
| 3004 | sdhci_writel(host, host->ier, SDHCI_INT_ENABLE); |
| 3005 | sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE); |
| 3006 | |
| 3007 | host->cqe_on = true; |
| 3008 | |
| 3009 | pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n", |
| 3010 | mmc_hostname(mmc), host->ier, |
| 3011 | sdhci_readl(host, SDHCI_INT_STATUS)); |
| 3012 | |
| 3013 | mmiowb(); |
| 3014 | spin_unlock_irqrestore(&host->lock, flags); |
| 3015 | } |
| 3016 | EXPORT_SYMBOL_GPL(sdhci_cqe_enable); |
| 3017 | |
| 3018 | void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery) |
| 3019 | { |
| 3020 | struct sdhci_host *host = mmc_priv(mmc); |
| 3021 | unsigned long flags; |
| 3022 | |
| 3023 | spin_lock_irqsave(&host->lock, flags); |
| 3024 | |
| 3025 | sdhci_set_default_irqs(host); |
| 3026 | |
| 3027 | host->cqe_on = false; |
| 3028 | |
| 3029 | if (recovery) { |
| 3030 | sdhci_do_reset(host, SDHCI_RESET_CMD); |
| 3031 | sdhci_do_reset(host, SDHCI_RESET_DATA); |
| 3032 | } |
| 3033 | |
| 3034 | pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n", |
| 3035 | mmc_hostname(mmc), host->ier, |
| 3036 | sdhci_readl(host, SDHCI_INT_STATUS)); |
| 3037 | |
| 3038 | mmiowb(); |
| 3039 | spin_unlock_irqrestore(&host->lock, flags); |
| 3040 | } |
| 3041 | EXPORT_SYMBOL_GPL(sdhci_cqe_disable); |
| 3042 | |
| 3043 | bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error, |
| 3044 | int *data_error) |
| 3045 | { |
| 3046 | u32 mask; |
| 3047 | |
| 3048 | if (!host->cqe_on) |
| 3049 | return false; |
| 3050 | |
| 3051 | if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC)) |
| 3052 | *cmd_error = -EILSEQ; |
| 3053 | else if (intmask & SDHCI_INT_TIMEOUT) |
| 3054 | *cmd_error = -ETIMEDOUT; |
| 3055 | else |
| 3056 | *cmd_error = 0; |
| 3057 | |
| 3058 | if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC)) |
| 3059 | *data_error = -EILSEQ; |
| 3060 | else if (intmask & SDHCI_INT_DATA_TIMEOUT) |
| 3061 | *data_error = -ETIMEDOUT; |
| 3062 | else if (intmask & SDHCI_INT_ADMA_ERROR) |
| 3063 | *data_error = -EIO; |
| 3064 | else |
| 3065 | *data_error = 0; |
| 3066 | |
| 3067 | /* Clear selected interrupts. */ |
| 3068 | mask = intmask & host->cqe_ier; |
| 3069 | sdhci_writel(host, mask, SDHCI_INT_STATUS); |
| 3070 | |
| 3071 | if (intmask & SDHCI_INT_BUS_POWER) |
| 3072 | pr_err("%s: Card is consuming too much power!\n", |
| 3073 | mmc_hostname(host->mmc)); |
| 3074 | |
| 3075 | intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR); |
| 3076 | if (intmask) { |
| 3077 | sdhci_writel(host, intmask, SDHCI_INT_STATUS); |
| 3078 | pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n", |
| 3079 | mmc_hostname(host->mmc), intmask); |
| 3080 | sdhci_dumpregs(host); |
| 3081 | } |
| 3082 | |
| 3083 | return true; |
| 3084 | } |
| 3085 | EXPORT_SYMBOL_GPL(sdhci_cqe_irq); |
| 3086 | |
| 3087 | /*****************************************************************************\ |
| 3088 | * * |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3089 | * Device allocation/registration * |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3090 | * * |
| 3091 | \*****************************************************************************/ |
| 3092 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3093 | struct sdhci_host *sdhci_alloc_host(struct device *dev, |
| 3094 | size_t priv_size) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3095 | { |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3096 | struct mmc_host *mmc; |
| 3097 | struct sdhci_host *host; |
| 3098 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3099 | WARN_ON(dev == NULL); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3100 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3101 | mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3102 | if (!mmc) |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3103 | return ERR_PTR(-ENOMEM); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3104 | |
| 3105 | host = mmc_priv(mmc); |
| 3106 | host->mmc = mmc; |
Adrian Hunter | bf60e59 | 2016-02-09 16:12:35 +0200 | [diff] [blame] | 3107 | host->mmc_host_ops = sdhci_ops; |
| 3108 | mmc->ops = &host->mmc_host_ops; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3109 | |
Adrian Hunter | 8cb851a | 2016-06-29 16:24:16 +0300 | [diff] [blame] | 3110 | host->flags = SDHCI_SIGNALING_330; |
| 3111 | |
Adrian Hunter | f12e39d | 2017-03-20 19:50:47 +0200 | [diff] [blame] | 3112 | host->cqe_ier = SDHCI_CQE_INT_MASK; |
| 3113 | host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK; |
| 3114 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3115 | return host; |
| 3116 | } |
Pierre Ossman | 8a4da14 | 2006-10-04 02:15:40 -0700 | [diff] [blame] | 3117 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3118 | EXPORT_SYMBOL_GPL(sdhci_alloc_host); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3119 | |
Alexandre Courbot | 7b91369 | 2016-03-07 11:07:55 +0900 | [diff] [blame] | 3120 | static int sdhci_set_dma_mask(struct sdhci_host *host) |
| 3121 | { |
| 3122 | struct mmc_host *mmc = host->mmc; |
| 3123 | struct device *dev = mmc_dev(mmc); |
| 3124 | int ret = -EINVAL; |
| 3125 | |
| 3126 | if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA) |
| 3127 | host->flags &= ~SDHCI_USE_64_BIT_DMA; |
| 3128 | |
| 3129 | /* Try 64-bit mask if hardware is capable of it */ |
| 3130 | if (host->flags & SDHCI_USE_64_BIT_DMA) { |
| 3131 | ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)); |
| 3132 | if (ret) { |
| 3133 | pr_warn("%s: Failed to set 64-bit DMA mask.\n", |
| 3134 | mmc_hostname(mmc)); |
| 3135 | host->flags &= ~SDHCI_USE_64_BIT_DMA; |
| 3136 | } |
| 3137 | } |
| 3138 | |
| 3139 | /* 32-bit mask as default & fallback */ |
| 3140 | if (ret) { |
| 3141 | ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)); |
| 3142 | if (ret) |
| 3143 | pr_warn("%s: Failed to set 32-bit DMA mask.\n", |
| 3144 | mmc_hostname(mmc)); |
| 3145 | } |
| 3146 | |
| 3147 | return ret; |
| 3148 | } |
| 3149 | |
Adrian Hunter | 6132a3b | 2016-06-29 16:24:18 +0300 | [diff] [blame] | 3150 | void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1) |
| 3151 | { |
| 3152 | u16 v; |
Zach Brown | 92e0c44 | 2016-11-02 10:26:16 -0500 | [diff] [blame] | 3153 | u64 dt_caps_mask = 0; |
| 3154 | u64 dt_caps = 0; |
Adrian Hunter | 6132a3b | 2016-06-29 16:24:18 +0300 | [diff] [blame] | 3155 | |
| 3156 | if (host->read_caps) |
| 3157 | return; |
| 3158 | |
| 3159 | host->read_caps = true; |
| 3160 | |
| 3161 | if (debug_quirks) |
| 3162 | host->quirks = debug_quirks; |
| 3163 | |
| 3164 | if (debug_quirks2) |
| 3165 | host->quirks2 = debug_quirks2; |
| 3166 | |
| 3167 | sdhci_do_reset(host, SDHCI_RESET_ALL); |
| 3168 | |
Zach Brown | 92e0c44 | 2016-11-02 10:26:16 -0500 | [diff] [blame] | 3169 | of_property_read_u64(mmc_dev(host->mmc)->of_node, |
| 3170 | "sdhci-caps-mask", &dt_caps_mask); |
| 3171 | of_property_read_u64(mmc_dev(host->mmc)->of_node, |
| 3172 | "sdhci-caps", &dt_caps); |
| 3173 | |
Adrian Hunter | 6132a3b | 2016-06-29 16:24:18 +0300 | [diff] [blame] | 3174 | v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION); |
| 3175 | host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT; |
| 3176 | |
| 3177 | if (host->quirks & SDHCI_QUIRK_MISSING_CAPS) |
| 3178 | return; |
| 3179 | |
Zach Brown | 92e0c44 | 2016-11-02 10:26:16 -0500 | [diff] [blame] | 3180 | if (caps) { |
| 3181 | host->caps = *caps; |
| 3182 | } else { |
| 3183 | host->caps = sdhci_readl(host, SDHCI_CAPABILITIES); |
| 3184 | host->caps &= ~lower_32_bits(dt_caps_mask); |
| 3185 | host->caps |= lower_32_bits(dt_caps); |
| 3186 | } |
Adrian Hunter | 6132a3b | 2016-06-29 16:24:18 +0300 | [diff] [blame] | 3187 | |
| 3188 | if (host->version < SDHCI_SPEC_300) |
| 3189 | return; |
| 3190 | |
Zach Brown | 92e0c44 | 2016-11-02 10:26:16 -0500 | [diff] [blame] | 3191 | if (caps1) { |
| 3192 | host->caps1 = *caps1; |
| 3193 | } else { |
| 3194 | host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1); |
| 3195 | host->caps1 &= ~upper_32_bits(dt_caps_mask); |
| 3196 | host->caps1 |= upper_32_bits(dt_caps); |
| 3197 | } |
Adrian Hunter | 6132a3b | 2016-06-29 16:24:18 +0300 | [diff] [blame] | 3198 | } |
| 3199 | EXPORT_SYMBOL_GPL(__sdhci_read_caps); |
| 3200 | |
Adrian Hunter | 52f5336 | 2016-06-29 16:24:15 +0300 | [diff] [blame] | 3201 | int sdhci_setup_host(struct sdhci_host *host) |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3202 | { |
| 3203 | struct mmc_host *mmc; |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3204 | u32 max_current_caps; |
| 3205 | unsigned int ocr_avail; |
Adrian Hunter | f5fa92e | 2014-09-24 10:27:32 +0300 | [diff] [blame] | 3206 | unsigned int override_timeout_clk; |
Dong Aisheng | 5924175 | 2015-07-22 20:53:07 +0800 | [diff] [blame] | 3207 | u32 max_clk; |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3208 | int ret; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3209 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3210 | WARN_ON(host == NULL); |
| 3211 | if (host == NULL) |
| 3212 | return -EINVAL; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3213 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3214 | mmc = host->mmc; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3215 | |
Jon Hunter | efba142 | 2016-07-12 14:53:36 +0100 | [diff] [blame] | 3216 | /* |
| 3217 | * If there are external regulators, get them. Note this must be done |
| 3218 | * early before resetting the host and reading the capabilities so that |
| 3219 | * the host can take the appropriate action if regulators are not |
| 3220 | * available. |
| 3221 | */ |
| 3222 | ret = mmc_regulator_get_supply(mmc); |
| 3223 | if (ret == -EPROBE_DEFER) |
| 3224 | return ret; |
| 3225 | |
Adrian Hunter | 6132a3b | 2016-06-29 16:24:18 +0300 | [diff] [blame] | 3226 | sdhci_read_caps(host); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3227 | |
Adrian Hunter | f5fa92e | 2014-09-24 10:27:32 +0300 | [diff] [blame] | 3228 | override_timeout_clk = host->timeout_clk; |
| 3229 | |
Zhangfei Gao | 85105c5 | 2010-08-06 07:10:01 +0800 | [diff] [blame] | 3230 | if (host->version > SDHCI_SPEC_300) { |
Marek Vasut | 2e4456f | 2015-11-18 10:47:02 +0100 | [diff] [blame] | 3231 | pr_err("%s: Unknown controller version (%d). You may experience problems.\n", |
| 3232 | mmc_hostname(mmc), host->version); |
Pierre Ossman | 4a96550 | 2006-06-30 02:22:29 -0700 | [diff] [blame] | 3233 | } |
| 3234 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3235 | if (host->quirks & SDHCI_QUIRK_FORCE_DMA) |
Richard Röjfors | a13abc7 | 2009-09-22 16:45:30 -0700 | [diff] [blame] | 3236 | host->flags |= SDHCI_USE_SDMA; |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3237 | else if (!(host->caps & SDHCI_CAN_DO_SDMA)) |
Richard Röjfors | a13abc7 | 2009-09-22 16:45:30 -0700 | [diff] [blame] | 3238 | DBG("Controller doesn't have SDMA capability\n"); |
Pierre Ossman | 6743527 | 2006-06-30 02:22:31 -0700 | [diff] [blame] | 3239 | else |
Richard Röjfors | a13abc7 | 2009-09-22 16:45:30 -0700 | [diff] [blame] | 3240 | host->flags |= SDHCI_USE_SDMA; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3241 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3242 | if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) && |
Richard Röjfors | a13abc7 | 2009-09-22 16:45:30 -0700 | [diff] [blame] | 3243 | (host->flags & SDHCI_USE_SDMA)) { |
Rolf Eike Beer | cee687c | 2007-11-02 15:22:30 +0100 | [diff] [blame] | 3244 | DBG("Disabling DMA as it is marked broken\n"); |
Richard Röjfors | a13abc7 | 2009-09-22 16:45:30 -0700 | [diff] [blame] | 3245 | host->flags &= ~SDHCI_USE_SDMA; |
Feng Tang | 7c168e3 | 2007-09-30 12:44:18 +0200 | [diff] [blame] | 3246 | } |
| 3247 | |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3248 | if ((host->version >= SDHCI_SPEC_200) && |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3249 | (host->caps & SDHCI_CAN_DO_ADMA2)) |
Richard Röjfors | a13abc7 | 2009-09-22 16:45:30 -0700 | [diff] [blame] | 3250 | host->flags |= SDHCI_USE_ADMA; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3251 | |
| 3252 | if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) && |
| 3253 | (host->flags & SDHCI_USE_ADMA)) { |
| 3254 | DBG("Disabling ADMA as it is marked broken\n"); |
| 3255 | host->flags &= ~SDHCI_USE_ADMA; |
| 3256 | } |
| 3257 | |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 3258 | /* |
| 3259 | * It is assumed that a 64-bit capable device has set a 64-bit DMA mask |
| 3260 | * and *must* do 64-bit DMA. A driver has the opportunity to change |
| 3261 | * that during the first call to ->enable_dma(). Similarly |
| 3262 | * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to |
| 3263 | * implement. |
| 3264 | */ |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3265 | if (host->caps & SDHCI_CAN_64BIT) |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 3266 | host->flags |= SDHCI_USE_64_BIT_DMA; |
| 3267 | |
Richard Röjfors | a13abc7 | 2009-09-22 16:45:30 -0700 | [diff] [blame] | 3268 | if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) { |
Alexandre Courbot | 7b91369 | 2016-03-07 11:07:55 +0900 | [diff] [blame] | 3269 | ret = sdhci_set_dma_mask(host); |
| 3270 | |
| 3271 | if (!ret && host->ops->enable_dma) |
| 3272 | ret = host->ops->enable_dma(host); |
| 3273 | |
| 3274 | if (ret) { |
| 3275 | pr_warn("%s: No suitable DMA available - falling back to PIO\n", |
| 3276 | mmc_hostname(mmc)); |
| 3277 | host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA); |
| 3278 | |
| 3279 | ret = 0; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3280 | } |
| 3281 | } |
| 3282 | |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 3283 | /* SDMA does not support 64-bit DMA */ |
| 3284 | if (host->flags & SDHCI_USE_64_BIT_DMA) |
| 3285 | host->flags &= ~SDHCI_USE_SDMA; |
| 3286 | |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3287 | if (host->flags & SDHCI_USE_ADMA) { |
Russell King | e66e61c | 2016-01-26 13:39:55 +0000 | [diff] [blame] | 3288 | dma_addr_t dma; |
| 3289 | void *buf; |
| 3290 | |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3291 | /* |
Adrian Hunter | 76fe379 | 2014-11-04 12:42:42 +0200 | [diff] [blame] | 3292 | * The DMA descriptor table size is calculated as the maximum |
| 3293 | * number of segments times 2, to allow for an alignment |
| 3294 | * descriptor for each segment, plus 1 for a nop end descriptor, |
| 3295 | * all multipled by the descriptor size. |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3296 | */ |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 3297 | if (host->flags & SDHCI_USE_64_BIT_DMA) { |
| 3298 | host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) * |
| 3299 | SDHCI_ADMA2_64_DESC_SZ; |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 3300 | host->desc_sz = SDHCI_ADMA2_64_DESC_SZ; |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 3301 | } else { |
| 3302 | host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) * |
| 3303 | SDHCI_ADMA2_32_DESC_SZ; |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 3304 | host->desc_sz = SDHCI_ADMA2_32_DESC_SZ; |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 3305 | } |
Russell King | e66e61c | 2016-01-26 13:39:55 +0000 | [diff] [blame] | 3306 | |
Adrian Hunter | 04a5ae6 | 2015-11-26 14:00:49 +0200 | [diff] [blame] | 3307 | host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN; |
Russell King | e66e61c | 2016-01-26 13:39:55 +0000 | [diff] [blame] | 3308 | buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz + |
| 3309 | host->adma_table_sz, &dma, GFP_KERNEL); |
| 3310 | if (!buf) { |
Joe Perches | 6606110 | 2014-09-12 14:56:56 -0700 | [diff] [blame] | 3311 | pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n", |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3312 | mmc_hostname(mmc)); |
| 3313 | host->flags &= ~SDHCI_USE_ADMA; |
Russell King | e66e61c | 2016-01-26 13:39:55 +0000 | [diff] [blame] | 3314 | } else if ((dma + host->align_buffer_sz) & |
| 3315 | (SDHCI_ADMA2_DESC_ALIGN - 1)) { |
Joe Perches | 6606110 | 2014-09-12 14:56:56 -0700 | [diff] [blame] | 3316 | pr_warn("%s: unable to allocate aligned ADMA descriptor\n", |
| 3317 | mmc_hostname(mmc)); |
Russell King | d1e49f7 | 2014-04-25 12:58:34 +0100 | [diff] [blame] | 3318 | host->flags &= ~SDHCI_USE_ADMA; |
Russell King | e66e61c | 2016-01-26 13:39:55 +0000 | [diff] [blame] | 3319 | dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz + |
| 3320 | host->adma_table_sz, buf, dma); |
| 3321 | } else { |
| 3322 | host->align_buffer = buf; |
| 3323 | host->align_addr = dma; |
Russell King | edd63fc | 2016-01-26 13:39:50 +0000 | [diff] [blame] | 3324 | |
Russell King | e66e61c | 2016-01-26 13:39:55 +0000 | [diff] [blame] | 3325 | host->adma_table = buf + host->align_buffer_sz; |
| 3326 | host->adma_addr = dma + host->align_buffer_sz; |
| 3327 | } |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3328 | } |
| 3329 | |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 3330 | /* |
| 3331 | * If we use DMA, then it's up to the caller to set the DMA |
| 3332 | * mask, but PIO does not need the hw shim so we set a new |
| 3333 | * mask here in that case. |
| 3334 | */ |
Richard Röjfors | a13abc7 | 2009-09-22 16:45:30 -0700 | [diff] [blame] | 3335 | if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) { |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 3336 | host->dma_mask = DMA_BIT_MASK(64); |
Markus Mayer | 4e743f1 | 2014-07-03 13:27:42 -0700 | [diff] [blame] | 3337 | mmc_dev(mmc)->dma_mask = &host->dma_mask; |
Pierre Ossman | 7659150 | 2008-07-21 00:32:11 +0200 | [diff] [blame] | 3338 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3339 | |
Zhangfei Gao | c4687d5 | 2010-08-20 14:02:36 -0400 | [diff] [blame] | 3340 | if (host->version >= SDHCI_SPEC_300) |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3341 | host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK) |
Zhangfei Gao | c4687d5 | 2010-08-20 14:02:36 -0400 | [diff] [blame] | 3342 | >> SDHCI_CLOCK_BASE_SHIFT; |
| 3343 | else |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3344 | host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK) |
Zhangfei Gao | c4687d5 | 2010-08-20 14:02:36 -0400 | [diff] [blame] | 3345 | >> SDHCI_CLOCK_BASE_SHIFT; |
| 3346 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3347 | host->max_clk *= 1000000; |
Anton Vorontsov | f27f47e | 2010-05-26 14:41:53 -0700 | [diff] [blame] | 3348 | if (host->max_clk == 0 || host->quirks & |
| 3349 | SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) { |
Ben Dooks | 4240ff0 | 2009-03-17 00:13:57 +0300 | [diff] [blame] | 3350 | if (!host->ops->get_max_clock) { |
Marek Vasut | 2e4456f | 2015-11-18 10:47:02 +0100 | [diff] [blame] | 3351 | pr_err("%s: Hardware doesn't specify base clock frequency.\n", |
| 3352 | mmc_hostname(mmc)); |
Adrian Hunter | eb5c20d | 2016-04-12 14:25:08 +0300 | [diff] [blame] | 3353 | ret = -ENODEV; |
| 3354 | goto undma; |
Ben Dooks | 4240ff0 | 2009-03-17 00:13:57 +0300 | [diff] [blame] | 3355 | } |
| 3356 | host->max_clk = host->ops->get_max_clock(host); |
| 3357 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3358 | |
| 3359 | /* |
Arindam Nath | c3ed387 | 2011-05-05 12:19:06 +0530 | [diff] [blame] | 3360 | * In case of Host Controller v3.00, find out whether clock |
| 3361 | * multiplier is supported. |
| 3362 | */ |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3363 | host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >> |
Arindam Nath | c3ed387 | 2011-05-05 12:19:06 +0530 | [diff] [blame] | 3364 | SDHCI_CLOCK_MUL_SHIFT; |
| 3365 | |
| 3366 | /* |
| 3367 | * In case the value in Clock Multiplier is 0, then programmable |
| 3368 | * clock mode is not supported, otherwise the actual clock |
| 3369 | * multiplier is one more than the value of Clock Multiplier |
| 3370 | * in the Capabilities Register. |
| 3371 | */ |
| 3372 | if (host->clk_mul) |
| 3373 | host->clk_mul += 1; |
| 3374 | |
| 3375 | /* |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3376 | * Set host parameters. |
| 3377 | */ |
Dong Aisheng | 5924175 | 2015-07-22 20:53:07 +0800 | [diff] [blame] | 3378 | max_clk = host->max_clk; |
| 3379 | |
Marek Szyprowski | ce5f036 | 2010-08-10 18:01:56 -0700 | [diff] [blame] | 3380 | if (host->ops->get_min_clock) |
Anton Vorontsov | a9e58f2 | 2009-07-29 15:04:16 -0700 | [diff] [blame] | 3381 | mmc->f_min = host->ops->get_min_clock(host); |
Arindam Nath | c3ed387 | 2011-05-05 12:19:06 +0530 | [diff] [blame] | 3382 | else if (host->version >= SDHCI_SPEC_300) { |
| 3383 | if (host->clk_mul) { |
| 3384 | mmc->f_min = (host->max_clk * host->clk_mul) / 1024; |
Dong Aisheng | 5924175 | 2015-07-22 20:53:07 +0800 | [diff] [blame] | 3385 | max_clk = host->max_clk * host->clk_mul; |
Arindam Nath | c3ed387 | 2011-05-05 12:19:06 +0530 | [diff] [blame] | 3386 | } else |
| 3387 | mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300; |
| 3388 | } else |
Zhangfei Gao | 0397526 | 2010-09-20 15:15:18 -0400 | [diff] [blame] | 3389 | mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200; |
Philip Rakity | 15ec446 | 2010-11-19 16:48:39 -0500 | [diff] [blame] | 3390 | |
Adrian Hunter | d310ae4 | 2016-04-12 14:25:07 +0300 | [diff] [blame] | 3391 | if (!mmc->f_max || mmc->f_max > max_clk) |
Dong Aisheng | 5924175 | 2015-07-22 20:53:07 +0800 | [diff] [blame] | 3392 | mmc->f_max = max_clk; |
| 3393 | |
Aisheng Dong | 28aab05 | 2014-08-27 15:26:31 +0800 | [diff] [blame] | 3394 | if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) { |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3395 | host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >> |
Aisheng Dong | 28aab05 | 2014-08-27 15:26:31 +0800 | [diff] [blame] | 3396 | SDHCI_TIMEOUT_CLK_SHIFT; |
Shawn Lin | 8cc3528 | 2017-03-24 15:50:12 +0800 | [diff] [blame] | 3397 | |
| 3398 | if (host->caps & SDHCI_TIMEOUT_CLK_UNIT) |
| 3399 | host->timeout_clk *= 1000; |
| 3400 | |
Aisheng Dong | 28aab05 | 2014-08-27 15:26:31 +0800 | [diff] [blame] | 3401 | if (host->timeout_clk == 0) { |
Shawn Lin | 8cc3528 | 2017-03-24 15:50:12 +0800 | [diff] [blame] | 3402 | if (!host->ops->get_timeout_clock) { |
Aisheng Dong | 28aab05 | 2014-08-27 15:26:31 +0800 | [diff] [blame] | 3403 | pr_err("%s: Hardware doesn't specify timeout clock frequency.\n", |
| 3404 | mmc_hostname(mmc)); |
Adrian Hunter | eb5c20d | 2016-04-12 14:25:08 +0300 | [diff] [blame] | 3405 | ret = -ENODEV; |
| 3406 | goto undma; |
Aisheng Dong | 28aab05 | 2014-08-27 15:26:31 +0800 | [diff] [blame] | 3407 | } |
Andy Shevchenko | 272308c | 2011-08-03 18:36:00 +0300 | [diff] [blame] | 3408 | |
Shawn Lin | 8cc3528 | 2017-03-24 15:50:12 +0800 | [diff] [blame] | 3409 | host->timeout_clk = |
| 3410 | DIV_ROUND_UP(host->ops->get_timeout_clock(host), |
| 3411 | 1000); |
| 3412 | } |
Andy Shevchenko | 272308c | 2011-08-03 18:36:00 +0300 | [diff] [blame] | 3413 | |
Adrian Hunter | 9951362 | 2016-03-07 13:33:55 +0200 | [diff] [blame] | 3414 | if (override_timeout_clk) |
| 3415 | host->timeout_clk = override_timeout_clk; |
| 3416 | |
Aisheng Dong | 28aab05 | 2014-08-27 15:26:31 +0800 | [diff] [blame] | 3417 | mmc->max_busy_timeout = host->ops->get_max_timeout_count ? |
Aisheng Dong | a6ff5ae | 2014-08-27 15:26:27 +0800 | [diff] [blame] | 3418 | host->ops->get_max_timeout_count(host) : 1 << 27; |
Aisheng Dong | 28aab05 | 2014-08-27 15:26:31 +0800 | [diff] [blame] | 3419 | mmc->max_busy_timeout /= host->timeout_clk; |
| 3420 | } |
Adrian Hunter | 58d1246 | 2011-06-28 17:16:03 +0300 | [diff] [blame] | 3421 | |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 3422 | mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23; |
Russell King | 781e989 | 2014-04-25 12:55:46 +0100 | [diff] [blame] | 3423 | mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD; |
Andrei Warkentin | e89d456 | 2011-05-23 15:06:37 -0500 | [diff] [blame] | 3424 | |
| 3425 | if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12) |
| 3426 | host->flags |= SDHCI_AUTO_CMD12; |
Anton Vorontsov | 5fe23c7 | 2009-06-18 00:14:08 +0400 | [diff] [blame] | 3427 | |
Andrei Warkentin | 8edf6371 | 2011-05-23 15:06:39 -0500 | [diff] [blame] | 3428 | /* Auto-CMD23 stuff only works in ADMA or PIO. */ |
Andrei Warkentin | 4f3d3e9 | 2011-05-25 10:42:50 -0400 | [diff] [blame] | 3429 | if ((host->version >= SDHCI_SPEC_300) && |
Andrei Warkentin | 8edf6371 | 2011-05-23 15:06:39 -0500 | [diff] [blame] | 3430 | ((host->flags & SDHCI_USE_ADMA) || |
Scott Branden | 3bfa6f0 | 2015-02-09 16:06:28 -0800 | [diff] [blame] | 3431 | !(host->flags & SDHCI_USE_SDMA)) && |
| 3432 | !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) { |
Andrei Warkentin | 8edf6371 | 2011-05-23 15:06:39 -0500 | [diff] [blame] | 3433 | host->flags |= SDHCI_AUTO_CMD23; |
Adrian Hunter | f421865 | 2017-03-20 19:50:39 +0200 | [diff] [blame] | 3434 | DBG("Auto-CMD23 available\n"); |
Andrei Warkentin | 8edf6371 | 2011-05-23 15:06:39 -0500 | [diff] [blame] | 3435 | } else { |
Adrian Hunter | f421865 | 2017-03-20 19:50:39 +0200 | [diff] [blame] | 3436 | DBG("Auto-CMD23 unavailable\n"); |
Andrei Warkentin | 8edf6371 | 2011-05-23 15:06:39 -0500 | [diff] [blame] | 3437 | } |
| 3438 | |
Philip Rakity | 15ec446 | 2010-11-19 16:48:39 -0500 | [diff] [blame] | 3439 | /* |
| 3440 | * A controller may support 8-bit width, but the board itself |
| 3441 | * might not have the pins brought out. Boards that support |
| 3442 | * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in |
| 3443 | * their platform code before calling sdhci_add_host(), and we |
| 3444 | * won't assume 8-bit width for hosts without that CAP. |
| 3445 | */ |
Anton Vorontsov | 5fe23c7 | 2009-06-18 00:14:08 +0400 | [diff] [blame] | 3446 | if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA)) |
Philip Rakity | 15ec446 | 2010-11-19 16:48:39 -0500 | [diff] [blame] | 3447 | mmc->caps |= MMC_CAP_4_BIT_DATA; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3448 | |
Jerry Huang | 63ef5d8 | 2012-10-25 13:47:19 +0800 | [diff] [blame] | 3449 | if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23) |
| 3450 | mmc->caps &= ~MMC_CAP_CMD23; |
| 3451 | |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3452 | if (host->caps & SDHCI_CAN_DO_HISPD) |
Zhangfei Gao | a29e7e1 | 2010-08-16 21:15:32 -0400 | [diff] [blame] | 3453 | mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED; |
Pierre Ossman | cd9277c | 2007-02-18 12:07:47 +0100 | [diff] [blame] | 3454 | |
Jaehoon Chung | 176d1ed | 2010-09-27 09:42:20 +0100 | [diff] [blame] | 3455 | if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) && |
Jaehoon Chung | 860951c | 2016-06-21 10:13:26 +0900 | [diff] [blame] | 3456 | mmc_card_is_removable(mmc) && |
Arnd Bergmann | 287980e | 2016-05-27 23:23:25 +0200 | [diff] [blame] | 3457 | mmc_gpio_get_cd(host->mmc) < 0) |
Anton Vorontsov | 68d1fb7 | 2009-03-17 00:13:52 +0300 | [diff] [blame] | 3458 | mmc->caps |= MMC_CAP_NEEDS_POLL; |
| 3459 | |
Philip Rakity | 6231f3d | 2012-07-23 15:56:23 -0700 | [diff] [blame] | 3460 | /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */ |
Tim Kryger | 3a48edc | 2014-06-13 10:13:56 -0700 | [diff] [blame] | 3461 | if (!IS_ERR(mmc->supply.vqmmc)) { |
| 3462 | ret = regulator_enable(mmc->supply.vqmmc); |
| 3463 | if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000, |
| 3464 | 1950000)) |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3465 | host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | |
| 3466 | SDHCI_SUPPORT_SDR50 | |
| 3467 | SDHCI_SUPPORT_DDR50); |
Chris Ball | a3361ab | 2013-03-11 17:51:53 -0400 | [diff] [blame] | 3468 | if (ret) { |
| 3469 | pr_warn("%s: Failed to enable vqmmc regulator: %d\n", |
| 3470 | mmc_hostname(mmc), ret); |
Adrian Hunter | 4bb7431 | 2014-11-06 15:19:04 +0200 | [diff] [blame] | 3471 | mmc->supply.vqmmc = ERR_PTR(-EINVAL); |
Chris Ball | a3361ab | 2013-03-11 17:51:53 -0400 | [diff] [blame] | 3472 | } |
Kevin Liu | 8363c37 | 2012-11-17 17:55:51 -0500 | [diff] [blame] | 3473 | } |
Philip Rakity | 6231f3d | 2012-07-23 15:56:23 -0700 | [diff] [blame] | 3474 | |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3475 | if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) { |
| 3476 | host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 | |
| 3477 | SDHCI_SUPPORT_DDR50); |
| 3478 | } |
Daniel Drake | 6a66180 | 2012-11-25 13:01:19 -0500 | [diff] [blame] | 3479 | |
Al Cooper | 4188bba | 2012-03-16 15:54:17 -0400 | [diff] [blame] | 3480 | /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */ |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3481 | if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 | |
| 3482 | SDHCI_SUPPORT_DDR50)) |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3483 | mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25; |
| 3484 | |
| 3485 | /* SDR104 supports also implies SDR50 support */ |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3486 | if (host->caps1 & SDHCI_SUPPORT_SDR104) { |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3487 | mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50; |
Giuseppe CAVALLARO | 156e14b | 2013-06-12 08:16:38 +0200 | [diff] [blame] | 3488 | /* SD3.0: SDR104 is supported so (for eMMC) the caps2 |
| 3489 | * field can be promoted to support HS200. |
| 3490 | */ |
Adrian Hunter | 549c0b1 | 2014-11-06 15:19:05 +0200 | [diff] [blame] | 3491 | if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200)) |
David Cohen | 13868bf | 2013-10-29 10:58:26 -0700 | [diff] [blame] | 3492 | mmc->caps2 |= MMC_CAP2_HS200; |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3493 | } else if (host->caps1 & SDHCI_SUPPORT_SDR50) { |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3494 | mmc->caps |= MMC_CAP_UHS_SDR50; |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3495 | } |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3496 | |
Adrian Hunter | e9fb05d | 2014-11-06 15:19:06 +0200 | [diff] [blame] | 3497 | if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 && |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3498 | (host->caps1 & SDHCI_SUPPORT_HS400)) |
Adrian Hunter | e9fb05d | 2014-11-06 15:19:06 +0200 | [diff] [blame] | 3499 | mmc->caps2 |= MMC_CAP2_HS400; |
| 3500 | |
Adrian Hunter | 549c0b1 | 2014-11-06 15:19:05 +0200 | [diff] [blame] | 3501 | if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) && |
| 3502 | (IS_ERR(mmc->supply.vqmmc) || |
| 3503 | !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000, |
| 3504 | 1300000))) |
| 3505 | mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V; |
| 3506 | |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3507 | if ((host->caps1 & SDHCI_SUPPORT_DDR50) && |
| 3508 | !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50)) |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3509 | mmc->caps |= MMC_CAP_UHS_DDR50; |
| 3510 | |
Girish K S | 069c9f1 | 2012-01-06 09:56:39 +0530 | [diff] [blame] | 3511 | /* Does the host need tuning for SDR50? */ |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3512 | if (host->caps1 & SDHCI_USE_SDR50_TUNING) |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 3513 | host->flags |= SDHCI_SDR50_NEEDS_TUNING; |
| 3514 | |
Arindam Nath | d6d50a1 | 2011-05-05 12:18:59 +0530 | [diff] [blame] | 3515 | /* Driver Type(s) (A, C, D) supported by the host */ |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3516 | if (host->caps1 & SDHCI_DRIVER_TYPE_A) |
Arindam Nath | d6d50a1 | 2011-05-05 12:18:59 +0530 | [diff] [blame] | 3517 | mmc->caps |= MMC_CAP_DRIVER_TYPE_A; |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3518 | if (host->caps1 & SDHCI_DRIVER_TYPE_C) |
Arindam Nath | d6d50a1 | 2011-05-05 12:18:59 +0530 | [diff] [blame] | 3519 | mmc->caps |= MMC_CAP_DRIVER_TYPE_C; |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3520 | if (host->caps1 & SDHCI_DRIVER_TYPE_D) |
Arindam Nath | d6d50a1 | 2011-05-05 12:18:59 +0530 | [diff] [blame] | 3521 | mmc->caps |= MMC_CAP_DRIVER_TYPE_D; |
| 3522 | |
Arindam Nath | cf2b5ee | 2011-05-05 12:19:07 +0530 | [diff] [blame] | 3523 | /* Initial value for re-tuning timer count */ |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3524 | host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >> |
| 3525 | SDHCI_RETUNING_TIMER_COUNT_SHIFT; |
Arindam Nath | cf2b5ee | 2011-05-05 12:19:07 +0530 | [diff] [blame] | 3526 | |
| 3527 | /* |
| 3528 | * In case Re-tuning Timer is not disabled, the actual value of |
| 3529 | * re-tuning timer will be 2 ^ (n - 1). |
| 3530 | */ |
| 3531 | if (host->tuning_count) |
| 3532 | host->tuning_count = 1 << (host->tuning_count - 1); |
| 3533 | |
| 3534 | /* Re-tuning mode supported by the Host Controller */ |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3535 | host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >> |
Arindam Nath | cf2b5ee | 2011-05-05 12:19:07 +0530 | [diff] [blame] | 3536 | SDHCI_RETUNING_MODE_SHIFT; |
| 3537 | |
Takashi Iwai | 8f230f4 | 2010-12-08 10:04:30 +0100 | [diff] [blame] | 3538 | ocr_avail = 0; |
Philip Rakity | bad37e1 | 2012-05-27 18:36:44 -0700 | [diff] [blame] | 3539 | |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3540 | /* |
| 3541 | * According to SD Host Controller spec v3.00, if the Host System |
| 3542 | * can afford more than 150mA, Host Driver should set XPC to 1. Also |
| 3543 | * the value is meaningful only if Voltage Support in the Capabilities |
| 3544 | * register is set. The actual current value is 4 times the register |
| 3545 | * value. |
| 3546 | */ |
| 3547 | max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT); |
Tim Kryger | 3a48edc | 2014-06-13 10:13:56 -0700 | [diff] [blame] | 3548 | if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) { |
Chuanxiao.Dong | ae90603 | 2014-08-01 14:00:13 +0800 | [diff] [blame] | 3549 | int curr = regulator_get_current_limit(mmc->supply.vmmc); |
Philip Rakity | bad37e1 | 2012-05-27 18:36:44 -0700 | [diff] [blame] | 3550 | if (curr > 0) { |
| 3551 | |
| 3552 | /* convert to SDHCI_MAX_CURRENT format */ |
| 3553 | curr = curr/1000; /* convert to mA */ |
| 3554 | curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER; |
| 3555 | |
| 3556 | curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT); |
| 3557 | max_current_caps = |
| 3558 | (curr << SDHCI_MAX_CURRENT_330_SHIFT) | |
| 3559 | (curr << SDHCI_MAX_CURRENT_300_SHIFT) | |
| 3560 | (curr << SDHCI_MAX_CURRENT_180_SHIFT); |
| 3561 | } |
| 3562 | } |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3563 | |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3564 | if (host->caps & SDHCI_CAN_VDD_330) { |
Takashi Iwai | 8f230f4 | 2010-12-08 10:04:30 +0100 | [diff] [blame] | 3565 | ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34; |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3566 | |
Aaron Lu | 55c4665 | 2012-07-04 13:31:48 +0800 | [diff] [blame] | 3567 | mmc->max_current_330 = ((max_current_caps & |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3568 | SDHCI_MAX_CURRENT_330_MASK) >> |
| 3569 | SDHCI_MAX_CURRENT_330_SHIFT) * |
| 3570 | SDHCI_MAX_CURRENT_MULTIPLIER; |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3571 | } |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3572 | if (host->caps & SDHCI_CAN_VDD_300) { |
Takashi Iwai | 8f230f4 | 2010-12-08 10:04:30 +0100 | [diff] [blame] | 3573 | ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31; |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3574 | |
Aaron Lu | 55c4665 | 2012-07-04 13:31:48 +0800 | [diff] [blame] | 3575 | mmc->max_current_300 = ((max_current_caps & |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3576 | SDHCI_MAX_CURRENT_300_MASK) >> |
| 3577 | SDHCI_MAX_CURRENT_300_SHIFT) * |
| 3578 | SDHCI_MAX_CURRENT_MULTIPLIER; |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3579 | } |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3580 | if (host->caps & SDHCI_CAN_VDD_180) { |
Takashi Iwai | 8f230f4 | 2010-12-08 10:04:30 +0100 | [diff] [blame] | 3581 | ocr_avail |= MMC_VDD_165_195; |
| 3582 | |
Aaron Lu | 55c4665 | 2012-07-04 13:31:48 +0800 | [diff] [blame] | 3583 | mmc->max_current_180 = ((max_current_caps & |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3584 | SDHCI_MAX_CURRENT_180_MASK) >> |
| 3585 | SDHCI_MAX_CURRENT_180_SHIFT) * |
| 3586 | SDHCI_MAX_CURRENT_MULTIPLIER; |
Arindam Nath | f2119df | 2011-05-05 12:18:57 +0530 | [diff] [blame] | 3587 | } |
| 3588 | |
Ulf Hansson | 5fd26c7 | 2015-06-05 11:40:08 +0200 | [diff] [blame] | 3589 | /* If OCR set by host, use it instead. */ |
| 3590 | if (host->ocr_mask) |
| 3591 | ocr_avail = host->ocr_mask; |
| 3592 | |
| 3593 | /* If OCR set by external regulators, give it highest prio. */ |
Tim Kryger | 3a48edc | 2014-06-13 10:13:56 -0700 | [diff] [blame] | 3594 | if (mmc->ocr_avail) |
Tim Kryger | 5222161 | 2014-06-25 00:25:34 -0700 | [diff] [blame] | 3595 | ocr_avail = mmc->ocr_avail; |
Tim Kryger | 3a48edc | 2014-06-13 10:13:56 -0700 | [diff] [blame] | 3596 | |
Takashi Iwai | 8f230f4 | 2010-12-08 10:04:30 +0100 | [diff] [blame] | 3597 | mmc->ocr_avail = ocr_avail; |
| 3598 | mmc->ocr_avail_sdio = ocr_avail; |
| 3599 | if (host->ocr_avail_sdio) |
| 3600 | mmc->ocr_avail_sdio &= host->ocr_avail_sdio; |
| 3601 | mmc->ocr_avail_sd = ocr_avail; |
| 3602 | if (host->ocr_avail_sd) |
| 3603 | mmc->ocr_avail_sd &= host->ocr_avail_sd; |
| 3604 | else /* normal SD controllers don't support 1.8V */ |
| 3605 | mmc->ocr_avail_sd &= ~MMC_VDD_165_195; |
| 3606 | mmc->ocr_avail_mmc = ocr_avail; |
| 3607 | if (host->ocr_avail_mmc) |
| 3608 | mmc->ocr_avail_mmc &= host->ocr_avail_mmc; |
Pierre Ossman | 146ad66 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 3609 | |
| 3610 | if (mmc->ocr_avail == 0) { |
Marek Vasut | 2e4456f | 2015-11-18 10:47:02 +0100 | [diff] [blame] | 3611 | pr_err("%s: Hardware doesn't report any support voltages.\n", |
| 3612 | mmc_hostname(mmc)); |
Adrian Hunter | eb5c20d | 2016-04-12 14:25:08 +0300 | [diff] [blame] | 3613 | ret = -ENODEV; |
| 3614 | goto unreg; |
Pierre Ossman | 146ad66 | 2006-06-30 02:22:23 -0700 | [diff] [blame] | 3615 | } |
| 3616 | |
Adrian Hunter | 8cb851a | 2016-06-29 16:24:16 +0300 | [diff] [blame] | 3617 | if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 | |
| 3618 | MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 | |
| 3619 | MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) || |
| 3620 | (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V))) |
| 3621 | host->flags |= SDHCI_SIGNALING_180; |
| 3622 | |
| 3623 | if (mmc->caps2 & MMC_CAP2_HSX00_1_2V) |
| 3624 | host->flags |= SDHCI_SIGNALING_120; |
| 3625 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3626 | spin_lock_init(&host->lock); |
| 3627 | |
| 3628 | /* |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3629 | * Maximum number of segments. Depends on if the hardware |
| 3630 | * can do scatter/gather or not. |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3631 | */ |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3632 | if (host->flags & SDHCI_USE_ADMA) |
Adrian Hunter | 4fb213f | 2014-11-04 12:42:43 +0200 | [diff] [blame] | 3633 | mmc->max_segs = SDHCI_MAX_SEGS; |
Richard Röjfors | a13abc7 | 2009-09-22 16:45:30 -0700 | [diff] [blame] | 3634 | else if (host->flags & SDHCI_USE_SDMA) |
Martin K. Petersen | a36274e | 2010-09-10 01:33:59 -0400 | [diff] [blame] | 3635 | mmc->max_segs = 1; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3636 | else /* PIO */ |
Adrian Hunter | 4fb213f | 2014-11-04 12:42:43 +0200 | [diff] [blame] | 3637 | mmc->max_segs = SDHCI_MAX_SEGS; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3638 | |
| 3639 | /* |
Adrian Hunter | ac00531 | 2014-12-05 19:25:28 +0200 | [diff] [blame] | 3640 | * Maximum number of sectors in one transfer. Limited by SDMA boundary |
| 3641 | * size (512KiB). Note some tuning modes impose a 4MiB limit, but this |
| 3642 | * is less anyway. |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3643 | */ |
Pierre Ossman | 55db890 | 2006-11-21 17:55:45 +0100 | [diff] [blame] | 3644 | mmc->max_req_size = 524288; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3645 | |
| 3646 | /* |
| 3647 | * Maximum segment size. Could be one segment with the maximum number |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3648 | * of bytes. When doing hardware scatter/gather, each entry cannot |
| 3649 | * be larger than 64 KiB though. |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3650 | */ |
Olof Johansson | 30652aa | 2011-01-01 18:37:32 -0600 | [diff] [blame] | 3651 | if (host->flags & SDHCI_USE_ADMA) { |
| 3652 | if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC) |
| 3653 | mmc->max_seg_size = 65535; |
| 3654 | else |
| 3655 | mmc->max_seg_size = 65536; |
| 3656 | } else { |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3657 | mmc->max_seg_size = mmc->max_req_size; |
Olof Johansson | 30652aa | 2011-01-01 18:37:32 -0600 | [diff] [blame] | 3658 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3659 | |
| 3660 | /* |
Pierre Ossman | fe4a3c7 | 2006-11-21 17:54:23 +0100 | [diff] [blame] | 3661 | * Maximum block size. This varies from controller to controller and |
| 3662 | * is specified in the capabilities register. |
| 3663 | */ |
Anton Vorontsov | 0633f65 | 2009-03-17 00:14:03 +0300 | [diff] [blame] | 3664 | if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) { |
| 3665 | mmc->max_blk_size = 2; |
| 3666 | } else { |
Adrian Hunter | 28da358 | 2016-06-29 16:24:17 +0300 | [diff] [blame] | 3667 | mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >> |
Anton Vorontsov | 0633f65 | 2009-03-17 00:14:03 +0300 | [diff] [blame] | 3668 | SDHCI_MAX_BLOCK_SHIFT; |
| 3669 | if (mmc->max_blk_size >= 3) { |
Joe Perches | 6606110 | 2014-09-12 14:56:56 -0700 | [diff] [blame] | 3670 | pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n", |
| 3671 | mmc_hostname(mmc)); |
Anton Vorontsov | 0633f65 | 2009-03-17 00:14:03 +0300 | [diff] [blame] | 3672 | mmc->max_blk_size = 0; |
| 3673 | } |
| 3674 | } |
| 3675 | |
| 3676 | mmc->max_blk_size = 512 << mmc->max_blk_size; |
Pierre Ossman | fe4a3c7 | 2006-11-21 17:54:23 +0100 | [diff] [blame] | 3677 | |
| 3678 | /* |
Pierre Ossman | 55db890 | 2006-11-21 17:55:45 +0100 | [diff] [blame] | 3679 | * Maximum block count. |
| 3680 | */ |
Ben Dooks | 1388eef | 2009-06-14 12:40:53 +0100 | [diff] [blame] | 3681 | mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535; |
Pierre Ossman | 55db890 | 2006-11-21 17:55:45 +0100 | [diff] [blame] | 3682 | |
Adrian Hunter | 52f5336 | 2016-06-29 16:24:15 +0300 | [diff] [blame] | 3683 | return 0; |
| 3684 | |
| 3685 | unreg: |
| 3686 | if (!IS_ERR(mmc->supply.vqmmc)) |
| 3687 | regulator_disable(mmc->supply.vqmmc); |
| 3688 | undma: |
| 3689 | if (host->align_buffer) |
| 3690 | dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz + |
| 3691 | host->adma_table_sz, host->align_buffer, |
| 3692 | host->align_addr); |
| 3693 | host->adma_table = NULL; |
| 3694 | host->align_buffer = NULL; |
| 3695 | |
| 3696 | return ret; |
| 3697 | } |
| 3698 | EXPORT_SYMBOL_GPL(sdhci_setup_host); |
| 3699 | |
Adrian Hunter | 4180ffa | 2017-03-20 19:50:45 +0200 | [diff] [blame] | 3700 | void sdhci_cleanup_host(struct sdhci_host *host) |
| 3701 | { |
| 3702 | struct mmc_host *mmc = host->mmc; |
| 3703 | |
| 3704 | if (!IS_ERR(mmc->supply.vqmmc)) |
| 3705 | regulator_disable(mmc->supply.vqmmc); |
| 3706 | |
| 3707 | if (host->align_buffer) |
| 3708 | dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz + |
| 3709 | host->adma_table_sz, host->align_buffer, |
| 3710 | host->align_addr); |
| 3711 | host->adma_table = NULL; |
| 3712 | host->align_buffer = NULL; |
| 3713 | } |
| 3714 | EXPORT_SYMBOL_GPL(sdhci_cleanup_host); |
| 3715 | |
Adrian Hunter | 52f5336 | 2016-06-29 16:24:15 +0300 | [diff] [blame] | 3716 | int __sdhci_add_host(struct sdhci_host *host) |
| 3717 | { |
| 3718 | struct mmc_host *mmc = host->mmc; |
| 3719 | int ret; |
| 3720 | |
Pierre Ossman | 55db890 | 2006-11-21 17:55:45 +0100 | [diff] [blame] | 3721 | /* |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3722 | * Init tasklets. |
| 3723 | */ |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3724 | tasklet_init(&host->finish_tasklet, |
| 3725 | sdhci_tasklet_finish, (unsigned long)host); |
| 3726 | |
Al Viro | e4cad1b | 2006-10-10 22:47:07 +0100 | [diff] [blame] | 3727 | setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host); |
Adrian Hunter | d7422fb | 2016-06-29 16:24:33 +0300 | [diff] [blame] | 3728 | setup_timer(&host->data_timer, sdhci_timeout_data_timer, |
| 3729 | (unsigned long)host); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3730 | |
Adrian Hunter | 250fb7b4 | 2014-12-05 19:41:10 +0200 | [diff] [blame] | 3731 | init_waitqueue_head(&host->buf_ready_int); |
Arindam Nath | b513ea2 | 2011-05-05 12:19:04 +0530 | [diff] [blame] | 3732 | |
Shawn Guo | 2af502c | 2013-07-05 14:38:55 +0800 | [diff] [blame] | 3733 | sdhci_init(host, 0); |
| 3734 | |
Russell King | 781e989 | 2014-04-25 12:55:46 +0100 | [diff] [blame] | 3735 | ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq, |
| 3736 | IRQF_SHARED, mmc_hostname(mmc), host); |
Mark Brown | 0fc81ee | 2012-07-02 14:26:15 +0100 | [diff] [blame] | 3737 | if (ret) { |
| 3738 | pr_err("%s: Failed to request IRQ %d: %d\n", |
| 3739 | mmc_hostname(mmc), host->irq, ret); |
Pierre Ossman | 8ef1a14 | 2006-06-30 02:22:21 -0700 | [diff] [blame] | 3740 | goto untasklet; |
Mark Brown | 0fc81ee | 2012-07-02 14:26:15 +0100 | [diff] [blame] | 3741 | } |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3742 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3743 | #ifdef CONFIG_MMC_DEBUG |
| 3744 | sdhci_dumpregs(host); |
| 3745 | #endif |
| 3746 | |
Adrian Hunter | 061d17a | 2016-04-12 14:25:09 +0300 | [diff] [blame] | 3747 | ret = sdhci_led_register(host); |
Mark Brown | 0fc81ee | 2012-07-02 14:26:15 +0100 | [diff] [blame] | 3748 | if (ret) { |
| 3749 | pr_err("%s: Failed to register LED device: %d\n", |
| 3750 | mmc_hostname(mmc), ret); |
Adrian Hunter | eb5c20d | 2016-04-12 14:25:08 +0300 | [diff] [blame] | 3751 | goto unirq; |
Mark Brown | 0fc81ee | 2012-07-02 14:26:15 +0100 | [diff] [blame] | 3752 | } |
Pierre Ossman | 2f730fe | 2008-03-17 10:29:38 +0100 | [diff] [blame] | 3753 | |
Pierre Ossman | 5f25a66 | 2006-10-04 02:15:39 -0700 | [diff] [blame] | 3754 | mmiowb(); |
| 3755 | |
Adrian Hunter | eb5c20d | 2016-04-12 14:25:08 +0300 | [diff] [blame] | 3756 | ret = mmc_add_host(mmc); |
| 3757 | if (ret) |
| 3758 | goto unled; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3759 | |
Girish K S | a3c76eb | 2011-10-11 11:44:09 +0530 | [diff] [blame] | 3760 | pr_info("%s: SDHCI controller on %s [%s] using %s\n", |
Kay Sievers | d1b2686 | 2008-11-08 21:37:46 +0100 | [diff] [blame] | 3761 | mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)), |
Adrian Hunter | e57a5f6 | 2014-11-04 12:42:46 +0200 | [diff] [blame] | 3762 | (host->flags & SDHCI_USE_ADMA) ? |
| 3763 | (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" : |
Richard Röjfors | a13abc7 | 2009-09-22 16:45:30 -0700 | [diff] [blame] | 3764 | (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO"); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3765 | |
Anton Vorontsov | 7260cf5 | 2009-03-17 00:13:48 +0300 | [diff] [blame] | 3766 | sdhci_enable_card_detection(host); |
| 3767 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3768 | return 0; |
| 3769 | |
Adrian Hunter | eb5c20d | 2016-04-12 14:25:08 +0300 | [diff] [blame] | 3770 | unled: |
Adrian Hunter | 061d17a | 2016-04-12 14:25:09 +0300 | [diff] [blame] | 3771 | sdhci_led_unregister(host); |
Adrian Hunter | eb5c20d | 2016-04-12 14:25:08 +0300 | [diff] [blame] | 3772 | unirq: |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 3773 | sdhci_do_reset(host, SDHCI_RESET_ALL); |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 3774 | sdhci_writel(host, 0, SDHCI_INT_ENABLE); |
| 3775 | sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE); |
Pierre Ossman | 2f730fe | 2008-03-17 10:29:38 +0100 | [diff] [blame] | 3776 | free_irq(host->irq, host); |
Pierre Ossman | 8ef1a14 | 2006-06-30 02:22:21 -0700 | [diff] [blame] | 3777 | untasklet: |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3778 | tasklet_kill(&host->finish_tasklet); |
Adrian Hunter | 52f5336 | 2016-06-29 16:24:15 +0300 | [diff] [blame] | 3779 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3780 | return ret; |
| 3781 | } |
Adrian Hunter | 52f5336 | 2016-06-29 16:24:15 +0300 | [diff] [blame] | 3782 | EXPORT_SYMBOL_GPL(__sdhci_add_host); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3783 | |
Adrian Hunter | 52f5336 | 2016-06-29 16:24:15 +0300 | [diff] [blame] | 3784 | int sdhci_add_host(struct sdhci_host *host) |
| 3785 | { |
| 3786 | int ret; |
| 3787 | |
| 3788 | ret = sdhci_setup_host(host); |
| 3789 | if (ret) |
| 3790 | return ret; |
| 3791 | |
Adrian Hunter | 4180ffa | 2017-03-20 19:50:45 +0200 | [diff] [blame] | 3792 | ret = __sdhci_add_host(host); |
| 3793 | if (ret) |
| 3794 | goto cleanup; |
| 3795 | |
| 3796 | return 0; |
| 3797 | |
| 3798 | cleanup: |
| 3799 | sdhci_cleanup_host(host); |
| 3800 | |
| 3801 | return ret; |
Adrian Hunter | 52f5336 | 2016-06-29 16:24:15 +0300 | [diff] [blame] | 3802 | } |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3803 | EXPORT_SYMBOL_GPL(sdhci_add_host); |
| 3804 | |
Pierre Ossman | 1e72859 | 2008-04-16 19:13:13 +0200 | [diff] [blame] | 3805 | void sdhci_remove_host(struct sdhci_host *host, int dead) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3806 | { |
Tim Kryger | 3a48edc | 2014-06-13 10:13:56 -0700 | [diff] [blame] | 3807 | struct mmc_host *mmc = host->mmc; |
Pierre Ossman | 1e72859 | 2008-04-16 19:13:13 +0200 | [diff] [blame] | 3808 | unsigned long flags; |
| 3809 | |
| 3810 | if (dead) { |
| 3811 | spin_lock_irqsave(&host->lock, flags); |
| 3812 | |
| 3813 | host->flags |= SDHCI_DEVICE_DEAD; |
| 3814 | |
Adrian Hunter | 5d0d11c | 2016-06-29 16:24:31 +0300 | [diff] [blame] | 3815 | if (sdhci_has_requests(host)) { |
Girish K S | a3c76eb | 2011-10-11 11:44:09 +0530 | [diff] [blame] | 3816 | pr_err("%s: Controller removed during " |
Markus Mayer | 4e743f1 | 2014-07-03 13:27:42 -0700 | [diff] [blame] | 3817 | " transfer!\n", mmc_hostname(mmc)); |
Adrian Hunter | 5d0d11c | 2016-06-29 16:24:31 +0300 | [diff] [blame] | 3818 | sdhci_error_out_mrqs(host, -ENOMEDIUM); |
Pierre Ossman | 1e72859 | 2008-04-16 19:13:13 +0200 | [diff] [blame] | 3819 | } |
| 3820 | |
| 3821 | spin_unlock_irqrestore(&host->lock, flags); |
| 3822 | } |
| 3823 | |
Anton Vorontsov | 7260cf5 | 2009-03-17 00:13:48 +0300 | [diff] [blame] | 3824 | sdhci_disable_card_detection(host); |
| 3825 | |
Markus Mayer | 4e743f1 | 2014-07-03 13:27:42 -0700 | [diff] [blame] | 3826 | mmc_remove_host(mmc); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3827 | |
Adrian Hunter | 061d17a | 2016-04-12 14:25:09 +0300 | [diff] [blame] | 3828 | sdhci_led_unregister(host); |
Pierre Ossman | 2f730fe | 2008-03-17 10:29:38 +0100 | [diff] [blame] | 3829 | |
Pierre Ossman | 1e72859 | 2008-04-16 19:13:13 +0200 | [diff] [blame] | 3830 | if (!dead) |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 3831 | sdhci_do_reset(host, SDHCI_RESET_ALL); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3832 | |
Russell King | b537f94 | 2014-04-25 12:56:01 +0100 | [diff] [blame] | 3833 | sdhci_writel(host, 0, SDHCI_INT_ENABLE); |
| 3834 | sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3835 | free_irq(host->irq, host); |
| 3836 | |
| 3837 | del_timer_sync(&host->timer); |
Adrian Hunter | d7422fb | 2016-06-29 16:24:33 +0300 | [diff] [blame] | 3838 | del_timer_sync(&host->data_timer); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3839 | |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3840 | tasklet_kill(&host->finish_tasklet); |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3841 | |
Tim Kryger | 3a48edc | 2014-06-13 10:13:56 -0700 | [diff] [blame] | 3842 | if (!IS_ERR(mmc->supply.vqmmc)) |
| 3843 | regulator_disable(mmc->supply.vqmmc); |
Philip Rakity | 6231f3d | 2012-07-23 15:56:23 -0700 | [diff] [blame] | 3844 | |
Russell King | edd63fc | 2016-01-26 13:39:50 +0000 | [diff] [blame] | 3845 | if (host->align_buffer) |
Russell King | e66e61c | 2016-01-26 13:39:55 +0000 | [diff] [blame] | 3846 | dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz + |
| 3847 | host->adma_table_sz, host->align_buffer, |
| 3848 | host->align_addr); |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3849 | |
Adrian Hunter | 4efaa6f | 2014-11-04 12:42:39 +0200 | [diff] [blame] | 3850 | host->adma_table = NULL; |
Pierre Ossman | 2134a92 | 2008-06-28 18:28:51 +0200 | [diff] [blame] | 3851 | host->align_buffer = NULL; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3852 | } |
| 3853 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3854 | EXPORT_SYMBOL_GPL(sdhci_remove_host); |
| 3855 | |
| 3856 | void sdhci_free_host(struct sdhci_host *host) |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3857 | { |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3858 | mmc_free_host(host->mmc); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3859 | } |
| 3860 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3861 | EXPORT_SYMBOL_GPL(sdhci_free_host); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3862 | |
| 3863 | /*****************************************************************************\ |
| 3864 | * * |
| 3865 | * Driver init/exit * |
| 3866 | * * |
| 3867 | \*****************************************************************************/ |
| 3868 | |
| 3869 | static int __init sdhci_drv_init(void) |
| 3870 | { |
Girish K S | a3c76eb | 2011-10-11 11:44:09 +0530 | [diff] [blame] | 3871 | pr_info(DRIVER_NAME |
Pierre Ossman | 52fbf9c | 2007-02-09 08:23:41 +0100 | [diff] [blame] | 3872 | ": Secure Digital Host Controller Interface driver\n"); |
Girish K S | a3c76eb | 2011-10-11 11:44:09 +0530 | [diff] [blame] | 3873 | pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n"); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3874 | |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3875 | return 0; |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3876 | } |
| 3877 | |
| 3878 | static void __exit sdhci_drv_exit(void) |
| 3879 | { |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3880 | } |
| 3881 | |
| 3882 | module_init(sdhci_drv_init); |
| 3883 | module_exit(sdhci_drv_exit); |
| 3884 | |
Pierre Ossman | df673b2 | 2006-06-30 02:22:31 -0700 | [diff] [blame] | 3885 | module_param(debug_quirks, uint, 0444); |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 3886 | module_param(debug_quirks2, uint, 0444); |
Pierre Ossman | 6743527 | 2006-06-30 02:22:31 -0700 | [diff] [blame] | 3887 | |
Pierre Ossman | 32710e8 | 2009-04-08 20:14:54 +0200 | [diff] [blame] | 3888 | MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>"); |
Pierre Ossman | b8c86fc | 2008-03-18 17:35:49 +0100 | [diff] [blame] | 3889 | MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver"); |
Pierre Ossman | d129bce | 2006-03-24 03:18:17 -0800 | [diff] [blame] | 3890 | MODULE_LICENSE("GPL"); |
Pierre Ossman | 6743527 | 2006-06-30 02:22:31 -0700 | [diff] [blame] | 3891 | |
Pierre Ossman | df673b2 | 2006-06-30 02:22:31 -0700 | [diff] [blame] | 3892 | MODULE_PARM_DESC(debug_quirks, "Force certain quirks."); |
Adrian Hunter | 66fd8ad | 2011-10-03 15:33:34 +0300 | [diff] [blame] | 3893 | MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks."); |