blob: cd6d3bfb041d4bc07526afb26b6d5f0ed34652aa [file] [log] [blame]
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +03001/*
2 * linux/drivers/video/omap2/dss/sdi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "SDI"
21
22#include <linux/kernel.h>
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030023#include <linux/delay.h>
24#include <linux/err.h>
Roger Quadros508886c2010-03-17 13:35:21 +010025#include <linux/regulator/consumer.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040026#include <linux/export.h>
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +020027#include <linux/platform_device.h>
Tomi Valkeinen13b1ba72012-09-28 10:03:03 +030028#include <linux/string.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020029#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030030#include <linux/component.h>
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030031
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030032#include <video/omapdss.h>
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030033#include "dss.h"
34
35static struct {
Tomi Valkeinen46c4b642013-03-19 13:46:40 +020036 struct platform_device *pdev;
37
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030038 bool update_enabled;
Roger Quadros508886c2010-03-17 13:35:21 +010039 struct regulator *vdds_sdi_reg;
Archit Taneja37a57992012-06-29 14:33:18 +053040
41 struct dss_lcd_mgr_config mgr_config;
Archit Taneja9b4a5712012-08-08 16:56:06 +053042 struct omap_video_timings timings;
Archit Taneja889b4fd2012-07-20 17:18:49 +053043 int datapairs;
Archit Taneja81b87f52012-09-26 16:30:49 +053044
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +030045 struct omap_dss_device output;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020046
47 bool port_initialized;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030048} sdi;
49
Tomi Valkeinen36816fa2013-03-05 17:06:26 +020050struct sdi_clk_calc_ctx {
51 unsigned long pck_min, pck_max;
52
Tomi Valkeinenc56812f2014-01-28 08:50:47 +020053 unsigned long fck;
Tomi Valkeinen36816fa2013-03-05 17:06:26 +020054 struct dispc_clock_info dispc_cinfo;
55};
56
57static bool dpi_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
58 unsigned long pck, void *data)
59{
60 struct sdi_clk_calc_ctx *ctx = data;
61
62 ctx->dispc_cinfo.lck_div = lckd;
63 ctx->dispc_cinfo.pck_div = pckd;
64 ctx->dispc_cinfo.lck = lck;
65 ctx->dispc_cinfo.pck = pck;
66
67 return true;
68}
69
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +020070static bool dpi_calc_dss_cb(unsigned long fck, void *data)
Tomi Valkeinen36816fa2013-03-05 17:06:26 +020071{
72 struct sdi_clk_calc_ctx *ctx = data;
73
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +020074 ctx->fck = fck;
Tomi Valkeinen36816fa2013-03-05 17:06:26 +020075
76 return dispc_div_calc(fck, ctx->pck_min, ctx->pck_max,
77 dpi_calc_dispc_cb, ctx);
78}
79
80static int sdi_calc_clock_div(unsigned long pclk,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +020081 unsigned long *fck,
Tomi Valkeinen36816fa2013-03-05 17:06:26 +020082 struct dispc_clock_info *dispc_cinfo)
83{
84 int i;
85 struct sdi_clk_calc_ctx ctx;
86
87 /*
88 * DSS fclk gives us very few possibilities, so finding a good pixel
89 * clock may not be possible. We try multiple times to find the clock,
90 * each time widening the pixel clock range we look for, up to
91 * +/- 1MHz.
92 */
93
94 for (i = 0; i < 10; ++i) {
95 bool ok;
96
97 memset(&ctx, 0, sizeof(ctx));
98 if (pclk > 1000 * i * i * i)
99 ctx.pck_min = max(pclk - 1000 * i * i * i, 0lu);
100 else
101 ctx.pck_min = 0;
102 ctx.pck_max = pclk + 1000 * i * i * i;
103
Tomi Valkeinen688af022013-10-31 16:41:57 +0200104 ok = dss_div_calc(pclk, ctx.pck_min, dpi_calc_dss_cb, &ctx);
Tomi Valkeinen36816fa2013-03-05 17:06:26 +0200105 if (ok) {
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200106 *fck = ctx.fck;
Tomi Valkeinen36816fa2013-03-05 17:06:26 +0200107 *dispc_cinfo = ctx.dispc_cinfo;
108 return 0;
109 }
110 }
111
112 return -EINVAL;
113}
114
Archit Taneja37a57992012-06-29 14:33:18 +0530115static void sdi_config_lcd_manager(struct omap_dss_device *dssdev)
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000116{
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200117 enum omap_channel channel = dssdev->dispc_channel;
Archit Taneja7d6069e2012-09-04 11:49:30 +0530118
Archit Taneja37a57992012-06-29 14:33:18 +0530119 sdi.mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
120
121 sdi.mgr_config.stallmode = false;
122 sdi.mgr_config.fifohandcheck = false;
123
124 sdi.mgr_config.video_port_width = 24;
125 sdi.mgr_config.lcden_sig_polarity = 1;
126
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200127 dss_mgr_set_lcd_config(channel, &sdi.mgr_config);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300128}
129
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300130static int sdi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300131{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300132 struct omap_dss_device *out = &sdi.output;
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200133 enum omap_channel channel = dssdev->dispc_channel;
Archit Taneja9b4a5712012-08-08 16:56:06 +0530134 struct omap_video_timings *t = &sdi.timings;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200135 unsigned long fck;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300136 struct dispc_clock_info dispc_cinfo;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300137 unsigned long pck;
138 int r;
139
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +0200140 if (!out->dispc_channel_connected) {
Archit Taneja7d6069e2012-09-04 11:49:30 +0530141 DSSERR("failed to enable display: no output/manager\n");
Tomi Valkeinen05e1d602011-06-23 16:38:21 +0300142 return -ENODEV;
143 }
144
Roger Quadros508886c2010-03-17 13:35:21 +0100145 r = regulator_enable(sdi.vdds_sdi_reg);
146 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300147 goto err_reg_enable;
Roger Quadros508886c2010-03-17 13:35:21 +0100148
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300149 r = dispc_runtime_get();
150 if (r)
151 goto err_get_dispc;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300152
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300153 /* 15.5.9.1.2 */
Archit Taneja9b4a5712012-08-08 16:56:06 +0530154 t->data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
155 t->sync_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530156
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300157 r = sdi_calc_clock_div(t->pixelclock, &fck, &dispc_cinfo);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300158 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300159 goto err_calc_clock_div;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300160
Archit Taneja37a57992012-06-29 14:33:18 +0530161 sdi.mgr_config.clock_info = dispc_cinfo;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300162
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300163 pck = fck / dispc_cinfo.lck_div / dispc_cinfo.pck_div;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300164
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300165 if (pck != t->pixelclock) {
166 DSSWARN("Could not find exact pixel clock. Requested %d Hz, got %lu Hz\n",
167 t->pixelclock, pck);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300168
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300169 t->pixelclock = pck;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300170 }
171
172
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200173 dss_mgr_set_timings(channel, t);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300174
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200175 r = dss_set_fck_rate(fck);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300176 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300177 goto err_set_dss_clock_div;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300178
Archit Taneja37a57992012-06-29 14:33:18 +0530179 sdi_config_lcd_manager(dssdev);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300180
Tomi Valkeinen35d67862012-08-21 09:09:47 +0300181 /*
182 * LCLK and PCLK divisors are located in shadow registers, and we
183 * normally write them to DISPC registers when enabling the output.
184 * However, SDI uses pck-free as source clock for its PLL, and pck-free
185 * is affected by the divisors. And as we need the PLL before enabling
186 * the output, we need to write the divisors early.
187 *
188 * It seems just writing to the DISPC register is enough, and we don't
189 * need to care about the shadow register mechanism for pck-free. The
190 * exact reason for this is unknown.
191 */
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200192 dispc_mgr_set_clock_div(channel, &sdi.mgr_config.clock_info);
Archit Taneja889b4fd2012-07-20 17:18:49 +0530193
Tomi Valkeinen66591452012-09-11 11:28:59 +0300194 dss_sdi_init(sdi.datapairs);
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200195 r = dss_sdi_enable();
196 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300197 goto err_sdi_enable;
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200198 mdelay(2);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300199
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200200 r = dss_mgr_enable(channel);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200201 if (r)
202 goto err_mgr_enable;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300203
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300204 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300205
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200206err_mgr_enable:
207 dss_sdi_disable();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300208err_sdi_enable:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300209err_set_dss_clock_div:
210err_calc_clock_div:
211 dispc_runtime_put();
212err_get_dispc:
Roger Quadros508886c2010-03-17 13:35:21 +0100213 regulator_disable(sdi.vdds_sdi_reg);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300214err_reg_enable:
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300215 return r;
216}
217
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300218static void sdi_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300219{
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200220 enum omap_channel channel = dssdev->dispc_channel;
Archit Taneja7d6069e2012-09-04 11:49:30 +0530221
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200222 dss_mgr_disable(channel);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300223
224 dss_sdi_disable();
225
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300226 dispc_runtime_put();
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300227
Roger Quadros508886c2010-03-17 13:35:21 +0100228 regulator_disable(sdi.vdds_sdi_reg);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300229}
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300230
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300231static void sdi_set_timings(struct omap_dss_device *dssdev,
Archit Tanejac7833f72012-07-05 17:11:12 +0530232 struct omap_video_timings *timings)
233{
Archit Taneja9b4a5712012-08-08 16:56:06 +0530234 sdi.timings = *timings;
Archit Tanejac7833f72012-07-05 17:11:12 +0530235}
Archit Tanejac7833f72012-07-05 17:11:12 +0530236
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300237static void sdi_get_timings(struct omap_dss_device *dssdev,
238 struct omap_video_timings *timings)
239{
240 *timings = sdi.timings;
241}
242
243static int sdi_check_timings(struct omap_dss_device *dssdev,
244 struct omap_video_timings *timings)
245{
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200246 enum omap_channel channel = dssdev->dispc_channel;
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300247
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200248 if (!dispc_mgr_timings_ok(channel, timings))
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300249 return -EINVAL;
250
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300251 if (timings->pixelclock == 0)
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300252 return -EINVAL;
253
254 return 0;
255}
256
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300257static void sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs)
Archit Taneja889b4fd2012-07-20 17:18:49 +0530258{
259 sdi.datapairs = datapairs;
260}
Archit Taneja889b4fd2012-07-20 17:18:49 +0530261
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300262static int sdi_init_regulator(void)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300263{
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300264 struct regulator *vdds_sdi;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300265
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300266 if (sdi.vdds_sdi_reg)
267 return 0;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200268
Tomi Valkeinen349c3d92013-08-29 10:06:43 +0300269 vdds_sdi = devm_regulator_get(&sdi.pdev->dev, "vdds_sdi");
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300270 if (IS_ERR(vdds_sdi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +0200271 if (PTR_ERR(vdds_sdi) != -EPROBE_DEFER)
272 DSSERR("can't get VDDS_SDI regulator\n");
Tomi Valkeinen349c3d92013-08-29 10:06:43 +0300273 return PTR_ERR(vdds_sdi);
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200274 }
275
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300276 sdi.vdds_sdi_reg = vdds_sdi;
277
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300278 return 0;
279}
280
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300281static int sdi_connect(struct omap_dss_device *dssdev,
282 struct omap_dss_device *dst)
283{
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200284 enum omap_channel channel = dssdev->dispc_channel;
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300285 int r;
286
287 r = sdi_init_regulator();
288 if (r)
289 return r;
290
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200291 r = dss_mgr_connect(channel, dssdev);
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300292 if (r)
293 return r;
294
295 r = omapdss_output_set_device(dssdev, dst);
296 if (r) {
297 DSSERR("failed to connect output to new device: %s\n",
298 dst->name);
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200299 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300300 return r;
301 }
302
303 return 0;
304}
305
306static void sdi_disconnect(struct omap_dss_device *dssdev,
307 struct omap_dss_device *dst)
308{
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200309 enum omap_channel channel = dssdev->dispc_channel;
310
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300311 WARN_ON(dst != dssdev->dst);
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300312
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300313 if (dst != dssdev->dst)
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300314 return;
315
316 omapdss_output_unset_device(dssdev);
317
Tomi Valkeinenc64b79c2015-11-05 09:57:04 +0200318 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300319}
320
321static const struct omapdss_sdi_ops sdi_ops = {
322 .connect = sdi_connect,
323 .disconnect = sdi_disconnect,
324
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300325 .enable = sdi_display_enable,
326 .disable = sdi_display_disable,
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300327
328 .check_timings = sdi_check_timings,
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300329 .set_timings = sdi_set_timings,
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300330 .get_timings = sdi_get_timings,
331
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300332 .set_datapairs = sdi_set_datapairs,
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300333};
334
Tomi Valkeinend23b3352013-05-02 11:56:35 +0300335static void sdi_init_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530336{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300337 struct omap_dss_device *out = &sdi.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530338
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300339 out->dev = &pdev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +0530340 out->id = OMAP_DSS_OUTPUT_SDI;
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300341 out->output_type = OMAP_DISPLAY_TYPE_SDI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +0200342 out->name = "sdi.0";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200343 out->dispc_channel = OMAP_DSS_CHANNEL_LCD;
Tomi Valkeinena32442d2014-12-29 09:57:11 +0200344 /* We have SDI only on OMAP3, where it's on port 1 */
345 out->port_num = 1;
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300346 out->ops.sdi = &sdi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +0300347 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +0530348
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300349 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530350}
351
Tomi Valkeinenede92692015-06-04 14:12:16 +0300352static void sdi_uninit_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530353{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300354 struct omap_dss_device *out = &sdi.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530355
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300356 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530357}
358
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300359static int sdi_bind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300360{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300361 struct platform_device *pdev = to_platform_device(dev);
362
Tomi Valkeinen46c4b642013-03-19 13:46:40 +0200363 sdi.pdev = pdev;
364
Archit Taneja81b87f52012-09-26 16:30:49 +0530365 sdi_init_output(pdev);
366
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300367 return 0;
368}
369
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300370static void sdi_unbind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300371{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300372 struct platform_device *pdev = to_platform_device(dev);
Archit Taneja81b87f52012-09-26 16:30:49 +0530373
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300374 sdi_uninit_output(pdev);
375}
376
377static const struct component_ops sdi_component_ops = {
378 .bind = sdi_bind,
379 .unbind = sdi_unbind,
380};
381
382static int sdi_probe(struct platform_device *pdev)
383{
384 return component_add(&pdev->dev, &sdi_component_ops);
385}
386
387static int sdi_remove(struct platform_device *pdev)
388{
389 component_del(&pdev->dev, &sdi_component_ops);
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200390 return 0;
391}
392
393static struct platform_driver omap_sdi_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300394 .probe = sdi_probe,
395 .remove = sdi_remove,
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200396 .driver = {
397 .name = "omapdss_sdi",
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +0300398 .suppress_bind_attrs = true,
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200399 },
400};
401
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200402int __init sdi_init_platform_driver(void)
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200403{
Tomi Valkeinend23b3352013-05-02 11:56:35 +0300404 return platform_driver_register(&omap_sdi_driver);
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200405}
406
Tomi Valkeinenede92692015-06-04 14:12:16 +0300407void sdi_uninit_platform_driver(void)
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200408{
409 platform_driver_unregister(&omap_sdi_driver);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300410}
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200411
Tomi Valkeinenede92692015-06-04 14:12:16 +0300412int sdi_init_port(struct platform_device *pdev, struct device_node *port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200413{
414 struct device_node *ep;
415 u32 datapairs;
416 int r;
417
418 ep = omapdss_of_get_next_endpoint(port, NULL);
419 if (!ep)
420 return 0;
421
422 r = of_property_read_u32(ep, "datapairs", &datapairs);
423 if (r) {
424 DSSERR("failed to parse datapairs\n");
425 goto err_datapairs;
426 }
427
428 sdi.datapairs = datapairs;
429
430 of_node_put(ep);
431
432 sdi.pdev = pdev;
433
434 sdi_init_output(pdev);
435
436 sdi.port_initialized = true;
437
438 return 0;
439
440err_datapairs:
441 of_node_put(ep);
442
443 return r;
444}
445
Tomi Valkeinenede92692015-06-04 14:12:16 +0300446void sdi_uninit_port(struct device_node *port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200447{
448 if (!sdi.port_initialized)
449 return;
450
451 sdi_uninit_output(sdi.pdev);
452}