blob: ace52a342e644d47df8a3d2531ff667ff25fd341 [file] [log] [blame]
Emily Dengc6e14f42016-08-08 11:30:50 +08001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include "drmP.h"
24#include "amdgpu.h"
25#include "amdgpu_pm.h"
26#include "amdgpu_i2c.h"
27#include "atom.h"
Emily Dengc6e14f42016-08-08 11:30:50 +080028#include "amdgpu_pll.h"
29#include "amdgpu_connectors.h"
Emily Deng83c9b022016-08-08 11:33:11 +080030#ifdef CONFIG_DRM_AMDGPU_CIK
31#include "dce_v8_0.h"
32#endif
33#include "dce_v10_0.h"
34#include "dce_v11_0.h"
Emily Deng46ac3622016-08-08 11:35:39 +080035#include "dce_virtual.h"
Emily Dengc6e14f42016-08-08 11:30:50 +080036
37static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
38static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
39
Emily Deng8e6de752016-08-08 11:31:13 +080040/**
41 * dce_virtual_vblank_wait - vblank wait asic callback.
42 *
43 * @adev: amdgpu_device pointer
44 * @crtc: crtc to wait for vblank on
45 *
46 * Wait for vblank on the requested crtc (evergreen+).
47 */
48static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
49{
50 return;
51}
52
53static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
54{
55 if (crtc >= adev->mode_info.num_crtc)
56 return 0;
57 else
58 return adev->ddev->vblank[crtc].count;
59}
60
61static void dce_virtual_page_flip(struct amdgpu_device *adev,
62 int crtc_id, u64 crtc_base, bool async)
63{
64 return;
65}
66
67static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
68 u32 *vbl, u32 *position)
69{
70 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
71 return -EINVAL;
72
73 *vbl = 0;
74 *position = 0;
75
76 return 0;
77}
78
79static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
80 enum amdgpu_hpd_id hpd)
81{
82 return true;
83}
84
85static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
86 enum amdgpu_hpd_id hpd)
87{
88 return;
89}
90
91static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
92{
93 return 0;
94}
95
96static bool dce_virtual_is_display_hung(struct amdgpu_device *adev)
97{
98 return false;
99}
100
101void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
102 struct amdgpu_mode_mc_save *save)
103{
Emily Deng83c9b022016-08-08 11:33:11 +0800104 switch (adev->asic_type) {
105 case CHIP_BONAIRE:
106 case CHIP_HAWAII:
107 case CHIP_KAVERI:
108 case CHIP_KABINI:
109 case CHIP_MULLINS:
110#ifdef CONFIG_DRM_AMDGPU_CIK
111 dce_v8_0_disable_dce(adev);
112#endif
113 break;
114 case CHIP_FIJI:
115 case CHIP_TONGA:
116 dce_v10_0_disable_dce(adev);
117 break;
118 case CHIP_CARRIZO:
119 case CHIP_STONEY:
120 case CHIP_POLARIS11:
121 case CHIP_POLARIS10:
122 dce_v11_0_disable_dce(adev);
123 break;
124 default:
125 DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
126 }
127
Emily Deng8e6de752016-08-08 11:31:13 +0800128 return;
129}
130void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
131 struct amdgpu_mode_mc_save *save)
132{
133 return;
134}
135
136void dce_virtual_set_vga_render_state(struct amdgpu_device *adev,
137 bool render)
138{
139 return;
140}
141
142/**
143 * dce_virtual_bandwidth_update - program display watermarks
144 *
145 * @adev: amdgpu_device pointer
146 *
147 * Calculate and program the display watermarks and line
148 * buffer allocation (CIK).
149 */
150static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
151{
152 return;
153}
154
Emily Deng0d43f3b2016-08-08 11:32:22 +0800155static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
156 u16 *green, u16 *blue, uint32_t size)
157{
158 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
159 int i;
160
161 /* userspace palettes are always correct as is */
162 for (i = 0; i < size; i++) {
163 amdgpu_crtc->lut_r[i] = red[i] >> 6;
164 amdgpu_crtc->lut_g[i] = green[i] >> 6;
165 amdgpu_crtc->lut_b[i] = blue[i] >> 6;
166 }
167
168 return 0;
169}
170
171static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
172{
173 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
174
175 drm_crtc_cleanup(crtc);
176 kfree(amdgpu_crtc);
177}
178
Emily Dengc6e14f42016-08-08 11:30:50 +0800179static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
180 .cursor_set2 = NULL,
181 .cursor_move = NULL,
Emily Deng0d43f3b2016-08-08 11:32:22 +0800182 .gamma_set = dce_virtual_crtc_gamma_set,
183 .set_config = amdgpu_crtc_set_config,
184 .destroy = dce_virtual_crtc_destroy,
185 .page_flip = amdgpu_crtc_page_flip,
Emily Dengc6e14f42016-08-08 11:30:50 +0800186};
187
Emily Dengf1f5ef92016-08-08 11:32:00 +0800188static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
189{
190 struct drm_device *dev = crtc->dev;
191 struct amdgpu_device *adev = dev->dev_private;
192 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
193 unsigned type;
194
195 switch (mode) {
196 case DRM_MODE_DPMS_ON:
197 amdgpu_crtc->enabled = true;
198 /* Make sure VBLANK and PFLIP interrupts are still enabled */
199 type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
200 amdgpu_irq_update(adev, &adev->crtc_irq, type);
201 amdgpu_irq_update(adev, &adev->pageflip_irq, type);
202 drm_vblank_on(dev, amdgpu_crtc->crtc_id);
203 break;
204 case DRM_MODE_DPMS_STANDBY:
205 case DRM_MODE_DPMS_SUSPEND:
206 case DRM_MODE_DPMS_OFF:
207 drm_vblank_off(dev, amdgpu_crtc->crtc_id);
208 amdgpu_crtc->enabled = false;
209 break;
210 }
211}
212
213
214static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
215{
216 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
217}
218
219static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
220{
221 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
222}
223
224static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
225{
226 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
227
228 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
229 if (crtc->primary->fb) {
230 int r;
231 struct amdgpu_framebuffer *amdgpu_fb;
232 struct amdgpu_bo *rbo;
233
234 amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
235 rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
236 r = amdgpu_bo_reserve(rbo, false);
237 if (unlikely(r))
238 DRM_ERROR("failed to reserve rbo before unpin\n");
239 else {
240 amdgpu_bo_unpin(rbo);
241 amdgpu_bo_unreserve(rbo);
242 }
243 }
244
245 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
246 amdgpu_crtc->encoder = NULL;
247 amdgpu_crtc->connector = NULL;
248}
249
250static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
251 struct drm_display_mode *mode,
252 struct drm_display_mode *adjusted_mode,
253 int x, int y, struct drm_framebuffer *old_fb)
254{
255 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
256
257 /* update the hw version fpr dpm */
258 amdgpu_crtc->hw_mode = *adjusted_mode;
259
260 return 0;
261}
262
263static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
264 const struct drm_display_mode *mode,
265 struct drm_display_mode *adjusted_mode)
266{
267 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
268 struct drm_device *dev = crtc->dev;
269 struct drm_encoder *encoder;
270
271 /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
272 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
273 if (encoder->crtc == crtc) {
274 amdgpu_crtc->encoder = encoder;
275 amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
276 break;
277 }
278 }
279 if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
280 amdgpu_crtc->encoder = NULL;
281 amdgpu_crtc->connector = NULL;
282 return false;
283 }
284
285 return true;
286}
287
288
289static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
290 struct drm_framebuffer *old_fb)
291{
292 return 0;
293}
294
295static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc)
296{
297 return;
298}
299
300static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
301 struct drm_framebuffer *fb,
302 int x, int y, enum mode_set_atomic state)
303{
304 return 0;
305}
306
Emily Dengc6e14f42016-08-08 11:30:50 +0800307static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
Emily Dengf1f5ef92016-08-08 11:32:00 +0800308 .dpms = dce_virtual_crtc_dpms,
309 .mode_fixup = dce_virtual_crtc_mode_fixup,
310 .mode_set = dce_virtual_crtc_mode_set,
311 .mode_set_base = dce_virtual_crtc_set_base,
312 .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
313 .prepare = dce_virtual_crtc_prepare,
314 .commit = dce_virtual_crtc_commit,
315 .load_lut = dce_virtual_crtc_load_lut,
316 .disable = dce_virtual_crtc_disable,
Emily Dengc6e14f42016-08-08 11:30:50 +0800317};
318
319static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
320{
321 struct amdgpu_crtc *amdgpu_crtc;
322 int i;
323
324 amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
325 (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
326 if (amdgpu_crtc == NULL)
327 return -ENOMEM;
328
329 drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
330
331 drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
332 amdgpu_crtc->crtc_id = index;
333 adev->mode_info.crtcs[index] = amdgpu_crtc;
334
335 for (i = 0; i < 256; i++) {
336 amdgpu_crtc->lut_r[i] = i << 2;
337 amdgpu_crtc->lut_g[i] = i << 2;
338 amdgpu_crtc->lut_b[i] = i << 2;
339 }
340
341 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
342 amdgpu_crtc->encoder = NULL;
343 amdgpu_crtc->connector = NULL;
344 drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
345
346 return 0;
347}
348
349static int dce_virtual_early_init(void *handle)
350{
351 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
352
353 dce_virtual_set_display_funcs(adev);
354 dce_virtual_set_irq_funcs(adev);
355
356 adev->mode_info.num_crtc = 1;
357 adev->mode_info.num_hpd = 1;
358 adev->mode_info.num_dig = 1;
359 return 0;
360}
361
362static bool dce_virtual_get_connector_info(struct amdgpu_device *adev)
363{
364 struct amdgpu_i2c_bus_rec ddc_bus;
365 struct amdgpu_router router;
366 struct amdgpu_hpd hpd;
367
368 /* look up gpio for ddc, hpd */
369 ddc_bus.valid = false;
370 hpd.hpd = AMDGPU_HPD_NONE;
371 /* needed for aux chan transactions */
372 ddc_bus.hpd = hpd.hpd;
373
374 memset(&router, 0, sizeof(router));
375 router.ddc_valid = false;
376 router.cd_valid = false;
377 amdgpu_display_add_connector(adev,
378 0,
379 ATOM_DEVICE_CRT1_SUPPORT,
380 DRM_MODE_CONNECTOR_VIRTUAL, &ddc_bus,
381 CONNECTOR_OBJECT_ID_VIRTUAL,
382 &hpd,
383 &router);
384
385 amdgpu_display_add_encoder(adev, ENCODER_VIRTUAL_ENUM_VIRTUAL,
386 ATOM_DEVICE_CRT1_SUPPORT,
387 0);
388
389 amdgpu_link_encoder_connector(adev->ddev);
390
391 return true;
392}
393
394static int dce_virtual_sw_init(void *handle)
395{
396 int r, i;
397 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
398
399 r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq);
400 if (r)
401 return r;
402
403 adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
404
405 adev->ddev->mode_config.max_width = 16384;
406 adev->ddev->mode_config.max_height = 16384;
407
408 adev->ddev->mode_config.preferred_depth = 24;
409 adev->ddev->mode_config.prefer_shadow = 1;
410
411 adev->ddev->mode_config.fb_base = adev->mc.aper_base;
412
413 r = amdgpu_modeset_create_props(adev);
414 if (r)
415 return r;
416
417 adev->ddev->mode_config.max_width = 16384;
418 adev->ddev->mode_config.max_height = 16384;
419
420 /* allocate crtcs */
421 for (i = 0; i < adev->mode_info.num_crtc; i++) {
422 r = dce_virtual_crtc_init(adev, i);
423 if (r)
424 return r;
425 }
426
427 dce_virtual_get_connector_info(adev);
428 amdgpu_print_display_setup(adev->ddev);
429
430 drm_kms_helper_poll_init(adev->ddev);
431
432 adev->mode_info.mode_config_initialized = true;
433 return 0;
434}
435
436static int dce_virtual_sw_fini(void *handle)
437{
438 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
439
440 kfree(adev->mode_info.bios_hardcoded_edid);
441
442 drm_kms_helper_poll_fini(adev->ddev);
443
444 drm_mode_config_cleanup(adev->ddev);
445 adev->mode_info.mode_config_initialized = false;
446 return 0;
447}
448
449static int dce_virtual_hw_init(void *handle)
450{
451 return 0;
452}
453
454static int dce_virtual_hw_fini(void *handle)
455{
456 return 0;
457}
458
459static int dce_virtual_suspend(void *handle)
460{
461 return dce_virtual_hw_fini(handle);
462}
463
464static int dce_virtual_resume(void *handle)
465{
466 int ret;
467
468 ret = dce_virtual_hw_init(handle);
469
470 return ret;
471}
472
473static bool dce_virtual_is_idle(void *handle)
474{
475 return true;
476}
477
478static int dce_virtual_wait_for_idle(void *handle)
479{
480 return 0;
481}
482
483static int dce_virtual_soft_reset(void *handle)
484{
485 return 0;
486}
487
488static int dce_virtual_set_clockgating_state(void *handle,
489 enum amd_clockgating_state state)
490{
491 return 0;
492}
493
494static int dce_virtual_set_powergating_state(void *handle,
495 enum amd_powergating_state state)
496{
497 return 0;
498}
499
500const struct amd_ip_funcs dce_virtual_ip_funcs = {
501 .name = "dce_virtual",
502 .early_init = dce_virtual_early_init,
503 .late_init = NULL,
504 .sw_init = dce_virtual_sw_init,
505 .sw_fini = dce_virtual_sw_fini,
506 .hw_init = dce_virtual_hw_init,
507 .hw_fini = dce_virtual_hw_fini,
508 .suspend = dce_virtual_suspend,
509 .resume = dce_virtual_resume,
510 .is_idle = dce_virtual_is_idle,
511 .wait_for_idle = dce_virtual_wait_for_idle,
512 .soft_reset = dce_virtual_soft_reset,
513 .set_clockgating_state = dce_virtual_set_clockgating_state,
514 .set_powergating_state = dce_virtual_set_powergating_state,
515};
516
Emily Deng8e6de752016-08-08 11:31:13 +0800517/* these are handled by the primary encoders */
518static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
519{
520 return;
521}
522
523static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
524{
525 return;
526}
527
528static void
529dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
530 struct drm_display_mode *mode,
531 struct drm_display_mode *adjusted_mode)
532{
533 return;
534}
535
536static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
537{
538 return;
539}
540
541static void
542dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
543{
544 return;
545}
546
547static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
548 const struct drm_display_mode *mode,
549 struct drm_display_mode *adjusted_mode)
550{
551
552 /* set the active encoder to connector routing */
553 amdgpu_encoder_set_active_device(encoder);
554
555 return true;
556}
557
558static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
559 .dpms = dce_virtual_encoder_dpms,
560 .mode_fixup = dce_virtual_encoder_mode_fixup,
561 .prepare = dce_virtual_encoder_prepare,
562 .mode_set = dce_virtual_encoder_mode_set,
563 .commit = dce_virtual_encoder_commit,
564 .disable = dce_virtual_encoder_disable,
565};
566
567static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
568{
569 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
570
571 kfree(amdgpu_encoder->enc_priv);
572 drm_encoder_cleanup(encoder);
573 kfree(amdgpu_encoder);
574}
575
576static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
577 .destroy = dce_virtual_encoder_destroy,
578};
579
580static void dce_virtual_encoder_add(struct amdgpu_device *adev,
581 uint32_t encoder_enum,
582 uint32_t supported_device,
583 u16 caps)
584{
585 struct drm_device *dev = adev->ddev;
586 struct drm_encoder *encoder;
587 struct amdgpu_encoder *amdgpu_encoder;
588
589 /* see if we already added it */
590 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
591 amdgpu_encoder = to_amdgpu_encoder(encoder);
592 if (amdgpu_encoder->encoder_enum == encoder_enum) {
593 amdgpu_encoder->devices |= supported_device;
594 return;
595 }
596
597 }
598
599 /* add a new one */
600 amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
601 if (!amdgpu_encoder)
602 return;
603
604 encoder = &amdgpu_encoder->base;
605 encoder->possible_crtcs = 0x1;
606 amdgpu_encoder->enc_priv = NULL;
607 amdgpu_encoder->encoder_enum = encoder_enum;
608 amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
609 amdgpu_encoder->devices = supported_device;
610 amdgpu_encoder->rmx_type = RMX_OFF;
611 amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
612 amdgpu_encoder->is_ext_encoder = false;
613 amdgpu_encoder->caps = caps;
614
615 drm_encoder_init(dev, encoder, &dce_virtual_encoder_funcs,
616 DRM_MODE_ENCODER_VIRTUAL, NULL);
617 drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
618 DRM_INFO("[FM]encoder: %d is VIRTUAL\n", amdgpu_encoder->encoder_id);
619}
620
Emily Dengc6e14f42016-08-08 11:30:50 +0800621static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
Emily Deng8e6de752016-08-08 11:31:13 +0800622 .set_vga_render_state = &dce_virtual_set_vga_render_state,
623 .bandwidth_update = &dce_virtual_bandwidth_update,
624 .vblank_get_counter = &dce_virtual_vblank_get_counter,
625 .vblank_wait = &dce_virtual_vblank_wait,
626 .is_display_hung = &dce_virtual_is_display_hung,
Emily Dengc6e14f42016-08-08 11:30:50 +0800627 .backlight_set_level = NULL,
628 .backlight_get_level = NULL,
Emily Deng8e6de752016-08-08 11:31:13 +0800629 .hpd_sense = &dce_virtual_hpd_sense,
630 .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
631 .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
632 .page_flip = &dce_virtual_page_flip,
633 .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
634 .add_encoder = &dce_virtual_encoder_add,
Emily Dengc6e14f42016-08-08 11:30:50 +0800635 .add_connector = &amdgpu_connector_add,
Emily Deng8e6de752016-08-08 11:31:13 +0800636 .stop_mc_access = &dce_virtual_stop_mc_access,
637 .resume_mc_access = &dce_virtual_resume_mc_access,
Emily Dengc6e14f42016-08-08 11:30:50 +0800638};
639
640static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
641{
642 if (adev->mode_info.funcs == NULL)
643 adev->mode_info.funcs = &dce_virtual_display_funcs;
644}
645
Emily Deng46ac3622016-08-08 11:35:39 +0800646static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
647{
648 struct amdgpu_mode_info *mode_info = container_of(vblank_timer, struct amdgpu_mode_info ,vblank_timer);
649 struct amdgpu_device *adev = container_of(mode_info, struct amdgpu_device ,mode_info);
650 unsigned crtc = 0;
651 adev->ddev->vblank[0].count++;
652 drm_handle_vblank(adev->ddev, crtc);
653 hrtimer_start(vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD), HRTIMER_MODE_REL);
654 return HRTIMER_NORESTART;
655}
656
Emily Denge13273d2016-08-08 11:31:37 +0800657static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
Emily Deng46ac3622016-08-08 11:35:39 +0800658 int crtc,
659 enum amdgpu_interrupt_state state)
Emily Denge13273d2016-08-08 11:31:37 +0800660{
661 if (crtc >= adev->mode_info.num_crtc) {
662 DRM_DEBUG("invalid crtc %d\n", crtc);
663 return;
664 }
Emily Deng46ac3622016-08-08 11:35:39 +0800665
666 if (state && !adev->mode_info.vsync_timer_enabled) {
667 DRM_DEBUG("Enable software vsync timer\n");
668 hrtimer_init(&adev->mode_info.vblank_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
669 hrtimer_set_expires(&adev->mode_info.vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD));
670 adev->mode_info.vblank_timer.function = dce_virtual_vblank_timer_handle;
671 hrtimer_start(&adev->mode_info.vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD), HRTIMER_MODE_REL);
672 } else if (!state && adev->mode_info.vsync_timer_enabled) {
673 DRM_DEBUG("Disable software vsync timer\n");
674 hrtimer_cancel(&adev->mode_info.vblank_timer);
675 }
676
677 if (!state || (state && !adev->mode_info.vsync_timer_enabled))
678 adev->ddev->vblank[0].count = 0;
679 adev->mode_info.vsync_timer_enabled = state;
680 DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
Emily Denge13273d2016-08-08 11:31:37 +0800681}
682
Emily Deng46ac3622016-08-08 11:35:39 +0800683
Emily Denge13273d2016-08-08 11:31:37 +0800684static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
685 struct amdgpu_irq_src *source,
686 unsigned type,
687 enum amdgpu_interrupt_state state)
688{
689 switch (type) {
690 case AMDGPU_CRTC_IRQ_VBLANK1:
691 dce_virtual_set_crtc_vblank_interrupt_state(adev, 0, state);
692 break;
693 default:
694 break;
695 }
696 return 0;
697}
698
699static void dce_virtual_crtc_vblank_int_ack(struct amdgpu_device *adev,
700 int crtc)
701{
702 if (crtc >= adev->mode_info.num_crtc) {
703 DRM_DEBUG("invalid crtc %d\n", crtc);
704 return;
705 }
706}
707
708static int dce_virtual_crtc_irq(struct amdgpu_device *adev,
709 struct amdgpu_irq_src *source,
710 struct amdgpu_iv_entry *entry)
711{
712 unsigned crtc = 0;
713 unsigned irq_type = AMDGPU_CRTC_IRQ_VBLANK1;
714
715 adev->ddev->vblank[crtc].count++;
716 dce_virtual_crtc_vblank_int_ack(adev, crtc);
717
718 if (amdgpu_irq_enabled(adev, source, irq_type)) {
719 drm_handle_vblank(adev->ddev, crtc);
720 }
721
722 DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
723 return 0;
724}
725
726static int dce_virtual_set_pageflip_irq_state(struct amdgpu_device *adev,
727 struct amdgpu_irq_src *src,
728 unsigned type,
729 enum amdgpu_interrupt_state state)
730{
731 if (type >= adev->mode_info.num_crtc) {
732 DRM_ERROR("invalid pageflip crtc %d\n", type);
733 return -EINVAL;
734 }
735 DRM_DEBUG("[FM]set pageflip irq type %d state %d\n", type, state);
736
737 return 0;
738}
739
740static int dce_virtual_pageflip_irq(struct amdgpu_device *adev,
741 struct amdgpu_irq_src *source,
742 struct amdgpu_iv_entry *entry)
743{
744 unsigned long flags;
745 unsigned crtc_id = 0;
746 struct amdgpu_crtc *amdgpu_crtc;
747 struct amdgpu_flip_work *works;
748
749 crtc_id = 0;
750 amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
751
752 if (crtc_id >= adev->mode_info.num_crtc) {
753 DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
754 return -EINVAL;
755 }
756
757 /* IRQ could occur when in initial stage */
758 if (amdgpu_crtc == NULL)
759 return 0;
760
761 spin_lock_irqsave(&adev->ddev->event_lock, flags);
762 works = amdgpu_crtc->pflip_works;
763 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
764 DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
765 "AMDGPU_FLIP_SUBMITTED(%d)\n",
766 amdgpu_crtc->pflip_status,
767 AMDGPU_FLIP_SUBMITTED);
768 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
769 return 0;
770 }
771
772 /* page flip completed. clean up */
773 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
774 amdgpu_crtc->pflip_works = NULL;
775
776 /* wakeup usersapce */
777 if (works->event)
778 drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
779
780 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
781
782 drm_crtc_vblank_put(&amdgpu_crtc->base);
783 schedule_work(&works->unpin_work);
784
785 return 0;
786}
787
Emily Dengc6e14f42016-08-08 11:30:50 +0800788static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
Emily Denge13273d2016-08-08 11:31:37 +0800789 .set = dce_virtual_set_crtc_irq_state,
790 .process = dce_virtual_crtc_irq,
Emily Dengc6e14f42016-08-08 11:30:50 +0800791};
792
793static const struct amdgpu_irq_src_funcs dce_virtual_pageflip_irq_funcs = {
Emily Denge13273d2016-08-08 11:31:37 +0800794 .set = dce_virtual_set_pageflip_irq_state,
795 .process = dce_virtual_pageflip_irq,
Emily Dengc6e14f42016-08-08 11:30:50 +0800796};
797
798static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
799{
800 adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
801 adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
802
803 adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
804 adev->pageflip_irq.funcs = &dce_virtual_pageflip_irq_funcs;
Emily Dengc6e14f42016-08-08 11:30:50 +0800805}
806