blob: c915bcfae0af6627850e3e988979fe12f1661ebb [file] [log] [blame]
Florian Fainelli80105be2014-04-24 18:08:57 -07001/*
2 * Broadcom BCM7xxx System Port Ethernet MAC driver
3 *
4 * Copyright (C) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/platform_device.h>
20#include <linux/of.h>
21#include <linux/of_net.h>
22#include <linux/of_mdio.h>
23#include <linux/phy.h>
24#include <linux/phy_fixed.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27
28#include "bcmsysport.h"
29
30/* I/O accessors register helpers */
31#define BCM_SYSPORT_IO_MACRO(name, offset) \
32static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
33{ \
34 u32 reg = __raw_readl(priv->base + offset + off); \
35 return reg; \
36} \
37static inline void name##_writel(struct bcm_sysport_priv *priv, \
38 u32 val, u32 off) \
39{ \
40 __raw_writel(val, priv->base + offset + off); \
41} \
42
43BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
44BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
45BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
Florian Fainelli44a45242017-01-20 11:08:27 -080046BCM_SYSPORT_IO_MACRO(gib, SYS_PORT_GIB_OFFSET);
Florian Fainelli80105be2014-04-24 18:08:57 -070047BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
Florian Fainelli80105be2014-04-24 18:08:57 -070048BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
49BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
50BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
51BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
52BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
53
Florian Fainelli44a45242017-01-20 11:08:27 -080054/* On SYSTEMPORT Lite, any register after RDMA_STATUS has the exact
55 * same layout, except it has been moved by 4 bytes up, *sigh*
56 */
57static inline u32 rdma_readl(struct bcm_sysport_priv *priv, u32 off)
58{
59 if (priv->is_lite && off >= RDMA_STATUS)
60 off += 4;
61 return __raw_readl(priv->base + SYS_PORT_RDMA_OFFSET + off);
62}
63
64static inline void rdma_writel(struct bcm_sysport_priv *priv, u32 val, u32 off)
65{
66 if (priv->is_lite && off >= RDMA_STATUS)
67 off += 4;
68 __raw_writel(val, priv->base + SYS_PORT_RDMA_OFFSET + off);
69}
70
71static inline u32 tdma_control_bit(struct bcm_sysport_priv *priv, u32 bit)
72{
73 if (!priv->is_lite) {
74 return BIT(bit);
75 } else {
76 if (bit >= ACB_ALGO)
77 return BIT(bit + 1);
78 else
79 return BIT(bit);
80 }
81}
82
Florian Fainelli80105be2014-04-24 18:08:57 -070083/* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
84 * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
85 */
86#define BCM_SYSPORT_INTR_L2(which) \
87static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
88 u32 mask) \
89{ \
Florian Fainelli80105be2014-04-24 18:08:57 -070090 priv->irq##which##_mask &= ~(mask); \
Florian Fainelli9a0a5c42016-08-24 14:21:41 -070091 intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
Florian Fainelli80105be2014-04-24 18:08:57 -070092} \
93static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
94 u32 mask) \
95{ \
96 intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
97 priv->irq##which##_mask |= (mask); \
98} \
99
100BCM_SYSPORT_INTR_L2(0)
101BCM_SYSPORT_INTR_L2(1)
102
103/* Register accesses to GISB/RBUS registers are expensive (few hundred
104 * nanoseconds), so keep the check for 64-bits explicit here to save
105 * one register write per-packet on 32-bits platforms.
106 */
107static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
108 void __iomem *d,
109 dma_addr_t addr)
110{
111#ifdef CONFIG_PHYS_ADDR_T_64BIT
112 __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700113 d + DESC_ADDR_HI_STATUS_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700114#endif
115 __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
116}
117
118static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700119 struct dma_desc *desc,
120 unsigned int port)
Florian Fainelli80105be2014-04-24 18:08:57 -0700121{
122 /* Ports are latched, so write upper address first */
123 tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
124 tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
125}
126
127/* Ethtool operations */
Florian Fainelli80105be2014-04-24 18:08:57 -0700128static int bcm_sysport_set_rx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700129 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700130{
131 struct bcm_sysport_priv *priv = netdev_priv(dev);
132 u32 reg;
133
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700134 priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
Florian Fainelli80105be2014-04-24 18:08:57 -0700135 reg = rxchk_readl(priv, RXCHK_CONTROL);
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700136 if (priv->rx_chk_en)
Florian Fainelli80105be2014-04-24 18:08:57 -0700137 reg |= RXCHK_EN;
138 else
139 reg &= ~RXCHK_EN;
140
141 /* If UniMAC forwards CRC, we need to skip over it to get
142 * a valid CHK bit to be set in the per-packet status word
143 */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700144 if (priv->rx_chk_en && priv->crc_fwd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700145 reg |= RXCHK_SKIP_FCS;
146 else
147 reg &= ~RXCHK_SKIP_FCS;
148
Florian Fainellid09d3032014-08-28 15:11:03 -0700149 /* If Broadcom tags are enabled (e.g: using a switch), make
150 * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
151 * tag after the Ethernet MAC Source Address.
152 */
153 if (netdev_uses_dsa(dev))
154 reg |= RXCHK_BRCM_TAG_EN;
155 else
156 reg &= ~RXCHK_BRCM_TAG_EN;
157
Florian Fainelli80105be2014-04-24 18:08:57 -0700158 rxchk_writel(priv, reg, RXCHK_CONTROL);
159
160 return 0;
161}
162
163static int bcm_sysport_set_tx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700164 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700165{
166 struct bcm_sysport_priv *priv = netdev_priv(dev);
167 u32 reg;
168
169 /* Hardware transmit checksum requires us to enable the Transmit status
170 * block prepended to the packet contents
171 */
172 priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
173 reg = tdma_readl(priv, TDMA_CONTROL);
174 if (priv->tsb_en)
Florian Fainelli44a45242017-01-20 11:08:27 -0800175 reg |= tdma_control_bit(priv, TSB_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700176 else
Florian Fainelli44a45242017-01-20 11:08:27 -0800177 reg &= ~tdma_control_bit(priv, TSB_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700178 tdma_writel(priv, reg, TDMA_CONTROL);
179
180 return 0;
181}
182
183static int bcm_sysport_set_features(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700184 netdev_features_t features)
Florian Fainelli80105be2014-04-24 18:08:57 -0700185{
186 netdev_features_t changed = features ^ dev->features;
187 netdev_features_t wanted = dev->wanted_features;
188 int ret = 0;
189
190 if (changed & NETIF_F_RXCSUM)
191 ret = bcm_sysport_set_rx_csum(dev, wanted);
192 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
193 ret = bcm_sysport_set_tx_csum(dev, wanted);
194
195 return ret;
196}
197
198/* Hardware counters must be kept in sync because the order/offset
199 * is important here (order in structure declaration = order in hardware)
200 */
201static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
202 /* general stats */
203 STAT_NETDEV(rx_packets),
204 STAT_NETDEV(tx_packets),
205 STAT_NETDEV(rx_bytes),
206 STAT_NETDEV(tx_bytes),
207 STAT_NETDEV(rx_errors),
208 STAT_NETDEV(tx_errors),
209 STAT_NETDEV(rx_dropped),
210 STAT_NETDEV(tx_dropped),
211 STAT_NETDEV(multicast),
212 /* UniMAC RSV counters */
213 STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
214 STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
215 STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
216 STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
217 STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
218 STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
219 STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
220 STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
221 STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
222 STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
223 STAT_MIB_RX("rx_pkts", mib.rx.pkt),
224 STAT_MIB_RX("rx_bytes", mib.rx.bytes),
225 STAT_MIB_RX("rx_multicast", mib.rx.mca),
226 STAT_MIB_RX("rx_broadcast", mib.rx.bca),
227 STAT_MIB_RX("rx_fcs", mib.rx.fcs),
228 STAT_MIB_RX("rx_control", mib.rx.cf),
229 STAT_MIB_RX("rx_pause", mib.rx.pf),
230 STAT_MIB_RX("rx_unknown", mib.rx.uo),
231 STAT_MIB_RX("rx_align", mib.rx.aln),
232 STAT_MIB_RX("rx_outrange", mib.rx.flr),
233 STAT_MIB_RX("rx_code", mib.rx.cde),
234 STAT_MIB_RX("rx_carrier", mib.rx.fcr),
235 STAT_MIB_RX("rx_oversize", mib.rx.ovr),
236 STAT_MIB_RX("rx_jabber", mib.rx.jbr),
237 STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
238 STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
239 STAT_MIB_RX("rx_unicast", mib.rx.uc),
240 STAT_MIB_RX("rx_ppp", mib.rx.ppp),
241 STAT_MIB_RX("rx_crc", mib.rx.rcrc),
242 /* UniMAC TSV counters */
243 STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
244 STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
245 STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
246 STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
247 STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
248 STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
249 STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
250 STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
251 STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
252 STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
253 STAT_MIB_TX("tx_pkts", mib.tx.pkts),
254 STAT_MIB_TX("tx_multicast", mib.tx.mca),
255 STAT_MIB_TX("tx_broadcast", mib.tx.bca),
256 STAT_MIB_TX("tx_pause", mib.tx.pf),
257 STAT_MIB_TX("tx_control", mib.tx.cf),
258 STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
259 STAT_MIB_TX("tx_oversize", mib.tx.ovr),
260 STAT_MIB_TX("tx_defer", mib.tx.drf),
261 STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
262 STAT_MIB_TX("tx_single_col", mib.tx.scl),
263 STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
264 STAT_MIB_TX("tx_late_col", mib.tx.lcl),
265 STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
266 STAT_MIB_TX("tx_frags", mib.tx.frg),
267 STAT_MIB_TX("tx_total_col", mib.tx.ncl),
268 STAT_MIB_TX("tx_jabber", mib.tx.jbr),
269 STAT_MIB_TX("tx_bytes", mib.tx.bytes),
270 STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
271 STAT_MIB_TX("tx_unicast", mib.tx.uc),
272 /* UniMAC RUNT counters */
273 STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
274 STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
275 STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
276 STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
277 /* RXCHK misc statistics */
278 STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
279 STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700280 RXCHK_OTHER_DISC_CNTR),
Florian Fainelli80105be2014-04-24 18:08:57 -0700281 /* RBUF misc statistics */
282 STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
283 STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800284 STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
285 STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
286 STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli30defeb2017-03-23 10:36:46 -0700287 /* Per TX-queue statistics are dynamically appended */
Florian Fainelli80105be2014-04-24 18:08:57 -0700288};
289
290#define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
291
292static void bcm_sysport_get_drvinfo(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700293 struct ethtool_drvinfo *info)
Florian Fainelli80105be2014-04-24 18:08:57 -0700294{
295 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
296 strlcpy(info->version, "0.1", sizeof(info->version));
297 strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
Florian Fainelli80105be2014-04-24 18:08:57 -0700298}
299
300static u32 bcm_sysport_get_msglvl(struct net_device *dev)
301{
302 struct bcm_sysport_priv *priv = netdev_priv(dev);
303
304 return priv->msg_enable;
305}
306
307static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
308{
309 struct bcm_sysport_priv *priv = netdev_priv(dev);
310
311 priv->msg_enable = enable;
312}
313
Florian Fainelli44a45242017-01-20 11:08:27 -0800314static inline bool bcm_sysport_lite_stat_valid(enum bcm_sysport_stat_type type)
315{
316 switch (type) {
317 case BCM_SYSPORT_STAT_NETDEV:
318 case BCM_SYSPORT_STAT_RXCHK:
319 case BCM_SYSPORT_STAT_RBUF:
320 case BCM_SYSPORT_STAT_SOFT:
321 return true;
322 default:
323 return false;
324 }
325}
326
Florian Fainelli80105be2014-04-24 18:08:57 -0700327static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
328{
Florian Fainelli44a45242017-01-20 11:08:27 -0800329 struct bcm_sysport_priv *priv = netdev_priv(dev);
330 const struct bcm_sysport_stats *s;
331 unsigned int i, j;
332
Florian Fainelli80105be2014-04-24 18:08:57 -0700333 switch (string_set) {
334 case ETH_SS_STATS:
Florian Fainelli44a45242017-01-20 11:08:27 -0800335 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
336 s = &bcm_sysport_gstrings_stats[i];
337 if (priv->is_lite &&
338 !bcm_sysport_lite_stat_valid(s->type))
339 continue;
340 j++;
341 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700342 /* Include per-queue statistics */
343 return j + dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
Florian Fainelli80105be2014-04-24 18:08:57 -0700344 default:
345 return -EOPNOTSUPP;
346 }
347}
348
349static void bcm_sysport_get_strings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700350 u32 stringset, u8 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700351{
Florian Fainelli44a45242017-01-20 11:08:27 -0800352 struct bcm_sysport_priv *priv = netdev_priv(dev);
353 const struct bcm_sysport_stats *s;
Florian Fainelli30defeb2017-03-23 10:36:46 -0700354 char buf[128];
Florian Fainelli44a45242017-01-20 11:08:27 -0800355 int i, j;
Florian Fainelli80105be2014-04-24 18:08:57 -0700356
357 switch (stringset) {
358 case ETH_SS_STATS:
Florian Fainelli44a45242017-01-20 11:08:27 -0800359 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
360 s = &bcm_sysport_gstrings_stats[i];
361 if (priv->is_lite &&
362 !bcm_sysport_lite_stat_valid(s->type))
363 continue;
364
365 memcpy(data + j * ETH_GSTRING_LEN, s->stat_string,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700366 ETH_GSTRING_LEN);
Florian Fainelli44a45242017-01-20 11:08:27 -0800367 j++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700368 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700369
370 for (i = 0; i < dev->num_tx_queues; i++) {
371 snprintf(buf, sizeof(buf), "txq%d_packets", i);
372 memcpy(data + j * ETH_GSTRING_LEN, buf,
373 ETH_GSTRING_LEN);
374 j++;
375
376 snprintf(buf, sizeof(buf), "txq%d_bytes", i);
377 memcpy(data + j * ETH_GSTRING_LEN, buf,
378 ETH_GSTRING_LEN);
379 j++;
380 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700381 break;
382 default:
383 break;
384 }
385}
386
387static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
388{
389 int i, j = 0;
390
391 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
392 const struct bcm_sysport_stats *s;
393 u8 offset = 0;
394 u32 val = 0;
395 char *p;
396
397 s = &bcm_sysport_gstrings_stats[i];
398 switch (s->type) {
399 case BCM_SYSPORT_STAT_NETDEV:
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800400 case BCM_SYSPORT_STAT_SOFT:
Florian Fainelli80105be2014-04-24 18:08:57 -0700401 continue;
402 case BCM_SYSPORT_STAT_MIB_RX:
403 case BCM_SYSPORT_STAT_MIB_TX:
404 case BCM_SYSPORT_STAT_RUNT:
Florian Fainelli44a45242017-01-20 11:08:27 -0800405 if (priv->is_lite)
406 continue;
407
Florian Fainelli80105be2014-04-24 18:08:57 -0700408 if (s->type != BCM_SYSPORT_STAT_MIB_RX)
409 offset = UMAC_MIB_STAT_OFFSET;
410 val = umac_readl(priv, UMAC_MIB_START + j + offset);
411 break;
412 case BCM_SYSPORT_STAT_RXCHK:
413 val = rxchk_readl(priv, s->reg_offset);
414 if (val == ~0)
415 rxchk_writel(priv, 0, s->reg_offset);
416 break;
417 case BCM_SYSPORT_STAT_RBUF:
418 val = rbuf_readl(priv, s->reg_offset);
419 if (val == ~0)
420 rbuf_writel(priv, 0, s->reg_offset);
421 break;
422 }
423
424 j += s->stat_sizeof;
425 p = (char *)priv + s->stat_offset;
426 *(u32 *)p = val;
427 }
428
429 netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
430}
431
432static void bcm_sysport_get_stats(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700433 struct ethtool_stats *stats, u64 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700434{
435 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli30defeb2017-03-23 10:36:46 -0700436 struct bcm_sysport_tx_ring *ring;
Florian Fainelli44a45242017-01-20 11:08:27 -0800437 int i, j;
Florian Fainelli80105be2014-04-24 18:08:57 -0700438
439 if (netif_running(dev))
440 bcm_sysport_update_mib_counters(priv);
441
Florian Fainelli44a45242017-01-20 11:08:27 -0800442 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700443 const struct bcm_sysport_stats *s;
444 char *p;
445
446 s = &bcm_sysport_gstrings_stats[i];
447 if (s->type == BCM_SYSPORT_STAT_NETDEV)
448 p = (char *)&dev->stats;
449 else
450 p = (char *)priv;
451 p += s->stat_offset;
Florian Fainelli44a45242017-01-20 11:08:27 -0800452 data[j] = *(unsigned long *)p;
453 j++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700454 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700455
456 /* For SYSTEMPORT Lite since we have holes in our statistics, j would
457 * be equal to BCM_SYSPORT_STATS_LEN at the end of the loop, but it
458 * needs to point to how many total statistics we have minus the
459 * number of per TX queue statistics
460 */
461 j = bcm_sysport_get_sset_count(dev, ETH_SS_STATS) -
462 dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
463
464 for (i = 0; i < dev->num_tx_queues; i++) {
465 ring = &priv->tx_rings[i];
466 data[j] = ring->packets;
467 j++;
468 data[j] = ring->bytes;
469 j++;
470 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700471}
472
Florian Fainelli83e82f42014-07-01 21:08:40 -0700473static void bcm_sysport_get_wol(struct net_device *dev,
474 struct ethtool_wolinfo *wol)
475{
476 struct bcm_sysport_priv *priv = netdev_priv(dev);
477 u32 reg;
478
479 wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
480 wol->wolopts = priv->wolopts;
481
482 if (!(priv->wolopts & WAKE_MAGICSECURE))
483 return;
484
485 /* Return the programmed SecureOn password */
486 reg = umac_readl(priv, UMAC_PSW_MS);
487 put_unaligned_be16(reg, &wol->sopass[0]);
488 reg = umac_readl(priv, UMAC_PSW_LS);
489 put_unaligned_be32(reg, &wol->sopass[2]);
490}
491
492static int bcm_sysport_set_wol(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700493 struct ethtool_wolinfo *wol)
Florian Fainelli83e82f42014-07-01 21:08:40 -0700494{
495 struct bcm_sysport_priv *priv = netdev_priv(dev);
496 struct device *kdev = &priv->pdev->dev;
497 u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
498
499 if (!device_can_wakeup(kdev))
500 return -ENOTSUPP;
501
502 if (wol->wolopts & ~supported)
503 return -EINVAL;
504
505 /* Program the SecureOn password */
506 if (wol->wolopts & WAKE_MAGICSECURE) {
507 umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700508 UMAC_PSW_MS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700509 umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700510 UMAC_PSW_LS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700511 }
512
513 /* Flag the device and relevant IRQ as wakeup capable */
514 if (wol->wolopts) {
515 device_set_wakeup_enable(kdev, 1);
Florian Fainelli61b423a2014-10-10 10:51:54 -0700516 if (priv->wol_irq_disabled)
517 enable_irq_wake(priv->wol_irq);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700518 priv->wol_irq_disabled = 0;
519 } else {
520 device_set_wakeup_enable(kdev, 0);
521 /* Avoid unbalanced disable_irq_wake calls */
522 if (!priv->wol_irq_disabled)
523 disable_irq_wake(priv->wol_irq);
524 priv->wol_irq_disabled = 1;
525 }
526
527 priv->wolopts = wol->wolopts;
528
529 return 0;
530}
531
Florian Fainellib1a15e82015-05-11 15:12:41 -0700532static int bcm_sysport_get_coalesce(struct net_device *dev,
533 struct ethtool_coalesce *ec)
534{
535 struct bcm_sysport_priv *priv = netdev_priv(dev);
536 u32 reg;
537
538 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
539
540 ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
541 ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
542
Florian Fainellid0634862015-05-11 15:12:42 -0700543 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
544
545 ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
546 ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
547
Florian Fainellib1a15e82015-05-11 15:12:41 -0700548 return 0;
549}
550
551static int bcm_sysport_set_coalesce(struct net_device *dev,
552 struct ethtool_coalesce *ec)
553{
554 struct bcm_sysport_priv *priv = netdev_priv(dev);
555 unsigned int i;
556 u32 reg;
557
Florian Fainellid0634862015-05-11 15:12:42 -0700558 /* Base system clock is 125Mhz, DMA timeout is this reference clock
559 * divided by 1024, which yield roughly 8.192 us, our maximum value has
560 * to fit in the RING_TIMEOUT_MASK (16 bits).
Florian Fainellib1a15e82015-05-11 15:12:41 -0700561 */
562 if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
Florian Fainellid0634862015-05-11 15:12:42 -0700563 ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
564 ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
565 ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
Florian Fainellib1a15e82015-05-11 15:12:41 -0700566 return -EINVAL;
567
Florian Fainellid0634862015-05-11 15:12:42 -0700568 if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
569 (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
Florian Fainellib1a15e82015-05-11 15:12:41 -0700570 return -EINVAL;
571
572 for (i = 0; i < dev->num_tx_queues; i++) {
573 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
574 reg &= ~(RING_INTR_THRESH_MASK |
575 RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
576 reg |= ec->tx_max_coalesced_frames;
577 reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
578 RING_TIMEOUT_SHIFT;
579 tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
580 }
581
Florian Fainellid0634862015-05-11 15:12:42 -0700582 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
583 reg &= ~(RDMA_INTR_THRESH_MASK |
584 RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
585 reg |= ec->rx_max_coalesced_frames;
586 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
587 RDMA_TIMEOUT_SHIFT;
588 rdma_writel(priv, reg, RDMA_MBDONE_INTR);
589
Florian Fainellib1a15e82015-05-11 15:12:41 -0700590 return 0;
591}
592
Florian Fainelli80105be2014-04-24 18:08:57 -0700593static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
594{
595 dev_kfree_skb_any(cb->skb);
596 cb->skb = NULL;
597 dma_unmap_addr_set(cb, dma_addr, 0);
598}
599
Florian Fainellic73b0182015-05-28 15:24:43 -0700600static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
601 struct bcm_sysport_cb *cb)
Florian Fainelli80105be2014-04-24 18:08:57 -0700602{
603 struct device *kdev = &priv->pdev->dev;
604 struct net_device *ndev = priv->netdev;
Florian Fainellic73b0182015-05-28 15:24:43 -0700605 struct sk_buff *skb, *rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700606 dma_addr_t mapping;
Florian Fainelli80105be2014-04-24 18:08:57 -0700607
Florian Fainellic73b0182015-05-28 15:24:43 -0700608 /* Allocate a new SKB for a new packet */
609 skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
610 if (!skb) {
611 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700612 netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700613 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700614 }
615
Florian Fainellic73b0182015-05-28 15:24:43 -0700616 mapping = dma_map_single(kdev, skb->data,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700617 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainellic73b0182015-05-28 15:24:43 -0700618 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -0800619 priv->mib.rx_dma_failed++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700620 dev_kfree_skb_any(skb);
Florian Fainelli80105be2014-04-24 18:08:57 -0700621 netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700622 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700623 }
624
Florian Fainellic73b0182015-05-28 15:24:43 -0700625 /* Grab the current SKB on the ring */
626 rx_skb = cb->skb;
627 if (likely(rx_skb))
628 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
629 RX_BUF_LENGTH, DMA_FROM_DEVICE);
630
631 /* Put the new SKB on the ring */
632 cb->skb = skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700633 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellibaf387a2015-05-28 15:24:42 -0700634 dma_desc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli80105be2014-04-24 18:08:57 -0700635
636 netif_dbg(priv, rx_status, ndev, "RX refill\n");
637
Florian Fainellic73b0182015-05-28 15:24:43 -0700638 /* Return the current SKB to the caller */
639 return rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700640}
641
642static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
643{
644 struct bcm_sysport_cb *cb;
Florian Fainellic73b0182015-05-28 15:24:43 -0700645 struct sk_buff *skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700646 unsigned int i;
647
648 for (i = 0; i < priv->num_rx_bds; i++) {
Florian Fainellibaf387a2015-05-28 15:24:42 -0700649 cb = &priv->rx_cbs[i];
Florian Fainellic73b0182015-05-28 15:24:43 -0700650 skb = bcm_sysport_rx_refill(priv, cb);
651 if (skb)
652 dev_kfree_skb(skb);
653 if (!cb->skb)
654 return -ENOMEM;
Florian Fainelli80105be2014-04-24 18:08:57 -0700655 }
656
Florian Fainellic73b0182015-05-28 15:24:43 -0700657 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700658}
659
660/* Poll the hardware for up to budget packets to process */
661static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
662 unsigned int budget)
663{
Florian Fainelli80105be2014-04-24 18:08:57 -0700664 struct net_device *ndev = priv->netdev;
665 unsigned int processed = 0, to_process;
666 struct bcm_sysport_cb *cb;
667 struct sk_buff *skb;
668 unsigned int p_index;
669 u16 len, status;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400670 struct bcm_rsb *rsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700671
Florian Fainelli6baa7852017-03-23 10:36:47 -0700672 /* Clear status before servicing to reduce spurious interrupts */
673 intrl2_0_writel(priv, INTRL2_0_RDMA_MBDONE, INTRL2_CPU_CLEAR);
674
Florian Fainelli44a45242017-01-20 11:08:27 -0800675 /* Determine how much we should process since last call, SYSTEMPORT Lite
676 * groups the producer and consumer indexes into the same 32-bit
677 * which we access using RDMA_CONS_INDEX
678 */
679 if (!priv->is_lite)
680 p_index = rdma_readl(priv, RDMA_PROD_INDEX);
681 else
682 p_index = rdma_readl(priv, RDMA_CONS_INDEX);
Florian Fainelli80105be2014-04-24 18:08:57 -0700683 p_index &= RDMA_PROD_INDEX_MASK;
684
685 if (p_index < priv->rx_c_index)
686 to_process = (RDMA_CONS_INDEX_MASK + 1) -
687 priv->rx_c_index + p_index;
688 else
689 to_process = p_index - priv->rx_c_index;
690
691 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700692 "p_index=%d rx_c_index=%d to_process=%d\n",
693 p_index, priv->rx_c_index, to_process);
Florian Fainelli80105be2014-04-24 18:08:57 -0700694
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700695 while ((processed < to_process) && (processed < budget)) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700696 cb = &priv->rx_cbs[priv->rx_read_ptr];
Florian Fainellic73b0182015-05-28 15:24:43 -0700697 skb = bcm_sysport_rx_refill(priv, cb);
Florian Fainellife24ba02014-09-08 11:37:51 -0700698
Florian Fainellife24ba02014-09-08 11:37:51 -0700699
700 /* We do not have a backing SKB, so we do not a corresponding
701 * DMA mapping for this incoming packet since
702 * bcm_sysport_rx_refill always either has both skb and mapping
703 * or none.
704 */
705 if (unlikely(!skb)) {
706 netif_err(priv, rx_err, ndev, "out of memory!\n");
707 ndev->stats.rx_dropped++;
708 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700709 goto next;
Florian Fainellife24ba02014-09-08 11:37:51 -0700710 }
711
Florian Fainelli80105be2014-04-24 18:08:57 -0700712 /* Extract the Receive Status Block prepended */
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400713 rsb = (struct bcm_rsb *)skb->data;
Florian Fainelli80105be2014-04-24 18:08:57 -0700714 len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
715 status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700716 DESC_STATUS_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700717
Florian Fainelli80105be2014-04-24 18:08:57 -0700718 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700719 "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
720 p_index, priv->rx_c_index, priv->rx_read_ptr,
721 len, status);
Florian Fainelli80105be2014-04-24 18:08:57 -0700722
Florian Fainelli25977ac2015-05-28 15:24:44 -0700723 if (unlikely(len > RX_BUF_LENGTH)) {
724 netif_err(priv, rx_status, ndev, "oversized packet\n");
725 ndev->stats.rx_length_errors++;
726 ndev->stats.rx_errors++;
727 dev_kfree_skb_any(skb);
728 goto next;
729 }
730
Florian Fainelli80105be2014-04-24 18:08:57 -0700731 if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
732 netif_err(priv, rx_status, ndev, "fragmented packet!\n");
733 ndev->stats.rx_dropped++;
734 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700735 dev_kfree_skb_any(skb);
736 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700737 }
738
739 if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
740 netif_err(priv, rx_err, ndev, "error packet\n");
Florian Fainelliad51c612014-06-05 10:22:16 -0700741 if (status & RX_STATUS_OVFLOW)
Florian Fainelli80105be2014-04-24 18:08:57 -0700742 ndev->stats.rx_over_errors++;
743 ndev->stats.rx_dropped++;
744 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700745 dev_kfree_skb_any(skb);
746 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700747 }
748
749 skb_put(skb, len);
750
751 /* Hardware validated our checksum */
752 if (likely(status & DESC_L4_CSUM))
753 skb->ip_summed = CHECKSUM_UNNECESSARY;
754
Florian Fainellie0ea05d2014-06-05 10:22:17 -0700755 /* Hardware pre-pends packets with 2bytes before Ethernet
756 * header plus we have the Receive Status Block, strip off all
757 * of this from the SKB.
Florian Fainelli80105be2014-04-24 18:08:57 -0700758 */
759 skb_pull(skb, sizeof(*rsb) + 2);
760 len -= (sizeof(*rsb) + 2);
761
762 /* UniMAC may forward CRC */
763 if (priv->crc_fwd) {
764 skb_trim(skb, len - ETH_FCS_LEN);
765 len -= ETH_FCS_LEN;
766 }
767
768 skb->protocol = eth_type_trans(skb, ndev);
769 ndev->stats.rx_packets++;
770 ndev->stats.rx_bytes += len;
771
772 napi_gro_receive(&priv->napi, skb);
Florian Fainellic73b0182015-05-28 15:24:43 -0700773next:
774 processed++;
775 priv->rx_read_ptr++;
776
777 if (priv->rx_read_ptr == priv->num_rx_bds)
778 priv->rx_read_ptr = 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700779 }
780
781 return processed;
782}
783
Florian Fainelli30defeb2017-03-23 10:36:46 -0700784static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_tx_ring *ring,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700785 struct bcm_sysport_cb *cb,
786 unsigned int *bytes_compl,
787 unsigned int *pkts_compl)
Florian Fainelli80105be2014-04-24 18:08:57 -0700788{
Florian Fainelli30defeb2017-03-23 10:36:46 -0700789 struct bcm_sysport_priv *priv = ring->priv;
Florian Fainelli80105be2014-04-24 18:08:57 -0700790 struct device *kdev = &priv->pdev->dev;
Florian Fainelli80105be2014-04-24 18:08:57 -0700791
792 if (cb->skb) {
Florian Fainelli30defeb2017-03-23 10:36:46 -0700793 ring->bytes += cb->skb->len;
Florian Fainelli80105be2014-04-24 18:08:57 -0700794 *bytes_compl += cb->skb->len;
795 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700796 dma_unmap_len(cb, dma_len),
797 DMA_TO_DEVICE);
Florian Fainelli30defeb2017-03-23 10:36:46 -0700798 ring->packets++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700799 (*pkts_compl)++;
800 bcm_sysport_free_cb(cb);
801 /* SKB fragment */
802 } else if (dma_unmap_addr(cb, dma_addr)) {
Florian Fainelli30defeb2017-03-23 10:36:46 -0700803 ring->bytes += dma_unmap_len(cb, dma_len);
Florian Fainelli80105be2014-04-24 18:08:57 -0700804 dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700805 dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700806 dma_unmap_addr_set(cb, dma_addr, 0);
807 }
808}
809
810/* Reclaim queued SKBs for transmission completion, lockless version */
811static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
812 struct bcm_sysport_tx_ring *ring)
813{
814 struct net_device *ndev = priv->netdev;
815 unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
816 unsigned int pkts_compl = 0, bytes_compl = 0;
817 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700818 u32 hw_ind;
819
Florian Fainelli6baa7852017-03-23 10:36:47 -0700820 /* Clear status before servicing to reduce spurious interrupts */
821 if (!ring->priv->is_lite)
822 intrl2_1_writel(ring->priv, BIT(ring->index), INTRL2_CPU_CLEAR);
823 else
824 intrl2_0_writel(ring->priv, BIT(ring->index +
825 INTRL2_0_TDMA_MBDONE_SHIFT), INTRL2_CPU_CLEAR);
826
Florian Fainelli80105be2014-04-24 18:08:57 -0700827 /* Compute how many descriptors have been processed since last call */
828 hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
829 c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
830 ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
831
832 last_c_index = ring->c_index;
833 num_tx_cbs = ring->size;
834
835 c_index &= (num_tx_cbs - 1);
836
837 if (c_index >= last_c_index)
838 last_tx_cn = c_index - last_c_index;
839 else
840 last_tx_cn = num_tx_cbs - last_c_index + c_index;
841
842 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700843 "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
844 ring->index, c_index, last_tx_cn, last_c_index);
Florian Fainelli80105be2014-04-24 18:08:57 -0700845
846 while (last_tx_cn-- > 0) {
847 cb = ring->cbs + last_c_index;
Florian Fainelli30defeb2017-03-23 10:36:46 -0700848 bcm_sysport_tx_reclaim_one(ring, cb, &bytes_compl, &pkts_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700849
850 ring->desc_count++;
851 last_c_index++;
852 last_c_index &= (num_tx_cbs - 1);
853 }
854
855 ring->c_index = c_index;
856
Florian Fainelli80105be2014-04-24 18:08:57 -0700857 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700858 "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
859 ring->index, ring->c_index, pkts_compl, bytes_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700860
861 return pkts_compl;
862}
863
864/* Locked version of the per-ring TX reclaim routine */
865static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
866 struct bcm_sysport_tx_ring *ring)
867{
Florian Fainelli148d3d02017-01-12 12:09:09 -0800868 struct netdev_queue *txq;
Florian Fainelli80105be2014-04-24 18:08:57 -0700869 unsigned int released;
Florian Fainellid8498082014-06-05 10:22:15 -0700870 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700871
Florian Fainelli148d3d02017-01-12 12:09:09 -0800872 txq = netdev_get_tx_queue(priv->netdev, ring->index);
873
Florian Fainellid8498082014-06-05 10:22:15 -0700874 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700875 released = __bcm_sysport_tx_reclaim(priv, ring);
Florian Fainelli148d3d02017-01-12 12:09:09 -0800876 if (released)
877 netif_tx_wake_queue(txq);
878
Florian Fainellid8498082014-06-05 10:22:15 -0700879 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700880
881 return released;
882}
883
Florian Fainelli148d3d02017-01-12 12:09:09 -0800884/* Locked version of the per-ring TX reclaim, but does not wake the queue */
885static void bcm_sysport_tx_clean(struct bcm_sysport_priv *priv,
886 struct bcm_sysport_tx_ring *ring)
887{
888 unsigned long flags;
889
890 spin_lock_irqsave(&ring->lock, flags);
891 __bcm_sysport_tx_reclaim(priv, ring);
892 spin_unlock_irqrestore(&ring->lock, flags);
893}
894
Florian Fainelli80105be2014-04-24 18:08:57 -0700895static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
896{
897 struct bcm_sysport_tx_ring *ring =
898 container_of(napi, struct bcm_sysport_tx_ring, napi);
899 unsigned int work_done = 0;
900
901 work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
902
Florian Fainelli16f62d92014-06-26 10:06:46 -0700903 if (work_done == 0) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700904 napi_complete(napi);
905 /* re-enable TX interrupt */
Florian Fainelli44a45242017-01-20 11:08:27 -0800906 if (!ring->priv->is_lite)
907 intrl2_1_mask_clear(ring->priv, BIT(ring->index));
908 else
909 intrl2_0_mask_clear(ring->priv, BIT(ring->index +
910 INTRL2_0_TDMA_MBDONE_SHIFT));
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800911
912 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700913 }
914
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800915 return budget;
Florian Fainelli80105be2014-04-24 18:08:57 -0700916}
917
918static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
919{
920 unsigned int q;
921
922 for (q = 0; q < priv->netdev->num_tx_queues; q++)
923 bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
924}
925
926static int bcm_sysport_poll(struct napi_struct *napi, int budget)
927{
928 struct bcm_sysport_priv *priv =
929 container_of(napi, struct bcm_sysport_priv, napi);
930 unsigned int work_done = 0;
931
932 work_done = bcm_sysport_desc_rx(priv, budget);
933
934 priv->rx_c_index += work_done;
935 priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
Florian Fainelli44a45242017-01-20 11:08:27 -0800936
937 /* SYSTEMPORT Lite groups the producer/consumer index, producer is
938 * maintained by HW, but writes to it will be ignore while RDMA
939 * is active
940 */
941 if (!priv->is_lite)
942 rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
943 else
944 rdma_writel(priv, priv->rx_c_index << 16, RDMA_CONS_INDEX);
Florian Fainelli80105be2014-04-24 18:08:57 -0700945
946 if (work_done < budget) {
Florian Fainellic82f47e2016-04-20 11:37:09 -0700947 napi_complete_done(napi, work_done);
Florian Fainelli80105be2014-04-24 18:08:57 -0700948 /* re-enable RX interrupts */
949 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
950 }
951
952 return work_done;
953}
954
Florian Fainelli83e82f42014-07-01 21:08:40 -0700955static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
956{
957 u32 reg;
958
959 /* Stop monitoring MPD interrupt */
960 intrl2_0_mask_set(priv, INTRL2_0_MPD);
961
962 /* Clear the MagicPacket detection logic */
963 reg = umac_readl(priv, UMAC_MPD_CTRL);
964 reg &= ~MPD_EN;
965 umac_writel(priv, reg, UMAC_MPD_CTRL);
966
967 netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
968}
Florian Fainelli80105be2014-04-24 18:08:57 -0700969
970/* RX and misc interrupt routine */
971static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
972{
973 struct net_device *dev = dev_id;
974 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli44a45242017-01-20 11:08:27 -0800975 struct bcm_sysport_tx_ring *txr;
976 unsigned int ring, ring_bit;
Florian Fainelli80105be2014-04-24 18:08:57 -0700977
978 priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
979 ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
980 intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
981
982 if (unlikely(priv->irq0_stat == 0)) {
983 netdev_warn(priv->netdev, "spurious RX interrupt\n");
984 return IRQ_NONE;
985 }
986
987 if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
988 if (likely(napi_schedule_prep(&priv->napi))) {
989 /* disable RX interrupts */
990 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
Florian Fainelliba909502016-04-20 11:37:08 -0700991 __napi_schedule_irqoff(&priv->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -0700992 }
993 }
994
995 /* TX ring is full, perform a full reclaim since we do not know
996 * which one would trigger this interrupt
997 */
998 if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
999 bcm_sysport_tx_reclaim_all(priv);
1000
Florian Fainelli83e82f42014-07-01 21:08:40 -07001001 if (priv->irq0_stat & INTRL2_0_MPD) {
1002 netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
1003 bcm_sysport_resume_from_wol(priv);
1004 }
1005
Florian Fainelli44a45242017-01-20 11:08:27 -08001006 if (!priv->is_lite)
1007 goto out;
1008
1009 for (ring = 0; ring < dev->num_tx_queues; ring++) {
1010 ring_bit = BIT(ring + INTRL2_0_TDMA_MBDONE_SHIFT);
1011 if (!(priv->irq0_stat & ring_bit))
1012 continue;
1013
1014 txr = &priv->tx_rings[ring];
1015
1016 if (likely(napi_schedule_prep(&txr->napi))) {
1017 intrl2_0_mask_set(priv, ring_bit);
1018 __napi_schedule(&txr->napi);
1019 }
1020 }
1021out:
Florian Fainelli80105be2014-04-24 18:08:57 -07001022 return IRQ_HANDLED;
1023}
1024
1025/* TX interrupt service routine */
1026static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
1027{
1028 struct net_device *dev = dev_id;
1029 struct bcm_sysport_priv *priv = netdev_priv(dev);
1030 struct bcm_sysport_tx_ring *txr;
1031 unsigned int ring;
1032
1033 priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
1034 ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
1035 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1036
1037 if (unlikely(priv->irq1_stat == 0)) {
1038 netdev_warn(priv->netdev, "spurious TX interrupt\n");
1039 return IRQ_NONE;
1040 }
1041
1042 for (ring = 0; ring < dev->num_tx_queues; ring++) {
1043 if (!(priv->irq1_stat & BIT(ring)))
1044 continue;
1045
1046 txr = &priv->tx_rings[ring];
1047
1048 if (likely(napi_schedule_prep(&txr->napi))) {
1049 intrl2_1_mask_set(priv, BIT(ring));
Florian Fainelliba909502016-04-20 11:37:08 -07001050 __napi_schedule_irqoff(&txr->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -07001051 }
1052 }
1053
1054 return IRQ_HANDLED;
1055}
1056
Florian Fainelli83e82f42014-07-01 21:08:40 -07001057static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
1058{
1059 struct bcm_sysport_priv *priv = dev_id;
1060
1061 pm_wakeup_event(&priv->pdev->dev, 0);
1062
1063 return IRQ_HANDLED;
1064}
1065
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001066#ifdef CONFIG_NET_POLL_CONTROLLER
1067static void bcm_sysport_poll_controller(struct net_device *dev)
1068{
1069 struct bcm_sysport_priv *priv = netdev_priv(dev);
1070
1071 disable_irq(priv->irq0);
1072 bcm_sysport_rx_isr(priv->irq0, priv);
1073 enable_irq(priv->irq0);
1074
Florian Fainelli44a45242017-01-20 11:08:27 -08001075 if (!priv->is_lite) {
1076 disable_irq(priv->irq1);
1077 bcm_sysport_tx_isr(priv->irq1, priv);
1078 enable_irq(priv->irq1);
1079 }
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001080}
1081#endif
1082
Florian Fainellie87474a2014-10-02 09:43:16 -07001083static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
1084 struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001085{
1086 struct sk_buff *nskb;
Paul Gortmaker3afc5572014-05-30 15:39:30 -04001087 struct bcm_tsb *tsb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001088 u32 csum_info;
1089 u8 ip_proto;
1090 u16 csum_start;
1091 u16 ip_ver;
1092
1093 /* Re-allocate SKB if needed */
1094 if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
1095 nskb = skb_realloc_headroom(skb, sizeof(*tsb));
1096 dev_kfree_skb(skb);
1097 if (!nskb) {
1098 dev->stats.tx_errors++;
1099 dev->stats.tx_dropped++;
Florian Fainellie87474a2014-10-02 09:43:16 -07001100 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -07001101 }
1102 skb = nskb;
1103 }
1104
Paul Gortmaker3afc5572014-05-30 15:39:30 -04001105 tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
Florian Fainelli80105be2014-04-24 18:08:57 -07001106 /* Zero-out TSB by default */
1107 memset(tsb, 0, sizeof(*tsb));
1108
1109 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1110 ip_ver = htons(skb->protocol);
1111 switch (ip_ver) {
1112 case ETH_P_IP:
1113 ip_proto = ip_hdr(skb)->protocol;
1114 break;
1115 case ETH_P_IPV6:
1116 ip_proto = ipv6_hdr(skb)->nexthdr;
1117 break;
1118 default:
Florian Fainellie87474a2014-10-02 09:43:16 -07001119 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001120 }
1121
1122 /* Get the checksum offset and the L4 (transport) offset */
1123 csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
1124 csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
1125 csum_info |= (csum_start << L4_PTR_SHIFT);
1126
1127 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1128 csum_info |= L4_LENGTH_VALID;
1129 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1130 csum_info |= L4_UDP;
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001131 } else {
Florian Fainelli80105be2014-04-24 18:08:57 -07001132 csum_info = 0;
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001133 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001134
1135 tsb->l4_ptr_dest_map = csum_info;
1136 }
1137
Florian Fainellie87474a2014-10-02 09:43:16 -07001138 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001139}
1140
1141static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
1142 struct net_device *dev)
1143{
1144 struct bcm_sysport_priv *priv = netdev_priv(dev);
1145 struct device *kdev = &priv->pdev->dev;
1146 struct bcm_sysport_tx_ring *ring;
1147 struct bcm_sysport_cb *cb;
1148 struct netdev_queue *txq;
1149 struct dma_desc *desc;
Florian Fainellidab531b2014-05-14 19:32:14 -07001150 unsigned int skb_len;
Florian Fainellid8498082014-06-05 10:22:15 -07001151 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -07001152 dma_addr_t mapping;
1153 u32 len_status;
1154 u16 queue;
1155 int ret;
1156
1157 queue = skb_get_queue_mapping(skb);
1158 txq = netdev_get_tx_queue(dev, queue);
1159 ring = &priv->tx_rings[queue];
1160
Florian Fainellid8498082014-06-05 10:22:15 -07001161 /* lock against tx reclaim in BH context and TX ring full interrupt */
1162 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001163 if (unlikely(ring->desc_count == 0)) {
1164 netif_tx_stop_queue(txq);
1165 netdev_err(dev, "queue %d awake and ring full!\n", queue);
1166 ret = NETDEV_TX_BUSY;
1167 goto out;
1168 }
1169
Florian Fainellidab531b2014-05-14 19:32:14 -07001170 /* The Ethernet switch we are interfaced with needs packets to be at
1171 * least 64 bytes (including FCS) otherwise they will be discarded when
1172 * they enter the switch port logic. When Broadcom tags are enabled, we
1173 * need to make sure that packets are at least 68 bytes
1174 * (including FCS and tag) because the length verification is done after
1175 * the Broadcom tag is stripped off the ingress packet.
1176 */
Florian Fainellibb7da332017-01-03 16:34:48 -08001177 if (skb_put_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
Florian Fainellidab531b2014-05-14 19:32:14 -07001178 ret = NETDEV_TX_OK;
1179 goto out;
1180 }
1181
Florian Fainelli38e5a852017-01-03 16:34:49 -08001182 /* Insert TSB and checksum infos */
1183 if (priv->tsb_en) {
1184 skb = bcm_sysport_insert_tsb(skb, dev);
1185 if (!skb) {
1186 ret = NETDEV_TX_OK;
1187 goto out;
1188 }
1189 }
1190
Florian Fainellibb7da332017-01-03 16:34:48 -08001191 skb_len = skb->len;
Florian Fainellidab531b2014-05-14 19:32:14 -07001192
1193 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001194 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -08001195 priv->mib.tx_dma_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -07001196 netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001197 skb->data, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001198 ret = NETDEV_TX_OK;
1199 goto out;
1200 }
1201
1202 /* Remember the SKB for future freeing */
1203 cb = &ring->cbs[ring->curr_desc];
1204 cb->skb = skb;
1205 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellidab531b2014-05-14 19:32:14 -07001206 dma_unmap_len_set(cb, dma_len, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001207
1208 /* Fetch a descriptor entry from our pool */
1209 desc = ring->desc_cpu;
1210
1211 desc->addr_lo = lower_32_bits(mapping);
1212 len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
Florian Fainellidab531b2014-05-14 19:32:14 -07001213 len_status |= (skb_len << DESC_LEN_SHIFT);
Florian Fainelli80105be2014-04-24 18:08:57 -07001214 len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001215 DESC_STATUS_SHIFT;
Florian Fainelli80105be2014-04-24 18:08:57 -07001216 if (skb->ip_summed == CHECKSUM_PARTIAL)
1217 len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
1218
1219 ring->curr_desc++;
1220 if (ring->curr_desc == ring->size)
1221 ring->curr_desc = 0;
1222 ring->desc_count--;
1223
1224 /* Ensure write completion of the descriptor status/length
1225 * in DRAM before the System Port WRITE_PORT register latches
1226 * the value
1227 */
1228 wmb();
1229 desc->addr_status_len = len_status;
1230 wmb();
1231
1232 /* Write this descriptor address to the RING write port */
1233 tdma_port_write_desc_addr(priv, desc, ring->index);
1234
1235 /* Check ring space and update SW control flow */
1236 if (ring->desc_count == 0)
1237 netif_tx_stop_queue(txq);
1238
1239 netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001240 ring->index, ring->desc_count, ring->curr_desc);
Florian Fainelli80105be2014-04-24 18:08:57 -07001241
1242 ret = NETDEV_TX_OK;
1243out:
Florian Fainellid8498082014-06-05 10:22:15 -07001244 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001245 return ret;
1246}
1247
1248static void bcm_sysport_tx_timeout(struct net_device *dev)
1249{
1250 netdev_warn(dev, "transmit timeout!\n");
1251
Florian Westphal860e9532016-05-03 16:33:13 +02001252 netif_trans_update(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001253 dev->stats.tx_errors++;
1254
1255 netif_tx_wake_all_queues(dev);
1256}
1257
1258/* phylib adjust link callback */
1259static void bcm_sysport_adj_link(struct net_device *dev)
1260{
1261 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001262 struct phy_device *phydev = dev->phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001263 unsigned int changed = 0;
1264 u32 cmd_bits = 0, reg;
1265
1266 if (priv->old_link != phydev->link) {
1267 changed = 1;
1268 priv->old_link = phydev->link;
1269 }
1270
1271 if (priv->old_duplex != phydev->duplex) {
1272 changed = 1;
1273 priv->old_duplex = phydev->duplex;
1274 }
1275
Florian Fainelli44a45242017-01-20 11:08:27 -08001276 if (priv->is_lite)
1277 goto out;
1278
Florian Fainelli80105be2014-04-24 18:08:57 -07001279 switch (phydev->speed) {
1280 case SPEED_2500:
1281 cmd_bits = CMD_SPEED_2500;
1282 break;
1283 case SPEED_1000:
1284 cmd_bits = CMD_SPEED_1000;
1285 break;
1286 case SPEED_100:
1287 cmd_bits = CMD_SPEED_100;
1288 break;
1289 case SPEED_10:
1290 cmd_bits = CMD_SPEED_10;
1291 break;
1292 default:
1293 break;
1294 }
1295 cmd_bits <<= CMD_SPEED_SHIFT;
1296
1297 if (phydev->duplex == DUPLEX_HALF)
1298 cmd_bits |= CMD_HD_EN;
1299
1300 if (priv->old_pause != phydev->pause) {
1301 changed = 1;
1302 priv->old_pause = phydev->pause;
1303 }
1304
1305 if (!phydev->pause)
1306 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
1307
Florian Fainelli4a804c02014-09-02 11:17:07 -07001308 if (!changed)
1309 return;
1310
1311 if (phydev->link) {
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001312 reg = umac_readl(priv, UMAC_CMD);
1313 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
Florian Fainelli80105be2014-04-24 18:08:57 -07001314 CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
1315 CMD_TX_PAUSE_IGNORE);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001316 reg |= cmd_bits;
1317 umac_writel(priv, reg, UMAC_CMD);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001318 }
Florian Fainelli44a45242017-01-20 11:08:27 -08001319out:
1320 if (changed)
1321 phy_print_status(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001322}
1323
1324static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
1325 unsigned int index)
1326{
1327 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1328 struct device *kdev = &priv->pdev->dev;
1329 size_t size;
1330 void *p;
1331 u32 reg;
1332
1333 /* Simple descriptors partitioning for now */
1334 size = 256;
1335
1336 /* We just need one DMA descriptor which is DMA-able, since writing to
1337 * the port will allocate a new descriptor in its internal linked-list
1338 */
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001339 p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
1340 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001341 if (!p) {
1342 netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
1343 return -ENOMEM;
1344 }
1345
Florian Fainelli40a8a312014-07-09 17:36:47 -07001346 ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001347 if (!ring->cbs) {
1348 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1349 return -ENOMEM;
1350 }
1351
1352 /* Initialize SW view of the ring */
1353 spin_lock_init(&ring->lock);
1354 ring->priv = priv;
Eric Dumazetd64b5e82015-11-18 06:31:00 -08001355 netif_tx_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
Florian Fainelli80105be2014-04-24 18:08:57 -07001356 ring->index = index;
1357 ring->size = size;
1358 ring->alloc_size = ring->size;
1359 ring->desc_cpu = p;
1360 ring->desc_count = ring->size;
1361 ring->curr_desc = 0;
1362
1363 /* Initialize HW ring */
1364 tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
1365 tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
1366 tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
1367 tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
1368 tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
1369 tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
1370
1371 /* Program the number of descriptors as MAX_THRESHOLD and half of
1372 * its size for the hysteresis trigger
1373 */
1374 tdma_writel(priv, ring->size |
1375 1 << RING_HYST_THRESH_SHIFT,
1376 TDMA_DESC_RING_MAX_HYST(index));
1377
1378 /* Enable the ring queue in the arbiter */
1379 reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
1380 reg |= (1 << index);
1381 tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
1382
1383 napi_enable(&ring->napi);
1384
1385 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001386 "TDMA cfg, size=%d, desc_cpu=%p\n",
1387 ring->size, ring->desc_cpu);
Florian Fainelli80105be2014-04-24 18:08:57 -07001388
1389 return 0;
1390}
1391
1392static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001393 unsigned int index)
Florian Fainelli80105be2014-04-24 18:08:57 -07001394{
1395 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1396 struct device *kdev = &priv->pdev->dev;
1397 u32 reg;
1398
1399 /* Caller should stop the TDMA engine */
1400 reg = tdma_readl(priv, TDMA_STATUS);
1401 if (!(reg & TDMA_DISABLED))
1402 netdev_warn(priv->netdev, "TDMA not stopped!\n");
1403
Florian Fainelli914adb52014-10-31 15:51:35 -07001404 /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
1405 * fail, so by checking this pointer we know whether the TX ring was
1406 * fully initialized or not.
1407 */
1408 if (!ring->cbs)
1409 return;
1410
Florian Fainelli80105be2014-04-24 18:08:57 -07001411 napi_disable(&ring->napi);
1412 netif_napi_del(&ring->napi);
1413
Florian Fainelli148d3d02017-01-12 12:09:09 -08001414 bcm_sysport_tx_clean(priv, ring);
Florian Fainelli80105be2014-04-24 18:08:57 -07001415
1416 kfree(ring->cbs);
1417 ring->cbs = NULL;
1418
1419 if (ring->desc_dma) {
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001420 dma_free_coherent(kdev, sizeof(struct dma_desc),
1421 ring->desc_cpu, ring->desc_dma);
Florian Fainelli80105be2014-04-24 18:08:57 -07001422 ring->desc_dma = 0;
1423 }
1424 ring->size = 0;
1425 ring->alloc_size = 0;
1426
1427 netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
1428}
1429
1430/* RDMA helper */
1431static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001432 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001433{
1434 unsigned int timeout = 1000;
1435 u32 reg;
1436
1437 reg = rdma_readl(priv, RDMA_CONTROL);
1438 if (enable)
1439 reg |= RDMA_EN;
1440 else
1441 reg &= ~RDMA_EN;
1442 rdma_writel(priv, reg, RDMA_CONTROL);
1443
1444 /* Poll for RMDA disabling completion */
1445 do {
1446 reg = rdma_readl(priv, RDMA_STATUS);
1447 if (!!(reg & RDMA_DISABLED) == !enable)
1448 return 0;
1449 usleep_range(1000, 2000);
1450 } while (timeout-- > 0);
1451
1452 netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
1453
1454 return -ETIMEDOUT;
1455}
1456
1457/* TDMA helper */
1458static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001459 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001460{
1461 unsigned int timeout = 1000;
1462 u32 reg;
1463
1464 reg = tdma_readl(priv, TDMA_CONTROL);
1465 if (enable)
Florian Fainelli44a45242017-01-20 11:08:27 -08001466 reg |= tdma_control_bit(priv, TDMA_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -07001467 else
Florian Fainelli44a45242017-01-20 11:08:27 -08001468 reg &= ~tdma_control_bit(priv, TDMA_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -07001469 tdma_writel(priv, reg, TDMA_CONTROL);
1470
1471 /* Poll for TMDA disabling completion */
1472 do {
1473 reg = tdma_readl(priv, TDMA_STATUS);
1474 if (!!(reg & TDMA_DISABLED) == !enable)
1475 return 0;
1476
1477 usleep_range(1000, 2000);
1478 } while (timeout-- > 0);
1479
1480 netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
1481
1482 return -ETIMEDOUT;
1483}
1484
1485static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
1486{
Florian Fainellibaf387a2015-05-28 15:24:42 -07001487 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001488 u32 reg;
1489 int ret;
Florian Fainellibaf387a2015-05-28 15:24:42 -07001490 int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001491
1492 /* Initialize SW view of the RX ring */
Florian Fainelli44a45242017-01-20 11:08:27 -08001493 priv->num_rx_bds = priv->num_rx_desc_words / WORDS_PER_DESC;
Florian Fainelli80105be2014-04-24 18:08:57 -07001494 priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
Florian Fainelli80105be2014-04-24 18:08:57 -07001495 priv->rx_c_index = 0;
1496 priv->rx_read_ptr = 0;
Florian Fainelli40a8a312014-07-09 17:36:47 -07001497 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
1498 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001499 if (!priv->rx_cbs) {
1500 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1501 return -ENOMEM;
1502 }
1503
Florian Fainellibaf387a2015-05-28 15:24:42 -07001504 for (i = 0; i < priv->num_rx_bds; i++) {
1505 cb = priv->rx_cbs + i;
1506 cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
1507 }
1508
Florian Fainelli80105be2014-04-24 18:08:57 -07001509 ret = bcm_sysport_alloc_rx_bufs(priv);
1510 if (ret) {
1511 netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
1512 return ret;
1513 }
1514
1515 /* Initialize HW, ensure RDMA is disabled */
1516 reg = rdma_readl(priv, RDMA_STATUS);
1517 if (!(reg & RDMA_DISABLED))
1518 rdma_enable_set(priv, 0);
1519
1520 rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
1521 rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
1522 rdma_writel(priv, 0, RDMA_PROD_INDEX);
1523 rdma_writel(priv, 0, RDMA_CONS_INDEX);
1524 rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
1525 RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
1526 /* Operate the queue in ring mode */
1527 rdma_writel(priv, 0, RDMA_START_ADDR_HI);
1528 rdma_writel(priv, 0, RDMA_START_ADDR_LO);
1529 rdma_writel(priv, 0, RDMA_END_ADDR_HI);
Florian Fainelli44a45242017-01-20 11:08:27 -08001530 rdma_writel(priv, priv->num_rx_desc_words - 1, RDMA_END_ADDR_LO);
Florian Fainelli80105be2014-04-24 18:08:57 -07001531
1532 rdma_writel(priv, 1, RDMA_MBDONE_INTR);
1533
1534 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001535 "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
1536 priv->num_rx_bds, priv->rx_bds);
Florian Fainelli80105be2014-04-24 18:08:57 -07001537
1538 return 0;
1539}
1540
1541static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
1542{
1543 struct bcm_sysport_cb *cb;
1544 unsigned int i;
1545 u32 reg;
1546
1547 /* Caller should ensure RDMA is disabled */
1548 reg = rdma_readl(priv, RDMA_STATUS);
1549 if (!(reg & RDMA_DISABLED))
1550 netdev_warn(priv->netdev, "RDMA not stopped!\n");
1551
1552 for (i = 0; i < priv->num_rx_bds; i++) {
1553 cb = &priv->rx_cbs[i];
1554 if (dma_unmap_addr(cb, dma_addr))
1555 dma_unmap_single(&priv->pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001556 dma_unmap_addr(cb, dma_addr),
1557 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001558 bcm_sysport_free_cb(cb);
1559 }
1560
1561 kfree(priv->rx_cbs);
1562 priv->rx_cbs = NULL;
1563
1564 netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
1565}
1566
1567static void bcm_sysport_set_rx_mode(struct net_device *dev)
1568{
1569 struct bcm_sysport_priv *priv = netdev_priv(dev);
1570 u32 reg;
1571
Florian Fainelli44a45242017-01-20 11:08:27 -08001572 if (priv->is_lite)
1573 return;
1574
Florian Fainelli80105be2014-04-24 18:08:57 -07001575 reg = umac_readl(priv, UMAC_CMD);
1576 if (dev->flags & IFF_PROMISC)
1577 reg |= CMD_PROMISC;
1578 else
1579 reg &= ~CMD_PROMISC;
1580 umac_writel(priv, reg, UMAC_CMD);
1581
1582 /* No support for ALLMULTI */
1583 if (dev->flags & IFF_ALLMULTI)
1584 return;
1585}
1586
1587static inline void umac_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001588 u32 mask, unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001589{
1590 u32 reg;
1591
Florian Fainelli44a45242017-01-20 11:08:27 -08001592 if (!priv->is_lite) {
1593 reg = umac_readl(priv, UMAC_CMD);
1594 if (enable)
1595 reg |= mask;
1596 else
1597 reg &= ~mask;
1598 umac_writel(priv, reg, UMAC_CMD);
1599 } else {
1600 reg = gib_readl(priv, GIB_CONTROL);
1601 if (enable)
1602 reg |= mask;
1603 else
1604 reg &= ~mask;
1605 gib_writel(priv, reg, GIB_CONTROL);
1606 }
Florian Fainelli00b91c62014-05-15 14:33:53 -07001607
1608 /* UniMAC stops on a packet boundary, wait for a full-sized packet
1609 * to be processed (1 msec).
1610 */
1611 if (enable == 0)
1612 usleep_range(1000, 2000);
Florian Fainelli80105be2014-04-24 18:08:57 -07001613}
1614
Florian Fainelli412bce82014-06-26 10:06:45 -07001615static inline void umac_reset(struct bcm_sysport_priv *priv)
Florian Fainelli80105be2014-04-24 18:08:57 -07001616{
Florian Fainelli80105be2014-04-24 18:08:57 -07001617 u32 reg;
Florian Fainelli80105be2014-04-24 18:08:57 -07001618
Florian Fainelli44a45242017-01-20 11:08:27 -08001619 if (priv->is_lite)
1620 return;
1621
Florian Fainelli412bce82014-06-26 10:06:45 -07001622 reg = umac_readl(priv, UMAC_CMD);
1623 reg |= CMD_SW_RESET;
1624 umac_writel(priv, reg, UMAC_CMD);
1625 udelay(10);
1626 reg = umac_readl(priv, UMAC_CMD);
1627 reg &= ~CMD_SW_RESET;
1628 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli80105be2014-04-24 18:08:57 -07001629}
1630
1631static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001632 unsigned char *addr)
Florian Fainelli80105be2014-04-24 18:08:57 -07001633{
Florian Fainelli44a45242017-01-20 11:08:27 -08001634 u32 mac0 = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
1635 addr[3];
1636 u32 mac1 = (addr[4] << 8) | addr[5];
1637
1638 if (!priv->is_lite) {
1639 umac_writel(priv, mac0, UMAC_MAC0);
1640 umac_writel(priv, mac1, UMAC_MAC1);
1641 } else {
1642 gib_writel(priv, mac0, GIB_MAC0);
1643 gib_writel(priv, mac1, GIB_MAC1);
1644 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001645}
1646
1647static void topctrl_flush(struct bcm_sysport_priv *priv)
1648{
1649 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
1650 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1651 mdelay(1);
1652 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1653 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
1654}
1655
Florian Fainellifb3b5962014-12-08 15:59:18 -08001656static int bcm_sysport_change_mac(struct net_device *dev, void *p)
1657{
1658 struct bcm_sysport_priv *priv = netdev_priv(dev);
1659 struct sockaddr *addr = p;
1660
1661 if (!is_valid_ether_addr(addr->sa_data))
1662 return -EINVAL;
1663
1664 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1665
1666 /* interface is disabled, changes to MAC will be reflected on next
1667 * open call
1668 */
1669 if (!netif_running(dev))
1670 return 0;
1671
1672 umac_set_hw_addr(priv, dev->dev_addr);
1673
1674 return 0;
1675}
1676
Florian Fainelli30defeb2017-03-23 10:36:46 -07001677static struct net_device_stats *bcm_sysport_get_nstats(struct net_device *dev)
1678{
1679 struct bcm_sysport_priv *priv = netdev_priv(dev);
1680 unsigned long tx_bytes = 0, tx_packets = 0;
1681 struct bcm_sysport_tx_ring *ring;
1682 unsigned int q;
1683
1684 for (q = 0; q < dev->num_tx_queues; q++) {
1685 ring = &priv->tx_rings[q];
1686 tx_bytes += ring->bytes;
1687 tx_packets += ring->packets;
1688 }
1689
1690 dev->stats.tx_bytes = tx_bytes;
1691 dev->stats.tx_packets = tx_packets;
1692 return &dev->stats;
1693}
1694
Florian Fainellib02e6d92014-07-01 21:08:37 -07001695static void bcm_sysport_netif_start(struct net_device *dev)
1696{
1697 struct bcm_sysport_priv *priv = netdev_priv(dev);
1698
1699 /* Enable NAPI */
1700 napi_enable(&priv->napi);
1701
Florian Fainelli8edf0042014-10-28 11:12:00 -07001702 /* Enable RX interrupt and TX ring full interrupt */
1703 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1704
Philippe Reynes715a0222016-06-19 20:39:08 +02001705 phy_start(dev->phydev);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001706
Florian Fainelli44a45242017-01-20 11:08:27 -08001707 /* Enable TX interrupts for the TXQs */
1708 if (!priv->is_lite)
1709 intrl2_1_mask_clear(priv, 0xffffffff);
1710 else
1711 intrl2_0_mask_clear(priv, INTRL2_0_TDMA_MBDONE_MASK);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001712
1713 /* Last call before we start the real business */
1714 netif_tx_start_all_queues(dev);
1715}
1716
Florian Fainelli40755a02014-07-01 21:08:38 -07001717static void rbuf_init(struct bcm_sysport_priv *priv)
1718{
1719 u32 reg;
1720
1721 reg = rbuf_readl(priv, RBUF_CONTROL);
1722 reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
Florian Fainelli44a45242017-01-20 11:08:27 -08001723 /* Set a correct RSB format on SYSTEMPORT Lite */
1724 if (priv->is_lite) {
1725 reg &= ~RBUF_RSB_SWAP1;
1726 reg |= RBUF_RSB_SWAP0;
1727 }
Florian Fainelli40755a02014-07-01 21:08:38 -07001728 rbuf_writel(priv, reg, RBUF_CONTROL);
1729}
1730
Florian Fainelli44a45242017-01-20 11:08:27 -08001731static inline void bcm_sysport_mask_all_intrs(struct bcm_sysport_priv *priv)
1732{
1733 intrl2_0_mask_set(priv, 0xffffffff);
1734 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1735 if (!priv->is_lite) {
1736 intrl2_1_mask_set(priv, 0xffffffff);
1737 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1738 }
1739}
1740
1741static inline void gib_set_pad_extension(struct bcm_sysport_priv *priv)
1742{
1743 u32 __maybe_unused reg;
1744
1745 /* Include Broadcom tag in pad extension */
1746 if (netdev_uses_dsa(priv->netdev)) {
1747 reg = gib_readl(priv, GIB_CONTROL);
1748 reg &= ~(GIB_PAD_EXTENSION_MASK << GIB_PAD_EXTENSION_SHIFT);
1749 reg |= ENET_BRCM_TAG_LEN << GIB_PAD_EXTENSION_SHIFT;
1750 gib_writel(priv, reg, GIB_CONTROL);
1751 }
1752}
1753
Florian Fainelli80105be2014-04-24 18:08:57 -07001754static int bcm_sysport_open(struct net_device *dev)
1755{
1756 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001757 struct phy_device *phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001758 unsigned int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001759 int ret;
1760
1761 /* Reset UniMAC */
Florian Fainelli412bce82014-06-26 10:06:45 -07001762 umac_reset(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001763
1764 /* Flush TX and RX FIFOs at TOPCTRL level */
1765 topctrl_flush(priv);
1766
1767 /* Disable the UniMAC RX/TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001768 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001769
1770 /* Enable RBUF 2bytes alignment and Receive Status Block */
Florian Fainelli40755a02014-07-01 21:08:38 -07001771 rbuf_init(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001772
1773 /* Set maximum frame length */
Florian Fainelli44a45242017-01-20 11:08:27 -08001774 if (!priv->is_lite)
1775 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1776 else
1777 gib_set_pad_extension(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001778
1779 /* Set MAC address */
1780 umac_set_hw_addr(priv, dev->dev_addr);
1781
1782 /* Read CRC forward */
Florian Fainelli44a45242017-01-20 11:08:27 -08001783 if (!priv->is_lite)
1784 priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
1785 else
1786 priv->crc_fwd = !!(gib_readl(priv, GIB_CONTROL) &
1787 GIB_FCS_STRIP);
Florian Fainelli80105be2014-04-24 18:08:57 -07001788
Philippe Reynes715a0222016-06-19 20:39:08 +02001789 phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
1790 0, priv->phy_interface);
1791 if (!phydev) {
Florian Fainelli80105be2014-04-24 18:08:57 -07001792 netdev_err(dev, "could not attach to PHY\n");
1793 return -ENODEV;
1794 }
1795
1796 /* Reset house keeping link status */
1797 priv->old_duplex = -1;
1798 priv->old_link = -1;
1799 priv->old_pause = -1;
1800
1801 /* mask all interrupts and request them */
Florian Fainelli44a45242017-01-20 11:08:27 -08001802 bcm_sysport_mask_all_intrs(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001803
1804 ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
1805 if (ret) {
1806 netdev_err(dev, "failed to request RX interrupt\n");
1807 goto out_phy_disconnect;
1808 }
1809
Florian Fainelli44a45242017-01-20 11:08:27 -08001810 if (!priv->is_lite) {
1811 ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0,
1812 dev->name, dev);
1813 if (ret) {
1814 netdev_err(dev, "failed to request TX interrupt\n");
1815 goto out_free_irq0;
1816 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001817 }
1818
1819 /* Initialize both hardware and software ring */
1820 for (i = 0; i < dev->num_tx_queues; i++) {
1821 ret = bcm_sysport_init_tx_ring(priv, i);
1822 if (ret) {
1823 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001824 i);
Florian Fainelli80105be2014-04-24 18:08:57 -07001825 goto out_free_tx_ring;
1826 }
1827 }
1828
1829 /* Initialize linked-list */
1830 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1831
1832 /* Initialize RX ring */
1833 ret = bcm_sysport_init_rx_ring(priv);
1834 if (ret) {
1835 netdev_err(dev, "failed to initialize RX ring\n");
1836 goto out_free_rx_ring;
1837 }
1838
1839 /* Turn on RDMA */
1840 ret = rdma_enable_set(priv, 1);
1841 if (ret)
1842 goto out_free_rx_ring;
1843
Florian Fainelli80105be2014-04-24 18:08:57 -07001844 /* Turn on TDMA */
1845 ret = tdma_enable_set(priv, 1);
1846 if (ret)
1847 goto out_clear_rx_int;
1848
Florian Fainelli80105be2014-04-24 18:08:57 -07001849 /* Turn on UniMAC TX/RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001850 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
Florian Fainelli80105be2014-04-24 18:08:57 -07001851
Florian Fainellib02e6d92014-07-01 21:08:37 -07001852 bcm_sysport_netif_start(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001853
1854 return 0;
1855
1856out_clear_rx_int:
1857 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1858out_free_rx_ring:
1859 bcm_sysport_fini_rx_ring(priv);
1860out_free_tx_ring:
1861 for (i = 0; i < dev->num_tx_queues; i++)
1862 bcm_sysport_fini_tx_ring(priv, i);
Florian Fainelli44a45242017-01-20 11:08:27 -08001863 if (!priv->is_lite)
1864 free_irq(priv->irq1, dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001865out_free_irq0:
1866 free_irq(priv->irq0, dev);
1867out_phy_disconnect:
Philippe Reynes715a0222016-06-19 20:39:08 +02001868 phy_disconnect(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001869 return ret;
1870}
1871
Florian Fainellib02e6d92014-07-01 21:08:37 -07001872static void bcm_sysport_netif_stop(struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001873{
1874 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001875
1876 /* stop all software from updating hardware */
1877 netif_tx_stop_all_queues(dev);
1878 napi_disable(&priv->napi);
Philippe Reynes715a0222016-06-19 20:39:08 +02001879 phy_stop(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001880
1881 /* mask all interrupts */
Florian Fainelli44a45242017-01-20 11:08:27 -08001882 bcm_sysport_mask_all_intrs(priv);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001883}
1884
1885static int bcm_sysport_stop(struct net_device *dev)
1886{
1887 struct bcm_sysport_priv *priv = netdev_priv(dev);
1888 unsigned int i;
1889 int ret;
1890
1891 bcm_sysport_netif_stop(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001892
1893 /* Disable UniMAC RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001894 umac_enable_set(priv, CMD_RX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001895
1896 ret = tdma_enable_set(priv, 0);
1897 if (ret) {
1898 netdev_err(dev, "timeout disabling RDMA\n");
1899 return ret;
1900 }
1901
1902 /* Wait for a maximum packet size to be drained */
1903 usleep_range(2000, 3000);
1904
1905 ret = rdma_enable_set(priv, 0);
1906 if (ret) {
1907 netdev_err(dev, "timeout disabling TDMA\n");
1908 return ret;
1909 }
1910
1911 /* Disable UniMAC TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001912 umac_enable_set(priv, CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001913
1914 /* Free RX/TX rings SW structures */
1915 for (i = 0; i < dev->num_tx_queues; i++)
1916 bcm_sysport_fini_tx_ring(priv, i);
1917 bcm_sysport_fini_rx_ring(priv);
1918
1919 free_irq(priv->irq0, dev);
Florian Fainelli44a45242017-01-20 11:08:27 -08001920 if (!priv->is_lite)
1921 free_irq(priv->irq1, dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001922
1923 /* Disconnect from PHY */
Philippe Reynes715a0222016-06-19 20:39:08 +02001924 phy_disconnect(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001925
1926 return 0;
1927}
1928
Julia Lawallc1ab0e92016-08-31 09:30:48 +02001929static const struct ethtool_ops bcm_sysport_ethtool_ops = {
Florian Fainelli80105be2014-04-24 18:08:57 -07001930 .get_drvinfo = bcm_sysport_get_drvinfo,
1931 .get_msglevel = bcm_sysport_get_msglvl,
1932 .set_msglevel = bcm_sysport_set_msglvl,
1933 .get_link = ethtool_op_get_link,
1934 .get_strings = bcm_sysport_get_strings,
1935 .get_ethtool_stats = bcm_sysport_get_stats,
1936 .get_sset_count = bcm_sysport_get_sset_count,
Florian Fainelli83e82f42014-07-01 21:08:40 -07001937 .get_wol = bcm_sysport_get_wol,
1938 .set_wol = bcm_sysport_set_wol,
Florian Fainellib1a15e82015-05-11 15:12:41 -07001939 .get_coalesce = bcm_sysport_get_coalesce,
1940 .set_coalesce = bcm_sysport_set_coalesce,
Philippe Reynes697666e2016-06-19 20:39:09 +02001941 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1942 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Florian Fainelli80105be2014-04-24 18:08:57 -07001943};
1944
1945static const struct net_device_ops bcm_sysport_netdev_ops = {
1946 .ndo_start_xmit = bcm_sysport_xmit,
1947 .ndo_tx_timeout = bcm_sysport_tx_timeout,
1948 .ndo_open = bcm_sysport_open,
1949 .ndo_stop = bcm_sysport_stop,
1950 .ndo_set_features = bcm_sysport_set_features,
1951 .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
Florian Fainellifb3b5962014-12-08 15:59:18 -08001952 .ndo_set_mac_address = bcm_sysport_change_mac,
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001953#ifdef CONFIG_NET_POLL_CONTROLLER
1954 .ndo_poll_controller = bcm_sysport_poll_controller,
1955#endif
Florian Fainelli30defeb2017-03-23 10:36:46 -07001956 .ndo_get_stats = bcm_sysport_get_nstats,
Florian Fainelli80105be2014-04-24 18:08:57 -07001957};
1958
1959#define REV_FMT "v%2x.%02x"
1960
Florian Fainelli44a45242017-01-20 11:08:27 -08001961static const struct bcm_sysport_hw_params bcm_sysport_params[] = {
1962 [SYSTEMPORT] = {
1963 .is_lite = false,
1964 .num_rx_desc_words = SP_NUM_HW_RX_DESC_WORDS,
1965 },
1966 [SYSTEMPORT_LITE] = {
1967 .is_lite = true,
1968 .num_rx_desc_words = SP_LT_NUM_HW_RX_DESC_WORDS,
1969 },
1970};
1971
1972static const struct of_device_id bcm_sysport_of_match[] = {
1973 { .compatible = "brcm,systemportlite-v1.00",
1974 .data = &bcm_sysport_params[SYSTEMPORT_LITE] },
1975 { .compatible = "brcm,systemport-v1.00",
1976 .data = &bcm_sysport_params[SYSTEMPORT] },
1977 { .compatible = "brcm,systemport",
1978 .data = &bcm_sysport_params[SYSTEMPORT] },
1979 { /* sentinel */ }
1980};
1981MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
1982
Florian Fainelli80105be2014-04-24 18:08:57 -07001983static int bcm_sysport_probe(struct platform_device *pdev)
1984{
Florian Fainelli44a45242017-01-20 11:08:27 -08001985 const struct bcm_sysport_hw_params *params;
1986 const struct of_device_id *of_id = NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -07001987 struct bcm_sysport_priv *priv;
1988 struct device_node *dn;
1989 struct net_device *dev;
1990 const void *macaddr;
1991 struct resource *r;
1992 u32 txq, rxq;
1993 int ret;
1994
1995 dn = pdev->dev.of_node;
1996 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Florian Fainelli44a45242017-01-20 11:08:27 -08001997 of_id = of_match_node(bcm_sysport_of_match, dn);
1998 if (!of_id || !of_id->data)
1999 return -EINVAL;
2000
2001 /* Fairly quickly we need to know the type of adapter we have */
2002 params = of_id->data;
Florian Fainelli80105be2014-04-24 18:08:57 -07002003
2004 /* Read the Transmit/Receive Queue properties */
2005 if (of_property_read_u32(dn, "systemport,num-txq", &txq))
2006 txq = TDMA_NUM_RINGS;
2007 if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
2008 rxq = 1;
2009
Florian Fainelli7b78be42017-01-20 11:08:26 -08002010 /* Sanity check the number of transmit queues */
2011 if (!txq || txq > TDMA_NUM_RINGS)
2012 return -EINVAL;
2013
Florian Fainelli80105be2014-04-24 18:08:57 -07002014 dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
2015 if (!dev)
2016 return -ENOMEM;
2017
2018 /* Initialize private members */
2019 priv = netdev_priv(dev);
2020
Florian Fainelli7b78be42017-01-20 11:08:26 -08002021 /* Allocate number of TX rings */
2022 priv->tx_rings = devm_kcalloc(&pdev->dev, txq,
2023 sizeof(struct bcm_sysport_tx_ring),
2024 GFP_KERNEL);
2025 if (!priv->tx_rings)
2026 return -ENOMEM;
2027
Florian Fainelli44a45242017-01-20 11:08:27 -08002028 priv->is_lite = params->is_lite;
2029 priv->num_rx_desc_words = params->num_rx_desc_words;
2030
Florian Fainelli80105be2014-04-24 18:08:57 -07002031 priv->irq0 = platform_get_irq(pdev, 0);
Florian Fainelli44a45242017-01-20 11:08:27 -08002032 if (!priv->is_lite)
2033 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli83e82f42014-07-01 21:08:40 -07002034 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli44a45242017-01-20 11:08:27 -08002035 if (priv->irq0 <= 0 || (priv->irq1 <= 0 && !priv->is_lite)) {
Florian Fainelli80105be2014-04-24 18:08:57 -07002036 dev_err(&pdev->dev, "invalid interrupts\n");
2037 ret = -EINVAL;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002038 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07002039 }
2040
Jingoo Han126e6122014-05-14 12:15:42 +09002041 priv->base = devm_ioremap_resource(&pdev->dev, r);
2042 if (IS_ERR(priv->base)) {
2043 ret = PTR_ERR(priv->base);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002044 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07002045 }
2046
2047 priv->netdev = dev;
2048 priv->pdev = pdev;
2049
2050 priv->phy_interface = of_get_phy_mode(dn);
2051 /* Default to GMII interface mode */
2052 if (priv->phy_interface < 0)
2053 priv->phy_interface = PHY_INTERFACE_MODE_GMII;
2054
Florian Fainelli186534a2014-05-22 09:47:46 -07002055 /* In the case of a fixed PHY, the DT node associated
2056 * to the PHY is the Ethernet MAC DT node.
2057 */
2058 if (of_phy_is_fixed_link(dn)) {
2059 ret = of_phy_register_fixed_link(dn);
2060 if (ret) {
2061 dev_err(&pdev->dev, "failed to register fixed PHY\n");
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002062 goto err_free_netdev;
Florian Fainelli186534a2014-05-22 09:47:46 -07002063 }
2064
2065 priv->phy_dn = dn;
2066 }
2067
Florian Fainelli80105be2014-04-24 18:08:57 -07002068 /* Initialize netdevice members */
2069 macaddr = of_get_mac_address(dn);
2070 if (!macaddr || !is_valid_ether_addr(macaddr)) {
2071 dev_warn(&pdev->dev, "using random Ethernet MAC\n");
Vaishali Thakkaradb35052015-07-08 10:49:30 +05302072 eth_hw_addr_random(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002073 } else {
2074 ether_addr_copy(dev->dev_addr, macaddr);
2075 }
2076
2077 SET_NETDEV_DEV(dev, &pdev->dev);
2078 dev_set_drvdata(&pdev->dev, dev);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002079 dev->ethtool_ops = &bcm_sysport_ethtool_ops;
Florian Fainelli80105be2014-04-24 18:08:57 -07002080 dev->netdev_ops = &bcm_sysport_netdev_ops;
2081 netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
2082
2083 /* HW supported features, none enabled by default */
2084 dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
2085 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
2086
Florian Fainelli83e82f42014-07-01 21:08:40 -07002087 /* Request the WOL interrupt and advertise suspend if available */
2088 priv->wol_irq_disabled = 1;
2089 ret = devm_request_irq(&pdev->dev, priv->wol_irq,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002090 bcm_sysport_wol_isr, 0, dev->name, priv);
Florian Fainelli83e82f42014-07-01 21:08:40 -07002091 if (!ret)
2092 device_set_wakeup_capable(&pdev->dev, 1);
2093
Florian Fainelli80105be2014-04-24 18:08:57 -07002094 /* Set the needed headroom once and for all */
Paul Gortmaker3afc5572014-05-30 15:39:30 -04002095 BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
2096 dev->needed_headroom += sizeof(struct bcm_tsb);
Florian Fainelli80105be2014-04-24 18:08:57 -07002097
Florian Fainellif532e742014-06-05 10:22:18 -07002098 /* libphy will adjust the link state accordingly */
2099 netif_carrier_off(dev);
2100
Florian Fainelli80105be2014-04-24 18:08:57 -07002101 ret = register_netdev(dev);
2102 if (ret) {
2103 dev_err(&pdev->dev, "failed to register net_device\n");
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002104 goto err_deregister_fixed_link;
Florian Fainelli80105be2014-04-24 18:08:57 -07002105 }
2106
2107 priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
2108 dev_info(&pdev->dev,
Florian Fainelli44a45242017-01-20 11:08:27 -08002109 "Broadcom SYSTEMPORT%s" REV_FMT
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002110 " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
Florian Fainelli44a45242017-01-20 11:08:27 -08002111 priv->is_lite ? " Lite" : "",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002112 (priv->rev >> 8) & 0xff, priv->rev & 0xff,
2113 priv->base, priv->irq0, priv->irq1, txq, rxq);
Florian Fainelli80105be2014-04-24 18:08:57 -07002114
2115 return 0;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002116
2117err_deregister_fixed_link:
2118 if (of_phy_is_fixed_link(dn))
2119 of_phy_deregister_fixed_link(dn);
2120err_free_netdev:
Florian Fainelli80105be2014-04-24 18:08:57 -07002121 free_netdev(dev);
2122 return ret;
2123}
2124
2125static int bcm_sysport_remove(struct platform_device *pdev)
2126{
2127 struct net_device *dev = dev_get_drvdata(&pdev->dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002128 struct device_node *dn = pdev->dev.of_node;
Florian Fainelli80105be2014-04-24 18:08:57 -07002129
2130 /* Not much to do, ndo_close has been called
2131 * and we use managed allocations
2132 */
2133 unregister_netdev(dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002134 if (of_phy_is_fixed_link(dn))
2135 of_phy_deregister_fixed_link(dn);
Florian Fainelli80105be2014-04-24 18:08:57 -07002136 free_netdev(dev);
2137 dev_set_drvdata(&pdev->dev, NULL);
2138
2139 return 0;
2140}
2141
Florian Fainelli40755a02014-07-01 21:08:38 -07002142#ifdef CONFIG_PM_SLEEP
Florian Fainelli83e82f42014-07-01 21:08:40 -07002143static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
2144{
2145 struct net_device *ndev = priv->netdev;
2146 unsigned int timeout = 1000;
2147 u32 reg;
2148
2149 /* Password has already been programmed */
2150 reg = umac_readl(priv, UMAC_MPD_CTRL);
2151 reg |= MPD_EN;
2152 reg &= ~PSW_EN;
2153 if (priv->wolopts & WAKE_MAGICSECURE)
2154 reg |= PSW_EN;
2155 umac_writel(priv, reg, UMAC_MPD_CTRL);
2156
2157 /* Make sure RBUF entered WoL mode as result */
2158 do {
2159 reg = rbuf_readl(priv, RBUF_STATUS);
2160 if (reg & RBUF_WOL_MODE)
2161 break;
2162
2163 udelay(10);
2164 } while (timeout-- > 0);
2165
2166 /* Do not leave the UniMAC RBUF matching only MPD packets */
2167 if (!timeout) {
2168 reg = umac_readl(priv, UMAC_MPD_CTRL);
2169 reg &= ~MPD_EN;
2170 umac_writel(priv, reg, UMAC_MPD_CTRL);
2171 netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
2172 return -ETIMEDOUT;
2173 }
2174
2175 /* UniMAC receive needs to be turned on */
2176 umac_enable_set(priv, CMD_RX_EN, 1);
2177
2178 /* Enable the interrupt wake-up source */
2179 intrl2_0_mask_clear(priv, INTRL2_0_MPD);
2180
2181 netif_dbg(priv, wol, ndev, "entered WOL mode\n");
2182
2183 return 0;
2184}
2185
Florian Fainelli40755a02014-07-01 21:08:38 -07002186static int bcm_sysport_suspend(struct device *d)
2187{
2188 struct net_device *dev = dev_get_drvdata(d);
2189 struct bcm_sysport_priv *priv = netdev_priv(dev);
2190 unsigned int i;
Florian Fainelli83e82f42014-07-01 21:08:40 -07002191 int ret = 0;
Florian Fainelli40755a02014-07-01 21:08:38 -07002192 u32 reg;
2193
2194 if (!netif_running(dev))
2195 return 0;
2196
2197 bcm_sysport_netif_stop(dev);
2198
Philippe Reynes715a0222016-06-19 20:39:08 +02002199 phy_suspend(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07002200
2201 netif_device_detach(dev);
2202
2203 /* Disable UniMAC RX */
2204 umac_enable_set(priv, CMD_RX_EN, 0);
2205
2206 ret = rdma_enable_set(priv, 0);
2207 if (ret) {
2208 netdev_err(dev, "RDMA timeout!\n");
2209 return ret;
2210 }
2211
2212 /* Disable RXCHK if enabled */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002213 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002214 reg = rxchk_readl(priv, RXCHK_CONTROL);
2215 reg &= ~RXCHK_EN;
2216 rxchk_writel(priv, reg, RXCHK_CONTROL);
2217 }
2218
2219 /* Flush RX pipe */
Florian Fainelli83e82f42014-07-01 21:08:40 -07002220 if (!priv->wolopts)
2221 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
Florian Fainelli40755a02014-07-01 21:08:38 -07002222
2223 ret = tdma_enable_set(priv, 0);
2224 if (ret) {
2225 netdev_err(dev, "TDMA timeout!\n");
2226 return ret;
2227 }
2228
2229 /* Wait for a packet boundary */
2230 usleep_range(2000, 3000);
2231
2232 umac_enable_set(priv, CMD_TX_EN, 0);
2233
2234 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
2235
2236 /* Free RX/TX rings SW structures */
2237 for (i = 0; i < dev->num_tx_queues; i++)
2238 bcm_sysport_fini_tx_ring(priv, i);
2239 bcm_sysport_fini_rx_ring(priv);
2240
Florian Fainelli83e82f42014-07-01 21:08:40 -07002241 /* Get prepared for Wake-on-LAN */
2242 if (device_may_wakeup(d) && priv->wolopts)
2243 ret = bcm_sysport_suspend_to_wol(priv);
2244
2245 return ret;
Florian Fainelli40755a02014-07-01 21:08:38 -07002246}
2247
2248static int bcm_sysport_resume(struct device *d)
2249{
2250 struct net_device *dev = dev_get_drvdata(d);
2251 struct bcm_sysport_priv *priv = netdev_priv(dev);
2252 unsigned int i;
2253 u32 reg;
2254 int ret;
2255
2256 if (!netif_running(dev))
2257 return 0;
2258
Florian Fainelli704d33e2014-10-28 11:12:01 -07002259 umac_reset(priv);
2260
Florian Fainelli83e82f42014-07-01 21:08:40 -07002261 /* We may have been suspended and never received a WOL event that
2262 * would turn off MPD detection, take care of that now
2263 */
2264 bcm_sysport_resume_from_wol(priv);
2265
Florian Fainelli40755a02014-07-01 21:08:38 -07002266 /* Initialize both hardware and software ring */
2267 for (i = 0; i < dev->num_tx_queues; i++) {
2268 ret = bcm_sysport_init_tx_ring(priv, i);
2269 if (ret) {
2270 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002271 i);
Florian Fainelli40755a02014-07-01 21:08:38 -07002272 goto out_free_tx_rings;
2273 }
2274 }
2275
2276 /* Initialize linked-list */
2277 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
2278
2279 /* Initialize RX ring */
2280 ret = bcm_sysport_init_rx_ring(priv);
2281 if (ret) {
2282 netdev_err(dev, "failed to initialize RX ring\n");
2283 goto out_free_rx_ring;
2284 }
2285
2286 netif_device_attach(dev);
2287
Florian Fainelli40755a02014-07-01 21:08:38 -07002288 /* RX pipe enable */
2289 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
2290
2291 ret = rdma_enable_set(priv, 1);
2292 if (ret) {
2293 netdev_err(dev, "failed to enable RDMA\n");
2294 goto out_free_rx_ring;
2295 }
2296
2297 /* Enable rxhck */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002298 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002299 reg = rxchk_readl(priv, RXCHK_CONTROL);
2300 reg |= RXCHK_EN;
2301 rxchk_writel(priv, reg, RXCHK_CONTROL);
2302 }
2303
2304 rbuf_init(priv);
2305
2306 /* Set maximum frame length */
Florian Fainelli44a45242017-01-20 11:08:27 -08002307 if (!priv->is_lite)
2308 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
2309 else
2310 gib_set_pad_extension(priv);
Florian Fainelli40755a02014-07-01 21:08:38 -07002311
2312 /* Set MAC address */
2313 umac_set_hw_addr(priv, dev->dev_addr);
2314
2315 umac_enable_set(priv, CMD_RX_EN, 1);
2316
2317 /* TX pipe enable */
2318 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
2319
2320 umac_enable_set(priv, CMD_TX_EN, 1);
2321
2322 ret = tdma_enable_set(priv, 1);
2323 if (ret) {
2324 netdev_err(dev, "TDMA timeout!\n");
2325 goto out_free_rx_ring;
2326 }
2327
Philippe Reynes715a0222016-06-19 20:39:08 +02002328 phy_resume(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07002329
2330 bcm_sysport_netif_start(dev);
2331
2332 return 0;
2333
2334out_free_rx_ring:
2335 bcm_sysport_fini_rx_ring(priv);
2336out_free_tx_rings:
2337 for (i = 0; i < dev->num_tx_queues; i++)
2338 bcm_sysport_fini_tx_ring(priv, i);
2339 return ret;
2340}
2341#endif
2342
2343static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
2344 bcm_sysport_suspend, bcm_sysport_resume);
2345
Florian Fainelli80105be2014-04-24 18:08:57 -07002346static struct platform_driver bcm_sysport_driver = {
2347 .probe = bcm_sysport_probe,
2348 .remove = bcm_sysport_remove,
2349 .driver = {
2350 .name = "brcm-systemport",
Florian Fainelli80105be2014-04-24 18:08:57 -07002351 .of_match_table = bcm_sysport_of_match,
Florian Fainelli40755a02014-07-01 21:08:38 -07002352 .pm = &bcm_sysport_pm_ops,
Florian Fainelli80105be2014-04-24 18:08:57 -07002353 },
2354};
2355module_platform_driver(bcm_sysport_driver);
2356
2357MODULE_AUTHOR("Broadcom Corporation");
2358MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
2359MODULE_ALIAS("platform:brcm-systemport");
2360MODULE_LICENSE("GPL");