blob: 82231a75abd601ed6e6cf55ff0d7f393237eefa9 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Axel Lin869dec12011-11-02 09:49:46 +080038#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010039#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053040#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053041#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053042#include <linux/pm_runtime.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053043
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/dmtimer.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010045
Jon Hunterb7b4ff72012-06-05 12:34:51 -050046static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053047static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053048static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010049
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053050/**
51 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
52 * @timer: timer pointer over which read operation to perform
53 * @reg: lowest byte holds the register offset
54 *
55 * The posted mode bit is encoded in reg. Note that in posted mode write
56 * pending bit must be checked. Otherwise a read of a non completed write
57 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030058 */
59static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010060{
Tony Lindgrenee17f112011-09-16 15:44:20 -070061 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
62 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070063}
64
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053065/**
66 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
67 * @timer: timer pointer over which write operation is to perform
68 * @reg: lowest byte holds the register offset
69 * @value: data to write into the register
70 *
71 * The posted mode bit is encoded in reg. Note that in posted mode the write
72 * pending bit must be checked. Otherwise a write on a register which has a
73 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030074 */
75static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
76 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070077{
Tony Lindgrenee17f112011-09-16 15:44:20 -070078 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
79 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010080}
81
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053082static void omap_timer_restore_context(struct omap_dm_timer *timer)
83{
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -080084 if (timer->revision == 1)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053085 __raw_writel(timer->context.tistat, timer->sys_stat);
86
87 __raw_writel(timer->context.tisr, timer->irq_stat);
88 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
89 timer->context.twer);
90 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
91 timer->context.tcrr);
92 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
93 timer->context.tldr);
94 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
95 timer->context.tmar);
96 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
97 timer->context.tsicr);
98 __raw_writel(timer->context.tier, timer->irq_ena);
99 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
100 timer->context.tclr);
101}
102
Timo Teras77900a22006-06-26 16:16:12 -0700103static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100104{
Timo Teras77900a22006-06-26 16:16:12 -0700105 int c;
106
Tony Lindgrenee17f112011-09-16 15:44:20 -0700107 if (!timer->sys_stat)
108 return;
109
Timo Teras77900a22006-06-26 16:16:12 -0700110 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700111 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -0700112 c++;
113 if (c > 100000) {
114 printk(KERN_ERR "Timer failed to reset\n");
115 return;
116 }
117 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100118}
119
Timo Teras77900a22006-06-26 16:16:12 -0700120static void omap_dm_timer_reset(struct omap_dm_timer *timer)
121{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530122 omap_dm_timer_enable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530123 if (timer->pdev->id != 1) {
Timo Terase32f7ec2006-06-26 16:16:13 -0700124 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
125 omap_dm_timer_wait_for_reset(timer);
126 }
Timo Teras77900a22006-06-26 16:16:12 -0700127
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530128 __omap_dm_timer_reset(timer, 0, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530129 omap_dm_timer_disable(timer);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300130 timer->posted = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700131}
132
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530133int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700134{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530135 int ret;
136
Jon Hunterbca45802012-06-05 12:34:58 -0500137 /*
138 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
139 * do not call clk_get() for these devices.
140 */
141 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
142 timer->fclk = clk_get(&timer->pdev->dev, "fck");
143 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
144 timer->fclk = NULL;
145 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
146 return -EINVAL;
147 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530148 }
149
Jon Hunter66159752012-06-05 12:34:57 -0500150 if (timer->capability & OMAP_TIMER_NEEDS_RESET)
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530151 omap_dm_timer_reset(timer);
152
153 ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
154
155 timer->posted = 1;
156 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700157}
158
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500159static inline u32 omap_dm_timer_reserved_systimer(int id)
160{
161 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
162}
163
164int omap_dm_timer_reserve_systimer(int id)
165{
166 if (omap_dm_timer_reserved_systimer(id))
167 return -ENODEV;
168
169 omap_reserved_systimers |= (1 << (id - 1));
170
171 return 0;
172}
173
Timo Teras77900a22006-06-26 16:16:12 -0700174struct omap_dm_timer *omap_dm_timer_request(void)
175{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530176 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700177 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530178 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700179
180 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530181 list_for_each_entry(t, &omap_timer_list, node) {
182 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700183 continue;
184
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530185 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700186 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700187 break;
188 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300189 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530190
191 if (timer) {
192 ret = omap_dm_timer_prepare(timer);
193 if (ret) {
194 timer->reserved = 0;
195 timer = NULL;
196 }
197 }
Timo Teras77900a22006-06-26 16:16:12 -0700198
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530199 if (!timer)
200 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700201
Timo Teras77900a22006-06-26 16:16:12 -0700202 return timer;
203}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700204EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700205
206struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100207{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530208 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700209 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530210 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100211
Timo Teras77900a22006-06-26 16:16:12 -0700212 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530213 list_for_each_entry(t, &omap_timer_list, node) {
214 if (t->pdev->id == id && !t->reserved) {
215 timer = t;
216 timer->reserved = 1;
217 break;
218 }
Timo Teras77900a22006-06-26 16:16:12 -0700219 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300220 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100221
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530222 if (timer) {
223 ret = omap_dm_timer_prepare(timer);
224 if (ret) {
225 timer->reserved = 0;
226 timer = NULL;
227 }
228 }
Timo Teras77900a22006-06-26 16:16:12 -0700229
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530230 if (!timer)
231 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700232
Timo Teras77900a22006-06-26 16:16:12 -0700233 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100234}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700235EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100236
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530237int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700238{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530239 if (unlikely(!timer))
240 return -EINVAL;
241
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530242 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300243
Timo Teras77900a22006-06-26 16:16:12 -0700244 WARN_ON(!timer->reserved);
245 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530246 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700247}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700248EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700249
Timo Teras12583a72006-09-25 12:41:42 +0300250void omap_dm_timer_enable(struct omap_dm_timer *timer)
251{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530252 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300253}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700254EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300255
256void omap_dm_timer_disable(struct omap_dm_timer *timer)
257{
Jon Hunter54f32a32012-07-13 15:12:03 -0500258 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300259}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700260EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300261
Timo Teras77900a22006-06-26 16:16:12 -0700262int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
263{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530264 if (timer)
265 return timer->irq;
266 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700267}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700268EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700269
270#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren7136f8d2012-10-31 12:38:43 -0700271#include <mach/hardware.h>
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100272/**
273 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
274 * @inputmask: current value of idlect mask
275 */
276__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
277{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530278 int i = 0;
279 struct omap_dm_timer *timer = NULL;
280 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100281
282 /* If ARMXOR cannot be idled this function call is unnecessary */
283 if (!(inputmask & (1 << 1)))
284 return inputmask;
285
286 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530287 spin_lock_irqsave(&dm_timer_lock, flags);
288 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700289 u32 l;
290
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530291 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700292 if (l & OMAP_TIMER_CTRL_ST) {
293 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100294 inputmask &= ~(1 << 1);
295 else
296 inputmask &= ~(1 << 2);
297 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530298 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700299 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530300 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100301
302 return inputmask;
303}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700304EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100305
Tony Lindgren140455f2010-02-12 12:26:48 -0800306#else
Timo Teras77900a22006-06-26 16:16:12 -0700307
308struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
309{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530310 if (timer)
311 return timer->fclk;
312 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700313}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700314EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700315
316__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
317{
318 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800319
320 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700321}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700322EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700323
324#endif
325
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530326int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700327{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530328 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
329 pr_err("%s: timer not available or enabled.\n", __func__);
330 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530331 }
332
Timo Teras77900a22006-06-26 16:16:12 -0700333 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530334 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700335}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700336EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700337
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530338int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700339{
340 u32 l;
341
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530342 if (unlikely(!timer))
343 return -EINVAL;
344
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530345 omap_dm_timer_enable(timer);
346
Jon Hunter1c2d0762012-06-05 12:34:55 -0500347 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700348 if (timer->get_context_loss_count &&
349 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500350 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530351 omap_timer_restore_context(timer);
352 }
353
Timo Teras77900a22006-06-26 16:16:12 -0700354 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
355 if (!(l & OMAP_TIMER_CTRL_ST)) {
356 l |= OMAP_TIMER_CTRL_ST;
357 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
358 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530359
360 /* Save the context */
361 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530362 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700363}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700364EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700365
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530366int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700367{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700368 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700369
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530370 if (unlikely(!timer))
371 return -EINVAL;
372
Jon Hunter66159752012-06-05 12:34:57 -0500373 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530374 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700375
Tony Lindgrenee17f112011-09-16 15:44:20 -0700376 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530377
Tony Lindgren6e740f92012-10-29 15:20:45 -0700378 if (!(timer->capability & OMAP_TIMER_ALWON)) {
379 if (timer->get_context_loss_count)
380 timer->ctx_loss_count =
381 timer->get_context_loss_count(&timer->pdev->dev);
382 }
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800383
384 /*
385 * Since the register values are computed and written within
386 * __omap_dm_timer_stop, we need to use read to retrieve the
387 * context.
388 */
389 timer->context.tclr =
390 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
391 timer->context.tisr = __raw_readl(timer->irq_stat);
392 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530393 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700394}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700395EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700396
Paul Walmsleyf2480762009-04-23 21:11:10 -0600397int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100398{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530399 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500400 char *parent_name = NULL;
401 struct clk *fclk, *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530402 struct dmtimer_platform_data *pdata;
403
404 if (unlikely(!timer))
405 return -EINVAL;
406
407 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530408
Timo Teras77900a22006-06-26 16:16:12 -0700409 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600410 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700411
Jon Hunter2b2d3522012-06-05 12:34:59 -0500412 /*
413 * FIXME: Used for OMAP1 devices only because they do not currently
414 * use the clock framework to set the parent clock. To be removed
415 * once OMAP1 migrated to using clock framework for dmtimers
416 */
417 if (pdata->set_timer_src)
418 return pdata->set_timer_src(timer->pdev, source);
419
420 fclk = clk_get(&timer->pdev->dev, "fck");
421 if (IS_ERR_OR_NULL(fclk)) {
422 pr_err("%s: fck not found\n", __func__);
423 return -EINVAL;
424 }
425
426 switch (source) {
427 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500428 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500429 break;
430
431 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500432 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500433 break;
434
435 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500436 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500437 break;
438 }
439
440 parent = clk_get(&timer->pdev->dev, parent_name);
441 if (IS_ERR_OR_NULL(parent)) {
442 pr_err("%s: %s not found\n", __func__, parent_name);
443 ret = -EINVAL;
444 goto out;
445 }
446
447 ret = clk_set_parent(fclk, parent);
448 if (IS_ERR_VALUE(ret))
449 pr_err("%s: failed to set %s as parent\n", __func__,
450 parent_name);
451
452 clk_put(parent);
453out:
454 clk_put(fclk);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530455
456 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700457}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700458EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700459
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530460int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700461 unsigned int load)
462{
463 u32 l;
464
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530465 if (unlikely(!timer))
466 return -EINVAL;
467
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530468 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700469 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
470 if (autoreload)
471 l |= OMAP_TIMER_CTRL_AR;
472 else
473 l &= ~OMAP_TIMER_CTRL_AR;
474 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
475 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300476
Timo Teras77900a22006-06-26 16:16:12 -0700477 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530478 /* Save the context */
479 timer->context.tclr = l;
480 timer->context.tldr = load;
481 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530482 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700483}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700484EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700485
Richard Woodruff3fddd092008-07-03 12:24:30 +0300486/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530487int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300488 unsigned int load)
489{
490 u32 l;
491
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530492 if (unlikely(!timer))
493 return -EINVAL;
494
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530495 omap_dm_timer_enable(timer);
496
Jon Hunter1c2d0762012-06-05 12:34:55 -0500497 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700498 if (timer->get_context_loss_count &&
499 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500500 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530501 omap_timer_restore_context(timer);
502 }
503
Richard Woodruff3fddd092008-07-03 12:24:30 +0300504 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800505 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300506 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800507 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
508 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300509 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800510 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300511 l |= OMAP_TIMER_CTRL_ST;
512
Tony Lindgrenee17f112011-09-16 15:44:20 -0700513 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530514
515 /* Save the context */
516 timer->context.tclr = l;
517 timer->context.tldr = load;
518 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530519 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300520}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700521EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300522
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530523int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700524 unsigned int match)
525{
526 u32 l;
527
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530528 if (unlikely(!timer))
529 return -EINVAL;
530
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530531 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700532 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700533 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700534 l |= OMAP_TIMER_CTRL_CE;
535 else
536 l &= ~OMAP_TIMER_CTRL_CE;
537 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
538 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530539
540 /* Save the context */
541 timer->context.tclr = l;
542 timer->context.tmar = match;
543 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530544 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100545}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700546EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100547
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530548int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700549 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100550{
Timo Teras77900a22006-06-26 16:16:12 -0700551 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100552
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530553 if (unlikely(!timer))
554 return -EINVAL;
555
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530556 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700557 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
558 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
559 OMAP_TIMER_CTRL_PT | (0x03 << 10));
560 if (def_on)
561 l |= OMAP_TIMER_CTRL_SCPWM;
562 if (toggle)
563 l |= OMAP_TIMER_CTRL_PT;
564 l |= trigger << 10;
565 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530566
567 /* Save the context */
568 timer->context.tclr = l;
569 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530570 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700571}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700572EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700573
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530574int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700575{
576 u32 l;
577
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530578 if (unlikely(!timer))
579 return -EINVAL;
580
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530581 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700582 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
583 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
584 if (prescaler >= 0x00 && prescaler <= 0x07) {
585 l |= OMAP_TIMER_CTRL_PRE;
586 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100587 }
Timo Teras77900a22006-06-26 16:16:12 -0700588 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530589
590 /* Save the context */
591 timer->context.tclr = l;
592 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530593 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100594}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700595EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100596
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530597int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700598 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100599{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530600 if (unlikely(!timer))
601 return -EINVAL;
602
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530603 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700604 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530605
606 /* Save the context */
607 timer->context.tier = value;
608 timer->context.twer = value;
609 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530610 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100611}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700612EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100613
614unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
615{
Timo Terasfa4bb622006-09-25 12:41:35 +0300616 unsigned int l;
617
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530618 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
619 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530620 return 0;
621 }
622
Tony Lindgrenee17f112011-09-16 15:44:20 -0700623 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300624
625 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100626}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700627EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100628
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530629int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100630{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530631 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
632 return -EINVAL;
633
Tony Lindgrenee17f112011-09-16 15:44:20 -0700634 __omap_dm_timer_write_status(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530635 /* Save the context */
636 timer->context.tisr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530637 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100638}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700639EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100640
Tony Lindgren92105bb2005-09-07 17:20:26 +0100641unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
642{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530643 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
644 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530645 return 0;
646 }
647
Tony Lindgrenee17f112011-09-16 15:44:20 -0700648 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100649}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700650EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100651
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530652int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700653{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530654 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
655 pr_err("%s: timer not available or enabled.\n", __func__);
656 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530657 }
658
Timo Terasfa4bb622006-09-25 12:41:35 +0300659 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530660
661 /* Save the context */
662 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530663 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700664}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700665EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700666
Timo Teras77900a22006-06-26 16:16:12 -0700667int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100668{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530669 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100670
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530671 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530672 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300673 continue;
674
Timo Teras77900a22006-06-26 16:16:12 -0700675 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300676 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700677 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300678 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100679 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100680 return 0;
681}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700682EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100683
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530684/**
685 * omap_dm_timer_probe - probe function called for every registered device
686 * @pdev: pointer to current timer platform device
687 *
688 * Called by driver framework at the end of device registration for all
689 * timer devices.
690 */
691static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
692{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530693 unsigned long flags;
694 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530695 struct resource *mem, *irq;
696 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530697 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
698
699 if (!pdata) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530700 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530701 return -ENODEV;
702 }
703
704 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
705 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530706 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530707 return -ENODEV;
708 }
709
710 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
711 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530712 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530713 return -ENODEV;
714 }
715
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530716 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530717 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530718 dev_err(dev, "%s: memory alloc failed!\n", __func__);
719 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530720 }
721
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530722 timer->io_base = devm_request_and_ioremap(dev, mem);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530723 if (!timer->io_base) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530724 dev_err(dev, "%s: region already claimed.\n", __func__);
725 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530726 }
727
728 timer->id = pdev->id;
729 timer->irq = irq->start;
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500730 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530731 timer->pdev = pdev;
Jon Hunterd1c16912012-06-05 12:34:52 -0500732 timer->capability = pdata->timer_capability;
Tony Lindgren6e740f92012-10-29 15:20:45 -0700733 timer->get_context_loss_count = pdata->get_context_loss_count;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530734
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530735 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500736 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530737 pm_runtime_enable(dev);
738 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530739 }
740
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700741 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530742 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700743 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530744 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700745 }
746
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530747 /* add the timer element to the list */
748 spin_lock_irqsave(&dm_timer_lock, flags);
749 list_add_tail(&timer->node, &omap_timer_list);
750 spin_unlock_irqrestore(&dm_timer_lock, flags);
751
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530752 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530753
754 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530755}
756
757/**
758 * omap_dm_timer_remove - cleanup a registered timer device
759 * @pdev: pointer to current timer platform device
760 *
761 * Called by driver framework whenever a timer device is unregistered.
762 * In addition to freeing platform resources it also deletes the timer
763 * entry from the local list.
764 */
765static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
766{
767 struct omap_dm_timer *timer;
768 unsigned long flags;
769 int ret = -EINVAL;
770
771 spin_lock_irqsave(&dm_timer_lock, flags);
772 list_for_each_entry(timer, &omap_timer_list, node)
773 if (timer->pdev->id == pdev->id) {
774 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530775 ret = 0;
776 break;
777 }
778 spin_unlock_irqrestore(&dm_timer_lock, flags);
779
780 return ret;
781}
782
783static struct platform_driver omap_dm_timer_driver = {
784 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200785 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530786 .driver = {
787 .name = "omap_timer",
788 },
789};
790
791static int __init omap_dm_timer_driver_init(void)
792{
793 return platform_driver_register(&omap_dm_timer_driver);
794}
795
796static void __exit omap_dm_timer_driver_exit(void)
797{
798 platform_driver_unregister(&omap_dm_timer_driver);
799}
800
801early_platform_init("earlytimer", &omap_dm_timer_driver);
802module_init(omap_dm_timer_driver_init);
803module_exit(omap_dm_timer_driver_exit);
804
805MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
806MODULE_LICENSE("GPL");
807MODULE_ALIAS("platform:" DRIVER_NAME);
808MODULE_AUTHOR("Texas Instruments Inc");