blob: 78e51d953629138e39ad1d692095f4724930f054 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
40#include <plat/sram.h>
41#include <plat/clock.h>
42
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030043#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020044
45#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053046#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053047#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
49/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000050#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
53 DISPC_IRQ_OCP_ERR | \
54 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
55 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
56 DISPC_IRQ_SYNC_LOST | \
57 DISPC_IRQ_SYNC_LOST_DIGIT)
58
59#define DISPC_MAX_NR_ISRS 8
60
61struct omap_dispc_isr_data {
62 omap_dispc_isr_t isr;
63 void *arg;
64 u32 mask;
65};
66
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030067enum omap_burst_size {
68 BURST_SIZE_X2 = 0,
69 BURST_SIZE_X4 = 1,
70 BURST_SIZE_X8 = 2,
71};
72
Tomi Valkeinen80c39712009-11-12 11:41:42 +020073#define REG_GET(idx, start, end) \
74 FLD_GET(dispc_read_reg(idx), start, end)
75
76#define REG_FLD_MOD(idx, val, start, end) \
77 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
78
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020079struct dispc_irq_stats {
80 unsigned long last_reset;
81 unsigned irq_count;
82 unsigned irqs[32];
83};
84
Tomi Valkeinen80c39712009-11-12 11:41:42 +020085static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000086 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020087 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030088
89 int ctx_loss_cnt;
90
archit tanejaaffe3602011-02-23 08:41:03 +000091 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030092 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020093
Archit Tanejae13a1382011-08-05 19:06:04 +053094 u32 fifo_size[MAX_DSS_OVERLAYS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +020095
96 spinlock_t irq_lock;
97 u32 irq_error_mask;
98 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
99 u32 error_irqs;
100 struct work_struct error_work;
101
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300102 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200103 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200104
105#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
106 spinlock_t irq_stats_lock;
107 struct dispc_irq_stats irq_stats;
108#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200109} dispc;
110
Amber Jain0d66cbb2011-05-19 19:47:54 +0530111enum omap_color_component {
112 /* used for all color formats for OMAP3 and earlier
113 * and for RGB and Y color component on OMAP4
114 */
115 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
116 /* used for UV component for
117 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
118 * color formats on OMAP4
119 */
120 DISPC_COLOR_COMPONENT_UV = 1 << 1,
121};
122
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200123static void _omap_dispc_set_irqs(void);
124
Archit Taneja55978cc2011-05-06 11:45:51 +0530125static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126{
Archit Taneja55978cc2011-05-06 11:45:51 +0530127 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200128}
129
Archit Taneja55978cc2011-05-06 11:45:51 +0530130static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200131{
Archit Taneja55978cc2011-05-06 11:45:51 +0530132 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200133}
134
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300135static int dispc_get_ctx_loss_count(void)
136{
137 struct device *dev = &dispc.pdev->dev;
138 struct omap_display_platform_data *pdata = dev->platform_data;
139 struct omap_dss_board_info *board_data = pdata->board_data;
140 int cnt;
141
142 if (!board_data->get_context_loss_count)
143 return -ENOENT;
144
145 cnt = board_data->get_context_loss_count(dev);
146
147 WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
148
149 return cnt;
150}
151
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200152#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530153 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200154#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530155 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200156
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300157static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200158{
Archit Tanejac6104b82011-08-05 19:06:02 +0530159 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200160
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300161 DSSDBG("dispc_save_context\n");
162
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200163 SR(IRQENABLE);
164 SR(CONTROL);
165 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200166 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530167 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
168 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300169 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000170 if (dss_has_feature(FEAT_MGR_LCD2)) {
171 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000172 SR(CONFIG2);
173 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200174
Archit Tanejac6104b82011-08-05 19:06:02 +0530175 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
176 SR(DEFAULT_COLOR(i));
177 SR(TRANS_COLOR(i));
178 SR(SIZE_MGR(i));
179 if (i == OMAP_DSS_CHANNEL_DIGIT)
180 continue;
181 SR(TIMING_H(i));
182 SR(TIMING_V(i));
183 SR(POL_FREQ(i));
184 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200185
Archit Tanejac6104b82011-08-05 19:06:02 +0530186 SR(DATA_CYCLE1(i));
187 SR(DATA_CYCLE2(i));
188 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200189
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300190 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530191 SR(CPR_COEF_R(i));
192 SR(CPR_COEF_G(i));
193 SR(CPR_COEF_B(i));
194 }
195 }
196
197 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
198 SR(OVL_BA0(i));
199 SR(OVL_BA1(i));
200 SR(OVL_POSITION(i));
201 SR(OVL_SIZE(i));
202 SR(OVL_ATTRIBUTES(i));
203 SR(OVL_FIFO_THRESHOLD(i));
204 SR(OVL_ROW_INC(i));
205 SR(OVL_PIXEL_INC(i));
206 if (dss_has_feature(FEAT_PRELOAD))
207 SR(OVL_PRELOAD(i));
208 if (i == OMAP_DSS_GFX) {
209 SR(OVL_WINDOW_SKIP(i));
210 SR(OVL_TABLE_BA(i));
211 continue;
212 }
213 SR(OVL_FIR(i));
214 SR(OVL_PICTURE_SIZE(i));
215 SR(OVL_ACCU0(i));
216 SR(OVL_ACCU1(i));
217
218 for (j = 0; j < 8; j++)
219 SR(OVL_FIR_COEF_H(i, j));
220
221 for (j = 0; j < 8; j++)
222 SR(OVL_FIR_COEF_HV(i, j));
223
224 for (j = 0; j < 5; j++)
225 SR(OVL_CONV_COEF(i, j));
226
227 if (dss_has_feature(FEAT_FIR_COEF_V)) {
228 for (j = 0; j < 8; j++)
229 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300230 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000231
Archit Tanejac6104b82011-08-05 19:06:02 +0530232 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
233 SR(OVL_BA0_UV(i));
234 SR(OVL_BA1_UV(i));
235 SR(OVL_FIR2(i));
236 SR(OVL_ACCU2_0(i));
237 SR(OVL_ACCU2_1(i));
238
239 for (j = 0; j < 8; j++)
240 SR(OVL_FIR_COEF_H2(i, j));
241
242 for (j = 0; j < 8; j++)
243 SR(OVL_FIR_COEF_HV2(i, j));
244
245 for (j = 0; j < 8; j++)
246 SR(OVL_FIR_COEF_V2(i, j));
247 }
248 if (dss_has_feature(FEAT_ATTR2))
249 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000250 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600252 if (dss_has_feature(FEAT_CORE_CLK_DIV))
253 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300254
255 dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
256 dispc.ctx_valid = true;
257
258 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259}
260
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200262{
Archit Tanejac6104b82011-08-05 19:06:02 +0530263 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300264
265 DSSDBG("dispc_restore_context\n");
266
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300267 if (!dispc.ctx_valid)
268 return;
269
270 ctx = dispc_get_ctx_loss_count();
271
272 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
273 return;
274
275 DSSDBG("ctx_loss_count: saved %d, current %d\n",
276 dispc.ctx_loss_cnt, ctx);
277
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200278 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279 /*RR(CONTROL);*/
280 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200281 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530282 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
283 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300284 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530285 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000286 RR(CONFIG2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200287
Archit Tanejac6104b82011-08-05 19:06:02 +0530288 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
289 RR(DEFAULT_COLOR(i));
290 RR(TRANS_COLOR(i));
291 RR(SIZE_MGR(i));
292 if (i == OMAP_DSS_CHANNEL_DIGIT)
293 continue;
294 RR(TIMING_H(i));
295 RR(TIMING_V(i));
296 RR(POL_FREQ(i));
297 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530298
Archit Tanejac6104b82011-08-05 19:06:02 +0530299 RR(DATA_CYCLE1(i));
300 RR(DATA_CYCLE2(i));
301 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000302
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300303 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530304 RR(CPR_COEF_R(i));
305 RR(CPR_COEF_G(i));
306 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300307 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000308 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200309
Archit Tanejac6104b82011-08-05 19:06:02 +0530310 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
311 RR(OVL_BA0(i));
312 RR(OVL_BA1(i));
313 RR(OVL_POSITION(i));
314 RR(OVL_SIZE(i));
315 RR(OVL_ATTRIBUTES(i));
316 RR(OVL_FIFO_THRESHOLD(i));
317 RR(OVL_ROW_INC(i));
318 RR(OVL_PIXEL_INC(i));
319 if (dss_has_feature(FEAT_PRELOAD))
320 RR(OVL_PRELOAD(i));
321 if (i == OMAP_DSS_GFX) {
322 RR(OVL_WINDOW_SKIP(i));
323 RR(OVL_TABLE_BA(i));
324 continue;
325 }
326 RR(OVL_FIR(i));
327 RR(OVL_PICTURE_SIZE(i));
328 RR(OVL_ACCU0(i));
329 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200330
Archit Tanejac6104b82011-08-05 19:06:02 +0530331 for (j = 0; j < 8; j++)
332 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200333
Archit Tanejac6104b82011-08-05 19:06:02 +0530334 for (j = 0; j < 8; j++)
335 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200336
Archit Tanejac6104b82011-08-05 19:06:02 +0530337 for (j = 0; j < 5; j++)
338 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200339
Archit Tanejac6104b82011-08-05 19:06:02 +0530340 if (dss_has_feature(FEAT_FIR_COEF_V)) {
341 for (j = 0; j < 8; j++)
342 RR(OVL_FIR_COEF_V(i, j));
343 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200344
Archit Tanejac6104b82011-08-05 19:06:02 +0530345 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
346 RR(OVL_BA0_UV(i));
347 RR(OVL_BA1_UV(i));
348 RR(OVL_FIR2(i));
349 RR(OVL_ACCU2_0(i));
350 RR(OVL_ACCU2_1(i));
351
352 for (j = 0; j < 8; j++)
353 RR(OVL_FIR_COEF_H2(i, j));
354
355 for (j = 0; j < 8; j++)
356 RR(OVL_FIR_COEF_HV2(i, j));
357
358 for (j = 0; j < 8; j++)
359 RR(OVL_FIR_COEF_V2(i, j));
360 }
361 if (dss_has_feature(FEAT_ATTR2))
362 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300363 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200364
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600365 if (dss_has_feature(FEAT_CORE_CLK_DIV))
366 RR(DIVISOR);
367
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200368 /* enable last, because LCD & DIGIT enable are here */
369 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000370 if (dss_has_feature(FEAT_MGR_LCD2))
371 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200372 /* clear spurious SYNC_LOST_DIGIT interrupts */
373 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
374
375 /*
376 * enable last so IRQs won't trigger before
377 * the context is fully restored
378 */
379 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300380
381 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200382}
383
384#undef SR
385#undef RR
386
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300387int dispc_runtime_get(void)
388{
389 int r;
390
391 DSSDBG("dispc_runtime_get\n");
392
393 r = pm_runtime_get_sync(&dispc.pdev->dev);
394 WARN_ON(r < 0);
395 return r < 0 ? r : 0;
396}
397
398void dispc_runtime_put(void)
399{
400 int r;
401
402 DSSDBG("dispc_runtime_put\n");
403
404 r = pm_runtime_put(&dispc.pdev->dev);
405 WARN_ON(r < 0);
406}
407
Archit Tanejadac57a02011-09-08 12:30:19 +0530408static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
409{
410 if (channel == OMAP_DSS_CHANNEL_LCD ||
411 channel == OMAP_DSS_CHANNEL_LCD2)
412 return true;
413 else
414 return false;
415}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300416
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530417static struct omap_dss_device *dispc_mgr_get_device(enum omap_channel channel)
418{
419 struct omap_overlay_manager *mgr =
420 omap_dss_get_overlay_manager(channel);
421
422 return mgr ? mgr->device : NULL;
423}
424
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200425u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
426{
427 switch (channel) {
428 case OMAP_DSS_CHANNEL_LCD:
429 return DISPC_IRQ_VSYNC;
430 case OMAP_DSS_CHANNEL_LCD2:
431 return DISPC_IRQ_VSYNC2;
432 case OMAP_DSS_CHANNEL_DIGIT:
433 return DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN;
434 default:
435 BUG();
436 }
437}
438
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200439u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
440{
441 switch (channel) {
442 case OMAP_DSS_CHANNEL_LCD:
443 return DISPC_IRQ_FRAMEDONE;
444 case OMAP_DSS_CHANNEL_LCD2:
445 return DISPC_IRQ_FRAMEDONE2;
446 case OMAP_DSS_CHANNEL_DIGIT:
447 return 0;
448 default:
449 BUG();
450 }
451}
452
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300453bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200454{
455 int bit;
456
Archit Tanejadac57a02011-09-08 12:30:19 +0530457 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200458 bit = 5; /* GOLCD */
459 else
460 bit = 6; /* GODIGIT */
461
Sumit Semwal2a205f32010-12-02 11:27:12 +0000462 if (channel == OMAP_DSS_CHANNEL_LCD2)
463 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
464 else
465 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466}
467
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300468void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469{
470 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000471 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472
Archit Tanejadac57a02011-09-08 12:30:19 +0530473 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200474 bit = 0; /* LCDENABLE */
475 else
476 bit = 1; /* DIGITALENABLE */
477
478 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000479 if (channel == OMAP_DSS_CHANNEL_LCD2)
480 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
481 else
482 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
483
484 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300485 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200486
Archit Tanejadac57a02011-09-08 12:30:19 +0530487 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200488 bit = 5; /* GOLCD */
489 else
490 bit = 6; /* GODIGIT */
491
Sumit Semwal2a205f32010-12-02 11:27:12 +0000492 if (channel == OMAP_DSS_CHANNEL_LCD2)
493 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
494 else
495 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
496
497 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200498 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300499 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200500 }
501
Sumit Semwal2a205f32010-12-02 11:27:12 +0000502 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
503 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200504
Sumit Semwal2a205f32010-12-02 11:27:12 +0000505 if (channel == OMAP_DSS_CHANNEL_LCD2)
506 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
507 else
508 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200509}
510
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300511static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200512{
Archit Taneja9b372c22011-05-06 11:45:49 +0530513 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200514}
515
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300516static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200517{
Archit Taneja9b372c22011-05-06 11:45:49 +0530518 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200519}
520
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300521static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200522{
Archit Taneja9b372c22011-05-06 11:45:49 +0530523 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200524}
525
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300526static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530527{
528 BUG_ON(plane == OMAP_DSS_GFX);
529
530 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
531}
532
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300533static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
534 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530535{
536 BUG_ON(plane == OMAP_DSS_GFX);
537
538 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
539}
540
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300541static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530542{
543 BUG_ON(plane == OMAP_DSS_GFX);
544
545 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
546}
547
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530548static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
549 int fir_vinc, int five_taps,
550 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200551{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530552 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553 int i;
554
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530555 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
556 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557
558 for (i = 0; i < 8; i++) {
559 u32 h, hv;
560
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530561 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
562 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
563 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
564 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
565 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
566 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
567 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
568 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569
Amber Jain0d66cbb2011-05-19 19:47:54 +0530570 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300571 dispc_ovl_write_firh_reg(plane, i, h);
572 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530573 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300574 dispc_ovl_write_firh2_reg(plane, i, h);
575 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530576 }
577
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578 }
579
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200580 if (five_taps) {
581 for (i = 0; i < 8; i++) {
582 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530583 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
584 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530585 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300586 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530587 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300588 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200589 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200590 }
591}
592
593static void _dispc_setup_color_conv_coef(void)
594{
Archit Tanejaac01c292011-08-05 19:06:03 +0530595 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200596 const struct color_conv_coef {
597 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
598 int full_range;
599 } ctbl_bt601_5 = {
600 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
601 };
602
603 const struct color_conv_coef *ct;
604
605#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
606
607 ct = &ctbl_bt601_5;
608
Archit Tanejaac01c292011-08-05 19:06:03 +0530609 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
610 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
611 CVAL(ct->rcr, ct->ry));
612 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
613 CVAL(ct->gy, ct->rcb));
614 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
615 CVAL(ct->gcb, ct->gcr));
616 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
617 CVAL(ct->bcr, ct->by));
618 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
619 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620
Archit Tanejaac01c292011-08-05 19:06:03 +0530621 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
622 11, 11);
623 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624
625#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200626}
627
628
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300629static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200630{
Archit Taneja9b372c22011-05-06 11:45:49 +0530631 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200635{
Archit Taneja9b372c22011-05-06 11:45:49 +0530636 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200637}
638
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300639static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530640{
641 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
642}
643
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300644static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530645{
646 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
647}
648
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300649static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200650{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530652
653 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200654}
655
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300656static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200657{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530659
660 if (plane == OMAP_DSS_GFX)
661 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
662 else
663 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200664}
665
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300666static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200667{
668 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200669
670 BUG_ON(plane == OMAP_DSS_GFX);
671
672 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530673
674 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200675}
676
Archit Taneja54128702011-09-08 11:29:17 +0530677static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
678{
679 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
680
681 if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
682 return;
683
684 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
685}
686
687static void dispc_ovl_enable_zorder_planes(void)
688{
689 int i;
690
691 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
692 return;
693
694 for (i = 0; i < dss_feat_get_num_ovls(); i++)
695 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
696}
697
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300698static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100699{
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300700 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100701
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300702 if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100703 return;
704
Archit Taneja9b372c22011-05-06 11:45:49 +0530705 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100706}
707
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300708static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200709{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530710 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300711 int shift;
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300712 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300713
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300714 if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100715 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530716
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300717 shift = shifts[plane];
718 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719}
720
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300721static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200722{
Archit Taneja9b372c22011-05-06 11:45:49 +0530723 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724}
725
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300726static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200727{
Archit Taneja9b372c22011-05-06 11:45:49 +0530728 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200729}
730
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300731static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732 enum omap_color_mode color_mode)
733{
734 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530735 if (plane != OMAP_DSS_GFX) {
736 switch (color_mode) {
737 case OMAP_DSS_COLOR_NV12:
738 m = 0x0; break;
739 case OMAP_DSS_COLOR_RGB12U:
740 m = 0x1; break;
741 case OMAP_DSS_COLOR_RGBA16:
742 m = 0x2; break;
743 case OMAP_DSS_COLOR_RGBX16:
744 m = 0x4; break;
745 case OMAP_DSS_COLOR_ARGB16:
746 m = 0x5; break;
747 case OMAP_DSS_COLOR_RGB16:
748 m = 0x6; break;
749 case OMAP_DSS_COLOR_ARGB16_1555:
750 m = 0x7; break;
751 case OMAP_DSS_COLOR_RGB24U:
752 m = 0x8; break;
753 case OMAP_DSS_COLOR_RGB24P:
754 m = 0x9; break;
755 case OMAP_DSS_COLOR_YUV2:
756 m = 0xa; break;
757 case OMAP_DSS_COLOR_UYVY:
758 m = 0xb; break;
759 case OMAP_DSS_COLOR_ARGB32:
760 m = 0xc; break;
761 case OMAP_DSS_COLOR_RGBA32:
762 m = 0xd; break;
763 case OMAP_DSS_COLOR_RGBX32:
764 m = 0xe; break;
765 case OMAP_DSS_COLOR_XRGB16_1555:
766 m = 0xf; break;
767 default:
768 BUG(); break;
769 }
770 } else {
771 switch (color_mode) {
772 case OMAP_DSS_COLOR_CLUT1:
773 m = 0x0; break;
774 case OMAP_DSS_COLOR_CLUT2:
775 m = 0x1; break;
776 case OMAP_DSS_COLOR_CLUT4:
777 m = 0x2; break;
778 case OMAP_DSS_COLOR_CLUT8:
779 m = 0x3; break;
780 case OMAP_DSS_COLOR_RGB12U:
781 m = 0x4; break;
782 case OMAP_DSS_COLOR_ARGB16:
783 m = 0x5; break;
784 case OMAP_DSS_COLOR_RGB16:
785 m = 0x6; break;
786 case OMAP_DSS_COLOR_ARGB16_1555:
787 m = 0x7; break;
788 case OMAP_DSS_COLOR_RGB24U:
789 m = 0x8; break;
790 case OMAP_DSS_COLOR_RGB24P:
791 m = 0x9; break;
792 case OMAP_DSS_COLOR_YUV2:
793 m = 0xa; break;
794 case OMAP_DSS_COLOR_UYVY:
795 m = 0xb; break;
796 case OMAP_DSS_COLOR_ARGB32:
797 m = 0xc; break;
798 case OMAP_DSS_COLOR_RGBA32:
799 m = 0xd; break;
800 case OMAP_DSS_COLOR_RGBX32:
801 m = 0xe; break;
802 case OMAP_DSS_COLOR_XRGB16_1555:
803 m = 0xf; break;
804 default:
805 BUG(); break;
806 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200807 }
808
Archit Taneja9b372c22011-05-06 11:45:49 +0530809 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200810}
811
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300812void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200813{
814 int shift;
815 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000816 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200817
818 switch (plane) {
819 case OMAP_DSS_GFX:
820 shift = 8;
821 break;
822 case OMAP_DSS_VIDEO1:
823 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530824 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200825 shift = 16;
826 break;
827 default:
828 BUG();
829 return;
830 }
831
Archit Taneja9b372c22011-05-06 11:45:49 +0530832 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000833 if (dss_has_feature(FEAT_MGR_LCD2)) {
834 switch (channel) {
835 case OMAP_DSS_CHANNEL_LCD:
836 chan = 0;
837 chan2 = 0;
838 break;
839 case OMAP_DSS_CHANNEL_DIGIT:
840 chan = 1;
841 chan2 = 0;
842 break;
843 case OMAP_DSS_CHANNEL_LCD2:
844 chan = 0;
845 chan2 = 1;
846 break;
847 default:
848 BUG();
849 }
850
851 val = FLD_MOD(val, chan, shift, shift);
852 val = FLD_MOD(val, chan2, 31, 30);
853 } else {
854 val = FLD_MOD(val, channel, shift, shift);
855 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530856 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200857}
858
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200859static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
860{
861 int shift;
862 u32 val;
863 enum omap_channel channel;
864
865 switch (plane) {
866 case OMAP_DSS_GFX:
867 shift = 8;
868 break;
869 case OMAP_DSS_VIDEO1:
870 case OMAP_DSS_VIDEO2:
871 case OMAP_DSS_VIDEO3:
872 shift = 16;
873 break;
874 default:
875 BUG();
876 }
877
878 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
879
880 if (dss_has_feature(FEAT_MGR_LCD2)) {
881 if (FLD_GET(val, 31, 30) == 0)
882 channel = FLD_GET(val, shift, shift);
883 else
884 channel = OMAP_DSS_CHANNEL_LCD2;
885 } else {
886 channel = FLD_GET(val, shift, shift);
887 }
888
889 return channel;
890}
891
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300892static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200893 enum omap_burst_size burst_size)
894{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530895 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200896 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200897
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300898 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300899 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200900}
901
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300902static void dispc_configure_burst_sizes(void)
903{
904 int i;
905 const int burst_size = BURST_SIZE_X8;
906
907 /* Configure burst size always to maximum size */
908 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300909 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300910}
911
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300912u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300913{
914 unsigned unit = dss_feat_get_burst_size_unit();
915 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
916 return unit * 8;
917}
918
Mythri P Kd3862612011-03-11 18:02:49 +0530919void dispc_enable_gamma_table(bool enable)
920{
921 /*
922 * This is partially implemented to support only disabling of
923 * the gamma table.
924 */
925 if (enable) {
926 DSSWARN("Gamma table enabling for TV not yet supported");
927 return;
928 }
929
930 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
931}
932
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200933static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300934{
935 u16 reg;
936
937 if (channel == OMAP_DSS_CHANNEL_LCD)
938 reg = DISPC_CONFIG;
939 else if (channel == OMAP_DSS_CHANNEL_LCD2)
940 reg = DISPC_CONFIG2;
941 else
942 return;
943
944 REG_FLD_MOD(reg, enable, 15, 15);
945}
946
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200947static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300948 struct omap_dss_cpr_coefs *coefs)
949{
950 u32 coef_r, coef_g, coef_b;
951
Archit Tanejadac57a02011-09-08 12:30:19 +0530952 if (!dispc_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300953 return;
954
955 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
956 FLD_VAL(coefs->rb, 9, 0);
957 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
958 FLD_VAL(coefs->gb, 9, 0);
959 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
960 FLD_VAL(coefs->bb, 9, 0);
961
962 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
963 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
964 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
965}
966
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300967static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200968{
969 u32 val;
970
971 BUG_ON(plane == OMAP_DSS_GFX);
972
Archit Taneja9b372c22011-05-06 11:45:49 +0530973 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200974 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +0530975 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200976}
977
Archit Tanejac3d925292011-09-14 11:52:54 +0530978static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200979{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530980 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300981 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200982
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300983 shift = shifts[plane];
984 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200985}
986
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300987void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200988{
989 u32 val;
990 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
991 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +0530992 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200993}
994
995void dispc_set_digit_size(u16 width, u16 height)
996{
997 u32 val;
998 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
999 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301000 dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001001}
1002
1003static void dispc_read_plane_fifo_sizes(void)
1004{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001005 u32 size;
1006 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301007 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001008 u32 unit;
1009
1010 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001011
Archit Tanejaa0acb552010-09-15 19:20:00 +05301012 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001013
Archit Tanejae13a1382011-08-05 19:06:04 +05301014 for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001015 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
1016 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001017 dispc.fifo_size[plane] = size;
1018 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001019}
1020
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001021u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001022{
1023 return dispc.fifo_size[plane];
1024}
1025
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001026void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001027{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301028 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001029 u32 unit;
1030
1031 unit = dss_feat_get_buffer_size_unit();
1032
1033 WARN_ON(low % unit != 0);
1034 WARN_ON(high % unit != 0);
1035
1036 low /= unit;
1037 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301038
Archit Taneja9b372c22011-05-06 11:45:49 +05301039 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1040 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1041
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001042 DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
1043 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301044 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1045 lo_start, lo_end),
1046 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1047 hi_start, hi_end),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001048 low, high);
1049
Archit Taneja9b372c22011-05-06 11:45:49 +05301050 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301051 FLD_VAL(high, hi_start, hi_end) |
1052 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001053}
1054
1055void dispc_enable_fifomerge(bool enable)
1056{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001057 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1058 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001059}
1060
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001061static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301062 int hinc, int vinc,
1063 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001064{
1065 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001066
Amber Jain0d66cbb2011-05-19 19:47:54 +05301067 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1068 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301069
Amber Jain0d66cbb2011-05-19 19:47:54 +05301070 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1071 &hinc_start, &hinc_end);
1072 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1073 &vinc_start, &vinc_end);
1074 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1075 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301076
Amber Jain0d66cbb2011-05-19 19:47:54 +05301077 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1078 } else {
1079 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1080 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1081 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001082}
1083
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001084static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001085{
1086 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301087 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001088
Archit Taneja87a74842011-03-02 11:19:50 +05301089 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1090 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1091
1092 val = FLD_VAL(vaccu, vert_start, vert_end) |
1093 FLD_VAL(haccu, hor_start, hor_end);
1094
Archit Taneja9b372c22011-05-06 11:45:49 +05301095 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001096}
1097
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001098static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001099{
1100 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301101 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001102
Archit Taneja87a74842011-03-02 11:19:50 +05301103 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1104 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1105
1106 val = FLD_VAL(vaccu, vert_start, vert_end) |
1107 FLD_VAL(haccu, hor_start, hor_end);
1108
Archit Taneja9b372c22011-05-06 11:45:49 +05301109 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001110}
1111
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001112static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1113 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301114{
1115 u32 val;
1116
1117 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1118 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1119}
1120
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001121static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1122 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301123{
1124 u32 val;
1125
1126 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1127 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1128}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001129
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001130static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001131 u16 orig_width, u16 orig_height,
1132 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301133 bool five_taps, u8 rotation,
1134 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001135{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301136 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137
Amber Jained14a3c2011-05-19 19:47:51 +05301138 fir_hinc = 1024 * orig_width / out_width;
1139 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001140
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301141 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1142 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001143 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301144}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001146static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301147 u16 orig_width, u16 orig_height,
1148 u16 out_width, u16 out_height,
1149 bool ilace, bool five_taps,
1150 bool fieldmode, enum omap_color_mode color_mode,
1151 u8 rotation)
1152{
1153 int accu0 = 0;
1154 int accu1 = 0;
1155 u32 l;
1156
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001157 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301158 out_width, out_height, five_taps,
1159 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301160 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001161
Archit Taneja87a74842011-03-02 11:19:50 +05301162 /* RESIZEENABLE and VERTICALTAPS */
1163 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301164 l |= (orig_width != out_width) ? (1 << 5) : 0;
1165 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001166 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301167
1168 /* VRESIZECONF and HRESIZECONF */
1169 if (dss_has_feature(FEAT_RESIZECONF)) {
1170 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301171 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1172 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301173 }
1174
1175 /* LINEBUFFERSPLIT */
1176 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1177 l &= ~(0x1 << 22);
1178 l |= five_taps ? (1 << 22) : 0;
1179 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001180
Archit Taneja9b372c22011-05-06 11:45:49 +05301181 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001182
1183 /*
1184 * field 0 = even field = bottom field
1185 * field 1 = odd field = top field
1186 */
1187 if (ilace && !fieldmode) {
1188 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301189 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001190 if (accu0 >= 1024/2) {
1191 accu1 = 1024/2;
1192 accu0 -= accu1;
1193 }
1194 }
1195
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001196 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1197 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001198}
1199
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001200static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301201 u16 orig_width, u16 orig_height,
1202 u16 out_width, u16 out_height,
1203 bool ilace, bool five_taps,
1204 bool fieldmode, enum omap_color_mode color_mode,
1205 u8 rotation)
1206{
1207 int scale_x = out_width != orig_width;
1208 int scale_y = out_height != orig_height;
1209
1210 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1211 return;
1212 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1213 color_mode != OMAP_DSS_COLOR_UYVY &&
1214 color_mode != OMAP_DSS_COLOR_NV12)) {
1215 /* reset chroma resampling for RGB formats */
1216 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1217 return;
1218 }
1219 switch (color_mode) {
1220 case OMAP_DSS_COLOR_NV12:
1221 /* UV is subsampled by 2 vertically*/
1222 orig_height >>= 1;
1223 /* UV is subsampled by 2 horz.*/
1224 orig_width >>= 1;
1225 break;
1226 case OMAP_DSS_COLOR_YUV2:
1227 case OMAP_DSS_COLOR_UYVY:
1228 /*For YUV422 with 90/270 rotation,
1229 *we don't upsample chroma
1230 */
1231 if (rotation == OMAP_DSS_ROT_0 ||
1232 rotation == OMAP_DSS_ROT_180)
1233 /* UV is subsampled by 2 hrz*/
1234 orig_width >>= 1;
1235 /* must use FIR for YUV422 if rotated */
1236 if (rotation != OMAP_DSS_ROT_0)
1237 scale_x = scale_y = true;
1238 break;
1239 default:
1240 BUG();
1241 }
1242
1243 if (out_width != orig_width)
1244 scale_x = true;
1245 if (out_height != orig_height)
1246 scale_y = true;
1247
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001248 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301249 out_width, out_height, five_taps,
1250 rotation, DISPC_COLOR_COMPONENT_UV);
1251
1252 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1253 (scale_x || scale_y) ? 1 : 0, 8, 8);
1254 /* set H scaling */
1255 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1256 /* set V scaling */
1257 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1258
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001259 dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
1260 dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301261}
1262
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001263static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301264 u16 orig_width, u16 orig_height,
1265 u16 out_width, u16 out_height,
1266 bool ilace, bool five_taps,
1267 bool fieldmode, enum omap_color_mode color_mode,
1268 u8 rotation)
1269{
1270 BUG_ON(plane == OMAP_DSS_GFX);
1271
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001272 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301273 orig_width, orig_height,
1274 out_width, out_height,
1275 ilace, five_taps,
1276 fieldmode, color_mode,
1277 rotation);
1278
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001279 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301280 orig_width, orig_height,
1281 out_width, out_height,
1282 ilace, five_taps,
1283 fieldmode, color_mode,
1284 rotation);
1285}
1286
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001287static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001288 bool mirroring, enum omap_color_mode color_mode)
1289{
Archit Taneja87a74842011-03-02 11:19:50 +05301290 bool row_repeat = false;
1291 int vidrot = 0;
1292
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001293 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1294 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001295
1296 if (mirroring) {
1297 switch (rotation) {
1298 case OMAP_DSS_ROT_0:
1299 vidrot = 2;
1300 break;
1301 case OMAP_DSS_ROT_90:
1302 vidrot = 1;
1303 break;
1304 case OMAP_DSS_ROT_180:
1305 vidrot = 0;
1306 break;
1307 case OMAP_DSS_ROT_270:
1308 vidrot = 3;
1309 break;
1310 }
1311 } else {
1312 switch (rotation) {
1313 case OMAP_DSS_ROT_0:
1314 vidrot = 0;
1315 break;
1316 case OMAP_DSS_ROT_90:
1317 vidrot = 1;
1318 break;
1319 case OMAP_DSS_ROT_180:
1320 vidrot = 2;
1321 break;
1322 case OMAP_DSS_ROT_270:
1323 vidrot = 3;
1324 break;
1325 }
1326 }
1327
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001328 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301329 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001330 else
Archit Taneja87a74842011-03-02 11:19:50 +05301331 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001332 }
Archit Taneja87a74842011-03-02 11:19:50 +05301333
Archit Taneja9b372c22011-05-06 11:45:49 +05301334 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301335 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301336 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1337 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001338}
1339
1340static int color_mode_to_bpp(enum omap_color_mode color_mode)
1341{
1342 switch (color_mode) {
1343 case OMAP_DSS_COLOR_CLUT1:
1344 return 1;
1345 case OMAP_DSS_COLOR_CLUT2:
1346 return 2;
1347 case OMAP_DSS_COLOR_CLUT4:
1348 return 4;
1349 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301350 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001351 return 8;
1352 case OMAP_DSS_COLOR_RGB12U:
1353 case OMAP_DSS_COLOR_RGB16:
1354 case OMAP_DSS_COLOR_ARGB16:
1355 case OMAP_DSS_COLOR_YUV2:
1356 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301357 case OMAP_DSS_COLOR_RGBA16:
1358 case OMAP_DSS_COLOR_RGBX16:
1359 case OMAP_DSS_COLOR_ARGB16_1555:
1360 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001361 return 16;
1362 case OMAP_DSS_COLOR_RGB24P:
1363 return 24;
1364 case OMAP_DSS_COLOR_RGB24U:
1365 case OMAP_DSS_COLOR_ARGB32:
1366 case OMAP_DSS_COLOR_RGBA32:
1367 case OMAP_DSS_COLOR_RGBX32:
1368 return 32;
1369 default:
1370 BUG();
1371 }
1372}
1373
1374static s32 pixinc(int pixels, u8 ps)
1375{
1376 if (pixels == 1)
1377 return 1;
1378 else if (pixels > 1)
1379 return 1 + (pixels - 1) * ps;
1380 else if (pixels < 0)
1381 return 1 - (-pixels + 1) * ps;
1382 else
1383 BUG();
1384}
1385
1386static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1387 u16 screen_width,
1388 u16 width, u16 height,
1389 enum omap_color_mode color_mode, bool fieldmode,
1390 unsigned int field_offset,
1391 unsigned *offset0, unsigned *offset1,
1392 s32 *row_inc, s32 *pix_inc)
1393{
1394 u8 ps;
1395
1396 /* FIXME CLUT formats */
1397 switch (color_mode) {
1398 case OMAP_DSS_COLOR_CLUT1:
1399 case OMAP_DSS_COLOR_CLUT2:
1400 case OMAP_DSS_COLOR_CLUT4:
1401 case OMAP_DSS_COLOR_CLUT8:
1402 BUG();
1403 return;
1404 case OMAP_DSS_COLOR_YUV2:
1405 case OMAP_DSS_COLOR_UYVY:
1406 ps = 4;
1407 break;
1408 default:
1409 ps = color_mode_to_bpp(color_mode) / 8;
1410 break;
1411 }
1412
1413 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1414 width, height);
1415
1416 /*
1417 * field 0 = even field = bottom field
1418 * field 1 = odd field = top field
1419 */
1420 switch (rotation + mirror * 4) {
1421 case OMAP_DSS_ROT_0:
1422 case OMAP_DSS_ROT_180:
1423 /*
1424 * If the pixel format is YUV or UYVY divide the width
1425 * of the image by 2 for 0 and 180 degree rotation.
1426 */
1427 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1428 color_mode == OMAP_DSS_COLOR_UYVY)
1429 width = width >> 1;
1430 case OMAP_DSS_ROT_90:
1431 case OMAP_DSS_ROT_270:
1432 *offset1 = 0;
1433 if (field_offset)
1434 *offset0 = field_offset * screen_width * ps;
1435 else
1436 *offset0 = 0;
1437
1438 *row_inc = pixinc(1 + (screen_width - width) +
1439 (fieldmode ? screen_width : 0),
1440 ps);
1441 *pix_inc = pixinc(1, ps);
1442 break;
1443
1444 case OMAP_DSS_ROT_0 + 4:
1445 case OMAP_DSS_ROT_180 + 4:
1446 /* If the pixel format is YUV or UYVY divide the width
1447 * of the image by 2 for 0 degree and 180 degree
1448 */
1449 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1450 color_mode == OMAP_DSS_COLOR_UYVY)
1451 width = width >> 1;
1452 case OMAP_DSS_ROT_90 + 4:
1453 case OMAP_DSS_ROT_270 + 4:
1454 *offset1 = 0;
1455 if (field_offset)
1456 *offset0 = field_offset * screen_width * ps;
1457 else
1458 *offset0 = 0;
1459 *row_inc = pixinc(1 - (screen_width + width) -
1460 (fieldmode ? screen_width : 0),
1461 ps);
1462 *pix_inc = pixinc(1, ps);
1463 break;
1464
1465 default:
1466 BUG();
1467 }
1468}
1469
1470static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1471 u16 screen_width,
1472 u16 width, u16 height,
1473 enum omap_color_mode color_mode, bool fieldmode,
1474 unsigned int field_offset,
1475 unsigned *offset0, unsigned *offset1,
1476 s32 *row_inc, s32 *pix_inc)
1477{
1478 u8 ps;
1479 u16 fbw, fbh;
1480
1481 /* FIXME CLUT formats */
1482 switch (color_mode) {
1483 case OMAP_DSS_COLOR_CLUT1:
1484 case OMAP_DSS_COLOR_CLUT2:
1485 case OMAP_DSS_COLOR_CLUT4:
1486 case OMAP_DSS_COLOR_CLUT8:
1487 BUG();
1488 return;
1489 default:
1490 ps = color_mode_to_bpp(color_mode) / 8;
1491 break;
1492 }
1493
1494 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1495 width, height);
1496
1497 /* width & height are overlay sizes, convert to fb sizes */
1498
1499 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1500 fbw = width;
1501 fbh = height;
1502 } else {
1503 fbw = height;
1504 fbh = width;
1505 }
1506
1507 /*
1508 * field 0 = even field = bottom field
1509 * field 1 = odd field = top field
1510 */
1511 switch (rotation + mirror * 4) {
1512 case OMAP_DSS_ROT_0:
1513 *offset1 = 0;
1514 if (field_offset)
1515 *offset0 = *offset1 + field_offset * screen_width * ps;
1516 else
1517 *offset0 = *offset1;
1518 *row_inc = pixinc(1 + (screen_width - fbw) +
1519 (fieldmode ? screen_width : 0),
1520 ps);
1521 *pix_inc = pixinc(1, ps);
1522 break;
1523 case OMAP_DSS_ROT_90:
1524 *offset1 = screen_width * (fbh - 1) * ps;
1525 if (field_offset)
1526 *offset0 = *offset1 + field_offset * ps;
1527 else
1528 *offset0 = *offset1;
1529 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1530 (fieldmode ? 1 : 0), ps);
1531 *pix_inc = pixinc(-screen_width, ps);
1532 break;
1533 case OMAP_DSS_ROT_180:
1534 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1535 if (field_offset)
1536 *offset0 = *offset1 - field_offset * screen_width * ps;
1537 else
1538 *offset0 = *offset1;
1539 *row_inc = pixinc(-1 -
1540 (screen_width - fbw) -
1541 (fieldmode ? screen_width : 0),
1542 ps);
1543 *pix_inc = pixinc(-1, ps);
1544 break;
1545 case OMAP_DSS_ROT_270:
1546 *offset1 = (fbw - 1) * ps;
1547 if (field_offset)
1548 *offset0 = *offset1 - field_offset * ps;
1549 else
1550 *offset0 = *offset1;
1551 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1552 (fieldmode ? 1 : 0), ps);
1553 *pix_inc = pixinc(screen_width, ps);
1554 break;
1555
1556 /* mirroring */
1557 case OMAP_DSS_ROT_0 + 4:
1558 *offset1 = (fbw - 1) * ps;
1559 if (field_offset)
1560 *offset0 = *offset1 + field_offset * screen_width * ps;
1561 else
1562 *offset0 = *offset1;
1563 *row_inc = pixinc(screen_width * 2 - 1 +
1564 (fieldmode ? screen_width : 0),
1565 ps);
1566 *pix_inc = pixinc(-1, ps);
1567 break;
1568
1569 case OMAP_DSS_ROT_90 + 4:
1570 *offset1 = 0;
1571 if (field_offset)
1572 *offset0 = *offset1 + field_offset * ps;
1573 else
1574 *offset0 = *offset1;
1575 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1576 (fieldmode ? 1 : 0),
1577 ps);
1578 *pix_inc = pixinc(screen_width, ps);
1579 break;
1580
1581 case OMAP_DSS_ROT_180 + 4:
1582 *offset1 = screen_width * (fbh - 1) * ps;
1583 if (field_offset)
1584 *offset0 = *offset1 - field_offset * screen_width * ps;
1585 else
1586 *offset0 = *offset1;
1587 *row_inc = pixinc(1 - screen_width * 2 -
1588 (fieldmode ? screen_width : 0),
1589 ps);
1590 *pix_inc = pixinc(1, ps);
1591 break;
1592
1593 case OMAP_DSS_ROT_270 + 4:
1594 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1595 if (field_offset)
1596 *offset0 = *offset1 - field_offset * ps;
1597 else
1598 *offset0 = *offset1;
1599 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1600 (fieldmode ? 1 : 0),
1601 ps);
1602 *pix_inc = pixinc(-screen_width, ps);
1603 break;
1604
1605 default:
1606 BUG();
1607 }
1608}
1609
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001610static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
1611 u16 height, u16 out_width, u16 out_height,
1612 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001613{
1614 u32 fclk = 0;
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001615 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001616
1617 if (height > out_height) {
Archit Tanejaebdc5242011-09-08 12:51:10 +05301618 struct omap_dss_device *dssdev = dispc_mgr_get_device(channel);
1619 unsigned int ppl = dssdev->panel.timings.x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001620
1621 tmp = pclk * height * out_width;
1622 do_div(tmp, 2 * out_height * ppl);
1623 fclk = tmp;
1624
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001625 if (height > 2 * out_height) {
1626 if (ppl == out_width)
1627 return 0;
1628
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001629 tmp = pclk * (height - 2 * out_height) * out_width;
1630 do_div(tmp, 2 * out_height * (ppl - out_width));
1631 fclk = max(fclk, (u32) tmp);
1632 }
1633 }
1634
1635 if (width > out_width) {
1636 tmp = pclk * width;
1637 do_div(tmp, out_width);
1638 fclk = max(fclk, (u32) tmp);
1639
1640 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1641 fclk <<= 1;
1642 }
1643
1644 return fclk;
1645}
1646
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001647static unsigned long calc_fclk(enum omap_channel channel, u16 width,
1648 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001649{
1650 unsigned int hf, vf;
1651
1652 /*
1653 * FIXME how to determine the 'A' factor
1654 * for the no downscaling case ?
1655 */
1656
1657 if (width > 3 * out_width)
1658 hf = 4;
1659 else if (width > 2 * out_width)
1660 hf = 3;
1661 else if (width > out_width)
1662 hf = 2;
1663 else
1664 hf = 1;
1665
1666 if (height > out_height)
1667 vf = 2;
1668 else
1669 vf = 1;
1670
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001671 return dispc_mgr_pclk_rate(channel) * vf * hf;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001672}
1673
Archit Taneja79ad75f2011-09-08 13:15:11 +05301674static int dispc_ovl_calc_scaling(enum omap_plane plane,
1675 enum omap_channel channel, u16 width, u16 height,
1676 u16 out_width, u16 out_height,
1677 enum omap_color_mode color_mode, bool *five_taps)
1678{
1679 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Archit Taneja0373cac2011-09-08 13:25:17 +05301680 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301681 unsigned long fclk = 0;
1682
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02001683 if (width == out_width && height == out_height)
1684 return 0;
1685
1686 if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
1687 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301688
1689 if (out_width < width / maxdownscale ||
1690 out_width > width * 8)
1691 return -EINVAL;
1692
1693 if (out_height < height / maxdownscale ||
1694 out_height > height * 8)
1695 return -EINVAL;
1696
1697 /* Must use 5-tap filter? */
1698 *five_taps = height > out_height * 2;
1699
1700 if (!*five_taps) {
1701 fclk = calc_fclk(channel, width, height, out_width,
1702 out_height);
1703
1704 /* Try 5-tap filter if 3-tap fclk is too high */
1705 if (cpu_is_omap34xx() && height > out_height &&
1706 fclk > dispc_fclk_rate())
1707 *five_taps = true;
1708 }
1709
1710 if (width > (2048 >> *five_taps)) {
1711 DSSERR("failed to set up scaling, fclk too low\n");
1712 return -EINVAL;
1713 }
1714
1715 if (*five_taps)
1716 fclk = calc_fclk_five_taps(channel, width, height,
1717 out_width, out_height, color_mode);
1718
1719 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1720 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1721
1722 if (!fclk || fclk > dispc_fclk_rate()) {
1723 DSSERR("failed to set up scaling, "
1724 "required fclk rate = %lu Hz, "
1725 "current fclk rate = %lu Hz\n",
1726 fclk, dispc_fclk_rate());
1727 return -EINVAL;
1728 }
1729
1730 return 0;
1731}
1732
Archit Tanejaa4273b72011-09-14 11:10:10 +05301733int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001734 bool ilace, bool replication)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001735{
Archit Taneja79ad75f2011-09-08 13:15:11 +05301736 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
1737 bool five_taps = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001738 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301739 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001740 unsigned offset0, offset1;
1741 s32 row_inc;
1742 s32 pix_inc;
Archit Tanejaa4273b72011-09-14 11:10:10 +05301743 u16 frame_height = oi->height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001744 unsigned int field_offset = 0;
Tomi Valkeinencf073662011-11-03 16:08:27 +02001745 u16 outw, outh;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001746 enum omap_channel channel;
1747
1748 channel = dispc_ovl_get_channel_out(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001749
Archit Tanejaa4273b72011-09-14 11:10:10 +05301750 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001751 "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
1752 plane, oi->paddr, oi->p_uv_addr,
Archit Tanejac3d925292011-09-14 11:52:54 +05301753 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
1754 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001755 oi->mirror, ilace, channel, replication);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001756
Archit Tanejaa4273b72011-09-14 11:10:10 +05301757 if (oi->paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001758 return -EINVAL;
1759
Tomi Valkeinencf073662011-11-03 16:08:27 +02001760 outw = oi->out_width == 0 ? oi->width : oi->out_width;
1761 outh = oi->out_height == 0 ? oi->height : oi->out_height;
1762
1763 if (ilace && oi->height == outh)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001764 fieldmode = 1;
1765
1766 if (ilace) {
1767 if (fieldmode)
Archit Tanejaa4273b72011-09-14 11:10:10 +05301768 oi->height /= 2;
1769 oi->pos_y /= 2;
Tomi Valkeinencf073662011-11-03 16:08:27 +02001770 outh /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001771
1772 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1773 "out_height %d\n",
Tomi Valkeinencf073662011-11-03 16:08:27 +02001774 oi->height, oi->pos_y, outh);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001775 }
1776
Archit Tanejaa4273b72011-09-14 11:10:10 +05301777 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301778 return -EINVAL;
1779
Archit Taneja79ad75f2011-09-08 13:15:11 +05301780 r = dispc_ovl_calc_scaling(plane, channel, oi->width, oi->height,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001781 outw, outh, oi->color_mode,
Archit Taneja79ad75f2011-09-08 13:15:11 +05301782 &five_taps);
1783 if (r)
1784 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001785
Archit Taneja79ad75f2011-09-08 13:15:11 +05301786 if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
1787 oi->color_mode == OMAP_DSS_COLOR_UYVY ||
1788 oi->color_mode == OMAP_DSS_COLOR_NV12)
1789 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001790
1791 if (ilace && !fieldmode) {
1792 /*
1793 * when downscaling the bottom field may have to start several
1794 * source lines below the top field. Unfortunately ACCUI
1795 * registers will only hold the fractional part of the offset
1796 * so the integer part must be added to the base address of the
1797 * bottom field.
1798 */
Tomi Valkeinencf073662011-11-03 16:08:27 +02001799 if (!oi->height || oi->height == outh)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001800 field_offset = 0;
1801 else
Tomi Valkeinencf073662011-11-03 16:08:27 +02001802 field_offset = oi->height / outh / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001803 }
1804
1805 /* Fields are independent but interleaved in memory. */
1806 if (fieldmode)
1807 field_offset = 1;
1808
Archit Tanejaa4273b72011-09-14 11:10:10 +05301809 if (oi->rotation_type == OMAP_DSS_ROT_DMA)
1810 calc_dma_rotation_offset(oi->rotation, oi->mirror,
1811 oi->screen_width, oi->width, frame_height,
1812 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001813 &offset0, &offset1, &row_inc, &pix_inc);
1814 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05301815 calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
1816 oi->screen_width, oi->width, frame_height,
1817 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001818 &offset0, &offset1, &row_inc, &pix_inc);
1819
1820 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1821 offset0, offset1, row_inc, pix_inc);
1822
Archit Tanejaa4273b72011-09-14 11:10:10 +05301823 dispc_ovl_set_color_mode(plane, oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001824
Archit Tanejaa4273b72011-09-14 11:10:10 +05301825 dispc_ovl_set_ba0(plane, oi->paddr + offset0);
1826 dispc_ovl_set_ba1(plane, oi->paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001827
Archit Tanejaa4273b72011-09-14 11:10:10 +05301828 if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
1829 dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
1830 dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301831 }
1832
1833
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001834 dispc_ovl_set_row_inc(plane, row_inc);
1835 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001836
Archit Tanejaa4273b72011-09-14 11:10:10 +05301837 DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, oi->width,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001838 oi->height, outw, outh);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001839
Archit Tanejaa4273b72011-09-14 11:10:10 +05301840 dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001841
Archit Tanejaa4273b72011-09-14 11:10:10 +05301842 dispc_ovl_set_pic_size(plane, oi->width, oi->height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001843
Archit Taneja79ad75f2011-09-08 13:15:11 +05301844 if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
Archit Tanejaa4273b72011-09-14 11:10:10 +05301845 dispc_ovl_set_scaling(plane, oi->width, oi->height,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001846 outw, outh,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301847 ilace, five_taps, fieldmode,
Archit Tanejaa4273b72011-09-14 11:10:10 +05301848 oi->color_mode, oi->rotation);
Tomi Valkeinencf073662011-11-03 16:08:27 +02001849 dispc_ovl_set_vid_size(plane, outw, outh);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001850 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001851 }
1852
Archit Tanejaa4273b72011-09-14 11:10:10 +05301853 dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
1854 oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001855
Archit Taneja54128702011-09-08 11:29:17 +05301856 dispc_ovl_set_zorder(plane, oi->zorder);
Archit Tanejaa4273b72011-09-14 11:10:10 +05301857 dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
1858 dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001859
Archit Tanejac3d925292011-09-14 11:52:54 +05301860 dispc_ovl_enable_replication(plane, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05301861
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001862 return 0;
1863}
1864
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001865int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001866{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001867 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
1868
Archit Taneja9b372c22011-05-06 11:45:49 +05301869 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001870
1871 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001872}
1873
1874static void dispc_disable_isr(void *data, u32 mask)
1875{
1876 struct completion *compl = data;
1877 complete(compl);
1878}
1879
Sumit Semwal2a205f32010-12-02 11:27:12 +00001880static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001881{
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001882 if (channel == OMAP_DSS_CHANNEL_LCD2) {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001883 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001884 /* flush posted write */
1885 dispc_read_reg(DISPC_CONTROL2);
1886 } else {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001887 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001888 dispc_read_reg(DISPC_CONTROL);
1889 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001890}
1891
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001892static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001893{
1894 struct completion frame_done_completion;
1895 bool is_on;
1896 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001897 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001898
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001899 /* When we disable LCD output, we need to wait until frame is done.
1900 * Otherwise the DSS is still working, and turning off the clocks
1901 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00001902 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
1903 REG_GET(DISPC_CONTROL2, 0, 0) :
1904 REG_GET(DISPC_CONTROL, 0, 0);
1905
1906 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
1907 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001908
1909 if (!enable && is_on) {
1910 init_completion(&frame_done_completion);
1911
1912 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001913 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001914
1915 if (r)
1916 DSSERR("failed to register FRAMEDONE isr\n");
1917 }
1918
Sumit Semwal2a205f32010-12-02 11:27:12 +00001919 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001920
1921 if (!enable && is_on) {
1922 if (!wait_for_completion_timeout(&frame_done_completion,
1923 msecs_to_jiffies(100)))
1924 DSSERR("timeout waiting for FRAME DONE\n");
1925
1926 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001927 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001928
1929 if (r)
1930 DSSERR("failed to unregister FRAMEDONE isr\n");
1931 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001932}
1933
1934static void _enable_digit_out(bool enable)
1935{
1936 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001937 /* flush posted write */
1938 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001939}
1940
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001941static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001942{
1943 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001944 enum dss_hdmi_venc_clk_source_select src;
1945 int r, i;
1946 u32 irq_mask;
1947 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001948
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001949 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001950 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001951
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001952 src = dss_get_hdmi_venc_clk_source();
1953
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001954 if (enable) {
1955 unsigned long flags;
1956 /* When we enable digit output, we'll get an extra digit
1957 * sync lost interrupt, that we need to ignore */
1958 spin_lock_irqsave(&dispc.irq_lock, flags);
1959 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
1960 _omap_dispc_set_irqs();
1961 spin_unlock_irqrestore(&dispc.irq_lock, flags);
1962 }
1963
1964 /* When we disable digit output, we need to wait until fields are done.
1965 * Otherwise the DSS is still working, and turning off the clocks
1966 * prevents DSS from going to OFF mode. And when enabling, we need to
1967 * wait for the extra sync losts */
1968 init_completion(&frame_done_completion);
1969
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001970 if (src == DSS_HDMI_M_PCLK && enable == false) {
1971 irq_mask = DISPC_IRQ_FRAMEDONETV;
1972 num_irqs = 1;
1973 } else {
1974 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
1975 /* XXX I understand from TRM that we should only wait for the
1976 * current field to complete. But it seems we have to wait for
1977 * both fields */
1978 num_irqs = 2;
1979 }
1980
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001981 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001982 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001983 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001984 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001985
1986 _enable_digit_out(enable);
1987
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001988 for (i = 0; i < num_irqs; ++i) {
1989 if (!wait_for_completion_timeout(&frame_done_completion,
1990 msecs_to_jiffies(100)))
1991 DSSERR("timeout waiting for digit out to %s\n",
1992 enable ? "start" : "stop");
1993 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001994
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001995 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
1996 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001997 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001998 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001999
2000 if (enable) {
2001 unsigned long flags;
2002 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002003 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002004 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2005 _omap_dispc_set_irqs();
2006 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2007 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002008}
2009
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002010bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002011{
2012 if (channel == OMAP_DSS_CHANNEL_LCD)
2013 return !!REG_GET(DISPC_CONTROL, 0, 0);
2014 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2015 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002016 else if (channel == OMAP_DSS_CHANNEL_LCD2)
2017 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002018 else
2019 BUG();
2020}
2021
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002022void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002023{
Archit Tanejadac57a02011-09-08 12:30:19 +05302024 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002025 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002026 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002027 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002028 else
2029 BUG();
2030}
2031
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002032void dispc_lcd_enable_signal_polarity(bool act_high)
2033{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002034 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2035 return;
2036
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002037 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002038}
2039
2040void dispc_lcd_enable_signal(bool enable)
2041{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002042 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2043 return;
2044
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002045 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002046}
2047
2048void dispc_pck_free_enable(bool enable)
2049{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002050 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2051 return;
2052
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002053 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054}
2055
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002056void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002057{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002058 if (channel == OMAP_DSS_CHANNEL_LCD2)
2059 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2060 else
2061 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002062}
2063
2064
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002065void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002066 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002067{
2068 int mode;
2069
2070 switch (type) {
2071 case OMAP_DSS_LCD_DISPLAY_STN:
2072 mode = 0;
2073 break;
2074
2075 case OMAP_DSS_LCD_DISPLAY_TFT:
2076 mode = 1;
2077 break;
2078
2079 default:
2080 BUG();
2081 return;
2082 }
2083
Sumit Semwal2a205f32010-12-02 11:27:12 +00002084 if (channel == OMAP_DSS_CHANNEL_LCD2)
2085 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2086 else
2087 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002088}
2089
2090void dispc_set_loadmode(enum omap_dss_load_mode mode)
2091{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002092 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002093}
2094
2095
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002096static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002097{
Sumit Semwal8613b002010-12-02 11:27:09 +00002098 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002099}
2100
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002101static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002102 enum omap_dss_trans_key_type type,
2103 u32 trans_key)
2104{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002105 if (ch == OMAP_DSS_CHANNEL_LCD)
2106 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002107 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002108 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002109 else /* OMAP_DSS_CHANNEL_LCD2 */
2110 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002111
Sumit Semwal8613b002010-12-02 11:27:09 +00002112 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002113}
2114
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002115static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002116{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002117 if (ch == OMAP_DSS_CHANNEL_LCD)
2118 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002119 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002120 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002121 else /* OMAP_DSS_CHANNEL_LCD2 */
2122 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002123}
Archit Taneja11354dd2011-09-26 11:47:29 +05302124
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002125static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2126 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002127{
Archit Taneja11354dd2011-09-26 11:47:29 +05302128 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002129 return;
2130
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002131 if (ch == OMAP_DSS_CHANNEL_LCD)
2132 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002133 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002134 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002135}
Archit Taneja11354dd2011-09-26 11:47:29 +05302136
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002137void dispc_mgr_setup(enum omap_channel channel,
2138 struct omap_overlay_manager_info *info)
2139{
2140 dispc_mgr_set_default_color(channel, info->default_color);
2141 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2142 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2143 dispc_mgr_enable_alpha_fixed_zorder(channel,
2144 info->partial_alpha_enabled);
2145 if (dss_has_feature(FEAT_CPR)) {
2146 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2147 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2148 }
2149}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002150
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002151void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002152{
2153 int code;
2154
2155 switch (data_lines) {
2156 case 12:
2157 code = 0;
2158 break;
2159 case 16:
2160 code = 1;
2161 break;
2162 case 18:
2163 code = 2;
2164 break;
2165 case 24:
2166 code = 3;
2167 break;
2168 default:
2169 BUG();
2170 return;
2171 }
2172
Sumit Semwal2a205f32010-12-02 11:27:12 +00002173 if (channel == OMAP_DSS_CHANNEL_LCD2)
2174 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2175 else
2176 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002177}
2178
Archit Taneja569969d2011-08-22 17:41:57 +05302179void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002180{
2181 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302182 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002183
2184 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302185 case DSS_IO_PAD_MODE_RESET:
2186 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002187 gpout1 = 0;
2188 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302189 case DSS_IO_PAD_MODE_RFBI:
2190 gpout0 = 1;
2191 gpout1 = 0;
2192 break;
2193 case DSS_IO_PAD_MODE_BYPASS:
2194 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002195 gpout1 = 1;
2196 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002197 default:
2198 BUG();
2199 return;
2200 }
2201
Archit Taneja569969d2011-08-22 17:41:57 +05302202 l = dispc_read_reg(DISPC_CONTROL);
2203 l = FLD_MOD(l, gpout0, 15, 15);
2204 l = FLD_MOD(l, gpout1, 16, 16);
2205 dispc_write_reg(DISPC_CONTROL, l);
2206}
2207
2208void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2209{
2210 if (channel == OMAP_DSS_CHANNEL_LCD2)
2211 REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
2212 else
2213 REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002214}
2215
2216static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2217 int vsw, int vfp, int vbp)
2218{
2219 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2220 if (hsw < 1 || hsw > 64 ||
2221 hfp < 1 || hfp > 256 ||
2222 hbp < 1 || hbp > 256 ||
2223 vsw < 1 || vsw > 64 ||
2224 vfp < 0 || vfp > 255 ||
2225 vbp < 0 || vbp > 255)
2226 return false;
2227 } else {
2228 if (hsw < 1 || hsw > 256 ||
2229 hfp < 1 || hfp > 4096 ||
2230 hbp < 1 || hbp > 4096 ||
2231 vsw < 1 || vsw > 256 ||
2232 vfp < 0 || vfp > 4095 ||
2233 vbp < 0 || vbp > 4095)
2234 return false;
2235 }
2236
2237 return true;
2238}
2239
2240bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2241{
2242 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2243 timings->hbp, timings->vsw,
2244 timings->vfp, timings->vbp);
2245}
2246
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002247static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002248 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002249{
2250 u32 timing_h, timing_v;
2251
2252 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2253 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2254 FLD_VAL(hbp-1, 27, 20);
2255
2256 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2257 FLD_VAL(vbp, 27, 20);
2258 } else {
2259 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2260 FLD_VAL(hbp-1, 31, 20);
2261
2262 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2263 FLD_VAL(vbp, 31, 20);
2264 }
2265
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002266 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2267 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002268}
2269
2270/* change name to mode? */
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002271void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002272 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002273{
2274 unsigned xtot, ytot;
2275 unsigned long ht, vt;
2276
2277 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2278 timings->hbp, timings->vsw,
2279 timings->vfp, timings->vbp))
2280 BUG();
2281
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002282 _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002283 timings->hbp, timings->vsw, timings->vfp,
2284 timings->vbp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002285
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002286 dispc_mgr_set_lcd_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002287
2288 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2289 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2290
2291 ht = (timings->pixel_clock * 1000) / xtot;
2292 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2293
Sumit Semwal2a205f32010-12-02 11:27:12 +00002294 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2295 timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002296 DSSDBG("pck %u\n", timings->pixel_clock);
2297 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2298 timings->hsw, timings->hfp, timings->hbp,
2299 timings->vsw, timings->vfp, timings->vbp);
2300
2301 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2302}
2303
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002304static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002305 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002306{
2307 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002308 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002309
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002310 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002311 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002312}
2313
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002314static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002315 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002316{
2317 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002318 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002319 *lck_div = FLD_GET(l, 23, 16);
2320 *pck_div = FLD_GET(l, 7, 0);
2321}
2322
2323unsigned long dispc_fclk_rate(void)
2324{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302325 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002326 unsigned long r = 0;
2327
Taneja, Archit66534e82011-03-08 05:50:34 -06002328 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302329 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002330 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002331 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302332 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302333 dsidev = dsi_get_dsidev_from_id(0);
2334 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002335 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302336 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2337 dsidev = dsi_get_dsidev_from_id(1);
2338 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2339 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002340 default:
2341 BUG();
2342 }
2343
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002344 return r;
2345}
2346
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002347unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002348{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302349 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002350 int lcd;
2351 unsigned long r;
2352 u32 l;
2353
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002354 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002355
2356 lcd = FLD_GET(l, 23, 16);
2357
Taneja, Architea751592011-03-08 05:50:35 -06002358 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302359 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002360 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002361 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302362 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302363 dsidev = dsi_get_dsidev_from_id(0);
2364 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002365 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302366 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2367 dsidev = dsi_get_dsidev_from_id(1);
2368 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2369 break;
Taneja, Architea751592011-03-08 05:50:35 -06002370 default:
2371 BUG();
2372 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002373
2374 return r / lcd;
2375}
2376
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002377unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002378{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002379 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002380
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302381 if (dispc_mgr_is_lcd(channel)) {
2382 int pcd;
2383 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002384
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302385 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002386
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302387 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002388
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302389 r = dispc_mgr_lclk_rate(channel);
2390
2391 return r / pcd;
2392 } else {
2393 struct omap_dss_device *dssdev =
2394 dispc_mgr_get_device(channel);
2395
2396 switch (dssdev->type) {
2397 case OMAP_DISPLAY_TYPE_VENC:
2398 return venc_get_pixel_clock();
2399 case OMAP_DISPLAY_TYPE_HDMI:
2400 return hdmi_get_pixel_clock();
2401 default:
2402 BUG();
2403 }
2404 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002405}
2406
2407void dispc_dump_clocks(struct seq_file *s)
2408{
2409 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002410 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302411 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2412 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002413
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002414 if (dispc_runtime_get())
2415 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002416
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002417 seq_printf(s, "- DISPC -\n");
2418
Archit Taneja067a57e2011-03-02 11:57:25 +05302419 seq_printf(s, "dispc fclk source = %s (%s)\n",
2420 dss_get_generic_clk_source_name(dispc_clk_src),
2421 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002422
2423 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002424
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002425 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2426 seq_printf(s, "- DISPC-CORE-CLK -\n");
2427 l = dispc_read_reg(DISPC_DIVISOR);
2428 lcd = FLD_GET(l, 23, 16);
2429
2430 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2431 (dispc_fclk_rate()/lcd), lcd);
2432 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002433 seq_printf(s, "- LCD1 -\n");
2434
Taneja, Architea751592011-03-08 05:50:35 -06002435 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2436
2437 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2438 dss_get_generic_clk_source_name(lcd_clk_src),
2439 dss_feat_get_clk_source_name(lcd_clk_src));
2440
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002441 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002442
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002443 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002444 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002445 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002446 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002447 if (dss_has_feature(FEAT_MGR_LCD2)) {
2448 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002449
Taneja, Architea751592011-03-08 05:50:35 -06002450 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2451
2452 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2453 dss_get_generic_clk_source_name(lcd_clk_src),
2454 dss_feat_get_clk_source_name(lcd_clk_src));
2455
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002456 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002457
2458 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002459 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002460 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002461 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002462 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002463
2464 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002465}
2466
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002467#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2468void dispc_dump_irqs(struct seq_file *s)
2469{
2470 unsigned long flags;
2471 struct dispc_irq_stats stats;
2472
2473 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2474
2475 stats = dispc.irq_stats;
2476 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2477 dispc.irq_stats.last_reset = jiffies;
2478
2479 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2480
2481 seq_printf(s, "period %u ms\n",
2482 jiffies_to_msecs(jiffies - stats.last_reset));
2483
2484 seq_printf(s, "irqs %d\n", stats.irq_count);
2485#define PIS(x) \
2486 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2487
2488 PIS(FRAMEDONE);
2489 PIS(VSYNC);
2490 PIS(EVSYNC_EVEN);
2491 PIS(EVSYNC_ODD);
2492 PIS(ACBIAS_COUNT_STAT);
2493 PIS(PROG_LINE_NUM);
2494 PIS(GFX_FIFO_UNDERFLOW);
2495 PIS(GFX_END_WIN);
2496 PIS(PAL_GAMMA_MASK);
2497 PIS(OCP_ERR);
2498 PIS(VID1_FIFO_UNDERFLOW);
2499 PIS(VID1_END_WIN);
2500 PIS(VID2_FIFO_UNDERFLOW);
2501 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302502 if (dss_feat_get_num_ovls() > 3) {
2503 PIS(VID3_FIFO_UNDERFLOW);
2504 PIS(VID3_END_WIN);
2505 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002506 PIS(SYNC_LOST);
2507 PIS(SYNC_LOST_DIGIT);
2508 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002509 if (dss_has_feature(FEAT_MGR_LCD2)) {
2510 PIS(FRAMEDONE2);
2511 PIS(VSYNC2);
2512 PIS(ACBIAS_COUNT_STAT2);
2513 PIS(SYNC_LOST2);
2514 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002515#undef PIS
2516}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002517#endif
2518
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002519void dispc_dump_regs(struct seq_file *s)
2520{
Archit Taneja4dd2da12011-08-05 19:06:01 +05302521 int i, j;
2522 const char *mgr_names[] = {
2523 [OMAP_DSS_CHANNEL_LCD] = "LCD",
2524 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
2525 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
2526 };
2527 const char *ovl_names[] = {
2528 [OMAP_DSS_GFX] = "GFX",
2529 [OMAP_DSS_VIDEO1] = "VID1",
2530 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05302531 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05302532 };
2533 const char **p_names;
2534
Archit Taneja9b372c22011-05-06 11:45:49 +05302535#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002536
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002537 if (dispc_runtime_get())
2538 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002539
Archit Taneja5010be82011-08-05 19:06:00 +05302540 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002541 DUMPREG(DISPC_REVISION);
2542 DUMPREG(DISPC_SYSCONFIG);
2543 DUMPREG(DISPC_SYSSTATUS);
2544 DUMPREG(DISPC_IRQSTATUS);
2545 DUMPREG(DISPC_IRQENABLE);
2546 DUMPREG(DISPC_CONTROL);
2547 DUMPREG(DISPC_CONFIG);
2548 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002549 DUMPREG(DISPC_LINE_STATUS);
2550 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05302551 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
2552 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002553 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002554 if (dss_has_feature(FEAT_MGR_LCD2)) {
2555 DUMPREG(DISPC_CONTROL2);
2556 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002557 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002558
Archit Taneja5010be82011-08-05 19:06:00 +05302559#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002560
Archit Taneja5010be82011-08-05 19:06:00 +05302561#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05302562#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
2563 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302564 dispc_read_reg(DISPC_REG(i, r)))
2565
Archit Taneja4dd2da12011-08-05 19:06:01 +05302566 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05302567
Archit Taneja4dd2da12011-08-05 19:06:01 +05302568 /* DISPC channel specific registers */
2569 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
2570 DUMPREG(i, DISPC_DEFAULT_COLOR);
2571 DUMPREG(i, DISPC_TRANS_COLOR);
2572 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002573
Archit Taneja4dd2da12011-08-05 19:06:01 +05302574 if (i == OMAP_DSS_CHANNEL_DIGIT)
2575 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05302576
Archit Taneja4dd2da12011-08-05 19:06:01 +05302577 DUMPREG(i, DISPC_DEFAULT_COLOR);
2578 DUMPREG(i, DISPC_TRANS_COLOR);
2579 DUMPREG(i, DISPC_TIMING_H);
2580 DUMPREG(i, DISPC_TIMING_V);
2581 DUMPREG(i, DISPC_POL_FREQ);
2582 DUMPREG(i, DISPC_DIVISORo);
2583 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05302584
Archit Taneja4dd2da12011-08-05 19:06:01 +05302585 DUMPREG(i, DISPC_DATA_CYCLE1);
2586 DUMPREG(i, DISPC_DATA_CYCLE2);
2587 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002588
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002589 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05302590 DUMPREG(i, DISPC_CPR_COEF_R);
2591 DUMPREG(i, DISPC_CPR_COEF_G);
2592 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002593 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002594 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002595
Archit Taneja4dd2da12011-08-05 19:06:01 +05302596 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002597
Archit Taneja4dd2da12011-08-05 19:06:01 +05302598 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
2599 DUMPREG(i, DISPC_OVL_BA0);
2600 DUMPREG(i, DISPC_OVL_BA1);
2601 DUMPREG(i, DISPC_OVL_POSITION);
2602 DUMPREG(i, DISPC_OVL_SIZE);
2603 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
2604 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
2605 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
2606 DUMPREG(i, DISPC_OVL_ROW_INC);
2607 DUMPREG(i, DISPC_OVL_PIXEL_INC);
2608 if (dss_has_feature(FEAT_PRELOAD))
2609 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002610
Archit Taneja4dd2da12011-08-05 19:06:01 +05302611 if (i == OMAP_DSS_GFX) {
2612 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
2613 DUMPREG(i, DISPC_OVL_TABLE_BA);
2614 continue;
2615 }
2616
2617 DUMPREG(i, DISPC_OVL_FIR);
2618 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
2619 DUMPREG(i, DISPC_OVL_ACCU0);
2620 DUMPREG(i, DISPC_OVL_ACCU1);
2621 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2622 DUMPREG(i, DISPC_OVL_BA0_UV);
2623 DUMPREG(i, DISPC_OVL_BA1_UV);
2624 DUMPREG(i, DISPC_OVL_FIR2);
2625 DUMPREG(i, DISPC_OVL_ACCU2_0);
2626 DUMPREG(i, DISPC_OVL_ACCU2_1);
2627 }
2628 if (dss_has_feature(FEAT_ATTR2))
2629 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
2630 if (dss_has_feature(FEAT_PRELOAD))
2631 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05302632 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002633
Archit Taneja5010be82011-08-05 19:06:00 +05302634#undef DISPC_REG
2635#undef DUMPREG
2636
2637#define DISPC_REG(plane, name, i) name(plane, i)
2638#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05302639 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
2640 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302641 dispc_read_reg(DISPC_REG(plane, name, i)))
2642
Archit Taneja4dd2da12011-08-05 19:06:01 +05302643 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05302644
Archit Taneja4dd2da12011-08-05 19:06:01 +05302645 /* start from OMAP_DSS_VIDEO1 */
2646 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
2647 for (j = 0; j < 8; j++)
2648 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302649
Archit Taneja4dd2da12011-08-05 19:06:01 +05302650 for (j = 0; j < 8; j++)
2651 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302652
Archit Taneja4dd2da12011-08-05 19:06:01 +05302653 for (j = 0; j < 5; j++)
2654 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002655
Archit Taneja4dd2da12011-08-05 19:06:01 +05302656 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2657 for (j = 0; j < 8; j++)
2658 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
2659 }
Amber Jainab5ca072011-05-19 19:47:53 +05302660
Archit Taneja4dd2da12011-08-05 19:06:01 +05302661 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2662 for (j = 0; j < 8; j++)
2663 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302664
Archit Taneja4dd2da12011-08-05 19:06:01 +05302665 for (j = 0; j < 8; j++)
2666 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302667
Archit Taneja4dd2da12011-08-05 19:06:01 +05302668 for (j = 0; j < 8; j++)
2669 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
2670 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002671 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002672
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002673 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05302674
2675#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002676#undef DUMPREG
2677}
2678
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002679static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
2680 bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
2681 u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682{
2683 u32 l = 0;
2684
2685 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2686 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2687
2688 l |= FLD_VAL(onoff, 17, 17);
2689 l |= FLD_VAL(rf, 16, 16);
2690 l |= FLD_VAL(ieo, 15, 15);
2691 l |= FLD_VAL(ipc, 14, 14);
2692 l |= FLD_VAL(ihs, 13, 13);
2693 l |= FLD_VAL(ivs, 12, 12);
2694 l |= FLD_VAL(acbi, 11, 8);
2695 l |= FLD_VAL(acb, 7, 0);
2696
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002697 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002698}
2699
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002700void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002701 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002702{
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002703 _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002704 (config & OMAP_DSS_LCD_RF) != 0,
2705 (config & OMAP_DSS_LCD_IEO) != 0,
2706 (config & OMAP_DSS_LCD_IPC) != 0,
2707 (config & OMAP_DSS_LCD_IHS) != 0,
2708 (config & OMAP_DSS_LCD_IVS) != 0,
2709 acbi, acb);
2710}
2711
2712/* with fck as input clock rate, find dispc dividers that produce req_pck */
2713void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2714 struct dispc_clock_info *cinfo)
2715{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002716 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002717 unsigned long best_pck;
2718 u16 best_ld, cur_ld;
2719 u16 best_pd, cur_pd;
2720
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002721 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
2722 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
2723
2724 if (!is_tft)
2725 pcd_min = 3;
2726
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002727 best_pck = 0;
2728 best_ld = 0;
2729 best_pd = 0;
2730
2731 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2732 unsigned long lck = fck / cur_ld;
2733
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002734 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002735 unsigned long pck = lck / cur_pd;
2736 long old_delta = abs(best_pck - req_pck);
2737 long new_delta = abs(pck - req_pck);
2738
2739 if (best_pck == 0 || new_delta < old_delta) {
2740 best_pck = pck;
2741 best_ld = cur_ld;
2742 best_pd = cur_pd;
2743
2744 if (pck == req_pck)
2745 goto found;
2746 }
2747
2748 if (pck < req_pck)
2749 break;
2750 }
2751
2752 if (lck / pcd_min < req_pck)
2753 break;
2754 }
2755
2756found:
2757 cinfo->lck_div = best_ld;
2758 cinfo->pck_div = best_pd;
2759 cinfo->lck = fck / cinfo->lck_div;
2760 cinfo->pck = cinfo->lck / cinfo->pck_div;
2761}
2762
2763/* calculate clock rates using dividers in cinfo */
2764int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2765 struct dispc_clock_info *cinfo)
2766{
2767 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2768 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002769 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002770 return -EINVAL;
2771
2772 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2773 cinfo->pck = cinfo->lck / cinfo->pck_div;
2774
2775 return 0;
2776}
2777
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002778int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002779 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780{
2781 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
2782 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
2783
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002784 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002785
2786 return 0;
2787}
2788
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002789int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002790 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002791{
2792 unsigned long fck;
2793
2794 fck = dispc_fclk_rate();
2795
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002796 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
2797 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002798
2799 cinfo->lck = fck / cinfo->lck_div;
2800 cinfo->pck = cinfo->lck / cinfo->pck_div;
2801
2802 return 0;
2803}
2804
2805/* dispc.irq_lock has to be locked by the caller */
2806static void _omap_dispc_set_irqs(void)
2807{
2808 u32 mask;
2809 u32 old_mask;
2810 int i;
2811 struct omap_dispc_isr_data *isr_data;
2812
2813 mask = dispc.irq_error_mask;
2814
2815 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2816 isr_data = &dispc.registered_isr[i];
2817
2818 if (isr_data->isr == NULL)
2819 continue;
2820
2821 mask |= isr_data->mask;
2822 }
2823
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002824 old_mask = dispc_read_reg(DISPC_IRQENABLE);
2825 /* clear the irqstatus for newly enabled irqs */
2826 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
2827
2828 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002829}
2830
2831int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2832{
2833 int i;
2834 int ret;
2835 unsigned long flags;
2836 struct omap_dispc_isr_data *isr_data;
2837
2838 if (isr == NULL)
2839 return -EINVAL;
2840
2841 spin_lock_irqsave(&dispc.irq_lock, flags);
2842
2843 /* check for duplicate entry */
2844 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2845 isr_data = &dispc.registered_isr[i];
2846 if (isr_data->isr == isr && isr_data->arg == arg &&
2847 isr_data->mask == mask) {
2848 ret = -EINVAL;
2849 goto err;
2850 }
2851 }
2852
2853 isr_data = NULL;
2854 ret = -EBUSY;
2855
2856 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2857 isr_data = &dispc.registered_isr[i];
2858
2859 if (isr_data->isr != NULL)
2860 continue;
2861
2862 isr_data->isr = isr;
2863 isr_data->arg = arg;
2864 isr_data->mask = mask;
2865 ret = 0;
2866
2867 break;
2868 }
2869
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02002870 if (ret)
2871 goto err;
2872
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002873 _omap_dispc_set_irqs();
2874
2875 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2876
2877 return 0;
2878err:
2879 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2880
2881 return ret;
2882}
2883EXPORT_SYMBOL(omap_dispc_register_isr);
2884
2885int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2886{
2887 int i;
2888 unsigned long flags;
2889 int ret = -EINVAL;
2890 struct omap_dispc_isr_data *isr_data;
2891
2892 spin_lock_irqsave(&dispc.irq_lock, flags);
2893
2894 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2895 isr_data = &dispc.registered_isr[i];
2896 if (isr_data->isr != isr || isr_data->arg != arg ||
2897 isr_data->mask != mask)
2898 continue;
2899
2900 /* found the correct isr */
2901
2902 isr_data->isr = NULL;
2903 isr_data->arg = NULL;
2904 isr_data->mask = 0;
2905
2906 ret = 0;
2907 break;
2908 }
2909
2910 if (ret == 0)
2911 _omap_dispc_set_irqs();
2912
2913 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2914
2915 return ret;
2916}
2917EXPORT_SYMBOL(omap_dispc_unregister_isr);
2918
2919#ifdef DEBUG
2920static void print_irq_status(u32 status)
2921{
2922 if ((status & dispc.irq_error_mask) == 0)
2923 return;
2924
2925 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
2926
2927#define PIS(x) \
2928 if (status & DISPC_IRQ_##x) \
2929 printk(#x " ");
2930 PIS(GFX_FIFO_UNDERFLOW);
2931 PIS(OCP_ERR);
2932 PIS(VID1_FIFO_UNDERFLOW);
2933 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302934 if (dss_feat_get_num_ovls() > 3)
2935 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002936 PIS(SYNC_LOST);
2937 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002938 if (dss_has_feature(FEAT_MGR_LCD2))
2939 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002940#undef PIS
2941
2942 printk("\n");
2943}
2944#endif
2945
2946/* Called from dss.c. Note that we don't touch clocks here,
2947 * but we presume they are on because we got an IRQ. However,
2948 * an irq handler may turn the clocks off, so we may not have
2949 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00002950static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002951{
2952 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00002953 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954 u32 handledirqs = 0;
2955 u32 unhandled_errors;
2956 struct omap_dispc_isr_data *isr_data;
2957 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
2958
2959 spin_lock(&dispc.irq_lock);
2960
2961 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00002962 irqenable = dispc_read_reg(DISPC_IRQENABLE);
2963
2964 /* IRQ is not for us */
2965 if (!(irqstatus & irqenable)) {
2966 spin_unlock(&dispc.irq_lock);
2967 return IRQ_NONE;
2968 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002969
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002970#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2971 spin_lock(&dispc.irq_stats_lock);
2972 dispc.irq_stats.irq_count++;
2973 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
2974 spin_unlock(&dispc.irq_stats_lock);
2975#endif
2976
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002977#ifdef DEBUG
2978 if (dss_debug)
2979 print_irq_status(irqstatus);
2980#endif
2981 /* Ack the interrupt. Do it here before clocks are possibly turned
2982 * off */
2983 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
2984 /* flush posted write */
2985 dispc_read_reg(DISPC_IRQSTATUS);
2986
2987 /* make a copy and unlock, so that isrs can unregister
2988 * themselves */
2989 memcpy(registered_isr, dispc.registered_isr,
2990 sizeof(registered_isr));
2991
2992 spin_unlock(&dispc.irq_lock);
2993
2994 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2995 isr_data = &registered_isr[i];
2996
2997 if (!isr_data->isr)
2998 continue;
2999
3000 if (isr_data->mask & irqstatus) {
3001 isr_data->isr(isr_data->arg, irqstatus);
3002 handledirqs |= isr_data->mask;
3003 }
3004 }
3005
3006 spin_lock(&dispc.irq_lock);
3007
3008 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3009
3010 if (unhandled_errors) {
3011 dispc.error_irqs |= unhandled_errors;
3012
3013 dispc.irq_error_mask &= ~unhandled_errors;
3014 _omap_dispc_set_irqs();
3015
3016 schedule_work(&dispc.error_work);
3017 }
3018
3019 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003020
3021 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003022}
3023
3024static void dispc_error_worker(struct work_struct *work)
3025{
3026 int i;
3027 u32 errors;
3028 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003029 static const unsigned fifo_underflow_bits[] = {
3030 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3031 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3032 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303033 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003034 };
3035
3036 static const unsigned sync_lost_bits[] = {
3037 DISPC_IRQ_SYNC_LOST,
3038 DISPC_IRQ_SYNC_LOST_DIGIT,
3039 DISPC_IRQ_SYNC_LOST2,
3040 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003041
3042 spin_lock_irqsave(&dispc.irq_lock, flags);
3043 errors = dispc.error_irqs;
3044 dispc.error_irqs = 0;
3045 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3046
Dima Zavin13eae1f2011-06-27 10:31:05 -07003047 dispc_runtime_get();
3048
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003049 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3050 struct omap_overlay *ovl;
3051 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003052
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003053 ovl = omap_dss_get_overlay(i);
3054 bit = fifo_underflow_bits[i];
3055
3056 if (bit & errors) {
3057 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3058 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003059 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003060 dispc_mgr_go(ovl->manager->id);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003061 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003062 }
3063 }
3064
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003065 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3066 struct omap_overlay_manager *mgr;
3067 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003068
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003069 mgr = omap_dss_get_overlay_manager(i);
3070 bit = sync_lost_bits[i];
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003071
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003072 if (bit & errors) {
3073 struct omap_dss_device *dssdev = mgr->device;
3074 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003075
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003076 DSSERR("SYNC_LOST on channel %s, restarting the output "
3077 "with video overlays disabled\n",
3078 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003079
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003080 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3081 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003082
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003083 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3084 struct omap_overlay *ovl;
3085 ovl = omap_dss_get_overlay(i);
3086
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003087 if (ovl->id != OMAP_DSS_GFX &&
3088 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003089 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003090 }
3091
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003092 dispc_mgr_go(mgr->id);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003093 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003094
Sumit Semwal2a205f32010-12-02 11:27:12 +00003095 if (enable)
3096 dssdev->driver->enable(dssdev);
3097 }
3098 }
3099
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003100 if (errors & DISPC_IRQ_OCP_ERR) {
3101 DSSERR("OCP_ERR\n");
3102 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3103 struct omap_overlay_manager *mgr;
3104 mgr = omap_dss_get_overlay_manager(i);
Rob Clark00f17e42011-12-11 14:02:27 -06003105 if (mgr->device && mgr->device->driver)
3106 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003107 }
3108 }
3109
3110 spin_lock_irqsave(&dispc.irq_lock, flags);
3111 dispc.irq_error_mask |= errors;
3112 _omap_dispc_set_irqs();
3113 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003114
3115 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003116}
3117
3118int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3119{
3120 void dispc_irq_wait_handler(void *data, u32 mask)
3121 {
3122 complete((struct completion *)data);
3123 }
3124
3125 int r;
3126 DECLARE_COMPLETION_ONSTACK(completion);
3127
3128 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3129 irqmask);
3130
3131 if (r)
3132 return r;
3133
3134 timeout = wait_for_completion_timeout(&completion, timeout);
3135
3136 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3137
3138 if (timeout == 0)
3139 return -ETIMEDOUT;
3140
3141 if (timeout == -ERESTARTSYS)
3142 return -ERESTARTSYS;
3143
3144 return 0;
3145}
3146
3147int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3148 unsigned long timeout)
3149{
3150 void dispc_irq_wait_handler(void *data, u32 mask)
3151 {
3152 complete((struct completion *)data);
3153 }
3154
3155 int r;
3156 DECLARE_COMPLETION_ONSTACK(completion);
3157
3158 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3159 irqmask);
3160
3161 if (r)
3162 return r;
3163
3164 timeout = wait_for_completion_interruptible_timeout(&completion,
3165 timeout);
3166
3167 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3168
3169 if (timeout == 0)
3170 return -ETIMEDOUT;
3171
3172 if (timeout == -ERESTARTSYS)
3173 return -ERESTARTSYS;
3174
3175 return 0;
3176}
3177
3178#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3179void dispc_fake_vsync_irq(void)
3180{
3181 u32 irqstatus = DISPC_IRQ_VSYNC;
3182 int i;
3183
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003184 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003185
3186 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3187 struct omap_dispc_isr_data *isr_data;
3188 isr_data = &dispc.registered_isr[i];
3189
3190 if (!isr_data->isr)
3191 continue;
3192
3193 if (isr_data->mask & irqstatus)
3194 isr_data->isr(isr_data->arg, irqstatus);
3195 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003196}
3197#endif
3198
3199static void _omap_dispc_initialize_irq(void)
3200{
3201 unsigned long flags;
3202
3203 spin_lock_irqsave(&dispc.irq_lock, flags);
3204
3205 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3206
3207 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003208 if (dss_has_feature(FEAT_MGR_LCD2))
3209 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303210 if (dss_feat_get_num_ovls() > 3)
3211 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003212
3213 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3214 * so clear it */
3215 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3216
3217 _omap_dispc_set_irqs();
3218
3219 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3220}
3221
3222void dispc_enable_sidle(void)
3223{
3224 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3225}
3226
3227void dispc_disable_sidle(void)
3228{
3229 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3230}
3231
3232static void _omap_dispc_initial_config(void)
3233{
3234 u32 l;
3235
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003236 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3237 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3238 l = dispc_read_reg(DISPC_DIVISOR);
3239 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3240 l = FLD_MOD(l, 1, 0, 0);
3241 l = FLD_MOD(l, 1, 23, 16);
3242 dispc_write_reg(DISPC_DIVISOR, l);
3243 }
3244
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003245 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003246 if (dss_has_feature(FEAT_FUNCGATED))
3247 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003248
3249 /* L3 firewall setting: enable access to OCM RAM */
3250 /* XXX this should be somewhere in plat-omap */
3251 if (cpu_is_omap24xx())
3252 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3253
3254 _dispc_setup_color_conv_coef();
3255
3256 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3257
3258 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003259
3260 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303261
3262 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003263}
3264
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003265/* DISPC HW IP initialisation */
3266static int omap_dispchw_probe(struct platform_device *pdev)
3267{
3268 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003269 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003270 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003271 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003272
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003273 dispc.pdev = pdev;
3274
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003275 clk = clk_get(&pdev->dev, "fck");
3276 if (IS_ERR(clk)) {
3277 DSSERR("can't get fck\n");
3278 r = PTR_ERR(clk);
3279 goto err_get_clk;
3280 }
3281
3282 dispc.dss_clk = clk;
3283
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003284 spin_lock_init(&dispc.irq_lock);
3285
3286#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3287 spin_lock_init(&dispc.irq_stats_lock);
3288 dispc.irq_stats.last_reset = jiffies;
3289#endif
3290
3291 INIT_WORK(&dispc.error_work, dispc_error_worker);
3292
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003293 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3294 if (!dispc_mem) {
3295 DSSERR("can't get IORESOURCE_MEM DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003296 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003297 goto err_ioremap;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003298 }
3299 dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003300 if (!dispc.base) {
3301 DSSERR("can't ioremap DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003302 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003303 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00003304 }
3305 dispc.irq = platform_get_irq(dispc.pdev, 0);
3306 if (dispc.irq < 0) {
3307 DSSERR("platform_get_irq failed\n");
3308 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003309 goto err_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00003310 }
3311
3312 r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
3313 "OMAP DISPC", dispc.pdev);
3314 if (r < 0) {
3315 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003316 goto err_irq;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003317 }
3318
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003319 pm_runtime_enable(&pdev->dev);
3320
3321 r = dispc_runtime_get();
3322 if (r)
3323 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003324
3325 _omap_dispc_initial_config();
3326
3327 _omap_dispc_initialize_irq();
3328
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003329 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003330 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003331 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3332
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003333 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003334
3335 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003336
3337err_runtime_get:
3338 pm_runtime_disable(&pdev->dev);
3339 free_irq(dispc.irq, dispc.pdev);
3340err_irq:
archit tanejaaffe3602011-02-23 08:41:03 +00003341 iounmap(dispc.base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003342err_ioremap:
3343 clk_put(dispc.dss_clk);
3344err_get_clk:
archit tanejaaffe3602011-02-23 08:41:03 +00003345 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003346}
3347
3348static int omap_dispchw_remove(struct platform_device *pdev)
3349{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003350 pm_runtime_disable(&pdev->dev);
3351
3352 clk_put(dispc.dss_clk);
3353
archit tanejaaffe3602011-02-23 08:41:03 +00003354 free_irq(dispc.irq, dispc.pdev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003355 iounmap(dispc.base);
3356 return 0;
3357}
3358
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003359static int dispc_runtime_suspend(struct device *dev)
3360{
3361 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003362 dss_runtime_put();
3363
3364 return 0;
3365}
3366
3367static int dispc_runtime_resume(struct device *dev)
3368{
3369 int r;
3370
3371 r = dss_runtime_get();
3372 if (r < 0)
3373 return r;
3374
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003375 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003376
3377 return 0;
3378}
3379
3380static const struct dev_pm_ops dispc_pm_ops = {
3381 .runtime_suspend = dispc_runtime_suspend,
3382 .runtime_resume = dispc_runtime_resume,
3383};
3384
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003385static struct platform_driver omap_dispchw_driver = {
3386 .probe = omap_dispchw_probe,
3387 .remove = omap_dispchw_remove,
3388 .driver = {
3389 .name = "omapdss_dispc",
3390 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003391 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003392 },
3393};
3394
3395int dispc_init_platform_driver(void)
3396{
3397 return platform_driver_register(&omap_dispchw_driver);
3398}
3399
3400void dispc_uninit_platform_driver(void)
3401{
3402 return platform_driver_unregister(&omap_dispchw_driver);
3403}