blob: d996871777044945d202d4d081b6712861bbbbbb [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030038#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070039#include <linux/tcp.h>
40#include <linux/in.h>
41#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080042#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070043#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080044#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070045#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080046#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070047
48#include <asm/irq.h>
49
50#include "sky2.h"
51
52#define DRV_NAME "sky2"
stephen hemmingerd9fa7c82011-11-16 13:43:00 +000053#define DRV_VERSION "1.30"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054
55/*
56 * The Yukon II chipset takes 64 bit command blocks (called list elements)
57 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070058 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070059 */
60
Stephen Hemminger14d02632006-09-26 11:57:43 -070061#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000066/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000067 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
68#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000069#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
stephen hemmingerefe91932010-04-22 13:42:56 +000070#define TX_MAX_PENDING 1024
stephen hemmingerb1cb8252011-11-16 13:42:58 +000071#define TX_DEF_PENDING 63
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073#define TX_WATCHDOG (5 * HZ)
74#define NAPI_WEIGHT 64
75#define PHY_RETRIES 1000
76
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070077#define SKY2_EEPROM_MAGIC 0x9955aabb
78
Mike McCormack060b9462010-07-29 03:34:52 +000079#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070080
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070081static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070082 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
83 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080084 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085
Stephen Hemminger793b8832005-09-14 16:06:14 -070086static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087module_param(debug, int, 0);
88MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
89
Stephen Hemminger14d02632006-09-26 11:57:43 -070090static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091module_param(copybreak, int, 0);
92MODULE_PARM_DESC(copybreak, "Receive copy threshold");
93
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080094static int disable_msi = 0;
95module_param(disable_msi, int, 0);
96MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
97
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -070098static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -080099 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
100 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700102 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140 { 0 }
141};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143MODULE_DEVICE_TABLE(pci, sky2_id_table);
144
145/* Avoid conditionals by using array */
146static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700148static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100150static void sky2_set_multicast(struct net_device *dev);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +0000151static irqreturn_t sky2_intr(int irq, void *dev_id);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100152
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800153/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800154static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700155{
156 int i;
157
158 gma_write16(hw, port, GM_SMI_DATA, val);
159 gma_write16(hw, port, GM_SMI_CTRL,
160 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
161
162 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800163 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
164 if (ctrl == 0xffff)
165 goto io_error;
166
167 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800168 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800169
170 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172
Mike McCormack060b9462010-07-29 03:34:52 +0000173 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800174 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800175
176io_error:
177 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
178 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700179}
180
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800181static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182{
183 int i;
184
Stephen Hemminger793b8832005-09-14 16:06:14 -0700185 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
187
188 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800189 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
190 if (ctrl == 0xffff)
191 goto io_error;
192
193 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800194 *val = gma_read16(hw, port, GM_SMI_DATA);
195 return 0;
196 }
197
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800198 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700199 }
200
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800202 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800203io_error:
204 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
205 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800206}
207
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800208static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209{
210 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700213}
214
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800215
216static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700217{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800218 /* switch power to VCC (WA for VAUX problem) */
219 sky2_write8(hw, B0_POWER_CTRL,
220 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700221
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800222 /* disable Core Clock Division, */
223 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000225 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 /* enable bits are inverted */
227 sky2_write8(hw, B2_Y2_CLK_GATE,
228 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
229 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
230 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
231 else
232 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700233
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700234 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700235 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700236
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800237 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700238
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800239 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700240 /* set all bits to 0 except bits 15..12 and 8 */
241 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800244 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700245 /* set all bits to 0 except bits 28 & 27 */
246 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800249 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700250
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000251 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
252
Stephen Hemminger8f709202007-06-04 17:23:25 -0700253 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
254 reg = sky2_read32(hw, B2_GP_IO);
255 reg |= GLB_GPIO_STAT_RACE_DIS;
256 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700257
258 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700259 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000260
261 /* Turn on "driver loaded" LED */
262 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800263}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800265static void sky2_power_aux(struct sky2_hw *hw)
266{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000267 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800268 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
269 else
270 /* enable bits are inverted */
271 sky2_write8(hw, B2_Y2_CLK_GATE,
272 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
273 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
274 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
275
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000276 /* switch power to VAUX if supported and PME from D3cold */
277 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
278 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800279 sky2_write8(hw, B0_POWER_CTRL,
280 (PC_VAUX_ENA | PC_VCC_ENA |
281 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000282
283 /* turn off "driver loaded LED" */
284 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700285}
286
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700287static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700288{
289 u16 reg;
290
291 /* disable all GMAC IRQ's */
292 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700293
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700294 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
295 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
297 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
298
299 reg = gma_read16(hw, port, GM_RX_CTRL);
300 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
301 gma_write16(hw, port, GM_RX_CTRL, reg);
302}
303
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700304/* flow control to advertise bits */
305static const u16 copper_fc_adv[] = {
306 [FC_NONE] = 0,
307 [FC_TX] = PHY_M_AN_ASP,
308 [FC_RX] = PHY_M_AN_PC,
309 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
310};
311
312/* flow control to advertise bits when using 1000BaseX */
313static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700314 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700315 [FC_TX] = PHY_M_P_ASYM_MD_X,
316 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700317 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700318};
319
320/* flow control to GMA disable bits */
321static const u16 gm_fc_disable[] = {
322 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
323 [FC_TX] = GM_GPCR_FC_RX_DIS,
324 [FC_RX] = GM_GPCR_FC_TX_DIS,
325 [FC_BOTH] = 0,
326};
327
328
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700329static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
330{
331 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700332 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700334 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700335 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
337
338 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700339 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
341
Stephen Hemminger53419c62007-05-14 12:38:11 -0700342 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700344 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700345 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
346 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700347 /* set master & slave downshift counter to 1x */
348 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349
350 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
351 }
352
353 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700354 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700355 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700356 /* enable automatic crossover */
357 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700358
359 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
360 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
361 u16 spec;
362
363 /* Enable Class A driver for FE+ A0 */
364 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
365 spec |= PHY_M_FESC_SEL_CL_A;
366 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
367 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 } else {
369 /* disable energy detect */
370 ctrl &= ~PHY_M_PC_EN_DET_MSK;
371
372 /* enable automatic crossover */
373 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
374
Stephen Hemminger53419c62007-05-14 12:38:11 -0700375 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000376 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
377 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700378 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700379 ctrl &= ~PHY_M_PC_DSC_MSK;
380 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
381 }
382 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700383 } else {
384 /* workaround for deviation #4.88 (CRC errors) */
385 /* disable Automatic Crossover */
386
387 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700388 }
389
390 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
391
392 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700393 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700394 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
395
396 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
397 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl &= ~PHY_M_MAC_MD_MSK;
400 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
402
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700403 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 /* select page 1 to access Fiber registers */
405 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700406
407 /* for SFP-module set SIGDET polarity to low */
408 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
409 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700410 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700411 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700412
413 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 }
415
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700416 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 ct1000 = 0;
418 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700419 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700420
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700421 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700422 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700423 if (sky2->advertising & ADVERTISED_1000baseT_Full)
424 ct1000 |= PHY_M_1000C_AFD;
425 if (sky2->advertising & ADVERTISED_1000baseT_Half)
426 ct1000 |= PHY_M_1000C_AHD;
427 if (sky2->advertising & ADVERTISED_100baseT_Full)
428 adv |= PHY_M_AN_100_FD;
429 if (sky2->advertising & ADVERTISED_100baseT_Half)
430 adv |= PHY_M_AN_100_HD;
431 if (sky2->advertising & ADVERTISED_10baseT_Full)
432 adv |= PHY_M_AN_10_FD;
433 if (sky2->advertising & ADVERTISED_10baseT_Half)
434 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700435
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700436 } else { /* special defines for FIBER (88E1040S only) */
437 if (sky2->advertising & ADVERTISED_1000baseT_Full)
438 adv |= PHY_M_AN_1000X_AFD;
439 if (sky2->advertising & ADVERTISED_1000baseT_Half)
440 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700441 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442
443 /* Restart Auto-negotiation */
444 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
445 } else {
446 /* forced speed/duplex settings */
447 ct1000 = PHY_M_1000C_MSE;
448
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700449 /* Disable auto update for duplex flow control and duplex */
450 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700451
452 switch (sky2->speed) {
453 case SPEED_1000:
454 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700456 break;
457 case SPEED_100:
458 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700460 break;
461 }
462
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700463 if (sky2->duplex == DUPLEX_FULL) {
464 reg |= GM_GPCR_DUP_FULL;
465 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700466 } else if (sky2->speed < SPEED_1000)
467 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700468 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700469
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700470 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
471 if (sky2_is_copper(hw))
472 adv |= copper_fc_adv[sky2->flow_mode];
473 else
474 adv |= fiber_fc_adv[sky2->flow_mode];
475 } else {
476 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700477 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700478
479 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700480 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700481 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
482 else
483 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700484 }
485
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700486 gma_write16(hw, port, GM_GP_CTRL, reg);
487
Stephen Hemminger05745c42007-09-19 15:36:45 -0700488 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700489 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
490
491 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
492 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
493
494 /* Setup Phy LED's */
495 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
496 ledover = 0;
497
498 switch (hw->chip_id) {
499 case CHIP_ID_YUKON_FE:
500 /* on 88E3082 these bits are at 11..9 (shifted left) */
501 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
502
503 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
504
505 /* delete ACT LED control bits */
506 ctrl &= ~PHY_M_FELP_LED1_MSK;
507 /* change ACT LED control to blink mode */
508 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
509 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
510 break;
511
Stephen Hemminger05745c42007-09-19 15:36:45 -0700512 case CHIP_ID_YUKON_FE_P:
513 /* Enable Link Partner Next Page */
514 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
515 ctrl |= PHY_M_PC_ENA_LIP_NP;
516
517 /* disable Energy Detect and enable scrambler */
518 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
519 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
520
521 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
522 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
523 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
524 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
525
526 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
527 break;
528
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700529 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700530 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700531
532 /* select page 3 to access LED control register */
533 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
534
535 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
537 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
538 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
539 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
540 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700541
542 /* set Polarity Control register */
543 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700544 (PHY_M_POLC_LS1_P_MIX(4) |
545 PHY_M_POLC_IS0_P_MIX(4) |
546 PHY_M_POLC_LOS_CTRL(2) |
547 PHY_M_POLC_INIT_CTRL(2) |
548 PHY_M_POLC_STA1_CTRL(2) |
549 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700550
551 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700552 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800554
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700555 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800556 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800557 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700558 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
559
560 /* select page 3 to access LED control register */
561 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
562
563 /* set LED Function Control register */
564 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
565 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
566 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
567 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
568 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
569
570 /* set Blink Rate in LED Timer Control Register */
571 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
572 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
573 /* restore page register */
574 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
575 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700576
577 default:
578 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
579 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800580
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700581 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800582 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583 }
584
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700585 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800586 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700587 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
588
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700590 gm_phy_write(hw, port, 0x18, 0xaa99);
591 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700592
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700593 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
594 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
595 gm_phy_write(hw, port, 0x18, 0xa204);
596 gm_phy_write(hw, port, 0x17, 0x2002);
597 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800598
599 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700600 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700601 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
602 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
603 /* apply workaround for integrated resistors calibration */
604 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
605 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000606 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
607 /* apply fixes in PHY AFE */
608 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
609
610 /* apply RDAC termination workaround */
611 gm_phy_write(hw, port, 24, 0x2800);
612 gm_phy_write(hw, port, 23, 0x2001);
613
614 /* set page register back to 0 */
615 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700616 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
617 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700618 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800619 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
620
Joe Perches8e95a202009-12-03 07:58:21 +0000621 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
622 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800623 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800624 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800625 }
626
627 if (ledover)
628 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
629
stephen hemminger4fb99cd2011-07-07 05:50:59 +0000630 } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
631 (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
632 int i;
633 /* This a phy register setup workaround copied from vendor driver. */
634 static const struct {
635 u16 reg, val;
636 } eee_afe[] = {
637 { 0x156, 0x58ce },
638 { 0x153, 0x99eb },
639 { 0x141, 0x8064 },
640 /* { 0x155, 0x130b },*/
641 { 0x000, 0x0000 },
642 { 0x151, 0x8433 },
643 { 0x14b, 0x8c44 },
644 { 0x14c, 0x0f90 },
645 { 0x14f, 0x39aa },
646 /* { 0x154, 0x2f39 },*/
647 { 0x14d, 0xba33 },
648 { 0x144, 0x0048 },
649 { 0x152, 0x2010 },
650 /* { 0x158, 0x1223 },*/
651 { 0x140, 0x4444 },
652 { 0x154, 0x2f3b },
653 { 0x158, 0xb203 },
654 { 0x157, 0x2029 },
655 };
656
657 /* Start Workaround for OptimaEEE Rev.Z0 */
658 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
659
660 gm_phy_write(hw, port, 1, 0x4099);
661 gm_phy_write(hw, port, 3, 0x1120);
662 gm_phy_write(hw, port, 11, 0x113c);
663 gm_phy_write(hw, port, 14, 0x8100);
664 gm_phy_write(hw, port, 15, 0x112a);
665 gm_phy_write(hw, port, 17, 0x1008);
666
667 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
668 gm_phy_write(hw, port, 1, 0x20b0);
669
670 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
671
672 for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
673 /* apply AFE settings */
674 gm_phy_write(hw, port, 17, eee_afe[i].val);
675 gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
676 }
677
678 /* End Workaround for OptimaEEE */
679 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
680
681 /* Enable 10Base-Te (EEE) */
682 if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
683 reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
684 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
685 reg | PHY_M_10B_TE_ENABLE);
686 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700687 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700688
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700689 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700690 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700691 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
692 else
693 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
694}
695
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700696static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
697static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
698
699static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700700{
701 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700702
stephen hemmingera40ccc62010-01-24 18:46:06 +0000703 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800704 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700705 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700706
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000707 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700708 reg1 |= coma_mode[port];
709
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800710 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000711 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800712 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700713
714 if (hw->chip_id == CHIP_ID_YUKON_FE)
715 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
716 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
717 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700718}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700719
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700720static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
721{
722 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700723 u16 ctrl;
724
725 /* release GPHY Control reset */
726 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
727
728 /* release GMAC reset */
729 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
730
731 if (hw->flags & SKY2_HW_NEWER_PHY) {
732 /* select page 2 to access MAC control register */
733 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
734
735 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
736 /* allow GMII Power Down */
737 ctrl &= ~PHY_M_MAC_GMIF_PUP;
738 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
739
740 /* set page register back to 0 */
741 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
742 }
743
744 /* setup General Purpose Control Register */
745 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700746 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
747 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
748 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700749
750 if (hw->chip_id != CHIP_ID_YUKON_EC) {
751 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200752 /* select page 2 to access MAC control register */
753 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700754
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200755 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700756 /* enable Power Down */
757 ctrl |= PHY_M_PC_POW_D_ENA;
758 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200759
760 /* set page register back to 0 */
761 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700762 }
763
764 /* set IEEE compatible Power Down Mode (dev. #4.99) */
765 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
766 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700767
stephen hemmingera40ccc62010-01-24 18:46:06 +0000768 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700769 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700770 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700771 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000772 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700773}
774
stephen hemminger8e116802011-07-07 05:50:58 +0000775/* configure IPG according to used link speed */
776static void sky2_set_ipg(struct sky2_port *sky2)
777{
778 u16 reg;
779
780 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
781 reg &= ~GM_SMOD_IPG_MSK;
782 if (sky2->speed > SPEED_100)
783 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
784 else
785 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
786 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
787}
788
Brandon Philips38000a92010-06-16 16:21:58 +0000789/* Enable Rx/Tx */
790static void sky2_enable_rx_tx(struct sky2_port *sky2)
791{
792 struct sky2_hw *hw = sky2->hw;
793 unsigned port = sky2->port;
794 u16 reg;
795
796 reg = gma_read16(hw, port, GM_GP_CTRL);
797 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
798 gma_write16(hw, port, GM_GP_CTRL, reg);
799}
800
Stephen Hemminger1b537562005-12-20 15:08:07 -0800801/* Force a renegotiation */
802static void sky2_phy_reinit(struct sky2_port *sky2)
803{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800804 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800805 sky2_phy_init(sky2->hw, sky2->port);
Brandon Philips38000a92010-06-16 16:21:58 +0000806 sky2_enable_rx_tx(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800807 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800808}
809
Stephen Hemmingere3173832007-02-06 10:45:39 -0800810/* Put device in state to listen for Wake On Lan */
811static void sky2_wol_init(struct sky2_port *sky2)
812{
813 struct sky2_hw *hw = sky2->hw;
814 unsigned port = sky2->port;
815 enum flow_control save_mode;
816 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800817
818 /* Bring hardware out of reset */
819 sky2_write16(hw, B0_CTST, CS_RST_CLR);
820 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
821
822 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
823 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
824
825 /* Force to 10/100
826 * sky2_reset will re-enable on resume
827 */
828 save_mode = sky2->flow_mode;
829 ctrl = sky2->advertising;
830
831 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
832 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700833
834 spin_lock_bh(&sky2->phy_lock);
835 sky2_phy_power_up(hw, port);
836 sky2_phy_init(hw, port);
837 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800838
839 sky2->flow_mode = save_mode;
840 sky2->advertising = ctrl;
841
842 /* Set GMAC to no flow control and auto update for speed/duplex */
843 gma_write16(hw, port, GM_GP_CTRL,
844 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
845 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
846
847 /* Set WOL address */
848 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
849 sky2->netdev->dev_addr, ETH_ALEN);
850
851 /* Turn on appropriate WOL control bits */
852 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
853 ctrl = 0;
854 if (sky2->wol & WAKE_PHY)
855 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
856 else
857 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
858
859 if (sky2->wol & WAKE_MAGIC)
860 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
861 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700862 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800863
864 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
865 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
866
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000867 /* Disable PiG firmware */
868 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
869
Stephen Hemmingere3173832007-02-06 10:45:39 -0800870 /* block receiver */
871 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +0000872 sky2_read32(hw, B0_CTST);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800873}
874
Stephen Hemminger69161612007-06-04 17:23:26 -0700875static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
876{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700877 struct net_device *dev = hw->dev[port];
878
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800879 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
880 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000881 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800882 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000883 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
884 } else if (dev->mtu > ETH_DATA_LEN) {
885 /* set Tx GMAC FIFO Almost Empty Threshold */
886 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
887 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700888
stephen hemminger44dde562010-02-12 06:58:01 +0000889 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
890 } else
891 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700892}
893
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700894static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
895{
896 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
897 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100898 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700899 int i;
900 const u8 *addr = hw->dev[port]->dev_addr;
901
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700902 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
903 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904
905 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
906
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000907 if (hw->chip_id == CHIP_ID_YUKON_XL &&
908 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
909 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700910 /* WA DEV_472 -- looks like crossed wires on port 2 */
911 /* clear GMAC 1 Control reset */
912 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
913 do {
914 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
915 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
916 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
917 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
918 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
919 }
920
Stephen Hemminger793b8832005-09-14 16:06:14 -0700921 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700922
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700923 /* Enable Transmit FIFO Underrun */
924 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
925
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800926 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700927 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700928 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800929 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700930
931 /* MIB clear */
932 reg = gma_read16(hw, port, GM_PHY_ADDR);
933 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
934
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700935 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
936 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700937 gma_write16(hw, port, GM_PHY_ADDR, reg);
938
939 /* transmit control */
940 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
941
942 /* receive control reg: unicast + multicast + no FCS */
943 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700944 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700945
946 /* transmit flow control */
947 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
948
949 /* transmit parameter */
950 gma_write16(hw, port, GM_TX_PARAM,
951 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
952 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
953 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
954 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
955
956 /* serial mode register */
957 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
stephen hemminger8e116802011-07-07 05:50:58 +0000958 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700959
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700960 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961 reg |= GM_SMOD_JUMBO_ENA;
962
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000963 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
964 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
965 reg |= GM_NEW_FLOW_CTRL;
966
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700967 gma_write16(hw, port, GM_SERIAL_MODE, reg);
968
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700969 /* virtual address for data */
970 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
971
Stephen Hemminger793b8832005-09-14 16:06:14 -0700972 /* physical address: used for pause frames */
973 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
974
975 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
977 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
978 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
979
980 /* Configure Rx MAC FIFO */
981 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100982 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700983 if (hw->chip_id == CHIP_ID_YUKON_EX ||
984 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100985 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700986
Al Viro25cccec2007-07-20 16:07:33 +0100987 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700988
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800989 if (hw->chip_id == CHIP_ID_YUKON_XL) {
990 /* Hardware errata - clear flush mask */
991 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
992 } else {
993 /* Flush Rx MAC FIFO on any flow control or error */
994 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
995 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800997 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700998 reg = RX_GMF_FL_THR_DEF + 1;
999 /* Another magic mystery workaround from sk98lin */
1000 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1001 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1002 reg = 0x178;
1003 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001004
1005 /* Configure Tx MAC FIFO */
1006 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1007 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001008
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001009 /* On chips without ram buffer, pause is controlled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001010 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001011 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +00001012 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1013 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001014 reg = 1568 / 8;
1015 else
1016 reg = 1024 / 8;
1017 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1018 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001019
Stephen Hemminger69161612007-06-04 17:23:26 -07001020 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001021 }
1022
Stephen Hemmingere970d1f2007-11-27 11:02:07 -08001023 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1024 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1025 /* disable dynamic watermark */
1026 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1027 reg &= ~TX_DYN_WM_ENA;
1028 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1029 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001030}
1031
Stephen Hemminger67712902006-12-04 15:53:45 -08001032/* Assign Ram Buffer allocation to queue */
1033static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001034{
Stephen Hemminger67712902006-12-04 15:53:45 -08001035 u32 end;
1036
1037 /* convert from K bytes to qwords used for hw register */
1038 start *= 1024/8;
1039 space *= 1024/8;
1040 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001041
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001042 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1043 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1044 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1045 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1046 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1047
1048 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001049 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001050
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001051 /* On receive queue's set the thresholds
1052 * give receiver priority when > 3/4 full
1053 * send pause when down to 2K
1054 */
1055 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1056 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001057
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001058 tp = space - 2048/8;
1059 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1060 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061 } else {
1062 /* Enable store & forward on Tx queue's because
1063 * Tx FIFO is only 1K on Yukon
1064 */
1065 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1066 }
1067
1068 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001069 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001070}
1071
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001072/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001073static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001074{
1075 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1076 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1077 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001078 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001079}
1080
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001081/* Setup prefetch unit registers. This is the interface between
1082 * hardware and driver list elements
1083 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001084static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001085 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001086{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001087 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1088 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001089 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1090 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001091 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1092 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001093
1094 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001095}
1096
Mike McCormack9b289c32009-08-14 05:15:12 +00001097static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001098{
Mike McCormack9b289c32009-08-14 05:15:12 +00001099 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001100
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001101 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001102 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001103 return le;
1104}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001106static void tx_init(struct sky2_port *sky2)
1107{
1108 struct sky2_tx_le *le;
1109
1110 sky2->tx_prod = sky2->tx_cons = 0;
1111 sky2->tx_tcpsum = 0;
1112 sky2->tx_last_mss = 0;
1113
Mike McCormack9b289c32009-08-14 05:15:12 +00001114 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001115 le->addr = 0;
1116 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001117 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001118}
1119
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001120/* Update chip's next pointer */
1121static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001122{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001123 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001124 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001125 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1126
1127 /* Synchronize I/O on since next processor may write to tail */
1128 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001129}
1130
Stephen Hemminger793b8832005-09-14 16:06:14 -07001131
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001132static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1133{
1134 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001135 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001136 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001137 return le;
1138}
1139
Mike McCormack060b9462010-07-29 03:34:52 +00001140static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001141{
1142 unsigned size;
1143
1144 /* Space needed for frame data + headers rounded up */
1145 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1146
1147 /* Stopping point for hardware truncation */
1148 return (size - 8) / sizeof(u32);
1149}
1150
Mike McCormack060b9462010-07-29 03:34:52 +00001151static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001152{
1153 struct rx_ring_info *re;
1154 unsigned size;
1155
1156 /* Space needed for frame data + headers rounded up */
1157 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1158
1159 sky2->rx_nfrags = size >> PAGE_SHIFT;
1160 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1161
1162 /* Compute residue after pages */
1163 size -= sky2->rx_nfrags << PAGE_SHIFT;
1164
1165 /* Optimize to handle small packets and headers */
1166 if (size < copybreak)
1167 size = copybreak;
1168 if (size < ETH_HLEN)
1169 size = ETH_HLEN;
1170
1171 return size;
1172}
1173
Stephen Hemminger14d02632006-09-26 11:57:43 -07001174/* Build description to hardware for one receive segment */
Mike McCormack060b9462010-07-29 03:34:52 +00001175static void sky2_rx_add(struct sky2_port *sky2, u8 op,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001176 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001177{
1178 struct sky2_rx_le *le;
1179
Stephen Hemminger86c68872008-01-10 16:14:12 -08001180 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001182 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183 le->opcode = OP_ADDR64 | HW_OWNER;
1184 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001185
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001186 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001187 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001188 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001189 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190}
1191
Stephen Hemminger14d02632006-09-26 11:57:43 -07001192/* Build description to hardware for one possibly fragmented skb */
1193static void sky2_rx_submit(struct sky2_port *sky2,
1194 const struct rx_ring_info *re)
1195{
1196 int i;
1197
1198 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1199
1200 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1201 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1202}
1203
1204
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001205static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001206 unsigned size)
1207{
1208 struct sk_buff *skb = re->skb;
1209 int i;
1210
1211 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001212 if (pci_dma_mapping_error(pdev, re->data_addr))
1213 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001214
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001215 dma_unmap_len_set(re, data_size, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001216
stephen hemminger3fbd9182010-02-01 13:45:41 +00001217 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001218 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
stephen hemminger3fbd9182010-02-01 13:45:41 +00001219
Ian Campbell950a5a42011-09-21 21:53:18 +00001220 re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001221 skb_frag_size(frag),
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001222 DMA_FROM_DEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001223
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001224 if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
stephen hemminger3fbd9182010-02-01 13:45:41 +00001225 goto map_page_error;
1226 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001227 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001228
1229map_page_error:
1230 while (--i >= 0) {
1231 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001232 skb_frag_size(&skb_shinfo(skb)->frags[i]),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001233 PCI_DMA_FROMDEVICE);
1234 }
1235
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001236 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001237 PCI_DMA_FROMDEVICE);
1238
1239mapping_error:
1240 if (net_ratelimit())
1241 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1242 skb->dev->name);
1243 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001244}
1245
1246static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1247{
1248 struct sk_buff *skb = re->skb;
1249 int i;
1250
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001251 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001252 PCI_DMA_FROMDEVICE);
1253
1254 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1255 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001256 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001257 PCI_DMA_FROMDEVICE);
1258}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001259
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001260/* Tell chip where to start receive checksum.
1261 * Actually has two checksums, but set both same to avoid possible byte
1262 * order problems.
1263 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001264static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001265{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001266 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001267
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001268 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1269 le->ctrl = 0;
1270 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001271
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001272 sky2_write32(sky2->hw,
1273 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Michał Mirosławf5d64032011-04-10 03:13:21 +00001274 (sky2->netdev->features & NETIF_F_RXCSUM)
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001275 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001276}
1277
stephen hemminger00427a72011-11-16 13:42:59 +00001278/*
1279 * Fixed initial key as seed to RSS.
1280 */
1281static const uint32_t rss_init_key[10] = {
1282 0x7c3351da, 0x51c5cf4e, 0x44adbdd1, 0xe8d38d18, 0x48897c43,
1283 0xb1d60e7e, 0x6a3dd760, 0x01a2e453, 0x16f46f13, 0x1a0e7b30
1284};
1285
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001286/* Enable/disable receive hash calculation (RSS) */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001287static void rx_set_rss(struct net_device *dev, u32 features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001288{
1289 struct sky2_port *sky2 = netdev_priv(dev);
1290 struct sky2_hw *hw = sky2->hw;
1291 int i, nkeys = 4;
1292
1293 /* Supports IPv6 and other modes */
1294 if (hw->flags & SKY2_HW_NEW_LE) {
1295 nkeys = 10;
1296 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1297 }
1298
1299 /* Program RSS initial values */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001300 if (features & NETIF_F_RXHASH) {
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001301 for (i = 0; i < nkeys; i++)
1302 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
stephen hemminger00427a72011-11-16 13:42:59 +00001303 rss_init_key[i]);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001304
1305 /* Need to turn on (undocumented) flag to make hashing work */
1306 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1307 RX_STFW_ENA);
1308
1309 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1310 BMU_ENA_RX_RSS_HASH);
1311 } else
1312 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1313 BMU_DIS_RX_RSS_HASH);
1314}
1315
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001316/*
1317 * The RX Stop command will not work for Yukon-2 if the BMU does not
1318 * reach the end of packet and since we can't make sure that we have
1319 * incoming data, we must reset the BMU while it is not doing a DMA
1320 * transfer. Since it is possible that the RX path is still active,
1321 * the RX RAM buffer will be stopped first, so any possible incoming
1322 * data will not trigger a DMA. After the RAM buffer is stopped, the
1323 * BMU is polled until any DMA in progress is ended and only then it
1324 * will be reset.
1325 */
1326static void sky2_rx_stop(struct sky2_port *sky2)
1327{
1328 struct sky2_hw *hw = sky2->hw;
1329 unsigned rxq = rxqaddr[sky2->port];
1330 int i;
1331
1332 /* disable the RAM Buffer receive queue */
1333 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1334
1335 for (i = 0; i < 0xffff; i++)
1336 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1337 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1338 goto stopped;
1339
Joe Perchesada1db52010-02-17 15:01:59 +00001340 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001341stopped:
1342 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1343
1344 /* reset the Rx prefetch unit */
1345 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001346 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001347}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001348
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001349/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001350static void sky2_rx_clean(struct sky2_port *sky2)
1351{
1352 unsigned i;
1353
1354 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001355 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001356 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001357
1358 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001359 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360 kfree_skb(re->skb);
1361 re->skb = NULL;
1362 }
1363 }
1364}
1365
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001366/* Basic MII support */
1367static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1368{
1369 struct mii_ioctl_data *data = if_mii(ifr);
1370 struct sky2_port *sky2 = netdev_priv(dev);
1371 struct sky2_hw *hw = sky2->hw;
1372 int err = -EOPNOTSUPP;
1373
1374 if (!netif_running(dev))
1375 return -ENODEV; /* Phy still in reset */
1376
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001377 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001378 case SIOCGMIIPHY:
1379 data->phy_id = PHY_ADDR_MARV;
1380
1381 /* fallthru */
1382 case SIOCGMIIREG: {
1383 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001384
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001385 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001386 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001387 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001388
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001389 data->val_out = val;
1390 break;
1391 }
1392
1393 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001394 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001395 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1396 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001397 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001398 break;
1399 }
1400 return err;
1401}
1402
Michał Mirosławf5d64032011-04-10 03:13:21 +00001403#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001404
Michał Mirosławf5d64032011-04-10 03:13:21 +00001405static void sky2_vlan_mode(struct net_device *dev, u32 features)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001406{
1407 struct sky2_port *sky2 = netdev_priv(dev);
1408 struct sky2_hw *hw = sky2->hw;
1409 u16 port = sky2->port;
1410
Michał Mirosławf5d64032011-04-10 03:13:21 +00001411 if (features & NETIF_F_HW_VLAN_RX)
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001412 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1413 RX_VLAN_STRIP_ON);
1414 else
1415 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1416 RX_VLAN_STRIP_OFF);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001417
Michał Mirosławf5d64032011-04-10 03:13:21 +00001418 if (features & NETIF_F_HW_VLAN_TX) {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001419 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1420 TX_VLAN_TAG_ON);
Michał Mirosławf5d64032011-04-10 03:13:21 +00001421
1422 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1423 } else {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001424 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1425 TX_VLAN_TAG_OFF);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001426
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001427 /* Can't do transmit offload of vlan without hw vlan */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001428 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001429 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001430}
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001431
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001432/* Amount of required worst case padding in rx buffer */
1433static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1434{
1435 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1436}
1437
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001438/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001439 * Allocate an skb for receiving. If the MTU is large enough
1440 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001441 */
Eric Dumazet68ac3192011-07-07 06:13:32 -07001442static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001443{
1444 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001445 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001446
Eric Dumazet68ac3192011-07-07 06:13:32 -07001447 skb = __netdev_alloc_skb(sky2->netdev,
1448 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1449 gfp);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001450 if (!skb)
1451 goto nomem;
1452
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001453 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001454 unsigned char *start;
1455 /*
1456 * Workaround for a bug in FIFO that cause hang
1457 * if the FIFO if the receive buffer is not 64 byte aligned.
1458 * The buffer returned from netdev_alloc_skb is
1459 * aligned except if slab debugging is enabled.
1460 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001461 start = PTR_ALIGN(skb->data, 8);
1462 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001463 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001464 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001465
1466 for (i = 0; i < sky2->rx_nfrags; i++) {
Eric Dumazet68ac3192011-07-07 06:13:32 -07001467 struct page *page = alloc_page(gfp);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001468
1469 if (!page)
1470 goto free_partial;
1471 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001472 }
1473
1474 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001475free_partial:
1476 kfree_skb(skb);
1477nomem:
1478 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001479}
1480
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001481static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1482{
1483 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1484}
1485
Mike McCormack200ac492010-02-12 06:58:03 +00001486static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1487{
1488 struct sky2_hw *hw = sky2->hw;
1489 unsigned i;
1490
1491 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1492
1493 /* Fill Rx ring */
1494 for (i = 0; i < sky2->rx_pending; i++) {
1495 struct rx_ring_info *re = sky2->rx_ring + i;
1496
Eric Dumazet68ac3192011-07-07 06:13:32 -07001497 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
Mike McCormack200ac492010-02-12 06:58:03 +00001498 if (!re->skb)
1499 return -ENOMEM;
1500
1501 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1502 dev_kfree_skb(re->skb);
1503 re->skb = NULL;
1504 return -ENOMEM;
1505 }
1506 }
1507 return 0;
1508}
1509
Stephen Hemminger82788c72006-01-17 13:43:10 -08001510/*
Mike McCormack200ac492010-02-12 06:58:03 +00001511 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001512 * Normal case this ends up creating one list element for skb
1513 * in the receive ring. Worst case if using large MTU and each
1514 * allocation falls on a different 64 bit region, that results
1515 * in 6 list elements per ring entry.
1516 * One element is used for checksum enable/disable, and one
1517 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001518 */
Mike McCormack200ac492010-02-12 06:58:03 +00001519static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001520{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001521 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001522 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001523 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001524 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001525
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001526 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001527 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001528
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001529 /* On PCI express lowering the watermark gives better performance */
Jon Mason1a10cca2011-06-27 07:46:56 +00001530 if (pci_is_pcie(hw->pdev))
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001531 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1532
1533 /* These chips have no ram buffer?
1534 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001535 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001536 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001537 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001538
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001539 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1540
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001541 if (!(hw->flags & SKY2_HW_NEW_LE))
1542 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001543
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001544 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00001545 rx_set_rss(sky2->netdev, sky2->netdev->features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001546
Mike McCormack200ac492010-02-12 06:58:03 +00001547 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001548 for (i = 0; i < sky2->rx_pending; i++) {
1549 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001550 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001551 }
1552
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001553 /*
1554 * The receiver hangs if it receives frames larger than the
1555 * packet buffer. As a workaround, truncate oversize frames, but
1556 * the register is limited to 9 bits, so if you do frames > 2052
1557 * you better get the MTU right!
1558 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001559 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001560 if (thresh > 0x1ff)
1561 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1562 else {
1563 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1564 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1565 }
1566
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001567 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001568 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001569
1570 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1571 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1572 /*
1573 * Disable flushing of non ASF packets;
1574 * must be done after initializing the BMUs;
1575 * drivers without ASF support should do this too, otherwise
1576 * it may happen that they cannot run on ASF devices;
1577 * remember that the MAC FIFO isn't reset during initialization.
1578 */
1579 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1580 }
1581
1582 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1583 /* Enable RX Home Address & Routing Header checksum fix */
1584 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1585 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1586
1587 /* Enable TX Home Address & Routing Header checksum fix */
1588 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1589 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1590 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001591}
1592
Mike McCormack90bbebb2009-09-01 03:21:35 +00001593static int sky2_alloc_buffers(struct sky2_port *sky2)
1594{
1595 struct sky2_hw *hw = sky2->hw;
1596
1597 /* must be power of 2 */
1598 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1599 sky2->tx_ring_size *
1600 sizeof(struct sky2_tx_le),
1601 &sky2->tx_le_map);
1602 if (!sky2->tx_le)
1603 goto nomem;
1604
1605 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1606 GFP_KERNEL);
1607 if (!sky2->tx_ring)
1608 goto nomem;
1609
1610 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1611 &sky2->rx_le_map);
1612 if (!sky2->rx_le)
1613 goto nomem;
1614 memset(sky2->rx_le, 0, RX_LE_BYTES);
1615
1616 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1617 GFP_KERNEL);
1618 if (!sky2->rx_ring)
1619 goto nomem;
1620
Mike McCormack200ac492010-02-12 06:58:03 +00001621 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001622nomem:
1623 return -ENOMEM;
1624}
1625
1626static void sky2_free_buffers(struct sky2_port *sky2)
1627{
1628 struct sky2_hw *hw = sky2->hw;
1629
Mike McCormack200ac492010-02-12 06:58:03 +00001630 sky2_rx_clean(sky2);
1631
Mike McCormack90bbebb2009-09-01 03:21:35 +00001632 if (sky2->rx_le) {
1633 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1634 sky2->rx_le, sky2->rx_le_map);
1635 sky2->rx_le = NULL;
1636 }
1637 if (sky2->tx_le) {
1638 pci_free_consistent(hw->pdev,
1639 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1640 sky2->tx_le, sky2->tx_le_map);
1641 sky2->tx_le = NULL;
1642 }
1643 kfree(sky2->tx_ring);
1644 kfree(sky2->rx_ring);
1645
1646 sky2->tx_ring = NULL;
1647 sky2->rx_ring = NULL;
1648}
1649
Mike McCormackea0f71e2010-02-12 06:58:04 +00001650static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001651{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652 struct sky2_hw *hw = sky2->hw;
1653 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001654 u32 ramsize;
1655 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001656 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001657
Mike McCormackea0f71e2010-02-12 06:58:04 +00001658 tx_init(sky2);
1659
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001660 /*
1661 * On dual port PCI-X card, there is an problem where status
1662 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001663 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001664 if (otherdev && netif_running(otherdev) &&
1665 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001666 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001667
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001668 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001669 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001670 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001671 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001672
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673 sky2_mac_init(hw, port);
1674
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001675 /* Register is number of 4K blocks on internal RAM buffer. */
1676 ramsize = sky2_read8(hw, B2_E_0) * 4;
1677 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001678 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001679
Joe Perchesada1db52010-02-17 15:01:59 +00001680 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001681 if (ramsize < 16)
1682 rxspace = ramsize / 2;
1683 else
1684 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685
Stephen Hemminger67712902006-12-04 15:53:45 -08001686 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1687 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1688
1689 /* Make sure SyncQ is disabled */
1690 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1691 RB_RST_SET);
1692 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001693
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001694 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001695
Stephen Hemminger69161612007-06-04 17:23:26 -07001696 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1697 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1698 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1699
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001700 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001701 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1702 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001703 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001704
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001705 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001706 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001707
Michał Mirosławf5d64032011-04-10 03:13:21 +00001708 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1709 netdev_update_features(sky2->netdev);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001710
Mike McCormack200ac492010-02-12 06:58:03 +00001711 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001712}
1713
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001714/* Setup device IRQ and enable napi to process */
1715static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1716{
1717 struct pci_dev *pdev = hw->pdev;
1718 int err;
1719
1720 err = request_irq(pdev->irq, sky2_intr,
1721 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1722 name, hw);
1723 if (err)
1724 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1725 else {
1726 napi_enable(&hw->napi);
1727 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1728 sky2_read32(hw, B0_IMSK);
1729 }
1730
1731 return err;
1732}
1733
1734
Mike McCormackea0f71e2010-02-12 06:58:04 +00001735/* Bring up network interface. */
stephen hemminger926d0972011-11-16 13:42:57 +00001736static int sky2_open(struct net_device *dev)
Mike McCormackea0f71e2010-02-12 06:58:04 +00001737{
1738 struct sky2_port *sky2 = netdev_priv(dev);
1739 struct sky2_hw *hw = sky2->hw;
1740 unsigned port = sky2->port;
1741 u32 imask;
1742 int err;
1743
1744 netif_carrier_off(dev);
1745
1746 err = sky2_alloc_buffers(sky2);
1747 if (err)
1748 goto err_out;
1749
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001750 /* With single port, IRQ is setup when device is brought up */
1751 if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1752 goto err_out;
1753
Mike McCormackea0f71e2010-02-12 06:58:04 +00001754 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001755
stephen hemminger1401a802011-11-16 13:42:55 +00001756 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1757 hw->chip_id == CHIP_ID_YUKON_PRM ||
1758 hw->chip_id == CHIP_ID_YUKON_OP_2)
1759 imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
1760
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001761 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001762 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001763 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001764 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001765 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001766
Joe Perches6c35aba2010-02-15 08:34:21 +00001767 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001768
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001769 return 0;
1770
1771err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001772 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001773 return err;
1774}
1775
Stephen Hemminger793b8832005-09-14 16:06:14 -07001776/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001777static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001778{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001779 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001780}
1781
1782/* Number of list elements available for next tx */
1783static inline int tx_avail(const struct sky2_port *sky2)
1784{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001785 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001786}
1787
1788/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001789static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001790{
1791 unsigned count;
1792
Stephen Hemminger07e31632009-09-14 06:12:55 +00001793 count = (skb_shinfo(skb)->nr_frags + 1)
1794 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001795
Herbert Xu89114af2006-07-08 13:34:32 -07001796 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001797 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001798 else if (sizeof(dma_addr_t) == sizeof(u32))
1799 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001800
Patrick McHardy84fa7932006-08-29 16:44:56 -07001801 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001802 ++count;
1803
1804 return count;
1805}
1806
stephen hemmingerf6815072010-02-01 13:41:47 +00001807static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001808{
1809 if (re->flags & TX_MAP_SINGLE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001810 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1811 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001812 PCI_DMA_TODEVICE);
1813 else if (re->flags & TX_MAP_PAGE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001814 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1815 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001816 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001817 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001818}
1819
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001821 * Put one packet in ring for transmit.
1822 * A single packet can generate multiple list elements, and
1823 * the number of ring elements will probably be less than the number
1824 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001825 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001826static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1827 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828{
1829 struct sky2_port *sky2 = netdev_priv(dev);
1830 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001831 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001832 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001833 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001834 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001835 u32 upper;
1836 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837 u16 mss;
1838 u8 ctrl;
1839
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001840 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1841 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001842
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001843 len = skb_headlen(skb);
1844 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001845
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001846 if (pci_dma_mapping_error(hw->pdev, mapping))
1847 goto mapping_error;
1848
Mike McCormack9b289c32009-08-14 05:15:12 +00001849 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001850 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1851 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001852
Stephen Hemminger86c68872008-01-10 16:14:12 -08001853 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001854 upper = upper_32_bits(mapping);
1855 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001856 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001857 le->addr = cpu_to_le32(upper);
1858 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001859 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001860 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001861
1862 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001863 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001864 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001865
1866 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001867 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001868
Stephen Hemminger69161612007-06-04 17:23:26 -07001869 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001870 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001871 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001872
1873 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001874 le->opcode = OP_MSS | HW_OWNER;
1875 else
1876 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001877 sky2->tx_last_mss = mss;
1878 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001879 }
1880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001881 ctrl = 0;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001882
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001883 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
Jesse Grosseab6d182010-10-20 13:56:03 +00001884 if (vlan_tx_tag_present(skb)) {
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001885 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001886 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001887 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001888 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001889 } else
1890 le->opcode |= OP_VLAN;
1891 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1892 ctrl |= INS_VLAN;
1893 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001894
1895 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001896 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001897 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001898 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001899 ctrl |= CALSUM; /* auto checksum */
1900 else {
1901 const unsigned offset = skb_transport_offset(skb);
1902 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001903
Stephen Hemminger69161612007-06-04 17:23:26 -07001904 tcpsum = offset << 16; /* sum start */
1905 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001906
Stephen Hemminger69161612007-06-04 17:23:26 -07001907 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1908 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1909 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001910
Stephen Hemminger69161612007-06-04 17:23:26 -07001911 if (tcpsum != sky2->tx_tcpsum) {
1912 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001913
Mike McCormack9b289c32009-08-14 05:15:12 +00001914 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001915 le->addr = cpu_to_le32(tcpsum);
1916 le->length = 0; /* initial checksum value */
1917 le->ctrl = 1; /* one packet */
1918 le->opcode = OP_TCPLISW | HW_OWNER;
1919 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001920 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001921 }
1922
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001923 re = sky2->tx_ring + slot;
1924 re->flags = TX_MAP_SINGLE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001925 dma_unmap_addr_set(re, mapaddr, mapping);
1926 dma_unmap_len_set(re, maplen, len);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001927
Mike McCormack9b289c32009-08-14 05:15:12 +00001928 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001929 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001930 le->length = cpu_to_le16(len);
1931 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001932 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001933
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934
1935 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001936 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001937
Ian Campbell950a5a42011-09-21 21:53:18 +00001938 mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001939 skb_frag_size(frag), DMA_TO_DEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001940
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001941 if (dma_mapping_error(&hw->pdev->dev, mapping))
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001942 goto mapping_unwind;
1943
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001944 upper = upper_32_bits(mapping);
1945 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001946 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001947 le->addr = cpu_to_le32(upper);
1948 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001949 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950 }
1951
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001952 re = sky2->tx_ring + slot;
1953 re->flags = TX_MAP_PAGE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001954 dma_unmap_addr_set(re, mapaddr, mapping);
Eric Dumazet9e903e02011-10-18 21:00:24 +00001955 dma_unmap_len_set(re, maplen, skb_frag_size(frag));
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001956
Mike McCormack9b289c32009-08-14 05:15:12 +00001957 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001958 le->addr = cpu_to_le32(lower_32_bits(mapping));
Eric Dumazet9e903e02011-10-18 21:00:24 +00001959 le->length = cpu_to_le16(skb_frag_size(frag));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001960 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001961 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001963
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001964 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965 le->ctrl |= EOP;
1966
Mike McCormack9b289c32009-08-14 05:15:12 +00001967 sky2->tx_prod = slot;
1968
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001969 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1970 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001971
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001972 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001973
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001975
1976mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001977 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001978 re = sky2->tx_ring + i;
1979
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001980 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001981 }
1982
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001983mapping_error:
1984 if (net_ratelimit())
1985 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1986 dev_kfree_skb(skb);
1987 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988}
1989
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001990/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001991 * Free ring elements from starting at tx_cons until "done"
1992 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001993 * NB:
1994 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001995 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001996 * 2. This may run in parallel start_xmit because the it only
1997 * looks at the tail of the queue of FIFO (tx_cons), not
1998 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001999 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002000static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002001{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002002 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07002003 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002004
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002005 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002006
Stephen Hemminger291ea612006-09-26 11:57:41 -07002007 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002008 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07002009 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002010 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002011
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002012 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002013
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002014 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00002015 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2016 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07002017
stephen hemminger0885a302010-12-31 15:34:27 +00002018 u64_stats_update_begin(&sky2->tx_stats.syncp);
2019 ++sky2->tx_stats.packets;
2020 sky2->tx_stats.bytes += skb->len;
2021 u64_stats_update_end(&sky2->tx_stats.syncp);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002022
stephen hemmingerf6815072010-02-01 13:41:47 +00002023 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00002024 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00002025
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002026 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002027 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002028 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002029
Stephen Hemminger291ea612006-09-26 11:57:41 -07002030 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07002031 smp_mb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002032}
2033
Mike McCormack264bb4f2009-08-14 05:15:14 +00002034static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00002035{
Mike McCormacka5109962009-08-14 05:15:13 +00002036 /* Disable Force Sync bit and Enable Alloc bit */
2037 sky2_write8(hw, SK_REG(port, TXA_CTRL),
2038 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2039
2040 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2041 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2042 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2043
2044 /* Reset the PCI FIFO of the async Tx queue */
2045 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2046 BMU_RST_SET | BMU_FIFO_RST);
2047
2048 /* Reset the Tx prefetch units */
2049 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2050 PREF_UNIT_RST_SET);
2051
2052 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2053 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +00002054
2055 sky2_read32(hw, B0_CTST);
Mike McCormacka5109962009-08-14 05:15:13 +00002056}
2057
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002058static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002059{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002060 struct sky2_hw *hw = sky2->hw;
2061 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002062 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002063
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00002064 /* Force flow control off */
2065 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002066
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002067 /* Stop transmitter */
2068 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2069 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2070
2071 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07002072 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002073
2074 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002075 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002076 gma_write16(hw, port, GM_GP_CTRL, ctrl);
2077
2078 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2079
2080 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00002081 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2082 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002083 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2084
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002085 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086
Linus Torvalds8a9ea322011-10-25 13:25:22 +02002087 /* Force any delayed status interrupt and NAPI */
Stephen Hemminger6c835042009-06-17 07:30:35 +00002088 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2089 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2090 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2091 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2092
Mike McCormacka947a392009-07-21 20:57:56 -07002093 sky2_rx_stop(sky2);
2094
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002095 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07002096 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002097 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002098
Mike McCormack264bb4f2009-08-14 05:15:14 +00002099 sky2_tx_reset(hw, port);
2100
Stephen Hemminger481cea42009-08-14 15:33:19 -07002101 /* Free any pending frames stuck in HW queue */
2102 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002103}
2104
2105/* Network shutdown */
stephen hemminger926d0972011-11-16 13:42:57 +00002106static int sky2_close(struct net_device *dev)
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002107{
2108 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002109 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002110
2111 /* Never really got started! */
2112 if (!sky2->tx_le)
2113 return 0;
2114
Joe Perches6c35aba2010-02-15 08:34:21 +00002115 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002116
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002117 if (hw->ports == 1) {
stephen hemminger1401a802011-11-16 13:42:55 +00002118 sky2_write32(hw, B0_IMSK, 0);
2119 sky2_read32(hw, B0_IMSK);
2120
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002121 napi_disable(&hw->napi);
2122 free_irq(hw->pdev->irq, hw);
2123 } else {
stephen hemminger1401a802011-11-16 13:42:55 +00002124 u32 imask;
2125
2126 /* Disable port IRQ */
2127 imask = sky2_read32(hw, B0_IMSK);
2128 imask &= ~portirq_msk[sky2->port];
2129 sky2_write32(hw, B0_IMSK, imask);
2130 sky2_read32(hw, B0_IMSK);
2131
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002132 synchronize_irq(hw->pdev->irq);
2133 napi_synchronize(&hw->napi);
2134 }
Mike McCormack8a0c9222010-02-12 06:58:06 +00002135
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002136 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07002137
Mike McCormack90bbebb2009-09-01 03:21:35 +00002138 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002140 return 0;
2141}
2142
2143static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2144{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002145 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002146 return SPEED_1000;
2147
Stephen Hemminger05745c42007-09-19 15:36:45 -07002148 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2149 if (aux & PHY_M_PS_SPEED_100)
2150 return SPEED_100;
2151 else
2152 return SPEED_10;
2153 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002154
2155 switch (aux & PHY_M_PS_SPEED_MSK) {
2156 case PHY_M_PS_SPEED_1000:
2157 return SPEED_1000;
2158 case PHY_M_PS_SPEED_100:
2159 return SPEED_100;
2160 default:
2161 return SPEED_10;
2162 }
2163}
2164
2165static void sky2_link_up(struct sky2_port *sky2)
2166{
2167 struct sky2_hw *hw = sky2->hw;
2168 unsigned port = sky2->port;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002169 static const char *fc_name[] = {
2170 [FC_NONE] = "none",
2171 [FC_TX] = "tx",
2172 [FC_RX] = "rx",
2173 [FC_BOTH] = "both",
2174 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175
stephen hemminger8e116802011-07-07 05:50:58 +00002176 sky2_set_ipg(sky2);
2177
Brandon Philips38000a92010-06-16 16:21:58 +00002178 sky2_enable_rx_tx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002179
2180 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2181
2182 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002183
Stephen Hemminger75e80682007-09-19 15:36:46 -07002184 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002185
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002187 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002188 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2189
Joe Perches6c35aba2010-02-15 08:34:21 +00002190 netif_info(sky2, link, sky2->netdev,
2191 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2192 sky2->speed,
2193 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2194 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002195}
2196
2197static void sky2_link_down(struct sky2_port *sky2)
2198{
2199 struct sky2_hw *hw = sky2->hw;
2200 unsigned port = sky2->port;
2201 u16 reg;
2202
2203 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2204
2205 reg = gma_read16(hw, port, GM_GP_CTRL);
2206 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2207 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002208
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002209 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002210
Brandon Philips809aaaa2009-10-29 17:01:49 -07002211 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002212 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2213
Joe Perches6c35aba2010-02-15 08:34:21 +00002214 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002215
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216 sky2_phy_init(hw, port);
2217}
2218
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002219static enum flow_control sky2_flow(int rx, int tx)
2220{
2221 if (rx)
2222 return tx ? FC_BOTH : FC_RX;
2223 else
2224 return tx ? FC_TX : FC_NONE;
2225}
2226
Stephen Hemminger793b8832005-09-14 16:06:14 -07002227static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2228{
2229 struct sky2_hw *hw = sky2->hw;
2230 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002231 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002232
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002233 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002234 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002235 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002236 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002237 return -1;
2238 }
2239
Stephen Hemminger793b8832005-09-14 16:06:14 -07002240 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002241 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002242 return -1;
2243 }
2244
Stephen Hemminger793b8832005-09-14 16:06:14 -07002245 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002246 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002247
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002248 /* Since the pause result bits seem to in different positions on
2249 * different chips. look at registers.
2250 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002251 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002252 /* Shift for bits in fiber PHY */
2253 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2254 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002255
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002256 if (advert & ADVERTISE_1000XPAUSE)
2257 advert |= ADVERTISE_PAUSE_CAP;
2258 if (advert & ADVERTISE_1000XPSE_ASYM)
2259 advert |= ADVERTISE_PAUSE_ASYM;
2260 if (lpa & LPA_1000XPAUSE)
2261 lpa |= LPA_PAUSE_CAP;
2262 if (lpa & LPA_1000XPAUSE_ASYM)
2263 lpa |= LPA_PAUSE_ASYM;
2264 }
2265
2266 sky2->flow_status = FC_NONE;
2267 if (advert & ADVERTISE_PAUSE_CAP) {
2268 if (lpa & LPA_PAUSE_CAP)
2269 sky2->flow_status = FC_BOTH;
2270 else if (advert & ADVERTISE_PAUSE_ASYM)
2271 sky2->flow_status = FC_RX;
2272 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2273 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2274 sky2->flow_status = FC_TX;
2275 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002276
Joe Perches8e95a202009-12-03 07:58:21 +00002277 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2278 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002279 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002280
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002281 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002282 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2283 else
2284 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2285
2286 return 0;
2287}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002289/* Interrupt from PHY */
2290static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002291{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002292 struct net_device *dev = hw->dev[port];
2293 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002294 u16 istatus, phystat;
2295
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002296 if (!netif_running(dev))
2297 return;
2298
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002299 spin_lock(&sky2->phy_lock);
2300 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2301 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2302
Joe Perches6c35aba2010-02-15 08:34:21 +00002303 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2304 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002305
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002306 if (istatus & PHY_M_IS_AN_COMPL) {
stephen hemminger9badba22010-03-29 07:36:20 +00002307 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2308 !netif_carrier_ok(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002309 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002310 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311 }
2312
Stephen Hemminger793b8832005-09-14 16:06:14 -07002313 if (istatus & PHY_M_IS_LSP_CHANGE)
2314 sky2->speed = sky2_phy_speed(hw, phystat);
2315
2316 if (istatus & PHY_M_IS_DUP_CHANGE)
2317 sky2->duplex =
2318 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2319
2320 if (istatus & PHY_M_IS_LST_CHANGE) {
2321 if (phystat & PHY_M_PS_LINK_UP)
2322 sky2_link_up(sky2);
2323 else
2324 sky2_link_down(sky2);
2325 }
2326out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002327 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002328}
2329
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002330/* Special quick link interrupt (Yukon-2 Optima only) */
2331static void sky2_qlink_intr(struct sky2_hw *hw)
2332{
2333 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2334 u32 imask;
2335 u16 phy;
2336
2337 /* disable irq */
2338 imask = sky2_read32(hw, B0_IMSK);
2339 imask &= ~Y2_IS_PHY_QLNK;
2340 sky2_write32(hw, B0_IMSK, imask);
2341
2342 /* reset PHY Link Detect */
2343 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002344 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002345 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002346 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002347
2348 sky2_link_up(sky2);
2349}
2350
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002351/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002352 * and tx queue is full (stopped).
2353 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002354static void sky2_tx_timeout(struct net_device *dev)
2355{
2356 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002357 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002358
Joe Perches6c35aba2010-02-15 08:34:21 +00002359 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002360
Joe Perchesada1db52010-02-17 15:01:59 +00002361 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2362 sky2->tx_cons, sky2->tx_prod,
2363 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2364 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002365
Stephen Hemminger81906792007-02-15 16:40:33 -08002366 /* can't restart safely under softirq */
2367 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002368}
2369
2370static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2371{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002372 struct sky2_port *sky2 = netdev_priv(dev);
2373 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002374 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002375 int err;
2376 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002377 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002378
stephen hemminger44dde562010-02-12 06:58:01 +00002379 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002380 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2381 return -EINVAL;
2382
stephen hemminger44dde562010-02-12 06:58:01 +00002383 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002384 if (new_mtu > ETH_DATA_LEN &&
2385 (hw->chip_id == CHIP_ID_YUKON_FE ||
2386 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002387 return -EINVAL;
2388
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002389 if (!netif_running(dev)) {
2390 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002391 netdev_update_features(dev);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002392 return 0;
2393 }
2394
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002395 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002396 sky2_write32(hw, B0_IMSK, 0);
2397
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002398 dev->trans_start = jiffies; /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002399 napi_disable(&hw->napi);
Mike McCormackdf010932010-05-13 06:12:49 +00002400 netif_tx_disable(dev);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002401
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002402 synchronize_irq(hw->pdev->irq);
2403
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002404 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002405 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002406
2407 ctl = gma_read16(hw, port, GM_GP_CTRL);
2408 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002409 sky2_rx_stop(sky2);
2410 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411
2412 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002413 netdev_update_features(dev);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002414
stephen hemminger8e116802011-07-07 05:50:58 +00002415 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2416 if (sky2->speed > SPEED_100)
2417 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2418 else
2419 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002420
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002421 if (dev->mtu > ETH_DATA_LEN)
2422 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002423
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002424 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002425
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002426 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002427
Mike McCormack200ac492010-02-12 06:58:03 +00002428 err = sky2_alloc_rx_skbs(sky2);
2429 if (!err)
2430 sky2_rx_start(sky2);
2431 else
2432 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002433 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002434
David S. Millerd1d08d12008-01-07 20:53:33 -08002435 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002436 napi_enable(&hw->napi);
2437
Stephen Hemminger1b537562005-12-20 15:08:07 -08002438 if (err)
2439 dev_close(dev);
2440 else {
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002441 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002442
Stephen Hemminger1b537562005-12-20 15:08:07 -08002443 netif_wake_queue(dev);
2444 }
2445
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002446 return err;
2447}
2448
Stephen Hemminger14d02632006-09-26 11:57:43 -07002449/* For small just reuse existing skb for next receive */
2450static struct sk_buff *receive_copy(struct sky2_port *sky2,
2451 const struct rx_ring_info *re,
2452 unsigned length)
2453{
2454 struct sk_buff *skb;
2455
Eric Dumazet89d71a62009-10-13 05:34:20 +00002456 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002457 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002458 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2459 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002460 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002461 skb->ip_summed = re->skb->ip_summed;
2462 skb->csum = re->skb->csum;
2463 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2464 length, PCI_DMA_FROMDEVICE);
2465 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002466 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002467 }
2468 return skb;
2469}
2470
2471/* Adjust length of skb with fragments to match received data */
2472static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2473 unsigned int length)
2474{
2475 int i, num_frags;
2476 unsigned int size;
2477
2478 /* put header into skb */
2479 size = min(length, hdr_space);
2480 skb->tail += size;
2481 skb->len += size;
2482 length -= size;
2483
2484 num_frags = skb_shinfo(skb)->nr_frags;
2485 for (i = 0; i < num_frags; i++) {
2486 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2487
2488 if (length == 0) {
2489 /* don't need this page */
Ian Campbell950a5a42011-09-21 21:53:18 +00002490 __skb_frag_unref(frag);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002491 --skb_shinfo(skb)->nr_frags;
2492 } else {
2493 size = min(length, (unsigned) PAGE_SIZE);
2494
Eric Dumazet9e903e02011-10-18 21:00:24 +00002495 skb_frag_size_set(frag, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002496 skb->data_len += size;
Eric Dumazet7ae60b32011-10-13 17:12:46 -04002497 skb->truesize += PAGE_SIZE;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002498 skb->len += size;
2499 length -= size;
2500 }
2501 }
2502}
2503
2504/* Normal packet - take skb from ring element and put in a new one */
2505static struct sk_buff *receive_new(struct sky2_port *sky2,
2506 struct rx_ring_info *re,
2507 unsigned int length)
2508{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002509 struct sk_buff *skb;
2510 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002511 unsigned hdr_space = sky2->rx_data_size;
2512
Eric Dumazet68ac3192011-07-07 06:13:32 -07002513 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002514 if (unlikely(!nre.skb))
2515 goto nobuf;
2516
2517 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2518 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002519
2520 skb = re->skb;
2521 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002522 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002523 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002524
2525 if (skb_shinfo(skb)->nr_frags)
2526 skb_put_frags(skb, hdr_space, length);
2527 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002528 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002529 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002530
2531nomap:
2532 dev_kfree_skb(nre.skb);
2533nobuf:
2534 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002535}
2536
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002537/*
2538 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002539 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002541static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002542 u16 length, u32 status)
2543{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002544 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002545 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002546 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002547 u16 count = (status & GMR_FS_LEN) >> 16;
2548
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002549 if (status & GMR_FS_VLAN)
2550 count -= VLAN_HLEN; /* Account for vlan tag */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002551
Joe Perches6c35aba2010-02-15 08:34:21 +00002552 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2553 "rx slot %u status 0x%x len %d\n",
2554 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002555
Stephen Hemminger793b8832005-09-14 16:06:14 -07002556 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002557 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002558
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002559 /* This chip has hardware problems that generates bogus status.
2560 * So do only marginal checking and expect higher level protocols
2561 * to handle crap frames.
2562 */
2563 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2564 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2565 length != count)
2566 goto okay;
2567
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002568 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002569 goto error;
2570
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002571 if (!(status & GMR_FS_RX_OK))
2572 goto resubmit;
2573
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002574 /* if length reported by DMA does not match PHY, packet was truncated */
2575 if (length != count)
stephen hemminger0885a302010-12-31 15:34:27 +00002576 goto error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002577
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002578okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002579 if (length < copybreak)
2580 skb = receive_copy(sky2, re, length);
2581 else
2582 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002583
2584 dev->stats.rx_dropped += (skb == NULL);
2585
Stephen Hemminger793b8832005-09-14 16:06:14 -07002586resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002587 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002588
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002589 return skb;
2590
2591error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002592 ++dev->stats.rx_errors;
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002593
Joe Perches6c35aba2010-02-15 08:34:21 +00002594 if (net_ratelimit())
2595 netif_info(sky2, rx_err, dev,
2596 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002597
Stephen Hemminger793b8832005-09-14 16:06:14 -07002598 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002599}
2600
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002601/* Transmit complete */
2602static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002603{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002604 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002605
Mike McCormack8a0c9222010-02-12 06:58:06 +00002606 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002607 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002608
stephen hemminger926d0972011-11-16 13:42:57 +00002609 /* Wake unless it's detached, and called e.g. from sky2_close() */
Mike McCormack8a0c9222010-02-12 06:58:06 +00002610 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2611 netif_wake_queue(dev);
2612 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613}
2614
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002615static inline void sky2_skb_rx(const struct sky2_port *sky2,
2616 u32 status, struct sk_buff *skb)
2617{
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002618 if (status & GMR_FS_VLAN)
2619 __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
2620
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002621 if (skb->ip_summed == CHECKSUM_NONE)
2622 netif_receive_skb(skb);
2623 else
2624 napi_gro_receive(&sky2->hw->napi, skb);
2625}
2626
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002627static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2628 unsigned packets, unsigned bytes)
2629{
stephen hemminger0885a302010-12-31 15:34:27 +00002630 struct net_device *dev = hw->dev[port];
2631 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002632
stephen hemminger0885a302010-12-31 15:34:27 +00002633 if (packets == 0)
2634 return;
2635
2636 u64_stats_update_begin(&sky2->rx_stats.syncp);
2637 sky2->rx_stats.packets += packets;
2638 sky2->rx_stats.bytes += bytes;
2639 u64_stats_update_end(&sky2->rx_stats.syncp);
2640
2641 dev->last_rx = jiffies;
2642 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002643}
2644
stephen hemminger375c5682010-02-07 06:28:36 +00002645static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2646{
2647 /* If this happens then driver assuming wrong format for chip type */
2648 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2649
2650 /* Both checksum counters are programmed to start at
2651 * the same offset, so unless there is a problem they
2652 * should match. This failure is an early indication that
2653 * hardware receive checksumming won't work.
2654 */
2655 if (likely((u16)(status >> 16) == (u16)status)) {
2656 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2657 skb->ip_summed = CHECKSUM_COMPLETE;
2658 skb->csum = le16_to_cpu(status);
2659 } else {
2660 dev_notice(&sky2->hw->pdev->dev,
2661 "%s: receive checksum problem (status = %#x)\n",
2662 sky2->netdev->name, status);
2663
Michał Mirosławf5d64032011-04-10 03:13:21 +00002664 /* Disable checksum offload
2665 * It will be reenabled on next ndo_set_features, but if it's
2666 * really broken, will get disabled again
2667 */
2668 sky2->netdev->features &= ~NETIF_F_RXCSUM;
stephen hemminger375c5682010-02-07 06:28:36 +00002669 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2670 BMU_DIS_RX_CHKSUM);
2671 }
2672}
2673
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002674static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2675{
2676 struct sk_buff *skb;
2677
2678 skb = sky2->rx_ring[sky2->rx_next].skb;
2679 skb->rxhash = le32_to_cpu(status);
2680}
2681
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002682/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002683static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002684{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002685 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002686 unsigned int total_bytes[2] = { 0 };
2687 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002688
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002689 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002690 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002691 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002692 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002693 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002694 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002695 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696 u32 status;
2697 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002698 u8 opcode = le->opcode;
2699
2700 if (!(opcode & HW_OWNER))
2701 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002702
stephen hemmingerefe91932010-04-22 13:42:56 +00002703 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002704
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002705 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002706 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002707 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002708 length = le16_to_cpu(le->length);
2709 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002711 le->opcode = 0;
2712 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002713 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002714 total_packets[port]++;
2715 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002716
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002717 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002718 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002719 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002720
Stephen Hemminger69161612007-06-04 17:23:26 -07002721 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002722 if (hw->flags & SKY2_HW_NEW_LE) {
Michał Mirosławf5d64032011-04-10 03:13:21 +00002723 if ((dev->features & NETIF_F_RXCSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002724 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2725 (le->css & CSS_TCPUDPCSOK))
2726 skb->ip_summed = CHECKSUM_UNNECESSARY;
2727 else
2728 skb->ip_summed = CHECKSUM_NONE;
2729 }
2730
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002731 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002732
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002733 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002734
Stephen Hemminger22e11702006-07-12 15:23:48 -07002735 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002736 if (++work_done >= to_do)
2737 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002738 break;
2739
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002740 case OP_RXVLAN:
2741 sky2->rx_tag = length;
2742 break;
2743
2744 case OP_RXCHKSVLAN:
2745 sky2->rx_tag = length;
2746 /* fall through */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002747 case OP_RXCHKS:
Michał Mirosławf5d64032011-04-10 03:13:21 +00002748 if (likely(dev->features & NETIF_F_RXCSUM))
stephen hemminger375c5682010-02-07 06:28:36 +00002749 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002750 break;
2751
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002752 case OP_RSS_HASH:
2753 sky2_rx_hash(sky2, status);
2754 break;
2755
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002756 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002757 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002758 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002759 if (hw->dev[1])
2760 sky2_tx_done(hw->dev[1],
2761 ((status >> 24) & 0xff)
2762 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002763 break;
2764
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002765 default:
2766 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002767 pr_warning("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002768 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002769 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002770
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002771 /* Fully processed status ring so clear irq */
2772 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2773
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002774exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002775 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2776 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002777
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002778 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002779}
2780
2781static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2782{
2783 struct net_device *dev = hw->dev[port];
2784
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002785 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002786 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002787
2788 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002789 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002790 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002791 /* Clear IRQ */
2792 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2793 }
2794
2795 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002796 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002797 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002798
2799 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2800 }
2801
2802 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002803 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002804 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002805 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2806 }
2807
2808 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002809 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002810 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002811 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2812 }
2813
2814 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002815 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002816 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002817 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2818 }
2819}
2820
2821static void sky2_hw_intr(struct sky2_hw *hw)
2822{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002823 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002824 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002825 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2826
2827 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002828
Stephen Hemminger793b8832005-09-14 16:06:14 -07002829 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831
2832 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002833 u16 pci_err;
2834
stephen hemmingera40ccc62010-01-24 18:46:06 +00002835 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002836 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002837 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002838 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002839 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002840
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002841 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002842 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002843 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002844 }
2845
2846 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002847 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002848 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002849
stephen hemmingera40ccc62010-01-24 18:46:06 +00002850 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002851 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2852 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2853 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002854 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002855 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002856
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002857 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002858 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859 }
2860
2861 if (status & Y2_HWE_L1_MASK)
2862 sky2_hw_error(hw, 0, status);
2863 status >>= 8;
2864 if (status & Y2_HWE_L1_MASK)
2865 sky2_hw_error(hw, 1, status);
2866}
2867
2868static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2869{
2870 struct net_device *dev = hw->dev[port];
2871 struct sky2_port *sky2 = netdev_priv(dev);
2872 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2873
Joe Perches6c35aba2010-02-15 08:34:21 +00002874 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002875
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002876 if (status & GM_IS_RX_CO_OV)
2877 gma_read16(hw, port, GM_RX_IRQ_SRC);
2878
2879 if (status & GM_IS_TX_CO_OV)
2880 gma_read16(hw, port, GM_TX_IRQ_SRC);
2881
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002882 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002883 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002884 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2885 }
2886
2887 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002888 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002889 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2890 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002891}
2892
Stephen Hemminger40b01722007-04-11 14:47:59 -07002893/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002894static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002895{
2896 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002897 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002898
Joe Perchesada1db52010-02-17 15:01:59 +00002899 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002900 dev->name, (unsigned) q, (unsigned) idx,
2901 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002902
Stephen Hemminger40b01722007-04-11 14:47:59 -07002903 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002904}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002905
Stephen Hemminger75e80682007-09-19 15:36:46 -07002906static int sky2_rx_hung(struct net_device *dev)
2907{
2908 struct sky2_port *sky2 = netdev_priv(dev);
2909 struct sky2_hw *hw = sky2->hw;
2910 unsigned port = sky2->port;
2911 unsigned rxq = rxqaddr[port];
2912 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2913 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2914 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2915 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2916
2917 /* If idle and MAC or PCI is stuck */
2918 if (sky2->check.last == dev->last_rx &&
2919 ((mac_rp == sky2->check.mac_rp &&
2920 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2921 /* Check if the PCI RX hang */
2922 (fifo_rp == sky2->check.fifo_rp &&
2923 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002924 netdev_printk(KERN_DEBUG, dev,
2925 "hung mac %d:%d fifo %d (%d:%d)\n",
2926 mac_lev, mac_rp, fifo_lev,
2927 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002928 return 1;
2929 } else {
2930 sky2->check.last = dev->last_rx;
2931 sky2->check.mac_rp = mac_rp;
2932 sky2->check.mac_lev = mac_lev;
2933 sky2->check.fifo_rp = fifo_rp;
2934 sky2->check.fifo_lev = fifo_lev;
2935 return 0;
2936 }
2937}
2938
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002939static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002940{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002941 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002942
Stephen Hemminger75e80682007-09-19 15:36:46 -07002943 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002944 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002945 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002946 } else {
2947 int i, active = 0;
2948
2949 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002950 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002951 if (!netif_running(dev))
2952 continue;
2953 ++active;
2954
2955 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002956 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002957 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002958 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07002959 schedule_work(&hw->restart_work);
2960 return;
2961 }
2962 }
2963
2964 if (active == 0)
2965 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002966 }
2967
Stephen Hemminger75e80682007-09-19 15:36:46 -07002968 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002969}
2970
Stephen Hemminger40b01722007-04-11 14:47:59 -07002971/* Hardware/software error handling */
2972static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002973{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002974 if (net_ratelimit())
2975 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002976
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002977 if (status & Y2_IS_HW_ERR)
2978 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002979
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002980 if (status & Y2_IS_IRQ_MAC1)
2981 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002982
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002983 if (status & Y2_IS_IRQ_MAC2)
2984 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002985
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002986 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002987 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002988
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002989 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002990 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002991
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002992 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002993 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002994
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002995 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002996 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002997}
2998
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002999static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07003000{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003001 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07003002 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07003003 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07003004 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07003005
3006 if (unlikely(status & Y2_IS_ERROR))
3007 sky2_err_intr(hw, status);
3008
3009 if (status & Y2_IS_IRQ_PHY1)
3010 sky2_phy_intr(hw, 0);
3011
3012 if (status & Y2_IS_IRQ_PHY2)
3013 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003014
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003015 if (status & Y2_IS_PHY_QLNK)
3016 sky2_qlink_intr(hw);
3017
Stephen Hemminger26691832007-10-11 18:31:13 -07003018 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3019 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003020
David S. Miller6f535762007-10-11 18:08:29 -07003021 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07003022 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07003023 }
David S. Miller6f535762007-10-11 18:08:29 -07003024
Stephen Hemminger26691832007-10-11 18:31:13 -07003025 napi_complete(napi);
3026 sky2_read32(hw, B0_Y2_SP_LISR);
3027done:
3028
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003029 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003030}
3031
David Howells7d12e782006-10-05 14:55:46 +01003032static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003033{
3034 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003035 u32 status;
3036
3037 /* Reading this mask interrupts as side effect */
3038 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3039 if (status == 0 || status == ~0)
3040 return IRQ_NONE;
3041
3042 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003043
3044 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003045
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003046 return IRQ_HANDLED;
3047}
3048
3049#ifdef CONFIG_NET_POLL_CONTROLLER
3050static void sky2_netpoll(struct net_device *dev)
3051{
3052 struct sky2_port *sky2 = netdev_priv(dev);
3053
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003054 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003055}
3056#endif
3057
3058/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07003059static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003060{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003061 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003062 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003063 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08003064 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003065 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003066 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003067 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003068 case CHIP_ID_YUKON_PRM:
3069 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003070 return 125;
3071
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003072 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003073 return 100;
3074
3075 case CHIP_ID_YUKON_FE_P:
3076 return 50;
3077
3078 case CHIP_ID_YUKON_XL:
3079 return 156;
3080
3081 default:
3082 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003083 }
3084}
3085
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003086static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3087{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003088 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003089}
3090
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003091static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3092{
3093 return clk / sky2_mhz(hw);
3094}
3095
3096
Stephen Hemmingere3173832007-02-06 10:45:39 -08003097static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003098{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003099 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003100
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003101 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003102 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07003103
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003104 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003105
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003106 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003107 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3108
Mike McCormack060b9462010-07-29 03:34:52 +00003109 switch (hw->chip_id) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003110 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003111 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003112 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3113 hw->flags |= SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003114 break;
3115
3116 case CHIP_ID_YUKON_EC_U:
3117 hw->flags = SKY2_HW_GIGABIT
3118 | SKY2_HW_NEWER_PHY
3119 | SKY2_HW_ADV_POWER_CTL;
3120 break;
3121
3122 case CHIP_ID_YUKON_EX:
3123 hw->flags = SKY2_HW_GIGABIT
3124 | SKY2_HW_NEWER_PHY
3125 | SKY2_HW_NEW_LE
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003126 | SKY2_HW_ADV_POWER_CTL
3127 | SKY2_HW_RSS_CHKSUM;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003128
3129 /* New transmit checksum */
3130 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3131 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3132 break;
3133
3134 case CHIP_ID_YUKON_EC:
3135 /* This rev is really old, and requires untested workarounds */
3136 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3137 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3138 return -EOPNOTSUPP;
3139 }
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003140 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003141 break;
3142
3143 case CHIP_ID_YUKON_FE:
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003144 hw->flags = SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003145 break;
3146
Stephen Hemminger05745c42007-09-19 15:36:45 -07003147 case CHIP_ID_YUKON_FE_P:
3148 hw->flags = SKY2_HW_NEWER_PHY
3149 | SKY2_HW_NEW_LE
3150 | SKY2_HW_AUTO_TX_SUM
3151 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08003152
3153 /* The workaround for status conflicts VLAN tag detection. */
3154 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003155 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
Stephen Hemminger05745c42007-09-19 15:36:45 -07003156 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003157
3158 case CHIP_ID_YUKON_SUPR:
3159 hw->flags = SKY2_HW_GIGABIT
3160 | SKY2_HW_NEWER_PHY
3161 | SKY2_HW_NEW_LE
3162 | SKY2_HW_AUTO_TX_SUM
3163 | SKY2_HW_ADV_POWER_CTL;
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003164
3165 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3166 hw->flags |= SKY2_HW_RSS_CHKSUM;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003167 break;
3168
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003169 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003170 hw->flags = SKY2_HW_GIGABIT
3171 | SKY2_HW_ADV_POWER_CTL;
3172 break;
3173
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003174 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003175 case CHIP_ID_YUKON_PRM:
3176 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003177 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003178 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003179 | SKY2_HW_ADV_POWER_CTL;
3180 break;
3181
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003182 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003183 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3184 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003185 return -EOPNOTSUPP;
3186 }
3187
Stephen Hemmingere3173832007-02-06 10:45:39 -08003188 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003189 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3190 hw->flags |= SKY2_HW_FIBRE_PHY;
3191
Stephen Hemmingere3173832007-02-06 10:45:39 -08003192 hw->ports = 1;
3193 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3194 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3195 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3196 ++hw->ports;
3197 }
3198
Mike McCormack74a61eb2009-09-21 04:08:52 +00003199 if (sky2_read8(hw, B2_E_0))
3200 hw->flags |= SKY2_HW_RAM_BUFFER;
3201
Stephen Hemmingere3173832007-02-06 10:45:39 -08003202 return 0;
3203}
3204
3205static void sky2_reset(struct sky2_hw *hw)
3206{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003207 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003208 u16 status;
Jon Mason1a10cca2011-06-27 07:46:56 +00003209 int i;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003210 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003211
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003213 if (hw->chip_id == CHIP_ID_YUKON_EX
3214 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3215 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003216 status = sky2_read16(hw, HCU_CCSR);
3217 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3218 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003219 /*
3220 * CPU clock divider shouldn't be used because
3221 * - ASF firmware may malfunction
3222 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3223 */
3224 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003225 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003226 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003227 } else
3228 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3229 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003230
3231 /* do a SW reset */
3232 sky2_write8(hw, B0_CTST, CS_RST_SET);
3233 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3234
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003235 /* allow writes to PCI config */
3236 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3237
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003238 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003239 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003240 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003241 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003242
3243 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3244
Jon Mason1a10cca2011-06-27 07:46:56 +00003245 if (pci_is_pcie(pdev)) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003246 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3247 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003248
Stephen Hemminger555382c2007-08-29 12:58:14 -07003249 /* If error bit is stuck on ignore it */
3250 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3251 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003252 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003253 hwe_mask |= Y2_IS_PCI_EXP;
3254 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003256 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003257 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258
3259 for (i = 0; i < hw->ports; i++) {
3260 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3261 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003262
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003263 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3264 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003265 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3266 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3267 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003268
3269 }
3270
3271 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3272 /* enable MACSec clock gating */
3273 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003274 }
3275
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003276 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3277 hw->chip_id == CHIP_ID_YUKON_PRM ||
3278 hw->chip_id == CHIP_ID_YUKON_OP_2) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003279 u16 reg;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003280
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003281 if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003282 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3283 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3284
3285 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3286 reg = 10;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003287
3288 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3289 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003290 } else {
3291 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3292 reg = 3;
3293 }
3294
3295 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003296 reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003297
3298 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003299 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003300 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3301
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003302 /* check if PSMv2 was running before */
3303 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
Jon Mason1a10cca2011-06-27 07:46:56 +00003304 if (reg & PCI_EXP_LNKCTL_ASPMC)
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003305 /* restore the PCIe Link Control register */
Jon Mason1a10cca2011-06-27 07:46:56 +00003306 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3307 reg);
3308
stephen hemmingera40ccc62010-01-24 18:46:06 +00003309 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003310
3311 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3312 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3313 }
3314
Stephen Hemminger793b8832005-09-14 16:06:14 -07003315 /* Clear I2C IRQ noise */
3316 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003317
3318 /* turn off hardware timer (unused) */
3319 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3320 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003321
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003322 /* Turn off descriptor polling */
3323 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003324
3325 /* Turn off receive timestamp */
3326 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003327 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003328
3329 /* enable the Tx Arbiters */
3330 for (i = 0; i < hw->ports; i++)
3331 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3332
3333 /* Initialize ram interface */
3334 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003335 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003336
3337 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3338 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3339 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3340 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3341 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3342 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3343 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3344 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3345 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3346 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3347 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3348 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3349 }
3350
Stephen Hemminger555382c2007-08-29 12:58:14 -07003351 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003352
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003353 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003354 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003355
stephen hemmingerefe91932010-04-22 13:42:56 +00003356 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003357 hw->st_idx = 0;
3358
3359 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3360 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3361
3362 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003363 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003364
3365 /* Set the list last index */
stephen hemmingerefe91932010-04-22 13:42:56 +00003366 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003367
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003368 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3369 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003370
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003371 /* set Status-FIFO ISR watermark */
3372 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3373 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3374 else
3375 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003376
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003377 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003378 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3379 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003380
Stephen Hemminger793b8832005-09-14 16:06:14 -07003381 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3383
3384 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3385 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3386 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003387}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003388
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003389/* Take device down (offline).
3390 * Equivalent to doing dev_stop() but this does not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003391 * inform upper layers of the transition.
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003392 */
3393static void sky2_detach(struct net_device *dev)
3394{
3395 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003396 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003397 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003398 netif_tx_unlock(dev);
stephen hemminger926d0972011-11-16 13:42:57 +00003399 sky2_close(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003400 }
3401}
3402
3403/* Bring device back after doing sky2_detach */
3404static int sky2_reattach(struct net_device *dev)
3405{
3406 int err = 0;
3407
3408 if (netif_running(dev)) {
stephen hemminger926d0972011-11-16 13:42:57 +00003409 err = sky2_open(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003410 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003411 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003412 dev_close(dev);
3413 } else {
3414 netif_device_attach(dev);
3415 sky2_set_multicast(dev);
3416 }
3417 }
3418
3419 return err;
3420}
3421
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003422static void sky2_all_down(struct sky2_hw *hw)
Stephen Hemminger81906792007-02-15 16:40:33 -08003423{
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003424 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003425
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003426 sky2_read32(hw, B0_IMSK);
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003427 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger1401a802011-11-16 13:42:55 +00003428
3429 if (hw->ports > 1 || netif_running(hw->dev[0]))
3430 synchronize_irq(hw->pdev->irq);
Mike McCormack93135a32010-05-13 06:12:50 +00003431 napi_disable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003432
Mike McCormack8a0c9222010-02-12 06:58:06 +00003433 for (i = 0; i < hw->ports; i++) {
3434 struct net_device *dev = hw->dev[i];
3435 struct sky2_port *sky2 = netdev_priv(dev);
3436
3437 if (!netif_running(dev))
3438 continue;
3439
3440 netif_carrier_off(dev);
3441 netif_tx_disable(dev);
3442 sky2_hw_down(sky2);
3443 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003444}
Mike McCormack8a0c9222010-02-12 06:58:06 +00003445
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003446static void sky2_all_up(struct sky2_hw *hw)
3447{
stephen hemminger1401a802011-11-16 13:42:55 +00003448 u32 imask = 0;
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003449 int i;
Mike McCormack8a0c9222010-02-12 06:58:06 +00003450
3451 for (i = 0; i < hw->ports; i++) {
3452 struct net_device *dev = hw->dev[i];
3453 struct sky2_port *sky2 = netdev_priv(dev);
3454
3455 if (!netif_running(dev))
3456 continue;
3457
3458 sky2_hw_up(sky2);
Mike McCormack37652522010-05-13 06:12:48 +00003459 sky2_set_multicast(dev);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003460 imask |= portirq_msk[i];
Mike McCormack8a0c9222010-02-12 06:58:06 +00003461 netif_wake_queue(dev);
3462 }
3463
stephen hemminger1401a802011-11-16 13:42:55 +00003464 if (imask || hw->ports > 1) {
3465 imask |= Y2_IS_BASE;
3466 sky2_write32(hw, B0_IMSK, imask);
3467 sky2_read32(hw, B0_IMSK);
3468 sky2_read32(hw, B0_Y2_SP_LISR);
3469 napi_enable(&hw->napi);
3470 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003471}
3472
3473static void sky2_restart(struct work_struct *work)
3474{
3475 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3476
3477 rtnl_lock();
3478
3479 sky2_all_down(hw);
3480 sky2_reset(hw);
3481 sky2_all_up(hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003482
Stephen Hemminger81906792007-02-15 16:40:33 -08003483 rtnl_unlock();
3484}
3485
Stephen Hemmingere3173832007-02-06 10:45:39 -08003486static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3487{
3488 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3489}
3490
3491static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3492{
3493 const struct sky2_port *sky2 = netdev_priv(dev);
3494
3495 wol->supported = sky2_wol_supported(sky2->hw);
3496 wol->wolopts = sky2->wol;
3497}
3498
3499static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3500{
3501 struct sky2_port *sky2 = netdev_priv(dev);
3502 struct sky2_hw *hw = sky2->hw;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003503 bool enable_wakeup = false;
3504 int i;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003505
Joe Perches8e95a202009-12-03 07:58:21 +00003506 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3507 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003508 return -EOPNOTSUPP;
3509
3510 sky2->wol = wol->wolopts;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003511
3512 for (i = 0; i < hw->ports; i++) {
3513 struct net_device *dev = hw->dev[i];
3514 struct sky2_port *sky2 = netdev_priv(dev);
3515
3516 if (sky2->wol)
3517 enable_wakeup = true;
3518 }
3519 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3520
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003521 return 0;
3522}
3523
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003524static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003525{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003526 if (sky2_is_copper(hw)) {
3527 u32 modes = SUPPORTED_10baseT_Half
3528 | SUPPORTED_10baseT_Full
3529 | SUPPORTED_100baseT_Half
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003530 | SUPPORTED_100baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003531
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003532 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003533 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003534 | SUPPORTED_1000baseT_Full;
3535 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003536 } else
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003537 return SUPPORTED_1000baseT_Half
3538 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003539}
3540
Stephen Hemminger793b8832005-09-14 16:06:14 -07003541static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003542{
3543 struct sky2_port *sky2 = netdev_priv(dev);
3544 struct sky2_hw *hw = sky2->hw;
3545
3546 ecmd->transceiver = XCVR_INTERNAL;
3547 ecmd->supported = sky2_supported_modes(hw);
3548 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003549 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003550 ecmd->port = PORT_TP;
David Decotigny70739492011-04-27 18:32:40 +00003551 ethtool_cmd_speed_set(ecmd, sky2->speed);
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003552 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003553 } else {
David Decotigny70739492011-04-27 18:32:40 +00003554 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003555 ecmd->port = PORT_FIBRE;
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003556 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003557 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003558
3559 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003560 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3561 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003562 ecmd->duplex = sky2->duplex;
3563 return 0;
3564}
3565
3566static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3567{
3568 struct sky2_port *sky2 = netdev_priv(dev);
3569 const struct sky2_hw *hw = sky2->hw;
3570 u32 supported = sky2_supported_modes(hw);
3571
3572 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003573 if (ecmd->advertising & ~supported)
3574 return -EINVAL;
3575
3576 if (sky2_is_copper(hw))
3577 sky2->advertising = ecmd->advertising |
3578 ADVERTISED_TP |
3579 ADVERTISED_Autoneg;
3580 else
3581 sky2->advertising = ecmd->advertising |
3582 ADVERTISED_FIBRE |
3583 ADVERTISED_Autoneg;
3584
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003585 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003586 sky2->duplex = -1;
3587 sky2->speed = -1;
3588 } else {
3589 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +00003590 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003591
David Decotigny25db0332011-04-27 18:32:39 +00003592 switch (speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003593 case SPEED_1000:
3594 if (ecmd->duplex == DUPLEX_FULL)
3595 setting = SUPPORTED_1000baseT_Full;
3596 else if (ecmd->duplex == DUPLEX_HALF)
3597 setting = SUPPORTED_1000baseT_Half;
3598 else
3599 return -EINVAL;
3600 break;
3601 case SPEED_100:
3602 if (ecmd->duplex == DUPLEX_FULL)
3603 setting = SUPPORTED_100baseT_Full;
3604 else if (ecmd->duplex == DUPLEX_HALF)
3605 setting = SUPPORTED_100baseT_Half;
3606 else
3607 return -EINVAL;
3608 break;
3609
3610 case SPEED_10:
3611 if (ecmd->duplex == DUPLEX_FULL)
3612 setting = SUPPORTED_10baseT_Full;
3613 else if (ecmd->duplex == DUPLEX_HALF)
3614 setting = SUPPORTED_10baseT_Half;
3615 else
3616 return -EINVAL;
3617 break;
3618 default:
3619 return -EINVAL;
3620 }
3621
3622 if ((setting & supported) == 0)
3623 return -EINVAL;
3624
David Decotigny25db0332011-04-27 18:32:39 +00003625 sky2->speed = speed;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003626 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003627 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003628 }
3629
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003630 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003631 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003632 sky2_set_multicast(dev);
3633 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003634
3635 return 0;
3636}
3637
3638static void sky2_get_drvinfo(struct net_device *dev,
3639 struct ethtool_drvinfo *info)
3640{
3641 struct sky2_port *sky2 = netdev_priv(dev);
3642
3643 strcpy(info->driver, DRV_NAME);
3644 strcpy(info->version, DRV_VERSION);
3645 strcpy(info->fw_version, "N/A");
3646 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3647}
3648
3649static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003650 char name[ETH_GSTRING_LEN];
3651 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003652} sky2_stats[] = {
3653 { "tx_bytes", GM_TXO_OK_HI },
3654 { "rx_bytes", GM_RXO_OK_HI },
3655 { "tx_broadcast", GM_TXF_BC_OK },
3656 { "rx_broadcast", GM_RXF_BC_OK },
3657 { "tx_multicast", GM_TXF_MC_OK },
3658 { "rx_multicast", GM_RXF_MC_OK },
3659 { "tx_unicast", GM_TXF_UC_OK },
3660 { "rx_unicast", GM_RXF_UC_OK },
3661 { "tx_mac_pause", GM_TXF_MPAUSE },
3662 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003663 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003664 { "late_collision",GM_TXF_LAT_COL },
3665 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003666 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003667 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003668
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003669 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003670 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003671 { "rx_64_byte_packets", GM_RXF_64B },
3672 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3673 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3674 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3675 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3676 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3677 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003678 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003679 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3680 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003681 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003682
3683 { "tx_64_byte_packets", GM_TXF_64B },
3684 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3685 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3686 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3687 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3688 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3689 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3690 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003691};
3692
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003693static u32 sky2_get_msglevel(struct net_device *netdev)
3694{
3695 struct sky2_port *sky2 = netdev_priv(netdev);
3696 return sky2->msg_enable;
3697}
3698
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003699static int sky2_nway_reset(struct net_device *dev)
3700{
3701 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003702
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003703 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003704 return -EINVAL;
3705
Stephen Hemminger1b537562005-12-20 15:08:07 -08003706 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003707 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003708
3709 return 0;
3710}
3711
Stephen Hemminger793b8832005-09-14 16:06:14 -07003712static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003713{
3714 struct sky2_hw *hw = sky2->hw;
3715 unsigned port = sky2->port;
3716 int i;
3717
stephen hemminger0885a302010-12-31 15:34:27 +00003718 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3719 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003720
Stephen Hemminger793b8832005-09-14 16:06:14 -07003721 for (i = 2; i < count; i++)
stephen hemminger0885a302010-12-31 15:34:27 +00003722 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003723}
3724
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003725static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3726{
3727 struct sky2_port *sky2 = netdev_priv(netdev);
3728 sky2->msg_enable = value;
3729}
3730
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003731static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003732{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003733 switch (sset) {
3734 case ETH_SS_STATS:
3735 return ARRAY_SIZE(sky2_stats);
3736 default:
3737 return -EOPNOTSUPP;
3738 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003739}
3740
3741static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003742 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003743{
3744 struct sky2_port *sky2 = netdev_priv(dev);
3745
Stephen Hemminger793b8832005-09-14 16:06:14 -07003746 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003747}
3748
Stephen Hemminger793b8832005-09-14 16:06:14 -07003749static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003750{
3751 int i;
3752
3753 switch (stringset) {
3754 case ETH_SS_STATS:
3755 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3756 memcpy(data + i * ETH_GSTRING_LEN,
3757 sky2_stats[i].name, ETH_GSTRING_LEN);
3758 break;
3759 }
3760}
3761
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003762static int sky2_set_mac_address(struct net_device *dev, void *p)
3763{
3764 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003765 struct sky2_hw *hw = sky2->hw;
3766 unsigned port = sky2->port;
3767 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003768
3769 if (!is_valid_ether_addr(addr->sa_data))
3770 return -EADDRNOTAVAIL;
3771
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003772 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003773 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003774 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003775 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003776 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003777
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003778 /* virtual address for data */
3779 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3780
3781 /* physical address: used for pause frames */
3782 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003783
3784 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003785}
3786
Mike McCormack060b9462010-07-29 03:34:52 +00003787static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003788{
3789 u32 bit;
3790
3791 bit = ether_crc(ETH_ALEN, addr) & 63;
3792 filter[bit >> 3] |= 1 << (bit & 7);
3793}
3794
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003795static void sky2_set_multicast(struct net_device *dev)
3796{
3797 struct sky2_port *sky2 = netdev_priv(dev);
3798 struct sky2_hw *hw = sky2->hw;
3799 unsigned port = sky2->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003800 struct netdev_hw_addr *ha;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003801 u16 reg;
3802 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003803 int rx_pause;
3804 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003805
Stephen Hemmingera052b522006-10-17 10:24:23 -07003806 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003807 memset(filter, 0, sizeof(filter));
3808
3809 reg = gma_read16(hw, port, GM_RX_CTRL);
3810 reg |= GM_RXCR_UCF_ENA;
3811
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003812 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003813 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003814 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003815 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003816 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003817 reg &= ~GM_RXCR_MCF_ENA;
3818 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003819 reg |= GM_RXCR_MCF_ENA;
3820
Stephen Hemmingera052b522006-10-17 10:24:23 -07003821 if (rx_pause)
3822 sky2_add_filter(filter, pause_mc_addr);
3823
Jiri Pirko22bedad32010-04-01 21:22:57 +00003824 netdev_for_each_mc_addr(ha, dev)
3825 sky2_add_filter(filter, ha->addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003826 }
3827
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003828 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003829 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003830 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003831 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003832 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003833 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003834 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003835 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003836
3837 gma_write16(hw, port, GM_RX_CTRL, reg);
3838}
3839
stephen hemminger0885a302010-12-31 15:34:27 +00003840static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
3841 struct rtnl_link_stats64 *stats)
3842{
3843 struct sky2_port *sky2 = netdev_priv(dev);
3844 struct sky2_hw *hw = sky2->hw;
3845 unsigned port = sky2->port;
3846 unsigned int start;
3847 u64 _bytes, _packets;
3848
3849 do {
3850 start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
3851 _bytes = sky2->rx_stats.bytes;
3852 _packets = sky2->rx_stats.packets;
3853 } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
3854
3855 stats->rx_packets = _packets;
3856 stats->rx_bytes = _bytes;
3857
3858 do {
3859 start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
3860 _bytes = sky2->tx_stats.bytes;
3861 _packets = sky2->tx_stats.packets;
3862 } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
3863
3864 stats->tx_packets = _packets;
3865 stats->tx_bytes = _bytes;
3866
3867 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3868 + get_stats32(hw, port, GM_RXF_BC_OK);
3869
3870 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3871
3872 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3873 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3874 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3875 + get_stats32(hw, port, GM_RXE_FRAG);
3876 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3877
3878 stats->rx_dropped = dev->stats.rx_dropped;
3879 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3880 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3881
3882 return stats;
3883}
3884
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003885/* Can have one global because blinking is controlled by
3886 * ethtool and that is always under RTNL mutex
3887 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003888static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003889{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003890 struct sky2_hw *hw = sky2->hw;
3891 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003892
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003893 spin_lock_bh(&sky2->phy_lock);
3894 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3895 hw->chip_id == CHIP_ID_YUKON_EX ||
3896 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3897 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003898 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3899 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003900
3901 switch (mode) {
3902 case MO_LED_OFF:
3903 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3904 PHY_M_LEDC_LOS_CTRL(8) |
3905 PHY_M_LEDC_INIT_CTRL(8) |
3906 PHY_M_LEDC_STA1_CTRL(8) |
3907 PHY_M_LEDC_STA0_CTRL(8));
3908 break;
3909 case MO_LED_ON:
3910 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3911 PHY_M_LEDC_LOS_CTRL(9) |
3912 PHY_M_LEDC_INIT_CTRL(9) |
3913 PHY_M_LEDC_STA1_CTRL(9) |
3914 PHY_M_LEDC_STA0_CTRL(9));
3915 break;
3916 case MO_LED_BLINK:
3917 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3918 PHY_M_LEDC_LOS_CTRL(0xa) |
3919 PHY_M_LEDC_INIT_CTRL(0xa) |
3920 PHY_M_LEDC_STA1_CTRL(0xa) |
3921 PHY_M_LEDC_STA0_CTRL(0xa));
3922 break;
3923 case MO_LED_NORM:
3924 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3925 PHY_M_LEDC_LOS_CTRL(1) |
3926 PHY_M_LEDC_INIT_CTRL(8) |
3927 PHY_M_LEDC_STA1_CTRL(7) |
3928 PHY_M_LEDC_STA0_CTRL(7));
3929 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003930
3931 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003932 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003933 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003934 PHY_M_LED_MO_DUP(mode) |
3935 PHY_M_LED_MO_10(mode) |
3936 PHY_M_LED_MO_100(mode) |
3937 PHY_M_LED_MO_1000(mode) |
3938 PHY_M_LED_MO_RX(mode) |
3939 PHY_M_LED_MO_TX(mode));
3940
3941 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003942}
3943
3944/* blink LED's for finding board */
stephen hemminger74e532f2011-04-04 08:43:41 +00003945static int sky2_set_phys_id(struct net_device *dev,
3946 enum ethtool_phys_id_state state)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003947{
3948 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003949
stephen hemminger74e532f2011-04-04 08:43:41 +00003950 switch (state) {
3951 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00003952 return 1; /* cycle on/off once per second */
stephen hemminger74e532f2011-04-04 08:43:41 +00003953 case ETHTOOL_ID_INACTIVE:
3954 sky2_led(sky2, MO_LED_NORM);
3955 break;
3956 case ETHTOOL_ID_ON:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003957 sky2_led(sky2, MO_LED_ON);
stephen hemminger74e532f2011-04-04 08:43:41 +00003958 break;
3959 case ETHTOOL_ID_OFF:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003960 sky2_led(sky2, MO_LED_OFF);
stephen hemminger74e532f2011-04-04 08:43:41 +00003961 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003962 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003963
3964 return 0;
3965}
3966
3967static void sky2_get_pauseparam(struct net_device *dev,
3968 struct ethtool_pauseparam *ecmd)
3969{
3970 struct sky2_port *sky2 = netdev_priv(dev);
3971
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003972 switch (sky2->flow_mode) {
3973 case FC_NONE:
3974 ecmd->tx_pause = ecmd->rx_pause = 0;
3975 break;
3976 case FC_TX:
3977 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3978 break;
3979 case FC_RX:
3980 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3981 break;
3982 case FC_BOTH:
3983 ecmd->tx_pause = ecmd->rx_pause = 1;
3984 }
3985
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003986 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3987 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003988}
3989
3990static int sky2_set_pauseparam(struct net_device *dev,
3991 struct ethtool_pauseparam *ecmd)
3992{
3993 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003994
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003995 if (ecmd->autoneg == AUTONEG_ENABLE)
3996 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3997 else
3998 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3999
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004000 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004001
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004002 if (netif_running(dev))
4003 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004004
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07004005 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004006}
4007
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004008static int sky2_get_coalesce(struct net_device *dev,
4009 struct ethtool_coalesce *ecmd)
4010{
4011 struct sky2_port *sky2 = netdev_priv(dev);
4012 struct sky2_hw *hw = sky2->hw;
4013
4014 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4015 ecmd->tx_coalesce_usecs = 0;
4016 else {
4017 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4018 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4019 }
4020 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4021
4022 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4023 ecmd->rx_coalesce_usecs = 0;
4024 else {
4025 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4026 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4027 }
4028 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4029
4030 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4031 ecmd->rx_coalesce_usecs_irq = 0;
4032 else {
4033 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4034 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4035 }
4036
4037 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4038
4039 return 0;
4040}
4041
4042/* Note: this affect both ports */
4043static int sky2_set_coalesce(struct net_device *dev,
4044 struct ethtool_coalesce *ecmd)
4045{
4046 struct sky2_port *sky2 = netdev_priv(dev);
4047 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004048 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004049
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004050 if (ecmd->tx_coalesce_usecs > tmax ||
4051 ecmd->rx_coalesce_usecs > tmax ||
4052 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004053 return -EINVAL;
4054
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004055 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004056 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08004057 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004058 return -EINVAL;
Mike McCormack060b9462010-07-29 03:34:52 +00004059 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004060 return -EINVAL;
4061
4062 if (ecmd->tx_coalesce_usecs == 0)
4063 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4064 else {
4065 sky2_write32(hw, STAT_TX_TIMER_INI,
4066 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4067 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4068 }
4069 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4070
4071 if (ecmd->rx_coalesce_usecs == 0)
4072 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4073 else {
4074 sky2_write32(hw, STAT_LEV_TIMER_INI,
4075 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4076 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4077 }
4078 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4079
4080 if (ecmd->rx_coalesce_usecs_irq == 0)
4081 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4082 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08004083 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004084 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4085 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4086 }
4087 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4088 return 0;
4089}
4090
stephen hemminger738a8492011-11-17 14:37:23 +00004091/*
4092 * Hardware is limited to min of 128 and max of 2048 for ring size
4093 * and rounded up to next power of two
4094 * to avoid division in modulus calclation
4095 */
4096static unsigned long roundup_ring_size(unsigned long pending)
4097{
4098 return max(128ul, roundup_pow_of_two(pending+1));
4099}
4100
Stephen Hemminger793b8832005-09-14 16:06:14 -07004101static void sky2_get_ringparam(struct net_device *dev,
4102 struct ethtool_ringparam *ering)
4103{
4104 struct sky2_port *sky2 = netdev_priv(dev);
4105
4106 ering->rx_max_pending = RX_MAX_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004107 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004108
4109 ering->rx_pending = sky2->rx_pending;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004110 ering->tx_pending = sky2->tx_pending;
4111}
4112
4113static int sky2_set_ringparam(struct net_device *dev,
4114 struct ethtool_ringparam *ering)
4115{
4116 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004117
4118 if (ering->rx_pending > RX_MAX_PENDING ||
4119 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004120 ering->tx_pending < TX_MIN_PENDING ||
4121 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004122 return -EINVAL;
4123
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004124 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004125
4126 sky2->rx_pending = ering->rx_pending;
4127 sky2->tx_pending = ering->tx_pending;
stephen hemminger738a8492011-11-17 14:37:23 +00004128 sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004129
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004130 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004131}
4132
Stephen Hemminger793b8832005-09-14 16:06:14 -07004133static int sky2_get_regs_len(struct net_device *dev)
4134{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07004135 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004136}
4137
Mike McCormackc32bbff2009-12-31 00:49:43 +00004138static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4139{
4140 /* This complicated switch statement is to make sure and
4141 * only access regions that are unreserved.
4142 * Some blocks are only valid on dual port cards.
4143 */
4144 switch (b) {
4145 /* second port */
4146 case 5: /* Tx Arbiter 2 */
4147 case 9: /* RX2 */
4148 case 14 ... 15: /* TX2 */
4149 case 17: case 19: /* Ram Buffer 2 */
4150 case 22 ... 23: /* Tx Ram Buffer 2 */
4151 case 25: /* Rx MAC Fifo 1 */
4152 case 27: /* Tx MAC Fifo 2 */
4153 case 31: /* GPHY 2 */
4154 case 40 ... 47: /* Pattern Ram 2 */
4155 case 52: case 54: /* TCP Segmentation 2 */
4156 case 112 ... 116: /* GMAC 2 */
4157 return hw->ports > 1;
4158
4159 case 0: /* Control */
4160 case 2: /* Mac address */
4161 case 4: /* Tx Arbiter 1 */
4162 case 7: /* PCI express reg */
4163 case 8: /* RX1 */
4164 case 12 ... 13: /* TX1 */
4165 case 16: case 18:/* Rx Ram Buffer 1 */
4166 case 20 ... 21: /* Tx Ram Buffer 1 */
4167 case 24: /* Rx MAC Fifo 1 */
4168 case 26: /* Tx MAC Fifo 1 */
4169 case 28 ... 29: /* Descriptor and status unit */
4170 case 30: /* GPHY 1*/
4171 case 32 ... 39: /* Pattern Ram 1 */
4172 case 48: case 50: /* TCP Segmentation 1 */
4173 case 56 ... 60: /* PCI space */
4174 case 80 ... 84: /* GMAC 1 */
4175 return 1;
4176
4177 default:
4178 return 0;
4179 }
4180}
4181
Stephen Hemminger793b8832005-09-14 16:06:14 -07004182/*
4183 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004184 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07004185 */
4186static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4187 void *p)
4188{
4189 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004190 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004191 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004192
4193 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004194
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004195 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00004196 /* skip poisonous diagnostic ram region in block 3 */
4197 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004198 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004199 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004200 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004201 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004202 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004203
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004204 p += 128;
4205 io += 128;
4206 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07004207}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004208
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004209static int sky2_get_eeprom_len(struct net_device *dev)
4210{
4211 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004212 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004213 u16 reg2;
4214
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004215 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004216 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4217}
4218
Stephen Hemminger14132352008-08-27 20:46:26 -07004219static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004220{
Stephen Hemminger14132352008-08-27 20:46:26 -07004221 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004222
Stephen Hemminger14132352008-08-27 20:46:26 -07004223 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4224 /* Can take up to 10.6 ms for write */
4225 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004226 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004227 return -ETIMEDOUT;
4228 }
4229 mdelay(1);
4230 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004231
Stephen Hemminger14132352008-08-27 20:46:26 -07004232 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004233}
4234
Stephen Hemminger14132352008-08-27 20:46:26 -07004235static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4236 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004237{
Stephen Hemminger14132352008-08-27 20:46:26 -07004238 int rc = 0;
4239
4240 while (length > 0) {
4241 u32 val;
4242
4243 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4244 rc = sky2_vpd_wait(hw, cap, 0);
4245 if (rc)
4246 break;
4247
4248 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4249
4250 memcpy(data, &val, min(sizeof(val), length));
4251 offset += sizeof(u32);
4252 data += sizeof(u32);
4253 length -= sizeof(u32);
4254 }
4255
4256 return rc;
4257}
4258
4259static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4260 u16 offset, unsigned int length)
4261{
4262 unsigned int i;
4263 int rc = 0;
4264
4265 for (i = 0; i < length; i += sizeof(u32)) {
4266 u32 val = *(u32 *)(data + i);
4267
4268 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4269 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4270
4271 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4272 if (rc)
4273 break;
4274 }
4275 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004276}
4277
4278static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4279 u8 *data)
4280{
4281 struct sky2_port *sky2 = netdev_priv(dev);
4282 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004283
4284 if (!cap)
4285 return -EINVAL;
4286
4287 eeprom->magic = SKY2_EEPROM_MAGIC;
4288
Stephen Hemminger14132352008-08-27 20:46:26 -07004289 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004290}
4291
4292static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4293 u8 *data)
4294{
4295 struct sky2_port *sky2 = netdev_priv(dev);
4296 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004297
4298 if (!cap)
4299 return -EINVAL;
4300
4301 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4302 return -EINVAL;
4303
Stephen Hemminger14132352008-08-27 20:46:26 -07004304 /* Partial writes not supported */
4305 if ((eeprom->offset & 3) || (eeprom->len & 3))
4306 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004307
Stephen Hemminger14132352008-08-27 20:46:26 -07004308 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004309}
4310
Michał Mirosławf5d64032011-04-10 03:13:21 +00004311static u32 sky2_fix_features(struct net_device *dev, u32 features)
4312{
4313 const struct sky2_port *sky2 = netdev_priv(dev);
4314 const struct sky2_hw *hw = sky2->hw;
4315
4316 /* In order to do Jumbo packets on these chips, need to turn off the
4317 * transmit store/forward. Therefore checksum offload won't work.
4318 */
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004319 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4320 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
Michał Mirosławf5d64032011-04-10 03:13:21 +00004321 features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004322 }
4323
4324 /* Some hardware requires receive checksum for RSS to work. */
4325 if ( (features & NETIF_F_RXHASH) &&
4326 !(features & NETIF_F_RXCSUM) &&
4327 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4328 netdev_info(dev, "receive hashing forces receive checksum\n");
4329 features |= NETIF_F_RXCSUM;
4330 }
Michał Mirosławf5d64032011-04-10 03:13:21 +00004331
4332 return features;
4333}
4334
4335static int sky2_set_features(struct net_device *dev, u32 features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004336{
4337 struct sky2_port *sky2 = netdev_priv(dev);
Michał Mirosławf5d64032011-04-10 03:13:21 +00004338 u32 changed = dev->features ^ features;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004339
Michał Mirosławf5d64032011-04-10 03:13:21 +00004340 if (changed & NETIF_F_RXCSUM) {
4341 u32 on = features & NETIF_F_RXCSUM;
4342 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4343 on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
4344 }
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004345
Michał Mirosławf5d64032011-04-10 03:13:21 +00004346 if (changed & NETIF_F_RXHASH)
4347 rx_set_rss(dev, features);
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004348
Michał Mirosławf5d64032011-04-10 03:13:21 +00004349 if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
4350 sky2_vlan_mode(dev, features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004351
4352 return 0;
4353}
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004354
Jeff Garzik7282d492006-09-13 14:30:00 -04004355static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004356 .get_settings = sky2_get_settings,
4357 .set_settings = sky2_set_settings,
4358 .get_drvinfo = sky2_get_drvinfo,
4359 .get_wol = sky2_get_wol,
4360 .set_wol = sky2_set_wol,
4361 .get_msglevel = sky2_get_msglevel,
4362 .set_msglevel = sky2_set_msglevel,
4363 .nway_reset = sky2_nway_reset,
4364 .get_regs_len = sky2_get_regs_len,
4365 .get_regs = sky2_get_regs,
4366 .get_link = ethtool_op_get_link,
4367 .get_eeprom_len = sky2_get_eeprom_len,
4368 .get_eeprom = sky2_get_eeprom,
4369 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004370 .get_strings = sky2_get_strings,
4371 .get_coalesce = sky2_get_coalesce,
4372 .set_coalesce = sky2_set_coalesce,
4373 .get_ringparam = sky2_get_ringparam,
4374 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004375 .get_pauseparam = sky2_get_pauseparam,
4376 .set_pauseparam = sky2_set_pauseparam,
stephen hemminger74e532f2011-04-04 08:43:41 +00004377 .set_phys_id = sky2_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004378 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004379 .get_ethtool_stats = sky2_get_ethtool_stats,
4380};
4381
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004382#ifdef CONFIG_SKY2_DEBUG
4383
4384static struct dentry *sky2_debug;
4385
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004386
4387/*
4388 * Read and parse the first part of Vital Product Data
4389 */
4390#define VPD_SIZE 128
4391#define VPD_MAGIC 0x82
4392
4393static const struct vpd_tag {
4394 char tag[2];
4395 char *label;
4396} vpd_tags[] = {
4397 { "PN", "Part Number" },
4398 { "EC", "Engineering Level" },
4399 { "MN", "Manufacturer" },
4400 { "SN", "Serial Number" },
4401 { "YA", "Asset Tag" },
4402 { "VL", "First Error Log Message" },
4403 { "VF", "Second Error Log Message" },
4404 { "VB", "Boot Agent ROM Configuration" },
4405 { "VE", "EFI UNDI Configuration" },
4406};
4407
4408static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4409{
4410 size_t vpd_size;
4411 loff_t offs;
4412 u8 len;
4413 unsigned char *buf;
4414 u16 reg2;
4415
4416 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4417 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4418
4419 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4420 buf = kmalloc(vpd_size, GFP_KERNEL);
4421 if (!buf) {
4422 seq_puts(seq, "no memory!\n");
4423 return;
4424 }
4425
4426 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4427 seq_puts(seq, "VPD read failed\n");
4428 goto out;
4429 }
4430
4431 if (buf[0] != VPD_MAGIC) {
4432 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4433 goto out;
4434 }
4435 len = buf[1];
4436 if (len == 0 || len > vpd_size - 4) {
4437 seq_printf(seq, "Invalid id length: %d\n", len);
4438 goto out;
4439 }
4440
4441 seq_printf(seq, "%.*s\n", len, buf + 3);
4442 offs = len + 3;
4443
4444 while (offs < vpd_size - 4) {
4445 int i;
4446
4447 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4448 break;
4449 len = buf[offs + 2];
4450 if (offs + len + 3 >= vpd_size)
4451 break;
4452
4453 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4454 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4455 seq_printf(seq, " %s: %.*s\n",
4456 vpd_tags[i].label, len, buf + offs + 3);
4457 break;
4458 }
4459 }
4460 offs += len + 3;
4461 }
4462out:
4463 kfree(buf);
4464}
4465
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004466static int sky2_debug_show(struct seq_file *seq, void *v)
4467{
4468 struct net_device *dev = seq->private;
4469 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004470 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004471 unsigned port = sky2->port;
4472 unsigned idx, last;
4473 int sop;
4474
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004475 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004476
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004477 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004478 sky2_read32(hw, B0_ISRC),
4479 sky2_read32(hw, B0_IMSK),
4480 sky2_read32(hw, B0_Y2_SP_ICR));
4481
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004482 if (!netif_running(dev)) {
4483 seq_printf(seq, "network not running\n");
4484 return 0;
4485 }
4486
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004487 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004488 last = sky2_read16(hw, STAT_PUT_IDX);
4489
stephen hemmingerefe91932010-04-22 13:42:56 +00004490 seq_printf(seq, "Status ring %u\n", hw->st_size);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004491 if (hw->st_idx == last)
4492 seq_puts(seq, "Status ring (empty)\n");
4493 else {
4494 seq_puts(seq, "Status ring\n");
stephen hemmingerefe91932010-04-22 13:42:56 +00004495 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4496 idx = RING_NEXT(idx, hw->st_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004497 const struct sky2_status_le *le = hw->st_le + idx;
4498 seq_printf(seq, "[%d] %#x %d %#x\n",
4499 idx, le->opcode, le->length, le->status);
4500 }
4501 seq_puts(seq, "\n");
4502 }
4503
4504 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4505 sky2->tx_cons, sky2->tx_prod,
4506 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4507 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4508
4509 /* Dump contents of tx ring */
4510 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004511 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4512 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004513 const struct sky2_tx_le *le = sky2->tx_le + idx;
4514 u32 a = le32_to_cpu(le->addr);
4515
4516 if (sop)
4517 seq_printf(seq, "%u:", idx);
4518 sop = 0;
4519
Mike McCormack060b9462010-07-29 03:34:52 +00004520 switch (le->opcode & ~HW_OWNER) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004521 case OP_ADDR64:
4522 seq_printf(seq, " %#x:", a);
4523 break;
4524 case OP_LRGLEN:
4525 seq_printf(seq, " mtu=%d", a);
4526 break;
4527 case OP_VLAN:
4528 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4529 break;
4530 case OP_TCPLISW:
4531 seq_printf(seq, " csum=%#x", a);
4532 break;
4533 case OP_LARGESEND:
4534 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4535 break;
4536 case OP_PACKET:
4537 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4538 break;
4539 case OP_BUFFER:
4540 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4541 break;
4542 default:
4543 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4544 a, le16_to_cpu(le->length));
4545 }
4546
4547 if (le->ctrl & EOP) {
4548 seq_putc(seq, '\n');
4549 sop = 1;
4550 }
4551 }
4552
4553 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4554 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004555 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004556 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4557
David S. Millerd1d08d12008-01-07 20:53:33 -08004558 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004559 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004560 return 0;
4561}
4562
4563static int sky2_debug_open(struct inode *inode, struct file *file)
4564{
4565 return single_open(file, sky2_debug_show, inode->i_private);
4566}
4567
4568static const struct file_operations sky2_debug_fops = {
4569 .owner = THIS_MODULE,
4570 .open = sky2_debug_open,
4571 .read = seq_read,
4572 .llseek = seq_lseek,
4573 .release = single_release,
4574};
4575
4576/*
4577 * Use network device events to create/remove/rename
4578 * debugfs file entries
4579 */
4580static int sky2_device_event(struct notifier_block *unused,
4581 unsigned long event, void *ptr)
4582{
4583 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004584 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004585
stephen hemminger926d0972011-11-16 13:42:57 +00004586 if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004587 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004588
Mike McCormack060b9462010-07-29 03:34:52 +00004589 switch (event) {
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004590 case NETDEV_CHANGENAME:
4591 if (sky2->debugfs) {
4592 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4593 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004594 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004595 break;
4596
4597 case NETDEV_GOING_DOWN:
4598 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004599 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004600 debugfs_remove(sky2->debugfs);
4601 sky2->debugfs = NULL;
4602 }
4603 break;
4604
4605 case NETDEV_UP:
4606 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4607 sky2_debug, dev,
4608 &sky2_debug_fops);
4609 if (IS_ERR(sky2->debugfs))
4610 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004611 }
4612
4613 return NOTIFY_DONE;
4614}
4615
4616static struct notifier_block sky2_notifier = {
4617 .notifier_call = sky2_device_event,
4618};
4619
4620
4621static __init void sky2_debug_init(void)
4622{
4623 struct dentry *ent;
4624
4625 ent = debugfs_create_dir("sky2", NULL);
4626 if (!ent || IS_ERR(ent))
4627 return;
4628
4629 sky2_debug = ent;
4630 register_netdevice_notifier(&sky2_notifier);
4631}
4632
4633static __exit void sky2_debug_cleanup(void)
4634{
4635 if (sky2_debug) {
4636 unregister_netdevice_notifier(&sky2_notifier);
4637 debugfs_remove(sky2_debug);
4638 sky2_debug = NULL;
4639 }
4640}
4641
4642#else
4643#define sky2_debug_init()
4644#define sky2_debug_cleanup()
4645#endif
4646
Stephen Hemminger1436b302008-11-19 21:59:54 -08004647/* Two copies of network device operations to handle special case of
4648 not allowing netpoll on second port */
4649static const struct net_device_ops sky2_netdev_ops[2] = {
4650 {
stephen hemminger926d0972011-11-16 13:42:57 +00004651 .ndo_open = sky2_open,
4652 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004653 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004654 .ndo_do_ioctl = sky2_ioctl,
4655 .ndo_validate_addr = eth_validate_addr,
4656 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004657 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004658 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004659 .ndo_fix_features = sky2_fix_features,
4660 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004661 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004662 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004663#ifdef CONFIG_NET_POLL_CONTROLLER
4664 .ndo_poll_controller = sky2_netpoll,
4665#endif
4666 },
4667 {
stephen hemminger926d0972011-11-16 13:42:57 +00004668 .ndo_open = sky2_open,
4669 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004670 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004671 .ndo_do_ioctl = sky2_ioctl,
4672 .ndo_validate_addr = eth_validate_addr,
4673 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004674 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004675 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004676 .ndo_fix_features = sky2_fix_features,
4677 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004678 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004679 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004680 },
4681};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004682
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004683/* Initialize network device */
4684static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004685 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004686 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004687{
4688 struct sky2_port *sky2;
4689 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4690
4691 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004692 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004693 return NULL;
4694 }
4695
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004696 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004697 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004698 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004699 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004700 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004701
4702 sky2 = netdev_priv(dev);
4703 sky2->netdev = dev;
4704 sky2->hw = hw;
4705 sky2->msg_enable = netif_msg_init(debug, default_msg);
4706
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004707 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004708 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4709 if (hw->chip_id != CHIP_ID_YUKON_XL)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004710 dev->hw_features |= NETIF_F_RXCSUM;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004711
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004712 sky2->flow_mode = FC_BOTH;
4713
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004714 sky2->duplex = -1;
4715 sky2->speed = -1;
4716 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004717 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004718
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004719 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004720
Stephen Hemminger793b8832005-09-14 16:06:14 -07004721 sky2->tx_pending = TX_DEF_PENDING;
stephen hemminger738a8492011-11-17 14:37:23 +00004722 sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004723 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004724
4725 hw->dev[port] = dev;
4726
4727 sky2->port = port;
4728
Michał Mirosławf5d64032011-04-10 03:13:21 +00004729 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004730
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004731 if (highmem)
4732 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004733
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004734 /* Enable receive hashing unless hardware is known broken */
4735 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004736 dev->hw_features |= NETIF_F_RXHASH;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004737
Michał Mirosławf5d64032011-04-10 03:13:21 +00004738 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
4739 dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4740 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4741 }
4742
4743 dev->features |= dev->hw_features;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004744
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004745 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004746 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb72005-09-28 10:01:03 -07004747 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004748
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004749 return dev;
4750}
4751
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004752static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004753{
4754 const struct sky2_port *sky2 = netdev_priv(dev);
4755
Joe Perches6c35aba2010-02-15 08:34:21 +00004756 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004757}
4758
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004759/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004760static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004761{
4762 struct sky2_hw *hw = dev_id;
4763 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4764
4765 if (status == 0)
4766 return IRQ_NONE;
4767
4768 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004769 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004770 wake_up(&hw->msi_wait);
4771 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4772 }
4773 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4774
4775 return IRQ_HANDLED;
4776}
4777
4778/* Test interrupt path by forcing a a software IRQ */
4779static int __devinit sky2_test_msi(struct sky2_hw *hw)
4780{
4781 struct pci_dev *pdev = hw->pdev;
4782 int err;
4783
Mike McCormack060b9462010-07-29 03:34:52 +00004784 init_waitqueue_head(&hw->msi_wait);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004785
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004786 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4787
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004788 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004789 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004790 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004791 return err;
4792 }
4793
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004794 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004795 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004796
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004797 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004798
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004799 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004800 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004801 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4802 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004803
4804 err = -EOPNOTSUPP;
4805 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4806 }
4807
4808 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004809 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004810
4811 free_irq(pdev->irq, hw);
4812
4813 return err;
4814}
4815
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004816/* This driver supports yukon2 chipset only */
4817static const char *sky2_name(u8 chipid, char *buf, int sz)
4818{
4819 const char *name[] = {
4820 "XL", /* 0xb3 */
4821 "EC Ultra", /* 0xb4 */
4822 "Extreme", /* 0xb5 */
4823 "EC", /* 0xb6 */
4824 "FE", /* 0xb7 */
4825 "FE+", /* 0xb8 */
4826 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004827 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004828 "Unknown", /* 0xbb */
4829 "Optima", /* 0xbc */
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004830 "Optima Prime", /* 0xbd */
4831 "Optima 2", /* 0xbe */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004832 };
4833
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004834 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004835 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4836 else
4837 snprintf(buf, sz, "(chip %#x)", chipid);
4838 return buf;
4839}
4840
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004841static int __devinit sky2_probe(struct pci_dev *pdev,
4842 const struct pci_device_id *ent)
4843{
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004844 struct net_device *dev, *dev1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004845 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004846 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004847 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004848 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004849
Stephen Hemminger793b8832005-09-14 16:06:14 -07004850 err = pci_enable_device(pdev);
4851 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004852 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004853 goto err_out;
4854 }
4855
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004856 /* Get configuration information
4857 * Note: only regular PCI config access once to test for HW issues
4858 * other PCI access through shared memory for speed and to
4859 * avoid MMCONFIG problems.
4860 */
4861 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4862 if (err) {
4863 dev_err(&pdev->dev, "PCI read config failed\n");
4864 goto err_out;
4865 }
4866
4867 if (~reg == 0) {
4868 dev_err(&pdev->dev, "PCI configuration read error\n");
4869 goto err_out;
4870 }
4871
Stephen Hemminger793b8832005-09-14 16:06:14 -07004872 err = pci_request_regions(pdev, DRV_NAME);
4873 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004874 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004875 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004876 }
4877
4878 pci_set_master(pdev);
4879
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004880 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004881 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004882 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004883 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004884 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004885 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4886 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004887 goto err_out_free_regions;
4888 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004889 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004890 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004891 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004892 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004893 goto err_out_free_regions;
4894 }
4895 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004896
Stephen Hemminger38345072009-02-03 11:27:30 +00004897
4898#ifdef __BIG_ENDIAN
4899 /* The sk98lin vendor driver uses hardware byte swapping but
4900 * this driver uses software swapping.
4901 */
4902 reg &= ~PCI_REV_DESC;
Mike McCormack060b9462010-07-29 03:34:52 +00004903 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger38345072009-02-03 11:27:30 +00004904 if (err) {
4905 dev_err(&pdev->dev, "PCI write config failed\n");
4906 goto err_out_free_regions;
4907 }
4908#endif
4909
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004910 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004911
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004912 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004913
4914 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4915 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004916 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004917 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004918 goto err_out_free_regions;
4919 }
4920
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004921 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004922 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004923
4924 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4925 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004926 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004927 goto err_out_free_hw;
4928 }
4929
Stephen Hemmingere3173832007-02-06 10:45:39 -08004930 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004931 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004932 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004933
stephen hemmingerefe91932010-04-22 13:42:56 +00004934 /* ring for status responses */
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004935 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
stephen hemmingerefe91932010-04-22 13:42:56 +00004936 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4937 &hw->st_dma);
4938 if (!hw->st_le)
4939 goto err_out_reset;
4940
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004941 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4942 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004943
Stephen Hemmingere3173832007-02-06 10:45:39 -08004944 sky2_reset(hw);
4945
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004946 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004947 if (!dev) {
4948 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004949 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004950 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004951
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004952 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4953 err = sky2_test_msi(hw);
4954 if (err == -EOPNOTSUPP)
4955 pci_disable_msi(pdev);
4956 else if (err)
4957 goto err_out_free_netdev;
4958 }
4959
Stephen Hemminger793b8832005-09-14 16:06:14 -07004960 err = register_netdev(dev);
4961 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004962 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004963 goto err_out_free_netdev;
4964 }
4965
Brandon Philips33cb7d32009-10-29 13:58:07 +00004966 netif_carrier_off(dev);
4967
Stephen Hemminger6de16232007-10-17 13:26:42 -07004968 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4969
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004970 sky2_show_addr(dev);
4971
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004972 if (hw->ports > 1) {
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004973 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004974 if (!dev1) {
4975 err = -ENOMEM;
4976 goto err_out_unregister;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004977 }
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004978
4979 err = register_netdev(dev1);
4980 if (err) {
4981 dev_err(&pdev->dev, "cannot register second net device\n");
4982 goto err_out_free_dev1;
4983 }
4984
4985 err = sky2_setup_irq(hw, hw->irq_name);
4986 if (err)
4987 goto err_out_unregister_dev1;
4988
4989 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004990 }
4991
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004992 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004993 INIT_WORK(&hw->restart_work, sky2_restart);
4994
Stephen Hemminger793b8832005-09-14 16:06:14 -07004995 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004996 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004997
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004998 return 0;
4999
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005000err_out_unregister_dev1:
5001 unregister_netdev(dev1);
5002err_out_free_dev1:
5003 free_netdev(dev1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005004err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07005005 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08005006 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005007 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005008err_out_free_netdev:
5009 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005010err_out_free_pci:
stephen hemmingerefe91932010-04-22 13:42:56 +00005011 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5012 hw->st_le, hw->st_dma);
5013err_out_reset:
Stephen Hemminger793b8832005-09-14 16:06:14 -07005014 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005015err_out_iounmap:
5016 iounmap(hw->regs);
5017err_out_free_hw:
5018 kfree(hw);
5019err_out_free_regions:
5020 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07005021err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005022 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005023err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005024 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005025 return err;
5026}
5027
5028static void __devexit sky2_remove(struct pci_dev *pdev)
5029{
Stephen Hemminger793b8832005-09-14 16:06:14 -07005030 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005031 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005032
Stephen Hemminger793b8832005-09-14 16:06:14 -07005033 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005034 return;
5035
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005036 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005037 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005038
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005039 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005040 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08005041
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005042 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005043 sky2_read32(hw, B0_IMSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005044
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005045 sky2_power_aux(hw);
5046
Stephen Hemminger793b8832005-09-14 16:06:14 -07005047 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005048 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005049
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005050 if (hw->ports > 1) {
5051 napi_disable(&hw->napi);
5052 free_irq(pdev->irq, hw);
5053 }
5054
Stephen Hemmingerea76e632007-09-19 15:36:44 -07005055 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08005056 pci_disable_msi(pdev);
stephen hemmingerefe91932010-04-22 13:42:56 +00005057 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5058 hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005059 pci_release_regions(pdev);
5060 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005061
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005062 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005063 free_netdev(hw->dev[i]);
5064
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005065 iounmap(hw->regs);
5066 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005067
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005068 pci_set_drvdata(pdev, NULL);
5069}
5070
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005071static int sky2_suspend(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005072{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005073 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005074 struct sky2_hw *hw = pci_get_drvdata(pdev);
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005075 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005076
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005077 if (!hw)
5078 return 0;
5079
Stephen Hemminger063a0b32008-04-02 09:03:23 -07005080 del_timer_sync(&hw->watchdog_timer);
5081 cancel_work_sync(&hw->restart_work);
5082
Stephen Hemminger19720732009-08-14 05:15:16 +00005083 rtnl_lock();
Mike McCormack3403aca2010-05-13 06:12:52 +00005084
5085 sky2_all_down(hw);
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09005086 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005087 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08005088 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005089
Stephen Hemmingere3173832007-02-06 10:45:39 -08005090 if (sky2->wol)
5091 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005092 }
5093
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005094 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00005095 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005096
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09005097 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005098}
5099
Michel Lespinasse94252762011-03-06 16:14:50 +00005100#ifdef CONFIG_PM_SLEEP
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005101static int sky2_resume(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005102{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005103 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005104 struct sky2_hw *hw = pci_get_drvdata(pdev);
Mike McCormack3403aca2010-05-13 06:12:52 +00005105 int err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005106
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005107 if (!hw)
5108 return 0;
5109
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005110 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00005111 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5112 if (err) {
5113 dev_err(&pdev->dev, "PCI write config failed\n");
5114 goto out;
5115 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005116
Mike McCormack3403aca2010-05-13 06:12:52 +00005117 rtnl_lock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005118 sky2_reset(hw);
Mike McCormack3403aca2010-05-13 06:12:52 +00005119 sky2_all_up(hw);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005120 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09005121
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005122 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005123out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005124
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005125 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005126 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005127 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005128}
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005129
5130static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5131#define SKY2_PM_OPS (&sky2_pm_ops)
5132
5133#else
5134
5135#define SKY2_PM_OPS NULL
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005136#endif
5137
Stephen Hemmingere3173832007-02-06 10:45:39 -08005138static void sky2_shutdown(struct pci_dev *pdev)
5139{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005140 sky2_suspend(&pdev->dev);
5141 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5142 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08005143}
5144
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005145static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07005146 .name = DRV_NAME,
5147 .id_table = sky2_id_table,
5148 .probe = sky2_probe,
5149 .remove = __devexit_p(sky2_remove),
Stephen Hemmingere3173832007-02-06 10:45:39 -08005150 .shutdown = sky2_shutdown,
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005151 .driver.pm = SKY2_PM_OPS,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005152};
5153
5154static int __init sky2_init_module(void)
5155{
Joe Perchesada1db52010-02-17 15:01:59 +00005156 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005157
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005158 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08005159 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005160}
5161
5162static void __exit sky2_cleanup_module(void)
5163{
5164 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005165 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005166}
5167
5168module_init(sky2_init_module);
5169module_exit(sky2_cleanup_module);
5170
5171MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08005172MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005173MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08005174MODULE_VERSION(DRV_VERSION);