blob: 1ae46e8c2dc71eab133c5c60b654d4a881441a06 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kale80922fb2006-12-04 09:18:00 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kale80922fb2006-12-04 09:18:00 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
28 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040029 */
30
31#ifndef _NETXEN_NIC_H_
32#define _NETXEN_NIC_H_
33
Amit S. Kale3d396eb2006-10-21 15:33:03 -040034#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/types.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040037#include <linux/ioport.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/etherdevice.h>
41#include <linux/ip.h>
42#include <linux/in.h>
43#include <linux/tcp.h>
44#include <linux/skbuff.h>
Dhananjay Phadkef7185c72009-04-28 15:29:11 +000045#include <linux/firmware.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040046
47#include <linux/ethtool.h>
48#include <linux/mii.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040049#include <linux/timer.h>
50
David S. Miller42555892008-07-22 18:29:10 -070051#include <linux/vmalloc.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040052
Amit S. Kale3d396eb2006-10-21 15:33:03 -040053#include <asm/io.h>
54#include <asm/byteorder.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040055
Dhananjay Phadke7d6fd5e2009-08-23 08:35:13 +000056#include "netxen_nic_hdr.h"
Amit S. Kale3d396eb2006-10-21 15:33:03 -040057#include "netxen_nic_hw.h"
58
Dhananjay Phadke58735562008-07-21 19:44:10 -070059#define _NETXEN_NIC_LINUX_MAJOR 4
60#define _NETXEN_NIC_LINUX_MINOR 0
Dhananjay Phadke5877e552009-09-05 17:43:12 +000061#define _NETXEN_NIC_LINUX_SUBVERSION 50
62#define NETXEN_NIC_LINUX_VERSIONID "4.0.50"
Dhananjay Phadke58735562008-07-21 19:44:10 -070063
Dhananjay Phadke98e31bb2009-07-01 11:41:42 +000064#define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
65#define _major(v) (((v) >> 24) & 0xff)
66#define _minor(v) (((v) >> 16) & 0xff)
67#define _build(v) ((v) & 0xffff)
68
69/* version in image has weird encoding:
70 * 7:0 - major
71 * 15:8 - minor
72 * 31:16 - build (little endian)
73 */
74#define NETXEN_DECODE_VERSION(v) \
75 NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
Amit S. Kale27d2ab52007-02-05 07:40:49 -080076
Mithlesh Thukral0d047612007-06-07 04:36:36 -070077#define NETXEN_NUM_FLASH_SECTORS (64)
78#define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
79#define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
80 * NETXEN_FLASH_SECTOR_SIZE)
Amit S. Kale3d396eb2006-10-21 15:33:03 -040081
Linsys Contractor Mithlesh Thukral0c25cfe2007-02-28 05:14:07 -080082#define PHAN_VENDOR_ID 0x4040
83
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000084#define RCV_DESC_RINGSIZE(rds_ring) \
85 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
86#define RCV_BUFF_RINGSIZE(rds_ring) \
Dhananjay Phadke438627c2009-03-13 14:52:03 +000087 (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000088#define STATUS_DESC_RINGSIZE(sds_ring) \
89 (sizeof(struct status_desc) * (sds_ring)->num_desc)
Dhananjay Phadked877f1e2009-04-07 22:50:40 +000090#define TX_BUFF_RINGSIZE(tx_ring) \
91 (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
92#define TX_DESC_RINGSIZE(tx_ring) \
93 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000094
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -070095#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
Amit S. Kale3d396eb2006-10-21 15:33:03 -040096
Amit S. Kaleed25ffa2006-12-04 09:23:25 -080097#define NETXEN_RCV_PRODUCER_OFFSET 0
98#define NETXEN_RCV_PEG_DB_ID 2
99#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
Amit S. Kale27d2ab52007-02-05 07:40:49 -0800100#define FLASH_SUCCESS 0
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400101
102#define ADDR_IN_WINDOW1(off) \
103 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
104
Jeff Garzik47906542007-11-23 21:23:36 -0500105/*
106 * normalize a 64MB crb address to 32MB PCI window
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400107 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
108 */
Amit S. Kale80922fb2006-12-04 09:18:00 -0800109#define NETXEN_CRB_NORMAL(reg) \
110 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800111
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400112#define NETXEN_CRB_NORMALIZE(adapter, reg) \
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800113 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
114
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800115#define DB_NORMALIZE(adapter, off) \
116 (adapter->ahw.db_base + (off))
117
118#define NX_P2_C0 0x24
119#define NX_P2_C1 0x25
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700120#define NX_P3_A0 0x30
121#define NX_P3_A2 0x30
122#define NX_P3_B0 0x40
123#define NX_P3_B1 0x41
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000124#define NX_P3_B2 0x42
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700125
126#define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
127#define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800128
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800129#define FIRST_PAGE_GROUP_START 0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800130#define FIRST_PAGE_GROUP_END 0x100000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800131
Mithlesh Thukral78403a92007-04-20 07:57:26 -0700132#define SECOND_PAGE_GROUP_START 0x6000000
133#define SECOND_PAGE_GROUP_END 0x68BC000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800134
135#define THIRD_PAGE_GROUP_START 0x70E4000
136#define THIRD_PAGE_GROUP_END 0x8000000
137
138#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
139#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
140#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400141
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700142#define P2_MAX_MTU (8000)
143#define P3_MAX_MTU (9600)
144#define NX_ETHERMTU 1500
145#define NX_MAX_ETHERHDR 32 /* This contains some padding */
146
Dhananjay Phadke9b08beb2009-07-26 20:07:44 +0000147#define NX_P2_RX_BUF_MAX_LEN 1760
148#define NX_P3_RX_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700149#define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
150#define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700151#define NX_CT_DEFAULT_RX_BUF_LEN 2048
Dhananjay Phadkebc75e5b2009-09-03 13:10:53 +0000152#define NX_LRO_BUFFER_EXTRA 2048
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700153
Dhananjay Phadke9b08beb2009-07-26 20:07:44 +0000154#define NX_RX_LRO_BUFFER_LENGTH (8060)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400155
156/*
157 * Maximum number of ring contexts
158 */
159#define MAX_RING_CTX 1
160
161/* Opcodes to be used with the commands */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700162#define TX_ETHER_PKT 0x01
163#define TX_TCP_PKT 0x02
164#define TX_UDP_PKT 0x03
165#define TX_IP_PKT 0x04
166#define TX_TCP_LSO 0x05
167#define TX_TCP_LSO6 0x06
168#define TX_IPSEC 0x07
169#define TX_IPSEC_CMD 0x0a
170#define TX_TCPV6_PKT 0x0b
171#define TX_UDPV6_PKT 0x0c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400172
173/* The following opcodes are for internal consumption. */
174#define NETXEN_CONTROL_OP 0x10
175#define PEGNET_REQUEST 0x11
176
177#define MAX_NUM_CARDS 4
178
179#define MAX_BUFFERS_PER_CMD 32
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000180#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
Amit Kumar Salecha74c520d2009-09-11 11:28:14 +0000181#define NX_MAX_TX_TIMEOUTS 2
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400182
183/*
184 * Following are the states of the Phantom. Phantom will set them and
185 * Host will read to check if the fields are correct.
186 */
187#define PHAN_INITIALIZE_START 0xff00
188#define PHAN_INITIALIZE_FAILED 0xffff
189#define PHAN_INITIALIZE_COMPLETE 0xff01
190
191/* Host writes the following to notify that it has done the init-handshake */
192#define PHAN_INITIALIZE_ACK 0xf00f
193
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000194#define NUM_RCV_DESC_RINGS 3
195#define NUM_STS_DESC_RINGS 4
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400196
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000197#define RCV_RING_NORMAL 0
198#define RCV_RING_JUMBO 1
199#define RCV_RING_LRO 2
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400200
Dhananjay Phadke24767ab2009-07-27 11:08:00 -0700201#define MIN_CMD_DESCRIPTORS 64
202#define MIN_RCV_DESCRIPTORS 64
203#define MIN_JUMBO_DESCRIPTORS 32
204
205#define MAX_CMD_DESCRIPTORS 1024
206#define MAX_RCV_DESCRIPTORS_1G 4096
207#define MAX_RCV_DESCRIPTORS_10G 8192
208#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
209#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800210#define MAX_LRO_RCV_DESCRIPTORS 8
Dhananjay Phadke24767ab2009-07-27 11:08:00 -0700211
212#define DEFAULT_RCV_DESCRIPTORS_1G 2048
213#define DEFAULT_RCV_DESCRIPTORS_10G 4096
214
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800215#define NETXEN_CTX_SIGNATURE 0xdee0
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000216#define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
217#define NETXEN_CTX_RESET 0xbad0
Dhananjay Phadkecf981ff2009-07-17 15:27:06 +0000218#define NETXEN_CTX_D3_RESET 0xacc0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800219#define NETXEN_RCV_PRODUCER(ringid) (ringid)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400220
221#define PHAN_PEG_RCV_INITIALIZED 0xff01
222#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
223
224#define get_next_index(index, length) \
225 (((index) + 1) & ((length) - 1))
226
227#define get_index_range(index,length,count) \
228 (((index) + (count)) & ((length) - 1))
229
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800230#define MPORT_SINGLE_FUNCTION_MODE 0x1111
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700231#define MPORT_MULTI_FUNCTION_MODE 0x2222
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800232
Dhananjay Phadke6a581e92009-09-05 17:43:08 +0000233#define NX_MAX_PCI_FUNC 8
234
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800235/*
236 * NetXen host-peg signal message structure
237 *
238 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
239 * Bit 2 : priv_id => must be 1
240 * Bit 3-17 : count => for doorbell
241 * Bit 18-27 : ctx_id => Context id
242 * Bit 28-31 : opcode
243 */
244
245typedef u32 netxen_ctx_msg;
246
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800247#define netxen_set_msg_peg_id(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000248 ((config_word) &= ~3, (config_word) |= val & 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800249#define netxen_set_msg_privid(config_word) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000250 ((config_word) |= 1 << 2)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800251#define netxen_set_msg_count(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000252 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800253#define netxen_set_msg_ctxid(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000254 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800255#define netxen_set_msg_opcode(config_word, val) \
Amit S. Kale82581172007-02-12 04:33:38 -0800256 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800257
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000258struct netxen_rcv_ring {
259 __le64 addr;
260 __le32 size;
Al Viroa608ab9c2007-01-02 10:39:10 +0000261 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800262};
263
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000264struct netxen_sts_ring {
265 __le64 addr;
266 __le32 size;
267 __le16 msi_index;
268 __le16 rsvd;
269} ;
270
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800271struct netxen_ring_ctx {
272
273 /* one command ring */
Al Viroa608ab9c2007-01-02 10:39:10 +0000274 __le64 cmd_consumer_offset;
275 __le64 cmd_ring_addr;
276 __le32 cmd_ring_size;
277 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800278
279 /* three receive rings */
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000280 struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800281
Al Viroa608ab9c2007-01-02 10:39:10 +0000282 __le64 sts_ring_addr;
283 __le32 sts_ring_size;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800284
Al Viroa608ab9c2007-01-02 10:39:10 +0000285 __le32 ctx_id;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000286
287 __le64 rsrvd_2[3];
288 __le32 sts_ring_count;
289 __le32 rsrvd_3;
290 struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
291
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800292} __attribute__ ((aligned(64)));
293
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400294/*
295 * Following data structures describe the descriptors that will be used.
296 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
297 * we are doing LSO (above the 1500 size packet) only.
298 */
299
300/*
301 * The size of reference handle been changed to 16 bits to pass the MSS fields
302 * for the LSO packet
303 */
304
305#define FLAGS_CHECKSUM_ENABLED 0x01
306#define FLAGS_LSO_ENABLED 0x02
307#define FLAGS_IPSEC_SA_ADD 0x04
308#define FLAGS_IPSEC_SA_DELETE 0x08
309#define FLAGS_VLAN_TAGGED 0x10
Dhananjay Phadke028afe72009-07-26 20:07:45 +0000310#define FLAGS_VLAN_OOB 0x40
311
312#define netxen_set_tx_vlan_tci(cmd_desc, v) \
313 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400314
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800315#define netxen_set_cmd_desc_port(cmd_desc, var) \
316 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700317#define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700318 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400319
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800320#define netxen_set_tx_port(_desc, _port) \
321 (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800322
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800323#define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
324 (_desc)->flags_opcode = \
325 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800326
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800327#define netxen_set_tx_frags_len(_desc, _frags, _len) \
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000328 (_desc)->nfrags__length = \
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800329 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400330
331struct cmd_desc_type0 {
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800332 u8 tcp_hdr_offset; /* For LSO only */
333 u8 ip_hdr_offset; /* For LSO only */
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000334 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
335 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400336
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000337 __le64 addr_buffer2;
338
339 __le16 reference_handle;
340 __le16 mss;
341 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400342 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
Al Viroa608ab9c2007-01-02 10:39:10 +0000343 __le16 conn_id; /* IPSec offoad only */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400344
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000345 __le64 addr_buffer3;
346 __le64 addr_buffer1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400347
Dhananjay Phadked32cc3d2009-03-09 08:50:53 +0000348 __le16 buffer_length[4];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400349
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000350 __le64 addr_buffer4;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400351
Dhananjay Phadke028afe72009-07-26 20:07:45 +0000352 __le32 reserved2;
Amit Kumar Salecha58f25462009-09-09 18:12:59 -0700353 __le16 reserved;
354 __le16 vlan_TCI;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800355
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400356} __attribute__ ((aligned(64)));
357
358/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
359struct rcv_desc {
Al Viroa608ab9c2007-01-02 10:39:10 +0000360 __le16 reference_handle;
361 __le16 reserved;
362 __le32 buffer_length; /* allocated buffer length (usually 2K) */
363 __le64 addr_buffer;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400364};
365
366/* opcode field in status_desc */
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000367#define NETXEN_NIC_SYN_OFFLOAD 0x03
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700368#define NETXEN_NIC_RXPKT_DESC 0x04
369#define NETXEN_OLD_RXPKT_DESC 0x3f
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000370#define NETXEN_NIC_RESPONSE_DESC 0x05
Dhananjay Phadkec1c00ab2009-08-05 07:34:09 +0000371#define NETXEN_NIC_LRO_DESC 0x12
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400372
373/* for status field in status_desc */
374#define STATUS_NEED_CKSUM (1)
375#define STATUS_CKSUM_OK (2)
376
377/* owner bits of status_desc */
Dhananjay Phadke0ddc1102009-03-09 08:50:52 +0000378#define STATUS_OWNER_HOST (0x1ULL << 56)
379#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400380
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000381/* Status descriptor:
382 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
383 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
384 53-55 desc_cnt, 56-57 owner, 58-63 opcode
385 */
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800386#define netxen_get_sts_port(sts_data) \
387 ((sts_data) & 0x0F)
388#define netxen_get_sts_status(sts_data) \
389 (((sts_data) >> 4) & 0x0F)
390#define netxen_get_sts_type(sts_data) \
391 (((sts_data) >> 8) & 0x0F)
392#define netxen_get_sts_totallength(sts_data) \
393 (((sts_data) >> 12) & 0xFFFF)
394#define netxen_get_sts_refhandle(sts_data) \
395 (((sts_data) >> 28) & 0xFFFF)
396#define netxen_get_sts_prot(sts_data) \
397 (((sts_data) >> 44) & 0x0F)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700398#define netxen_get_sts_pkt_offset(sts_data) \
399 (((sts_data) >> 48) & 0x1F)
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000400#define netxen_get_sts_desc_cnt(sts_data) \
401 (((sts_data) >> 53) & 0x7)
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800402#define netxen_get_sts_opcode(sts_data) \
403 (((sts_data) >> 58) & 0x03F)
404
Dhananjay Phadkec1c00ab2009-08-05 07:34:09 +0000405#define netxen_get_lro_sts_refhandle(sts_data) \
406 ((sts_data) & 0x0FFFF)
407#define netxen_get_lro_sts_length(sts_data) \
408 (((sts_data) >> 16) & 0x0FFFF)
409#define netxen_get_lro_sts_l2_hdr_offset(sts_data) \
410 (((sts_data) >> 32) & 0x0FF)
411#define netxen_get_lro_sts_l4_hdr_offset(sts_data) \
412 (((sts_data) >> 40) & 0x0FF)
413#define netxen_get_lro_sts_timestamp(sts_data) \
414 (((sts_data) >> 48) & 0x1)
415#define netxen_get_lro_sts_type(sts_data) \
416 (((sts_data) >> 49) & 0x7)
417#define netxen_get_lro_sts_push_flag(sts_data) \
418 (((sts_data) >> 52) & 0x1)
419#define netxen_get_lro_sts_seq_number(sts_data) \
420 ((sts_data) & 0x0FFFFFFFF)
421
422
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400423struct status_desc {
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000424 __le64 status_desc_data[2];
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700425} __attribute__ ((aligned(16)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400426
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400427/* The version of the main data structure */
428#define NETXEN_BDINFO_VERSION 1
429
430/* Magic number to let user know flash is programmed */
431#define NETXEN_BDINFO_MAGIC 0x12345678
432
433/* Max number of Gig ports on a Phantom board */
434#define NETXEN_MAX_PORTS 4
435
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000436#define NETXEN_BRDTYPE_P1_BD 0x0000
437#define NETXEN_BRDTYPE_P1_SB 0x0001
438#define NETXEN_BRDTYPE_P1_SMAX 0x0002
439#define NETXEN_BRDTYPE_P1_SOCK 0x0003
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400440
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000441#define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
442#define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
443#define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
444#define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
445#define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400446
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000447#define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
448#define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
449#define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700450
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000451#define NETXEN_BRDTYPE_P3_REF_QG 0x0021
452#define NETXEN_BRDTYPE_P3_HMEZ 0x0022
453#define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
454#define NETXEN_BRDTYPE_P3_4_GB 0x0024
455#define NETXEN_BRDTYPE_P3_IMEZ 0x0025
456#define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
457#define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
458#define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
459#define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
460#define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
461#define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
462#define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
463#define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
464#define NETXEN_BRDTYPE_P3_10G_TP 0x0080
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400465
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400466/* Flash memory map */
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000467#define NETXEN_CRBINIT_START 0 /* crbinit section */
468#define NETXEN_BRDCFG_START 0x4000 /* board config */
469#define NETXEN_INITCODE_START 0x6000 /* pegtune code */
470#define NETXEN_BOOTLD_START 0x10000 /* bootld */
471#define NETXEN_IMAGE_START 0x43000 /* compressed image */
472#define NETXEN_SECONDARY_START 0x200000 /* backup images */
473#define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
474#define NETXEN_USER_START 0x3E8000 /* Firmare info */
475#define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000476#define NETXEN_USER_START_OLD NETXEN_PXE_START /* very old flash */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400477
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000478#define NX_OLD_MAC_ADDR_OFFSET (NETXEN_USER_START)
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800479#define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
480#define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000481#define NX_FW_MAC_ADDR_OFFSET (NETXEN_USER_START+0x418)
482#define NX_FW_SERIAL_NUM_OFFSET (NETXEN_USER_START+0x81c)
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800483#define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000484
485#define NX_HDR_VERSION_OFFSET (NETXEN_BRDCFG_START)
486#define NX_BRDTYPE_OFFSET (NETXEN_BRDCFG_START+0x8)
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800487#define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000488
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800489#define NX_FW_MIN_SIZE (0x3fffff)
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -0700490#define NX_P2_MN_ROMIMAGE 0
491#define NX_P3_CT_ROMIMAGE 1
492#define NX_P3_MN_ROMIMAGE 2
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +0000493#define NX_FLASH_ROMIMAGE 3
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800494
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800495extern char netxen_nic_driver_name[];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400496
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400497/* Number of status descriptors to handle per interrupt */
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000498#define MAX_STATUS_HANDLE (64)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400499
500/*
501 * netxen_skb_frag{} is to contain mapping info for each SG list. This
502 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
503 */
504struct netxen_skb_frag {
505 u64 dma;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000506 u64 length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400507};
508
Dhananjay Phadke7d6fd5e2009-08-23 08:35:13 +0000509struct netxen_recv_crb {
510 u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
511 u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
512 u32 sw_int_mask[NUM_STS_DESC_RINGS];
513};
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700514
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400515/* Following defines are for the state of the buffers */
516#define NETXEN_BUFFER_FREE 0
517#define NETXEN_BUFFER_BUSY 1
518
519/*
520 * There will be one netxen_buffer per skb packet. These will be
521 * used to save the dma info for pci_unmap_page()
522 */
523struct netxen_cmd_buffer {
524 struct sk_buff *skb;
525 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800526 u32 frag_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400527};
528
529/* In rx_buffer, we do not need multiple fragments as is a single buffer */
530struct netxen_rx_buffer {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700531 struct list_head list;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400532 struct sk_buff *skb;
533 u64 dma;
534 u16 ref_handle;
535 u16 state;
536};
537
538/* Board types */
539#define NETXEN_NIC_GBE 0x01
540#define NETXEN_NIC_XGBE 0x02
541
542/*
543 * One hardware_context{} per adapter
544 * contains interrupt info as well shared hardware info.
545 */
546struct netxen_hardware_context {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800547 void __iomem *pci_base0;
548 void __iomem *pci_base1;
549 void __iomem *pci_base2;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800550 void __iomem *db_base;
551 unsigned long db_len;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700552 unsigned long pci_len0;
553
554 int qdr_sn_window;
555 int ddr_mn_window;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +0000556 u32 mn_win_crb;
557 u32 ms_win_crb;
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800558
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000559 u8 cut_through;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400560 u8 revision_id;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000561 u8 pci_func;
562 u8 linkup;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000563 u16 port_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000564 u16 board_type;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400565};
566
567#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
568#define ETHERNET_FCS_SIZE 4
569
570struct netxen_adapter_stats {
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700571 u64 xmitcalled;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700572 u64 xmitfinished;
Dhananjay Phadked1847a72008-03-17 19:59:51 -0700573 u64 rxdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700574 u64 txdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700575 u64 csummed;
Narender Kumar1bb482f2009-08-23 08:35:09 +0000576 u64 rx_pkts;
577 u64 lro_pkts;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700578 u64 rxbytes;
579 u64 txbytes;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400580};
581
582/*
583 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
584 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
585 */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700586struct nx_host_rds_ring {
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400587 u32 producer;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000588 u32 num_desc;
589 u32 dma_size;
590 u32 skb_size;
591 u32 flags;
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +0000592 void __iomem *crb_rcv_producer;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000593 struct rcv_desc *desc_head;
594 struct netxen_rx_buffer *rx_buf_arr;
595 struct list_head free_list;
596 spinlock_t lock;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000597 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400598};
599
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000600struct nx_host_sds_ring {
601 u32 consumer;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000602 u32 num_desc;
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +0000603 void __iomem *crb_sts_consumer;
604 void __iomem *crb_intr_mask;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000605
606 struct status_desc *desc_head;
607 struct netxen_adapter *adapter;
608 struct napi_struct napi;
609 struct list_head free_list[NUM_RCV_DESC_RINGS];
610
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000611 int irq;
612
613 dma_addr_t phys_addr;
614 char name[IFNAMSIZ+4];
615};
616
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000617struct nx_host_tx_ring {
618 u32 producer;
619 __le32 *hw_consumer;
620 u32 sw_consumer;
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +0000621 void __iomem *crb_cmd_producer;
622 void __iomem *crb_cmd_consumer;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000623 u32 num_desc;
624
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000625 struct netdev_queue *txq;
626
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000627 struct netxen_cmd_buffer *cmd_buf_arr;
628 struct cmd_desc_type0 *desc_head;
629 dma_addr_t phys_addr;
630};
631
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400632/*
633 * Receive context. There is one such structure per instance of the
634 * receive processing. Any state information that is relevant to
635 * the receive, and is must be in this structure. The global data may be
636 * present elsewhere.
637 */
638struct netxen_recv_context {
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700639 u32 state;
640 u16 context_id;
641 u16 virt_port;
642
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000643 struct nx_host_rds_ring *rds_rings;
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +0000644 struct nx_host_sds_ring *sds_rings;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000645
646 struct netxen_ring_ctx *hwctx;
647 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400648};
649
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700650/* New HW context creation */
651
652#define NX_OS_CRB_RETRY_COUNT 4000
653#define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
654 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
655
656#define NX_CDRP_CLEAR 0x00000000
657#define NX_CDRP_CMD_BIT 0x80000000
658
659/*
660 * All responses must have the NX_CDRP_CMD_BIT cleared
661 * in the crb NX_CDRP_CRB_OFFSET.
662 */
663#define NX_CDRP_FORM_RSP(rsp) (rsp)
664#define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
665
666#define NX_CDRP_RSP_OK 0x00000001
667#define NX_CDRP_RSP_FAIL 0x00000002
668#define NX_CDRP_RSP_TIMEOUT 0x00000003
669
670/*
671 * All commands must have the NX_CDRP_CMD_BIT set in
672 * the crb NX_CDRP_CRB_OFFSET.
673 */
674#define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
675#define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
676
677#define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
678#define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
679#define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
680#define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
681#define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
682#define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
683#define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
684#define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
685#define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
686#define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
687#define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
688#define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
689#define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
690#define NX_CDRP_CMD_SET_MTU 0x00000012
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000691#define NX_CDRP_CMD_READ_PHY 0x00000013
692#define NX_CDRP_CMD_WRITE_PHY 0x00000014
693#define NX_CDRP_CMD_READ_HW_REG 0x00000015
694#define NX_CDRP_CMD_GET_FLOW_CTL 0x00000016
695#define NX_CDRP_CMD_SET_FLOW_CTL 0x00000017
696#define NX_CDRP_CMD_READ_MAX_MTU 0x00000018
697#define NX_CDRP_CMD_READ_MAX_LRO 0x00000019
698#define NX_CDRP_CMD_CONFIGURE_TOE 0x0000001a
699#define NX_CDRP_CMD_FUNC_ATTRIB 0x0000001b
700#define NX_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
701#define NX_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
702#define NX_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
703#define NX_CDRP_CMD_MAX 0x0000001f
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700704
705#define NX_RCODE_SUCCESS 0
706#define NX_RCODE_NO_HOST_MEM 1
707#define NX_RCODE_NO_HOST_RESOURCE 2
708#define NX_RCODE_NO_CARD_CRB 3
709#define NX_RCODE_NO_CARD_MEM 4
710#define NX_RCODE_NO_CARD_RESOURCE 5
711#define NX_RCODE_INVALID_ARGS 6
712#define NX_RCODE_INVALID_ACTION 7
713#define NX_RCODE_INVALID_STATE 8
714#define NX_RCODE_NOT_SUPPORTED 9
715#define NX_RCODE_NOT_PERMITTED 10
716#define NX_RCODE_NOT_READY 11
717#define NX_RCODE_DOES_NOT_EXIST 12
718#define NX_RCODE_ALREADY_EXISTS 13
719#define NX_RCODE_BAD_SIGNATURE 14
720#define NX_RCODE_CMD_NOT_IMPL 15
721#define NX_RCODE_CMD_INVALID 16
722#define NX_RCODE_TIMEOUT 17
723#define NX_RCODE_CMD_FAILED 18
724#define NX_RCODE_MAX_EXCEEDED 19
725#define NX_RCODE_MAX 20
726
727#define NX_DESTROY_CTX_RESET 0
728#define NX_DESTROY_CTX_D3_RESET 1
729#define NX_DESTROY_CTX_MAX 2
730
731/*
732 * Capabilities
733 */
734#define NX_CAP_BIT(class, bit) (1 << bit)
735#define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
736#define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
737#define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
738#define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
739#define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
740#define NX_CAP0_LRO NX_CAP_BIT(0, 5)
741#define NX_CAP0_LSO NX_CAP_BIT(0, 6)
742#define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
743#define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
Dhananjay Phadkec1c00ab2009-08-05 07:34:09 +0000744#define NX_CAP0_HW_LRO NX_CAP_BIT(0, 10)
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700745
746/*
747 * Context state
748 */
749#define NX_HOST_CTX_STATE_FREED 0
750#define NX_HOST_CTX_STATE_ALLOCATED 1
751#define NX_HOST_CTX_STATE_ACTIVE 2
752#define NX_HOST_CTX_STATE_DISABLED 3
753#define NX_HOST_CTX_STATE_QUIESCED 4
754#define NX_HOST_CTX_STATE_MAX 5
755
756/*
757 * Rx context
758 */
759
760typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800761 __le64 host_phys_addr; /* Ring base addr */
762 __le32 ring_size; /* Ring entries */
763 __le16 msi_index;
764 __le16 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700765} nx_hostrq_sds_ring_t;
766
767typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800768 __le64 host_phys_addr; /* Ring base addr */
769 __le64 buff_size; /* Packet buffer size */
770 __le32 ring_size; /* Ring entries */
771 __le32 ring_kind; /* Class of ring */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700772} nx_hostrq_rds_ring_t;
773
774typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800775 __le64 host_rsp_dma_addr; /* Response dma'd here */
776 __le32 capabilities[4]; /* Flag bit vector */
777 __le32 host_int_crb_mode; /* Interrupt crb usage */
778 __le32 host_rds_crb_mode; /* RDS crb usage */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700779 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800780 __le32 rds_ring_offset; /* Offset to RDS config */
781 __le32 sds_ring_offset; /* Offset to SDS config */
782 __le16 num_rds_rings; /* Count of RDS rings */
783 __le16 num_sds_rings; /* Count of SDS rings */
784 __le16 rsvd1; /* Padding */
785 __le16 rsvd2; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700786 u8 reserved[128]; /* reserve space for future expansion*/
787 /* MUST BE 64-bit aligned.
788 The following is packed:
789 - N hostrq_rds_rings
790 - N hostrq_sds_rings */
791 char data[0];
792} nx_hostrq_rx_ctx_t;
793
794typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800795 __le32 host_producer_crb; /* Crb to use */
796 __le32 rsvd1; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700797} nx_cardrsp_rds_ring_t;
798
799typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800800 __le32 host_consumer_crb; /* Crb to use */
801 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700802} nx_cardrsp_sds_ring_t;
803
804typedef struct {
805 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800806 __le32 rds_ring_offset; /* Offset to RDS config */
807 __le32 sds_ring_offset; /* Offset to SDS config */
808 __le32 host_ctx_state; /* Starting State */
809 __le32 num_fn_per_port; /* How many PCI fn share the port */
810 __le16 num_rds_rings; /* Count of RDS rings */
811 __le16 num_sds_rings; /* Count of SDS rings */
812 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700813 u8 phys_port; /* Physical id of port */
814 u8 virt_port; /* Virtual/Logical id of port */
815 u8 reserved[128]; /* save space for future expansion */
816 /* MUST BE 64-bit aligned.
817 The following is packed:
818 - N cardrsp_rds_rings
819 - N cardrs_sds_rings */
820 char data[0];
821} nx_cardrsp_rx_ctx_t;
822
823#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
824 (sizeof(HOSTRQ_RX) + \
825 (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
826 (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
827
828#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
829 (sizeof(CARDRSP_RX) + \
830 (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
831 (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
832
833/*
834 * Tx context
835 */
836
837typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800838 __le64 host_phys_addr; /* Ring base addr */
839 __le32 ring_size; /* Ring entries */
840 __le32 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700841} nx_hostrq_cds_ring_t;
842
843typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800844 __le64 host_rsp_dma_addr; /* Response dma'd here */
845 __le64 cmd_cons_dma_addr; /* */
846 __le64 dummy_dma_addr; /* */
847 __le32 capabilities[4]; /* Flag bit vector */
848 __le32 host_int_crb_mode; /* Interrupt crb usage */
849 __le32 rsvd1; /* Padding */
850 __le16 rsvd2; /* Padding */
851 __le16 interrupt_ctl;
852 __le16 msi_index;
853 __le16 rsvd3; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700854 nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
855 u8 reserved[128]; /* future expansion */
856} nx_hostrq_tx_ctx_t;
857
858typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800859 __le32 host_producer_crb; /* Crb to use */
860 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700861} nx_cardrsp_cds_ring_t;
862
863typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800864 __le32 host_ctx_state; /* Starting state */
865 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700866 u8 phys_port; /* Physical id of port */
867 u8 virt_port; /* Virtual/Logical id of port */
868 nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
869 u8 reserved[128]; /* future expansion */
870} nx_cardrsp_tx_ctx_t;
871
872#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
873#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
874
875/* CRB */
876
877#define NX_HOST_RDS_CRB_MODE_UNIQUE 0
878#define NX_HOST_RDS_CRB_MODE_SHARED 1
879#define NX_HOST_RDS_CRB_MODE_CUSTOM 2
880#define NX_HOST_RDS_CRB_MODE_MAX 3
881
882#define NX_HOST_INT_CRB_MODE_UNIQUE 0
883#define NX_HOST_INT_CRB_MODE_SHARED 1
884#define NX_HOST_INT_CRB_MODE_NORX 2
885#define NX_HOST_INT_CRB_MODE_NOTX 3
886#define NX_HOST_INT_CRB_MODE_NORXTX 4
887
888
889/* MAC */
890
891#define MC_COUNT_P2 16
892#define MC_COUNT_P3 38
893
894#define NETXEN_MAC_NOOP 0
895#define NETXEN_MAC_ADD 1
896#define NETXEN_MAC_DEL 2
897
898typedef struct nx_mac_list_s {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000899 struct list_head list;
900 uint8_t mac_addr[ETH_ALEN+2];
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700901} nx_mac_list_t;
902
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700903/*
904 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
905 * adjusted based on configured MTU.
906 */
907#define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
908#define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
909#define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
910#define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
911
912#define NETXEN_NIC_INTR_DEFAULT 0x04
913
914typedef union {
915 struct {
916 uint16_t rx_packets;
917 uint16_t rx_time_us;
918 uint16_t tx_packets;
919 uint16_t tx_time_us;
920 } data;
921 uint64_t word;
922} nx_nic_intr_coalesce_data_t;
923
924typedef struct {
925 uint16_t stats_time_us;
926 uint16_t rate_sample_time;
927 uint16_t flags;
928 uint16_t rsvd_1;
929 uint32_t low_threshold;
930 uint32_t high_threshold;
931 nx_nic_intr_coalesce_data_t normal;
932 nx_nic_intr_coalesce_data_t low;
933 nx_nic_intr_coalesce_data_t high;
934 nx_nic_intr_coalesce_data_t irq;
935} nx_nic_intr_coalesce_t;
936
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700937#define NX_HOST_REQUEST 0x13
938#define NX_NIC_REQUEST 0x14
939
940#define NX_MAC_EVENT 0x1
941
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000942#define NX_IP_UP 2
943#define NX_IP_DOWN 3
944
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000945/*
946 * Driver --> Firmware
947 */
948#define NX_NIC_H2C_OPCODE_START 0
949#define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
950#define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
951#define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
952#define NX_NIC_H2C_OPCODE_CONFIG_LED 4
953#define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
954#define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
955#define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
956#define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
957#define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
958#define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
959#define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
960#define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
961#define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
962#define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
963#define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
964#define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
965#define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
966#define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
967#define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
968#define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
969#define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
970#define NX_NIC_C2C_OPCODE 22
Narender Kumarfa3ce352009-08-24 19:23:28 +0000971#define NX_NIC_H2C_OPCODE_CONFIG_BRIDGING 23
Narender Kumar1bb482f2009-08-23 08:35:09 +0000972#define NX_NIC_H2C_OPCODE_CONFIG_HW_LRO 24
973#define NX_NIC_H2C_OPCODE_LAST 25
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000974
975/*
976 * Firmware --> Driver
977 */
978
979#define NX_NIC_C2H_OPCODE_START 128
980#define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
981#define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
982#define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
983#define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
984#define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
985#define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
986#define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
987#define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
988#define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
989#define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
990#define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
991#define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
992#define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
993#define NX_NIC_C2H_OPCODE_LAST 142
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700994
995#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
996#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
997#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
998
Narender Kumar1bb482f2009-08-23 08:35:09 +0000999#define NX_NIC_LRO_REQUEST_FIRST 0
1000#define NX_NIC_LRO_REQUEST_ADD_FLOW 1
1001#define NX_NIC_LRO_REQUEST_DELETE_FLOW 2
1002#define NX_NIC_LRO_REQUEST_TIMER 3
1003#define NX_NIC_LRO_REQUEST_CLEANUP 4
1004#define NX_NIC_LRO_REQUEST_ADD_FLOW_SCHEDULED 5
1005#define NX_TOE_LRO_REQUEST_ADD_FLOW 6
1006#define NX_TOE_LRO_REQUEST_ADD_FLOW_RESPONSE 7
1007#define NX_TOE_LRO_REQUEST_DELETE_FLOW 8
1008#define NX_TOE_LRO_REQUEST_DELETE_FLOW_RESPONSE 9
1009#define NX_TOE_LRO_REQUEST_TIMER 10
1010#define NX_NIC_LRO_REQUEST_LAST 11
1011
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001012#define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
1013#define NX_FW_CAPABILITY_SWITCHING (1 << 6)
Dhananjay Phadke028afe72009-07-26 20:07:45 +00001014#define NX_FW_CAPABILITY_PEXQ (1 << 7)
1015#define NX_FW_CAPABILITY_BDG (1 << 8)
1016#define NX_FW_CAPABILITY_FVLANTX (1 << 9)
Dhananjay Phadkec1c00ab2009-08-05 07:34:09 +00001017#define NX_FW_CAPABILITY_HW_LRO (1 << 10)
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001018
1019/* module types */
1020#define LINKEVENT_MODULE_NOT_PRESENT 1
1021#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
1022#define LINKEVENT_MODULE_OPTICAL_SRLR 3
1023#define LINKEVENT_MODULE_OPTICAL_LRM 4
1024#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
1025#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
1026#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
1027#define LINKEVENT_MODULE_TWINAX 8
1028
1029#define LINKSPEED_10GBPS 10000
1030#define LINKSPEED_1GBPS 1000
1031#define LINKSPEED_100MBPS 100
1032#define LINKSPEED_10MBPS 10
1033
1034#define LINKSPEED_ENCODED_10MBPS 0
1035#define LINKSPEED_ENCODED_100MBPS 1
1036#define LINKSPEED_ENCODED_1GBPS 2
1037
1038#define LINKEVENT_AUTONEG_DISABLED 0
1039#define LINKEVENT_AUTONEG_ENABLED 1
1040
1041#define LINKEVENT_HALF_DUPLEX 0
1042#define LINKEVENT_FULL_DUPLEX 1
1043
1044#define LINKEVENT_LINKSPEED_MBPS 0
1045#define LINKEVENT_LINKSPEED_ENCODED 1
1046
1047/* firmware response header:
1048 * 63:58 - message type
1049 * 57:56 - owner
1050 * 55:53 - desc count
1051 * 52:48 - reserved
1052 * 47:40 - completion id
1053 * 39:32 - opcode
1054 * 31:16 - error code
1055 * 15:00 - reserved
1056 */
1057#define netxen_get_nic_msgtype(msg_hdr) \
1058 ((msg_hdr >> 58) & 0x3F)
1059#define netxen_get_nic_msg_compid(msg_hdr) \
1060 ((msg_hdr >> 40) & 0xFF)
1061#define netxen_get_nic_msg_opcode(msg_hdr) \
1062 ((msg_hdr >> 32) & 0xFF)
1063#define netxen_get_nic_msg_errcode(msg_hdr) \
1064 ((msg_hdr >> 16) & 0xFFFF)
1065
1066typedef struct {
1067 union {
1068 struct {
1069 u64 hdr;
1070 u64 body[7];
1071 };
1072 u64 words[8];
1073 };
1074} nx_fw_msg_t;
1075
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001076typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001077 __le64 qhdr;
1078 __le64 req_hdr;
1079 __le64 words[6];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001080} nx_nic_req_t;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001081
1082typedef struct {
1083 u8 op;
1084 u8 tag;
1085 u8 mac_addr[6];
1086} nx_mac_req_t;
1087
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001088#define MAX_PENDING_DESC_BLOCK_SIZE 64
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001089
Dhananjay Phadke29566402008-07-21 19:44:04 -07001090#define NETXEN_NIC_MSI_ENABLED 0x02
1091#define NETXEN_NIC_MSIX_ENABLED 0x04
Narender Kumar1bb482f2009-08-23 08:35:09 +00001092#define NETXEN_NIC_LRO_ENABLED 0x08
Narender Kumarfa3ce352009-08-24 19:23:28 +00001093#define NETXEN_NIC_BRIDGE_ENABLED 0X10
Dhananjay Phadke29566402008-07-21 19:44:04 -07001094#define NETXEN_IS_MSI_FAMILY(adapter) \
1095 ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1096
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001097#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
Dhananjay Phadke29566402008-07-21 19:44:04 -07001098#define NETXEN_MSIX_TBL_SPACE 8192
1099#define NETXEN_PCI_REG_MSIX_TBL 0x44
1100
1101#define NETXEN_DB_MAPSIZE_BYTES 0x1000
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001102
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001103#define NETXEN_NETDEV_WEIGHT 128
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001104#define NETXEN_ADAPTER_UP_MAGIC 777
1105#define NETXEN_NIC_PEG_TUNE 0
1106
Dhananjay Phadke6a581e92009-09-05 17:43:08 +00001107#define __NX_FW_ATTACHED 0
1108#define __NX_DEV_UP 1
1109#define __NX_RESETTING 2
1110
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001111struct netxen_dummy_dma {
1112 void *addr;
1113 dma_addr_t phys_addr;
1114};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001115
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001116struct netxen_adapter {
1117 struct netxen_hardware_context ahw;
Jeff Garzik47906542007-11-23 21:23:36 -05001118
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001119 struct net_device *netdev;
1120 struct pci_dev *pdev;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +00001121 struct list_head mac_list;
Dhananjay Phadke623621b2008-07-21 19:44:01 -07001122
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001123 u32 curr_window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001124 u32 crb_win;
1125 rwlock_t adapter_lock;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001126
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001127 spinlock_t tx_clean_lock;
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -07001128
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +00001129 u16 num_txd;
1130 u16 num_rxd;
1131 u16 num_jumbo_rxd;
1132 u16 num_lro_rxd;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001133
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001134 u8 max_rds_rings;
1135 u8 max_sds_rings;
1136 u8 driver_mismatch;
1137 u8 msix_supported;
1138 u8 rx_csum;
1139 u8 pci_using_dac;
1140 u8 portnum;
1141 u8 physical_port;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001142
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001143 u8 mc_enabled;
1144 u8 max_mc_count;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +00001145 u8 rss_supported;
Amit Kumar Salechae424fa92009-08-13 07:03:00 +00001146 u8 link_changed;
Dhananjay Phadke6a581e92009-09-05 17:43:08 +00001147 u8 fw_wait_cnt;
1148 u8 fw_fail_cnt;
Amit Kumar Salecha74c520d2009-09-11 11:28:14 +00001149 u8 tx_timeo_cnt;
1150 u8 need_fw_reset;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001151
1152 u8 has_link_events;
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001153 u8 fw_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001154 u16 tx_context_id;
1155 u16 mtu;
1156 u16 is_up;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001157
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001158 u16 link_speed;
1159 u16 link_duplex;
1160 u16 link_autoneg;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001161 u16 module_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001162
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001163 u32 capabilities;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001164 u32 flags;
1165 u32 irq;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001166 u32 temp;
Dhananjay Phadke29566402008-07-21 19:44:04 -07001167
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001168 u32 int_vec_bit;
Dhananjay Phadke6a581e92009-09-05 17:43:08 +00001169 u32 heartbit;
Dhananjay Phadke7a2469c2009-05-08 22:02:27 +00001170
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001171 struct netxen_adapter_stats stats;
Jeff Garzik47906542007-11-23 21:23:36 -05001172
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +00001173 struct netxen_recv_context recv_ctx;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +00001174 struct nx_host_tx_ring *tx_ring;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001175
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001176 int (*macaddr_set) (struct netxen_adapter *, u8 *);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001177 int (*set_mtu) (struct netxen_adapter *, int);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001178 int (*set_promisc) (struct netxen_adapter *, u32);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001179 void (*set_multi) (struct net_device *);
Dhananjay Phadke3ad44672009-08-24 19:23:27 +00001180 int (*phy_read) (struct netxen_adapter *, u32 reg, u32 *);
1181 int (*phy_write) (struct netxen_adapter *, u32 reg, u32 val);
Amit S. Kale80922fb2006-12-04 09:18:00 -08001182 int (*init_port) (struct netxen_adapter *, int);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001183 int (*stop_port) (struct netxen_adapter *);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001184
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001185 u32 (*crb_read)(struct netxen_adapter *, ulong);
1186 int (*crb_write)(struct netxen_adapter *, ulong, u32);
1187
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001188 int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
1189 int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001190
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001191 unsigned long (*pci_set_window)(struct netxen_adapter *,
1192 unsigned long long);
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001193
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001194 u32 (*io_read)(struct netxen_adapter *, void __iomem *);
1195 void (*io_write)(struct netxen_adapter *, void __iomem *, u32);
1196
1197 void __iomem *tgt_mask_reg;
1198 void __iomem *pci_int_reg;
1199 void __iomem *tgt_status_reg;
1200 void __iomem *crb_int_state_reg;
1201 void __iomem *isr_int_vec;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001202
1203 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1204
1205 struct netxen_dummy_dma dummy_dma;
1206
Dhananjay Phadke6a581e92009-09-05 17:43:08 +00001207 struct delayed_work fw_work;
1208
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001209 struct work_struct tx_timeout_task;
1210
1211 struct net_device_stats net_stats;
1212
1213 nx_nic_intr_coalesce_t coal;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001214
Dhananjay Phadke6a581e92009-09-05 17:43:08 +00001215 unsigned long state;
Dhananjay Phadke4f96b982009-07-26 20:07:42 +00001216 u32 resv5;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001217 u32 fw_version;
1218 const struct firmware *fw;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001219};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001220
Dhananjay Phadke7d6fd5e2009-08-23 08:35:13 +00001221int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port);
Dhananjay Phadke7d6fd5e2009-08-23 08:35:13 +00001222int netxen_niu_disable_xg_port(struct netxen_adapter *adapter);
1223
Dhananjay Phadke3ad44672009-08-24 19:23:27 +00001224int nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val);
1225int nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001226
1227/* Functions available from netxen_nic_hw.c */
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001228int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
1229int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001230
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001231int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1232int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1233
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001234#define NXRD32(adapter, off) \
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001235 (adapter->crb_read(adapter, off))
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001236#define NXWR32(adapter, off, val) \
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001237 (adapter->crb_write(adapter, off, val))
1238#define NXRDIO(adapter, addr) \
1239 (adapter->io_read(adapter, addr))
1240#define NXWRIO(adapter, addr, val) \
1241 (adapter->io_write(adapter, addr, val))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001242
Dhananjay Phadkec9517e52009-08-24 19:23:26 +00001243int netxen_pcie_sem_lock(struct netxen_adapter *, int, u32);
1244void netxen_pcie_sem_unlock(struct netxen_adapter *, int);
1245
1246#define netxen_rom_lock(a) \
1247 netxen_pcie_sem_lock((a), 2, NETXEN_ROM_LOCK_ID)
1248#define netxen_rom_unlock(a) \
1249 netxen_pcie_sem_unlock((a), 2)
1250#define netxen_phy_lock(a) \
1251 netxen_pcie_sem_lock((a), 3, NETXEN_PHY_LOCK_ID)
1252#define netxen_phy_unlock(a) \
1253 netxen_pcie_sem_unlock((a), 3)
1254#define netxen_api_lock(a) \
1255 netxen_pcie_sem_lock((a), 5, 0)
1256#define netxen_api_unlock(a) \
1257 netxen_pcie_sem_unlock((a), 5)
1258#define netxen_sw_lock(a) \
1259 netxen_pcie_sem_lock((a), 6, 0)
1260#define netxen_sw_unlock(a) \
1261 netxen_pcie_sem_unlock((a), 6)
1262#define crb_win_lock(a) \
1263 netxen_pcie_sem_lock((a), 7, NETXEN_CRB_WIN_LOCK_ID)
1264#define crb_win_unlock(a) \
1265 netxen_pcie_sem_unlock((a), 7)
1266
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001267int netxen_nic_get_board_info(struct netxen_adapter *adapter);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001268int netxen_nic_wol_supported(struct netxen_adapter *adapter);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001269
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001270/* Functions from netxen_nic_init.c */
Dhananjay Phadke83ac51f2009-07-26 20:07:39 +00001271int netxen_init_dummy_dma(struct netxen_adapter *adapter);
1272void netxen_free_dummy_dma(struct netxen_adapter *adapter);
1273
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301274int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
1275int netxen_load_firmware(struct netxen_adapter *adapter);
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001276int netxen_need_fw_reset(struct netxen_adapter *adapter);
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001277void netxen_request_firmware(struct netxen_adapter *adapter);
1278void netxen_release_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001279int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001280
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001281int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
Jeff Garzik47906542007-11-23 21:23:36 -05001282int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001283 u8 *bytes, size_t size);
Jeff Garzik47906542007-11-23 21:23:36 -05001284int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001285 u8 *bytes, size_t size);
1286int netxen_flash_unlock(struct netxen_adapter *adapter);
1287int netxen_backup_crbinit(struct netxen_adapter *adapter);
1288int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1289int netxen_flash_erase_primary(struct netxen_adapter *adapter);
Amit S. Kalee45d9ab2007-02-09 05:49:08 -08001290void netxen_halt_pegs(struct netxen_adapter *adapter);
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001291
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001292int netxen_rom_se(struct netxen_adapter *adapter, int addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001293
Dhananjay Phadke29566402008-07-21 19:44:04 -07001294int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1295void netxen_free_sw_resources(struct netxen_adapter *adapter);
1296
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001297void netxen_setup_hwops(struct netxen_adapter *adapter);
1298void __iomem *netxen_get_ioaddr(struct netxen_adapter *, u32);
1299
Dhananjay Phadke29566402008-07-21 19:44:04 -07001300int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1301void netxen_free_hw_resources(struct netxen_adapter *adapter);
1302
1303void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1304void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1305
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001306int netxen_init_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001307void netxen_nic_clear_stats(struct netxen_adapter *adapter);
David Howells6d5aefb2006-12-05 19:36:26 +00001308void netxen_watchdog_task(struct work_struct *work);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001309void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
1310 struct nx_host_rds_ring *rds_ring);
Dhananjay Phadke05aaa022008-03-17 19:59:49 -07001311int netxen_process_cmd_ring(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001312int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001313void netxen_p2_nic_set_multi(struct net_device *netdev);
1314void netxen_p3_nic_set_multi(struct net_device *netdev);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -08001315void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
Dhananjay Phadke3ad44672009-08-24 19:23:27 +00001316int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001317int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001318int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001319int netxen_config_rss(struct netxen_adapter *adapter, int enable);
Dhananjay Phadke6598b162009-07-26 20:07:37 +00001320int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd);
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001321int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
1322void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001323
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001324int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001325int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
Narender Kumar1bb482f2009-08-23 08:35:09 +00001326int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable);
Narender Kumarfa3ce352009-08-24 19:23:28 +00001327int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable);
Narender Kumar1bb482f2009-08-23 08:35:09 +00001328int netxen_send_lro_cleanup(struct netxen_adapter *adapter);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001329
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001330int netxen_nic_set_mac(struct net_device *netdev, void *p);
1331struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1332
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001333void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001334 struct nx_host_tx_ring *tx_ring);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001335
Amit Kumar Salecha7042cd82009-07-27 11:15:54 -07001336/* Functions from netxen_nic_main.c */
1337int netxen_nic_reset_context(struct netxen_adapter *);
1338
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001339/*
1340 * NetXen Board information
1341 */
1342
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001343#define NETXEN_MAX_SHORT_NAME 32
Amit S. Kale71bd7872006-12-01 05:36:22 -08001344struct netxen_brdinfo {
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001345 int brdtype; /* type of board */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001346 long ports; /* max no of physical ports */
1347 char short_name[NETXEN_MAX_SHORT_NAME];
Amit S. Kale71bd7872006-12-01 05:36:22 -08001348};
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001349
Amit S. Kale71bd7872006-12-01 05:36:22 -08001350static const struct netxen_brdinfo netxen_boards[] = {
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001351 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1352 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1353 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1354 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1355 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1356 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001357 {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
1358 {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
1359 {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
1360 {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
1361 {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
1362 {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1363 {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1364 {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001365 {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1366 {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1367 {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001368 {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1369 {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001370};
1371
Denis Chengff8ac602007-09-02 18:30:18 +08001372#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001373
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001374static inline void get_brd_name_by_type(u32 type, char *name)
1375{
1376 int i, found = 0;
1377 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1378 if (netxen_boards[i].brdtype == type) {
1379 strcpy(name, netxen_boards[i].short_name);
1380 found = 1;
1381 break;
1382 }
1383
1384 }
1385 if (!found)
1386 name = "Unknown";
1387}
1388
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001389static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
1390{
1391 smp_mb();
1392 return find_diff_among(tx_ring->producer,
1393 tx_ring->sw_consumer, tx_ring->num_desc);
1394
1395}
1396
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001397int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
1398int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001399extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1400extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1401 int *valp);
1402
Stephen Hemminger0fc0b732009-09-02 01:03:33 -07001403extern const struct ethtool_ops netxen_nic_ethtool_ops;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001404
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001405#endif /* __NETXEN_NIC_H_ */