blob: ba0bbce742a5bd3446843d9dfcf069a7d48004d6 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
39#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070043
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -070045#define DP_DPRX_ESI_LEN 14
Keith Packarda4fc5ed2009-04-07 16:16:42 -070046
Todd Previte559be302015-05-04 07:48:20 -070047/* Compliance test status bits */
48#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
49#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
50#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
51#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
52
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080053struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030054 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080055 struct dpll dpll;
56};
57
58static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030059 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080060 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030061 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080062 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
63};
64
65static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030066 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080067 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030068 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080069 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
70};
71
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030073 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080074 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030075 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080076 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
77};
78
Chon Ming Leeef9348c2014-04-09 13:28:18 +030079/*
80 * CHV supports eDP 1.4 that have more link rates.
81 * Below only provides the fixed rate but exclude variable rate.
82 */
83static const struct dp_link_dpll chv_dpll[] = {
84 /*
85 * CHV requires to program fractional division for m2.
86 * m2 is stored in fixed point format using formula below
87 * (m2_int << 22) | m2_fraction
88 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030089 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030090 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030091 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030092 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030093 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
95};
Sonika Jindal637a9c62015-05-07 09:52:08 +053096
Sonika Jindal64987fc2015-05-26 17:50:13 +053097static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
98 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053099static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200100 324000, 432000, 540000 };
Rodrigo Vivid907b662017-08-10 15:40:08 -0700101static const int cnl_rates[] = { 162000, 216000, 270000,
102 324000, 432000, 540000,
103 648000, 810000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200104static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300105
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106/**
Jani Nikula1853a9d2017-08-18 12:30:20 +0300107 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700108 * @intel_dp: DP struct
109 *
110 * If a CPU or PCH DP output is attached to an eDP panel, this function
111 * will return true, and false otherwise.
112 */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300113bool intel_dp_is_edp(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200115 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
116
117 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118}
119
Imre Deak68b4d822013-05-08 13:14:06 +0300120static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700121{
Imre Deak68b4d822013-05-08 13:14:06 +0300122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
123
124 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700125}
126
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
128{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200129 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100130}
131
Ville Syrjäläadc10302017-10-31 22:51:14 +0200132static void intel_dp_link_down(struct intel_encoder *encoder,
133 const struct intel_crtc_state *old_crtc_state);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300134static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100135static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjäläadc10302017-10-31 22:51:14 +0200136static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
137 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200138static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300139 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530140static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141
Jani Nikula68f357c2017-03-28 17:59:05 +0300142/* update sink rates from dpcd */
143static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
144{
Jani Nikulaa8a08882017-10-09 12:29:59 +0300145 int i, max_rate;
Jani Nikula68f357c2017-03-28 17:59:05 +0300146
Jani Nikulaa8a08882017-10-09 12:29:59 +0300147 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
Jani Nikula68f357c2017-03-28 17:59:05 +0300148
Jani Nikulaa8a08882017-10-09 12:29:59 +0300149 for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
150 if (default_rates[i] > max_rate)
151 break;
Jani Nikula68f357c2017-03-28 17:59:05 +0300152 intel_dp->sink_rates[i] = default_rates[i];
Jani Nikulaa8a08882017-10-09 12:29:59 +0300153 }
Jani Nikula68f357c2017-03-28 17:59:05 +0300154
Jani Nikulaa8a08882017-10-09 12:29:59 +0300155 intel_dp->num_sink_rates = i;
Jani Nikula68f357c2017-03-28 17:59:05 +0300156}
157
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300158/* Theoretical max between source and sink */
159static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700160{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300161 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700162}
163
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300164/* Theoretical max between source and sink */
165static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300166{
167 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300168 int source_max = intel_dig_port->max_lanes;
169 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300170
171 return min(source_max, sink_max);
172}
173
Jani Nikula3d65a732017-04-06 16:44:14 +0300174int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300175{
176 return intel_dp->max_link_lane_count;
177}
178
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800179int
Keith Packardc8982612012-01-25 08:16:25 -0800180intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800182 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
183 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800186int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800189 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
190 * link rate that is generally expressed in Gbps. Since, 8 bits of data
191 * is transmitted every LS_Clk per lane, there is no need to account for
192 * the channel encoding that is done in the PHY layer here.
193 */
194
195 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000196}
197
Mika Kahola70ec0642016-09-09 14:10:55 +0300198static int
199intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
200{
201 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
202 struct intel_encoder *encoder = &intel_dig_port->base;
203 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
204 int max_dotclk = dev_priv->max_dotclk_freq;
205 int ds_max_dotclk;
206
207 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
208
209 if (type != DP_DS_PORT_TYPE_VGA)
210 return max_dotclk;
211
212 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
213 intel_dp->downstream_ports);
214
215 if (ds_max_dotclk != 0)
216 max_dotclk = min(max_dotclk, ds_max_dotclk);
217
218 return max_dotclk;
219}
220
Jani Nikula55cfc582017-03-28 17:59:04 +0300221static void
222intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700223{
224 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
225 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200226 enum port port = dig_port->base.port;
Jani Nikula55cfc582017-03-28 17:59:04 +0300227 const int *source_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700228 int size;
Rodrigo Vivid907b662017-08-10 15:40:08 -0700229 u32 voltage;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700230
Jani Nikula55cfc582017-03-28 17:59:04 +0300231 /* This should only be done once */
232 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
233
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200234 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300235 source_rates = bxt_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700236 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivid907b662017-08-10 15:40:08 -0700237 } else if (IS_CANNONLAKE(dev_priv)) {
238 source_rates = cnl_rates;
239 size = ARRAY_SIZE(cnl_rates);
240 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
241 if (port == PORT_A || port == PORT_D ||
242 voltage == VOLTAGE_INFO_0_85V)
243 size -= 2;
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800244 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300245 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700246 size = ARRAY_SIZE(skl_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300247 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
248 IS_BROADWELL(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300249 source_rates = default_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700250 size = ARRAY_SIZE(default_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300251 } else {
252 source_rates = default_rates;
253 size = ARRAY_SIZE(default_rates) - 1;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700254 }
255
Jani Nikula55cfc582017-03-28 17:59:04 +0300256 intel_dp->source_rates = source_rates;
257 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700258}
259
260static int intersect_rates(const int *source_rates, int source_len,
261 const int *sink_rates, int sink_len,
262 int *common_rates)
263{
264 int i = 0, j = 0, k = 0;
265
266 while (i < source_len && j < sink_len) {
267 if (source_rates[i] == sink_rates[j]) {
268 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
269 return k;
270 common_rates[k] = source_rates[i];
271 ++k;
272 ++i;
273 ++j;
274 } else if (source_rates[i] < sink_rates[j]) {
275 ++i;
276 } else {
277 ++j;
278 }
279 }
280 return k;
281}
282
Jani Nikula8001b752017-03-28 17:59:03 +0300283/* return index of rate in rates array, or -1 if not found */
284static int intel_dp_rate_index(const int *rates, int len, int rate)
285{
286 int i;
287
288 for (i = 0; i < len; i++)
289 if (rate == rates[i])
290 return i;
291
292 return -1;
293}
294
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300295static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700296{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300297 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700298
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300299 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
300 intel_dp->num_source_rates,
301 intel_dp->sink_rates,
302 intel_dp->num_sink_rates,
303 intel_dp->common_rates);
304
305 /* Paranoia, there should always be something in common. */
306 if (WARN_ON(intel_dp->num_common_rates == 0)) {
307 intel_dp->common_rates[0] = default_rates[0];
308 intel_dp->num_common_rates = 1;
309 }
310}
311
312/* get length of common rates potentially limited by max_rate */
313static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
314 int max_rate)
315{
316 const int *common_rates = intel_dp->common_rates;
317 int i, common_len = intel_dp->num_common_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700318
Jani Nikula68f357c2017-03-28 17:59:05 +0300319 /* Limit results by potentially reduced max rate */
320 for (i = 0; i < common_len; i++) {
321 if (common_rates[common_len - i - 1] <= max_rate)
322 return common_len - i;
323 }
324
325 return 0;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700326}
327
Manasi Navare1a92c702017-06-08 13:41:02 -0700328static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
329 uint8_t lane_count)
Manasi Navare14c562c2017-04-06 14:00:12 -0700330{
331 /*
332 * FIXME: we need to synchronize the current link parameters with
333 * hardware readout. Currently fast link training doesn't work on
334 * boot-up.
335 */
Manasi Navare1a92c702017-06-08 13:41:02 -0700336 if (link_rate == 0 ||
337 link_rate > intel_dp->max_link_rate)
Manasi Navare14c562c2017-04-06 14:00:12 -0700338 return false;
339
Manasi Navare1a92c702017-06-08 13:41:02 -0700340 if (lane_count == 0 ||
341 lane_count > intel_dp_max_lane_count(intel_dp))
Manasi Navare14c562c2017-04-06 14:00:12 -0700342 return false;
343
344 return true;
345}
346
Manasi Navarefdb14d32016-12-08 19:05:12 -0800347int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
348 int link_rate, uint8_t lane_count)
349{
Jani Nikulab1810a72017-04-06 16:44:11 +0300350 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800351
Jani Nikulab1810a72017-04-06 16:44:11 +0300352 index = intel_dp_rate_index(intel_dp->common_rates,
353 intel_dp->num_common_rates,
354 link_rate);
355 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300356 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
357 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800358 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300359 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300360 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800361 } else {
362 DRM_ERROR("Link Training Unsuccessful\n");
363 return -1;
364 }
365
366 return 0;
367}
368
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000369static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700370intel_dp_mode_valid(struct drm_connector *connector,
371 struct drm_display_mode *mode)
372{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100373 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300374 struct intel_connector *intel_connector = to_intel_connector(connector);
375 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100376 int target_clock = mode->clock;
377 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300378 int max_dotclk;
379
380 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700381
Jani Nikula1853a9d2017-08-18 12:30:20 +0300382 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
Jani Nikuladd06f902012-10-19 14:51:50 +0300383 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100384 return MODE_PANEL;
385
Jani Nikuladd06f902012-10-19 14:51:50 +0300386 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100387 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200388
389 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100390 }
391
Ville Syrjälä50fec212015-03-12 17:10:34 +0200392 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300393 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100394
395 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
396 mode_rate = intel_dp_link_required(target_clock, 18);
397
Mika Kahola799487f2016-02-02 15:16:38 +0200398 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200399 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400
401 if (mode->clock < 10000)
402 return MODE_CLOCK_LOW;
403
Daniel Vetter0af78a22012-05-23 11:30:55 +0200404 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
405 return MODE_H_ILLEGAL;
406
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700407 return MODE_OK;
408}
409
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800410uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700411{
412 int i;
413 uint32_t v = 0;
414
415 if (src_bytes > 4)
416 src_bytes = 4;
417 for (i = 0; i < src_bytes; i++)
418 v |= ((uint32_t) src[i]) << ((3-i) * 8);
419 return v;
420}
421
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000422static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700423{
424 int i;
425 if (dst_bytes > 4)
426 dst_bytes = 4;
427 for (i = 0; i < dst_bytes; i++)
428 dst[i] = src >> ((3-i) * 8);
429}
430
Jani Nikulabf13e812013-09-06 07:40:05 +0300431static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200432intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300433static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200434intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200435 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300436static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200437intel_dp_pps_init(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300438
Ville Syrjälä773538e82014-09-04 14:54:56 +0300439static void pps_lock(struct intel_dp *intel_dp)
440{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200441 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300442
443 /*
Lucas De Marchi40c7ae42017-11-13 16:46:38 -0800444 * See intel_power_sequencer_reset() why we need
Ville Syrjälä773538e82014-09-04 14:54:56 +0300445 * a power domain reference here.
446 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200447 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300448
449 mutex_lock(&dev_priv->pps_mutex);
450}
451
452static void pps_unlock(struct intel_dp *intel_dp)
453{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200454 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300455
456 mutex_unlock(&dev_priv->pps_mutex);
457
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200458 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300459}
460
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300461static void
462vlv_power_sequencer_kick(struct intel_dp *intel_dp)
463{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200464 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300465 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300466 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300467 bool pll_enabled, release_cl_override = false;
468 enum dpio_phy phy = DPIO_PHY(pipe);
469 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300470 uint32_t DP;
471
472 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
473 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200474 pipe_name(pipe), port_name(intel_dig_port->base.port)))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300475 return;
476
477 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200478 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300479
480 /* Preserve the BIOS-computed detected bit. This is
481 * supposed to be read-only.
482 */
483 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
484 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
485 DP |= DP_PORT_WIDTH(1);
486 DP |= DP_LINK_TRAIN_PAT_1;
487
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100488 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300489 DP |= DP_PIPE_SELECT_CHV(pipe);
490 else if (pipe == PIPE_B)
491 DP |= DP_PIPEB_SELECT;
492
Ville Syrjäläd288f652014-10-28 13:20:22 +0200493 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
494
495 /*
496 * The DPLL for the pipe must be enabled for this to work.
497 * So enable temporarily it if it's not already enabled.
498 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300499 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100500 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300501 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
502
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200503 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000504 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
505 DRM_ERROR("Failed to force on pll for pipe %c!\n",
506 pipe_name(pipe));
507 return;
508 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300509 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200510
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300511 /*
512 * Similar magic as in intel_dp_enable_port().
513 * We _must_ do this port enable + disable trick
514 * to make this power seqeuencer lock onto the port.
515 * Otherwise even VDD force bit won't work.
516 */
517 I915_WRITE(intel_dp->output_reg, DP);
518 POSTING_READ(intel_dp->output_reg);
519
520 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
521 POSTING_READ(intel_dp->output_reg);
522
523 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
524 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200525
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300526 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200527 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300528
529 if (release_cl_override)
530 chv_phy_powergate_ch(dev_priv, phy, ch, false);
531 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300532}
533
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200534static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
535{
536 struct intel_encoder *encoder;
537 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
538
539 /*
540 * We don't have power sequencer currently.
541 * Pick one that's not used by other ports.
542 */
543 for_each_intel_encoder(&dev_priv->drm, encoder) {
544 struct intel_dp *intel_dp;
545
546 if (encoder->type != INTEL_OUTPUT_DP &&
547 encoder->type != INTEL_OUTPUT_EDP)
548 continue;
549
550 intel_dp = enc_to_intel_dp(&encoder->base);
551
552 if (encoder->type == INTEL_OUTPUT_EDP) {
553 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
554 intel_dp->active_pipe != intel_dp->pps_pipe);
555
556 if (intel_dp->pps_pipe != INVALID_PIPE)
557 pipes &= ~(1 << intel_dp->pps_pipe);
558 } else {
559 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
560
561 if (intel_dp->active_pipe != INVALID_PIPE)
562 pipes &= ~(1 << intel_dp->active_pipe);
563 }
564 }
565
566 if (pipes == 0)
567 return INVALID_PIPE;
568
569 return ffs(pipes) - 1;
570}
571
Jani Nikulabf13e812013-09-06 07:40:05 +0300572static enum pipe
573vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
574{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200575 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jani Nikulabf13e812013-09-06 07:40:05 +0300576 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300577 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300578
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300579 lockdep_assert_held(&dev_priv->pps_mutex);
580
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300581 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300582 WARN_ON(!intel_dp_is_edp(intel_dp));
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300583
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200584 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
585 intel_dp->active_pipe != intel_dp->pps_pipe);
586
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300587 if (intel_dp->pps_pipe != INVALID_PIPE)
588 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300589
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200590 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300591
592 /*
593 * Didn't find one. This should not happen since there
594 * are two power sequencers and up to two eDP ports.
595 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200596 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300597 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300598
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200599 vlv_steal_power_sequencer(dev_priv, pipe);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300600 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300601
602 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
603 pipe_name(intel_dp->pps_pipe),
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200604 port_name(intel_dig_port->base.port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300605
606 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200607 intel_dp_init_panel_power_sequencer(intel_dp);
608 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300609
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300610 /*
611 * Even vdd force doesn't work until we've made
612 * the power sequencer lock in on the port.
613 */
614 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300615
616 return intel_dp->pps_pipe;
617}
618
Imre Deak78597992016-06-16 16:37:20 +0300619static int
620bxt_power_sequencer_idx(struct intel_dp *intel_dp)
621{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200622 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300623
624 lockdep_assert_held(&dev_priv->pps_mutex);
625
626 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300627 WARN_ON(!intel_dp_is_edp(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300628
629 /*
630 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
631 * mapping needs to be retrieved from VBT, for now just hard-code to
632 * use instance #0 always.
633 */
634 if (!intel_dp->pps_reset)
635 return 0;
636
637 intel_dp->pps_reset = false;
638
639 /*
640 * Only the HW needs to be reprogrammed, the SW state is fixed and
641 * has been setup during connector init.
642 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200643 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300644
645 return 0;
646}
647
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300648typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
649 enum pipe pipe);
650
651static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
652 enum pipe pipe)
653{
Imre Deak44cb7342016-08-10 14:07:29 +0300654 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300655}
656
657static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
658 enum pipe pipe)
659{
Imre Deak44cb7342016-08-10 14:07:29 +0300660 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300661}
662
663static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
664 enum pipe pipe)
665{
666 return true;
667}
668
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300669static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300670vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
671 enum port port,
672 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300673{
Jani Nikulabf13e812013-09-06 07:40:05 +0300674 enum pipe pipe;
675
Jani Nikulabf13e812013-09-06 07:40:05 +0300676 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300677 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300678 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300679
680 if (port_sel != PANEL_PORT_SELECT_VLV(port))
681 continue;
682
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300683 if (!pipe_check(dev_priv, pipe))
684 continue;
685
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300686 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300687 }
688
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300689 return INVALID_PIPE;
690}
691
692static void
693vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
694{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200695 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300696 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200697 enum port port = intel_dig_port->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300698
699 lockdep_assert_held(&dev_priv->pps_mutex);
700
701 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300702 /* first pick one where the panel is on */
703 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
704 vlv_pipe_has_pp_on);
705 /* didn't find one? pick one where vdd is on */
706 if (intel_dp->pps_pipe == INVALID_PIPE)
707 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
708 vlv_pipe_has_vdd_on);
709 /* didn't find one? pick one with just the correct port */
710 if (intel_dp->pps_pipe == INVALID_PIPE)
711 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
712 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300713
714 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
715 if (intel_dp->pps_pipe == INVALID_PIPE) {
716 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
717 port_name(port));
718 return;
719 }
720
721 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
722 port_name(port), pipe_name(intel_dp->pps_pipe));
723
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200724 intel_dp_init_panel_power_sequencer(intel_dp);
725 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300726}
727
Imre Deak78597992016-06-16 16:37:20 +0300728void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300729{
Ville Syrjälä773538e82014-09-04 14:54:56 +0300730 struct intel_encoder *encoder;
731
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100732 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200733 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300734 return;
735
736 /*
737 * We can't grab pps_mutex here due to deadlock with power_domain
738 * mutex when power_domain functions are called while holding pps_mutex.
739 * That also means that in order to use pps_pipe the code needs to
740 * hold both a power domain reference and pps_mutex, and the power domain
741 * reference get/put must be done while _not_ holding pps_mutex.
742 * pps_{lock,unlock}() do these steps in the correct order, so one
743 * should use them always.
744 */
745
Ville Syrjälä2f773472017-11-09 17:27:58 +0200746 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300747 struct intel_dp *intel_dp;
748
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200749 if (encoder->type != INTEL_OUTPUT_DP &&
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300750 encoder->type != INTEL_OUTPUT_EDP &&
751 encoder->type != INTEL_OUTPUT_DDI)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300752 continue;
753
754 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200755
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300756 /* Skip pure DVI/HDMI DDI encoders */
757 if (!i915_mmio_reg_valid(intel_dp->output_reg))
758 continue;
759
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200760 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
761
762 if (encoder->type != INTEL_OUTPUT_EDP)
763 continue;
764
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200765 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300766 intel_dp->pps_reset = true;
767 else
768 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300769 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300770}
771
Imre Deak8e8232d2016-06-16 16:37:21 +0300772struct pps_registers {
773 i915_reg_t pp_ctrl;
774 i915_reg_t pp_stat;
775 i915_reg_t pp_on;
776 i915_reg_t pp_off;
777 i915_reg_t pp_div;
778};
779
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200780static void intel_pps_get_registers(struct intel_dp *intel_dp,
Imre Deak8e8232d2016-06-16 16:37:21 +0300781 struct pps_registers *regs)
782{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200783 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak44cb7342016-08-10 14:07:29 +0300784 int pps_idx = 0;
785
Imre Deak8e8232d2016-06-16 16:37:21 +0300786 memset(regs, 0, sizeof(*regs));
787
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200788 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300789 pps_idx = bxt_power_sequencer_idx(intel_dp);
790 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
791 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300792
Imre Deak44cb7342016-08-10 14:07:29 +0300793 regs->pp_ctrl = PP_CONTROL(pps_idx);
794 regs->pp_stat = PP_STATUS(pps_idx);
795 regs->pp_on = PP_ON_DELAYS(pps_idx);
796 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -0200797 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
798 !HAS_PCH_ICP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300799 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300800}
801
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200802static i915_reg_t
803_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300804{
Imre Deak8e8232d2016-06-16 16:37:21 +0300805 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300806
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200807 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300808
809 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300810}
811
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200812static i915_reg_t
813_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300814{
Imre Deak8e8232d2016-06-16 16:37:21 +0300815 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300816
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200817 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300818
819 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300820}
821
Clint Taylor01527b32014-07-07 13:01:46 -0700822/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
823 This function only applicable when panel PM state is not to be tracked */
824static int edp_notify_handler(struct notifier_block *this, unsigned long code,
825 void *unused)
826{
827 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
828 edp_notifier);
Ville Syrjälä2f773472017-11-09 17:27:58 +0200829 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Clint Taylor01527b32014-07-07 13:01:46 -0700830
Jani Nikula1853a9d2017-08-18 12:30:20 +0300831 if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
Clint Taylor01527b32014-07-07 13:01:46 -0700832 return 0;
833
Ville Syrjälä773538e82014-09-04 14:54:56 +0300834 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300835
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100836 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300837 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200838 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300839 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300840
Imre Deak44cb7342016-08-10 14:07:29 +0300841 pp_ctrl_reg = PP_CONTROL(pipe);
842 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700843 pp_div = I915_READ(pp_div_reg);
844 pp_div &= PP_REFERENCE_DIVIDER_MASK;
845
846 /* 0x1F write to PP_DIV_REG sets max cycle delay */
847 I915_WRITE(pp_div_reg, pp_div | 0x1F);
848 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
849 msleep(intel_dp->panel_power_cycle_delay);
850 }
851
Ville Syrjälä773538e82014-09-04 14:54:56 +0300852 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300853
Clint Taylor01527b32014-07-07 13:01:46 -0700854 return 0;
855}
856
Daniel Vetter4be73782014-01-17 14:39:48 +0100857static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700858{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200859 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700860
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300861 lockdep_assert_held(&dev_priv->pps_mutex);
862
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100863 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300864 intel_dp->pps_pipe == INVALID_PIPE)
865 return false;
866
Jani Nikulabf13e812013-09-06 07:40:05 +0300867 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700868}
869
Daniel Vetter4be73782014-01-17 14:39:48 +0100870static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700871{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200872 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700873
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300874 lockdep_assert_held(&dev_priv->pps_mutex);
875
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100876 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300877 intel_dp->pps_pipe == INVALID_PIPE)
878 return false;
879
Ville Syrjälä773538e82014-09-04 14:54:56 +0300880 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700881}
882
Keith Packard9b984da2011-09-19 13:54:47 -0700883static void
884intel_dp_check_edp(struct intel_dp *intel_dp)
885{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200886 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700887
Jani Nikula1853a9d2017-08-18 12:30:20 +0300888 if (!intel_dp_is_edp(intel_dp))
Keith Packard9b984da2011-09-19 13:54:47 -0700889 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700890
Daniel Vetter4be73782014-01-17 14:39:48 +0100891 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700892 WARN(1, "eDP powered off while attempting aux channel communication.\n");
893 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300894 I915_READ(_pp_stat_reg(intel_dp)),
895 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700896 }
897}
898
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100899static uint32_t
900intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
901{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200902 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200903 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100904 uint32_t status;
905 bool done;
906
Daniel Vetteref04f002012-12-01 21:03:59 +0100907#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100908 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300909 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300910 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100911 else
Imre Deak713a6b662016-06-28 13:37:33 +0300912 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100913 if (!done)
914 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
915 has_aux_irq);
916#undef C
917
918 return status;
919}
920
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200921static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000922{
923 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200924 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000925
Ville Syrjäläa457f542016-03-02 17:22:17 +0200926 if (index)
927 return 0;
928
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000929 /*
930 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200931 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000932 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200933 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000934}
935
936static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
937{
938 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200939 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000940
941 if (index)
942 return 0;
943
Ville Syrjäläa457f542016-03-02 17:22:17 +0200944 /*
945 * The clock divider is based off the cdclk or PCH rawclk, and would
946 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
947 * divide by 2000 and use that
948 */
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200949 if (intel_dig_port->base.port == PORT_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200950 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200951 else
952 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000953}
954
955static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300956{
957 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200958 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300959
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200960 if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300961 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100962 switch (index) {
963 case 0: return 63;
964 case 1: return 72;
965 default: return 0;
966 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300967 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200968
969 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300970}
971
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000972static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
973{
974 /*
975 * SKL doesn't need us to program the AUX clock divider (Hardware will
976 * derive the clock from CDCLK automatically). We still implement the
977 * get_aux_clock_divider vfunc to plug-in into the existing code.
978 */
979 return index ? 0 : 1;
980}
981
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200982static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
983 bool has_aux_irq,
984 int send_bytes,
985 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000986{
987 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100988 struct drm_i915_private *dev_priv =
989 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000990 uint32_t precharge, timeout;
991
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100992 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000993 precharge = 3;
994 else
995 precharge = 5;
996
James Ausmus8f5f63d2017-10-12 14:30:37 -0700997 if (IS_BROADWELL(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000998 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
999 else
1000 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1001
1002 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +00001003 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001004 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001005 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001006 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001007 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001008 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1009 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001010 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001011}
1012
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001013static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1014 bool has_aux_irq,
1015 int send_bytes,
1016 uint32_t unused)
1017{
1018 return DP_AUX_CH_CTL_SEND_BUSY |
1019 DP_AUX_CH_CTL_DONE |
1020 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1021 DP_AUX_CH_CTL_TIME_OUT_ERROR |
James Ausmus6fa228b2017-10-12 14:30:36 -07001022 DP_AUX_CH_CTL_TIME_OUT_MAX |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001023 DP_AUX_CH_CTL_RECEIVE_ERROR |
1024 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001025 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001026 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1027}
1028
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001029static int
Chris Wilsonea5b2132010-08-04 13:50:23 +01001030intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +02001031 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001032 uint8_t *recv, int recv_size)
1033{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001034 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001035 struct drm_i915_private *dev_priv =
1036 to_i915(intel_dig_port->base.base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001037 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +01001038 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001039 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001040 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001041 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001042 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001043 bool vdd;
1044
Ville Syrjälä773538e82014-09-04 14:54:56 +03001045 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001046
Ville Syrjälä72c35002014-08-18 22:16:00 +03001047 /*
1048 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1049 * In such cases we want to leave VDD enabled and it's up to upper layers
1050 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1051 * ourselves.
1052 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001053 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001054
1055 /* dp aux is extremely sensitive to irq latency, hence request the
1056 * lowest possible wakeup latency and so prevent the cpu from going into
1057 * deep sleep states.
1058 */
1059 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001060
Keith Packard9b984da2011-09-19 13:54:47 -07001061 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001062
Jesse Barnes11bee432011-08-01 15:02:20 -07001063 /* Try to wait for any previous AUX channel activity */
1064 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001065 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001066 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1067 break;
1068 msleep(1);
1069 }
1070
1071 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001072 static u32 last_status = -1;
1073 const u32 status = I915_READ(ch_ctl);
1074
1075 if (status != last_status) {
1076 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1077 status);
1078 last_status = status;
1079 }
1080
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001081 ret = -EBUSY;
1082 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001083 }
1084
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001085 /* Only 5 data registers! */
1086 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1087 ret = -E2BIG;
1088 goto out;
1089 }
1090
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001091 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +00001092 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1093 has_aux_irq,
1094 send_bytes,
1095 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001096
Chris Wilsonbc866252013-07-21 16:00:03 +01001097 /* Must try at least 3 times according to DP spec */
1098 for (try = 0; try < 5; try++) {
1099 /* Load the send data into the aux channel data registers */
1100 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001101 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001102 intel_dp_pack_aux(send + i,
1103 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001104
Chris Wilsonbc866252013-07-21 16:00:03 +01001105 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001106 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001107
Chris Wilsonbc866252013-07-21 16:00:03 +01001108 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001109
Chris Wilsonbc866252013-07-21 16:00:03 +01001110 /* Clear done status and any errors */
1111 I915_WRITE(ch_ctl,
1112 status |
1113 DP_AUX_CH_CTL_DONE |
1114 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1115 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001116
Todd Previte74ebf292015-04-15 08:38:41 -07001117 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +01001118 continue;
Todd Previte74ebf292015-04-15 08:38:41 -07001119
1120 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1121 * 400us delay required for errors and timeouts
1122 * Timeout errors from the HW already meet this
1123 * requirement so skip to next iteration
1124 */
1125 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1126 usleep_range(400, 500);
1127 continue;
1128 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001129 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001130 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001131 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001132 }
1133
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001134 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001135 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001136 ret = -EBUSY;
1137 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001138 }
1139
Jim Bridee058c942015-05-27 10:21:48 -07001140done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001141 /* Check for timeout or receive error.
1142 * Timeouts occur when the sink is not connected
1143 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001144 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001145 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001146 ret = -EIO;
1147 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001148 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001149
1150 /* Timeouts occur when the device isn't connected, so they're
1151 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001152 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001153 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001154 ret = -ETIMEDOUT;
1155 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001156 }
1157
1158 /* Unload any bytes sent back from the other side */
1159 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1160 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001161
1162 /*
1163 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1164 * We have no idea of what happened so we return -EBUSY so
1165 * drm layer takes care for the necessary retries.
1166 */
1167 if (recv_bytes == 0 || recv_bytes > 20) {
1168 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1169 recv_bytes);
1170 /*
1171 * FIXME: This patch was created on top of a series that
1172 * organize the retries at drm level. There EBUSY should
1173 * also take care for 1ms wait before retrying.
1174 * That aux retries re-org is still needed and after that is
1175 * merged we remove this sleep from here.
1176 */
1177 usleep_range(1000, 1500);
1178 ret = -EBUSY;
1179 goto out;
1180 }
1181
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001182 if (recv_bytes > recv_size)
1183 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001184
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001185 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001186 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001187 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001188
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001189 ret = recv_bytes;
1190out:
1191 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1192
Jani Nikula884f19e2014-03-14 16:51:14 +02001193 if (vdd)
1194 edp_panel_vdd_off(intel_dp, false);
1195
Ville Syrjälä773538e82014-09-04 14:54:56 +03001196 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001197
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001198 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001199}
1200
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001201#define BARE_ADDRESS_SIZE 3
1202#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001203static ssize_t
1204intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001205{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001206 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1207 uint8_t txbuf[20], rxbuf[20];
1208 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001209 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001210
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001211 txbuf[0] = (msg->request << 4) |
1212 ((msg->address >> 16) & 0xf);
1213 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001214 txbuf[2] = msg->address & 0xff;
1215 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001216
Jani Nikula9d1a1032014-03-14 16:51:15 +02001217 switch (msg->request & ~DP_AUX_I2C_MOT) {
1218 case DP_AUX_NATIVE_WRITE:
1219 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001220 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001221 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001222 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001223
Jani Nikula9d1a1032014-03-14 16:51:15 +02001224 if (WARN_ON(txsize > 20))
1225 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001226
Ville Syrjälädd788092016-07-28 17:55:04 +03001227 WARN_ON(!msg->buffer != !msg->size);
1228
Imre Deakd81a67c2016-01-29 14:52:26 +02001229 if (msg->buffer)
1230 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001231
Jani Nikula9d1a1032014-03-14 16:51:15 +02001232 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1233 if (ret > 0) {
1234 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001235
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001236 if (ret > 1) {
1237 /* Number of bytes written in a short write. */
1238 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1239 } else {
1240 /* Return payload size. */
1241 ret = msg->size;
1242 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001243 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001244 break;
1245
1246 case DP_AUX_NATIVE_READ:
1247 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001248 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001249 rxsize = msg->size + 1;
1250
1251 if (WARN_ON(rxsize > 20))
1252 return -E2BIG;
1253
1254 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1255 if (ret > 0) {
1256 msg->reply = rxbuf[0] >> 4;
1257 /*
1258 * Assume happy day, and copy the data. The caller is
1259 * expected to check msg->reply before touching it.
1260 *
1261 * Return payload size.
1262 */
1263 ret--;
1264 memcpy(msg->buffer, rxbuf + 1, ret);
1265 }
1266 break;
1267
1268 default:
1269 ret = -EINVAL;
1270 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001271 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001272
Jani Nikula9d1a1032014-03-14 16:51:15 +02001273 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001274}
1275
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001276static enum port intel_aux_port(struct drm_i915_private *dev_priv,
1277 enum port port)
1278{
1279 const struct ddi_vbt_port_info *info =
1280 &dev_priv->vbt.ddi_port_info[port];
1281 enum port aux_port;
1282
1283 if (!info->alternate_aux_channel) {
1284 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1285 port_name(port), port_name(port));
1286 return port;
1287 }
1288
1289 switch (info->alternate_aux_channel) {
1290 case DP_AUX_A:
1291 aux_port = PORT_A;
1292 break;
1293 case DP_AUX_B:
1294 aux_port = PORT_B;
1295 break;
1296 case DP_AUX_C:
1297 aux_port = PORT_C;
1298 break;
1299 case DP_AUX_D:
1300 aux_port = PORT_D;
1301 break;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001302 case DP_AUX_F:
1303 aux_port = PORT_F;
1304 break;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001305 default:
1306 MISSING_CASE(info->alternate_aux_channel);
1307 aux_port = PORT_A;
1308 break;
1309 }
1310
1311 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1312 port_name(aux_port), port_name(port));
1313
1314 return aux_port;
1315}
1316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001317static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001318 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001319{
1320 switch (port) {
1321 case PORT_B:
1322 case PORT_C:
1323 case PORT_D:
1324 return DP_AUX_CH_CTL(port);
1325 default:
1326 MISSING_CASE(port);
1327 return DP_AUX_CH_CTL(PORT_B);
1328 }
1329}
1330
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001331static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001332 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001333{
1334 switch (port) {
1335 case PORT_B:
1336 case PORT_C:
1337 case PORT_D:
1338 return DP_AUX_CH_DATA(port, index);
1339 default:
1340 MISSING_CASE(port);
1341 return DP_AUX_CH_DATA(PORT_B, index);
1342 }
1343}
1344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001345static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001346 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001347{
1348 switch (port) {
1349 case PORT_A:
1350 return DP_AUX_CH_CTL(port);
1351 case PORT_B:
1352 case PORT_C:
1353 case PORT_D:
1354 return PCH_DP_AUX_CH_CTL(port);
1355 default:
1356 MISSING_CASE(port);
1357 return DP_AUX_CH_CTL(PORT_A);
1358 }
1359}
1360
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001361static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001362 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001363{
1364 switch (port) {
1365 case PORT_A:
1366 return DP_AUX_CH_DATA(port, index);
1367 case PORT_B:
1368 case PORT_C:
1369 case PORT_D:
1370 return PCH_DP_AUX_CH_DATA(port, index);
1371 default:
1372 MISSING_CASE(port);
1373 return DP_AUX_CH_DATA(PORT_A, index);
1374 }
1375}
1376
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001377static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001378 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001379{
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001380 switch (port) {
1381 case PORT_A:
1382 case PORT_B:
1383 case PORT_C:
1384 case PORT_D:
Rodrigo Vivi841b5ed72018-01-11 16:00:03 -02001385 case PORT_F:
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001386 return DP_AUX_CH_CTL(port);
1387 default:
1388 MISSING_CASE(port);
1389 return DP_AUX_CH_CTL(PORT_A);
1390 }
1391}
1392
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001393static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001394 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001395{
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001396 switch (port) {
1397 case PORT_A:
1398 case PORT_B:
1399 case PORT_C:
1400 case PORT_D:
Rodrigo Vivi841b5ed72018-01-11 16:00:03 -02001401 case PORT_F:
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001402 return DP_AUX_CH_DATA(port, index);
1403 default:
1404 MISSING_CASE(port);
1405 return DP_AUX_CH_DATA(PORT_A, index);
1406 }
1407}
1408
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001409static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001410 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001411{
1412 if (INTEL_INFO(dev_priv)->gen >= 9)
1413 return skl_aux_ctl_reg(dev_priv, port);
1414 else if (HAS_PCH_SPLIT(dev_priv))
1415 return ilk_aux_ctl_reg(dev_priv, port);
1416 else
1417 return g4x_aux_ctl_reg(dev_priv, port);
1418}
1419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001420static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001421 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001422{
1423 if (INTEL_INFO(dev_priv)->gen >= 9)
1424 return skl_aux_data_reg(dev_priv, port, index);
1425 else if (HAS_PCH_SPLIT(dev_priv))
1426 return ilk_aux_data_reg(dev_priv, port, index);
1427 else
1428 return g4x_aux_data_reg(dev_priv, port, index);
1429}
1430
1431static void intel_aux_reg_init(struct intel_dp *intel_dp)
1432{
1433 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001434 enum port port = intel_aux_port(dev_priv,
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001435 dp_to_dig_port(intel_dp)->base.port);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001436 int i;
1437
1438 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1439 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1440 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1441}
1442
Jani Nikula9d1a1032014-03-14 16:51:15 +02001443static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001444intel_dp_aux_fini(struct intel_dp *intel_dp)
1445{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001446 kfree(intel_dp->aux.name);
1447}
1448
Chris Wilson7a418e32016-06-24 14:00:14 +01001449static void
Mika Kaholab6339582016-09-09 14:10:52 +03001450intel_dp_aux_init(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001451{
Jani Nikula33ad6622014-03-14 16:51:16 +02001452 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001453 enum port port = intel_dig_port->base.port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001454
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001455 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001456 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001457
Chris Wilson7a418e32016-06-24 14:00:14 +01001458 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001459 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001460 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001461}
1462
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001463bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301464{
Jani Nikulafc603ca2017-10-09 12:29:58 +03001465 int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001466
Jani Nikulafc603ca2017-10-09 12:29:58 +03001467 return max_rate >= 540000;
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301468}
1469
Daniel Vetter0e503382014-07-04 11:26:04 -03001470static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001471intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001472 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001473{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001474 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001475 const struct dp_link_dpll *divisor = NULL;
1476 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001477
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001478 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001479 divisor = gen4_dpll;
1480 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001481 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001482 divisor = pch_dpll;
1483 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001484 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001485 divisor = chv_dpll;
1486 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001487 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001488 divisor = vlv_dpll;
1489 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001490 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001491
1492 if (divisor && count) {
1493 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001494 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001495 pipe_config->dpll = divisor[i].dpll;
1496 pipe_config->clock_set = true;
1497 break;
1498 }
1499 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001500 }
1501}
1502
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001503static void snprintf_int_array(char *str, size_t len,
1504 const int *array, int nelem)
1505{
1506 int i;
1507
1508 str[0] = '\0';
1509
1510 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001511 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001512 if (r >= len)
1513 return;
1514 str += r;
1515 len -= r;
1516 }
1517}
1518
1519static void intel_dp_print_rates(struct intel_dp *intel_dp)
1520{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001521 char str[128]; /* FIXME: too big for stack? */
1522
1523 if ((drm_debug & DRM_UT_KMS) == 0)
1524 return;
1525
Jani Nikula55cfc582017-03-28 17:59:04 +03001526 snprintf_int_array(str, sizeof(str),
1527 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001528 DRM_DEBUG_KMS("source rates: %s\n", str);
1529
Jani Nikula68f357c2017-03-28 17:59:05 +03001530 snprintf_int_array(str, sizeof(str),
1531 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001532 DRM_DEBUG_KMS("sink rates: %s\n", str);
1533
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001534 snprintf_int_array(str, sizeof(str),
1535 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001536 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001537}
1538
Ville Syrjälä50fec212015-03-12 17:10:34 +02001539int
1540intel_dp_max_link_rate(struct intel_dp *intel_dp)
1541{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001542 int len;
1543
Jani Nikulae6c0c642017-04-06 16:44:12 +03001544 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001545 if (WARN_ON(len <= 0))
1546 return 162000;
1547
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001548 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001549}
1550
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001551int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1552{
Jani Nikula8001b752017-03-28 17:59:03 +03001553 int i = intel_dp_rate_index(intel_dp->sink_rates,
1554 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001555
1556 if (WARN_ON(i < 0))
1557 i = 0;
1558
1559 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001560}
1561
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001562void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1563 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001564{
Jani Nikula68f357c2017-03-28 17:59:05 +03001565 /* eDP 1.4 rate select method. */
1566 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001567 *link_bw = 0;
1568 *rate_select =
1569 intel_dp_rate_select(intel_dp, port_clock);
1570 } else {
1571 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1572 *rate_select = 0;
1573 }
1574}
1575
Jani Nikulaf580bea2016-09-15 16:28:52 +03001576static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1577 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001578{
1579 int bpp, bpc;
1580
1581 bpp = pipe_config->pipe_bpp;
1582 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1583
1584 if (bpc > 0)
1585 bpp = min(bpp, 3*bpc);
1586
Manasi Navare611032b2017-01-24 08:21:49 -08001587 /* For DP Compliance we override the computed bpp for the pipe */
1588 if (intel_dp->compliance.test_data.bpc != 0) {
1589 pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc;
1590 pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
1591 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
1592 pipe_config->pipe_bpp);
1593 }
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001594 return bpp;
1595}
1596
Jim Bridedc911f52017-08-09 12:48:53 -07001597static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
1598 struct drm_display_mode *m2)
1599{
1600 bool bres = false;
1601
1602 if (m1 && m2)
1603 bres = (m1->hdisplay == m2->hdisplay &&
1604 m1->hsync_start == m2->hsync_start &&
1605 m1->hsync_end == m2->hsync_end &&
1606 m1->htotal == m2->htotal &&
1607 m1->vdisplay == m2->vdisplay &&
1608 m1->vsync_start == m2->vsync_start &&
1609 m1->vsync_end == m2->vsync_end &&
1610 m1->vtotal == m2->vtotal);
1611 return bres;
1612}
1613
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001614bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001615intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001616 struct intel_crtc_state *pipe_config,
1617 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001618{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001619 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001620 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001621 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001622 enum port port = encoder->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001623 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001624 struct intel_connector *intel_connector = intel_dp->attached_connector;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001625 struct intel_digital_connector_state *intel_conn_state =
1626 to_intel_digital_connector_state(conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001627 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001628 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001629 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001630 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001631 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301632 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001633 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001634 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001635 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001636 uint8_t link_bw, rate_select;
Jani Nikulab31e85e2017-05-18 14:10:25 +03001637 bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
1638 DP_DPCD_QUIRK_LIMITED_M_N);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301639
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001640 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001641 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301642
1643 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001644 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301645
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001646 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001647
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001648 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001649 pipe_config->has_pch_encoder = true;
1650
Vandana Kannanf769cd22014-08-05 07:51:22 -07001651 pipe_config->has_drrs = false;
Ville Syrjälä20ff39f2017-11-29 18:43:01 +02001652 if (IS_G4X(dev_priv) || port == PORT_A)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001653 pipe_config->has_audio = false;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001654 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001655 pipe_config->has_audio = intel_dp->has_audio;
1656 else
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001657 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001658
Jani Nikula1853a9d2017-08-18 12:30:20 +03001659 if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jim Bridedc911f52017-08-09 12:48:53 -07001660 struct drm_display_mode *panel_mode =
1661 intel_connector->panel.alt_fixed_mode;
1662 struct drm_display_mode *req_mode = &pipe_config->base.mode;
1663
1664 if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
1665 panel_mode = intel_connector->panel.fixed_mode;
1666
1667 drm_mode_debug_printmodeline(panel_mode);
1668
1669 intel_fixed_panel_mode(panel_mode, adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001670
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001671 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07001672 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001673 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001674 if (ret)
1675 return ret;
1676 }
1677
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001678 if (HAS_GMCH_DISPLAY(dev_priv))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001679 intel_gmch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001680 conn_state->scaling_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001681 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001682 intel_pch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001683 conn_state->scaling_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001684 }
1685
Ville Syrjälä050213892017-11-29 20:08:47 +02001686 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1687 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1688 return false;
1689
Daniel Vettercb1793c2012-06-04 18:39:21 +02001690 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001691 return false;
1692
Manasi Navareda15f7c2017-01-24 08:16:34 -08001693 /* Use values requested by Compliance Test Request */
1694 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
Jani Nikulaec990e22017-04-06 16:44:15 +03001695 int index;
1696
Manasi Navare140ef132017-06-08 13:41:03 -07001697 /* Validate the compliance test data since max values
1698 * might have changed due to link train fallback.
1699 */
1700 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1701 intel_dp->compliance.test_lane_count)) {
1702 index = intel_dp_rate_index(intel_dp->common_rates,
1703 intel_dp->num_common_rates,
1704 intel_dp->compliance.test_link_rate);
1705 if (index >= 0)
1706 min_clock = max_clock = index;
1707 min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
1708 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08001709 }
Daniel Vetter083f9562012-04-20 20:23:49 +02001710 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301711 "max bw %d pixel clock %iKHz\n",
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001712 max_lane_count, intel_dp->common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001713 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001714
Daniel Vetter36008362013-03-27 00:44:59 +01001715 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1716 * bpc in between. */
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001717 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001718 if (intel_dp_is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301719
1720 /* Get bpp from vbt only for panels that dont have bpp in edid */
1721 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001722 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001723 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001724 dev_priv->vbt.edp.bpp);
1725 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001726 }
1727
Jani Nikula344c5bb2014-09-09 11:25:13 +03001728 /*
1729 * Use the maximum clock and number of lanes the eDP panel
1730 * advertizes being capable of. The panels are generally
1731 * designed to support only a single clock and lane
1732 * configuration, and typically these values correspond to the
1733 * native resolution of the panel.
1734 */
1735 min_lane_count = max_lane_count;
1736 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001737 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001738
Daniel Vetter36008362013-03-27 00:44:59 +01001739 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001740 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1741 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001742
Dave Airliec6930992014-07-14 11:04:39 +10001743 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301744 for (lane_count = min_lane_count;
1745 lane_count <= max_lane_count;
1746 lane_count <<= 1) {
1747
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001748 link_clock = intel_dp->common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001749 link_avail = intel_dp_max_data_rate(link_clock,
1750 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001751
Daniel Vetter36008362013-03-27 00:44:59 +01001752 if (mode_rate <= link_avail) {
1753 goto found;
1754 }
1755 }
1756 }
1757 }
1758
1759 return false;
1760
1761found:
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001762 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001763 /*
1764 * See:
1765 * CEA-861-E - 5.1 Default Encoding Parameters
1766 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1767 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001768 pipe_config->limited_color_range =
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001769 bpp != 18 &&
1770 drm_default_rgb_quant_range(adjusted_mode) ==
1771 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001772 } else {
1773 pipe_config->limited_color_range =
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001774 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001775 }
1776
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001777 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301778
Daniel Vetter657445f2013-05-04 10:09:18 +02001779 pipe_config->pipe_bpp = bpp;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001780 pipe_config->port_clock = intel_dp->common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001781
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001782 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1783 &link_bw, &rate_select);
1784
1785 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1786 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001787 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001788 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1789 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001790
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001791 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001792 adjusted_mode->crtc_clock,
1793 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001794 &pipe_config->dp_m_n,
1795 reduce_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001796
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301797 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301798 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001799 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301800 intel_link_compute_m_n(bpp, lane_count,
1801 intel_connector->panel.downclock_mode->clock,
1802 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001803 &pipe_config->dp_m2_n2,
1804 reduce_m_n);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301805 }
1806
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001807 /*
1808 * DPLL0 VCO may need to be adjusted to get the correct
1809 * clock for eDP. This will affect cdclk as well.
1810 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03001811 if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001812 int vco;
1813
1814 switch (pipe_config->port_clock / 2) {
1815 case 108000:
1816 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001817 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001818 break;
1819 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001820 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001821 break;
1822 }
1823
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001824 to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001825 }
1826
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001827 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001828 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001829
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001830 intel_psr_compute_config(intel_dp, pipe_config);
1831
Daniel Vetter36008362013-03-27 00:44:59 +01001832 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001833}
1834
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001835void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001836 int link_rate, uint8_t lane_count,
1837 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001838{
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001839 intel_dp->link_rate = link_rate;
1840 intel_dp->lane_count = lane_count;
1841 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001842}
1843
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001844static void intel_dp_prepare(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001845 const struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001846{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001847 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001848 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001849 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02001850 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001851 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001852
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001853 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1854 pipe_config->lane_count,
1855 intel_crtc_has_type(pipe_config,
1856 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001857
Keith Packard417e8222011-11-01 19:54:11 -07001858 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001859 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001860 *
1861 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001862 * SNB CPU
1863 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001864 * CPT PCH
1865 *
1866 * IBX PCH and CPU are the same for almost everything,
1867 * except that the CPU DP PLL is configured in this
1868 * register
1869 *
1870 * CPT PCH is quite different, having many bits moved
1871 * to the TRANS_DP_CTL register instead. That
1872 * configuration happens (oddly) in ironlake_pch_enable
1873 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001874
Keith Packard417e8222011-11-01 19:54:11 -07001875 /* Preserve the BIOS-computed detected bit. This is
1876 * supposed to be read-only.
1877 */
1878 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001879
Keith Packard417e8222011-11-01 19:54:11 -07001880 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001881 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001882 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001883
Keith Packard417e8222011-11-01 19:54:11 -07001884 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001885
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001886 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001887 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1888 intel_dp->DP |= DP_SYNC_HS_HIGH;
1889 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1890 intel_dp->DP |= DP_SYNC_VS_HIGH;
1891 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1892
Jani Nikula6aba5b62013-10-04 15:08:10 +03001893 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001894 intel_dp->DP |= DP_ENHANCED_FRAMING;
1895
Daniel Vetter7c62a162013-06-01 17:16:20 +02001896 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001897 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001898 u32 trans_dp;
1899
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001900 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001901
1902 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1903 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1904 trans_dp |= TRANS_DP_ENH_FRAMING;
1905 else
1906 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1907 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001908 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001909 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001910 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001911
1912 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1913 intel_dp->DP |= DP_SYNC_HS_HIGH;
1914 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1915 intel_dp->DP |= DP_SYNC_VS_HIGH;
1916 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1917
Jani Nikula6aba5b62013-10-04 15:08:10 +03001918 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001919 intel_dp->DP |= DP_ENHANCED_FRAMING;
1920
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001921 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001922 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001923 else if (crtc->pipe == PIPE_B)
1924 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001925 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001926}
1927
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001928#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1929#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001930
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001931#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1932#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001933
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001934#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1935#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001936
Ville Syrjälä46bd8382017-10-31 22:51:22 +02001937static void intel_pps_verify_state(struct intel_dp *intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03001938
Daniel Vetter4be73782014-01-17 14:39:48 +01001939static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001940 u32 mask,
1941 u32 value)
1942{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001943 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001944 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001945
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001946 lockdep_assert_held(&dev_priv->pps_mutex);
1947
Ville Syrjälä46bd8382017-10-31 22:51:22 +02001948 intel_pps_verify_state(intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03001949
Jani Nikulabf13e812013-09-06 07:40:05 +03001950 pp_stat_reg = _pp_stat_reg(intel_dp);
1951 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001952
1953 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001954 mask, value,
1955 I915_READ(pp_stat_reg),
1956 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001957
Chris Wilson9036ff02016-06-30 15:33:09 +01001958 if (intel_wait_for_register(dev_priv,
1959 pp_stat_reg, mask, value,
1960 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001961 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001962 I915_READ(pp_stat_reg),
1963 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001964
1965 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001966}
1967
Daniel Vetter4be73782014-01-17 14:39:48 +01001968static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001969{
1970 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001971 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001972}
1973
Daniel Vetter4be73782014-01-17 14:39:48 +01001974static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001975{
Keith Packardbd943152011-09-18 23:09:52 -07001976 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001977 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001978}
Keith Packardbd943152011-09-18 23:09:52 -07001979
Daniel Vetter4be73782014-01-17 14:39:48 +01001980static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001981{
Abhay Kumard28d4732016-01-22 17:39:04 -08001982 ktime_t panel_power_on_time;
1983 s64 panel_power_off_duration;
1984
Keith Packard99ea7122011-11-01 19:57:50 -07001985 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001986
Abhay Kumard28d4732016-01-22 17:39:04 -08001987 /* take the difference of currrent time and panel power off time
1988 * and then make panel wait for t11_t12 if needed. */
1989 panel_power_on_time = ktime_get_boottime();
1990 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1991
Paulo Zanonidce56b32013-12-19 14:29:40 -02001992 /* When we disable the VDD override bit last we have to do the manual
1993 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001994 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1995 wait_remaining_ms_from_jiffies(jiffies,
1996 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001997
Daniel Vetter4be73782014-01-17 14:39:48 +01001998 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001999}
Keith Packardbd943152011-09-18 23:09:52 -07002000
Daniel Vetter4be73782014-01-17 14:39:48 +01002001static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002002{
2003 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2004 intel_dp->backlight_on_delay);
2005}
2006
Daniel Vetter4be73782014-01-17 14:39:48 +01002007static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002008{
2009 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2010 intel_dp->backlight_off_delay);
2011}
Keith Packard99ea7122011-11-01 19:57:50 -07002012
Keith Packard832dd3c2011-11-01 19:34:06 -07002013/* Read the current pp_control value, unlocking the register if it
2014 * is locked
2015 */
2016
Jesse Barnes453c5422013-03-28 09:55:41 -07002017static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002018{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002019 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07002020 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002021
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002022 lockdep_assert_held(&dev_priv->pps_mutex);
2023
Jani Nikulabf13e812013-09-06 07:40:05 +03002024 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002025 if (WARN_ON(!HAS_DDI(dev_priv) &&
2026 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302027 control &= ~PANEL_UNLOCK_MASK;
2028 control |= PANEL_UNLOCK_REGS;
2029 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002030 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002031}
2032
Ville Syrjälä951468f2014-09-04 14:55:31 +03002033/*
2034 * Must be paired with edp_panel_vdd_off().
2035 * Must hold pps_mutex around the whole on/off sequence.
2036 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2037 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002038static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002039{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002040 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak4e6e1a52014-03-27 17:45:11 +02002041 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002042 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002043 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002044 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002045
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002046 lockdep_assert_held(&dev_priv->pps_mutex);
2047
Jani Nikula1853a9d2017-08-18 12:30:20 +03002048 if (!intel_dp_is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002049 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002050
Egbert Eich2c623c12014-11-25 12:54:57 +01002051 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002052 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002053
Daniel Vetter4be73782014-01-17 14:39:48 +01002054 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002055 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002056
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002057 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002058
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002059 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002060 port_name(intel_dig_port->base.port));
Keith Packardbd943152011-09-18 23:09:52 -07002061
Daniel Vetter4be73782014-01-17 14:39:48 +01002062 if (!edp_have_panel_power(intel_dp))
2063 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002064
Jesse Barnes453c5422013-03-28 09:55:41 -07002065 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002066 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002067
Jani Nikulabf13e812013-09-06 07:40:05 +03002068 pp_stat_reg = _pp_stat_reg(intel_dp);
2069 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002070
2071 I915_WRITE(pp_ctrl_reg, pp);
2072 POSTING_READ(pp_ctrl_reg);
2073 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2074 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002075 /*
2076 * If the panel wasn't on, delay before accessing aux channel
2077 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002078 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002079 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002080 port_name(intel_dig_port->base.port));
Keith Packardf01eca22011-09-28 16:48:10 -07002081 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002082 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002083
2084 return need_to_disable;
2085}
2086
Ville Syrjälä951468f2014-09-04 14:55:31 +03002087/*
2088 * Must be paired with intel_edp_panel_vdd_off() or
2089 * intel_edp_panel_off().
2090 * Nested calls to these functions are not allowed since
2091 * we drop the lock. Caller must use some higher level
2092 * locking to prevent nested calls from other threads.
2093 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002094void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002095{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002096 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002097
Jani Nikula1853a9d2017-08-18 12:30:20 +03002098 if (!intel_dp_is_edp(intel_dp))
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002099 return;
2100
Ville Syrjälä773538e82014-09-04 14:54:56 +03002101 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002102 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002103 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002104
Rob Clarke2c719b2014-12-15 13:56:32 -05002105 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002106 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002107}
2108
Daniel Vetter4be73782014-01-17 14:39:48 +01002109static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002110{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002111 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002112 struct intel_digital_port *intel_dig_port =
2113 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002114 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002115 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002116
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002117 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002118
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002119 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002120
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002121 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002122 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002123
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002124 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002125 port_name(intel_dig_port->base.port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002126
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002127 pp = ironlake_get_pp_control(intel_dp);
2128 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002129
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002130 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2131 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002132
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002133 I915_WRITE(pp_ctrl_reg, pp);
2134 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002135
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002136 /* Make sure sequencer is idle before allowing subsequent activity */
2137 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2138 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002139
Imre Deak5a162e22016-08-10 14:07:30 +03002140 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002141 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002142
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002143 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002144}
2145
Daniel Vetter4be73782014-01-17 14:39:48 +01002146static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002147{
2148 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2149 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002150
Ville Syrjälä773538e82014-09-04 14:54:56 +03002151 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002152 if (!intel_dp->want_panel_vdd)
2153 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002154 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002155}
2156
Imre Deakaba86892014-07-30 15:57:31 +03002157static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2158{
2159 unsigned long delay;
2160
2161 /*
2162 * Queue the timer to fire a long time from now (relative to the power
2163 * down delay) to keep the panel power up across a sequence of
2164 * operations.
2165 */
2166 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2167 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2168}
2169
Ville Syrjälä951468f2014-09-04 14:55:31 +03002170/*
2171 * Must be paired with edp_panel_vdd_on().
2172 * Must hold pps_mutex around the whole on/off sequence.
2173 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2174 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002175static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002176{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002177 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002178
2179 lockdep_assert_held(&dev_priv->pps_mutex);
2180
Jani Nikula1853a9d2017-08-18 12:30:20 +03002181 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002182 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002183
Rob Clarke2c719b2014-12-15 13:56:32 -05002184 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002185 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002186
Keith Packardbd943152011-09-18 23:09:52 -07002187 intel_dp->want_panel_vdd = false;
2188
Imre Deakaba86892014-07-30 15:57:31 +03002189 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002190 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002191 else
2192 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002193}
2194
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002195static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002196{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002197 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002198 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002199 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002200
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002201 lockdep_assert_held(&dev_priv->pps_mutex);
2202
Jani Nikula1853a9d2017-08-18 12:30:20 +03002203 if (!intel_dp_is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002204 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002205
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002206 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002207 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packard99ea7122011-11-01 19:57:50 -07002208
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002209 if (WARN(edp_have_panel_power(intel_dp),
2210 "eDP port %c panel power already on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002211 port_name(dp_to_dig_port(intel_dp)->base.port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002212 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002213
Daniel Vetter4be73782014-01-17 14:39:48 +01002214 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002215
Jani Nikulabf13e812013-09-06 07:40:05 +03002216 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002217 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002218 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002219 /* ILK workaround: disable reset around power sequence */
2220 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002221 I915_WRITE(pp_ctrl_reg, pp);
2222 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002223 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002224
Imre Deak5a162e22016-08-10 14:07:30 +03002225 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002226 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002227 pp |= PANEL_POWER_RESET;
2228
Jesse Barnes453c5422013-03-28 09:55:41 -07002229 I915_WRITE(pp_ctrl_reg, pp);
2230 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002231
Daniel Vetter4be73782014-01-17 14:39:48 +01002232 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002233 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002234
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002235 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002236 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002237 I915_WRITE(pp_ctrl_reg, pp);
2238 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002239 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002240}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002241
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002242void intel_edp_panel_on(struct intel_dp *intel_dp)
2243{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002244 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002245 return;
2246
2247 pps_lock(intel_dp);
2248 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002249 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002250}
2251
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002252
2253static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002254{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002255 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002256 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002257 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002258
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002259 lockdep_assert_held(&dev_priv->pps_mutex);
2260
Jani Nikula1853a9d2017-08-18 12:30:20 +03002261 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002262 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002263
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002264 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002265 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002266
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002267 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002268 port_name(dp_to_dig_port(intel_dp)->base.port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002269
Jesse Barnes453c5422013-03-28 09:55:41 -07002270 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002271 /* We need to switch off panel power _and_ force vdd, for otherwise some
2272 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002273 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002274 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002275
Jani Nikulabf13e812013-09-06 07:40:05 +03002276 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002277
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002278 intel_dp->want_panel_vdd = false;
2279
Jesse Barnes453c5422013-03-28 09:55:41 -07002280 I915_WRITE(pp_ctrl_reg, pp);
2281 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002282
Daniel Vetter4be73782014-01-17 14:39:48 +01002283 wait_panel_off(intel_dp);
Manasi Navared7ba25b2017-10-04 09:48:26 -07002284 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002285
2286 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002287 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002288}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002289
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002290void intel_edp_panel_off(struct intel_dp *intel_dp)
2291{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002292 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002293 return;
2294
2295 pps_lock(intel_dp);
2296 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002297 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002298}
2299
Jani Nikula1250d102014-08-12 17:11:39 +03002300/* Enable backlight in the panel power control. */
2301static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002302{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002303 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002304 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002305 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002306
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002307 /*
2308 * If we enable the backlight right away following a panel power
2309 * on, we may see slight flicker as the panel syncs with the eDP
2310 * link. So delay a bit to make sure the image is solid before
2311 * allowing it to appear.
2312 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002313 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002314
Ville Syrjälä773538e82014-09-04 14:54:56 +03002315 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002316
Jesse Barnes453c5422013-03-28 09:55:41 -07002317 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002318 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002319
Jani Nikulabf13e812013-09-06 07:40:05 +03002320 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002321
2322 I915_WRITE(pp_ctrl_reg, pp);
2323 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002324
Ville Syrjälä773538e82014-09-04 14:54:56 +03002325 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002326}
2327
Jani Nikula1250d102014-08-12 17:11:39 +03002328/* Enable backlight PWM and backlight PP control. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002329void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2330 const struct drm_connector_state *conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002331{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002332 struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2333
Jani Nikula1853a9d2017-08-18 12:30:20 +03002334 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002335 return;
2336
2337 DRM_DEBUG_KMS("\n");
2338
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002339 intel_panel_enable_backlight(crtc_state, conn_state);
Jani Nikula1250d102014-08-12 17:11:39 +03002340 _intel_edp_backlight_on(intel_dp);
2341}
2342
2343/* Disable backlight in the panel power control. */
2344static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002345{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002346 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002347 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002348 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002349
Jani Nikula1853a9d2017-08-18 12:30:20 +03002350 if (!intel_dp_is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07002351 return;
2352
Ville Syrjälä773538e82014-09-04 14:54:56 +03002353 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002354
Jesse Barnes453c5422013-03-28 09:55:41 -07002355 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002356 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002357
Jani Nikulabf13e812013-09-06 07:40:05 +03002358 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002359
2360 I915_WRITE(pp_ctrl_reg, pp);
2361 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002362
Ville Syrjälä773538e82014-09-04 14:54:56 +03002363 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002364
Paulo Zanonidce56b32013-12-19 14:29:40 -02002365 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002366 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002367}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002368
Jani Nikula1250d102014-08-12 17:11:39 +03002369/* Disable backlight PP control and backlight PWM. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002370void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002371{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002372 struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2373
Jani Nikula1853a9d2017-08-18 12:30:20 +03002374 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002375 return;
2376
2377 DRM_DEBUG_KMS("\n");
2378
2379 _intel_edp_backlight_off(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002380 intel_panel_disable_backlight(old_conn_state);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002381}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002382
Jani Nikula73580fb72014-08-12 17:11:41 +03002383/*
2384 * Hook for controlling the panel power control backlight through the bl_power
2385 * sysfs attribute. Take care to handle multiple calls.
2386 */
2387static void intel_edp_backlight_power(struct intel_connector *connector,
2388 bool enable)
2389{
2390 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002391 bool is_enabled;
2392
Ville Syrjälä773538e82014-09-04 14:54:56 +03002393 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002394 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002395 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002396
2397 if (is_enabled == enable)
2398 return;
2399
Jani Nikula23ba9372014-08-27 14:08:43 +03002400 DRM_DEBUG_KMS("panel power control backlight %s\n",
2401 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002402
2403 if (enable)
2404 _intel_edp_backlight_on(intel_dp);
2405 else
2406 _intel_edp_backlight_off(intel_dp);
2407}
2408
Ville Syrjälä64e10772015-10-29 21:26:01 +02002409static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2410{
2411 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2412 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2413 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2414
2415 I915_STATE_WARN(cur_state != state,
2416 "DP port %c state assertion failure (expected %s, current %s)\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002417 port_name(dig_port->base.port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002418 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002419}
2420#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2421
2422static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2423{
2424 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2425
2426 I915_STATE_WARN(cur_state != state,
2427 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002428 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002429}
2430#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2431#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2432
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002433static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002434 const struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002435{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002436 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002437 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002438
Ville Syrjälä64e10772015-10-29 21:26:01 +02002439 assert_pipe_disabled(dev_priv, crtc->pipe);
2440 assert_dp_port_disabled(intel_dp);
2441 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002442
Ville Syrjäläabfce942015-10-29 21:26:03 +02002443 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002444 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002445
2446 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2447
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002448 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002449 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2450 else
2451 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2452
2453 I915_WRITE(DP_A, intel_dp->DP);
2454 POSTING_READ(DP_A);
2455 udelay(500);
2456
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002457 /*
2458 * [DevILK] Work around required when enabling DP PLL
2459 * while a pipe is enabled going to FDI:
2460 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2461 * 2. Program DP PLL enable
2462 */
2463 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002464 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002465
Daniel Vetter07679352012-09-06 22:15:42 +02002466 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002467
Daniel Vetter07679352012-09-06 22:15:42 +02002468 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002469 POSTING_READ(DP_A);
2470 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002471}
2472
Ville Syrjäläadc10302017-10-31 22:51:14 +02002473static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
2474 const struct intel_crtc_state *old_crtc_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002475{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002476 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002477 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002478
Ville Syrjälä64e10772015-10-29 21:26:01 +02002479 assert_pipe_disabled(dev_priv, crtc->pipe);
2480 assert_dp_port_disabled(intel_dp);
2481 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002482
Ville Syrjäläabfce942015-10-29 21:26:03 +02002483 DRM_DEBUG_KMS("disabling eDP PLL\n");
2484
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002485 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002486
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002487 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002488 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002489 udelay(200);
2490}
2491
Ville Syrjälä857c4162017-10-27 12:45:23 +03002492static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2493{
2494 /*
2495 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2496 * be capable of signalling downstream hpd with a long pulse.
2497 * Whether or not that means D3 is safe to use is not clear,
2498 * but let's assume so until proven otherwise.
2499 *
2500 * FIXME should really check all downstream ports...
2501 */
2502 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2503 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
2504 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2505}
2506
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002507/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002508void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002509{
2510 int ret, i;
2511
2512 /* Should have a valid DPCD by this point */
2513 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2514 return;
2515
2516 if (mode != DRM_MODE_DPMS_ON) {
Ville Syrjälä857c4162017-10-27 12:45:23 +03002517 if (downstream_hpd_needs_d0(intel_dp))
2518 return;
2519
Jani Nikula9d1a1032014-03-14 16:51:15 +02002520 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2521 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002522 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002523 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2524
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002525 /*
2526 * When turning on, we need to retry for 1ms to give the sink
2527 * time to wake up.
2528 */
2529 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002530 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2531 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002532 if (ret == 1)
2533 break;
2534 msleep(1);
2535 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002536
2537 if (ret == 1 && lspcon->active)
2538 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002539 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002540
2541 if (ret != 1)
2542 DRM_DEBUG_KMS("failed to %s sink power state\n",
2543 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002544}
2545
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002546static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2547 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002548{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002549 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002550 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002551 enum port port = encoder->port;
Imre Deak6d129be2014-03-05 16:20:54 +02002552 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002553 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002554
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002555 if (!intel_display_power_get_if_enabled(dev_priv,
2556 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002557 return false;
2558
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002559 ret = false;
2560
Imre Deak6d129be2014-03-05 16:20:54 +02002561 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002562
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002563 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002564 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002565
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002566 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002567 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002568 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002569 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002570
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002571 for_each_pipe(dev_priv, p) {
2572 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2573 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2574 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002575 ret = true;
2576
2577 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002578 }
2579 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002580
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002581 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002582 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002583 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002584 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2585 } else {
2586 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002587 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002588
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002589 ret = true;
2590
2591out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002592 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002593
2594 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002595}
2596
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002597static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002598 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002599{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002600 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002601 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002602 u32 tmp, flags = 0;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002603 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02002604 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002605
Ville Syrjäläe1214b92017-10-27 22:31:23 +03002606 if (encoder->type == INTEL_OUTPUT_EDP)
2607 pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
2608 else
2609 pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002610
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002611 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002612
2613 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002614
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002615 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002616 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2617
2618 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002619 flags |= DRM_MODE_FLAG_PHSYNC;
2620 else
2621 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002622
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002623 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002624 flags |= DRM_MODE_FLAG_PVSYNC;
2625 else
2626 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002627 } else {
2628 if (tmp & DP_SYNC_HS_HIGH)
2629 flags |= DRM_MODE_FLAG_PHSYNC;
2630 else
2631 flags |= DRM_MODE_FLAG_NHSYNC;
2632
2633 if (tmp & DP_SYNC_VS_HIGH)
2634 flags |= DRM_MODE_FLAG_PVSYNC;
2635 else
2636 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002637 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002638
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002639 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002640
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002641 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002642 pipe_config->limited_color_range = true;
2643
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002644 pipe_config->lane_count =
2645 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2646
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002647 intel_dp_get_m_n(crtc, pipe_config);
2648
Ville Syrjälä18442d02013-09-13 16:00:08 +03002649 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002650 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002651 pipe_config->port_clock = 162000;
2652 else
2653 pipe_config->port_clock = 270000;
2654 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002655
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002656 pipe_config->base.adjusted_mode.crtc_clock =
2657 intel_dotclock_calculate(pipe_config->port_clock,
2658 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002659
Jani Nikula1853a9d2017-08-18 12:30:20 +03002660 if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02002661 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002662 /*
2663 * This is a big fat ugly hack.
2664 *
2665 * Some machines in UEFI boot mode provide us a VBT that has 18
2666 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2667 * unknown we fail to light up. Yet the same BIOS boots up with
2668 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2669 * max, not what it tells us to use.
2670 *
2671 * Note: This will still be broken if the eDP panel is not lit
2672 * up by the BIOS, and thus we can't get the mode at module
2673 * load.
2674 */
2675 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002676 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2677 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002678 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002679}
2680
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002681static void intel_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002682 const struct intel_crtc_state *old_crtc_state,
2683 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002684{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002685 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002686
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002687 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02002688 intel_audio_codec_disable(encoder,
2689 old_crtc_state, old_conn_state);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002690
2691 /* Make sure the panel is off before trying to change the mode. But also
2692 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002693 intel_edp_panel_vdd_on(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002694 intel_edp_backlight_off(old_conn_state);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002695 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002696 intel_edp_panel_off(intel_dp);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002697}
2698
2699static void g4x_disable_dp(struct intel_encoder *encoder,
2700 const struct intel_crtc_state *old_crtc_state,
2701 const struct drm_connector_state *old_conn_state)
2702{
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002703 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Daniel Vetter37398502012-09-06 22:15:44 +02002704
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002705 /* disable the port before the pipe on g4x */
Ville Syrjäläadc10302017-10-31 22:51:14 +02002706 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002707}
2708
2709static void ilk_disable_dp(struct intel_encoder *encoder,
2710 const struct intel_crtc_state *old_crtc_state,
2711 const struct drm_connector_state *old_conn_state)
2712{
2713 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2714}
2715
2716static void vlv_disable_dp(struct intel_encoder *encoder,
2717 const struct intel_crtc_state *old_crtc_state,
2718 const struct drm_connector_state *old_conn_state)
2719{
2720 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2721
2722 intel_psr_disable(intel_dp, old_crtc_state);
2723
2724 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Jesse Barnesd240f202010-08-13 15:43:26 -07002725}
2726
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002727static void ilk_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002728 const struct intel_crtc_state *old_crtc_state,
2729 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002730{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002731 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002732 enum port port = encoder->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002733
Ville Syrjäläadc10302017-10-31 22:51:14 +02002734 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002735
2736 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002737 if (port == PORT_A)
Ville Syrjäläadc10302017-10-31 22:51:14 +02002738 ironlake_edp_pll_off(intel_dp, old_crtc_state);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002739}
2740
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002741static void vlv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002742 const struct intel_crtc_state *old_crtc_state,
2743 const struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002744{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002745 intel_dp_link_down(encoder, old_crtc_state);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002746}
2747
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002748static void chv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002749 const struct intel_crtc_state *old_crtc_state,
2750 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002751{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002752 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002753
Ville Syrjäläadc10302017-10-31 22:51:14 +02002754 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002755
Ville Syrjäläa5805162015-05-26 20:42:30 +03002756 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002757
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002758 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002759 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002760
Ville Syrjäläa5805162015-05-26 20:42:30 +03002761 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002762}
2763
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002764static void
2765_intel_dp_set_link_train(struct intel_dp *intel_dp,
2766 uint32_t *DP,
2767 uint8_t dp_train_pat)
2768{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002769 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002770 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002771 enum port port = intel_dig_port->base.port;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002772
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002773 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2774 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2775 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2776
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002777 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002778 uint32_t temp = I915_READ(DP_TP_CTL(port));
2779
2780 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2781 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2782 else
2783 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2784
2785 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2786 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2787 case DP_TRAINING_PATTERN_DISABLE:
2788 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2789
2790 break;
2791 case DP_TRAINING_PATTERN_1:
2792 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2793 break;
2794 case DP_TRAINING_PATTERN_2:
2795 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2796 break;
2797 case DP_TRAINING_PATTERN_3:
2798 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2799 break;
2800 }
2801 I915_WRITE(DP_TP_CTL(port), temp);
2802
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002803 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002804 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002805 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2806
2807 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2808 case DP_TRAINING_PATTERN_DISABLE:
2809 *DP |= DP_LINK_TRAIN_OFF_CPT;
2810 break;
2811 case DP_TRAINING_PATTERN_1:
2812 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2813 break;
2814 case DP_TRAINING_PATTERN_2:
2815 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2816 break;
2817 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002818 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002819 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2820 break;
2821 }
2822
2823 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002824 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002825 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2826 else
2827 *DP &= ~DP_LINK_TRAIN_MASK;
2828
2829 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2830 case DP_TRAINING_PATTERN_DISABLE:
2831 *DP |= DP_LINK_TRAIN_OFF;
2832 break;
2833 case DP_TRAINING_PATTERN_1:
2834 *DP |= DP_LINK_TRAIN_PAT_1;
2835 break;
2836 case DP_TRAINING_PATTERN_2:
2837 *DP |= DP_LINK_TRAIN_PAT_2;
2838 break;
2839 case DP_TRAINING_PATTERN_3:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002840 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002841 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2842 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002843 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002844 *DP |= DP_LINK_TRAIN_PAT_2;
2845 }
2846 break;
2847 }
2848 }
2849}
2850
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002851static void intel_dp_enable_port(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002852 const struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002853{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002854 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002855
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002856 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002857
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002858 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002859
2860 /*
2861 * Magic for VLV/CHV. We _must_ first set up the register
2862 * without actually enabling the port, and then do another
2863 * write to enable the port. Otherwise link training will
2864 * fail when the power sequencer is freshly used for this port.
2865 */
2866 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002867 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002868 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002869
2870 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2871 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002872}
2873
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002874static void intel_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002875 const struct intel_crtc_state *pipe_config,
2876 const struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002877{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002878 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vettere8cb4552012-07-01 13:05:48 +02002879 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002880 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002881 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002882 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002883
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002884 if (WARN_ON(dp_reg & DP_PORT_EN))
2885 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002886
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002887 pps_lock(intel_dp);
2888
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002889 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläadc10302017-10-31 22:51:14 +02002890 vlv_init_panel_power_sequencer(encoder, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002891
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002892 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002893
2894 edp_panel_vdd_on(intel_dp);
2895 edp_panel_on(intel_dp);
2896 edp_panel_vdd_off(intel_dp, true);
2897
2898 pps_unlock(intel_dp);
2899
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002900 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002901 unsigned int lane_mask = 0x0;
2902
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002903 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002904 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002905
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002906 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2907 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002908 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002909
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002910 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2911 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002912 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002913
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002914 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002915 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002916 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002917 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002918 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002919}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002920
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002921static void g4x_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002922 const struct intel_crtc_state *pipe_config,
2923 const struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002924{
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002925 intel_enable_dp(encoder, pipe_config, conn_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002926 intel_edp_backlight_on(pipe_config, conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002927}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002928
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002929static void vlv_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002930 const struct intel_crtc_state *pipe_config,
2931 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002932{
Jani Nikula828f5c62013-09-05 16:44:45 +03002933 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2934
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002935 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002936 intel_psr_enable(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002937}
2938
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002939static void g4x_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002940 const struct intel_crtc_state *pipe_config,
2941 const struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002942{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002943 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002944 enum port port = encoder->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002945
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002946 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002947
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002948 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002949 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002950 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002951}
2952
Ville Syrjälä83b84592014-10-16 21:29:51 +03002953static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2954{
2955 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002956 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002957 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03002958 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002959
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02002960 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2961
Ville Syrjäläd1586942017-02-08 19:52:54 +02002962 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2963 return;
2964
Ville Syrjälä83b84592014-10-16 21:29:51 +03002965 edp_panel_vdd_off_sync(intel_dp);
2966
2967 /*
2968 * VLV seems to get confused when multiple power seqeuencers
2969 * have the same port selected (even if only one has power/vdd
2970 * enabled). The failure manifests as vlv_wait_port_ready() failing
2971 * CHV on the other hand doesn't seem to mind having the same port
2972 * selected in multiple power seqeuencers, but let's clear the
2973 * port select always when logically disconnecting a power sequencer
2974 * from a port.
2975 */
2976 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002977 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä83b84592014-10-16 21:29:51 +03002978 I915_WRITE(pp_on_reg, 0);
2979 POSTING_READ(pp_on_reg);
2980
2981 intel_dp->pps_pipe = INVALID_PIPE;
2982}
2983
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002984static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002985 enum pipe pipe)
2986{
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002987 struct intel_encoder *encoder;
2988
2989 lockdep_assert_held(&dev_priv->pps_mutex);
2990
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002991 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002992 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002993 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002994
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02002995 if (encoder->type != INTEL_OUTPUT_DP &&
2996 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002997 continue;
2998
2999 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003000 port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003001
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003002 WARN(intel_dp->active_pipe == pipe,
3003 "stealing pipe %c power sequencer from active (e)DP port %c\n",
3004 pipe_name(pipe), port_name(port));
3005
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003006 if (intel_dp->pps_pipe != pipe)
3007 continue;
3008
3009 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03003010 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003011
3012 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003013 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003014 }
3015}
3016
Ville Syrjäläadc10302017-10-31 22:51:14 +02003017static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
3018 const struct intel_crtc_state *crtc_state)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003019{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003020 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003021 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003022 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003023
3024 lockdep_assert_held(&dev_priv->pps_mutex);
3025
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003026 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003027
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003028 if (intel_dp->pps_pipe != INVALID_PIPE &&
3029 intel_dp->pps_pipe != crtc->pipe) {
3030 /*
3031 * If another power sequencer was being used on this
3032 * port previously make sure to turn off vdd there while
3033 * we still have control of it.
3034 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003035 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003036 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003037
3038 /*
3039 * We may be stealing the power
3040 * sequencer from another port.
3041 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003042 vlv_steal_power_sequencer(dev_priv, crtc->pipe);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003043
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003044 intel_dp->active_pipe = crtc->pipe;
3045
Jani Nikula1853a9d2017-08-18 12:30:20 +03003046 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003047 return;
3048
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003049 /* now it's all ours */
3050 intel_dp->pps_pipe = crtc->pipe;
3051
3052 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
Ville Syrjäläadc10302017-10-31 22:51:14 +02003053 pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003054
3055 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003056 intel_dp_init_panel_power_sequencer(intel_dp);
3057 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003058}
3059
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003060static void vlv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003061 const struct intel_crtc_state *pipe_config,
3062 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003063{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003064 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003065
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003066 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003067}
3068
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003069static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003070 const struct intel_crtc_state *pipe_config,
3071 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003072{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003073 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003074
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003075 vlv_phy_pre_pll_enable(encoder, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003076}
3077
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003078static void chv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003079 const struct intel_crtc_state *pipe_config,
3080 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003081{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003082 chv_phy_pre_encoder_enable(encoder, pipe_config);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003083
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003084 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003085
3086 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003087 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003088}
3089
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003090static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003091 const struct intel_crtc_state *pipe_config,
3092 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003093{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003094 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003095
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003096 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003097}
3098
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003099static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003100 const struct intel_crtc_state *old_crtc_state,
3101 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003102{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003103 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003104}
3105
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003106/*
3107 * Fetch AUX CH registers 0x202 - 0x207 which contain
3108 * link status information
3109 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003110bool
Keith Packard93f62da2011-11-01 19:45:03 -07003111intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003112{
Lyude9f085eb2016-04-13 10:58:33 -04003113 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3114 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003115}
3116
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303117static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
3118{
3119 uint8_t psr_caps = 0;
3120
Imre Deak9bacd4b2017-05-10 12:21:48 +03003121 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
3122 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303123 return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
3124}
3125
3126static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
3127{
3128 uint8_t dprx = 0;
3129
Imre Deak9bacd4b2017-05-10 12:21:48 +03003130 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
3131 &dprx) != 1)
3132 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303133 return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
3134}
3135
Chris Wilsona76f73d2017-01-14 10:51:13 +00003136static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303137{
3138 uint8_t alpm_caps = 0;
3139
Imre Deak9bacd4b2017-05-10 12:21:48 +03003140 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
3141 &alpm_caps) != 1)
3142 return false;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303143 return alpm_caps & DP_ALPM_CAP;
3144}
3145
Paulo Zanoni11002442014-06-13 18:45:41 -03003146/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003147uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003148intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003149{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003150 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003151 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003152
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03003153 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003154 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3155 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003156 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303157 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003158 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303159 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003160 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303161 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003162 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303163 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003164}
3165
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003166uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003167intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3168{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003169 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003170 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003171
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003172 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003173 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3174 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3175 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3176 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3177 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3179 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303180 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3181 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003182 default:
3183 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3184 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003185 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003186 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3188 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3189 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3190 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3191 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3192 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003194 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303195 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003196 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003197 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003198 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303199 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3200 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3201 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3202 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3203 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3204 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3205 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003206 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303207 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003208 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003209 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003210 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303211 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3212 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3214 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3215 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003216 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003218 }
3219 } else {
3220 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303221 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3222 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3223 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3224 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3225 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3226 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003228 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303229 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003230 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003231 }
3232}
3233
Daniel Vetter5829975c2015-04-16 11:36:52 +02003234static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003235{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003236 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003237 unsigned long demph_reg_value, preemph_reg_value,
3238 uniqtranscale_reg_value;
3239 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003240
3241 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303242 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003243 preemph_reg_value = 0x0004000;
3244 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003246 demph_reg_value = 0x2B405555;
3247 uniqtranscale_reg_value = 0x552AB83A;
3248 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303249 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003250 demph_reg_value = 0x2B404040;
3251 uniqtranscale_reg_value = 0x5548B83A;
3252 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303253 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003254 demph_reg_value = 0x2B245555;
3255 uniqtranscale_reg_value = 0x5560B83A;
3256 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303257 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003258 demph_reg_value = 0x2B405555;
3259 uniqtranscale_reg_value = 0x5598DA3A;
3260 break;
3261 default:
3262 return 0;
3263 }
3264 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303265 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003266 preemph_reg_value = 0x0002000;
3267 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303268 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003269 demph_reg_value = 0x2B404040;
3270 uniqtranscale_reg_value = 0x5552B83A;
3271 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303272 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003273 demph_reg_value = 0x2B404848;
3274 uniqtranscale_reg_value = 0x5580B83A;
3275 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303276 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003277 demph_reg_value = 0x2B404040;
3278 uniqtranscale_reg_value = 0x55ADDA3A;
3279 break;
3280 default:
3281 return 0;
3282 }
3283 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303284 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003285 preemph_reg_value = 0x0000000;
3286 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003288 demph_reg_value = 0x2B305555;
3289 uniqtranscale_reg_value = 0x5570B83A;
3290 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003292 demph_reg_value = 0x2B2B4040;
3293 uniqtranscale_reg_value = 0x55ADDA3A;
3294 break;
3295 default:
3296 return 0;
3297 }
3298 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303299 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003300 preemph_reg_value = 0x0006000;
3301 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003303 demph_reg_value = 0x1B405555;
3304 uniqtranscale_reg_value = 0x55ADDA3A;
3305 break;
3306 default:
3307 return 0;
3308 }
3309 break;
3310 default:
3311 return 0;
3312 }
3313
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003314 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3315 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003316
3317 return 0;
3318}
3319
Daniel Vetter5829975c2015-04-16 11:36:52 +02003320static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003321{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003322 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3323 u32 deemph_reg_value, margin_reg_value;
3324 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003325 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003326
3327 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003329 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303330 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003331 deemph_reg_value = 128;
3332 margin_reg_value = 52;
3333 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303334 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003335 deemph_reg_value = 128;
3336 margin_reg_value = 77;
3337 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303338 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003339 deemph_reg_value = 128;
3340 margin_reg_value = 102;
3341 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303342 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003343 deemph_reg_value = 128;
3344 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003345 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003346 break;
3347 default:
3348 return 0;
3349 }
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003352 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303353 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003354 deemph_reg_value = 85;
3355 margin_reg_value = 78;
3356 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303357 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003358 deemph_reg_value = 85;
3359 margin_reg_value = 116;
3360 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303361 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003362 deemph_reg_value = 85;
3363 margin_reg_value = 154;
3364 break;
3365 default:
3366 return 0;
3367 }
3368 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303369 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003370 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003372 deemph_reg_value = 64;
3373 margin_reg_value = 104;
3374 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003376 deemph_reg_value = 64;
3377 margin_reg_value = 154;
3378 break;
3379 default:
3380 return 0;
3381 }
3382 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303383 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003384 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303385 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003386 deemph_reg_value = 43;
3387 margin_reg_value = 154;
3388 break;
3389 default:
3390 return 0;
3391 }
3392 break;
3393 default:
3394 return 0;
3395 }
3396
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003397 chv_set_phy_signal_level(encoder, deemph_reg_value,
3398 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003399
3400 return 0;
3401}
3402
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003403static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003404gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003405{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003406 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003407
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003408 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303409 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003410 default:
3411 signal_levels |= DP_VOLTAGE_0_4;
3412 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303413 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003414 signal_levels |= DP_VOLTAGE_0_6;
3415 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303416 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003417 signal_levels |= DP_VOLTAGE_0_8;
3418 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303419 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003420 signal_levels |= DP_VOLTAGE_1_2;
3421 break;
3422 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003423 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303424 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003425 default:
3426 signal_levels |= DP_PRE_EMPHASIS_0;
3427 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303428 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003429 signal_levels |= DP_PRE_EMPHASIS_3_5;
3430 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303431 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003432 signal_levels |= DP_PRE_EMPHASIS_6;
3433 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303434 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003435 signal_levels |= DP_PRE_EMPHASIS_9_5;
3436 break;
3437 }
3438 return signal_levels;
3439}
3440
Zhenyu Wange3421a12010-04-08 09:43:27 +08003441/* Gen6's DP voltage swing and pre-emphasis control */
3442static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003443gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003444{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003445 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3446 DP_TRAIN_PRE_EMPHASIS_MASK);
3447 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303448 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3449 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003450 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303451 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003452 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303453 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3454 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003455 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303456 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3457 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003458 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303459 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3460 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003461 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003462 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003463 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3464 "0x%x\n", signal_levels);
3465 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003466 }
3467}
3468
Keith Packard1a2eb462011-11-16 16:26:07 -08003469/* Gen7's DP voltage swing and pre-emphasis control */
3470static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003471gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003472{
3473 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3474 DP_TRAIN_PRE_EMPHASIS_MASK);
3475 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303476 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003477 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003479 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003481 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3482
Sonika Jindalbd600182014-08-08 16:23:41 +05303483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003484 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303485 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003486 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3487
Sonika Jindalbd600182014-08-08 16:23:41 +05303488 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003489 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003491 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3492
3493 default:
3494 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3495 "0x%x\n", signal_levels);
3496 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3497 }
3498}
3499
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003500void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003501intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003502{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003503 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Paulo Zanonif0a34242012-12-06 16:51:50 -02003504 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003505 enum port port = intel_dig_port->base.port;
David Weinehallf8896f52015-06-25 11:11:03 +03003506 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003507 uint8_t train_set = intel_dp->train_set[0];
3508
Rodrigo Vivid509af62017-08-29 16:22:24 -07003509 if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
3510 signal_levels = bxt_signal_levels(intel_dp);
3511 } else if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003512 signal_levels = ddi_signal_levels(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07003513 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003514 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003515 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003516 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003517 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003518 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003519 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003520 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003521 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003522 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003523 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3524 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003525 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003526 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3527 }
3528
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303529 if (mask)
3530 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3531
3532 DRM_DEBUG_KMS("Using vswing level %d\n",
3533 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3534 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3535 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3536 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003537
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003538 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003539
3540 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3541 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003542}
3543
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003544void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003545intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3546 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003547{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003548 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003549 struct drm_i915_private *dev_priv =
3550 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003551
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003552 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003553
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003554 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003555 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003556}
3557
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003558void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003559{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003560 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak3ab9c632013-05-03 12:57:41 +03003561 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003562 enum port port = intel_dig_port->base.port;
Imre Deak3ab9c632013-05-03 12:57:41 +03003563 uint32_t val;
3564
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003565 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003566 return;
3567
3568 val = I915_READ(DP_TP_CTL(port));
3569 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3570 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3571 I915_WRITE(DP_TP_CTL(port), val);
3572
3573 /*
3574 * On PORT_A we can have only eDP in SST mode. There the only reason
3575 * we need to set idle transmission mode is to work around a HW issue
3576 * where we enable the pipe while not in idle link-training mode.
3577 * In this case there is requirement to wait for a minimum number of
3578 * idle patterns to be sent.
3579 */
3580 if (port == PORT_A)
3581 return;
3582
Chris Wilsona7670172016-06-30 15:33:10 +01003583 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3584 DP_TP_STATUS_IDLE_DONE,
3585 DP_TP_STATUS_IDLE_DONE,
3586 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003587 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3588}
3589
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003590static void
Ville Syrjäläadc10302017-10-31 22:51:14 +02003591intel_dp_link_down(struct intel_encoder *encoder,
3592 const struct intel_crtc_state *old_crtc_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003593{
Ville Syrjäläadc10302017-10-31 22:51:14 +02003594 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3595 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3596 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
3597 enum port port = encoder->port;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003598 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003599
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003600 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003601 return;
3602
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003603 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003604 return;
3605
Zhao Yakui28c97732009-10-09 11:39:41 +08003606 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003607
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003608 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003609 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003610 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003611 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003612 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003613 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003614 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3615 else
3616 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003617 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003618 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003619 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003620 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003621
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003622 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3623 I915_WRITE(intel_dp->output_reg, DP);
3624 POSTING_READ(intel_dp->output_reg);
3625
3626 /*
3627 * HW workaround for IBX, we need to move the port
3628 * to transcoder A after disabling it to allow the
3629 * matching HDMI port to be enabled on transcoder A.
3630 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003631 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003632 /*
3633 * We get CPU/PCH FIFO underruns on the other pipe when
3634 * doing the workaround. Sweep them under the rug.
3635 */
3636 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3637 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3638
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003639 /* always enable with pattern 1 (as per spec) */
3640 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3641 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3642 I915_WRITE(intel_dp->output_reg, DP);
3643 POSTING_READ(intel_dp->output_reg);
3644
3645 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003646 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003647 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003648
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003649 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003650 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3651 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003652 }
3653
Keith Packardf01eca22011-09-28 16:48:10 -07003654 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003655
3656 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003657
3658 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3659 pps_lock(intel_dp);
3660 intel_dp->active_pipe = INVALID_PIPE;
3661 pps_unlock(intel_dp);
3662 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003663}
3664
Imre Deak24e807e2016-10-24 19:33:28 +03003665bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003666intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003667{
Lyude9f085eb2016-04-13 10:58:33 -04003668 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3669 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003670 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003671
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003672 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003673
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003674 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3675}
3676
3677static bool
3678intel_edp_init_dpcd(struct intel_dp *intel_dp)
3679{
3680 struct drm_i915_private *dev_priv =
3681 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3682
3683 /* this function is meant to be called only once */
3684 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3685
3686 if (!intel_dp_read_dpcd(intel_dp))
3687 return false;
3688
Jani Nikula84c36752017-05-18 14:10:23 +03003689 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3690 drm_dp_is_branch(intel_dp->dpcd));
Imre Deak12a47a422016-10-24 19:33:29 +03003691
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003692 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3693 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3694 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3695
3696 /* Check if the panel supports PSR */
3697 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3698 intel_dp->psr_dpcd,
3699 sizeof(intel_dp->psr_dpcd));
3700 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3701 dev_priv->psr.sink_support = true;
3702 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3703 }
3704
3705 if (INTEL_GEN(dev_priv) >= 9 &&
3706 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3707 uint8_t frame_sync_cap;
3708
3709 dev_priv->psr.sink_support = true;
Imre Deak9bacd4b2017-05-10 12:21:48 +03003710 if (drm_dp_dpcd_readb(&intel_dp->aux,
3711 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3712 &frame_sync_cap) != 1)
3713 frame_sync_cap = 0;
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003714 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3715 /* PSR2 needs frame sync as well */
3716 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3717 DRM_DEBUG_KMS("PSR2 %s on sink",
3718 dev_priv->psr.psr2_support ? "supported" : "not supported");
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303719
3720 if (dev_priv->psr.psr2_support) {
3721 dev_priv->psr.y_cord_support =
3722 intel_dp_get_y_cord_status(intel_dp);
3723 dev_priv->psr.colorimetry_support =
3724 intel_dp_get_colorimetry_status(intel_dp);
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303725 dev_priv->psr.alpm =
3726 intel_dp_get_alpm_status(intel_dp);
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303727 }
3728
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003729 }
3730
Jani Nikula7c838e22017-10-26 17:29:31 +03003731 /*
3732 * Read the eDP display control registers.
3733 *
3734 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3735 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3736 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3737 * method). The display control registers should read zero if they're
3738 * not supported anyway.
3739 */
3740 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003741 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3742 sizeof(intel_dp->edp_dpcd))
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003743 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003744 intel_dp->edp_dpcd);
3745
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003746 /* Read the eDP 1.4+ supported link rates. */
3747 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003748 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3749 int i;
3750
3751 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3752 sink_rates, sizeof(sink_rates));
3753
3754 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3755 int val = le16_to_cpu(sink_rates[i]);
3756
3757 if (val == 0)
3758 break;
3759
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003760 /* Value read multiplied by 200kHz gives the per-lane
3761 * link rate in kHz. The source rates are, however,
3762 * stored in terms of LS_Clk kHz. The full conversion
3763 * back to symbols is
3764 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3765 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003766 intel_dp->sink_rates[i] = (val * 200) / 10;
3767 }
3768 intel_dp->num_sink_rates = i;
3769 }
3770
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003771 /*
3772 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3773 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3774 */
Jani Nikula68f357c2017-03-28 17:59:05 +03003775 if (intel_dp->num_sink_rates)
3776 intel_dp->use_rate_select = true;
3777 else
3778 intel_dp_set_sink_rates(intel_dp);
3779
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003780 intel_dp_set_common_rates(intel_dp);
3781
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003782 return true;
3783}
3784
3785
3786static bool
3787intel_dp_get_dpcd(struct intel_dp *intel_dp)
3788{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003789 u8 sink_count;
3790
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003791 if (!intel_dp_read_dpcd(intel_dp))
3792 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003793
Jani Nikula68f357c2017-03-28 17:59:05 +03003794 /* Don't clobber cached eDP rates. */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003795 if (!intel_dp_is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003796 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003797 intel_dp_set_common_rates(intel_dp);
3798 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003799
Jani Nikula27dbefb2017-04-06 16:44:17 +03003800 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303801 return false;
3802
3803 /*
3804 * Sink count can change between short pulse hpd hence
3805 * a member variable in intel_dp will track any changes
3806 * between short pulse interrupts.
3807 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003808 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303809
3810 /*
3811 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3812 * a dongle is present but no display. Unless we require to know
3813 * if a dongle is present or not, we don't need to update
3814 * downstream port information. So, an early return here saves
3815 * time from performing other operations which are not required.
3816 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003817 if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303818 return false;
3819
Imre Deakc726ad02016-10-24 19:33:24 +03003820 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003821 return true; /* native DP sink */
3822
3823 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3824 return true; /* no per-port downstream info */
3825
Lyude9f085eb2016-04-13 10:58:33 -04003826 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3827 intel_dp->downstream_ports,
3828 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003829 return false; /* downstream port status fetch failed */
3830
3831 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003832}
3833
Dave Airlie0e32b392014-05-02 14:02:48 +10003834static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003835intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003836{
Jani Nikula010b9b32017-04-06 16:44:16 +03003837 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003838
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003839 if (!i915_modparams.enable_dp_mst)
Nathan Schulte7cc96132016-03-15 10:14:05 -05003840 return false;
3841
Dave Airlie0e32b392014-05-02 14:02:48 +10003842 if (!intel_dp->can_mst)
3843 return false;
3844
3845 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3846 return false;
3847
Jani Nikula010b9b32017-04-06 16:44:16 +03003848 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003849 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003850
Jani Nikula010b9b32017-04-06 16:44:16 +03003851 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003852}
3853
3854static void
3855intel_dp_configure_mst(struct intel_dp *intel_dp)
3856{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003857 if (!i915_modparams.enable_dp_mst)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003858 return;
3859
3860 if (!intel_dp->can_mst)
3861 return;
3862
3863 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3864
3865 if (intel_dp->is_mst)
3866 DRM_DEBUG_KMS("Sink is MST capable\n");
3867 else
3868 DRM_DEBUG_KMS("Sink is not MST capable\n");
3869
3870 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3871 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003872}
3873
Maarten Lankhorst93313532017-11-10 12:34:59 +01003874static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
3875 struct intel_crtc_state *crtc_state, bool disable_wa)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003876{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003877 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003878 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003880 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003881 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003882 int count = 0;
3883 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003884
3885 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003886 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003887 ret = -EIO;
3888 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003889 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003890
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003891 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003892 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003893 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003894 ret = -EIO;
3895 goto out;
3896 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003897
Rodrigo Vivic6297842015-11-05 10:50:20 -08003898 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003899 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003900
3901 if (drm_dp_dpcd_readb(&intel_dp->aux,
3902 DP_TEST_SINK_MISC, &buf) < 0) {
3903 ret = -EIO;
3904 goto out;
3905 }
3906 count = buf & DP_TEST_COUNT_MASK;
3907 } while (--attempts && count);
3908
3909 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003910 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003911 ret = -ETIMEDOUT;
3912 }
3913
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003914 out:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003915 if (disable_wa)
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003916 hsw_enable_ips(crtc_state);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003917 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003918}
3919
Maarten Lankhorst93313532017-11-10 12:34:59 +01003920static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
3921 struct intel_crtc_state *crtc_state)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003922{
3923 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003924 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003926 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003927 int ret;
3928
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003929 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3930 return -EIO;
3931
3932 if (!(buf & DP_TEST_CRC_SUPPORTED))
3933 return -ENOTTY;
3934
3935 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3936 return -EIO;
3937
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003938 if (buf & DP_TEST_SINK_START) {
Maarten Lankhorst93313532017-11-10 12:34:59 +01003939 ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003940 if (ret)
3941 return ret;
3942 }
3943
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003944 hsw_disable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003945
3946 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3947 buf | DP_TEST_SINK_START) < 0) {
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003948 hsw_enable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003949 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003950 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003951
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003952 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003953 return 0;
3954}
3955
Maarten Lankhorst93313532017-11-10 12:34:59 +01003956int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003957{
3958 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003959 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003961 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003962 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003963 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003964
Maarten Lankhorst93313532017-11-10 12:34:59 +01003965 ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003966 if (ret)
3967 return ret;
3968
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003969 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003970 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003971
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003972 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003973 DP_TEST_SINK_MISC, &buf) < 0) {
3974 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003975 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003976 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003977 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003978
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003979 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003980
3981 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003982 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3983 ret = -ETIMEDOUT;
3984 goto stop;
3985 }
3986
3987 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3988 ret = -EIO;
3989 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003990 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003991
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003992stop:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003993 intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003994 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003995}
3996
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003997static bool
3998intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3999{
Jani Nikula010b9b32017-04-06 16:44:16 +03004000 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
4001 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004002}
4003
Dave Airlie0e32b392014-05-02 14:02:48 +10004004static bool
4005intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4006{
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004007 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
4008 sink_irq_vector, DP_DPRX_ESI_LEN) ==
4009 DP_DPRX_ESI_LEN;
Dave Airlie0e32b392014-05-02 14:02:48 +10004010}
4011
Todd Previtec5d5ab72015-04-15 08:38:38 -07004012static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004013{
Manasi Navareda15f7c2017-01-24 08:16:34 -08004014 int status = 0;
Manasi Navare140ef132017-06-08 13:41:03 -07004015 int test_link_rate;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004016 uint8_t test_lane_count, test_link_bw;
4017 /* (DP CTS 1.2)
4018 * 4.3.1.11
4019 */
4020 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4021 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4022 &test_lane_count);
4023
4024 if (status <= 0) {
4025 DRM_DEBUG_KMS("Lane count read failed\n");
4026 return DP_TEST_NAK;
4027 }
4028 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004029
4030 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4031 &test_link_bw);
4032 if (status <= 0) {
4033 DRM_DEBUG_KMS("Link Rate read failed\n");
4034 return DP_TEST_NAK;
4035 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08004036 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Manasi Navare140ef132017-06-08 13:41:03 -07004037
4038 /* Validate the requested link rate and lane count */
4039 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4040 test_lane_count))
Manasi Navareda15f7c2017-01-24 08:16:34 -08004041 return DP_TEST_NAK;
4042
4043 intel_dp->compliance.test_lane_count = test_lane_count;
4044 intel_dp->compliance.test_link_rate = test_link_rate;
4045
4046 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004047}
4048
4049static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4050{
Manasi Navare611032b2017-01-24 08:21:49 -08004051 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004052 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004053 __be16 h_width, v_height;
4054 int status = 0;
4055
4056 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004057 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4058 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004059 if (status <= 0) {
4060 DRM_DEBUG_KMS("Test pattern read failed\n");
4061 return DP_TEST_NAK;
4062 }
4063 if (test_pattern != DP_COLOR_RAMP)
4064 return DP_TEST_NAK;
4065
4066 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4067 &h_width, 2);
4068 if (status <= 0) {
4069 DRM_DEBUG_KMS("H Width read failed\n");
4070 return DP_TEST_NAK;
4071 }
4072
4073 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4074 &v_height, 2);
4075 if (status <= 0) {
4076 DRM_DEBUG_KMS("V Height read failed\n");
4077 return DP_TEST_NAK;
4078 }
4079
Jani Nikula010b9b32017-04-06 16:44:16 +03004080 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4081 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004082 if (status <= 0) {
4083 DRM_DEBUG_KMS("TEST MISC read failed\n");
4084 return DP_TEST_NAK;
4085 }
4086 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4087 return DP_TEST_NAK;
4088 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4089 return DP_TEST_NAK;
4090 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4091 case DP_TEST_BIT_DEPTH_6:
4092 intel_dp->compliance.test_data.bpc = 6;
4093 break;
4094 case DP_TEST_BIT_DEPTH_8:
4095 intel_dp->compliance.test_data.bpc = 8;
4096 break;
4097 default:
4098 return DP_TEST_NAK;
4099 }
4100
4101 intel_dp->compliance.test_data.video_pattern = test_pattern;
4102 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4103 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4104 /* Set test active flag here so userspace doesn't interrupt things */
4105 intel_dp->compliance.test_active = 1;
4106
4107 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004108}
4109
4110static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4111{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004112 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004113 struct intel_connector *intel_connector = intel_dp->attached_connector;
4114 struct drm_connector *connector = &intel_connector->base;
4115
4116 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004117 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004118 intel_dp->aux.i2c_defer_count > 6) {
4119 /* Check EDID read for NACKs, DEFERs and corruption
4120 * (DP CTS 1.2 Core r1.1)
4121 * 4.2.2.4 : Failed EDID read, I2C_NAK
4122 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4123 * 4.2.2.6 : EDID corruption detected
4124 * Use failsafe mode for all cases
4125 */
4126 if (intel_dp->aux.i2c_nack_count > 0 ||
4127 intel_dp->aux.i2c_defer_count > 0)
4128 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4129 intel_dp->aux.i2c_nack_count,
4130 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004131 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004132 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304133 struct edid *block = intel_connector->detect_edid;
4134
4135 /* We have to write the checksum
4136 * of the last block read
4137 */
4138 block += intel_connector->detect_edid->extensions;
4139
Jani Nikula010b9b32017-04-06 16:44:16 +03004140 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4141 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004142 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4143
4144 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004145 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004146 }
4147
4148 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004149 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004150
Todd Previtec5d5ab72015-04-15 08:38:38 -07004151 return test_result;
4152}
4153
4154static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4155{
4156 uint8_t test_result = DP_TEST_NAK;
4157 return test_result;
4158}
4159
4160static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4161{
4162 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004163 uint8_t request = 0;
4164 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004165
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004166 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004167 if (status <= 0) {
4168 DRM_DEBUG_KMS("Could not read test request from sink\n");
4169 goto update_status;
4170 }
4171
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004172 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004173 case DP_TEST_LINK_TRAINING:
4174 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004175 response = intel_dp_autotest_link_training(intel_dp);
4176 break;
4177 case DP_TEST_LINK_VIDEO_PATTERN:
4178 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004179 response = intel_dp_autotest_video_pattern(intel_dp);
4180 break;
4181 case DP_TEST_LINK_EDID_READ:
4182 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004183 response = intel_dp_autotest_edid(intel_dp);
4184 break;
4185 case DP_TEST_LINK_PHY_TEST_PATTERN:
4186 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004187 response = intel_dp_autotest_phy_pattern(intel_dp);
4188 break;
4189 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004190 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004191 break;
4192 }
4193
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004194 if (response & DP_TEST_ACK)
4195 intel_dp->compliance.test_type = request;
4196
Todd Previtec5d5ab72015-04-15 08:38:38 -07004197update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004198 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004199 if (status <= 0)
4200 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004201}
4202
Dave Airlie0e32b392014-05-02 14:02:48 +10004203static int
4204intel_dp_check_mst_status(struct intel_dp *intel_dp)
4205{
4206 bool bret;
4207
4208 if (intel_dp->is_mst) {
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004209 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
Dave Airlie0e32b392014-05-02 14:02:48 +10004210 int ret = 0;
4211 int retry;
4212 bool handled;
4213 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4214go_again:
4215 if (bret == true) {
4216
4217 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004218 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004219 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004220 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4221 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004222 intel_dp_stop_link_train(intel_dp);
4223 }
4224
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004225 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004226 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4227
4228 if (handled) {
4229 for (retry = 0; retry < 3; retry++) {
4230 int wret;
4231 wret = drm_dp_dpcd_write(&intel_dp->aux,
4232 DP_SINK_COUNT_ESI+1,
4233 &esi[1], 3);
4234 if (wret == 3) {
4235 break;
4236 }
4237 }
4238
4239 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4240 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004241 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004242 goto go_again;
4243 }
4244 } else
4245 ret = 0;
4246
4247 return ret;
4248 } else {
4249 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4250 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4251 intel_dp->is_mst = false;
4252 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4253 /* send a hotplug event */
4254 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4255 }
4256 }
4257 return -EINVAL;
4258}
4259
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304260static void
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004261intel_dp_retrain_link(struct intel_dp *intel_dp)
4262{
4263 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4264 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4265 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
4266
4267 /* Suppress underruns caused by re-training */
4268 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4269 if (crtc->config->has_pch_encoder)
4270 intel_set_pch_fifo_underrun_reporting(dev_priv,
4271 intel_crtc_pch_transcoder(crtc), false);
4272
4273 intel_dp_start_link_train(intel_dp);
4274 intel_dp_stop_link_train(intel_dp);
4275
4276 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004277 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004278
4279 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4280 if (crtc->config->has_pch_encoder)
4281 intel_set_pch_fifo_underrun_reporting(dev_priv,
4282 intel_crtc_pch_transcoder(crtc), true);
4283}
4284
4285static void
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304286intel_dp_check_link_status(struct intel_dp *intel_dp)
4287{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004288 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304289 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Daniel Vetter42e5e652017-11-13 17:01:40 +01004290 struct drm_connector_state *conn_state =
4291 intel_dp->attached_connector->base.state;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304292 u8 link_status[DP_LINK_STATUS_SIZE];
4293
Ville Syrjälä2f773472017-11-09 17:27:58 +02004294 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304295
4296 if (!intel_dp_get_link_status(intel_dp, link_status)) {
4297 DRM_ERROR("Failed to get link status\n");
4298 return;
4299 }
4300
Daniel Vetter42e5e652017-11-13 17:01:40 +01004301 if (!conn_state->crtc)
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304302 return;
4303
Daniel Vetter42e5e652017-11-13 17:01:40 +01004304 WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));
4305
4306 if (!conn_state->crtc->state->active)
4307 return;
4308
4309 if (conn_state->commit &&
4310 !try_wait_for_completion(&conn_state->commit->hw_done))
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304311 return;
4312
Manasi Navare14c562c2017-04-06 14:00:12 -07004313 /*
4314 * Validate the cached values of intel_dp->link_rate and
4315 * intel_dp->lane_count before attempting to retrain.
4316 */
Manasi Navare1a92c702017-06-08 13:41:02 -07004317 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4318 intel_dp->lane_count))
Matthew Auldd4cb3fd2016-10-19 22:29:53 +01004319 return;
4320
Manasi Navareda15f7c2017-01-24 08:16:34 -08004321 /* Retrain if Channel EQ or CR not ok */
4322 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304323 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4324 intel_encoder->base.name);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004325
4326 intel_dp_retrain_link(intel_dp);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304327 }
4328}
4329
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004330/*
4331 * According to DP spec
4332 * 5.1.2:
4333 * 1. Read DPCD
4334 * 2. Configure link according to Receiver Capabilities
4335 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4336 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304337 *
4338 * intel_dp_short_pulse - handles short pulse interrupts
4339 * when full detection is not required.
4340 * Returns %true if short pulse is handled and full detection
4341 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004342 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304343static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304344intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004345{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004346 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004347 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304348 u8 old_sink_count = intel_dp->sink_count;
4349 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004350
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304351 /*
4352 * Clearing compliance test variables to allow capturing
4353 * of values for next automated test request.
4354 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004355 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304356
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304357 /*
4358 * Now read the DPCD to see if it's actually running
4359 * If the current value of sink count doesn't match with
4360 * the value that was stored earlier or dpcd read failed
4361 * we need to do full detection
4362 */
4363 ret = intel_dp_get_dpcd(intel_dp);
4364
4365 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4366 /* No need to proceed if we are going to do full detect */
4367 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004368 }
4369
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004370 /* Try to read the source of the interrupt */
4371 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004372 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4373 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004374 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004375 drm_dp_dpcd_writeb(&intel_dp->aux,
4376 DP_DEVICE_SERVICE_IRQ_VECTOR,
4377 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004378
4379 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004380 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004381 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4382 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4383 }
4384
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304385 intel_dp_check_link_status(intel_dp);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004386
Manasi Navareda15f7c2017-01-24 08:16:34 -08004387 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4388 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4389 /* Send a Hotplug Uevent to userspace to start modeset */
Ville Syrjälä2f773472017-11-09 17:27:58 +02004390 drm_kms_helper_hotplug_event(&dev_priv->drm);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004391 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304392
4393 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004394}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004395
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004396/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004397static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004398intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004399{
Imre Deake393d0d2017-02-22 17:10:52 +02004400 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004401 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004402 uint8_t type;
4403
Imre Deake393d0d2017-02-22 17:10:52 +02004404 if (lspcon->active)
4405 lspcon_resume(lspcon);
4406
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004407 if (!intel_dp_get_dpcd(intel_dp))
4408 return connector_status_disconnected;
4409
Jani Nikula1853a9d2017-08-18 12:30:20 +03004410 if (intel_dp_is_edp(intel_dp))
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304411 return connector_status_connected;
4412
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004413 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004414 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004415 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004416
4417 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004418 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4419 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004420
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304421 return intel_dp->sink_count ?
4422 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004423 }
4424
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004425 if (intel_dp_can_mst(intel_dp))
4426 return connector_status_connected;
4427
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004428 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004429 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004430 return connector_status_connected;
4431
4432 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004433 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4434 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4435 if (type == DP_DS_PORT_TYPE_VGA ||
4436 type == DP_DS_PORT_TYPE_NON_EDID)
4437 return connector_status_unknown;
4438 } else {
4439 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4440 DP_DWN_STRM_PORT_TYPE_MASK;
4441 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4442 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4443 return connector_status_unknown;
4444 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004445
4446 /* Anything else is out of spec, warn and ignore */
4447 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004448 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004449}
4450
4451static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004452edp_detect(struct intel_dp *intel_dp)
4453{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004454 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Chris Wilsond410b562014-09-02 20:03:59 +01004455 enum drm_connector_status status;
4456
Mika Kahola1650be72016-12-13 10:02:47 +02004457 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004458 if (status == connector_status_unknown)
4459 status = connector_status_connected;
4460
4461 return status;
4462}
4463
Jani Nikulab93433c2015-08-20 10:47:36 +03004464static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4465 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004466{
Jani Nikulab93433c2015-08-20 10:47:36 +03004467 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004468
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004469 switch (port->base.port) {
Jani Nikula0df53b72015-08-20 10:47:40 +03004470 case PORT_B:
4471 bit = SDE_PORTB_HOTPLUG;
4472 break;
4473 case PORT_C:
4474 bit = SDE_PORTC_HOTPLUG;
4475 break;
4476 case PORT_D:
4477 bit = SDE_PORTD_HOTPLUG;
4478 break;
4479 default:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004480 MISSING_CASE(port->base.port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004481 return false;
4482 }
4483
4484 return I915_READ(SDEISR) & bit;
4485}
4486
4487static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4488 struct intel_digital_port *port)
4489{
4490 u32 bit;
4491
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004492 switch (port->base.port) {
Jani Nikula0df53b72015-08-20 10:47:40 +03004493 case PORT_B:
4494 bit = SDE_PORTB_HOTPLUG_CPT;
4495 break;
4496 case PORT_C:
4497 bit = SDE_PORTC_HOTPLUG_CPT;
4498 break;
4499 case PORT_D:
4500 bit = SDE_PORTD_HOTPLUG_CPT;
4501 break;
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004502 default:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004503 MISSING_CASE(port->base.port);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004504 return false;
4505 }
4506
4507 return I915_READ(SDEISR) & bit;
4508}
4509
4510static bool spt_digital_port_connected(struct drm_i915_private *dev_priv,
4511 struct intel_digital_port *port)
4512{
4513 u32 bit;
4514
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004515 switch (port->base.port) {
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004516 case PORT_A:
4517 bit = SDE_PORTA_HOTPLUG_SPT;
4518 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004519 case PORT_E:
4520 bit = SDE_PORTE_HOTPLUG_SPT;
4521 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004522 default:
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004523 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulab93433c2015-08-20 10:47:36 +03004524 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004525
Jani Nikulab93433c2015-08-20 10:47:36 +03004526 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004527}
4528
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004529static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004530 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004531{
Jani Nikula9642c812015-08-20 10:47:41 +03004532 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004533
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004534 switch (port->base.port) {
Jani Nikula9642c812015-08-20 10:47:41 +03004535 case PORT_B:
4536 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4537 break;
4538 case PORT_C:
4539 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4540 break;
4541 case PORT_D:
4542 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4543 break;
4544 default:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004545 MISSING_CASE(port->base.port);
Jani Nikula9642c812015-08-20 10:47:41 +03004546 return false;
4547 }
4548
4549 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4550}
4551
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004552static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4553 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004554{
4555 u32 bit;
4556
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004557 switch (port->base.port) {
Jani Nikula9642c812015-08-20 10:47:41 +03004558 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004559 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004560 break;
4561 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004562 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004563 break;
4564 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004565 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004566 break;
4567 default:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004568 MISSING_CASE(port->base.port);
Jani Nikula9642c812015-08-20 10:47:41 +03004569 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004570 }
4571
Jani Nikula1d245982015-08-20 10:47:37 +03004572 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004573}
4574
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004575static bool ilk_digital_port_connected(struct drm_i915_private *dev_priv,
4576 struct intel_digital_port *port)
4577{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004578 if (port->base.port == PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004579 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4580 else
4581 return ibx_digital_port_connected(dev_priv, port);
4582}
4583
4584static bool snb_digital_port_connected(struct drm_i915_private *dev_priv,
4585 struct intel_digital_port *port)
4586{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004587 if (port->base.port == PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004588 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4589 else
4590 return cpt_digital_port_connected(dev_priv, port);
4591}
4592
4593static bool ivb_digital_port_connected(struct drm_i915_private *dev_priv,
4594 struct intel_digital_port *port)
4595{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004596 if (port->base.port == PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004597 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
4598 else
4599 return cpt_digital_port_connected(dev_priv, port);
4600}
4601
4602static bool bdw_digital_port_connected(struct drm_i915_private *dev_priv,
4603 struct intel_digital_port *port)
4604{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004605 if (port->base.port == PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004606 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
4607 else
4608 return cpt_digital_port_connected(dev_priv, port);
4609}
4610
Jani Nikulae464bfd2015-08-20 10:47:42 +03004611static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304612 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004613{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304614 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4615 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004616 u32 bit;
4617
Rodrigo Vivi256cfdd2017-08-11 11:26:49 -07004618 port = intel_hpd_pin_to_port(intel_encoder->hpd_pin);
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304619 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004620 case PORT_A:
4621 bit = BXT_DE_PORT_HP_DDIA;
4622 break;
4623 case PORT_B:
4624 bit = BXT_DE_PORT_HP_DDIB;
4625 break;
4626 case PORT_C:
4627 bit = BXT_DE_PORT_HP_DDIC;
4628 break;
4629 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304630 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004631 return false;
4632 }
4633
4634 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4635}
4636
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004637/*
4638 * intel_digital_port_connected - is the specified port connected?
4639 * @dev_priv: i915 private structure
4640 * @port: the port to test
4641 *
4642 * Return %true if @port is connected, %false otherwise.
4643 */
Imre Deak390b4e02017-01-27 11:39:19 +02004644bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4645 struct intel_digital_port *port)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004646{
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004647 if (HAS_GMCH_DISPLAY(dev_priv)) {
4648 if (IS_GM45(dev_priv))
4649 return gm45_digital_port_connected(dev_priv, port);
4650 else
4651 return g4x_digital_port_connected(dev_priv, port);
4652 }
4653
4654 if (IS_GEN5(dev_priv))
4655 return ilk_digital_port_connected(dev_priv, port);
4656 else if (IS_GEN6(dev_priv))
4657 return snb_digital_port_connected(dev_priv, port);
4658 else if (IS_GEN7(dev_priv))
4659 return ivb_digital_port_connected(dev_priv, port);
4660 else if (IS_GEN8(dev_priv))
4661 return bdw_digital_port_connected(dev_priv, port);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004662 else if (IS_GEN9_LP(dev_priv))
Jani Nikulae464bfd2015-08-20 10:47:42 +03004663 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004664 else
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004665 return spt_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004666}
4667
Keith Packard8c241fe2011-09-28 16:38:44 -07004668static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004669intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004670{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004671 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004672
Jani Nikula9cd300e2012-10-19 14:51:52 +03004673 /* use cached edid if we have one */
4674 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004675 /* invalid edid */
4676 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004677 return NULL;
4678
Jani Nikula55e9ede2013-10-01 10:38:54 +03004679 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004680 } else
4681 return drm_get_edid(&intel_connector->base,
4682 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004683}
4684
Chris Wilsonbeb60602014-09-02 20:04:00 +01004685static void
4686intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004687{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004688 struct intel_connector *intel_connector = intel_dp->attached_connector;
4689 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004690
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304691 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004692 edid = intel_dp_get_edid(intel_dp);
4693 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004694
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004695 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004696}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004697
Chris Wilsonbeb60602014-09-02 20:04:00 +01004698static void
4699intel_dp_unset_edid(struct intel_dp *intel_dp)
4700{
4701 struct intel_connector *intel_connector = intel_dp->attached_connector;
4702
4703 kfree(intel_connector->detect_edid);
4704 intel_connector->detect_edid = NULL;
4705
4706 intel_dp->has_audio = false;
4707}
4708
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004709static int
Ville Syrjälä2f773472017-11-09 17:27:58 +02004710intel_dp_long_pulse(struct intel_connector *connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004711{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004712 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
4713 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004714 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004715 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004716
Ville Syrjälä2f773472017-11-09 17:27:58 +02004717 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004718
Ville Syrjälä2f773472017-11-09 17:27:58 +02004719 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004720
Chris Wilsond410b562014-09-02 20:03:59 +01004721 /* Can't disconnect eDP, but you can close the lid... */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004722 if (intel_dp_is_edp(intel_dp))
Chris Wilsond410b562014-09-02 20:03:59 +01004723 status = edp_detect(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004724 else if (intel_digital_port_connected(dev_priv,
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004725 dp_to_dig_port(intel_dp)))
4726 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004727 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004728 status = connector_status_disconnected;
4729
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004730 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004731 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304732
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004733 if (intel_dp->is_mst) {
4734 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4735 intel_dp->is_mst,
4736 intel_dp->mst_mgr.mst_state);
4737 intel_dp->is_mst = false;
4738 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4739 intel_dp->is_mst);
4740 }
4741
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004742 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304743 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004744
Manasi Navared7e8ef02017-02-07 16:54:11 -08004745 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004746 /* Initial max link lane count */
4747 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004748
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004749 /* Initial max link rate */
4750 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004751
4752 intel_dp->reset_link_params = false;
4753 }
Manasi Navaref4829842016-12-05 16:27:36 -08004754
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004755 intel_dp_print_rates(intel_dp);
4756
Jani Nikula84c36752017-05-18 14:10:23 +03004757 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4758 drm_dp_is_branch(intel_dp->dpcd));
Mika Kahola0e390a32016-09-09 14:10:53 +03004759
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004760 intel_dp_configure_mst(intel_dp);
4761
4762 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304763 /*
4764 * If we are in MST mode then this connector
4765 * won't appear connected or have anything
4766 * with EDID on it
4767 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004768 status = connector_status_disconnected;
4769 goto out;
Ville Syrjälä1a361472017-04-12 22:30:17 +03004770 } else {
4771 /*
4772 * If display is now connected check links status,
4773 * there has been known issues of link loss triggerring
4774 * long pulse.
4775 *
4776 * Some sinks (eg. ASUS PB287Q) seem to perform some
4777 * weird HPD ping pong during modesets. So we can apparently
4778 * end up with HPD going low during a modeset, and then
4779 * going back up soon after. And once that happens we must
4780 * retrain the link to get a picture. That's in case no
4781 * userspace component reacted to intermittent HPD dip.
4782 */
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304783 intel_dp_check_link_status(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004784 }
4785
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304786 /*
4787 * Clearing NACK and defer counts to get their exact values
4788 * while reading EDID which are required by Compliance tests
4789 * 4.2.2.4 and 4.2.2.5
4790 */
4791 intel_dp->aux.i2c_nack_count = 0;
4792 intel_dp->aux.i2c_defer_count = 0;
4793
Chris Wilsonbeb60602014-09-02 20:04:00 +01004794 intel_dp_set_edid(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004795 if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004796 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304797 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004798
Todd Previte09b1eb12015-04-20 15:27:34 -07004799 /* Try to read the source of the interrupt */
4800 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004801 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4802 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004803 /* Clear interrupt source */
4804 drm_dp_dpcd_writeb(&intel_dp->aux,
4805 DP_DEVICE_SERVICE_IRQ_VECTOR,
4806 sink_irq_vector);
4807
4808 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4809 intel_dp_handle_test_request(intel_dp);
4810 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4811 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4812 }
4813
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004814out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004815 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304816 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304817
Ville Syrjälä2f773472017-11-09 17:27:58 +02004818 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004819 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304820}
4821
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004822static int
4823intel_dp_detect(struct drm_connector *connector,
4824 struct drm_modeset_acquire_ctx *ctx,
4825 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304826{
4827 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004828 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304829
4830 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4831 connector->base.id, connector->name);
4832
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304833 /* If full detect is not performed yet, do a full detect */
Daniel Vetter42e5e652017-11-13 17:01:40 +01004834 if (!intel_dp->detect_done) {
4835 struct drm_crtc *crtc;
4836 int ret;
4837
4838 crtc = connector->state->crtc;
4839 if (crtc) {
4840 ret = drm_modeset_lock(&crtc->mutex, ctx);
4841 if (ret)
4842 return ret;
4843 }
4844
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004845 status = intel_dp_long_pulse(intel_dp->attached_connector);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004846 }
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304847
4848 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304849
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004850 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004851}
4852
Chris Wilsonbeb60602014-09-02 20:04:00 +01004853static void
4854intel_dp_force(struct drm_connector *connector)
4855{
4856 struct intel_dp *intel_dp = intel_attached_dp(connector);
4857 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004858 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004859
4860 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4861 connector->base.id, connector->name);
4862 intel_dp_unset_edid(intel_dp);
4863
4864 if (connector->status != connector_status_connected)
4865 return;
4866
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004867 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004868
4869 intel_dp_set_edid(intel_dp);
4870
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004871 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004872}
4873
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004874static int intel_dp_get_modes(struct drm_connector *connector)
4875{
Jani Nikuladd06f902012-10-19 14:51:50 +03004876 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004877 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004878
Chris Wilsonbeb60602014-09-02 20:04:00 +01004879 edid = intel_connector->detect_edid;
4880 if (edid) {
4881 int ret = intel_connector_update_modes(connector, edid);
4882 if (ret)
4883 return ret;
4884 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004885
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004886 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004887 if (intel_dp_is_edp(intel_attached_dp(connector)) &&
Chris Wilsonbeb60602014-09-02 20:04:00 +01004888 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004889 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004890
4891 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004892 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004893 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004894 drm_mode_probed_add(connector, mode);
4895 return 1;
4896 }
4897 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004898
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004899 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004900}
4901
Chris Wilsonf6849602010-09-19 09:29:33 +01004902static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004903intel_dp_connector_register(struct drm_connector *connector)
4904{
4905 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004906 int ret;
4907
4908 ret = intel_connector_register(connector);
4909 if (ret)
4910 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004911
4912 i915_debugfs_connector_add(connector);
4913
4914 DRM_DEBUG_KMS("registering %s bus for %s\n",
4915 intel_dp->aux.name, connector->kdev->kobj.name);
4916
4917 intel_dp->aux.dev = connector->kdev;
4918 return drm_dp_aux_register(&intel_dp->aux);
4919}
4920
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004921static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004922intel_dp_connector_unregister(struct drm_connector *connector)
4923{
4924 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4925 intel_connector_unregister(connector);
4926}
4927
4928static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004929intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004930{
Jani Nikula1d508702012-10-19 14:51:49 +03004931 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004932
Chris Wilson10e972d2014-09-04 21:43:45 +01004933 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004934
Jani Nikula9cd300e2012-10-19 14:51:52 +03004935 if (!IS_ERR_OR_NULL(intel_connector->edid))
4936 kfree(intel_connector->edid);
4937
Jani Nikula1853a9d2017-08-18 12:30:20 +03004938 /*
4939 * Can't call intel_dp_is_edp() since the encoder may have been
4940 * destroyed already.
4941 */
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004942 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004943 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004944
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004945 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004946 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004947}
4948
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004949void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004950{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004951 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4952 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004953
Dave Airlie0e32b392014-05-02 14:02:48 +10004954 intel_dp_mst_encoder_cleanup(intel_dig_port);
Jani Nikula1853a9d2017-08-18 12:30:20 +03004955 if (intel_dp_is_edp(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07004956 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004957 /*
4958 * vdd might still be enabled do to the delayed vdd off.
4959 * Make sure vdd is actually turned off here.
4960 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004961 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004962 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004963 pps_unlock(intel_dp);
4964
Clint Taylor01527b32014-07-07 13:01:46 -07004965 if (intel_dp->edp_notifier.notifier_call) {
4966 unregister_reboot_notifier(&intel_dp->edp_notifier);
4967 intel_dp->edp_notifier.notifier_call = NULL;
4968 }
Keith Packardbd943152011-09-18 23:09:52 -07004969 }
Chris Wilson99681882016-06-20 09:29:17 +01004970
4971 intel_dp_aux_fini(intel_dp);
4972
Imre Deakc8bd0e42014-12-12 17:57:38 +02004973 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004974 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004975}
4976
Imre Deakbf93ba62016-04-18 10:04:21 +03004977void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004978{
4979 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4980
Jani Nikula1853a9d2017-08-18 12:30:20 +03004981 if (!intel_dp_is_edp(intel_dp))
Imre Deak07f9cd02014-08-18 14:42:45 +03004982 return;
4983
Ville Syrjälä951468f2014-09-04 14:55:31 +03004984 /*
4985 * vdd might still be enabled do to the delayed vdd off.
4986 * Make sure vdd is actually turned off here.
4987 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004988 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004989 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004990 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004991 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004992}
4993
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004994static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4995{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004996 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004997
4998 lockdep_assert_held(&dev_priv->pps_mutex);
4999
5000 if (!edp_have_panel_vdd(intel_dp))
5001 return;
5002
5003 /*
5004 * The VDD bit needs a power domain reference, so if the bit is
5005 * already enabled when we boot or resume, grab this reference and
5006 * schedule a vdd off, so we don't hold on to the reference
5007 * indefinitely.
5008 */
5009 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005010 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005011
5012 edp_panel_vdd_schedule_off(intel_dp);
5013}
5014
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005015static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
5016{
5017 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5018
5019 if ((intel_dp->DP & DP_PORT_EN) == 0)
5020 return INVALID_PIPE;
5021
5022 if (IS_CHERRYVIEW(dev_priv))
5023 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5024 else
5025 return PORT_TO_PIPE(intel_dp->DP);
5026}
5027
Imre Deakbf93ba62016-04-18 10:04:21 +03005028void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03005029{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005030 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02005031 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5032 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005033
5034 if (!HAS_DDI(dev_priv))
5035 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005036
Imre Deakdd75f6d2016-11-21 21:15:05 +02005037 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05305038 lspcon_resume(lspcon);
5039
Manasi Navared7e8ef02017-02-07 16:54:11 -08005040 intel_dp->reset_link_params = true;
5041
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005042 pps_lock(intel_dp);
5043
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005044 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5045 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5046
Jani Nikula1853a9d2017-08-18 12:30:20 +03005047 if (intel_dp_is_edp(intel_dp)) {
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005048 /* Reinit the power sequencer, in case BIOS did something with it. */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005049 intel_dp_pps_init(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005050 intel_edp_panel_vdd_sanitize(intel_dp);
5051 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005052
5053 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005054}
5055
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005056static const struct drm_connector_funcs intel_dp_connector_funcs = {
Chris Wilsonbeb60602014-09-02 20:04:00 +01005057 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005058 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005059 .atomic_get_property = intel_digital_connector_atomic_get_property,
5060 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01005061 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01005062 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005063 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005064 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005065 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005066};
5067
5068static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02005069 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005070 .get_modes = intel_dp_get_modes,
5071 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005072 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005073};
5074
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005075static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005076 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005077 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005078};
5079
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005080enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005081intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5082{
5083 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ville Syrjälä2f773472017-11-09 17:27:58 +02005084 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005085 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005086
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005087 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5088 /*
5089 * vdd off can generate a long pulse on eDP which
5090 * would require vdd on to handle it, and thus we
5091 * would end up in an endless cycle of
5092 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5093 */
5094 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005095 port_name(intel_dig_port->base.port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005096 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005097 }
5098
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005099 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005100 port_name(intel_dig_port->base.port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005101 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005102
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005103 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005104 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005105 intel_dp->detect_done = false;
5106 return IRQ_NONE;
5107 }
5108
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005109 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005110
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005111 if (intel_dp->is_mst) {
5112 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5113 /*
5114 * If we were in MST mode, and device is not
5115 * there, get out of MST mode
5116 */
5117 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5118 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5119 intel_dp->is_mst = false;
5120 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5121 intel_dp->is_mst);
5122 intel_dp->detect_done = false;
5123 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005124 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005125 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005126
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005127 if (!intel_dp->is_mst) {
Daniel Vetter42e5e652017-11-13 17:01:40 +01005128 struct drm_modeset_acquire_ctx ctx;
5129 struct drm_connector *connector = &intel_dp->attached_connector->base;
5130 struct drm_crtc *crtc;
5131 int iret;
5132 bool handled = false;
5133
5134 drm_modeset_acquire_init(&ctx, 0);
5135retry:
5136 iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
5137 if (iret)
5138 goto err;
5139
5140 crtc = connector->state->crtc;
5141 if (crtc) {
5142 iret = drm_modeset_lock(&crtc->mutex, &ctx);
5143 if (iret)
5144 goto err;
5145 }
5146
5147 handled = intel_dp_short_pulse(intel_dp);
5148
5149err:
5150 if (iret == -EDEADLK) {
5151 drm_modeset_backoff(&ctx);
5152 goto retry;
5153 }
5154
5155 drm_modeset_drop_locks(&ctx);
5156 drm_modeset_acquire_fini(&ctx);
5157 WARN(iret, "Acquiring modeset locks failed with %i\n", iret);
5158
5159 if (!handled) {
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005160 intel_dp->detect_done = false;
5161 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305162 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005163 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005164
5165 ret = IRQ_HANDLED;
5166
Imre Deak1c767b32014-08-18 14:42:42 +03005167put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005168 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005169
5170 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005171}
5172
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005173/* check the VBT to see whether the eDP is on another port */
Jani Nikula7b91bf72017-08-18 12:30:19 +03005174bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005175{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005176 /*
5177 * eDP not supported on g4x. so bail out early just
5178 * for a bit extra safety in case the VBT is bonkers.
5179 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005180 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005181 return false;
5182
Imre Deaka98d9c12016-12-21 12:17:24 +02005183 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005184 return true;
5185
Jani Nikula951d9ef2016-03-16 12:43:31 +02005186 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005187}
5188
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005189static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005190intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5191{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005192 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005193 enum port port = dp_to_dig_port(intel_dp)->base.port;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005194
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005195 if (!IS_G4X(dev_priv) && port != PORT_A)
5196 intel_attach_force_audio_property(connector);
5197
Chris Wilsone953fd72011-02-21 22:23:52 +00005198 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005199
Jani Nikula1853a9d2017-08-18 12:30:20 +03005200 if (intel_dp_is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005201 u32 allowed_scalers;
5202
5203 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5204 if (!HAS_GMCH_DISPLAY(dev_priv))
5205 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5206
5207 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5208
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005209 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005210
Yuly Novikov53b41832012-10-26 12:04:00 +03005211 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005212}
5213
Imre Deakdada1a92014-01-29 13:25:41 +02005214static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5215{
Abhay Kumard28d4732016-01-22 17:39:04 -08005216 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005217 intel_dp->last_power_on = jiffies;
5218 intel_dp->last_backlight_off = jiffies;
5219}
5220
Daniel Vetter67a54562012-10-20 20:57:45 +02005221static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005222intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005223{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005224 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305225 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005226 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005227
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005228 intel_pps_get_registers(intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005229
5230 /* Workaround: Need to write PP_CONTROL with the unlock key as
5231 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305232 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005233
Imre Deak8e8232d2016-06-16 16:37:21 +03005234 pp_on = I915_READ(regs.pp_on);
5235 pp_off = I915_READ(regs.pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005236 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
5237 !HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005238 I915_WRITE(regs.pp_ctrl, pp_ctl);
5239 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305240 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005241
5242 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005243 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5244 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005245
Imre Deak54648612016-06-16 16:37:22 +03005246 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5247 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005248
Imre Deak54648612016-06-16 16:37:22 +03005249 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5250 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005251
Imre Deak54648612016-06-16 16:37:22 +03005252 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5253 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005254
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005255 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5256 HAS_PCH_ICP(dev_priv)) {
Manasi Navare12c8ca92017-06-26 12:21:45 -07005257 seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5258 BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305259 } else {
Imre Deak54648612016-06-16 16:37:22 +03005260 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005261 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305262 }
Imre Deak54648612016-06-16 16:37:22 +03005263}
5264
5265static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005266intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5267{
5268 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5269 state_name,
5270 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5271}
5272
5273static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005274intel_pps_verify_state(struct intel_dp *intel_dp)
Imre Deakde9c1b62016-06-16 20:01:46 +03005275{
5276 struct edp_power_seq hw;
5277 struct edp_power_seq *sw = &intel_dp->pps_delays;
5278
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005279 intel_pps_readout_hw_state(intel_dp, &hw);
Imre Deakde9c1b62016-06-16 20:01:46 +03005280
5281 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5282 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5283 DRM_ERROR("PPS state mismatch\n");
5284 intel_pps_dump_state("sw", sw);
5285 intel_pps_dump_state("hw", &hw);
5286 }
5287}
5288
5289static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005290intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
Imre Deak54648612016-06-16 16:37:22 +03005291{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005292 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak54648612016-06-16 16:37:22 +03005293 struct edp_power_seq cur, vbt, spec,
5294 *final = &intel_dp->pps_delays;
5295
5296 lockdep_assert_held(&dev_priv->pps_mutex);
5297
5298 /* already initialized? */
5299 if (final->t11_t12 != 0)
5300 return;
5301
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005302 intel_pps_readout_hw_state(intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005303
Imre Deakde9c1b62016-06-16 20:01:46 +03005304 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005305
Jani Nikula6aa23e62016-03-24 17:50:20 +02005306 vbt = dev_priv->vbt.edp.pps;
Manasi Navarec99a2592017-06-30 09:33:48 -07005307 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
5308 * of 500ms appears to be too short. Ocassionally the panel
5309 * just fails to power back on. Increasing the delay to 800ms
5310 * seems sufficient to avoid this problem.
5311 */
5312 if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
Manasi Navare7313f5a2017-10-03 16:37:25 -07005313 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
Manasi Navarec99a2592017-06-30 09:33:48 -07005314 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
5315 vbt.t11_t12);
5316 }
Manasi Navare770a17a2017-06-26 12:21:44 -07005317 /* T11_T12 delay is special and actually in units of 100ms, but zero
5318 * based in the hw (so we need to add 100 ms). But the sw vbt
5319 * table multiplies it with 1000 to make it in units of 100usec,
5320 * too. */
5321 vbt.t11_t12 += 100 * 10;
Daniel Vetter67a54562012-10-20 20:57:45 +02005322
5323 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5324 * our hw here, which are all in 100usec. */
5325 spec.t1_t3 = 210 * 10;
5326 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5327 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5328 spec.t10 = 500 * 10;
5329 /* This one is special and actually in units of 100ms, but zero
5330 * based in the hw (so we need to add 100 ms). But the sw vbt
5331 * table multiplies it with 1000 to make it in units of 100usec,
5332 * too. */
5333 spec.t11_t12 = (510 + 100) * 10;
5334
Imre Deakde9c1b62016-06-16 20:01:46 +03005335 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005336
5337 /* Use the max of the register settings and vbt. If both are
5338 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005339#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005340 spec.field : \
5341 max(cur.field, vbt.field))
5342 assign_final(t1_t3);
5343 assign_final(t8);
5344 assign_final(t9);
5345 assign_final(t10);
5346 assign_final(t11_t12);
5347#undef assign_final
5348
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005349#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005350 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5351 intel_dp->backlight_on_delay = get_delay(t8);
5352 intel_dp->backlight_off_delay = get_delay(t9);
5353 intel_dp->panel_power_down_delay = get_delay(t10);
5354 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5355#undef get_delay
5356
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005357 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5358 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5359 intel_dp->panel_power_cycle_delay);
5360
5361 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5362 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005363
5364 /*
5365 * We override the HW backlight delays to 1 because we do manual waits
5366 * on them. For T8, even BSpec recommends doing it. For T9, if we
5367 * don't do this, we'll end up waiting for the backlight off delay
5368 * twice: once when we do the manual sleep, and once when we disable
5369 * the panel and wait for the PP_STATUS bit to become zero.
5370 */
5371 final->t8 = 1;
5372 final->t9 = 1;
Imre Deak56432052017-11-29 19:51:37 +02005373
5374 /*
5375 * HW has only a 100msec granularity for t11_t12 so round it up
5376 * accordingly.
5377 */
5378 final->t11_t12 = roundup(final->t11_t12, 100 * 10);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005379}
5380
5381static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005382intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005383 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005384{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005385 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07005386 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005387 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005388 struct pps_registers regs;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005389 enum port port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005390 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005391
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005392 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005393
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005394 intel_pps_get_registers(intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005395
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005396 /*
5397 * On some VLV machines the BIOS can leave the VDD
5398 * enabled even on power seqeuencers which aren't
5399 * hooked up to any port. This would mess up the
5400 * power domain tracking the first time we pick
5401 * one of these power sequencers for use since
5402 * edp_panel_vdd_on() would notice that the VDD was
5403 * already on and therefore wouldn't grab the power
5404 * domain reference. Disable VDD first to avoid this.
5405 * This also avoids spuriously turning the VDD on as
5406 * soon as the new power seqeuencer gets initialized.
5407 */
5408 if (force_disable_vdd) {
5409 u32 pp = ironlake_get_pp_control(intel_dp);
5410
5411 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5412
5413 if (pp & EDP_FORCE_VDD)
5414 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5415
5416 pp &= ~EDP_FORCE_VDD;
5417
5418 I915_WRITE(regs.pp_ctrl, pp);
5419 }
5420
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005421 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005422 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5423 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005424 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005425 /* Compute the divisor for the pp clock, simply match the Bspec
5426 * formula. */
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005427 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5428 HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005429 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305430 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
Manasi Navare12c8ca92017-06-26 12:21:45 -07005431 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305432 << BXT_POWER_CYCLE_DELAY_SHIFT);
5433 } else {
5434 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5435 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5436 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5437 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005438
5439 /* Haswell doesn't have any port selection bits for the panel
5440 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005441 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005442 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005443 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005444 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005445 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005446 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005447 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005448 }
5449
Jesse Barnes453c5422013-03-28 09:55:41 -07005450 pp_on |= port_sel;
5451
Imre Deak8e8232d2016-06-16 16:37:21 +03005452 I915_WRITE(regs.pp_on, pp_on);
5453 I915_WRITE(regs.pp_off, pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005454 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5455 HAS_PCH_ICP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005456 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305457 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005458 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005459
Daniel Vetter67a54562012-10-20 20:57:45 +02005460 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005461 I915_READ(regs.pp_on),
5462 I915_READ(regs.pp_off),
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005463 (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5464 HAS_PCH_ICP(dev_priv)) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005465 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5466 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005467}
5468
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005469static void intel_dp_pps_init(struct intel_dp *intel_dp)
Imre Deak335f7522016-08-10 14:07:32 +03005470{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005471 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005472
5473 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005474 vlv_initial_power_sequencer_setup(intel_dp);
5475 } else {
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005476 intel_dp_init_panel_power_sequencer(intel_dp);
5477 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005478 }
5479}
5480
Vandana Kannanb33a2812015-02-13 15:33:03 +05305481/**
5482 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005483 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005484 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305485 * @refresh_rate: RR to be programmed
5486 *
5487 * This function gets called when refresh rate (RR) has to be changed from
5488 * one frequency to another. Switches can be between high and low RR
5489 * supported by the panel or to any other RR based on media playback (in
5490 * this case, RR value needs to be passed from user space).
5491 *
5492 * The caller of this function needs to take a lock on dev_priv->drrs.
5493 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005494static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005495 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005496 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305497{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305498 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305499 struct intel_digital_port *dig_port = NULL;
5500 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305502 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305503
5504 if (refresh_rate <= 0) {
5505 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5506 return;
5507 }
5508
Vandana Kannan96178ee2015-01-10 02:25:56 +05305509 if (intel_dp == NULL) {
5510 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305511 return;
5512 }
5513
Vandana Kannan96178ee2015-01-10 02:25:56 +05305514 dig_port = dp_to_dig_port(intel_dp);
5515 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305516
5517 if (!intel_crtc) {
5518 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5519 return;
5520 }
5521
Vandana Kannan96178ee2015-01-10 02:25:56 +05305522 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305523 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5524 return;
5525 }
5526
Vandana Kannan96178ee2015-01-10 02:25:56 +05305527 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5528 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305529 index = DRRS_LOW_RR;
5530
Vandana Kannan96178ee2015-01-10 02:25:56 +05305531 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305532 DRM_DEBUG_KMS(
5533 "DRRS requested for previously set RR...ignoring\n");
5534 return;
5535 }
5536
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005537 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305538 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5539 return;
5540 }
5541
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005542 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305543 switch (index) {
5544 case DRRS_HIGH_RR:
5545 intel_dp_set_m_n(intel_crtc, M1_N1);
5546 break;
5547 case DRRS_LOW_RR:
5548 intel_dp_set_m_n(intel_crtc, M2_N2);
5549 break;
5550 case DRRS_MAX_RR:
5551 default:
5552 DRM_ERROR("Unsupported refreshrate type\n");
5553 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005554 } else if (INTEL_GEN(dev_priv) > 6) {
5555 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005556 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305557
Ville Syrjälä649636e2015-09-22 19:50:01 +03005558 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305559 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005560 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305561 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5562 else
5563 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305564 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005565 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305566 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5567 else
5568 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305569 }
5570 I915_WRITE(reg, val);
5571 }
5572
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305573 dev_priv->drrs.refresh_rate_type = index;
5574
5575 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5576}
5577
Vandana Kannanb33a2812015-02-13 15:33:03 +05305578/**
5579 * intel_edp_drrs_enable - init drrs struct if supported
5580 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005581 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305582 *
5583 * Initializes frontbuffer_bits and drrs.dp
5584 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005585void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005586 const struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305587{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005588 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305589
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005590 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305591 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5592 return;
5593 }
5594
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -07005595 if (dev_priv->psr.enabled) {
5596 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
5597 return;
5598 }
5599
Vandana Kannanc3955782015-01-22 15:17:40 +05305600 mutex_lock(&dev_priv->drrs.mutex);
5601 if (WARN_ON(dev_priv->drrs.dp)) {
5602 DRM_ERROR("DRRS already enabled\n");
5603 goto unlock;
5604 }
5605
5606 dev_priv->drrs.busy_frontbuffer_bits = 0;
5607
5608 dev_priv->drrs.dp = intel_dp;
5609
5610unlock:
5611 mutex_unlock(&dev_priv->drrs.mutex);
5612}
5613
Vandana Kannanb33a2812015-02-13 15:33:03 +05305614/**
5615 * intel_edp_drrs_disable - Disable DRRS
5616 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005617 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305618 *
5619 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005620void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005621 const struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305622{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005623 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305624
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005625 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305626 return;
5627
5628 mutex_lock(&dev_priv->drrs.mutex);
5629 if (!dev_priv->drrs.dp) {
5630 mutex_unlock(&dev_priv->drrs.mutex);
5631 return;
5632 }
5633
5634 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005635 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5636 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305637
5638 dev_priv->drrs.dp = NULL;
5639 mutex_unlock(&dev_priv->drrs.mutex);
5640
5641 cancel_delayed_work_sync(&dev_priv->drrs.work);
5642}
5643
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305644static void intel_edp_drrs_downclock_work(struct work_struct *work)
5645{
5646 struct drm_i915_private *dev_priv =
5647 container_of(work, typeof(*dev_priv), drrs.work.work);
5648 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305649
Vandana Kannan96178ee2015-01-10 02:25:56 +05305650 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305651
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305652 intel_dp = dev_priv->drrs.dp;
5653
5654 if (!intel_dp)
5655 goto unlock;
5656
5657 /*
5658 * The delayed work can race with an invalidate hence we need to
5659 * recheck.
5660 */
5661
5662 if (dev_priv->drrs.busy_frontbuffer_bits)
5663 goto unlock;
5664
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005665 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5666 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5667
5668 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5669 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5670 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305671
5672unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305673 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305674}
5675
Vandana Kannanb33a2812015-02-13 15:33:03 +05305676/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305677 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005678 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305679 * @frontbuffer_bits: frontbuffer plane tracking bits
5680 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305681 * This function gets called everytime rendering on the given planes start.
5682 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305683 *
5684 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5685 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005686void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5687 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305688{
Vandana Kannana93fad02015-01-10 02:25:59 +05305689 struct drm_crtc *crtc;
5690 enum pipe pipe;
5691
Daniel Vetter9da7d692015-04-09 16:44:15 +02005692 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305693 return;
5694
Daniel Vetter88f933a2015-04-09 16:44:16 +02005695 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305696
Vandana Kannana93fad02015-01-10 02:25:59 +05305697 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005698 if (!dev_priv->drrs.dp) {
5699 mutex_unlock(&dev_priv->drrs.mutex);
5700 return;
5701 }
5702
Vandana Kannana93fad02015-01-10 02:25:59 +05305703 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5704 pipe = to_intel_crtc(crtc)->pipe;
5705
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005706 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5707 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5708
Ramalingam C0ddfd202015-06-15 20:50:05 +05305709 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005710 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005711 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5712 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305713
Vandana Kannana93fad02015-01-10 02:25:59 +05305714 mutex_unlock(&dev_priv->drrs.mutex);
5715}
5716
Vandana Kannanb33a2812015-02-13 15:33:03 +05305717/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305718 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005719 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305720 * @frontbuffer_bits: frontbuffer plane tracking bits
5721 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305722 * This function gets called every time rendering on the given planes has
5723 * completed or flip on a crtc is completed. So DRRS should be upclocked
5724 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5725 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305726 *
5727 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5728 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005729void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5730 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305731{
Vandana Kannana93fad02015-01-10 02:25:59 +05305732 struct drm_crtc *crtc;
5733 enum pipe pipe;
5734
Daniel Vetter9da7d692015-04-09 16:44:15 +02005735 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305736 return;
5737
Daniel Vetter88f933a2015-04-09 16:44:16 +02005738 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305739
Vandana Kannana93fad02015-01-10 02:25:59 +05305740 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005741 if (!dev_priv->drrs.dp) {
5742 mutex_unlock(&dev_priv->drrs.mutex);
5743 return;
5744 }
5745
Vandana Kannana93fad02015-01-10 02:25:59 +05305746 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5747 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005748
5749 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305750 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5751
Ramalingam C0ddfd202015-06-15 20:50:05 +05305752 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005753 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005754 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5755 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305756
5757 /*
5758 * flush also means no more activity hence schedule downclock, if all
5759 * other fbs are quiescent too
5760 */
5761 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305762 schedule_delayed_work(&dev_priv->drrs.work,
5763 msecs_to_jiffies(1000));
5764 mutex_unlock(&dev_priv->drrs.mutex);
5765}
5766
Vandana Kannanb33a2812015-02-13 15:33:03 +05305767/**
5768 * DOC: Display Refresh Rate Switching (DRRS)
5769 *
5770 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5771 * which enables swtching between low and high refresh rates,
5772 * dynamically, based on the usage scenario. This feature is applicable
5773 * for internal panels.
5774 *
5775 * Indication that the panel supports DRRS is given by the panel EDID, which
5776 * would list multiple refresh rates for one resolution.
5777 *
5778 * DRRS is of 2 types - static and seamless.
5779 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5780 * (may appear as a blink on screen) and is used in dock-undock scenario.
5781 * Seamless DRRS involves changing RR without any visual effect to the user
5782 * and can be used during normal system usage. This is done by programming
5783 * certain registers.
5784 *
5785 * Support for static/seamless DRRS may be indicated in the VBT based on
5786 * inputs from the panel spec.
5787 *
5788 * DRRS saves power by switching to low RR based on usage scenarios.
5789 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005790 * The implementation is based on frontbuffer tracking implementation. When
5791 * there is a disturbance on the screen triggered by user activity or a periodic
5792 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5793 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5794 * made.
5795 *
5796 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5797 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305798 *
5799 * DRRS can be further extended to support other internal panels and also
5800 * the scenario of video playback wherein RR is set based on the rate
5801 * requested by userspace.
5802 */
5803
5804/**
5805 * intel_dp_drrs_init - Init basic DRRS work and mutex.
Ville Syrjälä2f773472017-11-09 17:27:58 +02005806 * @connector: eDP connector
Vandana Kannanb33a2812015-02-13 15:33:03 +05305807 * @fixed_mode: preferred mode of panel
5808 *
5809 * This function is called only once at driver load to initialize basic
5810 * DRRS stuff.
5811 *
5812 * Returns:
5813 * Downclock mode if panel supports it, else return NULL.
5814 * DRRS support is determined by the presence of downclock mode (apart
5815 * from VBT setting).
5816 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305817static struct drm_display_mode *
Ville Syrjälä2f773472017-11-09 17:27:58 +02005818intel_dp_drrs_init(struct intel_connector *connector,
5819 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305820{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005821 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305822 struct drm_display_mode *downclock_mode = NULL;
5823
Daniel Vetter9da7d692015-04-09 16:44:15 +02005824 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5825 mutex_init(&dev_priv->drrs.mutex);
5826
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005827 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305828 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5829 return NULL;
5830 }
5831
5832 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005833 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305834 return NULL;
5835 }
5836
Ville Syrjälä2f773472017-11-09 17:27:58 +02005837 downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
5838 &connector->base);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305839
5840 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305841 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305842 return NULL;
5843 }
5844
Vandana Kannan96178ee2015-01-10 02:25:56 +05305845 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305846
Vandana Kannan96178ee2015-01-10 02:25:56 +05305847 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005848 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305849 return downclock_mode;
5850}
5851
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005852static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005853 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005854{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005855 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005856 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2f773472017-11-09 17:27:58 +02005857 struct drm_connector *connector = &intel_connector->base;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005858 struct drm_display_mode *fixed_mode = NULL;
Jim Bridedc911f52017-08-09 12:48:53 -07005859 struct drm_display_mode *alt_fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305860 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005861 bool has_dpcd;
5862 struct drm_display_mode *scan;
5863 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005864 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005865
Jani Nikula1853a9d2017-08-18 12:30:20 +03005866 if (!intel_dp_is_edp(intel_dp))
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005867 return true;
5868
Imre Deak97a824e12016-06-21 11:51:47 +03005869 /*
5870 * On IBX/CPT we may get here with LVDS already registered. Since the
5871 * driver uses the only internal power sequencer available for both
5872 * eDP and LVDS bail out early in this case to prevent interfering
5873 * with an already powered-on LVDS power sequencer.
5874 */
Ville Syrjälä2f773472017-11-09 17:27:58 +02005875 if (intel_get_lvds_encoder(&dev_priv->drm)) {
Imre Deak97a824e12016-06-21 11:51:47 +03005876 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5877 DRM_INFO("LVDS was detected, not registering eDP\n");
5878
5879 return false;
5880 }
5881
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005882 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005883
5884 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005885 intel_dp_pps_init(intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005886 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005887
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005888 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005889
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005890 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005891 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005892
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005893 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005894 /* if this fails, presume the device is a ghost */
5895 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005896 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005897 }
5898
Daniel Vetter060c8772014-03-21 23:22:35 +01005899 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005900 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005901 if (edid) {
5902 if (drm_add_edid_modes(connector, edid)) {
5903 drm_mode_connector_update_edid_property(connector,
5904 edid);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005905 } else {
5906 kfree(edid);
5907 edid = ERR_PTR(-EINVAL);
5908 }
5909 } else {
5910 edid = ERR_PTR(-ENOENT);
5911 }
5912 intel_connector->edid = edid;
5913
Jim Bridedc911f52017-08-09 12:48:53 -07005914 /* prefer fixed mode from EDID if available, save an alt mode also */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005915 list_for_each_entry(scan, &connector->probed_modes, head) {
5916 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5917 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305918 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305919 intel_connector, fixed_mode);
Jim Bridedc911f52017-08-09 12:48:53 -07005920 } else if (!alt_fixed_mode) {
5921 alt_fixed_mode = drm_mode_duplicate(dev, scan);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005922 }
5923 }
5924
5925 /* fallback to VBT if available for eDP */
5926 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5927 fixed_mode = drm_mode_duplicate(dev,
5928 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005929 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005930 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005931 connector->display_info.width_mm = fixed_mode->width_mm;
5932 connector->display_info.height_mm = fixed_mode->height_mm;
5933 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005934 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005935 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005936
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005937 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005938 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5939 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005940
5941 /*
5942 * Figure out the current pipe for the initial backlight setup.
5943 * If the current pipe isn't valid, try the PPS pipe, and if that
5944 * fails just assume pipe A.
5945 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005946 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005947
5948 if (pipe != PIPE_A && pipe != PIPE_B)
5949 pipe = intel_dp->pps_pipe;
5950
5951 if (pipe != PIPE_A && pipe != PIPE_B)
5952 pipe = PIPE_A;
5953
5954 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5955 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005956 }
5957
Jim Bridedc911f52017-08-09 12:48:53 -07005958 intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
5959 downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005960 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005961 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005962
5963 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005964
5965out_vdd_off:
5966 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5967 /*
5968 * vdd might still be enabled do to the delayed vdd off.
5969 * Make sure vdd is actually turned off here.
5970 */
5971 pps_lock(intel_dp);
5972 edp_panel_vdd_off_sync(intel_dp);
5973 pps_unlock(intel_dp);
5974
5975 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005976}
5977
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005978/* Set up the hotplug pin and aux power domain. */
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005979static void
5980intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
5981{
5982 struct intel_encoder *encoder = &intel_dig_port->base;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005983 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005984
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005985 encoder->hpd_pin = intel_hpd_pin(encoder->port);
Rodrigo Vivif761bef22017-08-11 11:26:50 -07005986
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005987 switch (encoder->port) {
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005988 case PORT_A:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005989 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005990 break;
5991 case PORT_B:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005992 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005993 break;
5994 case PORT_C:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005995 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005996 break;
5997 case PORT_D:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005998 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005999 break;
6000 case PORT_E:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006001 /* FIXME: Check VBT for actual wiring of PORT E */
6002 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006003 break;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08006004 case PORT_F:
6005 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_F;
6006 break;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006007 default:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006008 MISSING_CASE(encoder->port);
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006009 }
6010}
6011
Manasi Navare93013972017-04-06 16:44:19 +03006012static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
6013{
6014 struct intel_connector *intel_connector;
6015 struct drm_connector *connector;
6016
6017 intel_connector = container_of(work, typeof(*intel_connector),
6018 modeset_retry_work);
6019 connector = &intel_connector->base;
6020 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
6021 connector->name);
6022
6023 /* Grab the locks before changing connector property*/
6024 mutex_lock(&connector->dev->mode_config.mutex);
6025 /* Set connector link status to BAD and send a Uevent to notify
6026 * userspace to do a modeset.
6027 */
6028 drm_mode_connector_set_link_status_property(connector,
6029 DRM_MODE_LINK_STATUS_BAD);
6030 mutex_unlock(&connector->dev->mode_config.mutex);
6031 /* Send Hotplug uevent so userspace can reprobe */
6032 drm_kms_helper_hotplug_event(connector->dev);
6033}
6034
Paulo Zanoni16c25532013-06-12 17:27:25 -03006035bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006036intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6037 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006038{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006039 struct drm_connector *connector = &intel_connector->base;
6040 struct intel_dp *intel_dp = &intel_dig_port->dp;
6041 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6042 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006043 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006044 enum port port = intel_encoder->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01006045 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006046
Manasi Navare93013972017-04-06 16:44:19 +03006047 /* Initialize the work for modeset in case of link train failure */
6048 INIT_WORK(&intel_connector->modeset_retry_work,
6049 intel_dp_modeset_retry_work_fn);
6050
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006051 if (WARN(intel_dig_port->max_lanes < 1,
6052 "Not enough lanes (%d) for DP on port %c\n",
6053 intel_dig_port->max_lanes, port_name(port)))
6054 return false;
6055
Jani Nikula55cfc582017-03-28 17:59:04 +03006056 intel_dp_set_source_rates(intel_dp);
6057
Manasi Navared7e8ef02017-02-07 16:54:11 -08006058 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006059 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006060 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006061
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006062 /* intel_dp vfuncs */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006063 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub6b5e382014-01-20 16:00:59 +00006064 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006065 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006066 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01006067 else if (HAS_PCH_SPLIT(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006068 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
6069 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006070 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006071
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006072 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00006073 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
6074 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006075 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00006076
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006077 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03006078 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
6079
Daniel Vetter07679352012-09-06 22:15:42 +02006080 /* Preserve the current hw state. */
6081 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006082 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006083
Jani Nikula7b91bf72017-08-18 12:30:19 +03006084 if (intel_dp_is_port_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306085 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006086 else
6087 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006088
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006089 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6090 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6091
Imre Deakf7d24902013-05-08 13:14:05 +03006092 /*
6093 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6094 * for DP the encoder type can be set by the caller to
6095 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6096 */
6097 if (type == DRM_MODE_CONNECTOR_eDP)
6098 intel_encoder->type = INTEL_OUTPUT_EDP;
6099
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006100 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006101 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Jani Nikula1853a9d2017-08-18 12:30:20 +03006102 intel_dp_is_edp(intel_dp) &&
6103 port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006104 return false;
6105
Imre Deake7281ea2013-05-08 13:14:08 +03006106 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6107 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6108 port_name(port));
6109
Adam Jacksonb3295302010-07-16 14:46:28 -04006110 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006111 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6112
Ville Syrjälä050213892017-11-29 20:08:47 +02006113 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6114 connector->interlace_allowed = true;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006115 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006116
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006117 intel_dp_init_connector_port_info(intel_dig_port);
6118
Mika Kaholab6339582016-09-09 14:10:52 +03006119 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01006120
Daniel Vetter66a92782012-07-12 20:08:18 +02006121 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006122 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006123
Chris Wilsondf0e9242010-09-09 16:20:55 +01006124 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006125
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006126 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006127 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6128 else
6129 intel_connector->get_hw_state = intel_connector_get_hw_state;
6130
Dave Airlie0e32b392014-05-02 14:02:48 +10006131 /* init MST on ports that can support it */
Jani Nikula1853a9d2017-08-18 12:30:20 +03006132 if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
Jani Nikula0c9b3712015-05-18 17:10:01 +03006133 (port == PORT_B || port == PORT_C || port == PORT_D))
6134 intel_dp_mst_encoder_init(intel_dig_port,
6135 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006136
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006137 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006138 intel_dp_aux_fini(intel_dp);
6139 intel_dp_mst_encoder_cleanup(intel_dig_port);
6140 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006141 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006142
Chris Wilsonf6849602010-09-19 09:29:33 +01006143 intel_dp_add_properties(intel_dp, connector);
6144
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006145 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6146 * 0xd. Failure to do so will result in spurious interrupts being
6147 * generated on the port when a cable is not attached.
6148 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006149 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006150 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6151 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6152 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006153
6154 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006155
6156fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006157 drm_connector_cleanup(connector);
6158
6159 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006160}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006161
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006162bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006163 i915_reg_t output_reg,
6164 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006165{
6166 struct intel_digital_port *intel_dig_port;
6167 struct intel_encoder *intel_encoder;
6168 struct drm_encoder *encoder;
6169 struct intel_connector *intel_connector;
6170
Daniel Vetterb14c5672013-09-19 12:18:32 +02006171 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006172 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006173 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006174
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006175 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306176 if (!intel_connector)
6177 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006178
6179 intel_encoder = &intel_dig_port->base;
6180 encoder = &intel_encoder->base;
6181
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006182 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6183 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6184 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306185 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006186
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006187 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006188 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006189 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006190 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006191 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006192 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006193 intel_encoder->pre_enable = chv_pre_enable_dp;
6194 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006195 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006196 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006197 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006198 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006199 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006200 intel_encoder->pre_enable = vlv_pre_enable_dp;
6201 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006202 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006203 intel_encoder->post_disable = vlv_post_disable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006204 } else if (INTEL_GEN(dev_priv) >= 5) {
6205 intel_encoder->pre_enable = g4x_pre_enable_dp;
6206 intel_encoder->enable = g4x_enable_dp;
6207 intel_encoder->disable = ilk_disable_dp;
6208 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006209 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006210 intel_encoder->pre_enable = g4x_pre_enable_dp;
6211 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006212 intel_encoder->disable = g4x_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006213 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006214
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006215 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006216 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006217
Ville Syrjäläcca05022016-06-22 21:57:06 +03006218 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006219 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006220 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006221 if (port == PORT_D)
6222 intel_encoder->crtc_mask = 1 << 2;
6223 else
6224 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6225 } else {
6226 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6227 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006228 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006229 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006230
Dave Airlie13cf5502014-06-18 11:29:35 +10006231 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006232 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006233
Ville Syrjälä385e4de2017-08-18 16:49:55 +03006234 if (port != PORT_A)
6235 intel_infoframe_init(intel_dig_port);
6236
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306237 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6238 goto err_init_connector;
6239
Chris Wilson457c52d2016-06-01 08:27:50 +01006240 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306241
6242err_init_connector:
6243 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306244err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306245 kfree(intel_connector);
6246err_connector_alloc:
6247 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006248 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006249}
Dave Airlie0e32b392014-05-02 14:02:48 +10006250
6251void intel_dp_mst_suspend(struct drm_device *dev)
6252{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006253 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006254 int i;
6255
6256 /* disable MST */
6257 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006258 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006259
6260 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006261 continue;
6262
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006263 if (intel_dig_port->dp.is_mst)
6264 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006265 }
6266}
6267
6268void intel_dp_mst_resume(struct drm_device *dev)
6269{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006270 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006271 int i;
6272
6273 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006274 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006275 int ret;
6276
6277 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006278 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006279
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006280 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6281 if (ret)
6282 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006283 }
6284}