blob: 70a4a37b7f7fc612362cd7a0db670ec6b754dd6d [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020098static const int chv_rates[] = { 162000, 202500, 210000, 216000,
99 243000, 270000, 324000, 405000,
100 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200101static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300102
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700103/**
104 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
105 * @intel_dp: DP struct
106 *
107 * If a CPU or PCH DP output is attached to an eDP panel, this function
108 * will return true, and false otherwise.
109 */
110static bool is_edp(struct intel_dp *intel_dp)
111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Imre Deak68b4d822013-05-08 13:14:06 +0300117static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118{
Imre Deak68b4d822013-05-08 13:14:06 +0300119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
120
121 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700122}
123
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127}
128
Chris Wilsonea5b2132010-08-04 13:50:23 +0100129static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300130static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100131static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300132static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300133static void vlv_steal_power_sequencer(struct drm_device *dev,
134 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200136static int
137intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700139 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140
141 switch (max_link_bw) {
142 case DP_LINK_BW_1_62:
143 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200144 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
148 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149 max_link_bw = DP_LINK_BW_1_62;
150 break;
151 }
152 return max_link_bw;
153}
154
Paulo Zanonieeb63242014-05-06 14:56:50 +0300155static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
156{
157 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
158 struct drm_device *dev = intel_dig_port->base.base.dev;
159 u8 source_max, sink_max;
160
161 source_max = 4;
162 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
163 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
164 source_max = 2;
165
166 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 return min(source_max, sink_max);
169}
170
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171/*
172 * The units on the numbers in the next two are... bizarre. Examples will
173 * make it clearer; this one parallels an example in the eDP spec.
174 *
175 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
176 *
177 * 270000 * 1 * 8 / 10 == 216000
178 *
179 * The actual data capacity of that configuration is 2.16Gbit/s, so the
180 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
181 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
182 * 119000. At 18bpp that's 2142000 kilobits per second.
183 *
184 * Thus the strange-looking division by 10 in intel_dp_link_required, to
185 * get the result in decakilobits instead of kilobits.
186 */
187
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188static int
Keith Packardc8982612012-01-25 08:16:25 -0800189intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400191 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192}
193
194static int
Dave Airliefe27d532010-06-30 11:46:17 +1000195intel_dp_max_data_rate(int max_link_clock, int max_lanes)
196{
197 return (max_link_clock * max_lanes * 8) / 10;
198}
199
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000200static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201intel_dp_mode_valid(struct drm_connector *connector,
202 struct drm_display_mode *mode)
203{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100204 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300205 struct intel_connector *intel_connector = to_intel_connector(connector);
206 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100207 int target_clock = mode->clock;
208 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209
Jani Nikuladd06f902012-10-19 14:51:50 +0300210 if (is_edp(intel_dp) && fixed_mode) {
211 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 return MODE_PANEL;
213
Jani Nikuladd06f902012-10-19 14:51:50 +0300214 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100215 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200216
217 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 }
219
Ville Syrjälä50fec212015-03-12 17:10:34 +0200220 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300221 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100222
223 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
224 mode_rate = intel_dp_link_required(target_clock, 18);
225
226 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200227 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700228
229 if (mode->clock < 10000)
230 return MODE_CLOCK_LOW;
231
Daniel Vetter0af78a22012-05-23 11:30:55 +0200232 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
233 return MODE_H_ILLEGAL;
234
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700235 return MODE_OK;
236}
237
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800238uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700239{
240 int i;
241 uint32_t v = 0;
242
243 if (src_bytes > 4)
244 src_bytes = 4;
245 for (i = 0; i < src_bytes; i++)
246 v |= ((uint32_t) src[i]) << ((3-i) * 8);
247 return v;
248}
249
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000250static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Jani Nikulabf13e812013-09-06 07:40:05 +0300293static void
294intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300295 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300296static void
297intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300298 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300299
Ville Syrjälä773538e82014-09-04 14:54:56 +0300300static void pps_lock(struct intel_dp *intel_dp)
301{
302 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
303 struct intel_encoder *encoder = &intel_dig_port->base;
304 struct drm_device *dev = encoder->base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum intel_display_power_domain power_domain;
307
308 /*
309 * See vlv_power_sequencer_reset() why we need
310 * a power domain reference here.
311 */
312 power_domain = intel_display_port_power_domain(encoder);
313 intel_display_power_get(dev_priv, power_domain);
314
315 mutex_lock(&dev_priv->pps_mutex);
316}
317
318static void pps_unlock(struct intel_dp *intel_dp)
319{
320 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
321 struct intel_encoder *encoder = &intel_dig_port->base;
322 struct drm_device *dev = encoder->base.dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 enum intel_display_power_domain power_domain;
325
326 mutex_unlock(&dev_priv->pps_mutex);
327
328 power_domain = intel_display_port_power_domain(encoder);
329 intel_display_power_put(dev_priv, power_domain);
330}
331
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332static void
333vlv_power_sequencer_kick(struct intel_dp *intel_dp)
334{
335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
336 struct drm_device *dev = intel_dig_port->base.base.dev;
337 struct drm_i915_private *dev_priv = dev->dev_private;
338 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200339 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300340 uint32_t DP;
341
342 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
343 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
344 pipe_name(pipe), port_name(intel_dig_port->port)))
345 return;
346
347 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
348 pipe_name(pipe), port_name(intel_dig_port->port));
349
350 /* Preserve the BIOS-computed detected bit. This is
351 * supposed to be read-only.
352 */
353 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
354 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
355 DP |= DP_PORT_WIDTH(1);
356 DP |= DP_LINK_TRAIN_PAT_1;
357
358 if (IS_CHERRYVIEW(dev))
359 DP |= DP_PIPE_SELECT_CHV(pipe);
360 else if (pipe == PIPE_B)
361 DP |= DP_PIPEB_SELECT;
362
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
364
365 /*
366 * The DPLL for the pipe must be enabled for this to work.
367 * So enable temporarily it if it's not already enabled.
368 */
369 if (!pll_enabled)
370 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
371 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
372
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300373 /*
374 * Similar magic as in intel_dp_enable_port().
375 * We _must_ do this port enable + disable trick
376 * to make this power seqeuencer lock onto the port.
377 * Otherwise even VDD force bit won't work.
378 */
379 I915_WRITE(intel_dp->output_reg, DP);
380 POSTING_READ(intel_dp->output_reg);
381
382 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
383 POSTING_READ(intel_dp->output_reg);
384
385 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
386 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200387
388 if (!pll_enabled)
389 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300390}
391
Jani Nikulabf13e812013-09-06 07:40:05 +0300392static enum pipe
393vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
394{
395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300396 struct drm_device *dev = intel_dig_port->base.base.dev;
397 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300398 struct intel_encoder *encoder;
399 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300400 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300402 lockdep_assert_held(&dev_priv->pps_mutex);
403
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300404 /* We should never land here with regular DP ports */
405 WARN_ON(!is_edp(intel_dp));
406
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300407 if (intel_dp->pps_pipe != INVALID_PIPE)
408 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300409
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410 /*
411 * We don't have power sequencer currently.
412 * Pick one that's not used by other ports.
413 */
414 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
415 base.head) {
416 struct intel_dp *tmp;
417
418 if (encoder->type != INTEL_OUTPUT_EDP)
419 continue;
420
421 tmp = enc_to_intel_dp(&encoder->base);
422
423 if (tmp->pps_pipe != INVALID_PIPE)
424 pipes &= ~(1 << tmp->pps_pipe);
425 }
426
427 /*
428 * Didn't find one. This should not happen since there
429 * are two power sequencers and up to two eDP ports.
430 */
431 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300432 pipe = PIPE_A;
433 else
434 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300435
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300436 vlv_steal_power_sequencer(dev, pipe);
437 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
439 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
440 pipe_name(intel_dp->pps_pipe),
441 port_name(intel_dig_port->port));
442
443 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300444 intel_dp_init_panel_power_sequencer(dev, intel_dp);
445 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300446
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300447 /*
448 * Even vdd force doesn't work until we've made
449 * the power sequencer lock in on the port.
450 */
451 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300452
453 return intel_dp->pps_pipe;
454}
455
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
457 enum pipe pipe);
458
459static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
460 enum pipe pipe)
461{
462 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
463}
464
465static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
468 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
469}
470
471static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
474 return true;
475}
476
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300477static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300478vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
479 enum port port,
480 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481{
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 enum pipe pipe;
483
Jani Nikulabf13e812013-09-06 07:40:05 +0300484 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
485 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
486 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487
488 if (port_sel != PANEL_PORT_SELECT_VLV(port))
489 continue;
490
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300491 if (!pipe_check(dev_priv, pipe))
492 continue;
493
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300494 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300495 }
496
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300497 return INVALID_PIPE;
498}
499
500static void
501vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
502{
503 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
504 struct drm_device *dev = intel_dig_port->base.base.dev;
505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300506 enum port port = intel_dig_port->port;
507
508 lockdep_assert_held(&dev_priv->pps_mutex);
509
510 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300511 /* first pick one where the panel is on */
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_has_pp_on);
514 /* didn't find one? pick one where vdd is on */
515 if (intel_dp->pps_pipe == INVALID_PIPE)
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_vdd_on);
518 /* didn't find one? pick one with just the correct port */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300522
523 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
524 if (intel_dp->pps_pipe == INVALID_PIPE) {
525 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
526 port_name(port));
527 return;
528 }
529
530 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
531 port_name(port), pipe_name(intel_dp->pps_pipe));
532
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300533 intel_dp_init_panel_power_sequencer(dev, intel_dp);
534 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300535}
536
Ville Syrjälä773538e82014-09-04 14:54:56 +0300537void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
538{
539 struct drm_device *dev = dev_priv->dev;
540 struct intel_encoder *encoder;
541
542 if (WARN_ON(!IS_VALLEYVIEW(dev)))
543 return;
544
545 /*
546 * We can't grab pps_mutex here due to deadlock with power_domain
547 * mutex when power_domain functions are called while holding pps_mutex.
548 * That also means that in order to use pps_pipe the code needs to
549 * hold both a power domain reference and pps_mutex, and the power domain
550 * reference get/put must be done while _not_ holding pps_mutex.
551 * pps_{lock,unlock}() do these steps in the correct order, so one
552 * should use them always.
553 */
554
555 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
556 struct intel_dp *intel_dp;
557
558 if (encoder->type != INTEL_OUTPUT_EDP)
559 continue;
560
561 intel_dp = enc_to_intel_dp(&encoder->base);
562 intel_dp->pps_pipe = INVALID_PIPE;
563 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300564}
565
566static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
567{
568 struct drm_device *dev = intel_dp_to_dev(intel_dp);
569
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530570 if (IS_BROXTON(dev))
571 return BXT_PP_CONTROL(0);
572 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300573 return PCH_PP_CONTROL;
574 else
575 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
576}
577
578static u32 _pp_stat_reg(struct intel_dp *intel_dp)
579{
580 struct drm_device *dev = intel_dp_to_dev(intel_dp);
581
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530582 if (IS_BROXTON(dev))
583 return BXT_PP_STATUS(0);
584 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300585 return PCH_PP_STATUS;
586 else
587 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
588}
589
Clint Taylor01527b32014-07-07 13:01:46 -0700590/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
591 This function only applicable when panel PM state is not to be tracked */
592static int edp_notify_handler(struct notifier_block *this, unsigned long code,
593 void *unused)
594{
595 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
596 edp_notifier);
597 struct drm_device *dev = intel_dp_to_dev(intel_dp);
598 struct drm_i915_private *dev_priv = dev->dev_private;
599 u32 pp_div;
600 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700601
602 if (!is_edp(intel_dp) || code != SYS_RESTART)
603 return 0;
604
Ville Syrjälä773538e82014-09-04 14:54:56 +0300605 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300606
Clint Taylor01527b32014-07-07 13:01:46 -0700607 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300608 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
609
Clint Taylor01527b32014-07-07 13:01:46 -0700610 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
611 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
612 pp_div = I915_READ(pp_div_reg);
613 pp_div &= PP_REFERENCE_DIVIDER_MASK;
614
615 /* 0x1F write to PP_DIV_REG sets max cycle delay */
616 I915_WRITE(pp_div_reg, pp_div | 0x1F);
617 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
618 msleep(intel_dp->panel_power_cycle_delay);
619 }
620
Ville Syrjälä773538e82014-09-04 14:54:56 +0300621 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300622
Clint Taylor01527b32014-07-07 13:01:46 -0700623 return 0;
624}
625
Daniel Vetter4be73782014-01-17 14:39:48 +0100626static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700627{
Paulo Zanoni30add222012-10-26 19:05:45 -0200628 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700629 struct drm_i915_private *dev_priv = dev->dev_private;
630
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300631 lockdep_assert_held(&dev_priv->pps_mutex);
632
Ville Syrjälä9a423562014-10-16 21:29:48 +0300633 if (IS_VALLEYVIEW(dev) &&
634 intel_dp->pps_pipe == INVALID_PIPE)
635 return false;
636
Jani Nikulabf13e812013-09-06 07:40:05 +0300637 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700638}
639
Daniel Vetter4be73782014-01-17 14:39:48 +0100640static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700641{
Paulo Zanoni30add222012-10-26 19:05:45 -0200642 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700643 struct drm_i915_private *dev_priv = dev->dev_private;
644
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300645 lockdep_assert_held(&dev_priv->pps_mutex);
646
Ville Syrjälä9a423562014-10-16 21:29:48 +0300647 if (IS_VALLEYVIEW(dev) &&
648 intel_dp->pps_pipe == INVALID_PIPE)
649 return false;
650
Ville Syrjälä773538e82014-09-04 14:54:56 +0300651 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700652}
653
Keith Packard9b984da2011-09-19 13:54:47 -0700654static void
655intel_dp_check_edp(struct intel_dp *intel_dp)
656{
Paulo Zanoni30add222012-10-26 19:05:45 -0200657 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700658 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700659
Keith Packard9b984da2011-09-19 13:54:47 -0700660 if (!is_edp(intel_dp))
661 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700662
Daniel Vetter4be73782014-01-17 14:39:48 +0100663 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700664 WARN(1, "eDP powered off while attempting aux channel communication.\n");
665 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300666 I915_READ(_pp_stat_reg(intel_dp)),
667 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700668 }
669}
670
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100671static uint32_t
672intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
673{
674 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
675 struct drm_device *dev = intel_dig_port->base.base.dev;
676 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300677 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100678 uint32_t status;
679 bool done;
680
Daniel Vetteref04f002012-12-01 21:03:59 +0100681#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100682 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300683 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300684 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100685 else
686 done = wait_for_atomic(C, 10) == 0;
687 if (!done)
688 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
689 has_aux_irq);
690#undef C
691
692 return status;
693}
694
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000695static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 /*
701 * The clock divider is based off the hrawclk, and would like to run at
702 * 2MHz. So, take the hrawclk value and divide by 2 and use that
703 */
704 return index ? 0 : intel_hrawclk(dev) / 2;
705}
706
707static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
708{
709 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
710 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712
713 if (index)
714 return 0;
715
716 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300717 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
720 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
721 }
722}
723
724static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300725{
726 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
727 struct drm_device *dev = intel_dig_port->base.base.dev;
728 struct drm_i915_private *dev_priv = dev->dev_private;
729
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 if (index)
732 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300733 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300734 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
735 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100736 switch (index) {
737 case 0: return 63;
738 case 1: return 72;
739 default: return 0;
740 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000741 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100742 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300743 }
744}
745
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000746static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
747{
748 return index ? 0 : 100;
749}
750
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000751static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
752{
753 /*
754 * SKL doesn't need us to program the AUX clock divider (Hardware will
755 * derive the clock from CDCLK automatically). We still implement the
756 * get_aux_clock_divider vfunc to plug-in into the existing code.
757 */
758 return index ? 0 : 1;
759}
760
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t aux_clock_divider)
765{
766 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
767 struct drm_device *dev = intel_dig_port->base.base.dev;
768 uint32_t precharge, timeout;
769
770 if (IS_GEN6(dev))
771 precharge = 3;
772 else
773 precharge = 5;
774
775 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
776 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
777 else
778 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
779
780 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000783 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000784 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000785 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000786 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
787 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000788 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000789}
790
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000791static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
792 bool has_aux_irq,
793 int send_bytes,
794 uint32_t unused)
795{
796 return DP_AUX_CH_CTL_SEND_BUSY |
797 DP_AUX_CH_CTL_DONE |
798 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
799 DP_AUX_CH_CTL_TIME_OUT_ERROR |
800 DP_AUX_CH_CTL_TIME_OUT_1600us |
801 DP_AUX_CH_CTL_RECEIVE_ERROR |
802 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
803 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
804}
805
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100807intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200808 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 uint8_t *recv, int recv_size)
810{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200811 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
812 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300814 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100816 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100817 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700818 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000819 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100820 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200821 bool vdd;
822
Ville Syrjälä773538e82014-09-04 14:54:56 +0300823 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300824
Ville Syrjälä72c35002014-08-18 22:16:00 +0300825 /*
826 * We will be called with VDD already enabled for dpcd/edid/oui reads.
827 * In such cases we want to leave VDD enabled and it's up to upper layers
828 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
829 * ourselves.
830 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300831 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100832
833 /* dp aux is extremely sensitive to irq latency, hence request the
834 * lowest possible wakeup latency and so prevent the cpu from going into
835 * deep sleep states.
836 */
837 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838
Keith Packard9b984da2011-09-19 13:54:47 -0700839 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800840
Paulo Zanonic67a4702013-08-19 13:18:09 -0300841 intel_aux_display_runtime_get(dev_priv);
842
Jesse Barnes11bee432011-08-01 15:02:20 -0700843 /* Try to wait for any previous AUX channel activity */
844 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100845 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700846 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
847 break;
848 msleep(1);
849 }
850
851 if (try == 3) {
852 WARN(1, "dp_aux_ch not started status 0x%08x\n",
853 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100854 ret = -EBUSY;
855 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100856 }
857
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300858 /* Only 5 data registers! */
859 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
860 ret = -E2BIG;
861 goto out;
862 }
863
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000864 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000865 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
866 has_aux_irq,
867 send_bytes,
868 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 /* Must try at least 3 times according to DP spec */
871 for (try = 0; try < 5; try++) {
872 /* Load the send data into the aux channel data registers */
873 for (i = 0; i < send_bytes; i += 4)
874 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800875 intel_dp_pack_aux(send + i,
876 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400877
Chris Wilsonbc866252013-07-21 16:00:03 +0100878 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000879 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100880
Chris Wilsonbc866252013-07-21 16:00:03 +0100881 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400882
Chris Wilsonbc866252013-07-21 16:00:03 +0100883 /* Clear done status and any errors */
884 I915_WRITE(ch_ctl,
885 status |
886 DP_AUX_CH_CTL_DONE |
887 DP_AUX_CH_CTL_TIME_OUT_ERROR |
888 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400889
Todd Previte74ebf292015-04-15 08:38:41 -0700890 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100891 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700892
893 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
894 * 400us delay required for errors and timeouts
895 * Timeout errors from the HW already meet this
896 * requirement so skip to next iteration
897 */
898 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
899 usleep_range(400, 500);
900 continue;
901 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100902 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700903 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100904 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700905 }
906
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700907 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700908 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100909 ret = -EBUSY;
910 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700911 }
912
Jim Bridee058c942015-05-27 10:21:48 -0700913done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914 /* Check for timeout or receive error.
915 * Timeouts occur when the sink is not connected
916 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700917 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700918 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100919 ret = -EIO;
920 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700921 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700922
923 /* Timeouts occur when the device isn't connected, so they're
924 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700925 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800926 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100927 ret = -ETIMEDOUT;
928 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929 }
930
931 /* Unload any bytes sent back from the other side */
932 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
933 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934 if (recv_bytes > recv_size)
935 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400936
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100937 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800938 intel_dp_unpack_aux(I915_READ(ch_data + i),
939 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100941 ret = recv_bytes;
942out:
943 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300944 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945
Jani Nikula884f19e2014-03-14 16:51:14 +0200946 if (vdd)
947 edp_panel_vdd_off(intel_dp, false);
948
Ville Syrjälä773538e82014-09-04 14:54:56 +0300949 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300950
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100951 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952}
953
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300954#define BARE_ADDRESS_SIZE 3
955#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200956static ssize_t
957intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
960 uint8_t txbuf[20], rxbuf[20];
961 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200964 txbuf[0] = (msg->request << 4) |
965 ((msg->address >> 16) & 0xf);
966 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200967 txbuf[2] = msg->address & 0xff;
968 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300969
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 switch (msg->request & ~DP_AUX_I2C_MOT) {
971 case DP_AUX_NATIVE_WRITE:
972 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300973 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200974 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200975
Jani Nikula9d1a1032014-03-14 16:51:15 +0200976 if (WARN_ON(txsize > 20))
977 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978
Jani Nikula9d1a1032014-03-14 16:51:15 +0200979 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700980
Jani Nikula9d1a1032014-03-14 16:51:15 +0200981 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
982 if (ret > 0) {
983 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700984
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200985 if (ret > 1) {
986 /* Number of bytes written in a short write. */
987 ret = clamp_t(int, rxbuf[1], 0, msg->size);
988 } else {
989 /* Return payload size. */
990 ret = msg->size;
991 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700992 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200993 break;
994
995 case DP_AUX_NATIVE_READ:
996 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300997 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200998 rxsize = msg->size + 1;
999
1000 if (WARN_ON(rxsize > 20))
1001 return -E2BIG;
1002
1003 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1004 if (ret > 0) {
1005 msg->reply = rxbuf[0] >> 4;
1006 /*
1007 * Assume happy day, and copy the data. The caller is
1008 * expected to check msg->reply before touching it.
1009 *
1010 * Return payload size.
1011 */
1012 ret--;
1013 memcpy(msg->buffer, rxbuf + 1, ret);
1014 }
1015 break;
1016
1017 default:
1018 ret = -EINVAL;
1019 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001020 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001021
Jani Nikula9d1a1032014-03-14 16:51:15 +02001022 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001023}
1024
Jani Nikula9d1a1032014-03-14 16:51:15 +02001025static void
1026intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001028 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001029 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1030 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001031 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001032 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001033
Jani Nikula33ad6622014-03-14 16:51:16 +02001034 switch (port) {
1035 case PORT_A:
1036 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001037 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001038 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001039 case PORT_B:
1040 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001041 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001042 break;
1043 case PORT_C:
1044 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001045 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001046 break;
1047 case PORT_D:
1048 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001049 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001050 break;
1051 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001052 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001053 }
1054
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001055 /*
1056 * The AUX_CTL register is usually DP_CTL + 0x10.
1057 *
1058 * On Haswell and Broadwell though:
1059 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1060 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1061 *
1062 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1063 */
1064 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001065 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001066
Jani Nikula0b998362014-03-14 16:51:17 +02001067 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001068 intel_dp->aux.dev = dev->dev;
1069 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001070
Jani Nikula0b998362014-03-14 16:51:17 +02001071 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1072 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001073
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001074 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001075 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001076 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001077 name, ret);
1078 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001079 }
David Flynn8316f332010-12-08 16:10:21 +00001080
Jani Nikula0b998362014-03-14 16:51:17 +02001081 ret = sysfs_create_link(&connector->base.kdev->kobj,
1082 &intel_dp->aux.ddc.dev.kobj,
1083 intel_dp->aux.ddc.dev.kobj.name);
1084 if (ret < 0) {
1085 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001086 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001087 }
1088}
1089
Imre Deak80f65de2014-02-11 17:12:49 +02001090static void
1091intel_dp_connector_unregister(struct intel_connector *intel_connector)
1092{
1093 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1094
Dave Airlie0e32b392014-05-02 14:02:48 +10001095 if (!intel_connector->mst_port)
1096 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1097 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001098 intel_connector_unregister(intel_connector);
1099}
1100
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001101static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301102skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001103{
1104 u32 ctrl1;
1105
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001106 memset(&pipe_config->dpll_hw_state, 0,
1107 sizeof(pipe_config->dpll_hw_state));
1108
Damien Lespiau5416d872014-11-14 17:24:33 +00001109 pipe_config->ddi_pll_sel = SKL_DPLL0;
1110 pipe_config->dpll_hw_state.cfgcr1 = 0;
1111 pipe_config->dpll_hw_state.cfgcr2 = 0;
1112
1113 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301114 switch (link_clock / 2) {
1115 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001116 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001117 SKL_DPLL0);
1118 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301119 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001120 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001121 SKL_DPLL0);
1122 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301123 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001124 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001125 SKL_DPLL0);
1126 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301127 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001128 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301129 SKL_DPLL0);
1130 break;
1131 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1132 results in CDCLK change. Need to handle the change of CDCLK by
1133 disabling pipes and re-enabling them */
1134 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001135 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301136 SKL_DPLL0);
1137 break;
1138 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001139 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301140 SKL_DPLL0);
1141 break;
1142
Damien Lespiau5416d872014-11-14 17:24:33 +00001143 }
1144 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1145}
1146
1147static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001148hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001149{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001150 memset(&pipe_config->dpll_hw_state, 0,
1151 sizeof(pipe_config->dpll_hw_state));
1152
Daniel Vetter0e503382014-07-04 11:26:04 -03001153 switch (link_bw) {
1154 case DP_LINK_BW_1_62:
1155 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1156 break;
1157 case DP_LINK_BW_2_7:
1158 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1159 break;
1160 case DP_LINK_BW_5_4:
1161 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1162 break;
1163 }
1164}
1165
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301166static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001167intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301168{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001169 if (intel_dp->num_sink_rates) {
1170 *sink_rates = intel_dp->sink_rates;
1171 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301172 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001173
1174 *sink_rates = default_rates;
1175
1176 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301177}
1178
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301179static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001180intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301181{
Sonika Jindal64987fc2015-05-26 17:50:13 +05301182 if (IS_BROXTON(dev)) {
1183 *source_rates = bxt_rates;
1184 return ARRAY_SIZE(bxt_rates);
1185 } else if (IS_SKYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301186 *source_rates = skl_rates;
1187 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001188 } else if (IS_CHERRYVIEW(dev)) {
1189 *source_rates = chv_rates;
1190 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301191 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001192
1193 *source_rates = default_rates;
1194
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001195 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1196 /* WaDisableHBR2:skl */
1197 return (DP_LINK_BW_2_7 >> 3) + 1;
1198 else if (INTEL_INFO(dev)->gen >= 8 ||
1199 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1200 return (DP_LINK_BW_5_4 >> 3) + 1;
1201 else
1202 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301203}
1204
Daniel Vetter0e503382014-07-04 11:26:04 -03001205static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001206intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001207 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001208{
1209 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001210 const struct dp_link_dpll *divisor = NULL;
1211 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001212
1213 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001214 divisor = gen4_dpll;
1215 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001216 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001217 divisor = pch_dpll;
1218 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001219 } else if (IS_CHERRYVIEW(dev)) {
1220 divisor = chv_dpll;
1221 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001222 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001223 divisor = vlv_dpll;
1224 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001225 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001226
1227 if (divisor && count) {
1228 for (i = 0; i < count; i++) {
1229 if (link_bw == divisor[i].link_bw) {
1230 pipe_config->dpll = divisor[i].dpll;
1231 pipe_config->clock_set = true;
1232 break;
1233 }
1234 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001235 }
1236}
1237
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001238static int intersect_rates(const int *source_rates, int source_len,
1239 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001240 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301241{
1242 int i = 0, j = 0, k = 0;
1243
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301244 while (i < source_len && j < sink_len) {
1245 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001246 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1247 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001248 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301249 ++k;
1250 ++i;
1251 ++j;
1252 } else if (source_rates[i] < sink_rates[j]) {
1253 ++i;
1254 } else {
1255 ++j;
1256 }
1257 }
1258 return k;
1259}
1260
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001261static int intel_dp_common_rates(struct intel_dp *intel_dp,
1262 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001263{
1264 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1265 const int *source_rates, *sink_rates;
1266 int source_len, sink_len;
1267
1268 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1269 source_len = intel_dp_source_rates(dev, &source_rates);
1270
1271 return intersect_rates(source_rates, source_len,
1272 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001273 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001274}
1275
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001276static void snprintf_int_array(char *str, size_t len,
1277 const int *array, int nelem)
1278{
1279 int i;
1280
1281 str[0] = '\0';
1282
1283 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001284 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001285 if (r >= len)
1286 return;
1287 str += r;
1288 len -= r;
1289 }
1290}
1291
1292static void intel_dp_print_rates(struct intel_dp *intel_dp)
1293{
1294 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1295 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001296 int source_len, sink_len, common_len;
1297 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001298 char str[128]; /* FIXME: too big for stack? */
1299
1300 if ((drm_debug & DRM_UT_KMS) == 0)
1301 return;
1302
1303 source_len = intel_dp_source_rates(dev, &source_rates);
1304 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1305 DRM_DEBUG_KMS("source rates: %s\n", str);
1306
1307 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1308 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1309 DRM_DEBUG_KMS("sink rates: %s\n", str);
1310
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001311 common_len = intel_dp_common_rates(intel_dp, common_rates);
1312 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1313 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001314}
1315
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001316static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301317{
1318 int i = 0;
1319
1320 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1321 if (find == rates[i])
1322 break;
1323
1324 return i;
1325}
1326
Ville Syrjälä50fec212015-03-12 17:10:34 +02001327int
1328intel_dp_max_link_rate(struct intel_dp *intel_dp)
1329{
1330 int rates[DP_MAX_SUPPORTED_RATES] = {};
1331 int len;
1332
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001333 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001334 if (WARN_ON(len <= 0))
1335 return 162000;
1336
1337 return rates[rate_to_index(0, rates) - 1];
1338}
1339
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001340int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1341{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001342 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001343}
1344
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001345bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001346intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001347 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001348{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001349 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001350 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001351 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001352 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001353 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001354 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001355 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001356 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001357 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001358 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001359 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001360 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301361 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001362 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001363 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001364 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1365 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301366
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001367 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301368
1369 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001370 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301371
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001372 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001373
Imre Deakbc7d38a2013-05-16 14:40:36 +03001374 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001375 pipe_config->has_pch_encoder = true;
1376
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001377 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001378 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001379 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001380
Jani Nikuladd06f902012-10-19 14:51:50 +03001381 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1382 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1383 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001384
1385 if (INTEL_INFO(dev)->gen >= 9) {
1386 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001387 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001388 if (ret)
1389 return ret;
1390 }
1391
Jesse Barnes2dd24552013-04-25 12:55:01 -07001392 if (!HAS_PCH_SPLIT(dev))
1393 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1394 intel_connector->panel.fitting_mode);
1395 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001396 intel_pch_panel_fitting(intel_crtc, pipe_config,
1397 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001398 }
1399
Daniel Vettercb1793c2012-06-04 18:39:21 +02001400 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001401 return false;
1402
Daniel Vetter083f9562012-04-20 20:23:49 +02001403 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301404 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001405 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001406 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001407
Daniel Vetter36008362013-03-27 00:44:59 +01001408 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1409 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001410 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001411 if (is_edp(intel_dp)) {
1412 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1413 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1414 dev_priv->vbt.edp_bpp);
1415 bpp = dev_priv->vbt.edp_bpp;
1416 }
1417
Jani Nikula344c5bb2014-09-09 11:25:13 +03001418 /*
1419 * Use the maximum clock and number of lanes the eDP panel
1420 * advertizes being capable of. The panels are generally
1421 * designed to support only a single clock and lane
1422 * configuration, and typically these values correspond to the
1423 * native resolution of the panel.
1424 */
1425 min_lane_count = max_lane_count;
1426 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001427 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001428
Daniel Vetter36008362013-03-27 00:44:59 +01001429 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001430 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1431 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001432
Dave Airliec6930992014-07-14 11:04:39 +10001433 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301434 for (lane_count = min_lane_count;
1435 lane_count <= max_lane_count;
1436 lane_count <<= 1) {
1437
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001438 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001439 link_avail = intel_dp_max_data_rate(link_clock,
1440 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001441
Daniel Vetter36008362013-03-27 00:44:59 +01001442 if (mode_rate <= link_avail) {
1443 goto found;
1444 }
1445 }
1446 }
1447 }
1448
1449 return false;
1450
1451found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001452 if (intel_dp->color_range_auto) {
1453 /*
1454 * See:
1455 * CEA-861-E - 5.1 Default Encoding Parameters
1456 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1457 */
Thierry Reding18316c82012-12-20 15:41:44 +01001458 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001459 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1460 else
1461 intel_dp->color_range = 0;
1462 }
1463
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001464 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001465 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001466
Daniel Vetter36008362013-03-27 00:44:59 +01001467 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301468
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001469 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001470 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301471 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001472 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001473 } else {
1474 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001475 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001476 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301477 }
1478
Daniel Vetter657445f2013-05-04 10:09:18 +02001479 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001480 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001481
Daniel Vetter36008362013-03-27 00:44:59 +01001482 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1483 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001484 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001485 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1486 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001487
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001488 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001489 adjusted_mode->crtc_clock,
1490 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001491 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001492
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301493 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301494 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001495 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301496 intel_link_compute_m_n(bpp, lane_count,
1497 intel_connector->panel.downclock_mode->clock,
1498 pipe_config->port_clock,
1499 &pipe_config->dp_m2_n2);
1500 }
1501
Damien Lespiau5416d872014-11-14 17:24:33 +00001502 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001503 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301504 else if (IS_BROXTON(dev))
1505 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001506 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001507 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1508 else
1509 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001510
Daniel Vetter36008362013-03-27 00:44:59 +01001511 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001512}
1513
Daniel Vetter7c62a162013-06-01 17:16:20 +02001514static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001515{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001516 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1517 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1518 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001519 struct drm_i915_private *dev_priv = dev->dev_private;
1520 u32 dpa_ctl;
1521
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001522 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1523 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001524 dpa_ctl = I915_READ(DP_A);
1525 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001527 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001528 /* For a long time we've carried around a ILK-DevA w/a for the
1529 * 160MHz clock. If we're really unlucky, it's still required.
1530 */
1531 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001532 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001533 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001534 } else {
1535 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001536 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001537 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001538
Daniel Vetterea9b6002012-11-29 15:59:31 +01001539 I915_WRITE(DP_A, dpa_ctl);
1540
1541 POSTING_READ(DP_A);
1542 udelay(500);
1543}
1544
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001545static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001546{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001547 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001548 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001549 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001550 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001551 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001552 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001553
Keith Packard417e8222011-11-01 19:54:11 -07001554 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001555 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001556 *
1557 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001558 * SNB CPU
1559 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001560 * CPT PCH
1561 *
1562 * IBX PCH and CPU are the same for almost everything,
1563 * except that the CPU DP PLL is configured in this
1564 * register
1565 *
1566 * CPT PCH is quite different, having many bits moved
1567 * to the TRANS_DP_CTL register instead. That
1568 * configuration happens (oddly) in ironlake_pch_enable
1569 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001570
Keith Packard417e8222011-11-01 19:54:11 -07001571 /* Preserve the BIOS-computed detected bit. This is
1572 * supposed to be read-only.
1573 */
1574 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001575
Keith Packard417e8222011-11-01 19:54:11 -07001576 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001577 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001578 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001579
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001580 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001581 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001582
Keith Packard417e8222011-11-01 19:54:11 -07001583 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001584
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001585 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001586 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1587 intel_dp->DP |= DP_SYNC_HS_HIGH;
1588 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1589 intel_dp->DP |= DP_SYNC_VS_HIGH;
1590 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1591
Jani Nikula6aba5b62013-10-04 15:08:10 +03001592 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001593 intel_dp->DP |= DP_ENHANCED_FRAMING;
1594
Daniel Vetter7c62a162013-06-01 17:16:20 +02001595 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001596 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001597 u32 trans_dp;
1598
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001599 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001600
1601 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1602 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1603 trans_dp |= TRANS_DP_ENH_FRAMING;
1604 else
1605 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1606 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001607 } else {
Jesse Barnesb2634012013-03-28 09:55:40 -07001608 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001609 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001610
1611 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1612 intel_dp->DP |= DP_SYNC_HS_HIGH;
1613 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1614 intel_dp->DP |= DP_SYNC_VS_HIGH;
1615 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1616
Jani Nikula6aba5b62013-10-04 15:08:10 +03001617 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001618 intel_dp->DP |= DP_ENHANCED_FRAMING;
1619
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001620 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001621 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001622 else if (crtc->pipe == PIPE_B)
1623 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001624 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001625}
1626
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001627#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1628#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001629
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001630#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1631#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001632
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001633#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1634#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001635
Daniel Vetter4be73782014-01-17 14:39:48 +01001636static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001637 u32 mask,
1638 u32 value)
1639{
Paulo Zanoni30add222012-10-26 19:05:45 -02001640 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001641 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001642 u32 pp_stat_reg, pp_ctrl_reg;
1643
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001644 lockdep_assert_held(&dev_priv->pps_mutex);
1645
Jani Nikulabf13e812013-09-06 07:40:05 +03001646 pp_stat_reg = _pp_stat_reg(intel_dp);
1647 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001648
1649 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001650 mask, value,
1651 I915_READ(pp_stat_reg),
1652 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001653
Jesse Barnes453c5422013-03-28 09:55:41 -07001654 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001655 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001656 I915_READ(pp_stat_reg),
1657 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001658 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001659
1660 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001661}
1662
Daniel Vetter4be73782014-01-17 14:39:48 +01001663static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001664{
1665 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001666 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001667}
1668
Daniel Vetter4be73782014-01-17 14:39:48 +01001669static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001670{
Keith Packardbd943152011-09-18 23:09:52 -07001671 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001672 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001673}
Keith Packardbd943152011-09-18 23:09:52 -07001674
Daniel Vetter4be73782014-01-17 14:39:48 +01001675static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001676{
1677 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001678
1679 /* When we disable the VDD override bit last we have to do the manual
1680 * wait. */
1681 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1682 intel_dp->panel_power_cycle_delay);
1683
Daniel Vetter4be73782014-01-17 14:39:48 +01001684 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001685}
Keith Packardbd943152011-09-18 23:09:52 -07001686
Daniel Vetter4be73782014-01-17 14:39:48 +01001687static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001688{
1689 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1690 intel_dp->backlight_on_delay);
1691}
1692
Daniel Vetter4be73782014-01-17 14:39:48 +01001693static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001694{
1695 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1696 intel_dp->backlight_off_delay);
1697}
Keith Packard99ea7122011-11-01 19:57:50 -07001698
Keith Packard832dd3c2011-11-01 19:34:06 -07001699/* Read the current pp_control value, unlocking the register if it
1700 * is locked
1701 */
1702
Jesse Barnes453c5422013-03-28 09:55:41 -07001703static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001704{
Jesse Barnes453c5422013-03-28 09:55:41 -07001705 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1706 struct drm_i915_private *dev_priv = dev->dev_private;
1707 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001708
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001709 lockdep_assert_held(&dev_priv->pps_mutex);
1710
Jani Nikulabf13e812013-09-06 07:40:05 +03001711 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301712 if (!IS_BROXTON(dev)) {
1713 control &= ~PANEL_UNLOCK_MASK;
1714 control |= PANEL_UNLOCK_REGS;
1715 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001716 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001717}
1718
Ville Syrjälä951468f2014-09-04 14:55:31 +03001719/*
1720 * Must be paired with edp_panel_vdd_off().
1721 * Must hold pps_mutex around the whole on/off sequence.
1722 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1723 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001724static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001725{
Paulo Zanoni30add222012-10-26 19:05:45 -02001726 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001727 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1728 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001729 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001730 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001731 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001732 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001733 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001734
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001735 lockdep_assert_held(&dev_priv->pps_mutex);
1736
Keith Packard97af61f572011-09-28 16:23:51 -07001737 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001738 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001739
Egbert Eich2c623c12014-11-25 12:54:57 +01001740 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001741 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001742
Daniel Vetter4be73782014-01-17 14:39:48 +01001743 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001744 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001745
Imre Deak4e6e1a52014-03-27 17:45:11 +02001746 power_domain = intel_display_port_power_domain(intel_encoder);
1747 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001748
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001749 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1750 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001751
Daniel Vetter4be73782014-01-17 14:39:48 +01001752 if (!edp_have_panel_power(intel_dp))
1753 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001754
Jesse Barnes453c5422013-03-28 09:55:41 -07001755 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001756 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001757
Jani Nikulabf13e812013-09-06 07:40:05 +03001758 pp_stat_reg = _pp_stat_reg(intel_dp);
1759 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001760
1761 I915_WRITE(pp_ctrl_reg, pp);
1762 POSTING_READ(pp_ctrl_reg);
1763 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1764 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001765 /*
1766 * If the panel wasn't on, delay before accessing aux channel
1767 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001768 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001769 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1770 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001771 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001772 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001773
1774 return need_to_disable;
1775}
1776
Ville Syrjälä951468f2014-09-04 14:55:31 +03001777/*
1778 * Must be paired with intel_edp_panel_vdd_off() or
1779 * intel_edp_panel_off().
1780 * Nested calls to these functions are not allowed since
1781 * we drop the lock. Caller must use some higher level
1782 * locking to prevent nested calls from other threads.
1783 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001784void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001785{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001786 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001787
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001788 if (!is_edp(intel_dp))
1789 return;
1790
Ville Syrjälä773538e82014-09-04 14:54:56 +03001791 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001792 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001793 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001794
Rob Clarke2c719b2014-12-15 13:56:32 -05001795 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001796 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001797}
1798
Daniel Vetter4be73782014-01-17 14:39:48 +01001799static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001800{
Paulo Zanoni30add222012-10-26 19:05:45 -02001801 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001802 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001803 struct intel_digital_port *intel_dig_port =
1804 dp_to_dig_port(intel_dp);
1805 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1806 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001807 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001808 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001809
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001810 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001811
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001812 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001813
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001814 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001815 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001816
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001817 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1818 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001819
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001820 pp = ironlake_get_pp_control(intel_dp);
1821 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001822
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001823 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1824 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001825
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001826 I915_WRITE(pp_ctrl_reg, pp);
1827 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001828
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001829 /* Make sure sequencer is idle before allowing subsequent activity */
1830 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1831 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001832
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001833 if ((pp & POWER_TARGET_ON) == 0)
1834 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001835
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001836 power_domain = intel_display_port_power_domain(intel_encoder);
1837 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001838}
1839
Daniel Vetter4be73782014-01-17 14:39:48 +01001840static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001841{
1842 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1843 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001844
Ville Syrjälä773538e82014-09-04 14:54:56 +03001845 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001846 if (!intel_dp->want_panel_vdd)
1847 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001848 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001849}
1850
Imre Deakaba86892014-07-30 15:57:31 +03001851static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1852{
1853 unsigned long delay;
1854
1855 /*
1856 * Queue the timer to fire a long time from now (relative to the power
1857 * down delay) to keep the panel power up across a sequence of
1858 * operations.
1859 */
1860 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1861 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1862}
1863
Ville Syrjälä951468f2014-09-04 14:55:31 +03001864/*
1865 * Must be paired with edp_panel_vdd_on().
1866 * Must hold pps_mutex around the whole on/off sequence.
1867 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1868 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001869static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001870{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001871 struct drm_i915_private *dev_priv =
1872 intel_dp_to_dev(intel_dp)->dev_private;
1873
1874 lockdep_assert_held(&dev_priv->pps_mutex);
1875
Keith Packard97af61f572011-09-28 16:23:51 -07001876 if (!is_edp(intel_dp))
1877 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001878
Rob Clarke2c719b2014-12-15 13:56:32 -05001879 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001880 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001881
Keith Packardbd943152011-09-18 23:09:52 -07001882 intel_dp->want_panel_vdd = false;
1883
Imre Deakaba86892014-07-30 15:57:31 +03001884 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001885 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001886 else
1887 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001888}
1889
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001890static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001891{
Paulo Zanoni30add222012-10-26 19:05:45 -02001892 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001893 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001894 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001895 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001896
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001897 lockdep_assert_held(&dev_priv->pps_mutex);
1898
Keith Packard97af61f572011-09-28 16:23:51 -07001899 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001900 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001901
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001902 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1903 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001904
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001905 if (WARN(edp_have_panel_power(intel_dp),
1906 "eDP port %c panel power already on\n",
1907 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001908 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001909
Daniel Vetter4be73782014-01-17 14:39:48 +01001910 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001911
Jani Nikulabf13e812013-09-06 07:40:05 +03001912 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001913 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001914 if (IS_GEN5(dev)) {
1915 /* ILK workaround: disable reset around power sequence */
1916 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001917 I915_WRITE(pp_ctrl_reg, pp);
1918 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001919 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001920
Keith Packard1c0ae802011-09-19 13:59:29 -07001921 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001922 if (!IS_GEN5(dev))
1923 pp |= PANEL_POWER_RESET;
1924
Jesse Barnes453c5422013-03-28 09:55:41 -07001925 I915_WRITE(pp_ctrl_reg, pp);
1926 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001927
Daniel Vetter4be73782014-01-17 14:39:48 +01001928 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001929 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001930
Keith Packard05ce1a42011-09-29 16:33:01 -07001931 if (IS_GEN5(dev)) {
1932 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001933 I915_WRITE(pp_ctrl_reg, pp);
1934 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001935 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001936}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001937
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001938void intel_edp_panel_on(struct intel_dp *intel_dp)
1939{
1940 if (!is_edp(intel_dp))
1941 return;
1942
1943 pps_lock(intel_dp);
1944 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001945 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001946}
1947
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001948
1949static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001950{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001951 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1952 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001953 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001954 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001955 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001956 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001957 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001958
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001959 lockdep_assert_held(&dev_priv->pps_mutex);
1960
Keith Packard97af61f572011-09-28 16:23:51 -07001961 if (!is_edp(intel_dp))
1962 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001963
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001964 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1965 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001966
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001967 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1968 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001969
Jesse Barnes453c5422013-03-28 09:55:41 -07001970 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001971 /* We need to switch off panel power _and_ force vdd, for otherwise some
1972 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001973 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1974 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001975
Jani Nikulabf13e812013-09-06 07:40:05 +03001976 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001977
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001978 intel_dp->want_panel_vdd = false;
1979
Jesse Barnes453c5422013-03-28 09:55:41 -07001980 I915_WRITE(pp_ctrl_reg, pp);
1981 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001982
Paulo Zanonidce56b32013-12-19 14:29:40 -02001983 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001984 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001985
1986 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001987 power_domain = intel_display_port_power_domain(intel_encoder);
1988 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001989}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001990
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001991void intel_edp_panel_off(struct intel_dp *intel_dp)
1992{
1993 if (!is_edp(intel_dp))
1994 return;
1995
1996 pps_lock(intel_dp);
1997 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001998 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001999}
2000
Jani Nikula1250d102014-08-12 17:11:39 +03002001/* Enable backlight in the panel power control. */
2002static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002003{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002004 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2005 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002006 struct drm_i915_private *dev_priv = dev->dev_private;
2007 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002008 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002009
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002010 /*
2011 * If we enable the backlight right away following a panel power
2012 * on, we may see slight flicker as the panel syncs with the eDP
2013 * link. So delay a bit to make sure the image is solid before
2014 * allowing it to appear.
2015 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002016 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002017
Ville Syrjälä773538e82014-09-04 14:54:56 +03002018 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002019
Jesse Barnes453c5422013-03-28 09:55:41 -07002020 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002021 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002022
Jani Nikulabf13e812013-09-06 07:40:05 +03002023 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002024
2025 I915_WRITE(pp_ctrl_reg, pp);
2026 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002027
Ville Syrjälä773538e82014-09-04 14:54:56 +03002028 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002029}
2030
Jani Nikula1250d102014-08-12 17:11:39 +03002031/* Enable backlight PWM and backlight PP control. */
2032void intel_edp_backlight_on(struct intel_dp *intel_dp)
2033{
2034 if (!is_edp(intel_dp))
2035 return;
2036
2037 DRM_DEBUG_KMS("\n");
2038
2039 intel_panel_enable_backlight(intel_dp->attached_connector);
2040 _intel_edp_backlight_on(intel_dp);
2041}
2042
2043/* Disable backlight in the panel power control. */
2044static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002045{
Paulo Zanoni30add222012-10-26 19:05:45 -02002046 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002047 struct drm_i915_private *dev_priv = dev->dev_private;
2048 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002049 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002050
Keith Packardf01eca22011-09-28 16:48:10 -07002051 if (!is_edp(intel_dp))
2052 return;
2053
Ville Syrjälä773538e82014-09-04 14:54:56 +03002054 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002055
Jesse Barnes453c5422013-03-28 09:55:41 -07002056 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002057 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002058
Jani Nikulabf13e812013-09-06 07:40:05 +03002059 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002060
2061 I915_WRITE(pp_ctrl_reg, pp);
2062 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002063
Ville Syrjälä773538e82014-09-04 14:54:56 +03002064 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002065
Paulo Zanonidce56b32013-12-19 14:29:40 -02002066 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002067 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002068}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002069
Jani Nikula1250d102014-08-12 17:11:39 +03002070/* Disable backlight PP control and backlight PWM. */
2071void intel_edp_backlight_off(struct intel_dp *intel_dp)
2072{
2073 if (!is_edp(intel_dp))
2074 return;
2075
2076 DRM_DEBUG_KMS("\n");
2077
2078 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002079 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002080}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002081
Jani Nikula73580fb72014-08-12 17:11:41 +03002082/*
2083 * Hook for controlling the panel power control backlight through the bl_power
2084 * sysfs attribute. Take care to handle multiple calls.
2085 */
2086static void intel_edp_backlight_power(struct intel_connector *connector,
2087 bool enable)
2088{
2089 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002090 bool is_enabled;
2091
Ville Syrjälä773538e82014-09-04 14:54:56 +03002092 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002093 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002094 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002095
2096 if (is_enabled == enable)
2097 return;
2098
Jani Nikula23ba9372014-08-27 14:08:43 +03002099 DRM_DEBUG_KMS("panel power control backlight %s\n",
2100 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002101
2102 if (enable)
2103 _intel_edp_backlight_on(intel_dp);
2104 else
2105 _intel_edp_backlight_off(intel_dp);
2106}
2107
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002108static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002109{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002110 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2111 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2112 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002113 struct drm_i915_private *dev_priv = dev->dev_private;
2114 u32 dpa_ctl;
2115
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002116 assert_pipe_disabled(dev_priv,
2117 to_intel_crtc(crtc)->pipe);
2118
Jesse Barnesd240f202010-08-13 15:43:26 -07002119 DRM_DEBUG_KMS("\n");
2120 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002121 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2122 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2123
2124 /* We don't adjust intel_dp->DP while tearing down the link, to
2125 * facilitate link retraining (e.g. after hotplug). Hence clear all
2126 * enable bits here to ensure that we don't enable too much. */
2127 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2128 intel_dp->DP |= DP_PLL_ENABLE;
2129 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002130 POSTING_READ(DP_A);
2131 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002132}
2133
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002134static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002135{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002136 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2137 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2138 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002139 struct drm_i915_private *dev_priv = dev->dev_private;
2140 u32 dpa_ctl;
2141
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002142 assert_pipe_disabled(dev_priv,
2143 to_intel_crtc(crtc)->pipe);
2144
Jesse Barnesd240f202010-08-13 15:43:26 -07002145 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002146 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2147 "dp pll off, should be on\n");
2148 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2149
2150 /* We can't rely on the value tracked for the DP register in
2151 * intel_dp->DP because link_down must not change that (otherwise link
2152 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002153 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002154 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002155 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002156 udelay(200);
2157}
2158
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002159/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002160void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002161{
2162 int ret, i;
2163
2164 /* Should have a valid DPCD by this point */
2165 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2166 return;
2167
2168 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002169 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2170 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002171 } else {
2172 /*
2173 * When turning on, we need to retry for 1ms to give the sink
2174 * time to wake up.
2175 */
2176 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002177 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2178 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002179 if (ret == 1)
2180 break;
2181 msleep(1);
2182 }
2183 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002184
2185 if (ret != 1)
2186 DRM_DEBUG_KMS("failed to %s sink power state\n",
2187 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002188}
2189
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002190static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2191 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002192{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002193 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002194 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002195 struct drm_device *dev = encoder->base.dev;
2196 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002197 enum intel_display_power_domain power_domain;
2198 u32 tmp;
2199
2200 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002201 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002202 return false;
2203
2204 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002205
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002206 if (!(tmp & DP_PORT_EN))
2207 return false;
2208
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002209 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002210 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002211 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002212 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002213
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002214 for_each_pipe(dev_priv, p) {
2215 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2216 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2217 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002218 return true;
2219 }
2220 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002221
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002222 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2223 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002224 } else if (IS_CHERRYVIEW(dev)) {
2225 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2226 } else {
2227 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002228 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002229
2230 return true;
2231}
2232
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002233static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002234 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002235{
2236 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002237 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002238 struct drm_device *dev = encoder->base.dev;
2239 struct drm_i915_private *dev_priv = dev->dev_private;
2240 enum port port = dp_to_dig_port(intel_dp)->port;
2241 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002242 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002243
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002244 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002245
2246 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002247
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002248 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002249 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2250 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2251 flags |= DRM_MODE_FLAG_PHSYNC;
2252 else
2253 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002254
Xiong Zhang63000ef2013-06-28 12:59:06 +08002255 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2256 flags |= DRM_MODE_FLAG_PVSYNC;
2257 else
2258 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002259 } else {
2260 if (tmp & DP_SYNC_HS_HIGH)
2261 flags |= DRM_MODE_FLAG_PHSYNC;
2262 else
2263 flags |= DRM_MODE_FLAG_NHSYNC;
2264
2265 if (tmp & DP_SYNC_VS_HIGH)
2266 flags |= DRM_MODE_FLAG_PVSYNC;
2267 else
2268 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002269 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002270
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002271 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002272
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002273 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2274 tmp & DP_COLOR_RANGE_16_235)
2275 pipe_config->limited_color_range = true;
2276
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002277 pipe_config->has_dp_encoder = true;
2278
2279 intel_dp_get_m_n(crtc, pipe_config);
2280
Ville Syrjälä18442d02013-09-13 16:00:08 +03002281 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002282 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2283 pipe_config->port_clock = 162000;
2284 else
2285 pipe_config->port_clock = 270000;
2286 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002287
2288 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2289 &pipe_config->dp_m_n);
2290
2291 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2292 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2293
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002294 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002295
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002296 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2297 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2298 /*
2299 * This is a big fat ugly hack.
2300 *
2301 * Some machines in UEFI boot mode provide us a VBT that has 18
2302 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2303 * unknown we fail to light up. Yet the same BIOS boots up with
2304 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2305 * max, not what it tells us to use.
2306 *
2307 * Note: This will still be broken if the eDP panel is not lit
2308 * up by the BIOS, and thus we can't get the mode at module
2309 * load.
2310 */
2311 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2312 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2313 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2314 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002315}
2316
Daniel Vettere8cb4552012-07-01 13:05:48 +02002317static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002318{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002319 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002320 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002321 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2322
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002323 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002324 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002325
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002326 if (HAS_PSR(dev) && !HAS_DDI(dev))
2327 intel_psr_disable(intel_dp);
2328
Daniel Vetter6cb49832012-05-20 17:14:50 +02002329 /* Make sure the panel is off before trying to change the mode. But also
2330 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002331 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002332 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002333 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002334 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002335
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002336 /* disable the port before the pipe on g4x */
2337 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002338 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002339}
2340
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002341static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002342{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002343 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002344 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002345
Ville Syrjälä49277c32014-03-31 18:21:26 +03002346 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002347 if (port == PORT_A)
2348 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002349}
2350
2351static void vlv_post_disable_dp(struct intel_encoder *encoder)
2352{
2353 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2354
2355 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002356}
2357
Ville Syrjälä580d3812014-04-09 13:29:00 +03002358static void chv_post_disable_dp(struct intel_encoder *encoder)
2359{
2360 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2361 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2362 struct drm_device *dev = encoder->base.dev;
2363 struct drm_i915_private *dev_priv = dev->dev_private;
2364 struct intel_crtc *intel_crtc =
2365 to_intel_crtc(encoder->base.crtc);
2366 enum dpio_channel ch = vlv_dport_to_channel(dport);
2367 enum pipe pipe = intel_crtc->pipe;
2368 u32 val;
2369
2370 intel_dp_link_down(intel_dp);
2371
Ville Syrjäläa5805162015-05-26 20:42:30 +03002372 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002373
2374 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002375 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002376 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002377 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002378
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002379 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2380 val |= CHV_PCS_REQ_SOFTRESET_EN;
2381 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2382
2383 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002384 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002385 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2386
2387 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2388 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2389 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002390
Ville Syrjäläa5805162015-05-26 20:42:30 +03002391 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002392}
2393
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002394static void
2395_intel_dp_set_link_train(struct intel_dp *intel_dp,
2396 uint32_t *DP,
2397 uint8_t dp_train_pat)
2398{
2399 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2400 struct drm_device *dev = intel_dig_port->base.base.dev;
2401 struct drm_i915_private *dev_priv = dev->dev_private;
2402 enum port port = intel_dig_port->port;
2403
2404 if (HAS_DDI(dev)) {
2405 uint32_t temp = I915_READ(DP_TP_CTL(port));
2406
2407 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2408 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2409 else
2410 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2411
2412 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2413 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2414 case DP_TRAINING_PATTERN_DISABLE:
2415 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2416
2417 break;
2418 case DP_TRAINING_PATTERN_1:
2419 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2420 break;
2421 case DP_TRAINING_PATTERN_2:
2422 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2423 break;
2424 case DP_TRAINING_PATTERN_3:
2425 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2426 break;
2427 }
2428 I915_WRITE(DP_TP_CTL(port), temp);
2429
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002430 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2431 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002432 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2433
2434 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2435 case DP_TRAINING_PATTERN_DISABLE:
2436 *DP |= DP_LINK_TRAIN_OFF_CPT;
2437 break;
2438 case DP_TRAINING_PATTERN_1:
2439 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2440 break;
2441 case DP_TRAINING_PATTERN_2:
2442 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2443 break;
2444 case DP_TRAINING_PATTERN_3:
2445 DRM_ERROR("DP training pattern 3 not supported\n");
2446 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2447 break;
2448 }
2449
2450 } else {
2451 if (IS_CHERRYVIEW(dev))
2452 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2453 else
2454 *DP &= ~DP_LINK_TRAIN_MASK;
2455
2456 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2457 case DP_TRAINING_PATTERN_DISABLE:
2458 *DP |= DP_LINK_TRAIN_OFF;
2459 break;
2460 case DP_TRAINING_PATTERN_1:
2461 *DP |= DP_LINK_TRAIN_PAT_1;
2462 break;
2463 case DP_TRAINING_PATTERN_2:
2464 *DP |= DP_LINK_TRAIN_PAT_2;
2465 break;
2466 case DP_TRAINING_PATTERN_3:
2467 if (IS_CHERRYVIEW(dev)) {
2468 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2469 } else {
2470 DRM_ERROR("DP training pattern 3 not supported\n");
2471 *DP |= DP_LINK_TRAIN_PAT_2;
2472 }
2473 break;
2474 }
2475 }
2476}
2477
2478static void intel_dp_enable_port(struct intel_dp *intel_dp)
2479{
2480 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2481 struct drm_i915_private *dev_priv = dev->dev_private;
2482
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002483 /* enable with pattern 1 (as per spec) */
2484 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2485 DP_TRAINING_PATTERN_1);
2486
2487 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2488 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002489
2490 /*
2491 * Magic for VLV/CHV. We _must_ first set up the register
2492 * without actually enabling the port, and then do another
2493 * write to enable the port. Otherwise link training will
2494 * fail when the power sequencer is freshly used for this port.
2495 */
2496 intel_dp->DP |= DP_PORT_EN;
2497
2498 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2499 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002500}
2501
Daniel Vettere8cb4552012-07-01 13:05:48 +02002502static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002503{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002504 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2505 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002506 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002507 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002508 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002509 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002510
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002511 if (WARN_ON(dp_reg & DP_PORT_EN))
2512 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002513
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002514 pps_lock(intel_dp);
2515
2516 if (IS_VALLEYVIEW(dev))
2517 vlv_init_panel_power_sequencer(intel_dp);
2518
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002519 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002520
2521 edp_panel_vdd_on(intel_dp);
2522 edp_panel_on(intel_dp);
2523 edp_panel_vdd_off(intel_dp, true);
2524
2525 pps_unlock(intel_dp);
2526
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002527 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002528 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2529 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002530
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002531 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2532 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002533 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002534 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002535
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002536 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002537 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2538 pipe_name(crtc->pipe));
2539 intel_audio_codec_enable(encoder);
2540 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002541}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002542
Jani Nikulaecff4f32013-09-06 07:38:29 +03002543static void g4x_enable_dp(struct intel_encoder *encoder)
2544{
Jani Nikula828f5c62013-09-05 16:44:45 +03002545 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2546
Jani Nikulaecff4f32013-09-06 07:38:29 +03002547 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002548 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002549}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002550
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002551static void vlv_enable_dp(struct intel_encoder *encoder)
2552{
Jani Nikula828f5c62013-09-05 16:44:45 +03002553 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2554
Daniel Vetter4be73782014-01-17 14:39:48 +01002555 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002556 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002557}
2558
Jani Nikulaecff4f32013-09-06 07:38:29 +03002559static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002560{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002561 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002562 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002563
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002564 intel_dp_prepare(encoder);
2565
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002566 /* Only ilk+ has port A */
2567 if (dport->port == PORT_A) {
2568 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002569 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002570 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002571}
2572
Ville Syrjälä83b84592014-10-16 21:29:51 +03002573static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2574{
2575 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2576 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2577 enum pipe pipe = intel_dp->pps_pipe;
2578 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2579
2580 edp_panel_vdd_off_sync(intel_dp);
2581
2582 /*
2583 * VLV seems to get confused when multiple power seqeuencers
2584 * have the same port selected (even if only one has power/vdd
2585 * enabled). The failure manifests as vlv_wait_port_ready() failing
2586 * CHV on the other hand doesn't seem to mind having the same port
2587 * selected in multiple power seqeuencers, but let's clear the
2588 * port select always when logically disconnecting a power sequencer
2589 * from a port.
2590 */
2591 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2592 pipe_name(pipe), port_name(intel_dig_port->port));
2593 I915_WRITE(pp_on_reg, 0);
2594 POSTING_READ(pp_on_reg);
2595
2596 intel_dp->pps_pipe = INVALID_PIPE;
2597}
2598
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002599static void vlv_steal_power_sequencer(struct drm_device *dev,
2600 enum pipe pipe)
2601{
2602 struct drm_i915_private *dev_priv = dev->dev_private;
2603 struct intel_encoder *encoder;
2604
2605 lockdep_assert_held(&dev_priv->pps_mutex);
2606
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002607 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2608 return;
2609
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002610 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2611 base.head) {
2612 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002613 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002614
2615 if (encoder->type != INTEL_OUTPUT_EDP)
2616 continue;
2617
2618 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002619 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002620
2621 if (intel_dp->pps_pipe != pipe)
2622 continue;
2623
2624 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002625 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002626
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002627 WARN(encoder->connectors_active,
2628 "stealing pipe %c power sequencer from active eDP port %c\n",
2629 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002630
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002631 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002632 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002633 }
2634}
2635
2636static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2637{
2638 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2639 struct intel_encoder *encoder = &intel_dig_port->base;
2640 struct drm_device *dev = encoder->base.dev;
2641 struct drm_i915_private *dev_priv = dev->dev_private;
2642 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002643
2644 lockdep_assert_held(&dev_priv->pps_mutex);
2645
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002646 if (!is_edp(intel_dp))
2647 return;
2648
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002649 if (intel_dp->pps_pipe == crtc->pipe)
2650 return;
2651
2652 /*
2653 * If another power sequencer was being used on this
2654 * port previously make sure to turn off vdd there while
2655 * we still have control of it.
2656 */
2657 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002658 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002659
2660 /*
2661 * We may be stealing the power
2662 * sequencer from another port.
2663 */
2664 vlv_steal_power_sequencer(dev, crtc->pipe);
2665
2666 /* now it's all ours */
2667 intel_dp->pps_pipe = crtc->pipe;
2668
2669 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2670 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2671
2672 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002673 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2674 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002675}
2676
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002677static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2678{
2679 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2680 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002681 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002682 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002683 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002684 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002685 int pipe = intel_crtc->pipe;
2686 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002687
Ville Syrjäläa5805162015-05-26 20:42:30 +03002688 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002689
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002690 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002691 val = 0;
2692 if (pipe)
2693 val |= (1<<21);
2694 else
2695 val &= ~(1<<21);
2696 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002697 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2698 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2699 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002700
Ville Syrjäläa5805162015-05-26 20:42:30 +03002701 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002702
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002703 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002704}
2705
Jani Nikulaecff4f32013-09-06 07:38:29 +03002706static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002707{
2708 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2709 struct drm_device *dev = encoder->base.dev;
2710 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002711 struct intel_crtc *intel_crtc =
2712 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002713 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002714 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002715
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002716 intel_dp_prepare(encoder);
2717
Jesse Barnes89b667f2013-04-18 14:51:36 -07002718 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002719 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002720 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002721 DPIO_PCS_TX_LANE2_RESET |
2722 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002723 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002724 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2725 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2726 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2727 DPIO_PCS_CLK_SOFT_RESET);
2728
2729 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002730 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2731 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2732 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002733 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002734}
2735
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002736static void chv_pre_enable_dp(struct intel_encoder *encoder)
2737{
2738 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2739 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2740 struct drm_device *dev = encoder->base.dev;
2741 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002742 struct intel_crtc *intel_crtc =
2743 to_intel_crtc(encoder->base.crtc);
2744 enum dpio_channel ch = vlv_dport_to_channel(dport);
2745 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002746 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002747 u32 val;
2748
Ville Syrjäläa5805162015-05-26 20:42:30 +03002749 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002750
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002751 /* allow hardware to manage TX FIFO reset source */
2752 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2753 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2754 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2755
2756 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2757 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2758 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2759
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002760 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002761 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002762 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002763 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002764
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002765 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2766 val |= CHV_PCS_REQ_SOFTRESET_EN;
2767 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2768
2769 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002770 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002771 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2772
2773 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2774 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2775 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002776
2777 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002778 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002779 /* Set the upar bit */
2780 data = (i == 1) ? 0x0 : 0x1;
2781 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2782 data << DPIO_UPAR_SHIFT);
2783 }
2784
2785 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002786 if (intel_crtc->config->port_clock > 270000)
2787 stagger = 0x18;
2788 else if (intel_crtc->config->port_clock > 135000)
2789 stagger = 0xd;
2790 else if (intel_crtc->config->port_clock > 67500)
2791 stagger = 0x7;
2792 else if (intel_crtc->config->port_clock > 33750)
2793 stagger = 0x4;
2794 else
2795 stagger = 0x2;
2796
2797 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2798 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2799 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2800
2801 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2802 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2803 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2804
2805 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2806 DPIO_LANESTAGGER_STRAP(stagger) |
2807 DPIO_LANESTAGGER_STRAP_OVRD |
2808 DPIO_TX1_STAGGER_MASK(0x1f) |
2809 DPIO_TX1_STAGGER_MULT(6) |
2810 DPIO_TX2_STAGGER_MULT(0));
2811
2812 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2813 DPIO_LANESTAGGER_STRAP(stagger) |
2814 DPIO_LANESTAGGER_STRAP_OVRD |
2815 DPIO_TX1_STAGGER_MASK(0x1f) |
2816 DPIO_TX1_STAGGER_MULT(7) |
2817 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002818
Ville Syrjäläa5805162015-05-26 20:42:30 +03002819 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002820
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002821 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002822}
2823
Ville Syrjälä9197c882014-04-09 13:29:05 +03002824static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2825{
2826 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2827 struct drm_device *dev = encoder->base.dev;
2828 struct drm_i915_private *dev_priv = dev->dev_private;
2829 struct intel_crtc *intel_crtc =
2830 to_intel_crtc(encoder->base.crtc);
2831 enum dpio_channel ch = vlv_dport_to_channel(dport);
2832 enum pipe pipe = intel_crtc->pipe;
2833 u32 val;
2834
Ville Syrjälä625695f2014-06-28 02:04:02 +03002835 intel_dp_prepare(encoder);
2836
Ville Syrjäläa5805162015-05-26 20:42:30 +03002837 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002838
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002839 /* program left/right clock distribution */
2840 if (pipe != PIPE_B) {
2841 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2842 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2843 if (ch == DPIO_CH0)
2844 val |= CHV_BUFLEFTENA1_FORCE;
2845 if (ch == DPIO_CH1)
2846 val |= CHV_BUFRIGHTENA1_FORCE;
2847 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2848 } else {
2849 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2850 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2851 if (ch == DPIO_CH0)
2852 val |= CHV_BUFLEFTENA2_FORCE;
2853 if (ch == DPIO_CH1)
2854 val |= CHV_BUFRIGHTENA2_FORCE;
2855 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2856 }
2857
Ville Syrjälä9197c882014-04-09 13:29:05 +03002858 /* program clock channel usage */
2859 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2860 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2861 if (pipe != PIPE_B)
2862 val &= ~CHV_PCS_USEDCLKCHANNEL;
2863 else
2864 val |= CHV_PCS_USEDCLKCHANNEL;
2865 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2866
2867 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2868 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2869 if (pipe != PIPE_B)
2870 val &= ~CHV_PCS_USEDCLKCHANNEL;
2871 else
2872 val |= CHV_PCS_USEDCLKCHANNEL;
2873 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2874
2875 /*
2876 * This a a bit weird since generally CL
2877 * matches the pipe, but here we need to
2878 * pick the CL based on the port.
2879 */
2880 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2881 if (pipe != PIPE_B)
2882 val &= ~CHV_CMN_USEDCLKCHANNEL;
2883 else
2884 val |= CHV_CMN_USEDCLKCHANNEL;
2885 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2886
Ville Syrjäläa5805162015-05-26 20:42:30 +03002887 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002888}
2889
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002890/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002891 * Native read with retry for link status and receiver capability reads for
2892 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002893 *
2894 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2895 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002896 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002897static ssize_t
2898intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2899 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002900{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002901 ssize_t ret;
2902 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002903
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002904 /*
2905 * Sometime we just get the same incorrect byte repeated
2906 * over the entire buffer. Doing just one throw away read
2907 * initially seems to "solve" it.
2908 */
2909 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2910
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002911 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002912 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2913 if (ret == size)
2914 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002915 msleep(1);
2916 }
2917
Jani Nikula9d1a1032014-03-14 16:51:15 +02002918 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002919}
2920
2921/*
2922 * Fetch AUX CH registers 0x202 - 0x207 which contain
2923 * link status information
2924 */
2925static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002926intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002927{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002928 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2929 DP_LANE0_1_STATUS,
2930 link_status,
2931 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002932}
2933
Paulo Zanoni11002442014-06-13 18:45:41 -03002934/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002935static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002936intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002937{
Paulo Zanoni30add222012-10-26 19:05:45 -02002938 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302939 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002940 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002941
Vandana Kannan93147262014-11-18 15:45:29 +05302942 if (IS_BROXTON(dev))
2943 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2944 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302945 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302946 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002947 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302948 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302949 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002950 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302951 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002952 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302953 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002954 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302955 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002956}
2957
2958static uint8_t
2959intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2960{
Paulo Zanoni30add222012-10-26 19:05:45 -02002961 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002962 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002963
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002964 if (INTEL_INFO(dev)->gen >= 9) {
2965 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2966 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2967 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2968 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2969 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2970 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2971 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302972 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2973 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002974 default:
2975 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2976 }
2977 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002978 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302979 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2980 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2981 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2982 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2983 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2984 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2985 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002986 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302987 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002988 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002989 } else if (IS_VALLEYVIEW(dev)) {
2990 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302991 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2992 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2993 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2994 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2995 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2996 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2997 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002998 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302999 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003000 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003001 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003002 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303003 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3004 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3005 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3007 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003008 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303009 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003010 }
3011 } else {
3012 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303013 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3014 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3015 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3016 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3017 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3018 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3019 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003020 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303021 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003022 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003023 }
3024}
3025
Daniel Vetter5829975c2015-04-16 11:36:52 +02003026static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003027{
3028 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3029 struct drm_i915_private *dev_priv = dev->dev_private;
3030 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003031 struct intel_crtc *intel_crtc =
3032 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003033 unsigned long demph_reg_value, preemph_reg_value,
3034 uniqtranscale_reg_value;
3035 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003036 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003037 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003038
3039 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303040 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003041 preemph_reg_value = 0x0004000;
3042 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003044 demph_reg_value = 0x2B405555;
3045 uniqtranscale_reg_value = 0x552AB83A;
3046 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303047 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003048 demph_reg_value = 0x2B404040;
3049 uniqtranscale_reg_value = 0x5548B83A;
3050 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303051 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003052 demph_reg_value = 0x2B245555;
3053 uniqtranscale_reg_value = 0x5560B83A;
3054 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003056 demph_reg_value = 0x2B405555;
3057 uniqtranscale_reg_value = 0x5598DA3A;
3058 break;
3059 default:
3060 return 0;
3061 }
3062 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303063 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003064 preemph_reg_value = 0x0002000;
3065 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303066 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003067 demph_reg_value = 0x2B404040;
3068 uniqtranscale_reg_value = 0x5552B83A;
3069 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303070 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003071 demph_reg_value = 0x2B404848;
3072 uniqtranscale_reg_value = 0x5580B83A;
3073 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303074 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003075 demph_reg_value = 0x2B404040;
3076 uniqtranscale_reg_value = 0x55ADDA3A;
3077 break;
3078 default:
3079 return 0;
3080 }
3081 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303082 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003083 preemph_reg_value = 0x0000000;
3084 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003086 demph_reg_value = 0x2B305555;
3087 uniqtranscale_reg_value = 0x5570B83A;
3088 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003090 demph_reg_value = 0x2B2B4040;
3091 uniqtranscale_reg_value = 0x55ADDA3A;
3092 break;
3093 default:
3094 return 0;
3095 }
3096 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003098 preemph_reg_value = 0x0006000;
3099 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003101 demph_reg_value = 0x1B405555;
3102 uniqtranscale_reg_value = 0x55ADDA3A;
3103 break;
3104 default:
3105 return 0;
3106 }
3107 break;
3108 default:
3109 return 0;
3110 }
3111
Ville Syrjäläa5805162015-05-26 20:42:30 +03003112 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003113 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3114 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3115 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003116 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003117 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3118 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3119 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3120 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003121 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003122
3123 return 0;
3124}
3125
Daniel Vetter5829975c2015-04-16 11:36:52 +02003126static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003127{
3128 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3129 struct drm_i915_private *dev_priv = dev->dev_private;
3130 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3131 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003132 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003133 uint8_t train_set = intel_dp->train_set[0];
3134 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003135 enum pipe pipe = intel_crtc->pipe;
3136 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003137
3138 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303139 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003140 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003142 deemph_reg_value = 128;
3143 margin_reg_value = 52;
3144 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303145 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003146 deemph_reg_value = 128;
3147 margin_reg_value = 77;
3148 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303149 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003150 deemph_reg_value = 128;
3151 margin_reg_value = 102;
3152 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303153 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003154 deemph_reg_value = 128;
3155 margin_reg_value = 154;
3156 /* FIXME extra to set for 1200 */
3157 break;
3158 default:
3159 return 0;
3160 }
3161 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303162 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003163 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303164 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003165 deemph_reg_value = 85;
3166 margin_reg_value = 78;
3167 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003169 deemph_reg_value = 85;
3170 margin_reg_value = 116;
3171 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303172 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003173 deemph_reg_value = 85;
3174 margin_reg_value = 154;
3175 break;
3176 default:
3177 return 0;
3178 }
3179 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303180 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003181 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003183 deemph_reg_value = 64;
3184 margin_reg_value = 104;
3185 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303186 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003187 deemph_reg_value = 64;
3188 margin_reg_value = 154;
3189 break;
3190 default:
3191 return 0;
3192 }
3193 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303194 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003195 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303196 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003197 deemph_reg_value = 43;
3198 margin_reg_value = 154;
3199 break;
3200 default:
3201 return 0;
3202 }
3203 break;
3204 default:
3205 return 0;
3206 }
3207
Ville Syrjäläa5805162015-05-26 20:42:30 +03003208 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003209
3210 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003211 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3212 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003213 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3214 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003215 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3216
3217 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3218 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003219 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3220 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003221 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003222
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003223 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3224 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3225 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3226 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3227
3228 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3229 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3230 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3231 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3232
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003233 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003234 for (i = 0; i < 4; i++) {
3235 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3236 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3237 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3238 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3239 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003240
3241 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003242 for (i = 0; i < 4; i++) {
3243 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003244 val &= ~DPIO_SWING_MARGIN000_MASK;
3245 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003246 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3247 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003248
3249 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003250 for (i = 0; i < 4; i++) {
3251 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3252 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3253 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3254 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003255
3256 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303257 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003258 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303259 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003260
3261 /*
3262 * The document said it needs to set bit 27 for ch0 and bit 26
3263 * for ch1. Might be a typo in the doc.
3264 * For now, for this unique transition scale selection, set bit
3265 * 27 for ch0 and ch1.
3266 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003267 for (i = 0; i < 4; i++) {
3268 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3269 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3270 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3271 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003272
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003273 for (i = 0; i < 4; i++) {
3274 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3275 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3276 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3277 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3278 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003279 }
3280
3281 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003282 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3283 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3284 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3285
3286 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3287 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3288 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003289
3290 /* LRC Bypass */
3291 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3292 val |= DPIO_LRC_BYPASS;
3293 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3294
Ville Syrjäläa5805162015-05-26 20:42:30 +03003295 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003296
3297 return 0;
3298}
3299
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003300static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003301intel_get_adjust_train(struct intel_dp *intel_dp,
3302 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003303{
3304 uint8_t v = 0;
3305 uint8_t p = 0;
3306 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003307 uint8_t voltage_max;
3308 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003309
Jesse Barnes33a34e42010-09-08 12:42:02 -07003310 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003311 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3312 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003313
3314 if (this_v > v)
3315 v = this_v;
3316 if (this_p > p)
3317 p = this_p;
3318 }
3319
Keith Packard1a2eb462011-11-16 16:26:07 -08003320 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003321 if (v >= voltage_max)
3322 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003323
Keith Packard1a2eb462011-11-16 16:26:07 -08003324 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3325 if (p >= preemph_max)
3326 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003327
3328 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003329 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003330}
3331
3332static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003333gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003334{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003335 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003336
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003337 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303338 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003339 default:
3340 signal_levels |= DP_VOLTAGE_0_4;
3341 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303342 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003343 signal_levels |= DP_VOLTAGE_0_6;
3344 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303345 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003346 signal_levels |= DP_VOLTAGE_0_8;
3347 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303348 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003349 signal_levels |= DP_VOLTAGE_1_2;
3350 break;
3351 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003352 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303353 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003354 default:
3355 signal_levels |= DP_PRE_EMPHASIS_0;
3356 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303357 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003358 signal_levels |= DP_PRE_EMPHASIS_3_5;
3359 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303360 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003361 signal_levels |= DP_PRE_EMPHASIS_6;
3362 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303363 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003364 signal_levels |= DP_PRE_EMPHASIS_9_5;
3365 break;
3366 }
3367 return signal_levels;
3368}
3369
Zhenyu Wange3421a12010-04-08 09:43:27 +08003370/* Gen6's DP voltage swing and pre-emphasis control */
3371static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003372gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003373{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003374 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3375 DP_TRAIN_PRE_EMPHASIS_MASK);
3376 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3378 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003379 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303380 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003381 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303382 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3383 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003384 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303385 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3386 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003387 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303388 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3389 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003390 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003391 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003392 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3393 "0x%x\n", signal_levels);
3394 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003395 }
3396}
3397
Keith Packard1a2eb462011-11-16 16:26:07 -08003398/* Gen7's DP voltage swing and pre-emphasis control */
3399static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003400gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003401{
3402 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3403 DP_TRAIN_PRE_EMPHASIS_MASK);
3404 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003406 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303407 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003408 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303409 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003410 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3411
Sonika Jindalbd600182014-08-08 16:23:41 +05303412 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003413 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303414 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003415 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3416
Sonika Jindalbd600182014-08-08 16:23:41 +05303417 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003418 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303419 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003420 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3421
3422 default:
3423 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3424 "0x%x\n", signal_levels);
3425 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3426 }
3427}
3428
Paulo Zanonif0a34242012-12-06 16:51:50 -02003429/* Properly updates "DP" with the correct signal levels. */
3430static void
3431intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3432{
3433 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003434 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003435 struct drm_device *dev = intel_dig_port->base.base.dev;
David Weinehallf8896f52015-06-25 11:11:03 +03003436 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003437 uint8_t train_set = intel_dp->train_set[0];
3438
David Weinehallf8896f52015-06-25 11:11:03 +03003439 if (HAS_DDI(dev)) {
3440 signal_levels = ddi_signal_levels(intel_dp);
3441
3442 if (IS_BROXTON(dev))
3443 signal_levels = 0;
3444 else
3445 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003446 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003447 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003448 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003449 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003450 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003451 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003452 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003453 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003454 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003455 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3456 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003457 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003458 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3459 }
3460
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303461 if (mask)
3462 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3463
3464 DRM_DEBUG_KMS("Using vswing level %d\n",
3465 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3466 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3467 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3468 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003469
3470 *DP = (*DP & ~mask) | signal_levels;
3471}
3472
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003473static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003474intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003475 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003476 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003477{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003478 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3479 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003480 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003481 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3482 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003483
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003484 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003485
Jani Nikula70aff662013-09-27 15:10:44 +03003486 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003487 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003488
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003489 buf[0] = dp_train_pat;
3490 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003491 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003492 /* don't write DP_TRAINING_LANEx_SET on disable */
3493 len = 1;
3494 } else {
3495 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3496 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3497 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003498 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003499
Jani Nikula9d1a1032014-03-14 16:51:15 +02003500 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3501 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003502
3503 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003504}
3505
Jani Nikula70aff662013-09-27 15:10:44 +03003506static bool
3507intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3508 uint8_t dp_train_pat)
3509{
Mika Kahola4e96c972015-04-29 09:17:39 +03003510 if (!intel_dp->train_set_valid)
3511 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003512 intel_dp_set_signal_levels(intel_dp, DP);
3513 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3514}
3515
3516static bool
3517intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003518 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003519{
3520 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3521 struct drm_device *dev = intel_dig_port->base.base.dev;
3522 struct drm_i915_private *dev_priv = dev->dev_private;
3523 int ret;
3524
3525 intel_get_adjust_train(intel_dp, link_status);
3526 intel_dp_set_signal_levels(intel_dp, DP);
3527
3528 I915_WRITE(intel_dp->output_reg, *DP);
3529 POSTING_READ(intel_dp->output_reg);
3530
Jani Nikula9d1a1032014-03-14 16:51:15 +02003531 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3532 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003533
3534 return ret == intel_dp->lane_count;
3535}
3536
Imre Deak3ab9c632013-05-03 12:57:41 +03003537static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3538{
3539 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3540 struct drm_device *dev = intel_dig_port->base.base.dev;
3541 struct drm_i915_private *dev_priv = dev->dev_private;
3542 enum port port = intel_dig_port->port;
3543 uint32_t val;
3544
3545 if (!HAS_DDI(dev))
3546 return;
3547
3548 val = I915_READ(DP_TP_CTL(port));
3549 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3550 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3551 I915_WRITE(DP_TP_CTL(port), val);
3552
3553 /*
3554 * On PORT_A we can have only eDP in SST mode. There the only reason
3555 * we need to set idle transmission mode is to work around a HW issue
3556 * where we enable the pipe while not in idle link-training mode.
3557 * In this case there is requirement to wait for a minimum number of
3558 * idle patterns to be sent.
3559 */
3560 if (port == PORT_A)
3561 return;
3562
3563 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3564 1))
3565 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3566}
3567
Jesse Barnes33a34e42010-09-08 12:42:02 -07003568/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003569void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003570intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003571{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003572 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003573 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003574 int i;
3575 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003576 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003577 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003578 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003579
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003580 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003581 intel_ddi_prepare_link_retrain(encoder);
3582
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003583 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003584 link_config[0] = intel_dp->link_bw;
3585 link_config[1] = intel_dp->lane_count;
3586 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3587 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003588 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003589 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303590 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3591 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003592
3593 link_config[0] = 0;
3594 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003595 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003596
3597 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003598
Jani Nikula70aff662013-09-27 15:10:44 +03003599 /* clock recovery */
3600 if (!intel_dp_reset_link_train(intel_dp, &DP,
3601 DP_TRAINING_PATTERN_1 |
3602 DP_LINK_SCRAMBLING_DISABLE)) {
3603 DRM_ERROR("failed to enable link training\n");
3604 return;
3605 }
3606
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003608 voltage_tries = 0;
3609 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003610 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003611 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003612
Daniel Vettera7c96552012-10-18 10:15:30 +02003613 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003614 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3615 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003616 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003617 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003618
Daniel Vetter01916272012-10-18 10:15:25 +02003619 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003620 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003621 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003622 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003623
Mika Kahola4e96c972015-04-29 09:17:39 +03003624 /*
3625 * if we used previously trained voltage and pre-emphasis values
3626 * and we don't get clock recovery, reset link training values
3627 */
3628 if (intel_dp->train_set_valid) {
3629 DRM_DEBUG_KMS("clock recovery not ok, reset");
3630 /* clear the flag as we are not reusing train set */
3631 intel_dp->train_set_valid = false;
3632 if (!intel_dp_reset_link_train(intel_dp, &DP,
3633 DP_TRAINING_PATTERN_1 |
3634 DP_LINK_SCRAMBLING_DISABLE)) {
3635 DRM_ERROR("failed to enable link training\n");
3636 return;
3637 }
3638 continue;
3639 }
3640
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003641 /* Check to see if we've tried the max voltage */
3642 for (i = 0; i < intel_dp->lane_count; i++)
3643 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3644 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003645 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003646 ++loop_tries;
3647 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003648 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003649 break;
3650 }
Jani Nikula70aff662013-09-27 15:10:44 +03003651 intel_dp_reset_link_train(intel_dp, &DP,
3652 DP_TRAINING_PATTERN_1 |
3653 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003654 voltage_tries = 0;
3655 continue;
3656 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003657
3658 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003659 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003660 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003661 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003662 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003663 break;
3664 }
3665 } else
3666 voltage_tries = 0;
3667 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003668
Jani Nikula70aff662013-09-27 15:10:44 +03003669 /* Update training set as requested by target */
3670 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3671 DRM_ERROR("failed to update link training\n");
3672 break;
3673 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003674 }
3675
Jesse Barnes33a34e42010-09-08 12:42:02 -07003676 intel_dp->DP = DP;
3677}
3678
Paulo Zanonic19b0662012-10-15 15:51:41 -03003679void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003680intel_dp_complete_link_train(struct intel_dp *intel_dp)
3681{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003682 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003683 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003684 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003685 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3686
3687 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3688 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3689 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003690
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003691 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003692 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003693 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003694 DP_LINK_SCRAMBLING_DISABLE)) {
3695 DRM_ERROR("failed to start channel equalization\n");
3696 return;
3697 }
3698
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003699 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003700 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003701 channel_eq = false;
3702 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003703 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003704
Jesse Barnes37f80972011-01-05 14:45:24 -08003705 if (cr_tries > 5) {
3706 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003707 break;
3708 }
3709
Daniel Vettera7c96552012-10-18 10:15:30 +02003710 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003711 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3712 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003713 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003714 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003715
Jesse Barnes37f80972011-01-05 14:45:24 -08003716 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003717 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003718 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003719 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003720 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003721 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003722 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003723 cr_tries++;
3724 continue;
3725 }
3726
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003727 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003728 channel_eq = true;
3729 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003730 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003731
Jesse Barnes37f80972011-01-05 14:45:24 -08003732 /* Try 5 times, then try clock recovery if that fails */
3733 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003734 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003735 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003736 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003737 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003738 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003739 tries = 0;
3740 cr_tries++;
3741 continue;
3742 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003743
Jani Nikula70aff662013-09-27 15:10:44 +03003744 /* Update training set as requested by target */
3745 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3746 DRM_ERROR("failed to update link training\n");
3747 break;
3748 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003749 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003750 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003751
Imre Deak3ab9c632013-05-03 12:57:41 +03003752 intel_dp_set_idle_link_train(intel_dp);
3753
3754 intel_dp->DP = DP;
3755
Mika Kahola4e96c972015-04-29 09:17:39 +03003756 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003757 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003758 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003759 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003760}
3761
3762void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3763{
Jani Nikula70aff662013-09-27 15:10:44 +03003764 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003765 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003766}
3767
3768static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003769intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003770{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003771 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003772 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003773 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003774 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003775 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003776 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003777
Daniel Vetterbc76e322014-05-20 22:46:50 +02003778 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003779 return;
3780
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003781 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003782 return;
3783
Zhao Yakui28c97732009-10-09 11:39:41 +08003784 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003785
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003786 if ((IS_GEN7(dev) && port == PORT_A) ||
3787 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003788 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003789 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003790 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003791 if (IS_CHERRYVIEW(dev))
3792 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3793 else
3794 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003795 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003796 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003797 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003798 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003799
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003800 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3801 I915_WRITE(intel_dp->output_reg, DP);
3802 POSTING_READ(intel_dp->output_reg);
3803
3804 /*
3805 * HW workaround for IBX, we need to move the port
3806 * to transcoder A after disabling it to allow the
3807 * matching HDMI port to be enabled on transcoder A.
3808 */
3809 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3810 /* always enable with pattern 1 (as per spec) */
3811 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3812 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3813 I915_WRITE(intel_dp->output_reg, DP);
3814 POSTING_READ(intel_dp->output_reg);
3815
3816 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003817 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003818 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003819 }
3820
Keith Packardf01eca22011-09-28 16:48:10 -07003821 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003822}
3823
Keith Packard26d61aa2011-07-25 20:01:09 -07003824static bool
3825intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003826{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003827 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3828 struct drm_device *dev = dig_port->base.base.dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303830 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003831
Jani Nikula9d1a1032014-03-14 16:51:15 +02003832 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3833 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003834 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003835
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003836 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003837
Adam Jacksonedb39242012-09-18 10:58:49 -04003838 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3839 return false; /* DPCD not present */
3840
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003841 /* Check if the panel supports PSR */
3842 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003843 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003844 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3845 intel_dp->psr_dpcd,
3846 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003847 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3848 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003849 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003850 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303851
3852 if (INTEL_INFO(dev)->gen >= 9 &&
3853 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3854 uint8_t frame_sync_cap;
3855
3856 dev_priv->psr.sink_support = true;
3857 intel_dp_dpcd_read_wake(&intel_dp->aux,
3858 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3859 &frame_sync_cap, 1);
3860 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3861 /* PSR2 needs frame sync as well */
3862 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3863 DRM_DEBUG_KMS("PSR2 %s on sink",
3864 dev_priv->psr.psr2_support ? "supported" : "not supported");
3865 }
Jani Nikula50003932013-09-20 16:42:17 +03003866 }
3867
Jani Nikula7809a612014-10-29 11:03:26 +02003868 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003869 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003870 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3871 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003872 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003873 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003874 } else
3875 intel_dp->use_tps3 = false;
3876
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303877 /* Intermediate frequency support */
3878 if (is_edp(intel_dp) &&
3879 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3880 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3881 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003882 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003883 int i;
3884
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303885 intel_dp_dpcd_read_wake(&intel_dp->aux,
3886 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003887 sink_rates,
3888 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003889
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003890 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3891 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003892
3893 if (val == 0)
3894 break;
3895
Sonika Jindalaf77b972015-05-07 13:59:28 +05303896 /* Value read is in kHz while drm clock is saved in deca-kHz */
3897 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003898 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003899 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303900 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003901
3902 intel_dp_print_rates(intel_dp);
3903
Adam Jacksonedb39242012-09-18 10:58:49 -04003904 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3905 DP_DWN_STRM_PORT_PRESENT))
3906 return true; /* native DP sink */
3907
3908 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3909 return true; /* no per-port downstream info */
3910
Jani Nikula9d1a1032014-03-14 16:51:15 +02003911 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3912 intel_dp->downstream_ports,
3913 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003914 return false; /* downstream port status fetch failed */
3915
3916 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003917}
3918
Adam Jackson0d198322012-05-14 16:05:47 -04003919static void
3920intel_dp_probe_oui(struct intel_dp *intel_dp)
3921{
3922 u8 buf[3];
3923
3924 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3925 return;
3926
Jani Nikula9d1a1032014-03-14 16:51:15 +02003927 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003928 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3929 buf[0], buf[1], buf[2]);
3930
Jani Nikula9d1a1032014-03-14 16:51:15 +02003931 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003932 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3933 buf[0], buf[1], buf[2]);
3934}
3935
Dave Airlie0e32b392014-05-02 14:02:48 +10003936static bool
3937intel_dp_probe_mst(struct intel_dp *intel_dp)
3938{
3939 u8 buf[1];
3940
3941 if (!intel_dp->can_mst)
3942 return false;
3943
3944 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3945 return false;
3946
Dave Airlie0e32b392014-05-02 14:02:48 +10003947 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3948 if (buf[0] & DP_MST_CAP) {
3949 DRM_DEBUG_KMS("Sink is MST capable\n");
3950 intel_dp->is_mst = true;
3951 } else {
3952 DRM_DEBUG_KMS("Sink is not MST capable\n");
3953 intel_dp->is_mst = false;
3954 }
3955 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003956
3957 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3958 return intel_dp->is_mst;
3959}
3960
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003961int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3962{
3963 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3964 struct drm_device *dev = intel_dig_port->base.base.dev;
3965 struct intel_crtc *intel_crtc =
3966 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003967 u8 buf;
3968 int test_crc_count;
3969 int attempts = 6;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003970 int ret = 0;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003971
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003972 hsw_disable_ips(intel_crtc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003973
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003974 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
3975 ret = -EIO;
3976 goto out;
3977 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003978
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003979 if (!(buf & DP_TEST_CRC_SUPPORTED)) {
3980 ret = -ENOTTY;
3981 goto out;
3982 }
3983
3984 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
3985 ret = -EIO;
3986 goto out;
3987 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003988
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003989 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003990 buf | DP_TEST_SINK_START) < 0) {
3991 ret = -EIO;
3992 goto out;
3993 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003994
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003995 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
3996 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003997 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003998 }
3999
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004000 test_crc_count = buf & DP_TEST_COUNT_MASK;
4001
4002 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004003 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004004 DP_TEST_SINK_MISC, &buf) < 0) {
4005 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004006 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004007 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004008 intel_wait_for_vblank(dev, intel_crtc->pipe);
4009 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4010
4011 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004012 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004013 ret = -ETIMEDOUT;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004014 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004015 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004016
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004017 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4018 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004019 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004020 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004021
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004022stop:
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004023 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4024 ret = -EIO;
4025 goto out;
4026 }
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004027 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004028 buf & ~DP_TEST_SINK_START) < 0) {
4029 ret = -EIO;
4030 goto out;
4031 }
4032out:
4033 hsw_enable_ips(intel_crtc);
4034 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004035}
4036
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004037static bool
4038intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4039{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004040 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4041 DP_DEVICE_SERVICE_IRQ_VECTOR,
4042 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004043}
4044
Dave Airlie0e32b392014-05-02 14:02:48 +10004045static bool
4046intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4047{
4048 int ret;
4049
4050 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4051 DP_SINK_COUNT_ESI,
4052 sink_irq_vector, 14);
4053 if (ret != 14)
4054 return false;
4055
4056 return true;
4057}
4058
Todd Previtec5d5ab72015-04-15 08:38:38 -07004059static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004060{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004061 uint8_t test_result = DP_TEST_ACK;
4062 return test_result;
4063}
4064
4065static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4066{
4067 uint8_t test_result = DP_TEST_NAK;
4068 return test_result;
4069}
4070
4071static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4072{
4073 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004074 struct intel_connector *intel_connector = intel_dp->attached_connector;
4075 struct drm_connector *connector = &intel_connector->base;
4076
4077 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004078 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004079 intel_dp->aux.i2c_defer_count > 6) {
4080 /* Check EDID read for NACKs, DEFERs and corruption
4081 * (DP CTS 1.2 Core r1.1)
4082 * 4.2.2.4 : Failed EDID read, I2C_NAK
4083 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4084 * 4.2.2.6 : EDID corruption detected
4085 * Use failsafe mode for all cases
4086 */
4087 if (intel_dp->aux.i2c_nack_count > 0 ||
4088 intel_dp->aux.i2c_defer_count > 0)
4089 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4090 intel_dp->aux.i2c_nack_count,
4091 intel_dp->aux.i2c_defer_count);
4092 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4093 } else {
4094 if (!drm_dp_dpcd_write(&intel_dp->aux,
4095 DP_TEST_EDID_CHECKSUM,
4096 &intel_connector->detect_edid->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004097 1))
Todd Previte559be302015-05-04 07:48:20 -07004098 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4099
4100 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4101 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4102 }
4103
4104 /* Set test active flag here so userspace doesn't interrupt things */
4105 intel_dp->compliance_test_active = 1;
4106
Todd Previtec5d5ab72015-04-15 08:38:38 -07004107 return test_result;
4108}
4109
4110static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4111{
4112 uint8_t test_result = DP_TEST_NAK;
4113 return test_result;
4114}
4115
4116static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4117{
4118 uint8_t response = DP_TEST_NAK;
4119 uint8_t rxdata = 0;
4120 int status = 0;
4121
Todd Previte559be302015-05-04 07:48:20 -07004122 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004123 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004124 intel_dp->compliance_test_data = 0;
4125
Todd Previtec5d5ab72015-04-15 08:38:38 -07004126 intel_dp->aux.i2c_nack_count = 0;
4127 intel_dp->aux.i2c_defer_count = 0;
4128
4129 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4130 if (status <= 0) {
4131 DRM_DEBUG_KMS("Could not read test request from sink\n");
4132 goto update_status;
4133 }
4134
4135 switch (rxdata) {
4136 case DP_TEST_LINK_TRAINING:
4137 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4138 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4139 response = intel_dp_autotest_link_training(intel_dp);
4140 break;
4141 case DP_TEST_LINK_VIDEO_PATTERN:
4142 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4143 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4144 response = intel_dp_autotest_video_pattern(intel_dp);
4145 break;
4146 case DP_TEST_LINK_EDID_READ:
4147 DRM_DEBUG_KMS("EDID test requested\n");
4148 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4149 response = intel_dp_autotest_edid(intel_dp);
4150 break;
4151 case DP_TEST_LINK_PHY_TEST_PATTERN:
4152 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4153 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4154 response = intel_dp_autotest_phy_pattern(intel_dp);
4155 break;
4156 default:
4157 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4158 break;
4159 }
4160
4161update_status:
4162 status = drm_dp_dpcd_write(&intel_dp->aux,
4163 DP_TEST_RESPONSE,
4164 &response, 1);
4165 if (status <= 0)
4166 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004167}
4168
Dave Airlie0e32b392014-05-02 14:02:48 +10004169static int
4170intel_dp_check_mst_status(struct intel_dp *intel_dp)
4171{
4172 bool bret;
4173
4174 if (intel_dp->is_mst) {
4175 u8 esi[16] = { 0 };
4176 int ret = 0;
4177 int retry;
4178 bool handled;
4179 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4180go_again:
4181 if (bret == true) {
4182
4183 /* check link status - esi[10] = 0x200c */
4184 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4185 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4186 intel_dp_start_link_train(intel_dp);
4187 intel_dp_complete_link_train(intel_dp);
4188 intel_dp_stop_link_train(intel_dp);
4189 }
4190
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004191 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004192 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4193
4194 if (handled) {
4195 for (retry = 0; retry < 3; retry++) {
4196 int wret;
4197 wret = drm_dp_dpcd_write(&intel_dp->aux,
4198 DP_SINK_COUNT_ESI+1,
4199 &esi[1], 3);
4200 if (wret == 3) {
4201 break;
4202 }
4203 }
4204
4205 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4206 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004207 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004208 goto go_again;
4209 }
4210 } else
4211 ret = 0;
4212
4213 return ret;
4214 } else {
4215 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4216 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4217 intel_dp->is_mst = false;
4218 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4219 /* send a hotplug event */
4220 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4221 }
4222 }
4223 return -EINVAL;
4224}
4225
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004226/*
4227 * According to DP spec
4228 * 5.1.2:
4229 * 1. Read DPCD
4230 * 2. Configure link according to Receiver Capabilities
4231 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4232 * 4. Check link status on receipt of hot-plug interrupt
4233 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004234static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004235intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004236{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004237 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004238 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004239 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004240 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004241
Dave Airlie5b215bc2014-08-05 10:40:20 +10004242 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4243
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004244 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004245 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004246
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004247 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004248 return;
4249
Imre Deak1a125d82014-08-18 14:42:46 +03004250 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4251 return;
4252
Keith Packard92fd8fd2011-07-25 19:50:10 -07004253 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004254 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004255 return;
4256 }
4257
Keith Packard92fd8fd2011-07-25 19:50:10 -07004258 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004259 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004260 return;
4261 }
4262
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004263 /* Try to read the source of the interrupt */
4264 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4265 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4266 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004267 drm_dp_dpcd_writeb(&intel_dp->aux,
4268 DP_DEVICE_SERVICE_IRQ_VECTOR,
4269 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004270
4271 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004272 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004273 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4274 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4275 }
4276
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004277 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004278 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03004279 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004280 intel_dp_start_link_train(intel_dp);
4281 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004282 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004283 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004284}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004285
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004286/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004287static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004288intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004289{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004290 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004291 uint8_t type;
4292
4293 if (!intel_dp_get_dpcd(intel_dp))
4294 return connector_status_disconnected;
4295
4296 /* if there's no downstream port, we're done */
4297 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004298 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004299
4300 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004301 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4302 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004303 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004304
4305 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4306 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004307 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004308
Adam Jackson23235172012-09-20 16:42:45 -04004309 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4310 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004311 }
4312
4313 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004314 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004315 return connector_status_connected;
4316
4317 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004318 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4319 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4320 if (type == DP_DS_PORT_TYPE_VGA ||
4321 type == DP_DS_PORT_TYPE_NON_EDID)
4322 return connector_status_unknown;
4323 } else {
4324 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4325 DP_DWN_STRM_PORT_TYPE_MASK;
4326 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4327 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4328 return connector_status_unknown;
4329 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004330
4331 /* Anything else is out of spec, warn and ignore */
4332 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004333 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004334}
4335
4336static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004337edp_detect(struct intel_dp *intel_dp)
4338{
4339 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4340 enum drm_connector_status status;
4341
4342 status = intel_panel_detect(dev);
4343 if (status == connector_status_unknown)
4344 status = connector_status_connected;
4345
4346 return status;
4347}
4348
4349static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004350ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004351{
Paulo Zanoni30add222012-10-26 19:05:45 -02004352 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004353 struct drm_i915_private *dev_priv = dev->dev_private;
4354 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004355
Damien Lespiau1b469632012-12-13 16:09:01 +00004356 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4357 return connector_status_disconnected;
4358
Keith Packard26d61aa2011-07-25 20:01:09 -07004359 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004360}
4361
Dave Airlie2a592be2014-09-01 16:58:12 +10004362static int g4x_digital_port_connected(struct drm_device *dev,
4363 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004364{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004365 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004366 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004367
Todd Previte232a6ee2014-01-23 00:13:41 -07004368 if (IS_VALLEYVIEW(dev)) {
4369 switch (intel_dig_port->port) {
4370 case PORT_B:
4371 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4372 break;
4373 case PORT_C:
4374 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4375 break;
4376 case PORT_D:
4377 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4378 break;
4379 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004380 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004381 }
4382 } else {
4383 switch (intel_dig_port->port) {
4384 case PORT_B:
4385 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4386 break;
4387 case PORT_C:
4388 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4389 break;
4390 case PORT_D:
4391 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4392 break;
4393 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004394 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004395 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004396 }
4397
Chris Wilson10f76a32012-05-11 18:01:32 +01004398 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004399 return 0;
4400 return 1;
4401}
4402
4403static enum drm_connector_status
4404g4x_dp_detect(struct intel_dp *intel_dp)
4405{
4406 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4407 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4408 int ret;
4409
4410 /* Can't disconnect eDP, but you can close the lid... */
4411 if (is_edp(intel_dp)) {
4412 enum drm_connector_status status;
4413
4414 status = intel_panel_detect(dev);
4415 if (status == connector_status_unknown)
4416 status = connector_status_connected;
4417 return status;
4418 }
4419
4420 ret = g4x_digital_port_connected(dev, intel_dig_port);
4421 if (ret == -EINVAL)
4422 return connector_status_unknown;
4423 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004424 return connector_status_disconnected;
4425
Keith Packard26d61aa2011-07-25 20:01:09 -07004426 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004427}
4428
Keith Packard8c241fe2011-09-28 16:38:44 -07004429static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004430intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004431{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004432 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004433
Jani Nikula9cd300e2012-10-19 14:51:52 +03004434 /* use cached edid if we have one */
4435 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004436 /* invalid edid */
4437 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004438 return NULL;
4439
Jani Nikula55e9ede2013-10-01 10:38:54 +03004440 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004441 } else
4442 return drm_get_edid(&intel_connector->base,
4443 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004444}
4445
Chris Wilsonbeb60602014-09-02 20:04:00 +01004446static void
4447intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004448{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004449 struct intel_connector *intel_connector = intel_dp->attached_connector;
4450 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004451
Chris Wilsonbeb60602014-09-02 20:04:00 +01004452 edid = intel_dp_get_edid(intel_dp);
4453 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004454
Chris Wilsonbeb60602014-09-02 20:04:00 +01004455 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4456 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4457 else
4458 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4459}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004460
Chris Wilsonbeb60602014-09-02 20:04:00 +01004461static void
4462intel_dp_unset_edid(struct intel_dp *intel_dp)
4463{
4464 struct intel_connector *intel_connector = intel_dp->attached_connector;
4465
4466 kfree(intel_connector->detect_edid);
4467 intel_connector->detect_edid = NULL;
4468
4469 intel_dp->has_audio = false;
4470}
4471
4472static enum intel_display_power_domain
4473intel_dp_power_get(struct intel_dp *dp)
4474{
4475 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4476 enum intel_display_power_domain power_domain;
4477
4478 power_domain = intel_display_port_power_domain(encoder);
4479 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4480
4481 return power_domain;
4482}
4483
4484static void
4485intel_dp_power_put(struct intel_dp *dp,
4486 enum intel_display_power_domain power_domain)
4487{
4488 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4489 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004490}
4491
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004492static enum drm_connector_status
4493intel_dp_detect(struct drm_connector *connector, bool force)
4494{
4495 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004496 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4497 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004498 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004499 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004500 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004501 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004502 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004503
Chris Wilson164c8592013-07-20 20:27:08 +01004504 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004505 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004506 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004507
Dave Airlie0e32b392014-05-02 14:02:48 +10004508 if (intel_dp->is_mst) {
4509 /* MST devices are disconnected from a monitor POV */
4510 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4511 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004512 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004513 }
4514
Chris Wilsonbeb60602014-09-02 20:04:00 +01004515 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004516
Chris Wilsond410b562014-09-02 20:03:59 +01004517 /* Can't disconnect eDP, but you can close the lid... */
4518 if (is_edp(intel_dp))
4519 status = edp_detect(intel_dp);
4520 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004521 status = ironlake_dp_detect(intel_dp);
4522 else
4523 status = g4x_dp_detect(intel_dp);
4524 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004525 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004526
Adam Jackson0d198322012-05-14 16:05:47 -04004527 intel_dp_probe_oui(intel_dp);
4528
Dave Airlie0e32b392014-05-02 14:02:48 +10004529 ret = intel_dp_probe_mst(intel_dp);
4530 if (ret) {
4531 /* if we are in MST mode then this connector
4532 won't appear connected or have anything with EDID on it */
4533 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4534 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4535 status = connector_status_disconnected;
4536 goto out;
4537 }
4538
Chris Wilsonbeb60602014-09-02 20:04:00 +01004539 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004540
Paulo Zanonid63885d2012-10-26 19:05:49 -02004541 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4542 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004543 status = connector_status_connected;
4544
Todd Previte09b1eb12015-04-20 15:27:34 -07004545 /* Try to read the source of the interrupt */
4546 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4547 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4548 /* Clear interrupt source */
4549 drm_dp_dpcd_writeb(&intel_dp->aux,
4550 DP_DEVICE_SERVICE_IRQ_VECTOR,
4551 sink_irq_vector);
4552
4553 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4554 intel_dp_handle_test_request(intel_dp);
4555 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4556 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4557 }
4558
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004559out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004560 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004561 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004562}
4563
Chris Wilsonbeb60602014-09-02 20:04:00 +01004564static void
4565intel_dp_force(struct drm_connector *connector)
4566{
4567 struct intel_dp *intel_dp = intel_attached_dp(connector);
4568 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4569 enum intel_display_power_domain power_domain;
4570
4571 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4572 connector->base.id, connector->name);
4573 intel_dp_unset_edid(intel_dp);
4574
4575 if (connector->status != connector_status_connected)
4576 return;
4577
4578 power_domain = intel_dp_power_get(intel_dp);
4579
4580 intel_dp_set_edid(intel_dp);
4581
4582 intel_dp_power_put(intel_dp, power_domain);
4583
4584 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4585 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4586}
4587
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004588static int intel_dp_get_modes(struct drm_connector *connector)
4589{
Jani Nikuladd06f902012-10-19 14:51:50 +03004590 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004591 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004592
Chris Wilsonbeb60602014-09-02 20:04:00 +01004593 edid = intel_connector->detect_edid;
4594 if (edid) {
4595 int ret = intel_connector_update_modes(connector, edid);
4596 if (ret)
4597 return ret;
4598 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004599
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004600 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004601 if (is_edp(intel_attached_dp(connector)) &&
4602 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004603 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004604
4605 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004606 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004607 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004608 drm_mode_probed_add(connector, mode);
4609 return 1;
4610 }
4611 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004612
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004613 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004614}
4615
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004616static bool
4617intel_dp_detect_audio(struct drm_connector *connector)
4618{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004619 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004620 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004621
Chris Wilsonbeb60602014-09-02 20:04:00 +01004622 edid = to_intel_connector(connector)->detect_edid;
4623 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004624 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004625
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004626 return has_audio;
4627}
4628
Chris Wilsonf6849602010-09-19 09:29:33 +01004629static int
4630intel_dp_set_property(struct drm_connector *connector,
4631 struct drm_property *property,
4632 uint64_t val)
4633{
Chris Wilsone953fd72011-02-21 22:23:52 +00004634 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004635 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004636 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4637 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004638 int ret;
4639
Rob Clark662595d2012-10-11 20:36:04 -05004640 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004641 if (ret)
4642 return ret;
4643
Chris Wilson3f43c482011-05-12 22:17:24 +01004644 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004645 int i = val;
4646 bool has_audio;
4647
4648 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004649 return 0;
4650
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004651 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004652
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004653 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004654 has_audio = intel_dp_detect_audio(connector);
4655 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004656 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004657
4658 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004659 return 0;
4660
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004661 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004662 goto done;
4663 }
4664
Chris Wilsone953fd72011-02-21 22:23:52 +00004665 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004666 bool old_auto = intel_dp->color_range_auto;
4667 uint32_t old_range = intel_dp->color_range;
4668
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004669 switch (val) {
4670 case INTEL_BROADCAST_RGB_AUTO:
4671 intel_dp->color_range_auto = true;
4672 break;
4673 case INTEL_BROADCAST_RGB_FULL:
4674 intel_dp->color_range_auto = false;
4675 intel_dp->color_range = 0;
4676 break;
4677 case INTEL_BROADCAST_RGB_LIMITED:
4678 intel_dp->color_range_auto = false;
4679 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4680 break;
4681 default:
4682 return -EINVAL;
4683 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004684
4685 if (old_auto == intel_dp->color_range_auto &&
4686 old_range == intel_dp->color_range)
4687 return 0;
4688
Chris Wilsone953fd72011-02-21 22:23:52 +00004689 goto done;
4690 }
4691
Yuly Novikov53b41832012-10-26 12:04:00 +03004692 if (is_edp(intel_dp) &&
4693 property == connector->dev->mode_config.scaling_mode_property) {
4694 if (val == DRM_MODE_SCALE_NONE) {
4695 DRM_DEBUG_KMS("no scaling not supported\n");
4696 return -EINVAL;
4697 }
4698
4699 if (intel_connector->panel.fitting_mode == val) {
4700 /* the eDP scaling property is not changed */
4701 return 0;
4702 }
4703 intel_connector->panel.fitting_mode = val;
4704
4705 goto done;
4706 }
4707
Chris Wilsonf6849602010-09-19 09:29:33 +01004708 return -EINVAL;
4709
4710done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004711 if (intel_encoder->base.crtc)
4712 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004713
4714 return 0;
4715}
4716
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004717static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004718intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004719{
Jani Nikula1d508702012-10-19 14:51:49 +03004720 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004721
Chris Wilson10e972d2014-09-04 21:43:45 +01004722 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004723
Jani Nikula9cd300e2012-10-19 14:51:52 +03004724 if (!IS_ERR_OR_NULL(intel_connector->edid))
4725 kfree(intel_connector->edid);
4726
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004727 /* Can't call is_edp() since the encoder may have been destroyed
4728 * already. */
4729 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004730 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004731
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004732 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004733 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004734}
4735
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004736void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004737{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004738 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4739 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004740
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004741 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004742 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004743 if (is_edp(intel_dp)) {
4744 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004745 /*
4746 * vdd might still be enabled do to the delayed vdd off.
4747 * Make sure vdd is actually turned off here.
4748 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004749 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004750 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004751 pps_unlock(intel_dp);
4752
Clint Taylor01527b32014-07-07 13:01:46 -07004753 if (intel_dp->edp_notifier.notifier_call) {
4754 unregister_reboot_notifier(&intel_dp->edp_notifier);
4755 intel_dp->edp_notifier.notifier_call = NULL;
4756 }
Keith Packardbd943152011-09-18 23:09:52 -07004757 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004758 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004759 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004760}
4761
Imre Deak07f9cd02014-08-18 14:42:45 +03004762static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4763{
4764 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4765
4766 if (!is_edp(intel_dp))
4767 return;
4768
Ville Syrjälä951468f2014-09-04 14:55:31 +03004769 /*
4770 * vdd might still be enabled do to the delayed vdd off.
4771 * Make sure vdd is actually turned off here.
4772 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004773 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004774 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004775 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004776 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004777}
4778
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004779static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4780{
4781 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4782 struct drm_device *dev = intel_dig_port->base.base.dev;
4783 struct drm_i915_private *dev_priv = dev->dev_private;
4784 enum intel_display_power_domain power_domain;
4785
4786 lockdep_assert_held(&dev_priv->pps_mutex);
4787
4788 if (!edp_have_panel_vdd(intel_dp))
4789 return;
4790
4791 /*
4792 * The VDD bit needs a power domain reference, so if the bit is
4793 * already enabled when we boot or resume, grab this reference and
4794 * schedule a vdd off, so we don't hold on to the reference
4795 * indefinitely.
4796 */
4797 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4798 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4799 intel_display_power_get(dev_priv, power_domain);
4800
4801 edp_panel_vdd_schedule_off(intel_dp);
4802}
4803
Imre Deak6d93c0c2014-07-31 14:03:36 +03004804static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4805{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004806 struct intel_dp *intel_dp;
4807
4808 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4809 return;
4810
4811 intel_dp = enc_to_intel_dp(encoder);
4812
4813 pps_lock(intel_dp);
4814
4815 /*
4816 * Read out the current power sequencer assignment,
4817 * in case the BIOS did something with it.
4818 */
4819 if (IS_VALLEYVIEW(encoder->dev))
4820 vlv_initial_power_sequencer_setup(intel_dp);
4821
4822 intel_edp_panel_vdd_sanitize(intel_dp);
4823
4824 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004825}
4826
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004827static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004828 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004829 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004830 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004831 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004832 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004833 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004834 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004835 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004836 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004837};
4838
4839static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4840 .get_modes = intel_dp_get_modes,
4841 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004842 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004843};
4844
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004845static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004846 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004847 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004848};
4849
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004850enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004851intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4852{
4853 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004854 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004855 struct drm_device *dev = intel_dig_port->base.base.dev;
4856 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004857 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004858 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004859
Dave Airlie0e32b392014-05-02 14:02:48 +10004860 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4861 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004862
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004863 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4864 /*
4865 * vdd off can generate a long pulse on eDP which
4866 * would require vdd on to handle it, and thus we
4867 * would end up in an endless cycle of
4868 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4869 */
4870 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4871 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004872 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004873 }
4874
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004875 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4876 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004877 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004878
Imre Deak1c767b32014-08-18 14:42:42 +03004879 power_domain = intel_display_port_power_domain(intel_encoder);
4880 intel_display_power_get(dev_priv, power_domain);
4881
Dave Airlie0e32b392014-05-02 14:02:48 +10004882 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004883 /* indicate that we need to restart link training */
4884 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004885
4886 if (HAS_PCH_SPLIT(dev)) {
4887 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4888 goto mst_fail;
4889 } else {
4890 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4891 goto mst_fail;
4892 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004893
4894 if (!intel_dp_get_dpcd(intel_dp)) {
4895 goto mst_fail;
4896 }
4897
4898 intel_dp_probe_oui(intel_dp);
4899
4900 if (!intel_dp_probe_mst(intel_dp))
4901 goto mst_fail;
4902
4903 } else {
4904 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004905 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004906 goto mst_fail;
4907 }
4908
4909 if (!intel_dp->is_mst) {
4910 /*
4911 * we'll check the link status via the normal hot plug path later -
4912 * but for short hpds we should check it now
4913 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004914 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004915 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004916 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004917 }
4918 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004919
4920 ret = IRQ_HANDLED;
4921
Imre Deak1c767b32014-08-18 14:42:42 +03004922 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004923mst_fail:
4924 /* if we were in MST mode, and device is not there get out of MST mode */
4925 if (intel_dp->is_mst) {
4926 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4927 intel_dp->is_mst = false;
4928 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4929 }
Imre Deak1c767b32014-08-18 14:42:42 +03004930put_power:
4931 intel_display_power_put(dev_priv, power_domain);
4932
4933 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004934}
4935
Zhenyu Wange3421a12010-04-08 09:43:27 +08004936/* Return which DP Port should be selected for Transcoder DP control */
4937int
Akshay Joshi0206e352011-08-16 15:34:10 -04004938intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004939{
4940 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004941 struct intel_encoder *intel_encoder;
4942 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004943
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004944 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4945 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004946
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004947 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4948 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004949 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004950 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004951
Zhenyu Wange3421a12010-04-08 09:43:27 +08004952 return -1;
4953}
4954
Zhao Yakui36e83a12010-06-12 14:32:21 +08004955/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004956bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004957{
4958 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004959 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004960 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004961 static const short port_mapping[] = {
4962 [PORT_B] = PORT_IDPB,
4963 [PORT_C] = PORT_IDPC,
4964 [PORT_D] = PORT_IDPD,
4965 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004966
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004967 if (port == PORT_A)
4968 return true;
4969
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004970 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004971 return false;
4972
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004973 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4974 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004975
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004976 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004977 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4978 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004979 return true;
4980 }
4981 return false;
4982}
4983
Dave Airlie0e32b392014-05-02 14:02:48 +10004984void
Chris Wilsonf6849602010-09-19 09:29:33 +01004985intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4986{
Yuly Novikov53b41832012-10-26 12:04:00 +03004987 struct intel_connector *intel_connector = to_intel_connector(connector);
4988
Chris Wilson3f43c482011-05-12 22:17:24 +01004989 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004990 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004991 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004992
4993 if (is_edp(intel_dp)) {
4994 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004995 drm_object_attach_property(
4996 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004997 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004998 DRM_MODE_SCALE_ASPECT);
4999 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005000 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005001}
5002
Imre Deakdada1a92014-01-29 13:25:41 +02005003static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5004{
5005 intel_dp->last_power_cycle = jiffies;
5006 intel_dp->last_power_on = jiffies;
5007 intel_dp->last_backlight_off = jiffies;
5008}
5009
Daniel Vetter67a54562012-10-20 20:57:45 +02005010static void
5011intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005012 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005013{
5014 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005015 struct edp_power_seq cur, vbt, spec,
5016 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305017 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5018 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005019
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005020 lockdep_assert_held(&dev_priv->pps_mutex);
5021
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005022 /* already initialized? */
5023 if (final->t11_t12 != 0)
5024 return;
5025
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305026 if (IS_BROXTON(dev)) {
5027 /*
5028 * TODO: BXT has 2 sets of PPS registers.
5029 * Correct Register for Broxton need to be identified
5030 * using VBT. hardcoding for now
5031 */
5032 pp_ctrl_reg = BXT_PP_CONTROL(0);
5033 pp_on_reg = BXT_PP_ON_DELAYS(0);
5034 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5035 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005036 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005037 pp_on_reg = PCH_PP_ON_DELAYS;
5038 pp_off_reg = PCH_PP_OFF_DELAYS;
5039 pp_div_reg = PCH_PP_DIVISOR;
5040 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005041 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5042
5043 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5044 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5045 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5046 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005047 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005048
5049 /* Workaround: Need to write PP_CONTROL with the unlock key as
5050 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305051 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005052
Jesse Barnes453c5422013-03-28 09:55:41 -07005053 pp_on = I915_READ(pp_on_reg);
5054 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305055 if (!IS_BROXTON(dev)) {
5056 I915_WRITE(pp_ctrl_reg, pp_ctl);
5057 pp_div = I915_READ(pp_div_reg);
5058 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005059
5060 /* Pull timing values out of registers */
5061 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5062 PANEL_POWER_UP_DELAY_SHIFT;
5063
5064 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5065 PANEL_LIGHT_ON_DELAY_SHIFT;
5066
5067 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5068 PANEL_LIGHT_OFF_DELAY_SHIFT;
5069
5070 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5071 PANEL_POWER_DOWN_DELAY_SHIFT;
5072
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305073 if (IS_BROXTON(dev)) {
5074 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5075 BXT_POWER_CYCLE_DELAY_SHIFT;
5076 if (tmp > 0)
5077 cur.t11_t12 = (tmp - 1) * 1000;
5078 else
5079 cur.t11_t12 = 0;
5080 } else {
5081 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005082 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305083 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005084
5085 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5086 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5087
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005088 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005089
5090 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5091 * our hw here, which are all in 100usec. */
5092 spec.t1_t3 = 210 * 10;
5093 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5094 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5095 spec.t10 = 500 * 10;
5096 /* This one is special and actually in units of 100ms, but zero
5097 * based in the hw (so we need to add 100 ms). But the sw vbt
5098 * table multiplies it with 1000 to make it in units of 100usec,
5099 * too. */
5100 spec.t11_t12 = (510 + 100) * 10;
5101
5102 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5103 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5104
5105 /* Use the max of the register settings and vbt. If both are
5106 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005107#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005108 spec.field : \
5109 max(cur.field, vbt.field))
5110 assign_final(t1_t3);
5111 assign_final(t8);
5112 assign_final(t9);
5113 assign_final(t10);
5114 assign_final(t11_t12);
5115#undef assign_final
5116
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005117#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005118 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5119 intel_dp->backlight_on_delay = get_delay(t8);
5120 intel_dp->backlight_off_delay = get_delay(t9);
5121 intel_dp->panel_power_down_delay = get_delay(t10);
5122 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5123#undef get_delay
5124
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005125 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5126 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5127 intel_dp->panel_power_cycle_delay);
5128
5129 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5130 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005131}
5132
5133static void
5134intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005135 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005136{
5137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005138 u32 pp_on, pp_off, pp_div, port_sel = 0;
5139 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305140 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005141 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005142 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005143
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005144 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005145
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305146 if (IS_BROXTON(dev)) {
5147 /*
5148 * TODO: BXT has 2 sets of PPS registers.
5149 * Correct Register for Broxton need to be identified
5150 * using VBT. hardcoding for now
5151 */
5152 pp_ctrl_reg = BXT_PP_CONTROL(0);
5153 pp_on_reg = BXT_PP_ON_DELAYS(0);
5154 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5155
5156 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005157 pp_on_reg = PCH_PP_ON_DELAYS;
5158 pp_off_reg = PCH_PP_OFF_DELAYS;
5159 pp_div_reg = PCH_PP_DIVISOR;
5160 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005161 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5162
5163 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5164 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5165 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005166 }
5167
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005168 /*
5169 * And finally store the new values in the power sequencer. The
5170 * backlight delays are set to 1 because we do manual waits on them. For
5171 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5172 * we'll end up waiting for the backlight off delay twice: once when we
5173 * do the manual sleep, and once when we disable the panel and wait for
5174 * the PP_STATUS bit to become zero.
5175 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005176 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005177 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5178 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005179 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005180 /* Compute the divisor for the pp clock, simply match the Bspec
5181 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305182 if (IS_BROXTON(dev)) {
5183 pp_div = I915_READ(pp_ctrl_reg);
5184 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5185 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5186 << BXT_POWER_CYCLE_DELAY_SHIFT);
5187 } else {
5188 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5189 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5190 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5191 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005192
5193 /* Haswell doesn't have any port selection bits for the panel
5194 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005195 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005196 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005197 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005198 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005199 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005200 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005201 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005202 }
5203
Jesse Barnes453c5422013-03-28 09:55:41 -07005204 pp_on |= port_sel;
5205
5206 I915_WRITE(pp_on_reg, pp_on);
5207 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305208 if (IS_BROXTON(dev))
5209 I915_WRITE(pp_ctrl_reg, pp_div);
5210 else
5211 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005212
Daniel Vetter67a54562012-10-20 20:57:45 +02005213 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005214 I915_READ(pp_on_reg),
5215 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305216 IS_BROXTON(dev) ?
5217 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005218 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005219}
5220
Vandana Kannanb33a2812015-02-13 15:33:03 +05305221/**
5222 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5223 * @dev: DRM device
5224 * @refresh_rate: RR to be programmed
5225 *
5226 * This function gets called when refresh rate (RR) has to be changed from
5227 * one frequency to another. Switches can be between high and low RR
5228 * supported by the panel or to any other RR based on media playback (in
5229 * this case, RR value needs to be passed from user space).
5230 *
5231 * The caller of this function needs to take a lock on dev_priv->drrs.
5232 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305233static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305234{
5235 struct drm_i915_private *dev_priv = dev->dev_private;
5236 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305237 struct intel_digital_port *dig_port = NULL;
5238 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005239 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305240 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305241 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305242 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305243
5244 if (refresh_rate <= 0) {
5245 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5246 return;
5247 }
5248
Vandana Kannan96178ee2015-01-10 02:25:56 +05305249 if (intel_dp == NULL) {
5250 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305251 return;
5252 }
5253
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005254 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005255 * FIXME: This needs proper synchronization with psr state for some
5256 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005257 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305258
Vandana Kannan96178ee2015-01-10 02:25:56 +05305259 dig_port = dp_to_dig_port(intel_dp);
5260 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005261 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305262
5263 if (!intel_crtc) {
5264 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5265 return;
5266 }
5267
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005268 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305269
Vandana Kannan96178ee2015-01-10 02:25:56 +05305270 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305271 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5272 return;
5273 }
5274
Vandana Kannan96178ee2015-01-10 02:25:56 +05305275 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5276 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305277 index = DRRS_LOW_RR;
5278
Vandana Kannan96178ee2015-01-10 02:25:56 +05305279 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305280 DRM_DEBUG_KMS(
5281 "DRRS requested for previously set RR...ignoring\n");
5282 return;
5283 }
5284
5285 if (!intel_crtc->active) {
5286 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5287 return;
5288 }
5289
Durgadoss R44395bf2015-02-13 15:33:02 +05305290 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305291 switch (index) {
5292 case DRRS_HIGH_RR:
5293 intel_dp_set_m_n(intel_crtc, M1_N1);
5294 break;
5295 case DRRS_LOW_RR:
5296 intel_dp_set_m_n(intel_crtc, M2_N2);
5297 break;
5298 case DRRS_MAX_RR:
5299 default:
5300 DRM_ERROR("Unsupported refreshrate type\n");
5301 }
5302 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005303 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305304 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305305
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305306 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305307 if (IS_VALLEYVIEW(dev))
5308 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5309 else
5310 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305311 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305312 if (IS_VALLEYVIEW(dev))
5313 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5314 else
5315 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305316 }
5317 I915_WRITE(reg, val);
5318 }
5319
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305320 dev_priv->drrs.refresh_rate_type = index;
5321
5322 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5323}
5324
Vandana Kannanb33a2812015-02-13 15:33:03 +05305325/**
5326 * intel_edp_drrs_enable - init drrs struct if supported
5327 * @intel_dp: DP struct
5328 *
5329 * Initializes frontbuffer_bits and drrs.dp
5330 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305331void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5332{
5333 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5334 struct drm_i915_private *dev_priv = dev->dev_private;
5335 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5336 struct drm_crtc *crtc = dig_port->base.base.crtc;
5337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5338
5339 if (!intel_crtc->config->has_drrs) {
5340 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5341 return;
5342 }
5343
5344 mutex_lock(&dev_priv->drrs.mutex);
5345 if (WARN_ON(dev_priv->drrs.dp)) {
5346 DRM_ERROR("DRRS already enabled\n");
5347 goto unlock;
5348 }
5349
5350 dev_priv->drrs.busy_frontbuffer_bits = 0;
5351
5352 dev_priv->drrs.dp = intel_dp;
5353
5354unlock:
5355 mutex_unlock(&dev_priv->drrs.mutex);
5356}
5357
Vandana Kannanb33a2812015-02-13 15:33:03 +05305358/**
5359 * intel_edp_drrs_disable - Disable DRRS
5360 * @intel_dp: DP struct
5361 *
5362 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305363void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5364{
5365 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5366 struct drm_i915_private *dev_priv = dev->dev_private;
5367 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5368 struct drm_crtc *crtc = dig_port->base.base.crtc;
5369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5370
5371 if (!intel_crtc->config->has_drrs)
5372 return;
5373
5374 mutex_lock(&dev_priv->drrs.mutex);
5375 if (!dev_priv->drrs.dp) {
5376 mutex_unlock(&dev_priv->drrs.mutex);
5377 return;
5378 }
5379
5380 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5381 intel_dp_set_drrs_state(dev_priv->dev,
5382 intel_dp->attached_connector->panel.
5383 fixed_mode->vrefresh);
5384
5385 dev_priv->drrs.dp = NULL;
5386 mutex_unlock(&dev_priv->drrs.mutex);
5387
5388 cancel_delayed_work_sync(&dev_priv->drrs.work);
5389}
5390
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305391static void intel_edp_drrs_downclock_work(struct work_struct *work)
5392{
5393 struct drm_i915_private *dev_priv =
5394 container_of(work, typeof(*dev_priv), drrs.work.work);
5395 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305396
Vandana Kannan96178ee2015-01-10 02:25:56 +05305397 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305398
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305399 intel_dp = dev_priv->drrs.dp;
5400
5401 if (!intel_dp)
5402 goto unlock;
5403
5404 /*
5405 * The delayed work can race with an invalidate hence we need to
5406 * recheck.
5407 */
5408
5409 if (dev_priv->drrs.busy_frontbuffer_bits)
5410 goto unlock;
5411
5412 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5413 intel_dp_set_drrs_state(dev_priv->dev,
5414 intel_dp->attached_connector->panel.
5415 downclock_mode->vrefresh);
5416
5417unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305418 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305419}
5420
Vandana Kannanb33a2812015-02-13 15:33:03 +05305421/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305422 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305423 * @dev: DRM device
5424 * @frontbuffer_bits: frontbuffer plane tracking bits
5425 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305426 * This function gets called everytime rendering on the given planes start.
5427 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305428 *
5429 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5430 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305431void intel_edp_drrs_invalidate(struct drm_device *dev,
5432 unsigned frontbuffer_bits)
5433{
5434 struct drm_i915_private *dev_priv = dev->dev_private;
5435 struct drm_crtc *crtc;
5436 enum pipe pipe;
5437
Daniel Vetter9da7d692015-04-09 16:44:15 +02005438 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305439 return;
5440
Daniel Vetter88f933a2015-04-09 16:44:16 +02005441 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305442
Vandana Kannana93fad02015-01-10 02:25:59 +05305443 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005444 if (!dev_priv->drrs.dp) {
5445 mutex_unlock(&dev_priv->drrs.mutex);
5446 return;
5447 }
5448
Vandana Kannana93fad02015-01-10 02:25:59 +05305449 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5450 pipe = to_intel_crtc(crtc)->pipe;
5451
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005452 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5453 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5454
Ramalingam C0ddfd202015-06-15 20:50:05 +05305455 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005456 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305457 intel_dp_set_drrs_state(dev_priv->dev,
5458 dev_priv->drrs.dp->attached_connector->panel.
5459 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305460
Vandana Kannana93fad02015-01-10 02:25:59 +05305461 mutex_unlock(&dev_priv->drrs.mutex);
5462}
5463
Vandana Kannanb33a2812015-02-13 15:33:03 +05305464/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305465 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305466 * @dev: DRM device
5467 * @frontbuffer_bits: frontbuffer plane tracking bits
5468 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305469 * This function gets called every time rendering on the given planes has
5470 * completed or flip on a crtc is completed. So DRRS should be upclocked
5471 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5472 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305473 *
5474 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5475 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305476void intel_edp_drrs_flush(struct drm_device *dev,
5477 unsigned frontbuffer_bits)
5478{
5479 struct drm_i915_private *dev_priv = dev->dev_private;
5480 struct drm_crtc *crtc;
5481 enum pipe pipe;
5482
Daniel Vetter9da7d692015-04-09 16:44:15 +02005483 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305484 return;
5485
Daniel Vetter88f933a2015-04-09 16:44:16 +02005486 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305487
Vandana Kannana93fad02015-01-10 02:25:59 +05305488 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005489 if (!dev_priv->drrs.dp) {
5490 mutex_unlock(&dev_priv->drrs.mutex);
5491 return;
5492 }
5493
Vandana Kannana93fad02015-01-10 02:25:59 +05305494 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5495 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005496
5497 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305498 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5499
Ramalingam C0ddfd202015-06-15 20:50:05 +05305500 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005501 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305502 intel_dp_set_drrs_state(dev_priv->dev,
5503 dev_priv->drrs.dp->attached_connector->panel.
5504 fixed_mode->vrefresh);
5505
5506 /*
5507 * flush also means no more activity hence schedule downclock, if all
5508 * other fbs are quiescent too
5509 */
5510 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305511 schedule_delayed_work(&dev_priv->drrs.work,
5512 msecs_to_jiffies(1000));
5513 mutex_unlock(&dev_priv->drrs.mutex);
5514}
5515
Vandana Kannanb33a2812015-02-13 15:33:03 +05305516/**
5517 * DOC: Display Refresh Rate Switching (DRRS)
5518 *
5519 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5520 * which enables swtching between low and high refresh rates,
5521 * dynamically, based on the usage scenario. This feature is applicable
5522 * for internal panels.
5523 *
5524 * Indication that the panel supports DRRS is given by the panel EDID, which
5525 * would list multiple refresh rates for one resolution.
5526 *
5527 * DRRS is of 2 types - static and seamless.
5528 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5529 * (may appear as a blink on screen) and is used in dock-undock scenario.
5530 * Seamless DRRS involves changing RR without any visual effect to the user
5531 * and can be used during normal system usage. This is done by programming
5532 * certain registers.
5533 *
5534 * Support for static/seamless DRRS may be indicated in the VBT based on
5535 * inputs from the panel spec.
5536 *
5537 * DRRS saves power by switching to low RR based on usage scenarios.
5538 *
5539 * eDP DRRS:-
5540 * The implementation is based on frontbuffer tracking implementation.
5541 * When there is a disturbance on the screen triggered by user activity or a
5542 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5543 * When there is no movement on screen, after a timeout of 1 second, a switch
5544 * to low RR is made.
5545 * For integration with frontbuffer tracking code,
5546 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5547 *
5548 * DRRS can be further extended to support other internal panels and also
5549 * the scenario of video playback wherein RR is set based on the rate
5550 * requested by userspace.
5551 */
5552
5553/**
5554 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5555 * @intel_connector: eDP connector
5556 * @fixed_mode: preferred mode of panel
5557 *
5558 * This function is called only once at driver load to initialize basic
5559 * DRRS stuff.
5560 *
5561 * Returns:
5562 * Downclock mode if panel supports it, else return NULL.
5563 * DRRS support is determined by the presence of downclock mode (apart
5564 * from VBT setting).
5565 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305566static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305567intel_dp_drrs_init(struct intel_connector *intel_connector,
5568 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305569{
5570 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305571 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305572 struct drm_i915_private *dev_priv = dev->dev_private;
5573 struct drm_display_mode *downclock_mode = NULL;
5574
Daniel Vetter9da7d692015-04-09 16:44:15 +02005575 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5576 mutex_init(&dev_priv->drrs.mutex);
5577
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305578 if (INTEL_INFO(dev)->gen <= 6) {
5579 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5580 return NULL;
5581 }
5582
5583 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005584 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305585 return NULL;
5586 }
5587
5588 downclock_mode = intel_find_panel_downclock
5589 (dev, fixed_mode, connector);
5590
5591 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305592 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305593 return NULL;
5594 }
5595
Vandana Kannan96178ee2015-01-10 02:25:56 +05305596 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305597
Vandana Kannan96178ee2015-01-10 02:25:56 +05305598 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005599 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305600 return downclock_mode;
5601}
5602
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005603static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005604 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005605{
5606 struct drm_connector *connector = &intel_connector->base;
5607 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005608 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5609 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005610 struct drm_i915_private *dev_priv = dev->dev_private;
5611 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305612 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005613 bool has_dpcd;
5614 struct drm_display_mode *scan;
5615 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005616 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005617
5618 if (!is_edp(intel_dp))
5619 return true;
5620
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005621 pps_lock(intel_dp);
5622 intel_edp_panel_vdd_sanitize(intel_dp);
5623 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005624
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005625 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005626 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005627
5628 if (has_dpcd) {
5629 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5630 dev_priv->no_aux_handshake =
5631 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5632 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5633 } else {
5634 /* if this fails, presume the device is a ghost */
5635 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005636 return false;
5637 }
5638
5639 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005640 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005641 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005642 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005643
Daniel Vetter060c8772014-03-21 23:22:35 +01005644 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005645 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005646 if (edid) {
5647 if (drm_add_edid_modes(connector, edid)) {
5648 drm_mode_connector_update_edid_property(connector,
5649 edid);
5650 drm_edid_to_eld(connector, edid);
5651 } else {
5652 kfree(edid);
5653 edid = ERR_PTR(-EINVAL);
5654 }
5655 } else {
5656 edid = ERR_PTR(-ENOENT);
5657 }
5658 intel_connector->edid = edid;
5659
5660 /* prefer fixed mode from EDID if available */
5661 list_for_each_entry(scan, &connector->probed_modes, head) {
5662 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5663 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305664 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305665 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005666 break;
5667 }
5668 }
5669
5670 /* fallback to VBT if available for eDP */
5671 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5672 fixed_mode = drm_mode_duplicate(dev,
5673 dev_priv->vbt.lfp_lvds_vbt_mode);
5674 if (fixed_mode)
5675 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5676 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005677 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005678
Clint Taylor01527b32014-07-07 13:01:46 -07005679 if (IS_VALLEYVIEW(dev)) {
5680 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5681 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005682
5683 /*
5684 * Figure out the current pipe for the initial backlight setup.
5685 * If the current pipe isn't valid, try the PPS pipe, and if that
5686 * fails just assume pipe A.
5687 */
5688 if (IS_CHERRYVIEW(dev))
5689 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5690 else
5691 pipe = PORT_TO_PIPE(intel_dp->DP);
5692
5693 if (pipe != PIPE_A && pipe != PIPE_B)
5694 pipe = intel_dp->pps_pipe;
5695
5696 if (pipe != PIPE_A && pipe != PIPE_B)
5697 pipe = PIPE_A;
5698
5699 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5700 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005701 }
5702
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305703 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005704 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005705 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005706
5707 return true;
5708}
5709
Paulo Zanoni16c25532013-06-12 17:27:25 -03005710bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005711intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5712 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005713{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005714 struct drm_connector *connector = &intel_connector->base;
5715 struct intel_dp *intel_dp = &intel_dig_port->dp;
5716 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5717 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005718 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005719 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005720 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005721
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005722 intel_dp->pps_pipe = INVALID_PIPE;
5723
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005724 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005725 if (INTEL_INFO(dev)->gen >= 9)
5726 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5727 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005728 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5729 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5730 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5731 else if (HAS_PCH_SPLIT(dev))
5732 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5733 else
5734 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5735
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005736 if (INTEL_INFO(dev)->gen >= 9)
5737 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5738 else
5739 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005740
Daniel Vetter07679352012-09-06 22:15:42 +02005741 /* Preserve the current hw state. */
5742 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005743 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005744
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005745 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305746 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005747 else
5748 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005749
Imre Deakf7d24902013-05-08 13:14:05 +03005750 /*
5751 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5752 * for DP the encoder type can be set by the caller to
5753 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5754 */
5755 if (type == DRM_MODE_CONNECTOR_eDP)
5756 intel_encoder->type = INTEL_OUTPUT_EDP;
5757
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005758 /* eDP only on port B and/or C on vlv/chv */
5759 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5760 port != PORT_B && port != PORT_C))
5761 return false;
5762
Imre Deake7281ea2013-05-08 13:14:08 +03005763 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5764 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5765 port_name(port));
5766
Adam Jacksonb3295302010-07-16 14:46:28 -04005767 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005768 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5769
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005770 connector->interlace_allowed = true;
5771 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005772
Daniel Vetter66a92782012-07-12 20:08:18 +02005773 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005774 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005775
Chris Wilsondf0e9242010-09-09 16:20:55 +01005776 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005777 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005778
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005779 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005780 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5781 else
5782 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005783 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005784
Jani Nikula0b998362014-03-14 16:51:17 +02005785 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005786 switch (port) {
5787 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005788 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005789 break;
5790 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005791 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005792 break;
5793 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005794 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005795 break;
5796 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005797 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005798 break;
5799 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005800 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005801 }
5802
Imre Deakdada1a92014-01-29 13:25:41 +02005803 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005804 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005805 intel_dp_init_panel_power_timestamps(intel_dp);
5806 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005807 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005808 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005809 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005810 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005811 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005812
Jani Nikula9d1a1032014-03-14 16:51:15 +02005813 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005814
Dave Airlie0e32b392014-05-02 14:02:48 +10005815 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005816 if (HAS_DP_MST(dev) &&
5817 (port == PORT_B || port == PORT_C || port == PORT_D))
5818 intel_dp_mst_encoder_init(intel_dig_port,
5819 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005820
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005821 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005822 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005823 if (is_edp(intel_dp)) {
5824 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005825 /*
5826 * vdd might still be enabled do to the delayed vdd off.
5827 * Make sure vdd is actually turned off here.
5828 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005829 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005830 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005831 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005832 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005833 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005834 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005835 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005836 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005837
Chris Wilsonf6849602010-09-19 09:29:33 +01005838 intel_dp_add_properties(intel_dp, connector);
5839
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005840 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5841 * 0xd. Failure to do so will result in spurious interrupts being
5842 * generated on the port when a cable is not attached.
5843 */
5844 if (IS_G4X(dev) && !IS_GM45(dev)) {
5845 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5846 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5847 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005848
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005849 i915_debugfs_connector_add(connector);
5850
Paulo Zanoni16c25532013-06-12 17:27:25 -03005851 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005852}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005853
5854void
5855intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5856{
Dave Airlie13cf5502014-06-18 11:29:35 +10005857 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005858 struct intel_digital_port *intel_dig_port;
5859 struct intel_encoder *intel_encoder;
5860 struct drm_encoder *encoder;
5861 struct intel_connector *intel_connector;
5862
Daniel Vetterb14c5672013-09-19 12:18:32 +02005863 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005864 if (!intel_dig_port)
5865 return;
5866
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005867 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005868 if (!intel_connector) {
5869 kfree(intel_dig_port);
5870 return;
5871 }
5872
5873 intel_encoder = &intel_dig_port->base;
5874 encoder = &intel_encoder->base;
5875
5876 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5877 DRM_MODE_ENCODER_TMDS);
5878
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005879 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005880 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005881 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005882 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005883 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005884 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005885 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005886 intel_encoder->pre_enable = chv_pre_enable_dp;
5887 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005888 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005889 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005890 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005891 intel_encoder->pre_enable = vlv_pre_enable_dp;
5892 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005893 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005894 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005895 intel_encoder->pre_enable = g4x_pre_enable_dp;
5896 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005897 if (INTEL_INFO(dev)->gen >= 5)
5898 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005899 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005900
Paulo Zanoni174edf12012-10-26 19:05:50 -02005901 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005902 intel_dig_port->dp.output_reg = output_reg;
5903
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005904 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005905 if (IS_CHERRYVIEW(dev)) {
5906 if (port == PORT_D)
5907 intel_encoder->crtc_mask = 1 << 2;
5908 else
5909 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5910 } else {
5911 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5912 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005913 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005914
Dave Airlie13cf5502014-06-18 11:29:35 +10005915 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005916 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005917
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005918 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5919 drm_encoder_cleanup(encoder);
5920 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005921 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005922 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005923}
Dave Airlie0e32b392014-05-02 14:02:48 +10005924
5925void intel_dp_mst_suspend(struct drm_device *dev)
5926{
5927 struct drm_i915_private *dev_priv = dev->dev_private;
5928 int i;
5929
5930 /* disable MST */
5931 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005932 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005933 if (!intel_dig_port)
5934 continue;
5935
5936 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5937 if (!intel_dig_port->dp.can_mst)
5938 continue;
5939 if (intel_dig_port->dp.is_mst)
5940 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5941 }
5942 }
5943}
5944
5945void intel_dp_mst_resume(struct drm_device *dev)
5946{
5947 struct drm_i915_private *dev_priv = dev->dev_private;
5948 int i;
5949
5950 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005951 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005952 if (!intel_dig_port)
5953 continue;
5954 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5955 int ret;
5956
5957 if (!intel_dig_port->dp.can_mst)
5958 continue;
5959
5960 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5961 if (ret != 0) {
5962 intel_dp_check_mst_status(&intel_dig_port->dp);
5963 }
5964 }
5965 }
5966}