blob: 8d25a019b772df50a4903531a5981cdcbdfe6aaa [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
39#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070043
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -070045#define DP_DPRX_ESI_LEN 14
Keith Packarda4fc5ed2009-04-07 16:16:42 -070046
Todd Previte559be302015-05-04 07:48:20 -070047/* Compliance test status bits */
48#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
49#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
50#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
51#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
52
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080053struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030054 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080055 struct dpll dpll;
56};
57
58static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030059 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080060 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030061 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080062 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
63};
64
65static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030066 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080067 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030068 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080069 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
70};
71
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030073 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080074 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030075 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080076 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
77};
78
Chon Ming Leeef9348c2014-04-09 13:28:18 +030079/*
80 * CHV supports eDP 1.4 that have more link rates.
81 * Below only provides the fixed rate but exclude variable rate.
82 */
83static const struct dp_link_dpll chv_dpll[] = {
84 /*
85 * CHV requires to program fractional division for m2.
86 * m2 is stored in fixed point format using formula below
87 * (m2_int << 22) | m2_fraction
88 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030089 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030090 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030091 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030092 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030093 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
95};
Sonika Jindal637a9c62015-05-07 09:52:08 +053096
Sonika Jindal64987fc2015-05-26 17:50:13 +053097static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
98 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053099static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200100 324000, 432000, 540000 };
Rodrigo Vivid907b662017-08-10 15:40:08 -0700101static const int cnl_rates[] = { 162000, 216000, 270000,
102 324000, 432000, 540000,
103 648000, 810000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200104static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300105
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106/**
Jani Nikula1853a9d2017-08-18 12:30:20 +0300107 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700108 * @intel_dp: DP struct
109 *
110 * If a CPU or PCH DP output is attached to an eDP panel, this function
111 * will return true, and false otherwise.
112 */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300113bool intel_dp_is_edp(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200115 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
116
117 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118}
119
Imre Deak68b4d822013-05-08 13:14:06 +0300120static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700121{
Imre Deak68b4d822013-05-08 13:14:06 +0300122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
123
124 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700125}
126
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
128{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200129 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100130}
131
Chris Wilsonea5b2132010-08-04 13:50:23 +0100132static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300133static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100134static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300135static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300136static void vlv_steal_power_sequencer(struct drm_device *dev,
137 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530138static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139
Jani Nikula68f357c2017-03-28 17:59:05 +0300140/* update sink rates from dpcd */
141static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
142{
Jani Nikulaa8a08882017-10-09 12:29:59 +0300143 int i, max_rate;
Jani Nikula68f357c2017-03-28 17:59:05 +0300144
Jani Nikulaa8a08882017-10-09 12:29:59 +0300145 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
Jani Nikula68f357c2017-03-28 17:59:05 +0300146
Jani Nikulaa8a08882017-10-09 12:29:59 +0300147 for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
148 if (default_rates[i] > max_rate)
149 break;
Jani Nikula68f357c2017-03-28 17:59:05 +0300150 intel_dp->sink_rates[i] = default_rates[i];
Jani Nikulaa8a08882017-10-09 12:29:59 +0300151 }
Jani Nikula68f357c2017-03-28 17:59:05 +0300152
Jani Nikulaa8a08882017-10-09 12:29:59 +0300153 intel_dp->num_sink_rates = i;
Jani Nikula68f357c2017-03-28 17:59:05 +0300154}
155
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300156/* Theoretical max between source and sink */
157static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700158{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300159 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700160}
161
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300162/* Theoretical max between source and sink */
163static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300164{
165 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300166 int source_max = intel_dig_port->max_lanes;
167 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300168
169 return min(source_max, sink_max);
170}
171
Jani Nikula3d65a732017-04-06 16:44:14 +0300172int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300173{
174 return intel_dp->max_link_lane_count;
175}
176
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800177int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800180 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
181 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182}
183
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800184int
Dave Airliefe27d532010-06-30 11:46:17 +1000185intel_dp_max_data_rate(int max_link_clock, int max_lanes)
186{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800187 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
188 * link rate that is generally expressed in Gbps. Since, 8 bits of data
189 * is transmitted every LS_Clk per lane, there is no need to account for
190 * the channel encoding that is done in the PHY layer here.
191 */
192
193 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000194}
195
Mika Kahola70ec0642016-09-09 14:10:55 +0300196static int
197intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
198{
199 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
200 struct intel_encoder *encoder = &intel_dig_port->base;
201 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
202 int max_dotclk = dev_priv->max_dotclk_freq;
203 int ds_max_dotclk;
204
205 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
206
207 if (type != DP_DS_PORT_TYPE_VGA)
208 return max_dotclk;
209
210 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
211 intel_dp->downstream_ports);
212
213 if (ds_max_dotclk != 0)
214 max_dotclk = min(max_dotclk, ds_max_dotclk);
215
216 return max_dotclk;
217}
218
Jani Nikula55cfc582017-03-28 17:59:04 +0300219static void
220intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700221{
222 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
223 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Rodrigo Vivid907b662017-08-10 15:40:08 -0700224 enum port port = dig_port->port;
Jani Nikula55cfc582017-03-28 17:59:04 +0300225 const int *source_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700226 int size;
Rodrigo Vivid907b662017-08-10 15:40:08 -0700227 u32 voltage;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700228
Jani Nikula55cfc582017-03-28 17:59:04 +0300229 /* This should only be done once */
230 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
231
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200232 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300233 source_rates = bxt_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700234 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivid907b662017-08-10 15:40:08 -0700235 } else if (IS_CANNONLAKE(dev_priv)) {
236 source_rates = cnl_rates;
237 size = ARRAY_SIZE(cnl_rates);
238 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
239 if (port == PORT_A || port == PORT_D ||
240 voltage == VOLTAGE_INFO_0_85V)
241 size -= 2;
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800242 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300243 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700244 size = ARRAY_SIZE(skl_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300245 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
246 IS_BROADWELL(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300247 source_rates = default_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700248 size = ARRAY_SIZE(default_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300249 } else {
250 source_rates = default_rates;
251 size = ARRAY_SIZE(default_rates) - 1;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700252 }
253
Jani Nikula55cfc582017-03-28 17:59:04 +0300254 intel_dp->source_rates = source_rates;
255 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700256}
257
258static int intersect_rates(const int *source_rates, int source_len,
259 const int *sink_rates, int sink_len,
260 int *common_rates)
261{
262 int i = 0, j = 0, k = 0;
263
264 while (i < source_len && j < sink_len) {
265 if (source_rates[i] == sink_rates[j]) {
266 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
267 return k;
268 common_rates[k] = source_rates[i];
269 ++k;
270 ++i;
271 ++j;
272 } else if (source_rates[i] < sink_rates[j]) {
273 ++i;
274 } else {
275 ++j;
276 }
277 }
278 return k;
279}
280
Jani Nikula8001b752017-03-28 17:59:03 +0300281/* return index of rate in rates array, or -1 if not found */
282static int intel_dp_rate_index(const int *rates, int len, int rate)
283{
284 int i;
285
286 for (i = 0; i < len; i++)
287 if (rate == rates[i])
288 return i;
289
290 return -1;
291}
292
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300293static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700294{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300295 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700296
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300297 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
298 intel_dp->num_source_rates,
299 intel_dp->sink_rates,
300 intel_dp->num_sink_rates,
301 intel_dp->common_rates);
302
303 /* Paranoia, there should always be something in common. */
304 if (WARN_ON(intel_dp->num_common_rates == 0)) {
305 intel_dp->common_rates[0] = default_rates[0];
306 intel_dp->num_common_rates = 1;
307 }
308}
309
310/* get length of common rates potentially limited by max_rate */
311static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
312 int max_rate)
313{
314 const int *common_rates = intel_dp->common_rates;
315 int i, common_len = intel_dp->num_common_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700316
Jani Nikula68f357c2017-03-28 17:59:05 +0300317 /* Limit results by potentially reduced max rate */
318 for (i = 0; i < common_len; i++) {
319 if (common_rates[common_len - i - 1] <= max_rate)
320 return common_len - i;
321 }
322
323 return 0;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700324}
325
Manasi Navare1a92c702017-06-08 13:41:02 -0700326static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
327 uint8_t lane_count)
Manasi Navare14c562c2017-04-06 14:00:12 -0700328{
329 /*
330 * FIXME: we need to synchronize the current link parameters with
331 * hardware readout. Currently fast link training doesn't work on
332 * boot-up.
333 */
Manasi Navare1a92c702017-06-08 13:41:02 -0700334 if (link_rate == 0 ||
335 link_rate > intel_dp->max_link_rate)
Manasi Navare14c562c2017-04-06 14:00:12 -0700336 return false;
337
Manasi Navare1a92c702017-06-08 13:41:02 -0700338 if (lane_count == 0 ||
339 lane_count > intel_dp_max_lane_count(intel_dp))
Manasi Navare14c562c2017-04-06 14:00:12 -0700340 return false;
341
342 return true;
343}
344
Manasi Navarefdb14d32016-12-08 19:05:12 -0800345int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
346 int link_rate, uint8_t lane_count)
347{
Jani Nikulab1810a72017-04-06 16:44:11 +0300348 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800349
Jani Nikulab1810a72017-04-06 16:44:11 +0300350 index = intel_dp_rate_index(intel_dp->common_rates,
351 intel_dp->num_common_rates,
352 link_rate);
353 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300354 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
355 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800356 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300357 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300358 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800359 } else {
360 DRM_ERROR("Link Training Unsuccessful\n");
361 return -1;
362 }
363
364 return 0;
365}
366
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000367static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700368intel_dp_mode_valid(struct drm_connector *connector,
369 struct drm_display_mode *mode)
370{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100371 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300372 struct intel_connector *intel_connector = to_intel_connector(connector);
373 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100374 int target_clock = mode->clock;
375 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300376 int max_dotclk;
377
378 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700379
Jani Nikula1853a9d2017-08-18 12:30:20 +0300380 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
Jani Nikuladd06f902012-10-19 14:51:50 +0300381 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100382 return MODE_PANEL;
383
Jani Nikuladd06f902012-10-19 14:51:50 +0300384 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100385 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200386
387 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100388 }
389
Ville Syrjälä50fec212015-03-12 17:10:34 +0200390 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300391 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100392
393 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
394 mode_rate = intel_dp_link_required(target_clock, 18);
395
Mika Kahola799487f2016-02-02 15:16:38 +0200396 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200397 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700398
399 if (mode->clock < 10000)
400 return MODE_CLOCK_LOW;
401
Daniel Vetter0af78a22012-05-23 11:30:55 +0200402 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
403 return MODE_H_ILLEGAL;
404
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 return MODE_OK;
406}
407
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800408uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700409{
410 int i;
411 uint32_t v = 0;
412
413 if (src_bytes > 4)
414 src_bytes = 4;
415 for (i = 0; i < src_bytes; i++)
416 v |= ((uint32_t) src[i]) << ((3-i) * 8);
417 return v;
418}
419
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000420static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700421{
422 int i;
423 if (dst_bytes > 4)
424 dst_bytes = 4;
425 for (i = 0; i < dst_bytes; i++)
426 dst[i] = src >> ((3-i) * 8);
427}
428
Jani Nikulabf13e812013-09-06 07:40:05 +0300429static void
430intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300431 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300432static void
433intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200434 struct intel_dp *intel_dp,
435 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300436static void
437intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300438
Ville Syrjälä773538e82014-09-04 14:54:56 +0300439static void pps_lock(struct intel_dp *intel_dp)
440{
441 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
442 struct intel_encoder *encoder = &intel_dig_port->base;
443 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100444 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300445
446 /*
447 * See vlv_power_sequencer_reset() why we need
448 * a power domain reference here.
449 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200450 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300451
452 mutex_lock(&dev_priv->pps_mutex);
453}
454
455static void pps_unlock(struct intel_dp *intel_dp)
456{
457 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
458 struct intel_encoder *encoder = &intel_dig_port->base;
459 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100460 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300461
462 mutex_unlock(&dev_priv->pps_mutex);
463
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200464 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300465}
466
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300467static void
468vlv_power_sequencer_kick(struct intel_dp *intel_dp)
469{
470 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200471 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300472 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300473 bool pll_enabled, release_cl_override = false;
474 enum dpio_phy phy = DPIO_PHY(pipe);
475 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300476 uint32_t DP;
477
478 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
479 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
480 pipe_name(pipe), port_name(intel_dig_port->port)))
481 return;
482
483 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
484 pipe_name(pipe), port_name(intel_dig_port->port));
485
486 /* Preserve the BIOS-computed detected bit. This is
487 * supposed to be read-only.
488 */
489 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
490 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
491 DP |= DP_PORT_WIDTH(1);
492 DP |= DP_LINK_TRAIN_PAT_1;
493
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100494 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300495 DP |= DP_PIPE_SELECT_CHV(pipe);
496 else if (pipe == PIPE_B)
497 DP |= DP_PIPEB_SELECT;
498
Ville Syrjäläd288f652014-10-28 13:20:22 +0200499 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
500
501 /*
502 * The DPLL for the pipe must be enabled for this to work.
503 * So enable temporarily it if it's not already enabled.
504 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300505 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100506 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300507 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
508
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200509 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000510 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
511 DRM_ERROR("Failed to force on pll for pipe %c!\n",
512 pipe_name(pipe));
513 return;
514 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300515 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200516
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300517 /*
518 * Similar magic as in intel_dp_enable_port().
519 * We _must_ do this port enable + disable trick
520 * to make this power seqeuencer lock onto the port.
521 * Otherwise even VDD force bit won't work.
522 */
523 I915_WRITE(intel_dp->output_reg, DP);
524 POSTING_READ(intel_dp->output_reg);
525
526 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
527 POSTING_READ(intel_dp->output_reg);
528
529 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
530 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200531
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300532 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200533 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300534
535 if (release_cl_override)
536 chv_phy_powergate_ch(dev_priv, phy, ch, false);
537 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300538}
539
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200540static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
541{
542 struct intel_encoder *encoder;
543 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
544
545 /*
546 * We don't have power sequencer currently.
547 * Pick one that's not used by other ports.
548 */
549 for_each_intel_encoder(&dev_priv->drm, encoder) {
550 struct intel_dp *intel_dp;
551
552 if (encoder->type != INTEL_OUTPUT_DP &&
553 encoder->type != INTEL_OUTPUT_EDP)
554 continue;
555
556 intel_dp = enc_to_intel_dp(&encoder->base);
557
558 if (encoder->type == INTEL_OUTPUT_EDP) {
559 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
560 intel_dp->active_pipe != intel_dp->pps_pipe);
561
562 if (intel_dp->pps_pipe != INVALID_PIPE)
563 pipes &= ~(1 << intel_dp->pps_pipe);
564 } else {
565 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
566
567 if (intel_dp->active_pipe != INVALID_PIPE)
568 pipes &= ~(1 << intel_dp->active_pipe);
569 }
570 }
571
572 if (pipes == 0)
573 return INVALID_PIPE;
574
575 return ffs(pipes) - 1;
576}
577
Jani Nikulabf13e812013-09-06 07:40:05 +0300578static enum pipe
579vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
580{
581 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300582 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100583 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300584 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300585
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300586 lockdep_assert_held(&dev_priv->pps_mutex);
587
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300588 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300589 WARN_ON(!intel_dp_is_edp(intel_dp));
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300590
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200591 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
592 intel_dp->active_pipe != intel_dp->pps_pipe);
593
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300594 if (intel_dp->pps_pipe != INVALID_PIPE)
595 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300596
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200597 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300598
599 /*
600 * Didn't find one. This should not happen since there
601 * are two power sequencers and up to two eDP ports.
602 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200603 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300604 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300605
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300606 vlv_steal_power_sequencer(dev, pipe);
607 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300608
609 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
610 pipe_name(intel_dp->pps_pipe),
611 port_name(intel_dig_port->port));
612
613 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300614 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200615 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300616
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300617 /*
618 * Even vdd force doesn't work until we've made
619 * the power sequencer lock in on the port.
620 */
621 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300622
623 return intel_dp->pps_pipe;
624}
625
Imre Deak78597992016-06-16 16:37:20 +0300626static int
627bxt_power_sequencer_idx(struct intel_dp *intel_dp)
628{
629 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
630 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100631 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak78597992016-06-16 16:37:20 +0300632
633 lockdep_assert_held(&dev_priv->pps_mutex);
634
635 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300636 WARN_ON(!intel_dp_is_edp(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300637
638 /*
639 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
640 * mapping needs to be retrieved from VBT, for now just hard-code to
641 * use instance #0 always.
642 */
643 if (!intel_dp->pps_reset)
644 return 0;
645
646 intel_dp->pps_reset = false;
647
648 /*
649 * Only the HW needs to be reprogrammed, the SW state is fixed and
650 * has been setup during connector init.
651 */
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200652 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300653
654 return 0;
655}
656
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300657typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
658 enum pipe pipe);
659
660static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
661 enum pipe pipe)
662{
Imre Deak44cb7342016-08-10 14:07:29 +0300663 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300664}
665
666static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
667 enum pipe pipe)
668{
Imre Deak44cb7342016-08-10 14:07:29 +0300669 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300670}
671
672static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
673 enum pipe pipe)
674{
675 return true;
676}
677
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300678static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300679vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
680 enum port port,
681 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300682{
Jani Nikulabf13e812013-09-06 07:40:05 +0300683 enum pipe pipe;
684
Jani Nikulabf13e812013-09-06 07:40:05 +0300685 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300686 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300687 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300688
689 if (port_sel != PANEL_PORT_SELECT_VLV(port))
690 continue;
691
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300692 if (!pipe_check(dev_priv, pipe))
693 continue;
694
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300695 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300696 }
697
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300698 return INVALID_PIPE;
699}
700
701static void
702vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
703{
704 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
705 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100706 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300707 enum port port = intel_dig_port->port;
708
709 lockdep_assert_held(&dev_priv->pps_mutex);
710
711 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300712 /* first pick one where the panel is on */
713 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
714 vlv_pipe_has_pp_on);
715 /* didn't find one? pick one where vdd is on */
716 if (intel_dp->pps_pipe == INVALID_PIPE)
717 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
718 vlv_pipe_has_vdd_on);
719 /* didn't find one? pick one with just the correct port */
720 if (intel_dp->pps_pipe == INVALID_PIPE)
721 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
722 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300723
724 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
725 if (intel_dp->pps_pipe == INVALID_PIPE) {
726 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
727 port_name(port));
728 return;
729 }
730
731 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
732 port_name(port), pipe_name(intel_dp->pps_pipe));
733
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300734 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200735 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300736}
737
Imre Deak78597992016-06-16 16:37:20 +0300738void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300739{
Chris Wilson91c8a322016-07-05 10:40:23 +0100740 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300741 struct intel_encoder *encoder;
742
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100743 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200744 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300745 return;
746
747 /*
748 * We can't grab pps_mutex here due to deadlock with power_domain
749 * mutex when power_domain functions are called while holding pps_mutex.
750 * That also means that in order to use pps_pipe the code needs to
751 * hold both a power domain reference and pps_mutex, and the power domain
752 * reference get/put must be done while _not_ holding pps_mutex.
753 * pps_{lock,unlock}() do these steps in the correct order, so one
754 * should use them always.
755 */
756
Jani Nikula19c80542015-12-16 12:48:16 +0200757 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300758 struct intel_dp *intel_dp;
759
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200760 if (encoder->type != INTEL_OUTPUT_DP &&
761 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300762 continue;
763
764 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200765
766 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
767
768 if (encoder->type != INTEL_OUTPUT_EDP)
769 continue;
770
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200771 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300772 intel_dp->pps_reset = true;
773 else
774 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300775 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300776}
777
Imre Deak8e8232d2016-06-16 16:37:21 +0300778struct pps_registers {
779 i915_reg_t pp_ctrl;
780 i915_reg_t pp_stat;
781 i915_reg_t pp_on;
782 i915_reg_t pp_off;
783 i915_reg_t pp_div;
784};
785
786static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
787 struct intel_dp *intel_dp,
788 struct pps_registers *regs)
789{
Imre Deak44cb7342016-08-10 14:07:29 +0300790 int pps_idx = 0;
791
Imre Deak8e8232d2016-06-16 16:37:21 +0300792 memset(regs, 0, sizeof(*regs));
793
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200794 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300795 pps_idx = bxt_power_sequencer_idx(intel_dp);
796 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
797 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300798
Imre Deak44cb7342016-08-10 14:07:29 +0300799 regs->pp_ctrl = PP_CONTROL(pps_idx);
800 regs->pp_stat = PP_STATUS(pps_idx);
801 regs->pp_on = PP_ON_DELAYS(pps_idx);
802 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Rodrigo Vivi938361e2017-06-02 13:06:44 -0700803 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300804 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300805}
806
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200807static i915_reg_t
808_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300809{
Imre Deak8e8232d2016-06-16 16:37:21 +0300810 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300811
Imre Deak8e8232d2016-06-16 16:37:21 +0300812 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
813 &regs);
814
815 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300816}
817
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200818static i915_reg_t
819_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300820{
Imre Deak8e8232d2016-06-16 16:37:21 +0300821 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300822
Imre Deak8e8232d2016-06-16 16:37:21 +0300823 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
824 &regs);
825
826 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300827}
828
Clint Taylor01527b32014-07-07 13:01:46 -0700829/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
830 This function only applicable when panel PM state is not to be tracked */
831static int edp_notify_handler(struct notifier_block *this, unsigned long code,
832 void *unused)
833{
834 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
835 edp_notifier);
836 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100837 struct drm_i915_private *dev_priv = to_i915(dev);
Clint Taylor01527b32014-07-07 13:01:46 -0700838
Jani Nikula1853a9d2017-08-18 12:30:20 +0300839 if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
Clint Taylor01527b32014-07-07 13:01:46 -0700840 return 0;
841
Ville Syrjälä773538e82014-09-04 14:54:56 +0300842 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300843
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100844 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300845 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200846 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300847 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300848
Imre Deak44cb7342016-08-10 14:07:29 +0300849 pp_ctrl_reg = PP_CONTROL(pipe);
850 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700851 pp_div = I915_READ(pp_div_reg);
852 pp_div &= PP_REFERENCE_DIVIDER_MASK;
853
854 /* 0x1F write to PP_DIV_REG sets max cycle delay */
855 I915_WRITE(pp_div_reg, pp_div | 0x1F);
856 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
857 msleep(intel_dp->panel_power_cycle_delay);
858 }
859
Ville Syrjälä773538e82014-09-04 14:54:56 +0300860 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300861
Clint Taylor01527b32014-07-07 13:01:46 -0700862 return 0;
863}
864
Daniel Vetter4be73782014-01-17 14:39:48 +0100865static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700866{
Paulo Zanoni30add222012-10-26 19:05:45 -0200867 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100868 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700869
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300870 lockdep_assert_held(&dev_priv->pps_mutex);
871
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100872 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300873 intel_dp->pps_pipe == INVALID_PIPE)
874 return false;
875
Jani Nikulabf13e812013-09-06 07:40:05 +0300876 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700877}
878
Daniel Vetter4be73782014-01-17 14:39:48 +0100879static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700880{
Paulo Zanoni30add222012-10-26 19:05:45 -0200881 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100882 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700883
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300884 lockdep_assert_held(&dev_priv->pps_mutex);
885
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100886 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300887 intel_dp->pps_pipe == INVALID_PIPE)
888 return false;
889
Ville Syrjälä773538e82014-09-04 14:54:56 +0300890 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700891}
892
Keith Packard9b984da2011-09-19 13:54:47 -0700893static void
894intel_dp_check_edp(struct intel_dp *intel_dp)
895{
Paulo Zanoni30add222012-10-26 19:05:45 -0200896 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100897 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700898
Jani Nikula1853a9d2017-08-18 12:30:20 +0300899 if (!intel_dp_is_edp(intel_dp))
Keith Packard9b984da2011-09-19 13:54:47 -0700900 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700901
Daniel Vetter4be73782014-01-17 14:39:48 +0100902 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700903 WARN(1, "eDP powered off while attempting aux channel communication.\n");
904 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300905 I915_READ(_pp_stat_reg(intel_dp)),
906 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700907 }
908}
909
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100910static uint32_t
911intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
912{
913 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
914 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100915 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200916 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100917 uint32_t status;
918 bool done;
919
Daniel Vetteref04f002012-12-01 21:03:59 +0100920#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100921 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300922 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300923 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100924 else
Imre Deak713a6b662016-06-28 13:37:33 +0300925 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926 if (!done)
927 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
928 has_aux_irq);
929#undef C
930
931 return status;
932}
933
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200934static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000935{
936 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200937 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000938
Ville Syrjäläa457f542016-03-02 17:22:17 +0200939 if (index)
940 return 0;
941
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000942 /*
943 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200944 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000945 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200946 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000947}
948
949static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
950{
951 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200952 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000953
954 if (index)
955 return 0;
956
Ville Syrjäläa457f542016-03-02 17:22:17 +0200957 /*
958 * The clock divider is based off the cdclk or PCH rawclk, and would
959 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
960 * divide by 2000 and use that
961 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200962 if (intel_dig_port->port == PORT_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200963 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200964 else
965 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000966}
967
968static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300969{
970 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200971 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300972
Ville Syrjäläa457f542016-03-02 17:22:17 +0200973 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300974 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100975 switch (index) {
976 case 0: return 63;
977 case 1: return 72;
978 default: return 0;
979 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300980 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200981
982 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300983}
984
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000985static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
986{
987 /*
988 * SKL doesn't need us to program the AUX clock divider (Hardware will
989 * derive the clock from CDCLK automatically). We still implement the
990 * get_aux_clock_divider vfunc to plug-in into the existing code.
991 */
992 return index ? 0 : 1;
993}
994
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200995static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
996 bool has_aux_irq,
997 int send_bytes,
998 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000999{
1000 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001001 struct drm_i915_private *dev_priv =
1002 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001003 uint32_t precharge, timeout;
1004
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001005 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001006 precharge = 3;
1007 else
1008 precharge = 5;
1009
James Ausmus8f5f63d2017-10-12 14:30:37 -07001010 if (IS_BROADWELL(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001011 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
1012 else
1013 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1014
1015 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +00001016 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001017 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001018 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001019 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001020 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001021 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1022 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001023 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001024}
1025
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001026static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1027 bool has_aux_irq,
1028 int send_bytes,
1029 uint32_t unused)
1030{
1031 return DP_AUX_CH_CTL_SEND_BUSY |
1032 DP_AUX_CH_CTL_DONE |
1033 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1034 DP_AUX_CH_CTL_TIME_OUT_ERROR |
James Ausmus6fa228b2017-10-12 14:30:36 -07001035 DP_AUX_CH_CTL_TIME_OUT_MAX |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001036 DP_AUX_CH_CTL_RECEIVE_ERROR |
1037 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001038 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001039 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1040}
1041
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001042static int
Chris Wilsonea5b2132010-08-04 13:50:23 +01001043intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +02001044 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001045 uint8_t *recv, int recv_size)
1046{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001047 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001048 struct drm_i915_private *dev_priv =
1049 to_i915(intel_dig_port->base.base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001050 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +01001051 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001052 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001053 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001054 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001055 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001056 bool vdd;
1057
Ville Syrjälä773538e82014-09-04 14:54:56 +03001058 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001059
Ville Syrjälä72c35002014-08-18 22:16:00 +03001060 /*
1061 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1062 * In such cases we want to leave VDD enabled and it's up to upper layers
1063 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1064 * ourselves.
1065 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001066 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001067
1068 /* dp aux is extremely sensitive to irq latency, hence request the
1069 * lowest possible wakeup latency and so prevent the cpu from going into
1070 * deep sleep states.
1071 */
1072 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001073
Keith Packard9b984da2011-09-19 13:54:47 -07001074 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001075
Jesse Barnes11bee432011-08-01 15:02:20 -07001076 /* Try to wait for any previous AUX channel activity */
1077 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001078 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001079 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1080 break;
1081 msleep(1);
1082 }
1083
1084 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001085 static u32 last_status = -1;
1086 const u32 status = I915_READ(ch_ctl);
1087
1088 if (status != last_status) {
1089 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1090 status);
1091 last_status = status;
1092 }
1093
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001094 ret = -EBUSY;
1095 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001096 }
1097
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001098 /* Only 5 data registers! */
1099 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1100 ret = -E2BIG;
1101 goto out;
1102 }
1103
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001104 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +00001105 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1106 has_aux_irq,
1107 send_bytes,
1108 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001109
Chris Wilsonbc866252013-07-21 16:00:03 +01001110 /* Must try at least 3 times according to DP spec */
1111 for (try = 0; try < 5; try++) {
1112 /* Load the send data into the aux channel data registers */
1113 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001114 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001115 intel_dp_pack_aux(send + i,
1116 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001117
Chris Wilsonbc866252013-07-21 16:00:03 +01001118 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001119 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001120
Chris Wilsonbc866252013-07-21 16:00:03 +01001121 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001122
Chris Wilsonbc866252013-07-21 16:00:03 +01001123 /* Clear done status and any errors */
1124 I915_WRITE(ch_ctl,
1125 status |
1126 DP_AUX_CH_CTL_DONE |
1127 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1128 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001129
Todd Previte74ebf292015-04-15 08:38:41 -07001130 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +01001131 continue;
Todd Previte74ebf292015-04-15 08:38:41 -07001132
1133 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1134 * 400us delay required for errors and timeouts
1135 * Timeout errors from the HW already meet this
1136 * requirement so skip to next iteration
1137 */
1138 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1139 usleep_range(400, 500);
1140 continue;
1141 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001142 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001143 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001144 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001145 }
1146
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001147 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001148 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001149 ret = -EBUSY;
1150 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001151 }
1152
Jim Bridee058c942015-05-27 10:21:48 -07001153done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001154 /* Check for timeout or receive error.
1155 * Timeouts occur when the sink is not connected
1156 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001157 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001158 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001159 ret = -EIO;
1160 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001161 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001162
1163 /* Timeouts occur when the device isn't connected, so they're
1164 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001165 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001166 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001167 ret = -ETIMEDOUT;
1168 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001169 }
1170
1171 /* Unload any bytes sent back from the other side */
1172 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1173 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001174
1175 /*
1176 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1177 * We have no idea of what happened so we return -EBUSY so
1178 * drm layer takes care for the necessary retries.
1179 */
1180 if (recv_bytes == 0 || recv_bytes > 20) {
1181 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1182 recv_bytes);
1183 /*
1184 * FIXME: This patch was created on top of a series that
1185 * organize the retries at drm level. There EBUSY should
1186 * also take care for 1ms wait before retrying.
1187 * That aux retries re-org is still needed and after that is
1188 * merged we remove this sleep from here.
1189 */
1190 usleep_range(1000, 1500);
1191 ret = -EBUSY;
1192 goto out;
1193 }
1194
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001195 if (recv_bytes > recv_size)
1196 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001197
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001198 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001199 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001200 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001201
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001202 ret = recv_bytes;
1203out:
1204 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1205
Jani Nikula884f19e2014-03-14 16:51:14 +02001206 if (vdd)
1207 edp_panel_vdd_off(intel_dp, false);
1208
Ville Syrjälä773538e82014-09-04 14:54:56 +03001209 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001210
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001211 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001212}
1213
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001214#define BARE_ADDRESS_SIZE 3
1215#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001216static ssize_t
1217intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001218{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001219 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1220 uint8_t txbuf[20], rxbuf[20];
1221 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001222 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001223
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001224 txbuf[0] = (msg->request << 4) |
1225 ((msg->address >> 16) & 0xf);
1226 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001227 txbuf[2] = msg->address & 0xff;
1228 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001229
Jani Nikula9d1a1032014-03-14 16:51:15 +02001230 switch (msg->request & ~DP_AUX_I2C_MOT) {
1231 case DP_AUX_NATIVE_WRITE:
1232 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001233 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001234 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001235 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001236
Jani Nikula9d1a1032014-03-14 16:51:15 +02001237 if (WARN_ON(txsize > 20))
1238 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001239
Ville Syrjälädd788092016-07-28 17:55:04 +03001240 WARN_ON(!msg->buffer != !msg->size);
1241
Imre Deakd81a67c2016-01-29 14:52:26 +02001242 if (msg->buffer)
1243 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001244
Jani Nikula9d1a1032014-03-14 16:51:15 +02001245 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1246 if (ret > 0) {
1247 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001248
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001249 if (ret > 1) {
1250 /* Number of bytes written in a short write. */
1251 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1252 } else {
1253 /* Return payload size. */
1254 ret = msg->size;
1255 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001256 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001257 break;
1258
1259 case DP_AUX_NATIVE_READ:
1260 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001261 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001262 rxsize = msg->size + 1;
1263
1264 if (WARN_ON(rxsize > 20))
1265 return -E2BIG;
1266
1267 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1268 if (ret > 0) {
1269 msg->reply = rxbuf[0] >> 4;
1270 /*
1271 * Assume happy day, and copy the data. The caller is
1272 * expected to check msg->reply before touching it.
1273 *
1274 * Return payload size.
1275 */
1276 ret--;
1277 memcpy(msg->buffer, rxbuf + 1, ret);
1278 }
1279 break;
1280
1281 default:
1282 ret = -EINVAL;
1283 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001284 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001285
Jani Nikula9d1a1032014-03-14 16:51:15 +02001286 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001287}
1288
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001289static enum port intel_aux_port(struct drm_i915_private *dev_priv,
1290 enum port port)
1291{
1292 const struct ddi_vbt_port_info *info =
1293 &dev_priv->vbt.ddi_port_info[port];
1294 enum port aux_port;
1295
1296 if (!info->alternate_aux_channel) {
1297 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1298 port_name(port), port_name(port));
1299 return port;
1300 }
1301
1302 switch (info->alternate_aux_channel) {
1303 case DP_AUX_A:
1304 aux_port = PORT_A;
1305 break;
1306 case DP_AUX_B:
1307 aux_port = PORT_B;
1308 break;
1309 case DP_AUX_C:
1310 aux_port = PORT_C;
1311 break;
1312 case DP_AUX_D:
1313 aux_port = PORT_D;
1314 break;
1315 default:
1316 MISSING_CASE(info->alternate_aux_channel);
1317 aux_port = PORT_A;
1318 break;
1319 }
1320
1321 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1322 port_name(aux_port), port_name(port));
1323
1324 return aux_port;
1325}
1326
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001327static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001328 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001329{
1330 switch (port) {
1331 case PORT_B:
1332 case PORT_C:
1333 case PORT_D:
1334 return DP_AUX_CH_CTL(port);
1335 default:
1336 MISSING_CASE(port);
1337 return DP_AUX_CH_CTL(PORT_B);
1338 }
1339}
1340
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001341static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001342 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001343{
1344 switch (port) {
1345 case PORT_B:
1346 case PORT_C:
1347 case PORT_D:
1348 return DP_AUX_CH_DATA(port, index);
1349 default:
1350 MISSING_CASE(port);
1351 return DP_AUX_CH_DATA(PORT_B, index);
1352 }
1353}
1354
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001355static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001356 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001357{
1358 switch (port) {
1359 case PORT_A:
1360 return DP_AUX_CH_CTL(port);
1361 case PORT_B:
1362 case PORT_C:
1363 case PORT_D:
1364 return PCH_DP_AUX_CH_CTL(port);
1365 default:
1366 MISSING_CASE(port);
1367 return DP_AUX_CH_CTL(PORT_A);
1368 }
1369}
1370
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001371static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001372 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001373{
1374 switch (port) {
1375 case PORT_A:
1376 return DP_AUX_CH_DATA(port, index);
1377 case PORT_B:
1378 case PORT_C:
1379 case PORT_D:
1380 return PCH_DP_AUX_CH_DATA(port, index);
1381 default:
1382 MISSING_CASE(port);
1383 return DP_AUX_CH_DATA(PORT_A, index);
1384 }
1385}
1386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001387static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001388 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001389{
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001390 switch (port) {
1391 case PORT_A:
1392 case PORT_B:
1393 case PORT_C:
1394 case PORT_D:
1395 return DP_AUX_CH_CTL(port);
1396 default:
1397 MISSING_CASE(port);
1398 return DP_AUX_CH_CTL(PORT_A);
1399 }
1400}
1401
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001402static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001403 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001404{
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001405 switch (port) {
1406 case PORT_A:
1407 case PORT_B:
1408 case PORT_C:
1409 case PORT_D:
1410 return DP_AUX_CH_DATA(port, index);
1411 default:
1412 MISSING_CASE(port);
1413 return DP_AUX_CH_DATA(PORT_A, index);
1414 }
1415}
1416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001417static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001418 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001419{
1420 if (INTEL_INFO(dev_priv)->gen >= 9)
1421 return skl_aux_ctl_reg(dev_priv, port);
1422 else if (HAS_PCH_SPLIT(dev_priv))
1423 return ilk_aux_ctl_reg(dev_priv, port);
1424 else
1425 return g4x_aux_ctl_reg(dev_priv, port);
1426}
1427
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001428static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001429 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001430{
1431 if (INTEL_INFO(dev_priv)->gen >= 9)
1432 return skl_aux_data_reg(dev_priv, port, index);
1433 else if (HAS_PCH_SPLIT(dev_priv))
1434 return ilk_aux_data_reg(dev_priv, port, index);
1435 else
1436 return g4x_aux_data_reg(dev_priv, port, index);
1437}
1438
1439static void intel_aux_reg_init(struct intel_dp *intel_dp)
1440{
1441 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001442 enum port port = intel_aux_port(dev_priv,
1443 dp_to_dig_port(intel_dp)->port);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001444 int i;
1445
1446 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1447 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1448 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1449}
1450
Jani Nikula9d1a1032014-03-14 16:51:15 +02001451static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001452intel_dp_aux_fini(struct intel_dp *intel_dp)
1453{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001454 kfree(intel_dp->aux.name);
1455}
1456
Chris Wilson7a418e32016-06-24 14:00:14 +01001457static void
Mika Kaholab6339582016-09-09 14:10:52 +03001458intel_dp_aux_init(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001459{
Jani Nikula33ad6622014-03-14 16:51:16 +02001460 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1461 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001462
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001463 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001464 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001465
Chris Wilson7a418e32016-06-24 14:00:14 +01001466 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001467 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001468 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001469}
1470
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001471bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301472{
Jani Nikulafc603ca2017-10-09 12:29:58 +03001473 int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001474
Jani Nikulafc603ca2017-10-09 12:29:58 +03001475 return max_rate >= 540000;
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301476}
1477
Daniel Vetter0e503382014-07-04 11:26:04 -03001478static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001479intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001480 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001481{
1482 struct drm_device *dev = encoder->base.dev;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001483 struct drm_i915_private *dev_priv = to_i915(dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001484 const struct dp_link_dpll *divisor = NULL;
1485 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001486
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001487 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001488 divisor = gen4_dpll;
1489 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001490 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001491 divisor = pch_dpll;
1492 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001493 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001494 divisor = chv_dpll;
1495 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001496 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001497 divisor = vlv_dpll;
1498 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001499 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001500
1501 if (divisor && count) {
1502 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001503 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001504 pipe_config->dpll = divisor[i].dpll;
1505 pipe_config->clock_set = true;
1506 break;
1507 }
1508 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001509 }
1510}
1511
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001512static void snprintf_int_array(char *str, size_t len,
1513 const int *array, int nelem)
1514{
1515 int i;
1516
1517 str[0] = '\0';
1518
1519 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001520 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001521 if (r >= len)
1522 return;
1523 str += r;
1524 len -= r;
1525 }
1526}
1527
1528static void intel_dp_print_rates(struct intel_dp *intel_dp)
1529{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001530 char str[128]; /* FIXME: too big for stack? */
1531
1532 if ((drm_debug & DRM_UT_KMS) == 0)
1533 return;
1534
Jani Nikula55cfc582017-03-28 17:59:04 +03001535 snprintf_int_array(str, sizeof(str),
1536 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001537 DRM_DEBUG_KMS("source rates: %s\n", str);
1538
Jani Nikula68f357c2017-03-28 17:59:05 +03001539 snprintf_int_array(str, sizeof(str),
1540 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001541 DRM_DEBUG_KMS("sink rates: %s\n", str);
1542
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001543 snprintf_int_array(str, sizeof(str),
1544 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001545 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001546}
1547
Ville Syrjälä50fec212015-03-12 17:10:34 +02001548int
1549intel_dp_max_link_rate(struct intel_dp *intel_dp)
1550{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001551 int len;
1552
Jani Nikulae6c0c642017-04-06 16:44:12 +03001553 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001554 if (WARN_ON(len <= 0))
1555 return 162000;
1556
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001557 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001558}
1559
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001560int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1561{
Jani Nikula8001b752017-03-28 17:59:03 +03001562 int i = intel_dp_rate_index(intel_dp->sink_rates,
1563 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001564
1565 if (WARN_ON(i < 0))
1566 i = 0;
1567
1568 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001569}
1570
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001571void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1572 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001573{
Jani Nikula68f357c2017-03-28 17:59:05 +03001574 /* eDP 1.4 rate select method. */
1575 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001576 *link_bw = 0;
1577 *rate_select =
1578 intel_dp_rate_select(intel_dp, port_clock);
1579 } else {
1580 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1581 *rate_select = 0;
1582 }
1583}
1584
Jani Nikulaf580bea2016-09-15 16:28:52 +03001585static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1586 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001587{
1588 int bpp, bpc;
1589
1590 bpp = pipe_config->pipe_bpp;
1591 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1592
1593 if (bpc > 0)
1594 bpp = min(bpp, 3*bpc);
1595
Manasi Navare611032b2017-01-24 08:21:49 -08001596 /* For DP Compliance we override the computed bpp for the pipe */
1597 if (intel_dp->compliance.test_data.bpc != 0) {
1598 pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc;
1599 pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
1600 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
1601 pipe_config->pipe_bpp);
1602 }
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001603 return bpp;
1604}
1605
Jim Bridedc911f52017-08-09 12:48:53 -07001606static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
1607 struct drm_display_mode *m2)
1608{
1609 bool bres = false;
1610
1611 if (m1 && m2)
1612 bres = (m1->hdisplay == m2->hdisplay &&
1613 m1->hsync_start == m2->hsync_start &&
1614 m1->hsync_end == m2->hsync_end &&
1615 m1->htotal == m2->htotal &&
1616 m1->vdisplay == m2->vdisplay &&
1617 m1->vsync_start == m2->vsync_start &&
1618 m1->vsync_end == m2->vsync_end &&
1619 m1->vtotal == m2->vtotal);
1620 return bres;
1621}
1622
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001623bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001624intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001625 struct intel_crtc_state *pipe_config,
1626 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001627{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001628 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001629 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001630 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001631 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001632 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001633 struct intel_connector *intel_connector = intel_dp->attached_connector;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001634 struct intel_digital_connector_state *intel_conn_state =
1635 to_intel_digital_connector_state(conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001636 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001637 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001638 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001639 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001640 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301641 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001642 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001643 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001644 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001645 uint8_t link_bw, rate_select;
Jani Nikulab31e85e2017-05-18 14:10:25 +03001646 bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
1647 DP_DPCD_QUIRK_LIMITED_M_N);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301648
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001649 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001650 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301651
1652 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001653 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301654
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001655 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001656
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001657 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001658 pipe_config->has_pch_encoder = true;
1659
Vandana Kannanf769cd22014-08-05 07:51:22 -07001660 pipe_config->has_drrs = false;
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001661 if (port == PORT_A)
1662 pipe_config->has_audio = false;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001663 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001664 pipe_config->has_audio = intel_dp->has_audio;
1665 else
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001666 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001667
Jani Nikula1853a9d2017-08-18 12:30:20 +03001668 if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jim Bridedc911f52017-08-09 12:48:53 -07001669 struct drm_display_mode *panel_mode =
1670 intel_connector->panel.alt_fixed_mode;
1671 struct drm_display_mode *req_mode = &pipe_config->base.mode;
1672
1673 if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
1674 panel_mode = intel_connector->panel.fixed_mode;
1675
1676 drm_mode_debug_printmodeline(panel_mode);
1677
1678 intel_fixed_panel_mode(panel_mode, adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001679
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001680 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07001681 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001682 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001683 if (ret)
1684 return ret;
1685 }
1686
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001687 if (HAS_GMCH_DISPLAY(dev_priv))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001688 intel_gmch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001689 conn_state->scaling_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001690 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001691 intel_pch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001692 conn_state->scaling_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001693 }
1694
Daniel Vettercb1793c2012-06-04 18:39:21 +02001695 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001696 return false;
1697
Manasi Navareda15f7c2017-01-24 08:16:34 -08001698 /* Use values requested by Compliance Test Request */
1699 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
Jani Nikulaec990e22017-04-06 16:44:15 +03001700 int index;
1701
Manasi Navare140ef132017-06-08 13:41:03 -07001702 /* Validate the compliance test data since max values
1703 * might have changed due to link train fallback.
1704 */
1705 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1706 intel_dp->compliance.test_lane_count)) {
1707 index = intel_dp_rate_index(intel_dp->common_rates,
1708 intel_dp->num_common_rates,
1709 intel_dp->compliance.test_link_rate);
1710 if (index >= 0)
1711 min_clock = max_clock = index;
1712 min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
1713 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08001714 }
Daniel Vetter083f9562012-04-20 20:23:49 +02001715 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301716 "max bw %d pixel clock %iKHz\n",
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001717 max_lane_count, intel_dp->common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001718 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001719
Daniel Vetter36008362013-03-27 00:44:59 +01001720 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1721 * bpc in between. */
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001722 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001723 if (intel_dp_is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301724
1725 /* Get bpp from vbt only for panels that dont have bpp in edid */
1726 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001727 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001728 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001729 dev_priv->vbt.edp.bpp);
1730 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001731 }
1732
Jani Nikula344c5bb2014-09-09 11:25:13 +03001733 /*
1734 * Use the maximum clock and number of lanes the eDP panel
1735 * advertizes being capable of. The panels are generally
1736 * designed to support only a single clock and lane
1737 * configuration, and typically these values correspond to the
1738 * native resolution of the panel.
1739 */
1740 min_lane_count = max_lane_count;
1741 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001742 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001743
Daniel Vetter36008362013-03-27 00:44:59 +01001744 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001745 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1746 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001747
Dave Airliec6930992014-07-14 11:04:39 +10001748 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301749 for (lane_count = min_lane_count;
1750 lane_count <= max_lane_count;
1751 lane_count <<= 1) {
1752
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001753 link_clock = intel_dp->common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001754 link_avail = intel_dp_max_data_rate(link_clock,
1755 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001756
Daniel Vetter36008362013-03-27 00:44:59 +01001757 if (mode_rate <= link_avail) {
1758 goto found;
1759 }
1760 }
1761 }
1762 }
1763
1764 return false;
1765
1766found:
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001767 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001768 /*
1769 * See:
1770 * CEA-861-E - 5.1 Default Encoding Parameters
1771 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1772 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001773 pipe_config->limited_color_range =
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001774 bpp != 18 &&
1775 drm_default_rgb_quant_range(adjusted_mode) ==
1776 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001777 } else {
1778 pipe_config->limited_color_range =
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001779 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001780 }
1781
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001782 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301783
Daniel Vetter657445f2013-05-04 10:09:18 +02001784 pipe_config->pipe_bpp = bpp;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001785 pipe_config->port_clock = intel_dp->common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001786
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001787 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1788 &link_bw, &rate_select);
1789
1790 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1791 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001792 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001793 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1794 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001795
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001796 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001797 adjusted_mode->crtc_clock,
1798 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001799 &pipe_config->dp_m_n,
1800 reduce_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001801
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301802 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301803 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001804 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301805 intel_link_compute_m_n(bpp, lane_count,
1806 intel_connector->panel.downclock_mode->clock,
1807 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001808 &pipe_config->dp_m2_n2,
1809 reduce_m_n);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301810 }
1811
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001812 /*
1813 * DPLL0 VCO may need to be adjusted to get the correct
1814 * clock for eDP. This will affect cdclk as well.
1815 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03001816 if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001817 int vco;
1818
1819 switch (pipe_config->port_clock / 2) {
1820 case 108000:
1821 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001822 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001823 break;
1824 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001825 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001826 break;
1827 }
1828
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001829 to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001830 }
1831
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001832 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001833 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001834
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001835 intel_psr_compute_config(intel_dp, pipe_config);
1836
Daniel Vetter36008362013-03-27 00:44:59 +01001837 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001838}
1839
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001840void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001841 int link_rate, uint8_t lane_count,
1842 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001843{
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001844 intel_dp->link_rate = link_rate;
1845 intel_dp->lane_count = lane_count;
1846 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001847}
1848
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001849static void intel_dp_prepare(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001850 const struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001851{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001852 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001853 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001854 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001855 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001856 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001857 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001858
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001859 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1860 pipe_config->lane_count,
1861 intel_crtc_has_type(pipe_config,
1862 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001863
Keith Packard417e8222011-11-01 19:54:11 -07001864 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001865 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001866 *
1867 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001868 * SNB CPU
1869 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001870 * CPT PCH
1871 *
1872 * IBX PCH and CPU are the same for almost everything,
1873 * except that the CPU DP PLL is configured in this
1874 * register
1875 *
1876 * CPT PCH is quite different, having many bits moved
1877 * to the TRANS_DP_CTL register instead. That
1878 * configuration happens (oddly) in ironlake_pch_enable
1879 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001880
Keith Packard417e8222011-11-01 19:54:11 -07001881 /* Preserve the BIOS-computed detected bit. This is
1882 * supposed to be read-only.
1883 */
1884 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001885
Keith Packard417e8222011-11-01 19:54:11 -07001886 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001887 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001888 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001889
Keith Packard417e8222011-11-01 19:54:11 -07001890 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001891
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001892 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001893 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1894 intel_dp->DP |= DP_SYNC_HS_HIGH;
1895 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1896 intel_dp->DP |= DP_SYNC_VS_HIGH;
1897 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1898
Jani Nikula6aba5b62013-10-04 15:08:10 +03001899 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001900 intel_dp->DP |= DP_ENHANCED_FRAMING;
1901
Daniel Vetter7c62a162013-06-01 17:16:20 +02001902 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001903 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001904 u32 trans_dp;
1905
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001906 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001907
1908 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1909 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1910 trans_dp |= TRANS_DP_ENH_FRAMING;
1911 else
1912 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1913 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001914 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001915 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001916 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001917
1918 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1919 intel_dp->DP |= DP_SYNC_HS_HIGH;
1920 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1921 intel_dp->DP |= DP_SYNC_VS_HIGH;
1922 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1923
Jani Nikula6aba5b62013-10-04 15:08:10 +03001924 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001925 intel_dp->DP |= DP_ENHANCED_FRAMING;
1926
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001927 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001928 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001929 else if (crtc->pipe == PIPE_B)
1930 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001931 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001932}
1933
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001934#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1935#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001936
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001937#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1938#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001939
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001940#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1941#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001942
Imre Deakde9c1b62016-06-16 20:01:46 +03001943static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1944 struct intel_dp *intel_dp);
1945
Daniel Vetter4be73782014-01-17 14:39:48 +01001946static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001947 u32 mask,
1948 u32 value)
1949{
Paulo Zanoni30add222012-10-26 19:05:45 -02001950 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001951 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001952 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001953
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001954 lockdep_assert_held(&dev_priv->pps_mutex);
1955
Imre Deakde9c1b62016-06-16 20:01:46 +03001956 intel_pps_verify_state(dev_priv, intel_dp);
1957
Jani Nikulabf13e812013-09-06 07:40:05 +03001958 pp_stat_reg = _pp_stat_reg(intel_dp);
1959 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001960
1961 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001962 mask, value,
1963 I915_READ(pp_stat_reg),
1964 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001965
Chris Wilson9036ff02016-06-30 15:33:09 +01001966 if (intel_wait_for_register(dev_priv,
1967 pp_stat_reg, mask, value,
1968 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001969 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001970 I915_READ(pp_stat_reg),
1971 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001972
1973 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001974}
1975
Daniel Vetter4be73782014-01-17 14:39:48 +01001976static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001977{
1978 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001979 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001980}
1981
Daniel Vetter4be73782014-01-17 14:39:48 +01001982static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001983{
Keith Packardbd943152011-09-18 23:09:52 -07001984 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001985 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001986}
Keith Packardbd943152011-09-18 23:09:52 -07001987
Daniel Vetter4be73782014-01-17 14:39:48 +01001988static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001989{
Abhay Kumard28d4732016-01-22 17:39:04 -08001990 ktime_t panel_power_on_time;
1991 s64 panel_power_off_duration;
1992
Keith Packard99ea7122011-11-01 19:57:50 -07001993 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001994
Abhay Kumard28d4732016-01-22 17:39:04 -08001995 /* take the difference of currrent time and panel power off time
1996 * and then make panel wait for t11_t12 if needed. */
1997 panel_power_on_time = ktime_get_boottime();
1998 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1999
Paulo Zanonidce56b32013-12-19 14:29:40 -02002000 /* When we disable the VDD override bit last we have to do the manual
2001 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08002002 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
2003 wait_remaining_ms_from_jiffies(jiffies,
2004 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002005
Daniel Vetter4be73782014-01-17 14:39:48 +01002006 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002007}
Keith Packardbd943152011-09-18 23:09:52 -07002008
Daniel Vetter4be73782014-01-17 14:39:48 +01002009static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002010{
2011 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2012 intel_dp->backlight_on_delay);
2013}
2014
Daniel Vetter4be73782014-01-17 14:39:48 +01002015static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002016{
2017 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2018 intel_dp->backlight_off_delay);
2019}
Keith Packard99ea7122011-11-01 19:57:50 -07002020
Keith Packard832dd3c2011-11-01 19:34:06 -07002021/* Read the current pp_control value, unlocking the register if it
2022 * is locked
2023 */
2024
Jesse Barnes453c5422013-03-28 09:55:41 -07002025static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002026{
Jesse Barnes453c5422013-03-28 09:55:41 -07002027 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002028 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07002029 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002030
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002031 lockdep_assert_held(&dev_priv->pps_mutex);
2032
Jani Nikulabf13e812013-09-06 07:40:05 +03002033 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002034 if (WARN_ON(!HAS_DDI(dev_priv) &&
2035 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302036 control &= ~PANEL_UNLOCK_MASK;
2037 control |= PANEL_UNLOCK_REGS;
2038 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002039 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002040}
2041
Ville Syrjälä951468f2014-09-04 14:55:31 +03002042/*
2043 * Must be paired with edp_panel_vdd_off().
2044 * Must hold pps_mutex around the whole on/off sequence.
2045 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2046 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002047static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002048{
Paulo Zanoni30add222012-10-26 19:05:45 -02002049 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002051 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes5d613502011-01-24 17:10:54 -08002052 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002053 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002054 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002055
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002056 lockdep_assert_held(&dev_priv->pps_mutex);
2057
Jani Nikula1853a9d2017-08-18 12:30:20 +03002058 if (!intel_dp_is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002059 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002060
Egbert Eich2c623c12014-11-25 12:54:57 +01002061 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002062 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002063
Daniel Vetter4be73782014-01-17 14:39:48 +01002064 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002065 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002066
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002067 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002068
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002069 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
2070 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07002071
Daniel Vetter4be73782014-01-17 14:39:48 +01002072 if (!edp_have_panel_power(intel_dp))
2073 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002074
Jesse Barnes453c5422013-03-28 09:55:41 -07002075 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002076 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002077
Jani Nikulabf13e812013-09-06 07:40:05 +03002078 pp_stat_reg = _pp_stat_reg(intel_dp);
2079 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002080
2081 I915_WRITE(pp_ctrl_reg, pp);
2082 POSTING_READ(pp_ctrl_reg);
2083 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2084 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002085 /*
2086 * If the panel wasn't on, delay before accessing aux channel
2087 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002088 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002089 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
2090 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07002091 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002092 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002093
2094 return need_to_disable;
2095}
2096
Ville Syrjälä951468f2014-09-04 14:55:31 +03002097/*
2098 * Must be paired with intel_edp_panel_vdd_off() or
2099 * intel_edp_panel_off().
2100 * Nested calls to these functions are not allowed since
2101 * we drop the lock. Caller must use some higher level
2102 * locking to prevent nested calls from other threads.
2103 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002104void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002105{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002106 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002107
Jani Nikula1853a9d2017-08-18 12:30:20 +03002108 if (!intel_dp_is_edp(intel_dp))
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002109 return;
2110
Ville Syrjälä773538e82014-09-04 14:54:56 +03002111 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002112 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002113 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002114
Rob Clarke2c719b2014-12-15 13:56:32 -05002115 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002116 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002117}
2118
Daniel Vetter4be73782014-01-17 14:39:48 +01002119static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002120{
Paulo Zanoni30add222012-10-26 19:05:45 -02002121 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002122 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002123 struct intel_digital_port *intel_dig_port =
2124 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002125 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002126 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002127
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002128 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002129
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002130 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002131
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002132 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002133 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002134
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002135 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
2136 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002137
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002138 pp = ironlake_get_pp_control(intel_dp);
2139 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002140
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002141 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2142 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002143
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002144 I915_WRITE(pp_ctrl_reg, pp);
2145 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002146
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002147 /* Make sure sequencer is idle before allowing subsequent activity */
2148 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2149 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002150
Imre Deak5a162e22016-08-10 14:07:30 +03002151 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002152 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002153
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002154 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002155}
2156
Daniel Vetter4be73782014-01-17 14:39:48 +01002157static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002158{
2159 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2160 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002161
Ville Syrjälä773538e82014-09-04 14:54:56 +03002162 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002163 if (!intel_dp->want_panel_vdd)
2164 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002165 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002166}
2167
Imre Deakaba86892014-07-30 15:57:31 +03002168static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2169{
2170 unsigned long delay;
2171
2172 /*
2173 * Queue the timer to fire a long time from now (relative to the power
2174 * down delay) to keep the panel power up across a sequence of
2175 * operations.
2176 */
2177 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2178 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2179}
2180
Ville Syrjälä951468f2014-09-04 14:55:31 +03002181/*
2182 * Must be paired with edp_panel_vdd_on().
2183 * Must hold pps_mutex around the whole on/off sequence.
2184 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2185 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002186static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002187{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002188 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002189
2190 lockdep_assert_held(&dev_priv->pps_mutex);
2191
Jani Nikula1853a9d2017-08-18 12:30:20 +03002192 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002193 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002194
Rob Clarke2c719b2014-12-15 13:56:32 -05002195 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002196 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002197
Keith Packardbd943152011-09-18 23:09:52 -07002198 intel_dp->want_panel_vdd = false;
2199
Imre Deakaba86892014-07-30 15:57:31 +03002200 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002201 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002202 else
2203 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002204}
2205
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002206static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002207{
Paulo Zanoni30add222012-10-26 19:05:45 -02002208 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002209 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard99ea7122011-11-01 19:57:50 -07002210 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002211 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002212
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002213 lockdep_assert_held(&dev_priv->pps_mutex);
2214
Jani Nikula1853a9d2017-08-18 12:30:20 +03002215 if (!intel_dp_is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002216 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002217
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002218 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2219 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002220
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002221 if (WARN(edp_have_panel_power(intel_dp),
2222 "eDP port %c panel power already on\n",
2223 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002224 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002225
Daniel Vetter4be73782014-01-17 14:39:48 +01002226 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002227
Jani Nikulabf13e812013-09-06 07:40:05 +03002228 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002229 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002230 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002231 /* ILK workaround: disable reset around power sequence */
2232 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002233 I915_WRITE(pp_ctrl_reg, pp);
2234 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002235 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002236
Imre Deak5a162e22016-08-10 14:07:30 +03002237 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002238 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002239 pp |= PANEL_POWER_RESET;
2240
Jesse Barnes453c5422013-03-28 09:55:41 -07002241 I915_WRITE(pp_ctrl_reg, pp);
2242 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002243
Daniel Vetter4be73782014-01-17 14:39:48 +01002244 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002245 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002246
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002247 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002248 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002249 I915_WRITE(pp_ctrl_reg, pp);
2250 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002251 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002252}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002253
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002254void intel_edp_panel_on(struct intel_dp *intel_dp)
2255{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002256 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002257 return;
2258
2259 pps_lock(intel_dp);
2260 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002261 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002262}
2263
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002264
2265static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002266{
Paulo Zanoni30add222012-10-26 19:05:45 -02002267 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002268 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard99ea7122011-11-01 19:57:50 -07002269 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002270 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002271
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002272 lockdep_assert_held(&dev_priv->pps_mutex);
2273
Jani Nikula1853a9d2017-08-18 12:30:20 +03002274 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002275 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002276
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002277 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2278 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002279
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002280 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2281 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002282
Jesse Barnes453c5422013-03-28 09:55:41 -07002283 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002284 /* We need to switch off panel power _and_ force vdd, for otherwise some
2285 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002286 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002287 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002288
Jani Nikulabf13e812013-09-06 07:40:05 +03002289 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002290
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002291 intel_dp->want_panel_vdd = false;
2292
Jesse Barnes453c5422013-03-28 09:55:41 -07002293 I915_WRITE(pp_ctrl_reg, pp);
2294 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002295
Daniel Vetter4be73782014-01-17 14:39:48 +01002296 wait_panel_off(intel_dp);
Manasi Navarecbacf022017-10-04 09:48:26 -07002297 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002298
2299 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002300 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002301}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002302
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002303void intel_edp_panel_off(struct intel_dp *intel_dp)
2304{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002305 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002306 return;
2307
2308 pps_lock(intel_dp);
2309 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002310 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002311}
2312
Jani Nikula1250d102014-08-12 17:11:39 +03002313/* Enable backlight in the panel power control. */
2314static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002315{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002316 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2317 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002318 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002319 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002320 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002321
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002322 /*
2323 * If we enable the backlight right away following a panel power
2324 * on, we may see slight flicker as the panel syncs with the eDP
2325 * link. So delay a bit to make sure the image is solid before
2326 * allowing it to appear.
2327 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002328 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002329
Ville Syrjälä773538e82014-09-04 14:54:56 +03002330 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002331
Jesse Barnes453c5422013-03-28 09:55:41 -07002332 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002333 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002334
Jani Nikulabf13e812013-09-06 07:40:05 +03002335 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002336
2337 I915_WRITE(pp_ctrl_reg, pp);
2338 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002339
Ville Syrjälä773538e82014-09-04 14:54:56 +03002340 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002341}
2342
Jani Nikula1250d102014-08-12 17:11:39 +03002343/* Enable backlight PWM and backlight PP control. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002344void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2345 const struct drm_connector_state *conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002346{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002347 struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2348
Jani Nikula1853a9d2017-08-18 12:30:20 +03002349 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002350 return;
2351
2352 DRM_DEBUG_KMS("\n");
2353
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002354 intel_panel_enable_backlight(crtc_state, conn_state);
Jani Nikula1250d102014-08-12 17:11:39 +03002355 _intel_edp_backlight_on(intel_dp);
2356}
2357
2358/* Disable backlight in the panel power control. */
2359static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002360{
Paulo Zanoni30add222012-10-26 19:05:45 -02002361 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002362 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002363 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002364 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002365
Jani Nikula1853a9d2017-08-18 12:30:20 +03002366 if (!intel_dp_is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07002367 return;
2368
Ville Syrjälä773538e82014-09-04 14:54:56 +03002369 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002370
Jesse Barnes453c5422013-03-28 09:55:41 -07002371 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002372 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002373
Jani Nikulabf13e812013-09-06 07:40:05 +03002374 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002375
2376 I915_WRITE(pp_ctrl_reg, pp);
2377 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002378
Ville Syrjälä773538e82014-09-04 14:54:56 +03002379 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002380
Paulo Zanonidce56b32013-12-19 14:29:40 -02002381 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002382 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002383}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002384
Jani Nikula1250d102014-08-12 17:11:39 +03002385/* Disable backlight PP control and backlight PWM. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002386void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002387{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002388 struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2389
Jani Nikula1853a9d2017-08-18 12:30:20 +03002390 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002391 return;
2392
2393 DRM_DEBUG_KMS("\n");
2394
2395 _intel_edp_backlight_off(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002396 intel_panel_disable_backlight(old_conn_state);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002397}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002398
Jani Nikula73580fb72014-08-12 17:11:41 +03002399/*
2400 * Hook for controlling the panel power control backlight through the bl_power
2401 * sysfs attribute. Take care to handle multiple calls.
2402 */
2403static void intel_edp_backlight_power(struct intel_connector *connector,
2404 bool enable)
2405{
2406 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002407 bool is_enabled;
2408
Ville Syrjälä773538e82014-09-04 14:54:56 +03002409 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002410 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002411 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002412
2413 if (is_enabled == enable)
2414 return;
2415
Jani Nikula23ba9372014-08-27 14:08:43 +03002416 DRM_DEBUG_KMS("panel power control backlight %s\n",
2417 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002418
2419 if (enable)
2420 _intel_edp_backlight_on(intel_dp);
2421 else
2422 _intel_edp_backlight_off(intel_dp);
2423}
2424
Ville Syrjälä64e10772015-10-29 21:26:01 +02002425static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2426{
2427 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2428 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2429 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2430
2431 I915_STATE_WARN(cur_state != state,
2432 "DP port %c state assertion failure (expected %s, current %s)\n",
2433 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002434 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002435}
2436#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2437
2438static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2439{
2440 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2441
2442 I915_STATE_WARN(cur_state != state,
2443 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002444 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002445}
2446#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2447#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2448
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002449static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002450 const struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002451{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002452 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002453 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002454
Ville Syrjälä64e10772015-10-29 21:26:01 +02002455 assert_pipe_disabled(dev_priv, crtc->pipe);
2456 assert_dp_port_disabled(intel_dp);
2457 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002458
Ville Syrjäläabfce942015-10-29 21:26:03 +02002459 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002460 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002461
2462 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2463
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002464 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002465 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2466 else
2467 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2468
2469 I915_WRITE(DP_A, intel_dp->DP);
2470 POSTING_READ(DP_A);
2471 udelay(500);
2472
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002473 /*
2474 * [DevILK] Work around required when enabling DP PLL
2475 * while a pipe is enabled going to FDI:
2476 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2477 * 2. Program DP PLL enable
2478 */
2479 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002480 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002481
Daniel Vetter07679352012-09-06 22:15:42 +02002482 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002483
Daniel Vetter07679352012-09-06 22:15:42 +02002484 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002485 POSTING_READ(DP_A);
2486 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002487}
2488
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002489static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002490{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002491 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002492 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2493 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002494
Ville Syrjälä64e10772015-10-29 21:26:01 +02002495 assert_pipe_disabled(dev_priv, crtc->pipe);
2496 assert_dp_port_disabled(intel_dp);
2497 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002498
Ville Syrjäläabfce942015-10-29 21:26:03 +02002499 DRM_DEBUG_KMS("disabling eDP PLL\n");
2500
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002501 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002502
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002503 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002504 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002505 udelay(200);
2506}
2507
Ville Syrjälä857c4162017-10-27 12:45:23 +03002508static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2509{
2510 /*
2511 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2512 * be capable of signalling downstream hpd with a long pulse.
2513 * Whether or not that means D3 is safe to use is not clear,
2514 * but let's assume so until proven otherwise.
2515 *
2516 * FIXME should really check all downstream ports...
2517 */
2518 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2519 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
2520 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2521}
2522
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002523/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002524void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002525{
2526 int ret, i;
2527
2528 /* Should have a valid DPCD by this point */
2529 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2530 return;
2531
2532 if (mode != DRM_MODE_DPMS_ON) {
Ville Syrjälä857c4162017-10-27 12:45:23 +03002533 if (downstream_hpd_needs_d0(intel_dp))
2534 return;
2535
Jani Nikula9d1a1032014-03-14 16:51:15 +02002536 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2537 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002538 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002539 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2540
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002541 /*
2542 * When turning on, we need to retry for 1ms to give the sink
2543 * time to wake up.
2544 */
2545 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002546 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2547 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002548 if (ret == 1)
2549 break;
2550 msleep(1);
2551 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002552
2553 if (ret == 1 && lspcon->active)
2554 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002555 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002556
2557 if (ret != 1)
2558 DRM_DEBUG_KMS("failed to %s sink power state\n",
2559 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002560}
2561
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002562static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2563 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002564{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002565 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002566 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002567 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002568 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak6d129be2014-03-05 16:20:54 +02002569 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002570 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002571
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002572 if (!intel_display_power_get_if_enabled(dev_priv,
2573 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002574 return false;
2575
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002576 ret = false;
2577
Imre Deak6d129be2014-03-05 16:20:54 +02002578 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002579
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002580 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002581 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002582
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002583 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002584 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002585 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002586 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002587
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002588 for_each_pipe(dev_priv, p) {
2589 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2590 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2591 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002592 ret = true;
2593
2594 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002595 }
2596 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002597
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002598 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002599 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002600 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002601 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2602 } else {
2603 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002604 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002605
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002606 ret = true;
2607
2608out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002609 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002610
2611 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002612}
2613
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002614static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002615 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002616{
2617 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002618 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002619 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002620 struct drm_i915_private *dev_priv = to_i915(dev);
Xiong Zhang63000ef2013-06-28 12:59:06 +08002621 enum port port = dp_to_dig_port(intel_dp)->port;
2622 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002623
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002624 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002625
2626 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002627
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002628 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002629 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2630
2631 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002632 flags |= DRM_MODE_FLAG_PHSYNC;
2633 else
2634 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002635
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002636 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002637 flags |= DRM_MODE_FLAG_PVSYNC;
2638 else
2639 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002640 } else {
2641 if (tmp & DP_SYNC_HS_HIGH)
2642 flags |= DRM_MODE_FLAG_PHSYNC;
2643 else
2644 flags |= DRM_MODE_FLAG_NHSYNC;
2645
2646 if (tmp & DP_SYNC_VS_HIGH)
2647 flags |= DRM_MODE_FLAG_PVSYNC;
2648 else
2649 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002650 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002651
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002652 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002653
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002654 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002655 pipe_config->limited_color_range = true;
2656
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002657 pipe_config->lane_count =
2658 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2659
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002660 intel_dp_get_m_n(crtc, pipe_config);
2661
Ville Syrjälä18442d02013-09-13 16:00:08 +03002662 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002663 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002664 pipe_config->port_clock = 162000;
2665 else
2666 pipe_config->port_clock = 270000;
2667 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002668
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002669 pipe_config->base.adjusted_mode.crtc_clock =
2670 intel_dotclock_calculate(pipe_config->port_clock,
2671 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002672
Jani Nikula1853a9d2017-08-18 12:30:20 +03002673 if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02002674 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002675 /*
2676 * This is a big fat ugly hack.
2677 *
2678 * Some machines in UEFI boot mode provide us a VBT that has 18
2679 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2680 * unknown we fail to light up. Yet the same BIOS boots up with
2681 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2682 * max, not what it tells us to use.
2683 *
2684 * Note: This will still be broken if the eDP panel is not lit
2685 * up by the BIOS, and thus we can't get the mode at module
2686 * load.
2687 */
2688 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002689 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2690 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002691 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002692}
2693
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002694static void intel_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002695 const struct intel_crtc_state *old_crtc_state,
2696 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002697{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002698 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002699
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002700 if (old_crtc_state->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002701 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002702
2703 /* Make sure the panel is off before trying to change the mode. But also
2704 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002705 intel_edp_panel_vdd_on(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002706 intel_edp_backlight_off(old_conn_state);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002707 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002708 intel_edp_panel_off(intel_dp);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002709}
2710
2711static void g4x_disable_dp(struct intel_encoder *encoder,
2712 const struct intel_crtc_state *old_crtc_state,
2713 const struct drm_connector_state *old_conn_state)
2714{
2715 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2716
2717 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Daniel Vetter37398502012-09-06 22:15:44 +02002718
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002719 /* disable the port before the pipe on g4x */
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002720 intel_dp_link_down(intel_dp);
2721}
2722
2723static void ilk_disable_dp(struct intel_encoder *encoder,
2724 const struct intel_crtc_state *old_crtc_state,
2725 const struct drm_connector_state *old_conn_state)
2726{
2727 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2728}
2729
2730static void vlv_disable_dp(struct intel_encoder *encoder,
2731 const struct intel_crtc_state *old_crtc_state,
2732 const struct drm_connector_state *old_conn_state)
2733{
2734 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2735
2736 intel_psr_disable(intel_dp, old_crtc_state);
2737
2738 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Jesse Barnesd240f202010-08-13 15:43:26 -07002739}
2740
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002741static void ilk_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002742 const struct intel_crtc_state *old_crtc_state,
2743 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002744{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002745 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002746 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002747
Ville Syrjälä49277c32014-03-31 18:21:26 +03002748 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002749
2750 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002751 if (port == PORT_A)
2752 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002753}
2754
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002755static void vlv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002756 const struct intel_crtc_state *old_crtc_state,
2757 const struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002758{
2759 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2760
2761 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002762}
2763
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002764static void chv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002765 const struct intel_crtc_state *old_crtc_state,
2766 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002767{
2768 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002769 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002770 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002771
2772 intel_dp_link_down(intel_dp);
2773
Ville Syrjäläa5805162015-05-26 20:42:30 +03002774 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002775
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002776 /* Assert data lane reset */
2777 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002778
Ville Syrjäläa5805162015-05-26 20:42:30 +03002779 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002780}
2781
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002782static void
2783_intel_dp_set_link_train(struct intel_dp *intel_dp,
2784 uint32_t *DP,
2785 uint8_t dp_train_pat)
2786{
2787 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2788 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002789 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002790 enum port port = intel_dig_port->port;
2791
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002792 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2793 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2794 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2795
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002796 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002797 uint32_t temp = I915_READ(DP_TP_CTL(port));
2798
2799 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2800 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2801 else
2802 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2803
2804 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2805 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2806 case DP_TRAINING_PATTERN_DISABLE:
2807 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2808
2809 break;
2810 case DP_TRAINING_PATTERN_1:
2811 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2812 break;
2813 case DP_TRAINING_PATTERN_2:
2814 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2815 break;
2816 case DP_TRAINING_PATTERN_3:
2817 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2818 break;
2819 }
2820 I915_WRITE(DP_TP_CTL(port), temp);
2821
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002822 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002823 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002824 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2825
2826 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2827 case DP_TRAINING_PATTERN_DISABLE:
2828 *DP |= DP_LINK_TRAIN_OFF_CPT;
2829 break;
2830 case DP_TRAINING_PATTERN_1:
2831 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2832 break;
2833 case DP_TRAINING_PATTERN_2:
2834 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2835 break;
2836 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002837 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002838 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2839 break;
2840 }
2841
2842 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002843 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002844 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2845 else
2846 *DP &= ~DP_LINK_TRAIN_MASK;
2847
2848 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2849 case DP_TRAINING_PATTERN_DISABLE:
2850 *DP |= DP_LINK_TRAIN_OFF;
2851 break;
2852 case DP_TRAINING_PATTERN_1:
2853 *DP |= DP_LINK_TRAIN_PAT_1;
2854 break;
2855 case DP_TRAINING_PATTERN_2:
2856 *DP |= DP_LINK_TRAIN_PAT_2;
2857 break;
2858 case DP_TRAINING_PATTERN_3:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002859 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002860 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2861 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002862 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002863 *DP |= DP_LINK_TRAIN_PAT_2;
2864 }
2865 break;
2866 }
2867 }
2868}
2869
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002870static void intel_dp_enable_port(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002871 const struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002872{
2873 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002874 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002875
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002876 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002877
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002878 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002879
2880 /*
2881 * Magic for VLV/CHV. We _must_ first set up the register
2882 * without actually enabling the port, and then do another
2883 * write to enable the port. Otherwise link training will
2884 * fail when the power sequencer is freshly used for this port.
2885 */
2886 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002887 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002888 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002889
2890 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2891 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002892}
2893
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002894static void intel_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002895 const struct intel_crtc_state *pipe_config,
2896 const struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002897{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002898 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2899 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002900 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulac1dec792014-10-27 16:26:56 +02002901 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002902 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002903 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002904
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002905 if (WARN_ON(dp_reg & DP_PORT_EN))
2906 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002907
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002908 pps_lock(intel_dp);
2909
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002910 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002911 vlv_init_panel_power_sequencer(intel_dp);
2912
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002913 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002914
2915 edp_panel_vdd_on(intel_dp);
2916 edp_panel_on(intel_dp);
2917 edp_panel_vdd_off(intel_dp, true);
2918
2919 pps_unlock(intel_dp);
2920
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002921 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002922 unsigned int lane_mask = 0x0;
2923
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002924 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002925 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002926
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002927 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2928 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002929 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002930
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002931 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2932 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002933 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002934
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002935 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002936 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002937 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002938 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002939 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002940}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002941
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002942static void g4x_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002943 const struct intel_crtc_state *pipe_config,
2944 const struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002945{
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002946 intel_enable_dp(encoder, pipe_config, conn_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002947 intel_edp_backlight_on(pipe_config, conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002948}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002949
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002950static void vlv_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002951 const struct intel_crtc_state *pipe_config,
2952 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002953{
Jani Nikula828f5c62013-09-05 16:44:45 +03002954 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2955
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002956 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002957 intel_psr_enable(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002958}
2959
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002960static void g4x_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002961 const struct intel_crtc_state *pipe_config,
2962 const struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002963{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002964 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002965 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002966
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002967 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002968
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002969 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002970 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002971 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002972}
2973
Ville Syrjälä83b84592014-10-16 21:29:51 +03002974static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2975{
2976 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002977 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002978 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03002979 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002980
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02002981 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2982
Ville Syrjäläd1586942017-02-08 19:52:54 +02002983 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2984 return;
2985
Ville Syrjälä83b84592014-10-16 21:29:51 +03002986 edp_panel_vdd_off_sync(intel_dp);
2987
2988 /*
2989 * VLV seems to get confused when multiple power seqeuencers
2990 * have the same port selected (even if only one has power/vdd
2991 * enabled). The failure manifests as vlv_wait_port_ready() failing
2992 * CHV on the other hand doesn't seem to mind having the same port
2993 * selected in multiple power seqeuencers, but let's clear the
2994 * port select always when logically disconnecting a power sequencer
2995 * from a port.
2996 */
2997 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2998 pipe_name(pipe), port_name(intel_dig_port->port));
2999 I915_WRITE(pp_on_reg, 0);
3000 POSTING_READ(pp_on_reg);
3001
3002 intel_dp->pps_pipe = INVALID_PIPE;
3003}
3004
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003005static void vlv_steal_power_sequencer(struct drm_device *dev,
3006 enum pipe pipe)
3007{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003008 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003009 struct intel_encoder *encoder;
3010
3011 lockdep_assert_held(&dev_priv->pps_mutex);
3012
Jani Nikula19c80542015-12-16 12:48:16 +02003013 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003014 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03003015 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003016
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003017 if (encoder->type != INTEL_OUTPUT_DP &&
3018 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003019 continue;
3020
3021 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03003022 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003023
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003024 WARN(intel_dp->active_pipe == pipe,
3025 "stealing pipe %c power sequencer from active (e)DP port %c\n",
3026 pipe_name(pipe), port_name(port));
3027
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003028 if (intel_dp->pps_pipe != pipe)
3029 continue;
3030
3031 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03003032 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003033
3034 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003035 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003036 }
3037}
3038
3039static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
3040{
3041 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3042 struct intel_encoder *encoder = &intel_dig_port->base;
3043 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003044 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003045 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003046
3047 lockdep_assert_held(&dev_priv->pps_mutex);
3048
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003049 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003050
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003051 if (intel_dp->pps_pipe != INVALID_PIPE &&
3052 intel_dp->pps_pipe != crtc->pipe) {
3053 /*
3054 * If another power sequencer was being used on this
3055 * port previously make sure to turn off vdd there while
3056 * we still have control of it.
3057 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003058 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003059 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003060
3061 /*
3062 * We may be stealing the power
3063 * sequencer from another port.
3064 */
3065 vlv_steal_power_sequencer(dev, crtc->pipe);
3066
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003067 intel_dp->active_pipe = crtc->pipe;
3068
Jani Nikula1853a9d2017-08-18 12:30:20 +03003069 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003070 return;
3071
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003072 /* now it's all ours */
3073 intel_dp->pps_pipe = crtc->pipe;
3074
3075 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
3076 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
3077
3078 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03003079 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02003080 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003081}
3082
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003083static void vlv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003084 const struct intel_crtc_state *pipe_config,
3085 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003086{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003087 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003088
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003089 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003090}
3091
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003092static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003093 const struct intel_crtc_state *pipe_config,
3094 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003095{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003096 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003097
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003098 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003099}
3100
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003101static void chv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003102 const struct intel_crtc_state *pipe_config,
3103 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003104{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003105 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003106
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003107 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003108
3109 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003110 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003111}
3112
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003113static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003114 const struct intel_crtc_state *pipe_config,
3115 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003116{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003117 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003118
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003119 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003120}
3121
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003122static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003123 const struct intel_crtc_state *pipe_config,
3124 const struct drm_connector_state *conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003125{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003126 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003127}
3128
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003129/*
3130 * Fetch AUX CH registers 0x202 - 0x207 which contain
3131 * link status information
3132 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003133bool
Keith Packard93f62da2011-11-01 19:45:03 -07003134intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003135{
Lyude9f085eb2016-04-13 10:58:33 -04003136 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3137 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003138}
3139
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303140static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
3141{
3142 uint8_t psr_caps = 0;
3143
Imre Deak9bacd4b2017-05-10 12:21:48 +03003144 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
3145 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303146 return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
3147}
3148
3149static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
3150{
3151 uint8_t dprx = 0;
3152
Imre Deak9bacd4b2017-05-10 12:21:48 +03003153 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
3154 &dprx) != 1)
3155 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303156 return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
3157}
3158
Chris Wilsona76f73d2017-01-14 10:51:13 +00003159static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303160{
3161 uint8_t alpm_caps = 0;
3162
Imre Deak9bacd4b2017-05-10 12:21:48 +03003163 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
3164 &alpm_caps) != 1)
3165 return false;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303166 return alpm_caps & DP_ALPM_CAP;
3167}
3168
Paulo Zanoni11002442014-06-13 18:45:41 -03003169/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003170uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003171intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003172{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003173 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deakbc7d38a2013-05-16 14:40:36 +03003174 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003175
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03003176 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003177 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3178 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003179 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303180 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003181 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303182 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003183 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303184 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003185 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303186 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003187}
3188
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003189uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003190intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3191{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003192 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deakbc7d38a2013-05-16 14:40:36 +03003193 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003194
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003195 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003196 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3197 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3198 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3199 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3200 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3201 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3202 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303203 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3204 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003205 default:
3206 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3207 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003208 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003209 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303210 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3211 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3213 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3214 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3215 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3216 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003217 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303218 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003219 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003220 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003221 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303222 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3223 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3224 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3225 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3226 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3227 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3228 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003229 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303230 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003231 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003232 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003233 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303234 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3235 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3236 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3237 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3238 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003239 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303240 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003241 }
3242 } else {
3243 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303244 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3245 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3246 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3247 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3249 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3250 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003251 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303252 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003253 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003254 }
3255}
3256
Daniel Vetter5829975c2015-04-16 11:36:52 +02003257static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003258{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003259 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003260 unsigned long demph_reg_value, preemph_reg_value,
3261 uniqtranscale_reg_value;
3262 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003263
3264 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303265 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003266 preemph_reg_value = 0x0004000;
3267 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303268 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003269 demph_reg_value = 0x2B405555;
3270 uniqtranscale_reg_value = 0x552AB83A;
3271 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303272 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003273 demph_reg_value = 0x2B404040;
3274 uniqtranscale_reg_value = 0x5548B83A;
3275 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303276 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003277 demph_reg_value = 0x2B245555;
3278 uniqtranscale_reg_value = 0x5560B83A;
3279 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303280 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003281 demph_reg_value = 0x2B405555;
3282 uniqtranscale_reg_value = 0x5598DA3A;
3283 break;
3284 default:
3285 return 0;
3286 }
3287 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303288 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003289 preemph_reg_value = 0x0002000;
3290 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003292 demph_reg_value = 0x2B404040;
3293 uniqtranscale_reg_value = 0x5552B83A;
3294 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003296 demph_reg_value = 0x2B404848;
3297 uniqtranscale_reg_value = 0x5580B83A;
3298 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303299 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003300 demph_reg_value = 0x2B404040;
3301 uniqtranscale_reg_value = 0x55ADDA3A;
3302 break;
3303 default:
3304 return 0;
3305 }
3306 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303307 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003308 preemph_reg_value = 0x0000000;
3309 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003311 demph_reg_value = 0x2B305555;
3312 uniqtranscale_reg_value = 0x5570B83A;
3313 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303314 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003315 demph_reg_value = 0x2B2B4040;
3316 uniqtranscale_reg_value = 0x55ADDA3A;
3317 break;
3318 default:
3319 return 0;
3320 }
3321 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303322 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003323 preemph_reg_value = 0x0006000;
3324 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003326 demph_reg_value = 0x1B405555;
3327 uniqtranscale_reg_value = 0x55ADDA3A;
3328 break;
3329 default:
3330 return 0;
3331 }
3332 break;
3333 default:
3334 return 0;
3335 }
3336
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003337 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3338 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003339
3340 return 0;
3341}
3342
Daniel Vetter5829975c2015-04-16 11:36:52 +02003343static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003344{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003345 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3346 u32 deemph_reg_value, margin_reg_value;
3347 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003348 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003349
3350 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003352 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303353 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003354 deemph_reg_value = 128;
3355 margin_reg_value = 52;
3356 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303357 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003358 deemph_reg_value = 128;
3359 margin_reg_value = 77;
3360 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303361 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003362 deemph_reg_value = 128;
3363 margin_reg_value = 102;
3364 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303365 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003366 deemph_reg_value = 128;
3367 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003368 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003369 break;
3370 default:
3371 return 0;
3372 }
3373 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303374 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003375 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303376 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003377 deemph_reg_value = 85;
3378 margin_reg_value = 78;
3379 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303380 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003381 deemph_reg_value = 85;
3382 margin_reg_value = 116;
3383 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303384 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003385 deemph_reg_value = 85;
3386 margin_reg_value = 154;
3387 break;
3388 default:
3389 return 0;
3390 }
3391 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303392 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003393 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003395 deemph_reg_value = 64;
3396 margin_reg_value = 104;
3397 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003399 deemph_reg_value = 64;
3400 margin_reg_value = 154;
3401 break;
3402 default:
3403 return 0;
3404 }
3405 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003407 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303408 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003409 deemph_reg_value = 43;
3410 margin_reg_value = 154;
3411 break;
3412 default:
3413 return 0;
3414 }
3415 break;
3416 default:
3417 return 0;
3418 }
3419
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003420 chv_set_phy_signal_level(encoder, deemph_reg_value,
3421 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003422
3423 return 0;
3424}
3425
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003426static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003427gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003428{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003429 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003430
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003431 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303432 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003433 default:
3434 signal_levels |= DP_VOLTAGE_0_4;
3435 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303436 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003437 signal_levels |= DP_VOLTAGE_0_6;
3438 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303439 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003440 signal_levels |= DP_VOLTAGE_0_8;
3441 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303442 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003443 signal_levels |= DP_VOLTAGE_1_2;
3444 break;
3445 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003446 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303447 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003448 default:
3449 signal_levels |= DP_PRE_EMPHASIS_0;
3450 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303451 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003452 signal_levels |= DP_PRE_EMPHASIS_3_5;
3453 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303454 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003455 signal_levels |= DP_PRE_EMPHASIS_6;
3456 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303457 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003458 signal_levels |= DP_PRE_EMPHASIS_9_5;
3459 break;
3460 }
3461 return signal_levels;
3462}
3463
Zhenyu Wange3421a12010-04-08 09:43:27 +08003464/* Gen6's DP voltage swing and pre-emphasis control */
3465static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003466gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003467{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003468 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3469 DP_TRAIN_PRE_EMPHASIS_MASK);
3470 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303471 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003473 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303474 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003475 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303476 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003478 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303479 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003481 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303482 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003484 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003485 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003486 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3487 "0x%x\n", signal_levels);
3488 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003489 }
3490}
3491
Keith Packard1a2eb462011-11-16 16:26:07 -08003492/* Gen7's DP voltage swing and pre-emphasis control */
3493static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003494gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003495{
3496 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3497 DP_TRAIN_PRE_EMPHASIS_MASK);
3498 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303499 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003500 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303501 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003502 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303503 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003504 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3505
Sonika Jindalbd600182014-08-08 16:23:41 +05303506 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003507 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303508 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003509 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3510
Sonika Jindalbd600182014-08-08 16:23:41 +05303511 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003512 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303513 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003514 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3515
3516 default:
3517 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3518 "0x%x\n", signal_levels);
3519 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3520 }
3521}
3522
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003523void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003524intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003525{
3526 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003527 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003528 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003529 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003530 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003531 uint8_t train_set = intel_dp->train_set[0];
3532
Rodrigo Vivid509af62017-08-29 16:22:24 -07003533 if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
3534 signal_levels = bxt_signal_levels(intel_dp);
3535 } else if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003536 signal_levels = ddi_signal_levels(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07003537 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003538 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003539 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003540 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003541 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003542 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003543 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003544 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003545 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003546 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003547 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3548 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003549 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003550 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3551 }
3552
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303553 if (mask)
3554 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3555
3556 DRM_DEBUG_KMS("Using vswing level %d\n",
3557 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3558 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3559 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3560 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003561
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003562 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003563
3564 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3565 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003566}
3567
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003568void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003569intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3570 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003571{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003572 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003573 struct drm_i915_private *dev_priv =
3574 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003575
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003576 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003577
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003578 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003579 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003580}
3581
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003582void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003583{
3584 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3585 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003586 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak3ab9c632013-05-03 12:57:41 +03003587 enum port port = intel_dig_port->port;
3588 uint32_t val;
3589
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003590 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003591 return;
3592
3593 val = I915_READ(DP_TP_CTL(port));
3594 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3595 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3596 I915_WRITE(DP_TP_CTL(port), val);
3597
3598 /*
3599 * On PORT_A we can have only eDP in SST mode. There the only reason
3600 * we need to set idle transmission mode is to work around a HW issue
3601 * where we enable the pipe while not in idle link-training mode.
3602 * In this case there is requirement to wait for a minimum number of
3603 * idle patterns to be sent.
3604 */
3605 if (port == PORT_A)
3606 return;
3607
Chris Wilsona7670172016-06-30 15:33:10 +01003608 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3609 DP_TP_STATUS_IDLE_DONE,
3610 DP_TP_STATUS_IDLE_DONE,
3611 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003612 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3613}
3614
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003615static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003616intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003617{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003618 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003619 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003620 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003621 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003622 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003623 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003624
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003625 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003626 return;
3627
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003628 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003629 return;
3630
Zhao Yakui28c97732009-10-09 11:39:41 +08003631 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003632
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003633 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003634 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003635 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003636 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003637 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003638 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003639 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3640 else
3641 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003642 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003643 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003644 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003645 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003646
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003647 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3648 I915_WRITE(intel_dp->output_reg, DP);
3649 POSTING_READ(intel_dp->output_reg);
3650
3651 /*
3652 * HW workaround for IBX, we need to move the port
3653 * to transcoder A after disabling it to allow the
3654 * matching HDMI port to be enabled on transcoder A.
3655 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003656 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003657 /*
3658 * We get CPU/PCH FIFO underruns on the other pipe when
3659 * doing the workaround. Sweep them under the rug.
3660 */
3661 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3662 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3663
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003664 /* always enable with pattern 1 (as per spec) */
3665 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3666 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3667 I915_WRITE(intel_dp->output_reg, DP);
3668 POSTING_READ(intel_dp->output_reg);
3669
3670 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003671 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003672 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003673
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003674 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003675 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3676 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003677 }
3678
Keith Packardf01eca22011-09-28 16:48:10 -07003679 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003680
3681 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003682
3683 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3684 pps_lock(intel_dp);
3685 intel_dp->active_pipe = INVALID_PIPE;
3686 pps_unlock(intel_dp);
3687 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003688}
3689
Imre Deak24e807e2016-10-24 19:33:28 +03003690bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003691intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003692{
Lyude9f085eb2016-04-13 10:58:33 -04003693 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3694 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003695 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003696
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003697 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003698
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003699 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3700}
3701
3702static bool
3703intel_edp_init_dpcd(struct intel_dp *intel_dp)
3704{
3705 struct drm_i915_private *dev_priv =
3706 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3707
3708 /* this function is meant to be called only once */
3709 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3710
3711 if (!intel_dp_read_dpcd(intel_dp))
3712 return false;
3713
Jani Nikula84c36752017-05-18 14:10:23 +03003714 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3715 drm_dp_is_branch(intel_dp->dpcd));
Imre Deak12a47a422016-10-24 19:33:29 +03003716
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003717 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3718 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3719 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3720
3721 /* Check if the panel supports PSR */
3722 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3723 intel_dp->psr_dpcd,
3724 sizeof(intel_dp->psr_dpcd));
3725 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3726 dev_priv->psr.sink_support = true;
3727 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3728 }
3729
3730 if (INTEL_GEN(dev_priv) >= 9 &&
3731 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3732 uint8_t frame_sync_cap;
3733
3734 dev_priv->psr.sink_support = true;
Imre Deak9bacd4b2017-05-10 12:21:48 +03003735 if (drm_dp_dpcd_readb(&intel_dp->aux,
3736 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3737 &frame_sync_cap) != 1)
3738 frame_sync_cap = 0;
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003739 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3740 /* PSR2 needs frame sync as well */
3741 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3742 DRM_DEBUG_KMS("PSR2 %s on sink",
3743 dev_priv->psr.psr2_support ? "supported" : "not supported");
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303744
3745 if (dev_priv->psr.psr2_support) {
3746 dev_priv->psr.y_cord_support =
3747 intel_dp_get_y_cord_status(intel_dp);
3748 dev_priv->psr.colorimetry_support =
3749 intel_dp_get_colorimetry_status(intel_dp);
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303750 dev_priv->psr.alpm =
3751 intel_dp_get_alpm_status(intel_dp);
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303752 }
3753
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003754 }
3755
Jani Nikula0501a3b2017-10-26 17:29:31 +03003756 /*
3757 * Read the eDP display control registers.
3758 *
3759 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3760 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3761 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3762 * method). The display control registers should read zero if they're
3763 * not supported anyway.
3764 */
3765 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003766 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3767 sizeof(intel_dp->edp_dpcd))
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003768 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003769 intel_dp->edp_dpcd);
3770
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003771 /* Read the eDP 1.4+ supported link rates. */
3772 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003773 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3774 int i;
3775
3776 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3777 sink_rates, sizeof(sink_rates));
3778
3779 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3780 int val = le16_to_cpu(sink_rates[i]);
3781
3782 if (val == 0)
3783 break;
3784
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003785 /* Value read multiplied by 200kHz gives the per-lane
3786 * link rate in kHz. The source rates are, however,
3787 * stored in terms of LS_Clk kHz. The full conversion
3788 * back to symbols is
3789 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3790 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003791 intel_dp->sink_rates[i] = (val * 200) / 10;
3792 }
3793 intel_dp->num_sink_rates = i;
3794 }
3795
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003796 /*
3797 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3798 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3799 */
Jani Nikula68f357c2017-03-28 17:59:05 +03003800 if (intel_dp->num_sink_rates)
3801 intel_dp->use_rate_select = true;
3802 else
3803 intel_dp_set_sink_rates(intel_dp);
3804
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003805 intel_dp_set_common_rates(intel_dp);
3806
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003807 return true;
3808}
3809
3810
3811static bool
3812intel_dp_get_dpcd(struct intel_dp *intel_dp)
3813{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003814 u8 sink_count;
3815
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003816 if (!intel_dp_read_dpcd(intel_dp))
3817 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003818
Jani Nikula68f357c2017-03-28 17:59:05 +03003819 /* Don't clobber cached eDP rates. */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003820 if (!intel_dp_is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003821 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003822 intel_dp_set_common_rates(intel_dp);
3823 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003824
Jani Nikula27dbefb2017-04-06 16:44:17 +03003825 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303826 return false;
3827
3828 /*
3829 * Sink count can change between short pulse hpd hence
3830 * a member variable in intel_dp will track any changes
3831 * between short pulse interrupts.
3832 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003833 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303834
3835 /*
3836 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3837 * a dongle is present but no display. Unless we require to know
3838 * if a dongle is present or not, we don't need to update
3839 * downstream port information. So, an early return here saves
3840 * time from performing other operations which are not required.
3841 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003842 if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303843 return false;
3844
Imre Deakc726ad02016-10-24 19:33:24 +03003845 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003846 return true; /* native DP sink */
3847
3848 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3849 return true; /* no per-port downstream info */
3850
Lyude9f085eb2016-04-13 10:58:33 -04003851 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3852 intel_dp->downstream_ports,
3853 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003854 return false; /* downstream port status fetch failed */
3855
3856 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003857}
3858
Dave Airlie0e32b392014-05-02 14:02:48 +10003859static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003860intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003861{
Jani Nikula010b9b32017-04-06 16:44:16 +03003862 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003863
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003864 if (!i915_modparams.enable_dp_mst)
Nathan Schulte7cc96132016-03-15 10:14:05 -05003865 return false;
3866
Dave Airlie0e32b392014-05-02 14:02:48 +10003867 if (!intel_dp->can_mst)
3868 return false;
3869
3870 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3871 return false;
3872
Jani Nikula010b9b32017-04-06 16:44:16 +03003873 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003874 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003875
Jani Nikula010b9b32017-04-06 16:44:16 +03003876 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003877}
3878
3879static void
3880intel_dp_configure_mst(struct intel_dp *intel_dp)
3881{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003882 if (!i915_modparams.enable_dp_mst)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003883 return;
3884
3885 if (!intel_dp->can_mst)
3886 return;
3887
3888 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3889
3890 if (intel_dp->is_mst)
3891 DRM_DEBUG_KMS("Sink is MST capable\n");
3892 else
3893 DRM_DEBUG_KMS("Sink is not MST capable\n");
3894
3895 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3896 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003897}
3898
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003899static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003900{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003901 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003902 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003903 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003904 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003905 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003906 int count = 0;
3907 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003908
3909 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003910 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003911 ret = -EIO;
3912 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003913 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003914
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003915 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003916 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003917 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003918 ret = -EIO;
3919 goto out;
3920 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003921
Rodrigo Vivic6297842015-11-05 10:50:20 -08003922 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003923 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003924
3925 if (drm_dp_dpcd_readb(&intel_dp->aux,
3926 DP_TEST_SINK_MISC, &buf) < 0) {
3927 ret = -EIO;
3928 goto out;
3929 }
3930 count = buf & DP_TEST_COUNT_MASK;
3931 } while (--attempts && count);
3932
3933 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003934 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003935 ret = -ETIMEDOUT;
3936 }
3937
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003938 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003939 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003940 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003941}
3942
3943static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3944{
3945 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003946 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003947 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3948 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003949 int ret;
3950
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003951 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3952 return -EIO;
3953
3954 if (!(buf & DP_TEST_CRC_SUPPORTED))
3955 return -ENOTTY;
3956
3957 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3958 return -EIO;
3959
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003960 if (buf & DP_TEST_SINK_START) {
3961 ret = intel_dp_sink_crc_stop(intel_dp);
3962 if (ret)
3963 return ret;
3964 }
3965
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003966 hsw_disable_ips(intel_crtc);
3967
3968 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3969 buf | DP_TEST_SINK_START) < 0) {
3970 hsw_enable_ips(intel_crtc);
3971 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003972 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003973
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003974 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003975 return 0;
3976}
3977
3978int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3979{
3980 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003981 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003982 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3983 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003984 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003985 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003986
3987 ret = intel_dp_sink_crc_start(intel_dp);
3988 if (ret)
3989 return ret;
3990
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003991 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003992 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003993
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003994 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003995 DP_TEST_SINK_MISC, &buf) < 0) {
3996 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003997 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003998 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003999 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004000
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004001 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004002
4003 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004004 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4005 ret = -ETIMEDOUT;
4006 goto stop;
4007 }
4008
4009 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4010 ret = -EIO;
4011 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004012 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004013
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004014stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004015 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004016 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004017}
4018
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004019static bool
4020intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4021{
Jani Nikula010b9b32017-04-06 16:44:16 +03004022 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
4023 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004024}
4025
Dave Airlie0e32b392014-05-02 14:02:48 +10004026static bool
4027intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4028{
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004029 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
4030 sink_irq_vector, DP_DPRX_ESI_LEN) ==
4031 DP_DPRX_ESI_LEN;
Dave Airlie0e32b392014-05-02 14:02:48 +10004032}
4033
Todd Previtec5d5ab72015-04-15 08:38:38 -07004034static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004035{
Manasi Navareda15f7c2017-01-24 08:16:34 -08004036 int status = 0;
Manasi Navare140ef132017-06-08 13:41:03 -07004037 int test_link_rate;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004038 uint8_t test_lane_count, test_link_bw;
4039 /* (DP CTS 1.2)
4040 * 4.3.1.11
4041 */
4042 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4043 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4044 &test_lane_count);
4045
4046 if (status <= 0) {
4047 DRM_DEBUG_KMS("Lane count read failed\n");
4048 return DP_TEST_NAK;
4049 }
4050 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004051
4052 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4053 &test_link_bw);
4054 if (status <= 0) {
4055 DRM_DEBUG_KMS("Link Rate read failed\n");
4056 return DP_TEST_NAK;
4057 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08004058 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Manasi Navare140ef132017-06-08 13:41:03 -07004059
4060 /* Validate the requested link rate and lane count */
4061 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4062 test_lane_count))
Manasi Navareda15f7c2017-01-24 08:16:34 -08004063 return DP_TEST_NAK;
4064
4065 intel_dp->compliance.test_lane_count = test_lane_count;
4066 intel_dp->compliance.test_link_rate = test_link_rate;
4067
4068 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004069}
4070
4071static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4072{
Manasi Navare611032b2017-01-24 08:21:49 -08004073 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004074 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004075 __be16 h_width, v_height;
4076 int status = 0;
4077
4078 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004079 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4080 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004081 if (status <= 0) {
4082 DRM_DEBUG_KMS("Test pattern read failed\n");
4083 return DP_TEST_NAK;
4084 }
4085 if (test_pattern != DP_COLOR_RAMP)
4086 return DP_TEST_NAK;
4087
4088 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4089 &h_width, 2);
4090 if (status <= 0) {
4091 DRM_DEBUG_KMS("H Width read failed\n");
4092 return DP_TEST_NAK;
4093 }
4094
4095 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4096 &v_height, 2);
4097 if (status <= 0) {
4098 DRM_DEBUG_KMS("V Height read failed\n");
4099 return DP_TEST_NAK;
4100 }
4101
Jani Nikula010b9b32017-04-06 16:44:16 +03004102 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4103 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004104 if (status <= 0) {
4105 DRM_DEBUG_KMS("TEST MISC read failed\n");
4106 return DP_TEST_NAK;
4107 }
4108 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4109 return DP_TEST_NAK;
4110 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4111 return DP_TEST_NAK;
4112 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4113 case DP_TEST_BIT_DEPTH_6:
4114 intel_dp->compliance.test_data.bpc = 6;
4115 break;
4116 case DP_TEST_BIT_DEPTH_8:
4117 intel_dp->compliance.test_data.bpc = 8;
4118 break;
4119 default:
4120 return DP_TEST_NAK;
4121 }
4122
4123 intel_dp->compliance.test_data.video_pattern = test_pattern;
4124 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4125 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4126 /* Set test active flag here so userspace doesn't interrupt things */
4127 intel_dp->compliance.test_active = 1;
4128
4129 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004130}
4131
4132static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4133{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004134 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004135 struct intel_connector *intel_connector = intel_dp->attached_connector;
4136 struct drm_connector *connector = &intel_connector->base;
4137
4138 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004139 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004140 intel_dp->aux.i2c_defer_count > 6) {
4141 /* Check EDID read for NACKs, DEFERs and corruption
4142 * (DP CTS 1.2 Core r1.1)
4143 * 4.2.2.4 : Failed EDID read, I2C_NAK
4144 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4145 * 4.2.2.6 : EDID corruption detected
4146 * Use failsafe mode for all cases
4147 */
4148 if (intel_dp->aux.i2c_nack_count > 0 ||
4149 intel_dp->aux.i2c_defer_count > 0)
4150 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4151 intel_dp->aux.i2c_nack_count,
4152 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004153 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004154 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304155 struct edid *block = intel_connector->detect_edid;
4156
4157 /* We have to write the checksum
4158 * of the last block read
4159 */
4160 block += intel_connector->detect_edid->extensions;
4161
Jani Nikula010b9b32017-04-06 16:44:16 +03004162 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4163 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004164 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4165
4166 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004167 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004168 }
4169
4170 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004171 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004172
Todd Previtec5d5ab72015-04-15 08:38:38 -07004173 return test_result;
4174}
4175
4176static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4177{
4178 uint8_t test_result = DP_TEST_NAK;
4179 return test_result;
4180}
4181
4182static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4183{
4184 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004185 uint8_t request = 0;
4186 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004187
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004188 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004189 if (status <= 0) {
4190 DRM_DEBUG_KMS("Could not read test request from sink\n");
4191 goto update_status;
4192 }
4193
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004194 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004195 case DP_TEST_LINK_TRAINING:
4196 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004197 response = intel_dp_autotest_link_training(intel_dp);
4198 break;
4199 case DP_TEST_LINK_VIDEO_PATTERN:
4200 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004201 response = intel_dp_autotest_video_pattern(intel_dp);
4202 break;
4203 case DP_TEST_LINK_EDID_READ:
4204 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004205 response = intel_dp_autotest_edid(intel_dp);
4206 break;
4207 case DP_TEST_LINK_PHY_TEST_PATTERN:
4208 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004209 response = intel_dp_autotest_phy_pattern(intel_dp);
4210 break;
4211 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004212 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004213 break;
4214 }
4215
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004216 if (response & DP_TEST_ACK)
4217 intel_dp->compliance.test_type = request;
4218
Todd Previtec5d5ab72015-04-15 08:38:38 -07004219update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004220 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004221 if (status <= 0)
4222 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004223}
4224
Dave Airlie0e32b392014-05-02 14:02:48 +10004225static int
4226intel_dp_check_mst_status(struct intel_dp *intel_dp)
4227{
4228 bool bret;
4229
4230 if (intel_dp->is_mst) {
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004231 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
Dave Airlie0e32b392014-05-02 14:02:48 +10004232 int ret = 0;
4233 int retry;
4234 bool handled;
4235 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4236go_again:
4237 if (bret == true) {
4238
4239 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004240 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004241 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004242 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4243 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004244 intel_dp_stop_link_train(intel_dp);
4245 }
4246
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004247 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004248 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4249
4250 if (handled) {
4251 for (retry = 0; retry < 3; retry++) {
4252 int wret;
4253 wret = drm_dp_dpcd_write(&intel_dp->aux,
4254 DP_SINK_COUNT_ESI+1,
4255 &esi[1], 3);
4256 if (wret == 3) {
4257 break;
4258 }
4259 }
4260
4261 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4262 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004263 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004264 goto go_again;
4265 }
4266 } else
4267 ret = 0;
4268
4269 return ret;
4270 } else {
4271 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4272 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4273 intel_dp->is_mst = false;
4274 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4275 /* send a hotplug event */
4276 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4277 }
4278 }
4279 return -EINVAL;
4280}
4281
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304282static void
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004283intel_dp_retrain_link(struct intel_dp *intel_dp)
4284{
4285 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4286 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4287 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
4288
4289 /* Suppress underruns caused by re-training */
4290 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4291 if (crtc->config->has_pch_encoder)
4292 intel_set_pch_fifo_underrun_reporting(dev_priv,
4293 intel_crtc_pch_transcoder(crtc), false);
4294
4295 intel_dp_start_link_train(intel_dp);
4296 intel_dp_stop_link_train(intel_dp);
4297
4298 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004299 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004300
4301 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4302 if (crtc->config->has_pch_encoder)
4303 intel_set_pch_fifo_underrun_reporting(dev_priv,
4304 intel_crtc_pch_transcoder(crtc), true);
4305}
4306
4307static void
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304308intel_dp_check_link_status(struct intel_dp *intel_dp)
4309{
4310 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4311 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4312 u8 link_status[DP_LINK_STATUS_SIZE];
4313
4314 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4315
4316 if (!intel_dp_get_link_status(intel_dp, link_status)) {
4317 DRM_ERROR("Failed to get link status\n");
4318 return;
4319 }
4320
4321 if (!intel_encoder->base.crtc)
4322 return;
4323
4324 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4325 return;
4326
Manasi Navare14c562c2017-04-06 14:00:12 -07004327 /*
4328 * Validate the cached values of intel_dp->link_rate and
4329 * intel_dp->lane_count before attempting to retrain.
4330 */
Manasi Navare1a92c702017-06-08 13:41:02 -07004331 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4332 intel_dp->lane_count))
Matthew Auldd4cb3fd2016-10-19 22:29:53 +01004333 return;
4334
Manasi Navareda15f7c2017-01-24 08:16:34 -08004335 /* Retrain if Channel EQ or CR not ok */
4336 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304337 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4338 intel_encoder->base.name);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004339
4340 intel_dp_retrain_link(intel_dp);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304341 }
4342}
4343
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004344/*
4345 * According to DP spec
4346 * 5.1.2:
4347 * 1. Read DPCD
4348 * 2. Configure link according to Receiver Capabilities
4349 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4350 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304351 *
4352 * intel_dp_short_pulse - handles short pulse interrupts
4353 * when full detection is not required.
4354 * Returns %true if short pulse is handled and full detection
4355 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004356 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304357static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304358intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004359{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004360 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004361 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004362 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304363 u8 old_sink_count = intel_dp->sink_count;
4364 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004365
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304366 /*
4367 * Clearing compliance test variables to allow capturing
4368 * of values for next automated test request.
4369 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004370 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304371
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304372 /*
4373 * Now read the DPCD to see if it's actually running
4374 * If the current value of sink count doesn't match with
4375 * the value that was stored earlier or dpcd read failed
4376 * we need to do full detection
4377 */
4378 ret = intel_dp_get_dpcd(intel_dp);
4379
4380 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4381 /* No need to proceed if we are going to do full detect */
4382 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004383 }
4384
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004385 /* Try to read the source of the interrupt */
4386 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004387 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4388 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004389 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004390 drm_dp_dpcd_writeb(&intel_dp->aux,
4391 DP_DEVICE_SERVICE_IRQ_VECTOR,
4392 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004393
4394 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004395 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004396 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4397 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4398 }
4399
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304400 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4401 intel_dp_check_link_status(intel_dp);
4402 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004403 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4404 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4405 /* Send a Hotplug Uevent to userspace to start modeset */
4406 drm_kms_helper_hotplug_event(intel_encoder->base.dev);
4407 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304408
4409 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004410}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004411
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004412/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004413static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004414intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004415{
Imre Deake393d0d2017-02-22 17:10:52 +02004416 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004417 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004418 uint8_t type;
4419
Imre Deake393d0d2017-02-22 17:10:52 +02004420 if (lspcon->active)
4421 lspcon_resume(lspcon);
4422
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004423 if (!intel_dp_get_dpcd(intel_dp))
4424 return connector_status_disconnected;
4425
Jani Nikula1853a9d2017-08-18 12:30:20 +03004426 if (intel_dp_is_edp(intel_dp))
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304427 return connector_status_connected;
4428
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004429 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004430 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004431 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004432
4433 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004434 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4435 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004436
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304437 return intel_dp->sink_count ?
4438 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004439 }
4440
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004441 if (intel_dp_can_mst(intel_dp))
4442 return connector_status_connected;
4443
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004444 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004445 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004446 return connector_status_connected;
4447
4448 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004449 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4450 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4451 if (type == DP_DS_PORT_TYPE_VGA ||
4452 type == DP_DS_PORT_TYPE_NON_EDID)
4453 return connector_status_unknown;
4454 } else {
4455 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4456 DP_DWN_STRM_PORT_TYPE_MASK;
4457 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4458 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4459 return connector_status_unknown;
4460 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004461
4462 /* Anything else is out of spec, warn and ignore */
4463 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004464 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004465}
4466
4467static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004468edp_detect(struct intel_dp *intel_dp)
4469{
4470 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Mika Kahola1650be72016-12-13 10:02:47 +02004471 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond410b562014-09-02 20:03:59 +01004472 enum drm_connector_status status;
4473
Mika Kahola1650be72016-12-13 10:02:47 +02004474 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004475 if (status == connector_status_unknown)
4476 status = connector_status_connected;
4477
4478 return status;
4479}
4480
Jani Nikulab93433c2015-08-20 10:47:36 +03004481static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4482 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004483{
Jani Nikulab93433c2015-08-20 10:47:36 +03004484 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004485
Jani Nikula0df53b72015-08-20 10:47:40 +03004486 switch (port->port) {
Jani Nikula0df53b72015-08-20 10:47:40 +03004487 case PORT_B:
4488 bit = SDE_PORTB_HOTPLUG;
4489 break;
4490 case PORT_C:
4491 bit = SDE_PORTC_HOTPLUG;
4492 break;
4493 case PORT_D:
4494 bit = SDE_PORTD_HOTPLUG;
4495 break;
4496 default:
4497 MISSING_CASE(port->port);
4498 return false;
4499 }
4500
4501 return I915_READ(SDEISR) & bit;
4502}
4503
4504static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4505 struct intel_digital_port *port)
4506{
4507 u32 bit;
4508
4509 switch (port->port) {
Jani Nikula0df53b72015-08-20 10:47:40 +03004510 case PORT_B:
4511 bit = SDE_PORTB_HOTPLUG_CPT;
4512 break;
4513 case PORT_C:
4514 bit = SDE_PORTC_HOTPLUG_CPT;
4515 break;
4516 case PORT_D:
4517 bit = SDE_PORTD_HOTPLUG_CPT;
4518 break;
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004519 default:
4520 MISSING_CASE(port->port);
4521 return false;
4522 }
4523
4524 return I915_READ(SDEISR) & bit;
4525}
4526
4527static bool spt_digital_port_connected(struct drm_i915_private *dev_priv,
4528 struct intel_digital_port *port)
4529{
4530 u32 bit;
4531
4532 switch (port->port) {
4533 case PORT_A:
4534 bit = SDE_PORTA_HOTPLUG_SPT;
4535 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004536 case PORT_E:
4537 bit = SDE_PORTE_HOTPLUG_SPT;
4538 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004539 default:
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004540 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulab93433c2015-08-20 10:47:36 +03004541 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004542
Jani Nikulab93433c2015-08-20 10:47:36 +03004543 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004544}
4545
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004546static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004547 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004548{
Jani Nikula9642c812015-08-20 10:47:41 +03004549 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004550
Jani Nikula9642c812015-08-20 10:47:41 +03004551 switch (port->port) {
4552 case PORT_B:
4553 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4554 break;
4555 case PORT_C:
4556 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4557 break;
4558 case PORT_D:
4559 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4560 break;
4561 default:
4562 MISSING_CASE(port->port);
4563 return false;
4564 }
4565
4566 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4567}
4568
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004569static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4570 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004571{
4572 u32 bit;
4573
4574 switch (port->port) {
4575 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004576 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004577 break;
4578 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004579 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004580 break;
4581 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004582 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004583 break;
4584 default:
4585 MISSING_CASE(port->port);
4586 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004587 }
4588
Jani Nikula1d245982015-08-20 10:47:37 +03004589 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004590}
4591
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004592static bool ilk_digital_port_connected(struct drm_i915_private *dev_priv,
4593 struct intel_digital_port *port)
4594{
4595 if (port->port == PORT_A)
4596 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4597 else
4598 return ibx_digital_port_connected(dev_priv, port);
4599}
4600
4601static bool snb_digital_port_connected(struct drm_i915_private *dev_priv,
4602 struct intel_digital_port *port)
4603{
4604 if (port->port == PORT_A)
4605 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4606 else
4607 return cpt_digital_port_connected(dev_priv, port);
4608}
4609
4610static bool ivb_digital_port_connected(struct drm_i915_private *dev_priv,
4611 struct intel_digital_port *port)
4612{
4613 if (port->port == PORT_A)
4614 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
4615 else
4616 return cpt_digital_port_connected(dev_priv, port);
4617}
4618
4619static bool bdw_digital_port_connected(struct drm_i915_private *dev_priv,
4620 struct intel_digital_port *port)
4621{
4622 if (port->port == PORT_A)
4623 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
4624 else
4625 return cpt_digital_port_connected(dev_priv, port);
4626}
4627
Jani Nikulae464bfd2015-08-20 10:47:42 +03004628static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304629 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004630{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304631 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4632 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004633 u32 bit;
4634
Rodrigo Vivi256cfdd2017-08-11 11:26:49 -07004635 port = intel_hpd_pin_to_port(intel_encoder->hpd_pin);
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304636 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004637 case PORT_A:
4638 bit = BXT_DE_PORT_HP_DDIA;
4639 break;
4640 case PORT_B:
4641 bit = BXT_DE_PORT_HP_DDIB;
4642 break;
4643 case PORT_C:
4644 bit = BXT_DE_PORT_HP_DDIC;
4645 break;
4646 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304647 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004648 return false;
4649 }
4650
4651 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4652}
4653
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004654/*
4655 * intel_digital_port_connected - is the specified port connected?
4656 * @dev_priv: i915 private structure
4657 * @port: the port to test
4658 *
4659 * Return %true if @port is connected, %false otherwise.
4660 */
Imre Deak390b4e02017-01-27 11:39:19 +02004661bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4662 struct intel_digital_port *port)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004663{
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004664 if (HAS_GMCH_DISPLAY(dev_priv)) {
4665 if (IS_GM45(dev_priv))
4666 return gm45_digital_port_connected(dev_priv, port);
4667 else
4668 return g4x_digital_port_connected(dev_priv, port);
4669 }
4670
4671 if (IS_GEN5(dev_priv))
4672 return ilk_digital_port_connected(dev_priv, port);
4673 else if (IS_GEN6(dev_priv))
4674 return snb_digital_port_connected(dev_priv, port);
4675 else if (IS_GEN7(dev_priv))
4676 return ivb_digital_port_connected(dev_priv, port);
4677 else if (IS_GEN8(dev_priv))
4678 return bdw_digital_port_connected(dev_priv, port);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004679 else if (IS_GEN9_LP(dev_priv))
Jani Nikulae464bfd2015-08-20 10:47:42 +03004680 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004681 else
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004682 return spt_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004683}
4684
Keith Packard8c241fe2011-09-28 16:38:44 -07004685static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004686intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004687{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004688 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004689
Jani Nikula9cd300e2012-10-19 14:51:52 +03004690 /* use cached edid if we have one */
4691 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004692 /* invalid edid */
4693 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004694 return NULL;
4695
Jani Nikula55e9ede2013-10-01 10:38:54 +03004696 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004697 } else
4698 return drm_get_edid(&intel_connector->base,
4699 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004700}
4701
Chris Wilsonbeb60602014-09-02 20:04:00 +01004702static void
4703intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004704{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004705 struct intel_connector *intel_connector = intel_dp->attached_connector;
4706 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004707
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304708 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004709 edid = intel_dp_get_edid(intel_dp);
4710 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004711
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004712 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004713}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004714
Chris Wilsonbeb60602014-09-02 20:04:00 +01004715static void
4716intel_dp_unset_edid(struct intel_dp *intel_dp)
4717{
4718 struct intel_connector *intel_connector = intel_dp->attached_connector;
4719
4720 kfree(intel_connector->detect_edid);
4721 intel_connector->detect_edid = NULL;
4722
4723 intel_dp->has_audio = false;
4724}
4725
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004726static int
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304727intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004728{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304729 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004730 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004731 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4732 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004733 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004734 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004735 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004736
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004737 WARN_ON(!drm_modeset_is_locked(&connector->dev->mode_config.connection_mutex));
4738
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004739 intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004740
Chris Wilsond410b562014-09-02 20:03:59 +01004741 /* Can't disconnect eDP, but you can close the lid... */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004742 if (intel_dp_is_edp(intel_dp))
Chris Wilsond410b562014-09-02 20:03:59 +01004743 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004744 else if (intel_digital_port_connected(to_i915(dev),
4745 dp_to_dig_port(intel_dp)))
4746 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004747 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004748 status = connector_status_disconnected;
4749
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004750 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004751 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304752
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004753 if (intel_dp->is_mst) {
4754 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4755 intel_dp->is_mst,
4756 intel_dp->mst_mgr.mst_state);
4757 intel_dp->is_mst = false;
4758 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4759 intel_dp->is_mst);
4760 }
4761
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004762 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304763 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004764
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304765 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004766 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304767
Manasi Navared7e8ef02017-02-07 16:54:11 -08004768 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004769 /* Initial max link lane count */
4770 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004771
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004772 /* Initial max link rate */
4773 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004774
4775 intel_dp->reset_link_params = false;
4776 }
Manasi Navaref4829842016-12-05 16:27:36 -08004777
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004778 intel_dp_print_rates(intel_dp);
4779
Jani Nikula84c36752017-05-18 14:10:23 +03004780 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4781 drm_dp_is_branch(intel_dp->dpcd));
Mika Kahola0e390a32016-09-09 14:10:53 +03004782
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004783 intel_dp_configure_mst(intel_dp);
4784
4785 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304786 /*
4787 * If we are in MST mode then this connector
4788 * won't appear connected or have anything
4789 * with EDID on it
4790 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004791 status = connector_status_disconnected;
4792 goto out;
Ville Syrjälä1a361472017-04-12 22:30:17 +03004793 } else {
4794 /*
4795 * If display is now connected check links status,
4796 * there has been known issues of link loss triggerring
4797 * long pulse.
4798 *
4799 * Some sinks (eg. ASUS PB287Q) seem to perform some
4800 * weird HPD ping pong during modesets. So we can apparently
4801 * end up with HPD going low during a modeset, and then
4802 * going back up soon after. And once that happens we must
4803 * retrain the link to get a picture. That's in case no
4804 * userspace component reacted to intermittent HPD dip.
4805 */
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304806 intel_dp_check_link_status(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004807 }
4808
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304809 /*
4810 * Clearing NACK and defer counts to get their exact values
4811 * while reading EDID which are required by Compliance tests
4812 * 4.2.2.4 and 4.2.2.5
4813 */
4814 intel_dp->aux.i2c_nack_count = 0;
4815 intel_dp->aux.i2c_defer_count = 0;
4816
Chris Wilsonbeb60602014-09-02 20:04:00 +01004817 intel_dp_set_edid(intel_dp);
Jani Nikula1853a9d2017-08-18 12:30:20 +03004818 if (intel_dp_is_edp(intel_dp) || intel_connector->detect_edid)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004819 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304820 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004821
Todd Previte09b1eb12015-04-20 15:27:34 -07004822 /* Try to read the source of the interrupt */
4823 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004824 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4825 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004826 /* Clear interrupt source */
4827 drm_dp_dpcd_writeb(&intel_dp->aux,
4828 DP_DEVICE_SERVICE_IRQ_VECTOR,
4829 sink_irq_vector);
4830
4831 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4832 intel_dp_handle_test_request(intel_dp);
4833 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4834 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4835 }
4836
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004837out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004838 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304839 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304840
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004841 intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004842 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304843}
4844
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004845static int
4846intel_dp_detect(struct drm_connector *connector,
4847 struct drm_modeset_acquire_ctx *ctx,
4848 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304849{
4850 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004851 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304852
4853 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4854 connector->base.id, connector->name);
4855
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304856 /* If full detect is not performed yet, do a full detect */
4857 if (!intel_dp->detect_done)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004858 status = intel_dp_long_pulse(intel_dp->attached_connector);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304859
4860 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304861
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004862 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004863}
4864
Chris Wilsonbeb60602014-09-02 20:04:00 +01004865static void
4866intel_dp_force(struct drm_connector *connector)
4867{
4868 struct intel_dp *intel_dp = intel_attached_dp(connector);
4869 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004870 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004871
4872 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4873 connector->base.id, connector->name);
4874 intel_dp_unset_edid(intel_dp);
4875
4876 if (connector->status != connector_status_connected)
4877 return;
4878
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004879 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004880
4881 intel_dp_set_edid(intel_dp);
4882
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004883 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004884
4885 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004886 intel_encoder->type = INTEL_OUTPUT_DP;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004887}
4888
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004889static int intel_dp_get_modes(struct drm_connector *connector)
4890{
Jani Nikuladd06f902012-10-19 14:51:50 +03004891 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004892 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004893
Chris Wilsonbeb60602014-09-02 20:04:00 +01004894 edid = intel_connector->detect_edid;
4895 if (edid) {
4896 int ret = intel_connector_update_modes(connector, edid);
4897 if (ret)
4898 return ret;
4899 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004900
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004901 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004902 if (intel_dp_is_edp(intel_attached_dp(connector)) &&
Chris Wilsonbeb60602014-09-02 20:04:00 +01004903 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004904 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004905
4906 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004907 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004908 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004909 drm_mode_probed_add(connector, mode);
4910 return 1;
4911 }
4912 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004913
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004914 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004915}
4916
Chris Wilsonf6849602010-09-19 09:29:33 +01004917static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004918intel_dp_connector_register(struct drm_connector *connector)
4919{
4920 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004921 int ret;
4922
4923 ret = intel_connector_register(connector);
4924 if (ret)
4925 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004926
4927 i915_debugfs_connector_add(connector);
4928
4929 DRM_DEBUG_KMS("registering %s bus for %s\n",
4930 intel_dp->aux.name, connector->kdev->kobj.name);
4931
4932 intel_dp->aux.dev = connector->kdev;
4933 return drm_dp_aux_register(&intel_dp->aux);
4934}
4935
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004936static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004937intel_dp_connector_unregister(struct drm_connector *connector)
4938{
4939 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4940 intel_connector_unregister(connector);
4941}
4942
4943static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004944intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004945{
Jani Nikula1d508702012-10-19 14:51:49 +03004946 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004947
Chris Wilson10e972d2014-09-04 21:43:45 +01004948 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004949
Jani Nikula9cd300e2012-10-19 14:51:52 +03004950 if (!IS_ERR_OR_NULL(intel_connector->edid))
4951 kfree(intel_connector->edid);
4952
Jani Nikula1853a9d2017-08-18 12:30:20 +03004953 /*
4954 * Can't call intel_dp_is_edp() since the encoder may have been
4955 * destroyed already.
4956 */
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004957 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004958 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004959
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004960 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004961 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004962}
4963
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004964void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004965{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004966 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4967 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004968
Dave Airlie0e32b392014-05-02 14:02:48 +10004969 intel_dp_mst_encoder_cleanup(intel_dig_port);
Jani Nikula1853a9d2017-08-18 12:30:20 +03004970 if (intel_dp_is_edp(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07004971 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004972 /*
4973 * vdd might still be enabled do to the delayed vdd off.
4974 * Make sure vdd is actually turned off here.
4975 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004976 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004977 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004978 pps_unlock(intel_dp);
4979
Clint Taylor01527b32014-07-07 13:01:46 -07004980 if (intel_dp->edp_notifier.notifier_call) {
4981 unregister_reboot_notifier(&intel_dp->edp_notifier);
4982 intel_dp->edp_notifier.notifier_call = NULL;
4983 }
Keith Packardbd943152011-09-18 23:09:52 -07004984 }
Chris Wilson99681882016-06-20 09:29:17 +01004985
4986 intel_dp_aux_fini(intel_dp);
4987
Imre Deakc8bd0e42014-12-12 17:57:38 +02004988 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004989 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004990}
4991
Imre Deakbf93ba62016-04-18 10:04:21 +03004992void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004993{
4994 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4995
Jani Nikula1853a9d2017-08-18 12:30:20 +03004996 if (!intel_dp_is_edp(intel_dp))
Imre Deak07f9cd02014-08-18 14:42:45 +03004997 return;
4998
Ville Syrjälä951468f2014-09-04 14:55:31 +03004999 /*
5000 * vdd might still be enabled do to the delayed vdd off.
5001 * Make sure vdd is actually turned off here.
5002 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02005003 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005004 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005005 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005006 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005007}
5008
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005009static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
5010{
5011 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5012 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005013 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005014
5015 lockdep_assert_held(&dev_priv->pps_mutex);
5016
5017 if (!edp_have_panel_vdd(intel_dp))
5018 return;
5019
5020 /*
5021 * The VDD bit needs a power domain reference, so if the bit is
5022 * already enabled when we boot or resume, grab this reference and
5023 * schedule a vdd off, so we don't hold on to the reference
5024 * indefinitely.
5025 */
5026 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005027 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005028
5029 edp_panel_vdd_schedule_off(intel_dp);
5030}
5031
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005032static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
5033{
5034 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5035
5036 if ((intel_dp->DP & DP_PORT_EN) == 0)
5037 return INVALID_PIPE;
5038
5039 if (IS_CHERRYVIEW(dev_priv))
5040 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5041 else
5042 return PORT_TO_PIPE(intel_dp->DP);
5043}
5044
Imre Deakbf93ba62016-04-18 10:04:21 +03005045void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03005046{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005047 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02005048 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5049 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005050
5051 if (!HAS_DDI(dev_priv))
5052 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005053
Imre Deakdd75f6d2016-11-21 21:15:05 +02005054 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05305055 lspcon_resume(lspcon);
5056
Manasi Navared7e8ef02017-02-07 16:54:11 -08005057 intel_dp->reset_link_params = true;
5058
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005059 pps_lock(intel_dp);
5060
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005061 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5062 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5063
Jani Nikula1853a9d2017-08-18 12:30:20 +03005064 if (intel_dp_is_edp(intel_dp)) {
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005065 /* Reinit the power sequencer, in case BIOS did something with it. */
5066 intel_dp_pps_init(encoder->dev, intel_dp);
5067 intel_edp_panel_vdd_sanitize(intel_dp);
5068 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005069
5070 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005071}
5072
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005073static const struct drm_connector_funcs intel_dp_connector_funcs = {
Chris Wilsonbeb60602014-09-02 20:04:00 +01005074 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005075 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005076 .atomic_get_property = intel_digital_connector_atomic_get_property,
5077 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01005078 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01005079 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005080 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005081 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005082 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005083};
5084
5085static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02005086 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005087 .get_modes = intel_dp_get_modes,
5088 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005089 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005090};
5091
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005092static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005093 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005094 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005095};
5096
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005097enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005098intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5099{
5100 struct intel_dp *intel_dp = &intel_dig_port->dp;
Dave Airlie0e32b392014-05-02 14:02:48 +10005101 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005102 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005103 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005104
Takashi Iwai25400582015-11-19 12:09:56 +01005105 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
5106 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Ville Syrjäläcca05022016-06-22 21:57:06 +03005107 intel_dig_port->base.type = INTEL_OUTPUT_DP;
Dave Airlie13cf5502014-06-18 11:29:35 +10005108
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005109 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5110 /*
5111 * vdd off can generate a long pulse on eDP which
5112 * would require vdd on to handle it, and thus we
5113 * would end up in an endless cycle of
5114 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5115 */
5116 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5117 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005118 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005119 }
5120
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005121 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5122 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005123 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005124
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005125 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005126 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005127 intel_dp->detect_done = false;
5128 return IRQ_NONE;
5129 }
5130
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005131 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005132
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005133 if (intel_dp->is_mst) {
5134 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5135 /*
5136 * If we were in MST mode, and device is not
5137 * there, get out of MST mode
5138 */
5139 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5140 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5141 intel_dp->is_mst = false;
5142 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5143 intel_dp->is_mst);
5144 intel_dp->detect_done = false;
5145 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005146 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005147 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005148
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005149 if (!intel_dp->is_mst) {
5150 if (!intel_dp_short_pulse(intel_dp)) {
5151 intel_dp->detect_done = false;
5152 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305153 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005154 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005155
5156 ret = IRQ_HANDLED;
5157
Imre Deak1c767b32014-08-18 14:42:42 +03005158put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005159 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005160
5161 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005162}
5163
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005164/* check the VBT to see whether the eDP is on another port */
Jani Nikula7b91bf72017-08-18 12:30:19 +03005165bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005166{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005167 /*
5168 * eDP not supported on g4x. so bail out early just
5169 * for a bit extra safety in case the VBT is bonkers.
5170 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005171 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005172 return false;
5173
Imre Deaka98d9c12016-12-21 12:17:24 +02005174 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005175 return true;
5176
Jani Nikula951d9ef2016-03-16 12:43:31 +02005177 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005178}
5179
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005180static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005181intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5182{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005183 struct drm_i915_private *dev_priv = to_i915(connector->dev);
5184
Chris Wilson3f43c482011-05-12 22:17:24 +01005185 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005186 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005187
Jani Nikula1853a9d2017-08-18 12:30:20 +03005188 if (intel_dp_is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005189 u32 allowed_scalers;
5190
5191 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5192 if (!HAS_GMCH_DISPLAY(dev_priv))
5193 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5194
5195 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5196
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005197 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005198
Yuly Novikov53b41832012-10-26 12:04:00 +03005199 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005200}
5201
Imre Deakdada1a92014-01-29 13:25:41 +02005202static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5203{
Abhay Kumard28d4732016-01-22 17:39:04 -08005204 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005205 intel_dp->last_power_on = jiffies;
5206 intel_dp->last_backlight_off = jiffies;
5207}
5208
Daniel Vetter67a54562012-10-20 20:57:45 +02005209static void
Imre Deak54648612016-06-16 16:37:22 +03005210intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
5211 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005212{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305213 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005214 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005215
Imre Deak8e8232d2016-06-16 16:37:21 +03005216 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005217
5218 /* Workaround: Need to write PP_CONTROL with the unlock key as
5219 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305220 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005221
Imre Deak8e8232d2016-06-16 16:37:21 +03005222 pp_on = I915_READ(regs.pp_on);
5223 pp_off = I915_READ(regs.pp_off);
Rodrigo Vivi938361e2017-06-02 13:06:44 -07005224 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005225 I915_WRITE(regs.pp_ctrl, pp_ctl);
5226 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305227 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005228
5229 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005230 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5231 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005232
Imre Deak54648612016-06-16 16:37:22 +03005233 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5234 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005235
Imre Deak54648612016-06-16 16:37:22 +03005236 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5237 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005238
Imre Deak54648612016-06-16 16:37:22 +03005239 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5240 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005241
Rodrigo Vivi938361e2017-06-02 13:06:44 -07005242 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
Manasi Navare12c8ca92017-06-26 12:21:45 -07005243 seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5244 BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305245 } else {
Imre Deak54648612016-06-16 16:37:22 +03005246 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005247 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305248 }
Imre Deak54648612016-06-16 16:37:22 +03005249}
5250
5251static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005252intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5253{
5254 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5255 state_name,
5256 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5257}
5258
5259static void
5260intel_pps_verify_state(struct drm_i915_private *dev_priv,
5261 struct intel_dp *intel_dp)
5262{
5263 struct edp_power_seq hw;
5264 struct edp_power_seq *sw = &intel_dp->pps_delays;
5265
5266 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
5267
5268 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5269 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5270 DRM_ERROR("PPS state mismatch\n");
5271 intel_pps_dump_state("sw", sw);
5272 intel_pps_dump_state("hw", &hw);
5273 }
5274}
5275
5276static void
Imre Deak54648612016-06-16 16:37:22 +03005277intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5278 struct intel_dp *intel_dp)
5279{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005280 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak54648612016-06-16 16:37:22 +03005281 struct edp_power_seq cur, vbt, spec,
5282 *final = &intel_dp->pps_delays;
5283
5284 lockdep_assert_held(&dev_priv->pps_mutex);
5285
5286 /* already initialized? */
5287 if (final->t11_t12 != 0)
5288 return;
5289
5290 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005291
Imre Deakde9c1b62016-06-16 20:01:46 +03005292 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005293
Jani Nikula6aa23e62016-03-24 17:50:20 +02005294 vbt = dev_priv->vbt.edp.pps;
Manasi Navarec99a2592017-06-30 09:33:48 -07005295 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
5296 * of 500ms appears to be too short. Ocassionally the panel
5297 * just fails to power back on. Increasing the delay to 800ms
5298 * seems sufficient to avoid this problem.
5299 */
5300 if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
Manasi Navarec02b8fb2017-10-03 16:37:25 -07005301 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
Manasi Navarec99a2592017-06-30 09:33:48 -07005302 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
5303 vbt.t11_t12);
5304 }
Manasi Navare770a17a2017-06-26 12:21:44 -07005305 /* T11_T12 delay is special and actually in units of 100ms, but zero
5306 * based in the hw (so we need to add 100 ms). But the sw vbt
5307 * table multiplies it with 1000 to make it in units of 100usec,
5308 * too. */
5309 vbt.t11_t12 += 100 * 10;
Daniel Vetter67a54562012-10-20 20:57:45 +02005310
5311 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5312 * our hw here, which are all in 100usec. */
5313 spec.t1_t3 = 210 * 10;
5314 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5315 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5316 spec.t10 = 500 * 10;
5317 /* This one is special and actually in units of 100ms, but zero
5318 * based in the hw (so we need to add 100 ms). But the sw vbt
5319 * table multiplies it with 1000 to make it in units of 100usec,
5320 * too. */
5321 spec.t11_t12 = (510 + 100) * 10;
5322
Imre Deakde9c1b62016-06-16 20:01:46 +03005323 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005324
5325 /* Use the max of the register settings and vbt. If both are
5326 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005327#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005328 spec.field : \
5329 max(cur.field, vbt.field))
5330 assign_final(t1_t3);
5331 assign_final(t8);
5332 assign_final(t9);
5333 assign_final(t10);
5334 assign_final(t11_t12);
5335#undef assign_final
5336
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005337#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005338 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5339 intel_dp->backlight_on_delay = get_delay(t8);
5340 intel_dp->backlight_off_delay = get_delay(t9);
5341 intel_dp->panel_power_down_delay = get_delay(t10);
5342 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5343#undef get_delay
5344
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005345 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5346 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5347 intel_dp->panel_power_cycle_delay);
5348
5349 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5350 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005351
5352 /*
5353 * We override the HW backlight delays to 1 because we do manual waits
5354 * on them. For T8, even BSpec recommends doing it. For T9, if we
5355 * don't do this, we'll end up waiting for the backlight off delay
5356 * twice: once when we do the manual sleep, and once when we disable
5357 * the panel and wait for the PP_STATUS bit to become zero.
5358 */
5359 final->t8 = 1;
5360 final->t9 = 1;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005361}
5362
5363static void
5364intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005365 struct intel_dp *intel_dp,
5366 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005367{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005368 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07005369 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005370 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005371 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005372 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005373 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005374
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005375 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005376
Imre Deak8e8232d2016-06-16 16:37:21 +03005377 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005378
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005379 /*
5380 * On some VLV machines the BIOS can leave the VDD
5381 * enabled even on power seqeuencers which aren't
5382 * hooked up to any port. This would mess up the
5383 * power domain tracking the first time we pick
5384 * one of these power sequencers for use since
5385 * edp_panel_vdd_on() would notice that the VDD was
5386 * already on and therefore wouldn't grab the power
5387 * domain reference. Disable VDD first to avoid this.
5388 * This also avoids spuriously turning the VDD on as
5389 * soon as the new power seqeuencer gets initialized.
5390 */
5391 if (force_disable_vdd) {
5392 u32 pp = ironlake_get_pp_control(intel_dp);
5393
5394 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5395
5396 if (pp & EDP_FORCE_VDD)
5397 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5398
5399 pp &= ~EDP_FORCE_VDD;
5400
5401 I915_WRITE(regs.pp_ctrl, pp);
5402 }
5403
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005404 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005405 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5406 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005407 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005408 /* Compute the divisor for the pp clock, simply match the Bspec
5409 * formula. */
Rodrigo Vivi938361e2017-06-02 13:06:44 -07005410 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005411 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305412 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
Manasi Navare12c8ca92017-06-26 12:21:45 -07005413 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305414 << BXT_POWER_CYCLE_DELAY_SHIFT);
5415 } else {
5416 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5417 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5418 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5419 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005420
5421 /* Haswell doesn't have any port selection bits for the panel
5422 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005423 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005424 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005425 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005426 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005427 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005428 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005429 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005430 }
5431
Jesse Barnes453c5422013-03-28 09:55:41 -07005432 pp_on |= port_sel;
5433
Imre Deak8e8232d2016-06-16 16:37:21 +03005434 I915_WRITE(regs.pp_on, pp_on);
5435 I915_WRITE(regs.pp_off, pp_off);
Rodrigo Vivi938361e2017-06-02 13:06:44 -07005436 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005437 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305438 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005439 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005440
Daniel Vetter67a54562012-10-20 20:57:45 +02005441 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005442 I915_READ(regs.pp_on),
5443 I915_READ(regs.pp_off),
Rodrigo Vivi938361e2017-06-02 13:06:44 -07005444 (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005445 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5446 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005447}
5448
Imre Deak335f7522016-08-10 14:07:32 +03005449static void intel_dp_pps_init(struct drm_device *dev,
5450 struct intel_dp *intel_dp)
5451{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005452 struct drm_i915_private *dev_priv = to_i915(dev);
5453
5454 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005455 vlv_initial_power_sequencer_setup(intel_dp);
5456 } else {
5457 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005458 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005459 }
5460}
5461
Vandana Kannanb33a2812015-02-13 15:33:03 +05305462/**
5463 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005464 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005465 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305466 * @refresh_rate: RR to be programmed
5467 *
5468 * This function gets called when refresh rate (RR) has to be changed from
5469 * one frequency to another. Switches can be between high and low RR
5470 * supported by the panel or to any other RR based on media playback (in
5471 * this case, RR value needs to be passed from user space).
5472 *
5473 * The caller of this function needs to take a lock on dev_priv->drrs.
5474 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005475static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005476 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005477 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305478{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305479 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305480 struct intel_digital_port *dig_port = NULL;
5481 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305483 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305484
5485 if (refresh_rate <= 0) {
5486 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5487 return;
5488 }
5489
Vandana Kannan96178ee2015-01-10 02:25:56 +05305490 if (intel_dp == NULL) {
5491 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305492 return;
5493 }
5494
Vandana Kannan96178ee2015-01-10 02:25:56 +05305495 dig_port = dp_to_dig_port(intel_dp);
5496 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005497 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305498
5499 if (!intel_crtc) {
5500 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5501 return;
5502 }
5503
Vandana Kannan96178ee2015-01-10 02:25:56 +05305504 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305505 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5506 return;
5507 }
5508
Vandana Kannan96178ee2015-01-10 02:25:56 +05305509 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5510 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305511 index = DRRS_LOW_RR;
5512
Vandana Kannan96178ee2015-01-10 02:25:56 +05305513 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305514 DRM_DEBUG_KMS(
5515 "DRRS requested for previously set RR...ignoring\n");
5516 return;
5517 }
5518
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005519 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305520 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5521 return;
5522 }
5523
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005524 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305525 switch (index) {
5526 case DRRS_HIGH_RR:
5527 intel_dp_set_m_n(intel_crtc, M1_N1);
5528 break;
5529 case DRRS_LOW_RR:
5530 intel_dp_set_m_n(intel_crtc, M2_N2);
5531 break;
5532 case DRRS_MAX_RR:
5533 default:
5534 DRM_ERROR("Unsupported refreshrate type\n");
5535 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005536 } else if (INTEL_GEN(dev_priv) > 6) {
5537 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005538 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305539
Ville Syrjälä649636e2015-09-22 19:50:01 +03005540 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305541 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005542 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305543 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5544 else
5545 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305546 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005547 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305548 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5549 else
5550 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305551 }
5552 I915_WRITE(reg, val);
5553 }
5554
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305555 dev_priv->drrs.refresh_rate_type = index;
5556
5557 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5558}
5559
Vandana Kannanb33a2812015-02-13 15:33:03 +05305560/**
5561 * intel_edp_drrs_enable - init drrs struct if supported
5562 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005563 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305564 *
5565 * Initializes frontbuffer_bits and drrs.dp
5566 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005567void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005568 const struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305569{
5570 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005571 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305572
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005573 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305574 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5575 return;
5576 }
5577
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -07005578 if (dev_priv->psr.enabled) {
5579 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
5580 return;
5581 }
5582
Vandana Kannanc3955782015-01-22 15:17:40 +05305583 mutex_lock(&dev_priv->drrs.mutex);
5584 if (WARN_ON(dev_priv->drrs.dp)) {
5585 DRM_ERROR("DRRS already enabled\n");
5586 goto unlock;
5587 }
5588
5589 dev_priv->drrs.busy_frontbuffer_bits = 0;
5590
5591 dev_priv->drrs.dp = intel_dp;
5592
5593unlock:
5594 mutex_unlock(&dev_priv->drrs.mutex);
5595}
5596
Vandana Kannanb33a2812015-02-13 15:33:03 +05305597/**
5598 * intel_edp_drrs_disable - Disable DRRS
5599 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005600 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305601 *
5602 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005603void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005604 const struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305605{
5606 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005607 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305608
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005609 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305610 return;
5611
5612 mutex_lock(&dev_priv->drrs.mutex);
5613 if (!dev_priv->drrs.dp) {
5614 mutex_unlock(&dev_priv->drrs.mutex);
5615 return;
5616 }
5617
5618 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005619 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5620 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305621
5622 dev_priv->drrs.dp = NULL;
5623 mutex_unlock(&dev_priv->drrs.mutex);
5624
5625 cancel_delayed_work_sync(&dev_priv->drrs.work);
5626}
5627
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305628static void intel_edp_drrs_downclock_work(struct work_struct *work)
5629{
5630 struct drm_i915_private *dev_priv =
5631 container_of(work, typeof(*dev_priv), drrs.work.work);
5632 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305633
Vandana Kannan96178ee2015-01-10 02:25:56 +05305634 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305635
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305636 intel_dp = dev_priv->drrs.dp;
5637
5638 if (!intel_dp)
5639 goto unlock;
5640
5641 /*
5642 * The delayed work can race with an invalidate hence we need to
5643 * recheck.
5644 */
5645
5646 if (dev_priv->drrs.busy_frontbuffer_bits)
5647 goto unlock;
5648
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005649 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5650 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5651
5652 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5653 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5654 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305655
5656unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305657 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305658}
5659
Vandana Kannanb33a2812015-02-13 15:33:03 +05305660/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305661 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005662 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305663 * @frontbuffer_bits: frontbuffer plane tracking bits
5664 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305665 * This function gets called everytime rendering on the given planes start.
5666 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305667 *
5668 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5669 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005670void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5671 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305672{
Vandana Kannana93fad02015-01-10 02:25:59 +05305673 struct drm_crtc *crtc;
5674 enum pipe pipe;
5675
Daniel Vetter9da7d692015-04-09 16:44:15 +02005676 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305677 return;
5678
Daniel Vetter88f933a2015-04-09 16:44:16 +02005679 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305680
Vandana Kannana93fad02015-01-10 02:25:59 +05305681 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005682 if (!dev_priv->drrs.dp) {
5683 mutex_unlock(&dev_priv->drrs.mutex);
5684 return;
5685 }
5686
Vandana Kannana93fad02015-01-10 02:25:59 +05305687 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5688 pipe = to_intel_crtc(crtc)->pipe;
5689
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005690 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5691 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5692
Ramalingam C0ddfd202015-06-15 20:50:05 +05305693 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005694 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005695 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5696 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305697
Vandana Kannana93fad02015-01-10 02:25:59 +05305698 mutex_unlock(&dev_priv->drrs.mutex);
5699}
5700
Vandana Kannanb33a2812015-02-13 15:33:03 +05305701/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305702 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005703 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305704 * @frontbuffer_bits: frontbuffer plane tracking bits
5705 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305706 * This function gets called every time rendering on the given planes has
5707 * completed or flip on a crtc is completed. So DRRS should be upclocked
5708 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5709 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305710 *
5711 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5712 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005713void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5714 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305715{
Vandana Kannana93fad02015-01-10 02:25:59 +05305716 struct drm_crtc *crtc;
5717 enum pipe pipe;
5718
Daniel Vetter9da7d692015-04-09 16:44:15 +02005719 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305720 return;
5721
Daniel Vetter88f933a2015-04-09 16:44:16 +02005722 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305723
Vandana Kannana93fad02015-01-10 02:25:59 +05305724 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005725 if (!dev_priv->drrs.dp) {
5726 mutex_unlock(&dev_priv->drrs.mutex);
5727 return;
5728 }
5729
Vandana Kannana93fad02015-01-10 02:25:59 +05305730 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5731 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005732
5733 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305734 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5735
Ramalingam C0ddfd202015-06-15 20:50:05 +05305736 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005737 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005738 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5739 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305740
5741 /*
5742 * flush also means no more activity hence schedule downclock, if all
5743 * other fbs are quiescent too
5744 */
5745 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305746 schedule_delayed_work(&dev_priv->drrs.work,
5747 msecs_to_jiffies(1000));
5748 mutex_unlock(&dev_priv->drrs.mutex);
5749}
5750
Vandana Kannanb33a2812015-02-13 15:33:03 +05305751/**
5752 * DOC: Display Refresh Rate Switching (DRRS)
5753 *
5754 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5755 * which enables swtching between low and high refresh rates,
5756 * dynamically, based on the usage scenario. This feature is applicable
5757 * for internal panels.
5758 *
5759 * Indication that the panel supports DRRS is given by the panel EDID, which
5760 * would list multiple refresh rates for one resolution.
5761 *
5762 * DRRS is of 2 types - static and seamless.
5763 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5764 * (may appear as a blink on screen) and is used in dock-undock scenario.
5765 * Seamless DRRS involves changing RR without any visual effect to the user
5766 * and can be used during normal system usage. This is done by programming
5767 * certain registers.
5768 *
5769 * Support for static/seamless DRRS may be indicated in the VBT based on
5770 * inputs from the panel spec.
5771 *
5772 * DRRS saves power by switching to low RR based on usage scenarios.
5773 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005774 * The implementation is based on frontbuffer tracking implementation. When
5775 * there is a disturbance on the screen triggered by user activity or a periodic
5776 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5777 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5778 * made.
5779 *
5780 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5781 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305782 *
5783 * DRRS can be further extended to support other internal panels and also
5784 * the scenario of video playback wherein RR is set based on the rate
5785 * requested by userspace.
5786 */
5787
5788/**
5789 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5790 * @intel_connector: eDP connector
5791 * @fixed_mode: preferred mode of panel
5792 *
5793 * This function is called only once at driver load to initialize basic
5794 * DRRS stuff.
5795 *
5796 * Returns:
5797 * Downclock mode if panel supports it, else return NULL.
5798 * DRRS support is determined by the presence of downclock mode (apart
5799 * from VBT setting).
5800 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305801static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305802intel_dp_drrs_init(struct intel_connector *intel_connector,
5803 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305804{
5805 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305806 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005807 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305808 struct drm_display_mode *downclock_mode = NULL;
5809
Daniel Vetter9da7d692015-04-09 16:44:15 +02005810 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5811 mutex_init(&dev_priv->drrs.mutex);
5812
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005813 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305814 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5815 return NULL;
5816 }
5817
5818 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005819 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305820 return NULL;
5821 }
5822
5823 downclock_mode = intel_find_panel_downclock
Mika Kaholaa318b4c2016-12-13 10:02:48 +02005824 (dev_priv, fixed_mode, connector);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305825
5826 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305827 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305828 return NULL;
5829 }
5830
Vandana Kannan96178ee2015-01-10 02:25:56 +05305831 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305832
Vandana Kannan96178ee2015-01-10 02:25:56 +05305833 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005834 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305835 return downclock_mode;
5836}
5837
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005838static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005839 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005840{
5841 struct drm_connector *connector = &intel_connector->base;
5842 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005843 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5844 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005845 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005846 struct drm_display_mode *fixed_mode = NULL;
Jim Bridedc911f52017-08-09 12:48:53 -07005847 struct drm_display_mode *alt_fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305848 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005849 bool has_dpcd;
5850 struct drm_display_mode *scan;
5851 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005852 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005853
Jani Nikula1853a9d2017-08-18 12:30:20 +03005854 if (!intel_dp_is_edp(intel_dp))
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005855 return true;
5856
Imre Deak97a824e12016-06-21 11:51:47 +03005857 /*
5858 * On IBX/CPT we may get here with LVDS already registered. Since the
5859 * driver uses the only internal power sequencer available for both
5860 * eDP and LVDS bail out early in this case to prevent interfering
5861 * with an already powered-on LVDS power sequencer.
5862 */
5863 if (intel_get_lvds_encoder(dev)) {
5864 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5865 DRM_INFO("LVDS was detected, not registering eDP\n");
5866
5867 return false;
5868 }
5869
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005870 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005871
5872 intel_dp_init_panel_power_timestamps(intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +03005873 intel_dp_pps_init(dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005874 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005875
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005876 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005877
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005878 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005879 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005880
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005881 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005882 /* if this fails, presume the device is a ghost */
5883 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005884 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005885 }
5886
Daniel Vetter060c8772014-03-21 23:22:35 +01005887 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005888 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005889 if (edid) {
5890 if (drm_add_edid_modes(connector, edid)) {
5891 drm_mode_connector_update_edid_property(connector,
5892 edid);
5893 drm_edid_to_eld(connector, edid);
5894 } else {
5895 kfree(edid);
5896 edid = ERR_PTR(-EINVAL);
5897 }
5898 } else {
5899 edid = ERR_PTR(-ENOENT);
5900 }
5901 intel_connector->edid = edid;
5902
Jim Bridedc911f52017-08-09 12:48:53 -07005903 /* prefer fixed mode from EDID if available, save an alt mode also */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005904 list_for_each_entry(scan, &connector->probed_modes, head) {
5905 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5906 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305907 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305908 intel_connector, fixed_mode);
Jim Bridedc911f52017-08-09 12:48:53 -07005909 } else if (!alt_fixed_mode) {
5910 alt_fixed_mode = drm_mode_duplicate(dev, scan);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005911 }
5912 }
5913
5914 /* fallback to VBT if available for eDP */
5915 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5916 fixed_mode = drm_mode_duplicate(dev,
5917 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005918 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005919 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005920 connector->display_info.width_mm = fixed_mode->width_mm;
5921 connector->display_info.height_mm = fixed_mode->height_mm;
5922 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005923 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005924 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005925
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005926 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005927 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5928 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005929
5930 /*
5931 * Figure out the current pipe for the initial backlight setup.
5932 * If the current pipe isn't valid, try the PPS pipe, and if that
5933 * fails just assume pipe A.
5934 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005935 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005936
5937 if (pipe != PIPE_A && pipe != PIPE_B)
5938 pipe = intel_dp->pps_pipe;
5939
5940 if (pipe != PIPE_A && pipe != PIPE_B)
5941 pipe = PIPE_A;
5942
5943 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5944 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005945 }
5946
Jim Bridedc911f52017-08-09 12:48:53 -07005947 intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
5948 downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005949 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005950 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005951
5952 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005953
5954out_vdd_off:
5955 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5956 /*
5957 * vdd might still be enabled do to the delayed vdd off.
5958 * Make sure vdd is actually turned off here.
5959 */
5960 pps_lock(intel_dp);
5961 edp_panel_vdd_off_sync(intel_dp);
5962 pps_unlock(intel_dp);
5963
5964 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005965}
5966
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005967/* Set up the hotplug pin and aux power domain. */
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005968static void
5969intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
5970{
5971 struct intel_encoder *encoder = &intel_dig_port->base;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005972 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005973
Rodrigo Vivif761bef22017-08-11 11:26:50 -07005974 encoder->hpd_pin = intel_hpd_pin(intel_dig_port->port);
5975
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005976 switch (intel_dig_port->port) {
5977 case PORT_A:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005978 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005979 break;
5980 case PORT_B:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005981 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005982 break;
5983 case PORT_C:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005984 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005985 break;
5986 case PORT_D:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005987 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005988 break;
5989 case PORT_E:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005990 /* FIXME: Check VBT for actual wiring of PORT E */
5991 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005992 break;
5993 default:
5994 MISSING_CASE(intel_dig_port->port);
5995 }
5996}
5997
Manasi Navare93013972017-04-06 16:44:19 +03005998static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
5999{
6000 struct intel_connector *intel_connector;
6001 struct drm_connector *connector;
6002
6003 intel_connector = container_of(work, typeof(*intel_connector),
6004 modeset_retry_work);
6005 connector = &intel_connector->base;
6006 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
6007 connector->name);
6008
6009 /* Grab the locks before changing connector property*/
6010 mutex_lock(&connector->dev->mode_config.mutex);
6011 /* Set connector link status to BAD and send a Uevent to notify
6012 * userspace to do a modeset.
6013 */
6014 drm_mode_connector_set_link_status_property(connector,
6015 DRM_MODE_LINK_STATUS_BAD);
6016 mutex_unlock(&connector->dev->mode_config.mutex);
6017 /* Send Hotplug uevent so userspace can reprobe */
6018 drm_kms_helper_hotplug_event(connector->dev);
6019}
6020
Paulo Zanoni16c25532013-06-12 17:27:25 -03006021bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006022intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6023 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006024{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006025 struct drm_connector *connector = &intel_connector->base;
6026 struct intel_dp *intel_dp = &intel_dig_port->dp;
6027 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6028 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006029 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02006030 enum port port = intel_dig_port->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01006031 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006032
Manasi Navare93013972017-04-06 16:44:19 +03006033 /* Initialize the work for modeset in case of link train failure */
6034 INIT_WORK(&intel_connector->modeset_retry_work,
6035 intel_dp_modeset_retry_work_fn);
6036
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006037 if (WARN(intel_dig_port->max_lanes < 1,
6038 "Not enough lanes (%d) for DP on port %c\n",
6039 intel_dig_port->max_lanes, port_name(port)))
6040 return false;
6041
Jani Nikula55cfc582017-03-28 17:59:04 +03006042 intel_dp_set_source_rates(intel_dp);
6043
Manasi Navared7e8ef02017-02-07 16:54:11 -08006044 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006045 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006046 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006047
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006048 /* intel_dp vfuncs */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006049 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub6b5e382014-01-20 16:00:59 +00006050 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006051 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006052 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01006053 else if (HAS_PCH_SPLIT(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006054 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
6055 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006056 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006057
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006058 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00006059 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
6060 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006061 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00006062
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006063 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03006064 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
6065
Daniel Vetter07679352012-09-06 22:15:42 +02006066 /* Preserve the current hw state. */
6067 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006068 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006069
Jani Nikula7b91bf72017-08-18 12:30:19 +03006070 if (intel_dp_is_port_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306071 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006072 else
6073 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006074
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006075 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6076 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6077
Imre Deakf7d24902013-05-08 13:14:05 +03006078 /*
6079 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6080 * for DP the encoder type can be set by the caller to
6081 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6082 */
6083 if (type == DRM_MODE_CONNECTOR_eDP)
6084 intel_encoder->type = INTEL_OUTPUT_EDP;
6085
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006086 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006087 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Jani Nikula1853a9d2017-08-18 12:30:20 +03006088 intel_dp_is_edp(intel_dp) &&
6089 port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006090 return false;
6091
Imre Deake7281ea2013-05-08 13:14:08 +03006092 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6093 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6094 port_name(port));
6095
Adam Jacksonb3295302010-07-16 14:46:28 -04006096 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006097 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6098
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006099 connector->interlace_allowed = true;
6100 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006101
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006102 intel_dp_init_connector_port_info(intel_dig_port);
6103
Mika Kaholab6339582016-09-09 14:10:52 +03006104 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01006105
Daniel Vetter66a92782012-07-12 20:08:18 +02006106 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006107 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006108
Chris Wilsondf0e9242010-09-09 16:20:55 +01006109 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006110
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006111 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006112 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6113 else
6114 intel_connector->get_hw_state = intel_connector_get_hw_state;
6115
Dave Airlie0e32b392014-05-02 14:02:48 +10006116 /* init MST on ports that can support it */
Jani Nikula1853a9d2017-08-18 12:30:20 +03006117 if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
Jani Nikula0c9b3712015-05-18 17:10:01 +03006118 (port == PORT_B || port == PORT_C || port == PORT_D))
6119 intel_dp_mst_encoder_init(intel_dig_port,
6120 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006121
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006122 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006123 intel_dp_aux_fini(intel_dp);
6124 intel_dp_mst_encoder_cleanup(intel_dig_port);
6125 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006126 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006127
Chris Wilsonf6849602010-09-19 09:29:33 +01006128 intel_dp_add_properties(intel_dp, connector);
6129
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006130 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6131 * 0xd. Failure to do so will result in spurious interrupts being
6132 * generated on the port when a cable is not attached.
6133 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006134 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006135 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6136 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6137 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006138
6139 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006140
6141fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006142 drm_connector_cleanup(connector);
6143
6144 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006145}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006146
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006147bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006148 i915_reg_t output_reg,
6149 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006150{
6151 struct intel_digital_port *intel_dig_port;
6152 struct intel_encoder *intel_encoder;
6153 struct drm_encoder *encoder;
6154 struct intel_connector *intel_connector;
6155
Daniel Vetterb14c5672013-09-19 12:18:32 +02006156 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006157 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006158 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006159
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006160 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306161 if (!intel_connector)
6162 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006163
6164 intel_encoder = &intel_dig_port->base;
6165 encoder = &intel_encoder->base;
6166
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006167 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6168 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6169 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306170 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006171
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006172 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006173 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006174 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006175 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006176 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006177 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006178 intel_encoder->pre_enable = chv_pre_enable_dp;
6179 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006180 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006181 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006182 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006183 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006184 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006185 intel_encoder->pre_enable = vlv_pre_enable_dp;
6186 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006187 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006188 intel_encoder->post_disable = vlv_post_disable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006189 } else if (INTEL_GEN(dev_priv) >= 5) {
6190 intel_encoder->pre_enable = g4x_pre_enable_dp;
6191 intel_encoder->enable = g4x_enable_dp;
6192 intel_encoder->disable = ilk_disable_dp;
6193 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006194 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006195 intel_encoder->pre_enable = g4x_pre_enable_dp;
6196 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006197 intel_encoder->disable = g4x_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006198 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006199
Paulo Zanoni174edf12012-10-26 19:05:50 -02006200 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006201 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006202 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006203
Ville Syrjäläcca05022016-06-22 21:57:06 +03006204 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006205 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006206 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006207 if (port == PORT_D)
6208 intel_encoder->crtc_mask = 1 << 2;
6209 else
6210 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6211 } else {
6212 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6213 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006214 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006215 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006216
Dave Airlie13cf5502014-06-18 11:29:35 +10006217 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006218 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006219
Ville Syrjälä385e4de2017-08-18 16:49:55 +03006220 if (port != PORT_A)
6221 intel_infoframe_init(intel_dig_port);
6222
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306223 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6224 goto err_init_connector;
6225
Chris Wilson457c52d2016-06-01 08:27:50 +01006226 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306227
6228err_init_connector:
6229 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306230err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306231 kfree(intel_connector);
6232err_connector_alloc:
6233 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006234 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006235}
Dave Airlie0e32b392014-05-02 14:02:48 +10006236
6237void intel_dp_mst_suspend(struct drm_device *dev)
6238{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006239 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006240 int i;
6241
6242 /* disable MST */
6243 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006244 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006245
6246 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006247 continue;
6248
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006249 if (intel_dig_port->dp.is_mst)
6250 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006251 }
6252}
6253
6254void intel_dp_mst_resume(struct drm_device *dev)
6255{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006256 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006257 int i;
6258
6259 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006260 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006261 int ret;
6262
6263 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006264 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006265
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006266 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6267 if (ret)
6268 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006269 }
6270}