blob: df6b58c085445f9b57640d52574421f11c371e8a [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Marek Olšák43304412014-03-02 00:56:20 +010027#include <linux/list_sort.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "radeon_reg.h"
31#include "radeon.h"
Christian König860024e2013-09-07 18:29:01 +020032#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033
Marek Olšákc9b76542014-03-02 00:56:21 +010034#define RADEON_CS_MAX_PRIORITY 32u
35#define RADEON_CS_NUM_BUCKETS (RADEON_CS_MAX_PRIORITY + 1)
36
37/* This is based on the bucket sort with O(n) time complexity.
38 * An item with priority "i" is added to bucket[i]. The lists are then
39 * concatenated in descending order.
40 */
41struct radeon_cs_buckets {
42 struct list_head bucket[RADEON_CS_NUM_BUCKETS];
43};
44
45static void radeon_cs_buckets_init(struct radeon_cs_buckets *b)
46{
47 unsigned i;
48
49 for (i = 0; i < RADEON_CS_NUM_BUCKETS; i++)
50 INIT_LIST_HEAD(&b->bucket[i]);
51}
52
53static void radeon_cs_buckets_add(struct radeon_cs_buckets *b,
54 struct list_head *item, unsigned priority)
55{
56 /* Since buffers which appear sooner in the relocation list are
57 * likely to be used more often than buffers which appear later
58 * in the list, the sort mustn't change the ordering of buffers
59 * with the same priority, i.e. it must be stable.
60 */
61 list_add_tail(item, &b->bucket[min(priority, RADEON_CS_MAX_PRIORITY)]);
62}
63
64static void radeon_cs_buckets_get_list(struct radeon_cs_buckets *b,
65 struct list_head *out_list)
66{
67 unsigned i;
68
69 /* Connect the sorted buckets in the output list. */
70 for (i = 0; i < RADEON_CS_NUM_BUCKETS; i++) {
71 list_splice(&b->bucket[i], out_list);
72 }
73}
74
Lauri Kasanen1109ca02012-08-31 13:43:50 -040075static int radeon_cs_parser_relocs(struct radeon_cs_parser *p)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077 struct radeon_cs_chunk *chunk;
Marek Olšákc9b76542014-03-02 00:56:21 +010078 struct radeon_cs_buckets buckets;
Christian König466be332014-12-03 15:46:49 +010079 unsigned i;
80 bool need_mmap_lock = false;
Christian Königf72a113a2014-08-07 09:36:00 +020081 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020082
Christian König6d2d13d2014-12-03 15:53:24 +010083 if (p->chunk_relocs == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020084 return 0;
85 }
Christian König6d2d13d2014-12-03 15:53:24 +010086 chunk = p->chunk_relocs;
Alex Deuchercf4ccd02011-11-18 10:19:47 -050087 p->dma_reloc_idx = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020088 /* FIXME: we assume that each relocs use 4 dwords */
89 p->nrelocs = chunk->length_dw / 4;
Michel Dänzerb421ed12015-04-16 11:17:27 +090090 p->relocs = drm_calloc_large(p->nrelocs, sizeof(struct radeon_bo_list));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020091 if (p->relocs == NULL) {
92 return -ENOMEM;
93 }
Marek Olšákc9b76542014-03-02 00:56:21 +010094
95 radeon_cs_buckets_init(&buckets);
96
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097 for (i = 0; i < p->nrelocs; i++) {
98 struct drm_radeon_cs_reloc *r;
Christian Königd33a8fc2014-11-27 14:48:40 +010099 struct drm_gem_object *gobj;
Marek Olšákc9b76542014-03-02 00:56:21 +0100100 unsigned priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102 r = (struct drm_radeon_cs_reloc *)&chunk->kdata[i*4];
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100103 gobj = drm_gem_object_lookup(p->filp, r->handle);
Christian Königd33a8fc2014-11-27 14:48:40 +0100104 if (gobj == NULL) {
Christian König4474f3a2013-04-08 12:41:28 +0200105 DRM_ERROR("gem object lookup failed 0x%x\n",
106 r->handle);
107 return -ENOENT;
108 }
Christian Königd33a8fc2014-11-27 14:48:40 +0100109 p->relocs[i].robj = gem_to_radeon_bo(gobj);
Marek Olšákc9b76542014-03-02 00:56:21 +0100110
111 /* The userspace buffer priorities are from 0 to 15. A higher
112 * number means the buffer is more important.
113 * Also, the buffers used for write have a higher priority than
114 * the buffers used for read only, which doubles the range
115 * to 0 to 31. 32 is reserved for the kernel driver.
116 */
Christian König701e1e72014-08-15 11:52:53 +0200117 priority = (r->flags & RADEON_RELOC_PRIO_MASK) * 2
118 + !!r->write_domain;
Christian König4474f3a2013-04-08 12:41:28 +0200119
Christian König4f66c592013-09-15 13:31:28 +0200120 /* the first reloc of an UVD job is the msg and that must be in
Christian Königb6a7eee2013-04-16 15:41:25 +0200121 VRAM, also but everything into VRAM on AGP cards and older
122 IGP chips to avoid image corruptions */
Christian König4f66c592013-09-15 13:31:28 +0200123 if (p->ring == R600_RING_TYPE_UVD_INDEX &&
Daniel Vetter2ce02642017-01-25 07:26:52 +0100124 (i == 0 || pci_find_capability(p->rdev->ddev->pdev,
125 PCI_CAP_ID_AGP) ||
Christian Königb6a7eee2013-04-16 15:41:25 +0200126 p->rdev->family == CHIP_RS780 ||
127 p->rdev->family == CHIP_RS880)) {
128
Christian Königbcf6f1e2013-10-15 20:12:03 +0200129 /* TODO: is this still needed for NI+ ? */
Christian Königce6758c2014-06-02 17:33:07 +0200130 p->relocs[i].prefered_domains =
Christian Königf2ba57b2013-04-08 12:41:29 +0200131 RADEON_GEM_DOMAIN_VRAM;
132
Christian Königce6758c2014-06-02 17:33:07 +0200133 p->relocs[i].allowed_domains =
Christian Königf2ba57b2013-04-08 12:41:29 +0200134 RADEON_GEM_DOMAIN_VRAM;
135
Marek Olšákc9b76542014-03-02 00:56:21 +0100136 /* prioritize this over any other relocation */
137 priority = RADEON_CS_MAX_PRIORITY;
Christian Königf2ba57b2013-04-08 12:41:29 +0200138 } else {
139 uint32_t domain = r->write_domain ?
140 r->write_domain : r->read_domains;
141
Marek Olšákec65da32014-05-27 02:56:36 +0200142 if (domain & RADEON_GEM_DOMAIN_CPU) {
143 DRM_ERROR("RADEON_GEM_DOMAIN_CPU is not valid "
144 "for command submission\n");
145 return -EINVAL;
146 }
147
Christian Königce6758c2014-06-02 17:33:07 +0200148 p->relocs[i].prefered_domains = domain;
Christian Königf2ba57b2013-04-08 12:41:29 +0200149 if (domain == RADEON_GEM_DOMAIN_VRAM)
150 domain |= RADEON_GEM_DOMAIN_GTT;
Christian Königce6758c2014-06-02 17:33:07 +0200151 p->relocs[i].allowed_domains = domain;
Christian Königf2ba57b2013-04-08 12:41:29 +0200152 }
Christian König4474f3a2013-04-08 12:41:28 +0200153
Christian Königf72a113a2014-08-07 09:36:00 +0200154 if (radeon_ttm_tt_has_userptr(p->relocs[i].robj->tbo.ttm)) {
155 uint32_t domain = p->relocs[i].prefered_domains;
156 if (!(domain & RADEON_GEM_DOMAIN_GTT)) {
157 DRM_ERROR("Only RADEON_GEM_DOMAIN_GTT is "
158 "allowed for userptr BOs\n");
159 return -EINVAL;
160 }
161 need_mmap_lock = true;
162 domain = RADEON_GEM_DOMAIN_GTT;
163 p->relocs[i].prefered_domains = domain;
164 p->relocs[i].allowed_domains = domain;
165 }
166
Christopher James Halse Rogersede2e012017-04-03 13:35:23 +1000167 /* Objects shared as dma-bufs cannot be moved to VRAM */
168 if (p->relocs[i].robj->prime_shared_count) {
169 p->relocs[i].allowed_domains &= ~RADEON_GEM_DOMAIN_VRAM;
170 if (!p->relocs[i].allowed_domains) {
171 DRM_ERROR("BO associated with dma-buf cannot "
172 "be moved to VRAM\n");
173 return -EINVAL;
174 }
175 }
176
Christian Königdf0af442014-03-03 12:38:08 +0100177 p->relocs[i].tv.bo = &p->relocs[i].robj->tbo;
Christian König298593b2014-09-04 20:01:54 +0200178 p->relocs[i].tv.shared = !r->write_domain;
Christian König4474f3a2013-04-08 12:41:28 +0200179
Christian Königdf0af442014-03-03 12:38:08 +0100180 radeon_cs_buckets_add(&buckets, &p->relocs[i].tv.head,
Marek Olšákc9b76542014-03-02 00:56:21 +0100181 priority);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182 }
Marek Olšákc9b76542014-03-02 00:56:21 +0100183
184 radeon_cs_buckets_get_list(&buckets, &p->validated);
185
Christian König6d2f2942014-02-20 13:42:17 +0100186 if (p->cs_flags & RADEON_CS_USE_VM)
187 p->vm_bos = radeon_vm_get_bos(p->rdev, p->ib.vm,
188 &p->validated);
Christian Königf72a113a2014-08-07 09:36:00 +0200189 if (need_mmap_lock)
190 down_read(&current->mm->mmap_sem);
Christian König6d2f2942014-02-20 13:42:17 +0100191
Christian Königf72a113a2014-08-07 09:36:00 +0200192 r = radeon_bo_list_validate(p->rdev, &p->ticket, &p->validated, p->ring);
193
194 if (need_mmap_lock)
195 up_read(&current->mm->mmap_sem);
196
197 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198}
199
Jerome Glisse721604a2012-01-05 22:11:05 -0500200static int radeon_cs_get_ring(struct radeon_cs_parser *p, u32 ring, s32 priority)
201{
202 p->priority = priority;
203
204 switch (ring) {
205 default:
206 DRM_ERROR("unknown ring id: %d\n", ring);
207 return -EINVAL;
208 case RADEON_CS_RING_GFX:
209 p->ring = RADEON_RING_TYPE_GFX_INDEX;
210 break;
211 case RADEON_CS_RING_COMPUTE:
Alex Deucher963e81f2013-06-26 17:37:11 -0400212 if (p->rdev->family >= CHIP_TAHITI) {
Alex Deucher8d5ef7b2012-03-20 17:18:24 -0400213 if (p->priority > 0)
214 p->ring = CAYMAN_RING_TYPE_CP1_INDEX;
215 else
216 p->ring = CAYMAN_RING_TYPE_CP2_INDEX;
217 } else
218 p->ring = RADEON_RING_TYPE_GFX_INDEX;
Jerome Glisse721604a2012-01-05 22:11:05 -0500219 break;
Alex Deucher278a3342012-12-13 12:27:28 -0500220 case RADEON_CS_RING_DMA:
221 if (p->rdev->family >= CHIP_CAYMAN) {
222 if (p->priority > 0)
223 p->ring = R600_RING_TYPE_DMA_INDEX;
224 else
225 p->ring = CAYMAN_RING_TYPE_DMA1_INDEX;
Alex Deucherb9ace362014-01-27 10:59:51 -0500226 } else if (p->rdev->family >= CHIP_RV770) {
Alex Deucher278a3342012-12-13 12:27:28 -0500227 p->ring = R600_RING_TYPE_DMA_INDEX;
228 } else {
229 return -EINVAL;
230 }
231 break;
Christian Königf2ba57b2013-04-08 12:41:29 +0200232 case RADEON_CS_RING_UVD:
233 p->ring = R600_RING_TYPE_UVD_INDEX;
234 break;
Christian Königd93f7932013-05-23 12:10:04 +0200235 case RADEON_CS_RING_VCE:
236 /* TODO: only use the low priority ring for now */
237 p->ring = TN_RING_TYPE_VCE1_INDEX;
238 break;
Jerome Glisse721604a2012-01-05 22:11:05 -0500239 }
240 return 0;
241}
242
Maarten Lankhorst392a2502014-09-25 12:39:38 +0200243static int radeon_cs_sync_rings(struct radeon_cs_parser *p)
Christian König93504fc2012-01-05 22:11:06 -0500244{
Christian König1d0c0942014-11-27 14:48:42 +0100245 struct radeon_bo_list *reloc;
Christian Königc1f0a9c2014-11-26 16:29:33 +0100246 int r;
Christian König93504fc2012-01-05 22:11:06 -0500247
Christian Königc1f0a9c2014-11-26 16:29:33 +0100248 list_for_each_entry(reloc, &p->validated, tv.head) {
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +0200249 struct reservation_object *resv;
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +0200250
Christian Königc1f0a9c2014-11-26 16:29:33 +0100251 resv = reloc->robj->tbo.resv;
Christian König975700d22014-11-19 14:01:22 +0100252 r = radeon_sync_resv(p->rdev, &p->ib.sync, resv,
Christian Königc1f0a9c2014-11-26 16:29:33 +0100253 reloc->tv.shared);
Maarten Lankhorst392a2502014-09-25 12:39:38 +0200254 if (r)
Christian Königc1f0a9c2014-11-26 16:29:33 +0100255 return r;
Christian Königcdac5502012-02-23 15:18:42 +0100256 }
Christian Königc1f0a9c2014-11-26 16:29:33 +0100257 return 0;
Christian König93504fc2012-01-05 22:11:06 -0500258}
259
Alex Deucher9b001472012-05-30 10:09:30 -0400260/* XXX: note that this is called from the legacy UMS CS ioctl as well */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data)
262{
263 struct drm_radeon_cs *cs = data;
264 uint64_t *chunk_array_ptr;
Jerome Glisse721604a2012-01-05 22:11:05 -0500265 unsigned size, i;
266 u32 ring = RADEON_CS_RING_GFX;
267 s32 priority = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268
Tommi Rantalaa28b2a42015-03-02 21:36:07 +0200269 INIT_LIST_HEAD(&p->validated);
270
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271 if (!cs->num_chunks) {
272 return 0;
273 }
Tommi Rantalaa28b2a42015-03-02 21:36:07 +0200274
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275 /* get chunks */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 p->idx = 0;
Jerome Glissef2e39222012-05-09 15:35:02 +0200277 p->ib.sa_bo = NULL;
Jerome Glissef2e39222012-05-09 15:35:02 +0200278 p->const_ib.sa_bo = NULL;
Christian König6d2d13d2014-12-03 15:53:24 +0100279 p->chunk_ib = NULL;
280 p->chunk_relocs = NULL;
281 p->chunk_flags = NULL;
282 p->chunk_const_ib = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283 p->chunks_array = kcalloc(cs->num_chunks, sizeof(uint64_t), GFP_KERNEL);
284 if (p->chunks_array == NULL) {
285 return -ENOMEM;
286 }
287 chunk_array_ptr = (uint64_t *)(unsigned long)(cs->chunks);
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100288 if (copy_from_user(p->chunks_array, chunk_array_ptr,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289 sizeof(uint64_t)*cs->num_chunks)) {
290 return -EFAULT;
291 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500292 p->cs_flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293 p->nchunks = cs->num_chunks;
294 p->chunks = kcalloc(p->nchunks, sizeof(struct radeon_cs_chunk), GFP_KERNEL);
295 if (p->chunks == NULL) {
296 return -ENOMEM;
297 }
298 for (i = 0; i < p->nchunks; i++) {
299 struct drm_radeon_cs_chunk __user **chunk_ptr = NULL;
300 struct drm_radeon_cs_chunk user_chunk;
301 uint32_t __user *cdata;
302
303 chunk_ptr = (void __user*)(unsigned long)p->chunks_array[i];
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100304 if (copy_from_user(&user_chunk, chunk_ptr,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 sizeof(struct drm_radeon_cs_chunk))) {
306 return -EFAULT;
307 }
Dave Airlie5176fdc2009-06-30 11:47:14 +1000308 p->chunks[i].length_dw = user_chunk.length_dw;
Christian König6d2d13d2014-12-03 15:53:24 +0100309 if (user_chunk.chunk_id == RADEON_CHUNK_ID_RELOCS) {
310 p->chunk_relocs = &p->chunks[i];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200311 }
Christian König6d2d13d2014-12-03 15:53:24 +0100312 if (user_chunk.chunk_id == RADEON_CHUNK_ID_IB) {
313 p->chunk_ib = &p->chunks[i];
Dave Airlie5176fdc2009-06-30 11:47:14 +1000314 /* zero length IB isn't useful */
315 if (p->chunks[i].length_dw == 0)
316 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317 }
Christian König6d2d13d2014-12-03 15:53:24 +0100318 if (user_chunk.chunk_id == RADEON_CHUNK_ID_CONST_IB) {
319 p->chunk_const_ib = &p->chunks[i];
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400320 /* zero length CONST IB isn't useful */
321 if (p->chunks[i].length_dw == 0)
322 return -EINVAL;
323 }
Christian König6d2d13d2014-12-03 15:53:24 +0100324 if (user_chunk.chunk_id == RADEON_CHUNK_ID_FLAGS) {
325 p->chunk_flags = &p->chunks[i];
Jerome Glisse721604a2012-01-05 22:11:05 -0500326 /* zero length flags aren't useful */
327 if (p->chunks[i].length_dw == 0)
328 return -EINVAL;
Marek Olšáke70f2242011-10-25 01:38:45 +0200329 }
Dave Airlie5176fdc2009-06-30 11:47:14 +1000330
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200331 size = p->chunks[i].length_dw;
332 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
333 p->chunks[i].user_ptr = cdata;
Christian König6d2d13d2014-12-03 15:53:24 +0100334 if (user_chunk.chunk_id == RADEON_CHUNK_ID_CONST_IB)
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200335 continue;
336
Christian König6d2d13d2014-12-03 15:53:24 +0100337 if (user_chunk.chunk_id == RADEON_CHUNK_ID_IB) {
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200338 if (!p->rdev || !(p->rdev->flags & RADEON_IS_AGP))
339 continue;
340 }
341
342 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
343 size *= sizeof(uint32_t);
344 if (p->chunks[i].kdata == NULL) {
345 return -ENOMEM;
346 }
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100347 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200348 return -EFAULT;
349 }
Christian König6d2d13d2014-12-03 15:53:24 +0100350 if (user_chunk.chunk_id == RADEON_CHUNK_ID_FLAGS) {
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200351 p->cs_flags = p->chunks[i].kdata[0];
352 if (p->chunks[i].length_dw > 1)
353 ring = p->chunks[i].kdata[1];
354 if (p->chunks[i].length_dw > 2)
355 priority = (s32)p->chunks[i].kdata[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356 }
357 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500358
Alex Deucher9b001472012-05-30 10:09:30 -0400359 /* these are KMS only */
360 if (p->rdev) {
361 if ((p->cs_flags & RADEON_CS_USE_VM) &&
362 !p->rdev->vm_manager.enabled) {
363 DRM_ERROR("VM not active on asic!\n");
364 return -EINVAL;
365 }
366
Alex Deucher9b001472012-05-30 10:09:30 -0400367 if (radeon_cs_get_ring(p, ring, priority))
368 return -EINVAL;
Christian König57449042013-04-08 12:41:27 +0200369
370 /* we only support VM on some SI+ rings */
Christian König60a44542014-05-21 17:43:59 +0200371 if ((p->cs_flags & RADEON_CS_USE_VM) == 0) {
372 if (p->rdev->asic->ring[p->ring]->cs_parse == NULL) {
373 DRM_ERROR("Ring %d requires VM!\n", p->ring);
374 return -EINVAL;
375 }
376 } else {
377 if (p->rdev->asic->ring[p->ring]->ib_parse == NULL) {
378 DRM_ERROR("VM not supported on ring %d!\n",
379 p->ring);
380 return -EINVAL;
381 }
Christian König57449042013-04-08 12:41:27 +0200382 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383 }
Marek Olšáke70f2242011-10-25 01:38:45 +0200384
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385 return 0;
386}
387
Marek Olšák43304412014-03-02 00:56:20 +0100388static int cmp_size_smaller_first(void *priv, struct list_head *a,
389 struct list_head *b)
390{
Christian König1d0c0942014-11-27 14:48:42 +0100391 struct radeon_bo_list *la = list_entry(a, struct radeon_bo_list, tv.head);
392 struct radeon_bo_list *lb = list_entry(b, struct radeon_bo_list, tv.head);
Marek Olšák43304412014-03-02 00:56:20 +0100393
394 /* Sort A before B if A is smaller. */
Christian Königdf0af442014-03-03 12:38:08 +0100395 return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;
Marek Olšák43304412014-03-02 00:56:20 +0100396}
397
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398/**
399 * cs_parser_fini() - clean parser states
400 * @parser: parser structure holding parsing context.
401 * @error: error number
402 *
403 * If error is set than unvalidate buffer, otherwise just free memory
404 * used by parsing context.
405 **/
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200406static void radeon_cs_parser_fini(struct radeon_cs_parser *parser, int error, bool backoff)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407{
408 unsigned i;
409
Jerome Glissee43b5ec2012-08-06 12:32:21 -0400410 if (!error) {
Marek Olšák43304412014-03-02 00:56:20 +0100411 /* Sort the buffer list from the smallest to largest buffer,
412 * which affects the order of buffers in the LRU list.
413 * This assures that the smallest buffers are added first
414 * to the LRU list, so they are likely to be later evicted
415 * first, instead of large buffers whose eviction is more
416 * expensive.
417 *
418 * This slightly lowers the number of bytes moved by TTM
419 * per frame under memory pressure.
420 */
421 list_sort(NULL, &parser->validated, cmp_size_smaller_first);
422
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200423 ttm_eu_fence_buffer_objects(&parser->ticket,
424 &parser->validated,
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +0200425 &parser->ib.fence->base);
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200426 } else if (backoff) {
427 ttm_eu_backoff_reservation(&parser->ticket,
428 &parser->validated);
Jerome Glissee43b5ec2012-08-06 12:32:21 -0400429 }
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000430
Pauli Nieminenfcbc4512010-03-19 07:44:33 +0000431 if (parser->relocs != NULL) {
432 for (i = 0; i < parser->nrelocs; i++) {
Christian Königd33a8fc2014-11-27 14:48:40 +0100433 struct radeon_bo *bo = parser->relocs[i].robj;
434 if (bo == NULL)
435 continue;
436
437 drm_gem_object_unreference_unlocked(&bo->gem_base);
Pauli Nieminenfcbc4512010-03-19 07:44:33 +0000438 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200439 }
Michel Dänzer48e113e2009-09-15 17:09:32 +0200440 kfree(parser->track);
Michel Dänzerb421ed12015-04-16 11:17:27 +0900441 drm_free_large(parser->relocs);
Michel Dänzere5a5fd4d2014-10-20 18:40:54 +0900442 drm_free_large(parser->vm_bos);
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200443 for (i = 0; i < parser->nchunks; i++)
444 drm_free_large(parser->chunks[i].kdata);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200445 kfree(parser->chunks);
446 kfree(parser->chunks_array);
447 radeon_ib_free(parser->rdev, &parser->ib);
Jerome Glissef2e39222012-05-09 15:35:02 +0200448 radeon_ib_free(parser->rdev, &parser->const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200449}
450
Jerome Glisse721604a2012-01-05 22:11:05 -0500451static int radeon_cs_ib_chunk(struct radeon_device *rdev,
452 struct radeon_cs_parser *parser)
453{
Jerome Glisse721604a2012-01-05 22:11:05 -0500454 int r;
455
Christian König6d2d13d2014-12-03 15:53:24 +0100456 if (parser->chunk_ib == NULL)
Jerome Glisse721604a2012-01-05 22:11:05 -0500457 return 0;
458
459 if (parser->cs_flags & RADEON_CS_USE_VM)
460 return 0;
461
Christian Königeb0c19c2012-02-23 15:18:44 +0100462 r = radeon_cs_parse(rdev, parser->ring, parser);
Jerome Glisse721604a2012-01-05 22:11:05 -0500463 if (r || parser->parser_error) {
464 DRM_ERROR("Invalid command stream !\n");
465 return r;
466 }
Alex Deucherce3537d2013-07-24 12:12:49 -0400467
Maarten Lankhorst392a2502014-09-25 12:39:38 +0200468 r = radeon_cs_sync_rings(parser);
469 if (r) {
470 if (r != -ERESTARTSYS)
471 DRM_ERROR("Failed to sync rings: %i\n", r);
472 return r;
473 }
474
Alex Deucherce3537d2013-07-24 12:12:49 -0400475 if (parser->ring == R600_RING_TYPE_UVD_INDEX)
476 radeon_uvd_note_usage(rdev);
Alex Deucher03afe6f2013-08-23 11:56:26 -0400477 else if ((parser->ring == TN_RING_TYPE_VCE1_INDEX) ||
478 (parser->ring == TN_RING_TYPE_VCE2_INDEX))
479 radeon_vce_note_usage(rdev);
Alex Deucherce3537d2013-07-24 12:12:49 -0400480
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900481 r = radeon_ib_schedule(rdev, &parser->ib, NULL, true);
Jerome Glisse721604a2012-01-05 22:11:05 -0500482 if (r) {
483 DRM_ERROR("Failed to schedule IB !\n");
484 }
Christian König93bf8882012-07-03 14:05:41 +0200485 return r;
Jerome Glisse721604a2012-01-05 22:11:05 -0500486}
487
Christian König6d2f2942014-02-20 13:42:17 +0100488static int radeon_bo_vm_update_pte(struct radeon_cs_parser *p,
Jerome Glisse721604a2012-01-05 22:11:05 -0500489 struct radeon_vm *vm)
490{
Christian König6d2f2942014-02-20 13:42:17 +0100491 struct radeon_device *rdev = p->rdev;
Christian König036bf462014-07-18 08:56:40 +0200492 struct radeon_bo_va *bo_va;
Christian König6d2f2942014-02-20 13:42:17 +0100493 int i, r;
Jerome Glisse721604a2012-01-05 22:11:05 -0500494
Christian König6d2f2942014-02-20 13:42:17 +0100495 r = radeon_vm_update_page_directory(rdev, vm);
496 if (r)
Jerome Glisse3e8970f2012-08-13 12:07:33 -0400497 return r;
Christian König6d2f2942014-02-20 13:42:17 +0100498
Christian König036bf462014-07-18 08:56:40 +0200499 r = radeon_vm_clear_freed(rdev, vm);
500 if (r)
501 return r;
502
Christian Königcc9e67e2014-07-18 13:48:10 +0200503 if (vm->ib_bo_va == NULL) {
Christian König036bf462014-07-18 08:56:40 +0200504 DRM_ERROR("Tmp BO not in VM!\n");
505 return -EINVAL;
506 }
507
Christian Königcc9e67e2014-07-18 13:48:10 +0200508 r = radeon_vm_bo_update(rdev, vm->ib_bo_va,
509 &rdev->ring_tmp_bo.bo->tbo.mem);
Christian König6d2f2942014-02-20 13:42:17 +0100510 if (r)
511 return r;
512
513 for (i = 0; i < p->nrelocs; i++) {
514 struct radeon_bo *bo;
515
Christian König6d2f2942014-02-20 13:42:17 +0100516 bo = p->relocs[i].robj;
Christian König036bf462014-07-18 08:56:40 +0200517 bo_va = radeon_vm_bo_find(vm, bo);
518 if (bo_va == NULL) {
519 dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm);
520 return -EINVAL;
521 }
522
523 r = radeon_vm_bo_update(rdev, bo_va, &bo->tbo.mem);
Christian König6d2f2942014-02-20 13:42:17 +0100524 if (r)
Jerome Glisse721604a2012-01-05 22:11:05 -0500525 return r;
Christian König94214632014-11-19 14:01:26 +0100526
527 radeon_sync_fence(&p->ib.sync, bo_va->last_pt_update);
Jerome Glisse721604a2012-01-05 22:11:05 -0500528 }
Christian Könige31ad962014-07-18 09:24:53 +0200529
530 return radeon_vm_clear_invalids(rdev, vm);
Jerome Glisse721604a2012-01-05 22:11:05 -0500531}
532
533static int radeon_cs_ib_vm_chunk(struct radeon_device *rdev,
534 struct radeon_cs_parser *parser)
535{
Jerome Glisse721604a2012-01-05 22:11:05 -0500536 struct radeon_fpriv *fpriv = parser->filp->driver_priv;
537 struct radeon_vm *vm = &fpriv->vm;
538 int r;
539
Christian König6d2d13d2014-12-03 15:53:24 +0100540 if (parser->chunk_ib == NULL)
Jerome Glisse721604a2012-01-05 22:11:05 -0500541 return 0;
Jerome Glisse721604a2012-01-05 22:11:05 -0500542 if ((parser->cs_flags & RADEON_CS_USE_VM) == 0)
543 return 0;
544
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200545 if (parser->const_ib.length_dw) {
Jerome Glissef2e39222012-05-09 15:35:02 +0200546 r = radeon_ring_ib_parse(rdev, parser->ring, &parser->const_ib);
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400547 if (r) {
548 return r;
549 }
550 }
551
Jerome Glissef2e39222012-05-09 15:35:02 +0200552 r = radeon_ring_ib_parse(rdev, parser->ring, &parser->ib);
Jerome Glisse721604a2012-01-05 22:11:05 -0500553 if (r) {
554 return r;
555 }
556
Alex Deucherce3537d2013-07-24 12:12:49 -0400557 if (parser->ring == R600_RING_TYPE_UVD_INDEX)
558 radeon_uvd_note_usage(rdev);
559
Jerome Glisse721604a2012-01-05 22:11:05 -0500560 mutex_lock(&vm->mutex);
Jerome Glisse721604a2012-01-05 22:11:05 -0500561 r = radeon_bo_vm_update_pte(parser, vm);
562 if (r) {
563 goto out;
564 }
Maarten Lankhorst392a2502014-09-25 12:39:38 +0200565
566 r = radeon_cs_sync_rings(parser);
567 if (r) {
568 if (r != -ERESTARTSYS)
569 DRM_ERROR("Failed to sync rings: %i\n", r);
570 goto out;
571 }
Christian König4ef72562012-07-13 13:06:00 +0200572
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400573 if ((rdev->family >= CHIP_TAHITI) &&
Christian König6d2d13d2014-12-03 15:53:24 +0100574 (parser->chunk_const_ib != NULL)) {
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900575 r = radeon_ib_schedule(rdev, &parser->ib, &parser->const_ib, true);
Christian König4ef72562012-07-13 13:06:00 +0200576 } else {
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900577 r = radeon_ib_schedule(rdev, &parser->ib, NULL, true);
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400578 }
579
Christian Königee60e292012-08-09 16:21:08 +0200580out:
Christian König36ff39c2012-05-09 10:07:08 +0200581 mutex_unlock(&vm->mutex);
Jerome Glisse721604a2012-01-05 22:11:05 -0500582 return r;
583}
584
Christian König6c6f4782012-05-02 15:11:19 +0200585static int radeon_cs_handle_lockup(struct radeon_device *rdev, int r)
586{
587 if (r == -EDEADLK) {
588 r = radeon_gpu_reset(rdev);
589 if (!r)
590 r = -EAGAIN;
591 }
592 return r;
593}
594
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200595static int radeon_cs_ib_fill(struct radeon_device *rdev, struct radeon_cs_parser *parser)
596{
597 struct radeon_cs_chunk *ib_chunk;
598 struct radeon_vm *vm = NULL;
599 int r;
600
Christian König6d2d13d2014-12-03 15:53:24 +0100601 if (parser->chunk_ib == NULL)
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200602 return 0;
603
604 if (parser->cs_flags & RADEON_CS_USE_VM) {
605 struct radeon_fpriv *fpriv = parser->filp->driver_priv;
606 vm = &fpriv->vm;
607
608 if ((rdev->family >= CHIP_TAHITI) &&
Christian König6d2d13d2014-12-03 15:53:24 +0100609 (parser->chunk_const_ib != NULL)) {
610 ib_chunk = parser->chunk_const_ib;
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200611 if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
612 DRM_ERROR("cs IB CONST too big: %d\n", ib_chunk->length_dw);
613 return -EINVAL;
614 }
615 r = radeon_ib_get(rdev, parser->ring, &parser->const_ib,
616 vm, ib_chunk->length_dw * 4);
617 if (r) {
618 DRM_ERROR("Failed to get const ib !\n");
619 return r;
620 }
621 parser->const_ib.is_const_ib = true;
622 parser->const_ib.length_dw = ib_chunk->length_dw;
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100623 if (copy_from_user(parser->const_ib.ptr,
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200624 ib_chunk->user_ptr,
625 ib_chunk->length_dw * 4))
626 return -EFAULT;
627 }
628
Christian König6d2d13d2014-12-03 15:53:24 +0100629 ib_chunk = parser->chunk_ib;
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200630 if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
631 DRM_ERROR("cs IB too big: %d\n", ib_chunk->length_dw);
632 return -EINVAL;
633 }
634 }
Christian König6d2d13d2014-12-03 15:53:24 +0100635 ib_chunk = parser->chunk_ib;
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200636
637 r = radeon_ib_get(rdev, parser->ring, &parser->ib,
638 vm, ib_chunk->length_dw * 4);
639 if (r) {
640 DRM_ERROR("Failed to get ib !\n");
641 return r;
642 }
643 parser->ib.length_dw = ib_chunk->length_dw;
644 if (ib_chunk->kdata)
645 memcpy(parser->ib.ptr, ib_chunk->kdata, ib_chunk->length_dw * 4);
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100646 else if (copy_from_user(parser->ib.ptr, ib_chunk->user_ptr, ib_chunk->length_dw * 4))
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200647 return -EFAULT;
648 return 0;
649}
650
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
652{
653 struct radeon_device *rdev = dev->dev_private;
654 struct radeon_cs_parser parser;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200655 int r;
656
Jerome Glissedee53e72012-07-02 12:45:19 -0400657 down_read(&rdev->exclusive_lock);
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500658 if (!rdev->accel_working) {
Jerome Glissedee53e72012-07-02 12:45:19 -0400659 up_read(&rdev->exclusive_lock);
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500660 return -EBUSY;
661 }
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -0400662 if (rdev->in_reset) {
663 up_read(&rdev->exclusive_lock);
664 r = radeon_gpu_reset(rdev);
665 if (!r)
666 r = -EAGAIN;
667 return r;
668 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200669 /* initialize parser */
670 memset(&parser, 0, sizeof(struct radeon_cs_parser));
671 parser.filp = filp;
672 parser.rdev = rdev;
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100673 parser.dev = rdev->dev;
Dave Airlie428c6e32011-06-08 19:58:29 +1000674 parser.family = rdev->family;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200675 r = radeon_cs_parser_init(&parser, data);
676 if (r) {
677 DRM_ERROR("Failed to initialize parser !\n");
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200678 radeon_cs_parser_fini(&parser, r, false);
Jerome Glissedee53e72012-07-02 12:45:19 -0400679 up_read(&rdev->exclusive_lock);
Christian König6c6f4782012-05-02 15:11:19 +0200680 r = radeon_cs_handle_lockup(rdev, r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200681 return r;
682 }
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200683
684 r = radeon_cs_ib_fill(rdev, &parser);
685 if (!r) {
686 r = radeon_cs_parser_relocs(&parser);
687 if (r && r != -ERESTARTSYS)
Dave Airlie97f23b32010-03-19 10:33:44 +1000688 DRM_ERROR("Failed to parse relocation %d!\n", r);
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200689 }
690
691 if (r) {
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200692 radeon_cs_parser_fini(&parser, r, false);
Jerome Glissedee53e72012-07-02 12:45:19 -0400693 up_read(&rdev->exclusive_lock);
Christian König6c6f4782012-05-02 15:11:19 +0200694 r = radeon_cs_handle_lockup(rdev, r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200695 return r;
696 }
Christian König55b51c82013-04-18 15:25:59 +0200697
Christian König860024e2013-09-07 18:29:01 +0200698 trace_radeon_cs(&parser);
699
Jerome Glisse721604a2012-01-05 22:11:05 -0500700 r = radeon_cs_ib_chunk(rdev, &parser);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200701 if (r) {
Jerome Glisse721604a2012-01-05 22:11:05 -0500702 goto out;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200703 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500704 r = radeon_cs_ib_vm_chunk(rdev, &parser);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200705 if (r) {
Jerome Glisse721604a2012-01-05 22:11:05 -0500706 goto out;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200707 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500708out:
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200709 radeon_cs_parser_fini(&parser, r, true);
Jerome Glissedee53e72012-07-02 12:45:19 -0400710 up_read(&rdev->exclusive_lock);
Christian König6c6f4782012-05-02 15:11:19 +0200711 r = radeon_cs_handle_lockup(rdev, r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200712 return r;
713}
Dave Airlie513bcb42009-09-23 16:56:27 +1000714
Ilija Hadzic4db01312013-01-02 18:27:40 -0500715/**
716 * radeon_cs_packet_parse() - parse cp packet and point ib index to next packet
717 * @parser: parser structure holding parsing context.
718 * @pkt: where to store packet information
719 *
720 * Assume that chunk_ib_index is properly set. Will return -EINVAL
721 * if packet is bigger than remaining ib size. or if packets is unknown.
722 **/
723int radeon_cs_packet_parse(struct radeon_cs_parser *p,
724 struct radeon_cs_packet *pkt,
725 unsigned idx)
726{
Christian König6d2d13d2014-12-03 15:53:24 +0100727 struct radeon_cs_chunk *ib_chunk = p->chunk_ib;
Ilija Hadzic4db01312013-01-02 18:27:40 -0500728 struct radeon_device *rdev = p->rdev;
729 uint32_t header;
Alex Deuchere1b4e722015-02-18 10:15:10 -0500730 int ret = 0, i;
Ilija Hadzic4db01312013-01-02 18:27:40 -0500731
732 if (idx >= ib_chunk->length_dw) {
733 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
734 idx, ib_chunk->length_dw);
735 return -EINVAL;
736 }
737 header = radeon_get_ib_value(p, idx);
738 pkt->idx = idx;
739 pkt->type = RADEON_CP_PACKET_GET_TYPE(header);
740 pkt->count = RADEON_CP_PACKET_GET_COUNT(header);
741 pkt->one_reg_wr = 0;
742 switch (pkt->type) {
743 case RADEON_PACKET_TYPE0:
744 if (rdev->family < CHIP_R600) {
745 pkt->reg = R100_CP_PACKET0_GET_REG(header);
746 pkt->one_reg_wr =
747 RADEON_CP_PACKET0_GET_ONE_REG_WR(header);
748 } else
749 pkt->reg = R600_CP_PACKET0_GET_REG(header);
750 break;
751 case RADEON_PACKET_TYPE3:
752 pkt->opcode = RADEON_CP_PACKET3_GET_OPCODE(header);
753 break;
754 case RADEON_PACKET_TYPE2:
755 pkt->count = -1;
756 break;
757 default:
758 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
Alex Deuchere1b4e722015-02-18 10:15:10 -0500759 ret = -EINVAL;
760 goto dump_ib;
Ilija Hadzic4db01312013-01-02 18:27:40 -0500761 }
762 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
763 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
764 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
Alex Deuchere1b4e722015-02-18 10:15:10 -0500765 ret = -EINVAL;
766 goto dump_ib;
Ilija Hadzic4db01312013-01-02 18:27:40 -0500767 }
768 return 0;
Alex Deuchere1b4e722015-02-18 10:15:10 -0500769
770dump_ib:
771 for (i = 0; i < ib_chunk->length_dw; i++) {
772 if (i == idx)
773 printk("\t0x%08x <---\n", radeon_get_ib_value(p, i));
774 else
775 printk("\t0x%08x\n", radeon_get_ib_value(p, i));
776 }
777 return ret;
Ilija Hadzic4db01312013-01-02 18:27:40 -0500778}
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -0500779
780/**
781 * radeon_cs_packet_next_is_pkt3_nop() - test if the next packet is P3 NOP
782 * @p: structure holding the parser context.
783 *
784 * Check if the next packet is NOP relocation packet3.
785 **/
786bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
787{
788 struct radeon_cs_packet p3reloc;
789 int r;
790
791 r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
792 if (r)
793 return false;
794 if (p3reloc.type != RADEON_PACKET_TYPE3)
795 return false;
796 if (p3reloc.opcode != RADEON_PACKET3_NOP)
797 return false;
798 return true;
799}
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500800
801/**
802 * radeon_cs_dump_packet() - dump raw packet context
803 * @p: structure holding the parser context.
804 * @pkt: structure holding the packet.
805 *
806 * Used mostly for debugging and error reporting.
807 **/
808void radeon_cs_dump_packet(struct radeon_cs_parser *p,
809 struct radeon_cs_packet *pkt)
810{
811 volatile uint32_t *ib;
812 unsigned i;
813 unsigned idx;
814
815 ib = p->ib.ptr;
816 idx = pkt->idx;
817 for (i = 0; i <= (pkt->count + 1); i++, idx++)
818 DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
819}
820
Ilija Hadzice9716992013-01-02 18:27:46 -0500821/**
822 * radeon_cs_packet_next_reloc() - parse next (should be reloc) packet
823 * @parser: parser structure holding parsing context.
824 * @data: pointer to relocation data
825 * @offset_start: starting offset
826 * @offset_mask: offset mask (to align start offset on)
827 * @reloc: reloc informations
828 *
829 * Check if next packet is relocation packet3, do bo validation and compute
830 * GPU offset using the provided start.
831 **/
832int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
Christian König1d0c0942014-11-27 14:48:42 +0100833 struct radeon_bo_list **cs_reloc,
Ilija Hadzice9716992013-01-02 18:27:46 -0500834 int nomm)
835{
836 struct radeon_cs_chunk *relocs_chunk;
837 struct radeon_cs_packet p3reloc;
838 unsigned idx;
839 int r;
840
Christian König6d2d13d2014-12-03 15:53:24 +0100841 if (p->chunk_relocs == NULL) {
Ilija Hadzice9716992013-01-02 18:27:46 -0500842 DRM_ERROR("No relocation chunk !\n");
843 return -EINVAL;
844 }
845 *cs_reloc = NULL;
Christian König6d2d13d2014-12-03 15:53:24 +0100846 relocs_chunk = p->chunk_relocs;
Ilija Hadzice9716992013-01-02 18:27:46 -0500847 r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
848 if (r)
849 return r;
850 p->idx += p3reloc.count + 2;
851 if (p3reloc.type != RADEON_PACKET_TYPE3 ||
852 p3reloc.opcode != RADEON_PACKET3_NOP) {
853 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
854 p3reloc.idx);
855 radeon_cs_dump_packet(p, &p3reloc);
856 return -EINVAL;
857 }
858 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
859 if (idx >= relocs_chunk->length_dw) {
860 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
861 idx, relocs_chunk->length_dw);
862 radeon_cs_dump_packet(p, &p3reloc);
863 return -EINVAL;
864 }
865 /* FIXME: we assume reloc size is 4 dwords */
866 if (nomm) {
867 *cs_reloc = p->relocs;
Christian Königdf0af442014-03-03 12:38:08 +0100868 (*cs_reloc)->gpu_offset =
Ilija Hadzice9716992013-01-02 18:27:46 -0500869 (u64)relocs_chunk->kdata[idx + 3] << 32;
Christian Königdf0af442014-03-03 12:38:08 +0100870 (*cs_reloc)->gpu_offset |= relocs_chunk->kdata[idx + 0];
Ilija Hadzice9716992013-01-02 18:27:46 -0500871 } else
Christian König466be332014-12-03 15:46:49 +0100872 *cs_reloc = &p->relocs[(idx / 4)];
Ilija Hadzice9716992013-01-02 18:27:46 -0500873 return 0;
874}