blob: 27b75a8f5097e50a90fff3eb29f09a60e5d21edb [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07002 * Copyright(c) 2015 - 2017 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
47
48/*
49 * This file contains all of the code that is specific to the HFI chip
50 */
51
52#include <linux/pci.h>
53#include <linux/delay.h>
54#include <linux/interrupt.h>
55#include <linux/module.h>
56
57#include "hfi.h"
58#include "trace.h"
59#include "mad.h"
60#include "pio.h"
61#include "sdma.h"
62#include "eprom.h"
Dean Luick5d9157a2015-11-16 21:59:34 -050063#include "efivar.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080064#include "platform.h"
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080065#include "aspm.h"
Dennis Dalessandro41973442016-07-25 07:52:36 -070066#include "affinity.h"
Don Hiatt243d9f42017-03-20 17:26:20 -070067#include "debugfs.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040068
69#define NUM_IB_PORTS 1
70
71uint kdeth_qp;
72module_param_named(kdeth_qp, kdeth_qp, uint, S_IRUGO);
73MODULE_PARM_DESC(kdeth_qp, "Set the KDETH queue pair prefix");
74
75uint num_vls = HFI1_MAX_VLS_SUPPORTED;
76module_param(num_vls, uint, S_IRUGO);
77MODULE_PARM_DESC(num_vls, "Set number of Virtual Lanes to use (1-8)");
78
79/*
80 * Default time to aggregate two 10K packets from the idle state
81 * (timer not running). The timer starts at the end of the first packet,
82 * so only the time for one 10K packet and header plus a bit extra is needed.
83 * 10 * 1024 + 64 header byte = 10304 byte
84 * 10304 byte / 12.5 GB/s = 824.32ns
85 */
86uint rcv_intr_timeout = (824 + 16); /* 16 is for coalescing interrupt */
87module_param(rcv_intr_timeout, uint, S_IRUGO);
88MODULE_PARM_DESC(rcv_intr_timeout, "Receive interrupt mitigation timeout in ns");
89
90uint rcv_intr_count = 16; /* same as qib */
91module_param(rcv_intr_count, uint, S_IRUGO);
92MODULE_PARM_DESC(rcv_intr_count, "Receive interrupt mitigation count");
93
94ushort link_crc_mask = SUPPORTED_CRCS;
95module_param(link_crc_mask, ushort, S_IRUGO);
96MODULE_PARM_DESC(link_crc_mask, "CRCs to use on the link");
97
98uint loopback;
99module_param_named(loopback, loopback, uint, S_IRUGO);
100MODULE_PARM_DESC(loopback, "Put into loopback mode (1 = serdes, 3 = external cable");
101
102/* Other driver tunables */
103uint rcv_intr_dynamic = 1; /* enable dynamic mode for rcv int mitigation*/
104static ushort crc_14b_sideband = 1;
105static uint use_flr = 1;
106uint quick_linkup; /* skip LNI */
107
108struct flag_table {
109 u64 flag; /* the flag */
110 char *str; /* description string */
111 u16 extra; /* extra information */
112 u16 unused0;
113 u32 unused1;
114};
115
116/* str must be a string constant */
117#define FLAG_ENTRY(str, extra, flag) {flag, str, extra}
118#define FLAG_ENTRY0(str, flag) {flag, str, 0}
119
120/* Send Error Consequences */
121#define SEC_WRITE_DROPPED 0x1
122#define SEC_PACKET_DROPPED 0x2
123#define SEC_SC_HALTED 0x4 /* per-context only */
124#define SEC_SPC_FREEZE 0x8 /* per-HFI only */
125
Harish Chegondi8784ac02016-07-25 13:38:50 -0700126#define DEFAULT_KRCVQS 2
Mike Marciniszyn77241052015-07-30 15:17:43 -0400127#define MIN_KERNEL_KCTXTS 2
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500128#define FIRST_KERNEL_KCTXT 1
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700129
130/*
131 * RSM instance allocation
132 * 0 - Verbs
133 * 1 - User Fecn Handling
134 * 2 - Vnic
135 */
136#define RSM_INS_VERBS 0
137#define RSM_INS_FECN 1
138#define RSM_INS_VNIC 2
Mike Marciniszyn77241052015-07-30 15:17:43 -0400139
140/* Bit offset into the GUID which carries HFI id information */
141#define GUID_HFI_INDEX_SHIFT 39
142
143/* extract the emulation revision */
144#define emulator_rev(dd) ((dd)->irev >> 8)
145/* parallel and serial emulation versions are 3 and 4 respectively */
146#define is_emulator_p(dd) ((((dd)->irev) & 0xf) == 3)
147#define is_emulator_s(dd) ((((dd)->irev) & 0xf) == 4)
148
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700149/* RSM fields for Verbs */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400150/* packet type */
151#define IB_PACKET_TYPE 2ull
152#define QW_SHIFT 6ull
153/* QPN[7..1] */
154#define QPN_WIDTH 7ull
155
156/* LRH.BTH: QW 0, OFFSET 48 - for match */
157#define LRH_BTH_QW 0ull
158#define LRH_BTH_BIT_OFFSET 48ull
159#define LRH_BTH_OFFSET(off) ((LRH_BTH_QW << QW_SHIFT) | (off))
160#define LRH_BTH_MATCH_OFFSET LRH_BTH_OFFSET(LRH_BTH_BIT_OFFSET)
161#define LRH_BTH_SELECT
162#define LRH_BTH_MASK 3ull
163#define LRH_BTH_VALUE 2ull
164
165/* LRH.SC[3..0] QW 0, OFFSET 56 - for match */
166#define LRH_SC_QW 0ull
167#define LRH_SC_BIT_OFFSET 56ull
168#define LRH_SC_OFFSET(off) ((LRH_SC_QW << QW_SHIFT) | (off))
169#define LRH_SC_MATCH_OFFSET LRH_SC_OFFSET(LRH_SC_BIT_OFFSET)
170#define LRH_SC_MASK 128ull
171#define LRH_SC_VALUE 0ull
172
173/* SC[n..0] QW 0, OFFSET 60 - for select */
174#define LRH_SC_SELECT_OFFSET ((LRH_SC_QW << QW_SHIFT) | (60ull))
175
176/* QPN[m+n:1] QW 1, OFFSET 1 */
177#define QPN_SELECT_OFFSET ((1ull << QW_SHIFT) | (1ull))
178
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700179/* RSM fields for Vnic */
180/* L2_TYPE: QW 0, OFFSET 61 - for match */
181#define L2_TYPE_QW 0ull
182#define L2_TYPE_BIT_OFFSET 61ull
183#define L2_TYPE_OFFSET(off) ((L2_TYPE_QW << QW_SHIFT) | (off))
184#define L2_TYPE_MATCH_OFFSET L2_TYPE_OFFSET(L2_TYPE_BIT_OFFSET)
185#define L2_TYPE_MASK 3ull
186#define L2_16B_VALUE 2ull
187
188/* L4_TYPE QW 1, OFFSET 0 - for match */
189#define L4_TYPE_QW 1ull
190#define L4_TYPE_BIT_OFFSET 0ull
191#define L4_TYPE_OFFSET(off) ((L4_TYPE_QW << QW_SHIFT) | (off))
192#define L4_TYPE_MATCH_OFFSET L4_TYPE_OFFSET(L4_TYPE_BIT_OFFSET)
193#define L4_16B_TYPE_MASK 0xFFull
194#define L4_16B_ETH_VALUE 0x78ull
195
196/* 16B VESWID - for select */
197#define L4_16B_HDR_VESWID_OFFSET ((2 << QW_SHIFT) | (16ull))
198/* 16B ENTROPY - for select */
199#define L2_16B_ENTROPY_OFFSET ((1 << QW_SHIFT) | (32ull))
200
Mike Marciniszyn77241052015-07-30 15:17:43 -0400201/* defines to build power on SC2VL table */
202#define SC2VL_VAL( \
203 num, \
204 sc0, sc0val, \
205 sc1, sc1val, \
206 sc2, sc2val, \
207 sc3, sc3val, \
208 sc4, sc4val, \
209 sc5, sc5val, \
210 sc6, sc6val, \
211 sc7, sc7val) \
212( \
213 ((u64)(sc0val) << SEND_SC2VLT##num##_SC##sc0##_SHIFT) | \
214 ((u64)(sc1val) << SEND_SC2VLT##num##_SC##sc1##_SHIFT) | \
215 ((u64)(sc2val) << SEND_SC2VLT##num##_SC##sc2##_SHIFT) | \
216 ((u64)(sc3val) << SEND_SC2VLT##num##_SC##sc3##_SHIFT) | \
217 ((u64)(sc4val) << SEND_SC2VLT##num##_SC##sc4##_SHIFT) | \
218 ((u64)(sc5val) << SEND_SC2VLT##num##_SC##sc5##_SHIFT) | \
219 ((u64)(sc6val) << SEND_SC2VLT##num##_SC##sc6##_SHIFT) | \
220 ((u64)(sc7val) << SEND_SC2VLT##num##_SC##sc7##_SHIFT) \
221)
222
223#define DC_SC_VL_VAL( \
224 range, \
225 e0, e0val, \
226 e1, e1val, \
227 e2, e2val, \
228 e3, e3val, \
229 e4, e4val, \
230 e5, e5val, \
231 e6, e6val, \
232 e7, e7val, \
233 e8, e8val, \
234 e9, e9val, \
235 e10, e10val, \
236 e11, e11val, \
237 e12, e12val, \
238 e13, e13val, \
239 e14, e14val, \
240 e15, e15val) \
241( \
242 ((u64)(e0val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e0##_SHIFT) | \
243 ((u64)(e1val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e1##_SHIFT) | \
244 ((u64)(e2val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e2##_SHIFT) | \
245 ((u64)(e3val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e3##_SHIFT) | \
246 ((u64)(e4val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e4##_SHIFT) | \
247 ((u64)(e5val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e5##_SHIFT) | \
248 ((u64)(e6val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e6##_SHIFT) | \
249 ((u64)(e7val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e7##_SHIFT) | \
250 ((u64)(e8val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e8##_SHIFT) | \
251 ((u64)(e9val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e9##_SHIFT) | \
252 ((u64)(e10val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e10##_SHIFT) | \
253 ((u64)(e11val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e11##_SHIFT) | \
254 ((u64)(e12val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e12##_SHIFT) | \
255 ((u64)(e13val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e13##_SHIFT) | \
256 ((u64)(e14val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e14##_SHIFT) | \
257 ((u64)(e15val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e15##_SHIFT) \
258)
259
260/* all CceStatus sub-block freeze bits */
261#define ALL_FROZE (CCE_STATUS_SDMA_FROZE_SMASK \
262 | CCE_STATUS_RXE_FROZE_SMASK \
263 | CCE_STATUS_TXE_FROZE_SMASK \
264 | CCE_STATUS_TXE_PIO_FROZE_SMASK)
265/* all CceStatus sub-block TXE pause bits */
266#define ALL_TXE_PAUSE (CCE_STATUS_TXE_PIO_PAUSED_SMASK \
267 | CCE_STATUS_TXE_PAUSED_SMASK \
268 | CCE_STATUS_SDMA_PAUSED_SMASK)
269/* all CceStatus sub-block RXE pause bits */
270#define ALL_RXE_PAUSE CCE_STATUS_RXE_PAUSED_SMASK
271
Jakub Pawlak2b719042016-07-01 16:01:22 -0700272#define CNTR_MAX 0xFFFFFFFFFFFFFFFFULL
273#define CNTR_32BIT_MAX 0x00000000FFFFFFFF
274
Mike Marciniszyn77241052015-07-30 15:17:43 -0400275/*
276 * CCE Error flags.
277 */
278static struct flag_table cce_err_status_flags[] = {
279/* 0*/ FLAG_ENTRY0("CceCsrParityErr",
280 CCE_ERR_STATUS_CCE_CSR_PARITY_ERR_SMASK),
281/* 1*/ FLAG_ENTRY0("CceCsrReadBadAddrErr",
282 CCE_ERR_STATUS_CCE_CSR_READ_BAD_ADDR_ERR_SMASK),
283/* 2*/ FLAG_ENTRY0("CceCsrWriteBadAddrErr",
284 CCE_ERR_STATUS_CCE_CSR_WRITE_BAD_ADDR_ERR_SMASK),
285/* 3*/ FLAG_ENTRY0("CceTrgtAsyncFifoParityErr",
286 CCE_ERR_STATUS_CCE_TRGT_ASYNC_FIFO_PARITY_ERR_SMASK),
287/* 4*/ FLAG_ENTRY0("CceTrgtAccessErr",
288 CCE_ERR_STATUS_CCE_TRGT_ACCESS_ERR_SMASK),
289/* 5*/ FLAG_ENTRY0("CceRspdDataParityErr",
290 CCE_ERR_STATUS_CCE_RSPD_DATA_PARITY_ERR_SMASK),
291/* 6*/ FLAG_ENTRY0("CceCli0AsyncFifoParityErr",
292 CCE_ERR_STATUS_CCE_CLI0_ASYNC_FIFO_PARITY_ERR_SMASK),
293/* 7*/ FLAG_ENTRY0("CceCsrCfgBusParityErr",
294 CCE_ERR_STATUS_CCE_CSR_CFG_BUS_PARITY_ERR_SMASK),
295/* 8*/ FLAG_ENTRY0("CceCli2AsyncFifoParityErr",
296 CCE_ERR_STATUS_CCE_CLI2_ASYNC_FIFO_PARITY_ERR_SMASK),
297/* 9*/ FLAG_ENTRY0("CceCli1AsyncFifoPioCrdtParityErr",
298 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_PIO_CRDT_PARITY_ERR_SMASK),
299/*10*/ FLAG_ENTRY0("CceCli1AsyncFifoPioCrdtParityErr",
300 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_SDMA_HD_PARITY_ERR_SMASK),
301/*11*/ FLAG_ENTRY0("CceCli1AsyncFifoRxdmaParityError",
302 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_RXDMA_PARITY_ERROR_SMASK),
303/*12*/ FLAG_ENTRY0("CceCli1AsyncFifoDbgParityError",
304 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_DBG_PARITY_ERROR_SMASK),
305/*13*/ FLAG_ENTRY0("PcicRetryMemCorErr",
306 CCE_ERR_STATUS_PCIC_RETRY_MEM_COR_ERR_SMASK),
307/*14*/ FLAG_ENTRY0("PcicRetryMemCorErr",
308 CCE_ERR_STATUS_PCIC_RETRY_SOT_MEM_COR_ERR_SMASK),
309/*15*/ FLAG_ENTRY0("PcicPostHdQCorErr",
310 CCE_ERR_STATUS_PCIC_POST_HD_QCOR_ERR_SMASK),
311/*16*/ FLAG_ENTRY0("PcicPostHdQCorErr",
312 CCE_ERR_STATUS_PCIC_POST_DAT_QCOR_ERR_SMASK),
313/*17*/ FLAG_ENTRY0("PcicPostHdQCorErr",
314 CCE_ERR_STATUS_PCIC_CPL_HD_QCOR_ERR_SMASK),
315/*18*/ FLAG_ENTRY0("PcicCplDatQCorErr",
316 CCE_ERR_STATUS_PCIC_CPL_DAT_QCOR_ERR_SMASK),
317/*19*/ FLAG_ENTRY0("PcicNPostHQParityErr",
318 CCE_ERR_STATUS_PCIC_NPOST_HQ_PARITY_ERR_SMASK),
319/*20*/ FLAG_ENTRY0("PcicNPostDatQParityErr",
320 CCE_ERR_STATUS_PCIC_NPOST_DAT_QPARITY_ERR_SMASK),
321/*21*/ FLAG_ENTRY0("PcicRetryMemUncErr",
322 CCE_ERR_STATUS_PCIC_RETRY_MEM_UNC_ERR_SMASK),
323/*22*/ FLAG_ENTRY0("PcicRetrySotMemUncErr",
324 CCE_ERR_STATUS_PCIC_RETRY_SOT_MEM_UNC_ERR_SMASK),
325/*23*/ FLAG_ENTRY0("PcicPostHdQUncErr",
326 CCE_ERR_STATUS_PCIC_POST_HD_QUNC_ERR_SMASK),
327/*24*/ FLAG_ENTRY0("PcicPostDatQUncErr",
328 CCE_ERR_STATUS_PCIC_POST_DAT_QUNC_ERR_SMASK),
329/*25*/ FLAG_ENTRY0("PcicCplHdQUncErr",
330 CCE_ERR_STATUS_PCIC_CPL_HD_QUNC_ERR_SMASK),
331/*26*/ FLAG_ENTRY0("PcicCplDatQUncErr",
332 CCE_ERR_STATUS_PCIC_CPL_DAT_QUNC_ERR_SMASK),
333/*27*/ FLAG_ENTRY0("PcicTransmitFrontParityErr",
334 CCE_ERR_STATUS_PCIC_TRANSMIT_FRONT_PARITY_ERR_SMASK),
335/*28*/ FLAG_ENTRY0("PcicTransmitBackParityErr",
336 CCE_ERR_STATUS_PCIC_TRANSMIT_BACK_PARITY_ERR_SMASK),
337/*29*/ FLAG_ENTRY0("PcicReceiveParityErr",
338 CCE_ERR_STATUS_PCIC_RECEIVE_PARITY_ERR_SMASK),
339/*30*/ FLAG_ENTRY0("CceTrgtCplTimeoutErr",
340 CCE_ERR_STATUS_CCE_TRGT_CPL_TIMEOUT_ERR_SMASK),
341/*31*/ FLAG_ENTRY0("LATriggered",
342 CCE_ERR_STATUS_LA_TRIGGERED_SMASK),
343/*32*/ FLAG_ENTRY0("CceSegReadBadAddrErr",
344 CCE_ERR_STATUS_CCE_SEG_READ_BAD_ADDR_ERR_SMASK),
345/*33*/ FLAG_ENTRY0("CceSegWriteBadAddrErr",
346 CCE_ERR_STATUS_CCE_SEG_WRITE_BAD_ADDR_ERR_SMASK),
347/*34*/ FLAG_ENTRY0("CceRcplAsyncFifoParityErr",
348 CCE_ERR_STATUS_CCE_RCPL_ASYNC_FIFO_PARITY_ERR_SMASK),
349/*35*/ FLAG_ENTRY0("CceRxdmaConvFifoParityErr",
350 CCE_ERR_STATUS_CCE_RXDMA_CONV_FIFO_PARITY_ERR_SMASK),
351/*36*/ FLAG_ENTRY0("CceMsixTableCorErr",
352 CCE_ERR_STATUS_CCE_MSIX_TABLE_COR_ERR_SMASK),
353/*37*/ FLAG_ENTRY0("CceMsixTableUncErr",
354 CCE_ERR_STATUS_CCE_MSIX_TABLE_UNC_ERR_SMASK),
355/*38*/ FLAG_ENTRY0("CceIntMapCorErr",
356 CCE_ERR_STATUS_CCE_INT_MAP_COR_ERR_SMASK),
357/*39*/ FLAG_ENTRY0("CceIntMapUncErr",
358 CCE_ERR_STATUS_CCE_INT_MAP_UNC_ERR_SMASK),
359/*40*/ FLAG_ENTRY0("CceMsixCsrParityErr",
360 CCE_ERR_STATUS_CCE_MSIX_CSR_PARITY_ERR_SMASK),
361/*41-63 reserved*/
362};
363
364/*
365 * Misc Error flags
366 */
367#define MES(text) MISC_ERR_STATUS_MISC_##text##_ERR_SMASK
368static struct flag_table misc_err_status_flags[] = {
369/* 0*/ FLAG_ENTRY0("CSR_PARITY", MES(CSR_PARITY)),
370/* 1*/ FLAG_ENTRY0("CSR_READ_BAD_ADDR", MES(CSR_READ_BAD_ADDR)),
371/* 2*/ FLAG_ENTRY0("CSR_WRITE_BAD_ADDR", MES(CSR_WRITE_BAD_ADDR)),
372/* 3*/ FLAG_ENTRY0("SBUS_WRITE_FAILED", MES(SBUS_WRITE_FAILED)),
373/* 4*/ FLAG_ENTRY0("KEY_MISMATCH", MES(KEY_MISMATCH)),
374/* 5*/ FLAG_ENTRY0("FW_AUTH_FAILED", MES(FW_AUTH_FAILED)),
375/* 6*/ FLAG_ENTRY0("EFUSE_CSR_PARITY", MES(EFUSE_CSR_PARITY)),
376/* 7*/ FLAG_ENTRY0("EFUSE_READ_BAD_ADDR", MES(EFUSE_READ_BAD_ADDR)),
377/* 8*/ FLAG_ENTRY0("EFUSE_WRITE", MES(EFUSE_WRITE)),
378/* 9*/ FLAG_ENTRY0("EFUSE_DONE_PARITY", MES(EFUSE_DONE_PARITY)),
379/*10*/ FLAG_ENTRY0("INVALID_EEP_CMD", MES(INVALID_EEP_CMD)),
380/*11*/ FLAG_ENTRY0("MBIST_FAIL", MES(MBIST_FAIL)),
381/*12*/ FLAG_ENTRY0("PLL_LOCK_FAIL", MES(PLL_LOCK_FAIL))
382};
383
384/*
385 * TXE PIO Error flags and consequences
386 */
387static struct flag_table pio_err_status_flags[] = {
388/* 0*/ FLAG_ENTRY("PioWriteBadCtxt",
389 SEC_WRITE_DROPPED,
390 SEND_PIO_ERR_STATUS_PIO_WRITE_BAD_CTXT_ERR_SMASK),
391/* 1*/ FLAG_ENTRY("PioWriteAddrParity",
392 SEC_SPC_FREEZE,
393 SEND_PIO_ERR_STATUS_PIO_WRITE_ADDR_PARITY_ERR_SMASK),
394/* 2*/ FLAG_ENTRY("PioCsrParity",
395 SEC_SPC_FREEZE,
396 SEND_PIO_ERR_STATUS_PIO_CSR_PARITY_ERR_SMASK),
397/* 3*/ FLAG_ENTRY("PioSbMemFifo0",
398 SEC_SPC_FREEZE,
399 SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO0_ERR_SMASK),
400/* 4*/ FLAG_ENTRY("PioSbMemFifo1",
401 SEC_SPC_FREEZE,
402 SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO1_ERR_SMASK),
403/* 5*/ FLAG_ENTRY("PioPccFifoParity",
404 SEC_SPC_FREEZE,
405 SEND_PIO_ERR_STATUS_PIO_PCC_FIFO_PARITY_ERR_SMASK),
406/* 6*/ FLAG_ENTRY("PioPecFifoParity",
407 SEC_SPC_FREEZE,
408 SEND_PIO_ERR_STATUS_PIO_PEC_FIFO_PARITY_ERR_SMASK),
409/* 7*/ FLAG_ENTRY("PioSbrdctlCrrelParity",
410 SEC_SPC_FREEZE,
411 SEND_PIO_ERR_STATUS_PIO_SBRDCTL_CRREL_PARITY_ERR_SMASK),
412/* 8*/ FLAG_ENTRY("PioSbrdctrlCrrelFifoParity",
413 SEC_SPC_FREEZE,
414 SEND_PIO_ERR_STATUS_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR_SMASK),
415/* 9*/ FLAG_ENTRY("PioPktEvictFifoParityErr",
416 SEC_SPC_FREEZE,
417 SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_FIFO_PARITY_ERR_SMASK),
418/*10*/ FLAG_ENTRY("PioSmPktResetParity",
419 SEC_SPC_FREEZE,
420 SEND_PIO_ERR_STATUS_PIO_SM_PKT_RESET_PARITY_ERR_SMASK),
421/*11*/ FLAG_ENTRY("PioVlLenMemBank0Unc",
422 SEC_SPC_FREEZE,
423 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_UNC_ERR_SMASK),
424/*12*/ FLAG_ENTRY("PioVlLenMemBank1Unc",
425 SEC_SPC_FREEZE,
426 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_UNC_ERR_SMASK),
427/*13*/ FLAG_ENTRY("PioVlLenMemBank0Cor",
428 0,
429 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_COR_ERR_SMASK),
430/*14*/ FLAG_ENTRY("PioVlLenMemBank1Cor",
431 0,
432 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_COR_ERR_SMASK),
433/*15*/ FLAG_ENTRY("PioCreditRetFifoParity",
434 SEC_SPC_FREEZE,
435 SEND_PIO_ERR_STATUS_PIO_CREDIT_RET_FIFO_PARITY_ERR_SMASK),
436/*16*/ FLAG_ENTRY("PioPpmcPblFifo",
437 SEC_SPC_FREEZE,
438 SEND_PIO_ERR_STATUS_PIO_PPMC_PBL_FIFO_ERR_SMASK),
439/*17*/ FLAG_ENTRY("PioInitSmIn",
440 0,
441 SEND_PIO_ERR_STATUS_PIO_INIT_SM_IN_ERR_SMASK),
442/*18*/ FLAG_ENTRY("PioPktEvictSmOrArbSm",
443 SEC_SPC_FREEZE,
444 SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_SM_OR_ARB_SM_ERR_SMASK),
445/*19*/ FLAG_ENTRY("PioHostAddrMemUnc",
446 SEC_SPC_FREEZE,
447 SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_UNC_ERR_SMASK),
448/*20*/ FLAG_ENTRY("PioHostAddrMemCor",
449 0,
450 SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_COR_ERR_SMASK),
451/*21*/ FLAG_ENTRY("PioWriteDataParity",
452 SEC_SPC_FREEZE,
453 SEND_PIO_ERR_STATUS_PIO_WRITE_DATA_PARITY_ERR_SMASK),
454/*22*/ FLAG_ENTRY("PioStateMachine",
455 SEC_SPC_FREEZE,
456 SEND_PIO_ERR_STATUS_PIO_STATE_MACHINE_ERR_SMASK),
457/*23*/ FLAG_ENTRY("PioWriteQwValidParity",
Jubin John8638b772016-02-14 20:19:24 -0800458 SEC_WRITE_DROPPED | SEC_SPC_FREEZE,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400459 SEND_PIO_ERR_STATUS_PIO_WRITE_QW_VALID_PARITY_ERR_SMASK),
460/*24*/ FLAG_ENTRY("PioBlockQwCountParity",
Jubin John8638b772016-02-14 20:19:24 -0800461 SEC_WRITE_DROPPED | SEC_SPC_FREEZE,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400462 SEND_PIO_ERR_STATUS_PIO_BLOCK_QW_COUNT_PARITY_ERR_SMASK),
463/*25*/ FLAG_ENTRY("PioVlfVlLenParity",
464 SEC_SPC_FREEZE,
465 SEND_PIO_ERR_STATUS_PIO_VLF_VL_LEN_PARITY_ERR_SMASK),
466/*26*/ FLAG_ENTRY("PioVlfSopParity",
467 SEC_SPC_FREEZE,
468 SEND_PIO_ERR_STATUS_PIO_VLF_SOP_PARITY_ERR_SMASK),
469/*27*/ FLAG_ENTRY("PioVlFifoParity",
470 SEC_SPC_FREEZE,
471 SEND_PIO_ERR_STATUS_PIO_VL_FIFO_PARITY_ERR_SMASK),
472/*28*/ FLAG_ENTRY("PioPpmcBqcMemParity",
473 SEC_SPC_FREEZE,
474 SEND_PIO_ERR_STATUS_PIO_PPMC_BQC_MEM_PARITY_ERR_SMASK),
475/*29*/ FLAG_ENTRY("PioPpmcSopLen",
476 SEC_SPC_FREEZE,
477 SEND_PIO_ERR_STATUS_PIO_PPMC_SOP_LEN_ERR_SMASK),
478/*30-31 reserved*/
479/*32*/ FLAG_ENTRY("PioCurrentFreeCntParity",
480 SEC_SPC_FREEZE,
481 SEND_PIO_ERR_STATUS_PIO_CURRENT_FREE_CNT_PARITY_ERR_SMASK),
482/*33*/ FLAG_ENTRY("PioLastReturnedCntParity",
483 SEC_SPC_FREEZE,
484 SEND_PIO_ERR_STATUS_PIO_LAST_RETURNED_CNT_PARITY_ERR_SMASK),
485/*34*/ FLAG_ENTRY("PioPccSopHeadParity",
486 SEC_SPC_FREEZE,
487 SEND_PIO_ERR_STATUS_PIO_PCC_SOP_HEAD_PARITY_ERR_SMASK),
488/*35*/ FLAG_ENTRY("PioPecSopHeadParityErr",
489 SEC_SPC_FREEZE,
490 SEND_PIO_ERR_STATUS_PIO_PEC_SOP_HEAD_PARITY_ERR_SMASK),
491/*36-63 reserved*/
492};
493
494/* TXE PIO errors that cause an SPC freeze */
495#define ALL_PIO_FREEZE_ERR \
496 (SEND_PIO_ERR_STATUS_PIO_WRITE_ADDR_PARITY_ERR_SMASK \
497 | SEND_PIO_ERR_STATUS_PIO_CSR_PARITY_ERR_SMASK \
498 | SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO0_ERR_SMASK \
499 | SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO1_ERR_SMASK \
500 | SEND_PIO_ERR_STATUS_PIO_PCC_FIFO_PARITY_ERR_SMASK \
501 | SEND_PIO_ERR_STATUS_PIO_PEC_FIFO_PARITY_ERR_SMASK \
502 | SEND_PIO_ERR_STATUS_PIO_SBRDCTL_CRREL_PARITY_ERR_SMASK \
503 | SEND_PIO_ERR_STATUS_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR_SMASK \
504 | SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_FIFO_PARITY_ERR_SMASK \
505 | SEND_PIO_ERR_STATUS_PIO_SM_PKT_RESET_PARITY_ERR_SMASK \
506 | SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_UNC_ERR_SMASK \
507 | SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_UNC_ERR_SMASK \
508 | SEND_PIO_ERR_STATUS_PIO_CREDIT_RET_FIFO_PARITY_ERR_SMASK \
509 | SEND_PIO_ERR_STATUS_PIO_PPMC_PBL_FIFO_ERR_SMASK \
510 | SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_SM_OR_ARB_SM_ERR_SMASK \
511 | SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_UNC_ERR_SMASK \
512 | SEND_PIO_ERR_STATUS_PIO_WRITE_DATA_PARITY_ERR_SMASK \
513 | SEND_PIO_ERR_STATUS_PIO_STATE_MACHINE_ERR_SMASK \
514 | SEND_PIO_ERR_STATUS_PIO_WRITE_QW_VALID_PARITY_ERR_SMASK \
515 | SEND_PIO_ERR_STATUS_PIO_BLOCK_QW_COUNT_PARITY_ERR_SMASK \
516 | SEND_PIO_ERR_STATUS_PIO_VLF_VL_LEN_PARITY_ERR_SMASK \
517 | SEND_PIO_ERR_STATUS_PIO_VLF_SOP_PARITY_ERR_SMASK \
518 | SEND_PIO_ERR_STATUS_PIO_VL_FIFO_PARITY_ERR_SMASK \
519 | SEND_PIO_ERR_STATUS_PIO_PPMC_BQC_MEM_PARITY_ERR_SMASK \
520 | SEND_PIO_ERR_STATUS_PIO_PPMC_SOP_LEN_ERR_SMASK \
521 | SEND_PIO_ERR_STATUS_PIO_CURRENT_FREE_CNT_PARITY_ERR_SMASK \
522 | SEND_PIO_ERR_STATUS_PIO_LAST_RETURNED_CNT_PARITY_ERR_SMASK \
523 | SEND_PIO_ERR_STATUS_PIO_PCC_SOP_HEAD_PARITY_ERR_SMASK \
524 | SEND_PIO_ERR_STATUS_PIO_PEC_SOP_HEAD_PARITY_ERR_SMASK)
525
526/*
527 * TXE SDMA Error flags
528 */
529static struct flag_table sdma_err_status_flags[] = {
530/* 0*/ FLAG_ENTRY0("SDmaRpyTagErr",
531 SEND_DMA_ERR_STATUS_SDMA_RPY_TAG_ERR_SMASK),
532/* 1*/ FLAG_ENTRY0("SDmaCsrParityErr",
533 SEND_DMA_ERR_STATUS_SDMA_CSR_PARITY_ERR_SMASK),
534/* 2*/ FLAG_ENTRY0("SDmaPcieReqTrackingUncErr",
535 SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_UNC_ERR_SMASK),
536/* 3*/ FLAG_ENTRY0("SDmaPcieReqTrackingCorErr",
537 SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_COR_ERR_SMASK),
538/*04-63 reserved*/
539};
540
541/* TXE SDMA errors that cause an SPC freeze */
542#define ALL_SDMA_FREEZE_ERR \
543 (SEND_DMA_ERR_STATUS_SDMA_RPY_TAG_ERR_SMASK \
544 | SEND_DMA_ERR_STATUS_SDMA_CSR_PARITY_ERR_SMASK \
545 | SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_UNC_ERR_SMASK)
546
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800547/* SendEgressErrInfo bits that correspond to a PortXmitDiscard counter */
548#define PORT_DISCARD_EGRESS_ERRS \
549 (SEND_EGRESS_ERR_INFO_TOO_LONG_IB_PACKET_ERR_SMASK \
550 | SEND_EGRESS_ERR_INFO_VL_MAPPING_ERR_SMASK \
551 | SEND_EGRESS_ERR_INFO_VL_ERR_SMASK)
552
Mike Marciniszyn77241052015-07-30 15:17:43 -0400553/*
554 * TXE Egress Error flags
555 */
556#define SEES(text) SEND_EGRESS_ERR_STATUS_##text##_ERR_SMASK
557static struct flag_table egress_err_status_flags[] = {
558/* 0*/ FLAG_ENTRY0("TxPktIntegrityMemCorErr", SEES(TX_PKT_INTEGRITY_MEM_COR)),
559/* 1*/ FLAG_ENTRY0("TxPktIntegrityMemUncErr", SEES(TX_PKT_INTEGRITY_MEM_UNC)),
560/* 2 reserved */
561/* 3*/ FLAG_ENTRY0("TxEgressFifoUnderrunOrParityErr",
562 SEES(TX_EGRESS_FIFO_UNDERRUN_OR_PARITY)),
563/* 4*/ FLAG_ENTRY0("TxLinkdownErr", SEES(TX_LINKDOWN)),
564/* 5*/ FLAG_ENTRY0("TxIncorrectLinkStateErr", SEES(TX_INCORRECT_LINK_STATE)),
565/* 6 reserved */
566/* 7*/ FLAG_ENTRY0("TxPioLaunchIntfParityErr",
567 SEES(TX_PIO_LAUNCH_INTF_PARITY)),
568/* 8*/ FLAG_ENTRY0("TxSdmaLaunchIntfParityErr",
569 SEES(TX_SDMA_LAUNCH_INTF_PARITY)),
570/* 9-10 reserved */
571/*11*/ FLAG_ENTRY0("TxSbrdCtlStateMachineParityErr",
572 SEES(TX_SBRD_CTL_STATE_MACHINE_PARITY)),
573/*12*/ FLAG_ENTRY0("TxIllegalVLErr", SEES(TX_ILLEGAL_VL)),
574/*13*/ FLAG_ENTRY0("TxLaunchCsrParityErr", SEES(TX_LAUNCH_CSR_PARITY)),
575/*14*/ FLAG_ENTRY0("TxSbrdCtlCsrParityErr", SEES(TX_SBRD_CTL_CSR_PARITY)),
576/*15*/ FLAG_ENTRY0("TxConfigParityErr", SEES(TX_CONFIG_PARITY)),
577/*16*/ FLAG_ENTRY0("TxSdma0DisallowedPacketErr",
578 SEES(TX_SDMA0_DISALLOWED_PACKET)),
579/*17*/ FLAG_ENTRY0("TxSdma1DisallowedPacketErr",
580 SEES(TX_SDMA1_DISALLOWED_PACKET)),
581/*18*/ FLAG_ENTRY0("TxSdma2DisallowedPacketErr",
582 SEES(TX_SDMA2_DISALLOWED_PACKET)),
583/*19*/ FLAG_ENTRY0("TxSdma3DisallowedPacketErr",
584 SEES(TX_SDMA3_DISALLOWED_PACKET)),
585/*20*/ FLAG_ENTRY0("TxSdma4DisallowedPacketErr",
586 SEES(TX_SDMA4_DISALLOWED_PACKET)),
587/*21*/ FLAG_ENTRY0("TxSdma5DisallowedPacketErr",
588 SEES(TX_SDMA5_DISALLOWED_PACKET)),
589/*22*/ FLAG_ENTRY0("TxSdma6DisallowedPacketErr",
590 SEES(TX_SDMA6_DISALLOWED_PACKET)),
591/*23*/ FLAG_ENTRY0("TxSdma7DisallowedPacketErr",
592 SEES(TX_SDMA7_DISALLOWED_PACKET)),
593/*24*/ FLAG_ENTRY0("TxSdma8DisallowedPacketErr",
594 SEES(TX_SDMA8_DISALLOWED_PACKET)),
595/*25*/ FLAG_ENTRY0("TxSdma9DisallowedPacketErr",
596 SEES(TX_SDMA9_DISALLOWED_PACKET)),
597/*26*/ FLAG_ENTRY0("TxSdma10DisallowedPacketErr",
598 SEES(TX_SDMA10_DISALLOWED_PACKET)),
599/*27*/ FLAG_ENTRY0("TxSdma11DisallowedPacketErr",
600 SEES(TX_SDMA11_DISALLOWED_PACKET)),
601/*28*/ FLAG_ENTRY0("TxSdma12DisallowedPacketErr",
602 SEES(TX_SDMA12_DISALLOWED_PACKET)),
603/*29*/ FLAG_ENTRY0("TxSdma13DisallowedPacketErr",
604 SEES(TX_SDMA13_DISALLOWED_PACKET)),
605/*30*/ FLAG_ENTRY0("TxSdma14DisallowedPacketErr",
606 SEES(TX_SDMA14_DISALLOWED_PACKET)),
607/*31*/ FLAG_ENTRY0("TxSdma15DisallowedPacketErr",
608 SEES(TX_SDMA15_DISALLOWED_PACKET)),
609/*32*/ FLAG_ENTRY0("TxLaunchFifo0UncOrParityErr",
610 SEES(TX_LAUNCH_FIFO0_UNC_OR_PARITY)),
611/*33*/ FLAG_ENTRY0("TxLaunchFifo1UncOrParityErr",
612 SEES(TX_LAUNCH_FIFO1_UNC_OR_PARITY)),
613/*34*/ FLAG_ENTRY0("TxLaunchFifo2UncOrParityErr",
614 SEES(TX_LAUNCH_FIFO2_UNC_OR_PARITY)),
615/*35*/ FLAG_ENTRY0("TxLaunchFifo3UncOrParityErr",
616 SEES(TX_LAUNCH_FIFO3_UNC_OR_PARITY)),
617/*36*/ FLAG_ENTRY0("TxLaunchFifo4UncOrParityErr",
618 SEES(TX_LAUNCH_FIFO4_UNC_OR_PARITY)),
619/*37*/ FLAG_ENTRY0("TxLaunchFifo5UncOrParityErr",
620 SEES(TX_LAUNCH_FIFO5_UNC_OR_PARITY)),
621/*38*/ FLAG_ENTRY0("TxLaunchFifo6UncOrParityErr",
622 SEES(TX_LAUNCH_FIFO6_UNC_OR_PARITY)),
623/*39*/ FLAG_ENTRY0("TxLaunchFifo7UncOrParityErr",
624 SEES(TX_LAUNCH_FIFO7_UNC_OR_PARITY)),
625/*40*/ FLAG_ENTRY0("TxLaunchFifo8UncOrParityErr",
626 SEES(TX_LAUNCH_FIFO8_UNC_OR_PARITY)),
627/*41*/ FLAG_ENTRY0("TxCreditReturnParityErr", SEES(TX_CREDIT_RETURN_PARITY)),
628/*42*/ FLAG_ENTRY0("TxSbHdrUncErr", SEES(TX_SB_HDR_UNC)),
629/*43*/ FLAG_ENTRY0("TxReadSdmaMemoryUncErr", SEES(TX_READ_SDMA_MEMORY_UNC)),
630/*44*/ FLAG_ENTRY0("TxReadPioMemoryUncErr", SEES(TX_READ_PIO_MEMORY_UNC)),
631/*45*/ FLAG_ENTRY0("TxEgressFifoUncErr", SEES(TX_EGRESS_FIFO_UNC)),
632/*46*/ FLAG_ENTRY0("TxHcrcInsertionErr", SEES(TX_HCRC_INSERTION)),
633/*47*/ FLAG_ENTRY0("TxCreditReturnVLErr", SEES(TX_CREDIT_RETURN_VL)),
634/*48*/ FLAG_ENTRY0("TxLaunchFifo0CorErr", SEES(TX_LAUNCH_FIFO0_COR)),
635/*49*/ FLAG_ENTRY0("TxLaunchFifo1CorErr", SEES(TX_LAUNCH_FIFO1_COR)),
636/*50*/ FLAG_ENTRY0("TxLaunchFifo2CorErr", SEES(TX_LAUNCH_FIFO2_COR)),
637/*51*/ FLAG_ENTRY0("TxLaunchFifo3CorErr", SEES(TX_LAUNCH_FIFO3_COR)),
638/*52*/ FLAG_ENTRY0("TxLaunchFifo4CorErr", SEES(TX_LAUNCH_FIFO4_COR)),
639/*53*/ FLAG_ENTRY0("TxLaunchFifo5CorErr", SEES(TX_LAUNCH_FIFO5_COR)),
640/*54*/ FLAG_ENTRY0("TxLaunchFifo6CorErr", SEES(TX_LAUNCH_FIFO6_COR)),
641/*55*/ FLAG_ENTRY0("TxLaunchFifo7CorErr", SEES(TX_LAUNCH_FIFO7_COR)),
642/*56*/ FLAG_ENTRY0("TxLaunchFifo8CorErr", SEES(TX_LAUNCH_FIFO8_COR)),
643/*57*/ FLAG_ENTRY0("TxCreditOverrunErr", SEES(TX_CREDIT_OVERRUN)),
644/*58*/ FLAG_ENTRY0("TxSbHdrCorErr", SEES(TX_SB_HDR_COR)),
645/*59*/ FLAG_ENTRY0("TxReadSdmaMemoryCorErr", SEES(TX_READ_SDMA_MEMORY_COR)),
646/*60*/ FLAG_ENTRY0("TxReadPioMemoryCorErr", SEES(TX_READ_PIO_MEMORY_COR)),
647/*61*/ FLAG_ENTRY0("TxEgressFifoCorErr", SEES(TX_EGRESS_FIFO_COR)),
648/*62*/ FLAG_ENTRY0("TxReadSdmaMemoryCsrUncErr",
649 SEES(TX_READ_SDMA_MEMORY_CSR_UNC)),
650/*63*/ FLAG_ENTRY0("TxReadPioMemoryCsrUncErr",
651 SEES(TX_READ_PIO_MEMORY_CSR_UNC)),
652};
653
654/*
655 * TXE Egress Error Info flags
656 */
657#define SEEI(text) SEND_EGRESS_ERR_INFO_##text##_ERR_SMASK
658static struct flag_table egress_err_info_flags[] = {
659/* 0*/ FLAG_ENTRY0("Reserved", 0ull),
660/* 1*/ FLAG_ENTRY0("VLErr", SEEI(VL)),
661/* 2*/ FLAG_ENTRY0("JobKeyErr", SEEI(JOB_KEY)),
662/* 3*/ FLAG_ENTRY0("JobKeyErr", SEEI(JOB_KEY)),
663/* 4*/ FLAG_ENTRY0("PartitionKeyErr", SEEI(PARTITION_KEY)),
664/* 5*/ FLAG_ENTRY0("SLIDErr", SEEI(SLID)),
665/* 6*/ FLAG_ENTRY0("OpcodeErr", SEEI(OPCODE)),
666/* 7*/ FLAG_ENTRY0("VLMappingErr", SEEI(VL_MAPPING)),
667/* 8*/ FLAG_ENTRY0("RawErr", SEEI(RAW)),
668/* 9*/ FLAG_ENTRY0("RawIPv6Err", SEEI(RAW_IPV6)),
669/*10*/ FLAG_ENTRY0("GRHErr", SEEI(GRH)),
670/*11*/ FLAG_ENTRY0("BypassErr", SEEI(BYPASS)),
671/*12*/ FLAG_ENTRY0("KDETHPacketsErr", SEEI(KDETH_PACKETS)),
672/*13*/ FLAG_ENTRY0("NonKDETHPacketsErr", SEEI(NON_KDETH_PACKETS)),
673/*14*/ FLAG_ENTRY0("TooSmallIBPacketsErr", SEEI(TOO_SMALL_IB_PACKETS)),
674/*15*/ FLAG_ENTRY0("TooSmallBypassPacketsErr", SEEI(TOO_SMALL_BYPASS_PACKETS)),
675/*16*/ FLAG_ENTRY0("PbcTestErr", SEEI(PBC_TEST)),
676/*17*/ FLAG_ENTRY0("BadPktLenErr", SEEI(BAD_PKT_LEN)),
677/*18*/ FLAG_ENTRY0("TooLongIBPacketErr", SEEI(TOO_LONG_IB_PACKET)),
678/*19*/ FLAG_ENTRY0("TooLongBypassPacketsErr", SEEI(TOO_LONG_BYPASS_PACKETS)),
679/*20*/ FLAG_ENTRY0("PbcStaticRateControlErr", SEEI(PBC_STATIC_RATE_CONTROL)),
680/*21*/ FLAG_ENTRY0("BypassBadPktLenErr", SEEI(BAD_PKT_LEN)),
681};
682
683/* TXE Egress errors that cause an SPC freeze */
684#define ALL_TXE_EGRESS_FREEZE_ERR \
685 (SEES(TX_EGRESS_FIFO_UNDERRUN_OR_PARITY) \
686 | SEES(TX_PIO_LAUNCH_INTF_PARITY) \
687 | SEES(TX_SDMA_LAUNCH_INTF_PARITY) \
688 | SEES(TX_SBRD_CTL_STATE_MACHINE_PARITY) \
689 | SEES(TX_LAUNCH_CSR_PARITY) \
690 | SEES(TX_SBRD_CTL_CSR_PARITY) \
691 | SEES(TX_CONFIG_PARITY) \
692 | SEES(TX_LAUNCH_FIFO0_UNC_OR_PARITY) \
693 | SEES(TX_LAUNCH_FIFO1_UNC_OR_PARITY) \
694 | SEES(TX_LAUNCH_FIFO2_UNC_OR_PARITY) \
695 | SEES(TX_LAUNCH_FIFO3_UNC_OR_PARITY) \
696 | SEES(TX_LAUNCH_FIFO4_UNC_OR_PARITY) \
697 | SEES(TX_LAUNCH_FIFO5_UNC_OR_PARITY) \
698 | SEES(TX_LAUNCH_FIFO6_UNC_OR_PARITY) \
699 | SEES(TX_LAUNCH_FIFO7_UNC_OR_PARITY) \
700 | SEES(TX_LAUNCH_FIFO8_UNC_OR_PARITY) \
701 | SEES(TX_CREDIT_RETURN_PARITY))
702
703/*
704 * TXE Send error flags
705 */
706#define SES(name) SEND_ERR_STATUS_SEND_##name##_ERR_SMASK
707static struct flag_table send_err_status_flags[] = {
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500708/* 0*/ FLAG_ENTRY0("SendCsrParityErr", SES(CSR_PARITY)),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400709/* 1*/ FLAG_ENTRY0("SendCsrReadBadAddrErr", SES(CSR_READ_BAD_ADDR)),
710/* 2*/ FLAG_ENTRY0("SendCsrWriteBadAddrErr", SES(CSR_WRITE_BAD_ADDR))
711};
712
713/*
714 * TXE Send Context Error flags and consequences
715 */
716static struct flag_table sc_err_status_flags[] = {
717/* 0*/ FLAG_ENTRY("InconsistentSop",
718 SEC_PACKET_DROPPED | SEC_SC_HALTED,
719 SEND_CTXT_ERR_STATUS_PIO_INCONSISTENT_SOP_ERR_SMASK),
720/* 1*/ FLAG_ENTRY("DisallowedPacket",
721 SEC_PACKET_DROPPED | SEC_SC_HALTED,
722 SEND_CTXT_ERR_STATUS_PIO_DISALLOWED_PACKET_ERR_SMASK),
723/* 2*/ FLAG_ENTRY("WriteCrossesBoundary",
724 SEC_WRITE_DROPPED | SEC_SC_HALTED,
725 SEND_CTXT_ERR_STATUS_PIO_WRITE_CROSSES_BOUNDARY_ERR_SMASK),
726/* 3*/ FLAG_ENTRY("WriteOverflow",
727 SEC_WRITE_DROPPED | SEC_SC_HALTED,
728 SEND_CTXT_ERR_STATUS_PIO_WRITE_OVERFLOW_ERR_SMASK),
729/* 4*/ FLAG_ENTRY("WriteOutOfBounds",
730 SEC_WRITE_DROPPED | SEC_SC_HALTED,
731 SEND_CTXT_ERR_STATUS_PIO_WRITE_OUT_OF_BOUNDS_ERR_SMASK),
732/* 5-63 reserved*/
733};
734
735/*
736 * RXE Receive Error flags
737 */
738#define RXES(name) RCV_ERR_STATUS_RX_##name##_ERR_SMASK
739static struct flag_table rxe_err_status_flags[] = {
740/* 0*/ FLAG_ENTRY0("RxDmaCsrCorErr", RXES(DMA_CSR_COR)),
741/* 1*/ FLAG_ENTRY0("RxDcIntfParityErr", RXES(DC_INTF_PARITY)),
742/* 2*/ FLAG_ENTRY0("RxRcvHdrUncErr", RXES(RCV_HDR_UNC)),
743/* 3*/ FLAG_ENTRY0("RxRcvHdrCorErr", RXES(RCV_HDR_COR)),
744/* 4*/ FLAG_ENTRY0("RxRcvDataUncErr", RXES(RCV_DATA_UNC)),
745/* 5*/ FLAG_ENTRY0("RxRcvDataCorErr", RXES(RCV_DATA_COR)),
746/* 6*/ FLAG_ENTRY0("RxRcvQpMapTableUncErr", RXES(RCV_QP_MAP_TABLE_UNC)),
747/* 7*/ FLAG_ENTRY0("RxRcvQpMapTableCorErr", RXES(RCV_QP_MAP_TABLE_COR)),
748/* 8*/ FLAG_ENTRY0("RxRcvCsrParityErr", RXES(RCV_CSR_PARITY)),
749/* 9*/ FLAG_ENTRY0("RxDcSopEopParityErr", RXES(DC_SOP_EOP_PARITY)),
750/*10*/ FLAG_ENTRY0("RxDmaFlagUncErr", RXES(DMA_FLAG_UNC)),
751/*11*/ FLAG_ENTRY0("RxDmaFlagCorErr", RXES(DMA_FLAG_COR)),
752/*12*/ FLAG_ENTRY0("RxRcvFsmEncodingErr", RXES(RCV_FSM_ENCODING)),
753/*13*/ FLAG_ENTRY0("RxRbufFreeListUncErr", RXES(RBUF_FREE_LIST_UNC)),
754/*14*/ FLAG_ENTRY0("RxRbufFreeListCorErr", RXES(RBUF_FREE_LIST_COR)),
755/*15*/ FLAG_ENTRY0("RxRbufLookupDesRegUncErr", RXES(RBUF_LOOKUP_DES_REG_UNC)),
756/*16*/ FLAG_ENTRY0("RxRbufLookupDesRegUncCorErr",
757 RXES(RBUF_LOOKUP_DES_REG_UNC_COR)),
758/*17*/ FLAG_ENTRY0("RxRbufLookupDesUncErr", RXES(RBUF_LOOKUP_DES_UNC)),
759/*18*/ FLAG_ENTRY0("RxRbufLookupDesCorErr", RXES(RBUF_LOOKUP_DES_COR)),
760/*19*/ FLAG_ENTRY0("RxRbufBlockListReadUncErr",
761 RXES(RBUF_BLOCK_LIST_READ_UNC)),
762/*20*/ FLAG_ENTRY0("RxRbufBlockListReadCorErr",
763 RXES(RBUF_BLOCK_LIST_READ_COR)),
764/*21*/ FLAG_ENTRY0("RxRbufCsrQHeadBufNumParityErr",
765 RXES(RBUF_CSR_QHEAD_BUF_NUM_PARITY)),
766/*22*/ FLAG_ENTRY0("RxRbufCsrQEntCntParityErr",
767 RXES(RBUF_CSR_QENT_CNT_PARITY)),
768/*23*/ FLAG_ENTRY0("RxRbufCsrQNextBufParityErr",
769 RXES(RBUF_CSR_QNEXT_BUF_PARITY)),
770/*24*/ FLAG_ENTRY0("RxRbufCsrQVldBitParityErr",
771 RXES(RBUF_CSR_QVLD_BIT_PARITY)),
772/*25*/ FLAG_ENTRY0("RxRbufCsrQHdPtrParityErr", RXES(RBUF_CSR_QHD_PTR_PARITY)),
773/*26*/ FLAG_ENTRY0("RxRbufCsrQTlPtrParityErr", RXES(RBUF_CSR_QTL_PTR_PARITY)),
774/*27*/ FLAG_ENTRY0("RxRbufCsrQNumOfPktParityErr",
775 RXES(RBUF_CSR_QNUM_OF_PKT_PARITY)),
776/*28*/ FLAG_ENTRY0("RxRbufCsrQEOPDWParityErr", RXES(RBUF_CSR_QEOPDW_PARITY)),
777/*29*/ FLAG_ENTRY0("RxRbufCtxIdParityErr", RXES(RBUF_CTX_ID_PARITY)),
778/*30*/ FLAG_ENTRY0("RxRBufBadLookupErr", RXES(RBUF_BAD_LOOKUP)),
779/*31*/ FLAG_ENTRY0("RxRbufFullErr", RXES(RBUF_FULL)),
780/*32*/ FLAG_ENTRY0("RxRbufEmptyErr", RXES(RBUF_EMPTY)),
781/*33*/ FLAG_ENTRY0("RxRbufFlRdAddrParityErr", RXES(RBUF_FL_RD_ADDR_PARITY)),
782/*34*/ FLAG_ENTRY0("RxRbufFlWrAddrParityErr", RXES(RBUF_FL_WR_ADDR_PARITY)),
783/*35*/ FLAG_ENTRY0("RxRbufFlInitdoneParityErr",
784 RXES(RBUF_FL_INITDONE_PARITY)),
785/*36*/ FLAG_ENTRY0("RxRbufFlInitWrAddrParityErr",
786 RXES(RBUF_FL_INIT_WR_ADDR_PARITY)),
787/*37*/ FLAG_ENTRY0("RxRbufNextFreeBufUncErr", RXES(RBUF_NEXT_FREE_BUF_UNC)),
788/*38*/ FLAG_ENTRY0("RxRbufNextFreeBufCorErr", RXES(RBUF_NEXT_FREE_BUF_COR)),
789/*39*/ FLAG_ENTRY0("RxLookupDesPart1UncErr", RXES(LOOKUP_DES_PART1_UNC)),
790/*40*/ FLAG_ENTRY0("RxLookupDesPart1UncCorErr",
791 RXES(LOOKUP_DES_PART1_UNC_COR)),
792/*41*/ FLAG_ENTRY0("RxLookupDesPart2ParityErr",
793 RXES(LOOKUP_DES_PART2_PARITY)),
794/*42*/ FLAG_ENTRY0("RxLookupRcvArrayUncErr", RXES(LOOKUP_RCV_ARRAY_UNC)),
795/*43*/ FLAG_ENTRY0("RxLookupRcvArrayCorErr", RXES(LOOKUP_RCV_ARRAY_COR)),
796/*44*/ FLAG_ENTRY0("RxLookupCsrParityErr", RXES(LOOKUP_CSR_PARITY)),
797/*45*/ FLAG_ENTRY0("RxHqIntrCsrParityErr", RXES(HQ_INTR_CSR_PARITY)),
798/*46*/ FLAG_ENTRY0("RxHqIntrFsmErr", RXES(HQ_INTR_FSM)),
799/*47*/ FLAG_ENTRY0("RxRbufDescPart1UncErr", RXES(RBUF_DESC_PART1_UNC)),
800/*48*/ FLAG_ENTRY0("RxRbufDescPart1CorErr", RXES(RBUF_DESC_PART1_COR)),
801/*49*/ FLAG_ENTRY0("RxRbufDescPart2UncErr", RXES(RBUF_DESC_PART2_UNC)),
802/*50*/ FLAG_ENTRY0("RxRbufDescPart2CorErr", RXES(RBUF_DESC_PART2_COR)),
803/*51*/ FLAG_ENTRY0("RxDmaHdrFifoRdUncErr", RXES(DMA_HDR_FIFO_RD_UNC)),
804/*52*/ FLAG_ENTRY0("RxDmaHdrFifoRdCorErr", RXES(DMA_HDR_FIFO_RD_COR)),
805/*53*/ FLAG_ENTRY0("RxDmaDataFifoRdUncErr", RXES(DMA_DATA_FIFO_RD_UNC)),
806/*54*/ FLAG_ENTRY0("RxDmaDataFifoRdCorErr", RXES(DMA_DATA_FIFO_RD_COR)),
807/*55*/ FLAG_ENTRY0("RxRbufDataUncErr", RXES(RBUF_DATA_UNC)),
808/*56*/ FLAG_ENTRY0("RxRbufDataCorErr", RXES(RBUF_DATA_COR)),
809/*57*/ FLAG_ENTRY0("RxDmaCsrParityErr", RXES(DMA_CSR_PARITY)),
810/*58*/ FLAG_ENTRY0("RxDmaEqFsmEncodingErr", RXES(DMA_EQ_FSM_ENCODING)),
811/*59*/ FLAG_ENTRY0("RxDmaDqFsmEncodingErr", RXES(DMA_DQ_FSM_ENCODING)),
812/*60*/ FLAG_ENTRY0("RxDmaCsrUncErr", RXES(DMA_CSR_UNC)),
813/*61*/ FLAG_ENTRY0("RxCsrReadBadAddrErr", RXES(CSR_READ_BAD_ADDR)),
814/*62*/ FLAG_ENTRY0("RxCsrWriteBadAddrErr", RXES(CSR_WRITE_BAD_ADDR)),
815/*63*/ FLAG_ENTRY0("RxCsrParityErr", RXES(CSR_PARITY))
816};
817
818/* RXE errors that will trigger an SPC freeze */
819#define ALL_RXE_FREEZE_ERR \
820 (RCV_ERR_STATUS_RX_RCV_QP_MAP_TABLE_UNC_ERR_SMASK \
821 | RCV_ERR_STATUS_RX_RCV_CSR_PARITY_ERR_SMASK \
822 | RCV_ERR_STATUS_RX_DMA_FLAG_UNC_ERR_SMASK \
823 | RCV_ERR_STATUS_RX_RCV_FSM_ENCODING_ERR_SMASK \
824 | RCV_ERR_STATUS_RX_RBUF_FREE_LIST_UNC_ERR_SMASK \
825 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_REG_UNC_ERR_SMASK \
826 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_REG_UNC_COR_ERR_SMASK \
827 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_UNC_ERR_SMASK \
828 | RCV_ERR_STATUS_RX_RBUF_BLOCK_LIST_READ_UNC_ERR_SMASK \
829 | RCV_ERR_STATUS_RX_RBUF_CSR_QHEAD_BUF_NUM_PARITY_ERR_SMASK \
830 | RCV_ERR_STATUS_RX_RBUF_CSR_QENT_CNT_PARITY_ERR_SMASK \
831 | RCV_ERR_STATUS_RX_RBUF_CSR_QNEXT_BUF_PARITY_ERR_SMASK \
832 | RCV_ERR_STATUS_RX_RBUF_CSR_QVLD_BIT_PARITY_ERR_SMASK \
833 | RCV_ERR_STATUS_RX_RBUF_CSR_QHD_PTR_PARITY_ERR_SMASK \
834 | RCV_ERR_STATUS_RX_RBUF_CSR_QTL_PTR_PARITY_ERR_SMASK \
835 | RCV_ERR_STATUS_RX_RBUF_CSR_QNUM_OF_PKT_PARITY_ERR_SMASK \
836 | RCV_ERR_STATUS_RX_RBUF_CSR_QEOPDW_PARITY_ERR_SMASK \
837 | RCV_ERR_STATUS_RX_RBUF_CTX_ID_PARITY_ERR_SMASK \
838 | RCV_ERR_STATUS_RX_RBUF_BAD_LOOKUP_ERR_SMASK \
839 | RCV_ERR_STATUS_RX_RBUF_FULL_ERR_SMASK \
840 | RCV_ERR_STATUS_RX_RBUF_EMPTY_ERR_SMASK \
841 | RCV_ERR_STATUS_RX_RBUF_FL_RD_ADDR_PARITY_ERR_SMASK \
842 | RCV_ERR_STATUS_RX_RBUF_FL_WR_ADDR_PARITY_ERR_SMASK \
843 | RCV_ERR_STATUS_RX_RBUF_FL_INITDONE_PARITY_ERR_SMASK \
844 | RCV_ERR_STATUS_RX_RBUF_FL_INIT_WR_ADDR_PARITY_ERR_SMASK \
845 | RCV_ERR_STATUS_RX_RBUF_NEXT_FREE_BUF_UNC_ERR_SMASK \
846 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART1_UNC_ERR_SMASK \
847 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART1_UNC_COR_ERR_SMASK \
848 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART2_PARITY_ERR_SMASK \
849 | RCV_ERR_STATUS_RX_LOOKUP_RCV_ARRAY_UNC_ERR_SMASK \
850 | RCV_ERR_STATUS_RX_LOOKUP_CSR_PARITY_ERR_SMASK \
851 | RCV_ERR_STATUS_RX_HQ_INTR_CSR_PARITY_ERR_SMASK \
852 | RCV_ERR_STATUS_RX_HQ_INTR_FSM_ERR_SMASK \
853 | RCV_ERR_STATUS_RX_RBUF_DESC_PART1_UNC_ERR_SMASK \
854 | RCV_ERR_STATUS_RX_RBUF_DESC_PART1_COR_ERR_SMASK \
855 | RCV_ERR_STATUS_RX_RBUF_DESC_PART2_UNC_ERR_SMASK \
856 | RCV_ERR_STATUS_RX_DMA_HDR_FIFO_RD_UNC_ERR_SMASK \
857 | RCV_ERR_STATUS_RX_DMA_DATA_FIFO_RD_UNC_ERR_SMASK \
858 | RCV_ERR_STATUS_RX_RBUF_DATA_UNC_ERR_SMASK \
859 | RCV_ERR_STATUS_RX_DMA_CSR_PARITY_ERR_SMASK \
860 | RCV_ERR_STATUS_RX_DMA_EQ_FSM_ENCODING_ERR_SMASK \
861 | RCV_ERR_STATUS_RX_DMA_DQ_FSM_ENCODING_ERR_SMASK \
862 | RCV_ERR_STATUS_RX_DMA_CSR_UNC_ERR_SMASK \
863 | RCV_ERR_STATUS_RX_CSR_PARITY_ERR_SMASK)
864
865#define RXE_FREEZE_ABORT_MASK \
866 (RCV_ERR_STATUS_RX_DMA_CSR_UNC_ERR_SMASK | \
867 RCV_ERR_STATUS_RX_DMA_HDR_FIFO_RD_UNC_ERR_SMASK | \
868 RCV_ERR_STATUS_RX_DMA_DATA_FIFO_RD_UNC_ERR_SMASK)
869
870/*
871 * DCC Error Flags
872 */
873#define DCCE(name) DCC_ERR_FLG_##name##_SMASK
874static struct flag_table dcc_err_flags[] = {
875 FLAG_ENTRY0("bad_l2_err", DCCE(BAD_L2_ERR)),
876 FLAG_ENTRY0("bad_sc_err", DCCE(BAD_SC_ERR)),
877 FLAG_ENTRY0("bad_mid_tail_err", DCCE(BAD_MID_TAIL_ERR)),
878 FLAG_ENTRY0("bad_preemption_err", DCCE(BAD_PREEMPTION_ERR)),
879 FLAG_ENTRY0("preemption_err", DCCE(PREEMPTION_ERR)),
880 FLAG_ENTRY0("preemptionvl15_err", DCCE(PREEMPTIONVL15_ERR)),
881 FLAG_ENTRY0("bad_vl_marker_err", DCCE(BAD_VL_MARKER_ERR)),
882 FLAG_ENTRY0("bad_dlid_target_err", DCCE(BAD_DLID_TARGET_ERR)),
883 FLAG_ENTRY0("bad_lver_err", DCCE(BAD_LVER_ERR)),
884 FLAG_ENTRY0("uncorrectable_err", DCCE(UNCORRECTABLE_ERR)),
885 FLAG_ENTRY0("bad_crdt_ack_err", DCCE(BAD_CRDT_ACK_ERR)),
886 FLAG_ENTRY0("unsup_pkt_type", DCCE(UNSUP_PKT_TYPE)),
887 FLAG_ENTRY0("bad_ctrl_flit_err", DCCE(BAD_CTRL_FLIT_ERR)),
888 FLAG_ENTRY0("event_cntr_parity_err", DCCE(EVENT_CNTR_PARITY_ERR)),
889 FLAG_ENTRY0("event_cntr_rollover_err", DCCE(EVENT_CNTR_ROLLOVER_ERR)),
890 FLAG_ENTRY0("link_err", DCCE(LINK_ERR)),
891 FLAG_ENTRY0("misc_cntr_rollover_err", DCCE(MISC_CNTR_ROLLOVER_ERR)),
892 FLAG_ENTRY0("bad_ctrl_dist_err", DCCE(BAD_CTRL_DIST_ERR)),
893 FLAG_ENTRY0("bad_tail_dist_err", DCCE(BAD_TAIL_DIST_ERR)),
894 FLAG_ENTRY0("bad_head_dist_err", DCCE(BAD_HEAD_DIST_ERR)),
895 FLAG_ENTRY0("nonvl15_state_err", DCCE(NONVL15_STATE_ERR)),
896 FLAG_ENTRY0("vl15_multi_err", DCCE(VL15_MULTI_ERR)),
897 FLAG_ENTRY0("bad_pkt_length_err", DCCE(BAD_PKT_LENGTH_ERR)),
898 FLAG_ENTRY0("unsup_vl_err", DCCE(UNSUP_VL_ERR)),
899 FLAG_ENTRY0("perm_nvl15_err", DCCE(PERM_NVL15_ERR)),
900 FLAG_ENTRY0("slid_zero_err", DCCE(SLID_ZERO_ERR)),
901 FLAG_ENTRY0("dlid_zero_err", DCCE(DLID_ZERO_ERR)),
902 FLAG_ENTRY0("length_mtu_err", DCCE(LENGTH_MTU_ERR)),
903 FLAG_ENTRY0("rx_early_drop_err", DCCE(RX_EARLY_DROP_ERR)),
904 FLAG_ENTRY0("late_short_err", DCCE(LATE_SHORT_ERR)),
905 FLAG_ENTRY0("late_long_err", DCCE(LATE_LONG_ERR)),
906 FLAG_ENTRY0("late_ebp_err", DCCE(LATE_EBP_ERR)),
907 FLAG_ENTRY0("fpe_tx_fifo_ovflw_err", DCCE(FPE_TX_FIFO_OVFLW_ERR)),
908 FLAG_ENTRY0("fpe_tx_fifo_unflw_err", DCCE(FPE_TX_FIFO_UNFLW_ERR)),
909 FLAG_ENTRY0("csr_access_blocked_host", DCCE(CSR_ACCESS_BLOCKED_HOST)),
910 FLAG_ENTRY0("csr_access_blocked_uc", DCCE(CSR_ACCESS_BLOCKED_UC)),
911 FLAG_ENTRY0("tx_ctrl_parity_err", DCCE(TX_CTRL_PARITY_ERR)),
912 FLAG_ENTRY0("tx_ctrl_parity_mbe_err", DCCE(TX_CTRL_PARITY_MBE_ERR)),
913 FLAG_ENTRY0("tx_sc_parity_err", DCCE(TX_SC_PARITY_ERR)),
914 FLAG_ENTRY0("rx_ctrl_parity_mbe_err", DCCE(RX_CTRL_PARITY_MBE_ERR)),
915 FLAG_ENTRY0("csr_parity_err", DCCE(CSR_PARITY_ERR)),
916 FLAG_ENTRY0("csr_inval_addr", DCCE(CSR_INVAL_ADDR)),
917 FLAG_ENTRY0("tx_byte_shft_parity_err", DCCE(TX_BYTE_SHFT_PARITY_ERR)),
918 FLAG_ENTRY0("rx_byte_shft_parity_err", DCCE(RX_BYTE_SHFT_PARITY_ERR)),
919 FLAG_ENTRY0("fmconfig_err", DCCE(FMCONFIG_ERR)),
920 FLAG_ENTRY0("rcvport_err", DCCE(RCVPORT_ERR)),
921};
922
923/*
924 * LCB error flags
925 */
926#define LCBE(name) DC_LCB_ERR_FLG_##name##_SMASK
927static struct flag_table lcb_err_flags[] = {
928/* 0*/ FLAG_ENTRY0("CSR_PARITY_ERR", LCBE(CSR_PARITY_ERR)),
929/* 1*/ FLAG_ENTRY0("INVALID_CSR_ADDR", LCBE(INVALID_CSR_ADDR)),
930/* 2*/ FLAG_ENTRY0("RST_FOR_FAILED_DESKEW", LCBE(RST_FOR_FAILED_DESKEW)),
931/* 3*/ FLAG_ENTRY0("ALL_LNS_FAILED_REINIT_TEST",
932 LCBE(ALL_LNS_FAILED_REINIT_TEST)),
933/* 4*/ FLAG_ENTRY0("LOST_REINIT_STALL_OR_TOS", LCBE(LOST_REINIT_STALL_OR_TOS)),
934/* 5*/ FLAG_ENTRY0("TX_LESS_THAN_FOUR_LNS", LCBE(TX_LESS_THAN_FOUR_LNS)),
935/* 6*/ FLAG_ENTRY0("RX_LESS_THAN_FOUR_LNS", LCBE(RX_LESS_THAN_FOUR_LNS)),
936/* 7*/ FLAG_ENTRY0("SEQ_CRC_ERR", LCBE(SEQ_CRC_ERR)),
937/* 8*/ FLAG_ENTRY0("REINIT_FROM_PEER", LCBE(REINIT_FROM_PEER)),
938/* 9*/ FLAG_ENTRY0("REINIT_FOR_LN_DEGRADE", LCBE(REINIT_FOR_LN_DEGRADE)),
939/*10*/ FLAG_ENTRY0("CRC_ERR_CNT_HIT_LIMIT", LCBE(CRC_ERR_CNT_HIT_LIMIT)),
940/*11*/ FLAG_ENTRY0("RCLK_STOPPED", LCBE(RCLK_STOPPED)),
941/*12*/ FLAG_ENTRY0("UNEXPECTED_REPLAY_MARKER", LCBE(UNEXPECTED_REPLAY_MARKER)),
942/*13*/ FLAG_ENTRY0("UNEXPECTED_ROUND_TRIP_MARKER",
943 LCBE(UNEXPECTED_ROUND_TRIP_MARKER)),
944/*14*/ FLAG_ENTRY0("ILLEGAL_NULL_LTP", LCBE(ILLEGAL_NULL_LTP)),
945/*15*/ FLAG_ENTRY0("ILLEGAL_FLIT_ENCODING", LCBE(ILLEGAL_FLIT_ENCODING)),
946/*16*/ FLAG_ENTRY0("FLIT_INPUT_BUF_OFLW", LCBE(FLIT_INPUT_BUF_OFLW)),
947/*17*/ FLAG_ENTRY0("VL_ACK_INPUT_BUF_OFLW", LCBE(VL_ACK_INPUT_BUF_OFLW)),
948/*18*/ FLAG_ENTRY0("VL_ACK_INPUT_PARITY_ERR", LCBE(VL_ACK_INPUT_PARITY_ERR)),
949/*19*/ FLAG_ENTRY0("VL_ACK_INPUT_WRONG_CRC_MODE",
950 LCBE(VL_ACK_INPUT_WRONG_CRC_MODE)),
951/*20*/ FLAG_ENTRY0("FLIT_INPUT_BUF_MBE", LCBE(FLIT_INPUT_BUF_MBE)),
952/*21*/ FLAG_ENTRY0("FLIT_INPUT_BUF_SBE", LCBE(FLIT_INPUT_BUF_SBE)),
953/*22*/ FLAG_ENTRY0("REPLAY_BUF_MBE", LCBE(REPLAY_BUF_MBE)),
954/*23*/ FLAG_ENTRY0("REPLAY_BUF_SBE", LCBE(REPLAY_BUF_SBE)),
955/*24*/ FLAG_ENTRY0("CREDIT_RETURN_FLIT_MBE", LCBE(CREDIT_RETURN_FLIT_MBE)),
956/*25*/ FLAG_ENTRY0("RST_FOR_LINK_TIMEOUT", LCBE(RST_FOR_LINK_TIMEOUT)),
957/*26*/ FLAG_ENTRY0("RST_FOR_INCOMPLT_RND_TRIP",
958 LCBE(RST_FOR_INCOMPLT_RND_TRIP)),
959/*27*/ FLAG_ENTRY0("HOLD_REINIT", LCBE(HOLD_REINIT)),
960/*28*/ FLAG_ENTRY0("NEG_EDGE_LINK_TRANSFER_ACTIVE",
961 LCBE(NEG_EDGE_LINK_TRANSFER_ACTIVE)),
962/*29*/ FLAG_ENTRY0("REDUNDANT_FLIT_PARITY_ERR",
963 LCBE(REDUNDANT_FLIT_PARITY_ERR))
964};
965
966/*
967 * DC8051 Error Flags
968 */
969#define D8E(name) DC_DC8051_ERR_FLG_##name##_SMASK
970static struct flag_table dc8051_err_flags[] = {
971 FLAG_ENTRY0("SET_BY_8051", D8E(SET_BY_8051)),
972 FLAG_ENTRY0("LOST_8051_HEART_BEAT", D8E(LOST_8051_HEART_BEAT)),
973 FLAG_ENTRY0("CRAM_MBE", D8E(CRAM_MBE)),
974 FLAG_ENTRY0("CRAM_SBE", D8E(CRAM_SBE)),
975 FLAG_ENTRY0("DRAM_MBE", D8E(DRAM_MBE)),
976 FLAG_ENTRY0("DRAM_SBE", D8E(DRAM_SBE)),
977 FLAG_ENTRY0("IRAM_MBE", D8E(IRAM_MBE)),
978 FLAG_ENTRY0("IRAM_SBE", D8E(IRAM_SBE)),
979 FLAG_ENTRY0("UNMATCHED_SECURE_MSG_ACROSS_BCC_LANES",
Jubin John17fb4f22016-02-14 20:21:52 -0800980 D8E(UNMATCHED_SECURE_MSG_ACROSS_BCC_LANES)),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400981 FLAG_ENTRY0("INVALID_CSR_ADDR", D8E(INVALID_CSR_ADDR)),
982};
983
984/*
985 * DC8051 Information Error flags
986 *
987 * Flags in DC8051_DBG_ERR_INFO_SET_BY_8051.ERROR field.
988 */
989static struct flag_table dc8051_info_err_flags[] = {
990 FLAG_ENTRY0("Spico ROM check failed", SPICO_ROM_FAILED),
991 FLAG_ENTRY0("Unknown frame received", UNKNOWN_FRAME),
992 FLAG_ENTRY0("Target BER not met", TARGET_BER_NOT_MET),
993 FLAG_ENTRY0("Serdes internal loopback failure",
Jubin John17fb4f22016-02-14 20:21:52 -0800994 FAILED_SERDES_INTERNAL_LOOPBACK),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400995 FLAG_ENTRY0("Failed SerDes init", FAILED_SERDES_INIT),
996 FLAG_ENTRY0("Failed LNI(Polling)", FAILED_LNI_POLLING),
997 FLAG_ENTRY0("Failed LNI(Debounce)", FAILED_LNI_DEBOUNCE),
998 FLAG_ENTRY0("Failed LNI(EstbComm)", FAILED_LNI_ESTBCOMM),
999 FLAG_ENTRY0("Failed LNI(OptEq)", FAILED_LNI_OPTEQ),
1000 FLAG_ENTRY0("Failed LNI(VerifyCap_1)", FAILED_LNI_VERIFY_CAP1),
1001 FLAG_ENTRY0("Failed LNI(VerifyCap_2)", FAILED_LNI_VERIFY_CAP2),
Jubin John8fefef12016-03-05 08:50:38 -08001002 FLAG_ENTRY0("Failed LNI(ConfigLT)", FAILED_LNI_CONFIGLT),
Dean Luick50921be2016-09-25 07:41:53 -07001003 FLAG_ENTRY0("Host Handshake Timeout", HOST_HANDSHAKE_TIMEOUT),
1004 FLAG_ENTRY0("External Device Request Timeout",
1005 EXTERNAL_DEVICE_REQ_TIMEOUT),
Mike Marciniszyn77241052015-07-30 15:17:43 -04001006};
1007
1008/*
1009 * DC8051 Information Host Information flags
1010 *
1011 * Flags in DC8051_DBG_ERR_INFO_SET_BY_8051.HOST_MSG field.
1012 */
1013static struct flag_table dc8051_info_host_msg_flags[] = {
1014 FLAG_ENTRY0("Host request done", 0x0001),
Bartlomiej Dudekddbf2ef2017-06-09 15:59:26 -07001015 FLAG_ENTRY0("BC PWR_MGM message", 0x0002),
1016 FLAG_ENTRY0("BC SMA message", 0x0004),
Mike Marciniszyn77241052015-07-30 15:17:43 -04001017 FLAG_ENTRY0("BC Unknown message (BCC)", 0x0008),
1018 FLAG_ENTRY0("BC Unknown message (LCB)", 0x0010),
1019 FLAG_ENTRY0("External device config request", 0x0020),
1020 FLAG_ENTRY0("VerifyCap all frames received", 0x0040),
1021 FLAG_ENTRY0("LinkUp achieved", 0x0080),
1022 FLAG_ENTRY0("Link going down", 0x0100),
Bartlomiej Dudekddbf2ef2017-06-09 15:59:26 -07001023 FLAG_ENTRY0("Link width downgraded", 0x0200),
Mike Marciniszyn77241052015-07-30 15:17:43 -04001024};
1025
Mike Marciniszyn77241052015-07-30 15:17:43 -04001026static u32 encoded_size(u32 size);
1027static u32 chip_to_opa_lstate(struct hfi1_devdata *dd, u32 chip_lstate);
1028static int set_physical_link_state(struct hfi1_devdata *dd, u64 state);
1029static void read_vc_remote_phy(struct hfi1_devdata *dd, u8 *power_management,
1030 u8 *continuous);
1031static void read_vc_remote_fabric(struct hfi1_devdata *dd, u8 *vau, u8 *z,
1032 u8 *vcu, u16 *vl15buf, u8 *crc_sizes);
1033static void read_vc_remote_link_width(struct hfi1_devdata *dd,
1034 u8 *remote_tx_rate, u16 *link_widths);
1035static void read_vc_local_link_width(struct hfi1_devdata *dd, u8 *misc_bits,
1036 u8 *flag_bits, u16 *link_widths);
1037static void read_remote_device_id(struct hfi1_devdata *dd, u16 *device_id,
1038 u8 *device_rev);
1039static void read_mgmt_allowed(struct hfi1_devdata *dd, u8 *mgmt_allowed);
1040static void read_local_lni(struct hfi1_devdata *dd, u8 *enable_lane_rx);
1041static int read_tx_settings(struct hfi1_devdata *dd, u8 *enable_lane_tx,
1042 u8 *tx_polarity_inversion,
1043 u8 *rx_polarity_inversion, u8 *max_rate);
1044static void handle_sdma_eng_err(struct hfi1_devdata *dd,
1045 unsigned int context, u64 err_status);
1046static void handle_qsfp_int(struct hfi1_devdata *dd, u32 source, u64 reg);
1047static void handle_dcc_err(struct hfi1_devdata *dd,
1048 unsigned int context, u64 err_status);
1049static void handle_lcb_err(struct hfi1_devdata *dd,
1050 unsigned int context, u64 err_status);
1051static void handle_8051_interrupt(struct hfi1_devdata *dd, u32 unused, u64 reg);
1052static void handle_cce_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1053static void handle_rxe_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1054static void handle_misc_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1055static void handle_pio_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1056static void handle_sdma_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1057static void handle_egress_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1058static void handle_txe_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001059static void set_partition_keys(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001060static const char *link_state_name(u32 state);
1061static const char *link_state_reason_name(struct hfi1_pportdata *ppd,
1062 u32 state);
1063static int do_8051_command(struct hfi1_devdata *dd, u32 type, u64 in_data,
1064 u64 *out_data);
1065static int read_idle_sma(struct hfi1_devdata *dd, u64 *data);
1066static int thermal_init(struct hfi1_devdata *dd);
1067
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -07001068static void update_statusp(struct hfi1_pportdata *ppd, u32 state);
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -07001069static int wait_phys_link_offline_substates(struct hfi1_pportdata *ppd,
1070 int msecs);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001071static int wait_logical_linkstate(struct hfi1_pportdata *ppd, u32 state,
1072 int msecs);
Jakub Byczkowskid392a672017-08-13 08:08:52 -07001073static void log_state_transition(struct hfi1_pportdata *ppd, u32 state);
1074static void log_physical_state(struct hfi1_pportdata *ppd, u32 state);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -07001075static int wait_physical_linkstate(struct hfi1_pportdata *ppd, u32 state,
1076 int msecs);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001077static void read_planned_down_reason_code(struct hfi1_devdata *dd, u8 *pdrrc);
Dean Luickfeb831d2016-04-14 08:31:36 -07001078static void read_link_down_reason(struct hfi1_devdata *dd, u8 *ldr);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001079static void handle_temp_err(struct hfi1_devdata *dd);
1080static void dc_shutdown(struct hfi1_devdata *dd);
1081static void dc_start(struct hfi1_devdata *dd);
Dean Luick8f000f72016-04-12 11:32:06 -07001082static int qos_rmt_entries(struct hfi1_devdata *dd, unsigned int *mp,
1083 unsigned int *np);
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07001084static void clear_full_mgmt_pkey(struct hfi1_pportdata *ppd);
Dean Luickec8a1422017-03-20 17:24:39 -07001085static int wait_link_transfer_active(struct hfi1_devdata *dd, int wait_ms);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001086static void clear_rsm_rule(struct hfi1_devdata *dd, u8 rule_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001087
1088/*
1089 * Error interrupt table entry. This is used as input to the interrupt
1090 * "clear down" routine used for all second tier error interrupt register.
1091 * Second tier interrupt registers have a single bit representing them
1092 * in the top-level CceIntStatus.
1093 */
1094struct err_reg_info {
1095 u32 status; /* status CSR offset */
1096 u32 clear; /* clear CSR offset */
1097 u32 mask; /* mask CSR offset */
1098 void (*handler)(struct hfi1_devdata *dd, u32 source, u64 reg);
1099 const char *desc;
1100};
1101
1102#define NUM_MISC_ERRS (IS_GENERAL_ERR_END - IS_GENERAL_ERR_START)
1103#define NUM_DC_ERRS (IS_DC_END - IS_DC_START)
1104#define NUM_VARIOUS (IS_VARIOUS_END - IS_VARIOUS_START)
1105
1106/*
1107 * Helpers for building HFI and DC error interrupt table entries. Different
1108 * helpers are needed because of inconsistent register names.
1109 */
1110#define EE(reg, handler, desc) \
1111 { reg##_STATUS, reg##_CLEAR, reg##_MASK, \
1112 handler, desc }
1113#define DC_EE1(reg, handler, desc) \
1114 { reg##_FLG, reg##_FLG_CLR, reg##_FLG_EN, handler, desc }
1115#define DC_EE2(reg, handler, desc) \
1116 { reg##_FLG, reg##_CLR, reg##_EN, handler, desc }
1117
1118/*
1119 * Table of the "misc" grouping of error interrupts. Each entry refers to
1120 * another register containing more information.
1121 */
1122static const struct err_reg_info misc_errs[NUM_MISC_ERRS] = {
1123/* 0*/ EE(CCE_ERR, handle_cce_err, "CceErr"),
1124/* 1*/ EE(RCV_ERR, handle_rxe_err, "RxeErr"),
1125/* 2*/ EE(MISC_ERR, handle_misc_err, "MiscErr"),
1126/* 3*/ { 0, 0, 0, NULL }, /* reserved */
1127/* 4*/ EE(SEND_PIO_ERR, handle_pio_err, "PioErr"),
1128/* 5*/ EE(SEND_DMA_ERR, handle_sdma_err, "SDmaErr"),
1129/* 6*/ EE(SEND_EGRESS_ERR, handle_egress_err, "EgressErr"),
1130/* 7*/ EE(SEND_ERR, handle_txe_err, "TxeErr")
1131 /* the rest are reserved */
1132};
1133
1134/*
1135 * Index into the Various section of the interrupt sources
1136 * corresponding to the Critical Temperature interrupt.
1137 */
1138#define TCRIT_INT_SOURCE 4
1139
1140/*
1141 * SDMA error interrupt entry - refers to another register containing more
1142 * information.
1143 */
1144static const struct err_reg_info sdma_eng_err =
1145 EE(SEND_DMA_ENG_ERR, handle_sdma_eng_err, "SDmaEngErr");
1146
1147static const struct err_reg_info various_err[NUM_VARIOUS] = {
1148/* 0*/ { 0, 0, 0, NULL }, /* PbcInt */
1149/* 1*/ { 0, 0, 0, NULL }, /* GpioAssertInt */
1150/* 2*/ EE(ASIC_QSFP1, handle_qsfp_int, "QSFP1"),
1151/* 3*/ EE(ASIC_QSFP2, handle_qsfp_int, "QSFP2"),
1152/* 4*/ { 0, 0, 0, NULL }, /* TCritInt */
1153 /* rest are reserved */
1154};
1155
1156/*
1157 * The DC encoding of mtu_cap for 10K MTU in the DCC_CFG_PORT_CONFIG
1158 * register can not be derived from the MTU value because 10K is not
1159 * a power of 2. Therefore, we need a constant. Everything else can
1160 * be calculated.
1161 */
1162#define DCC_CFG_PORT_MTU_CAP_10240 7
1163
1164/*
1165 * Table of the DC grouping of error interrupts. Each entry refers to
1166 * another register containing more information.
1167 */
1168static const struct err_reg_info dc_errs[NUM_DC_ERRS] = {
1169/* 0*/ DC_EE1(DCC_ERR, handle_dcc_err, "DCC Err"),
1170/* 1*/ DC_EE2(DC_LCB_ERR, handle_lcb_err, "LCB Err"),
1171/* 2*/ DC_EE2(DC_DC8051_ERR, handle_8051_interrupt, "DC8051 Interrupt"),
1172/* 3*/ /* dc_lbm_int - special, see is_dc_int() */
1173 /* the rest are reserved */
1174};
1175
1176struct cntr_entry {
1177 /*
1178 * counter name
1179 */
1180 char *name;
1181
1182 /*
1183 * csr to read for name (if applicable)
1184 */
1185 u64 csr;
1186
1187 /*
1188 * offset into dd or ppd to store the counter's value
1189 */
1190 int offset;
1191
1192 /*
1193 * flags
1194 */
1195 u8 flags;
1196
1197 /*
1198 * accessor for stat element, context either dd or ppd
1199 */
Jubin John17fb4f22016-02-14 20:21:52 -08001200 u64 (*rw_cntr)(const struct cntr_entry *, void *context, int vl,
1201 int mode, u64 data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001202};
1203
1204#define C_RCV_HDR_OVF_FIRST C_RCV_HDR_OVF_0
1205#define C_RCV_HDR_OVF_LAST C_RCV_HDR_OVF_159
1206
1207#define CNTR_ELEM(name, csr, offset, flags, accessor) \
1208{ \
1209 name, \
1210 csr, \
1211 offset, \
1212 flags, \
1213 accessor \
1214}
1215
1216/* 32bit RXE */
1217#define RXE32_PORT_CNTR_ELEM(name, counter, flags) \
1218CNTR_ELEM(#name, \
1219 (counter * 8 + RCV_COUNTER_ARRAY32), \
1220 0, flags | CNTR_32BIT, \
1221 port_access_u32_csr)
1222
1223#define RXE32_DEV_CNTR_ELEM(name, counter, flags) \
1224CNTR_ELEM(#name, \
1225 (counter * 8 + RCV_COUNTER_ARRAY32), \
1226 0, flags | CNTR_32BIT, \
1227 dev_access_u32_csr)
1228
1229/* 64bit RXE */
1230#define RXE64_PORT_CNTR_ELEM(name, counter, flags) \
1231CNTR_ELEM(#name, \
1232 (counter * 8 + RCV_COUNTER_ARRAY64), \
1233 0, flags, \
1234 port_access_u64_csr)
1235
1236#define RXE64_DEV_CNTR_ELEM(name, counter, flags) \
1237CNTR_ELEM(#name, \
1238 (counter * 8 + RCV_COUNTER_ARRAY64), \
1239 0, flags, \
1240 dev_access_u64_csr)
1241
1242#define OVR_LBL(ctx) C_RCV_HDR_OVF_ ## ctx
1243#define OVR_ELM(ctx) \
1244CNTR_ELEM("RcvHdrOvr" #ctx, \
Jubin John8638b772016-02-14 20:19:24 -08001245 (RCV_HDR_OVFL_CNT + ctx * 0x100), \
Mike Marciniszyn77241052015-07-30 15:17:43 -04001246 0, CNTR_NORMAL, port_access_u64_csr)
1247
1248/* 32bit TXE */
1249#define TXE32_PORT_CNTR_ELEM(name, counter, flags) \
1250CNTR_ELEM(#name, \
1251 (counter * 8 + SEND_COUNTER_ARRAY32), \
1252 0, flags | CNTR_32BIT, \
1253 port_access_u32_csr)
1254
1255/* 64bit TXE */
1256#define TXE64_PORT_CNTR_ELEM(name, counter, flags) \
1257CNTR_ELEM(#name, \
1258 (counter * 8 + SEND_COUNTER_ARRAY64), \
1259 0, flags, \
1260 port_access_u64_csr)
1261
1262# define TX64_DEV_CNTR_ELEM(name, counter, flags) \
1263CNTR_ELEM(#name,\
1264 counter * 8 + SEND_COUNTER_ARRAY64, \
1265 0, \
1266 flags, \
1267 dev_access_u64_csr)
1268
1269/* CCE */
1270#define CCE_PERF_DEV_CNTR_ELEM(name, counter, flags) \
1271CNTR_ELEM(#name, \
1272 (counter * 8 + CCE_COUNTER_ARRAY32), \
1273 0, flags | CNTR_32BIT, \
1274 dev_access_u32_csr)
1275
1276#define CCE_INT_DEV_CNTR_ELEM(name, counter, flags) \
1277CNTR_ELEM(#name, \
1278 (counter * 8 + CCE_INT_COUNTER_ARRAY32), \
1279 0, flags | CNTR_32BIT, \
1280 dev_access_u32_csr)
1281
1282/* DC */
1283#define DC_PERF_CNTR(name, counter, flags) \
1284CNTR_ELEM(#name, \
1285 counter, \
1286 0, \
1287 flags, \
1288 dev_access_u64_csr)
1289
1290#define DC_PERF_CNTR_LCB(name, counter, flags) \
1291CNTR_ELEM(#name, \
1292 counter, \
1293 0, \
1294 flags, \
1295 dc_access_lcb_cntr)
1296
1297/* ibp counters */
1298#define SW_IBP_CNTR(name, cntr) \
1299CNTR_ELEM(#name, \
1300 0, \
1301 0, \
1302 CNTR_SYNTH, \
1303 access_ibp_##cntr)
1304
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001305/**
1306 * hfi_addr_from_offset - return addr for readq/writeq
1307 * @dd - the dd device
1308 * @offset - the offset of the CSR within bar0
1309 *
1310 * This routine selects the appropriate base address
1311 * based on the indicated offset.
1312 */
1313static inline void __iomem *hfi1_addr_from_offset(
1314 const struct hfi1_devdata *dd,
1315 u32 offset)
1316{
1317 if (offset >= dd->base2_start)
1318 return dd->kregbase2 + (offset - dd->base2_start);
1319 return dd->kregbase1 + offset;
1320}
1321
1322/**
1323 * read_csr - read CSR at the indicated offset
1324 * @dd - the dd device
1325 * @offset - the offset of the CSR within bar0
1326 *
1327 * Return: the value read or all FF's if there
1328 * is no mapping
1329 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001330u64 read_csr(const struct hfi1_devdata *dd, u32 offset)
1331{
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001332 if (dd->flags & HFI1_PRESENT)
1333 return readq(hfi1_addr_from_offset(dd, offset));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001334 return -1;
1335}
1336
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001337/**
1338 * write_csr - write CSR at the indicated offset
1339 * @dd - the dd device
1340 * @offset - the offset of the CSR within bar0
1341 * @value - value to write
1342 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001343void write_csr(const struct hfi1_devdata *dd, u32 offset, u64 value)
1344{
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001345 if (dd->flags & HFI1_PRESENT) {
1346 void __iomem *base = hfi1_addr_from_offset(dd, offset);
1347
1348 /* avoid write to RcvArray */
1349 if (WARN_ON(offset >= RCV_ARRAY && offset < dd->base2_start))
1350 return;
1351 writeq(value, base);
1352 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001353}
1354
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001355/**
1356 * get_csr_addr - return te iomem address for offset
1357 * @dd - the dd device
1358 * @offset - the offset of the CSR within bar0
1359 *
1360 * Return: The iomem address to use in subsequent
1361 * writeq/readq operations.
1362 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001363void __iomem *get_csr_addr(
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001364 const struct hfi1_devdata *dd,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001365 u32 offset)
1366{
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001367 if (dd->flags & HFI1_PRESENT)
1368 return hfi1_addr_from_offset(dd, offset);
1369 return NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001370}
1371
1372static inline u64 read_write_csr(const struct hfi1_devdata *dd, u32 csr,
1373 int mode, u64 value)
1374{
1375 u64 ret;
1376
Mike Marciniszyn77241052015-07-30 15:17:43 -04001377 if (mode == CNTR_MODE_R) {
1378 ret = read_csr(dd, csr);
1379 } else if (mode == CNTR_MODE_W) {
1380 write_csr(dd, csr, value);
1381 ret = value;
1382 } else {
1383 dd_dev_err(dd, "Invalid cntr register access mode");
1384 return 0;
1385 }
1386
1387 hfi1_cdbg(CNTR, "csr 0x%x val 0x%llx mode %d", csr, ret, mode);
1388 return ret;
1389}
1390
1391/* Dev Access */
1392static u64 dev_access_u32_csr(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001393 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001394{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301395 struct hfi1_devdata *dd = context;
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001396 u64 csr = entry->csr;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001397
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001398 if (entry->flags & CNTR_SDMA) {
1399 if (vl == CNTR_INVALID_VL)
1400 return 0;
1401 csr += 0x100 * vl;
1402 } else {
1403 if (vl != CNTR_INVALID_VL)
1404 return 0;
1405 }
1406 return read_write_csr(dd, csr, mode, data);
1407}
1408
1409static u64 access_sde_err_cnt(const struct cntr_entry *entry,
1410 void *context, int idx, int mode, u64 data)
1411{
1412 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1413
1414 if (dd->per_sdma && idx < dd->num_sdma)
1415 return dd->per_sdma[idx].err_cnt;
1416 return 0;
1417}
1418
1419static u64 access_sde_int_cnt(const struct cntr_entry *entry,
1420 void *context, int idx, int mode, u64 data)
1421{
1422 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1423
1424 if (dd->per_sdma && idx < dd->num_sdma)
1425 return dd->per_sdma[idx].sdma_int_cnt;
1426 return 0;
1427}
1428
1429static u64 access_sde_idle_int_cnt(const struct cntr_entry *entry,
1430 void *context, int idx, int mode, u64 data)
1431{
1432 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1433
1434 if (dd->per_sdma && idx < dd->num_sdma)
1435 return dd->per_sdma[idx].idle_int_cnt;
1436 return 0;
1437}
1438
1439static u64 access_sde_progress_int_cnt(const struct cntr_entry *entry,
1440 void *context, int idx, int mode,
1441 u64 data)
1442{
1443 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1444
1445 if (dd->per_sdma && idx < dd->num_sdma)
1446 return dd->per_sdma[idx].progress_int_cnt;
1447 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001448}
1449
1450static u64 dev_access_u64_csr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001451 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001452{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301453 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001454
1455 u64 val = 0;
1456 u64 csr = entry->csr;
1457
1458 if (entry->flags & CNTR_VL) {
1459 if (vl == CNTR_INVALID_VL)
1460 return 0;
1461 csr += 8 * vl;
1462 } else {
1463 if (vl != CNTR_INVALID_VL)
1464 return 0;
1465 }
1466
1467 val = read_write_csr(dd, csr, mode, data);
1468 return val;
1469}
1470
1471static u64 dc_access_lcb_cntr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001472 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001473{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301474 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001475 u32 csr = entry->csr;
1476 int ret = 0;
1477
1478 if (vl != CNTR_INVALID_VL)
1479 return 0;
1480 if (mode == CNTR_MODE_R)
1481 ret = read_lcb_csr(dd, csr, &data);
1482 else if (mode == CNTR_MODE_W)
1483 ret = write_lcb_csr(dd, csr, data);
1484
1485 if (ret) {
1486 dd_dev_err(dd, "Could not acquire LCB for counter 0x%x", csr);
1487 return 0;
1488 }
1489
1490 hfi1_cdbg(CNTR, "csr 0x%x val 0x%llx mode %d", csr, data, mode);
1491 return data;
1492}
1493
1494/* Port Access */
1495static u64 port_access_u32_csr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001496 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001497{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301498 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001499
1500 if (vl != CNTR_INVALID_VL)
1501 return 0;
1502 return read_write_csr(ppd->dd, entry->csr, mode, data);
1503}
1504
1505static u64 port_access_u64_csr(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001506 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001507{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301508 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001509 u64 val;
1510 u64 csr = entry->csr;
1511
1512 if (entry->flags & CNTR_VL) {
1513 if (vl == CNTR_INVALID_VL)
1514 return 0;
1515 csr += 8 * vl;
1516 } else {
1517 if (vl != CNTR_INVALID_VL)
1518 return 0;
1519 }
1520 val = read_write_csr(ppd->dd, csr, mode, data);
1521 return val;
1522}
1523
1524/* Software defined */
1525static inline u64 read_write_sw(struct hfi1_devdata *dd, u64 *cntr, int mode,
1526 u64 data)
1527{
1528 u64 ret;
1529
1530 if (mode == CNTR_MODE_R) {
1531 ret = *cntr;
1532 } else if (mode == CNTR_MODE_W) {
1533 *cntr = data;
1534 ret = data;
1535 } else {
1536 dd_dev_err(dd, "Invalid cntr sw access mode");
1537 return 0;
1538 }
1539
1540 hfi1_cdbg(CNTR, "val 0x%llx mode %d", ret, mode);
1541
1542 return ret;
1543}
1544
1545static u64 access_sw_link_dn_cnt(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001546 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001547{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301548 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001549
1550 if (vl != CNTR_INVALID_VL)
1551 return 0;
1552 return read_write_sw(ppd->dd, &ppd->link_downed, mode, data);
1553}
1554
1555static u64 access_sw_link_up_cnt(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001556 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001557{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301558 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001559
1560 if (vl != CNTR_INVALID_VL)
1561 return 0;
1562 return read_write_sw(ppd->dd, &ppd->link_up, mode, data);
1563}
1564
Dean Luick6d014532015-12-01 15:38:23 -05001565static u64 access_sw_unknown_frame_cnt(const struct cntr_entry *entry,
1566 void *context, int vl, int mode,
1567 u64 data)
1568{
1569 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context;
1570
1571 if (vl != CNTR_INVALID_VL)
1572 return 0;
1573 return read_write_sw(ppd->dd, &ppd->unknown_frame_count, mode, data);
1574}
1575
Mike Marciniszyn77241052015-07-30 15:17:43 -04001576static u64 access_sw_xmit_discards(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001577 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001578{
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001579 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context;
1580 u64 zero = 0;
1581 u64 *counter;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001582
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001583 if (vl == CNTR_INVALID_VL)
1584 counter = &ppd->port_xmit_discards;
1585 else if (vl >= 0 && vl < C_VL_COUNT)
1586 counter = &ppd->port_xmit_discards_vl[vl];
1587 else
1588 counter = &zero;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001589
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001590 return read_write_sw(ppd->dd, counter, mode, data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001591}
1592
1593static u64 access_xmit_constraint_errs(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001594 void *context, int vl, int mode,
1595 u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001596{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301597 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001598
1599 if (vl != CNTR_INVALID_VL)
1600 return 0;
1601
1602 return read_write_sw(ppd->dd, &ppd->port_xmit_constraint_errors,
1603 mode, data);
1604}
1605
1606static u64 access_rcv_constraint_errs(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001607 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001608{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301609 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001610
1611 if (vl != CNTR_INVALID_VL)
1612 return 0;
1613
1614 return read_write_sw(ppd->dd, &ppd->port_rcv_constraint_errors,
1615 mode, data);
1616}
1617
1618u64 get_all_cpu_total(u64 __percpu *cntr)
1619{
1620 int cpu;
1621 u64 counter = 0;
1622
1623 for_each_possible_cpu(cpu)
1624 counter += *per_cpu_ptr(cntr, cpu);
1625 return counter;
1626}
1627
1628static u64 read_write_cpu(struct hfi1_devdata *dd, u64 *z_val,
1629 u64 __percpu *cntr,
1630 int vl, int mode, u64 data)
1631{
Mike Marciniszyn77241052015-07-30 15:17:43 -04001632 u64 ret = 0;
1633
1634 if (vl != CNTR_INVALID_VL)
1635 return 0;
1636
1637 if (mode == CNTR_MODE_R) {
1638 ret = get_all_cpu_total(cntr) - *z_val;
1639 } else if (mode == CNTR_MODE_W) {
1640 /* A write can only zero the counter */
1641 if (data == 0)
1642 *z_val = get_all_cpu_total(cntr);
1643 else
1644 dd_dev_err(dd, "Per CPU cntrs can only be zeroed");
1645 } else {
1646 dd_dev_err(dd, "Invalid cntr sw cpu access mode");
1647 return 0;
1648 }
1649
1650 return ret;
1651}
1652
1653static u64 access_sw_cpu_intr(const struct cntr_entry *entry,
1654 void *context, int vl, int mode, u64 data)
1655{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301656 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001657
1658 return read_write_cpu(dd, &dd->z_int_counter, dd->int_counter, vl,
1659 mode, data);
1660}
1661
1662static u64 access_sw_cpu_rcv_limit(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001663 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001664{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301665 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001666
1667 return read_write_cpu(dd, &dd->z_rcv_limit, dd->rcv_limit, vl,
1668 mode, data);
1669}
1670
1671static u64 access_sw_pio_wait(const struct cntr_entry *entry,
1672 void *context, int vl, int mode, u64 data)
1673{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301674 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001675
1676 return dd->verbs_dev.n_piowait;
1677}
1678
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001679static u64 access_sw_pio_drain(const struct cntr_entry *entry,
1680 void *context, int vl, int mode, u64 data)
1681{
1682 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1683
1684 return dd->verbs_dev.n_piodrain;
1685}
1686
Mike Marciniszyn77241052015-07-30 15:17:43 -04001687static u64 access_sw_vtx_wait(const struct cntr_entry *entry,
1688 void *context, int vl, int mode, u64 data)
1689{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301690 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001691
1692 return dd->verbs_dev.n_txwait;
1693}
1694
1695static u64 access_sw_kmem_wait(const struct cntr_entry *entry,
1696 void *context, int vl, int mode, u64 data)
1697{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301698 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001699
1700 return dd->verbs_dev.n_kmem_wait;
1701}
1702
Dean Luickb4219222015-10-26 10:28:35 -04001703static u64 access_sw_send_schedule(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001704 void *context, int vl, int mode, u64 data)
Dean Luickb4219222015-10-26 10:28:35 -04001705{
1706 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1707
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001708 return read_write_cpu(dd, &dd->z_send_schedule, dd->send_schedule, vl,
1709 mode, data);
Dean Luickb4219222015-10-26 10:28:35 -04001710}
1711
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001712/* Software counters for the error status bits within MISC_ERR_STATUS */
1713static u64 access_misc_pll_lock_fail_err_cnt(const struct cntr_entry *entry,
1714 void *context, int vl, int mode,
1715 u64 data)
1716{
1717 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1718
1719 return dd->misc_err_status_cnt[12];
1720}
1721
1722static u64 access_misc_mbist_fail_err_cnt(const struct cntr_entry *entry,
1723 void *context, int vl, int mode,
1724 u64 data)
1725{
1726 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1727
1728 return dd->misc_err_status_cnt[11];
1729}
1730
1731static u64 access_misc_invalid_eep_cmd_err_cnt(const struct cntr_entry *entry,
1732 void *context, int vl, int mode,
1733 u64 data)
1734{
1735 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1736
1737 return dd->misc_err_status_cnt[10];
1738}
1739
1740static u64 access_misc_efuse_done_parity_err_cnt(const struct cntr_entry *entry,
1741 void *context, int vl,
1742 int mode, u64 data)
1743{
1744 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1745
1746 return dd->misc_err_status_cnt[9];
1747}
1748
1749static u64 access_misc_efuse_write_err_cnt(const struct cntr_entry *entry,
1750 void *context, int vl, int mode,
1751 u64 data)
1752{
1753 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1754
1755 return dd->misc_err_status_cnt[8];
1756}
1757
1758static u64 access_misc_efuse_read_bad_addr_err_cnt(
1759 const struct cntr_entry *entry,
1760 void *context, int vl, int mode, u64 data)
1761{
1762 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1763
1764 return dd->misc_err_status_cnt[7];
1765}
1766
1767static u64 access_misc_efuse_csr_parity_err_cnt(const struct cntr_entry *entry,
1768 void *context, int vl,
1769 int mode, u64 data)
1770{
1771 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1772
1773 return dd->misc_err_status_cnt[6];
1774}
1775
1776static u64 access_misc_fw_auth_failed_err_cnt(const struct cntr_entry *entry,
1777 void *context, int vl, int mode,
1778 u64 data)
1779{
1780 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1781
1782 return dd->misc_err_status_cnt[5];
1783}
1784
1785static u64 access_misc_key_mismatch_err_cnt(const struct cntr_entry *entry,
1786 void *context, int vl, int mode,
1787 u64 data)
1788{
1789 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1790
1791 return dd->misc_err_status_cnt[4];
1792}
1793
1794static u64 access_misc_sbus_write_failed_err_cnt(const struct cntr_entry *entry,
1795 void *context, int vl,
1796 int mode, u64 data)
1797{
1798 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1799
1800 return dd->misc_err_status_cnt[3];
1801}
1802
1803static u64 access_misc_csr_write_bad_addr_err_cnt(
1804 const struct cntr_entry *entry,
1805 void *context, int vl, int mode, u64 data)
1806{
1807 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1808
1809 return dd->misc_err_status_cnt[2];
1810}
1811
1812static u64 access_misc_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
1813 void *context, int vl,
1814 int mode, u64 data)
1815{
1816 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1817
1818 return dd->misc_err_status_cnt[1];
1819}
1820
1821static u64 access_misc_csr_parity_err_cnt(const struct cntr_entry *entry,
1822 void *context, int vl, int mode,
1823 u64 data)
1824{
1825 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1826
1827 return dd->misc_err_status_cnt[0];
1828}
1829
1830/*
1831 * Software counter for the aggregate of
1832 * individual CceErrStatus counters
1833 */
1834static u64 access_sw_cce_err_status_aggregated_cnt(
1835 const struct cntr_entry *entry,
1836 void *context, int vl, int mode, u64 data)
1837{
1838 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1839
1840 return dd->sw_cce_err_status_aggregate;
1841}
1842
1843/*
1844 * Software counters corresponding to each of the
1845 * error status bits within CceErrStatus
1846 */
1847static u64 access_cce_msix_csr_parity_err_cnt(const struct cntr_entry *entry,
1848 void *context, int vl, int mode,
1849 u64 data)
1850{
1851 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1852
1853 return dd->cce_err_status_cnt[40];
1854}
1855
1856static u64 access_cce_int_map_unc_err_cnt(const struct cntr_entry *entry,
1857 void *context, int vl, int mode,
1858 u64 data)
1859{
1860 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1861
1862 return dd->cce_err_status_cnt[39];
1863}
1864
1865static u64 access_cce_int_map_cor_err_cnt(const struct cntr_entry *entry,
1866 void *context, int vl, int mode,
1867 u64 data)
1868{
1869 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1870
1871 return dd->cce_err_status_cnt[38];
1872}
1873
1874static u64 access_cce_msix_table_unc_err_cnt(const struct cntr_entry *entry,
1875 void *context, int vl, int mode,
1876 u64 data)
1877{
1878 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1879
1880 return dd->cce_err_status_cnt[37];
1881}
1882
1883static u64 access_cce_msix_table_cor_err_cnt(const struct cntr_entry *entry,
1884 void *context, int vl, int mode,
1885 u64 data)
1886{
1887 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1888
1889 return dd->cce_err_status_cnt[36];
1890}
1891
1892static u64 access_cce_rxdma_conv_fifo_parity_err_cnt(
1893 const struct cntr_entry *entry,
1894 void *context, int vl, int mode, u64 data)
1895{
1896 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1897
1898 return dd->cce_err_status_cnt[35];
1899}
1900
1901static u64 access_cce_rcpl_async_fifo_parity_err_cnt(
1902 const struct cntr_entry *entry,
1903 void *context, int vl, int mode, u64 data)
1904{
1905 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1906
1907 return dd->cce_err_status_cnt[34];
1908}
1909
1910static u64 access_cce_seg_write_bad_addr_err_cnt(const struct cntr_entry *entry,
1911 void *context, int vl,
1912 int mode, u64 data)
1913{
1914 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1915
1916 return dd->cce_err_status_cnt[33];
1917}
1918
1919static u64 access_cce_seg_read_bad_addr_err_cnt(const struct cntr_entry *entry,
1920 void *context, int vl, int mode,
1921 u64 data)
1922{
1923 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1924
1925 return dd->cce_err_status_cnt[32];
1926}
1927
1928static u64 access_la_triggered_cnt(const struct cntr_entry *entry,
1929 void *context, int vl, int mode, u64 data)
1930{
1931 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1932
1933 return dd->cce_err_status_cnt[31];
1934}
1935
1936static u64 access_cce_trgt_cpl_timeout_err_cnt(const struct cntr_entry *entry,
1937 void *context, int vl, int mode,
1938 u64 data)
1939{
1940 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1941
1942 return dd->cce_err_status_cnt[30];
1943}
1944
1945static u64 access_pcic_receive_parity_err_cnt(const struct cntr_entry *entry,
1946 void *context, int vl, int mode,
1947 u64 data)
1948{
1949 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1950
1951 return dd->cce_err_status_cnt[29];
1952}
1953
1954static u64 access_pcic_transmit_back_parity_err_cnt(
1955 const struct cntr_entry *entry,
1956 void *context, int vl, int mode, u64 data)
1957{
1958 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1959
1960 return dd->cce_err_status_cnt[28];
1961}
1962
1963static u64 access_pcic_transmit_front_parity_err_cnt(
1964 const struct cntr_entry *entry,
1965 void *context, int vl, int mode, u64 data)
1966{
1967 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1968
1969 return dd->cce_err_status_cnt[27];
1970}
1971
1972static u64 access_pcic_cpl_dat_q_unc_err_cnt(const struct cntr_entry *entry,
1973 void *context, int vl, int mode,
1974 u64 data)
1975{
1976 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1977
1978 return dd->cce_err_status_cnt[26];
1979}
1980
1981static u64 access_pcic_cpl_hd_q_unc_err_cnt(const struct cntr_entry *entry,
1982 void *context, int vl, int mode,
1983 u64 data)
1984{
1985 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1986
1987 return dd->cce_err_status_cnt[25];
1988}
1989
1990static u64 access_pcic_post_dat_q_unc_err_cnt(const struct cntr_entry *entry,
1991 void *context, int vl, int mode,
1992 u64 data)
1993{
1994 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1995
1996 return dd->cce_err_status_cnt[24];
1997}
1998
1999static u64 access_pcic_post_hd_q_unc_err_cnt(const struct cntr_entry *entry,
2000 void *context, int vl, int mode,
2001 u64 data)
2002{
2003 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2004
2005 return dd->cce_err_status_cnt[23];
2006}
2007
2008static u64 access_pcic_retry_sot_mem_unc_err_cnt(const struct cntr_entry *entry,
2009 void *context, int vl,
2010 int mode, u64 data)
2011{
2012 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2013
2014 return dd->cce_err_status_cnt[22];
2015}
2016
2017static u64 access_pcic_retry_mem_unc_err(const struct cntr_entry *entry,
2018 void *context, int vl, int mode,
2019 u64 data)
2020{
2021 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2022
2023 return dd->cce_err_status_cnt[21];
2024}
2025
2026static u64 access_pcic_n_post_dat_q_parity_err_cnt(
2027 const struct cntr_entry *entry,
2028 void *context, int vl, int mode, u64 data)
2029{
2030 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2031
2032 return dd->cce_err_status_cnt[20];
2033}
2034
2035static u64 access_pcic_n_post_h_q_parity_err_cnt(const struct cntr_entry *entry,
2036 void *context, int vl,
2037 int mode, u64 data)
2038{
2039 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2040
2041 return dd->cce_err_status_cnt[19];
2042}
2043
2044static u64 access_pcic_cpl_dat_q_cor_err_cnt(const struct cntr_entry *entry,
2045 void *context, int vl, int mode,
2046 u64 data)
2047{
2048 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2049
2050 return dd->cce_err_status_cnt[18];
2051}
2052
2053static u64 access_pcic_cpl_hd_q_cor_err_cnt(const struct cntr_entry *entry,
2054 void *context, int vl, int mode,
2055 u64 data)
2056{
2057 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2058
2059 return dd->cce_err_status_cnt[17];
2060}
2061
2062static u64 access_pcic_post_dat_q_cor_err_cnt(const struct cntr_entry *entry,
2063 void *context, int vl, int mode,
2064 u64 data)
2065{
2066 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2067
2068 return dd->cce_err_status_cnt[16];
2069}
2070
2071static u64 access_pcic_post_hd_q_cor_err_cnt(const struct cntr_entry *entry,
2072 void *context, int vl, int mode,
2073 u64 data)
2074{
2075 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2076
2077 return dd->cce_err_status_cnt[15];
2078}
2079
2080static u64 access_pcic_retry_sot_mem_cor_err_cnt(const struct cntr_entry *entry,
2081 void *context, int vl,
2082 int mode, u64 data)
2083{
2084 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2085
2086 return dd->cce_err_status_cnt[14];
2087}
2088
2089static u64 access_pcic_retry_mem_cor_err_cnt(const struct cntr_entry *entry,
2090 void *context, int vl, int mode,
2091 u64 data)
2092{
2093 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2094
2095 return dd->cce_err_status_cnt[13];
2096}
2097
2098static u64 access_cce_cli1_async_fifo_dbg_parity_err_cnt(
2099 const struct cntr_entry *entry,
2100 void *context, int vl, int mode, u64 data)
2101{
2102 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2103
2104 return dd->cce_err_status_cnt[12];
2105}
2106
2107static u64 access_cce_cli1_async_fifo_rxdma_parity_err_cnt(
2108 const struct cntr_entry *entry,
2109 void *context, int vl, int mode, u64 data)
2110{
2111 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2112
2113 return dd->cce_err_status_cnt[11];
2114}
2115
2116static u64 access_cce_cli1_async_fifo_sdma_hd_parity_err_cnt(
2117 const struct cntr_entry *entry,
2118 void *context, int vl, int mode, u64 data)
2119{
2120 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2121
2122 return dd->cce_err_status_cnt[10];
2123}
2124
2125static u64 access_cce_cl1_async_fifo_pio_crdt_parity_err_cnt(
2126 const struct cntr_entry *entry,
2127 void *context, int vl, int mode, u64 data)
2128{
2129 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2130
2131 return dd->cce_err_status_cnt[9];
2132}
2133
2134static u64 access_cce_cli2_async_fifo_parity_err_cnt(
2135 const struct cntr_entry *entry,
2136 void *context, int vl, int mode, u64 data)
2137{
2138 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2139
2140 return dd->cce_err_status_cnt[8];
2141}
2142
2143static u64 access_cce_csr_cfg_bus_parity_err_cnt(const struct cntr_entry *entry,
2144 void *context, int vl,
2145 int mode, u64 data)
2146{
2147 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2148
2149 return dd->cce_err_status_cnt[7];
2150}
2151
2152static u64 access_cce_cli0_async_fifo_parity_err_cnt(
2153 const struct cntr_entry *entry,
2154 void *context, int vl, int mode, u64 data)
2155{
2156 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2157
2158 return dd->cce_err_status_cnt[6];
2159}
2160
2161static u64 access_cce_rspd_data_parity_err_cnt(const struct cntr_entry *entry,
2162 void *context, int vl, int mode,
2163 u64 data)
2164{
2165 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2166
2167 return dd->cce_err_status_cnt[5];
2168}
2169
2170static u64 access_cce_trgt_access_err_cnt(const struct cntr_entry *entry,
2171 void *context, int vl, int mode,
2172 u64 data)
2173{
2174 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2175
2176 return dd->cce_err_status_cnt[4];
2177}
2178
2179static u64 access_cce_trgt_async_fifo_parity_err_cnt(
2180 const struct cntr_entry *entry,
2181 void *context, int vl, int mode, u64 data)
2182{
2183 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2184
2185 return dd->cce_err_status_cnt[3];
2186}
2187
2188static u64 access_cce_csr_write_bad_addr_err_cnt(const struct cntr_entry *entry,
2189 void *context, int vl,
2190 int mode, u64 data)
2191{
2192 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2193
2194 return dd->cce_err_status_cnt[2];
2195}
2196
2197static u64 access_cce_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
2198 void *context, int vl,
2199 int mode, u64 data)
2200{
2201 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2202
2203 return dd->cce_err_status_cnt[1];
2204}
2205
2206static u64 access_ccs_csr_parity_err_cnt(const struct cntr_entry *entry,
2207 void *context, int vl, int mode,
2208 u64 data)
2209{
2210 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2211
2212 return dd->cce_err_status_cnt[0];
2213}
2214
2215/*
2216 * Software counters corresponding to each of the
2217 * error status bits within RcvErrStatus
2218 */
2219static u64 access_rx_csr_parity_err_cnt(const struct cntr_entry *entry,
2220 void *context, int vl, int mode,
2221 u64 data)
2222{
2223 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2224
2225 return dd->rcv_err_status_cnt[63];
2226}
2227
2228static u64 access_rx_csr_write_bad_addr_err_cnt(const struct cntr_entry *entry,
2229 void *context, int vl,
2230 int mode, u64 data)
2231{
2232 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2233
2234 return dd->rcv_err_status_cnt[62];
2235}
2236
2237static u64 access_rx_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
2238 void *context, int vl, int mode,
2239 u64 data)
2240{
2241 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2242
2243 return dd->rcv_err_status_cnt[61];
2244}
2245
2246static u64 access_rx_dma_csr_unc_err_cnt(const struct cntr_entry *entry,
2247 void *context, int vl, int mode,
2248 u64 data)
2249{
2250 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2251
2252 return dd->rcv_err_status_cnt[60];
2253}
2254
2255static u64 access_rx_dma_dq_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2256 void *context, int vl,
2257 int mode, u64 data)
2258{
2259 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2260
2261 return dd->rcv_err_status_cnt[59];
2262}
2263
2264static u64 access_rx_dma_eq_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2265 void *context, int vl,
2266 int mode, u64 data)
2267{
2268 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2269
2270 return dd->rcv_err_status_cnt[58];
2271}
2272
2273static u64 access_rx_dma_csr_parity_err_cnt(const struct cntr_entry *entry,
2274 void *context, int vl, int mode,
2275 u64 data)
2276{
2277 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2278
2279 return dd->rcv_err_status_cnt[57];
2280}
2281
2282static u64 access_rx_rbuf_data_cor_err_cnt(const struct cntr_entry *entry,
2283 void *context, int vl, int mode,
2284 u64 data)
2285{
2286 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2287
2288 return dd->rcv_err_status_cnt[56];
2289}
2290
2291static u64 access_rx_rbuf_data_unc_err_cnt(const struct cntr_entry *entry,
2292 void *context, int vl, int mode,
2293 u64 data)
2294{
2295 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2296
2297 return dd->rcv_err_status_cnt[55];
2298}
2299
2300static u64 access_rx_dma_data_fifo_rd_cor_err_cnt(
2301 const struct cntr_entry *entry,
2302 void *context, int vl, int mode, u64 data)
2303{
2304 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2305
2306 return dd->rcv_err_status_cnt[54];
2307}
2308
2309static u64 access_rx_dma_data_fifo_rd_unc_err_cnt(
2310 const struct cntr_entry *entry,
2311 void *context, int vl, int mode, u64 data)
2312{
2313 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2314
2315 return dd->rcv_err_status_cnt[53];
2316}
2317
2318static u64 access_rx_dma_hdr_fifo_rd_cor_err_cnt(const struct cntr_entry *entry,
2319 void *context, int vl,
2320 int mode, u64 data)
2321{
2322 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2323
2324 return dd->rcv_err_status_cnt[52];
2325}
2326
2327static u64 access_rx_dma_hdr_fifo_rd_unc_err_cnt(const struct cntr_entry *entry,
2328 void *context, int vl,
2329 int mode, u64 data)
2330{
2331 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2332
2333 return dd->rcv_err_status_cnt[51];
2334}
2335
2336static u64 access_rx_rbuf_desc_part2_cor_err_cnt(const struct cntr_entry *entry,
2337 void *context, int vl,
2338 int mode, u64 data)
2339{
2340 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2341
2342 return dd->rcv_err_status_cnt[50];
2343}
2344
2345static u64 access_rx_rbuf_desc_part2_unc_err_cnt(const struct cntr_entry *entry,
2346 void *context, int vl,
2347 int mode, u64 data)
2348{
2349 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2350
2351 return dd->rcv_err_status_cnt[49];
2352}
2353
2354static u64 access_rx_rbuf_desc_part1_cor_err_cnt(const struct cntr_entry *entry,
2355 void *context, int vl,
2356 int mode, u64 data)
2357{
2358 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2359
2360 return dd->rcv_err_status_cnt[48];
2361}
2362
2363static u64 access_rx_rbuf_desc_part1_unc_err_cnt(const struct cntr_entry *entry,
2364 void *context, int vl,
2365 int mode, u64 data)
2366{
2367 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2368
2369 return dd->rcv_err_status_cnt[47];
2370}
2371
2372static u64 access_rx_hq_intr_fsm_err_cnt(const struct cntr_entry *entry,
2373 void *context, int vl, int mode,
2374 u64 data)
2375{
2376 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2377
2378 return dd->rcv_err_status_cnt[46];
2379}
2380
2381static u64 access_rx_hq_intr_csr_parity_err_cnt(
2382 const struct cntr_entry *entry,
2383 void *context, int vl, int mode, u64 data)
2384{
2385 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2386
2387 return dd->rcv_err_status_cnt[45];
2388}
2389
2390static u64 access_rx_lookup_csr_parity_err_cnt(
2391 const struct cntr_entry *entry,
2392 void *context, int vl, int mode, u64 data)
2393{
2394 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2395
2396 return dd->rcv_err_status_cnt[44];
2397}
2398
2399static u64 access_rx_lookup_rcv_array_cor_err_cnt(
2400 const struct cntr_entry *entry,
2401 void *context, int vl, int mode, u64 data)
2402{
2403 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2404
2405 return dd->rcv_err_status_cnt[43];
2406}
2407
2408static u64 access_rx_lookup_rcv_array_unc_err_cnt(
2409 const struct cntr_entry *entry,
2410 void *context, int vl, int mode, u64 data)
2411{
2412 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2413
2414 return dd->rcv_err_status_cnt[42];
2415}
2416
2417static u64 access_rx_lookup_des_part2_parity_err_cnt(
2418 const struct cntr_entry *entry,
2419 void *context, int vl, int mode, u64 data)
2420{
2421 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2422
2423 return dd->rcv_err_status_cnt[41];
2424}
2425
2426static u64 access_rx_lookup_des_part1_unc_cor_err_cnt(
2427 const struct cntr_entry *entry,
2428 void *context, int vl, int mode, u64 data)
2429{
2430 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2431
2432 return dd->rcv_err_status_cnt[40];
2433}
2434
2435static u64 access_rx_lookup_des_part1_unc_err_cnt(
2436 const struct cntr_entry *entry,
2437 void *context, int vl, int mode, u64 data)
2438{
2439 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2440
2441 return dd->rcv_err_status_cnt[39];
2442}
2443
2444static u64 access_rx_rbuf_next_free_buf_cor_err_cnt(
2445 const struct cntr_entry *entry,
2446 void *context, int vl, int mode, u64 data)
2447{
2448 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2449
2450 return dd->rcv_err_status_cnt[38];
2451}
2452
2453static u64 access_rx_rbuf_next_free_buf_unc_err_cnt(
2454 const struct cntr_entry *entry,
2455 void *context, int vl, int mode, u64 data)
2456{
2457 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2458
2459 return dd->rcv_err_status_cnt[37];
2460}
2461
2462static u64 access_rbuf_fl_init_wr_addr_parity_err_cnt(
2463 const struct cntr_entry *entry,
2464 void *context, int vl, int mode, u64 data)
2465{
2466 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2467
2468 return dd->rcv_err_status_cnt[36];
2469}
2470
2471static u64 access_rx_rbuf_fl_initdone_parity_err_cnt(
2472 const struct cntr_entry *entry,
2473 void *context, int vl, int mode, u64 data)
2474{
2475 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2476
2477 return dd->rcv_err_status_cnt[35];
2478}
2479
2480static u64 access_rx_rbuf_fl_write_addr_parity_err_cnt(
2481 const struct cntr_entry *entry,
2482 void *context, int vl, int mode, u64 data)
2483{
2484 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2485
2486 return dd->rcv_err_status_cnt[34];
2487}
2488
2489static u64 access_rx_rbuf_fl_rd_addr_parity_err_cnt(
2490 const struct cntr_entry *entry,
2491 void *context, int vl, int mode, u64 data)
2492{
2493 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2494
2495 return dd->rcv_err_status_cnt[33];
2496}
2497
2498static u64 access_rx_rbuf_empty_err_cnt(const struct cntr_entry *entry,
2499 void *context, int vl, int mode,
2500 u64 data)
2501{
2502 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2503
2504 return dd->rcv_err_status_cnt[32];
2505}
2506
2507static u64 access_rx_rbuf_full_err_cnt(const struct cntr_entry *entry,
2508 void *context, int vl, int mode,
2509 u64 data)
2510{
2511 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2512
2513 return dd->rcv_err_status_cnt[31];
2514}
2515
2516static u64 access_rbuf_bad_lookup_err_cnt(const struct cntr_entry *entry,
2517 void *context, int vl, int mode,
2518 u64 data)
2519{
2520 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2521
2522 return dd->rcv_err_status_cnt[30];
2523}
2524
2525static u64 access_rbuf_ctx_id_parity_err_cnt(const struct cntr_entry *entry,
2526 void *context, int vl, int mode,
2527 u64 data)
2528{
2529 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2530
2531 return dd->rcv_err_status_cnt[29];
2532}
2533
2534static u64 access_rbuf_csr_qeopdw_parity_err_cnt(const struct cntr_entry *entry,
2535 void *context, int vl,
2536 int mode, u64 data)
2537{
2538 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2539
2540 return dd->rcv_err_status_cnt[28];
2541}
2542
2543static u64 access_rx_rbuf_csr_q_num_of_pkt_parity_err_cnt(
2544 const struct cntr_entry *entry,
2545 void *context, int vl, int mode, u64 data)
2546{
2547 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2548
2549 return dd->rcv_err_status_cnt[27];
2550}
2551
2552static u64 access_rx_rbuf_csr_q_t1_ptr_parity_err_cnt(
2553 const struct cntr_entry *entry,
2554 void *context, int vl, int mode, u64 data)
2555{
2556 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2557
2558 return dd->rcv_err_status_cnt[26];
2559}
2560
2561static u64 access_rx_rbuf_csr_q_hd_ptr_parity_err_cnt(
2562 const struct cntr_entry *entry,
2563 void *context, int vl, int mode, u64 data)
2564{
2565 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2566
2567 return dd->rcv_err_status_cnt[25];
2568}
2569
2570static u64 access_rx_rbuf_csr_q_vld_bit_parity_err_cnt(
2571 const struct cntr_entry *entry,
2572 void *context, int vl, int mode, u64 data)
2573{
2574 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2575
2576 return dd->rcv_err_status_cnt[24];
2577}
2578
2579static u64 access_rx_rbuf_csr_q_next_buf_parity_err_cnt(
2580 const struct cntr_entry *entry,
2581 void *context, int vl, int mode, u64 data)
2582{
2583 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2584
2585 return dd->rcv_err_status_cnt[23];
2586}
2587
2588static u64 access_rx_rbuf_csr_q_ent_cnt_parity_err_cnt(
2589 const struct cntr_entry *entry,
2590 void *context, int vl, int mode, u64 data)
2591{
2592 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2593
2594 return dd->rcv_err_status_cnt[22];
2595}
2596
2597static u64 access_rx_rbuf_csr_q_head_buf_num_parity_err_cnt(
2598 const struct cntr_entry *entry,
2599 void *context, int vl, int mode, u64 data)
2600{
2601 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2602
2603 return dd->rcv_err_status_cnt[21];
2604}
2605
2606static u64 access_rx_rbuf_block_list_read_cor_err_cnt(
2607 const struct cntr_entry *entry,
2608 void *context, int vl, int mode, u64 data)
2609{
2610 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2611
2612 return dd->rcv_err_status_cnt[20];
2613}
2614
2615static u64 access_rx_rbuf_block_list_read_unc_err_cnt(
2616 const struct cntr_entry *entry,
2617 void *context, int vl, int mode, u64 data)
2618{
2619 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2620
2621 return dd->rcv_err_status_cnt[19];
2622}
2623
2624static u64 access_rx_rbuf_lookup_des_cor_err_cnt(const struct cntr_entry *entry,
2625 void *context, int vl,
2626 int mode, u64 data)
2627{
2628 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2629
2630 return dd->rcv_err_status_cnt[18];
2631}
2632
2633static u64 access_rx_rbuf_lookup_des_unc_err_cnt(const struct cntr_entry *entry,
2634 void *context, int vl,
2635 int mode, u64 data)
2636{
2637 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2638
2639 return dd->rcv_err_status_cnt[17];
2640}
2641
2642static u64 access_rx_rbuf_lookup_des_reg_unc_cor_err_cnt(
2643 const struct cntr_entry *entry,
2644 void *context, int vl, int mode, u64 data)
2645{
2646 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2647
2648 return dd->rcv_err_status_cnt[16];
2649}
2650
2651static u64 access_rx_rbuf_lookup_des_reg_unc_err_cnt(
2652 const struct cntr_entry *entry,
2653 void *context, int vl, int mode, u64 data)
2654{
2655 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2656
2657 return dd->rcv_err_status_cnt[15];
2658}
2659
2660static u64 access_rx_rbuf_free_list_cor_err_cnt(const struct cntr_entry *entry,
2661 void *context, int vl,
2662 int mode, u64 data)
2663{
2664 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2665
2666 return dd->rcv_err_status_cnt[14];
2667}
2668
2669static u64 access_rx_rbuf_free_list_unc_err_cnt(const struct cntr_entry *entry,
2670 void *context, int vl,
2671 int mode, u64 data)
2672{
2673 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2674
2675 return dd->rcv_err_status_cnt[13];
2676}
2677
2678static u64 access_rx_rcv_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2679 void *context, int vl, int mode,
2680 u64 data)
2681{
2682 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2683
2684 return dd->rcv_err_status_cnt[12];
2685}
2686
2687static u64 access_rx_dma_flag_cor_err_cnt(const struct cntr_entry *entry,
2688 void *context, int vl, int mode,
2689 u64 data)
2690{
2691 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2692
2693 return dd->rcv_err_status_cnt[11];
2694}
2695
2696static u64 access_rx_dma_flag_unc_err_cnt(const struct cntr_entry *entry,
2697 void *context, int vl, int mode,
2698 u64 data)
2699{
2700 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2701
2702 return dd->rcv_err_status_cnt[10];
2703}
2704
2705static u64 access_rx_dc_sop_eop_parity_err_cnt(const struct cntr_entry *entry,
2706 void *context, int vl, int mode,
2707 u64 data)
2708{
2709 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2710
2711 return dd->rcv_err_status_cnt[9];
2712}
2713
2714static u64 access_rx_rcv_csr_parity_err_cnt(const struct cntr_entry *entry,
2715 void *context, int vl, int mode,
2716 u64 data)
2717{
2718 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2719
2720 return dd->rcv_err_status_cnt[8];
2721}
2722
2723static u64 access_rx_rcv_qp_map_table_cor_err_cnt(
2724 const struct cntr_entry *entry,
2725 void *context, int vl, int mode, u64 data)
2726{
2727 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2728
2729 return dd->rcv_err_status_cnt[7];
2730}
2731
2732static u64 access_rx_rcv_qp_map_table_unc_err_cnt(
2733 const struct cntr_entry *entry,
2734 void *context, int vl, int mode, u64 data)
2735{
2736 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2737
2738 return dd->rcv_err_status_cnt[6];
2739}
2740
2741static u64 access_rx_rcv_data_cor_err_cnt(const struct cntr_entry *entry,
2742 void *context, int vl, int mode,
2743 u64 data)
2744{
2745 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2746
2747 return dd->rcv_err_status_cnt[5];
2748}
2749
2750static u64 access_rx_rcv_data_unc_err_cnt(const struct cntr_entry *entry,
2751 void *context, int vl, int mode,
2752 u64 data)
2753{
2754 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2755
2756 return dd->rcv_err_status_cnt[4];
2757}
2758
2759static u64 access_rx_rcv_hdr_cor_err_cnt(const struct cntr_entry *entry,
2760 void *context, int vl, int mode,
2761 u64 data)
2762{
2763 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2764
2765 return dd->rcv_err_status_cnt[3];
2766}
2767
2768static u64 access_rx_rcv_hdr_unc_err_cnt(const struct cntr_entry *entry,
2769 void *context, int vl, int mode,
2770 u64 data)
2771{
2772 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2773
2774 return dd->rcv_err_status_cnt[2];
2775}
2776
2777static u64 access_rx_dc_intf_parity_err_cnt(const struct cntr_entry *entry,
2778 void *context, int vl, int mode,
2779 u64 data)
2780{
2781 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2782
2783 return dd->rcv_err_status_cnt[1];
2784}
2785
2786static u64 access_rx_dma_csr_cor_err_cnt(const struct cntr_entry *entry,
2787 void *context, int vl, int mode,
2788 u64 data)
2789{
2790 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2791
2792 return dd->rcv_err_status_cnt[0];
2793}
2794
2795/*
2796 * Software counters corresponding to each of the
2797 * error status bits within SendPioErrStatus
2798 */
2799static u64 access_pio_pec_sop_head_parity_err_cnt(
2800 const struct cntr_entry *entry,
2801 void *context, int vl, int mode, u64 data)
2802{
2803 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2804
2805 return dd->send_pio_err_status_cnt[35];
2806}
2807
2808static u64 access_pio_pcc_sop_head_parity_err_cnt(
2809 const struct cntr_entry *entry,
2810 void *context, int vl, int mode, u64 data)
2811{
2812 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2813
2814 return dd->send_pio_err_status_cnt[34];
2815}
2816
2817static u64 access_pio_last_returned_cnt_parity_err_cnt(
2818 const struct cntr_entry *entry,
2819 void *context, int vl, int mode, u64 data)
2820{
2821 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2822
2823 return dd->send_pio_err_status_cnt[33];
2824}
2825
2826static u64 access_pio_current_free_cnt_parity_err_cnt(
2827 const struct cntr_entry *entry,
2828 void *context, int vl, int mode, u64 data)
2829{
2830 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2831
2832 return dd->send_pio_err_status_cnt[32];
2833}
2834
2835static u64 access_pio_reserved_31_err_cnt(const struct cntr_entry *entry,
2836 void *context, int vl, int mode,
2837 u64 data)
2838{
2839 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2840
2841 return dd->send_pio_err_status_cnt[31];
2842}
2843
2844static u64 access_pio_reserved_30_err_cnt(const struct cntr_entry *entry,
2845 void *context, int vl, int mode,
2846 u64 data)
2847{
2848 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2849
2850 return dd->send_pio_err_status_cnt[30];
2851}
2852
2853static u64 access_pio_ppmc_sop_len_err_cnt(const struct cntr_entry *entry,
2854 void *context, int vl, int mode,
2855 u64 data)
2856{
2857 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2858
2859 return dd->send_pio_err_status_cnt[29];
2860}
2861
2862static u64 access_pio_ppmc_bqc_mem_parity_err_cnt(
2863 const struct cntr_entry *entry,
2864 void *context, int vl, int mode, u64 data)
2865{
2866 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2867
2868 return dd->send_pio_err_status_cnt[28];
2869}
2870
2871static u64 access_pio_vl_fifo_parity_err_cnt(const struct cntr_entry *entry,
2872 void *context, int vl, int mode,
2873 u64 data)
2874{
2875 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2876
2877 return dd->send_pio_err_status_cnt[27];
2878}
2879
2880static u64 access_pio_vlf_sop_parity_err_cnt(const struct cntr_entry *entry,
2881 void *context, int vl, int mode,
2882 u64 data)
2883{
2884 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2885
2886 return dd->send_pio_err_status_cnt[26];
2887}
2888
2889static u64 access_pio_vlf_v1_len_parity_err_cnt(const struct cntr_entry *entry,
2890 void *context, int vl,
2891 int mode, u64 data)
2892{
2893 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2894
2895 return dd->send_pio_err_status_cnt[25];
2896}
2897
2898static u64 access_pio_block_qw_count_parity_err_cnt(
2899 const struct cntr_entry *entry,
2900 void *context, int vl, int mode, u64 data)
2901{
2902 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2903
2904 return dd->send_pio_err_status_cnt[24];
2905}
2906
2907static u64 access_pio_write_qw_valid_parity_err_cnt(
2908 const struct cntr_entry *entry,
2909 void *context, int vl, int mode, u64 data)
2910{
2911 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2912
2913 return dd->send_pio_err_status_cnt[23];
2914}
2915
2916static u64 access_pio_state_machine_err_cnt(const struct cntr_entry *entry,
2917 void *context, int vl, int mode,
2918 u64 data)
2919{
2920 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2921
2922 return dd->send_pio_err_status_cnt[22];
2923}
2924
2925static u64 access_pio_write_data_parity_err_cnt(const struct cntr_entry *entry,
2926 void *context, int vl,
2927 int mode, u64 data)
2928{
2929 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2930
2931 return dd->send_pio_err_status_cnt[21];
2932}
2933
2934static u64 access_pio_host_addr_mem_cor_err_cnt(const struct cntr_entry *entry,
2935 void *context, int vl,
2936 int mode, u64 data)
2937{
2938 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2939
2940 return dd->send_pio_err_status_cnt[20];
2941}
2942
2943static u64 access_pio_host_addr_mem_unc_err_cnt(const struct cntr_entry *entry,
2944 void *context, int vl,
2945 int mode, u64 data)
2946{
2947 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2948
2949 return dd->send_pio_err_status_cnt[19];
2950}
2951
2952static u64 access_pio_pkt_evict_sm_or_arb_sm_err_cnt(
2953 const struct cntr_entry *entry,
2954 void *context, int vl, int mode, u64 data)
2955{
2956 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2957
2958 return dd->send_pio_err_status_cnt[18];
2959}
2960
2961static u64 access_pio_init_sm_in_err_cnt(const struct cntr_entry *entry,
2962 void *context, int vl, int mode,
2963 u64 data)
2964{
2965 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2966
2967 return dd->send_pio_err_status_cnt[17];
2968}
2969
2970static u64 access_pio_ppmc_pbl_fifo_err_cnt(const struct cntr_entry *entry,
2971 void *context, int vl, int mode,
2972 u64 data)
2973{
2974 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2975
2976 return dd->send_pio_err_status_cnt[16];
2977}
2978
2979static u64 access_pio_credit_ret_fifo_parity_err_cnt(
2980 const struct cntr_entry *entry,
2981 void *context, int vl, int mode, u64 data)
2982{
2983 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2984
2985 return dd->send_pio_err_status_cnt[15];
2986}
2987
2988static u64 access_pio_v1_len_mem_bank1_cor_err_cnt(
2989 const struct cntr_entry *entry,
2990 void *context, int vl, int mode, u64 data)
2991{
2992 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2993
2994 return dd->send_pio_err_status_cnt[14];
2995}
2996
2997static u64 access_pio_v1_len_mem_bank0_cor_err_cnt(
2998 const struct cntr_entry *entry,
2999 void *context, int vl, int mode, u64 data)
3000{
3001 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3002
3003 return dd->send_pio_err_status_cnt[13];
3004}
3005
3006static u64 access_pio_v1_len_mem_bank1_unc_err_cnt(
3007 const struct cntr_entry *entry,
3008 void *context, int vl, int mode, u64 data)
3009{
3010 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3011
3012 return dd->send_pio_err_status_cnt[12];
3013}
3014
3015static u64 access_pio_v1_len_mem_bank0_unc_err_cnt(
3016 const struct cntr_entry *entry,
3017 void *context, int vl, int mode, u64 data)
3018{
3019 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3020
3021 return dd->send_pio_err_status_cnt[11];
3022}
3023
3024static u64 access_pio_sm_pkt_reset_parity_err_cnt(
3025 const struct cntr_entry *entry,
3026 void *context, int vl, int mode, u64 data)
3027{
3028 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3029
3030 return dd->send_pio_err_status_cnt[10];
3031}
3032
3033static u64 access_pio_pkt_evict_fifo_parity_err_cnt(
3034 const struct cntr_entry *entry,
3035 void *context, int vl, int mode, u64 data)
3036{
3037 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3038
3039 return dd->send_pio_err_status_cnt[9];
3040}
3041
3042static u64 access_pio_sbrdctrl_crrel_fifo_parity_err_cnt(
3043 const struct cntr_entry *entry,
3044 void *context, int vl, int mode, u64 data)
3045{
3046 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3047
3048 return dd->send_pio_err_status_cnt[8];
3049}
3050
3051static u64 access_pio_sbrdctl_crrel_parity_err_cnt(
3052 const struct cntr_entry *entry,
3053 void *context, int vl, int mode, u64 data)
3054{
3055 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3056
3057 return dd->send_pio_err_status_cnt[7];
3058}
3059
3060static u64 access_pio_pec_fifo_parity_err_cnt(const struct cntr_entry *entry,
3061 void *context, int vl, int mode,
3062 u64 data)
3063{
3064 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3065
3066 return dd->send_pio_err_status_cnt[6];
3067}
3068
3069static u64 access_pio_pcc_fifo_parity_err_cnt(const struct cntr_entry *entry,
3070 void *context, int vl, int mode,
3071 u64 data)
3072{
3073 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3074
3075 return dd->send_pio_err_status_cnt[5];
3076}
3077
3078static u64 access_pio_sb_mem_fifo1_err_cnt(const struct cntr_entry *entry,
3079 void *context, int vl, int mode,
3080 u64 data)
3081{
3082 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3083
3084 return dd->send_pio_err_status_cnt[4];
3085}
3086
3087static u64 access_pio_sb_mem_fifo0_err_cnt(const struct cntr_entry *entry,
3088 void *context, int vl, int mode,
3089 u64 data)
3090{
3091 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3092
3093 return dd->send_pio_err_status_cnt[3];
3094}
3095
3096static u64 access_pio_csr_parity_err_cnt(const struct cntr_entry *entry,
3097 void *context, int vl, int mode,
3098 u64 data)
3099{
3100 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3101
3102 return dd->send_pio_err_status_cnt[2];
3103}
3104
3105static u64 access_pio_write_addr_parity_err_cnt(const struct cntr_entry *entry,
3106 void *context, int vl,
3107 int mode, u64 data)
3108{
3109 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3110
3111 return dd->send_pio_err_status_cnt[1];
3112}
3113
3114static u64 access_pio_write_bad_ctxt_err_cnt(const struct cntr_entry *entry,
3115 void *context, int vl, int mode,
3116 u64 data)
3117{
3118 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3119
3120 return dd->send_pio_err_status_cnt[0];
3121}
3122
3123/*
3124 * Software counters corresponding to each of the
3125 * error status bits within SendDmaErrStatus
3126 */
3127static u64 access_sdma_pcie_req_tracking_cor_err_cnt(
3128 const struct cntr_entry *entry,
3129 void *context, int vl, int mode, u64 data)
3130{
3131 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3132
3133 return dd->send_dma_err_status_cnt[3];
3134}
3135
3136static u64 access_sdma_pcie_req_tracking_unc_err_cnt(
3137 const struct cntr_entry *entry,
3138 void *context, int vl, int mode, u64 data)
3139{
3140 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3141
3142 return dd->send_dma_err_status_cnt[2];
3143}
3144
3145static u64 access_sdma_csr_parity_err_cnt(const struct cntr_entry *entry,
3146 void *context, int vl, int mode,
3147 u64 data)
3148{
3149 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3150
3151 return dd->send_dma_err_status_cnt[1];
3152}
3153
3154static u64 access_sdma_rpy_tag_err_cnt(const struct cntr_entry *entry,
3155 void *context, int vl, int mode,
3156 u64 data)
3157{
3158 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3159
3160 return dd->send_dma_err_status_cnt[0];
3161}
3162
3163/*
3164 * Software counters corresponding to each of the
3165 * error status bits within SendEgressErrStatus
3166 */
3167static u64 access_tx_read_pio_memory_csr_unc_err_cnt(
3168 const struct cntr_entry *entry,
3169 void *context, int vl, int mode, u64 data)
3170{
3171 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3172
3173 return dd->send_egress_err_status_cnt[63];
3174}
3175
3176static u64 access_tx_read_sdma_memory_csr_err_cnt(
3177 const struct cntr_entry *entry,
3178 void *context, int vl, int mode, u64 data)
3179{
3180 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3181
3182 return dd->send_egress_err_status_cnt[62];
3183}
3184
3185static u64 access_tx_egress_fifo_cor_err_cnt(const struct cntr_entry *entry,
3186 void *context, int vl, int mode,
3187 u64 data)
3188{
3189 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3190
3191 return dd->send_egress_err_status_cnt[61];
3192}
3193
3194static u64 access_tx_read_pio_memory_cor_err_cnt(const struct cntr_entry *entry,
3195 void *context, int vl,
3196 int mode, u64 data)
3197{
3198 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3199
3200 return dd->send_egress_err_status_cnt[60];
3201}
3202
3203static u64 access_tx_read_sdma_memory_cor_err_cnt(
3204 const struct cntr_entry *entry,
3205 void *context, int vl, int mode, u64 data)
3206{
3207 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3208
3209 return dd->send_egress_err_status_cnt[59];
3210}
3211
3212static u64 access_tx_sb_hdr_cor_err_cnt(const struct cntr_entry *entry,
3213 void *context, int vl, int mode,
3214 u64 data)
3215{
3216 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3217
3218 return dd->send_egress_err_status_cnt[58];
3219}
3220
3221static u64 access_tx_credit_overrun_err_cnt(const struct cntr_entry *entry,
3222 void *context, int vl, int mode,
3223 u64 data)
3224{
3225 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3226
3227 return dd->send_egress_err_status_cnt[57];
3228}
3229
3230static u64 access_tx_launch_fifo8_cor_err_cnt(const struct cntr_entry *entry,
3231 void *context, int vl, int mode,
3232 u64 data)
3233{
3234 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3235
3236 return dd->send_egress_err_status_cnt[56];
3237}
3238
3239static u64 access_tx_launch_fifo7_cor_err_cnt(const struct cntr_entry *entry,
3240 void *context, int vl, int mode,
3241 u64 data)
3242{
3243 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3244
3245 return dd->send_egress_err_status_cnt[55];
3246}
3247
3248static u64 access_tx_launch_fifo6_cor_err_cnt(const struct cntr_entry *entry,
3249 void *context, int vl, int mode,
3250 u64 data)
3251{
3252 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3253
3254 return dd->send_egress_err_status_cnt[54];
3255}
3256
3257static u64 access_tx_launch_fifo5_cor_err_cnt(const struct cntr_entry *entry,
3258 void *context, int vl, int mode,
3259 u64 data)
3260{
3261 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3262
3263 return dd->send_egress_err_status_cnt[53];
3264}
3265
3266static u64 access_tx_launch_fifo4_cor_err_cnt(const struct cntr_entry *entry,
3267 void *context, int vl, int mode,
3268 u64 data)
3269{
3270 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3271
3272 return dd->send_egress_err_status_cnt[52];
3273}
3274
3275static u64 access_tx_launch_fifo3_cor_err_cnt(const struct cntr_entry *entry,
3276 void *context, int vl, int mode,
3277 u64 data)
3278{
3279 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3280
3281 return dd->send_egress_err_status_cnt[51];
3282}
3283
3284static u64 access_tx_launch_fifo2_cor_err_cnt(const struct cntr_entry *entry,
3285 void *context, int vl, int mode,
3286 u64 data)
3287{
3288 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3289
3290 return dd->send_egress_err_status_cnt[50];
3291}
3292
3293static u64 access_tx_launch_fifo1_cor_err_cnt(const struct cntr_entry *entry,
3294 void *context, int vl, int mode,
3295 u64 data)
3296{
3297 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3298
3299 return dd->send_egress_err_status_cnt[49];
3300}
3301
3302static u64 access_tx_launch_fifo0_cor_err_cnt(const struct cntr_entry *entry,
3303 void *context, int vl, int mode,
3304 u64 data)
3305{
3306 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3307
3308 return dd->send_egress_err_status_cnt[48];
3309}
3310
3311static u64 access_tx_credit_return_vl_err_cnt(const struct cntr_entry *entry,
3312 void *context, int vl, int mode,
3313 u64 data)
3314{
3315 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3316
3317 return dd->send_egress_err_status_cnt[47];
3318}
3319
3320static u64 access_tx_hcrc_insertion_err_cnt(const struct cntr_entry *entry,
3321 void *context, int vl, int mode,
3322 u64 data)
3323{
3324 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3325
3326 return dd->send_egress_err_status_cnt[46];
3327}
3328
3329static u64 access_tx_egress_fifo_unc_err_cnt(const struct cntr_entry *entry,
3330 void *context, int vl, int mode,
3331 u64 data)
3332{
3333 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3334
3335 return dd->send_egress_err_status_cnt[45];
3336}
3337
3338static u64 access_tx_read_pio_memory_unc_err_cnt(const struct cntr_entry *entry,
3339 void *context, int vl,
3340 int mode, u64 data)
3341{
3342 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3343
3344 return dd->send_egress_err_status_cnt[44];
3345}
3346
3347static u64 access_tx_read_sdma_memory_unc_err_cnt(
3348 const struct cntr_entry *entry,
3349 void *context, int vl, int mode, u64 data)
3350{
3351 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3352
3353 return dd->send_egress_err_status_cnt[43];
3354}
3355
3356static u64 access_tx_sb_hdr_unc_err_cnt(const struct cntr_entry *entry,
3357 void *context, int vl, int mode,
3358 u64 data)
3359{
3360 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3361
3362 return dd->send_egress_err_status_cnt[42];
3363}
3364
3365static u64 access_tx_credit_return_partiy_err_cnt(
3366 const struct cntr_entry *entry,
3367 void *context, int vl, int mode, u64 data)
3368{
3369 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3370
3371 return dd->send_egress_err_status_cnt[41];
3372}
3373
3374static u64 access_tx_launch_fifo8_unc_or_parity_err_cnt(
3375 const struct cntr_entry *entry,
3376 void *context, int vl, int mode, u64 data)
3377{
3378 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3379
3380 return dd->send_egress_err_status_cnt[40];
3381}
3382
3383static u64 access_tx_launch_fifo7_unc_or_parity_err_cnt(
3384 const struct cntr_entry *entry,
3385 void *context, int vl, int mode, u64 data)
3386{
3387 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3388
3389 return dd->send_egress_err_status_cnt[39];
3390}
3391
3392static u64 access_tx_launch_fifo6_unc_or_parity_err_cnt(
3393 const struct cntr_entry *entry,
3394 void *context, int vl, int mode, u64 data)
3395{
3396 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3397
3398 return dd->send_egress_err_status_cnt[38];
3399}
3400
3401static u64 access_tx_launch_fifo5_unc_or_parity_err_cnt(
3402 const struct cntr_entry *entry,
3403 void *context, int vl, int mode, u64 data)
3404{
3405 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3406
3407 return dd->send_egress_err_status_cnt[37];
3408}
3409
3410static u64 access_tx_launch_fifo4_unc_or_parity_err_cnt(
3411 const struct cntr_entry *entry,
3412 void *context, int vl, int mode, u64 data)
3413{
3414 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3415
3416 return dd->send_egress_err_status_cnt[36];
3417}
3418
3419static u64 access_tx_launch_fifo3_unc_or_parity_err_cnt(
3420 const struct cntr_entry *entry,
3421 void *context, int vl, int mode, u64 data)
3422{
3423 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3424
3425 return dd->send_egress_err_status_cnt[35];
3426}
3427
3428static u64 access_tx_launch_fifo2_unc_or_parity_err_cnt(
3429 const struct cntr_entry *entry,
3430 void *context, int vl, int mode, u64 data)
3431{
3432 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3433
3434 return dd->send_egress_err_status_cnt[34];
3435}
3436
3437static u64 access_tx_launch_fifo1_unc_or_parity_err_cnt(
3438 const struct cntr_entry *entry,
3439 void *context, int vl, int mode, u64 data)
3440{
3441 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3442
3443 return dd->send_egress_err_status_cnt[33];
3444}
3445
3446static u64 access_tx_launch_fifo0_unc_or_parity_err_cnt(
3447 const struct cntr_entry *entry,
3448 void *context, int vl, int mode, u64 data)
3449{
3450 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3451
3452 return dd->send_egress_err_status_cnt[32];
3453}
3454
3455static u64 access_tx_sdma15_disallowed_packet_err_cnt(
3456 const struct cntr_entry *entry,
3457 void *context, int vl, int mode, u64 data)
3458{
3459 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3460
3461 return dd->send_egress_err_status_cnt[31];
3462}
3463
3464static u64 access_tx_sdma14_disallowed_packet_err_cnt(
3465 const struct cntr_entry *entry,
3466 void *context, int vl, int mode, u64 data)
3467{
3468 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3469
3470 return dd->send_egress_err_status_cnt[30];
3471}
3472
3473static u64 access_tx_sdma13_disallowed_packet_err_cnt(
3474 const struct cntr_entry *entry,
3475 void *context, int vl, int mode, u64 data)
3476{
3477 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3478
3479 return dd->send_egress_err_status_cnt[29];
3480}
3481
3482static u64 access_tx_sdma12_disallowed_packet_err_cnt(
3483 const struct cntr_entry *entry,
3484 void *context, int vl, int mode, u64 data)
3485{
3486 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3487
3488 return dd->send_egress_err_status_cnt[28];
3489}
3490
3491static u64 access_tx_sdma11_disallowed_packet_err_cnt(
3492 const struct cntr_entry *entry,
3493 void *context, int vl, int mode, u64 data)
3494{
3495 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3496
3497 return dd->send_egress_err_status_cnt[27];
3498}
3499
3500static u64 access_tx_sdma10_disallowed_packet_err_cnt(
3501 const struct cntr_entry *entry,
3502 void *context, int vl, int mode, u64 data)
3503{
3504 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3505
3506 return dd->send_egress_err_status_cnt[26];
3507}
3508
3509static u64 access_tx_sdma9_disallowed_packet_err_cnt(
3510 const struct cntr_entry *entry,
3511 void *context, int vl, int mode, u64 data)
3512{
3513 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3514
3515 return dd->send_egress_err_status_cnt[25];
3516}
3517
3518static u64 access_tx_sdma8_disallowed_packet_err_cnt(
3519 const struct cntr_entry *entry,
3520 void *context, int vl, int mode, u64 data)
3521{
3522 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3523
3524 return dd->send_egress_err_status_cnt[24];
3525}
3526
3527static u64 access_tx_sdma7_disallowed_packet_err_cnt(
3528 const struct cntr_entry *entry,
3529 void *context, int vl, int mode, u64 data)
3530{
3531 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3532
3533 return dd->send_egress_err_status_cnt[23];
3534}
3535
3536static u64 access_tx_sdma6_disallowed_packet_err_cnt(
3537 const struct cntr_entry *entry,
3538 void *context, int vl, int mode, u64 data)
3539{
3540 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3541
3542 return dd->send_egress_err_status_cnt[22];
3543}
3544
3545static u64 access_tx_sdma5_disallowed_packet_err_cnt(
3546 const struct cntr_entry *entry,
3547 void *context, int vl, int mode, u64 data)
3548{
3549 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3550
3551 return dd->send_egress_err_status_cnt[21];
3552}
3553
3554static u64 access_tx_sdma4_disallowed_packet_err_cnt(
3555 const struct cntr_entry *entry,
3556 void *context, int vl, int mode, u64 data)
3557{
3558 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3559
3560 return dd->send_egress_err_status_cnt[20];
3561}
3562
3563static u64 access_tx_sdma3_disallowed_packet_err_cnt(
3564 const struct cntr_entry *entry,
3565 void *context, int vl, int mode, u64 data)
3566{
3567 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3568
3569 return dd->send_egress_err_status_cnt[19];
3570}
3571
3572static u64 access_tx_sdma2_disallowed_packet_err_cnt(
3573 const struct cntr_entry *entry,
3574 void *context, int vl, int mode, u64 data)
3575{
3576 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3577
3578 return dd->send_egress_err_status_cnt[18];
3579}
3580
3581static u64 access_tx_sdma1_disallowed_packet_err_cnt(
3582 const struct cntr_entry *entry,
3583 void *context, int vl, int mode, u64 data)
3584{
3585 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3586
3587 return dd->send_egress_err_status_cnt[17];
3588}
3589
3590static u64 access_tx_sdma0_disallowed_packet_err_cnt(
3591 const struct cntr_entry *entry,
3592 void *context, int vl, int mode, u64 data)
3593{
3594 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3595
3596 return dd->send_egress_err_status_cnt[16];
3597}
3598
3599static u64 access_tx_config_parity_err_cnt(const struct cntr_entry *entry,
3600 void *context, int vl, int mode,
3601 u64 data)
3602{
3603 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3604
3605 return dd->send_egress_err_status_cnt[15];
3606}
3607
3608static u64 access_tx_sbrd_ctl_csr_parity_err_cnt(const struct cntr_entry *entry,
3609 void *context, int vl,
3610 int mode, u64 data)
3611{
3612 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3613
3614 return dd->send_egress_err_status_cnt[14];
3615}
3616
3617static u64 access_tx_launch_csr_parity_err_cnt(const struct cntr_entry *entry,
3618 void *context, int vl, int mode,
3619 u64 data)
3620{
3621 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3622
3623 return dd->send_egress_err_status_cnt[13];
3624}
3625
3626static u64 access_tx_illegal_vl_err_cnt(const struct cntr_entry *entry,
3627 void *context, int vl, int mode,
3628 u64 data)
3629{
3630 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3631
3632 return dd->send_egress_err_status_cnt[12];
3633}
3634
3635static u64 access_tx_sbrd_ctl_state_machine_parity_err_cnt(
3636 const struct cntr_entry *entry,
3637 void *context, int vl, int mode, u64 data)
3638{
3639 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3640
3641 return dd->send_egress_err_status_cnt[11];
3642}
3643
3644static u64 access_egress_reserved_10_err_cnt(const struct cntr_entry *entry,
3645 void *context, int vl, int mode,
3646 u64 data)
3647{
3648 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3649
3650 return dd->send_egress_err_status_cnt[10];
3651}
3652
3653static u64 access_egress_reserved_9_err_cnt(const struct cntr_entry *entry,
3654 void *context, int vl, int mode,
3655 u64 data)
3656{
3657 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3658
3659 return dd->send_egress_err_status_cnt[9];
3660}
3661
3662static u64 access_tx_sdma_launch_intf_parity_err_cnt(
3663 const struct cntr_entry *entry,
3664 void *context, int vl, int mode, u64 data)
3665{
3666 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3667
3668 return dd->send_egress_err_status_cnt[8];
3669}
3670
3671static u64 access_tx_pio_launch_intf_parity_err_cnt(
3672 const struct cntr_entry *entry,
3673 void *context, int vl, int mode, u64 data)
3674{
3675 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3676
3677 return dd->send_egress_err_status_cnt[7];
3678}
3679
3680static u64 access_egress_reserved_6_err_cnt(const struct cntr_entry *entry,
3681 void *context, int vl, int mode,
3682 u64 data)
3683{
3684 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3685
3686 return dd->send_egress_err_status_cnt[6];
3687}
3688
3689static u64 access_tx_incorrect_link_state_err_cnt(
3690 const struct cntr_entry *entry,
3691 void *context, int vl, int mode, u64 data)
3692{
3693 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3694
3695 return dd->send_egress_err_status_cnt[5];
3696}
3697
3698static u64 access_tx_linkdown_err_cnt(const struct cntr_entry *entry,
3699 void *context, int vl, int mode,
3700 u64 data)
3701{
3702 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3703
3704 return dd->send_egress_err_status_cnt[4];
3705}
3706
3707static u64 access_tx_egress_fifi_underrun_or_parity_err_cnt(
3708 const struct cntr_entry *entry,
3709 void *context, int vl, int mode, u64 data)
3710{
3711 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3712
3713 return dd->send_egress_err_status_cnt[3];
3714}
3715
3716static u64 access_egress_reserved_2_err_cnt(const struct cntr_entry *entry,
3717 void *context, int vl, int mode,
3718 u64 data)
3719{
3720 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3721
3722 return dd->send_egress_err_status_cnt[2];
3723}
3724
3725static u64 access_tx_pkt_integrity_mem_unc_err_cnt(
3726 const struct cntr_entry *entry,
3727 void *context, int vl, int mode, u64 data)
3728{
3729 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3730
3731 return dd->send_egress_err_status_cnt[1];
3732}
3733
3734static u64 access_tx_pkt_integrity_mem_cor_err_cnt(
3735 const struct cntr_entry *entry,
3736 void *context, int vl, int mode, u64 data)
3737{
3738 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3739
3740 return dd->send_egress_err_status_cnt[0];
3741}
3742
3743/*
3744 * Software counters corresponding to each of the
3745 * error status bits within SendErrStatus
3746 */
3747static u64 access_send_csr_write_bad_addr_err_cnt(
3748 const struct cntr_entry *entry,
3749 void *context, int vl, int mode, u64 data)
3750{
3751 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3752
3753 return dd->send_err_status_cnt[2];
3754}
3755
3756static u64 access_send_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
3757 void *context, int vl,
3758 int mode, u64 data)
3759{
3760 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3761
3762 return dd->send_err_status_cnt[1];
3763}
3764
3765static u64 access_send_csr_parity_cnt(const struct cntr_entry *entry,
3766 void *context, int vl, int mode,
3767 u64 data)
3768{
3769 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3770
3771 return dd->send_err_status_cnt[0];
3772}
3773
3774/*
3775 * Software counters corresponding to each of the
3776 * error status bits within SendCtxtErrStatus
3777 */
3778static u64 access_pio_write_out_of_bounds_err_cnt(
3779 const struct cntr_entry *entry,
3780 void *context, int vl, int mode, u64 data)
3781{
3782 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3783
3784 return dd->sw_ctxt_err_status_cnt[4];
3785}
3786
3787static u64 access_pio_write_overflow_err_cnt(const struct cntr_entry *entry,
3788 void *context, int vl, int mode,
3789 u64 data)
3790{
3791 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3792
3793 return dd->sw_ctxt_err_status_cnt[3];
3794}
3795
3796static u64 access_pio_write_crosses_boundary_err_cnt(
3797 const struct cntr_entry *entry,
3798 void *context, int vl, int mode, u64 data)
3799{
3800 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3801
3802 return dd->sw_ctxt_err_status_cnt[2];
3803}
3804
3805static u64 access_pio_disallowed_packet_err_cnt(const struct cntr_entry *entry,
3806 void *context, int vl,
3807 int mode, u64 data)
3808{
3809 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3810
3811 return dd->sw_ctxt_err_status_cnt[1];
3812}
3813
3814static u64 access_pio_inconsistent_sop_err_cnt(const struct cntr_entry *entry,
3815 void *context, int vl, int mode,
3816 u64 data)
3817{
3818 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3819
3820 return dd->sw_ctxt_err_status_cnt[0];
3821}
3822
3823/*
3824 * Software counters corresponding to each of the
3825 * error status bits within SendDmaEngErrStatus
3826 */
3827static u64 access_sdma_header_request_fifo_cor_err_cnt(
3828 const struct cntr_entry *entry,
3829 void *context, int vl, int mode, u64 data)
3830{
3831 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3832
3833 return dd->sw_send_dma_eng_err_status_cnt[23];
3834}
3835
3836static u64 access_sdma_header_storage_cor_err_cnt(
3837 const struct cntr_entry *entry,
3838 void *context, int vl, int mode, u64 data)
3839{
3840 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3841
3842 return dd->sw_send_dma_eng_err_status_cnt[22];
3843}
3844
3845static u64 access_sdma_packet_tracking_cor_err_cnt(
3846 const struct cntr_entry *entry,
3847 void *context, int vl, int mode, u64 data)
3848{
3849 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3850
3851 return dd->sw_send_dma_eng_err_status_cnt[21];
3852}
3853
3854static u64 access_sdma_assembly_cor_err_cnt(const struct cntr_entry *entry,
3855 void *context, int vl, int mode,
3856 u64 data)
3857{
3858 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3859
3860 return dd->sw_send_dma_eng_err_status_cnt[20];
3861}
3862
3863static u64 access_sdma_desc_table_cor_err_cnt(const struct cntr_entry *entry,
3864 void *context, int vl, int mode,
3865 u64 data)
3866{
3867 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3868
3869 return dd->sw_send_dma_eng_err_status_cnt[19];
3870}
3871
3872static u64 access_sdma_header_request_fifo_unc_err_cnt(
3873 const struct cntr_entry *entry,
3874 void *context, int vl, int mode, u64 data)
3875{
3876 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3877
3878 return dd->sw_send_dma_eng_err_status_cnt[18];
3879}
3880
3881static u64 access_sdma_header_storage_unc_err_cnt(
3882 const struct cntr_entry *entry,
3883 void *context, int vl, int mode, u64 data)
3884{
3885 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3886
3887 return dd->sw_send_dma_eng_err_status_cnt[17];
3888}
3889
3890static u64 access_sdma_packet_tracking_unc_err_cnt(
3891 const struct cntr_entry *entry,
3892 void *context, int vl, int mode, u64 data)
3893{
3894 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3895
3896 return dd->sw_send_dma_eng_err_status_cnt[16];
3897}
3898
3899static u64 access_sdma_assembly_unc_err_cnt(const struct cntr_entry *entry,
3900 void *context, int vl, int mode,
3901 u64 data)
3902{
3903 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3904
3905 return dd->sw_send_dma_eng_err_status_cnt[15];
3906}
3907
3908static u64 access_sdma_desc_table_unc_err_cnt(const struct cntr_entry *entry,
3909 void *context, int vl, int mode,
3910 u64 data)
3911{
3912 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3913
3914 return dd->sw_send_dma_eng_err_status_cnt[14];
3915}
3916
3917static u64 access_sdma_timeout_err_cnt(const struct cntr_entry *entry,
3918 void *context, int vl, int mode,
3919 u64 data)
3920{
3921 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3922
3923 return dd->sw_send_dma_eng_err_status_cnt[13];
3924}
3925
3926static u64 access_sdma_header_length_err_cnt(const struct cntr_entry *entry,
3927 void *context, int vl, int mode,
3928 u64 data)
3929{
3930 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3931
3932 return dd->sw_send_dma_eng_err_status_cnt[12];
3933}
3934
3935static u64 access_sdma_header_address_err_cnt(const struct cntr_entry *entry,
3936 void *context, int vl, int mode,
3937 u64 data)
3938{
3939 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3940
3941 return dd->sw_send_dma_eng_err_status_cnt[11];
3942}
3943
3944static u64 access_sdma_header_select_err_cnt(const struct cntr_entry *entry,
3945 void *context, int vl, int mode,
3946 u64 data)
3947{
3948 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3949
3950 return dd->sw_send_dma_eng_err_status_cnt[10];
3951}
3952
3953static u64 access_sdma_reserved_9_err_cnt(const struct cntr_entry *entry,
3954 void *context, int vl, int mode,
3955 u64 data)
3956{
3957 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3958
3959 return dd->sw_send_dma_eng_err_status_cnt[9];
3960}
3961
3962static u64 access_sdma_packet_desc_overflow_err_cnt(
3963 const struct cntr_entry *entry,
3964 void *context, int vl, int mode, u64 data)
3965{
3966 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3967
3968 return dd->sw_send_dma_eng_err_status_cnt[8];
3969}
3970
3971static u64 access_sdma_length_mismatch_err_cnt(const struct cntr_entry *entry,
3972 void *context, int vl,
3973 int mode, u64 data)
3974{
3975 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3976
3977 return dd->sw_send_dma_eng_err_status_cnt[7];
3978}
3979
3980static u64 access_sdma_halt_err_cnt(const struct cntr_entry *entry,
3981 void *context, int vl, int mode, u64 data)
3982{
3983 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3984
3985 return dd->sw_send_dma_eng_err_status_cnt[6];
3986}
3987
3988static u64 access_sdma_mem_read_err_cnt(const struct cntr_entry *entry,
3989 void *context, int vl, int mode,
3990 u64 data)
3991{
3992 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3993
3994 return dd->sw_send_dma_eng_err_status_cnt[5];
3995}
3996
3997static u64 access_sdma_first_desc_err_cnt(const struct cntr_entry *entry,
3998 void *context, int vl, int mode,
3999 u64 data)
4000{
4001 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4002
4003 return dd->sw_send_dma_eng_err_status_cnt[4];
4004}
4005
4006static u64 access_sdma_tail_out_of_bounds_err_cnt(
4007 const struct cntr_entry *entry,
4008 void *context, int vl, int mode, u64 data)
4009{
4010 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4011
4012 return dd->sw_send_dma_eng_err_status_cnt[3];
4013}
4014
4015static u64 access_sdma_too_long_err_cnt(const struct cntr_entry *entry,
4016 void *context, int vl, int mode,
4017 u64 data)
4018{
4019 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4020
4021 return dd->sw_send_dma_eng_err_status_cnt[2];
4022}
4023
4024static u64 access_sdma_gen_mismatch_err_cnt(const struct cntr_entry *entry,
4025 void *context, int vl, int mode,
4026 u64 data)
4027{
4028 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4029
4030 return dd->sw_send_dma_eng_err_status_cnt[1];
4031}
4032
4033static u64 access_sdma_wrong_dw_err_cnt(const struct cntr_entry *entry,
4034 void *context, int vl, int mode,
4035 u64 data)
4036{
4037 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4038
4039 return dd->sw_send_dma_eng_err_status_cnt[0];
4040}
4041
Jakub Pawlak2b719042016-07-01 16:01:22 -07004042static u64 access_dc_rcv_err_cnt(const struct cntr_entry *entry,
4043 void *context, int vl, int mode,
4044 u64 data)
4045{
4046 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4047
4048 u64 val = 0;
4049 u64 csr = entry->csr;
4050
4051 val = read_write_csr(dd, csr, mode, data);
4052 if (mode == CNTR_MODE_R) {
4053 val = val > CNTR_MAX - dd->sw_rcv_bypass_packet_errors ?
4054 CNTR_MAX : val + dd->sw_rcv_bypass_packet_errors;
4055 } else if (mode == CNTR_MODE_W) {
4056 dd->sw_rcv_bypass_packet_errors = 0;
4057 } else {
4058 dd_dev_err(dd, "Invalid cntr register access mode");
4059 return 0;
4060 }
4061 return val;
4062}
4063
Mike Marciniszyn77241052015-07-30 15:17:43 -04004064#define def_access_sw_cpu(cntr) \
4065static u64 access_sw_cpu_##cntr(const struct cntr_entry *entry, \
4066 void *context, int vl, int mode, u64 data) \
4067{ \
4068 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context; \
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08004069 return read_write_cpu(ppd->dd, &ppd->ibport_data.rvp.z_ ##cntr, \
4070 ppd->ibport_data.rvp.cntr, vl, \
Mike Marciniszyn77241052015-07-30 15:17:43 -04004071 mode, data); \
4072}
4073
4074def_access_sw_cpu(rc_acks);
4075def_access_sw_cpu(rc_qacks);
4076def_access_sw_cpu(rc_delayed_comp);
4077
4078#define def_access_ibp_counter(cntr) \
4079static u64 access_ibp_##cntr(const struct cntr_entry *entry, \
4080 void *context, int vl, int mode, u64 data) \
4081{ \
4082 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context; \
4083 \
4084 if (vl != CNTR_INVALID_VL) \
4085 return 0; \
4086 \
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08004087 return read_write_sw(ppd->dd, &ppd->ibport_data.rvp.n_ ##cntr, \
Mike Marciniszyn77241052015-07-30 15:17:43 -04004088 mode, data); \
4089}
4090
4091def_access_ibp_counter(loop_pkts);
4092def_access_ibp_counter(rc_resends);
4093def_access_ibp_counter(rnr_naks);
4094def_access_ibp_counter(other_naks);
4095def_access_ibp_counter(rc_timeouts);
4096def_access_ibp_counter(pkt_drops);
4097def_access_ibp_counter(dmawait);
4098def_access_ibp_counter(rc_seqnak);
4099def_access_ibp_counter(rc_dupreq);
4100def_access_ibp_counter(rdma_seq);
4101def_access_ibp_counter(unaligned);
4102def_access_ibp_counter(seq_naks);
4103
4104static struct cntr_entry dev_cntrs[DEV_CNTR_LAST] = {
4105[C_RCV_OVF] = RXE32_DEV_CNTR_ELEM(RcvOverflow, RCV_BUF_OVFL_CNT, CNTR_SYNTH),
4106[C_RX_TID_FULL] = RXE32_DEV_CNTR_ELEM(RxTIDFullEr, RCV_TID_FULL_ERR_CNT,
4107 CNTR_NORMAL),
4108[C_RX_TID_INVALID] = RXE32_DEV_CNTR_ELEM(RxTIDInvalid, RCV_TID_VALID_ERR_CNT,
4109 CNTR_NORMAL),
4110[C_RX_TID_FLGMS] = RXE32_DEV_CNTR_ELEM(RxTidFLGMs,
4111 RCV_TID_FLOW_GEN_MISMATCH_CNT,
4112 CNTR_NORMAL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004113[C_RX_CTX_EGRS] = RXE32_DEV_CNTR_ELEM(RxCtxEgrS, RCV_CONTEXT_EGR_STALL,
4114 CNTR_NORMAL),
4115[C_RCV_TID_FLSMS] = RXE32_DEV_CNTR_ELEM(RxTidFLSMs,
4116 RCV_TID_FLOW_SEQ_MISMATCH_CNT, CNTR_NORMAL),
4117[C_CCE_PCI_CR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePciCrSt,
4118 CCE_PCIE_POSTED_CRDT_STALL_CNT, CNTR_NORMAL),
4119[C_CCE_PCI_TR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePciTrSt, CCE_PCIE_TRGT_STALL_CNT,
4120 CNTR_NORMAL),
4121[C_CCE_PIO_WR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePioWrSt, CCE_PIO_WR_STALL_CNT,
4122 CNTR_NORMAL),
4123[C_CCE_ERR_INT] = CCE_INT_DEV_CNTR_ELEM(CceErrInt, CCE_ERR_INT_CNT,
4124 CNTR_NORMAL),
4125[C_CCE_SDMA_INT] = CCE_INT_DEV_CNTR_ELEM(CceSdmaInt, CCE_SDMA_INT_CNT,
4126 CNTR_NORMAL),
4127[C_CCE_MISC_INT] = CCE_INT_DEV_CNTR_ELEM(CceMiscInt, CCE_MISC_INT_CNT,
4128 CNTR_NORMAL),
4129[C_CCE_RCV_AV_INT] = CCE_INT_DEV_CNTR_ELEM(CceRcvAvInt, CCE_RCV_AVAIL_INT_CNT,
4130 CNTR_NORMAL),
4131[C_CCE_RCV_URG_INT] = CCE_INT_DEV_CNTR_ELEM(CceRcvUrgInt,
4132 CCE_RCV_URGENT_INT_CNT, CNTR_NORMAL),
4133[C_CCE_SEND_CR_INT] = CCE_INT_DEV_CNTR_ELEM(CceSndCrInt,
4134 CCE_SEND_CREDIT_INT_CNT, CNTR_NORMAL),
4135[C_DC_UNC_ERR] = DC_PERF_CNTR(DcUnctblErr, DCC_ERR_UNCORRECTABLE_CNT,
4136 CNTR_SYNTH),
Jakub Pawlak2b719042016-07-01 16:01:22 -07004137[C_DC_RCV_ERR] = CNTR_ELEM("DcRecvErr", DCC_ERR_PORTRCV_ERR_CNT, 0, CNTR_SYNTH,
4138 access_dc_rcv_err_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004139[C_DC_FM_CFG_ERR] = DC_PERF_CNTR(DcFmCfgErr, DCC_ERR_FMCONFIG_ERR_CNT,
4140 CNTR_SYNTH),
4141[C_DC_RMT_PHY_ERR] = DC_PERF_CNTR(DcRmtPhyErr, DCC_ERR_RCVREMOTE_PHY_ERR_CNT,
4142 CNTR_SYNTH),
4143[C_DC_DROPPED_PKT] = DC_PERF_CNTR(DcDroppedPkt, DCC_ERR_DROPPED_PKT_CNT,
4144 CNTR_SYNTH),
4145[C_DC_MC_XMIT_PKTS] = DC_PERF_CNTR(DcMcXmitPkts,
4146 DCC_PRF_PORT_XMIT_MULTICAST_CNT, CNTR_SYNTH),
4147[C_DC_MC_RCV_PKTS] = DC_PERF_CNTR(DcMcRcvPkts,
4148 DCC_PRF_PORT_RCV_MULTICAST_PKT_CNT,
4149 CNTR_SYNTH),
4150[C_DC_XMIT_CERR] = DC_PERF_CNTR(DcXmitCorr,
4151 DCC_PRF_PORT_XMIT_CORRECTABLE_CNT, CNTR_SYNTH),
4152[C_DC_RCV_CERR] = DC_PERF_CNTR(DcRcvCorrCnt, DCC_PRF_PORT_RCV_CORRECTABLE_CNT,
4153 CNTR_SYNTH),
4154[C_DC_RCV_FCC] = DC_PERF_CNTR(DcRxFCntl, DCC_PRF_RX_FLOW_CRTL_CNT,
4155 CNTR_SYNTH),
4156[C_DC_XMIT_FCC] = DC_PERF_CNTR(DcXmitFCntl, DCC_PRF_TX_FLOW_CRTL_CNT,
4157 CNTR_SYNTH),
4158[C_DC_XMIT_FLITS] = DC_PERF_CNTR(DcXmitFlits, DCC_PRF_PORT_XMIT_DATA_CNT,
4159 CNTR_SYNTH),
4160[C_DC_RCV_FLITS] = DC_PERF_CNTR(DcRcvFlits, DCC_PRF_PORT_RCV_DATA_CNT,
4161 CNTR_SYNTH),
4162[C_DC_XMIT_PKTS] = DC_PERF_CNTR(DcXmitPkts, DCC_PRF_PORT_XMIT_PKTS_CNT,
4163 CNTR_SYNTH),
4164[C_DC_RCV_PKTS] = DC_PERF_CNTR(DcRcvPkts, DCC_PRF_PORT_RCV_PKTS_CNT,
4165 CNTR_SYNTH),
4166[C_DC_RX_FLIT_VL] = DC_PERF_CNTR(DcRxFlitVl, DCC_PRF_PORT_VL_RCV_DATA_CNT,
4167 CNTR_SYNTH | CNTR_VL),
4168[C_DC_RX_PKT_VL] = DC_PERF_CNTR(DcRxPktVl, DCC_PRF_PORT_VL_RCV_PKTS_CNT,
4169 CNTR_SYNTH | CNTR_VL),
4170[C_DC_RCV_FCN] = DC_PERF_CNTR(DcRcvFcn, DCC_PRF_PORT_RCV_FECN_CNT, CNTR_SYNTH),
4171[C_DC_RCV_FCN_VL] = DC_PERF_CNTR(DcRcvFcnVl, DCC_PRF_PORT_VL_RCV_FECN_CNT,
4172 CNTR_SYNTH | CNTR_VL),
4173[C_DC_RCV_BCN] = DC_PERF_CNTR(DcRcvBcn, DCC_PRF_PORT_RCV_BECN_CNT, CNTR_SYNTH),
4174[C_DC_RCV_BCN_VL] = DC_PERF_CNTR(DcRcvBcnVl, DCC_PRF_PORT_VL_RCV_BECN_CNT,
4175 CNTR_SYNTH | CNTR_VL),
4176[C_DC_RCV_BBL] = DC_PERF_CNTR(DcRcvBbl, DCC_PRF_PORT_RCV_BUBBLE_CNT,
4177 CNTR_SYNTH),
4178[C_DC_RCV_BBL_VL] = DC_PERF_CNTR(DcRcvBblVl, DCC_PRF_PORT_VL_RCV_BUBBLE_CNT,
4179 CNTR_SYNTH | CNTR_VL),
4180[C_DC_MARK_FECN] = DC_PERF_CNTR(DcMarkFcn, DCC_PRF_PORT_MARK_FECN_CNT,
4181 CNTR_SYNTH),
4182[C_DC_MARK_FECN_VL] = DC_PERF_CNTR(DcMarkFcnVl, DCC_PRF_PORT_VL_MARK_FECN_CNT,
4183 CNTR_SYNTH | CNTR_VL),
4184[C_DC_TOTAL_CRC] =
4185 DC_PERF_CNTR_LCB(DcTotCrc, DC_LCB_ERR_INFO_TOTAL_CRC_ERR,
4186 CNTR_SYNTH),
4187[C_DC_CRC_LN0] = DC_PERF_CNTR_LCB(DcCrcLn0, DC_LCB_ERR_INFO_CRC_ERR_LN0,
4188 CNTR_SYNTH),
4189[C_DC_CRC_LN1] = DC_PERF_CNTR_LCB(DcCrcLn1, DC_LCB_ERR_INFO_CRC_ERR_LN1,
4190 CNTR_SYNTH),
4191[C_DC_CRC_LN2] = DC_PERF_CNTR_LCB(DcCrcLn2, DC_LCB_ERR_INFO_CRC_ERR_LN2,
4192 CNTR_SYNTH),
4193[C_DC_CRC_LN3] = DC_PERF_CNTR_LCB(DcCrcLn3, DC_LCB_ERR_INFO_CRC_ERR_LN3,
4194 CNTR_SYNTH),
4195[C_DC_CRC_MULT_LN] =
4196 DC_PERF_CNTR_LCB(DcMultLn, DC_LCB_ERR_INFO_CRC_ERR_MULTI_LN,
4197 CNTR_SYNTH),
4198[C_DC_TX_REPLAY] = DC_PERF_CNTR_LCB(DcTxReplay, DC_LCB_ERR_INFO_TX_REPLAY_CNT,
4199 CNTR_SYNTH),
4200[C_DC_RX_REPLAY] = DC_PERF_CNTR_LCB(DcRxReplay, DC_LCB_ERR_INFO_RX_REPLAY_CNT,
4201 CNTR_SYNTH),
4202[C_DC_SEQ_CRC_CNT] =
4203 DC_PERF_CNTR_LCB(DcLinkSeqCrc, DC_LCB_ERR_INFO_SEQ_CRC_CNT,
4204 CNTR_SYNTH),
4205[C_DC_ESC0_ONLY_CNT] =
4206 DC_PERF_CNTR_LCB(DcEsc0, DC_LCB_ERR_INFO_ESCAPE_0_ONLY_CNT,
4207 CNTR_SYNTH),
4208[C_DC_ESC0_PLUS1_CNT] =
4209 DC_PERF_CNTR_LCB(DcEsc1, DC_LCB_ERR_INFO_ESCAPE_0_PLUS1_CNT,
4210 CNTR_SYNTH),
4211[C_DC_ESC0_PLUS2_CNT] =
4212 DC_PERF_CNTR_LCB(DcEsc0Plus2, DC_LCB_ERR_INFO_ESCAPE_0_PLUS2_CNT,
4213 CNTR_SYNTH),
4214[C_DC_REINIT_FROM_PEER_CNT] =
4215 DC_PERF_CNTR_LCB(DcReinitPeer, DC_LCB_ERR_INFO_REINIT_FROM_PEER_CNT,
4216 CNTR_SYNTH),
4217[C_DC_SBE_CNT] = DC_PERF_CNTR_LCB(DcSbe, DC_LCB_ERR_INFO_SBE_CNT,
4218 CNTR_SYNTH),
4219[C_DC_MISC_FLG_CNT] =
4220 DC_PERF_CNTR_LCB(DcMiscFlg, DC_LCB_ERR_INFO_MISC_FLG_CNT,
4221 CNTR_SYNTH),
4222[C_DC_PRF_GOOD_LTP_CNT] =
4223 DC_PERF_CNTR_LCB(DcGoodLTP, DC_LCB_PRF_GOOD_LTP_CNT, CNTR_SYNTH),
4224[C_DC_PRF_ACCEPTED_LTP_CNT] =
4225 DC_PERF_CNTR_LCB(DcAccLTP, DC_LCB_PRF_ACCEPTED_LTP_CNT,
4226 CNTR_SYNTH),
4227[C_DC_PRF_RX_FLIT_CNT] =
4228 DC_PERF_CNTR_LCB(DcPrfRxFlit, DC_LCB_PRF_RX_FLIT_CNT, CNTR_SYNTH),
4229[C_DC_PRF_TX_FLIT_CNT] =
4230 DC_PERF_CNTR_LCB(DcPrfTxFlit, DC_LCB_PRF_TX_FLIT_CNT, CNTR_SYNTH),
4231[C_DC_PRF_CLK_CNTR] =
4232 DC_PERF_CNTR_LCB(DcPrfClk, DC_LCB_PRF_CLK_CNTR, CNTR_SYNTH),
4233[C_DC_PG_DBG_FLIT_CRDTS_CNT] =
4234 DC_PERF_CNTR_LCB(DcFltCrdts, DC_LCB_PG_DBG_FLIT_CRDTS_CNT, CNTR_SYNTH),
4235[C_DC_PG_STS_PAUSE_COMPLETE_CNT] =
4236 DC_PERF_CNTR_LCB(DcPauseComp, DC_LCB_PG_STS_PAUSE_COMPLETE_CNT,
4237 CNTR_SYNTH),
4238[C_DC_PG_STS_TX_SBE_CNT] =
4239 DC_PERF_CNTR_LCB(DcStsTxSbe, DC_LCB_PG_STS_TX_SBE_CNT, CNTR_SYNTH),
4240[C_DC_PG_STS_TX_MBE_CNT] =
4241 DC_PERF_CNTR_LCB(DcStsTxMbe, DC_LCB_PG_STS_TX_MBE_CNT,
4242 CNTR_SYNTH),
4243[C_SW_CPU_INTR] = CNTR_ELEM("Intr", 0, 0, CNTR_NORMAL,
4244 access_sw_cpu_intr),
4245[C_SW_CPU_RCV_LIM] = CNTR_ELEM("RcvLimit", 0, 0, CNTR_NORMAL,
4246 access_sw_cpu_rcv_limit),
4247[C_SW_VTX_WAIT] = CNTR_ELEM("vTxWait", 0, 0, CNTR_NORMAL,
4248 access_sw_vtx_wait),
4249[C_SW_PIO_WAIT] = CNTR_ELEM("PioWait", 0, 0, CNTR_NORMAL,
4250 access_sw_pio_wait),
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08004251[C_SW_PIO_DRAIN] = CNTR_ELEM("PioDrain", 0, 0, CNTR_NORMAL,
4252 access_sw_pio_drain),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004253[C_SW_KMEM_WAIT] = CNTR_ELEM("KmemWait", 0, 0, CNTR_NORMAL,
4254 access_sw_kmem_wait),
Dean Luickb4219222015-10-26 10:28:35 -04004255[C_SW_SEND_SCHED] = CNTR_ELEM("SendSched", 0, 0, CNTR_NORMAL,
4256 access_sw_send_schedule),
Vennila Megavannana699c6c2016-01-11 18:30:56 -05004257[C_SDMA_DESC_FETCHED_CNT] = CNTR_ELEM("SDEDscFdCn",
4258 SEND_DMA_DESC_FETCHED_CNT, 0,
4259 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4260 dev_access_u32_csr),
4261[C_SDMA_INT_CNT] = CNTR_ELEM("SDMAInt", 0, 0,
4262 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4263 access_sde_int_cnt),
4264[C_SDMA_ERR_CNT] = CNTR_ELEM("SDMAErrCt", 0, 0,
4265 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4266 access_sde_err_cnt),
4267[C_SDMA_IDLE_INT_CNT] = CNTR_ELEM("SDMAIdInt", 0, 0,
4268 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4269 access_sde_idle_int_cnt),
4270[C_SDMA_PROGRESS_INT_CNT] = CNTR_ELEM("SDMAPrIntCn", 0, 0,
4271 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4272 access_sde_progress_int_cnt),
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05004273/* MISC_ERR_STATUS */
4274[C_MISC_PLL_LOCK_FAIL_ERR] = CNTR_ELEM("MISC_PLL_LOCK_FAIL_ERR", 0, 0,
4275 CNTR_NORMAL,
4276 access_misc_pll_lock_fail_err_cnt),
4277[C_MISC_MBIST_FAIL_ERR] = CNTR_ELEM("MISC_MBIST_FAIL_ERR", 0, 0,
4278 CNTR_NORMAL,
4279 access_misc_mbist_fail_err_cnt),
4280[C_MISC_INVALID_EEP_CMD_ERR] = CNTR_ELEM("MISC_INVALID_EEP_CMD_ERR", 0, 0,
4281 CNTR_NORMAL,
4282 access_misc_invalid_eep_cmd_err_cnt),
4283[C_MISC_EFUSE_DONE_PARITY_ERR] = CNTR_ELEM("MISC_EFUSE_DONE_PARITY_ERR", 0, 0,
4284 CNTR_NORMAL,
4285 access_misc_efuse_done_parity_err_cnt),
4286[C_MISC_EFUSE_WRITE_ERR] = CNTR_ELEM("MISC_EFUSE_WRITE_ERR", 0, 0,
4287 CNTR_NORMAL,
4288 access_misc_efuse_write_err_cnt),
4289[C_MISC_EFUSE_READ_BAD_ADDR_ERR] = CNTR_ELEM("MISC_EFUSE_READ_BAD_ADDR_ERR", 0,
4290 0, CNTR_NORMAL,
4291 access_misc_efuse_read_bad_addr_err_cnt),
4292[C_MISC_EFUSE_CSR_PARITY_ERR] = CNTR_ELEM("MISC_EFUSE_CSR_PARITY_ERR", 0, 0,
4293 CNTR_NORMAL,
4294 access_misc_efuse_csr_parity_err_cnt),
4295[C_MISC_FW_AUTH_FAILED_ERR] = CNTR_ELEM("MISC_FW_AUTH_FAILED_ERR", 0, 0,
4296 CNTR_NORMAL,
4297 access_misc_fw_auth_failed_err_cnt),
4298[C_MISC_KEY_MISMATCH_ERR] = CNTR_ELEM("MISC_KEY_MISMATCH_ERR", 0, 0,
4299 CNTR_NORMAL,
4300 access_misc_key_mismatch_err_cnt),
4301[C_MISC_SBUS_WRITE_FAILED_ERR] = CNTR_ELEM("MISC_SBUS_WRITE_FAILED_ERR", 0, 0,
4302 CNTR_NORMAL,
4303 access_misc_sbus_write_failed_err_cnt),
4304[C_MISC_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("MISC_CSR_WRITE_BAD_ADDR_ERR", 0, 0,
4305 CNTR_NORMAL,
4306 access_misc_csr_write_bad_addr_err_cnt),
4307[C_MISC_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("MISC_CSR_READ_BAD_ADDR_ERR", 0, 0,
4308 CNTR_NORMAL,
4309 access_misc_csr_read_bad_addr_err_cnt),
4310[C_MISC_CSR_PARITY_ERR] = CNTR_ELEM("MISC_CSR_PARITY_ERR", 0, 0,
4311 CNTR_NORMAL,
4312 access_misc_csr_parity_err_cnt),
4313/* CceErrStatus */
4314[C_CCE_ERR_STATUS_AGGREGATED_CNT] = CNTR_ELEM("CceErrStatusAggregatedCnt", 0, 0,
4315 CNTR_NORMAL,
4316 access_sw_cce_err_status_aggregated_cnt),
4317[C_CCE_MSIX_CSR_PARITY_ERR] = CNTR_ELEM("CceMsixCsrParityErr", 0, 0,
4318 CNTR_NORMAL,
4319 access_cce_msix_csr_parity_err_cnt),
4320[C_CCE_INT_MAP_UNC_ERR] = CNTR_ELEM("CceIntMapUncErr", 0, 0,
4321 CNTR_NORMAL,
4322 access_cce_int_map_unc_err_cnt),
4323[C_CCE_INT_MAP_COR_ERR] = CNTR_ELEM("CceIntMapCorErr", 0, 0,
4324 CNTR_NORMAL,
4325 access_cce_int_map_cor_err_cnt),
4326[C_CCE_MSIX_TABLE_UNC_ERR] = CNTR_ELEM("CceMsixTableUncErr", 0, 0,
4327 CNTR_NORMAL,
4328 access_cce_msix_table_unc_err_cnt),
4329[C_CCE_MSIX_TABLE_COR_ERR] = CNTR_ELEM("CceMsixTableCorErr", 0, 0,
4330 CNTR_NORMAL,
4331 access_cce_msix_table_cor_err_cnt),
4332[C_CCE_RXDMA_CONV_FIFO_PARITY_ERR] = CNTR_ELEM("CceRxdmaConvFifoParityErr", 0,
4333 0, CNTR_NORMAL,
4334 access_cce_rxdma_conv_fifo_parity_err_cnt),
4335[C_CCE_RCPL_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceRcplAsyncFifoParityErr", 0,
4336 0, CNTR_NORMAL,
4337 access_cce_rcpl_async_fifo_parity_err_cnt),
4338[C_CCE_SEG_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("CceSegWriteBadAddrErr", 0, 0,
4339 CNTR_NORMAL,
4340 access_cce_seg_write_bad_addr_err_cnt),
4341[C_CCE_SEG_READ_BAD_ADDR_ERR] = CNTR_ELEM("CceSegReadBadAddrErr", 0, 0,
4342 CNTR_NORMAL,
4343 access_cce_seg_read_bad_addr_err_cnt),
4344[C_LA_TRIGGERED] = CNTR_ELEM("Cce LATriggered", 0, 0,
4345 CNTR_NORMAL,
4346 access_la_triggered_cnt),
4347[C_CCE_TRGT_CPL_TIMEOUT_ERR] = CNTR_ELEM("CceTrgtCplTimeoutErr", 0, 0,
4348 CNTR_NORMAL,
4349 access_cce_trgt_cpl_timeout_err_cnt),
4350[C_PCIC_RECEIVE_PARITY_ERR] = CNTR_ELEM("PcicReceiveParityErr", 0, 0,
4351 CNTR_NORMAL,
4352 access_pcic_receive_parity_err_cnt),
4353[C_PCIC_TRANSMIT_BACK_PARITY_ERR] = CNTR_ELEM("PcicTransmitBackParityErr", 0, 0,
4354 CNTR_NORMAL,
4355 access_pcic_transmit_back_parity_err_cnt),
4356[C_PCIC_TRANSMIT_FRONT_PARITY_ERR] = CNTR_ELEM("PcicTransmitFrontParityErr", 0,
4357 0, CNTR_NORMAL,
4358 access_pcic_transmit_front_parity_err_cnt),
4359[C_PCIC_CPL_DAT_Q_UNC_ERR] = CNTR_ELEM("PcicCplDatQUncErr", 0, 0,
4360 CNTR_NORMAL,
4361 access_pcic_cpl_dat_q_unc_err_cnt),
4362[C_PCIC_CPL_HD_Q_UNC_ERR] = CNTR_ELEM("PcicCplHdQUncErr", 0, 0,
4363 CNTR_NORMAL,
4364 access_pcic_cpl_hd_q_unc_err_cnt),
4365[C_PCIC_POST_DAT_Q_UNC_ERR] = CNTR_ELEM("PcicPostDatQUncErr", 0, 0,
4366 CNTR_NORMAL,
4367 access_pcic_post_dat_q_unc_err_cnt),
4368[C_PCIC_POST_HD_Q_UNC_ERR] = CNTR_ELEM("PcicPostHdQUncErr", 0, 0,
4369 CNTR_NORMAL,
4370 access_pcic_post_hd_q_unc_err_cnt),
4371[C_PCIC_RETRY_SOT_MEM_UNC_ERR] = CNTR_ELEM("PcicRetrySotMemUncErr", 0, 0,
4372 CNTR_NORMAL,
4373 access_pcic_retry_sot_mem_unc_err_cnt),
4374[C_PCIC_RETRY_MEM_UNC_ERR] = CNTR_ELEM("PcicRetryMemUncErr", 0, 0,
4375 CNTR_NORMAL,
4376 access_pcic_retry_mem_unc_err),
4377[C_PCIC_N_POST_DAT_Q_PARITY_ERR] = CNTR_ELEM("PcicNPostDatQParityErr", 0, 0,
4378 CNTR_NORMAL,
4379 access_pcic_n_post_dat_q_parity_err_cnt),
4380[C_PCIC_N_POST_H_Q_PARITY_ERR] = CNTR_ELEM("PcicNPostHQParityErr", 0, 0,
4381 CNTR_NORMAL,
4382 access_pcic_n_post_h_q_parity_err_cnt),
4383[C_PCIC_CPL_DAT_Q_COR_ERR] = CNTR_ELEM("PcicCplDatQCorErr", 0, 0,
4384 CNTR_NORMAL,
4385 access_pcic_cpl_dat_q_cor_err_cnt),
4386[C_PCIC_CPL_HD_Q_COR_ERR] = CNTR_ELEM("PcicCplHdQCorErr", 0, 0,
4387 CNTR_NORMAL,
4388 access_pcic_cpl_hd_q_cor_err_cnt),
4389[C_PCIC_POST_DAT_Q_COR_ERR] = CNTR_ELEM("PcicPostDatQCorErr", 0, 0,
4390 CNTR_NORMAL,
4391 access_pcic_post_dat_q_cor_err_cnt),
4392[C_PCIC_POST_HD_Q_COR_ERR] = CNTR_ELEM("PcicPostHdQCorErr", 0, 0,
4393 CNTR_NORMAL,
4394 access_pcic_post_hd_q_cor_err_cnt),
4395[C_PCIC_RETRY_SOT_MEM_COR_ERR] = CNTR_ELEM("PcicRetrySotMemCorErr", 0, 0,
4396 CNTR_NORMAL,
4397 access_pcic_retry_sot_mem_cor_err_cnt),
4398[C_PCIC_RETRY_MEM_COR_ERR] = CNTR_ELEM("PcicRetryMemCorErr", 0, 0,
4399 CNTR_NORMAL,
4400 access_pcic_retry_mem_cor_err_cnt),
4401[C_CCE_CLI1_ASYNC_FIFO_DBG_PARITY_ERR] = CNTR_ELEM(
4402 "CceCli1AsyncFifoDbgParityError", 0, 0,
4403 CNTR_NORMAL,
4404 access_cce_cli1_async_fifo_dbg_parity_err_cnt),
4405[C_CCE_CLI1_ASYNC_FIFO_RXDMA_PARITY_ERR] = CNTR_ELEM(
4406 "CceCli1AsyncFifoRxdmaParityError", 0, 0,
4407 CNTR_NORMAL,
4408 access_cce_cli1_async_fifo_rxdma_parity_err_cnt
4409 ),
4410[C_CCE_CLI1_ASYNC_FIFO_SDMA_HD_PARITY_ERR] = CNTR_ELEM(
4411 "CceCli1AsyncFifoSdmaHdParityErr", 0, 0,
4412 CNTR_NORMAL,
4413 access_cce_cli1_async_fifo_sdma_hd_parity_err_cnt),
4414[C_CCE_CLI1_ASYNC_FIFO_PIO_CRDT_PARITY_ERR] = CNTR_ELEM(
4415 "CceCli1AsyncFifoPioCrdtParityErr", 0, 0,
4416 CNTR_NORMAL,
4417 access_cce_cl1_async_fifo_pio_crdt_parity_err_cnt),
4418[C_CCE_CLI2_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceCli2AsyncFifoParityErr", 0,
4419 0, CNTR_NORMAL,
4420 access_cce_cli2_async_fifo_parity_err_cnt),
4421[C_CCE_CSR_CFG_BUS_PARITY_ERR] = CNTR_ELEM("CceCsrCfgBusParityErr", 0, 0,
4422 CNTR_NORMAL,
4423 access_cce_csr_cfg_bus_parity_err_cnt),
4424[C_CCE_CLI0_ASYNC_FIFO_PARTIY_ERR] = CNTR_ELEM("CceCli0AsyncFifoParityErr", 0,
4425 0, CNTR_NORMAL,
4426 access_cce_cli0_async_fifo_parity_err_cnt),
4427[C_CCE_RSPD_DATA_PARITY_ERR] = CNTR_ELEM("CceRspdDataParityErr", 0, 0,
4428 CNTR_NORMAL,
4429 access_cce_rspd_data_parity_err_cnt),
4430[C_CCE_TRGT_ACCESS_ERR] = CNTR_ELEM("CceTrgtAccessErr", 0, 0,
4431 CNTR_NORMAL,
4432 access_cce_trgt_access_err_cnt),
4433[C_CCE_TRGT_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceTrgtAsyncFifoParityErr", 0,
4434 0, CNTR_NORMAL,
4435 access_cce_trgt_async_fifo_parity_err_cnt),
4436[C_CCE_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("CceCsrWriteBadAddrErr", 0, 0,
4437 CNTR_NORMAL,
4438 access_cce_csr_write_bad_addr_err_cnt),
4439[C_CCE_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("CceCsrReadBadAddrErr", 0, 0,
4440 CNTR_NORMAL,
4441 access_cce_csr_read_bad_addr_err_cnt),
4442[C_CCE_CSR_PARITY_ERR] = CNTR_ELEM("CceCsrParityErr", 0, 0,
4443 CNTR_NORMAL,
4444 access_ccs_csr_parity_err_cnt),
4445
4446/* RcvErrStatus */
4447[C_RX_CSR_PARITY_ERR] = CNTR_ELEM("RxCsrParityErr", 0, 0,
4448 CNTR_NORMAL,
4449 access_rx_csr_parity_err_cnt),
4450[C_RX_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("RxCsrWriteBadAddrErr", 0, 0,
4451 CNTR_NORMAL,
4452 access_rx_csr_write_bad_addr_err_cnt),
4453[C_RX_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("RxCsrReadBadAddrErr", 0, 0,
4454 CNTR_NORMAL,
4455 access_rx_csr_read_bad_addr_err_cnt),
4456[C_RX_DMA_CSR_UNC_ERR] = CNTR_ELEM("RxDmaCsrUncErr", 0, 0,
4457 CNTR_NORMAL,
4458 access_rx_dma_csr_unc_err_cnt),
4459[C_RX_DMA_DQ_FSM_ENCODING_ERR] = CNTR_ELEM("RxDmaDqFsmEncodingErr", 0, 0,
4460 CNTR_NORMAL,
4461 access_rx_dma_dq_fsm_encoding_err_cnt),
4462[C_RX_DMA_EQ_FSM_ENCODING_ERR] = CNTR_ELEM("RxDmaEqFsmEncodingErr", 0, 0,
4463 CNTR_NORMAL,
4464 access_rx_dma_eq_fsm_encoding_err_cnt),
4465[C_RX_DMA_CSR_PARITY_ERR] = CNTR_ELEM("RxDmaCsrParityErr", 0, 0,
4466 CNTR_NORMAL,
4467 access_rx_dma_csr_parity_err_cnt),
4468[C_RX_RBUF_DATA_COR_ERR] = CNTR_ELEM("RxRbufDataCorErr", 0, 0,
4469 CNTR_NORMAL,
4470 access_rx_rbuf_data_cor_err_cnt),
4471[C_RX_RBUF_DATA_UNC_ERR] = CNTR_ELEM("RxRbufDataUncErr", 0, 0,
4472 CNTR_NORMAL,
4473 access_rx_rbuf_data_unc_err_cnt),
4474[C_RX_DMA_DATA_FIFO_RD_COR_ERR] = CNTR_ELEM("RxDmaDataFifoRdCorErr", 0, 0,
4475 CNTR_NORMAL,
4476 access_rx_dma_data_fifo_rd_cor_err_cnt),
4477[C_RX_DMA_DATA_FIFO_RD_UNC_ERR] = CNTR_ELEM("RxDmaDataFifoRdUncErr", 0, 0,
4478 CNTR_NORMAL,
4479 access_rx_dma_data_fifo_rd_unc_err_cnt),
4480[C_RX_DMA_HDR_FIFO_RD_COR_ERR] = CNTR_ELEM("RxDmaHdrFifoRdCorErr", 0, 0,
4481 CNTR_NORMAL,
4482 access_rx_dma_hdr_fifo_rd_cor_err_cnt),
4483[C_RX_DMA_HDR_FIFO_RD_UNC_ERR] = CNTR_ELEM("RxDmaHdrFifoRdUncErr", 0, 0,
4484 CNTR_NORMAL,
4485 access_rx_dma_hdr_fifo_rd_unc_err_cnt),
4486[C_RX_RBUF_DESC_PART2_COR_ERR] = CNTR_ELEM("RxRbufDescPart2CorErr", 0, 0,
4487 CNTR_NORMAL,
4488 access_rx_rbuf_desc_part2_cor_err_cnt),
4489[C_RX_RBUF_DESC_PART2_UNC_ERR] = CNTR_ELEM("RxRbufDescPart2UncErr", 0, 0,
4490 CNTR_NORMAL,
4491 access_rx_rbuf_desc_part2_unc_err_cnt),
4492[C_RX_RBUF_DESC_PART1_COR_ERR] = CNTR_ELEM("RxRbufDescPart1CorErr", 0, 0,
4493 CNTR_NORMAL,
4494 access_rx_rbuf_desc_part1_cor_err_cnt),
4495[C_RX_RBUF_DESC_PART1_UNC_ERR] = CNTR_ELEM("RxRbufDescPart1UncErr", 0, 0,
4496 CNTR_NORMAL,
4497 access_rx_rbuf_desc_part1_unc_err_cnt),
4498[C_RX_HQ_INTR_FSM_ERR] = CNTR_ELEM("RxHqIntrFsmErr", 0, 0,
4499 CNTR_NORMAL,
4500 access_rx_hq_intr_fsm_err_cnt),
4501[C_RX_HQ_INTR_CSR_PARITY_ERR] = CNTR_ELEM("RxHqIntrCsrParityErr", 0, 0,
4502 CNTR_NORMAL,
4503 access_rx_hq_intr_csr_parity_err_cnt),
4504[C_RX_LOOKUP_CSR_PARITY_ERR] = CNTR_ELEM("RxLookupCsrParityErr", 0, 0,
4505 CNTR_NORMAL,
4506 access_rx_lookup_csr_parity_err_cnt),
4507[C_RX_LOOKUP_RCV_ARRAY_COR_ERR] = CNTR_ELEM("RxLookupRcvArrayCorErr", 0, 0,
4508 CNTR_NORMAL,
4509 access_rx_lookup_rcv_array_cor_err_cnt),
4510[C_RX_LOOKUP_RCV_ARRAY_UNC_ERR] = CNTR_ELEM("RxLookupRcvArrayUncErr", 0, 0,
4511 CNTR_NORMAL,
4512 access_rx_lookup_rcv_array_unc_err_cnt),
4513[C_RX_LOOKUP_DES_PART2_PARITY_ERR] = CNTR_ELEM("RxLookupDesPart2ParityErr", 0,
4514 0, CNTR_NORMAL,
4515 access_rx_lookup_des_part2_parity_err_cnt),
4516[C_RX_LOOKUP_DES_PART1_UNC_COR_ERR] = CNTR_ELEM("RxLookupDesPart1UncCorErr", 0,
4517 0, CNTR_NORMAL,
4518 access_rx_lookup_des_part1_unc_cor_err_cnt),
4519[C_RX_LOOKUP_DES_PART1_UNC_ERR] = CNTR_ELEM("RxLookupDesPart1UncErr", 0, 0,
4520 CNTR_NORMAL,
4521 access_rx_lookup_des_part1_unc_err_cnt),
4522[C_RX_RBUF_NEXT_FREE_BUF_COR_ERR] = CNTR_ELEM("RxRbufNextFreeBufCorErr", 0, 0,
4523 CNTR_NORMAL,
4524 access_rx_rbuf_next_free_buf_cor_err_cnt),
4525[C_RX_RBUF_NEXT_FREE_BUF_UNC_ERR] = CNTR_ELEM("RxRbufNextFreeBufUncErr", 0, 0,
4526 CNTR_NORMAL,
4527 access_rx_rbuf_next_free_buf_unc_err_cnt),
4528[C_RX_RBUF_FL_INIT_WR_ADDR_PARITY_ERR] = CNTR_ELEM(
4529 "RxRbufFlInitWrAddrParityErr", 0, 0,
4530 CNTR_NORMAL,
4531 access_rbuf_fl_init_wr_addr_parity_err_cnt),
4532[C_RX_RBUF_FL_INITDONE_PARITY_ERR] = CNTR_ELEM("RxRbufFlInitdoneParityErr", 0,
4533 0, CNTR_NORMAL,
4534 access_rx_rbuf_fl_initdone_parity_err_cnt),
4535[C_RX_RBUF_FL_WRITE_ADDR_PARITY_ERR] = CNTR_ELEM("RxRbufFlWrAddrParityErr", 0,
4536 0, CNTR_NORMAL,
4537 access_rx_rbuf_fl_write_addr_parity_err_cnt),
4538[C_RX_RBUF_FL_RD_ADDR_PARITY_ERR] = CNTR_ELEM("RxRbufFlRdAddrParityErr", 0, 0,
4539 CNTR_NORMAL,
4540 access_rx_rbuf_fl_rd_addr_parity_err_cnt),
4541[C_RX_RBUF_EMPTY_ERR] = CNTR_ELEM("RxRbufEmptyErr", 0, 0,
4542 CNTR_NORMAL,
4543 access_rx_rbuf_empty_err_cnt),
4544[C_RX_RBUF_FULL_ERR] = CNTR_ELEM("RxRbufFullErr", 0, 0,
4545 CNTR_NORMAL,
4546 access_rx_rbuf_full_err_cnt),
4547[C_RX_RBUF_BAD_LOOKUP_ERR] = CNTR_ELEM("RxRBufBadLookupErr", 0, 0,
4548 CNTR_NORMAL,
4549 access_rbuf_bad_lookup_err_cnt),
4550[C_RX_RBUF_CTX_ID_PARITY_ERR] = CNTR_ELEM("RxRbufCtxIdParityErr", 0, 0,
4551 CNTR_NORMAL,
4552 access_rbuf_ctx_id_parity_err_cnt),
4553[C_RX_RBUF_CSR_QEOPDW_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQEOPDWParityErr", 0, 0,
4554 CNTR_NORMAL,
4555 access_rbuf_csr_qeopdw_parity_err_cnt),
4556[C_RX_RBUF_CSR_Q_NUM_OF_PKT_PARITY_ERR] = CNTR_ELEM(
4557 "RxRbufCsrQNumOfPktParityErr", 0, 0,
4558 CNTR_NORMAL,
4559 access_rx_rbuf_csr_q_num_of_pkt_parity_err_cnt),
4560[C_RX_RBUF_CSR_Q_T1_PTR_PARITY_ERR] = CNTR_ELEM(
4561 "RxRbufCsrQTlPtrParityErr", 0, 0,
4562 CNTR_NORMAL,
4563 access_rx_rbuf_csr_q_t1_ptr_parity_err_cnt),
4564[C_RX_RBUF_CSR_Q_HD_PTR_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQHdPtrParityErr", 0,
4565 0, CNTR_NORMAL,
4566 access_rx_rbuf_csr_q_hd_ptr_parity_err_cnt),
4567[C_RX_RBUF_CSR_Q_VLD_BIT_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQVldBitParityErr", 0,
4568 0, CNTR_NORMAL,
4569 access_rx_rbuf_csr_q_vld_bit_parity_err_cnt),
4570[C_RX_RBUF_CSR_Q_NEXT_BUF_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQNextBufParityErr",
4571 0, 0, CNTR_NORMAL,
4572 access_rx_rbuf_csr_q_next_buf_parity_err_cnt),
4573[C_RX_RBUF_CSR_Q_ENT_CNT_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQEntCntParityErr", 0,
4574 0, CNTR_NORMAL,
4575 access_rx_rbuf_csr_q_ent_cnt_parity_err_cnt),
4576[C_RX_RBUF_CSR_Q_HEAD_BUF_NUM_PARITY_ERR] = CNTR_ELEM(
4577 "RxRbufCsrQHeadBufNumParityErr", 0, 0,
4578 CNTR_NORMAL,
4579 access_rx_rbuf_csr_q_head_buf_num_parity_err_cnt),
4580[C_RX_RBUF_BLOCK_LIST_READ_COR_ERR] = CNTR_ELEM("RxRbufBlockListReadCorErr", 0,
4581 0, CNTR_NORMAL,
4582 access_rx_rbuf_block_list_read_cor_err_cnt),
4583[C_RX_RBUF_BLOCK_LIST_READ_UNC_ERR] = CNTR_ELEM("RxRbufBlockListReadUncErr", 0,
4584 0, CNTR_NORMAL,
4585 access_rx_rbuf_block_list_read_unc_err_cnt),
4586[C_RX_RBUF_LOOKUP_DES_COR_ERR] = CNTR_ELEM("RxRbufLookupDesCorErr", 0, 0,
4587 CNTR_NORMAL,
4588 access_rx_rbuf_lookup_des_cor_err_cnt),
4589[C_RX_RBUF_LOOKUP_DES_UNC_ERR] = CNTR_ELEM("RxRbufLookupDesUncErr", 0, 0,
4590 CNTR_NORMAL,
4591 access_rx_rbuf_lookup_des_unc_err_cnt),
4592[C_RX_RBUF_LOOKUP_DES_REG_UNC_COR_ERR] = CNTR_ELEM(
4593 "RxRbufLookupDesRegUncCorErr", 0, 0,
4594 CNTR_NORMAL,
4595 access_rx_rbuf_lookup_des_reg_unc_cor_err_cnt),
4596[C_RX_RBUF_LOOKUP_DES_REG_UNC_ERR] = CNTR_ELEM("RxRbufLookupDesRegUncErr", 0, 0,
4597 CNTR_NORMAL,
4598 access_rx_rbuf_lookup_des_reg_unc_err_cnt),
4599[C_RX_RBUF_FREE_LIST_COR_ERR] = CNTR_ELEM("RxRbufFreeListCorErr", 0, 0,
4600 CNTR_NORMAL,
4601 access_rx_rbuf_free_list_cor_err_cnt),
4602[C_RX_RBUF_FREE_LIST_UNC_ERR] = CNTR_ELEM("RxRbufFreeListUncErr", 0, 0,
4603 CNTR_NORMAL,
4604 access_rx_rbuf_free_list_unc_err_cnt),
4605[C_RX_RCV_FSM_ENCODING_ERR] = CNTR_ELEM("RxRcvFsmEncodingErr", 0, 0,
4606 CNTR_NORMAL,
4607 access_rx_rcv_fsm_encoding_err_cnt),
4608[C_RX_DMA_FLAG_COR_ERR] = CNTR_ELEM("RxDmaFlagCorErr", 0, 0,
4609 CNTR_NORMAL,
4610 access_rx_dma_flag_cor_err_cnt),
4611[C_RX_DMA_FLAG_UNC_ERR] = CNTR_ELEM("RxDmaFlagUncErr", 0, 0,
4612 CNTR_NORMAL,
4613 access_rx_dma_flag_unc_err_cnt),
4614[C_RX_DC_SOP_EOP_PARITY_ERR] = CNTR_ELEM("RxDcSopEopParityErr", 0, 0,
4615 CNTR_NORMAL,
4616 access_rx_dc_sop_eop_parity_err_cnt),
4617[C_RX_RCV_CSR_PARITY_ERR] = CNTR_ELEM("RxRcvCsrParityErr", 0, 0,
4618 CNTR_NORMAL,
4619 access_rx_rcv_csr_parity_err_cnt),
4620[C_RX_RCV_QP_MAP_TABLE_COR_ERR] = CNTR_ELEM("RxRcvQpMapTableCorErr", 0, 0,
4621 CNTR_NORMAL,
4622 access_rx_rcv_qp_map_table_cor_err_cnt),
4623[C_RX_RCV_QP_MAP_TABLE_UNC_ERR] = CNTR_ELEM("RxRcvQpMapTableUncErr", 0, 0,
4624 CNTR_NORMAL,
4625 access_rx_rcv_qp_map_table_unc_err_cnt),
4626[C_RX_RCV_DATA_COR_ERR] = CNTR_ELEM("RxRcvDataCorErr", 0, 0,
4627 CNTR_NORMAL,
4628 access_rx_rcv_data_cor_err_cnt),
4629[C_RX_RCV_DATA_UNC_ERR] = CNTR_ELEM("RxRcvDataUncErr", 0, 0,
4630 CNTR_NORMAL,
4631 access_rx_rcv_data_unc_err_cnt),
4632[C_RX_RCV_HDR_COR_ERR] = CNTR_ELEM("RxRcvHdrCorErr", 0, 0,
4633 CNTR_NORMAL,
4634 access_rx_rcv_hdr_cor_err_cnt),
4635[C_RX_RCV_HDR_UNC_ERR] = CNTR_ELEM("RxRcvHdrUncErr", 0, 0,
4636 CNTR_NORMAL,
4637 access_rx_rcv_hdr_unc_err_cnt),
4638[C_RX_DC_INTF_PARITY_ERR] = CNTR_ELEM("RxDcIntfParityErr", 0, 0,
4639 CNTR_NORMAL,
4640 access_rx_dc_intf_parity_err_cnt),
4641[C_RX_DMA_CSR_COR_ERR] = CNTR_ELEM("RxDmaCsrCorErr", 0, 0,
4642 CNTR_NORMAL,
4643 access_rx_dma_csr_cor_err_cnt),
4644/* SendPioErrStatus */
4645[C_PIO_PEC_SOP_HEAD_PARITY_ERR] = CNTR_ELEM("PioPecSopHeadParityErr", 0, 0,
4646 CNTR_NORMAL,
4647 access_pio_pec_sop_head_parity_err_cnt),
4648[C_PIO_PCC_SOP_HEAD_PARITY_ERR] = CNTR_ELEM("PioPccSopHeadParityErr", 0, 0,
4649 CNTR_NORMAL,
4650 access_pio_pcc_sop_head_parity_err_cnt),
4651[C_PIO_LAST_RETURNED_CNT_PARITY_ERR] = CNTR_ELEM("PioLastReturnedCntParityErr",
4652 0, 0, CNTR_NORMAL,
4653 access_pio_last_returned_cnt_parity_err_cnt),
4654[C_PIO_CURRENT_FREE_CNT_PARITY_ERR] = CNTR_ELEM("PioCurrentFreeCntParityErr", 0,
4655 0, CNTR_NORMAL,
4656 access_pio_current_free_cnt_parity_err_cnt),
4657[C_PIO_RSVD_31_ERR] = CNTR_ELEM("Pio Reserved 31", 0, 0,
4658 CNTR_NORMAL,
4659 access_pio_reserved_31_err_cnt),
4660[C_PIO_RSVD_30_ERR] = CNTR_ELEM("Pio Reserved 30", 0, 0,
4661 CNTR_NORMAL,
4662 access_pio_reserved_30_err_cnt),
4663[C_PIO_PPMC_SOP_LEN_ERR] = CNTR_ELEM("PioPpmcSopLenErr", 0, 0,
4664 CNTR_NORMAL,
4665 access_pio_ppmc_sop_len_err_cnt),
4666[C_PIO_PPMC_BQC_MEM_PARITY_ERR] = CNTR_ELEM("PioPpmcBqcMemParityErr", 0, 0,
4667 CNTR_NORMAL,
4668 access_pio_ppmc_bqc_mem_parity_err_cnt),
4669[C_PIO_VL_FIFO_PARITY_ERR] = CNTR_ELEM("PioVlFifoParityErr", 0, 0,
4670 CNTR_NORMAL,
4671 access_pio_vl_fifo_parity_err_cnt),
4672[C_PIO_VLF_SOP_PARITY_ERR] = CNTR_ELEM("PioVlfSopParityErr", 0, 0,
4673 CNTR_NORMAL,
4674 access_pio_vlf_sop_parity_err_cnt),
4675[C_PIO_VLF_V1_LEN_PARITY_ERR] = CNTR_ELEM("PioVlfVlLenParityErr", 0, 0,
4676 CNTR_NORMAL,
4677 access_pio_vlf_v1_len_parity_err_cnt),
4678[C_PIO_BLOCK_QW_COUNT_PARITY_ERR] = CNTR_ELEM("PioBlockQwCountParityErr", 0, 0,
4679 CNTR_NORMAL,
4680 access_pio_block_qw_count_parity_err_cnt),
4681[C_PIO_WRITE_QW_VALID_PARITY_ERR] = CNTR_ELEM("PioWriteQwValidParityErr", 0, 0,
4682 CNTR_NORMAL,
4683 access_pio_write_qw_valid_parity_err_cnt),
4684[C_PIO_STATE_MACHINE_ERR] = CNTR_ELEM("PioStateMachineErr", 0, 0,
4685 CNTR_NORMAL,
4686 access_pio_state_machine_err_cnt),
4687[C_PIO_WRITE_DATA_PARITY_ERR] = CNTR_ELEM("PioWriteDataParityErr", 0, 0,
4688 CNTR_NORMAL,
4689 access_pio_write_data_parity_err_cnt),
4690[C_PIO_HOST_ADDR_MEM_COR_ERR] = CNTR_ELEM("PioHostAddrMemCorErr", 0, 0,
4691 CNTR_NORMAL,
4692 access_pio_host_addr_mem_cor_err_cnt),
4693[C_PIO_HOST_ADDR_MEM_UNC_ERR] = CNTR_ELEM("PioHostAddrMemUncErr", 0, 0,
4694 CNTR_NORMAL,
4695 access_pio_host_addr_mem_unc_err_cnt),
4696[C_PIO_PKT_EVICT_SM_OR_ARM_SM_ERR] = CNTR_ELEM("PioPktEvictSmOrArbSmErr", 0, 0,
4697 CNTR_NORMAL,
4698 access_pio_pkt_evict_sm_or_arb_sm_err_cnt),
4699[C_PIO_INIT_SM_IN_ERR] = CNTR_ELEM("PioInitSmInErr", 0, 0,
4700 CNTR_NORMAL,
4701 access_pio_init_sm_in_err_cnt),
4702[C_PIO_PPMC_PBL_FIFO_ERR] = CNTR_ELEM("PioPpmcPblFifoErr", 0, 0,
4703 CNTR_NORMAL,
4704 access_pio_ppmc_pbl_fifo_err_cnt),
4705[C_PIO_CREDIT_RET_FIFO_PARITY_ERR] = CNTR_ELEM("PioCreditRetFifoParityErr", 0,
4706 0, CNTR_NORMAL,
4707 access_pio_credit_ret_fifo_parity_err_cnt),
4708[C_PIO_V1_LEN_MEM_BANK1_COR_ERR] = CNTR_ELEM("PioVlLenMemBank1CorErr", 0, 0,
4709 CNTR_NORMAL,
4710 access_pio_v1_len_mem_bank1_cor_err_cnt),
4711[C_PIO_V1_LEN_MEM_BANK0_COR_ERR] = CNTR_ELEM("PioVlLenMemBank0CorErr", 0, 0,
4712 CNTR_NORMAL,
4713 access_pio_v1_len_mem_bank0_cor_err_cnt),
4714[C_PIO_V1_LEN_MEM_BANK1_UNC_ERR] = CNTR_ELEM("PioVlLenMemBank1UncErr", 0, 0,
4715 CNTR_NORMAL,
4716 access_pio_v1_len_mem_bank1_unc_err_cnt),
4717[C_PIO_V1_LEN_MEM_BANK0_UNC_ERR] = CNTR_ELEM("PioVlLenMemBank0UncErr", 0, 0,
4718 CNTR_NORMAL,
4719 access_pio_v1_len_mem_bank0_unc_err_cnt),
4720[C_PIO_SM_PKT_RESET_PARITY_ERR] = CNTR_ELEM("PioSmPktResetParityErr", 0, 0,
4721 CNTR_NORMAL,
4722 access_pio_sm_pkt_reset_parity_err_cnt),
4723[C_PIO_PKT_EVICT_FIFO_PARITY_ERR] = CNTR_ELEM("PioPktEvictFifoParityErr", 0, 0,
4724 CNTR_NORMAL,
4725 access_pio_pkt_evict_fifo_parity_err_cnt),
4726[C_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR] = CNTR_ELEM(
4727 "PioSbrdctrlCrrelFifoParityErr", 0, 0,
4728 CNTR_NORMAL,
4729 access_pio_sbrdctrl_crrel_fifo_parity_err_cnt),
4730[C_PIO_SBRDCTL_CRREL_PARITY_ERR] = CNTR_ELEM("PioSbrdctlCrrelParityErr", 0, 0,
4731 CNTR_NORMAL,
4732 access_pio_sbrdctl_crrel_parity_err_cnt),
4733[C_PIO_PEC_FIFO_PARITY_ERR] = CNTR_ELEM("PioPecFifoParityErr", 0, 0,
4734 CNTR_NORMAL,
4735 access_pio_pec_fifo_parity_err_cnt),
4736[C_PIO_PCC_FIFO_PARITY_ERR] = CNTR_ELEM("PioPccFifoParityErr", 0, 0,
4737 CNTR_NORMAL,
4738 access_pio_pcc_fifo_parity_err_cnt),
4739[C_PIO_SB_MEM_FIFO1_ERR] = CNTR_ELEM("PioSbMemFifo1Err", 0, 0,
4740 CNTR_NORMAL,
4741 access_pio_sb_mem_fifo1_err_cnt),
4742[C_PIO_SB_MEM_FIFO0_ERR] = CNTR_ELEM("PioSbMemFifo0Err", 0, 0,
4743 CNTR_NORMAL,
4744 access_pio_sb_mem_fifo0_err_cnt),
4745[C_PIO_CSR_PARITY_ERR] = CNTR_ELEM("PioCsrParityErr", 0, 0,
4746 CNTR_NORMAL,
4747 access_pio_csr_parity_err_cnt),
4748[C_PIO_WRITE_ADDR_PARITY_ERR] = CNTR_ELEM("PioWriteAddrParityErr", 0, 0,
4749 CNTR_NORMAL,
4750 access_pio_write_addr_parity_err_cnt),
4751[C_PIO_WRITE_BAD_CTXT_ERR] = CNTR_ELEM("PioWriteBadCtxtErr", 0, 0,
4752 CNTR_NORMAL,
4753 access_pio_write_bad_ctxt_err_cnt),
4754/* SendDmaErrStatus */
4755[C_SDMA_PCIE_REQ_TRACKING_COR_ERR] = CNTR_ELEM("SDmaPcieReqTrackingCorErr", 0,
4756 0, CNTR_NORMAL,
4757 access_sdma_pcie_req_tracking_cor_err_cnt),
4758[C_SDMA_PCIE_REQ_TRACKING_UNC_ERR] = CNTR_ELEM("SDmaPcieReqTrackingUncErr", 0,
4759 0, CNTR_NORMAL,
4760 access_sdma_pcie_req_tracking_unc_err_cnt),
4761[C_SDMA_CSR_PARITY_ERR] = CNTR_ELEM("SDmaCsrParityErr", 0, 0,
4762 CNTR_NORMAL,
4763 access_sdma_csr_parity_err_cnt),
4764[C_SDMA_RPY_TAG_ERR] = CNTR_ELEM("SDmaRpyTagErr", 0, 0,
4765 CNTR_NORMAL,
4766 access_sdma_rpy_tag_err_cnt),
4767/* SendEgressErrStatus */
4768[C_TX_READ_PIO_MEMORY_CSR_UNC_ERR] = CNTR_ELEM("TxReadPioMemoryCsrUncErr", 0, 0,
4769 CNTR_NORMAL,
4770 access_tx_read_pio_memory_csr_unc_err_cnt),
4771[C_TX_READ_SDMA_MEMORY_CSR_UNC_ERR] = CNTR_ELEM("TxReadSdmaMemoryCsrUncErr", 0,
4772 0, CNTR_NORMAL,
4773 access_tx_read_sdma_memory_csr_err_cnt),
4774[C_TX_EGRESS_FIFO_COR_ERR] = CNTR_ELEM("TxEgressFifoCorErr", 0, 0,
4775 CNTR_NORMAL,
4776 access_tx_egress_fifo_cor_err_cnt),
4777[C_TX_READ_PIO_MEMORY_COR_ERR] = CNTR_ELEM("TxReadPioMemoryCorErr", 0, 0,
4778 CNTR_NORMAL,
4779 access_tx_read_pio_memory_cor_err_cnt),
4780[C_TX_READ_SDMA_MEMORY_COR_ERR] = CNTR_ELEM("TxReadSdmaMemoryCorErr", 0, 0,
4781 CNTR_NORMAL,
4782 access_tx_read_sdma_memory_cor_err_cnt),
4783[C_TX_SB_HDR_COR_ERR] = CNTR_ELEM("TxSbHdrCorErr", 0, 0,
4784 CNTR_NORMAL,
4785 access_tx_sb_hdr_cor_err_cnt),
4786[C_TX_CREDIT_OVERRUN_ERR] = CNTR_ELEM("TxCreditOverrunErr", 0, 0,
4787 CNTR_NORMAL,
4788 access_tx_credit_overrun_err_cnt),
4789[C_TX_LAUNCH_FIFO8_COR_ERR] = CNTR_ELEM("TxLaunchFifo8CorErr", 0, 0,
4790 CNTR_NORMAL,
4791 access_tx_launch_fifo8_cor_err_cnt),
4792[C_TX_LAUNCH_FIFO7_COR_ERR] = CNTR_ELEM("TxLaunchFifo7CorErr", 0, 0,
4793 CNTR_NORMAL,
4794 access_tx_launch_fifo7_cor_err_cnt),
4795[C_TX_LAUNCH_FIFO6_COR_ERR] = CNTR_ELEM("TxLaunchFifo6CorErr", 0, 0,
4796 CNTR_NORMAL,
4797 access_tx_launch_fifo6_cor_err_cnt),
4798[C_TX_LAUNCH_FIFO5_COR_ERR] = CNTR_ELEM("TxLaunchFifo5CorErr", 0, 0,
4799 CNTR_NORMAL,
4800 access_tx_launch_fifo5_cor_err_cnt),
4801[C_TX_LAUNCH_FIFO4_COR_ERR] = CNTR_ELEM("TxLaunchFifo4CorErr", 0, 0,
4802 CNTR_NORMAL,
4803 access_tx_launch_fifo4_cor_err_cnt),
4804[C_TX_LAUNCH_FIFO3_COR_ERR] = CNTR_ELEM("TxLaunchFifo3CorErr", 0, 0,
4805 CNTR_NORMAL,
4806 access_tx_launch_fifo3_cor_err_cnt),
4807[C_TX_LAUNCH_FIFO2_COR_ERR] = CNTR_ELEM("TxLaunchFifo2CorErr", 0, 0,
4808 CNTR_NORMAL,
4809 access_tx_launch_fifo2_cor_err_cnt),
4810[C_TX_LAUNCH_FIFO1_COR_ERR] = CNTR_ELEM("TxLaunchFifo1CorErr", 0, 0,
4811 CNTR_NORMAL,
4812 access_tx_launch_fifo1_cor_err_cnt),
4813[C_TX_LAUNCH_FIFO0_COR_ERR] = CNTR_ELEM("TxLaunchFifo0CorErr", 0, 0,
4814 CNTR_NORMAL,
4815 access_tx_launch_fifo0_cor_err_cnt),
4816[C_TX_CREDIT_RETURN_VL_ERR] = CNTR_ELEM("TxCreditReturnVLErr", 0, 0,
4817 CNTR_NORMAL,
4818 access_tx_credit_return_vl_err_cnt),
4819[C_TX_HCRC_INSERTION_ERR] = CNTR_ELEM("TxHcrcInsertionErr", 0, 0,
4820 CNTR_NORMAL,
4821 access_tx_hcrc_insertion_err_cnt),
4822[C_TX_EGRESS_FIFI_UNC_ERR] = CNTR_ELEM("TxEgressFifoUncErr", 0, 0,
4823 CNTR_NORMAL,
4824 access_tx_egress_fifo_unc_err_cnt),
4825[C_TX_READ_PIO_MEMORY_UNC_ERR] = CNTR_ELEM("TxReadPioMemoryUncErr", 0, 0,
4826 CNTR_NORMAL,
4827 access_tx_read_pio_memory_unc_err_cnt),
4828[C_TX_READ_SDMA_MEMORY_UNC_ERR] = CNTR_ELEM("TxReadSdmaMemoryUncErr", 0, 0,
4829 CNTR_NORMAL,
4830 access_tx_read_sdma_memory_unc_err_cnt),
4831[C_TX_SB_HDR_UNC_ERR] = CNTR_ELEM("TxSbHdrUncErr", 0, 0,
4832 CNTR_NORMAL,
4833 access_tx_sb_hdr_unc_err_cnt),
4834[C_TX_CREDIT_RETURN_PARITY_ERR] = CNTR_ELEM("TxCreditReturnParityErr", 0, 0,
4835 CNTR_NORMAL,
4836 access_tx_credit_return_partiy_err_cnt),
4837[C_TX_LAUNCH_FIFO8_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo8UncOrParityErr",
4838 0, 0, CNTR_NORMAL,
4839 access_tx_launch_fifo8_unc_or_parity_err_cnt),
4840[C_TX_LAUNCH_FIFO7_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo7UncOrParityErr",
4841 0, 0, CNTR_NORMAL,
4842 access_tx_launch_fifo7_unc_or_parity_err_cnt),
4843[C_TX_LAUNCH_FIFO6_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo6UncOrParityErr",
4844 0, 0, CNTR_NORMAL,
4845 access_tx_launch_fifo6_unc_or_parity_err_cnt),
4846[C_TX_LAUNCH_FIFO5_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo5UncOrParityErr",
4847 0, 0, CNTR_NORMAL,
4848 access_tx_launch_fifo5_unc_or_parity_err_cnt),
4849[C_TX_LAUNCH_FIFO4_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo4UncOrParityErr",
4850 0, 0, CNTR_NORMAL,
4851 access_tx_launch_fifo4_unc_or_parity_err_cnt),
4852[C_TX_LAUNCH_FIFO3_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo3UncOrParityErr",
4853 0, 0, CNTR_NORMAL,
4854 access_tx_launch_fifo3_unc_or_parity_err_cnt),
4855[C_TX_LAUNCH_FIFO2_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo2UncOrParityErr",
4856 0, 0, CNTR_NORMAL,
4857 access_tx_launch_fifo2_unc_or_parity_err_cnt),
4858[C_TX_LAUNCH_FIFO1_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo1UncOrParityErr",
4859 0, 0, CNTR_NORMAL,
4860 access_tx_launch_fifo1_unc_or_parity_err_cnt),
4861[C_TX_LAUNCH_FIFO0_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo0UncOrParityErr",
4862 0, 0, CNTR_NORMAL,
4863 access_tx_launch_fifo0_unc_or_parity_err_cnt),
4864[C_TX_SDMA15_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma15DisallowedPacketErr",
4865 0, 0, CNTR_NORMAL,
4866 access_tx_sdma15_disallowed_packet_err_cnt),
4867[C_TX_SDMA14_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma14DisallowedPacketErr",
4868 0, 0, CNTR_NORMAL,
4869 access_tx_sdma14_disallowed_packet_err_cnt),
4870[C_TX_SDMA13_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma13DisallowedPacketErr",
4871 0, 0, CNTR_NORMAL,
4872 access_tx_sdma13_disallowed_packet_err_cnt),
4873[C_TX_SDMA12_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma12DisallowedPacketErr",
4874 0, 0, CNTR_NORMAL,
4875 access_tx_sdma12_disallowed_packet_err_cnt),
4876[C_TX_SDMA11_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma11DisallowedPacketErr",
4877 0, 0, CNTR_NORMAL,
4878 access_tx_sdma11_disallowed_packet_err_cnt),
4879[C_TX_SDMA10_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma10DisallowedPacketErr",
4880 0, 0, CNTR_NORMAL,
4881 access_tx_sdma10_disallowed_packet_err_cnt),
4882[C_TX_SDMA9_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma9DisallowedPacketErr",
4883 0, 0, CNTR_NORMAL,
4884 access_tx_sdma9_disallowed_packet_err_cnt),
4885[C_TX_SDMA8_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma8DisallowedPacketErr",
4886 0, 0, CNTR_NORMAL,
4887 access_tx_sdma8_disallowed_packet_err_cnt),
4888[C_TX_SDMA7_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma7DisallowedPacketErr",
4889 0, 0, CNTR_NORMAL,
4890 access_tx_sdma7_disallowed_packet_err_cnt),
4891[C_TX_SDMA6_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma6DisallowedPacketErr",
4892 0, 0, CNTR_NORMAL,
4893 access_tx_sdma6_disallowed_packet_err_cnt),
4894[C_TX_SDMA5_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma5DisallowedPacketErr",
4895 0, 0, CNTR_NORMAL,
4896 access_tx_sdma5_disallowed_packet_err_cnt),
4897[C_TX_SDMA4_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma4DisallowedPacketErr",
4898 0, 0, CNTR_NORMAL,
4899 access_tx_sdma4_disallowed_packet_err_cnt),
4900[C_TX_SDMA3_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma3DisallowedPacketErr",
4901 0, 0, CNTR_NORMAL,
4902 access_tx_sdma3_disallowed_packet_err_cnt),
4903[C_TX_SDMA2_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma2DisallowedPacketErr",
4904 0, 0, CNTR_NORMAL,
4905 access_tx_sdma2_disallowed_packet_err_cnt),
4906[C_TX_SDMA1_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma1DisallowedPacketErr",
4907 0, 0, CNTR_NORMAL,
4908 access_tx_sdma1_disallowed_packet_err_cnt),
4909[C_TX_SDMA0_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma0DisallowedPacketErr",
4910 0, 0, CNTR_NORMAL,
4911 access_tx_sdma0_disallowed_packet_err_cnt),
4912[C_TX_CONFIG_PARITY_ERR] = CNTR_ELEM("TxConfigParityErr", 0, 0,
4913 CNTR_NORMAL,
4914 access_tx_config_parity_err_cnt),
4915[C_TX_SBRD_CTL_CSR_PARITY_ERR] = CNTR_ELEM("TxSbrdCtlCsrParityErr", 0, 0,
4916 CNTR_NORMAL,
4917 access_tx_sbrd_ctl_csr_parity_err_cnt),
4918[C_TX_LAUNCH_CSR_PARITY_ERR] = CNTR_ELEM("TxLaunchCsrParityErr", 0, 0,
4919 CNTR_NORMAL,
4920 access_tx_launch_csr_parity_err_cnt),
4921[C_TX_ILLEGAL_CL_ERR] = CNTR_ELEM("TxIllegalVLErr", 0, 0,
4922 CNTR_NORMAL,
4923 access_tx_illegal_vl_err_cnt),
4924[C_TX_SBRD_CTL_STATE_MACHINE_PARITY_ERR] = CNTR_ELEM(
4925 "TxSbrdCtlStateMachineParityErr", 0, 0,
4926 CNTR_NORMAL,
4927 access_tx_sbrd_ctl_state_machine_parity_err_cnt),
4928[C_TX_RESERVED_10] = CNTR_ELEM("Tx Egress Reserved 10", 0, 0,
4929 CNTR_NORMAL,
4930 access_egress_reserved_10_err_cnt),
4931[C_TX_RESERVED_9] = CNTR_ELEM("Tx Egress Reserved 9", 0, 0,
4932 CNTR_NORMAL,
4933 access_egress_reserved_9_err_cnt),
4934[C_TX_SDMA_LAUNCH_INTF_PARITY_ERR] = CNTR_ELEM("TxSdmaLaunchIntfParityErr",
4935 0, 0, CNTR_NORMAL,
4936 access_tx_sdma_launch_intf_parity_err_cnt),
4937[C_TX_PIO_LAUNCH_INTF_PARITY_ERR] = CNTR_ELEM("TxPioLaunchIntfParityErr", 0, 0,
4938 CNTR_NORMAL,
4939 access_tx_pio_launch_intf_parity_err_cnt),
4940[C_TX_RESERVED_6] = CNTR_ELEM("Tx Egress Reserved 6", 0, 0,
4941 CNTR_NORMAL,
4942 access_egress_reserved_6_err_cnt),
4943[C_TX_INCORRECT_LINK_STATE_ERR] = CNTR_ELEM("TxIncorrectLinkStateErr", 0, 0,
4944 CNTR_NORMAL,
4945 access_tx_incorrect_link_state_err_cnt),
4946[C_TX_LINK_DOWN_ERR] = CNTR_ELEM("TxLinkdownErr", 0, 0,
4947 CNTR_NORMAL,
4948 access_tx_linkdown_err_cnt),
4949[C_TX_EGRESS_FIFO_UNDERRUN_OR_PARITY_ERR] = CNTR_ELEM(
4950 "EgressFifoUnderrunOrParityErr", 0, 0,
4951 CNTR_NORMAL,
4952 access_tx_egress_fifi_underrun_or_parity_err_cnt),
4953[C_TX_RESERVED_2] = CNTR_ELEM("Tx Egress Reserved 2", 0, 0,
4954 CNTR_NORMAL,
4955 access_egress_reserved_2_err_cnt),
4956[C_TX_PKT_INTEGRITY_MEM_UNC_ERR] = CNTR_ELEM("TxPktIntegrityMemUncErr", 0, 0,
4957 CNTR_NORMAL,
4958 access_tx_pkt_integrity_mem_unc_err_cnt),
4959[C_TX_PKT_INTEGRITY_MEM_COR_ERR] = CNTR_ELEM("TxPktIntegrityMemCorErr", 0, 0,
4960 CNTR_NORMAL,
4961 access_tx_pkt_integrity_mem_cor_err_cnt),
4962/* SendErrStatus */
4963[C_SEND_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("SendCsrWriteBadAddrErr", 0, 0,
4964 CNTR_NORMAL,
4965 access_send_csr_write_bad_addr_err_cnt),
4966[C_SEND_CSR_READ_BAD_ADD_ERR] = CNTR_ELEM("SendCsrReadBadAddrErr", 0, 0,
4967 CNTR_NORMAL,
4968 access_send_csr_read_bad_addr_err_cnt),
4969[C_SEND_CSR_PARITY_ERR] = CNTR_ELEM("SendCsrParityErr", 0, 0,
4970 CNTR_NORMAL,
4971 access_send_csr_parity_cnt),
4972/* SendCtxtErrStatus */
4973[C_PIO_WRITE_OUT_OF_BOUNDS_ERR] = CNTR_ELEM("PioWriteOutOfBoundsErr", 0, 0,
4974 CNTR_NORMAL,
4975 access_pio_write_out_of_bounds_err_cnt),
4976[C_PIO_WRITE_OVERFLOW_ERR] = CNTR_ELEM("PioWriteOverflowErr", 0, 0,
4977 CNTR_NORMAL,
4978 access_pio_write_overflow_err_cnt),
4979[C_PIO_WRITE_CROSSES_BOUNDARY_ERR] = CNTR_ELEM("PioWriteCrossesBoundaryErr",
4980 0, 0, CNTR_NORMAL,
4981 access_pio_write_crosses_boundary_err_cnt),
4982[C_PIO_DISALLOWED_PACKET_ERR] = CNTR_ELEM("PioDisallowedPacketErr", 0, 0,
4983 CNTR_NORMAL,
4984 access_pio_disallowed_packet_err_cnt),
4985[C_PIO_INCONSISTENT_SOP_ERR] = CNTR_ELEM("PioInconsistentSopErr", 0, 0,
4986 CNTR_NORMAL,
4987 access_pio_inconsistent_sop_err_cnt),
4988/* SendDmaEngErrStatus */
4989[C_SDMA_HEADER_REQUEST_FIFO_COR_ERR] = CNTR_ELEM("SDmaHeaderRequestFifoCorErr",
4990 0, 0, CNTR_NORMAL,
4991 access_sdma_header_request_fifo_cor_err_cnt),
4992[C_SDMA_HEADER_STORAGE_COR_ERR] = CNTR_ELEM("SDmaHeaderStorageCorErr", 0, 0,
4993 CNTR_NORMAL,
4994 access_sdma_header_storage_cor_err_cnt),
4995[C_SDMA_PACKET_TRACKING_COR_ERR] = CNTR_ELEM("SDmaPacketTrackingCorErr", 0, 0,
4996 CNTR_NORMAL,
4997 access_sdma_packet_tracking_cor_err_cnt),
4998[C_SDMA_ASSEMBLY_COR_ERR] = CNTR_ELEM("SDmaAssemblyCorErr", 0, 0,
4999 CNTR_NORMAL,
5000 access_sdma_assembly_cor_err_cnt),
5001[C_SDMA_DESC_TABLE_COR_ERR] = CNTR_ELEM("SDmaDescTableCorErr", 0, 0,
5002 CNTR_NORMAL,
5003 access_sdma_desc_table_cor_err_cnt),
5004[C_SDMA_HEADER_REQUEST_FIFO_UNC_ERR] = CNTR_ELEM("SDmaHeaderRequestFifoUncErr",
5005 0, 0, CNTR_NORMAL,
5006 access_sdma_header_request_fifo_unc_err_cnt),
5007[C_SDMA_HEADER_STORAGE_UNC_ERR] = CNTR_ELEM("SDmaHeaderStorageUncErr", 0, 0,
5008 CNTR_NORMAL,
5009 access_sdma_header_storage_unc_err_cnt),
5010[C_SDMA_PACKET_TRACKING_UNC_ERR] = CNTR_ELEM("SDmaPacketTrackingUncErr", 0, 0,
5011 CNTR_NORMAL,
5012 access_sdma_packet_tracking_unc_err_cnt),
5013[C_SDMA_ASSEMBLY_UNC_ERR] = CNTR_ELEM("SDmaAssemblyUncErr", 0, 0,
5014 CNTR_NORMAL,
5015 access_sdma_assembly_unc_err_cnt),
5016[C_SDMA_DESC_TABLE_UNC_ERR] = CNTR_ELEM("SDmaDescTableUncErr", 0, 0,
5017 CNTR_NORMAL,
5018 access_sdma_desc_table_unc_err_cnt),
5019[C_SDMA_TIMEOUT_ERR] = CNTR_ELEM("SDmaTimeoutErr", 0, 0,
5020 CNTR_NORMAL,
5021 access_sdma_timeout_err_cnt),
5022[C_SDMA_HEADER_LENGTH_ERR] = CNTR_ELEM("SDmaHeaderLengthErr", 0, 0,
5023 CNTR_NORMAL,
5024 access_sdma_header_length_err_cnt),
5025[C_SDMA_HEADER_ADDRESS_ERR] = CNTR_ELEM("SDmaHeaderAddressErr", 0, 0,
5026 CNTR_NORMAL,
5027 access_sdma_header_address_err_cnt),
5028[C_SDMA_HEADER_SELECT_ERR] = CNTR_ELEM("SDmaHeaderSelectErr", 0, 0,
5029 CNTR_NORMAL,
5030 access_sdma_header_select_err_cnt),
5031[C_SMDA_RESERVED_9] = CNTR_ELEM("SDma Reserved 9", 0, 0,
5032 CNTR_NORMAL,
5033 access_sdma_reserved_9_err_cnt),
5034[C_SDMA_PACKET_DESC_OVERFLOW_ERR] = CNTR_ELEM("SDmaPacketDescOverflowErr", 0, 0,
5035 CNTR_NORMAL,
5036 access_sdma_packet_desc_overflow_err_cnt),
5037[C_SDMA_LENGTH_MISMATCH_ERR] = CNTR_ELEM("SDmaLengthMismatchErr", 0, 0,
5038 CNTR_NORMAL,
5039 access_sdma_length_mismatch_err_cnt),
5040[C_SDMA_HALT_ERR] = CNTR_ELEM("SDmaHaltErr", 0, 0,
5041 CNTR_NORMAL,
5042 access_sdma_halt_err_cnt),
5043[C_SDMA_MEM_READ_ERR] = CNTR_ELEM("SDmaMemReadErr", 0, 0,
5044 CNTR_NORMAL,
5045 access_sdma_mem_read_err_cnt),
5046[C_SDMA_FIRST_DESC_ERR] = CNTR_ELEM("SDmaFirstDescErr", 0, 0,
5047 CNTR_NORMAL,
5048 access_sdma_first_desc_err_cnt),
5049[C_SDMA_TAIL_OUT_OF_BOUNDS_ERR] = CNTR_ELEM("SDmaTailOutOfBoundsErr", 0, 0,
5050 CNTR_NORMAL,
5051 access_sdma_tail_out_of_bounds_err_cnt),
5052[C_SDMA_TOO_LONG_ERR] = CNTR_ELEM("SDmaTooLongErr", 0, 0,
5053 CNTR_NORMAL,
5054 access_sdma_too_long_err_cnt),
5055[C_SDMA_GEN_MISMATCH_ERR] = CNTR_ELEM("SDmaGenMismatchErr", 0, 0,
5056 CNTR_NORMAL,
5057 access_sdma_gen_mismatch_err_cnt),
5058[C_SDMA_WRONG_DW_ERR] = CNTR_ELEM("SDmaWrongDwErr", 0, 0,
5059 CNTR_NORMAL,
5060 access_sdma_wrong_dw_err_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005061};
5062
5063static struct cntr_entry port_cntrs[PORT_CNTR_LAST] = {
5064[C_TX_UNSUP_VL] = TXE32_PORT_CNTR_ELEM(TxUnVLErr, SEND_UNSUP_VL_ERR_CNT,
5065 CNTR_NORMAL),
5066[C_TX_INVAL_LEN] = TXE32_PORT_CNTR_ELEM(TxInvalLen, SEND_LEN_ERR_CNT,
5067 CNTR_NORMAL),
5068[C_TX_MM_LEN_ERR] = TXE32_PORT_CNTR_ELEM(TxMMLenErr, SEND_MAX_MIN_LEN_ERR_CNT,
5069 CNTR_NORMAL),
5070[C_TX_UNDERRUN] = TXE32_PORT_CNTR_ELEM(TxUnderrun, SEND_UNDERRUN_CNT,
5071 CNTR_NORMAL),
5072[C_TX_FLOW_STALL] = TXE32_PORT_CNTR_ELEM(TxFlowStall, SEND_FLOW_STALL_CNT,
5073 CNTR_NORMAL),
5074[C_TX_DROPPED] = TXE32_PORT_CNTR_ELEM(TxDropped, SEND_DROPPED_PKT_CNT,
5075 CNTR_NORMAL),
5076[C_TX_HDR_ERR] = TXE32_PORT_CNTR_ELEM(TxHdrErr, SEND_HEADERS_ERR_CNT,
5077 CNTR_NORMAL),
5078[C_TX_PKT] = TXE64_PORT_CNTR_ELEM(TxPkt, SEND_DATA_PKT_CNT, CNTR_NORMAL),
5079[C_TX_WORDS] = TXE64_PORT_CNTR_ELEM(TxWords, SEND_DWORD_CNT, CNTR_NORMAL),
5080[C_TX_WAIT] = TXE64_PORT_CNTR_ELEM(TxWait, SEND_WAIT_CNT, CNTR_SYNTH),
5081[C_TX_FLIT_VL] = TXE64_PORT_CNTR_ELEM(TxFlitVL, SEND_DATA_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005082 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005083[C_TX_PKT_VL] = TXE64_PORT_CNTR_ELEM(TxPktVL, SEND_DATA_PKT_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005084 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005085[C_TX_WAIT_VL] = TXE64_PORT_CNTR_ELEM(TxWaitVL, SEND_WAIT_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005086 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005087[C_RX_PKT] = RXE64_PORT_CNTR_ELEM(RxPkt, RCV_DATA_PKT_CNT, CNTR_NORMAL),
5088[C_RX_WORDS] = RXE64_PORT_CNTR_ELEM(RxWords, RCV_DWORD_CNT, CNTR_NORMAL),
5089[C_SW_LINK_DOWN] = CNTR_ELEM("SwLinkDown", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005090 access_sw_link_dn_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005091[C_SW_LINK_UP] = CNTR_ELEM("SwLinkUp", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005092 access_sw_link_up_cnt),
Dean Luick6d014532015-12-01 15:38:23 -05005093[C_SW_UNKNOWN_FRAME] = CNTR_ELEM("UnknownFrame", 0, 0, CNTR_NORMAL,
5094 access_sw_unknown_frame_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005095[C_SW_XMIT_DSCD] = CNTR_ELEM("XmitDscd", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005096 access_sw_xmit_discards),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005097[C_SW_XMIT_DSCD_VL] = CNTR_ELEM("XmitDscdVl", 0, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08005098 CNTR_SYNTH | CNTR_32BIT | CNTR_VL,
5099 access_sw_xmit_discards),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005100[C_SW_XMIT_CSTR_ERR] = CNTR_ELEM("XmitCstrErr", 0, 0, CNTR_SYNTH,
Jubin John17fb4f22016-02-14 20:21:52 -08005101 access_xmit_constraint_errs),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005102[C_SW_RCV_CSTR_ERR] = CNTR_ELEM("RcvCstrErr", 0, 0, CNTR_SYNTH,
Jubin John17fb4f22016-02-14 20:21:52 -08005103 access_rcv_constraint_errs),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005104[C_SW_IBP_LOOP_PKTS] = SW_IBP_CNTR(LoopPkts, loop_pkts),
5105[C_SW_IBP_RC_RESENDS] = SW_IBP_CNTR(RcResend, rc_resends),
5106[C_SW_IBP_RNR_NAKS] = SW_IBP_CNTR(RnrNak, rnr_naks),
5107[C_SW_IBP_OTHER_NAKS] = SW_IBP_CNTR(OtherNak, other_naks),
5108[C_SW_IBP_RC_TIMEOUTS] = SW_IBP_CNTR(RcTimeOut, rc_timeouts),
5109[C_SW_IBP_PKT_DROPS] = SW_IBP_CNTR(PktDrop, pkt_drops),
5110[C_SW_IBP_DMA_WAIT] = SW_IBP_CNTR(DmaWait, dmawait),
5111[C_SW_IBP_RC_SEQNAK] = SW_IBP_CNTR(RcSeqNak, rc_seqnak),
5112[C_SW_IBP_RC_DUPREQ] = SW_IBP_CNTR(RcDupRew, rc_dupreq),
5113[C_SW_IBP_RDMA_SEQ] = SW_IBP_CNTR(RdmaSeq, rdma_seq),
5114[C_SW_IBP_UNALIGNED] = SW_IBP_CNTR(Unaligned, unaligned),
5115[C_SW_IBP_SEQ_NAK] = SW_IBP_CNTR(SeqNak, seq_naks),
5116[C_SW_CPU_RC_ACKS] = CNTR_ELEM("RcAcks", 0, 0, CNTR_NORMAL,
5117 access_sw_cpu_rc_acks),
5118[C_SW_CPU_RC_QACKS] = CNTR_ELEM("RcQacks", 0, 0, CNTR_NORMAL,
Jubin John17fb4f22016-02-14 20:21:52 -08005119 access_sw_cpu_rc_qacks),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005120[C_SW_CPU_RC_DELAYED_COMP] = CNTR_ELEM("RcDelayComp", 0, 0, CNTR_NORMAL,
Jubin John17fb4f22016-02-14 20:21:52 -08005121 access_sw_cpu_rc_delayed_comp),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005122[OVR_LBL(0)] = OVR_ELM(0), [OVR_LBL(1)] = OVR_ELM(1),
5123[OVR_LBL(2)] = OVR_ELM(2), [OVR_LBL(3)] = OVR_ELM(3),
5124[OVR_LBL(4)] = OVR_ELM(4), [OVR_LBL(5)] = OVR_ELM(5),
5125[OVR_LBL(6)] = OVR_ELM(6), [OVR_LBL(7)] = OVR_ELM(7),
5126[OVR_LBL(8)] = OVR_ELM(8), [OVR_LBL(9)] = OVR_ELM(9),
5127[OVR_LBL(10)] = OVR_ELM(10), [OVR_LBL(11)] = OVR_ELM(11),
5128[OVR_LBL(12)] = OVR_ELM(12), [OVR_LBL(13)] = OVR_ELM(13),
5129[OVR_LBL(14)] = OVR_ELM(14), [OVR_LBL(15)] = OVR_ELM(15),
5130[OVR_LBL(16)] = OVR_ELM(16), [OVR_LBL(17)] = OVR_ELM(17),
5131[OVR_LBL(18)] = OVR_ELM(18), [OVR_LBL(19)] = OVR_ELM(19),
5132[OVR_LBL(20)] = OVR_ELM(20), [OVR_LBL(21)] = OVR_ELM(21),
5133[OVR_LBL(22)] = OVR_ELM(22), [OVR_LBL(23)] = OVR_ELM(23),
5134[OVR_LBL(24)] = OVR_ELM(24), [OVR_LBL(25)] = OVR_ELM(25),
5135[OVR_LBL(26)] = OVR_ELM(26), [OVR_LBL(27)] = OVR_ELM(27),
5136[OVR_LBL(28)] = OVR_ELM(28), [OVR_LBL(29)] = OVR_ELM(29),
5137[OVR_LBL(30)] = OVR_ELM(30), [OVR_LBL(31)] = OVR_ELM(31),
5138[OVR_LBL(32)] = OVR_ELM(32), [OVR_LBL(33)] = OVR_ELM(33),
5139[OVR_LBL(34)] = OVR_ELM(34), [OVR_LBL(35)] = OVR_ELM(35),
5140[OVR_LBL(36)] = OVR_ELM(36), [OVR_LBL(37)] = OVR_ELM(37),
5141[OVR_LBL(38)] = OVR_ELM(38), [OVR_LBL(39)] = OVR_ELM(39),
5142[OVR_LBL(40)] = OVR_ELM(40), [OVR_LBL(41)] = OVR_ELM(41),
5143[OVR_LBL(42)] = OVR_ELM(42), [OVR_LBL(43)] = OVR_ELM(43),
5144[OVR_LBL(44)] = OVR_ELM(44), [OVR_LBL(45)] = OVR_ELM(45),
5145[OVR_LBL(46)] = OVR_ELM(46), [OVR_LBL(47)] = OVR_ELM(47),
5146[OVR_LBL(48)] = OVR_ELM(48), [OVR_LBL(49)] = OVR_ELM(49),
5147[OVR_LBL(50)] = OVR_ELM(50), [OVR_LBL(51)] = OVR_ELM(51),
5148[OVR_LBL(52)] = OVR_ELM(52), [OVR_LBL(53)] = OVR_ELM(53),
5149[OVR_LBL(54)] = OVR_ELM(54), [OVR_LBL(55)] = OVR_ELM(55),
5150[OVR_LBL(56)] = OVR_ELM(56), [OVR_LBL(57)] = OVR_ELM(57),
5151[OVR_LBL(58)] = OVR_ELM(58), [OVR_LBL(59)] = OVR_ELM(59),
5152[OVR_LBL(60)] = OVR_ELM(60), [OVR_LBL(61)] = OVR_ELM(61),
5153[OVR_LBL(62)] = OVR_ELM(62), [OVR_LBL(63)] = OVR_ELM(63),
5154[OVR_LBL(64)] = OVR_ELM(64), [OVR_LBL(65)] = OVR_ELM(65),
5155[OVR_LBL(66)] = OVR_ELM(66), [OVR_LBL(67)] = OVR_ELM(67),
5156[OVR_LBL(68)] = OVR_ELM(68), [OVR_LBL(69)] = OVR_ELM(69),
5157[OVR_LBL(70)] = OVR_ELM(70), [OVR_LBL(71)] = OVR_ELM(71),
5158[OVR_LBL(72)] = OVR_ELM(72), [OVR_LBL(73)] = OVR_ELM(73),
5159[OVR_LBL(74)] = OVR_ELM(74), [OVR_LBL(75)] = OVR_ELM(75),
5160[OVR_LBL(76)] = OVR_ELM(76), [OVR_LBL(77)] = OVR_ELM(77),
5161[OVR_LBL(78)] = OVR_ELM(78), [OVR_LBL(79)] = OVR_ELM(79),
5162[OVR_LBL(80)] = OVR_ELM(80), [OVR_LBL(81)] = OVR_ELM(81),
5163[OVR_LBL(82)] = OVR_ELM(82), [OVR_LBL(83)] = OVR_ELM(83),
5164[OVR_LBL(84)] = OVR_ELM(84), [OVR_LBL(85)] = OVR_ELM(85),
5165[OVR_LBL(86)] = OVR_ELM(86), [OVR_LBL(87)] = OVR_ELM(87),
5166[OVR_LBL(88)] = OVR_ELM(88), [OVR_LBL(89)] = OVR_ELM(89),
5167[OVR_LBL(90)] = OVR_ELM(90), [OVR_LBL(91)] = OVR_ELM(91),
5168[OVR_LBL(92)] = OVR_ELM(92), [OVR_LBL(93)] = OVR_ELM(93),
5169[OVR_LBL(94)] = OVR_ELM(94), [OVR_LBL(95)] = OVR_ELM(95),
5170[OVR_LBL(96)] = OVR_ELM(96), [OVR_LBL(97)] = OVR_ELM(97),
5171[OVR_LBL(98)] = OVR_ELM(98), [OVR_LBL(99)] = OVR_ELM(99),
5172[OVR_LBL(100)] = OVR_ELM(100), [OVR_LBL(101)] = OVR_ELM(101),
5173[OVR_LBL(102)] = OVR_ELM(102), [OVR_LBL(103)] = OVR_ELM(103),
5174[OVR_LBL(104)] = OVR_ELM(104), [OVR_LBL(105)] = OVR_ELM(105),
5175[OVR_LBL(106)] = OVR_ELM(106), [OVR_LBL(107)] = OVR_ELM(107),
5176[OVR_LBL(108)] = OVR_ELM(108), [OVR_LBL(109)] = OVR_ELM(109),
5177[OVR_LBL(110)] = OVR_ELM(110), [OVR_LBL(111)] = OVR_ELM(111),
5178[OVR_LBL(112)] = OVR_ELM(112), [OVR_LBL(113)] = OVR_ELM(113),
5179[OVR_LBL(114)] = OVR_ELM(114), [OVR_LBL(115)] = OVR_ELM(115),
5180[OVR_LBL(116)] = OVR_ELM(116), [OVR_LBL(117)] = OVR_ELM(117),
5181[OVR_LBL(118)] = OVR_ELM(118), [OVR_LBL(119)] = OVR_ELM(119),
5182[OVR_LBL(120)] = OVR_ELM(120), [OVR_LBL(121)] = OVR_ELM(121),
5183[OVR_LBL(122)] = OVR_ELM(122), [OVR_LBL(123)] = OVR_ELM(123),
5184[OVR_LBL(124)] = OVR_ELM(124), [OVR_LBL(125)] = OVR_ELM(125),
5185[OVR_LBL(126)] = OVR_ELM(126), [OVR_LBL(127)] = OVR_ELM(127),
5186[OVR_LBL(128)] = OVR_ELM(128), [OVR_LBL(129)] = OVR_ELM(129),
5187[OVR_LBL(130)] = OVR_ELM(130), [OVR_LBL(131)] = OVR_ELM(131),
5188[OVR_LBL(132)] = OVR_ELM(132), [OVR_LBL(133)] = OVR_ELM(133),
5189[OVR_LBL(134)] = OVR_ELM(134), [OVR_LBL(135)] = OVR_ELM(135),
5190[OVR_LBL(136)] = OVR_ELM(136), [OVR_LBL(137)] = OVR_ELM(137),
5191[OVR_LBL(138)] = OVR_ELM(138), [OVR_LBL(139)] = OVR_ELM(139),
5192[OVR_LBL(140)] = OVR_ELM(140), [OVR_LBL(141)] = OVR_ELM(141),
5193[OVR_LBL(142)] = OVR_ELM(142), [OVR_LBL(143)] = OVR_ELM(143),
5194[OVR_LBL(144)] = OVR_ELM(144), [OVR_LBL(145)] = OVR_ELM(145),
5195[OVR_LBL(146)] = OVR_ELM(146), [OVR_LBL(147)] = OVR_ELM(147),
5196[OVR_LBL(148)] = OVR_ELM(148), [OVR_LBL(149)] = OVR_ELM(149),
5197[OVR_LBL(150)] = OVR_ELM(150), [OVR_LBL(151)] = OVR_ELM(151),
5198[OVR_LBL(152)] = OVR_ELM(152), [OVR_LBL(153)] = OVR_ELM(153),
5199[OVR_LBL(154)] = OVR_ELM(154), [OVR_LBL(155)] = OVR_ELM(155),
5200[OVR_LBL(156)] = OVR_ELM(156), [OVR_LBL(157)] = OVR_ELM(157),
5201[OVR_LBL(158)] = OVR_ELM(158), [OVR_LBL(159)] = OVR_ELM(159),
5202};
5203
5204/* ======================================================================== */
5205
Mike Marciniszyn77241052015-07-30 15:17:43 -04005206/* return true if this is chip revision revision a */
5207int is_ax(struct hfi1_devdata *dd)
5208{
5209 u8 chip_rev_minor =
5210 dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT
5211 & CCE_REVISION_CHIP_REV_MINOR_MASK;
5212 return (chip_rev_minor & 0xf0) == 0;
5213}
5214
5215/* return true if this is chip revision revision b */
5216int is_bx(struct hfi1_devdata *dd)
5217{
5218 u8 chip_rev_minor =
5219 dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT
5220 & CCE_REVISION_CHIP_REV_MINOR_MASK;
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005221 return (chip_rev_minor & 0xF0) == 0x10;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005222}
5223
5224/*
5225 * Append string s to buffer buf. Arguments curp and len are the current
5226 * position and remaining length, respectively.
5227 *
5228 * return 0 on success, 1 on out of room
5229 */
5230static int append_str(char *buf, char **curp, int *lenp, const char *s)
5231{
5232 char *p = *curp;
5233 int len = *lenp;
5234 int result = 0; /* success */
5235 char c;
5236
5237 /* add a comma, if first in the buffer */
5238 if (p != buf) {
5239 if (len == 0) {
5240 result = 1; /* out of room */
5241 goto done;
5242 }
5243 *p++ = ',';
5244 len--;
5245 }
5246
5247 /* copy the string */
5248 while ((c = *s++) != 0) {
5249 if (len == 0) {
5250 result = 1; /* out of room */
5251 goto done;
5252 }
5253 *p++ = c;
5254 len--;
5255 }
5256
5257done:
5258 /* write return values */
5259 *curp = p;
5260 *lenp = len;
5261
5262 return result;
5263}
5264
5265/*
5266 * Using the given flag table, print a comma separated string into
5267 * the buffer. End in '*' if the buffer is too short.
5268 */
5269static char *flag_string(char *buf, int buf_len, u64 flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005270 struct flag_table *table, int table_size)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005271{
5272 char extra[32];
5273 char *p = buf;
5274 int len = buf_len;
5275 int no_room = 0;
5276 int i;
5277
5278 /* make sure there is at least 2 so we can form "*" */
5279 if (len < 2)
5280 return "";
5281
5282 len--; /* leave room for a nul */
5283 for (i = 0; i < table_size; i++) {
5284 if (flags & table[i].flag) {
5285 no_room = append_str(buf, &p, &len, table[i].str);
5286 if (no_room)
5287 break;
5288 flags &= ~table[i].flag;
5289 }
5290 }
5291
5292 /* any undocumented bits left? */
5293 if (!no_room && flags) {
5294 snprintf(extra, sizeof(extra), "bits 0x%llx", flags);
5295 no_room = append_str(buf, &p, &len, extra);
5296 }
5297
5298 /* add * if ran out of room */
5299 if (no_room) {
5300 /* may need to back up to add space for a '*' */
5301 if (len == 0)
5302 --p;
5303 *p++ = '*';
5304 }
5305
5306 /* add final nul - space already allocated above */
5307 *p = 0;
5308 return buf;
5309}
5310
5311/* first 8 CCE error interrupt source names */
5312static const char * const cce_misc_names[] = {
5313 "CceErrInt", /* 0 */
5314 "RxeErrInt", /* 1 */
5315 "MiscErrInt", /* 2 */
5316 "Reserved3", /* 3 */
5317 "PioErrInt", /* 4 */
5318 "SDmaErrInt", /* 5 */
5319 "EgressErrInt", /* 6 */
5320 "TxeErrInt" /* 7 */
5321};
5322
5323/*
5324 * Return the miscellaneous error interrupt name.
5325 */
5326static char *is_misc_err_name(char *buf, size_t bsize, unsigned int source)
5327{
5328 if (source < ARRAY_SIZE(cce_misc_names))
5329 strncpy(buf, cce_misc_names[source], bsize);
5330 else
Jubin John17fb4f22016-02-14 20:21:52 -08005331 snprintf(buf, bsize, "Reserved%u",
5332 source + IS_GENERAL_ERR_START);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005333
5334 return buf;
5335}
5336
5337/*
5338 * Return the SDMA engine error interrupt name.
5339 */
5340static char *is_sdma_eng_err_name(char *buf, size_t bsize, unsigned int source)
5341{
5342 snprintf(buf, bsize, "SDmaEngErrInt%u", source);
5343 return buf;
5344}
5345
5346/*
5347 * Return the send context error interrupt name.
5348 */
5349static char *is_sendctxt_err_name(char *buf, size_t bsize, unsigned int source)
5350{
5351 snprintf(buf, bsize, "SendCtxtErrInt%u", source);
5352 return buf;
5353}
5354
5355static const char * const various_names[] = {
5356 "PbcInt",
5357 "GpioAssertInt",
5358 "Qsfp1Int",
5359 "Qsfp2Int",
5360 "TCritInt"
5361};
5362
5363/*
5364 * Return the various interrupt name.
5365 */
5366static char *is_various_name(char *buf, size_t bsize, unsigned int source)
5367{
5368 if (source < ARRAY_SIZE(various_names))
5369 strncpy(buf, various_names[source], bsize);
5370 else
Jubin John8638b772016-02-14 20:19:24 -08005371 snprintf(buf, bsize, "Reserved%u", source + IS_VARIOUS_START);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005372 return buf;
5373}
5374
5375/*
5376 * Return the DC interrupt name.
5377 */
5378static char *is_dc_name(char *buf, size_t bsize, unsigned int source)
5379{
5380 static const char * const dc_int_names[] = {
5381 "common",
5382 "lcb",
5383 "8051",
5384 "lbm" /* local block merge */
5385 };
5386
5387 if (source < ARRAY_SIZE(dc_int_names))
5388 snprintf(buf, bsize, "dc_%s_int", dc_int_names[source]);
5389 else
5390 snprintf(buf, bsize, "DCInt%u", source);
5391 return buf;
5392}
5393
5394static const char * const sdma_int_names[] = {
5395 "SDmaInt",
5396 "SdmaIdleInt",
5397 "SdmaProgressInt",
5398};
5399
5400/*
5401 * Return the SDMA engine interrupt name.
5402 */
5403static char *is_sdma_eng_name(char *buf, size_t bsize, unsigned int source)
5404{
5405 /* what interrupt */
5406 unsigned int what = source / TXE_NUM_SDMA_ENGINES;
5407 /* which engine */
5408 unsigned int which = source % TXE_NUM_SDMA_ENGINES;
5409
5410 if (likely(what < 3))
5411 snprintf(buf, bsize, "%s%u", sdma_int_names[what], which);
5412 else
5413 snprintf(buf, bsize, "Invalid SDMA interrupt %u", source);
5414 return buf;
5415}
5416
5417/*
5418 * Return the receive available interrupt name.
5419 */
5420static char *is_rcv_avail_name(char *buf, size_t bsize, unsigned int source)
5421{
5422 snprintf(buf, bsize, "RcvAvailInt%u", source);
5423 return buf;
5424}
5425
5426/*
5427 * Return the receive urgent interrupt name.
5428 */
5429static char *is_rcv_urgent_name(char *buf, size_t bsize, unsigned int source)
5430{
5431 snprintf(buf, bsize, "RcvUrgentInt%u", source);
5432 return buf;
5433}
5434
5435/*
5436 * Return the send credit interrupt name.
5437 */
5438static char *is_send_credit_name(char *buf, size_t bsize, unsigned int source)
5439{
5440 snprintf(buf, bsize, "SendCreditInt%u", source);
5441 return buf;
5442}
5443
5444/*
5445 * Return the reserved interrupt name.
5446 */
5447static char *is_reserved_name(char *buf, size_t bsize, unsigned int source)
5448{
5449 snprintf(buf, bsize, "Reserved%u", source + IS_RESERVED_START);
5450 return buf;
5451}
5452
5453static char *cce_err_status_string(char *buf, int buf_len, u64 flags)
5454{
5455 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005456 cce_err_status_flags,
5457 ARRAY_SIZE(cce_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005458}
5459
5460static char *rxe_err_status_string(char *buf, int buf_len, u64 flags)
5461{
5462 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005463 rxe_err_status_flags,
5464 ARRAY_SIZE(rxe_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005465}
5466
5467static char *misc_err_status_string(char *buf, int buf_len, u64 flags)
5468{
5469 return flag_string(buf, buf_len, flags, misc_err_status_flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005470 ARRAY_SIZE(misc_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005471}
5472
5473static char *pio_err_status_string(char *buf, int buf_len, u64 flags)
5474{
5475 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005476 pio_err_status_flags,
5477 ARRAY_SIZE(pio_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005478}
5479
5480static char *sdma_err_status_string(char *buf, int buf_len, u64 flags)
5481{
5482 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005483 sdma_err_status_flags,
5484 ARRAY_SIZE(sdma_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005485}
5486
5487static char *egress_err_status_string(char *buf, int buf_len, u64 flags)
5488{
5489 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005490 egress_err_status_flags,
5491 ARRAY_SIZE(egress_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005492}
5493
5494static char *egress_err_info_string(char *buf, int buf_len, u64 flags)
5495{
5496 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005497 egress_err_info_flags,
5498 ARRAY_SIZE(egress_err_info_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005499}
5500
5501static char *send_err_status_string(char *buf, int buf_len, u64 flags)
5502{
5503 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005504 send_err_status_flags,
5505 ARRAY_SIZE(send_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005506}
5507
5508static void handle_cce_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5509{
5510 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005511 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005512
5513 /*
5514 * For most these errors, there is nothing that can be done except
5515 * report or record it.
5516 */
5517 dd_dev_info(dd, "CCE Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005518 cce_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005519
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005520 if ((reg & CCE_ERR_STATUS_CCE_CLI2_ASYNC_FIFO_PARITY_ERR_SMASK) &&
5521 is_ax(dd) && (dd->icode != ICODE_FUNCTIONAL_SIMULATOR)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04005522 /* this error requires a manual drop into SPC freeze mode */
5523 /* then a fix up */
5524 start_freeze_handling(dd->pport, FREEZE_SELF);
5525 }
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005526
5527 for (i = 0; i < NUM_CCE_ERR_STATUS_COUNTERS; i++) {
5528 if (reg & (1ull << i)) {
5529 incr_cntr64(&dd->cce_err_status_cnt[i]);
5530 /* maintain a counter over all cce_err_status errors */
5531 incr_cntr64(&dd->sw_cce_err_status_aggregate);
5532 }
5533 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005534}
5535
5536/*
5537 * Check counters for receive errors that do not have an interrupt
5538 * associated with them.
5539 */
5540#define RCVERR_CHECK_TIME 10
5541static void update_rcverr_timer(unsigned long opaque)
5542{
5543 struct hfi1_devdata *dd = (struct hfi1_devdata *)opaque;
5544 struct hfi1_pportdata *ppd = dd->pport;
5545 u32 cur_ovfl_cnt = read_dev_cntr(dd, C_RCV_OVF, CNTR_INVALID_VL);
5546
5547 if (dd->rcv_ovfl_cnt < cur_ovfl_cnt &&
Jubin John17fb4f22016-02-14 20:21:52 -08005548 ppd->port_error_action & OPA_PI_MASK_EX_BUFFER_OVERRUN) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04005549 dd_dev_info(dd, "%s: PortErrorAction bounce\n", __func__);
Jubin John17fb4f22016-02-14 20:21:52 -08005550 set_link_down_reason(
5551 ppd, OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN, 0,
5552 OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN);
Sebastian Sanchez71d47002017-07-29 08:43:49 -07005553 queue_work(ppd->link_wq, &ppd->link_bounce_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005554 }
Jubin John50e5dcb2016-02-14 20:19:41 -08005555 dd->rcv_ovfl_cnt = (u32)cur_ovfl_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005556
5557 mod_timer(&dd->rcverr_timer, jiffies + HZ * RCVERR_CHECK_TIME);
5558}
5559
5560static int init_rcverr(struct hfi1_devdata *dd)
5561{
Muhammad Falak R Wani24523a92015-10-25 16:13:23 +05305562 setup_timer(&dd->rcverr_timer, update_rcverr_timer, (unsigned long)dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005563 /* Assume the hardware counter has been reset */
5564 dd->rcv_ovfl_cnt = 0;
5565 return mod_timer(&dd->rcverr_timer, jiffies + HZ * RCVERR_CHECK_TIME);
5566}
5567
5568static void free_rcverr(struct hfi1_devdata *dd)
5569{
5570 if (dd->rcverr_timer.data)
5571 del_timer_sync(&dd->rcverr_timer);
5572 dd->rcverr_timer.data = 0;
5573}
5574
5575static void handle_rxe_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5576{
5577 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005578 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005579
5580 dd_dev_info(dd, "Receive Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005581 rxe_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005582
5583 if (reg & ALL_RXE_FREEZE_ERR) {
5584 int flags = 0;
5585
5586 /*
5587 * Freeze mode recovery is disabled for the errors
5588 * in RXE_FREEZE_ABORT_MASK
5589 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005590 if (is_ax(dd) && (reg & RXE_FREEZE_ABORT_MASK))
Mike Marciniszyn77241052015-07-30 15:17:43 -04005591 flags = FREEZE_ABORT;
5592
5593 start_freeze_handling(dd->pport, flags);
5594 }
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005595
5596 for (i = 0; i < NUM_RCV_ERR_STATUS_COUNTERS; i++) {
5597 if (reg & (1ull << i))
5598 incr_cntr64(&dd->rcv_err_status_cnt[i]);
5599 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005600}
5601
5602static void handle_misc_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5603{
5604 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005605 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005606
5607 dd_dev_info(dd, "Misc Error: %s",
Jubin John17fb4f22016-02-14 20:21:52 -08005608 misc_err_status_string(buf, sizeof(buf), reg));
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005609 for (i = 0; i < NUM_MISC_ERR_STATUS_COUNTERS; i++) {
5610 if (reg & (1ull << i))
5611 incr_cntr64(&dd->misc_err_status_cnt[i]);
5612 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005613}
5614
5615static void handle_pio_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5616{
5617 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005618 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005619
5620 dd_dev_info(dd, "PIO Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005621 pio_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005622
5623 if (reg & ALL_PIO_FREEZE_ERR)
5624 start_freeze_handling(dd->pport, 0);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005625
5626 for (i = 0; i < NUM_SEND_PIO_ERR_STATUS_COUNTERS; i++) {
5627 if (reg & (1ull << i))
5628 incr_cntr64(&dd->send_pio_err_status_cnt[i]);
5629 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005630}
5631
5632static void handle_sdma_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5633{
5634 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005635 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005636
5637 dd_dev_info(dd, "SDMA Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005638 sdma_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005639
5640 if (reg & ALL_SDMA_FREEZE_ERR)
5641 start_freeze_handling(dd->pport, 0);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005642
5643 for (i = 0; i < NUM_SEND_DMA_ERR_STATUS_COUNTERS; i++) {
5644 if (reg & (1ull << i))
5645 incr_cntr64(&dd->send_dma_err_status_cnt[i]);
5646 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005647}
5648
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005649static inline void __count_port_discards(struct hfi1_pportdata *ppd)
5650{
5651 incr_cntr64(&ppd->port_xmit_discards);
5652}
5653
Mike Marciniszyn77241052015-07-30 15:17:43 -04005654static void count_port_inactive(struct hfi1_devdata *dd)
5655{
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005656 __count_port_discards(dd->pport);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005657}
5658
5659/*
5660 * We have had a "disallowed packet" error during egress. Determine the
5661 * integrity check which failed, and update relevant error counter, etc.
5662 *
5663 * Note that the SEND_EGRESS_ERR_INFO register has only a single
5664 * bit of state per integrity check, and so we can miss the reason for an
5665 * egress error if more than one packet fails the same integrity check
5666 * since we cleared the corresponding bit in SEND_EGRESS_ERR_INFO.
5667 */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005668static void handle_send_egress_err_info(struct hfi1_devdata *dd,
5669 int vl)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005670{
5671 struct hfi1_pportdata *ppd = dd->pport;
5672 u64 src = read_csr(dd, SEND_EGRESS_ERR_SOURCE); /* read first */
5673 u64 info = read_csr(dd, SEND_EGRESS_ERR_INFO);
5674 char buf[96];
5675
5676 /* clear down all observed info as quickly as possible after read */
5677 write_csr(dd, SEND_EGRESS_ERR_INFO, info);
5678
5679 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08005680 "Egress Error Info: 0x%llx, %s Egress Error Src 0x%llx\n",
5681 info, egress_err_info_string(buf, sizeof(buf), info), src);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005682
5683 /* Eventually add other counters for each bit */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005684 if (info & PORT_DISCARD_EGRESS_ERRS) {
5685 int weight, i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005686
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005687 /*
Dean Luick4c9e7aa2016-02-18 11:12:08 -08005688 * Count all applicable bits as individual errors and
5689 * attribute them to the packet that triggered this handler.
5690 * This may not be completely accurate due to limitations
5691 * on the available hardware error information. There is
5692 * a single information register and any number of error
5693 * packets may have occurred and contributed to it before
5694 * this routine is called. This means that:
5695 * a) If multiple packets with the same error occur before
5696 * this routine is called, earlier packets are missed.
5697 * There is only a single bit for each error type.
5698 * b) Errors may not be attributed to the correct VL.
5699 * The driver is attributing all bits in the info register
5700 * to the packet that triggered this call, but bits
5701 * could be an accumulation of different packets with
5702 * different VLs.
5703 * c) A single error packet may have multiple counts attached
5704 * to it. There is no way for the driver to know if
5705 * multiple bits set in the info register are due to a
5706 * single packet or multiple packets. The driver assumes
5707 * multiple packets.
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005708 */
Dean Luick4c9e7aa2016-02-18 11:12:08 -08005709 weight = hweight64(info & PORT_DISCARD_EGRESS_ERRS);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005710 for (i = 0; i < weight; i++) {
5711 __count_port_discards(ppd);
5712 if (vl >= 0 && vl < TXE_NUM_DATA_VL)
5713 incr_cntr64(&ppd->port_xmit_discards_vl[vl]);
5714 else if (vl == 15)
5715 incr_cntr64(&ppd->port_xmit_discards_vl
5716 [C_VL_15]);
5717 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005718 }
5719}
5720
5721/*
5722 * Input value is a bit position within the SEND_EGRESS_ERR_STATUS
5723 * register. Does it represent a 'port inactive' error?
5724 */
5725static inline int port_inactive_err(u64 posn)
5726{
5727 return (posn >= SEES(TX_LINKDOWN) &&
5728 posn <= SEES(TX_INCORRECT_LINK_STATE));
5729}
5730
5731/*
5732 * Input value is a bit position within the SEND_EGRESS_ERR_STATUS
5733 * register. Does it represent a 'disallowed packet' error?
5734 */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005735static inline int disallowed_pkt_err(int posn)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005736{
5737 return (posn >= SEES(TX_SDMA0_DISALLOWED_PACKET) &&
5738 posn <= SEES(TX_SDMA15_DISALLOWED_PACKET));
5739}
5740
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005741/*
5742 * Input value is a bit position of one of the SDMA engine disallowed
5743 * packet errors. Return which engine. Use of this must be guarded by
5744 * disallowed_pkt_err().
5745 */
5746static inline int disallowed_pkt_engine(int posn)
5747{
5748 return posn - SEES(TX_SDMA0_DISALLOWED_PACKET);
5749}
5750
5751/*
5752 * Translate an SDMA engine to a VL. Return -1 if the tranlation cannot
5753 * be done.
5754 */
5755static int engine_to_vl(struct hfi1_devdata *dd, int engine)
5756{
5757 struct sdma_vl_map *m;
5758 int vl;
5759
5760 /* range check */
5761 if (engine < 0 || engine >= TXE_NUM_SDMA_ENGINES)
5762 return -1;
5763
5764 rcu_read_lock();
5765 m = rcu_dereference(dd->sdma_map);
5766 vl = m->engine_to_vl[engine];
5767 rcu_read_unlock();
5768
5769 return vl;
5770}
5771
5772/*
5773 * Translate the send context (sofware index) into a VL. Return -1 if the
5774 * translation cannot be done.
5775 */
5776static int sc_to_vl(struct hfi1_devdata *dd, int sw_index)
5777{
5778 struct send_context_info *sci;
5779 struct send_context *sc;
5780 int i;
5781
5782 sci = &dd->send_contexts[sw_index];
5783
5784 /* there is no information for user (PSM) and ack contexts */
Jianxin Xiong44306f12016-04-12 11:30:28 -07005785 if ((sci->type != SC_KERNEL) && (sci->type != SC_VL15))
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005786 return -1;
5787
5788 sc = sci->sc;
5789 if (!sc)
5790 return -1;
5791 if (dd->vld[15].sc == sc)
5792 return 15;
5793 for (i = 0; i < num_vls; i++)
5794 if (dd->vld[i].sc == sc)
5795 return i;
5796
5797 return -1;
5798}
5799
Mike Marciniszyn77241052015-07-30 15:17:43 -04005800static void handle_egress_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5801{
5802 u64 reg_copy = reg, handled = 0;
5803 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005804 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005805
5806 if (reg & ALL_TXE_EGRESS_FREEZE_ERR)
5807 start_freeze_handling(dd->pport, 0);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005808 else if (is_ax(dd) &&
5809 (reg & SEND_EGRESS_ERR_STATUS_TX_CREDIT_RETURN_VL_ERR_SMASK) &&
5810 (dd->icode != ICODE_FUNCTIONAL_SIMULATOR))
Mike Marciniszyn77241052015-07-30 15:17:43 -04005811 start_freeze_handling(dd->pport, 0);
5812
5813 while (reg_copy) {
5814 int posn = fls64(reg_copy);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005815 /* fls64() returns a 1-based offset, we want it zero based */
Mike Marciniszyn77241052015-07-30 15:17:43 -04005816 int shift = posn - 1;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005817 u64 mask = 1ULL << shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005818
5819 if (port_inactive_err(shift)) {
5820 count_port_inactive(dd);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005821 handled |= mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005822 } else if (disallowed_pkt_err(shift)) {
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005823 int vl = engine_to_vl(dd, disallowed_pkt_engine(shift));
5824
5825 handle_send_egress_err_info(dd, vl);
5826 handled |= mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005827 }
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005828 reg_copy &= ~mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005829 }
5830
5831 reg &= ~handled;
5832
5833 if (reg)
5834 dd_dev_info(dd, "Egress Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005835 egress_err_status_string(buf, sizeof(buf), reg));
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005836
5837 for (i = 0; i < NUM_SEND_EGRESS_ERR_STATUS_COUNTERS; i++) {
5838 if (reg & (1ull << i))
5839 incr_cntr64(&dd->send_egress_err_status_cnt[i]);
5840 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005841}
5842
5843static void handle_txe_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5844{
5845 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005846 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005847
5848 dd_dev_info(dd, "Send Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005849 send_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005850
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005851 for (i = 0; i < NUM_SEND_ERR_STATUS_COUNTERS; i++) {
5852 if (reg & (1ull << i))
5853 incr_cntr64(&dd->send_err_status_cnt[i]);
5854 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005855}
5856
5857/*
5858 * The maximum number of times the error clear down will loop before
5859 * blocking a repeating error. This value is arbitrary.
5860 */
5861#define MAX_CLEAR_COUNT 20
5862
5863/*
5864 * Clear and handle an error register. All error interrupts are funneled
5865 * through here to have a central location to correctly handle single-
5866 * or multi-shot errors.
5867 *
5868 * For non per-context registers, call this routine with a context value
5869 * of 0 so the per-context offset is zero.
5870 *
5871 * If the handler loops too many times, assume that something is wrong
5872 * and can't be fixed, so mask the error bits.
5873 */
5874static void interrupt_clear_down(struct hfi1_devdata *dd,
5875 u32 context,
5876 const struct err_reg_info *eri)
5877{
5878 u64 reg;
5879 u32 count;
5880
5881 /* read in a loop until no more errors are seen */
5882 count = 0;
5883 while (1) {
5884 reg = read_kctxt_csr(dd, context, eri->status);
5885 if (reg == 0)
5886 break;
5887 write_kctxt_csr(dd, context, eri->clear, reg);
5888 if (likely(eri->handler))
5889 eri->handler(dd, context, reg);
5890 count++;
5891 if (count > MAX_CLEAR_COUNT) {
5892 u64 mask;
5893
5894 dd_dev_err(dd, "Repeating %s bits 0x%llx - masking\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005895 eri->desc, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005896 /*
5897 * Read-modify-write so any other masked bits
5898 * remain masked.
5899 */
5900 mask = read_kctxt_csr(dd, context, eri->mask);
5901 mask &= ~reg;
5902 write_kctxt_csr(dd, context, eri->mask, mask);
5903 break;
5904 }
5905 }
5906}
5907
5908/*
5909 * CCE block "misc" interrupt. Source is < 16.
5910 */
5911static void is_misc_err_int(struct hfi1_devdata *dd, unsigned int source)
5912{
5913 const struct err_reg_info *eri = &misc_errs[source];
5914
5915 if (eri->handler) {
5916 interrupt_clear_down(dd, 0, eri);
5917 } else {
5918 dd_dev_err(dd, "Unexpected misc interrupt (%u) - reserved\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005919 source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005920 }
5921}
5922
5923static char *send_context_err_status_string(char *buf, int buf_len, u64 flags)
5924{
5925 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005926 sc_err_status_flags,
5927 ARRAY_SIZE(sc_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005928}
5929
5930/*
5931 * Send context error interrupt. Source (hw_context) is < 160.
5932 *
5933 * All send context errors cause the send context to halt. The normal
5934 * clear-down mechanism cannot be used because we cannot clear the
5935 * error bits until several other long-running items are done first.
5936 * This is OK because with the context halted, nothing else is going
5937 * to happen on it anyway.
5938 */
5939static void is_sendctxt_err_int(struct hfi1_devdata *dd,
5940 unsigned int hw_context)
5941{
5942 struct send_context_info *sci;
5943 struct send_context *sc;
5944 char flags[96];
5945 u64 status;
5946 u32 sw_index;
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005947 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005948
5949 sw_index = dd->hw_to_sw[hw_context];
5950 if (sw_index >= dd->num_send_contexts) {
5951 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08005952 "out of range sw index %u for send context %u\n",
5953 sw_index, hw_context);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005954 return;
5955 }
5956 sci = &dd->send_contexts[sw_index];
5957 sc = sci->sc;
5958 if (!sc) {
5959 dd_dev_err(dd, "%s: context %u(%u): no sc?\n", __func__,
Jubin John17fb4f22016-02-14 20:21:52 -08005960 sw_index, hw_context);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005961 return;
5962 }
5963
5964 /* tell the software that a halt has begun */
5965 sc_stop(sc, SCF_HALTED);
5966
5967 status = read_kctxt_csr(dd, hw_context, SEND_CTXT_ERR_STATUS);
5968
5969 dd_dev_info(dd, "Send Context %u(%u) Error: %s\n", sw_index, hw_context,
Jubin John17fb4f22016-02-14 20:21:52 -08005970 send_context_err_status_string(flags, sizeof(flags),
5971 status));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005972
5973 if (status & SEND_CTXT_ERR_STATUS_PIO_DISALLOWED_PACKET_ERR_SMASK)
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005974 handle_send_egress_err_info(dd, sc_to_vl(dd, sw_index));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005975
5976 /*
5977 * Automatically restart halted kernel contexts out of interrupt
5978 * context. User contexts must ask the driver to restart the context.
5979 */
5980 if (sc->type != SC_USER)
5981 queue_work(dd->pport->hfi1_wq, &sc->halt_work);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005982
5983 /*
5984 * Update the counters for the corresponding status bits.
5985 * Note that these particular counters are aggregated over all
5986 * 160 contexts.
5987 */
5988 for (i = 0; i < NUM_SEND_CTXT_ERR_STATUS_COUNTERS; i++) {
5989 if (status & (1ull << i))
5990 incr_cntr64(&dd->sw_ctxt_err_status_cnt[i]);
5991 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005992}
5993
5994static void handle_sdma_eng_err(struct hfi1_devdata *dd,
5995 unsigned int source, u64 status)
5996{
5997 struct sdma_engine *sde;
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005998 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005999
6000 sde = &dd->per_sdma[source];
6001#ifdef CONFIG_SDMA_VERBOSITY
6002 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
6003 slashstrip(__FILE__), __LINE__, __func__);
6004 dd_dev_err(sde->dd, "CONFIG SDMA(%u) source: %u status 0x%llx\n",
6005 sde->this_idx, source, (unsigned long long)status);
6006#endif
Vennila Megavannana699c6c2016-01-11 18:30:56 -05006007 sde->err_cnt++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006008 sdma_engine_error(sde, status);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05006009
6010 /*
6011 * Update the counters for the corresponding status bits.
6012 * Note that these particular counters are aggregated over
6013 * all 16 DMA engines.
6014 */
6015 for (i = 0; i < NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS; i++) {
6016 if (status & (1ull << i))
6017 incr_cntr64(&dd->sw_send_dma_eng_err_status_cnt[i]);
6018 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04006019}
6020
6021/*
6022 * CCE block SDMA error interrupt. Source is < 16.
6023 */
6024static void is_sdma_eng_err_int(struct hfi1_devdata *dd, unsigned int source)
6025{
6026#ifdef CONFIG_SDMA_VERBOSITY
6027 struct sdma_engine *sde = &dd->per_sdma[source];
6028
6029 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
6030 slashstrip(__FILE__), __LINE__, __func__);
6031 dd_dev_err(dd, "CONFIG SDMA(%u) source: %u\n", sde->this_idx,
6032 source);
6033 sdma_dumpstate(sde);
6034#endif
6035 interrupt_clear_down(dd, source, &sdma_eng_err);
6036}
6037
6038/*
6039 * CCE block "various" interrupt. Source is < 8.
6040 */
6041static void is_various_int(struct hfi1_devdata *dd, unsigned int source)
6042{
6043 const struct err_reg_info *eri = &various_err[source];
6044
6045 /*
6046 * TCritInt cannot go through interrupt_clear_down()
6047 * because it is not a second tier interrupt. The handler
6048 * should be called directly.
6049 */
6050 if (source == TCRIT_INT_SOURCE)
6051 handle_temp_err(dd);
6052 else if (eri->handler)
6053 interrupt_clear_down(dd, 0, eri);
6054 else
6055 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006056 "%s: Unimplemented/reserved interrupt %d\n",
6057 __func__, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006058}
6059
6060static void handle_qsfp_int(struct hfi1_devdata *dd, u32 src_ctx, u64 reg)
6061{
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006062 /* src_ctx is always zero */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006063 struct hfi1_pportdata *ppd = dd->pport;
6064 unsigned long flags;
6065 u64 qsfp_int_mgmt = (u64)(QSFP_HFI0_INT_N | QSFP_HFI0_MODPRST_N);
6066
6067 if (reg & QSFP_HFI0_MODPRST_N) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006068 if (!qsfp_mod_present(ppd)) {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006069 dd_dev_info(dd, "%s: QSFP module removed\n",
6070 __func__);
6071
Mike Marciniszyn77241052015-07-30 15:17:43 -04006072 ppd->driver_link_ready = 0;
6073 /*
6074 * Cable removed, reset all our information about the
6075 * cache and cable capabilities
6076 */
6077
6078 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6079 /*
6080 * We don't set cache_refresh_required here as we expect
6081 * an interrupt when a cable is inserted
6082 */
6083 ppd->qsfp_info.cache_valid = 0;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006084 ppd->qsfp_info.reset_needed = 0;
6085 ppd->qsfp_info.limiting_active = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006086 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08006087 flags);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006088 /* Invert the ModPresent pin now to detect plug-in */
6089 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_INVERT :
6090 ASIC_QSFP1_INVERT, qsfp_int_mgmt);
Bryan Morgana9c05e32016-02-03 14:30:49 -08006091
6092 if ((ppd->offline_disabled_reason >
6093 HFI1_ODR_MASK(
Easwar Hariharane1bf0d52016-02-03 14:36:58 -08006094 OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED)) ||
Bryan Morgana9c05e32016-02-03 14:30:49 -08006095 (ppd->offline_disabled_reason ==
6096 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE)))
6097 ppd->offline_disabled_reason =
6098 HFI1_ODR_MASK(
Easwar Hariharane1bf0d52016-02-03 14:36:58 -08006099 OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED);
Bryan Morgana9c05e32016-02-03 14:30:49 -08006100
Mike Marciniszyn77241052015-07-30 15:17:43 -04006101 if (ppd->host_link_state == HLS_DN_POLL) {
6102 /*
6103 * The link is still in POLL. This means
6104 * that the normal link down processing
6105 * will not happen. We have to do it here
6106 * before turning the DC off.
6107 */
Sebastian Sanchez71d47002017-07-29 08:43:49 -07006108 queue_work(ppd->link_wq, &ppd->link_down_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006109 }
6110 } else {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006111 dd_dev_info(dd, "%s: QSFP module inserted\n",
6112 __func__);
6113
Mike Marciniszyn77241052015-07-30 15:17:43 -04006114 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6115 ppd->qsfp_info.cache_valid = 0;
6116 ppd->qsfp_info.cache_refresh_required = 1;
6117 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08006118 flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006119
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006120 /*
6121 * Stop inversion of ModPresent pin to detect
6122 * removal of the cable
6123 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006124 qsfp_int_mgmt &= ~(u64)QSFP_HFI0_MODPRST_N;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006125 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_INVERT :
6126 ASIC_QSFP1_INVERT, qsfp_int_mgmt);
6127
6128 ppd->offline_disabled_reason =
6129 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_TRANSIENT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006130 }
6131 }
6132
6133 if (reg & QSFP_HFI0_INT_N) {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006134 dd_dev_info(dd, "%s: Interrupt received from QSFP module\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006135 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006136 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6137 ppd->qsfp_info.check_interrupt_flags = 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006138 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock, flags);
6139 }
6140
6141 /* Schedule the QSFP work only if there is a cable attached. */
6142 if (qsfp_mod_present(ppd))
Sebastian Sanchez71d47002017-07-29 08:43:49 -07006143 queue_work(ppd->link_wq, &ppd->qsfp_info.qsfp_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006144}
6145
6146static int request_host_lcb_access(struct hfi1_devdata *dd)
6147{
6148 int ret;
6149
6150 ret = do_8051_command(dd, HCMD_MISC,
Jubin John17fb4f22016-02-14 20:21:52 -08006151 (u64)HCMD_MISC_REQUEST_LCB_ACCESS <<
6152 LOAD_DATA_FIELD_ID_SHIFT, NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006153 if (ret != HCMD_SUCCESS) {
6154 dd_dev_err(dd, "%s: command failed with error %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006155 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006156 }
6157 return ret == HCMD_SUCCESS ? 0 : -EBUSY;
6158}
6159
6160static int request_8051_lcb_access(struct hfi1_devdata *dd)
6161{
6162 int ret;
6163
6164 ret = do_8051_command(dd, HCMD_MISC,
Jubin John17fb4f22016-02-14 20:21:52 -08006165 (u64)HCMD_MISC_GRANT_LCB_ACCESS <<
6166 LOAD_DATA_FIELD_ID_SHIFT, NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006167 if (ret != HCMD_SUCCESS) {
6168 dd_dev_err(dd, "%s: command failed with error %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006169 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006170 }
6171 return ret == HCMD_SUCCESS ? 0 : -EBUSY;
6172}
6173
6174/*
6175 * Set the LCB selector - allow host access. The DCC selector always
6176 * points to the host.
6177 */
6178static inline void set_host_lcb_access(struct hfi1_devdata *dd)
6179{
6180 write_csr(dd, DC_DC8051_CFG_CSR_ACCESS_SEL,
Jubin John17fb4f22016-02-14 20:21:52 -08006181 DC_DC8051_CFG_CSR_ACCESS_SEL_DCC_SMASK |
6182 DC_DC8051_CFG_CSR_ACCESS_SEL_LCB_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006183}
6184
6185/*
6186 * Clear the LCB selector - allow 8051 access. The DCC selector always
6187 * points to the host.
6188 */
6189static inline void set_8051_lcb_access(struct hfi1_devdata *dd)
6190{
6191 write_csr(dd, DC_DC8051_CFG_CSR_ACCESS_SEL,
Jubin John17fb4f22016-02-14 20:21:52 -08006192 DC_DC8051_CFG_CSR_ACCESS_SEL_DCC_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006193}
6194
6195/*
6196 * Acquire LCB access from the 8051. If the host already has access,
6197 * just increment a counter. Otherwise, inform the 8051 that the
6198 * host is taking access.
6199 *
6200 * Returns:
6201 * 0 on success
6202 * -EBUSY if the 8051 has control and cannot be disturbed
6203 * -errno if unable to acquire access from the 8051
6204 */
6205int acquire_lcb_access(struct hfi1_devdata *dd, int sleep_ok)
6206{
6207 struct hfi1_pportdata *ppd = dd->pport;
6208 int ret = 0;
6209
6210 /*
6211 * Use the host link state lock so the operation of this routine
6212 * { link state check, selector change, count increment } can occur
6213 * as a unit against a link state change. Otherwise there is a
6214 * race between the state change and the count increment.
6215 */
6216 if (sleep_ok) {
6217 mutex_lock(&ppd->hls_lock);
6218 } else {
Dan Carpenter951842b2015-09-16 09:22:51 +03006219 while (!mutex_trylock(&ppd->hls_lock))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006220 udelay(1);
6221 }
6222
6223 /* this access is valid only when the link is up */
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07006224 if (ppd->host_link_state & HLS_DOWN) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006225 dd_dev_info(dd, "%s: link state %s not up\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006226 __func__, link_state_name(ppd->host_link_state));
Mike Marciniszyn77241052015-07-30 15:17:43 -04006227 ret = -EBUSY;
6228 goto done;
6229 }
6230
6231 if (dd->lcb_access_count == 0) {
6232 ret = request_host_lcb_access(dd);
6233 if (ret) {
6234 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006235 "%s: unable to acquire LCB access, err %d\n",
6236 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006237 goto done;
6238 }
6239 set_host_lcb_access(dd);
6240 }
6241 dd->lcb_access_count++;
6242done:
6243 mutex_unlock(&ppd->hls_lock);
6244 return ret;
6245}
6246
6247/*
6248 * Release LCB access by decrementing the use count. If the count is moving
6249 * from 1 to 0, inform 8051 that it has control back.
6250 *
6251 * Returns:
6252 * 0 on success
6253 * -errno if unable to release access to the 8051
6254 */
6255int release_lcb_access(struct hfi1_devdata *dd, int sleep_ok)
6256{
6257 int ret = 0;
6258
6259 /*
6260 * Use the host link state lock because the acquire needed it.
6261 * Here, we only need to keep { selector change, count decrement }
6262 * as a unit.
6263 */
6264 if (sleep_ok) {
6265 mutex_lock(&dd->pport->hls_lock);
6266 } else {
Dan Carpenter951842b2015-09-16 09:22:51 +03006267 while (!mutex_trylock(&dd->pport->hls_lock))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006268 udelay(1);
6269 }
6270
6271 if (dd->lcb_access_count == 0) {
6272 dd_dev_err(dd, "%s: LCB access count is zero. Skipping.\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006273 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006274 goto done;
6275 }
6276
6277 if (dd->lcb_access_count == 1) {
6278 set_8051_lcb_access(dd);
6279 ret = request_8051_lcb_access(dd);
6280 if (ret) {
6281 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006282 "%s: unable to release LCB access, err %d\n",
6283 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006284 /* restore host access if the grant didn't work */
6285 set_host_lcb_access(dd);
6286 goto done;
6287 }
6288 }
6289 dd->lcb_access_count--;
6290done:
6291 mutex_unlock(&dd->pport->hls_lock);
6292 return ret;
6293}
6294
6295/*
6296 * Initialize LCB access variables and state. Called during driver load,
6297 * after most of the initialization is finished.
6298 *
6299 * The DC default is LCB access on for the host. The driver defaults to
6300 * leaving access to the 8051. Assign access now - this constrains the call
6301 * to this routine to be after all LCB set-up is done. In particular, after
6302 * hf1_init_dd() -> set_up_interrupts() -> clear_all_interrupts()
6303 */
6304static void init_lcb_access(struct hfi1_devdata *dd)
6305{
6306 dd->lcb_access_count = 0;
6307}
6308
6309/*
6310 * Write a response back to a 8051 request.
6311 */
6312static void hreq_response(struct hfi1_devdata *dd, u8 return_code, u16 rsp_data)
6313{
6314 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0,
Jubin John17fb4f22016-02-14 20:21:52 -08006315 DC_DC8051_CFG_EXT_DEV_0_COMPLETED_SMASK |
6316 (u64)return_code <<
6317 DC_DC8051_CFG_EXT_DEV_0_RETURN_CODE_SHIFT |
6318 (u64)rsp_data << DC_DC8051_CFG_EXT_DEV_0_RSP_DATA_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006319}
6320
6321/*
Easwar Hariharancbac3862016-02-03 14:31:31 -08006322 * Handle host requests from the 8051.
Mike Marciniszyn77241052015-07-30 15:17:43 -04006323 */
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006324static void handle_8051_request(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006325{
Easwar Hariharancbac3862016-02-03 14:31:31 -08006326 struct hfi1_devdata *dd = ppd->dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006327 u64 reg;
Easwar Hariharancbac3862016-02-03 14:31:31 -08006328 u16 data = 0;
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006329 u8 type;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006330
6331 reg = read_csr(dd, DC_DC8051_CFG_EXT_DEV_1);
6332 if ((reg & DC_DC8051_CFG_EXT_DEV_1_REQ_NEW_SMASK) == 0)
6333 return; /* no request */
6334
6335 /* zero out COMPLETED so the response is seen */
6336 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0, 0);
6337
6338 /* extract request details */
6339 type = (reg >> DC_DC8051_CFG_EXT_DEV_1_REQ_TYPE_SHIFT)
6340 & DC_DC8051_CFG_EXT_DEV_1_REQ_TYPE_MASK;
6341 data = (reg >> DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SHIFT)
6342 & DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_MASK;
6343
6344 switch (type) {
6345 case HREQ_LOAD_CONFIG:
6346 case HREQ_SAVE_CONFIG:
6347 case HREQ_READ_CONFIG:
6348 case HREQ_SET_TX_EQ_ABS:
6349 case HREQ_SET_TX_EQ_REL:
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006350 case HREQ_ENABLE:
Mike Marciniszyn77241052015-07-30 15:17:43 -04006351 dd_dev_info(dd, "8051 request: request 0x%x not supported\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006352 type);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006353 hreq_response(dd, HREQ_NOT_SUPPORTED, 0);
6354 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006355 case HREQ_CONFIG_DONE:
6356 hreq_response(dd, HREQ_SUCCESS, 0);
6357 break;
6358
6359 case HREQ_INTERFACE_TEST:
6360 hreq_response(dd, HREQ_SUCCESS, data);
6361 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006362 default:
6363 dd_dev_err(dd, "8051 request: unknown request 0x%x\n", type);
6364 hreq_response(dd, HREQ_NOT_SUPPORTED, 0);
6365 break;
6366 }
6367}
6368
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006369/*
6370 * Set up allocation unit vaulue.
6371 */
6372void set_up_vau(struct hfi1_devdata *dd, u8 vau)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006373{
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006374 u64 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
6375
6376 /* do not modify other values in the register */
6377 reg &= ~SEND_CM_GLOBAL_CREDIT_AU_SMASK;
6378 reg |= (u64)vau << SEND_CM_GLOBAL_CREDIT_AU_SHIFT;
6379 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006380}
6381
6382/*
6383 * Set up initial VL15 credits of the remote. Assumes the rest of
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006384 * the CM credit registers are zero from a previous global or credit reset.
6385 * Shared limit for VL15 will always be 0.
Mike Marciniszyn77241052015-07-30 15:17:43 -04006386 */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006387void set_up_vl15(struct hfi1_devdata *dd, u16 vl15buf)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006388{
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006389 u64 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
6390
6391 /* set initial values for total and shared credit limit */
6392 reg &= ~(SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SMASK |
6393 SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SMASK);
6394
6395 /*
6396 * Set total limit to be equal to VL15 credits.
6397 * Leave shared limit at 0.
6398 */
6399 reg |= (u64)vl15buf << SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT;
6400 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006401
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07006402 write_csr(dd, SEND_CM_CREDIT_VL15, (u64)vl15buf
6403 << SEND_CM_CREDIT_VL15_DEDICATED_LIMIT_VL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006404}
6405
6406/*
6407 * Zero all credit details from the previous connection and
6408 * reset the CM manager's internal counters.
6409 */
6410void reset_link_credits(struct hfi1_devdata *dd)
6411{
6412 int i;
6413
6414 /* remove all previous VL credit limits */
6415 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -08006416 write_csr(dd, SEND_CM_CREDIT_VL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006417 write_csr(dd, SEND_CM_CREDIT_VL15, 0);
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006418 write_csr(dd, SEND_CM_GLOBAL_CREDIT, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006419 /* reset the CM block */
6420 pio_send_control(dd, PSC_CM_RESET);
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006421 /* reset cached value */
6422 dd->vl15buf_cached = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006423}
6424
6425/* convert a vCU to a CU */
6426static u32 vcu_to_cu(u8 vcu)
6427{
6428 return 1 << vcu;
6429}
6430
6431/* convert a CU to a vCU */
6432static u8 cu_to_vcu(u32 cu)
6433{
6434 return ilog2(cu);
6435}
6436
6437/* convert a vAU to an AU */
6438static u32 vau_to_au(u8 vau)
6439{
6440 return 8 * (1 << vau);
6441}
6442
6443static void set_linkup_defaults(struct hfi1_pportdata *ppd)
6444{
6445 ppd->sm_trap_qp = 0x0;
6446 ppd->sa_qp = 0x1;
6447}
6448
6449/*
6450 * Graceful LCB shutdown. This leaves the LCB FIFOs in reset.
6451 */
6452static void lcb_shutdown(struct hfi1_devdata *dd, int abort)
6453{
6454 u64 reg;
6455
6456 /* clear lcb run: LCB_CFG_RUN.EN = 0 */
6457 write_csr(dd, DC_LCB_CFG_RUN, 0);
6458 /* set tx fifo reset: LCB_CFG_TX_FIFOS_RESET.VAL = 1 */
6459 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET,
Jubin John17fb4f22016-02-14 20:21:52 -08006460 1ull << DC_LCB_CFG_TX_FIFOS_RESET_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006461 /* set dcc reset csr: DCC_CFG_RESET.{reset_lcb,reset_rx_fpe} = 1 */
6462 dd->lcb_err_en = read_csr(dd, DC_LCB_ERR_EN);
6463 reg = read_csr(dd, DCC_CFG_RESET);
Jubin John17fb4f22016-02-14 20:21:52 -08006464 write_csr(dd, DCC_CFG_RESET, reg |
6465 (1ull << DCC_CFG_RESET_RESET_LCB_SHIFT) |
6466 (1ull << DCC_CFG_RESET_RESET_RX_FPE_SHIFT));
Jubin John50e5dcb2016-02-14 20:19:41 -08006467 (void)read_csr(dd, DCC_CFG_RESET); /* make sure the write completed */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006468 if (!abort) {
6469 udelay(1); /* must hold for the longer of 16cclks or 20ns */
6470 write_csr(dd, DCC_CFG_RESET, reg);
6471 write_csr(dd, DC_LCB_ERR_EN, dd->lcb_err_en);
6472 }
6473}
6474
6475/*
6476 * This routine should be called after the link has been transitioned to
6477 * OFFLINE (OFFLINE state has the side effect of putting the SerDes into
6478 * reset).
6479 *
6480 * The expectation is that the caller of this routine would have taken
6481 * care of properly transitioning the link into the correct state.
Tadeusz Struk22546b72017-04-28 10:40:02 -07006482 * NOTE: the caller needs to acquire the dd->dc8051_lock lock
6483 * before calling this function.
Mike Marciniszyn77241052015-07-30 15:17:43 -04006484 */
Tadeusz Struk22546b72017-04-28 10:40:02 -07006485static void _dc_shutdown(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006486{
Tadeusz Struk22546b72017-04-28 10:40:02 -07006487 lockdep_assert_held(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006488
Tadeusz Struk22546b72017-04-28 10:40:02 -07006489 if (dd->dc_shutdown)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006490 return;
Tadeusz Struk22546b72017-04-28 10:40:02 -07006491
Mike Marciniszyn77241052015-07-30 15:17:43 -04006492 dd->dc_shutdown = 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006493 /* Shutdown the LCB */
6494 lcb_shutdown(dd, 1);
Jubin John4d114fd2016-02-14 20:21:43 -08006495 /*
6496 * Going to OFFLINE would have causes the 8051 to put the
Mike Marciniszyn77241052015-07-30 15:17:43 -04006497 * SerDes into reset already. Just need to shut down the 8051,
Jubin John4d114fd2016-02-14 20:21:43 -08006498 * itself.
6499 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006500 write_csr(dd, DC_DC8051_CFG_RST, 0x1);
6501}
6502
Tadeusz Struk22546b72017-04-28 10:40:02 -07006503static void dc_shutdown(struct hfi1_devdata *dd)
6504{
6505 mutex_lock(&dd->dc8051_lock);
6506 _dc_shutdown(dd);
6507 mutex_unlock(&dd->dc8051_lock);
6508}
6509
Jubin John4d114fd2016-02-14 20:21:43 -08006510/*
6511 * Calling this after the DC has been brought out of reset should not
6512 * do any damage.
Tadeusz Struk22546b72017-04-28 10:40:02 -07006513 * NOTE: the caller needs to acquire the dd->dc8051_lock lock
6514 * before calling this function.
Jubin John4d114fd2016-02-14 20:21:43 -08006515 */
Tadeusz Struk22546b72017-04-28 10:40:02 -07006516static void _dc_start(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006517{
Tadeusz Struk22546b72017-04-28 10:40:02 -07006518 lockdep_assert_held(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006519
Mike Marciniszyn77241052015-07-30 15:17:43 -04006520 if (!dd->dc_shutdown)
Tadeusz Struk22546b72017-04-28 10:40:02 -07006521 return;
6522
Mike Marciniszyn77241052015-07-30 15:17:43 -04006523 /* Take the 8051 out of reset */
6524 write_csr(dd, DC_DC8051_CFG_RST, 0ull);
6525 /* Wait until 8051 is ready */
Tadeusz Struk22546b72017-04-28 10:40:02 -07006526 if (wait_fm_ready(dd, TIMEOUT_8051_START))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006527 dd_dev_err(dd, "%s: timeout starting 8051 firmware\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006528 __func__);
Tadeusz Struk22546b72017-04-28 10:40:02 -07006529
Mike Marciniszyn77241052015-07-30 15:17:43 -04006530 /* Take away reset for LCB and RX FPE (set in lcb_shutdown). */
6531 write_csr(dd, DCC_CFG_RESET, 0x10);
6532 /* lcb_shutdown() with abort=1 does not restore these */
6533 write_csr(dd, DC_LCB_ERR_EN, dd->lcb_err_en);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006534 dd->dc_shutdown = 0;
Tadeusz Struk22546b72017-04-28 10:40:02 -07006535}
6536
6537static void dc_start(struct hfi1_devdata *dd)
6538{
6539 mutex_lock(&dd->dc8051_lock);
6540 _dc_start(dd);
6541 mutex_unlock(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006542}
6543
6544/*
6545 * These LCB adjustments are for the Aurora SerDes core in the FPGA.
6546 */
6547static void adjust_lcb_for_fpga_serdes(struct hfi1_devdata *dd)
6548{
6549 u64 rx_radr, tx_radr;
6550 u32 version;
6551
6552 if (dd->icode != ICODE_FPGA_EMULATION)
6553 return;
6554
6555 /*
6556 * These LCB defaults on emulator _s are good, nothing to do here:
6557 * LCB_CFG_TX_FIFOS_RADR
6558 * LCB_CFG_RX_FIFOS_RADR
6559 * LCB_CFG_LN_DCLK
6560 * LCB_CFG_IGNORE_LOST_RCLK
6561 */
6562 if (is_emulator_s(dd))
6563 return;
6564 /* else this is _p */
6565
6566 version = emulator_rev(dd);
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05006567 if (!is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006568 version = 0x2d; /* all B0 use 0x2d or higher settings */
6569
6570 if (version <= 0x12) {
6571 /* release 0x12 and below */
6572
6573 /*
6574 * LCB_CFG_RX_FIFOS_RADR.RST_VAL = 0x9
6575 * LCB_CFG_RX_FIFOS_RADR.OK_TO_JUMP_VAL = 0x9
6576 * LCB_CFG_RX_FIFOS_RADR.DO_NOT_JUMP_VAL = 0xa
6577 */
6578 rx_radr =
6579 0xaull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6580 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6581 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6582 /*
6583 * LCB_CFG_TX_FIFOS_RADR.ON_REINIT = 0 (default)
6584 * LCB_CFG_TX_FIFOS_RADR.RST_VAL = 6
6585 */
6586 tx_radr = 6ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6587 } else if (version <= 0x18) {
6588 /* release 0x13 up to 0x18 */
6589 /* LCB_CFG_RX_FIFOS_RADR = 0x988 */
6590 rx_radr =
6591 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6592 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6593 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6594 tx_radr = 7ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6595 } else if (version == 0x19) {
6596 /* release 0x19 */
6597 /* LCB_CFG_RX_FIFOS_RADR = 0xa99 */
6598 rx_radr =
6599 0xAull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6600 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6601 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6602 tx_radr = 3ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6603 } else if (version == 0x1a) {
6604 /* release 0x1a */
6605 /* LCB_CFG_RX_FIFOS_RADR = 0x988 */
6606 rx_radr =
6607 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6608 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6609 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6610 tx_radr = 7ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6611 write_csr(dd, DC_LCB_CFG_LN_DCLK, 1ull);
6612 } else {
6613 /* release 0x1b and higher */
6614 /* LCB_CFG_RX_FIFOS_RADR = 0x877 */
6615 rx_radr =
6616 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6617 | 0x7ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6618 | 0x7ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6619 tx_radr = 3ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6620 }
6621
6622 write_csr(dd, DC_LCB_CFG_RX_FIFOS_RADR, rx_radr);
6623 /* LCB_CFG_IGNORE_LOST_RCLK.EN = 1 */
6624 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK,
Jubin John17fb4f22016-02-14 20:21:52 -08006625 DC_LCB_CFG_IGNORE_LOST_RCLK_EN_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006626 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RADR, tx_radr);
6627}
6628
6629/*
6630 * Handle a SMA idle message
6631 *
6632 * This is a work-queue function outside of the interrupt.
6633 */
6634void handle_sma_message(struct work_struct *work)
6635{
6636 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
6637 sma_message_work);
6638 struct hfi1_devdata *dd = ppd->dd;
6639 u64 msg;
6640 int ret;
6641
Jubin John4d114fd2016-02-14 20:21:43 -08006642 /*
6643 * msg is bytes 1-4 of the 40-bit idle message - the command code
6644 * is stripped off
6645 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006646 ret = read_idle_sma(dd, &msg);
6647 if (ret)
6648 return;
6649 dd_dev_info(dd, "%s: SMA message 0x%llx\n", __func__, msg);
6650 /*
6651 * React to the SMA message. Byte[1] (0 for us) is the command.
6652 */
6653 switch (msg & 0xff) {
6654 case SMA_IDLE_ARM:
6655 /*
6656 * See OPAv1 table 9-14 - HFI and External Switch Ports Key
6657 * State Transitions
6658 *
6659 * Only expected in INIT or ARMED, discard otherwise.
6660 */
6661 if (ppd->host_link_state & (HLS_UP_INIT | HLS_UP_ARMED))
6662 ppd->neighbor_normal = 1;
6663 break;
6664 case SMA_IDLE_ACTIVE:
6665 /*
6666 * See OPAv1 table 9-14 - HFI and External Switch Ports Key
6667 * State Transitions
6668 *
6669 * Can activate the node. Discard otherwise.
6670 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08006671 if (ppd->host_link_state == HLS_UP_ARMED &&
6672 ppd->is_active_optimize_enabled) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006673 ppd->neighbor_normal = 1;
6674 ret = set_link_state(ppd, HLS_UP_ACTIVE);
6675 if (ret)
6676 dd_dev_err(
6677 dd,
6678 "%s: received Active SMA idle message, couldn't set link to Active\n",
6679 __func__);
6680 }
6681 break;
6682 default:
6683 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006684 "%s: received unexpected SMA idle message 0x%llx\n",
6685 __func__, msg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006686 break;
6687 }
6688}
6689
6690static void adjust_rcvctrl(struct hfi1_devdata *dd, u64 add, u64 clear)
6691{
6692 u64 rcvctrl;
6693 unsigned long flags;
6694
6695 spin_lock_irqsave(&dd->rcvctrl_lock, flags);
6696 rcvctrl = read_csr(dd, RCV_CTRL);
6697 rcvctrl |= add;
6698 rcvctrl &= ~clear;
6699 write_csr(dd, RCV_CTRL, rcvctrl);
6700 spin_unlock_irqrestore(&dd->rcvctrl_lock, flags);
6701}
6702
6703static inline void add_rcvctrl(struct hfi1_devdata *dd, u64 add)
6704{
6705 adjust_rcvctrl(dd, add, 0);
6706}
6707
6708static inline void clear_rcvctrl(struct hfi1_devdata *dd, u64 clear)
6709{
6710 adjust_rcvctrl(dd, 0, clear);
6711}
6712
6713/*
6714 * Called from all interrupt handlers to start handling an SPC freeze.
6715 */
6716void start_freeze_handling(struct hfi1_pportdata *ppd, int flags)
6717{
6718 struct hfi1_devdata *dd = ppd->dd;
6719 struct send_context *sc;
6720 int i;
6721
6722 if (flags & FREEZE_SELF)
6723 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_FREEZE_SMASK);
6724
6725 /* enter frozen mode */
6726 dd->flags |= HFI1_FROZEN;
6727
6728 /* notify all SDMA engines that they are going into a freeze */
6729 sdma_freeze_notify(dd, !!(flags & FREEZE_LINK_DOWN));
6730
6731 /* do halt pre-handling on all enabled send contexts */
6732 for (i = 0; i < dd->num_send_contexts; i++) {
6733 sc = dd->send_contexts[i].sc;
6734 if (sc && (sc->flags & SCF_ENABLED))
6735 sc_stop(sc, SCF_FROZEN | SCF_HALTED);
6736 }
6737
6738 /* Send context are frozen. Notify user space */
6739 hfi1_set_uevent_bits(ppd, _HFI1_EVENT_FROZEN_BIT);
6740
6741 if (flags & FREEZE_ABORT) {
6742 dd_dev_err(dd,
6743 "Aborted freeze recovery. Please REBOOT system\n");
6744 return;
6745 }
6746 /* queue non-interrupt handler */
6747 queue_work(ppd->hfi1_wq, &ppd->freeze_work);
6748}
6749
6750/*
6751 * Wait until all 4 sub-blocks indicate that they have frozen or unfrozen,
6752 * depending on the "freeze" parameter.
6753 *
6754 * No need to return an error if it times out, our only option
6755 * is to proceed anyway.
6756 */
6757static void wait_for_freeze_status(struct hfi1_devdata *dd, int freeze)
6758{
6759 unsigned long timeout;
6760 u64 reg;
6761
6762 timeout = jiffies + msecs_to_jiffies(FREEZE_STATUS_TIMEOUT);
6763 while (1) {
6764 reg = read_csr(dd, CCE_STATUS);
6765 if (freeze) {
6766 /* waiting until all indicators are set */
6767 if ((reg & ALL_FROZE) == ALL_FROZE)
6768 return; /* all done */
6769 } else {
6770 /* waiting until all indicators are clear */
6771 if ((reg & ALL_FROZE) == 0)
6772 return; /* all done */
6773 }
6774
6775 if (time_after(jiffies, timeout)) {
6776 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006777 "Time out waiting for SPC %sfreeze, bits 0x%llx, expecting 0x%llx, continuing",
6778 freeze ? "" : "un", reg & ALL_FROZE,
6779 freeze ? ALL_FROZE : 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006780 return;
6781 }
6782 usleep_range(80, 120);
6783 }
6784}
6785
6786/*
6787 * Do all freeze handling for the RXE block.
6788 */
6789static void rxe_freeze(struct hfi1_devdata *dd)
6790{
6791 int i;
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006792 struct hfi1_ctxtdata *rcd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006793
6794 /* disable port */
6795 clear_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
6796
6797 /* disable all receive contexts */
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006798 for (i = 0; i < dd->num_rcv_contexts; i++) {
6799 rcd = hfi1_rcd_get_by_index(dd, i);
6800 hfi1_rcvctrl(dd, HFI1_RCVCTRL_CTXT_DIS, rcd);
6801 hfi1_rcd_put(rcd);
6802 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04006803}
6804
6805/*
6806 * Unfreeze handling for the RXE block - kernel contexts only.
6807 * This will also enable the port. User contexts will do unfreeze
6808 * handling on a per-context basis as they call into the driver.
6809 *
6810 */
6811static void rxe_kernel_unfreeze(struct hfi1_devdata *dd)
6812{
Mitko Haralanov566c1572016-02-03 14:32:49 -08006813 u32 rcvmask;
Michael J. Ruhle6f76222017-07-24 07:45:55 -07006814 u16 i;
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006815 struct hfi1_ctxtdata *rcd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006816
6817 /* enable all kernel contexts */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07006818 for (i = 0; i < dd->num_rcv_contexts; i++) {
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006819 rcd = hfi1_rcd_get_by_index(dd, i);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07006820
6821 /* Ensure all non-user contexts(including vnic) are enabled */
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006822 if (!rcd || !rcd->sc || (rcd->sc->type == SC_USER)) {
6823 hfi1_rcd_put(rcd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07006824 continue;
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006825 }
Mitko Haralanov566c1572016-02-03 14:32:49 -08006826 rcvmask = HFI1_RCVCTRL_CTXT_ENB;
6827 /* HFI1_RCVCTRL_TAILUPD_[ENB|DIS] needs to be set explicitly */
Michael J. Ruhl22505632017-07-24 07:46:06 -07006828 rcvmask |= HFI1_CAP_KGET_MASK(rcd->flags, DMA_RTAIL) ?
Mitko Haralanov566c1572016-02-03 14:32:49 -08006829 HFI1_RCVCTRL_TAILUPD_ENB : HFI1_RCVCTRL_TAILUPD_DIS;
Michael J. Ruhl22505632017-07-24 07:46:06 -07006830 hfi1_rcvctrl(dd, rcvmask, rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006831 hfi1_rcd_put(rcd);
Mitko Haralanov566c1572016-02-03 14:32:49 -08006832 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04006833
6834 /* enable port */
6835 add_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
6836}
6837
6838/*
6839 * Non-interrupt SPC freeze handling.
6840 *
6841 * This is a work-queue function outside of the triggering interrupt.
6842 */
6843void handle_freeze(struct work_struct *work)
6844{
6845 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
6846 freeze_work);
6847 struct hfi1_devdata *dd = ppd->dd;
6848
6849 /* wait for freeze indicators on all affected blocks */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006850 wait_for_freeze_status(dd, 1);
6851
6852 /* SPC is now frozen */
6853
6854 /* do send PIO freeze steps */
6855 pio_freeze(dd);
6856
6857 /* do send DMA freeze steps */
6858 sdma_freeze(dd);
6859
6860 /* do send egress freeze steps - nothing to do */
6861
6862 /* do receive freeze steps */
6863 rxe_freeze(dd);
6864
6865 /*
6866 * Unfreeze the hardware - clear the freeze, wait for each
6867 * block's frozen bit to clear, then clear the frozen flag.
6868 */
6869 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_UNFREEZE_SMASK);
6870 wait_for_freeze_status(dd, 0);
6871
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05006872 if (is_ax(dd)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006873 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_FREEZE_SMASK);
6874 wait_for_freeze_status(dd, 1);
6875 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_UNFREEZE_SMASK);
6876 wait_for_freeze_status(dd, 0);
6877 }
6878
6879 /* do send PIO unfreeze steps for kernel contexts */
6880 pio_kernel_unfreeze(dd);
6881
6882 /* do send DMA unfreeze steps */
6883 sdma_unfreeze(dd);
6884
6885 /* do send egress unfreeze steps - nothing to do */
6886
6887 /* do receive unfreeze steps for kernel contexts */
6888 rxe_kernel_unfreeze(dd);
6889
6890 /*
6891 * The unfreeze procedure touches global device registers when
6892 * it disables and re-enables RXE. Mark the device unfrozen
6893 * after all that is done so other parts of the driver waiting
6894 * for the device to unfreeze don't do things out of order.
6895 *
6896 * The above implies that the meaning of HFI1_FROZEN flag is
6897 * "Device has gone into freeze mode and freeze mode handling
6898 * is still in progress."
6899 *
6900 * The flag will be removed when freeze mode processing has
6901 * completed.
6902 */
6903 dd->flags &= ~HFI1_FROZEN;
6904 wake_up(&dd->event_queue);
6905
6906 /* no longer frozen */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006907}
6908
6909/*
6910 * Handle a link up interrupt from the 8051.
6911 *
6912 * This is a work-queue function outside of the interrupt.
6913 */
6914void handle_link_up(struct work_struct *work)
6915{
6916 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
Jubin John17fb4f22016-02-14 20:21:52 -08006917 link_up_work);
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006918 struct hfi1_devdata *dd = ppd->dd;
6919
Mike Marciniszyn77241052015-07-30 15:17:43 -04006920 set_link_state(ppd, HLS_UP_INIT);
6921
6922 /* cache the read of DC_LCB_STS_ROUND_TRIP_LTP_CNT */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006923 read_ltp_rtt(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006924 /*
6925 * OPA specifies that certain counters are cleared on a transition
6926 * to link up, so do that.
6927 */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006928 clear_linkup_counters(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006929 /*
6930 * And (re)set link up default values.
6931 */
6932 set_linkup_defaults(ppd);
6933
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006934 /*
6935 * Set VL15 credits. Use cached value from verify cap interrupt.
6936 * In case of quick linkup or simulator, vl15 value will be set by
6937 * handle_linkup_change. VerifyCap interrupt handler will not be
6938 * called in those scenarios.
6939 */
6940 if (!(quick_linkup || dd->icode == ICODE_FUNCTIONAL_SIMULATOR))
6941 set_up_vl15(dd, dd->vl15buf_cached);
6942
Mike Marciniszyn77241052015-07-30 15:17:43 -04006943 /* enforce link speed enabled */
6944 if ((ppd->link_speed_active & ppd->link_speed_enabled) == 0) {
6945 /* oops - current speed is not enabled, bounce */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006946 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006947 "Link speed active 0x%x is outside enabled 0x%x, downing link\n",
6948 ppd->link_speed_active, ppd->link_speed_enabled);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006949 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_SPEED_POLICY, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08006950 OPA_LINKDOWN_REASON_SPEED_POLICY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006951 set_link_state(ppd, HLS_DN_OFFLINE);
6952 start_link(ppd);
6953 }
6954}
6955
Jubin John4d114fd2016-02-14 20:21:43 -08006956/*
6957 * Several pieces of LNI information were cached for SMA in ppd.
6958 * Reset these on link down
6959 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006960static void reset_neighbor_info(struct hfi1_pportdata *ppd)
6961{
6962 ppd->neighbor_guid = 0;
6963 ppd->neighbor_port_number = 0;
6964 ppd->neighbor_type = 0;
6965 ppd->neighbor_fm_security = 0;
6966}
6967
Dean Luickfeb831d2016-04-14 08:31:36 -07006968static const char * const link_down_reason_strs[] = {
6969 [OPA_LINKDOWN_REASON_NONE] = "None",
Dennis Dalessandro67838e62017-05-29 17:18:46 -07006970 [OPA_LINKDOWN_REASON_RCV_ERROR_0] = "Receive error 0",
Dean Luickfeb831d2016-04-14 08:31:36 -07006971 [OPA_LINKDOWN_REASON_BAD_PKT_LEN] = "Bad packet length",
6972 [OPA_LINKDOWN_REASON_PKT_TOO_LONG] = "Packet too long",
6973 [OPA_LINKDOWN_REASON_PKT_TOO_SHORT] = "Packet too short",
6974 [OPA_LINKDOWN_REASON_BAD_SLID] = "Bad SLID",
6975 [OPA_LINKDOWN_REASON_BAD_DLID] = "Bad DLID",
6976 [OPA_LINKDOWN_REASON_BAD_L2] = "Bad L2",
6977 [OPA_LINKDOWN_REASON_BAD_SC] = "Bad SC",
6978 [OPA_LINKDOWN_REASON_RCV_ERROR_8] = "Receive error 8",
6979 [OPA_LINKDOWN_REASON_BAD_MID_TAIL] = "Bad mid tail",
6980 [OPA_LINKDOWN_REASON_RCV_ERROR_10] = "Receive error 10",
6981 [OPA_LINKDOWN_REASON_PREEMPT_ERROR] = "Preempt error",
6982 [OPA_LINKDOWN_REASON_PREEMPT_VL15] = "Preempt vl15",
6983 [OPA_LINKDOWN_REASON_BAD_VL_MARKER] = "Bad VL marker",
6984 [OPA_LINKDOWN_REASON_RCV_ERROR_14] = "Receive error 14",
6985 [OPA_LINKDOWN_REASON_RCV_ERROR_15] = "Receive error 15",
6986 [OPA_LINKDOWN_REASON_BAD_HEAD_DIST] = "Bad head distance",
6987 [OPA_LINKDOWN_REASON_BAD_TAIL_DIST] = "Bad tail distance",
6988 [OPA_LINKDOWN_REASON_BAD_CTRL_DIST] = "Bad control distance",
6989 [OPA_LINKDOWN_REASON_BAD_CREDIT_ACK] = "Bad credit ack",
6990 [OPA_LINKDOWN_REASON_UNSUPPORTED_VL_MARKER] = "Unsupported VL marker",
6991 [OPA_LINKDOWN_REASON_BAD_PREEMPT] = "Bad preempt",
6992 [OPA_LINKDOWN_REASON_BAD_CONTROL_FLIT] = "Bad control flit",
6993 [OPA_LINKDOWN_REASON_EXCEED_MULTICAST_LIMIT] = "Exceed multicast limit",
6994 [OPA_LINKDOWN_REASON_RCV_ERROR_24] = "Receive error 24",
6995 [OPA_LINKDOWN_REASON_RCV_ERROR_25] = "Receive error 25",
6996 [OPA_LINKDOWN_REASON_RCV_ERROR_26] = "Receive error 26",
6997 [OPA_LINKDOWN_REASON_RCV_ERROR_27] = "Receive error 27",
6998 [OPA_LINKDOWN_REASON_RCV_ERROR_28] = "Receive error 28",
6999 [OPA_LINKDOWN_REASON_RCV_ERROR_29] = "Receive error 29",
7000 [OPA_LINKDOWN_REASON_RCV_ERROR_30] = "Receive error 30",
7001 [OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN] =
7002 "Excessive buffer overrun",
7003 [OPA_LINKDOWN_REASON_UNKNOWN] = "Unknown",
7004 [OPA_LINKDOWN_REASON_REBOOT] = "Reboot",
7005 [OPA_LINKDOWN_REASON_NEIGHBOR_UNKNOWN] = "Neighbor unknown",
7006 [OPA_LINKDOWN_REASON_FM_BOUNCE] = "FM bounce",
7007 [OPA_LINKDOWN_REASON_SPEED_POLICY] = "Speed policy",
7008 [OPA_LINKDOWN_REASON_WIDTH_POLICY] = "Width policy",
7009 [OPA_LINKDOWN_REASON_DISCONNECTED] = "Disconnected",
7010 [OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED] =
7011 "Local media not installed",
7012 [OPA_LINKDOWN_REASON_NOT_INSTALLED] = "Not installed",
7013 [OPA_LINKDOWN_REASON_CHASSIS_CONFIG] = "Chassis config",
7014 [OPA_LINKDOWN_REASON_END_TO_END_NOT_INSTALLED] =
7015 "End to end not installed",
7016 [OPA_LINKDOWN_REASON_POWER_POLICY] = "Power policy",
7017 [OPA_LINKDOWN_REASON_LINKSPEED_POLICY] = "Link speed policy",
7018 [OPA_LINKDOWN_REASON_LINKWIDTH_POLICY] = "Link width policy",
7019 [OPA_LINKDOWN_REASON_SWITCH_MGMT] = "Switch management",
7020 [OPA_LINKDOWN_REASON_SMA_DISABLED] = "SMA disabled",
7021 [OPA_LINKDOWN_REASON_TRANSIENT] = "Transient"
7022};
7023
7024/* return the neighbor link down reason string */
7025static const char *link_down_reason_str(u8 reason)
7026{
7027 const char *str = NULL;
7028
7029 if (reason < ARRAY_SIZE(link_down_reason_strs))
7030 str = link_down_reason_strs[reason];
7031 if (!str)
7032 str = "(invalid)";
7033
7034 return str;
7035}
7036
Mike Marciniszyn77241052015-07-30 15:17:43 -04007037/*
7038 * Handle a link down interrupt from the 8051.
7039 *
7040 * This is a work-queue function outside of the interrupt.
7041 */
7042void handle_link_down(struct work_struct *work)
7043{
7044 u8 lcl_reason, neigh_reason = 0;
Dean Luickfeb831d2016-04-14 08:31:36 -07007045 u8 link_down_reason;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007046 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
Dean Luickfeb831d2016-04-14 08:31:36 -07007047 link_down_work);
7048 int was_up;
7049 static const char ldr_str[] = "Link down reason: ";
Mike Marciniszyn77241052015-07-30 15:17:43 -04007050
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08007051 if ((ppd->host_link_state &
7052 (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) &&
7053 ppd->port_type == PORT_TYPE_FIXED)
7054 ppd->offline_disabled_reason =
7055 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NOT_INSTALLED);
7056
7057 /* Go offline first, then deal with reading/writing through 8051 */
Dean Luickfeb831d2016-04-14 08:31:36 -07007058 was_up = !!(ppd->host_link_state & HLS_UP);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007059 set_link_state(ppd, HLS_DN_OFFLINE);
Sebastian Sanchez626c0772017-07-29 08:43:55 -07007060 xchg(&ppd->is_link_down_queued, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007061
Dean Luickfeb831d2016-04-14 08:31:36 -07007062 if (was_up) {
7063 lcl_reason = 0;
7064 /* link down reason is only valid if the link was up */
7065 read_link_down_reason(ppd->dd, &link_down_reason);
7066 switch (link_down_reason) {
7067 case LDR_LINK_TRANSFER_ACTIVE_LOW:
7068 /* the link went down, no idle message reason */
7069 dd_dev_info(ppd->dd, "%sUnexpected link down\n",
7070 ldr_str);
7071 break;
7072 case LDR_RECEIVED_LINKDOWN_IDLE_MSG:
7073 /*
7074 * The neighbor reason is only valid if an idle message
7075 * was received for it.
7076 */
7077 read_planned_down_reason_code(ppd->dd, &neigh_reason);
7078 dd_dev_info(ppd->dd,
7079 "%sNeighbor link down message %d, %s\n",
7080 ldr_str, neigh_reason,
7081 link_down_reason_str(neigh_reason));
7082 break;
7083 case LDR_RECEIVED_HOST_OFFLINE_REQ:
7084 dd_dev_info(ppd->dd,
7085 "%sHost requested link to go offline\n",
7086 ldr_str);
7087 break;
7088 default:
7089 dd_dev_info(ppd->dd, "%sUnknown reason 0x%x\n",
7090 ldr_str, link_down_reason);
7091 break;
7092 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04007093
Dean Luickfeb831d2016-04-14 08:31:36 -07007094 /*
7095 * If no reason, assume peer-initiated but missed
7096 * LinkGoingDown idle flits.
7097 */
7098 if (neigh_reason == 0)
7099 lcl_reason = OPA_LINKDOWN_REASON_NEIGHBOR_UNKNOWN;
7100 } else {
7101 /* went down while polling or going up */
7102 lcl_reason = OPA_LINKDOWN_REASON_TRANSIENT;
7103 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04007104
7105 set_link_down_reason(ppd, lcl_reason, neigh_reason, 0);
7106
Dean Luick015e91f2016-04-14 08:31:42 -07007107 /* inform the SMA when the link transitions from up to down */
7108 if (was_up && ppd->local_link_down_reason.sma == 0 &&
7109 ppd->neigh_link_down_reason.sma == 0) {
7110 ppd->local_link_down_reason.sma =
7111 ppd->local_link_down_reason.latest;
7112 ppd->neigh_link_down_reason.sma =
7113 ppd->neigh_link_down_reason.latest;
7114 }
7115
Mike Marciniszyn77241052015-07-30 15:17:43 -04007116 reset_neighbor_info(ppd);
7117
7118 /* disable the port */
7119 clear_rcvctrl(ppd->dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
7120
Jubin John4d114fd2016-02-14 20:21:43 -08007121 /*
7122 * If there is no cable attached, turn the DC off. Otherwise,
7123 * start the link bring up.
7124 */
Dean Luick0db9dec2016-09-06 04:35:20 -07007125 if (ppd->port_type == PORT_TYPE_QSFP && !qsfp_mod_present(ppd))
Mike Marciniszyn77241052015-07-30 15:17:43 -04007126 dc_shutdown(ppd->dd);
Dean Luick0db9dec2016-09-06 04:35:20 -07007127 else
Mike Marciniszyn77241052015-07-30 15:17:43 -04007128 start_link(ppd);
7129}
7130
7131void handle_link_bounce(struct work_struct *work)
7132{
7133 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7134 link_bounce_work);
7135
7136 /*
7137 * Only do something if the link is currently up.
7138 */
7139 if (ppd->host_link_state & HLS_UP) {
7140 set_link_state(ppd, HLS_DN_OFFLINE);
7141 start_link(ppd);
7142 } else {
7143 dd_dev_info(ppd->dd, "%s: link not up (%s), nothing to do\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007144 __func__, link_state_name(ppd->host_link_state));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007145 }
7146}
7147
7148/*
7149 * Mask conversion: Capability exchange to Port LTP. The capability
7150 * exchange has an implicit 16b CRC that is mandatory.
7151 */
7152static int cap_to_port_ltp(int cap)
7153{
7154 int port_ltp = PORT_LTP_CRC_MODE_16; /* this mode is mandatory */
7155
7156 if (cap & CAP_CRC_14B)
7157 port_ltp |= PORT_LTP_CRC_MODE_14;
7158 if (cap & CAP_CRC_48B)
7159 port_ltp |= PORT_LTP_CRC_MODE_48;
7160 if (cap & CAP_CRC_12B_16B_PER_LANE)
7161 port_ltp |= PORT_LTP_CRC_MODE_PER_LANE;
7162
7163 return port_ltp;
7164}
7165
7166/*
7167 * Convert an OPA Port LTP mask to capability mask
7168 */
7169int port_ltp_to_cap(int port_ltp)
7170{
7171 int cap_mask = 0;
7172
7173 if (port_ltp & PORT_LTP_CRC_MODE_14)
7174 cap_mask |= CAP_CRC_14B;
7175 if (port_ltp & PORT_LTP_CRC_MODE_48)
7176 cap_mask |= CAP_CRC_48B;
7177 if (port_ltp & PORT_LTP_CRC_MODE_PER_LANE)
7178 cap_mask |= CAP_CRC_12B_16B_PER_LANE;
7179
7180 return cap_mask;
7181}
7182
7183/*
7184 * Convert a single DC LCB CRC mode to an OPA Port LTP mask.
7185 */
7186static int lcb_to_port_ltp(int lcb_crc)
7187{
7188 int port_ltp = 0;
7189
7190 if (lcb_crc == LCB_CRC_12B_16B_PER_LANE)
7191 port_ltp = PORT_LTP_CRC_MODE_PER_LANE;
7192 else if (lcb_crc == LCB_CRC_48B)
7193 port_ltp = PORT_LTP_CRC_MODE_48;
7194 else if (lcb_crc == LCB_CRC_14B)
7195 port_ltp = PORT_LTP_CRC_MODE_14;
7196 else
7197 port_ltp = PORT_LTP_CRC_MODE_16;
7198
7199 return port_ltp;
7200}
7201
7202/*
7203 * Our neighbor has indicated that we are allowed to act as a fabric
7204 * manager, so place the full management partition key in the second
7205 * (0-based) pkey array position (see OPAv1, section 20.2.2.6.8). Note
7206 * that we should already have the limited management partition key in
7207 * array element 1, and also that the port is not yet up when
7208 * add_full_mgmt_pkey() is invoked.
7209 */
7210static void add_full_mgmt_pkey(struct hfi1_pportdata *ppd)
7211{
7212 struct hfi1_devdata *dd = ppd->dd;
7213
Dennis Dalessandroa498fbc2017-04-09 10:17:06 -07007214 /* Sanity check - ppd->pkeys[2] should be 0, or already initialized */
Dean Luick87645222015-12-01 15:38:21 -05007215 if (!((ppd->pkeys[2] == 0) || (ppd->pkeys[2] == FULL_MGMT_P_KEY)))
7216 dd_dev_warn(dd, "%s pkey[2] already set to 0x%x, resetting it to 0x%x\n",
7217 __func__, ppd->pkeys[2], FULL_MGMT_P_KEY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007218 ppd->pkeys[2] = FULL_MGMT_P_KEY;
7219 (void)hfi1_set_ib_cfg(ppd, HFI1_IB_CFG_PKEYS, 0);
Sebastian Sanchez34d351f2016-06-09 07:52:03 -07007220 hfi1_event_pkey_change(ppd->dd, ppd->port);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007221}
7222
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007223static void clear_full_mgmt_pkey(struct hfi1_pportdata *ppd)
Sebastian Sanchezce8b2fd2016-05-24 12:50:47 -07007224{
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007225 if (ppd->pkeys[2] != 0) {
7226 ppd->pkeys[2] = 0;
7227 (void)hfi1_set_ib_cfg(ppd, HFI1_IB_CFG_PKEYS, 0);
Sebastian Sanchez34d351f2016-06-09 07:52:03 -07007228 hfi1_event_pkey_change(ppd->dd, ppd->port);
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007229 }
Sebastian Sanchezce8b2fd2016-05-24 12:50:47 -07007230}
7231
Mike Marciniszyn77241052015-07-30 15:17:43 -04007232/*
7233 * Convert the given link width to the OPA link width bitmask.
7234 */
7235static u16 link_width_to_bits(struct hfi1_devdata *dd, u16 width)
7236{
7237 switch (width) {
7238 case 0:
7239 /*
7240 * Simulator and quick linkup do not set the width.
7241 * Just set it to 4x without complaint.
7242 */
7243 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR || quick_linkup)
7244 return OPA_LINK_WIDTH_4X;
7245 return 0; /* no lanes up */
7246 case 1: return OPA_LINK_WIDTH_1X;
7247 case 2: return OPA_LINK_WIDTH_2X;
7248 case 3: return OPA_LINK_WIDTH_3X;
7249 default:
7250 dd_dev_info(dd, "%s: invalid width %d, using 4\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007251 __func__, width);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007252 /* fall through */
7253 case 4: return OPA_LINK_WIDTH_4X;
7254 }
7255}
7256
7257/*
7258 * Do a population count on the bottom nibble.
7259 */
7260static const u8 bit_counts[16] = {
7261 0, 1, 1, 2, 1, 2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4
7262};
Jubin Johnf4d507c2016-02-14 20:20:25 -08007263
Mike Marciniszyn77241052015-07-30 15:17:43 -04007264static inline u8 nibble_to_count(u8 nibble)
7265{
7266 return bit_counts[nibble & 0xf];
7267}
7268
7269/*
7270 * Read the active lane information from the 8051 registers and return
7271 * their widths.
7272 *
7273 * Active lane information is found in these 8051 registers:
7274 * enable_lane_tx
7275 * enable_lane_rx
7276 */
7277static void get_link_widths(struct hfi1_devdata *dd, u16 *tx_width,
7278 u16 *rx_width)
7279{
7280 u16 tx, rx;
7281 u8 enable_lane_rx;
7282 u8 enable_lane_tx;
7283 u8 tx_polarity_inversion;
7284 u8 rx_polarity_inversion;
7285 u8 max_rate;
7286
7287 /* read the active lanes */
7288 read_tx_settings(dd, &enable_lane_tx, &tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08007289 &rx_polarity_inversion, &max_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007290 read_local_lni(dd, &enable_lane_rx);
7291
7292 /* convert to counts */
7293 tx = nibble_to_count(enable_lane_tx);
7294 rx = nibble_to_count(enable_lane_rx);
7295
7296 /*
7297 * Set link_speed_active here, overriding what was set in
7298 * handle_verify_cap(). The ASIC 8051 firmware does not correctly
7299 * set the max_rate field in handle_verify_cap until v0.19.
7300 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08007301 if ((dd->icode == ICODE_RTL_SILICON) &&
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07007302 (dd->dc8051_ver < dc8051_ver(0, 19, 0))) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007303 /* max_rate: 0 = 12.5G, 1 = 25G */
7304 switch (max_rate) {
7305 case 0:
7306 dd->pport[0].link_speed_active = OPA_LINK_SPEED_12_5G;
7307 break;
7308 default:
7309 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007310 "%s: unexpected max rate %d, using 25Gb\n",
7311 __func__, (int)max_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007312 /* fall through */
7313 case 1:
7314 dd->pport[0].link_speed_active = OPA_LINK_SPEED_25G;
7315 break;
7316 }
7317 }
7318
7319 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007320 "Fabric active lanes (width): tx 0x%x (%d), rx 0x%x (%d)\n",
7321 enable_lane_tx, tx, enable_lane_rx, rx);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007322 *tx_width = link_width_to_bits(dd, tx);
7323 *rx_width = link_width_to_bits(dd, rx);
7324}
7325
7326/*
7327 * Read verify_cap_local_fm_link_width[1] to obtain the link widths.
7328 * Valid after the end of VerifyCap and during LinkUp. Does not change
7329 * after link up. I.e. look elsewhere for downgrade information.
7330 *
7331 * Bits are:
7332 * + bits [7:4] contain the number of active transmitters
7333 * + bits [3:0] contain the number of active receivers
7334 * These are numbers 1 through 4 and can be different values if the
7335 * link is asymmetric.
7336 *
7337 * verify_cap_local_fm_link_width[0] retains its original value.
7338 */
7339static void get_linkup_widths(struct hfi1_devdata *dd, u16 *tx_width,
7340 u16 *rx_width)
7341{
7342 u16 widths, tx, rx;
7343 u8 misc_bits, local_flags;
7344 u16 active_tx, active_rx;
7345
7346 read_vc_local_link_width(dd, &misc_bits, &local_flags, &widths);
7347 tx = widths >> 12;
7348 rx = (widths >> 8) & 0xf;
7349
7350 *tx_width = link_width_to_bits(dd, tx);
7351 *rx_width = link_width_to_bits(dd, rx);
7352
7353 /* print the active widths */
7354 get_link_widths(dd, &active_tx, &active_rx);
7355}
7356
7357/*
7358 * Set ppd->link_width_active and ppd->link_width_downgrade_active using
7359 * hardware information when the link first comes up.
7360 *
7361 * The link width is not available until after VerifyCap.AllFramesReceived
7362 * (the trigger for handle_verify_cap), so this is outside that routine
7363 * and should be called when the 8051 signals linkup.
7364 */
7365void get_linkup_link_widths(struct hfi1_pportdata *ppd)
7366{
7367 u16 tx_width, rx_width;
7368
7369 /* get end-of-LNI link widths */
7370 get_linkup_widths(ppd->dd, &tx_width, &rx_width);
7371
7372 /* use tx_width as the link is supposed to be symmetric on link up */
7373 ppd->link_width_active = tx_width;
7374 /* link width downgrade active (LWD.A) starts out matching LW.A */
7375 ppd->link_width_downgrade_tx_active = ppd->link_width_active;
7376 ppd->link_width_downgrade_rx_active = ppd->link_width_active;
7377 /* per OPA spec, on link up LWD.E resets to LWD.S */
7378 ppd->link_width_downgrade_enabled = ppd->link_width_downgrade_supported;
7379 /* cache the active egress rate (units {10^6 bits/sec]) */
7380 ppd->current_egress_rate = active_egress_rate(ppd);
7381}
7382
7383/*
7384 * Handle a verify capabilities interrupt from the 8051.
7385 *
7386 * This is a work-queue function outside of the interrupt.
7387 */
7388void handle_verify_cap(struct work_struct *work)
7389{
7390 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7391 link_vc_work);
7392 struct hfi1_devdata *dd = ppd->dd;
7393 u64 reg;
7394 u8 power_management;
Colin Ian Kinga63aa5d2017-07-13 23:13:38 +01007395 u8 continuous;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007396 u8 vcu;
7397 u8 vau;
7398 u8 z;
7399 u16 vl15buf;
7400 u16 link_widths;
7401 u16 crc_mask;
7402 u16 crc_val;
7403 u16 device_id;
7404 u16 active_tx, active_rx;
7405 u8 partner_supported_crc;
7406 u8 remote_tx_rate;
7407 u8 device_rev;
7408
7409 set_link_state(ppd, HLS_VERIFY_CAP);
7410
7411 lcb_shutdown(dd, 0);
7412 adjust_lcb_for_fpga_serdes(dd);
7413
Colin Ian Kinga63aa5d2017-07-13 23:13:38 +01007414 read_vc_remote_phy(dd, &power_management, &continuous);
Jubin John17fb4f22016-02-14 20:21:52 -08007415 read_vc_remote_fabric(dd, &vau, &z, &vcu, &vl15buf,
7416 &partner_supported_crc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007417 read_vc_remote_link_width(dd, &remote_tx_rate, &link_widths);
7418 read_remote_device_id(dd, &device_id, &device_rev);
7419 /*
7420 * And the 'MgmtAllowed' information, which is exchanged during
7421 * LNI, is also be available at this point.
7422 */
7423 read_mgmt_allowed(dd, &ppd->mgmt_allowed);
7424 /* print the active widths */
7425 get_link_widths(dd, &active_tx, &active_rx);
7426 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007427 "Peer PHY: power management 0x%x, continuous updates 0x%x\n",
Colin Ian Kinga63aa5d2017-07-13 23:13:38 +01007428 (int)power_management, (int)continuous);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007429 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007430 "Peer Fabric: vAU %d, Z %d, vCU %d, vl15 credits 0x%x, CRC sizes 0x%x\n",
7431 (int)vau, (int)z, (int)vcu, (int)vl15buf,
7432 (int)partner_supported_crc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007433 dd_dev_info(dd, "Peer Link Width: tx rate 0x%x, widths 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007434 (u32)remote_tx_rate, (u32)link_widths);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007435 dd_dev_info(dd, "Peer Device ID: 0x%04x, Revision 0x%02x\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007436 (u32)device_id, (u32)device_rev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007437 /*
7438 * The peer vAU value just read is the peer receiver value. HFI does
7439 * not support a transmit vAU of 0 (AU == 8). We advertised that
7440 * with Z=1 in the fabric capabilities sent to the peer. The peer
7441 * will see our Z=1, and, if it advertised a vAU of 0, will move its
7442 * receive to vAU of 1 (AU == 16). Do the same here. We do not care
7443 * about the peer Z value - our sent vAU is 3 (hardwired) and is not
7444 * subject to the Z value exception.
7445 */
7446 if (vau == 0)
7447 vau = 1;
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07007448 set_up_vau(dd, vau);
7449
7450 /*
7451 * Set VL15 credits to 0 in global credit register. Cache remote VL15
7452 * credits value and wait for link-up interrupt ot set it.
7453 */
7454 set_up_vl15(dd, 0);
7455 dd->vl15buf_cached = vl15buf;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007456
7457 /* set up the LCB CRC mode */
7458 crc_mask = ppd->port_crc_mode_enabled & partner_supported_crc;
7459
7460 /* order is important: use the lowest bit in common */
7461 if (crc_mask & CAP_CRC_14B)
7462 crc_val = LCB_CRC_14B;
7463 else if (crc_mask & CAP_CRC_48B)
7464 crc_val = LCB_CRC_48B;
7465 else if (crc_mask & CAP_CRC_12B_16B_PER_LANE)
7466 crc_val = LCB_CRC_12B_16B_PER_LANE;
7467 else
7468 crc_val = LCB_CRC_16B;
7469
7470 dd_dev_info(dd, "Final LCB CRC mode: %d\n", (int)crc_val);
7471 write_csr(dd, DC_LCB_CFG_CRC_MODE,
7472 (u64)crc_val << DC_LCB_CFG_CRC_MODE_TX_VAL_SHIFT);
7473
7474 /* set (14b only) or clear sideband credit */
7475 reg = read_csr(dd, SEND_CM_CTRL);
7476 if (crc_val == LCB_CRC_14B && crc_14b_sideband) {
7477 write_csr(dd, SEND_CM_CTRL,
Jubin John17fb4f22016-02-14 20:21:52 -08007478 reg | SEND_CM_CTRL_FORCE_CREDIT_MODE_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007479 } else {
7480 write_csr(dd, SEND_CM_CTRL,
Jubin John17fb4f22016-02-14 20:21:52 -08007481 reg & ~SEND_CM_CTRL_FORCE_CREDIT_MODE_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007482 }
7483
7484 ppd->link_speed_active = 0; /* invalid value */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07007485 if (dd->dc8051_ver < dc8051_ver(0, 20, 0)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007486 /* remote_tx_rate: 0 = 12.5G, 1 = 25G */
7487 switch (remote_tx_rate) {
7488 case 0:
7489 ppd->link_speed_active = OPA_LINK_SPEED_12_5G;
7490 break;
7491 case 1:
7492 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7493 break;
7494 }
7495 } else {
7496 /* actual rate is highest bit of the ANDed rates */
7497 u8 rate = remote_tx_rate & ppd->local_tx_rate;
7498
7499 if (rate & 2)
7500 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7501 else if (rate & 1)
7502 ppd->link_speed_active = OPA_LINK_SPEED_12_5G;
7503 }
7504 if (ppd->link_speed_active == 0) {
7505 dd_dev_err(dd, "%s: unexpected remote tx rate %d, using 25Gb\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007506 __func__, (int)remote_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007507 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7508 }
7509
7510 /*
7511 * Cache the values of the supported, enabled, and active
7512 * LTP CRC modes to return in 'portinfo' queries. But the bit
7513 * flags that are returned in the portinfo query differ from
7514 * what's in the link_crc_mask, crc_sizes, and crc_val
7515 * variables. Convert these here.
7516 */
7517 ppd->port_ltp_crc_mode = cap_to_port_ltp(link_crc_mask) << 8;
7518 /* supported crc modes */
7519 ppd->port_ltp_crc_mode |=
7520 cap_to_port_ltp(ppd->port_crc_mode_enabled) << 4;
7521 /* enabled crc modes */
7522 ppd->port_ltp_crc_mode |= lcb_to_port_ltp(crc_val);
7523 /* active crc mode */
7524
7525 /* set up the remote credit return table */
7526 assign_remote_cm_au_table(dd, vcu);
7527
7528 /*
7529 * The LCB is reset on entry to handle_verify_cap(), so this must
7530 * be applied on every link up.
7531 *
7532 * Adjust LCB error kill enable to kill the link if
7533 * these RBUF errors are seen:
7534 * REPLAY_BUF_MBE_SMASK
7535 * FLIT_INPUT_BUF_MBE_SMASK
7536 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05007537 if (is_ax(dd)) { /* fixed in B0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04007538 reg = read_csr(dd, DC_LCB_CFG_LINK_KILL_EN);
7539 reg |= DC_LCB_CFG_LINK_KILL_EN_REPLAY_BUF_MBE_SMASK
7540 | DC_LCB_CFG_LINK_KILL_EN_FLIT_INPUT_BUF_MBE_SMASK;
7541 write_csr(dd, DC_LCB_CFG_LINK_KILL_EN, reg);
7542 }
7543
7544 /* pull LCB fifos out of reset - all fifo clocks must be stable */
7545 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
7546
7547 /* give 8051 access to the LCB CSRs */
7548 write_csr(dd, DC_LCB_ERR_EN, 0); /* mask LCB errors */
7549 set_8051_lcb_access(dd);
7550
Mike Marciniszyn77241052015-07-30 15:17:43 -04007551 if (ppd->mgmt_allowed)
7552 add_full_mgmt_pkey(ppd);
7553
7554 /* tell the 8051 to go to LinkUp */
7555 set_link_state(ppd, HLS_GOING_UP);
7556}
7557
7558/*
7559 * Apply the link width downgrade enabled policy against the current active
7560 * link widths.
7561 *
7562 * Called when the enabled policy changes or the active link widths change.
7563 */
7564void apply_link_downgrade_policy(struct hfi1_pportdata *ppd, int refresh_widths)
7565{
Mike Marciniszyn77241052015-07-30 15:17:43 -04007566 int do_bounce = 0;
Dean Luick323fd782015-11-16 21:59:24 -05007567 int tries;
7568 u16 lwde;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007569 u16 tx, rx;
7570
Dean Luick323fd782015-11-16 21:59:24 -05007571 /* use the hls lock to avoid a race with actual link up */
7572 tries = 0;
7573retry:
Mike Marciniszyn77241052015-07-30 15:17:43 -04007574 mutex_lock(&ppd->hls_lock);
7575 /* only apply if the link is up */
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07007576 if (ppd->host_link_state & HLS_DOWN) {
Dean Luick323fd782015-11-16 21:59:24 -05007577 /* still going up..wait and retry */
7578 if (ppd->host_link_state & HLS_GOING_UP) {
7579 if (++tries < 1000) {
7580 mutex_unlock(&ppd->hls_lock);
7581 usleep_range(100, 120); /* arbitrary */
7582 goto retry;
7583 }
7584 dd_dev_err(ppd->dd,
7585 "%s: giving up waiting for link state change\n",
7586 __func__);
7587 }
7588 goto done;
7589 }
7590
7591 lwde = ppd->link_width_downgrade_enabled;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007592
7593 if (refresh_widths) {
7594 get_link_widths(ppd->dd, &tx, &rx);
7595 ppd->link_width_downgrade_tx_active = tx;
7596 ppd->link_width_downgrade_rx_active = rx;
7597 }
7598
Dean Luickf9b56352016-04-14 08:31:30 -07007599 if (ppd->link_width_downgrade_tx_active == 0 ||
7600 ppd->link_width_downgrade_rx_active == 0) {
7601 /* the 8051 reported a dead link as a downgrade */
7602 dd_dev_err(ppd->dd, "Link downgrade is really a link down, ignoring\n");
7603 } else if (lwde == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007604 /* downgrade is disabled */
7605
7606 /* bounce if not at starting active width */
7607 if ((ppd->link_width_active !=
Jubin John17fb4f22016-02-14 20:21:52 -08007608 ppd->link_width_downgrade_tx_active) ||
7609 (ppd->link_width_active !=
7610 ppd->link_width_downgrade_rx_active)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007611 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007612 "Link downgrade is disabled and link has downgraded, downing link\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04007613 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007614 " original 0x%x, tx active 0x%x, rx active 0x%x\n",
7615 ppd->link_width_active,
7616 ppd->link_width_downgrade_tx_active,
7617 ppd->link_width_downgrade_rx_active);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007618 do_bounce = 1;
7619 }
Jubin Johnd0d236e2016-02-14 20:20:15 -08007620 } else if ((lwde & ppd->link_width_downgrade_tx_active) == 0 ||
7621 (lwde & ppd->link_width_downgrade_rx_active) == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007622 /* Tx or Rx is outside the enabled policy */
7623 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007624 "Link is outside of downgrade allowed, downing link\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04007625 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007626 " enabled 0x%x, tx active 0x%x, rx active 0x%x\n",
7627 lwde, ppd->link_width_downgrade_tx_active,
7628 ppd->link_width_downgrade_rx_active);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007629 do_bounce = 1;
7630 }
7631
Dean Luick323fd782015-11-16 21:59:24 -05007632done:
7633 mutex_unlock(&ppd->hls_lock);
7634
Mike Marciniszyn77241052015-07-30 15:17:43 -04007635 if (do_bounce) {
7636 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_WIDTH_POLICY, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08007637 OPA_LINKDOWN_REASON_WIDTH_POLICY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007638 set_link_state(ppd, HLS_DN_OFFLINE);
7639 start_link(ppd);
7640 }
7641}
7642
7643/*
7644 * Handle a link downgrade interrupt from the 8051.
7645 *
7646 * This is a work-queue function outside of the interrupt.
7647 */
7648void handle_link_downgrade(struct work_struct *work)
7649{
7650 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7651 link_downgrade_work);
7652
7653 dd_dev_info(ppd->dd, "8051: Link width downgrade\n");
7654 apply_link_downgrade_policy(ppd, 1);
7655}
7656
7657static char *dcc_err_string(char *buf, int buf_len, u64 flags)
7658{
7659 return flag_string(buf, buf_len, flags, dcc_err_flags,
7660 ARRAY_SIZE(dcc_err_flags));
7661}
7662
7663static char *lcb_err_string(char *buf, int buf_len, u64 flags)
7664{
7665 return flag_string(buf, buf_len, flags, lcb_err_flags,
7666 ARRAY_SIZE(lcb_err_flags));
7667}
7668
7669static char *dc8051_err_string(char *buf, int buf_len, u64 flags)
7670{
7671 return flag_string(buf, buf_len, flags, dc8051_err_flags,
7672 ARRAY_SIZE(dc8051_err_flags));
7673}
7674
7675static char *dc8051_info_err_string(char *buf, int buf_len, u64 flags)
7676{
7677 return flag_string(buf, buf_len, flags, dc8051_info_err_flags,
7678 ARRAY_SIZE(dc8051_info_err_flags));
7679}
7680
7681static char *dc8051_info_host_msg_string(char *buf, int buf_len, u64 flags)
7682{
7683 return flag_string(buf, buf_len, flags, dc8051_info_host_msg_flags,
7684 ARRAY_SIZE(dc8051_info_host_msg_flags));
7685}
7686
7687static void handle_8051_interrupt(struct hfi1_devdata *dd, u32 unused, u64 reg)
7688{
7689 struct hfi1_pportdata *ppd = dd->pport;
7690 u64 info, err, host_msg;
7691 int queue_link_down = 0;
7692 char buf[96];
7693
7694 /* look at the flags */
7695 if (reg & DC_DC8051_ERR_FLG_SET_BY_8051_SMASK) {
7696 /* 8051 information set by firmware */
7697 /* read DC8051_DBG_ERR_INFO_SET_BY_8051 for details */
7698 info = read_csr(dd, DC_DC8051_DBG_ERR_INFO_SET_BY_8051);
7699 err = (info >> DC_DC8051_DBG_ERR_INFO_SET_BY_8051_ERROR_SHIFT)
7700 & DC_DC8051_DBG_ERR_INFO_SET_BY_8051_ERROR_MASK;
7701 host_msg = (info >>
7702 DC_DC8051_DBG_ERR_INFO_SET_BY_8051_HOST_MSG_SHIFT)
7703 & DC_DC8051_DBG_ERR_INFO_SET_BY_8051_HOST_MSG_MASK;
7704
7705 /*
7706 * Handle error flags.
7707 */
7708 if (err & FAILED_LNI) {
7709 /*
7710 * LNI error indications are cleared by the 8051
7711 * only when starting polling. Only pay attention
7712 * to them when in the states that occur during
7713 * LNI.
7714 */
7715 if (ppd->host_link_state
7716 & (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) {
7717 queue_link_down = 1;
7718 dd_dev_info(dd, "Link error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007719 dc8051_info_err_string(buf,
7720 sizeof(buf),
7721 err &
7722 FAILED_LNI));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007723 }
7724 err &= ~(u64)FAILED_LNI;
7725 }
Dean Luick6d014532015-12-01 15:38:23 -05007726 /* unknown frames can happen durning LNI, just count */
7727 if (err & UNKNOWN_FRAME) {
7728 ppd->unknown_frame_count++;
7729 err &= ~(u64)UNKNOWN_FRAME;
7730 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04007731 if (err) {
7732 /* report remaining errors, but do not do anything */
7733 dd_dev_err(dd, "8051 info error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007734 dc8051_info_err_string(buf, sizeof(buf),
7735 err));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007736 }
7737
7738 /*
7739 * Handle host message flags.
7740 */
7741 if (host_msg & HOST_REQ_DONE) {
7742 /*
7743 * Presently, the driver does a busy wait for
7744 * host requests to complete. This is only an
7745 * informational message.
7746 * NOTE: The 8051 clears the host message
7747 * information *on the next 8051 command*.
7748 * Therefore, when linkup is achieved,
7749 * this flag will still be set.
7750 */
7751 host_msg &= ~(u64)HOST_REQ_DONE;
7752 }
7753 if (host_msg & BC_SMA_MSG) {
Sebastian Sanchez71d47002017-07-29 08:43:49 -07007754 queue_work(ppd->link_wq, &ppd->sma_message_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007755 host_msg &= ~(u64)BC_SMA_MSG;
7756 }
7757 if (host_msg & LINKUP_ACHIEVED) {
7758 dd_dev_info(dd, "8051: Link up\n");
Sebastian Sanchez71d47002017-07-29 08:43:49 -07007759 queue_work(ppd->link_wq, &ppd->link_up_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007760 host_msg &= ~(u64)LINKUP_ACHIEVED;
7761 }
7762 if (host_msg & EXT_DEVICE_CFG_REQ) {
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07007763 handle_8051_request(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007764 host_msg &= ~(u64)EXT_DEVICE_CFG_REQ;
7765 }
7766 if (host_msg & VERIFY_CAP_FRAME) {
Sebastian Sanchez71d47002017-07-29 08:43:49 -07007767 queue_work(ppd->link_wq, &ppd->link_vc_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007768 host_msg &= ~(u64)VERIFY_CAP_FRAME;
7769 }
7770 if (host_msg & LINK_GOING_DOWN) {
7771 const char *extra = "";
7772 /* no downgrade action needed if going down */
7773 if (host_msg & LINK_WIDTH_DOWNGRADED) {
7774 host_msg &= ~(u64)LINK_WIDTH_DOWNGRADED;
7775 extra = " (ignoring downgrade)";
7776 }
7777 dd_dev_info(dd, "8051: Link down%s\n", extra);
7778 queue_link_down = 1;
7779 host_msg &= ~(u64)LINK_GOING_DOWN;
7780 }
7781 if (host_msg & LINK_WIDTH_DOWNGRADED) {
Sebastian Sanchez71d47002017-07-29 08:43:49 -07007782 queue_work(ppd->link_wq, &ppd->link_downgrade_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007783 host_msg &= ~(u64)LINK_WIDTH_DOWNGRADED;
7784 }
7785 if (host_msg) {
7786 /* report remaining messages, but do not do anything */
7787 dd_dev_info(dd, "8051 info host message: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007788 dc8051_info_host_msg_string(buf,
7789 sizeof(buf),
7790 host_msg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007791 }
7792
7793 reg &= ~DC_DC8051_ERR_FLG_SET_BY_8051_SMASK;
7794 }
7795 if (reg & DC_DC8051_ERR_FLG_LOST_8051_HEART_BEAT_SMASK) {
7796 /*
7797 * Lost the 8051 heartbeat. If this happens, we
7798 * receive constant interrupts about it. Disable
7799 * the interrupt after the first.
7800 */
7801 dd_dev_err(dd, "Lost 8051 heartbeat\n");
7802 write_csr(dd, DC_DC8051_ERR_EN,
Jubin John17fb4f22016-02-14 20:21:52 -08007803 read_csr(dd, DC_DC8051_ERR_EN) &
7804 ~DC_DC8051_ERR_EN_LOST_8051_HEART_BEAT_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007805
7806 reg &= ~DC_DC8051_ERR_FLG_LOST_8051_HEART_BEAT_SMASK;
7807 }
7808 if (reg) {
7809 /* report the error, but do not do anything */
7810 dd_dev_err(dd, "8051 error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007811 dc8051_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007812 }
7813
7814 if (queue_link_down) {
Jubin John4d114fd2016-02-14 20:21:43 -08007815 /*
7816 * if the link is already going down or disabled, do not
Sebastian Sanchezb6422bc2017-08-13 08:08:22 -07007817 * queue another. If there's a link down entry already
7818 * queued, don't queue another one.
Jubin John4d114fd2016-02-14 20:21:43 -08007819 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08007820 if ((ppd->host_link_state &
7821 (HLS_GOING_OFFLINE | HLS_LINK_COOLDOWN)) ||
Sebastian Sanchezb6422bc2017-08-13 08:08:22 -07007822 ppd->link_enabled == 0) {
7823 dd_dev_info(dd, "%s: not queuing link down. host_link_state %x, link_enabled %x\n",
7824 __func__, ppd->host_link_state,
7825 ppd->link_enabled);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007826 } else {
Sebastian Sanchezb6422bc2017-08-13 08:08:22 -07007827 if (xchg(&ppd->is_link_down_queued, 1) == 1)
7828 dd_dev_info(dd,
7829 "%s: link down request already queued\n",
7830 __func__);
7831 else
7832 queue_work(ppd->link_wq, &ppd->link_down_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007833 }
7834 }
7835}
7836
7837static const char * const fm_config_txt[] = {
7838[0] =
7839 "BadHeadDist: Distance violation between two head flits",
7840[1] =
7841 "BadTailDist: Distance violation between two tail flits",
7842[2] =
7843 "BadCtrlDist: Distance violation between two credit control flits",
7844[3] =
7845 "BadCrdAck: Credits return for unsupported VL",
7846[4] =
7847 "UnsupportedVLMarker: Received VL Marker",
7848[5] =
7849 "BadPreempt: Exceeded the preemption nesting level",
7850[6] =
7851 "BadControlFlit: Received unsupported control flit",
7852/* no 7 */
7853[8] =
7854 "UnsupportedVLMarker: Received VL Marker for unconfigured or disabled VL",
7855};
7856
7857static const char * const port_rcv_txt[] = {
7858[1] =
7859 "BadPktLen: Illegal PktLen",
7860[2] =
7861 "PktLenTooLong: Packet longer than PktLen",
7862[3] =
7863 "PktLenTooShort: Packet shorter than PktLen",
7864[4] =
7865 "BadSLID: Illegal SLID (0, using multicast as SLID, does not include security validation of SLID)",
7866[5] =
7867 "BadDLID: Illegal DLID (0, doesn't match HFI)",
7868[6] =
7869 "BadL2: Illegal L2 opcode",
7870[7] =
7871 "BadSC: Unsupported SC",
7872[9] =
7873 "BadRC: Illegal RC",
7874[11] =
7875 "PreemptError: Preempting with same VL",
7876[12] =
7877 "PreemptVL15: Preempting a VL15 packet",
7878};
7879
7880#define OPA_LDR_FMCONFIG_OFFSET 16
7881#define OPA_LDR_PORTRCV_OFFSET 0
7882static void handle_dcc_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
7883{
7884 u64 info, hdr0, hdr1;
7885 const char *extra;
7886 char buf[96];
7887 struct hfi1_pportdata *ppd = dd->pport;
7888 u8 lcl_reason = 0;
7889 int do_bounce = 0;
7890
7891 if (reg & DCC_ERR_FLG_UNCORRECTABLE_ERR_SMASK) {
7892 if (!(dd->err_info_uncorrectable & OPA_EI_STATUS_SMASK)) {
7893 info = read_csr(dd, DCC_ERR_INFO_UNCORRECTABLE);
7894 dd->err_info_uncorrectable = info & OPA_EI_CODE_SMASK;
7895 /* set status bit */
7896 dd->err_info_uncorrectable |= OPA_EI_STATUS_SMASK;
7897 }
7898 reg &= ~DCC_ERR_FLG_UNCORRECTABLE_ERR_SMASK;
7899 }
7900
7901 if (reg & DCC_ERR_FLG_LINK_ERR_SMASK) {
7902 struct hfi1_pportdata *ppd = dd->pport;
7903 /* this counter saturates at (2^32) - 1 */
7904 if (ppd->link_downed < (u32)UINT_MAX)
7905 ppd->link_downed++;
7906 reg &= ~DCC_ERR_FLG_LINK_ERR_SMASK;
7907 }
7908
7909 if (reg & DCC_ERR_FLG_FMCONFIG_ERR_SMASK) {
7910 u8 reason_valid = 1;
7911
7912 info = read_csr(dd, DCC_ERR_INFO_FMCONFIG);
7913 if (!(dd->err_info_fmconfig & OPA_EI_STATUS_SMASK)) {
7914 dd->err_info_fmconfig = info & OPA_EI_CODE_SMASK;
7915 /* set status bit */
7916 dd->err_info_fmconfig |= OPA_EI_STATUS_SMASK;
7917 }
7918 switch (info) {
7919 case 0:
7920 case 1:
7921 case 2:
7922 case 3:
7923 case 4:
7924 case 5:
7925 case 6:
7926 extra = fm_config_txt[info];
7927 break;
7928 case 8:
7929 extra = fm_config_txt[info];
7930 if (ppd->port_error_action &
7931 OPA_PI_MASK_FM_CFG_UNSUPPORTED_VL_MARKER) {
7932 do_bounce = 1;
7933 /*
7934 * lcl_reason cannot be derived from info
7935 * for this error
7936 */
7937 lcl_reason =
7938 OPA_LINKDOWN_REASON_UNSUPPORTED_VL_MARKER;
7939 }
7940 break;
7941 default:
7942 reason_valid = 0;
7943 snprintf(buf, sizeof(buf), "reserved%lld", info);
7944 extra = buf;
7945 break;
7946 }
7947
7948 if (reason_valid && !do_bounce) {
7949 do_bounce = ppd->port_error_action &
7950 (1 << (OPA_LDR_FMCONFIG_OFFSET + info));
7951 lcl_reason = info + OPA_LINKDOWN_REASON_BAD_HEAD_DIST;
7952 }
7953
7954 /* just report this */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08007955 dd_dev_info_ratelimited(dd, "DCC Error: fmconfig error: %s\n",
7956 extra);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007957 reg &= ~DCC_ERR_FLG_FMCONFIG_ERR_SMASK;
7958 }
7959
7960 if (reg & DCC_ERR_FLG_RCVPORT_ERR_SMASK) {
7961 u8 reason_valid = 1;
7962
7963 info = read_csr(dd, DCC_ERR_INFO_PORTRCV);
7964 hdr0 = read_csr(dd, DCC_ERR_INFO_PORTRCV_HDR0);
7965 hdr1 = read_csr(dd, DCC_ERR_INFO_PORTRCV_HDR1);
7966 if (!(dd->err_info_rcvport.status_and_code &
7967 OPA_EI_STATUS_SMASK)) {
7968 dd->err_info_rcvport.status_and_code =
7969 info & OPA_EI_CODE_SMASK;
7970 /* set status bit */
7971 dd->err_info_rcvport.status_and_code |=
7972 OPA_EI_STATUS_SMASK;
Jubin John4d114fd2016-02-14 20:21:43 -08007973 /*
7974 * save first 2 flits in the packet that caused
7975 * the error
7976 */
Bart Van Assche48a0cc132016-06-03 12:09:56 -07007977 dd->err_info_rcvport.packet_flit1 = hdr0;
7978 dd->err_info_rcvport.packet_flit2 = hdr1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007979 }
7980 switch (info) {
7981 case 1:
7982 case 2:
7983 case 3:
7984 case 4:
7985 case 5:
7986 case 6:
7987 case 7:
7988 case 9:
7989 case 11:
7990 case 12:
7991 extra = port_rcv_txt[info];
7992 break;
7993 default:
7994 reason_valid = 0;
7995 snprintf(buf, sizeof(buf), "reserved%lld", info);
7996 extra = buf;
7997 break;
7998 }
7999
8000 if (reason_valid && !do_bounce) {
8001 do_bounce = ppd->port_error_action &
8002 (1 << (OPA_LDR_PORTRCV_OFFSET + info));
8003 lcl_reason = info + OPA_LINKDOWN_REASON_RCV_ERROR_0;
8004 }
8005
8006 /* just report this */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008007 dd_dev_info_ratelimited(dd, "DCC Error: PortRcv error: %s\n"
8008 " hdr0 0x%llx, hdr1 0x%llx\n",
8009 extra, hdr0, hdr1);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008010
8011 reg &= ~DCC_ERR_FLG_RCVPORT_ERR_SMASK;
8012 }
8013
8014 if (reg & DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_UC_SMASK) {
8015 /* informative only */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008016 dd_dev_info_ratelimited(dd, "8051 access to LCB blocked\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04008017 reg &= ~DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_UC_SMASK;
8018 }
8019 if (reg & DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_HOST_SMASK) {
8020 /* informative only */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008021 dd_dev_info_ratelimited(dd, "host access to LCB blocked\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04008022 reg &= ~DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_HOST_SMASK;
8023 }
8024
Don Hiatt243d9f42017-03-20 17:26:20 -07008025 if (unlikely(hfi1_dbg_fault_suppress_err(&dd->verbs_dev)))
8026 reg &= ~DCC_ERR_FLG_LATE_EBP_ERR_SMASK;
8027
Mike Marciniszyn77241052015-07-30 15:17:43 -04008028 /* report any remaining errors */
8029 if (reg)
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008030 dd_dev_info_ratelimited(dd, "DCC Error: %s\n",
8031 dcc_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04008032
8033 if (lcl_reason == 0)
8034 lcl_reason = OPA_LINKDOWN_REASON_UNKNOWN;
8035
8036 if (do_bounce) {
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008037 dd_dev_info_ratelimited(dd, "%s: PortErrorAction bounce\n",
8038 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008039 set_link_down_reason(ppd, lcl_reason, 0, lcl_reason);
Sebastian Sanchez71d47002017-07-29 08:43:49 -07008040 queue_work(ppd->link_wq, &ppd->link_bounce_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008041 }
8042}
8043
8044static void handle_lcb_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
8045{
8046 char buf[96];
8047
8048 dd_dev_info(dd, "LCB Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008049 lcb_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04008050}
8051
8052/*
8053 * CCE block DC interrupt. Source is < 8.
8054 */
8055static void is_dc_int(struct hfi1_devdata *dd, unsigned int source)
8056{
8057 const struct err_reg_info *eri = &dc_errs[source];
8058
8059 if (eri->handler) {
8060 interrupt_clear_down(dd, 0, eri);
8061 } else if (source == 3 /* dc_lbm_int */) {
8062 /*
8063 * This indicates that a parity error has occurred on the
8064 * address/control lines presented to the LBM. The error
8065 * is a single pulse, there is no associated error flag,
8066 * and it is non-maskable. This is because if a parity
8067 * error occurs on the request the request is dropped.
8068 * This should never occur, but it is nice to know if it
8069 * ever does.
8070 */
8071 dd_dev_err(dd, "Parity error in DC LBM block\n");
8072 } else {
8073 dd_dev_err(dd, "Invalid DC interrupt %u\n", source);
8074 }
8075}
8076
8077/*
8078 * TX block send credit interrupt. Source is < 160.
8079 */
8080static void is_send_credit_int(struct hfi1_devdata *dd, unsigned int source)
8081{
8082 sc_group_release_update(dd, source);
8083}
8084
8085/*
8086 * TX block SDMA interrupt. Source is < 48.
8087 *
8088 * SDMA interrupts are grouped by type:
8089 *
8090 * 0 - N-1 = SDma
8091 * N - 2N-1 = SDmaProgress
8092 * 2N - 3N-1 = SDmaIdle
8093 */
8094static void is_sdma_eng_int(struct hfi1_devdata *dd, unsigned int source)
8095{
8096 /* what interrupt */
8097 unsigned int what = source / TXE_NUM_SDMA_ENGINES;
8098 /* which engine */
8099 unsigned int which = source % TXE_NUM_SDMA_ENGINES;
8100
8101#ifdef CONFIG_SDMA_VERBOSITY
8102 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", which,
8103 slashstrip(__FILE__), __LINE__, __func__);
8104 sdma_dumpstate(&dd->per_sdma[which]);
8105#endif
8106
8107 if (likely(what < 3 && which < dd->num_sdma)) {
8108 sdma_engine_interrupt(&dd->per_sdma[which], 1ull << source);
8109 } else {
8110 /* should not happen */
8111 dd_dev_err(dd, "Invalid SDMA interrupt 0x%x\n", source);
8112 }
8113}
8114
8115/*
8116 * RX block receive available interrupt. Source is < 160.
8117 */
8118static void is_rcv_avail_int(struct hfi1_devdata *dd, unsigned int source)
8119{
8120 struct hfi1_ctxtdata *rcd;
8121 char *err_detail;
8122
8123 if (likely(source < dd->num_rcv_contexts)) {
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07008124 rcd = hfi1_rcd_get_by_index(dd, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008125 if (rcd) {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07008126 /* Check for non-user contexts, including vnic */
8127 if ((source < dd->first_dyn_alloc_ctxt) ||
8128 (rcd->sc && (rcd->sc->type == SC_KERNEL)))
Dean Luickf4f30031c2015-10-26 10:28:44 -04008129 rcd->do_interrupt(rcd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008130 else
8131 handle_user_interrupt(rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07008132
8133 hfi1_rcd_put(rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008134 return; /* OK */
8135 }
8136 /* received an interrupt, but no rcd */
8137 err_detail = "dataless";
8138 } else {
8139 /* received an interrupt, but are not using that context */
8140 err_detail = "out of range";
8141 }
8142 dd_dev_err(dd, "unexpected %s receive available context interrupt %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008143 err_detail, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008144}
8145
8146/*
8147 * RX block receive urgent interrupt. Source is < 160.
8148 */
8149static void is_rcv_urgent_int(struct hfi1_devdata *dd, unsigned int source)
8150{
8151 struct hfi1_ctxtdata *rcd;
8152 char *err_detail;
8153
8154 if (likely(source < dd->num_rcv_contexts)) {
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07008155 rcd = hfi1_rcd_get_by_index(dd, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008156 if (rcd) {
8157 /* only pay attention to user urgent interrupts */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07008158 if ((source >= dd->first_dyn_alloc_ctxt) &&
8159 (!rcd->sc || (rcd->sc->type == SC_USER)))
Mike Marciniszyn77241052015-07-30 15:17:43 -04008160 handle_user_interrupt(rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07008161
8162 hfi1_rcd_put(rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008163 return; /* OK */
8164 }
8165 /* received an interrupt, but no rcd */
8166 err_detail = "dataless";
8167 } else {
8168 /* received an interrupt, but are not using that context */
8169 err_detail = "out of range";
8170 }
8171 dd_dev_err(dd, "unexpected %s receive urgent context interrupt %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008172 err_detail, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008173}
8174
8175/*
8176 * Reserved range interrupt. Should not be called in normal operation.
8177 */
8178static void is_reserved_int(struct hfi1_devdata *dd, unsigned int source)
8179{
8180 char name[64];
8181
8182 dd_dev_err(dd, "unexpected %s interrupt\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008183 is_reserved_name(name, sizeof(name), source));
Mike Marciniszyn77241052015-07-30 15:17:43 -04008184}
8185
8186static const struct is_table is_table[] = {
Jubin John4d114fd2016-02-14 20:21:43 -08008187/*
8188 * start end
8189 * name func interrupt func
8190 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04008191{ IS_GENERAL_ERR_START, IS_GENERAL_ERR_END,
8192 is_misc_err_name, is_misc_err_int },
8193{ IS_SDMAENG_ERR_START, IS_SDMAENG_ERR_END,
8194 is_sdma_eng_err_name, is_sdma_eng_err_int },
8195{ IS_SENDCTXT_ERR_START, IS_SENDCTXT_ERR_END,
8196 is_sendctxt_err_name, is_sendctxt_err_int },
8197{ IS_SDMA_START, IS_SDMA_END,
8198 is_sdma_eng_name, is_sdma_eng_int },
8199{ IS_VARIOUS_START, IS_VARIOUS_END,
8200 is_various_name, is_various_int },
8201{ IS_DC_START, IS_DC_END,
8202 is_dc_name, is_dc_int },
8203{ IS_RCVAVAIL_START, IS_RCVAVAIL_END,
8204 is_rcv_avail_name, is_rcv_avail_int },
8205{ IS_RCVURGENT_START, IS_RCVURGENT_END,
8206 is_rcv_urgent_name, is_rcv_urgent_int },
8207{ IS_SENDCREDIT_START, IS_SENDCREDIT_END,
8208 is_send_credit_name, is_send_credit_int},
8209{ IS_RESERVED_START, IS_RESERVED_END,
8210 is_reserved_name, is_reserved_int},
8211};
8212
8213/*
8214 * Interrupt source interrupt - called when the given source has an interrupt.
8215 * Source is a bit index into an array of 64-bit integers.
8216 */
8217static void is_interrupt(struct hfi1_devdata *dd, unsigned int source)
8218{
8219 const struct is_table *entry;
8220
8221 /* avoids a double compare by walking the table in-order */
8222 for (entry = &is_table[0]; entry->is_name; entry++) {
8223 if (source < entry->end) {
8224 trace_hfi1_interrupt(dd, entry, source);
8225 entry->is_int(dd, source - entry->start);
8226 return;
8227 }
8228 }
8229 /* fell off the end */
8230 dd_dev_err(dd, "invalid interrupt source %u\n", source);
8231}
8232
8233/*
8234 * General interrupt handler. This is able to correctly handle
8235 * all interrupts in case INTx is used.
8236 */
8237static irqreturn_t general_interrupt(int irq, void *data)
8238{
8239 struct hfi1_devdata *dd = data;
8240 u64 regs[CCE_NUM_INT_CSRS];
8241 u32 bit;
8242 int i;
8243
8244 this_cpu_inc(*dd->int_counter);
8245
8246 /* phase 1: scan and clear all handled interrupts */
8247 for (i = 0; i < CCE_NUM_INT_CSRS; i++) {
8248 if (dd->gi_mask[i] == 0) {
8249 regs[i] = 0; /* used later */
8250 continue;
8251 }
8252 regs[i] = read_csr(dd, CCE_INT_STATUS + (8 * i)) &
8253 dd->gi_mask[i];
8254 /* only clear if anything is set */
8255 if (regs[i])
8256 write_csr(dd, CCE_INT_CLEAR + (8 * i), regs[i]);
8257 }
8258
8259 /* phase 2: call the appropriate handler */
8260 for_each_set_bit(bit, (unsigned long *)&regs[0],
Jubin John17fb4f22016-02-14 20:21:52 -08008261 CCE_NUM_INT_CSRS * 64) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04008262 is_interrupt(dd, bit);
8263 }
8264
8265 return IRQ_HANDLED;
8266}
8267
8268static irqreturn_t sdma_interrupt(int irq, void *data)
8269{
8270 struct sdma_engine *sde = data;
8271 struct hfi1_devdata *dd = sde->dd;
8272 u64 status;
8273
8274#ifdef CONFIG_SDMA_VERBOSITY
8275 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
8276 slashstrip(__FILE__), __LINE__, __func__);
8277 sdma_dumpstate(sde);
8278#endif
8279
8280 this_cpu_inc(*dd->int_counter);
8281
8282 /* This read_csr is really bad in the hot path */
8283 status = read_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008284 CCE_INT_STATUS + (8 * (IS_SDMA_START / 64)))
8285 & sde->imask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008286 if (likely(status)) {
8287 /* clear the interrupt(s) */
8288 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008289 CCE_INT_CLEAR + (8 * (IS_SDMA_START / 64)),
8290 status);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008291
8292 /* handle the interrupt(s) */
8293 sdma_engine_interrupt(sde, status);
Dennis Dalessandroee495ad2017-04-09 10:17:18 -07008294 } else {
Grzegorz Morysde42de82017-08-21 18:26:38 -07008295 dd_dev_err_ratelimited(dd, "SDMA engine %u interrupt, but no status bits set\n",
8296 sde->this_idx);
Dennis Dalessandroee495ad2017-04-09 10:17:18 -07008297 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04008298 return IRQ_HANDLED;
8299}
8300
8301/*
Dean Luickecd42f82016-02-03 14:35:14 -08008302 * Clear the receive interrupt. Use a read of the interrupt clear CSR
8303 * to insure that the write completed. This does NOT guarantee that
8304 * queued DMA writes to memory from the chip are pushed.
Dean Luickf4f30031c2015-10-26 10:28:44 -04008305 */
8306static inline void clear_recv_intr(struct hfi1_ctxtdata *rcd)
8307{
8308 struct hfi1_devdata *dd = rcd->dd;
8309 u32 addr = CCE_INT_CLEAR + (8 * rcd->ireg);
8310
8311 mmiowb(); /* make sure everything before is written */
8312 write_csr(dd, addr, rcd->imask);
8313 /* force the above write on the chip and get a value back */
8314 (void)read_csr(dd, addr);
8315}
8316
8317/* force the receive interrupt */
Jim Snowfb9036d2016-01-11 18:32:21 -05008318void force_recv_intr(struct hfi1_ctxtdata *rcd)
Dean Luickf4f30031c2015-10-26 10:28:44 -04008319{
8320 write_csr(rcd->dd, CCE_INT_FORCE + (8 * rcd->ireg), rcd->imask);
8321}
8322
Dean Luickecd42f82016-02-03 14:35:14 -08008323/*
8324 * Return non-zero if a packet is present.
8325 *
8326 * This routine is called when rechecking for packets after the RcvAvail
8327 * interrupt has been cleared down. First, do a quick check of memory for
8328 * a packet present. If not found, use an expensive CSR read of the context
8329 * tail to determine the actual tail. The CSR read is necessary because there
8330 * is no method to push pending DMAs to memory other than an interrupt and we
8331 * are trying to determine if we need to force an interrupt.
8332 */
Dean Luickf4f30031c2015-10-26 10:28:44 -04008333static inline int check_packet_present(struct hfi1_ctxtdata *rcd)
8334{
Dean Luickecd42f82016-02-03 14:35:14 -08008335 u32 tail;
8336 int present;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008337
Dean Luickecd42f82016-02-03 14:35:14 -08008338 if (!HFI1_CAP_IS_KSET(DMA_RTAIL))
8339 present = (rcd->seq_cnt ==
8340 rhf_rcv_seq(rhf_to_cpu(get_rhf_addr(rcd))));
8341 else /* is RDMA rtail */
8342 present = (rcd->head != get_rcvhdrtail(rcd));
8343
8344 if (present)
8345 return 1;
8346
8347 /* fall back to a CSR read, correct indpendent of DMA_RTAIL */
8348 tail = (u32)read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_TAIL);
8349 return rcd->head != tail;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008350}
8351
8352/*
8353 * Receive packet IRQ handler. This routine expects to be on its own IRQ.
8354 * This routine will try to handle packets immediately (latency), but if
8355 * it finds too many, it will invoke the thread handler (bandwitdh). The
Jubin John16733b82016-02-14 20:20:58 -08008356 * chip receive interrupt is *not* cleared down until this or the thread (if
Dean Luickf4f30031c2015-10-26 10:28:44 -04008357 * invoked) is finished. The intent is to avoid extra interrupts while we
8358 * are processing packets anyway.
Mike Marciniszyn77241052015-07-30 15:17:43 -04008359 */
8360static irqreturn_t receive_context_interrupt(int irq, void *data)
8361{
8362 struct hfi1_ctxtdata *rcd = data;
8363 struct hfi1_devdata *dd = rcd->dd;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008364 int disposition;
8365 int present;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008366
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07008367 trace_hfi1_receive_interrupt(dd, rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008368 this_cpu_inc(*dd->int_counter);
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08008369 aspm_ctx_disable(rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008370
Dean Luickf4f30031c2015-10-26 10:28:44 -04008371 /* receive interrupt remains blocked while processing packets */
8372 disposition = rcd->do_interrupt(rcd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008373
Dean Luickf4f30031c2015-10-26 10:28:44 -04008374 /*
8375 * Too many packets were seen while processing packets in this
8376 * IRQ handler. Invoke the handler thread. The receive interrupt
8377 * remains blocked.
8378 */
8379 if (disposition == RCV_PKT_LIMIT)
8380 return IRQ_WAKE_THREAD;
8381
8382 /*
8383 * The packet processor detected no more packets. Clear the receive
8384 * interrupt and recheck for a packet packet that may have arrived
8385 * after the previous check and interrupt clear. If a packet arrived,
8386 * force another interrupt.
8387 */
8388 clear_recv_intr(rcd);
8389 present = check_packet_present(rcd);
8390 if (present)
8391 force_recv_intr(rcd);
8392
8393 return IRQ_HANDLED;
8394}
8395
8396/*
8397 * Receive packet thread handler. This expects to be invoked with the
8398 * receive interrupt still blocked.
8399 */
8400static irqreturn_t receive_context_thread(int irq, void *data)
8401{
8402 struct hfi1_ctxtdata *rcd = data;
8403 int present;
8404
8405 /* receive interrupt is still blocked from the IRQ handler */
8406 (void)rcd->do_interrupt(rcd, 1);
8407
8408 /*
8409 * The packet processor will only return if it detected no more
8410 * packets. Hold IRQs here so we can safely clear the interrupt and
8411 * recheck for a packet that may have arrived after the previous
8412 * check and the interrupt clear. If a packet arrived, force another
8413 * interrupt.
8414 */
8415 local_irq_disable();
8416 clear_recv_intr(rcd);
8417 present = check_packet_present(rcd);
8418 if (present)
8419 force_recv_intr(rcd);
8420 local_irq_enable();
Mike Marciniszyn77241052015-07-30 15:17:43 -04008421
8422 return IRQ_HANDLED;
8423}
8424
8425/* ========================================================================= */
8426
8427u32 read_physical_state(struct hfi1_devdata *dd)
8428{
8429 u64 reg;
8430
8431 reg = read_csr(dd, DC_DC8051_STS_CUR_STATE);
8432 return (reg >> DC_DC8051_STS_CUR_STATE_PORT_SHIFT)
8433 & DC_DC8051_STS_CUR_STATE_PORT_MASK;
8434}
8435
Jim Snowfb9036d2016-01-11 18:32:21 -05008436u32 read_logical_state(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008437{
8438 u64 reg;
8439
8440 reg = read_csr(dd, DCC_CFG_PORT_CONFIG);
8441 return (reg >> DCC_CFG_PORT_CONFIG_LINK_STATE_SHIFT)
8442 & DCC_CFG_PORT_CONFIG_LINK_STATE_MASK;
8443}
8444
8445static void set_logical_state(struct hfi1_devdata *dd, u32 chip_lstate)
8446{
8447 u64 reg;
8448
8449 reg = read_csr(dd, DCC_CFG_PORT_CONFIG);
8450 /* clear current state, set new state */
8451 reg &= ~DCC_CFG_PORT_CONFIG_LINK_STATE_SMASK;
8452 reg |= (u64)chip_lstate << DCC_CFG_PORT_CONFIG_LINK_STATE_SHIFT;
8453 write_csr(dd, DCC_CFG_PORT_CONFIG, reg);
8454}
8455
8456/*
8457 * Use the 8051 to read a LCB CSR.
8458 */
8459static int read_lcb_via_8051(struct hfi1_devdata *dd, u32 addr, u64 *data)
8460{
8461 u32 regno;
8462 int ret;
8463
8464 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR) {
8465 if (acquire_lcb_access(dd, 0) == 0) {
8466 *data = read_csr(dd, addr);
8467 release_lcb_access(dd, 0);
8468 return 0;
8469 }
8470 return -EBUSY;
8471 }
8472
8473 /* register is an index of LCB registers: (offset - base) / 8 */
8474 regno = (addr - DC_LCB_CFG_RUN) >> 3;
8475 ret = do_8051_command(dd, HCMD_READ_LCB_CSR, regno, data);
8476 if (ret != HCMD_SUCCESS)
8477 return -EBUSY;
8478 return 0;
8479}
8480
8481/*
Michael J. Ruhl86884262017-03-20 17:24:51 -07008482 * Provide a cache for some of the LCB registers in case the LCB is
8483 * unavailable.
8484 * (The LCB is unavailable in certain link states, for example.)
8485 */
8486struct lcb_datum {
8487 u32 off;
8488 u64 val;
8489};
8490
8491static struct lcb_datum lcb_cache[] = {
8492 { DC_LCB_ERR_INFO_RX_REPLAY_CNT, 0},
8493 { DC_LCB_ERR_INFO_SEQ_CRC_CNT, 0 },
8494 { DC_LCB_ERR_INFO_REINIT_FROM_PEER_CNT, 0 },
8495};
8496
8497static void update_lcb_cache(struct hfi1_devdata *dd)
8498{
8499 int i;
8500 int ret;
8501 u64 val;
8502
8503 for (i = 0; i < ARRAY_SIZE(lcb_cache); i++) {
8504 ret = read_lcb_csr(dd, lcb_cache[i].off, &val);
8505
8506 /* Update if we get good data */
8507 if (likely(ret != -EBUSY))
8508 lcb_cache[i].val = val;
8509 }
8510}
8511
8512static int read_lcb_cache(u32 off, u64 *val)
8513{
8514 int i;
8515
8516 for (i = 0; i < ARRAY_SIZE(lcb_cache); i++) {
8517 if (lcb_cache[i].off == off) {
8518 *val = lcb_cache[i].val;
8519 return 0;
8520 }
8521 }
8522
8523 pr_warn("%s bad offset 0x%x\n", __func__, off);
8524 return -1;
8525}
8526
8527/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04008528 * Read an LCB CSR. Access may not be in host control, so check.
8529 * Return 0 on success, -EBUSY on failure.
8530 */
8531int read_lcb_csr(struct hfi1_devdata *dd, u32 addr, u64 *data)
8532{
8533 struct hfi1_pportdata *ppd = dd->pport;
8534
8535 /* if up, go through the 8051 for the value */
8536 if (ppd->host_link_state & HLS_UP)
8537 return read_lcb_via_8051(dd, addr, data);
Michael J. Ruhl86884262017-03-20 17:24:51 -07008538 /* if going up or down, check the cache, otherwise, no access */
8539 if (ppd->host_link_state & (HLS_GOING_UP | HLS_GOING_OFFLINE)) {
8540 if (read_lcb_cache(addr, data))
8541 return -EBUSY;
8542 return 0;
8543 }
8544
Mike Marciniszyn77241052015-07-30 15:17:43 -04008545 /* otherwise, host has access */
8546 *data = read_csr(dd, addr);
8547 return 0;
8548}
8549
8550/*
8551 * Use the 8051 to write a LCB CSR.
8552 */
8553static int write_lcb_via_8051(struct hfi1_devdata *dd, u32 addr, u64 data)
8554{
Dean Luick3bf40d62015-11-06 20:07:04 -05008555 u32 regno;
8556 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008557
Dean Luick3bf40d62015-11-06 20:07:04 -05008558 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR ||
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008559 (dd->dc8051_ver < dc8051_ver(0, 20, 0))) {
Dean Luick3bf40d62015-11-06 20:07:04 -05008560 if (acquire_lcb_access(dd, 0) == 0) {
8561 write_csr(dd, addr, data);
8562 release_lcb_access(dd, 0);
8563 return 0;
8564 }
8565 return -EBUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008566 }
Dean Luick3bf40d62015-11-06 20:07:04 -05008567
8568 /* register is an index of LCB registers: (offset - base) / 8 */
8569 regno = (addr - DC_LCB_CFG_RUN) >> 3;
8570 ret = do_8051_command(dd, HCMD_WRITE_LCB_CSR, regno, &data);
8571 if (ret != HCMD_SUCCESS)
8572 return -EBUSY;
8573 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008574}
8575
8576/*
8577 * Write an LCB CSR. Access may not be in host control, so check.
8578 * Return 0 on success, -EBUSY on failure.
8579 */
8580int write_lcb_csr(struct hfi1_devdata *dd, u32 addr, u64 data)
8581{
8582 struct hfi1_pportdata *ppd = dd->pport;
8583
8584 /* if up, go through the 8051 for the value */
8585 if (ppd->host_link_state & HLS_UP)
8586 return write_lcb_via_8051(dd, addr, data);
8587 /* if going up or down, no access */
8588 if (ppd->host_link_state & (HLS_GOING_UP | HLS_GOING_OFFLINE))
8589 return -EBUSY;
8590 /* otherwise, host has access */
8591 write_csr(dd, addr, data);
8592 return 0;
8593}
8594
8595/*
8596 * Returns:
8597 * < 0 = Linux error, not able to get access
8598 * > 0 = 8051 command RETURN_CODE
8599 */
8600static int do_8051_command(
8601 struct hfi1_devdata *dd,
8602 u32 type,
8603 u64 in_data,
8604 u64 *out_data)
8605{
8606 u64 reg, completed;
8607 int return_code;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008608 unsigned long timeout;
8609
8610 hfi1_cdbg(DC8051, "type %d, data 0x%012llx", type, in_data);
8611
Tadeusz Struk22546b72017-04-28 10:40:02 -07008612 mutex_lock(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008613
8614 /* We can't send any commands to the 8051 if it's in reset */
8615 if (dd->dc_shutdown) {
8616 return_code = -ENODEV;
8617 goto fail;
8618 }
8619
8620 /*
8621 * If an 8051 host command timed out previously, then the 8051 is
8622 * stuck.
8623 *
8624 * On first timeout, attempt to reset and restart the entire DC
8625 * block (including 8051). (Is this too big of a hammer?)
8626 *
8627 * If the 8051 times out a second time, the reset did not bring it
8628 * back to healthy life. In that case, fail any subsequent commands.
8629 */
8630 if (dd->dc8051_timed_out) {
8631 if (dd->dc8051_timed_out > 1) {
8632 dd_dev_err(dd,
8633 "Previous 8051 host command timed out, skipping command %u\n",
8634 type);
8635 return_code = -ENXIO;
8636 goto fail;
8637 }
Tadeusz Struk22546b72017-04-28 10:40:02 -07008638 _dc_shutdown(dd);
8639 _dc_start(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008640 }
8641
8642 /*
8643 * If there is no timeout, then the 8051 command interface is
8644 * waiting for a command.
8645 */
8646
8647 /*
Dean Luick3bf40d62015-11-06 20:07:04 -05008648 * When writing a LCB CSR, out_data contains the full value to
8649 * to be written, while in_data contains the relative LCB
8650 * address in 7:0. Do the work here, rather than the caller,
8651 * of distrubting the write data to where it needs to go:
8652 *
8653 * Write data
8654 * 39:00 -> in_data[47:8]
8655 * 47:40 -> DC8051_CFG_EXT_DEV_0.RETURN_CODE
8656 * 63:48 -> DC8051_CFG_EXT_DEV_0.RSP_DATA
8657 */
8658 if (type == HCMD_WRITE_LCB_CSR) {
8659 in_data |= ((*out_data) & 0xffffffffffull) << 8;
Dean Luick00801672016-12-07 19:33:40 -08008660 /* must preserve COMPLETED - it is tied to hardware */
8661 reg = read_csr(dd, DC_DC8051_CFG_EXT_DEV_0);
8662 reg &= DC_DC8051_CFG_EXT_DEV_0_COMPLETED_SMASK;
8663 reg |= ((((*out_data) >> 40) & 0xff) <<
Dean Luick3bf40d62015-11-06 20:07:04 -05008664 DC_DC8051_CFG_EXT_DEV_0_RETURN_CODE_SHIFT)
8665 | ((((*out_data) >> 48) & 0xffff) <<
8666 DC_DC8051_CFG_EXT_DEV_0_RSP_DATA_SHIFT);
8667 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0, reg);
8668 }
8669
8670 /*
Mike Marciniszyn77241052015-07-30 15:17:43 -04008671 * Do two writes: the first to stabilize the type and req_data, the
8672 * second to activate.
8673 */
8674 reg = ((u64)type & DC_DC8051_CFG_HOST_CMD_0_REQ_TYPE_MASK)
8675 << DC_DC8051_CFG_HOST_CMD_0_REQ_TYPE_SHIFT
8676 | (in_data & DC_DC8051_CFG_HOST_CMD_0_REQ_DATA_MASK)
8677 << DC_DC8051_CFG_HOST_CMD_0_REQ_DATA_SHIFT;
8678 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, reg);
8679 reg |= DC_DC8051_CFG_HOST_CMD_0_REQ_NEW_SMASK;
8680 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, reg);
8681
8682 /* wait for completion, alternate: interrupt */
8683 timeout = jiffies + msecs_to_jiffies(DC8051_COMMAND_TIMEOUT);
8684 while (1) {
8685 reg = read_csr(dd, DC_DC8051_CFG_HOST_CMD_1);
8686 completed = reg & DC_DC8051_CFG_HOST_CMD_1_COMPLETED_SMASK;
8687 if (completed)
8688 break;
8689 if (time_after(jiffies, timeout)) {
8690 dd->dc8051_timed_out++;
8691 dd_dev_err(dd, "8051 host command %u timeout\n", type);
8692 if (out_data)
8693 *out_data = 0;
8694 return_code = -ETIMEDOUT;
8695 goto fail;
8696 }
8697 udelay(2);
8698 }
8699
8700 if (out_data) {
8701 *out_data = (reg >> DC_DC8051_CFG_HOST_CMD_1_RSP_DATA_SHIFT)
8702 & DC_DC8051_CFG_HOST_CMD_1_RSP_DATA_MASK;
8703 if (type == HCMD_READ_LCB_CSR) {
8704 /* top 16 bits are in a different register */
8705 *out_data |= (read_csr(dd, DC_DC8051_CFG_EXT_DEV_1)
8706 & DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SMASK)
8707 << (48
8708 - DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SHIFT);
8709 }
8710 }
8711 return_code = (reg >> DC_DC8051_CFG_HOST_CMD_1_RETURN_CODE_SHIFT)
8712 & DC_DC8051_CFG_HOST_CMD_1_RETURN_CODE_MASK;
8713 dd->dc8051_timed_out = 0;
8714 /*
8715 * Clear command for next user.
8716 */
8717 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, 0);
8718
8719fail:
Tadeusz Struk22546b72017-04-28 10:40:02 -07008720 mutex_unlock(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008721 return return_code;
8722}
8723
8724static int set_physical_link_state(struct hfi1_devdata *dd, u64 state)
8725{
8726 return do_8051_command(dd, HCMD_CHANGE_PHY_STATE, state, NULL);
8727}
8728
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08008729int load_8051_config(struct hfi1_devdata *dd, u8 field_id,
8730 u8 lane_id, u32 config_data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008731{
8732 u64 data;
8733 int ret;
8734
8735 data = (u64)field_id << LOAD_DATA_FIELD_ID_SHIFT
8736 | (u64)lane_id << LOAD_DATA_LANE_ID_SHIFT
8737 | (u64)config_data << LOAD_DATA_DATA_SHIFT;
8738 ret = do_8051_command(dd, HCMD_LOAD_CONFIG_DATA, data, NULL);
8739 if (ret != HCMD_SUCCESS) {
8740 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008741 "load 8051 config: field id %d, lane %d, err %d\n",
8742 (int)field_id, (int)lane_id, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008743 }
8744 return ret;
8745}
8746
8747/*
8748 * Read the 8051 firmware "registers". Use the RAM directly. Always
8749 * set the result, even on error.
8750 * Return 0 on success, -errno on failure
8751 */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08008752int read_8051_config(struct hfi1_devdata *dd, u8 field_id, u8 lane_id,
8753 u32 *result)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008754{
8755 u64 big_data;
8756 u32 addr;
8757 int ret;
8758
8759 /* address start depends on the lane_id */
8760 if (lane_id < 4)
8761 addr = (4 * NUM_GENERAL_FIELDS)
8762 + (lane_id * 4 * NUM_LANE_FIELDS);
8763 else
8764 addr = 0;
8765 addr += field_id * 4;
8766
8767 /* read is in 8-byte chunks, hardware will truncate the address down */
8768 ret = read_8051_data(dd, addr, 8, &big_data);
8769
8770 if (ret == 0) {
8771 /* extract the 4 bytes we want */
8772 if (addr & 0x4)
8773 *result = (u32)(big_data >> 32);
8774 else
8775 *result = (u32)big_data;
8776 } else {
8777 *result = 0;
8778 dd_dev_err(dd, "%s: direct read failed, lane %d, field %d!\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008779 __func__, lane_id, field_id);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008780 }
8781
8782 return ret;
8783}
8784
8785static int write_vc_local_phy(struct hfi1_devdata *dd, u8 power_management,
8786 u8 continuous)
8787{
8788 u32 frame;
8789
8790 frame = continuous << CONTINIOUS_REMOTE_UPDATE_SUPPORT_SHIFT
8791 | power_management << POWER_MANAGEMENT_SHIFT;
8792 return load_8051_config(dd, VERIFY_CAP_LOCAL_PHY,
8793 GENERAL_CONFIG, frame);
8794}
8795
8796static int write_vc_local_fabric(struct hfi1_devdata *dd, u8 vau, u8 z, u8 vcu,
8797 u16 vl15buf, u8 crc_sizes)
8798{
8799 u32 frame;
8800
8801 frame = (u32)vau << VAU_SHIFT
8802 | (u32)z << Z_SHIFT
8803 | (u32)vcu << VCU_SHIFT
8804 | (u32)vl15buf << VL15BUF_SHIFT
8805 | (u32)crc_sizes << CRC_SIZES_SHIFT;
8806 return load_8051_config(dd, VERIFY_CAP_LOCAL_FABRIC,
8807 GENERAL_CONFIG, frame);
8808}
8809
8810static void read_vc_local_link_width(struct hfi1_devdata *dd, u8 *misc_bits,
8811 u8 *flag_bits, u16 *link_widths)
8812{
8813 u32 frame;
8814
8815 read_8051_config(dd, VERIFY_CAP_LOCAL_LINK_WIDTH, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008816 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008817 *misc_bits = (frame >> MISC_CONFIG_BITS_SHIFT) & MISC_CONFIG_BITS_MASK;
8818 *flag_bits = (frame >> LOCAL_FLAG_BITS_SHIFT) & LOCAL_FLAG_BITS_MASK;
8819 *link_widths = (frame >> LINK_WIDTH_SHIFT) & LINK_WIDTH_MASK;
8820}
8821
8822static int write_vc_local_link_width(struct hfi1_devdata *dd,
8823 u8 misc_bits,
8824 u8 flag_bits,
8825 u16 link_widths)
8826{
8827 u32 frame;
8828
8829 frame = (u32)misc_bits << MISC_CONFIG_BITS_SHIFT
8830 | (u32)flag_bits << LOCAL_FLAG_BITS_SHIFT
8831 | (u32)link_widths << LINK_WIDTH_SHIFT;
8832 return load_8051_config(dd, VERIFY_CAP_LOCAL_LINK_WIDTH, GENERAL_CONFIG,
8833 frame);
8834}
8835
8836static int write_local_device_id(struct hfi1_devdata *dd, u16 device_id,
8837 u8 device_rev)
8838{
8839 u32 frame;
8840
8841 frame = ((u32)device_id << LOCAL_DEVICE_ID_SHIFT)
8842 | ((u32)device_rev << LOCAL_DEVICE_REV_SHIFT);
8843 return load_8051_config(dd, LOCAL_DEVICE_ID, GENERAL_CONFIG, frame);
8844}
8845
8846static void read_remote_device_id(struct hfi1_devdata *dd, u16 *device_id,
8847 u8 *device_rev)
8848{
8849 u32 frame;
8850
8851 read_8051_config(dd, REMOTE_DEVICE_ID, GENERAL_CONFIG, &frame);
8852 *device_id = (frame >> REMOTE_DEVICE_ID_SHIFT) & REMOTE_DEVICE_ID_MASK;
8853 *device_rev = (frame >> REMOTE_DEVICE_REV_SHIFT)
8854 & REMOTE_DEVICE_REV_MASK;
8855}
8856
Sebastian Sanchez913cc672017-07-29 08:44:01 -07008857int write_host_interface_version(struct hfi1_devdata *dd, u8 version)
8858{
8859 u32 frame;
8860 u32 mask;
8861
8862 mask = (HOST_INTERFACE_VERSION_MASK << HOST_INTERFACE_VERSION_SHIFT);
8863 read_8051_config(dd, RESERVED_REGISTERS, GENERAL_CONFIG, &frame);
8864 /* Clear, then set field */
8865 frame &= ~mask;
8866 frame |= ((u32)version << HOST_INTERFACE_VERSION_SHIFT);
8867 return load_8051_config(dd, RESERVED_REGISTERS, GENERAL_CONFIG,
8868 frame);
8869}
8870
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008871void read_misc_status(struct hfi1_devdata *dd, u8 *ver_major, u8 *ver_minor,
8872 u8 *ver_patch)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008873{
8874 u32 frame;
8875
8876 read_8051_config(dd, MISC_STATUS, GENERAL_CONFIG, &frame);
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008877 *ver_major = (frame >> STS_FM_VERSION_MAJOR_SHIFT) &
8878 STS_FM_VERSION_MAJOR_MASK;
8879 *ver_minor = (frame >> STS_FM_VERSION_MINOR_SHIFT) &
8880 STS_FM_VERSION_MINOR_MASK;
8881
8882 read_8051_config(dd, VERSION_PATCH, GENERAL_CONFIG, &frame);
8883 *ver_patch = (frame >> STS_FM_VERSION_PATCH_SHIFT) &
8884 STS_FM_VERSION_PATCH_MASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008885}
8886
8887static void read_vc_remote_phy(struct hfi1_devdata *dd, u8 *power_management,
8888 u8 *continuous)
8889{
8890 u32 frame;
8891
8892 read_8051_config(dd, VERIFY_CAP_REMOTE_PHY, GENERAL_CONFIG, &frame);
8893 *power_management = (frame >> POWER_MANAGEMENT_SHIFT)
8894 & POWER_MANAGEMENT_MASK;
8895 *continuous = (frame >> CONTINIOUS_REMOTE_UPDATE_SUPPORT_SHIFT)
8896 & CONTINIOUS_REMOTE_UPDATE_SUPPORT_MASK;
8897}
8898
8899static void read_vc_remote_fabric(struct hfi1_devdata *dd, u8 *vau, u8 *z,
8900 u8 *vcu, u16 *vl15buf, u8 *crc_sizes)
8901{
8902 u32 frame;
8903
8904 read_8051_config(dd, VERIFY_CAP_REMOTE_FABRIC, GENERAL_CONFIG, &frame);
8905 *vau = (frame >> VAU_SHIFT) & VAU_MASK;
8906 *z = (frame >> Z_SHIFT) & Z_MASK;
8907 *vcu = (frame >> VCU_SHIFT) & VCU_MASK;
8908 *vl15buf = (frame >> VL15BUF_SHIFT) & VL15BUF_MASK;
8909 *crc_sizes = (frame >> CRC_SIZES_SHIFT) & CRC_SIZES_MASK;
8910}
8911
8912static void read_vc_remote_link_width(struct hfi1_devdata *dd,
8913 u8 *remote_tx_rate,
8914 u16 *link_widths)
8915{
8916 u32 frame;
8917
8918 read_8051_config(dd, VERIFY_CAP_REMOTE_LINK_WIDTH, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008919 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008920 *remote_tx_rate = (frame >> REMOTE_TX_RATE_SHIFT)
8921 & REMOTE_TX_RATE_MASK;
8922 *link_widths = (frame >> LINK_WIDTH_SHIFT) & LINK_WIDTH_MASK;
8923}
8924
8925static void read_local_lni(struct hfi1_devdata *dd, u8 *enable_lane_rx)
8926{
8927 u32 frame;
8928
8929 read_8051_config(dd, LOCAL_LNI_INFO, GENERAL_CONFIG, &frame);
8930 *enable_lane_rx = (frame >> ENABLE_LANE_RX_SHIFT) & ENABLE_LANE_RX_MASK;
8931}
8932
8933static void read_mgmt_allowed(struct hfi1_devdata *dd, u8 *mgmt_allowed)
8934{
8935 u32 frame;
8936
8937 read_8051_config(dd, REMOTE_LNI_INFO, GENERAL_CONFIG, &frame);
8938 *mgmt_allowed = (frame >> MGMT_ALLOWED_SHIFT) & MGMT_ALLOWED_MASK;
8939}
8940
8941static void read_last_local_state(struct hfi1_devdata *dd, u32 *lls)
8942{
8943 read_8051_config(dd, LAST_LOCAL_STATE_COMPLETE, GENERAL_CONFIG, lls);
8944}
8945
8946static void read_last_remote_state(struct hfi1_devdata *dd, u32 *lrs)
8947{
8948 read_8051_config(dd, LAST_REMOTE_STATE_COMPLETE, GENERAL_CONFIG, lrs);
8949}
8950
8951void hfi1_read_link_quality(struct hfi1_devdata *dd, u8 *link_quality)
8952{
8953 u32 frame;
8954 int ret;
8955
8956 *link_quality = 0;
8957 if (dd->pport->host_link_state & HLS_UP) {
8958 ret = read_8051_config(dd, LINK_QUALITY_INFO, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008959 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008960 if (ret == 0)
8961 *link_quality = (frame >> LINK_QUALITY_SHIFT)
8962 & LINK_QUALITY_MASK;
8963 }
8964}
8965
8966static void read_planned_down_reason_code(struct hfi1_devdata *dd, u8 *pdrrc)
8967{
8968 u32 frame;
8969
8970 read_8051_config(dd, LINK_QUALITY_INFO, GENERAL_CONFIG, &frame);
8971 *pdrrc = (frame >> DOWN_REMOTE_REASON_SHIFT) & DOWN_REMOTE_REASON_MASK;
8972}
8973
Dean Luickfeb831d2016-04-14 08:31:36 -07008974static void read_link_down_reason(struct hfi1_devdata *dd, u8 *ldr)
8975{
8976 u32 frame;
8977
8978 read_8051_config(dd, LINK_DOWN_REASON, GENERAL_CONFIG, &frame);
8979 *ldr = (frame & 0xff);
8980}
8981
Mike Marciniszyn77241052015-07-30 15:17:43 -04008982static int read_tx_settings(struct hfi1_devdata *dd,
8983 u8 *enable_lane_tx,
8984 u8 *tx_polarity_inversion,
8985 u8 *rx_polarity_inversion,
8986 u8 *max_rate)
8987{
8988 u32 frame;
8989 int ret;
8990
8991 ret = read_8051_config(dd, TX_SETTINGS, GENERAL_CONFIG, &frame);
8992 *enable_lane_tx = (frame >> ENABLE_LANE_TX_SHIFT)
8993 & ENABLE_LANE_TX_MASK;
8994 *tx_polarity_inversion = (frame >> TX_POLARITY_INVERSION_SHIFT)
8995 & TX_POLARITY_INVERSION_MASK;
8996 *rx_polarity_inversion = (frame >> RX_POLARITY_INVERSION_SHIFT)
8997 & RX_POLARITY_INVERSION_MASK;
8998 *max_rate = (frame >> MAX_RATE_SHIFT) & MAX_RATE_MASK;
8999 return ret;
9000}
9001
9002static int write_tx_settings(struct hfi1_devdata *dd,
9003 u8 enable_lane_tx,
9004 u8 tx_polarity_inversion,
9005 u8 rx_polarity_inversion,
9006 u8 max_rate)
9007{
9008 u32 frame;
9009
9010 /* no need to mask, all variable sizes match field widths */
9011 frame = enable_lane_tx << ENABLE_LANE_TX_SHIFT
9012 | tx_polarity_inversion << TX_POLARITY_INVERSION_SHIFT
9013 | rx_polarity_inversion << RX_POLARITY_INVERSION_SHIFT
9014 | max_rate << MAX_RATE_SHIFT;
9015 return load_8051_config(dd, TX_SETTINGS, GENERAL_CONFIG, frame);
9016}
9017
Mike Marciniszyn77241052015-07-30 15:17:43 -04009018/*
9019 * Read an idle LCB message.
9020 *
9021 * Returns 0 on success, -EINVAL on error
9022 */
9023static int read_idle_message(struct hfi1_devdata *dd, u64 type, u64 *data_out)
9024{
9025 int ret;
9026
Jubin John17fb4f22016-02-14 20:21:52 -08009027 ret = do_8051_command(dd, HCMD_READ_LCB_IDLE_MSG, type, data_out);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009028 if (ret != HCMD_SUCCESS) {
9029 dd_dev_err(dd, "read idle message: type %d, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08009030 (u32)type, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009031 return -EINVAL;
9032 }
9033 dd_dev_info(dd, "%s: read idle message 0x%llx\n", __func__, *data_out);
9034 /* return only the payload as we already know the type */
9035 *data_out >>= IDLE_PAYLOAD_SHIFT;
9036 return 0;
9037}
9038
9039/*
9040 * Read an idle SMA message. To be done in response to a notification from
9041 * the 8051.
9042 *
9043 * Returns 0 on success, -EINVAL on error
9044 */
9045static int read_idle_sma(struct hfi1_devdata *dd, u64 *data)
9046{
Jubin John17fb4f22016-02-14 20:21:52 -08009047 return read_idle_message(dd, (u64)IDLE_SMA << IDLE_MSG_TYPE_SHIFT,
9048 data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009049}
9050
9051/*
9052 * Send an idle LCB message.
9053 *
9054 * Returns 0 on success, -EINVAL on error
9055 */
9056static int send_idle_message(struct hfi1_devdata *dd, u64 data)
9057{
9058 int ret;
9059
9060 dd_dev_info(dd, "%s: sending idle message 0x%llx\n", __func__, data);
9061 ret = do_8051_command(dd, HCMD_SEND_LCB_IDLE_MSG, data, NULL);
9062 if (ret != HCMD_SUCCESS) {
9063 dd_dev_err(dd, "send idle message: data 0x%llx, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08009064 data, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009065 return -EINVAL;
9066 }
9067 return 0;
9068}
9069
9070/*
9071 * Send an idle SMA message.
9072 *
9073 * Returns 0 on success, -EINVAL on error
9074 */
9075int send_idle_sma(struct hfi1_devdata *dd, u64 message)
9076{
9077 u64 data;
9078
Jubin John17fb4f22016-02-14 20:21:52 -08009079 data = ((message & IDLE_PAYLOAD_MASK) << IDLE_PAYLOAD_SHIFT) |
9080 ((u64)IDLE_SMA << IDLE_MSG_TYPE_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009081 return send_idle_message(dd, data);
9082}
9083
9084/*
9085 * Initialize the LCB then do a quick link up. This may or may not be
9086 * in loopback.
9087 *
9088 * return 0 on success, -errno on error
9089 */
9090static int do_quick_linkup(struct hfi1_devdata *dd)
9091{
Mike Marciniszyn77241052015-07-30 15:17:43 -04009092 int ret;
9093
9094 lcb_shutdown(dd, 0);
9095
9096 if (loopback) {
9097 /* LCB_CFG_LOOPBACK.VAL = 2 */
9098 /* LCB_CFG_LANE_WIDTH.VAL = 0 */
9099 write_csr(dd, DC_LCB_CFG_LOOPBACK,
Jubin John17fb4f22016-02-14 20:21:52 -08009100 IB_PACKET_TYPE << DC_LCB_CFG_LOOPBACK_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009101 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0);
9102 }
9103
9104 /* start the LCBs */
9105 /* LCB_CFG_TX_FIFOS_RESET.VAL = 0 */
9106 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
9107
9108 /* simulator only loopback steps */
9109 if (loopback && dd->icode == ICODE_FUNCTIONAL_SIMULATOR) {
9110 /* LCB_CFG_RUN.EN = 1 */
9111 write_csr(dd, DC_LCB_CFG_RUN,
Jubin John17fb4f22016-02-14 20:21:52 -08009112 1ull << DC_LCB_CFG_RUN_EN_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009113
Dean Luickec8a1422017-03-20 17:24:39 -07009114 ret = wait_link_transfer_active(dd, 10);
9115 if (ret)
9116 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009117
9118 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP,
Jubin John17fb4f22016-02-14 20:21:52 -08009119 1ull << DC_LCB_CFG_ALLOW_LINK_UP_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009120 }
9121
9122 if (!loopback) {
9123 /*
9124 * When doing quick linkup and not in loopback, both
9125 * sides must be done with LCB set-up before either
9126 * starts the quick linkup. Put a delay here so that
9127 * both sides can be started and have a chance to be
9128 * done with LCB set up before resuming.
9129 */
9130 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009131 "Pausing for peer to be finished with LCB set up\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009132 msleep(5000);
Jubin John17fb4f22016-02-14 20:21:52 -08009133 dd_dev_err(dd, "Continuing with quick linkup\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009134 }
9135
9136 write_csr(dd, DC_LCB_ERR_EN, 0); /* mask LCB errors */
9137 set_8051_lcb_access(dd);
9138
9139 /*
9140 * State "quick" LinkUp request sets the physical link state to
9141 * LinkUp without a verify capability sequence.
9142 * This state is in simulator v37 and later.
9143 */
9144 ret = set_physical_link_state(dd, PLS_QUICK_LINKUP);
9145 if (ret != HCMD_SUCCESS) {
9146 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009147 "%s: set physical link state to quick LinkUp failed with return %d\n",
9148 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009149
9150 set_host_lcb_access(dd);
9151 write_csr(dd, DC_LCB_ERR_EN, ~0ull); /* watch LCB errors */
9152
9153 if (ret >= 0)
9154 ret = -EINVAL;
9155 return ret;
9156 }
9157
9158 return 0; /* success */
9159}
9160
9161/*
9162 * Set the SerDes to internal loopback mode.
9163 * Returns 0 on success, -errno on error.
9164 */
9165static int set_serdes_loopback_mode(struct hfi1_devdata *dd)
9166{
9167 int ret;
9168
9169 ret = set_physical_link_state(dd, PLS_INTERNAL_SERDES_LOOPBACK);
9170 if (ret == HCMD_SUCCESS)
9171 return 0;
9172 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009173 "Set physical link state to SerDes Loopback failed with return %d\n",
9174 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009175 if (ret >= 0)
9176 ret = -EINVAL;
9177 return ret;
9178}
9179
9180/*
9181 * Do all special steps to set up loopback.
9182 */
9183static int init_loopback(struct hfi1_devdata *dd)
9184{
9185 dd_dev_info(dd, "Entering loopback mode\n");
9186
9187 /* all loopbacks should disable self GUID check */
9188 write_csr(dd, DC_DC8051_CFG_MODE,
Jubin John17fb4f22016-02-14 20:21:52 -08009189 (read_csr(dd, DC_DC8051_CFG_MODE) | DISABLE_SELF_GUID_CHECK));
Mike Marciniszyn77241052015-07-30 15:17:43 -04009190
9191 /*
9192 * The simulator has only one loopback option - LCB. Switch
9193 * to that option, which includes quick link up.
9194 *
9195 * Accept all valid loopback values.
9196 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08009197 if ((dd->icode == ICODE_FUNCTIONAL_SIMULATOR) &&
9198 (loopback == LOOPBACK_SERDES || loopback == LOOPBACK_LCB ||
9199 loopback == LOOPBACK_CABLE)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009200 loopback = LOOPBACK_LCB;
9201 quick_linkup = 1;
9202 return 0;
9203 }
9204
9205 /* handle serdes loopback */
9206 if (loopback == LOOPBACK_SERDES) {
9207 /* internal serdes loopack needs quick linkup on RTL */
9208 if (dd->icode == ICODE_RTL_SILICON)
9209 quick_linkup = 1;
9210 return set_serdes_loopback_mode(dd);
9211 }
9212
9213 /* LCB loopback - handled at poll time */
9214 if (loopback == LOOPBACK_LCB) {
9215 quick_linkup = 1; /* LCB is always quick linkup */
9216
9217 /* not supported in emulation due to emulation RTL changes */
9218 if (dd->icode == ICODE_FPGA_EMULATION) {
9219 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009220 "LCB loopback not supported in emulation\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009221 return -EINVAL;
9222 }
9223 return 0;
9224 }
9225
9226 /* external cable loopback requires no extra steps */
9227 if (loopback == LOOPBACK_CABLE)
9228 return 0;
9229
9230 dd_dev_err(dd, "Invalid loopback mode %d\n", loopback);
9231 return -EINVAL;
9232}
9233
9234/*
9235 * Translate from the OPA_LINK_WIDTH handed to us by the FM to bits
9236 * used in the Verify Capability link width attribute.
9237 */
9238static u16 opa_to_vc_link_widths(u16 opa_widths)
9239{
9240 int i;
9241 u16 result = 0;
9242
9243 static const struct link_bits {
9244 u16 from;
9245 u16 to;
9246 } opa_link_xlate[] = {
Jubin John8638b772016-02-14 20:19:24 -08009247 { OPA_LINK_WIDTH_1X, 1 << (1 - 1) },
9248 { OPA_LINK_WIDTH_2X, 1 << (2 - 1) },
9249 { OPA_LINK_WIDTH_3X, 1 << (3 - 1) },
9250 { OPA_LINK_WIDTH_4X, 1 << (4 - 1) },
Mike Marciniszyn77241052015-07-30 15:17:43 -04009251 };
9252
9253 for (i = 0; i < ARRAY_SIZE(opa_link_xlate); i++) {
9254 if (opa_widths & opa_link_xlate[i].from)
9255 result |= opa_link_xlate[i].to;
9256 }
9257 return result;
9258}
9259
9260/*
9261 * Set link attributes before moving to polling.
9262 */
9263static int set_local_link_attributes(struct hfi1_pportdata *ppd)
9264{
9265 struct hfi1_devdata *dd = ppd->dd;
9266 u8 enable_lane_tx;
9267 u8 tx_polarity_inversion;
9268 u8 rx_polarity_inversion;
9269 int ret;
9270
9271 /* reset our fabric serdes to clear any lingering problems */
9272 fabric_serdes_reset(dd);
9273
9274 /* set the local tx rate - need to read-modify-write */
9275 ret = read_tx_settings(dd, &enable_lane_tx, &tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08009276 &rx_polarity_inversion, &ppd->local_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009277 if (ret)
9278 goto set_local_link_attributes_fail;
9279
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07009280 if (dd->dc8051_ver < dc8051_ver(0, 20, 0)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009281 /* set the tx rate to the fastest enabled */
9282 if (ppd->link_speed_enabled & OPA_LINK_SPEED_25G)
9283 ppd->local_tx_rate = 1;
9284 else
9285 ppd->local_tx_rate = 0;
9286 } else {
9287 /* set the tx rate to all enabled */
9288 ppd->local_tx_rate = 0;
9289 if (ppd->link_speed_enabled & OPA_LINK_SPEED_25G)
9290 ppd->local_tx_rate |= 2;
9291 if (ppd->link_speed_enabled & OPA_LINK_SPEED_12_5G)
9292 ppd->local_tx_rate |= 1;
9293 }
Easwar Hariharanfebffe22015-10-26 10:28:36 -04009294
9295 enable_lane_tx = 0xF; /* enable all four lanes */
Mike Marciniszyn77241052015-07-30 15:17:43 -04009296 ret = write_tx_settings(dd, enable_lane_tx, tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08009297 rx_polarity_inversion, ppd->local_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009298 if (ret != HCMD_SUCCESS)
9299 goto set_local_link_attributes_fail;
9300
9301 /*
9302 * DC supports continuous updates.
9303 */
Jubin John17fb4f22016-02-14 20:21:52 -08009304 ret = write_vc_local_phy(dd,
9305 0 /* no power management */,
9306 1 /* continuous updates */);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009307 if (ret != HCMD_SUCCESS)
9308 goto set_local_link_attributes_fail;
9309
9310 /* z=1 in the next call: AU of 0 is not supported by the hardware */
9311 ret = write_vc_local_fabric(dd, dd->vau, 1, dd->vcu, dd->vl15_init,
9312 ppd->port_crc_mode_enabled);
9313 if (ret != HCMD_SUCCESS)
9314 goto set_local_link_attributes_fail;
9315
9316 ret = write_vc_local_link_width(dd, 0, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08009317 opa_to_vc_link_widths(
9318 ppd->link_width_enabled));
Mike Marciniszyn77241052015-07-30 15:17:43 -04009319 if (ret != HCMD_SUCCESS)
9320 goto set_local_link_attributes_fail;
9321
9322 /* let peer know who we are */
9323 ret = write_local_device_id(dd, dd->pcidev->device, dd->minrev);
9324 if (ret == HCMD_SUCCESS)
9325 return 0;
9326
9327set_local_link_attributes_fail:
9328 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009329 "Failed to set local link attributes, return 0x%x\n",
9330 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009331 return ret;
9332}
9333
9334/*
Easwar Hariharan623bba22016-04-12 11:25:57 -07009335 * Call this to start the link.
9336 * Do not do anything if the link is disabled.
9337 * Returns 0 if link is disabled, moved to polling, or the driver is not ready.
Mike Marciniszyn77241052015-07-30 15:17:43 -04009338 */
9339int start_link(struct hfi1_pportdata *ppd)
9340{
Dean Luick0db9dec2016-09-06 04:35:20 -07009341 /*
9342 * Tune the SerDes to a ballpark setting for optimal signal and bit
9343 * error rate. Needs to be done before starting the link.
9344 */
9345 tune_serdes(ppd);
9346
Mike Marciniszyn77241052015-07-30 15:17:43 -04009347 if (!ppd->driver_link_ready) {
9348 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009349 "%s: stopping link start because driver is not ready\n",
9350 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009351 return 0;
9352 }
9353
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07009354 /*
9355 * FULL_MGMT_P_KEY is cleared from the pkey table, so that the
9356 * pkey table can be configured properly if the HFI unit is connected
9357 * to switch port with MgmtAllowed=NO
9358 */
9359 clear_full_mgmt_pkey(ppd);
9360
Easwar Hariharan623bba22016-04-12 11:25:57 -07009361 return set_link_state(ppd, HLS_DN_POLL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009362}
9363
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009364static void wait_for_qsfp_init(struct hfi1_pportdata *ppd)
9365{
9366 struct hfi1_devdata *dd = ppd->dd;
9367 u64 mask;
9368 unsigned long timeout;
9369
9370 /*
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009371 * Some QSFP cables have a quirk that asserts the IntN line as a side
9372 * effect of power up on plug-in. We ignore this false positive
9373 * interrupt until the module has finished powering up by waiting for
9374 * a minimum timeout of the module inrush initialization time of
9375 * 500 ms (SFF 8679 Table 5-6) to ensure the voltage rails in the
9376 * module have stabilized.
9377 */
9378 msleep(500);
9379
9380 /*
9381 * Check for QSFP interrupt for t_init (SFF 8679 Table 8-1)
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009382 */
9383 timeout = jiffies + msecs_to_jiffies(2000);
9384 while (1) {
9385 mask = read_csr(dd, dd->hfi1_id ?
9386 ASIC_QSFP2_IN : ASIC_QSFP1_IN);
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009387 if (!(mask & QSFP_HFI0_INT_N))
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009388 break;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009389 if (time_after(jiffies, timeout)) {
9390 dd_dev_info(dd, "%s: No IntN detected, reset complete\n",
9391 __func__);
9392 break;
9393 }
9394 udelay(2);
9395 }
9396}
9397
9398static void set_qsfp_int_n(struct hfi1_pportdata *ppd, u8 enable)
9399{
9400 struct hfi1_devdata *dd = ppd->dd;
9401 u64 mask;
9402
9403 mask = read_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK);
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009404 if (enable) {
9405 /*
9406 * Clear the status register to avoid an immediate interrupt
9407 * when we re-enable the IntN pin
9408 */
9409 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_CLEAR : ASIC_QSFP1_CLEAR,
9410 QSFP_HFI0_INT_N);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009411 mask |= (u64)QSFP_HFI0_INT_N;
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009412 } else {
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009413 mask &= ~(u64)QSFP_HFI0_INT_N;
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009414 }
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009415 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK, mask);
9416}
9417
Sebastian Sanchez30e10522017-09-26 06:06:03 -07009418int reset_qsfp(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009419{
9420 struct hfi1_devdata *dd = ppd->dd;
9421 u64 mask, qsfp_mask;
9422
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009423 /* Disable INT_N from triggering QSFP interrupts */
9424 set_qsfp_int_n(ppd, 0);
9425
9426 /* Reset the QSFP */
Mike Marciniszyn77241052015-07-30 15:17:43 -04009427 mask = (u64)QSFP_HFI0_RESET_N;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009428
9429 qsfp_mask = read_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009430 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009431 qsfp_mask &= ~mask;
9432 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009433 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT, qsfp_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009434
9435 udelay(10);
9436
9437 qsfp_mask |= mask;
9438 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009439 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT, qsfp_mask);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009440
9441 wait_for_qsfp_init(ppd);
9442
9443 /*
9444 * Allow INT_N to trigger the QSFP interrupt to watch
9445 * for alarms and warnings
9446 */
9447 set_qsfp_int_n(ppd, 1);
Sebastian Sanchez30e10522017-09-26 06:06:03 -07009448
9449 /*
9450 * After the reset, AOC transmitters are enabled by default. They need
9451 * to be turned off to complete the QSFP setup before they can be
9452 * enabled again.
9453 */
9454 return set_qsfp_tx(ppd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009455}
9456
9457static int handle_qsfp_error_conditions(struct hfi1_pportdata *ppd,
9458 u8 *qsfp_interrupt_status)
9459{
9460 struct hfi1_devdata *dd = ppd->dd;
9461
9462 if ((qsfp_interrupt_status[0] & QSFP_HIGH_TEMP_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009463 (qsfp_interrupt_status[0] & QSFP_HIGH_TEMP_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009464 dd_dev_err(dd, "%s: QSFP cable temperature too high\n",
9465 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009466
9467 if ((qsfp_interrupt_status[0] & QSFP_LOW_TEMP_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009468 (qsfp_interrupt_status[0] & QSFP_LOW_TEMP_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009469 dd_dev_err(dd, "%s: QSFP cable temperature too low\n",
9470 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009471
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07009472 /*
9473 * The remaining alarms/warnings don't matter if the link is down.
9474 */
9475 if (ppd->host_link_state & HLS_DOWN)
9476 return 0;
9477
Mike Marciniszyn77241052015-07-30 15:17:43 -04009478 if ((qsfp_interrupt_status[1] & QSFP_HIGH_VCC_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009479 (qsfp_interrupt_status[1] & QSFP_HIGH_VCC_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009480 dd_dev_err(dd, "%s: QSFP supply voltage too high\n",
9481 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009482
9483 if ((qsfp_interrupt_status[1] & QSFP_LOW_VCC_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009484 (qsfp_interrupt_status[1] & QSFP_LOW_VCC_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009485 dd_dev_err(dd, "%s: QSFP supply voltage too low\n",
9486 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009487
9488 /* Byte 2 is vendor specific */
9489
9490 if ((qsfp_interrupt_status[3] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009491 (qsfp_interrupt_status[3] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009492 dd_dev_err(dd, "%s: Cable RX channel 1/2 power too high\n",
9493 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009494
9495 if ((qsfp_interrupt_status[3] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009496 (qsfp_interrupt_status[3] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009497 dd_dev_err(dd, "%s: Cable RX channel 1/2 power too low\n",
9498 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009499
9500 if ((qsfp_interrupt_status[4] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009501 (qsfp_interrupt_status[4] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009502 dd_dev_err(dd, "%s: Cable RX channel 3/4 power too high\n",
9503 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009504
9505 if ((qsfp_interrupt_status[4] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009506 (qsfp_interrupt_status[4] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009507 dd_dev_err(dd, "%s: Cable RX channel 3/4 power too low\n",
9508 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009509
9510 if ((qsfp_interrupt_status[5] & QSFP_HIGH_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009511 (qsfp_interrupt_status[5] & QSFP_HIGH_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009512 dd_dev_err(dd, "%s: Cable TX channel 1/2 bias too high\n",
9513 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009514
9515 if ((qsfp_interrupt_status[5] & QSFP_LOW_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009516 (qsfp_interrupt_status[5] & QSFP_LOW_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009517 dd_dev_err(dd, "%s: Cable TX channel 1/2 bias too low\n",
9518 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009519
9520 if ((qsfp_interrupt_status[6] & QSFP_HIGH_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009521 (qsfp_interrupt_status[6] & QSFP_HIGH_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009522 dd_dev_err(dd, "%s: Cable TX channel 3/4 bias too high\n",
9523 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009524
9525 if ((qsfp_interrupt_status[6] & QSFP_LOW_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009526 (qsfp_interrupt_status[6] & QSFP_LOW_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009527 dd_dev_err(dd, "%s: Cable TX channel 3/4 bias too low\n",
9528 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009529
9530 if ((qsfp_interrupt_status[7] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009531 (qsfp_interrupt_status[7] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009532 dd_dev_err(dd, "%s: Cable TX channel 1/2 power too high\n",
9533 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009534
9535 if ((qsfp_interrupt_status[7] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009536 (qsfp_interrupt_status[7] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009537 dd_dev_err(dd, "%s: Cable TX channel 1/2 power too low\n",
9538 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009539
9540 if ((qsfp_interrupt_status[8] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009541 (qsfp_interrupt_status[8] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009542 dd_dev_err(dd, "%s: Cable TX channel 3/4 power too high\n",
9543 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009544
9545 if ((qsfp_interrupt_status[8] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009546 (qsfp_interrupt_status[8] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009547 dd_dev_err(dd, "%s: Cable TX channel 3/4 power too low\n",
9548 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009549
9550 /* Bytes 9-10 and 11-12 are reserved */
9551 /* Bytes 13-15 are vendor specific */
9552
9553 return 0;
9554}
9555
Easwar Hariharan623bba22016-04-12 11:25:57 -07009556/* This routine will only be scheduled if the QSFP module present is asserted */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009557void qsfp_event(struct work_struct *work)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009558{
9559 struct qsfp_data *qd;
9560 struct hfi1_pportdata *ppd;
9561 struct hfi1_devdata *dd;
9562
9563 qd = container_of(work, struct qsfp_data, qsfp_work);
9564 ppd = qd->ppd;
9565 dd = ppd->dd;
9566
9567 /* Sanity check */
9568 if (!qsfp_mod_present(ppd))
9569 return;
9570
Jan Sokolowski96603ed2017-07-29 08:43:26 -07009571 if (ppd->host_link_state == HLS_DN_DISABLE) {
9572 dd_dev_info(ppd->dd,
9573 "%s: stopping link start because link is disabled\n",
9574 __func__);
9575 return;
9576 }
9577
Mike Marciniszyn77241052015-07-30 15:17:43 -04009578 /*
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07009579 * Turn DC back on after cable has been re-inserted. Up until
9580 * now, the DC has been in reset to save power.
Mike Marciniszyn77241052015-07-30 15:17:43 -04009581 */
9582 dc_start(dd);
9583
9584 if (qd->cache_refresh_required) {
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009585 set_qsfp_int_n(ppd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009586
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009587 wait_for_qsfp_init(ppd);
9588
9589 /*
9590 * Allow INT_N to trigger the QSFP interrupt to watch
9591 * for alarms and warnings
Mike Marciniszyn77241052015-07-30 15:17:43 -04009592 */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009593 set_qsfp_int_n(ppd, 1);
9594
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009595 start_link(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009596 }
9597
9598 if (qd->check_interrupt_flags) {
9599 u8 qsfp_interrupt_status[16] = {0,};
9600
Dean Luick765a6fa2016-03-05 08:50:06 -08009601 if (one_qsfp_read(ppd, dd->hfi1_id, 6,
9602 &qsfp_interrupt_status[0], 16) != 16) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009603 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009604 "%s: Failed to read status of QSFP module\n",
9605 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009606 } else {
9607 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009608
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009609 handle_qsfp_error_conditions(
9610 ppd, qsfp_interrupt_status);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009611 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
9612 ppd->qsfp_info.check_interrupt_flags = 0;
9613 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08009614 flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009615 }
9616 }
9617}
9618
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009619static void init_qsfp_int(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009620{
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009621 struct hfi1_pportdata *ppd = dd->pport;
9622 u64 qsfp_mask, cce_int_mask;
9623 const int qsfp1_int_smask = QSFP1_INT % 64;
9624 const int qsfp2_int_smask = QSFP2_INT % 64;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009625
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009626 /*
9627 * disable QSFP1 interrupts for HFI1, QSFP2 interrupts for HFI0
9628 * Qsfp1Int and Qsfp2Int are adjacent bits in the same CSR,
9629 * therefore just one of QSFP1_INT/QSFP2_INT can be used to find
9630 * the index of the appropriate CSR in the CCEIntMask CSR array
9631 */
9632 cce_int_mask = read_csr(dd, CCE_INT_MASK +
9633 (8 * (QSFP1_INT / 64)));
9634 if (dd->hfi1_id) {
9635 cce_int_mask &= ~((u64)1 << qsfp1_int_smask);
9636 write_csr(dd, CCE_INT_MASK + (8 * (QSFP1_INT / 64)),
9637 cce_int_mask);
9638 } else {
9639 cce_int_mask &= ~((u64)1 << qsfp2_int_smask);
9640 write_csr(dd, CCE_INT_MASK + (8 * (QSFP2_INT / 64)),
9641 cce_int_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009642 }
9643
Mike Marciniszyn77241052015-07-30 15:17:43 -04009644 qsfp_mask = (u64)(QSFP_HFI0_INT_N | QSFP_HFI0_MODPRST_N);
9645 /* Clear current status to avoid spurious interrupts */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009646 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_CLEAR : ASIC_QSFP1_CLEAR,
9647 qsfp_mask);
9648 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK,
9649 qsfp_mask);
9650
9651 set_qsfp_int_n(ppd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009652
9653 /* Handle active low nature of INT_N and MODPRST_N pins */
9654 if (qsfp_mod_present(ppd))
9655 qsfp_mask &= ~(u64)QSFP_HFI0_MODPRST_N;
9656 write_csr(dd,
9657 dd->hfi1_id ? ASIC_QSFP2_INVERT : ASIC_QSFP1_INVERT,
9658 qsfp_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009659}
9660
Dean Luickbbdeb332015-12-01 15:38:15 -05009661/*
9662 * Do a one-time initialize of the LCB block.
9663 */
9664static void init_lcb(struct hfi1_devdata *dd)
9665{
Dean Luicka59329d2016-02-03 14:32:31 -08009666 /* simulator does not correctly handle LCB cclk loopback, skip */
9667 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR)
9668 return;
9669
Dean Luickbbdeb332015-12-01 15:38:15 -05009670 /* the DC has been reset earlier in the driver load */
9671
9672 /* set LCB for cclk loopback on the port */
9673 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0x01);
9674 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0x00);
9675 write_csr(dd, DC_LCB_CFG_REINIT_AS_SLAVE, 0x00);
9676 write_csr(dd, DC_LCB_CFG_CNT_FOR_SKIP_STALL, 0x110);
9677 write_csr(dd, DC_LCB_CFG_CLK_CNTR, 0x08);
9678 write_csr(dd, DC_LCB_CFG_LOOPBACK, 0x02);
9679 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0x00);
9680}
9681
Dean Luick673b9752016-08-31 07:24:33 -07009682/*
9683 * Perform a test read on the QSFP. Return 0 on success, -ERRNO
9684 * on error.
9685 */
9686static int test_qsfp_read(struct hfi1_pportdata *ppd)
9687{
9688 int ret;
9689 u8 status;
9690
Easwar Hariharanfb897ad2017-03-20 17:25:42 -07009691 /*
9692 * Report success if not a QSFP or, if it is a QSFP, but the cable is
9693 * not present
9694 */
9695 if (ppd->port_type != PORT_TYPE_QSFP || !qsfp_mod_present(ppd))
Dean Luick673b9752016-08-31 07:24:33 -07009696 return 0;
9697
9698 /* read byte 2, the status byte */
9699 ret = one_qsfp_read(ppd, ppd->dd->hfi1_id, 2, &status, 1);
9700 if (ret < 0)
9701 return ret;
9702 if (ret != 1)
9703 return -EIO;
9704
9705 return 0; /* success */
9706}
9707
9708/*
9709 * Values for QSFP retry.
9710 *
9711 * Give up after 10s (20 x 500ms). The overall timeout was empirically
9712 * arrived at from experience on a large cluster.
9713 */
9714#define MAX_QSFP_RETRIES 20
9715#define QSFP_RETRY_WAIT 500 /* msec */
9716
9717/*
9718 * Try a QSFP read. If it fails, schedule a retry for later.
9719 * Called on first link activation after driver load.
9720 */
9721static void try_start_link(struct hfi1_pportdata *ppd)
9722{
9723 if (test_qsfp_read(ppd)) {
9724 /* read failed */
9725 if (ppd->qsfp_retry_count >= MAX_QSFP_RETRIES) {
9726 dd_dev_err(ppd->dd, "QSFP not responding, giving up\n");
9727 return;
9728 }
9729 dd_dev_info(ppd->dd,
9730 "QSFP not responding, waiting and retrying %d\n",
9731 (int)ppd->qsfp_retry_count);
9732 ppd->qsfp_retry_count++;
Sebastian Sanchez71d47002017-07-29 08:43:49 -07009733 queue_delayed_work(ppd->link_wq, &ppd->start_link_work,
Dean Luick673b9752016-08-31 07:24:33 -07009734 msecs_to_jiffies(QSFP_RETRY_WAIT));
9735 return;
9736 }
9737 ppd->qsfp_retry_count = 0;
9738
Dean Luick673b9752016-08-31 07:24:33 -07009739 start_link(ppd);
9740}
9741
9742/*
9743 * Workqueue function to start the link after a delay.
9744 */
9745void handle_start_link(struct work_struct *work)
9746{
9747 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
9748 start_link_work.work);
9749 try_start_link(ppd);
9750}
9751
Mike Marciniszyn77241052015-07-30 15:17:43 -04009752int bringup_serdes(struct hfi1_pportdata *ppd)
9753{
9754 struct hfi1_devdata *dd = ppd->dd;
9755 u64 guid;
9756 int ret;
9757
9758 if (HFI1_CAP_IS_KSET(EXTENDED_PSN))
9759 add_rcvctrl(dd, RCV_CTRL_RCV_EXTENDED_PSN_ENABLE_SMASK);
9760
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07009761 guid = ppd->guids[HFI1_PORT_GUID_INDEX];
Mike Marciniszyn77241052015-07-30 15:17:43 -04009762 if (!guid) {
9763 if (dd->base_guid)
9764 guid = dd->base_guid + ppd->port - 1;
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07009765 ppd->guids[HFI1_PORT_GUID_INDEX] = guid;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009766 }
9767
Mike Marciniszyn77241052015-07-30 15:17:43 -04009768 /* Set linkinit_reason on power up per OPA spec */
9769 ppd->linkinit_reason = OPA_LINKINIT_REASON_LINKUP;
9770
Dean Luickbbdeb332015-12-01 15:38:15 -05009771 /* one-time init of the LCB */
9772 init_lcb(dd);
9773
Mike Marciniszyn77241052015-07-30 15:17:43 -04009774 if (loopback) {
9775 ret = init_loopback(dd);
9776 if (ret < 0)
9777 return ret;
9778 }
9779
Easwar Hariharan9775a992016-05-12 10:22:39 -07009780 get_port_type(ppd);
9781 if (ppd->port_type == PORT_TYPE_QSFP) {
9782 set_qsfp_int_n(ppd, 0);
9783 wait_for_qsfp_init(ppd);
9784 set_qsfp_int_n(ppd, 1);
9785 }
9786
Dean Luick673b9752016-08-31 07:24:33 -07009787 try_start_link(ppd);
9788 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009789}
9790
9791void hfi1_quiet_serdes(struct hfi1_pportdata *ppd)
9792{
9793 struct hfi1_devdata *dd = ppd->dd;
9794
9795 /*
9796 * Shut down the link and keep it down. First turn off that the
9797 * driver wants to allow the link to be up (driver_link_ready).
9798 * Then make sure the link is not automatically restarted
9799 * (link_enabled). Cancel any pending restart. And finally
9800 * go offline.
9801 */
9802 ppd->driver_link_ready = 0;
9803 ppd->link_enabled = 0;
9804
Dean Luick673b9752016-08-31 07:24:33 -07009805 ppd->qsfp_retry_count = MAX_QSFP_RETRIES; /* prevent more retries */
9806 flush_delayed_work(&ppd->start_link_work);
9807 cancel_delayed_work_sync(&ppd->start_link_work);
9808
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009809 ppd->offline_disabled_reason =
9810 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_SMA_DISABLED);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009811 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_SMA_DISABLED, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08009812 OPA_LINKDOWN_REASON_SMA_DISABLED);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009813 set_link_state(ppd, HLS_DN_OFFLINE);
9814
9815 /* disable the port */
9816 clear_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
9817}
9818
9819static inline int init_cpu_counters(struct hfi1_devdata *dd)
9820{
9821 struct hfi1_pportdata *ppd;
9822 int i;
9823
9824 ppd = (struct hfi1_pportdata *)(dd + 1);
9825 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08009826 ppd->ibport_data.rvp.rc_acks = NULL;
9827 ppd->ibport_data.rvp.rc_qacks = NULL;
9828 ppd->ibport_data.rvp.rc_acks = alloc_percpu(u64);
9829 ppd->ibport_data.rvp.rc_qacks = alloc_percpu(u64);
9830 ppd->ibport_data.rvp.rc_delayed_comp = alloc_percpu(u64);
9831 if (!ppd->ibport_data.rvp.rc_acks ||
9832 !ppd->ibport_data.rvp.rc_delayed_comp ||
9833 !ppd->ibport_data.rvp.rc_qacks)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009834 return -ENOMEM;
9835 }
9836
9837 return 0;
9838}
9839
Mike Marciniszyn77241052015-07-30 15:17:43 -04009840/*
9841 * index is the index into the receive array
9842 */
9843void hfi1_put_tid(struct hfi1_devdata *dd, u32 index,
9844 u32 type, unsigned long pa, u16 order)
9845{
9846 u64 reg;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009847
9848 if (!(dd->flags & HFI1_PRESENT))
9849 goto done;
9850
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009851 if (type == PT_INVALID || type == PT_INVALID_FLUSH) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009852 pa = 0;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009853 order = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009854 } else if (type > PT_INVALID) {
9855 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009856 "unexpected receive array type %u for index %u, not handled\n",
9857 type, index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009858 goto done;
9859 }
Mike Marciniszyn8cb10212017-06-09 15:59:59 -07009860 trace_hfi1_put_tid(dd, index, type, pa, order);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009861
9862#define RT_ADDR_SHIFT 12 /* 4KB kernel address boundary */
9863 reg = RCV_ARRAY_RT_WRITE_ENABLE_SMASK
9864 | (u64)order << RCV_ARRAY_RT_BUF_SIZE_SHIFT
9865 | ((pa >> RT_ADDR_SHIFT) & RCV_ARRAY_RT_ADDR_MASK)
9866 << RCV_ARRAY_RT_ADDR_SHIFT;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009867 trace_hfi1_write_rcvarray(dd->rcvarray_wc + (index * 8), reg);
9868 writeq(reg, dd->rcvarray_wc + (index * 8));
Mike Marciniszyn77241052015-07-30 15:17:43 -04009869
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009870 if (type == PT_EAGER || type == PT_INVALID_FLUSH || (index & 3) == 3)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009871 /*
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009872 * Eager entries are written and flushed
9873 *
9874 * Expected entries are flushed every 4 writes
Mike Marciniszyn77241052015-07-30 15:17:43 -04009875 */
9876 flush_wc();
9877done:
9878 return;
9879}
9880
9881void hfi1_clear_tids(struct hfi1_ctxtdata *rcd)
9882{
9883 struct hfi1_devdata *dd = rcd->dd;
9884 u32 i;
9885
9886 /* this could be optimized */
9887 for (i = rcd->eager_base; i < rcd->eager_base +
9888 rcd->egrbufs.alloced; i++)
9889 hfi1_put_tid(dd, i, PT_INVALID, 0, 0);
9890
9891 for (i = rcd->expected_base;
9892 i < rcd->expected_base + rcd->expected_count; i++)
9893 hfi1_put_tid(dd, i, PT_INVALID, 0, 0);
9894}
9895
Mike Marciniszyn77241052015-07-30 15:17:43 -04009896static const char * const ib_cfg_name_strings[] = {
9897 "HFI1_IB_CFG_LIDLMC",
9898 "HFI1_IB_CFG_LWID_DG_ENB",
9899 "HFI1_IB_CFG_LWID_ENB",
9900 "HFI1_IB_CFG_LWID",
9901 "HFI1_IB_CFG_SPD_ENB",
9902 "HFI1_IB_CFG_SPD",
9903 "HFI1_IB_CFG_RXPOL_ENB",
9904 "HFI1_IB_CFG_LREV_ENB",
9905 "HFI1_IB_CFG_LINKLATENCY",
9906 "HFI1_IB_CFG_HRTBT",
9907 "HFI1_IB_CFG_OP_VLS",
9908 "HFI1_IB_CFG_VL_HIGH_CAP",
9909 "HFI1_IB_CFG_VL_LOW_CAP",
9910 "HFI1_IB_CFG_OVERRUN_THRESH",
9911 "HFI1_IB_CFG_PHYERR_THRESH",
9912 "HFI1_IB_CFG_LINKDEFAULT",
9913 "HFI1_IB_CFG_PKEYS",
9914 "HFI1_IB_CFG_MTU",
9915 "HFI1_IB_CFG_LSTATE",
9916 "HFI1_IB_CFG_VL_HIGH_LIMIT",
9917 "HFI1_IB_CFG_PMA_TICKS",
9918 "HFI1_IB_CFG_PORT"
9919};
9920
9921static const char *ib_cfg_name(int which)
9922{
9923 if (which < 0 || which >= ARRAY_SIZE(ib_cfg_name_strings))
9924 return "invalid";
9925 return ib_cfg_name_strings[which];
9926}
9927
9928int hfi1_get_ib_cfg(struct hfi1_pportdata *ppd, int which)
9929{
9930 struct hfi1_devdata *dd = ppd->dd;
9931 int val = 0;
9932
9933 switch (which) {
9934 case HFI1_IB_CFG_LWID_ENB: /* allowed Link-width */
9935 val = ppd->link_width_enabled;
9936 break;
9937 case HFI1_IB_CFG_LWID: /* currently active Link-width */
9938 val = ppd->link_width_active;
9939 break;
9940 case HFI1_IB_CFG_SPD_ENB: /* allowed Link speeds */
9941 val = ppd->link_speed_enabled;
9942 break;
9943 case HFI1_IB_CFG_SPD: /* current Link speed */
9944 val = ppd->link_speed_active;
9945 break;
9946
9947 case HFI1_IB_CFG_RXPOL_ENB: /* Auto-RX-polarity enable */
9948 case HFI1_IB_CFG_LREV_ENB: /* Auto-Lane-reversal enable */
9949 case HFI1_IB_CFG_LINKLATENCY:
9950 goto unimplemented;
9951
9952 case HFI1_IB_CFG_OP_VLS:
9953 val = ppd->vls_operational;
9954 break;
9955 case HFI1_IB_CFG_VL_HIGH_CAP: /* VL arb high priority table size */
9956 val = VL_ARB_HIGH_PRIO_TABLE_SIZE;
9957 break;
9958 case HFI1_IB_CFG_VL_LOW_CAP: /* VL arb low priority table size */
9959 val = VL_ARB_LOW_PRIO_TABLE_SIZE;
9960 break;
9961 case HFI1_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
9962 val = ppd->overrun_threshold;
9963 break;
9964 case HFI1_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
9965 val = ppd->phy_error_threshold;
9966 break;
9967 case HFI1_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
9968 val = dd->link_default;
9969 break;
9970
9971 case HFI1_IB_CFG_HRTBT: /* Heartbeat off/enable/auto */
9972 case HFI1_IB_CFG_PMA_TICKS:
9973 default:
9974unimplemented:
9975 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
9976 dd_dev_info(
9977 dd,
9978 "%s: which %s: not implemented\n",
9979 __func__,
9980 ib_cfg_name(which));
9981 break;
9982 }
9983
9984 return val;
9985}
9986
9987/*
9988 * The largest MAD packet size.
9989 */
9990#define MAX_MAD_PACKET 2048
9991
9992/*
9993 * Return the maximum header bytes that can go on the _wire_
9994 * for this device. This count includes the ICRC which is
9995 * not part of the packet held in memory but it is appended
9996 * by the HW.
9997 * This is dependent on the device's receive header entry size.
9998 * HFI allows this to be set per-receive context, but the
9999 * driver presently enforces a global value.
10000 */
10001u32 lrh_max_header_bytes(struct hfi1_devdata *dd)
10002{
10003 /*
10004 * The maximum non-payload (MTU) bytes in LRH.PktLen are
10005 * the Receive Header Entry Size minus the PBC (or RHF) size
10006 * plus one DW for the ICRC appended by HW.
10007 *
10008 * dd->rcd[0].rcvhdrqentsize is in DW.
10009 * We use rcd[0] as all context will have the same value. Also,
10010 * the first kernel context would have been allocated by now so
10011 * we are guaranteed a valid value.
10012 */
10013 return (dd->rcd[0]->rcvhdrqentsize - 2/*PBC/RHF*/ + 1/*ICRC*/) << 2;
10014}
10015
10016/*
10017 * Set Send Length
10018 * @ppd - per port data
10019 *
10020 * Set the MTU by limiting how many DWs may be sent. The SendLenCheck*
10021 * registers compare against LRH.PktLen, so use the max bytes included
10022 * in the LRH.
10023 *
10024 * This routine changes all VL values except VL15, which it maintains at
10025 * the same value.
10026 */
10027static void set_send_length(struct hfi1_pportdata *ppd)
10028{
10029 struct hfi1_devdata *dd = ppd->dd;
Harish Chegondi6cc6ad22015-12-01 15:38:24 -050010030 u32 max_hb = lrh_max_header_bytes(dd), dcmtu;
10031 u32 maxvlmtu = dd->vld[15].mtu;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010032 u64 len1 = 0, len2 = (((dd->vld[15].mtu + max_hb) >> 2)
10033 & SEND_LEN_CHECK1_LEN_VL15_MASK) <<
10034 SEND_LEN_CHECK1_LEN_VL15_SHIFT;
Jubin Johnb4ba6632016-06-09 07:51:08 -070010035 int i, j;
Jianxin Xiong44306f12016-04-12 11:30:28 -070010036 u32 thres;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010037
10038 for (i = 0; i < ppd->vls_supported; i++) {
10039 if (dd->vld[i].mtu > maxvlmtu)
10040 maxvlmtu = dd->vld[i].mtu;
10041 if (i <= 3)
10042 len1 |= (((dd->vld[i].mtu + max_hb) >> 2)
10043 & SEND_LEN_CHECK0_LEN_VL0_MASK) <<
10044 ((i % 4) * SEND_LEN_CHECK0_LEN_VL1_SHIFT);
10045 else
10046 len2 |= (((dd->vld[i].mtu + max_hb) >> 2)
10047 & SEND_LEN_CHECK1_LEN_VL4_MASK) <<
10048 ((i % 4) * SEND_LEN_CHECK1_LEN_VL5_SHIFT);
10049 }
10050 write_csr(dd, SEND_LEN_CHECK0, len1);
10051 write_csr(dd, SEND_LEN_CHECK1, len2);
10052 /* adjust kernel credit return thresholds based on new MTUs */
10053 /* all kernel receive contexts have the same hdrqentsize */
10054 for (i = 0; i < ppd->vls_supported; i++) {
Jianxin Xiong44306f12016-04-12 11:30:28 -070010055 thres = min(sc_percent_to_threshold(dd->vld[i].sc, 50),
10056 sc_mtu_to_threshold(dd->vld[i].sc,
10057 dd->vld[i].mtu,
Jubin John17fb4f22016-02-14 20:21:52 -080010058 dd->rcd[0]->rcvhdrqentsize));
Jubin Johnb4ba6632016-06-09 07:51:08 -070010059 for (j = 0; j < INIT_SC_PER_VL; j++)
10060 sc_set_cr_threshold(
10061 pio_select_send_context_vl(dd, j, i),
10062 thres);
Jianxin Xiong44306f12016-04-12 11:30:28 -070010063 }
10064 thres = min(sc_percent_to_threshold(dd->vld[15].sc, 50),
10065 sc_mtu_to_threshold(dd->vld[15].sc,
10066 dd->vld[15].mtu,
10067 dd->rcd[0]->rcvhdrqentsize));
10068 sc_set_cr_threshold(dd->vld[15].sc, thres);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010069
10070 /* Adjust maximum MTU for the port in DC */
10071 dcmtu = maxvlmtu == 10240 ? DCC_CFG_PORT_MTU_CAP_10240 :
10072 (ilog2(maxvlmtu >> 8) + 1);
10073 len1 = read_csr(ppd->dd, DCC_CFG_PORT_CONFIG);
10074 len1 &= ~DCC_CFG_PORT_CONFIG_MTU_CAP_SMASK;
10075 len1 |= ((u64)dcmtu & DCC_CFG_PORT_CONFIG_MTU_CAP_MASK) <<
10076 DCC_CFG_PORT_CONFIG_MTU_CAP_SHIFT;
10077 write_csr(ppd->dd, DCC_CFG_PORT_CONFIG, len1);
10078}
10079
10080static void set_lidlmc(struct hfi1_pportdata *ppd)
10081{
10082 int i;
10083 u64 sreg = 0;
10084 struct hfi1_devdata *dd = ppd->dd;
10085 u32 mask = ~((1U << ppd->lmc) - 1);
10086 u64 c1 = read_csr(ppd->dd, DCC_CFG_PORT_CONFIG1);
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -070010087 u32 lid;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010088
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -070010089 /*
10090 * Program 0 in CSR if port lid is extended. This prevents
10091 * 9B packets being sent out for large lids.
10092 */
10093 lid = (ppd->lid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) ? 0 : ppd->lid;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010094 c1 &= ~(DCC_CFG_PORT_CONFIG1_TARGET_DLID_SMASK
10095 | DCC_CFG_PORT_CONFIG1_DLID_MASK_SMASK);
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -070010096 c1 |= ((lid & DCC_CFG_PORT_CONFIG1_TARGET_DLID_MASK)
Jubin John8638b772016-02-14 20:19:24 -080010097 << DCC_CFG_PORT_CONFIG1_TARGET_DLID_SHIFT) |
Mike Marciniszyn77241052015-07-30 15:17:43 -040010098 ((mask & DCC_CFG_PORT_CONFIG1_DLID_MASK_MASK)
10099 << DCC_CFG_PORT_CONFIG1_DLID_MASK_SHIFT);
10100 write_csr(ppd->dd, DCC_CFG_PORT_CONFIG1, c1);
10101
10102 /*
10103 * Iterate over all the send contexts and set their SLID check
10104 */
10105 sreg = ((mask & SEND_CTXT_CHECK_SLID_MASK_MASK) <<
10106 SEND_CTXT_CHECK_SLID_MASK_SHIFT) |
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -070010107 (((lid & mask) & SEND_CTXT_CHECK_SLID_VALUE_MASK) <<
Mike Marciniszyn77241052015-07-30 15:17:43 -040010108 SEND_CTXT_CHECK_SLID_VALUE_SHIFT);
10109
10110 for (i = 0; i < dd->chip_send_contexts; i++) {
10111 hfi1_cdbg(LINKVERB, "SendContext[%d].SLID_CHECK = 0x%x",
10112 i, (u32)sreg);
10113 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_SLID, sreg);
10114 }
10115
10116 /* Now we have to do the same thing for the sdma engines */
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -070010117 sdma_update_lmc(dd, mask, lid);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010118}
10119
Dean Luick6854c692016-07-25 13:38:56 -070010120static const char *state_completed_string(u32 completed)
10121{
10122 static const char * const state_completed[] = {
10123 "EstablishComm",
10124 "OptimizeEQ",
10125 "VerifyCap"
10126 };
10127
10128 if (completed < ARRAY_SIZE(state_completed))
10129 return state_completed[completed];
10130
10131 return "unknown";
10132}
10133
10134static const char all_lanes_dead_timeout_expired[] =
10135 "All lanes were inactive – was the interconnect media removed?";
10136static const char tx_out_of_policy[] =
10137 "Passing lanes on local port do not meet the local link width policy";
10138static const char no_state_complete[] =
10139 "State timeout occurred before link partner completed the state";
10140static const char * const state_complete_reasons[] = {
10141 [0x00] = "Reason unknown",
10142 [0x01] = "Link was halted by driver, refer to LinkDownReason",
10143 [0x02] = "Link partner reported failure",
10144 [0x10] = "Unable to achieve frame sync on any lane",
10145 [0x11] =
10146 "Unable to find a common bit rate with the link partner",
10147 [0x12] =
10148 "Unable to achieve frame sync on sufficient lanes to meet the local link width policy",
10149 [0x13] =
10150 "Unable to identify preset equalization on sufficient lanes to meet the local link width policy",
10151 [0x14] = no_state_complete,
10152 [0x15] =
10153 "State timeout occurred before link partner identified equalization presets",
10154 [0x16] =
10155 "Link partner completed the EstablishComm state, but the passing lanes do not meet the local link width policy",
10156 [0x17] = tx_out_of_policy,
10157 [0x20] = all_lanes_dead_timeout_expired,
10158 [0x21] =
10159 "Unable to achieve acceptable BER on sufficient lanes to meet the local link width policy",
10160 [0x22] = no_state_complete,
10161 [0x23] =
10162 "Link partner completed the OptimizeEq state, but the passing lanes do not meet the local link width policy",
10163 [0x24] = tx_out_of_policy,
10164 [0x30] = all_lanes_dead_timeout_expired,
10165 [0x31] =
10166 "State timeout occurred waiting for host to process received frames",
10167 [0x32] = no_state_complete,
10168 [0x33] =
10169 "Link partner completed the VerifyCap state, but the passing lanes do not meet the local link width policy",
10170 [0x34] = tx_out_of_policy,
10171};
10172
10173static const char *state_complete_reason_code_string(struct hfi1_pportdata *ppd,
10174 u32 code)
10175{
10176 const char *str = NULL;
10177
10178 if (code < ARRAY_SIZE(state_complete_reasons))
10179 str = state_complete_reasons[code];
10180
10181 if (str)
10182 return str;
10183 return "Reserved";
10184}
10185
10186/* describe the given last state complete frame */
10187static void decode_state_complete(struct hfi1_pportdata *ppd, u32 frame,
10188 const char *prefix)
10189{
10190 struct hfi1_devdata *dd = ppd->dd;
10191 u32 success;
10192 u32 state;
10193 u32 reason;
10194 u32 lanes;
10195
10196 /*
10197 * Decode frame:
10198 * [ 0: 0] - success
10199 * [ 3: 1] - state
10200 * [ 7: 4] - next state timeout
10201 * [15: 8] - reason code
10202 * [31:16] - lanes
10203 */
10204 success = frame & 0x1;
10205 state = (frame >> 1) & 0x7;
10206 reason = (frame >> 8) & 0xff;
10207 lanes = (frame >> 16) & 0xffff;
10208
10209 dd_dev_err(dd, "Last %s LNI state complete frame 0x%08x:\n",
10210 prefix, frame);
10211 dd_dev_err(dd, " last reported state state: %s (0x%x)\n",
10212 state_completed_string(state), state);
10213 dd_dev_err(dd, " state successfully completed: %s\n",
10214 success ? "yes" : "no");
10215 dd_dev_err(dd, " fail reason 0x%x: %s\n",
10216 reason, state_complete_reason_code_string(ppd, reason));
10217 dd_dev_err(dd, " passing lane mask: 0x%x", lanes);
10218}
10219
10220/*
10221 * Read the last state complete frames and explain them. This routine
10222 * expects to be called if the link went down during link negotiation
10223 * and initialization (LNI). That is, anywhere between polling and link up.
10224 */
10225static void check_lni_states(struct hfi1_pportdata *ppd)
10226{
10227 u32 last_local_state;
10228 u32 last_remote_state;
10229
10230 read_last_local_state(ppd->dd, &last_local_state);
10231 read_last_remote_state(ppd->dd, &last_remote_state);
10232
10233 /*
10234 * Don't report anything if there is nothing to report. A value of
10235 * 0 means the link was taken down while polling and there was no
10236 * training in-process.
10237 */
10238 if (last_local_state == 0 && last_remote_state == 0)
10239 return;
10240
10241 decode_state_complete(ppd, last_local_state, "transmitted");
10242 decode_state_complete(ppd, last_remote_state, "received");
10243}
10244
Dean Luickec8a1422017-03-20 17:24:39 -070010245/* wait for wait_ms for LINK_TRANSFER_ACTIVE to go to 1 */
10246static int wait_link_transfer_active(struct hfi1_devdata *dd, int wait_ms)
10247{
10248 u64 reg;
10249 unsigned long timeout;
10250
10251 /* watch LCB_STS_LINK_TRANSFER_ACTIVE */
10252 timeout = jiffies + msecs_to_jiffies(wait_ms);
10253 while (1) {
10254 reg = read_csr(dd, DC_LCB_STS_LINK_TRANSFER_ACTIVE);
10255 if (reg)
10256 break;
10257 if (time_after(jiffies, timeout)) {
10258 dd_dev_err(dd,
10259 "timeout waiting for LINK_TRANSFER_ACTIVE\n");
10260 return -ETIMEDOUT;
10261 }
10262 udelay(2);
10263 }
10264 return 0;
10265}
10266
10267/* called when the logical link state is not down as it should be */
10268static void force_logical_link_state_down(struct hfi1_pportdata *ppd)
10269{
10270 struct hfi1_devdata *dd = ppd->dd;
10271
10272 /*
10273 * Bring link up in LCB loopback
10274 */
10275 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 1);
10276 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK,
10277 DC_LCB_CFG_IGNORE_LOST_RCLK_EN_SMASK);
10278
10279 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0);
10280 write_csr(dd, DC_LCB_CFG_REINIT_AS_SLAVE, 0);
10281 write_csr(dd, DC_LCB_CFG_CNT_FOR_SKIP_STALL, 0x110);
10282 write_csr(dd, DC_LCB_CFG_LOOPBACK, 0x2);
10283
10284 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
10285 (void)read_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET);
10286 udelay(3);
10287 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP, 1);
10288 write_csr(dd, DC_LCB_CFG_RUN, 1ull << DC_LCB_CFG_RUN_EN_SHIFT);
10289
10290 wait_link_transfer_active(dd, 100);
10291
10292 /*
10293 * Bring the link down again.
10294 */
10295 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 1);
10296 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP, 0);
10297 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK, 0);
10298
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070010299 /* adjust ppd->statusp, if needed */
10300 update_statusp(ppd, IB_PORT_DOWN);
10301
10302 dd_dev_info(ppd->dd, "logical state forced to LINK_DOWN\n");
Dean Luickec8a1422017-03-20 17:24:39 -070010303}
10304
Mike Marciniszyn77241052015-07-30 15:17:43 -040010305/*
10306 * Helper for set_link_state(). Do not call except from that routine.
10307 * Expects ppd->hls_mutex to be held.
10308 *
10309 * @rem_reason value to be sent to the neighbor
10310 *
10311 * LinkDownReasons only set if transition succeeds.
10312 */
10313static int goto_offline(struct hfi1_pportdata *ppd, u8 rem_reason)
10314{
10315 struct hfi1_devdata *dd = ppd->dd;
Sebastian Sanchez913cc672017-07-29 08:44:01 -070010316 u32 previous_state;
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -070010317 int offline_state_ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010318 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010319
Michael J. Ruhl86884262017-03-20 17:24:51 -070010320 update_lcb_cache(dd);
10321
Mike Marciniszyn77241052015-07-30 15:17:43 -040010322 previous_state = ppd->host_link_state;
10323 ppd->host_link_state = HLS_GOING_OFFLINE;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010324
Sebastian Sanchez913cc672017-07-29 08:44:01 -070010325 /* start offline transition */
10326 ret = set_physical_link_state(dd, (rem_reason << 8) | PLS_OFFLINE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010327
Sebastian Sanchez913cc672017-07-29 08:44:01 -070010328 if (ret != HCMD_SUCCESS) {
10329 dd_dev_err(dd,
10330 "Failed to transition to Offline link state, return %d\n",
10331 ret);
10332 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010333 }
Sebastian Sanchez913cc672017-07-29 08:44:01 -070010334 if (ppd->offline_disabled_reason ==
10335 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE))
10336 ppd->offline_disabled_reason =
10337 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_TRANSIENT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010338
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -070010339 offline_state_ret = wait_phys_link_offline_substates(ppd, 10000);
10340 if (offline_state_ret < 0)
10341 return offline_state_ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010342
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -070010343 /* Disabling AOC transmitters */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080010344 if (ppd->port_type == PORT_TYPE_QSFP &&
10345 ppd->qsfp_info.limiting_active &&
10346 qsfp_mod_present(ppd)) {
Dean Luick765a6fa2016-03-05 08:50:06 -080010347 int ret;
10348
10349 ret = acquire_chip_resource(dd, qsfp_resource(dd), QSFP_WAIT);
10350 if (ret == 0) {
10351 set_qsfp_tx(ppd, 0);
10352 release_chip_resource(dd, qsfp_resource(dd));
10353 } else {
10354 /* not fatal, but should warn */
10355 dd_dev_err(dd,
10356 "Unable to acquire lock to turn off QSFP TX\n");
10357 }
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080010358 }
10359
Mike Marciniszyn77241052015-07-30 15:17:43 -040010360 /*
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -070010361 * Wait for the offline.Quiet transition if it hasn't happened yet. It
10362 * can take a while for the link to go down.
10363 */
10364 if (offline_state_ret != PLS_OFFLINE_QUIET) {
10365 ret = wait_physical_linkstate(ppd, PLS_OFFLINE, 30000);
10366 if (ret < 0)
10367 return ret;
10368 }
10369
10370 /*
10371 * Now in charge of LCB - must be after the physical state is
10372 * offline.quiet and before host_link_state is changed.
10373 */
10374 set_host_lcb_access(dd);
10375 write_csr(dd, DC_LCB_ERR_EN, ~0ull); /* watch LCB errors */
10376
10377 /* make sure the logical state is also down */
10378 ret = wait_logical_linkstate(ppd, IB_PORT_DOWN, 1000);
10379 if (ret)
10380 force_logical_link_state_down(ppd);
10381
10382 ppd->host_link_state = HLS_LINK_COOLDOWN; /* LCB access allowed */
10383
10384 /*
Mike Marciniszyn77241052015-07-30 15:17:43 -040010385 * The LNI has a mandatory wait time after the physical state
10386 * moves to Offline.Quiet. The wait time may be different
10387 * depending on how the link went down. The 8051 firmware
10388 * will observe the needed wait time and only move to ready
10389 * when that is completed. The largest of the quiet timeouts
Dean Luick05087f3b2015-12-01 15:38:16 -050010390 * is 6s, so wait that long and then at least 0.5s more for
10391 * other transitions, and another 0.5s for a buffer.
Mike Marciniszyn77241052015-07-30 15:17:43 -040010392 */
Dean Luick05087f3b2015-12-01 15:38:16 -050010393 ret = wait_fm_ready(dd, 7000);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010394 if (ret) {
10395 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010396 "After going offline, timed out waiting for the 8051 to become ready to accept host requests\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -040010397 /* state is really offline, so make it so */
10398 ppd->host_link_state = HLS_DN_OFFLINE;
10399 return ret;
10400 }
10401
10402 /*
10403 * The state is now offline and the 8051 is ready to accept host
10404 * requests.
10405 * - change our state
10406 * - notify others if we were previously in a linkup state
10407 */
10408 ppd->host_link_state = HLS_DN_OFFLINE;
10409 if (previous_state & HLS_UP) {
10410 /* went down while link was up */
10411 handle_linkup_change(dd, 0);
10412 } else if (previous_state
10413 & (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) {
10414 /* went down while attempting link up */
Dean Luick6854c692016-07-25 13:38:56 -070010415 check_lni_states(ppd);
Sebastian Sanchez30e10522017-09-26 06:06:03 -070010416
10417 /* The QSFP doesn't need to be reset on LNI failure */
10418 ppd->qsfp_info.reset_needed = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010419 }
10420
10421 /* the active link width (downgrade) is 0 on link down */
10422 ppd->link_width_active = 0;
10423 ppd->link_width_downgrade_tx_active = 0;
10424 ppd->link_width_downgrade_rx_active = 0;
10425 ppd->current_egress_rate = 0;
10426 return 0;
10427}
10428
10429/* return the link state name */
10430static const char *link_state_name(u32 state)
10431{
10432 const char *name;
10433 int n = ilog2(state);
10434 static const char * const names[] = {
10435 [__HLS_UP_INIT_BP] = "INIT",
10436 [__HLS_UP_ARMED_BP] = "ARMED",
10437 [__HLS_UP_ACTIVE_BP] = "ACTIVE",
10438 [__HLS_DN_DOWNDEF_BP] = "DOWNDEF",
10439 [__HLS_DN_POLL_BP] = "POLL",
10440 [__HLS_DN_DISABLE_BP] = "DISABLE",
10441 [__HLS_DN_OFFLINE_BP] = "OFFLINE",
10442 [__HLS_VERIFY_CAP_BP] = "VERIFY_CAP",
10443 [__HLS_GOING_UP_BP] = "GOING_UP",
10444 [__HLS_GOING_OFFLINE_BP] = "GOING_OFFLINE",
10445 [__HLS_LINK_COOLDOWN_BP] = "LINK_COOLDOWN"
10446 };
10447
10448 name = n < ARRAY_SIZE(names) ? names[n] : NULL;
10449 return name ? name : "unknown";
10450}
10451
10452/* return the link state reason name */
10453static const char *link_state_reason_name(struct hfi1_pportdata *ppd, u32 state)
10454{
10455 if (state == HLS_UP_INIT) {
10456 switch (ppd->linkinit_reason) {
10457 case OPA_LINKINIT_REASON_LINKUP:
10458 return "(LINKUP)";
10459 case OPA_LINKINIT_REASON_FLAPPING:
10460 return "(FLAPPING)";
10461 case OPA_LINKINIT_OUTSIDE_POLICY:
10462 return "(OUTSIDE_POLICY)";
10463 case OPA_LINKINIT_QUARANTINED:
10464 return "(QUARANTINED)";
10465 case OPA_LINKINIT_INSUFIC_CAPABILITY:
10466 return "(INSUFIC_CAPABILITY)";
10467 default:
10468 break;
10469 }
10470 }
10471 return "";
10472}
10473
10474/*
Jakub Byczkowskid392a672017-08-13 08:08:52 -070010475 * driver_pstate - convert the driver's notion of a port's
Mike Marciniszyn77241052015-07-30 15:17:43 -040010476 * state (an HLS_*) into a physical state (a {IB,OPA}_PORTPHYSSTATE_*).
10477 * Return -1 (converted to a u32) to indicate error.
10478 */
Jakub Byczkowskid392a672017-08-13 08:08:52 -070010479u32 driver_pstate(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040010480{
10481 switch (ppd->host_link_state) {
10482 case HLS_UP_INIT:
10483 case HLS_UP_ARMED:
10484 case HLS_UP_ACTIVE:
10485 return IB_PORTPHYSSTATE_LINKUP;
10486 case HLS_DN_POLL:
10487 return IB_PORTPHYSSTATE_POLLING;
10488 case HLS_DN_DISABLE:
10489 return IB_PORTPHYSSTATE_DISABLED;
10490 case HLS_DN_OFFLINE:
10491 return OPA_PORTPHYSSTATE_OFFLINE;
10492 case HLS_VERIFY_CAP:
10493 return IB_PORTPHYSSTATE_POLLING;
10494 case HLS_GOING_UP:
10495 return IB_PORTPHYSSTATE_POLLING;
10496 case HLS_GOING_OFFLINE:
10497 return OPA_PORTPHYSSTATE_OFFLINE;
10498 case HLS_LINK_COOLDOWN:
10499 return OPA_PORTPHYSSTATE_OFFLINE;
10500 case HLS_DN_DOWNDEF:
10501 default:
10502 dd_dev_err(ppd->dd, "invalid host_link_state 0x%x\n",
10503 ppd->host_link_state);
10504 return -1;
10505 }
10506}
10507
10508/*
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070010509 * driver_lstate - convert the driver's notion of a port's
Mike Marciniszyn77241052015-07-30 15:17:43 -040010510 * state (an HLS_*) into a logical state (a IB_PORT_*). Return -1
10511 * (converted to a u32) to indicate error.
10512 */
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070010513u32 driver_lstate(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040010514{
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -070010515 if (ppd->host_link_state && (ppd->host_link_state & HLS_DOWN))
Mike Marciniszyn77241052015-07-30 15:17:43 -040010516 return IB_PORT_DOWN;
10517
10518 switch (ppd->host_link_state & HLS_UP) {
10519 case HLS_UP_INIT:
10520 return IB_PORT_INIT;
10521 case HLS_UP_ARMED:
10522 return IB_PORT_ARMED;
10523 case HLS_UP_ACTIVE:
10524 return IB_PORT_ACTIVE;
10525 default:
10526 dd_dev_err(ppd->dd, "invalid host_link_state 0x%x\n",
10527 ppd->host_link_state);
10528 return -1;
10529 }
10530}
10531
10532void set_link_down_reason(struct hfi1_pportdata *ppd, u8 lcl_reason,
10533 u8 neigh_reason, u8 rem_reason)
10534{
10535 if (ppd->local_link_down_reason.latest == 0 &&
10536 ppd->neigh_link_down_reason.latest == 0) {
10537 ppd->local_link_down_reason.latest = lcl_reason;
10538 ppd->neigh_link_down_reason.latest = neigh_reason;
10539 ppd->remote_link_down_reason = rem_reason;
10540 }
10541}
10542
10543/*
Alex Estrin5e2d6762017-07-24 07:46:36 -070010544 * Verify if BCT for data VLs is non-zero.
10545 */
10546static inline bool data_vls_operational(struct hfi1_pportdata *ppd)
10547{
10548 return !!ppd->actual_vls_operational;
10549}
10550
10551/*
Mike Marciniszyn77241052015-07-30 15:17:43 -040010552 * Change the physical and/or logical link state.
10553 *
10554 * Do not call this routine while inside an interrupt. It contains
10555 * calls to routines that can take multiple seconds to finish.
10556 *
10557 * Returns 0 on success, -errno on failure.
10558 */
10559int set_link_state(struct hfi1_pportdata *ppd, u32 state)
10560{
10561 struct hfi1_devdata *dd = ppd->dd;
10562 struct ib_event event = {.device = NULL};
10563 int ret1, ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010564 int orig_new_state, poll_bounce;
10565
10566 mutex_lock(&ppd->hls_lock);
10567
10568 orig_new_state = state;
10569 if (state == HLS_DN_DOWNDEF)
10570 state = dd->link_default;
10571
10572 /* interpret poll -> poll as a link bounce */
Jubin Johnd0d236e2016-02-14 20:20:15 -080010573 poll_bounce = ppd->host_link_state == HLS_DN_POLL &&
10574 state == HLS_DN_POLL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010575
10576 dd_dev_info(dd, "%s: current %s, new %s %s%s\n", __func__,
Jubin John17fb4f22016-02-14 20:21:52 -080010577 link_state_name(ppd->host_link_state),
10578 link_state_name(orig_new_state),
10579 poll_bounce ? "(bounce) " : "",
10580 link_state_reason_name(ppd, state));
Mike Marciniszyn77241052015-07-30 15:17:43 -040010581
Mike Marciniszyn77241052015-07-30 15:17:43 -040010582 /*
10583 * If we're going to a (HLS_*) link state that implies the logical
10584 * link state is neither of (IB_PORT_ARMED, IB_PORT_ACTIVE), then
10585 * reset is_sm_config_started to 0.
10586 */
10587 if (!(state & (HLS_UP_ARMED | HLS_UP_ACTIVE)))
10588 ppd->is_sm_config_started = 0;
10589
10590 /*
10591 * Do nothing if the states match. Let a poll to poll link bounce
10592 * go through.
10593 */
10594 if (ppd->host_link_state == state && !poll_bounce)
10595 goto done;
10596
10597 switch (state) {
10598 case HLS_UP_INIT:
Jubin Johnd0d236e2016-02-14 20:20:15 -080010599 if (ppd->host_link_state == HLS_DN_POLL &&
10600 (quick_linkup || dd->icode == ICODE_FUNCTIONAL_SIMULATOR)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010601 /*
10602 * Quick link up jumps from polling to here.
10603 *
10604 * Whether in normal or loopback mode, the
10605 * simulator jumps from polling to link up.
10606 * Accept that here.
10607 */
Jubin John17fb4f22016-02-14 20:21:52 -080010608 /* OK */
Mike Marciniszyn77241052015-07-30 15:17:43 -040010609 } else if (ppd->host_link_state != HLS_GOING_UP) {
10610 goto unexpected;
10611 }
10612
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070010613 /*
10614 * Wait for Link_Up physical state.
10615 * Physical and Logical states should already be
10616 * be transitioned to LinkUp and LinkInit respectively.
10617 */
10618 ret = wait_physical_linkstate(ppd, PLS_LINKUP, 1000);
10619 if (ret) {
10620 dd_dev_err(dd,
10621 "%s: physical state did not change to LINK-UP\n",
10622 __func__);
10623 break;
10624 }
10625
Mike Marciniszyn77241052015-07-30 15:17:43 -040010626 ret = wait_logical_linkstate(ppd, IB_PORT_INIT, 1000);
10627 if (ret) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010628 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010629 "%s: logical state did not change to INIT\n",
10630 __func__);
Jan Sokolowski59ec8732017-07-24 07:46:18 -070010631 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010632 }
Jan Sokolowski59ec8732017-07-24 07:46:18 -070010633
10634 /* clear old transient LINKINIT_REASON code */
10635 if (ppd->linkinit_reason >= OPA_LINKINIT_REASON_CLEAR)
10636 ppd->linkinit_reason =
10637 OPA_LINKINIT_REASON_LINKUP;
10638
10639 /* enable the port */
10640 add_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
10641
10642 handle_linkup_change(dd, 1);
10643 ppd->host_link_state = HLS_UP_INIT;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010644 break;
10645 case HLS_UP_ARMED:
10646 if (ppd->host_link_state != HLS_UP_INIT)
10647 goto unexpected;
10648
Alex Estrin5e2d6762017-07-24 07:46:36 -070010649 if (!data_vls_operational(ppd)) {
10650 dd_dev_err(dd,
10651 "%s: data VLs not operational\n", __func__);
10652 ret = -EINVAL;
10653 break;
10654 }
10655
Mike Marciniszyn77241052015-07-30 15:17:43 -040010656 set_logical_state(dd, LSTATE_ARMED);
10657 ret = wait_logical_linkstate(ppd, IB_PORT_ARMED, 1000);
10658 if (ret) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010659 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010660 "%s: logical state did not change to ARMED\n",
10661 __func__);
Alex Estrin5efd40c2017-07-29 08:43:20 -070010662 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010663 }
Alex Estrin5efd40c2017-07-29 08:43:20 -070010664 ppd->host_link_state = HLS_UP_ARMED;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010665 /*
10666 * The simulator does not currently implement SMA messages,
10667 * so neighbor_normal is not set. Set it here when we first
10668 * move to Armed.
10669 */
10670 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR)
10671 ppd->neighbor_normal = 1;
10672 break;
10673 case HLS_UP_ACTIVE:
10674 if (ppd->host_link_state != HLS_UP_ARMED)
10675 goto unexpected;
10676
Mike Marciniszyn77241052015-07-30 15:17:43 -040010677 set_logical_state(dd, LSTATE_ACTIVE);
10678 ret = wait_logical_linkstate(ppd, IB_PORT_ACTIVE, 1000);
10679 if (ret) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010680 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010681 "%s: logical state did not change to ACTIVE\n",
10682 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010683 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010684 /* tell all engines to go running */
10685 sdma_all_running(dd);
Alex Estrin5efd40c2017-07-29 08:43:20 -070010686 ppd->host_link_state = HLS_UP_ACTIVE;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010687
10688 /* Signal the IB layer that the port has went active */
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080010689 event.device = &dd->verbs_dev.rdi.ibdev;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010690 event.element.port_num = ppd->port;
10691 event.event = IB_EVENT_PORT_ACTIVE;
10692 }
10693 break;
10694 case HLS_DN_POLL:
10695 if ((ppd->host_link_state == HLS_DN_DISABLE ||
10696 ppd->host_link_state == HLS_DN_OFFLINE) &&
10697 dd->dc_shutdown)
10698 dc_start(dd);
10699 /* Hand LED control to the DC */
10700 write_csr(dd, DCC_CFG_LED_CNTRL, 0);
10701
10702 if (ppd->host_link_state != HLS_DN_OFFLINE) {
10703 u8 tmp = ppd->link_enabled;
10704
10705 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10706 if (ret) {
10707 ppd->link_enabled = tmp;
10708 break;
10709 }
10710 ppd->remote_link_down_reason = 0;
10711
10712 if (ppd->driver_link_ready)
10713 ppd->link_enabled = 1;
10714 }
10715
Jim Snowfb9036d2016-01-11 18:32:21 -050010716 set_all_slowpath(ppd->dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010717 ret = set_local_link_attributes(ppd);
10718 if (ret)
10719 break;
10720
10721 ppd->port_error_action = 0;
10722 ppd->host_link_state = HLS_DN_POLL;
10723
10724 if (quick_linkup) {
10725 /* quick linkup does not go into polling */
10726 ret = do_quick_linkup(dd);
10727 } else {
10728 ret1 = set_physical_link_state(dd, PLS_POLLING);
10729 if (ret1 != HCMD_SUCCESS) {
10730 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010731 "Failed to transition to Polling link state, return 0x%x\n",
10732 ret1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010733 ret = -EINVAL;
10734 }
10735 }
Bryan Morgana9c05e32016-02-03 14:30:49 -080010736 ppd->offline_disabled_reason =
10737 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010738 /*
10739 * If an error occurred above, go back to offline. The
10740 * caller may reschedule another attempt.
10741 */
10742 if (ret)
10743 goto_offline(ppd, 0);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070010744 else
Jakub Byczkowskid392a672017-08-13 08:08:52 -070010745 log_physical_state(ppd, PLS_POLLING);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010746 break;
10747 case HLS_DN_DISABLE:
10748 /* link is disabled */
10749 ppd->link_enabled = 0;
10750
10751 /* allow any state to transition to disabled */
10752
10753 /* must transition to offline first */
10754 if (ppd->host_link_state != HLS_DN_OFFLINE) {
10755 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10756 if (ret)
10757 break;
10758 ppd->remote_link_down_reason = 0;
10759 }
10760
Michael J. Ruhldb069ec2017-02-08 05:28:13 -080010761 if (!dd->dc_shutdown) {
10762 ret1 = set_physical_link_state(dd, PLS_DISABLED);
10763 if (ret1 != HCMD_SUCCESS) {
10764 dd_dev_err(dd,
10765 "Failed to transition to Disabled link state, return 0x%x\n",
10766 ret1);
10767 ret = -EINVAL;
10768 break;
10769 }
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070010770 ret = wait_physical_linkstate(ppd, PLS_DISABLED, 10000);
10771 if (ret) {
10772 dd_dev_err(dd,
10773 "%s: physical state did not change to DISABLED\n",
10774 __func__);
10775 break;
10776 }
Michael J. Ruhldb069ec2017-02-08 05:28:13 -080010777 dc_shutdown(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010778 }
10779 ppd->host_link_state = HLS_DN_DISABLE;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010780 break;
10781 case HLS_DN_OFFLINE:
10782 if (ppd->host_link_state == HLS_DN_DISABLE)
10783 dc_start(dd);
10784
10785 /* allow any state to transition to offline */
10786 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10787 if (!ret)
10788 ppd->remote_link_down_reason = 0;
10789 break;
10790 case HLS_VERIFY_CAP:
10791 if (ppd->host_link_state != HLS_DN_POLL)
10792 goto unexpected;
10793 ppd->host_link_state = HLS_VERIFY_CAP;
Jakub Byczkowskid392a672017-08-13 08:08:52 -070010794 log_physical_state(ppd, PLS_CONFIGPHY_VERIFYCAP);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010795 break;
10796 case HLS_GOING_UP:
10797 if (ppd->host_link_state != HLS_VERIFY_CAP)
10798 goto unexpected;
10799
10800 ret1 = set_physical_link_state(dd, PLS_LINKUP);
10801 if (ret1 != HCMD_SUCCESS) {
10802 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010803 "Failed to transition to link up state, return 0x%x\n",
10804 ret1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010805 ret = -EINVAL;
10806 break;
10807 }
10808 ppd->host_link_state = HLS_GOING_UP;
10809 break;
10810
10811 case HLS_GOING_OFFLINE: /* transient within goto_offline() */
10812 case HLS_LINK_COOLDOWN: /* transient within goto_offline() */
10813 default:
10814 dd_dev_info(dd, "%s: state 0x%x: not supported\n",
Jubin John17fb4f22016-02-14 20:21:52 -080010815 __func__, state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010816 ret = -EINVAL;
10817 break;
10818 }
10819
Mike Marciniszyn77241052015-07-30 15:17:43 -040010820 goto done;
10821
10822unexpected:
10823 dd_dev_err(dd, "%s: unexpected state transition from %s to %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -080010824 __func__, link_state_name(ppd->host_link_state),
10825 link_state_name(state));
Mike Marciniszyn77241052015-07-30 15:17:43 -040010826 ret = -EINVAL;
10827
10828done:
10829 mutex_unlock(&ppd->hls_lock);
10830
10831 if (event.device)
10832 ib_dispatch_event(&event);
10833
10834 return ret;
10835}
10836
10837int hfi1_set_ib_cfg(struct hfi1_pportdata *ppd, int which, u32 val)
10838{
10839 u64 reg;
10840 int ret = 0;
10841
10842 switch (which) {
10843 case HFI1_IB_CFG_LIDLMC:
10844 set_lidlmc(ppd);
10845 break;
10846 case HFI1_IB_CFG_VL_HIGH_LIMIT:
10847 /*
10848 * The VL Arbitrator high limit is sent in units of 4k
10849 * bytes, while HFI stores it in units of 64 bytes.
10850 */
Jubin John8638b772016-02-14 20:19:24 -080010851 val *= 4096 / 64;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010852 reg = ((u64)val & SEND_HIGH_PRIORITY_LIMIT_LIMIT_MASK)
10853 << SEND_HIGH_PRIORITY_LIMIT_LIMIT_SHIFT;
10854 write_csr(ppd->dd, SEND_HIGH_PRIORITY_LIMIT, reg);
10855 break;
10856 case HFI1_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
10857 /* HFI only supports POLL as the default link down state */
10858 if (val != HLS_DN_POLL)
10859 ret = -EINVAL;
10860 break;
10861 case HFI1_IB_CFG_OP_VLS:
10862 if (ppd->vls_operational != val) {
10863 ppd->vls_operational = val;
10864 if (!ppd->port)
10865 ret = -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010866 }
10867 break;
10868 /*
10869 * For link width, link width downgrade, and speed enable, always AND
10870 * the setting with what is actually supported. This has two benefits.
10871 * First, enabled can't have unsupported values, no matter what the
10872 * SM or FM might want. Second, the ALL_SUPPORTED wildcards that mean
10873 * "fill in with your supported value" have all the bits in the
10874 * field set, so simply ANDing with supported has the desired result.
10875 */
10876 case HFI1_IB_CFG_LWID_ENB: /* set allowed Link-width */
10877 ppd->link_width_enabled = val & ppd->link_width_supported;
10878 break;
10879 case HFI1_IB_CFG_LWID_DG_ENB: /* set allowed link width downgrade */
10880 ppd->link_width_downgrade_enabled =
10881 val & ppd->link_width_downgrade_supported;
10882 break;
10883 case HFI1_IB_CFG_SPD_ENB: /* allowed Link speeds */
10884 ppd->link_speed_enabled = val & ppd->link_speed_supported;
10885 break;
10886 case HFI1_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
10887 /*
10888 * HFI does not follow IB specs, save this value
10889 * so we can report it, if asked.
10890 */
10891 ppd->overrun_threshold = val;
10892 break;
10893 case HFI1_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
10894 /*
10895 * HFI does not follow IB specs, save this value
10896 * so we can report it, if asked.
10897 */
10898 ppd->phy_error_threshold = val;
10899 break;
10900
10901 case HFI1_IB_CFG_MTU:
10902 set_send_length(ppd);
10903 break;
10904
10905 case HFI1_IB_CFG_PKEYS:
10906 if (HFI1_CAP_IS_KSET(PKEY_CHECK))
10907 set_partition_keys(ppd);
10908 break;
10909
10910 default:
10911 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
10912 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010913 "%s: which %s, val 0x%x: not implemented\n",
10914 __func__, ib_cfg_name(which), val);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010915 break;
10916 }
10917 return ret;
10918}
10919
10920/* begin functions related to vl arbitration table caching */
10921static void init_vl_arb_caches(struct hfi1_pportdata *ppd)
10922{
10923 int i;
10924
10925 BUILD_BUG_ON(VL_ARB_TABLE_SIZE !=
10926 VL_ARB_LOW_PRIO_TABLE_SIZE);
10927 BUILD_BUG_ON(VL_ARB_TABLE_SIZE !=
10928 VL_ARB_HIGH_PRIO_TABLE_SIZE);
10929
10930 /*
10931 * Note that we always return values directly from the
10932 * 'vl_arb_cache' (and do no CSR reads) in response to a
10933 * 'Get(VLArbTable)'. This is obviously correct after a
10934 * 'Set(VLArbTable)', since the cache will then be up to
10935 * date. But it's also correct prior to any 'Set(VLArbTable)'
10936 * since then both the cache, and the relevant h/w registers
10937 * will be zeroed.
10938 */
10939
10940 for (i = 0; i < MAX_PRIO_TABLE; i++)
10941 spin_lock_init(&ppd->vl_arb_cache[i].lock);
10942}
10943
10944/*
10945 * vl_arb_lock_cache
10946 *
10947 * All other vl_arb_* functions should be called only after locking
10948 * the cache.
10949 */
10950static inline struct vl_arb_cache *
10951vl_arb_lock_cache(struct hfi1_pportdata *ppd, int idx)
10952{
10953 if (idx != LO_PRIO_TABLE && idx != HI_PRIO_TABLE)
10954 return NULL;
10955 spin_lock(&ppd->vl_arb_cache[idx].lock);
10956 return &ppd->vl_arb_cache[idx];
10957}
10958
10959static inline void vl_arb_unlock_cache(struct hfi1_pportdata *ppd, int idx)
10960{
10961 spin_unlock(&ppd->vl_arb_cache[idx].lock);
10962}
10963
10964static void vl_arb_get_cache(struct vl_arb_cache *cache,
10965 struct ib_vl_weight_elem *vl)
10966{
10967 memcpy(vl, cache->table, VL_ARB_TABLE_SIZE * sizeof(*vl));
10968}
10969
10970static void vl_arb_set_cache(struct vl_arb_cache *cache,
10971 struct ib_vl_weight_elem *vl)
10972{
10973 memcpy(cache->table, vl, VL_ARB_TABLE_SIZE * sizeof(*vl));
10974}
10975
10976static int vl_arb_match_cache(struct vl_arb_cache *cache,
10977 struct ib_vl_weight_elem *vl)
10978{
10979 return !memcmp(cache->table, vl, VL_ARB_TABLE_SIZE * sizeof(*vl));
10980}
Jubin Johnf4d507c2016-02-14 20:20:25 -080010981
Mike Marciniszyn77241052015-07-30 15:17:43 -040010982/* end functions related to vl arbitration table caching */
10983
10984static int set_vl_weights(struct hfi1_pportdata *ppd, u32 target,
10985 u32 size, struct ib_vl_weight_elem *vl)
10986{
10987 struct hfi1_devdata *dd = ppd->dd;
10988 u64 reg;
10989 unsigned int i, is_up = 0;
10990 int drain, ret = 0;
10991
10992 mutex_lock(&ppd->hls_lock);
10993
10994 if (ppd->host_link_state & HLS_UP)
10995 is_up = 1;
10996
10997 drain = !is_ax(dd) && is_up;
10998
10999 if (drain)
11000 /*
11001 * Before adjusting VL arbitration weights, empty per-VL
11002 * FIFOs, otherwise a packet whose VL weight is being
11003 * set to 0 could get stuck in a FIFO with no chance to
11004 * egress.
11005 */
11006 ret = stop_drain_data_vls(dd);
11007
11008 if (ret) {
11009 dd_dev_err(
11010 dd,
11011 "%s: cannot stop/drain VLs - refusing to change VL arbitration weights\n",
11012 __func__);
11013 goto err;
11014 }
11015
11016 for (i = 0; i < size; i++, vl++) {
11017 /*
11018 * NOTE: The low priority shift and mask are used here, but
11019 * they are the same for both the low and high registers.
11020 */
11021 reg = (((u64)vl->vl & SEND_LOW_PRIORITY_LIST_VL_MASK)
11022 << SEND_LOW_PRIORITY_LIST_VL_SHIFT)
11023 | (((u64)vl->weight
11024 & SEND_LOW_PRIORITY_LIST_WEIGHT_MASK)
11025 << SEND_LOW_PRIORITY_LIST_WEIGHT_SHIFT);
11026 write_csr(dd, target + (i * 8), reg);
11027 }
11028 pio_send_control(dd, PSC_GLOBAL_VLARB_ENABLE);
11029
11030 if (drain)
11031 open_fill_data_vls(dd); /* reopen all VLs */
11032
11033err:
11034 mutex_unlock(&ppd->hls_lock);
11035
11036 return ret;
11037}
11038
11039/*
11040 * Read one credit merge VL register.
11041 */
11042static void read_one_cm_vl(struct hfi1_devdata *dd, u32 csr,
11043 struct vl_limit *vll)
11044{
11045 u64 reg = read_csr(dd, csr);
11046
11047 vll->dedicated = cpu_to_be16(
11048 (reg >> SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SHIFT)
11049 & SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_MASK);
11050 vll->shared = cpu_to_be16(
11051 (reg >> SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SHIFT)
11052 & SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_MASK);
11053}
11054
11055/*
11056 * Read the current credit merge limits.
11057 */
11058static int get_buffer_control(struct hfi1_devdata *dd,
11059 struct buffer_control *bc, u16 *overall_limit)
11060{
11061 u64 reg;
11062 int i;
11063
11064 /* not all entries are filled in */
11065 memset(bc, 0, sizeof(*bc));
11066
11067 /* OPA and HFI have a 1-1 mapping */
11068 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -080011069 read_one_cm_vl(dd, SEND_CM_CREDIT_VL + (8 * i), &bc->vl[i]);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011070
11071 /* NOTE: assumes that VL* and VL15 CSRs are bit-wise identical */
11072 read_one_cm_vl(dd, SEND_CM_CREDIT_VL15, &bc->vl[15]);
11073
11074 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
11075 bc->overall_shared_limit = cpu_to_be16(
11076 (reg >> SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SHIFT)
11077 & SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_MASK);
11078 if (overall_limit)
11079 *overall_limit = (reg
11080 >> SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT)
11081 & SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_MASK;
11082 return sizeof(struct buffer_control);
11083}
11084
11085static int get_sc2vlnt(struct hfi1_devdata *dd, struct sc2vlnt *dp)
11086{
11087 u64 reg;
11088 int i;
11089
11090 /* each register contains 16 SC->VLnt mappings, 4 bits each */
11091 reg = read_csr(dd, DCC_CFG_SC_VL_TABLE_15_0);
11092 for (i = 0; i < sizeof(u64); i++) {
11093 u8 byte = *(((u8 *)&reg) + i);
11094
11095 dp->vlnt[2 * i] = byte & 0xf;
11096 dp->vlnt[(2 * i) + 1] = (byte & 0xf0) >> 4;
11097 }
11098
11099 reg = read_csr(dd, DCC_CFG_SC_VL_TABLE_31_16);
11100 for (i = 0; i < sizeof(u64); i++) {
11101 u8 byte = *(((u8 *)&reg) + i);
11102
11103 dp->vlnt[16 + (2 * i)] = byte & 0xf;
11104 dp->vlnt[16 + (2 * i) + 1] = (byte & 0xf0) >> 4;
11105 }
11106 return sizeof(struct sc2vlnt);
11107}
11108
11109static void get_vlarb_preempt(struct hfi1_devdata *dd, u32 nelems,
11110 struct ib_vl_weight_elem *vl)
11111{
11112 unsigned int i;
11113
11114 for (i = 0; i < nelems; i++, vl++) {
11115 vl->vl = 0xf;
11116 vl->weight = 0;
11117 }
11118}
11119
11120static void set_sc2vlnt(struct hfi1_devdata *dd, struct sc2vlnt *dp)
11121{
11122 write_csr(dd, DCC_CFG_SC_VL_TABLE_15_0,
Jubin John17fb4f22016-02-14 20:21:52 -080011123 DC_SC_VL_VAL(15_0,
11124 0, dp->vlnt[0] & 0xf,
11125 1, dp->vlnt[1] & 0xf,
11126 2, dp->vlnt[2] & 0xf,
11127 3, dp->vlnt[3] & 0xf,
11128 4, dp->vlnt[4] & 0xf,
11129 5, dp->vlnt[5] & 0xf,
11130 6, dp->vlnt[6] & 0xf,
11131 7, dp->vlnt[7] & 0xf,
11132 8, dp->vlnt[8] & 0xf,
11133 9, dp->vlnt[9] & 0xf,
11134 10, dp->vlnt[10] & 0xf,
11135 11, dp->vlnt[11] & 0xf,
11136 12, dp->vlnt[12] & 0xf,
11137 13, dp->vlnt[13] & 0xf,
11138 14, dp->vlnt[14] & 0xf,
11139 15, dp->vlnt[15] & 0xf));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011140 write_csr(dd, DCC_CFG_SC_VL_TABLE_31_16,
Jubin John17fb4f22016-02-14 20:21:52 -080011141 DC_SC_VL_VAL(31_16,
11142 16, dp->vlnt[16] & 0xf,
11143 17, dp->vlnt[17] & 0xf,
11144 18, dp->vlnt[18] & 0xf,
11145 19, dp->vlnt[19] & 0xf,
11146 20, dp->vlnt[20] & 0xf,
11147 21, dp->vlnt[21] & 0xf,
11148 22, dp->vlnt[22] & 0xf,
11149 23, dp->vlnt[23] & 0xf,
11150 24, dp->vlnt[24] & 0xf,
11151 25, dp->vlnt[25] & 0xf,
11152 26, dp->vlnt[26] & 0xf,
11153 27, dp->vlnt[27] & 0xf,
11154 28, dp->vlnt[28] & 0xf,
11155 29, dp->vlnt[29] & 0xf,
11156 30, dp->vlnt[30] & 0xf,
11157 31, dp->vlnt[31] & 0xf));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011158}
11159
11160static void nonzero_msg(struct hfi1_devdata *dd, int idx, const char *what,
11161 u16 limit)
11162{
11163 if (limit != 0)
11164 dd_dev_info(dd, "Invalid %s limit %d on VL %d, ignoring\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011165 what, (int)limit, idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011166}
11167
11168/* change only the shared limit portion of SendCmGLobalCredit */
11169static void set_global_shared(struct hfi1_devdata *dd, u16 limit)
11170{
11171 u64 reg;
11172
11173 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
11174 reg &= ~SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SMASK;
11175 reg |= (u64)limit << SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SHIFT;
11176 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
11177}
11178
11179/* change only the total credit limit portion of SendCmGLobalCredit */
11180static void set_global_limit(struct hfi1_devdata *dd, u16 limit)
11181{
11182 u64 reg;
11183
11184 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
11185 reg &= ~SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SMASK;
11186 reg |= (u64)limit << SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT;
11187 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
11188}
11189
11190/* set the given per-VL shared limit */
11191static void set_vl_shared(struct hfi1_devdata *dd, int vl, u16 limit)
11192{
11193 u64 reg;
11194 u32 addr;
11195
11196 if (vl < TXE_NUM_DATA_VL)
11197 addr = SEND_CM_CREDIT_VL + (8 * vl);
11198 else
11199 addr = SEND_CM_CREDIT_VL15;
11200
11201 reg = read_csr(dd, addr);
11202 reg &= ~SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SMASK;
11203 reg |= (u64)limit << SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SHIFT;
11204 write_csr(dd, addr, reg);
11205}
11206
11207/* set the given per-VL dedicated limit */
11208static void set_vl_dedicated(struct hfi1_devdata *dd, int vl, u16 limit)
11209{
11210 u64 reg;
11211 u32 addr;
11212
11213 if (vl < TXE_NUM_DATA_VL)
11214 addr = SEND_CM_CREDIT_VL + (8 * vl);
11215 else
11216 addr = SEND_CM_CREDIT_VL15;
11217
11218 reg = read_csr(dd, addr);
11219 reg &= ~SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SMASK;
11220 reg |= (u64)limit << SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SHIFT;
11221 write_csr(dd, addr, reg);
11222}
11223
11224/* spin until the given per-VL status mask bits clear */
11225static void wait_for_vl_status_clear(struct hfi1_devdata *dd, u64 mask,
11226 const char *which)
11227{
11228 unsigned long timeout;
11229 u64 reg;
11230
11231 timeout = jiffies + msecs_to_jiffies(VL_STATUS_CLEAR_TIMEOUT);
11232 while (1) {
11233 reg = read_csr(dd, SEND_CM_CREDIT_USED_STATUS) & mask;
11234
11235 if (reg == 0)
11236 return; /* success */
11237 if (time_after(jiffies, timeout))
11238 break; /* timed out */
11239 udelay(1);
11240 }
11241
11242 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011243 "%s credit change status not clearing after %dms, mask 0x%llx, not clear 0x%llx\n",
11244 which, VL_STATUS_CLEAR_TIMEOUT, mask, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011245 /*
11246 * If this occurs, it is likely there was a credit loss on the link.
11247 * The only recovery from that is a link bounce.
11248 */
11249 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011250 "Continuing anyway. A credit loss may occur. Suggest a link bounce\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011251}
11252
11253/*
11254 * The number of credits on the VLs may be changed while everything
11255 * is "live", but the following algorithm must be followed due to
11256 * how the hardware is actually implemented. In particular,
11257 * Return_Credit_Status[] is the only correct status check.
11258 *
11259 * if (reducing Global_Shared_Credit_Limit or any shared limit changing)
11260 * set Global_Shared_Credit_Limit = 0
11261 * use_all_vl = 1
11262 * mask0 = all VLs that are changing either dedicated or shared limits
11263 * set Shared_Limit[mask0] = 0
11264 * spin until Return_Credit_Status[use_all_vl ? all VL : mask0] == 0
11265 * if (changing any dedicated limit)
11266 * mask1 = all VLs that are lowering dedicated limits
11267 * lower Dedicated_Limit[mask1]
11268 * spin until Return_Credit_Status[mask1] == 0
11269 * raise Dedicated_Limits
11270 * raise Shared_Limits
11271 * raise Global_Shared_Credit_Limit
11272 *
11273 * lower = if the new limit is lower, set the limit to the new value
11274 * raise = if the new limit is higher than the current value (may be changed
11275 * earlier in the algorithm), set the new limit to the new value
11276 */
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011277int set_buffer_control(struct hfi1_pportdata *ppd,
11278 struct buffer_control *new_bc)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011279{
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011280 struct hfi1_devdata *dd = ppd->dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011281 u64 changing_mask, ld_mask, stat_mask;
11282 int change_count;
11283 int i, use_all_mask;
11284 int this_shared_changing;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011285 int vl_count = 0, ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011286 /*
11287 * A0: add the variable any_shared_limit_changing below and in the
11288 * algorithm above. If removing A0 support, it can be removed.
11289 */
11290 int any_shared_limit_changing;
11291 struct buffer_control cur_bc;
11292 u8 changing[OPA_MAX_VLS];
11293 u8 lowering_dedicated[OPA_MAX_VLS];
11294 u16 cur_total;
11295 u32 new_total = 0;
11296 const u64 all_mask =
11297 SEND_CM_CREDIT_USED_STATUS_VL0_RETURN_CREDIT_STATUS_SMASK
11298 | SEND_CM_CREDIT_USED_STATUS_VL1_RETURN_CREDIT_STATUS_SMASK
11299 | SEND_CM_CREDIT_USED_STATUS_VL2_RETURN_CREDIT_STATUS_SMASK
11300 | SEND_CM_CREDIT_USED_STATUS_VL3_RETURN_CREDIT_STATUS_SMASK
11301 | SEND_CM_CREDIT_USED_STATUS_VL4_RETURN_CREDIT_STATUS_SMASK
11302 | SEND_CM_CREDIT_USED_STATUS_VL5_RETURN_CREDIT_STATUS_SMASK
11303 | SEND_CM_CREDIT_USED_STATUS_VL6_RETURN_CREDIT_STATUS_SMASK
11304 | SEND_CM_CREDIT_USED_STATUS_VL7_RETURN_CREDIT_STATUS_SMASK
11305 | SEND_CM_CREDIT_USED_STATUS_VL15_RETURN_CREDIT_STATUS_SMASK;
11306
11307#define valid_vl(idx) ((idx) < TXE_NUM_DATA_VL || (idx) == 15)
11308#define NUM_USABLE_VLS 16 /* look at VL15 and less */
11309
Mike Marciniszyn77241052015-07-30 15:17:43 -040011310 /* find the new total credits, do sanity check on unused VLs */
11311 for (i = 0; i < OPA_MAX_VLS; i++) {
11312 if (valid_vl(i)) {
11313 new_total += be16_to_cpu(new_bc->vl[i].dedicated);
11314 continue;
11315 }
11316 nonzero_msg(dd, i, "dedicated",
Jubin John17fb4f22016-02-14 20:21:52 -080011317 be16_to_cpu(new_bc->vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011318 nonzero_msg(dd, i, "shared",
Jubin John17fb4f22016-02-14 20:21:52 -080011319 be16_to_cpu(new_bc->vl[i].shared));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011320 new_bc->vl[i].dedicated = 0;
11321 new_bc->vl[i].shared = 0;
11322 }
11323 new_total += be16_to_cpu(new_bc->overall_shared_limit);
Dean Luickbff14bb2015-12-17 19:24:13 -050011324
Mike Marciniszyn77241052015-07-30 15:17:43 -040011325 /* fetch the current values */
11326 get_buffer_control(dd, &cur_bc, &cur_total);
11327
11328 /*
11329 * Create the masks we will use.
11330 */
11331 memset(changing, 0, sizeof(changing));
11332 memset(lowering_dedicated, 0, sizeof(lowering_dedicated));
Jubin John4d114fd2016-02-14 20:21:43 -080011333 /*
11334 * NOTE: Assumes that the individual VL bits are adjacent and in
11335 * increasing order
11336 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011337 stat_mask =
11338 SEND_CM_CREDIT_USED_STATUS_VL0_RETURN_CREDIT_STATUS_SMASK;
11339 changing_mask = 0;
11340 ld_mask = 0;
11341 change_count = 0;
11342 any_shared_limit_changing = 0;
11343 for (i = 0; i < NUM_USABLE_VLS; i++, stat_mask <<= 1) {
11344 if (!valid_vl(i))
11345 continue;
11346 this_shared_changing = new_bc->vl[i].shared
11347 != cur_bc.vl[i].shared;
11348 if (this_shared_changing)
11349 any_shared_limit_changing = 1;
Jubin Johnd0d236e2016-02-14 20:20:15 -080011350 if (new_bc->vl[i].dedicated != cur_bc.vl[i].dedicated ||
11351 this_shared_changing) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011352 changing[i] = 1;
11353 changing_mask |= stat_mask;
11354 change_count++;
11355 }
11356 if (be16_to_cpu(new_bc->vl[i].dedicated) <
11357 be16_to_cpu(cur_bc.vl[i].dedicated)) {
11358 lowering_dedicated[i] = 1;
11359 ld_mask |= stat_mask;
11360 }
11361 }
11362
11363 /* bracket the credit change with a total adjustment */
11364 if (new_total > cur_total)
11365 set_global_limit(dd, new_total);
11366
11367 /*
11368 * Start the credit change algorithm.
11369 */
11370 use_all_mask = 0;
11371 if ((be16_to_cpu(new_bc->overall_shared_limit) <
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011372 be16_to_cpu(cur_bc.overall_shared_limit)) ||
11373 (is_ax(dd) && any_shared_limit_changing)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011374 set_global_shared(dd, 0);
11375 cur_bc.overall_shared_limit = 0;
11376 use_all_mask = 1;
11377 }
11378
11379 for (i = 0; i < NUM_USABLE_VLS; i++) {
11380 if (!valid_vl(i))
11381 continue;
11382
11383 if (changing[i]) {
11384 set_vl_shared(dd, i, 0);
11385 cur_bc.vl[i].shared = 0;
11386 }
11387 }
11388
11389 wait_for_vl_status_clear(dd, use_all_mask ? all_mask : changing_mask,
Jubin John17fb4f22016-02-14 20:21:52 -080011390 "shared");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011391
11392 if (change_count > 0) {
11393 for (i = 0; i < NUM_USABLE_VLS; i++) {
11394 if (!valid_vl(i))
11395 continue;
11396
11397 if (lowering_dedicated[i]) {
11398 set_vl_dedicated(dd, i,
Jubin John17fb4f22016-02-14 20:21:52 -080011399 be16_to_cpu(new_bc->
11400 vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011401 cur_bc.vl[i].dedicated =
11402 new_bc->vl[i].dedicated;
11403 }
11404 }
11405
11406 wait_for_vl_status_clear(dd, ld_mask, "dedicated");
11407
11408 /* now raise all dedicated that are going up */
11409 for (i = 0; i < NUM_USABLE_VLS; i++) {
11410 if (!valid_vl(i))
11411 continue;
11412
11413 if (be16_to_cpu(new_bc->vl[i].dedicated) >
11414 be16_to_cpu(cur_bc.vl[i].dedicated))
11415 set_vl_dedicated(dd, i,
Jubin John17fb4f22016-02-14 20:21:52 -080011416 be16_to_cpu(new_bc->
11417 vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011418 }
11419 }
11420
11421 /* next raise all shared that are going up */
11422 for (i = 0; i < NUM_USABLE_VLS; i++) {
11423 if (!valid_vl(i))
11424 continue;
11425
11426 if (be16_to_cpu(new_bc->vl[i].shared) >
11427 be16_to_cpu(cur_bc.vl[i].shared))
11428 set_vl_shared(dd, i, be16_to_cpu(new_bc->vl[i].shared));
11429 }
11430
11431 /* finally raise the global shared */
11432 if (be16_to_cpu(new_bc->overall_shared_limit) >
Jubin John17fb4f22016-02-14 20:21:52 -080011433 be16_to_cpu(cur_bc.overall_shared_limit))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011434 set_global_shared(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011435 be16_to_cpu(new_bc->overall_shared_limit));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011436
11437 /* bracket the credit change with a total adjustment */
11438 if (new_total < cur_total)
11439 set_global_limit(dd, new_total);
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011440
11441 /*
11442 * Determine the actual number of operational VLS using the number of
11443 * dedicated and shared credits for each VL.
11444 */
11445 if (change_count > 0) {
11446 for (i = 0; i < TXE_NUM_DATA_VL; i++)
11447 if (be16_to_cpu(new_bc->vl[i].dedicated) > 0 ||
11448 be16_to_cpu(new_bc->vl[i].shared) > 0)
11449 vl_count++;
11450 ppd->actual_vls_operational = vl_count;
11451 ret = sdma_map_init(dd, ppd->port - 1, vl_count ?
11452 ppd->actual_vls_operational :
11453 ppd->vls_operational,
11454 NULL);
11455 if (ret == 0)
11456 ret = pio_map_init(dd, ppd->port - 1, vl_count ?
11457 ppd->actual_vls_operational :
11458 ppd->vls_operational, NULL);
11459 if (ret)
11460 return ret;
11461 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040011462 return 0;
11463}
11464
11465/*
11466 * Read the given fabric manager table. Return the size of the
11467 * table (in bytes) on success, and a negative error code on
11468 * failure.
11469 */
11470int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t)
11471
11472{
11473 int size;
11474 struct vl_arb_cache *vlc;
11475
11476 switch (which) {
11477 case FM_TBL_VL_HIGH_ARB:
11478 size = 256;
11479 /*
11480 * OPA specifies 128 elements (of 2 bytes each), though
11481 * HFI supports only 16 elements in h/w.
11482 */
11483 vlc = vl_arb_lock_cache(ppd, HI_PRIO_TABLE);
11484 vl_arb_get_cache(vlc, t);
11485 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11486 break;
11487 case FM_TBL_VL_LOW_ARB:
11488 size = 256;
11489 /*
11490 * OPA specifies 128 elements (of 2 bytes each), though
11491 * HFI supports only 16 elements in h/w.
11492 */
11493 vlc = vl_arb_lock_cache(ppd, LO_PRIO_TABLE);
11494 vl_arb_get_cache(vlc, t);
11495 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11496 break;
11497 case FM_TBL_BUFFER_CONTROL:
11498 size = get_buffer_control(ppd->dd, t, NULL);
11499 break;
11500 case FM_TBL_SC2VLNT:
11501 size = get_sc2vlnt(ppd->dd, t);
11502 break;
11503 case FM_TBL_VL_PREEMPT_ELEMS:
11504 size = 256;
11505 /* OPA specifies 128 elements, of 2 bytes each */
11506 get_vlarb_preempt(ppd->dd, OPA_MAX_VLS, t);
11507 break;
11508 case FM_TBL_VL_PREEMPT_MATRIX:
11509 size = 256;
11510 /*
11511 * OPA specifies that this is the same size as the VL
11512 * arbitration tables (i.e., 256 bytes).
11513 */
11514 break;
11515 default:
11516 return -EINVAL;
11517 }
11518 return size;
11519}
11520
11521/*
11522 * Write the given fabric manager table.
11523 */
11524int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t)
11525{
11526 int ret = 0;
11527 struct vl_arb_cache *vlc;
11528
11529 switch (which) {
11530 case FM_TBL_VL_HIGH_ARB:
11531 vlc = vl_arb_lock_cache(ppd, HI_PRIO_TABLE);
11532 if (vl_arb_match_cache(vlc, t)) {
11533 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11534 break;
11535 }
11536 vl_arb_set_cache(vlc, t);
11537 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11538 ret = set_vl_weights(ppd, SEND_HIGH_PRIORITY_LIST,
11539 VL_ARB_HIGH_PRIO_TABLE_SIZE, t);
11540 break;
11541 case FM_TBL_VL_LOW_ARB:
11542 vlc = vl_arb_lock_cache(ppd, LO_PRIO_TABLE);
11543 if (vl_arb_match_cache(vlc, t)) {
11544 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11545 break;
11546 }
11547 vl_arb_set_cache(vlc, t);
11548 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11549 ret = set_vl_weights(ppd, SEND_LOW_PRIORITY_LIST,
11550 VL_ARB_LOW_PRIO_TABLE_SIZE, t);
11551 break;
11552 case FM_TBL_BUFFER_CONTROL:
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011553 ret = set_buffer_control(ppd, t);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011554 break;
11555 case FM_TBL_SC2VLNT:
11556 set_sc2vlnt(ppd->dd, t);
11557 break;
11558 default:
11559 ret = -EINVAL;
11560 }
11561 return ret;
11562}
11563
11564/*
11565 * Disable all data VLs.
11566 *
11567 * Return 0 if disabled, non-zero if the VLs cannot be disabled.
11568 */
11569static int disable_data_vls(struct hfi1_devdata *dd)
11570{
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011571 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011572 return 1;
11573
11574 pio_send_control(dd, PSC_DATA_VL_DISABLE);
11575
11576 return 0;
11577}
11578
11579/*
11580 * open_fill_data_vls() - the counterpart to stop_drain_data_vls().
11581 * Just re-enables all data VLs (the "fill" part happens
11582 * automatically - the name was chosen for symmetry with
11583 * stop_drain_data_vls()).
11584 *
11585 * Return 0 if successful, non-zero if the VLs cannot be enabled.
11586 */
11587int open_fill_data_vls(struct hfi1_devdata *dd)
11588{
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011589 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011590 return 1;
11591
11592 pio_send_control(dd, PSC_DATA_VL_ENABLE);
11593
11594 return 0;
11595}
11596
11597/*
11598 * drain_data_vls() - assumes that disable_data_vls() has been called,
11599 * wait for occupancy (of per-VL FIFOs) for all contexts, and SDMA
11600 * engines to drop to 0.
11601 */
11602static void drain_data_vls(struct hfi1_devdata *dd)
11603{
11604 sc_wait(dd);
11605 sdma_wait(dd);
11606 pause_for_credit_return(dd);
11607}
11608
11609/*
11610 * stop_drain_data_vls() - disable, then drain all per-VL fifos.
11611 *
11612 * Use open_fill_data_vls() to resume using data VLs. This pair is
11613 * meant to be used like this:
11614 *
11615 * stop_drain_data_vls(dd);
11616 * // do things with per-VL resources
11617 * open_fill_data_vls(dd);
11618 */
11619int stop_drain_data_vls(struct hfi1_devdata *dd)
11620{
11621 int ret;
11622
11623 ret = disable_data_vls(dd);
11624 if (ret == 0)
11625 drain_data_vls(dd);
11626
11627 return ret;
11628}
11629
11630/*
11631 * Convert a nanosecond time to a cclock count. No matter how slow
11632 * the cclock, a non-zero ns will always have a non-zero result.
11633 */
11634u32 ns_to_cclock(struct hfi1_devdata *dd, u32 ns)
11635{
11636 u32 cclocks;
11637
11638 if (dd->icode == ICODE_FPGA_EMULATION)
11639 cclocks = (ns * 1000) / FPGA_CCLOCK_PS;
11640 else /* simulation pretends to be ASIC */
11641 cclocks = (ns * 1000) / ASIC_CCLOCK_PS;
11642 if (ns && !cclocks) /* if ns nonzero, must be at least 1 */
11643 cclocks = 1;
11644 return cclocks;
11645}
11646
11647/*
11648 * Convert a cclock count to nanoseconds. Not matter how slow
11649 * the cclock, a non-zero cclocks will always have a non-zero result.
11650 */
11651u32 cclock_to_ns(struct hfi1_devdata *dd, u32 cclocks)
11652{
11653 u32 ns;
11654
11655 if (dd->icode == ICODE_FPGA_EMULATION)
11656 ns = (cclocks * FPGA_CCLOCK_PS) / 1000;
11657 else /* simulation pretends to be ASIC */
11658 ns = (cclocks * ASIC_CCLOCK_PS) / 1000;
11659 if (cclocks && !ns)
11660 ns = 1;
11661 return ns;
11662}
11663
11664/*
11665 * Dynamically adjust the receive interrupt timeout for a context based on
11666 * incoming packet rate.
11667 *
11668 * NOTE: Dynamic adjustment does not allow rcv_intr_count to be zero.
11669 */
11670static void adjust_rcv_timeout(struct hfi1_ctxtdata *rcd, u32 npkts)
11671{
11672 struct hfi1_devdata *dd = rcd->dd;
11673 u32 timeout = rcd->rcvavail_timeout;
11674
11675 /*
11676 * This algorithm doubles or halves the timeout depending on whether
11677 * the number of packets received in this interrupt were less than or
11678 * greater equal the interrupt count.
11679 *
11680 * The calculations below do not allow a steady state to be achieved.
11681 * Only at the endpoints it is possible to have an unchanging
11682 * timeout.
11683 */
11684 if (npkts < rcv_intr_count) {
11685 /*
11686 * Not enough packets arrived before the timeout, adjust
11687 * timeout downward.
11688 */
11689 if (timeout < 2) /* already at minimum? */
11690 return;
11691 timeout >>= 1;
11692 } else {
11693 /*
11694 * More than enough packets arrived before the timeout, adjust
11695 * timeout upward.
11696 */
11697 if (timeout >= dd->rcv_intr_timeout_csr) /* already at max? */
11698 return;
11699 timeout = min(timeout << 1, dd->rcv_intr_timeout_csr);
11700 }
11701
11702 rcd->rcvavail_timeout = timeout;
Jubin John4d114fd2016-02-14 20:21:43 -080011703 /*
11704 * timeout cannot be larger than rcv_intr_timeout_csr which has already
11705 * been verified to be in range
11706 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011707 write_kctxt_csr(dd, rcd->ctxt, RCV_AVAIL_TIME_OUT,
Jubin John17fb4f22016-02-14 20:21:52 -080011708 (u64)timeout <<
11709 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011710}
11711
11712void update_usrhead(struct hfi1_ctxtdata *rcd, u32 hd, u32 updegr, u32 egrhd,
11713 u32 intr_adjust, u32 npkts)
11714{
11715 struct hfi1_devdata *dd = rcd->dd;
11716 u64 reg;
11717 u32 ctxt = rcd->ctxt;
11718
11719 /*
11720 * Need to write timeout register before updating RcvHdrHead to ensure
11721 * that a new value is used when the HW decides to restart counting.
11722 */
11723 if (intr_adjust)
11724 adjust_rcv_timeout(rcd, npkts);
11725 if (updegr) {
11726 reg = (egrhd & RCV_EGR_INDEX_HEAD_HEAD_MASK)
11727 << RCV_EGR_INDEX_HEAD_HEAD_SHIFT;
11728 write_uctxt_csr(dd, ctxt, RCV_EGR_INDEX_HEAD, reg);
11729 }
11730 mmiowb();
11731 reg = ((u64)rcv_intr_count << RCV_HDR_HEAD_COUNTER_SHIFT) |
11732 (((u64)hd & RCV_HDR_HEAD_HEAD_MASK)
11733 << RCV_HDR_HEAD_HEAD_SHIFT);
11734 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, reg);
11735 mmiowb();
11736}
11737
11738u32 hdrqempty(struct hfi1_ctxtdata *rcd)
11739{
11740 u32 head, tail;
11741
11742 head = (read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_HEAD)
11743 & RCV_HDR_HEAD_HEAD_SMASK) >> RCV_HDR_HEAD_HEAD_SHIFT;
11744
11745 if (rcd->rcvhdrtail_kvaddr)
11746 tail = get_rcvhdrtail(rcd);
11747 else
11748 tail = read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_TAIL);
11749
11750 return head == tail;
11751}
11752
11753/*
11754 * Context Control and Receive Array encoding for buffer size:
11755 * 0x0 invalid
11756 * 0x1 4 KB
11757 * 0x2 8 KB
11758 * 0x3 16 KB
11759 * 0x4 32 KB
11760 * 0x5 64 KB
11761 * 0x6 128 KB
11762 * 0x7 256 KB
11763 * 0x8 512 KB (Receive Array only)
11764 * 0x9 1 MB (Receive Array only)
11765 * 0xa 2 MB (Receive Array only)
11766 *
11767 * 0xB-0xF - reserved (Receive Array only)
11768 *
11769 *
11770 * This routine assumes that the value has already been sanity checked.
11771 */
11772static u32 encoded_size(u32 size)
11773{
11774 switch (size) {
Jubin John8638b772016-02-14 20:19:24 -080011775 case 4 * 1024: return 0x1;
11776 case 8 * 1024: return 0x2;
11777 case 16 * 1024: return 0x3;
11778 case 32 * 1024: return 0x4;
11779 case 64 * 1024: return 0x5;
11780 case 128 * 1024: return 0x6;
11781 case 256 * 1024: return 0x7;
11782 case 512 * 1024: return 0x8;
11783 case 1 * 1024 * 1024: return 0x9;
11784 case 2 * 1024 * 1024: return 0xa;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011785 }
11786 return 0x1; /* if invalid, go with the minimum size */
11787}
11788
Michael J. Ruhl22505632017-07-24 07:46:06 -070011789void hfi1_rcvctrl(struct hfi1_devdata *dd, unsigned int op,
11790 struct hfi1_ctxtdata *rcd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011791{
Mike Marciniszyn77241052015-07-30 15:17:43 -040011792 u64 rcvctrl, reg;
11793 int did_enable = 0;
Michael J. Ruhl22505632017-07-24 07:46:06 -070011794 u16 ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011795
Mike Marciniszyn77241052015-07-30 15:17:43 -040011796 if (!rcd)
11797 return;
11798
Michael J. Ruhl22505632017-07-24 07:46:06 -070011799 ctxt = rcd->ctxt;
11800
Mike Marciniszyn77241052015-07-30 15:17:43 -040011801 hfi1_cdbg(RCVCTRL, "ctxt %d op 0x%x", ctxt, op);
11802
11803 rcvctrl = read_kctxt_csr(dd, ctxt, RCV_CTXT_CTRL);
11804 /* if the context already enabled, don't do the extra steps */
Jubin Johnd0d236e2016-02-14 20:20:15 -080011805 if ((op & HFI1_RCVCTRL_CTXT_ENB) &&
11806 !(rcvctrl & RCV_CTXT_CTRL_ENABLE_SMASK)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011807 /* reset the tail and hdr addresses, and sequence count */
11808 write_kctxt_csr(dd, ctxt, RCV_HDR_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011809 rcd->rcvhdrq_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011810 if (HFI1_CAP_KGET_MASK(rcd->flags, DMA_RTAIL))
11811 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011812 rcd->rcvhdrqtailaddr_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011813 rcd->seq_cnt = 1;
11814
11815 /* reset the cached receive header queue head value */
11816 rcd->head = 0;
11817
11818 /*
11819 * Zero the receive header queue so we don't get false
11820 * positives when checking the sequence number. The
11821 * sequence numbers could land exactly on the same spot.
11822 * E.g. a rcd restart before the receive header wrapped.
11823 */
11824 memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
11825
11826 /* starting timeout */
11827 rcd->rcvavail_timeout = dd->rcv_intr_timeout_csr;
11828
11829 /* enable the context */
11830 rcvctrl |= RCV_CTXT_CTRL_ENABLE_SMASK;
11831
11832 /* clean the egr buffer size first */
11833 rcvctrl &= ~RCV_CTXT_CTRL_EGR_BUF_SIZE_SMASK;
11834 rcvctrl |= ((u64)encoded_size(rcd->egrbufs.rcvtid_size)
11835 & RCV_CTXT_CTRL_EGR_BUF_SIZE_MASK)
11836 << RCV_CTXT_CTRL_EGR_BUF_SIZE_SHIFT;
11837
11838 /* zero RcvHdrHead - set RcvHdrHead.Counter after enable */
11839 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0);
11840 did_enable = 1;
11841
11842 /* zero RcvEgrIndexHead */
11843 write_uctxt_csr(dd, ctxt, RCV_EGR_INDEX_HEAD, 0);
11844
11845 /* set eager count and base index */
11846 reg = (((u64)(rcd->egrbufs.alloced >> RCV_SHIFT)
11847 & RCV_EGR_CTRL_EGR_CNT_MASK)
11848 << RCV_EGR_CTRL_EGR_CNT_SHIFT) |
11849 (((rcd->eager_base >> RCV_SHIFT)
11850 & RCV_EGR_CTRL_EGR_BASE_INDEX_MASK)
11851 << RCV_EGR_CTRL_EGR_BASE_INDEX_SHIFT);
11852 write_kctxt_csr(dd, ctxt, RCV_EGR_CTRL, reg);
11853
11854 /*
11855 * Set TID (expected) count and base index.
11856 * rcd->expected_count is set to individual RcvArray entries,
11857 * not pairs, and the CSR takes a pair-count in groups of
11858 * four, so divide by 8.
11859 */
11860 reg = (((rcd->expected_count >> RCV_SHIFT)
11861 & RCV_TID_CTRL_TID_PAIR_CNT_MASK)
11862 << RCV_TID_CTRL_TID_PAIR_CNT_SHIFT) |
11863 (((rcd->expected_base >> RCV_SHIFT)
11864 & RCV_TID_CTRL_TID_BASE_INDEX_MASK)
11865 << RCV_TID_CTRL_TID_BASE_INDEX_SHIFT);
11866 write_kctxt_csr(dd, ctxt, RCV_TID_CTRL, reg);
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050011867 if (ctxt == HFI1_CTRL_CTXT)
11868 write_csr(dd, RCV_VL15, HFI1_CTRL_CTXT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011869 }
11870 if (op & HFI1_RCVCTRL_CTXT_DIS) {
11871 write_csr(dd, RCV_VL15, 0);
Mark F. Brown46b010d2015-11-09 19:18:20 -050011872 /*
11873 * When receive context is being disabled turn on tail
11874 * update with a dummy tail address and then disable
11875 * receive context.
11876 */
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011877 if (dd->rcvhdrtail_dummy_dma) {
Mark F. Brown46b010d2015-11-09 19:18:20 -050011878 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011879 dd->rcvhdrtail_dummy_dma);
Mitko Haralanov566c1572016-02-03 14:32:49 -080011880 /* Enabling RcvCtxtCtrl.TailUpd is intentional. */
Mark F. Brown46b010d2015-11-09 19:18:20 -050011881 rcvctrl |= RCV_CTXT_CTRL_TAIL_UPD_SMASK;
11882 }
11883
Mike Marciniszyn77241052015-07-30 15:17:43 -040011884 rcvctrl &= ~RCV_CTXT_CTRL_ENABLE_SMASK;
11885 }
11886 if (op & HFI1_RCVCTRL_INTRAVAIL_ENB)
11887 rcvctrl |= RCV_CTXT_CTRL_INTR_AVAIL_SMASK;
11888 if (op & HFI1_RCVCTRL_INTRAVAIL_DIS)
11889 rcvctrl &= ~RCV_CTXT_CTRL_INTR_AVAIL_SMASK;
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011890 if (op & HFI1_RCVCTRL_TAILUPD_ENB && rcd->rcvhdrqtailaddr_dma)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011891 rcvctrl |= RCV_CTXT_CTRL_TAIL_UPD_SMASK;
Mitko Haralanov566c1572016-02-03 14:32:49 -080011892 if (op & HFI1_RCVCTRL_TAILUPD_DIS) {
11893 /* See comment on RcvCtxtCtrl.TailUpd above */
11894 if (!(op & HFI1_RCVCTRL_CTXT_DIS))
11895 rcvctrl &= ~RCV_CTXT_CTRL_TAIL_UPD_SMASK;
11896 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040011897 if (op & HFI1_RCVCTRL_TIDFLOW_ENB)
11898 rcvctrl |= RCV_CTXT_CTRL_TID_FLOW_ENABLE_SMASK;
11899 if (op & HFI1_RCVCTRL_TIDFLOW_DIS)
11900 rcvctrl &= ~RCV_CTXT_CTRL_TID_FLOW_ENABLE_SMASK;
11901 if (op & HFI1_RCVCTRL_ONE_PKT_EGR_ENB) {
Jubin John4d114fd2016-02-14 20:21:43 -080011902 /*
11903 * In one-packet-per-eager mode, the size comes from
11904 * the RcvArray entry.
11905 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011906 rcvctrl &= ~RCV_CTXT_CTRL_EGR_BUF_SIZE_SMASK;
11907 rcvctrl |= RCV_CTXT_CTRL_ONE_PACKET_PER_EGR_BUFFER_SMASK;
11908 }
11909 if (op & HFI1_RCVCTRL_ONE_PKT_EGR_DIS)
11910 rcvctrl &= ~RCV_CTXT_CTRL_ONE_PACKET_PER_EGR_BUFFER_SMASK;
11911 if (op & HFI1_RCVCTRL_NO_RHQ_DROP_ENB)
11912 rcvctrl |= RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK;
11913 if (op & HFI1_RCVCTRL_NO_RHQ_DROP_DIS)
11914 rcvctrl &= ~RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK;
11915 if (op & HFI1_RCVCTRL_NO_EGR_DROP_ENB)
11916 rcvctrl |= RCV_CTXT_CTRL_DONT_DROP_EGR_FULL_SMASK;
11917 if (op & HFI1_RCVCTRL_NO_EGR_DROP_DIS)
11918 rcvctrl &= ~RCV_CTXT_CTRL_DONT_DROP_EGR_FULL_SMASK;
11919 rcd->rcvctrl = rcvctrl;
11920 hfi1_cdbg(RCVCTRL, "ctxt %d rcvctrl 0x%llx\n", ctxt, rcvctrl);
11921 write_kctxt_csr(dd, ctxt, RCV_CTXT_CTRL, rcd->rcvctrl);
11922
11923 /* work around sticky RcvCtxtStatus.BlockedRHQFull */
Jubin Johnd0d236e2016-02-14 20:20:15 -080011924 if (did_enable &&
11925 (rcvctrl & RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011926 reg = read_kctxt_csr(dd, ctxt, RCV_CTXT_STATUS);
11927 if (reg != 0) {
11928 dd_dev_info(dd, "ctxt %d status %lld (blocked)\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011929 ctxt, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011930 read_uctxt_csr(dd, ctxt, RCV_HDR_HEAD);
11931 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0x10);
11932 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0x00);
11933 read_uctxt_csr(dd, ctxt, RCV_HDR_HEAD);
11934 reg = read_kctxt_csr(dd, ctxt, RCV_CTXT_STATUS);
11935 dd_dev_info(dd, "ctxt %d status %lld (%s blocked)\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011936 ctxt, reg, reg == 0 ? "not" : "still");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011937 }
11938 }
11939
11940 if (did_enable) {
11941 /*
11942 * The interrupt timeout and count must be set after
11943 * the context is enabled to take effect.
11944 */
11945 /* set interrupt timeout */
11946 write_kctxt_csr(dd, ctxt, RCV_AVAIL_TIME_OUT,
Jubin John17fb4f22016-02-14 20:21:52 -080011947 (u64)rcd->rcvavail_timeout <<
Mike Marciniszyn77241052015-07-30 15:17:43 -040011948 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_SHIFT);
11949
11950 /* set RcvHdrHead.Counter, zero RcvHdrHead.Head (again) */
11951 reg = (u64)rcv_intr_count << RCV_HDR_HEAD_COUNTER_SHIFT;
11952 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, reg);
11953 }
11954
11955 if (op & (HFI1_RCVCTRL_TAILUPD_DIS | HFI1_RCVCTRL_CTXT_DIS))
11956 /*
11957 * If the context has been disabled and the Tail Update has
Mark F. Brown46b010d2015-11-09 19:18:20 -050011958 * been cleared, set the RCV_HDR_TAIL_ADDR CSR to dummy address
11959 * so it doesn't contain an address that is invalid.
Mike Marciniszyn77241052015-07-30 15:17:43 -040011960 */
Mark F. Brown46b010d2015-11-09 19:18:20 -050011961 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011962 dd->rcvhdrtail_dummy_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011963}
11964
Dean Luick582e05c2016-02-18 11:13:01 -080011965u32 hfi1_read_cntrs(struct hfi1_devdata *dd, char **namep, u64 **cntrp)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011966{
11967 int ret;
11968 u64 val = 0;
11969
11970 if (namep) {
11971 ret = dd->cntrnameslen;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011972 *namep = dd->cntrnames;
11973 } else {
11974 const struct cntr_entry *entry;
11975 int i, j;
11976
11977 ret = (dd->ndevcntrs) * sizeof(u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011978
11979 /* Get the start of the block of counters */
11980 *cntrp = dd->cntrs;
11981
11982 /*
11983 * Now go and fill in each counter in the block.
11984 */
11985 for (i = 0; i < DEV_CNTR_LAST; i++) {
11986 entry = &dev_cntrs[i];
11987 hfi1_cdbg(CNTR, "reading %s", entry->name);
11988 if (entry->flags & CNTR_DISABLED) {
11989 /* Nothing */
11990 hfi1_cdbg(CNTR, "\tDisabled\n");
11991 } else {
11992 if (entry->flags & CNTR_VL) {
11993 hfi1_cdbg(CNTR, "\tPer VL\n");
11994 for (j = 0; j < C_VL_COUNT; j++) {
11995 val = entry->rw_cntr(entry,
11996 dd, j,
11997 CNTR_MODE_R,
11998 0);
11999 hfi1_cdbg(
12000 CNTR,
12001 "\t\tRead 0x%llx for %d\n",
12002 val, j);
12003 dd->cntrs[entry->offset + j] =
12004 val;
12005 }
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012006 } else if (entry->flags & CNTR_SDMA) {
12007 hfi1_cdbg(CNTR,
12008 "\t Per SDMA Engine\n");
12009 for (j = 0; j < dd->chip_sdma_engines;
12010 j++) {
12011 val =
12012 entry->rw_cntr(entry, dd, j,
12013 CNTR_MODE_R, 0);
12014 hfi1_cdbg(CNTR,
12015 "\t\tRead 0x%llx for %d\n",
12016 val, j);
12017 dd->cntrs[entry->offset + j] =
12018 val;
12019 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012020 } else {
12021 val = entry->rw_cntr(entry, dd,
12022 CNTR_INVALID_VL,
12023 CNTR_MODE_R, 0);
12024 dd->cntrs[entry->offset] = val;
12025 hfi1_cdbg(CNTR, "\tRead 0x%llx", val);
12026 }
12027 }
12028 }
12029 }
12030 return ret;
12031}
12032
12033/*
12034 * Used by sysfs to create files for hfi stats to read
12035 */
Dean Luick582e05c2016-02-18 11:13:01 -080012036u32 hfi1_read_portcntrs(struct hfi1_pportdata *ppd, char **namep, u64 **cntrp)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012037{
12038 int ret;
12039 u64 val = 0;
12040
12041 if (namep) {
Dean Luick582e05c2016-02-18 11:13:01 -080012042 ret = ppd->dd->portcntrnameslen;
12043 *namep = ppd->dd->portcntrnames;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012044 } else {
12045 const struct cntr_entry *entry;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012046 int i, j;
12047
Dean Luick582e05c2016-02-18 11:13:01 -080012048 ret = ppd->dd->nportcntrs * sizeof(u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012049 *cntrp = ppd->cntrs;
12050
12051 for (i = 0; i < PORT_CNTR_LAST; i++) {
12052 entry = &port_cntrs[i];
12053 hfi1_cdbg(CNTR, "reading %s", entry->name);
12054 if (entry->flags & CNTR_DISABLED) {
12055 /* Nothing */
12056 hfi1_cdbg(CNTR, "\tDisabled\n");
12057 continue;
12058 }
12059
12060 if (entry->flags & CNTR_VL) {
12061 hfi1_cdbg(CNTR, "\tPer VL");
12062 for (j = 0; j < C_VL_COUNT; j++) {
12063 val = entry->rw_cntr(entry, ppd, j,
12064 CNTR_MODE_R,
12065 0);
12066 hfi1_cdbg(
12067 CNTR,
12068 "\t\tRead 0x%llx for %d",
12069 val, j);
12070 ppd->cntrs[entry->offset + j] = val;
12071 }
12072 } else {
12073 val = entry->rw_cntr(entry, ppd,
12074 CNTR_INVALID_VL,
12075 CNTR_MODE_R,
12076 0);
12077 ppd->cntrs[entry->offset] = val;
12078 hfi1_cdbg(CNTR, "\tRead 0x%llx", val);
12079 }
12080 }
12081 }
12082 return ret;
12083}
12084
12085static void free_cntrs(struct hfi1_devdata *dd)
12086{
12087 struct hfi1_pportdata *ppd;
12088 int i;
12089
12090 if (dd->synth_stats_timer.data)
12091 del_timer_sync(&dd->synth_stats_timer);
12092 dd->synth_stats_timer.data = 0;
12093 ppd = (struct hfi1_pportdata *)(dd + 1);
12094 for (i = 0; i < dd->num_pports; i++, ppd++) {
12095 kfree(ppd->cntrs);
12096 kfree(ppd->scntrs);
Dennis Dalessandro4eb06882016-01-19 14:42:39 -080012097 free_percpu(ppd->ibport_data.rvp.rc_acks);
12098 free_percpu(ppd->ibport_data.rvp.rc_qacks);
12099 free_percpu(ppd->ibport_data.rvp.rc_delayed_comp);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012100 ppd->cntrs = NULL;
12101 ppd->scntrs = NULL;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -080012102 ppd->ibport_data.rvp.rc_acks = NULL;
12103 ppd->ibport_data.rvp.rc_qacks = NULL;
12104 ppd->ibport_data.rvp.rc_delayed_comp = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012105 }
12106 kfree(dd->portcntrnames);
12107 dd->portcntrnames = NULL;
12108 kfree(dd->cntrs);
12109 dd->cntrs = NULL;
12110 kfree(dd->scntrs);
12111 dd->scntrs = NULL;
12112 kfree(dd->cntrnames);
12113 dd->cntrnames = NULL;
Tadeusz Struk22546b72017-04-28 10:40:02 -070012114 if (dd->update_cntr_wq) {
12115 destroy_workqueue(dd->update_cntr_wq);
12116 dd->update_cntr_wq = NULL;
12117 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012118}
12119
Mike Marciniszyn77241052015-07-30 15:17:43 -040012120static u64 read_dev_port_cntr(struct hfi1_devdata *dd, struct cntr_entry *entry,
12121 u64 *psval, void *context, int vl)
12122{
12123 u64 val;
12124 u64 sval = *psval;
12125
12126 if (entry->flags & CNTR_DISABLED) {
12127 dd_dev_err(dd, "Counter %s not enabled", entry->name);
12128 return 0;
12129 }
12130
12131 hfi1_cdbg(CNTR, "cntr: %s vl %d psval 0x%llx", entry->name, vl, *psval);
12132
12133 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_R, 0);
12134
12135 /* If its a synthetic counter there is more work we need to do */
12136 if (entry->flags & CNTR_SYNTH) {
12137 if (sval == CNTR_MAX) {
12138 /* No need to read already saturated */
12139 return CNTR_MAX;
12140 }
12141
12142 if (entry->flags & CNTR_32BIT) {
12143 /* 32bit counters can wrap multiple times */
12144 u64 upper = sval >> 32;
12145 u64 lower = (sval << 32) >> 32;
12146
12147 if (lower > val) { /* hw wrapped */
12148 if (upper == CNTR_32BIT_MAX)
12149 val = CNTR_MAX;
12150 else
12151 upper++;
12152 }
12153
12154 if (val != CNTR_MAX)
12155 val = (upper << 32) | val;
12156
12157 } else {
12158 /* If we rolled we are saturated */
12159 if ((val < sval) || (val > CNTR_MAX))
12160 val = CNTR_MAX;
12161 }
12162 }
12163
12164 *psval = val;
12165
12166 hfi1_cdbg(CNTR, "\tNew val=0x%llx", val);
12167
12168 return val;
12169}
12170
12171static u64 write_dev_port_cntr(struct hfi1_devdata *dd,
12172 struct cntr_entry *entry,
12173 u64 *psval, void *context, int vl, u64 data)
12174{
12175 u64 val;
12176
12177 if (entry->flags & CNTR_DISABLED) {
12178 dd_dev_err(dd, "Counter %s not enabled", entry->name);
12179 return 0;
12180 }
12181
12182 hfi1_cdbg(CNTR, "cntr: %s vl %d psval 0x%llx", entry->name, vl, *psval);
12183
12184 if (entry->flags & CNTR_SYNTH) {
12185 *psval = data;
12186 if (entry->flags & CNTR_32BIT) {
12187 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W,
12188 (data << 32) >> 32);
12189 val = data; /* return the full 64bit value */
12190 } else {
12191 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W,
12192 data);
12193 }
12194 } else {
12195 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W, data);
12196 }
12197
12198 *psval = val;
12199
12200 hfi1_cdbg(CNTR, "\tNew val=0x%llx", val);
12201
12202 return val;
12203}
12204
12205u64 read_dev_cntr(struct hfi1_devdata *dd, int index, int vl)
12206{
12207 struct cntr_entry *entry;
12208 u64 *sval;
12209
12210 entry = &dev_cntrs[index];
12211 sval = dd->scntrs + entry->offset;
12212
12213 if (vl != CNTR_INVALID_VL)
12214 sval += vl;
12215
12216 return read_dev_port_cntr(dd, entry, sval, dd, vl);
12217}
12218
12219u64 write_dev_cntr(struct hfi1_devdata *dd, int index, int vl, u64 data)
12220{
12221 struct cntr_entry *entry;
12222 u64 *sval;
12223
12224 entry = &dev_cntrs[index];
12225 sval = dd->scntrs + entry->offset;
12226
12227 if (vl != CNTR_INVALID_VL)
12228 sval += vl;
12229
12230 return write_dev_port_cntr(dd, entry, sval, dd, vl, data);
12231}
12232
12233u64 read_port_cntr(struct hfi1_pportdata *ppd, int index, int vl)
12234{
12235 struct cntr_entry *entry;
12236 u64 *sval;
12237
12238 entry = &port_cntrs[index];
12239 sval = ppd->scntrs + entry->offset;
12240
12241 if (vl != CNTR_INVALID_VL)
12242 sval += vl;
12243
12244 if ((index >= C_RCV_HDR_OVF_FIRST + ppd->dd->num_rcv_contexts) &&
12245 (index <= C_RCV_HDR_OVF_LAST)) {
12246 /* We do not want to bother for disabled contexts */
12247 return 0;
12248 }
12249
12250 return read_dev_port_cntr(ppd->dd, entry, sval, ppd, vl);
12251}
12252
12253u64 write_port_cntr(struct hfi1_pportdata *ppd, int index, int vl, u64 data)
12254{
12255 struct cntr_entry *entry;
12256 u64 *sval;
12257
12258 entry = &port_cntrs[index];
12259 sval = ppd->scntrs + entry->offset;
12260
12261 if (vl != CNTR_INVALID_VL)
12262 sval += vl;
12263
12264 if ((index >= C_RCV_HDR_OVF_FIRST + ppd->dd->num_rcv_contexts) &&
12265 (index <= C_RCV_HDR_OVF_LAST)) {
12266 /* We do not want to bother for disabled contexts */
12267 return 0;
12268 }
12269
12270 return write_dev_port_cntr(ppd->dd, entry, sval, ppd, vl, data);
12271}
12272
Tadeusz Struk22546b72017-04-28 10:40:02 -070012273static void do_update_synth_timer(struct work_struct *work)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012274{
12275 u64 cur_tx;
12276 u64 cur_rx;
12277 u64 total_flits;
12278 u8 update = 0;
12279 int i, j, vl;
12280 struct hfi1_pportdata *ppd;
12281 struct cntr_entry *entry;
Tadeusz Struk22546b72017-04-28 10:40:02 -070012282 struct hfi1_devdata *dd = container_of(work, struct hfi1_devdata,
12283 update_cntr_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012284
12285 /*
12286 * Rather than keep beating on the CSRs pick a minimal set that we can
12287 * check to watch for potential roll over. We can do this by looking at
12288 * the number of flits sent/recv. If the total flits exceeds 32bits then
12289 * we have to iterate all the counters and update.
12290 */
12291 entry = &dev_cntrs[C_DC_RCV_FLITS];
12292 cur_rx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL, CNTR_MODE_R, 0);
12293
12294 entry = &dev_cntrs[C_DC_XMIT_FLITS];
12295 cur_tx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL, CNTR_MODE_R, 0);
12296
12297 hfi1_cdbg(
12298 CNTR,
12299 "[%d] curr tx=0x%llx rx=0x%llx :: last tx=0x%llx rx=0x%llx\n",
12300 dd->unit, cur_tx, cur_rx, dd->last_tx, dd->last_rx);
12301
12302 if ((cur_tx < dd->last_tx) || (cur_rx < dd->last_rx)) {
12303 /*
12304 * May not be strictly necessary to update but it won't hurt and
12305 * simplifies the logic here.
12306 */
12307 update = 1;
12308 hfi1_cdbg(CNTR, "[%d] Tripwire counter rolled, updating",
12309 dd->unit);
12310 } else {
12311 total_flits = (cur_tx - dd->last_tx) + (cur_rx - dd->last_rx);
12312 hfi1_cdbg(CNTR,
12313 "[%d] total flits 0x%llx limit 0x%llx\n", dd->unit,
12314 total_flits, (u64)CNTR_32BIT_MAX);
12315 if (total_flits >= CNTR_32BIT_MAX) {
12316 hfi1_cdbg(CNTR, "[%d] 32bit limit hit, updating",
12317 dd->unit);
12318 update = 1;
12319 }
12320 }
12321
12322 if (update) {
12323 hfi1_cdbg(CNTR, "[%d] Updating dd and ppd counters", dd->unit);
12324 for (i = 0; i < DEV_CNTR_LAST; i++) {
12325 entry = &dev_cntrs[i];
12326 if (entry->flags & CNTR_VL) {
12327 for (vl = 0; vl < C_VL_COUNT; vl++)
12328 read_dev_cntr(dd, i, vl);
12329 } else {
12330 read_dev_cntr(dd, i, CNTR_INVALID_VL);
12331 }
12332 }
12333 ppd = (struct hfi1_pportdata *)(dd + 1);
12334 for (i = 0; i < dd->num_pports; i++, ppd++) {
12335 for (j = 0; j < PORT_CNTR_LAST; j++) {
12336 entry = &port_cntrs[j];
12337 if (entry->flags & CNTR_VL) {
12338 for (vl = 0; vl < C_VL_COUNT; vl++)
12339 read_port_cntr(ppd, j, vl);
12340 } else {
12341 read_port_cntr(ppd, j, CNTR_INVALID_VL);
12342 }
12343 }
12344 }
12345
12346 /*
12347 * We want the value in the register. The goal is to keep track
12348 * of the number of "ticks" not the counter value. In other
12349 * words if the register rolls we want to notice it and go ahead
12350 * and force an update.
12351 */
12352 entry = &dev_cntrs[C_DC_XMIT_FLITS];
12353 dd->last_tx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL,
12354 CNTR_MODE_R, 0);
12355
12356 entry = &dev_cntrs[C_DC_RCV_FLITS];
12357 dd->last_rx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL,
12358 CNTR_MODE_R, 0);
12359
12360 hfi1_cdbg(CNTR, "[%d] setting last tx/rx to 0x%llx 0x%llx",
12361 dd->unit, dd->last_tx, dd->last_rx);
12362
12363 } else {
12364 hfi1_cdbg(CNTR, "[%d] No update necessary", dd->unit);
12365 }
Tadeusz Struk22546b72017-04-28 10:40:02 -070012366}
Mike Marciniszyn77241052015-07-30 15:17:43 -040012367
Tadeusz Struk22546b72017-04-28 10:40:02 -070012368static void update_synth_timer(unsigned long opaque)
12369{
12370 struct hfi1_devdata *dd = (struct hfi1_devdata *)opaque;
12371
12372 queue_work(dd->update_cntr_wq, &dd->update_cntr_work);
Bart Van Assche48a0cc132016-06-03 12:09:56 -070012373 mod_timer(&dd->synth_stats_timer, jiffies + HZ * SYNTH_CNT_TIME);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012374}
12375
Jianxin Xiong09a79082016-10-25 13:12:40 -070012376#define C_MAX_NAME 16 /* 15 chars + one for /0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012377static int init_cntrs(struct hfi1_devdata *dd)
12378{
Dean Luickc024c552016-01-11 18:30:57 -050012379 int i, rcv_ctxts, j;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012380 size_t sz;
12381 char *p;
12382 char name[C_MAX_NAME];
12383 struct hfi1_pportdata *ppd;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012384 const char *bit_type_32 = ",32";
12385 const int bit_type_32_sz = strlen(bit_type_32);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012386
12387 /* set up the stats timer; the add_timer is done at the end */
Muhammad Falak R Wani24523a92015-10-25 16:13:23 +053012388 setup_timer(&dd->synth_stats_timer, update_synth_timer,
12389 (unsigned long)dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012390
12391 /***********************/
12392 /* per device counters */
12393 /***********************/
12394
12395 /* size names and determine how many we have*/
12396 dd->ndevcntrs = 0;
12397 sz = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012398
12399 for (i = 0; i < DEV_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012400 if (dev_cntrs[i].flags & CNTR_DISABLED) {
12401 hfi1_dbg_early("\tSkipping %s\n", dev_cntrs[i].name);
12402 continue;
12403 }
12404
12405 if (dev_cntrs[i].flags & CNTR_VL) {
Dean Luickc024c552016-01-11 18:30:57 -050012406 dev_cntrs[i].offset = dd->ndevcntrs;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012407 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012408 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012409 dev_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012410 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012411 /* Add ",32" for 32-bit counters */
12412 if (dev_cntrs[i].flags & CNTR_32BIT)
12413 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012414 sz++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012415 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012416 }
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012417 } else if (dev_cntrs[i].flags & CNTR_SDMA) {
Dean Luickc024c552016-01-11 18:30:57 -050012418 dev_cntrs[i].offset = dd->ndevcntrs;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012419 for (j = 0; j < dd->chip_sdma_engines; j++) {
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012420 snprintf(name, C_MAX_NAME, "%s%d",
12421 dev_cntrs[i].name, j);
12422 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012423 /* Add ",32" for 32-bit counters */
12424 if (dev_cntrs[i].flags & CNTR_32BIT)
12425 sz += bit_type_32_sz;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012426 sz++;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012427 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012428 }
12429 } else {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012430 /* +1 for newline. */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012431 sz += strlen(dev_cntrs[i].name) + 1;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012432 /* Add ",32" for 32-bit counters */
12433 if (dev_cntrs[i].flags & CNTR_32BIT)
12434 sz += bit_type_32_sz;
Dean Luickc024c552016-01-11 18:30:57 -050012435 dev_cntrs[i].offset = dd->ndevcntrs;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012436 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012437 }
12438 }
12439
12440 /* allocate space for the counter values */
Dean Luickc024c552016-01-11 18:30:57 -050012441 dd->cntrs = kcalloc(dd->ndevcntrs, sizeof(u64), GFP_KERNEL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012442 if (!dd->cntrs)
12443 goto bail;
12444
Dean Luickc024c552016-01-11 18:30:57 -050012445 dd->scntrs = kcalloc(dd->ndevcntrs, sizeof(u64), GFP_KERNEL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012446 if (!dd->scntrs)
12447 goto bail;
12448
Mike Marciniszyn77241052015-07-30 15:17:43 -040012449 /* allocate space for the counter names */
12450 dd->cntrnameslen = sz;
12451 dd->cntrnames = kmalloc(sz, GFP_KERNEL);
12452 if (!dd->cntrnames)
12453 goto bail;
12454
12455 /* fill in the names */
Dean Luickc024c552016-01-11 18:30:57 -050012456 for (p = dd->cntrnames, i = 0; i < DEV_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012457 if (dev_cntrs[i].flags & CNTR_DISABLED) {
12458 /* Nothing */
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012459 } else if (dev_cntrs[i].flags & CNTR_VL) {
12460 for (j = 0; j < C_VL_COUNT; j++) {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012461 snprintf(name, C_MAX_NAME, "%s%d",
12462 dev_cntrs[i].name,
12463 vl_from_idx(j));
12464 memcpy(p, name, strlen(name));
12465 p += strlen(name);
12466
12467 /* Counter is 32 bits */
12468 if (dev_cntrs[i].flags & CNTR_32BIT) {
12469 memcpy(p, bit_type_32, bit_type_32_sz);
12470 p += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012471 }
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012472
Mike Marciniszyn77241052015-07-30 15:17:43 -040012473 *p++ = '\n';
12474 }
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012475 } else if (dev_cntrs[i].flags & CNTR_SDMA) {
12476 for (j = 0; j < dd->chip_sdma_engines; j++) {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012477 snprintf(name, C_MAX_NAME, "%s%d",
12478 dev_cntrs[i].name, j);
12479 memcpy(p, name, strlen(name));
12480 p += strlen(name);
12481
12482 /* Counter is 32 bits */
12483 if (dev_cntrs[i].flags & CNTR_32BIT) {
12484 memcpy(p, bit_type_32, bit_type_32_sz);
12485 p += bit_type_32_sz;
12486 }
12487
12488 *p++ = '\n';
12489 }
12490 } else {
12491 memcpy(p, dev_cntrs[i].name, strlen(dev_cntrs[i].name));
12492 p += strlen(dev_cntrs[i].name);
12493
12494 /* Counter is 32 bits */
12495 if (dev_cntrs[i].flags & CNTR_32BIT) {
12496 memcpy(p, bit_type_32, bit_type_32_sz);
12497 p += bit_type_32_sz;
12498 }
12499
12500 *p++ = '\n';
Mike Marciniszyn77241052015-07-30 15:17:43 -040012501 }
12502 }
12503
12504 /*********************/
12505 /* per port counters */
12506 /*********************/
12507
12508 /*
12509 * Go through the counters for the overflows and disable the ones we
12510 * don't need. This varies based on platform so we need to do it
12511 * dynamically here.
12512 */
12513 rcv_ctxts = dd->num_rcv_contexts;
12514 for (i = C_RCV_HDR_OVF_FIRST + rcv_ctxts;
12515 i <= C_RCV_HDR_OVF_LAST; i++) {
12516 port_cntrs[i].flags |= CNTR_DISABLED;
12517 }
12518
12519 /* size port counter names and determine how many we have*/
12520 sz = 0;
12521 dd->nportcntrs = 0;
12522 for (i = 0; i < PORT_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012523 if (port_cntrs[i].flags & CNTR_DISABLED) {
12524 hfi1_dbg_early("\tSkipping %s\n", port_cntrs[i].name);
12525 continue;
12526 }
12527
12528 if (port_cntrs[i].flags & CNTR_VL) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012529 port_cntrs[i].offset = dd->nportcntrs;
12530 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012531 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012532 port_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012533 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012534 /* Add ",32" for 32-bit counters */
12535 if (port_cntrs[i].flags & CNTR_32BIT)
12536 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012537 sz++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012538 dd->nportcntrs++;
12539 }
12540 } else {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012541 /* +1 for newline */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012542 sz += strlen(port_cntrs[i].name) + 1;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012543 /* Add ",32" for 32-bit counters */
12544 if (port_cntrs[i].flags & CNTR_32BIT)
12545 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012546 port_cntrs[i].offset = dd->nportcntrs;
12547 dd->nportcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012548 }
12549 }
12550
12551 /* allocate space for the counter names */
12552 dd->portcntrnameslen = sz;
12553 dd->portcntrnames = kmalloc(sz, GFP_KERNEL);
12554 if (!dd->portcntrnames)
12555 goto bail;
12556
12557 /* fill in port cntr names */
12558 for (p = dd->portcntrnames, i = 0; i < PORT_CNTR_LAST; i++) {
12559 if (port_cntrs[i].flags & CNTR_DISABLED)
12560 continue;
12561
12562 if (port_cntrs[i].flags & CNTR_VL) {
12563 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012564 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012565 port_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012566 memcpy(p, name, strlen(name));
12567 p += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012568
12569 /* Counter is 32 bits */
12570 if (port_cntrs[i].flags & CNTR_32BIT) {
12571 memcpy(p, bit_type_32, bit_type_32_sz);
12572 p += bit_type_32_sz;
12573 }
12574
Mike Marciniszyn77241052015-07-30 15:17:43 -040012575 *p++ = '\n';
12576 }
12577 } else {
12578 memcpy(p, port_cntrs[i].name,
12579 strlen(port_cntrs[i].name));
12580 p += strlen(port_cntrs[i].name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012581
12582 /* Counter is 32 bits */
12583 if (port_cntrs[i].flags & CNTR_32BIT) {
12584 memcpy(p, bit_type_32, bit_type_32_sz);
12585 p += bit_type_32_sz;
12586 }
12587
Mike Marciniszyn77241052015-07-30 15:17:43 -040012588 *p++ = '\n';
12589 }
12590 }
12591
12592 /* allocate per port storage for counter values */
12593 ppd = (struct hfi1_pportdata *)(dd + 1);
12594 for (i = 0; i < dd->num_pports; i++, ppd++) {
12595 ppd->cntrs = kcalloc(dd->nportcntrs, sizeof(u64), GFP_KERNEL);
12596 if (!ppd->cntrs)
12597 goto bail;
12598
12599 ppd->scntrs = kcalloc(dd->nportcntrs, sizeof(u64), GFP_KERNEL);
12600 if (!ppd->scntrs)
12601 goto bail;
12602 }
12603
12604 /* CPU counters need to be allocated and zeroed */
12605 if (init_cpu_counters(dd))
12606 goto bail;
12607
Tadeusz Struk22546b72017-04-28 10:40:02 -070012608 dd->update_cntr_wq = alloc_ordered_workqueue("hfi1_update_cntr_%d",
12609 WQ_MEM_RECLAIM, dd->unit);
12610 if (!dd->update_cntr_wq)
12611 goto bail;
12612
12613 INIT_WORK(&dd->update_cntr_work, do_update_synth_timer);
12614
Mike Marciniszyn77241052015-07-30 15:17:43 -040012615 mod_timer(&dd->synth_stats_timer, jiffies + HZ * SYNTH_CNT_TIME);
12616 return 0;
12617bail:
12618 free_cntrs(dd);
12619 return -ENOMEM;
12620}
12621
Mike Marciniszyn77241052015-07-30 15:17:43 -040012622static u32 chip_to_opa_lstate(struct hfi1_devdata *dd, u32 chip_lstate)
12623{
12624 switch (chip_lstate) {
12625 default:
12626 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080012627 "Unknown logical state 0x%x, reporting IB_PORT_DOWN\n",
12628 chip_lstate);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012629 /* fall through */
12630 case LSTATE_DOWN:
12631 return IB_PORT_DOWN;
12632 case LSTATE_INIT:
12633 return IB_PORT_INIT;
12634 case LSTATE_ARMED:
12635 return IB_PORT_ARMED;
12636 case LSTATE_ACTIVE:
12637 return IB_PORT_ACTIVE;
12638 }
12639}
12640
12641u32 chip_to_opa_pstate(struct hfi1_devdata *dd, u32 chip_pstate)
12642{
12643 /* look at the HFI meta-states only */
12644 switch (chip_pstate & 0xf0) {
12645 default:
12646 dd_dev_err(dd, "Unexpected chip physical state of 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -080012647 chip_pstate);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012648 /* fall through */
12649 case PLS_DISABLED:
12650 return IB_PORTPHYSSTATE_DISABLED;
12651 case PLS_OFFLINE:
12652 return OPA_PORTPHYSSTATE_OFFLINE;
12653 case PLS_POLLING:
12654 return IB_PORTPHYSSTATE_POLLING;
12655 case PLS_CONFIGPHY:
12656 return IB_PORTPHYSSTATE_TRAINING;
12657 case PLS_LINKUP:
12658 return IB_PORTPHYSSTATE_LINKUP;
12659 case PLS_PHYTEST:
12660 return IB_PORTPHYSSTATE_PHY_TEST;
12661 }
12662}
12663
12664/* return the OPA port logical state name */
12665const char *opa_lstate_name(u32 lstate)
12666{
12667 static const char * const port_logical_names[] = {
12668 "PORT_NOP",
12669 "PORT_DOWN",
12670 "PORT_INIT",
12671 "PORT_ARMED",
12672 "PORT_ACTIVE",
12673 "PORT_ACTIVE_DEFER",
12674 };
12675 if (lstate < ARRAY_SIZE(port_logical_names))
12676 return port_logical_names[lstate];
12677 return "unknown";
12678}
12679
12680/* return the OPA port physical state name */
12681const char *opa_pstate_name(u32 pstate)
12682{
12683 static const char * const port_physical_names[] = {
12684 "PHYS_NOP",
12685 "reserved1",
12686 "PHYS_POLL",
12687 "PHYS_DISABLED",
12688 "PHYS_TRAINING",
12689 "PHYS_LINKUP",
12690 "PHYS_LINK_ERR_RECOVER",
12691 "PHYS_PHY_TEST",
12692 "reserved8",
12693 "PHYS_OFFLINE",
12694 "PHYS_GANGED",
12695 "PHYS_TEST",
12696 };
12697 if (pstate < ARRAY_SIZE(port_physical_names))
12698 return port_physical_names[pstate];
12699 return "unknown";
12700}
12701
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012702static void update_statusp(struct hfi1_pportdata *ppd, u32 state)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012703{
Mike Marciniszyn77241052015-07-30 15:17:43 -040012704 /*
12705 * Set port status flags in the page mapped into userspace
12706 * memory. Do it here to ensure a reliable state - this is
12707 * the only function called by all state handling code.
12708 * Always set the flags due to the fact that the cache value
12709 * might have been changed explicitly outside of this
12710 * function.
12711 */
12712 if (ppd->statusp) {
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012713 switch (state) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012714 case IB_PORT_DOWN:
12715 case IB_PORT_INIT:
12716 *ppd->statusp &= ~(HFI1_STATUS_IB_CONF |
12717 HFI1_STATUS_IB_READY);
12718 break;
12719 case IB_PORT_ARMED:
12720 *ppd->statusp |= HFI1_STATUS_IB_CONF;
12721 break;
12722 case IB_PORT_ACTIVE:
12723 *ppd->statusp |= HFI1_STATUS_IB_READY;
12724 break;
12725 }
12726 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012727}
12728
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012729/*
Mike Marciniszyn77241052015-07-30 15:17:43 -040012730 * wait_logical_linkstate - wait for an IB link state change to occur
12731 * @ppd: port device
12732 * @state: the state to wait for
12733 * @msecs: the number of milliseconds to wait
12734 *
12735 * Wait up to msecs milliseconds for IB link state change to occur.
12736 * For now, take the easy polling route.
12737 * Returns 0 if state reached, otherwise -ETIMEDOUT.
12738 */
12739static int wait_logical_linkstate(struct hfi1_pportdata *ppd, u32 state,
12740 int msecs)
12741{
12742 unsigned long timeout;
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012743 u32 new_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012744
12745 timeout = jiffies + msecs_to_jiffies(msecs);
12746 while (1) {
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012747 new_state = chip_to_opa_lstate(ppd->dd,
12748 read_logical_state(ppd->dd));
12749 if (new_state == state)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012750 break;
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012751 if (time_after(jiffies, timeout)) {
12752 dd_dev_err(ppd->dd,
12753 "timeout waiting for link state 0x%x\n",
12754 state);
12755 return -ETIMEDOUT;
12756 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012757 msleep(20);
12758 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012759
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012760 update_statusp(ppd, state);
12761 dd_dev_info(ppd->dd,
12762 "logical state changed to %s (0x%x)\n",
12763 opa_lstate_name(state),
12764 state);
12765 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012766}
12767
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012768static void log_state_transition(struct hfi1_pportdata *ppd, u32 state)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012769{
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012770 u32 ib_pstate = chip_to_opa_pstate(ppd->dd, state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012771
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012772 dd_dev_info(ppd->dd,
12773 "physical state changed to %s (0x%x), phy 0x%x\n",
12774 opa_pstate_name(ib_pstate), ib_pstate, state);
12775}
12776
12777/*
12778 * Read the physical hardware link state and check if it matches host
12779 * drivers anticipated state.
12780 */
12781static void log_physical_state(struct hfi1_pportdata *ppd, u32 state)
12782{
12783 u32 read_state = read_physical_state(ppd->dd);
12784
12785 if (read_state == state) {
12786 log_state_transition(ppd, state);
12787 } else {
12788 dd_dev_err(ppd->dd,
12789 "anticipated phy link state 0x%x, read 0x%x\n",
12790 state, read_state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012791 }
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012792}
12793
12794/*
12795 * wait_physical_linkstate - wait for an physical link state change to occur
12796 * @ppd: port device
12797 * @state: the state to wait for
12798 * @msecs: the number of milliseconds to wait
12799 *
12800 * Wait up to msecs milliseconds for physical link state change to occur.
12801 * Returns 0 if state reached, otherwise -ETIMEDOUT.
12802 */
12803static int wait_physical_linkstate(struct hfi1_pportdata *ppd, u32 state,
12804 int msecs)
12805{
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012806 u32 read_state;
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012807 unsigned long timeout;
12808
12809 timeout = jiffies + msecs_to_jiffies(msecs);
12810 while (1) {
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012811 read_state = read_physical_state(ppd->dd);
12812 if (read_state == state)
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012813 break;
12814 if (time_after(jiffies, timeout)) {
12815 dd_dev_err(ppd->dd,
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012816 "timeout waiting for phy link state 0x%x\n",
12817 state);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012818 return -ETIMEDOUT;
12819 }
12820 usleep_range(1950, 2050); /* sleep 2ms-ish */
12821 }
12822
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012823 log_state_transition(ppd, state);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012824 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012825}
12826
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -070012827/*
12828 * wait_phys_link_offline_quiet_substates - wait for any offline substate
12829 * @ppd: port device
12830 * @msecs: the number of milliseconds to wait
12831 *
12832 * Wait up to msecs milliseconds for any offline physical link
12833 * state change to occur.
12834 * Returns 0 if at least one state is reached, otherwise -ETIMEDOUT.
12835 */
12836static int wait_phys_link_offline_substates(struct hfi1_pportdata *ppd,
12837 int msecs)
12838{
12839 u32 read_state;
12840 unsigned long timeout;
12841
12842 timeout = jiffies + msecs_to_jiffies(msecs);
12843 while (1) {
12844 read_state = read_physical_state(ppd->dd);
12845 if ((read_state & 0xF0) == PLS_OFFLINE)
12846 break;
12847 if (time_after(jiffies, timeout)) {
12848 dd_dev_err(ppd->dd,
12849 "timeout waiting for phy link offline.quiet substates. Read state 0x%x, %dms\n",
12850 read_state, msecs);
12851 return -ETIMEDOUT;
12852 }
12853 usleep_range(1950, 2050); /* sleep 2ms-ish */
12854 }
12855
12856 log_state_transition(ppd, read_state);
12857 return read_state;
12858}
12859
Mike Marciniszyn77241052015-07-30 15:17:43 -040012860#define CLEAR_STATIC_RATE_CONTROL_SMASK(r) \
12861(r &= ~SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK)
12862
12863#define SET_STATIC_RATE_CONTROL_SMASK(r) \
12864(r |= SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK)
12865
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -070012866void hfi1_init_ctxt(struct send_context *sc)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012867{
Jubin Johnd125a6c2016-02-14 20:19:49 -080012868 if (sc) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012869 struct hfi1_devdata *dd = sc->dd;
12870 u64 reg;
12871 u8 set = (sc->type == SC_USER ?
12872 HFI1_CAP_IS_USET(STATIC_RATE_CTRL) :
12873 HFI1_CAP_IS_KSET(STATIC_RATE_CTRL));
12874 reg = read_kctxt_csr(dd, sc->hw_context,
12875 SEND_CTXT_CHECK_ENABLE);
12876 if (set)
12877 CLEAR_STATIC_RATE_CONTROL_SMASK(reg);
12878 else
12879 SET_STATIC_RATE_CONTROL_SMASK(reg);
12880 write_kctxt_csr(dd, sc->hw_context,
12881 SEND_CTXT_CHECK_ENABLE, reg);
12882 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012883}
12884
12885int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp)
12886{
12887 int ret = 0;
12888 u64 reg;
12889
12890 if (dd->icode != ICODE_RTL_SILICON) {
12891 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
12892 dd_dev_info(dd, "%s: tempsense not supported by HW\n",
12893 __func__);
12894 return -EINVAL;
12895 }
12896 reg = read_csr(dd, ASIC_STS_THERM);
12897 temp->curr = ((reg >> ASIC_STS_THERM_CURR_TEMP_SHIFT) &
12898 ASIC_STS_THERM_CURR_TEMP_MASK);
12899 temp->lo_lim = ((reg >> ASIC_STS_THERM_LO_TEMP_SHIFT) &
12900 ASIC_STS_THERM_LO_TEMP_MASK);
12901 temp->hi_lim = ((reg >> ASIC_STS_THERM_HI_TEMP_SHIFT) &
12902 ASIC_STS_THERM_HI_TEMP_MASK);
12903 temp->crit_lim = ((reg >> ASIC_STS_THERM_CRIT_TEMP_SHIFT) &
12904 ASIC_STS_THERM_CRIT_TEMP_MASK);
12905 /* triggers is a 3-bit value - 1 bit per trigger. */
12906 temp->triggers = (u8)((reg >> ASIC_STS_THERM_LOW_SHIFT) & 0x7);
12907
12908 return ret;
12909}
12910
12911/* ========================================================================= */
12912
12913/*
12914 * Enable/disable chip from delivering interrupts.
12915 */
12916void set_intr_state(struct hfi1_devdata *dd, u32 enable)
12917{
12918 int i;
12919
12920 /*
12921 * In HFI, the mask needs to be 1 to allow interrupts.
12922 */
12923 if (enable) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012924 /* enable all interrupts */
12925 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012926 write_csr(dd, CCE_INT_MASK + (8 * i), ~(u64)0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012927
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080012928 init_qsfp_int(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012929 } else {
12930 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012931 write_csr(dd, CCE_INT_MASK + (8 * i), 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012932 }
12933}
12934
12935/*
12936 * Clear all interrupt sources on the chip.
12937 */
12938static void clear_all_interrupts(struct hfi1_devdata *dd)
12939{
12940 int i;
12941
12942 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012943 write_csr(dd, CCE_INT_CLEAR + (8 * i), ~(u64)0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012944
12945 write_csr(dd, CCE_ERR_CLEAR, ~(u64)0);
12946 write_csr(dd, MISC_ERR_CLEAR, ~(u64)0);
12947 write_csr(dd, RCV_ERR_CLEAR, ~(u64)0);
12948 write_csr(dd, SEND_ERR_CLEAR, ~(u64)0);
12949 write_csr(dd, SEND_PIO_ERR_CLEAR, ~(u64)0);
12950 write_csr(dd, SEND_DMA_ERR_CLEAR, ~(u64)0);
12951 write_csr(dd, SEND_EGRESS_ERR_CLEAR, ~(u64)0);
12952 for (i = 0; i < dd->chip_send_contexts; i++)
12953 write_kctxt_csr(dd, i, SEND_CTXT_ERR_CLEAR, ~(u64)0);
12954 for (i = 0; i < dd->chip_sdma_engines; i++)
12955 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_CLEAR, ~(u64)0);
12956
12957 write_csr(dd, DCC_ERR_FLG_CLR, ~(u64)0);
12958 write_csr(dd, DC_LCB_ERR_CLR, ~(u64)0);
12959 write_csr(dd, DC_DC8051_ERR_CLR, ~(u64)0);
12960}
12961
12962/* Move to pcie.c? */
12963static void disable_intx(struct pci_dev *pdev)
12964{
12965 pci_intx(pdev, 0);
12966}
12967
12968static void clean_up_interrupts(struct hfi1_devdata *dd)
12969{
12970 int i;
12971
12972 /* remove irqs - must happen before disabling/turning off */
12973 if (dd->num_msix_entries) {
12974 /* MSI-X */
12975 struct hfi1_msix_entry *me = dd->msix_entries;
12976
12977 for (i = 0; i < dd->num_msix_entries; i++, me++) {
Jubin Johnd125a6c2016-02-14 20:19:49 -080012978 if (!me->arg) /* => no irq, no affinity */
Mitko Haralanov957558c2016-02-03 14:33:40 -080012979 continue;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070012980 hfi1_put_irq_affinity(dd, me);
12981 free_irq(me->irq, me->arg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012982 }
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070012983
12984 /* clean structures */
12985 kfree(dd->msix_entries);
12986 dd->msix_entries = NULL;
12987 dd->num_msix_entries = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012988 } else {
12989 /* INTx */
12990 if (dd->requested_intx_irq) {
12991 free_irq(dd->pcidev->irq, dd);
12992 dd->requested_intx_irq = 0;
12993 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012994 disable_intx(dd->pcidev);
12995 }
12996
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070012997 pci_free_irq_vectors(dd->pcidev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012998}
12999
13000/*
13001 * Remap the interrupt source from the general handler to the given MSI-X
13002 * interrupt.
13003 */
13004static void remap_intr(struct hfi1_devdata *dd, int isrc, int msix_intr)
13005{
13006 u64 reg;
13007 int m, n;
13008
13009 /* clear from the handled mask of the general interrupt */
13010 m = isrc / 64;
13011 n = isrc % 64;
Dennis Dalessandrobc54f672017-05-29 17:18:14 -070013012 if (likely(m < CCE_NUM_INT_CSRS)) {
13013 dd->gi_mask[m] &= ~((u64)1 << n);
13014 } else {
13015 dd_dev_err(dd, "remap interrupt err\n");
13016 return;
13017 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040013018
13019 /* direct the chip source to the given MSI-X interrupt */
13020 m = isrc / 8;
13021 n = isrc % 8;
Jubin John8638b772016-02-14 20:19:24 -080013022 reg = read_csr(dd, CCE_INT_MAP + (8 * m));
13023 reg &= ~((u64)0xff << (8 * n));
13024 reg |= ((u64)msix_intr & 0xff) << (8 * n);
13025 write_csr(dd, CCE_INT_MAP + (8 * m), reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013026}
13027
13028static void remap_sdma_interrupts(struct hfi1_devdata *dd,
13029 int engine, int msix_intr)
13030{
13031 /*
13032 * SDMA engine interrupt sources grouped by type, rather than
13033 * engine. Per-engine interrupts are as follows:
13034 * SDMA
13035 * SDMAProgress
13036 * SDMAIdle
13037 */
Jubin John8638b772016-02-14 20:19:24 -080013038 remap_intr(dd, IS_SDMA_START + 0 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080013039 msix_intr);
Jubin John8638b772016-02-14 20:19:24 -080013040 remap_intr(dd, IS_SDMA_START + 1 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080013041 msix_intr);
Jubin John8638b772016-02-14 20:19:24 -080013042 remap_intr(dd, IS_SDMA_START + 2 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080013043 msix_intr);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013044}
13045
Mike Marciniszyn77241052015-07-30 15:17:43 -040013046static int request_intx_irq(struct hfi1_devdata *dd)
13047{
13048 int ret;
13049
Jubin John98050712015-11-16 21:59:27 -050013050 snprintf(dd->intx_name, sizeof(dd->intx_name), DRIVER_NAME "_%d",
13051 dd->unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013052 ret = request_irq(dd->pcidev->irq, general_interrupt,
Jubin John17fb4f22016-02-14 20:21:52 -080013053 IRQF_SHARED, dd->intx_name, dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013054 if (ret)
13055 dd_dev_err(dd, "unable to request INTx interrupt, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -080013056 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013057 else
13058 dd->requested_intx_irq = 1;
13059 return ret;
13060}
13061
13062static int request_msix_irqs(struct hfi1_devdata *dd)
13063{
Mike Marciniszyn77241052015-07-30 15:17:43 -040013064 int first_general, last_general;
13065 int first_sdma, last_sdma;
13066 int first_rx, last_rx;
Mitko Haralanov957558c2016-02-03 14:33:40 -080013067 int i, ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013068
13069 /* calculate the ranges we are going to use */
13070 first_general = 0;
Jubin Johnf3ff8182016-02-14 20:20:50 -080013071 last_general = first_general + 1;
13072 first_sdma = last_general;
13073 last_sdma = first_sdma + dd->num_sdma;
13074 first_rx = last_sdma;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013075 last_rx = first_rx + dd->n_krcv_queues + HFI1_NUM_VNIC_CTXT;
13076
13077 /* VNIC MSIx interrupts get mapped when VNIC contexts are created */
13078 dd->first_dyn_msix_idx = first_rx + dd->n_krcv_queues;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013079
13080 /*
Mike Marciniszyn77241052015-07-30 15:17:43 -040013081 * Sanity check - the code expects all SDMA chip source
13082 * interrupts to be in the same CSR, starting at bit 0. Verify
13083 * that this is true by checking the bit location of the start.
13084 */
13085 BUILD_BUG_ON(IS_SDMA_START % 64);
13086
13087 for (i = 0; i < dd->num_msix_entries; i++) {
13088 struct hfi1_msix_entry *me = &dd->msix_entries[i];
13089 const char *err_info;
13090 irq_handler_t handler;
Dean Luickf4f30031c2015-10-26 10:28:44 -040013091 irq_handler_t thread = NULL;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013092 void *arg = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013093 int idx;
13094 struct hfi1_ctxtdata *rcd = NULL;
13095 struct sdma_engine *sde = NULL;
13096
13097 /* obtain the arguments to request_irq */
13098 if (first_general <= i && i < last_general) {
13099 idx = i - first_general;
13100 handler = general_interrupt;
13101 arg = dd;
13102 snprintf(me->name, sizeof(me->name),
Jubin John98050712015-11-16 21:59:27 -050013103 DRIVER_NAME "_%d", dd->unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013104 err_info = "general";
Mitko Haralanov957558c2016-02-03 14:33:40 -080013105 me->type = IRQ_GENERAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013106 } else if (first_sdma <= i && i < last_sdma) {
13107 idx = i - first_sdma;
13108 sde = &dd->per_sdma[idx];
13109 handler = sdma_interrupt;
13110 arg = sde;
13111 snprintf(me->name, sizeof(me->name),
Jubin John98050712015-11-16 21:59:27 -050013112 DRIVER_NAME "_%d sdma%d", dd->unit, idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013113 err_info = "sdma";
13114 remap_sdma_interrupts(dd, idx, i);
Mitko Haralanov957558c2016-02-03 14:33:40 -080013115 me->type = IRQ_SDMA;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013116 } else if (first_rx <= i && i < last_rx) {
13117 idx = i - first_rx;
Michael J. Ruhld295dbe2017-08-04 13:52:44 -070013118 rcd = hfi1_rcd_get_by_index(dd, idx);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013119 if (rcd) {
13120 /*
13121 * Set the interrupt register and mask for this
13122 * context's interrupt.
13123 */
13124 rcd->ireg = (IS_RCVAVAIL_START + idx) / 64;
13125 rcd->imask = ((u64)1) <<
13126 ((IS_RCVAVAIL_START + idx) % 64);
13127 handler = receive_context_interrupt;
13128 thread = receive_context_thread;
13129 arg = rcd;
13130 snprintf(me->name, sizeof(me->name),
13131 DRIVER_NAME "_%d kctxt%d",
13132 dd->unit, idx);
13133 err_info = "receive context";
13134 remap_intr(dd, IS_RCVAVAIL_START + idx, i);
13135 me->type = IRQ_RCVCTXT;
13136 rcd->msix_intr = i;
Michael J. Ruhld295dbe2017-08-04 13:52:44 -070013137 hfi1_rcd_put(rcd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013138 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040013139 } else {
13140 /* not in our expected range - complain, then
Jubin John4d114fd2016-02-14 20:21:43 -080013141 * ignore it
13142 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013143 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013144 "Unexpected extra MSI-X interrupt %d\n", i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013145 continue;
13146 }
13147 /* no argument, no interrupt */
Jubin Johnd125a6c2016-02-14 20:19:49 -080013148 if (!arg)
Mike Marciniszyn77241052015-07-30 15:17:43 -040013149 continue;
13150 /* make sure the name is terminated */
Jubin John8638b772016-02-14 20:19:24 -080013151 me->name[sizeof(me->name) - 1] = 0;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013152 me->irq = pci_irq_vector(dd->pcidev, i);
13153 /*
13154 * On err return me->irq. Don't need to clear this
13155 * because 'arg' has not been set, and cleanup will
13156 * do the right thing.
13157 */
13158 if (me->irq < 0)
13159 return me->irq;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013160
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013161 ret = request_threaded_irq(me->irq, handler, thread, 0,
Jubin John17fb4f22016-02-14 20:21:52 -080013162 me->name, arg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013163 if (ret) {
13164 dd_dev_err(dd,
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013165 "unable to allocate %s interrupt, irq %d, index %d, err %d\n",
13166 err_info, me->irq, idx, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013167 return ret;
13168 }
13169 /*
13170 * assign arg after request_irq call, so it will be
13171 * cleaned up
13172 */
13173 me->arg = arg;
13174
Mitko Haralanov957558c2016-02-03 14:33:40 -080013175 ret = hfi1_get_irq_affinity(dd, me);
13176 if (ret)
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013177 dd_dev_err(dd, "unable to pin IRQ %d\n", ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013178 }
13179
Mike Marciniszyn77241052015-07-30 15:17:43 -040013180 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013181}
13182
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013183void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd)
13184{
13185 int i;
13186
13187 if (!dd->num_msix_entries) {
13188 synchronize_irq(dd->pcidev->irq);
13189 return;
13190 }
13191
13192 for (i = 0; i < dd->vnic.num_ctxt; i++) {
13193 struct hfi1_ctxtdata *rcd = dd->vnic.ctxt[i];
13194 struct hfi1_msix_entry *me = &dd->msix_entries[rcd->msix_intr];
13195
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013196 synchronize_irq(me->irq);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013197 }
13198}
13199
13200void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd)
13201{
13202 struct hfi1_devdata *dd = rcd->dd;
13203 struct hfi1_msix_entry *me = &dd->msix_entries[rcd->msix_intr];
13204
13205 if (!me->arg) /* => no irq, no affinity */
13206 return;
13207
13208 hfi1_put_irq_affinity(dd, me);
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013209 free_irq(me->irq, me->arg);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013210
13211 me->arg = NULL;
13212}
13213
13214void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd)
13215{
13216 struct hfi1_devdata *dd = rcd->dd;
13217 struct hfi1_msix_entry *me;
13218 int idx = rcd->ctxt;
13219 void *arg = rcd;
13220 int ret;
13221
13222 rcd->msix_intr = dd->vnic.msix_idx++;
13223 me = &dd->msix_entries[rcd->msix_intr];
13224
13225 /*
13226 * Set the interrupt register and mask for this
13227 * context's interrupt.
13228 */
13229 rcd->ireg = (IS_RCVAVAIL_START + idx) / 64;
13230 rcd->imask = ((u64)1) <<
13231 ((IS_RCVAVAIL_START + idx) % 64);
13232
13233 snprintf(me->name, sizeof(me->name),
13234 DRIVER_NAME "_%d kctxt%d", dd->unit, idx);
13235 me->name[sizeof(me->name) - 1] = 0;
13236 me->type = IRQ_RCVCTXT;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013237 me->irq = pci_irq_vector(dd->pcidev, rcd->msix_intr);
13238 if (me->irq < 0) {
13239 dd_dev_err(dd, "vnic irq vector request (idx %d) fail %d\n",
13240 idx, me->irq);
13241 return;
13242 }
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013243 remap_intr(dd, IS_RCVAVAIL_START + idx, rcd->msix_intr);
13244
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013245 ret = request_threaded_irq(me->irq, receive_context_interrupt,
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013246 receive_context_thread, 0, me->name, arg);
13247 if (ret) {
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013248 dd_dev_err(dd, "vnic irq request (irq %d, idx %d) fail %d\n",
13249 me->irq, idx, ret);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013250 return;
13251 }
13252 /*
13253 * assign arg after request_irq call, so it will be
13254 * cleaned up
13255 */
13256 me->arg = arg;
13257
13258 ret = hfi1_get_irq_affinity(dd, me);
13259 if (ret) {
13260 dd_dev_err(dd,
13261 "unable to pin IRQ %d\n", ret);
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013262 free_irq(me->irq, me->arg);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013263 }
13264}
13265
Mike Marciniszyn77241052015-07-30 15:17:43 -040013266/*
13267 * Set the general handler to accept all interrupts, remap all
13268 * chip interrupts back to MSI-X 0.
13269 */
13270static void reset_interrupts(struct hfi1_devdata *dd)
13271{
13272 int i;
13273
13274 /* all interrupts handled by the general handler */
13275 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
13276 dd->gi_mask[i] = ~(u64)0;
13277
13278 /* all chip interrupts map to MSI-X 0 */
13279 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080013280 write_csr(dd, CCE_INT_MAP + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013281}
13282
13283static int set_up_interrupts(struct hfi1_devdata *dd)
13284{
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013285 u32 total;
13286 int ret, request;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013287 int single_interrupt = 0; /* we expect to have all the interrupts */
13288
13289 /*
13290 * Interrupt count:
13291 * 1 general, "slow path" interrupt (includes the SDMA engines
13292 * slow source, SDMACleanupDone)
13293 * N interrupts - one per used SDMA engine
13294 * M interrupt - one per kernel receive context
13295 */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013296 total = 1 + dd->num_sdma + dd->n_krcv_queues + HFI1_NUM_VNIC_CTXT;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013297
Mike Marciniszyn77241052015-07-30 15:17:43 -040013298 /* ask for MSI-X interrupts */
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013299 request = request_msix(dd, total);
13300 if (request < 0) {
13301 ret = request;
13302 goto fail;
13303 } else if (request == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040013304 /* using INTx */
13305 /* dd->num_msix_entries already zero */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013306 single_interrupt = 1;
13307 dd_dev_err(dd, "MSI-X failed, using INTx interrupts\n");
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013308 } else if (request < total) {
13309 /* using MSI-X, with reduced interrupts */
13310 dd_dev_err(dd, "reduced interrupt found, wanted %u, got %u\n",
13311 total, request);
13312 ret = -EINVAL;
13313 goto fail;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013314 } else {
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013315 dd->msix_entries = kcalloc(total, sizeof(*dd->msix_entries),
13316 GFP_KERNEL);
13317 if (!dd->msix_entries) {
13318 ret = -ENOMEM;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013319 goto fail;
13320 }
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013321 /* using MSI-X */
13322 dd->num_msix_entries = total;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013323 dd_dev_info(dd, "%u MSI-X interrupts allocated\n", total);
13324 }
13325
13326 /* mask all interrupts */
13327 set_intr_state(dd, 0);
13328 /* clear all pending interrupts */
13329 clear_all_interrupts(dd);
13330
13331 /* reset general handler mask, chip MSI-X mappings */
13332 reset_interrupts(dd);
13333
13334 if (single_interrupt)
13335 ret = request_intx_irq(dd);
13336 else
13337 ret = request_msix_irqs(dd);
13338 if (ret)
13339 goto fail;
13340
13341 return 0;
13342
13343fail:
13344 clean_up_interrupts(dd);
13345 return ret;
13346}
13347
13348/*
13349 * Set up context values in dd. Sets:
13350 *
13351 * num_rcv_contexts - number of contexts being used
13352 * n_krcv_queues - number of kernel contexts
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013353 * first_dyn_alloc_ctxt - first dynamically allocated context
13354 * in array of contexts
Mike Marciniszyn77241052015-07-30 15:17:43 -040013355 * freectxts - number of free user contexts
13356 * num_send_contexts - number of PIO send contexts being used
13357 */
13358static int set_up_context_variables(struct hfi1_devdata *dd)
13359{
Harish Chegondi429b6a72016-08-31 07:24:40 -070013360 unsigned long num_kernel_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013361 int total_contexts;
13362 int ret;
13363 unsigned ngroups;
Dean Luick8f000f72016-04-12 11:32:06 -070013364 int qos_rmt_count;
13365 int user_rmt_reduced;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013366
13367 /*
Dean Luick33a9eb52016-04-12 10:50:22 -070013368 * Kernel receive contexts:
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013369 * - Context 0 - control context (VL15/multicast/error)
Dean Luick33a9eb52016-04-12 10:50:22 -070013370 * - Context 1 - first kernel context
13371 * - Context 2 - second kernel context
13372 * ...
Mike Marciniszyn77241052015-07-30 15:17:43 -040013373 */
13374 if (n_krcvqs)
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013375 /*
Dean Luick33a9eb52016-04-12 10:50:22 -070013376 * n_krcvqs is the sum of module parameter kernel receive
13377 * contexts, krcvqs[]. It does not include the control
13378 * context, so add that.
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013379 */
Dean Luick33a9eb52016-04-12 10:50:22 -070013380 num_kernel_contexts = n_krcvqs + 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013381 else
Harish Chegondi8784ac02016-07-25 13:38:50 -070013382 num_kernel_contexts = DEFAULT_KRCVQS + 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013383 /*
13384 * Every kernel receive context needs an ACK send context.
13385 * one send context is allocated for each VL{0-7} and VL15
13386 */
13387 if (num_kernel_contexts > (dd->chip_send_contexts - num_vls - 1)) {
13388 dd_dev_err(dd,
Harish Chegondi429b6a72016-08-31 07:24:40 -070013389 "Reducing # kernel rcv contexts to: %d, from %lu\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040013390 (int)(dd->chip_send_contexts - num_vls - 1),
Harish Chegondi429b6a72016-08-31 07:24:40 -070013391 num_kernel_contexts);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013392 num_kernel_contexts = dd->chip_send_contexts - num_vls - 1;
13393 }
13394 /*
Jubin John0852d242016-04-12 11:30:08 -070013395 * User contexts:
13396 * - default to 1 user context per real (non-HT) CPU core if
13397 * num_user_contexts is negative
Mike Marciniszyn77241052015-07-30 15:17:43 -040013398 */
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -050013399 if (num_user_contexts < 0)
Jubin John0852d242016-04-12 11:30:08 -070013400 num_user_contexts =
Dennis Dalessandro41973442016-07-25 07:52:36 -070013401 cpumask_weight(&node_affinity.real_cpu_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013402
13403 total_contexts = num_kernel_contexts + num_user_contexts;
13404
13405 /*
13406 * Adjust the counts given a global max.
13407 */
13408 if (total_contexts > dd->chip_rcv_contexts) {
13409 dd_dev_err(dd,
13410 "Reducing # user receive contexts to: %d, from %d\n",
13411 (int)(dd->chip_rcv_contexts - num_kernel_contexts),
13412 (int)num_user_contexts);
13413 num_user_contexts = dd->chip_rcv_contexts - num_kernel_contexts;
13414 /* recalculate */
13415 total_contexts = num_kernel_contexts + num_user_contexts;
13416 }
13417
Dean Luick8f000f72016-04-12 11:32:06 -070013418 /* each user context requires an entry in the RMT */
13419 qos_rmt_count = qos_rmt_entries(dd, NULL, NULL);
13420 if (qos_rmt_count + num_user_contexts > NUM_MAP_ENTRIES) {
13421 user_rmt_reduced = NUM_MAP_ENTRIES - qos_rmt_count;
13422 dd_dev_err(dd,
13423 "RMT size is reducing the number of user receive contexts from %d to %d\n",
13424 (int)num_user_contexts,
13425 user_rmt_reduced);
13426 /* recalculate */
13427 num_user_contexts = user_rmt_reduced;
13428 total_contexts = num_kernel_contexts + num_user_contexts;
13429 }
13430
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013431 /* Accommodate VNIC contexts */
13432 if ((total_contexts + HFI1_NUM_VNIC_CTXT) <= dd->chip_rcv_contexts)
13433 total_contexts += HFI1_NUM_VNIC_CTXT;
13434
13435 /* the first N are kernel contexts, the rest are user/vnic contexts */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013436 dd->num_rcv_contexts = total_contexts;
13437 dd->n_krcv_queues = num_kernel_contexts;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013438 dd->first_dyn_alloc_ctxt = num_kernel_contexts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080013439 dd->num_user_contexts = num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013440 dd->freectxts = num_user_contexts;
13441 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013442 "rcv contexts: chip %d, used %d (kernel %d, user %d)\n",
13443 (int)dd->chip_rcv_contexts,
13444 (int)dd->num_rcv_contexts,
13445 (int)dd->n_krcv_queues,
13446 (int)dd->num_rcv_contexts - dd->n_krcv_queues);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013447
13448 /*
13449 * Receive array allocation:
13450 * All RcvArray entries are divided into groups of 8. This
13451 * is required by the hardware and will speed up writes to
13452 * consecutive entries by using write-combining of the entire
13453 * cacheline.
13454 *
13455 * The number of groups are evenly divided among all contexts.
13456 * any left over groups will be given to the first N user
13457 * contexts.
13458 */
13459 dd->rcv_entries.group_size = RCV_INCREMENT;
13460 ngroups = dd->chip_rcv_array_count / dd->rcv_entries.group_size;
13461 dd->rcv_entries.ngroups = ngroups / dd->num_rcv_contexts;
13462 dd->rcv_entries.nctxt_extra = ngroups -
13463 (dd->num_rcv_contexts * dd->rcv_entries.ngroups);
13464 dd_dev_info(dd, "RcvArray groups %u, ctxts extra %u\n",
13465 dd->rcv_entries.ngroups,
13466 dd->rcv_entries.nctxt_extra);
13467 if (dd->rcv_entries.ngroups * dd->rcv_entries.group_size >
13468 MAX_EAGER_ENTRIES * 2) {
13469 dd->rcv_entries.ngroups = (MAX_EAGER_ENTRIES * 2) /
13470 dd->rcv_entries.group_size;
13471 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013472 "RcvArray group count too high, change to %u\n",
13473 dd->rcv_entries.ngroups);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013474 dd->rcv_entries.nctxt_extra = 0;
13475 }
13476 /*
13477 * PIO send contexts
13478 */
13479 ret = init_sc_pools_and_sizes(dd);
13480 if (ret >= 0) { /* success */
13481 dd->num_send_contexts = ret;
13482 dd_dev_info(
13483 dd,
Jianxin Xiong44306f12016-04-12 11:30:28 -070013484 "send contexts: chip %d, used %d (kernel %d, ack %d, user %d, vl15 %d)\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040013485 dd->chip_send_contexts,
13486 dd->num_send_contexts,
13487 dd->sc_sizes[SC_KERNEL].count,
13488 dd->sc_sizes[SC_ACK].count,
Jianxin Xiong44306f12016-04-12 11:30:28 -070013489 dd->sc_sizes[SC_USER].count,
13490 dd->sc_sizes[SC_VL15].count);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013491 ret = 0; /* success */
13492 }
13493
13494 return ret;
13495}
13496
13497/*
13498 * Set the device/port partition key table. The MAD code
13499 * will ensure that, at least, the partial management
13500 * partition key is present in the table.
13501 */
13502static void set_partition_keys(struct hfi1_pportdata *ppd)
13503{
13504 struct hfi1_devdata *dd = ppd->dd;
13505 u64 reg = 0;
13506 int i;
13507
13508 dd_dev_info(dd, "Setting partition keys\n");
13509 for (i = 0; i < hfi1_get_npkeys(dd); i++) {
13510 reg |= (ppd->pkeys[i] &
13511 RCV_PARTITION_KEY_PARTITION_KEY_A_MASK) <<
13512 ((i % 4) *
13513 RCV_PARTITION_KEY_PARTITION_KEY_B_SHIFT);
13514 /* Each register holds 4 PKey values. */
13515 if ((i % 4) == 3) {
13516 write_csr(dd, RCV_PARTITION_KEY +
13517 ((i - 3) * 2), reg);
13518 reg = 0;
13519 }
13520 }
13521
13522 /* Always enable HW pkeys check when pkeys table is set */
13523 add_rcvctrl(dd, RCV_CTRL_RCV_PARTITION_KEY_ENABLE_SMASK);
13524}
13525
13526/*
13527 * These CSRs and memories are uninitialized on reset and must be
13528 * written before reading to set the ECC/parity bits.
13529 *
13530 * NOTE: All user context CSRs that are not mmaped write-only
13531 * (e.g. the TID flows) must be initialized even if the driver never
13532 * reads them.
13533 */
13534static void write_uninitialized_csrs_and_memories(struct hfi1_devdata *dd)
13535{
13536 int i, j;
13537
13538 /* CceIntMap */
13539 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080013540 write_csr(dd, CCE_INT_MAP + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013541
13542 /* SendCtxtCreditReturnAddr */
13543 for (i = 0; i < dd->chip_send_contexts; i++)
13544 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_RETURN_ADDR, 0);
13545
13546 /* PIO Send buffers */
13547 /* SDMA Send buffers */
Jubin John4d114fd2016-02-14 20:21:43 -080013548 /*
13549 * These are not normally read, and (presently) have no method
13550 * to be read, so are not pre-initialized
13551 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013552
13553 /* RcvHdrAddr */
13554 /* RcvHdrTailAddr */
13555 /* RcvTidFlowTable */
13556 for (i = 0; i < dd->chip_rcv_contexts; i++) {
13557 write_kctxt_csr(dd, i, RCV_HDR_ADDR, 0);
13558 write_kctxt_csr(dd, i, RCV_HDR_TAIL_ADDR, 0);
13559 for (j = 0; j < RXE_NUM_TID_FLOWS; j++)
Jubin John8638b772016-02-14 20:19:24 -080013560 write_uctxt_csr(dd, i, RCV_TID_FLOW_TABLE + (8 * j), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013561 }
13562
13563 /* RcvArray */
13564 for (i = 0; i < dd->chip_rcv_array_count; i++)
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -070013565 hfi1_put_tid(dd, i, PT_INVALID_FLUSH, 0, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013566
13567 /* RcvQPMapTable */
13568 for (i = 0; i < 32; i++)
13569 write_csr(dd, RCV_QP_MAP_TABLE + (8 * i), 0);
13570}
13571
13572/*
13573 * Use the ctrl_bits in CceCtrl to clear the status_bits in CceStatus.
13574 */
13575static void clear_cce_status(struct hfi1_devdata *dd, u64 status_bits,
13576 u64 ctrl_bits)
13577{
13578 unsigned long timeout;
13579 u64 reg;
13580
13581 /* is the condition present? */
13582 reg = read_csr(dd, CCE_STATUS);
13583 if ((reg & status_bits) == 0)
13584 return;
13585
13586 /* clear the condition */
13587 write_csr(dd, CCE_CTRL, ctrl_bits);
13588
13589 /* wait for the condition to clear */
13590 timeout = jiffies + msecs_to_jiffies(CCE_STATUS_TIMEOUT);
13591 while (1) {
13592 reg = read_csr(dd, CCE_STATUS);
13593 if ((reg & status_bits) == 0)
13594 return;
13595 if (time_after(jiffies, timeout)) {
13596 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013597 "Timeout waiting for CceStatus to clear bits 0x%llx, remaining 0x%llx\n",
13598 status_bits, reg & status_bits);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013599 return;
13600 }
13601 udelay(1);
13602 }
13603}
13604
13605/* set CCE CSRs to chip reset defaults */
13606static void reset_cce_csrs(struct hfi1_devdata *dd)
13607{
13608 int i;
13609
13610 /* CCE_REVISION read-only */
13611 /* CCE_REVISION2 read-only */
13612 /* CCE_CTRL - bits clear automatically */
13613 /* CCE_STATUS read-only, use CceCtrl to clear */
13614 clear_cce_status(dd, ALL_FROZE, CCE_CTRL_SPC_UNFREEZE_SMASK);
13615 clear_cce_status(dd, ALL_TXE_PAUSE, CCE_CTRL_TXE_RESUME_SMASK);
13616 clear_cce_status(dd, ALL_RXE_PAUSE, CCE_CTRL_RXE_RESUME_SMASK);
13617 for (i = 0; i < CCE_NUM_SCRATCH; i++)
13618 write_csr(dd, CCE_SCRATCH + (8 * i), 0);
13619 /* CCE_ERR_STATUS read-only */
13620 write_csr(dd, CCE_ERR_MASK, 0);
13621 write_csr(dd, CCE_ERR_CLEAR, ~0ull);
13622 /* CCE_ERR_FORCE leave alone */
13623 for (i = 0; i < CCE_NUM_32_BIT_COUNTERS; i++)
13624 write_csr(dd, CCE_COUNTER_ARRAY32 + (8 * i), 0);
13625 write_csr(dd, CCE_DC_CTRL, CCE_DC_CTRL_RESETCSR);
13626 /* CCE_PCIE_CTRL leave alone */
13627 for (i = 0; i < CCE_NUM_MSIX_VECTORS; i++) {
13628 write_csr(dd, CCE_MSIX_TABLE_LOWER + (8 * i), 0);
13629 write_csr(dd, CCE_MSIX_TABLE_UPPER + (8 * i),
Jubin John17fb4f22016-02-14 20:21:52 -080013630 CCE_MSIX_TABLE_UPPER_RESETCSR);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013631 }
13632 for (i = 0; i < CCE_NUM_MSIX_PBAS; i++) {
13633 /* CCE_MSIX_PBA read-only */
13634 write_csr(dd, CCE_MSIX_INT_GRANTED, ~0ull);
13635 write_csr(dd, CCE_MSIX_VEC_CLR_WITHOUT_INT, ~0ull);
13636 }
13637 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
13638 write_csr(dd, CCE_INT_MAP, 0);
13639 for (i = 0; i < CCE_NUM_INT_CSRS; i++) {
13640 /* CCE_INT_STATUS read-only */
13641 write_csr(dd, CCE_INT_MASK + (8 * i), 0);
13642 write_csr(dd, CCE_INT_CLEAR + (8 * i), ~0ull);
13643 /* CCE_INT_FORCE leave alone */
13644 /* CCE_INT_BLOCKED read-only */
13645 }
13646 for (i = 0; i < CCE_NUM_32_BIT_INT_COUNTERS; i++)
13647 write_csr(dd, CCE_INT_COUNTER_ARRAY32 + (8 * i), 0);
13648}
13649
Mike Marciniszyn77241052015-07-30 15:17:43 -040013650/* set MISC CSRs to chip reset defaults */
13651static void reset_misc_csrs(struct hfi1_devdata *dd)
13652{
13653 int i;
13654
13655 for (i = 0; i < 32; i++) {
13656 write_csr(dd, MISC_CFG_RSA_R2 + (8 * i), 0);
13657 write_csr(dd, MISC_CFG_RSA_SIGNATURE + (8 * i), 0);
13658 write_csr(dd, MISC_CFG_RSA_MODULUS + (8 * i), 0);
13659 }
Jubin John4d114fd2016-02-14 20:21:43 -080013660 /*
13661 * MISC_CFG_SHA_PRELOAD leave alone - always reads 0 and can
13662 * only be written 128-byte chunks
13663 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013664 /* init RSA engine to clear lingering errors */
13665 write_csr(dd, MISC_CFG_RSA_CMD, 1);
13666 write_csr(dd, MISC_CFG_RSA_MU, 0);
13667 write_csr(dd, MISC_CFG_FW_CTRL, 0);
13668 /* MISC_STS_8051_DIGEST read-only */
13669 /* MISC_STS_SBM_DIGEST read-only */
13670 /* MISC_STS_PCIE_DIGEST read-only */
13671 /* MISC_STS_FAB_DIGEST read-only */
13672 /* MISC_ERR_STATUS read-only */
13673 write_csr(dd, MISC_ERR_MASK, 0);
13674 write_csr(dd, MISC_ERR_CLEAR, ~0ull);
13675 /* MISC_ERR_FORCE leave alone */
13676}
13677
13678/* set TXE CSRs to chip reset defaults */
13679static void reset_txe_csrs(struct hfi1_devdata *dd)
13680{
13681 int i;
13682
13683 /*
13684 * TXE Kernel CSRs
13685 */
13686 write_csr(dd, SEND_CTRL, 0);
13687 __cm_reset(dd, 0); /* reset CM internal state */
13688 /* SEND_CONTEXTS read-only */
13689 /* SEND_DMA_ENGINES read-only */
13690 /* SEND_PIO_MEM_SIZE read-only */
13691 /* SEND_DMA_MEM_SIZE read-only */
13692 write_csr(dd, SEND_HIGH_PRIORITY_LIMIT, 0);
13693 pio_reset_all(dd); /* SEND_PIO_INIT_CTXT */
13694 /* SEND_PIO_ERR_STATUS read-only */
13695 write_csr(dd, SEND_PIO_ERR_MASK, 0);
13696 write_csr(dd, SEND_PIO_ERR_CLEAR, ~0ull);
13697 /* SEND_PIO_ERR_FORCE leave alone */
13698 /* SEND_DMA_ERR_STATUS read-only */
13699 write_csr(dd, SEND_DMA_ERR_MASK, 0);
13700 write_csr(dd, SEND_DMA_ERR_CLEAR, ~0ull);
13701 /* SEND_DMA_ERR_FORCE leave alone */
13702 /* SEND_EGRESS_ERR_STATUS read-only */
13703 write_csr(dd, SEND_EGRESS_ERR_MASK, 0);
13704 write_csr(dd, SEND_EGRESS_ERR_CLEAR, ~0ull);
13705 /* SEND_EGRESS_ERR_FORCE leave alone */
13706 write_csr(dd, SEND_BTH_QP, 0);
13707 write_csr(dd, SEND_STATIC_RATE_CONTROL, 0);
13708 write_csr(dd, SEND_SC2VLT0, 0);
13709 write_csr(dd, SEND_SC2VLT1, 0);
13710 write_csr(dd, SEND_SC2VLT2, 0);
13711 write_csr(dd, SEND_SC2VLT3, 0);
13712 write_csr(dd, SEND_LEN_CHECK0, 0);
13713 write_csr(dd, SEND_LEN_CHECK1, 0);
13714 /* SEND_ERR_STATUS read-only */
13715 write_csr(dd, SEND_ERR_MASK, 0);
13716 write_csr(dd, SEND_ERR_CLEAR, ~0ull);
13717 /* SEND_ERR_FORCE read-only */
13718 for (i = 0; i < VL_ARB_LOW_PRIO_TABLE_SIZE; i++)
Jubin John8638b772016-02-14 20:19:24 -080013719 write_csr(dd, SEND_LOW_PRIORITY_LIST + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013720 for (i = 0; i < VL_ARB_HIGH_PRIO_TABLE_SIZE; i++)
Jubin John8638b772016-02-14 20:19:24 -080013721 write_csr(dd, SEND_HIGH_PRIORITY_LIST + (8 * i), 0);
13722 for (i = 0; i < dd->chip_send_contexts / NUM_CONTEXTS_PER_SET; i++)
13723 write_csr(dd, SEND_CONTEXT_SET_CTRL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013724 for (i = 0; i < TXE_NUM_32_BIT_COUNTER; i++)
Jubin John8638b772016-02-14 20:19:24 -080013725 write_csr(dd, SEND_COUNTER_ARRAY32 + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013726 for (i = 0; i < TXE_NUM_64_BIT_COUNTER; i++)
Jubin John8638b772016-02-14 20:19:24 -080013727 write_csr(dd, SEND_COUNTER_ARRAY64 + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013728 write_csr(dd, SEND_CM_CTRL, SEND_CM_CTRL_RESETCSR);
Jubin John17fb4f22016-02-14 20:21:52 -080013729 write_csr(dd, SEND_CM_GLOBAL_CREDIT, SEND_CM_GLOBAL_CREDIT_RESETCSR);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013730 /* SEND_CM_CREDIT_USED_STATUS read-only */
13731 write_csr(dd, SEND_CM_TIMER_CTRL, 0);
13732 write_csr(dd, SEND_CM_LOCAL_AU_TABLE0_TO3, 0);
13733 write_csr(dd, SEND_CM_LOCAL_AU_TABLE4_TO7, 0);
13734 write_csr(dd, SEND_CM_REMOTE_AU_TABLE0_TO3, 0);
13735 write_csr(dd, SEND_CM_REMOTE_AU_TABLE4_TO7, 0);
13736 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -080013737 write_csr(dd, SEND_CM_CREDIT_VL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013738 write_csr(dd, SEND_CM_CREDIT_VL15, 0);
13739 /* SEND_CM_CREDIT_USED_VL read-only */
13740 /* SEND_CM_CREDIT_USED_VL15 read-only */
13741 /* SEND_EGRESS_CTXT_STATUS read-only */
13742 /* SEND_EGRESS_SEND_DMA_STATUS read-only */
13743 write_csr(dd, SEND_EGRESS_ERR_INFO, ~0ull);
13744 /* SEND_EGRESS_ERR_INFO read-only */
13745 /* SEND_EGRESS_ERR_SOURCE read-only */
13746
13747 /*
13748 * TXE Per-Context CSRs
13749 */
13750 for (i = 0; i < dd->chip_send_contexts; i++) {
13751 write_kctxt_csr(dd, i, SEND_CTXT_CTRL, 0);
13752 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_CTRL, 0);
13753 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_RETURN_ADDR, 0);
13754 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_FORCE, 0);
13755 write_kctxt_csr(dd, i, SEND_CTXT_ERR_MASK, 0);
13756 write_kctxt_csr(dd, i, SEND_CTXT_ERR_CLEAR, ~0ull);
13757 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_ENABLE, 0);
13758 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_VL, 0);
13759 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_JOB_KEY, 0);
13760 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_PARTITION_KEY, 0);
13761 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_SLID, 0);
13762 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_OPCODE, 0);
13763 }
13764
13765 /*
13766 * TXE Per-SDMA CSRs
13767 */
13768 for (i = 0; i < dd->chip_sdma_engines; i++) {
13769 write_kctxt_csr(dd, i, SEND_DMA_CTRL, 0);
13770 /* SEND_DMA_STATUS read-only */
13771 write_kctxt_csr(dd, i, SEND_DMA_BASE_ADDR, 0);
13772 write_kctxt_csr(dd, i, SEND_DMA_LEN_GEN, 0);
13773 write_kctxt_csr(dd, i, SEND_DMA_TAIL, 0);
13774 /* SEND_DMA_HEAD read-only */
13775 write_kctxt_csr(dd, i, SEND_DMA_HEAD_ADDR, 0);
13776 write_kctxt_csr(dd, i, SEND_DMA_PRIORITY_THLD, 0);
13777 /* SEND_DMA_IDLE_CNT read-only */
13778 write_kctxt_csr(dd, i, SEND_DMA_RELOAD_CNT, 0);
13779 write_kctxt_csr(dd, i, SEND_DMA_DESC_CNT, 0);
13780 /* SEND_DMA_DESC_FETCHED_CNT read-only */
13781 /* SEND_DMA_ENG_ERR_STATUS read-only */
13782 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_MASK, 0);
13783 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_CLEAR, ~0ull);
13784 /* SEND_DMA_ENG_ERR_FORCE leave alone */
13785 write_kctxt_csr(dd, i, SEND_DMA_CHECK_ENABLE, 0);
13786 write_kctxt_csr(dd, i, SEND_DMA_CHECK_VL, 0);
13787 write_kctxt_csr(dd, i, SEND_DMA_CHECK_JOB_KEY, 0);
13788 write_kctxt_csr(dd, i, SEND_DMA_CHECK_PARTITION_KEY, 0);
13789 write_kctxt_csr(dd, i, SEND_DMA_CHECK_SLID, 0);
13790 write_kctxt_csr(dd, i, SEND_DMA_CHECK_OPCODE, 0);
13791 write_kctxt_csr(dd, i, SEND_DMA_MEMORY, 0);
13792 }
13793}
13794
13795/*
13796 * Expect on entry:
13797 * o Packet ingress is disabled, i.e. RcvCtrl.RcvPortEnable == 0
13798 */
13799static void init_rbufs(struct hfi1_devdata *dd)
13800{
13801 u64 reg;
13802 int count;
13803
13804 /*
13805 * Wait for DMA to stop: RxRbufPktPending and RxPktInProgress are
13806 * clear.
13807 */
13808 count = 0;
13809 while (1) {
13810 reg = read_csr(dd, RCV_STATUS);
13811 if ((reg & (RCV_STATUS_RX_RBUF_PKT_PENDING_SMASK
13812 | RCV_STATUS_RX_PKT_IN_PROGRESS_SMASK)) == 0)
13813 break;
13814 /*
13815 * Give up after 1ms - maximum wait time.
13816 *
Harish Chegondie8a70af2016-09-25 07:42:01 -070013817 * RBuf size is 136KiB. Slowest possible is PCIe Gen1 x1 at
Mike Marciniszyn77241052015-07-30 15:17:43 -040013818 * 250MB/s bandwidth. Lower rate to 66% for overhead to get:
Harish Chegondie8a70af2016-09-25 07:42:01 -070013819 * 136 KB / (66% * 250MB/s) = 844us
Mike Marciniszyn77241052015-07-30 15:17:43 -040013820 */
13821 if (count++ > 500) {
13822 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013823 "%s: in-progress DMA not clearing: RcvStatus 0x%llx, continuing\n",
13824 __func__, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013825 break;
13826 }
13827 udelay(2); /* do not busy-wait the CSR */
13828 }
13829
13830 /* start the init - expect RcvCtrl to be 0 */
13831 write_csr(dd, RCV_CTRL, RCV_CTRL_RX_RBUF_INIT_SMASK);
13832
13833 /*
13834 * Read to force the write of Rcvtrl.RxRbufInit. There is a brief
13835 * period after the write before RcvStatus.RxRbufInitDone is valid.
13836 * The delay in the first run through the loop below is sufficient and
13837 * required before the first read of RcvStatus.RxRbufInintDone.
13838 */
13839 read_csr(dd, RCV_CTRL);
13840
13841 /* wait for the init to finish */
13842 count = 0;
13843 while (1) {
13844 /* delay is required first time through - see above */
13845 udelay(2); /* do not busy-wait the CSR */
13846 reg = read_csr(dd, RCV_STATUS);
13847 if (reg & (RCV_STATUS_RX_RBUF_INIT_DONE_SMASK))
13848 break;
13849
13850 /* give up after 100us - slowest possible at 33MHz is 73us */
13851 if (count++ > 50) {
13852 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013853 "%s: RcvStatus.RxRbufInit not set, continuing\n",
13854 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013855 break;
13856 }
13857 }
13858}
13859
13860/* set RXE CSRs to chip reset defaults */
13861static void reset_rxe_csrs(struct hfi1_devdata *dd)
13862{
13863 int i, j;
13864
13865 /*
13866 * RXE Kernel CSRs
13867 */
13868 write_csr(dd, RCV_CTRL, 0);
13869 init_rbufs(dd);
13870 /* RCV_STATUS read-only */
13871 /* RCV_CONTEXTS read-only */
13872 /* RCV_ARRAY_CNT read-only */
13873 /* RCV_BUF_SIZE read-only */
13874 write_csr(dd, RCV_BTH_QP, 0);
13875 write_csr(dd, RCV_MULTICAST, 0);
13876 write_csr(dd, RCV_BYPASS, 0);
13877 write_csr(dd, RCV_VL15, 0);
13878 /* this is a clear-down */
13879 write_csr(dd, RCV_ERR_INFO,
Jubin John17fb4f22016-02-14 20:21:52 -080013880 RCV_ERR_INFO_RCV_EXCESS_BUFFER_OVERRUN_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013881 /* RCV_ERR_STATUS read-only */
13882 write_csr(dd, RCV_ERR_MASK, 0);
13883 write_csr(dd, RCV_ERR_CLEAR, ~0ull);
13884 /* RCV_ERR_FORCE leave alone */
13885 for (i = 0; i < 32; i++)
13886 write_csr(dd, RCV_QP_MAP_TABLE + (8 * i), 0);
13887 for (i = 0; i < 4; i++)
13888 write_csr(dd, RCV_PARTITION_KEY + (8 * i), 0);
13889 for (i = 0; i < RXE_NUM_32_BIT_COUNTERS; i++)
13890 write_csr(dd, RCV_COUNTER_ARRAY32 + (8 * i), 0);
13891 for (i = 0; i < RXE_NUM_64_BIT_COUNTERS; i++)
13892 write_csr(dd, RCV_COUNTER_ARRAY64 + (8 * i), 0);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013893 for (i = 0; i < RXE_NUM_RSM_INSTANCES; i++)
13894 clear_rsm_rule(dd, i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013895 for (i = 0; i < 32; i++)
13896 write_csr(dd, RCV_RSM_MAP_TABLE + (8 * i), 0);
13897
13898 /*
13899 * RXE Kernel and User Per-Context CSRs
13900 */
13901 for (i = 0; i < dd->chip_rcv_contexts; i++) {
13902 /* kernel */
13903 write_kctxt_csr(dd, i, RCV_CTXT_CTRL, 0);
13904 /* RCV_CTXT_STATUS read-only */
13905 write_kctxt_csr(dd, i, RCV_EGR_CTRL, 0);
13906 write_kctxt_csr(dd, i, RCV_TID_CTRL, 0);
13907 write_kctxt_csr(dd, i, RCV_KEY_CTRL, 0);
13908 write_kctxt_csr(dd, i, RCV_HDR_ADDR, 0);
13909 write_kctxt_csr(dd, i, RCV_HDR_CNT, 0);
13910 write_kctxt_csr(dd, i, RCV_HDR_ENT_SIZE, 0);
13911 write_kctxt_csr(dd, i, RCV_HDR_SIZE, 0);
13912 write_kctxt_csr(dd, i, RCV_HDR_TAIL_ADDR, 0);
13913 write_kctxt_csr(dd, i, RCV_AVAIL_TIME_OUT, 0);
13914 write_kctxt_csr(dd, i, RCV_HDR_OVFL_CNT, 0);
13915
13916 /* user */
13917 /* RCV_HDR_TAIL read-only */
13918 write_uctxt_csr(dd, i, RCV_HDR_HEAD, 0);
13919 /* RCV_EGR_INDEX_TAIL read-only */
13920 write_uctxt_csr(dd, i, RCV_EGR_INDEX_HEAD, 0);
13921 /* RCV_EGR_OFFSET_TAIL read-only */
13922 for (j = 0; j < RXE_NUM_TID_FLOWS; j++) {
Jubin John17fb4f22016-02-14 20:21:52 -080013923 write_uctxt_csr(dd, i,
13924 RCV_TID_FLOW_TABLE + (8 * j), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013925 }
13926 }
13927}
13928
13929/*
13930 * Set sc2vl tables.
13931 *
13932 * They power on to zeros, so to avoid send context errors
13933 * they need to be set:
13934 *
13935 * SC 0-7 -> VL 0-7 (respectively)
13936 * SC 15 -> VL 15
13937 * otherwise
13938 * -> VL 0
13939 */
13940static void init_sc2vl_tables(struct hfi1_devdata *dd)
13941{
13942 int i;
13943 /* init per architecture spec, constrained by hardware capability */
13944
13945 /* HFI maps sent packets */
13946 write_csr(dd, SEND_SC2VLT0, SC2VL_VAL(
13947 0,
13948 0, 0, 1, 1,
13949 2, 2, 3, 3,
13950 4, 4, 5, 5,
13951 6, 6, 7, 7));
13952 write_csr(dd, SEND_SC2VLT1, SC2VL_VAL(
13953 1,
13954 8, 0, 9, 0,
13955 10, 0, 11, 0,
13956 12, 0, 13, 0,
13957 14, 0, 15, 15));
13958 write_csr(dd, SEND_SC2VLT2, SC2VL_VAL(
13959 2,
13960 16, 0, 17, 0,
13961 18, 0, 19, 0,
13962 20, 0, 21, 0,
13963 22, 0, 23, 0));
13964 write_csr(dd, SEND_SC2VLT3, SC2VL_VAL(
13965 3,
13966 24, 0, 25, 0,
13967 26, 0, 27, 0,
13968 28, 0, 29, 0,
13969 30, 0, 31, 0));
13970
13971 /* DC maps received packets */
13972 write_csr(dd, DCC_CFG_SC_VL_TABLE_15_0, DC_SC_VL_VAL(
13973 15_0,
13974 0, 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7, 7,
13975 8, 0, 9, 0, 10, 0, 11, 0, 12, 0, 13, 0, 14, 0, 15, 15));
13976 write_csr(dd, DCC_CFG_SC_VL_TABLE_31_16, DC_SC_VL_VAL(
13977 31_16,
13978 16, 0, 17, 0, 18, 0, 19, 0, 20, 0, 21, 0, 22, 0, 23, 0,
13979 24, 0, 25, 0, 26, 0, 27, 0, 28, 0, 29, 0, 30, 0, 31, 0));
13980
13981 /* initialize the cached sc2vl values consistently with h/w */
13982 for (i = 0; i < 32; i++) {
13983 if (i < 8 || i == 15)
13984 *((u8 *)(dd->sc2vl) + i) = (u8)i;
13985 else
13986 *((u8 *)(dd->sc2vl) + i) = 0;
13987 }
13988}
13989
13990/*
13991 * Read chip sizes and then reset parts to sane, disabled, values. We cannot
13992 * depend on the chip going through a power-on reset - a driver may be loaded
13993 * and unloaded many times.
13994 *
13995 * Do not write any CSR values to the chip in this routine - there may be
13996 * a reset following the (possible) FLR in this routine.
13997 *
13998 */
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070013999static int init_chip(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014000{
14001 int i;
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070014002 int ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014003
14004 /*
14005 * Put the HFI CSRs in a known state.
14006 * Combine this with a DC reset.
14007 *
14008 * Stop the device from doing anything while we do a
14009 * reset. We know there are no other active users of
14010 * the device since we are now in charge. Turn off
14011 * off all outbound and inbound traffic and make sure
14012 * the device does not generate any interrupts.
14013 */
14014
14015 /* disable send contexts and SDMA engines */
14016 write_csr(dd, SEND_CTRL, 0);
14017 for (i = 0; i < dd->chip_send_contexts; i++)
14018 write_kctxt_csr(dd, i, SEND_CTXT_CTRL, 0);
14019 for (i = 0; i < dd->chip_sdma_engines; i++)
14020 write_kctxt_csr(dd, i, SEND_DMA_CTRL, 0);
14021 /* disable port (turn off RXE inbound traffic) and contexts */
14022 write_csr(dd, RCV_CTRL, 0);
14023 for (i = 0; i < dd->chip_rcv_contexts; i++)
14024 write_csr(dd, RCV_CTXT_CTRL, 0);
14025 /* mask all interrupt sources */
14026 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080014027 write_csr(dd, CCE_INT_MASK + (8 * i), 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014028
14029 /*
14030 * DC Reset: do a full DC reset before the register clear.
14031 * A recommended length of time to hold is one CSR read,
14032 * so reread the CceDcCtrl. Then, hold the DC in reset
14033 * across the clear.
14034 */
14035 write_csr(dd, CCE_DC_CTRL, CCE_DC_CTRL_DC_RESET_SMASK);
Jubin John50e5dcb2016-02-14 20:19:41 -080014036 (void)read_csr(dd, CCE_DC_CTRL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014037
14038 if (use_flr) {
14039 /*
14040 * A FLR will reset the SPC core and part of the PCIe.
14041 * The parts that need to be restored have already been
14042 * saved.
14043 */
14044 dd_dev_info(dd, "Resetting CSRs with FLR\n");
14045
14046 /* do the FLR, the DC reset will remain */
Christoph Hellwig21c433a2017-04-25 14:36:19 -050014047 pcie_flr(dd->pcidev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014048
14049 /* restore command and BARs */
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070014050 ret = restore_pci_variables(dd);
14051 if (ret) {
14052 dd_dev_err(dd, "%s: Could not restore PCI variables\n",
14053 __func__);
14054 return ret;
14055 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040014056
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014057 if (is_ax(dd)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014058 dd_dev_info(dd, "Resetting CSRs with FLR\n");
Christoph Hellwig21c433a2017-04-25 14:36:19 -050014059 pcie_flr(dd->pcidev);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070014060 ret = restore_pci_variables(dd);
14061 if (ret) {
14062 dd_dev_err(dd, "%s: Could not restore PCI variables\n",
14063 __func__);
14064 return ret;
14065 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040014066 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040014067 } else {
14068 dd_dev_info(dd, "Resetting CSRs with writes\n");
14069 reset_cce_csrs(dd);
14070 reset_txe_csrs(dd);
14071 reset_rxe_csrs(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014072 reset_misc_csrs(dd);
14073 }
14074 /* clear the DC reset */
14075 write_csr(dd, CCE_DC_CTRL, 0);
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040014076
Mike Marciniszyn77241052015-07-30 15:17:43 -040014077 /* Set the LED off */
Sebastian Sanchez773d04512016-02-09 14:29:40 -080014078 setextled(dd, 0);
14079
Mike Marciniszyn77241052015-07-30 15:17:43 -040014080 /*
14081 * Clear the QSFP reset.
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050014082 * An FLR enforces a 0 on all out pins. The driver does not touch
Mike Marciniszyn77241052015-07-30 15:17:43 -040014083 * ASIC_QSFPn_OUT otherwise. This leaves RESET_N low and
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050014084 * anything plugged constantly in reset, if it pays attention
Mike Marciniszyn77241052015-07-30 15:17:43 -040014085 * to RESET_N.
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050014086 * Prime examples of this are optical cables. Set all pins high.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014087 * I2CCLK and I2CDAT will change per direction, and INT_N and
14088 * MODPRS_N are input only and their value is ignored.
14089 */
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050014090 write_csr(dd, ASIC_QSFP1_OUT, 0x1f);
14091 write_csr(dd, ASIC_QSFP2_OUT, 0x1f);
Dean Luicka2ee27a2016-03-05 08:49:50 -080014092 init_chip_resources(dd);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070014093 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014094}
14095
14096static void init_early_variables(struct hfi1_devdata *dd)
14097{
14098 int i;
14099
14100 /* assign link credit variables */
14101 dd->vau = CM_VAU;
14102 dd->link_credits = CM_GLOBAL_CREDITS;
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014103 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040014104 dd->link_credits--;
14105 dd->vcu = cu_to_vcu(hfi1_cu);
14106 /* enough room for 8 MAD packets plus header - 17K */
14107 dd->vl15_init = (8 * (2048 + 128)) / vau_to_au(dd->vau);
14108 if (dd->vl15_init > dd->link_credits)
14109 dd->vl15_init = dd->link_credits;
14110
14111 write_uninitialized_csrs_and_memories(dd);
14112
14113 if (HFI1_CAP_IS_KSET(PKEY_CHECK))
14114 for (i = 0; i < dd->num_pports; i++) {
14115 struct hfi1_pportdata *ppd = &dd->pport[i];
14116
14117 set_partition_keys(ppd);
14118 }
14119 init_sc2vl_tables(dd);
14120}
14121
14122static void init_kdeth_qp(struct hfi1_devdata *dd)
14123{
14124 /* user changed the KDETH_QP */
14125 if (kdeth_qp != 0 && kdeth_qp >= 0xff) {
14126 /* out of range or illegal value */
14127 dd_dev_err(dd, "Invalid KDETH queue pair prefix, ignoring");
14128 kdeth_qp = 0;
14129 }
14130 if (kdeth_qp == 0) /* not set, or failed range check */
14131 kdeth_qp = DEFAULT_KDETH_QP;
14132
14133 write_csr(dd, SEND_BTH_QP,
Jubin John17fb4f22016-02-14 20:21:52 -080014134 (kdeth_qp & SEND_BTH_QP_KDETH_QP_MASK) <<
14135 SEND_BTH_QP_KDETH_QP_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014136
14137 write_csr(dd, RCV_BTH_QP,
Jubin John17fb4f22016-02-14 20:21:52 -080014138 (kdeth_qp & RCV_BTH_QP_KDETH_QP_MASK) <<
14139 RCV_BTH_QP_KDETH_QP_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014140}
14141
14142/**
14143 * init_qpmap_table
14144 * @dd - device data
14145 * @first_ctxt - first context
14146 * @last_ctxt - first context
14147 *
14148 * This return sets the qpn mapping table that
14149 * is indexed by qpn[8:1].
14150 *
14151 * The routine will round robin the 256 settings
14152 * from first_ctxt to last_ctxt.
14153 *
14154 * The first/last looks ahead to having specialized
14155 * receive contexts for mgmt and bypass. Normal
14156 * verbs traffic will assumed to be on a range
14157 * of receive contexts.
14158 */
14159static void init_qpmap_table(struct hfi1_devdata *dd,
14160 u32 first_ctxt,
14161 u32 last_ctxt)
14162{
14163 u64 reg = 0;
14164 u64 regno = RCV_QP_MAP_TABLE;
14165 int i;
14166 u64 ctxt = first_ctxt;
14167
Dean Luick60d585ad2016-04-12 10:50:35 -070014168 for (i = 0; i < 256; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014169 reg |= ctxt << (8 * (i % 8));
Mike Marciniszyn77241052015-07-30 15:17:43 -040014170 ctxt++;
14171 if (ctxt > last_ctxt)
14172 ctxt = first_ctxt;
Dean Luick60d585ad2016-04-12 10:50:35 -070014173 if (i % 8 == 7) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014174 write_csr(dd, regno, reg);
14175 reg = 0;
14176 regno += 8;
14177 }
14178 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040014179
14180 add_rcvctrl(dd, RCV_CTRL_RCV_QP_MAP_ENABLE_SMASK
14181 | RCV_CTRL_RCV_BYPASS_ENABLE_SMASK);
14182}
14183
Dean Luick372cc85a2016-04-12 11:30:51 -070014184struct rsm_map_table {
14185 u64 map[NUM_MAP_REGS];
14186 unsigned int used;
14187};
14188
Dean Luickb12349a2016-04-12 11:31:33 -070014189struct rsm_rule_data {
14190 u8 offset;
14191 u8 pkt_type;
14192 u32 field1_off;
14193 u32 field2_off;
14194 u32 index1_off;
14195 u32 index1_width;
14196 u32 index2_off;
14197 u32 index2_width;
14198 u32 mask1;
14199 u32 value1;
14200 u32 mask2;
14201 u32 value2;
14202};
14203
Dean Luick372cc85a2016-04-12 11:30:51 -070014204/*
14205 * Return an initialized RMT map table for users to fill in. OK if it
14206 * returns NULL, indicating no table.
14207 */
14208static struct rsm_map_table *alloc_rsm_map_table(struct hfi1_devdata *dd)
14209{
14210 struct rsm_map_table *rmt;
14211 u8 rxcontext = is_ax(dd) ? 0 : 0xff; /* 0 is default if a0 ver. */
14212
14213 rmt = kmalloc(sizeof(*rmt), GFP_KERNEL);
14214 if (rmt) {
14215 memset(rmt->map, rxcontext, sizeof(rmt->map));
14216 rmt->used = 0;
14217 }
14218
14219 return rmt;
14220}
14221
14222/*
14223 * Write the final RMT map table to the chip and free the table. OK if
14224 * table is NULL.
14225 */
14226static void complete_rsm_map_table(struct hfi1_devdata *dd,
14227 struct rsm_map_table *rmt)
14228{
14229 int i;
14230
14231 if (rmt) {
14232 /* write table to chip */
14233 for (i = 0; i < NUM_MAP_REGS; i++)
14234 write_csr(dd, RCV_RSM_MAP_TABLE + (8 * i), rmt->map[i]);
14235
14236 /* enable RSM */
14237 add_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14238 }
14239}
14240
Dean Luickb12349a2016-04-12 11:31:33 -070014241/*
14242 * Add a receive side mapping rule.
14243 */
14244static void add_rsm_rule(struct hfi1_devdata *dd, u8 rule_index,
14245 struct rsm_rule_data *rrd)
14246{
14247 write_csr(dd, RCV_RSM_CFG + (8 * rule_index),
14248 (u64)rrd->offset << RCV_RSM_CFG_OFFSET_SHIFT |
14249 1ull << rule_index | /* enable bit */
14250 (u64)rrd->pkt_type << RCV_RSM_CFG_PACKET_TYPE_SHIFT);
14251 write_csr(dd, RCV_RSM_SELECT + (8 * rule_index),
14252 (u64)rrd->field1_off << RCV_RSM_SELECT_FIELD1_OFFSET_SHIFT |
14253 (u64)rrd->field2_off << RCV_RSM_SELECT_FIELD2_OFFSET_SHIFT |
14254 (u64)rrd->index1_off << RCV_RSM_SELECT_INDEX1_OFFSET_SHIFT |
14255 (u64)rrd->index1_width << RCV_RSM_SELECT_INDEX1_WIDTH_SHIFT |
14256 (u64)rrd->index2_off << RCV_RSM_SELECT_INDEX2_OFFSET_SHIFT |
14257 (u64)rrd->index2_width << RCV_RSM_SELECT_INDEX2_WIDTH_SHIFT);
14258 write_csr(dd, RCV_RSM_MATCH + (8 * rule_index),
14259 (u64)rrd->mask1 << RCV_RSM_MATCH_MASK1_SHIFT |
14260 (u64)rrd->value1 << RCV_RSM_MATCH_VALUE1_SHIFT |
14261 (u64)rrd->mask2 << RCV_RSM_MATCH_MASK2_SHIFT |
14262 (u64)rrd->value2 << RCV_RSM_MATCH_VALUE2_SHIFT);
14263}
14264
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014265/*
14266 * Clear a receive side mapping rule.
14267 */
14268static void clear_rsm_rule(struct hfi1_devdata *dd, u8 rule_index)
14269{
14270 write_csr(dd, RCV_RSM_CFG + (8 * rule_index), 0);
14271 write_csr(dd, RCV_RSM_SELECT + (8 * rule_index), 0);
14272 write_csr(dd, RCV_RSM_MATCH + (8 * rule_index), 0);
14273}
14274
Dean Luick4a818be2016-04-12 11:31:11 -070014275/* return the number of RSM map table entries that will be used for QOS */
14276static int qos_rmt_entries(struct hfi1_devdata *dd, unsigned int *mp,
14277 unsigned int *np)
14278{
14279 int i;
14280 unsigned int m, n;
14281 u8 max_by_vl = 0;
14282
14283 /* is QOS active at all? */
14284 if (dd->n_krcv_queues <= MIN_KERNEL_KCTXTS ||
14285 num_vls == 1 ||
14286 krcvqsset <= 1)
14287 goto no_qos;
14288
14289 /* determine bits for qpn */
14290 for (i = 0; i < min_t(unsigned int, num_vls, krcvqsset); i++)
14291 if (krcvqs[i] > max_by_vl)
14292 max_by_vl = krcvqs[i];
14293 if (max_by_vl > 32)
14294 goto no_qos;
14295 m = ilog2(__roundup_pow_of_two(max_by_vl));
14296
14297 /* determine bits for vl */
14298 n = ilog2(__roundup_pow_of_two(num_vls));
14299
14300 /* reject if too much is used */
14301 if ((m + n) > 7)
14302 goto no_qos;
14303
14304 if (mp)
14305 *mp = m;
14306 if (np)
14307 *np = n;
14308
14309 return 1 << (m + n);
14310
14311no_qos:
14312 if (mp)
14313 *mp = 0;
14314 if (np)
14315 *np = 0;
14316 return 0;
14317}
14318
Mike Marciniszyn77241052015-07-30 15:17:43 -040014319/**
14320 * init_qos - init RX qos
14321 * @dd - device data
Dean Luick372cc85a2016-04-12 11:30:51 -070014322 * @rmt - RSM map table
Mike Marciniszyn77241052015-07-30 15:17:43 -040014323 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014324 * This routine initializes Rule 0 and the RSM map table to implement
14325 * quality of service (qos).
Mike Marciniszyn77241052015-07-30 15:17:43 -040014326 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014327 * If all of the limit tests succeed, qos is applied based on the array
14328 * interpretation of krcvqs where entry 0 is VL0.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014329 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014330 * The number of vl bits (n) and the number of qpn bits (m) are computed to
14331 * feed both the RSM map table and the single rule.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014332 */
Dean Luick372cc85a2016-04-12 11:30:51 -070014333static void init_qos(struct hfi1_devdata *dd, struct rsm_map_table *rmt)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014334{
Dean Luickb12349a2016-04-12 11:31:33 -070014335 struct rsm_rule_data rrd;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014336 unsigned qpns_per_vl, ctxt, i, qpn, n = 1, m;
Dean Luick372cc85a2016-04-12 11:30:51 -070014337 unsigned int rmt_entries;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014338 u64 reg;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014339
Dean Luick4a818be2016-04-12 11:31:11 -070014340 if (!rmt)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014341 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014342 rmt_entries = qos_rmt_entries(dd, &m, &n);
14343 if (rmt_entries == 0)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014344 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014345 qpns_per_vl = 1 << m;
14346
Dean Luick372cc85a2016-04-12 11:30:51 -070014347 /* enough room in the map table? */
14348 rmt_entries = 1 << (m + n);
14349 if (rmt->used + rmt_entries >= NUM_MAP_ENTRIES)
Easwar Hariharan859bcad2015-12-10 11:13:38 -050014350 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014351
Dean Luick372cc85a2016-04-12 11:30:51 -070014352 /* add qos entries to the the RSM map table */
Dean Luick33a9eb52016-04-12 10:50:22 -070014353 for (i = 0, ctxt = FIRST_KERNEL_KCTXT; i < num_vls; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014354 unsigned tctxt;
14355
14356 for (qpn = 0, tctxt = ctxt;
14357 krcvqs[i] && qpn < qpns_per_vl; qpn++) {
14358 unsigned idx, regoff, regidx;
14359
Dean Luick372cc85a2016-04-12 11:30:51 -070014360 /* generate the index the hardware will produce */
14361 idx = rmt->used + ((qpn << n) ^ i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014362 regoff = (idx % 8) * 8;
14363 regidx = idx / 8;
Dean Luick372cc85a2016-04-12 11:30:51 -070014364 /* replace default with context number */
14365 reg = rmt->map[regidx];
Mike Marciniszyn77241052015-07-30 15:17:43 -040014366 reg &= ~(RCV_RSM_MAP_TABLE_RCV_CONTEXT_A_MASK
14367 << regoff);
14368 reg |= (u64)(tctxt++) << regoff;
Dean Luick372cc85a2016-04-12 11:30:51 -070014369 rmt->map[regidx] = reg;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014370 if (tctxt == ctxt + krcvqs[i])
14371 tctxt = ctxt;
14372 }
14373 ctxt += krcvqs[i];
14374 }
Dean Luickb12349a2016-04-12 11:31:33 -070014375
14376 rrd.offset = rmt->used;
14377 rrd.pkt_type = 2;
14378 rrd.field1_off = LRH_BTH_MATCH_OFFSET;
14379 rrd.field2_off = LRH_SC_MATCH_OFFSET;
14380 rrd.index1_off = LRH_SC_SELECT_OFFSET;
14381 rrd.index1_width = n;
14382 rrd.index2_off = QPN_SELECT_OFFSET;
14383 rrd.index2_width = m + n;
14384 rrd.mask1 = LRH_BTH_MASK;
14385 rrd.value1 = LRH_BTH_VALUE;
14386 rrd.mask2 = LRH_SC_MASK;
14387 rrd.value2 = LRH_SC_VALUE;
14388
14389 /* add rule 0 */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014390 add_rsm_rule(dd, RSM_INS_VERBS, &rrd);
Dean Luickb12349a2016-04-12 11:31:33 -070014391
Dean Luick372cc85a2016-04-12 11:30:51 -070014392 /* mark RSM map entries as used */
14393 rmt->used += rmt_entries;
Dean Luick33a9eb52016-04-12 10:50:22 -070014394 /* map everything else to the mcast/err/vl15 context */
14395 init_qpmap_table(dd, HFI1_CTRL_CTXT, HFI1_CTRL_CTXT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014396 dd->qos_shift = n + 1;
14397 return;
14398bail:
14399 dd->qos_shift = 1;
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050014400 init_qpmap_table(dd, FIRST_KERNEL_KCTXT, dd->n_krcv_queues - 1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014401}
14402
Dean Luick8f000f72016-04-12 11:32:06 -070014403static void init_user_fecn_handling(struct hfi1_devdata *dd,
14404 struct rsm_map_table *rmt)
14405{
14406 struct rsm_rule_data rrd;
14407 u64 reg;
14408 int i, idx, regoff, regidx;
14409 u8 offset;
14410
14411 /* there needs to be enough room in the map table */
14412 if (rmt->used + dd->num_user_contexts >= NUM_MAP_ENTRIES) {
14413 dd_dev_err(dd, "User FECN handling disabled - too many user contexts allocated\n");
14414 return;
14415 }
14416
14417 /*
14418 * RSM will extract the destination context as an index into the
14419 * map table. The destination contexts are a sequential block
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014420 * in the range first_dyn_alloc_ctxt...num_rcv_contexts-1 (inclusive).
Dean Luick8f000f72016-04-12 11:32:06 -070014421 * Map entries are accessed as offset + extracted value. Adjust
14422 * the added offset so this sequence can be placed anywhere in
14423 * the table - as long as the entries themselves do not wrap.
14424 * There are only enough bits in offset for the table size, so
14425 * start with that to allow for a "negative" offset.
14426 */
14427 offset = (u8)(NUM_MAP_ENTRIES + (int)rmt->used -
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014428 (int)dd->first_dyn_alloc_ctxt);
Dean Luick8f000f72016-04-12 11:32:06 -070014429
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014430 for (i = dd->first_dyn_alloc_ctxt, idx = rmt->used;
Dean Luick8f000f72016-04-12 11:32:06 -070014431 i < dd->num_rcv_contexts; i++, idx++) {
14432 /* replace with identity mapping */
14433 regoff = (idx % 8) * 8;
14434 regidx = idx / 8;
14435 reg = rmt->map[regidx];
14436 reg &= ~(RCV_RSM_MAP_TABLE_RCV_CONTEXT_A_MASK << regoff);
14437 reg |= (u64)i << regoff;
14438 rmt->map[regidx] = reg;
14439 }
14440
14441 /*
14442 * For RSM intercept of Expected FECN packets:
14443 * o packet type 0 - expected
14444 * o match on F (bit 95), using select/match 1, and
14445 * o match on SH (bit 133), using select/match 2.
14446 *
14447 * Use index 1 to extract the 8-bit receive context from DestQP
14448 * (start at bit 64). Use that as the RSM map table index.
14449 */
14450 rrd.offset = offset;
14451 rrd.pkt_type = 0;
14452 rrd.field1_off = 95;
14453 rrd.field2_off = 133;
14454 rrd.index1_off = 64;
14455 rrd.index1_width = 8;
14456 rrd.index2_off = 0;
14457 rrd.index2_width = 0;
14458 rrd.mask1 = 1;
14459 rrd.value1 = 1;
14460 rrd.mask2 = 1;
14461 rrd.value2 = 1;
14462
14463 /* add rule 1 */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014464 add_rsm_rule(dd, RSM_INS_FECN, &rrd);
Dean Luick8f000f72016-04-12 11:32:06 -070014465
14466 rmt->used += dd->num_user_contexts;
14467}
14468
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014469/* Initialize RSM for VNIC */
14470void hfi1_init_vnic_rsm(struct hfi1_devdata *dd)
14471{
14472 u8 i, j;
14473 u8 ctx_id = 0;
14474 u64 reg;
14475 u32 regoff;
14476 struct rsm_rule_data rrd;
14477
14478 if (hfi1_vnic_is_rsm_full(dd, NUM_VNIC_MAP_ENTRIES)) {
14479 dd_dev_err(dd, "Vnic RSM disabled, rmt entries used = %d\n",
14480 dd->vnic.rmt_start);
14481 return;
14482 }
14483
14484 dev_dbg(&(dd)->pcidev->dev, "Vnic rsm start = %d, end %d\n",
14485 dd->vnic.rmt_start,
14486 dd->vnic.rmt_start + NUM_VNIC_MAP_ENTRIES);
14487
14488 /* Update RSM mapping table, 32 regs, 256 entries - 1 ctx per byte */
14489 regoff = RCV_RSM_MAP_TABLE + (dd->vnic.rmt_start / 8) * 8;
14490 reg = read_csr(dd, regoff);
14491 for (i = 0; i < NUM_VNIC_MAP_ENTRIES; i++) {
14492 /* Update map register with vnic context */
14493 j = (dd->vnic.rmt_start + i) % 8;
14494 reg &= ~(0xffllu << (j * 8));
14495 reg |= (u64)dd->vnic.ctxt[ctx_id++]->ctxt << (j * 8);
14496 /* Wrap up vnic ctx index */
14497 ctx_id %= dd->vnic.num_ctxt;
14498 /* Write back map register */
14499 if (j == 7 || ((i + 1) == NUM_VNIC_MAP_ENTRIES)) {
14500 dev_dbg(&(dd)->pcidev->dev,
14501 "Vnic rsm map reg[%d] =0x%llx\n",
14502 regoff - RCV_RSM_MAP_TABLE, reg);
14503
14504 write_csr(dd, regoff, reg);
14505 regoff += 8;
14506 if (i < (NUM_VNIC_MAP_ENTRIES - 1))
14507 reg = read_csr(dd, regoff);
14508 }
14509 }
14510
14511 /* Add rule for vnic */
14512 rrd.offset = dd->vnic.rmt_start;
14513 rrd.pkt_type = 4;
14514 /* Match 16B packets */
14515 rrd.field1_off = L2_TYPE_MATCH_OFFSET;
14516 rrd.mask1 = L2_TYPE_MASK;
14517 rrd.value1 = L2_16B_VALUE;
14518 /* Match ETH L4 packets */
14519 rrd.field2_off = L4_TYPE_MATCH_OFFSET;
14520 rrd.mask2 = L4_16B_TYPE_MASK;
14521 rrd.value2 = L4_16B_ETH_VALUE;
14522 /* Calc context from veswid and entropy */
14523 rrd.index1_off = L4_16B_HDR_VESWID_OFFSET;
14524 rrd.index1_width = ilog2(NUM_VNIC_MAP_ENTRIES);
14525 rrd.index2_off = L2_16B_ENTROPY_OFFSET;
14526 rrd.index2_width = ilog2(NUM_VNIC_MAP_ENTRIES);
14527 add_rsm_rule(dd, RSM_INS_VNIC, &rrd);
14528
14529 /* Enable RSM if not already enabled */
14530 add_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14531}
14532
14533void hfi1_deinit_vnic_rsm(struct hfi1_devdata *dd)
14534{
14535 clear_rsm_rule(dd, RSM_INS_VNIC);
14536
14537 /* Disable RSM if used only by vnic */
14538 if (dd->vnic.rmt_start == 0)
14539 clear_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14540}
14541
Mike Marciniszyn77241052015-07-30 15:17:43 -040014542static void init_rxe(struct hfi1_devdata *dd)
14543{
Dean Luick372cc85a2016-04-12 11:30:51 -070014544 struct rsm_map_table *rmt;
Don Hiatt72c07e22017-08-04 13:53:58 -070014545 u64 val;
Dean Luick372cc85a2016-04-12 11:30:51 -070014546
Mike Marciniszyn77241052015-07-30 15:17:43 -040014547 /* enable all receive errors */
14548 write_csr(dd, RCV_ERR_MASK, ~0ull);
Dean Luick372cc85a2016-04-12 11:30:51 -070014549
14550 rmt = alloc_rsm_map_table(dd);
14551 /* set up QOS, including the QPN map table */
14552 init_qos(dd, rmt);
Dean Luick8f000f72016-04-12 11:32:06 -070014553 init_user_fecn_handling(dd, rmt);
Dean Luick372cc85a2016-04-12 11:30:51 -070014554 complete_rsm_map_table(dd, rmt);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014555 /* record number of used rsm map entries for vnic */
14556 dd->vnic.rmt_start = rmt->used;
Dean Luick372cc85a2016-04-12 11:30:51 -070014557 kfree(rmt);
14558
Mike Marciniszyn77241052015-07-30 15:17:43 -040014559 /*
14560 * make sure RcvCtrl.RcvWcb <= PCIe Device Control
14561 * Register Max_Payload_Size (PCI_EXP_DEVCTL in Linux PCIe config
14562 * space, PciCfgCap2.MaxPayloadSize in HFI). There is only one
14563 * invalid configuration: RcvCtrl.RcvWcb set to its max of 256 and
14564 * Max_PayLoad_Size set to its minimum of 128.
14565 *
14566 * Presently, RcvCtrl.RcvWcb is not modified from its default of 0
14567 * (64 bytes). Max_Payload_Size is possibly modified upward in
14568 * tune_pcie_caps() which is called after this routine.
14569 */
Don Hiatt72c07e22017-08-04 13:53:58 -070014570
14571 /* Have 16 bytes (4DW) of bypass header available in header queue */
14572 val = read_csr(dd, RCV_BYPASS);
14573 val |= (4ull << 16);
14574 write_csr(dd, RCV_BYPASS, val);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014575}
14576
14577static void init_other(struct hfi1_devdata *dd)
14578{
14579 /* enable all CCE errors */
14580 write_csr(dd, CCE_ERR_MASK, ~0ull);
14581 /* enable *some* Misc errors */
14582 write_csr(dd, MISC_ERR_MASK, DRIVER_MISC_MASK);
14583 /* enable all DC errors, except LCB */
14584 write_csr(dd, DCC_ERR_FLG_EN, ~0ull);
14585 write_csr(dd, DC_DC8051_ERR_EN, ~0ull);
14586}
14587
14588/*
14589 * Fill out the given AU table using the given CU. A CU is defined in terms
14590 * AUs. The table is a an encoding: given the index, how many AUs does that
14591 * represent?
14592 *
14593 * NOTE: Assumes that the register layout is the same for the
14594 * local and remote tables.
14595 */
14596static void assign_cm_au_table(struct hfi1_devdata *dd, u32 cu,
14597 u32 csr0to3, u32 csr4to7)
14598{
14599 write_csr(dd, csr0to3,
Jubin John17fb4f22016-02-14 20:21:52 -080014600 0ull << SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE0_SHIFT |
14601 1ull << SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE1_SHIFT |
14602 2ull * cu <<
14603 SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE2_SHIFT |
14604 4ull * cu <<
14605 SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE3_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014606 write_csr(dd, csr4to7,
Jubin John17fb4f22016-02-14 20:21:52 -080014607 8ull * cu <<
14608 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE4_SHIFT |
14609 16ull * cu <<
14610 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE5_SHIFT |
14611 32ull * cu <<
14612 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE6_SHIFT |
14613 64ull * cu <<
14614 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE7_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014615}
14616
14617static void assign_local_cm_au_table(struct hfi1_devdata *dd, u8 vcu)
14618{
14619 assign_cm_au_table(dd, vcu_to_cu(vcu), SEND_CM_LOCAL_AU_TABLE0_TO3,
Jubin John17fb4f22016-02-14 20:21:52 -080014620 SEND_CM_LOCAL_AU_TABLE4_TO7);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014621}
14622
14623void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu)
14624{
14625 assign_cm_au_table(dd, vcu_to_cu(vcu), SEND_CM_REMOTE_AU_TABLE0_TO3,
Jubin John17fb4f22016-02-14 20:21:52 -080014626 SEND_CM_REMOTE_AU_TABLE4_TO7);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014627}
14628
14629static void init_txe(struct hfi1_devdata *dd)
14630{
14631 int i;
14632
14633 /* enable all PIO, SDMA, general, and Egress errors */
14634 write_csr(dd, SEND_PIO_ERR_MASK, ~0ull);
14635 write_csr(dd, SEND_DMA_ERR_MASK, ~0ull);
14636 write_csr(dd, SEND_ERR_MASK, ~0ull);
14637 write_csr(dd, SEND_EGRESS_ERR_MASK, ~0ull);
14638
14639 /* enable all per-context and per-SDMA engine errors */
14640 for (i = 0; i < dd->chip_send_contexts; i++)
14641 write_kctxt_csr(dd, i, SEND_CTXT_ERR_MASK, ~0ull);
14642 for (i = 0; i < dd->chip_sdma_engines; i++)
14643 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_MASK, ~0ull);
14644
14645 /* set the local CU to AU mapping */
14646 assign_local_cm_au_table(dd, dd->vcu);
14647
14648 /*
14649 * Set reasonable default for Credit Return Timer
14650 * Don't set on Simulator - causes it to choke.
14651 */
14652 if (dd->icode != ICODE_FUNCTIONAL_SIMULATOR)
14653 write_csr(dd, SEND_CM_TIMER_CTRL, HFI1_CREDIT_RETURN_RATE);
14654}
14655
Michael J. Ruhl17573972017-07-24 07:46:01 -070014656int hfi1_set_ctxt_jkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd,
14657 u16 jkey)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014658{
Michael J. Ruhl17573972017-07-24 07:46:01 -070014659 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014660 u64 reg;
14661
Michael J. Ruhl17573972017-07-24 07:46:01 -070014662 if (!rcd || !rcd->sc)
14663 return -EINVAL;
14664
14665 hw_ctxt = rcd->sc->hw_context;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014666 reg = SEND_CTXT_CHECK_JOB_KEY_MASK_SMASK | /* mask is always 1's */
14667 ((jkey & SEND_CTXT_CHECK_JOB_KEY_VALUE_MASK) <<
14668 SEND_CTXT_CHECK_JOB_KEY_VALUE_SHIFT);
14669 /* JOB_KEY_ALLOW_PERMISSIVE is not allowed by default */
14670 if (HFI1_CAP_KGET_MASK(rcd->flags, ALLOW_PERM_JKEY))
14671 reg |= SEND_CTXT_CHECK_JOB_KEY_ALLOW_PERMISSIVE_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014672 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_JOB_KEY, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014673 /*
14674 * Enable send-side J_KEY integrity check, unless this is A0 h/w
Mike Marciniszyn77241052015-07-30 15:17:43 -040014675 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014676 if (!is_ax(dd)) {
Michael J. Ruhl17573972017-07-24 07:46:01 -070014677 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014678 reg |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014679 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014680 }
14681
14682 /* Enable J_KEY check on receive context. */
14683 reg = RCV_KEY_CTRL_JOB_KEY_ENABLE_SMASK |
14684 ((jkey & RCV_KEY_CTRL_JOB_KEY_VALUE_MASK) <<
14685 RCV_KEY_CTRL_JOB_KEY_VALUE_SHIFT);
Michael J. Ruhl17573972017-07-24 07:46:01 -070014686 write_kctxt_csr(dd, rcd->ctxt, RCV_KEY_CTRL, reg);
14687
14688 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014689}
14690
Michael J. Ruhl17573972017-07-24 07:46:01 -070014691int hfi1_clear_ctxt_jkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014692{
Michael J. Ruhl17573972017-07-24 07:46:01 -070014693 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014694 u64 reg;
14695
Michael J. Ruhl17573972017-07-24 07:46:01 -070014696 if (!rcd || !rcd->sc)
14697 return -EINVAL;
14698
14699 hw_ctxt = rcd->sc->hw_context;
14700 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_JOB_KEY, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014701 /*
14702 * Disable send-side J_KEY integrity check, unless this is A0 h/w.
14703 * This check would not have been enabled for A0 h/w, see
14704 * set_ctxt_jkey().
14705 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014706 if (!is_ax(dd)) {
Michael J. Ruhl17573972017-07-24 07:46:01 -070014707 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014708 reg &= ~SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014709 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014710 }
14711 /* Turn off the J_KEY on the receive side */
Michael J. Ruhl17573972017-07-24 07:46:01 -070014712 write_kctxt_csr(dd, rcd->ctxt, RCV_KEY_CTRL, 0);
14713
14714 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014715}
14716
Michael J. Ruhl17573972017-07-24 07:46:01 -070014717int hfi1_set_ctxt_pkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd,
14718 u16 pkey)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014719{
Michael J. Ruhl17573972017-07-24 07:46:01 -070014720 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014721 u64 reg;
14722
Michael J. Ruhl17573972017-07-24 07:46:01 -070014723 if (!rcd || !rcd->sc)
14724 return -EINVAL;
14725
14726 hw_ctxt = rcd->sc->hw_context;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014727 reg = ((u64)pkey & SEND_CTXT_CHECK_PARTITION_KEY_VALUE_MASK) <<
14728 SEND_CTXT_CHECK_PARTITION_KEY_VALUE_SHIFT;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014729 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_PARTITION_KEY, reg);
14730 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014731 reg |= SEND_CTXT_CHECK_ENABLE_CHECK_PARTITION_KEY_SMASK;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -070014732 reg &= ~SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014733 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
14734
14735 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014736}
14737
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014738int hfi1_clear_ctxt_pkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *ctxt)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014739{
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014740 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014741 u64 reg;
14742
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014743 if (!ctxt || !ctxt->sc)
14744 return -EINVAL;
14745
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014746 hw_ctxt = ctxt->sc->hw_context;
14747 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014748 reg &= ~SEND_CTXT_CHECK_ENABLE_CHECK_PARTITION_KEY_SMASK;
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014749 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
14750 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_PARTITION_KEY, 0);
14751
14752 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014753}
14754
14755/*
14756 * Start doing the clean up the the chip. Our clean up happens in multiple
14757 * stages and this is just the first.
14758 */
14759void hfi1_start_cleanup(struct hfi1_devdata *dd)
14760{
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080014761 aspm_exit(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014762 free_cntrs(dd);
14763 free_rcverr(dd);
14764 clean_up_interrupts(dd);
Dean Luicka2ee27a2016-03-05 08:49:50 -080014765 finish_chip_resources(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014766}
14767
14768#define HFI_BASE_GUID(dev) \
14769 ((dev)->base_guid & ~(1ULL << GUID_HFI_INDEX_SHIFT))
14770
14771/*
Dean Luick78eb1292016-03-05 08:49:45 -080014772 * Information can be shared between the two HFIs on the same ASIC
14773 * in the same OS. This function finds the peer device and sets
14774 * up a shared structure.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014775 */
Dean Luick78eb1292016-03-05 08:49:45 -080014776static int init_asic_data(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014777{
14778 unsigned long flags;
14779 struct hfi1_devdata *tmp, *peer = NULL;
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014780 struct hfi1_asic_data *asic_data;
Dean Luick78eb1292016-03-05 08:49:45 -080014781 int ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014782
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014783 /* pre-allocate the asic structure in case we are the first device */
14784 asic_data = kzalloc(sizeof(*dd->asic_data), GFP_KERNEL);
14785 if (!asic_data)
14786 return -ENOMEM;
14787
Mike Marciniszyn77241052015-07-30 15:17:43 -040014788 spin_lock_irqsave(&hfi1_devs_lock, flags);
14789 /* Find our peer device */
14790 list_for_each_entry(tmp, &hfi1_dev_list, list) {
14791 if ((HFI_BASE_GUID(dd) == HFI_BASE_GUID(tmp)) &&
14792 dd->unit != tmp->unit) {
14793 peer = tmp;
14794 break;
14795 }
14796 }
14797
Dean Luick78eb1292016-03-05 08:49:45 -080014798 if (peer) {
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014799 /* use already allocated structure */
Dean Luick78eb1292016-03-05 08:49:45 -080014800 dd->asic_data = peer->asic_data;
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014801 kfree(asic_data);
Dean Luick78eb1292016-03-05 08:49:45 -080014802 } else {
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014803 dd->asic_data = asic_data;
Dean Luick78eb1292016-03-05 08:49:45 -080014804 mutex_init(&dd->asic_data->asic_resource_mutex);
14805 }
14806 dd->asic_data->dds[dd->hfi1_id] = dd; /* self back-pointer */
Mike Marciniszyn77241052015-07-30 15:17:43 -040014807 spin_unlock_irqrestore(&hfi1_devs_lock, flags);
Dean Luickdba715f2016-07-06 17:28:52 -040014808
14809 /* first one through - set up i2c devices */
14810 if (!peer)
14811 ret = set_up_i2c(dd, dd->asic_data);
14812
Dean Luick78eb1292016-03-05 08:49:45 -080014813 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014814}
14815
Dean Luick5d9157a2015-11-16 21:59:34 -050014816/*
14817 * Set dd->boardname. Use a generic name if a name is not returned from
14818 * EFI variable space.
14819 *
14820 * Return 0 on success, -ENOMEM if space could not be allocated.
14821 */
14822static int obtain_boardname(struct hfi1_devdata *dd)
14823{
14824 /* generic board description */
14825 const char generic[] =
14826 "Intel Omni-Path Host Fabric Interface Adapter 100 Series";
14827 unsigned long size;
14828 int ret;
14829
14830 ret = read_hfi1_efi_var(dd, "description", &size,
14831 (void **)&dd->boardname);
14832 if (ret) {
Dean Luick845f8762016-02-03 14:31:57 -080014833 dd_dev_info(dd, "Board description not found\n");
Dean Luick5d9157a2015-11-16 21:59:34 -050014834 /* use generic description */
14835 dd->boardname = kstrdup(generic, GFP_KERNEL);
14836 if (!dd->boardname)
14837 return -ENOMEM;
14838 }
14839 return 0;
14840}
14841
Kaike Wan24487dd2016-02-26 13:33:23 -080014842/*
14843 * Check the interrupt registers to make sure that they are mapped correctly.
14844 * It is intended to help user identify any mismapping by VMM when the driver
14845 * is running in a VM. This function should only be called before interrupt
14846 * is set up properly.
14847 *
14848 * Return 0 on success, -EINVAL on failure.
14849 */
14850static int check_int_registers(struct hfi1_devdata *dd)
14851{
14852 u64 reg;
14853 u64 all_bits = ~(u64)0;
14854 u64 mask;
14855
14856 /* Clear CceIntMask[0] to avoid raising any interrupts */
14857 mask = read_csr(dd, CCE_INT_MASK);
14858 write_csr(dd, CCE_INT_MASK, 0ull);
14859 reg = read_csr(dd, CCE_INT_MASK);
14860 if (reg)
14861 goto err_exit;
14862
14863 /* Clear all interrupt status bits */
14864 write_csr(dd, CCE_INT_CLEAR, all_bits);
14865 reg = read_csr(dd, CCE_INT_STATUS);
14866 if (reg)
14867 goto err_exit;
14868
14869 /* Set all interrupt status bits */
14870 write_csr(dd, CCE_INT_FORCE, all_bits);
14871 reg = read_csr(dd, CCE_INT_STATUS);
14872 if (reg != all_bits)
14873 goto err_exit;
14874
14875 /* Restore the interrupt mask */
14876 write_csr(dd, CCE_INT_CLEAR, all_bits);
14877 write_csr(dd, CCE_INT_MASK, mask);
14878
14879 return 0;
14880err_exit:
14881 write_csr(dd, CCE_INT_MASK, mask);
14882 dd_dev_err(dd, "Interrupt registers not properly mapped by VMM\n");
14883 return -EINVAL;
14884}
14885
Mike Marciniszyn77241052015-07-30 15:17:43 -040014886/**
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040014887 * Allocate and initialize the device structure for the hfi.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014888 * @dev: the pci_dev for hfi1_ib device
14889 * @ent: pci_device_id struct for this dev
14890 *
14891 * Also allocates, initializes, and returns the devdata struct for this
14892 * device instance
14893 *
14894 * This is global, and is called directly at init to set up the
14895 * chip-specific function pointers for later use.
14896 */
14897struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
14898 const struct pci_device_id *ent)
14899{
14900 struct hfi1_devdata *dd;
14901 struct hfi1_pportdata *ppd;
14902 u64 reg;
14903 int i, ret;
14904 static const char * const inames[] = { /* implementation names */
14905 "RTL silicon",
14906 "RTL VCS simulation",
14907 "RTL FPGA emulation",
14908 "Functional simulator"
14909 };
Kaike Wan24487dd2016-02-26 13:33:23 -080014910 struct pci_dev *parent = pdev->bus->self;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014911
Jubin John17fb4f22016-02-14 20:21:52 -080014912 dd = hfi1_alloc_devdata(pdev, NUM_IB_PORTS *
14913 sizeof(struct hfi1_pportdata));
Mike Marciniszyn77241052015-07-30 15:17:43 -040014914 if (IS_ERR(dd))
14915 goto bail;
14916 ppd = dd->pport;
14917 for (i = 0; i < dd->num_pports; i++, ppd++) {
14918 int vl;
14919 /* init common fields */
14920 hfi1_init_pportdata(pdev, ppd, dd, 0, 1);
14921 /* DC supports 4 link widths */
14922 ppd->link_width_supported =
14923 OPA_LINK_WIDTH_1X | OPA_LINK_WIDTH_2X |
14924 OPA_LINK_WIDTH_3X | OPA_LINK_WIDTH_4X;
14925 ppd->link_width_downgrade_supported =
14926 ppd->link_width_supported;
14927 /* start out enabling only 4X */
14928 ppd->link_width_enabled = OPA_LINK_WIDTH_4X;
14929 ppd->link_width_downgrade_enabled =
14930 ppd->link_width_downgrade_supported;
14931 /* link width active is 0 when link is down */
14932 /* link width downgrade active is 0 when link is down */
14933
Jubin Johnd0d236e2016-02-14 20:20:15 -080014934 if (num_vls < HFI1_MIN_VLS_SUPPORTED ||
14935 num_vls > HFI1_MAX_VLS_SUPPORTED) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014936 hfi1_early_err(&pdev->dev,
14937 "Invalid num_vls %u, using %u VLs\n",
14938 num_vls, HFI1_MAX_VLS_SUPPORTED);
14939 num_vls = HFI1_MAX_VLS_SUPPORTED;
14940 }
14941 ppd->vls_supported = num_vls;
14942 ppd->vls_operational = ppd->vls_supported;
14943 /* Set the default MTU. */
14944 for (vl = 0; vl < num_vls; vl++)
14945 dd->vld[vl].mtu = hfi1_max_mtu;
14946 dd->vld[15].mtu = MAX_MAD_PACKET;
14947 /*
14948 * Set the initial values to reasonable default, will be set
14949 * for real when link is up.
14950 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040014951 ppd->overrun_threshold = 0x4;
14952 ppd->phy_error_threshold = 0xf;
14953 ppd->port_crc_mode_enabled = link_crc_mask;
14954 /* initialize supported LTP CRC mode */
14955 ppd->port_ltp_crc_mode = cap_to_port_ltp(link_crc_mask) << 8;
14956 /* initialize enabled LTP CRC mode */
14957 ppd->port_ltp_crc_mode |= cap_to_port_ltp(link_crc_mask) << 4;
14958 /* start in offline */
14959 ppd->host_link_state = HLS_DN_OFFLINE;
14960 init_vl_arb_caches(ppd);
14961 }
14962
14963 dd->link_default = HLS_DN_POLL;
14964
14965 /*
14966 * Do remaining PCIe setup and save PCIe values in dd.
14967 * Any error printing is already done by the init code.
14968 * On return, we have the chip mapped.
14969 */
Easwar Hariharan26ea2542016-10-17 04:19:58 -070014970 ret = hfi1_pcie_ddinit(dd, pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014971 if (ret < 0)
14972 goto bail_free;
14973
Bartlomiej Dudeka618b7e2017-07-24 07:46:30 -070014974 /* Save PCI space registers to rewrite after device reset */
14975 ret = save_pci_variables(dd);
14976 if (ret < 0)
14977 goto bail_cleanup;
14978
Mike Marciniszyn77241052015-07-30 15:17:43 -040014979 /* verify that reads actually work, save revision for reset check */
14980 dd->revision = read_csr(dd, CCE_REVISION);
14981 if (dd->revision == ~(u64)0) {
14982 dd_dev_err(dd, "cannot read chip CSRs\n");
14983 ret = -EINVAL;
14984 goto bail_cleanup;
14985 }
14986 dd->majrev = (dd->revision >> CCE_REVISION_CHIP_REV_MAJOR_SHIFT)
14987 & CCE_REVISION_CHIP_REV_MAJOR_MASK;
14988 dd->minrev = (dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT)
14989 & CCE_REVISION_CHIP_REV_MINOR_MASK;
14990
Jubin John4d114fd2016-02-14 20:21:43 -080014991 /*
Kaike Wan24487dd2016-02-26 13:33:23 -080014992 * Check interrupt registers mapping if the driver has no access to
14993 * the upstream component. In this case, it is likely that the driver
14994 * is running in a VM.
14995 */
14996 if (!parent) {
14997 ret = check_int_registers(dd);
14998 if (ret)
14999 goto bail_cleanup;
15000 }
15001
15002 /*
Jubin John4d114fd2016-02-14 20:21:43 -080015003 * obtain the hardware ID - NOT related to unit, which is a
15004 * software enumeration
15005 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040015006 reg = read_csr(dd, CCE_REVISION2);
15007 dd->hfi1_id = (reg >> CCE_REVISION2_HFI_ID_SHIFT)
15008 & CCE_REVISION2_HFI_ID_MASK;
15009 /* the variable size will remove unwanted bits */
15010 dd->icode = reg >> CCE_REVISION2_IMPL_CODE_SHIFT;
15011 dd->irev = reg >> CCE_REVISION2_IMPL_REVISION_SHIFT;
15012 dd_dev_info(dd, "Implementation: %s, revision 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -080015013 dd->icode < ARRAY_SIZE(inames) ?
15014 inames[dd->icode] : "unknown", (int)dd->irev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015015
15016 /* speeds the hardware can support */
15017 dd->pport->link_speed_supported = OPA_LINK_SPEED_25G;
15018 /* speeds allowed to run at */
15019 dd->pport->link_speed_enabled = dd->pport->link_speed_supported;
15020 /* give a reasonable active value, will be set on link up */
15021 dd->pport->link_speed_active = OPA_LINK_SPEED_25G;
15022
15023 dd->chip_rcv_contexts = read_csr(dd, RCV_CONTEXTS);
15024 dd->chip_send_contexts = read_csr(dd, SEND_CONTEXTS);
15025 dd->chip_sdma_engines = read_csr(dd, SEND_DMA_ENGINES);
15026 dd->chip_pio_mem_size = read_csr(dd, SEND_PIO_MEM_SIZE);
15027 dd->chip_sdma_mem_size = read_csr(dd, SEND_DMA_MEM_SIZE);
15028 /* fix up link widths for emulation _p */
15029 ppd = dd->pport;
15030 if (dd->icode == ICODE_FPGA_EMULATION && is_emulator_p(dd)) {
15031 ppd->link_width_supported =
15032 ppd->link_width_enabled =
15033 ppd->link_width_downgrade_supported =
15034 ppd->link_width_downgrade_enabled =
15035 OPA_LINK_WIDTH_1X;
15036 }
15037 /* insure num_vls isn't larger than number of sdma engines */
15038 if (HFI1_CAP_IS_KSET(SDMA) && num_vls > dd->chip_sdma_engines) {
15039 dd_dev_err(dd, "num_vls %u too large, using %u VLs\n",
Dean Luick11a59092015-12-01 15:38:18 -050015040 num_vls, dd->chip_sdma_engines);
15041 num_vls = dd->chip_sdma_engines;
15042 ppd->vls_supported = dd->chip_sdma_engines;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080015043 ppd->vls_operational = ppd->vls_supported;
Mike Marciniszyn77241052015-07-30 15:17:43 -040015044 }
15045
15046 /*
15047 * Convert the ns parameter to the 64 * cclocks used in the CSR.
15048 * Limit the max if larger than the field holds. If timeout is
15049 * non-zero, then the calculated field will be at least 1.
15050 *
15051 * Must be after icode is set up - the cclock rate depends
15052 * on knowing the hardware being used.
15053 */
15054 dd->rcv_intr_timeout_csr = ns_to_cclock(dd, rcv_intr_timeout) / 64;
15055 if (dd->rcv_intr_timeout_csr >
15056 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_MASK)
15057 dd->rcv_intr_timeout_csr =
15058 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_MASK;
15059 else if (dd->rcv_intr_timeout_csr == 0 && rcv_intr_timeout)
15060 dd->rcv_intr_timeout_csr = 1;
15061
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040015062 /* needs to be done before we look for the peer device */
15063 read_guid(dd);
15064
Dean Luick78eb1292016-03-05 08:49:45 -080015065 /* set up shared ASIC data with peer device */
15066 ret = init_asic_data(dd);
15067 if (ret)
15068 goto bail_cleanup;
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040015069
Mike Marciniszyn77241052015-07-30 15:17:43 -040015070 /* obtain chip sizes, reset chip CSRs */
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070015071 ret = init_chip(dd);
15072 if (ret)
15073 goto bail_cleanup;
Mike Marciniszyn77241052015-07-30 15:17:43 -040015074
15075 /* read in the PCIe link speed information */
15076 ret = pcie_speeds(dd);
15077 if (ret)
15078 goto bail_cleanup;
15079
Dean Luicke83eba22016-09-30 04:41:45 -070015080 /* call before get_platform_config(), after init_chip_resources() */
15081 ret = eprom_init(dd);
15082 if (ret)
15083 goto bail_free_rcverr;
15084
Easwar Hariharanc3838b32016-02-09 14:29:13 -080015085 /* Needs to be called before hfi1_firmware_init */
15086 get_platform_config(dd);
15087
Mike Marciniszyn77241052015-07-30 15:17:43 -040015088 /* read in firmware */
15089 ret = hfi1_firmware_init(dd);
15090 if (ret)
15091 goto bail_cleanup;
15092
15093 /*
15094 * In general, the PCIe Gen3 transition must occur after the
15095 * chip has been idled (so it won't initiate any PCIe transactions
15096 * e.g. an interrupt) and before the driver changes any registers
15097 * (the transition will reset the registers).
15098 *
15099 * In particular, place this call after:
15100 * - init_chip() - the chip will not initiate any PCIe transactions
15101 * - pcie_speeds() - reads the current link speed
15102 * - hfi1_firmware_init() - the needed firmware is ready to be
15103 * downloaded
15104 */
15105 ret = do_pcie_gen3_transition(dd);
15106 if (ret)
15107 goto bail_cleanup;
15108
15109 /* start setting dd values and adjusting CSRs */
15110 init_early_variables(dd);
15111
15112 parse_platform_config(dd);
15113
Dean Luick5d9157a2015-11-16 21:59:34 -050015114 ret = obtain_boardname(dd);
15115 if (ret)
Mike Marciniszyn77241052015-07-30 15:17:43 -040015116 goto bail_cleanup;
Mike Marciniszyn77241052015-07-30 15:17:43 -040015117
15118 snprintf(dd->boardversion, BOARD_VERS_MAX,
Dean Luick5d9157a2015-11-16 21:59:34 -050015119 "ChipABI %u.%u, ChipRev %u.%u, SW Compat %llu\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040015120 HFI1_CHIP_VERS_MAJ, HFI1_CHIP_VERS_MIN,
Mike Marciniszyn77241052015-07-30 15:17:43 -040015121 (u32)dd->majrev,
15122 (u32)dd->minrev,
15123 (dd->revision >> CCE_REVISION_SW_SHIFT)
15124 & CCE_REVISION_SW_MASK);
15125
15126 ret = set_up_context_variables(dd);
15127 if (ret)
15128 goto bail_cleanup;
15129
15130 /* set initial RXE CSRs */
15131 init_rxe(dd);
15132 /* set initial TXE CSRs */
15133 init_txe(dd);
15134 /* set initial non-RXE, non-TXE CSRs */
15135 init_other(dd);
15136 /* set up KDETH QP prefix in both RX and TX CSRs */
15137 init_kdeth_qp(dd);
15138
Dennis Dalessandro41973442016-07-25 07:52:36 -070015139 ret = hfi1_dev_affinity_init(dd);
15140 if (ret)
15141 goto bail_cleanup;
Mitko Haralanov957558c2016-02-03 14:33:40 -080015142
Mike Marciniszyn77241052015-07-30 15:17:43 -040015143 /* send contexts must be set up before receive contexts */
15144 ret = init_send_contexts(dd);
15145 if (ret)
15146 goto bail_cleanup;
15147
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -070015148 ret = hfi1_create_kctxts(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015149 if (ret)
15150 goto bail_cleanup;
15151
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -070015152 /*
15153 * Initialize aspm, to be done after gen3 transition and setting up
15154 * contexts and before enabling interrupts
15155 */
15156 aspm_init(dd);
15157
Mike Marciniszyn77241052015-07-30 15:17:43 -040015158 dd->rcvhdrsize = DEFAULT_RCVHDRSIZE;
15159 /*
15160 * rcd[0] is guaranteed to be valid by this point. Also, all
15161 * context are using the same value, as per the module parameter.
15162 */
15163 dd->rhf_offset = dd->rcd[0]->rcvhdrqentsize - sizeof(u64) / sizeof(u32);
15164
15165 ret = init_pervl_scs(dd);
15166 if (ret)
15167 goto bail_cleanup;
15168
15169 /* sdma init */
15170 for (i = 0; i < dd->num_pports; ++i) {
15171 ret = sdma_init(dd, i);
15172 if (ret)
15173 goto bail_cleanup;
15174 }
15175
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -070015176 /* use contexts created by hfi1_create_kctxts */
Mike Marciniszyn77241052015-07-30 15:17:43 -040015177 ret = set_up_interrupts(dd);
15178 if (ret)
15179 goto bail_cleanup;
15180
15181 /* set up LCB access - must be after set_up_interrupts() */
15182 init_lcb_access(dd);
15183
Ira Weinyfc0b76c2016-07-27 21:09:40 -040015184 /*
15185 * Serial number is created from the base guid:
15186 * [27:24] = base guid [38:35]
15187 * [23: 0] = base guid [23: 0]
15188 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040015189 snprintf(dd->serial, SERIAL_MAX, "0x%08llx\n",
Ira Weinyfc0b76c2016-07-27 21:09:40 -040015190 (dd->base_guid & 0xFFFFFF) |
15191 ((dd->base_guid >> 11) & 0xF000000));
Mike Marciniszyn77241052015-07-30 15:17:43 -040015192
15193 dd->oui1 = dd->base_guid >> 56 & 0xFF;
15194 dd->oui2 = dd->base_guid >> 48 & 0xFF;
15195 dd->oui3 = dd->base_guid >> 40 & 0xFF;
15196
15197 ret = load_firmware(dd); /* asymmetric with dispose_firmware() */
15198 if (ret)
15199 goto bail_clear_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -040015200
15201 thermal_init(dd);
15202
15203 ret = init_cntrs(dd);
15204 if (ret)
15205 goto bail_clear_intr;
15206
15207 ret = init_rcverr(dd);
15208 if (ret)
15209 goto bail_free_cntrs;
15210
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -070015211 init_completion(&dd->user_comp);
15212
15213 /* The user refcount starts with one to inidicate an active device */
15214 atomic_set(&dd->user_refcount, 1);
15215
Mike Marciniszyn77241052015-07-30 15:17:43 -040015216 goto bail;
15217
15218bail_free_rcverr:
15219 free_rcverr(dd);
15220bail_free_cntrs:
15221 free_cntrs(dd);
15222bail_clear_intr:
15223 clean_up_interrupts(dd);
15224bail_cleanup:
15225 hfi1_pcie_ddcleanup(dd);
15226bail_free:
15227 hfi1_free_devdata(dd);
15228 dd = ERR_PTR(ret);
15229bail:
15230 return dd;
15231}
15232
15233static u16 delay_cycles(struct hfi1_pportdata *ppd, u32 desired_egress_rate,
15234 u32 dw_len)
15235{
15236 u32 delta_cycles;
15237 u32 current_egress_rate = ppd->current_egress_rate;
15238 /* rates here are in units of 10^6 bits/sec */
15239
15240 if (desired_egress_rate == -1)
15241 return 0; /* shouldn't happen */
15242
15243 if (desired_egress_rate >= current_egress_rate)
15244 return 0; /* we can't help go faster, only slower */
15245
15246 delta_cycles = egress_cycles(dw_len * 4, desired_egress_rate) -
15247 egress_cycles(dw_len * 4, current_egress_rate);
15248
15249 return (u16)delta_cycles;
15250}
15251
Mike Marciniszyn77241052015-07-30 15:17:43 -040015252/**
15253 * create_pbc - build a pbc for transmission
15254 * @flags: special case flags or-ed in built pbc
15255 * @srate: static rate
15256 * @vl: vl
15257 * @dwlen: dword length (header words + data words + pbc words)
15258 *
15259 * Create a PBC with the given flags, rate, VL, and length.
15260 *
15261 * NOTE: The PBC created will not insert any HCRC - all callers but one are
15262 * for verbs, which does not use this PSM feature. The lone other caller
15263 * is for the diagnostic interface which calls this if the user does not
15264 * supply their own PBC.
15265 */
15266u64 create_pbc(struct hfi1_pportdata *ppd, u64 flags, int srate_mbs, u32 vl,
15267 u32 dw_len)
15268{
15269 u64 pbc, delay = 0;
15270
15271 if (unlikely(srate_mbs))
15272 delay = delay_cycles(ppd, srate_mbs, dw_len);
15273
15274 pbc = flags
15275 | (delay << PBC_STATIC_RATE_CONTROL_COUNT_SHIFT)
15276 | ((u64)PBC_IHCRC_NONE << PBC_INSERT_HCRC_SHIFT)
15277 | (vl & PBC_VL_MASK) << PBC_VL_SHIFT
15278 | (dw_len & PBC_LENGTH_DWS_MASK)
15279 << PBC_LENGTH_DWS_SHIFT;
15280
15281 return pbc;
15282}
15283
15284#define SBUS_THERMAL 0x4f
15285#define SBUS_THERM_MONITOR_MODE 0x1
15286
15287#define THERM_FAILURE(dev, ret, reason) \
15288 dd_dev_err((dd), \
15289 "Thermal sensor initialization failed: %s (%d)\n", \
15290 (reason), (ret))
15291
15292/*
Jakub Pawlakcde10af2016-05-12 10:23:35 -070015293 * Initialize the thermal sensor.
Mike Marciniszyn77241052015-07-30 15:17:43 -040015294 *
15295 * After initialization, enable polling of thermal sensor through
15296 * SBus interface. In order for this to work, the SBus Master
15297 * firmware has to be loaded due to the fact that the HW polling
15298 * logic uses SBus interrupts, which are not supported with
15299 * default firmware. Otherwise, no data will be returned through
15300 * the ASIC_STS_THERM CSR.
15301 */
15302static int thermal_init(struct hfi1_devdata *dd)
15303{
15304 int ret = 0;
15305
15306 if (dd->icode != ICODE_RTL_SILICON ||
Dean Luicka4536982016-03-05 08:50:11 -080015307 check_chip_resource(dd, CR_THERM_INIT, NULL))
Mike Marciniszyn77241052015-07-30 15:17:43 -040015308 return ret;
15309
Dean Luick576531f2016-03-05 08:50:01 -080015310 ret = acquire_chip_resource(dd, CR_SBUS, SBUS_TIMEOUT);
15311 if (ret) {
15312 THERM_FAILURE(dd, ret, "Acquire SBus");
15313 return ret;
15314 }
15315
Mike Marciniszyn77241052015-07-30 15:17:43 -040015316 dd_dev_info(dd, "Initializing thermal sensor\n");
Jareer Abdel-Qader4ef98982015-11-06 20:07:00 -050015317 /* Disable polling of thermal readings */
15318 write_csr(dd, ASIC_CFG_THERM_POLL_EN, 0x0);
15319 msleep(100);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015320 /* Thermal Sensor Initialization */
15321 /* Step 1: Reset the Thermal SBus Receiver */
15322 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15323 RESET_SBUS_RECEIVER, 0);
15324 if (ret) {
15325 THERM_FAILURE(dd, ret, "Bus Reset");
15326 goto done;
15327 }
15328 /* Step 2: Set Reset bit in Thermal block */
15329 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15330 WRITE_SBUS_RECEIVER, 0x1);
15331 if (ret) {
15332 THERM_FAILURE(dd, ret, "Therm Block Reset");
15333 goto done;
15334 }
15335 /* Step 3: Write clock divider value (100MHz -> 2MHz) */
15336 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x1,
15337 WRITE_SBUS_RECEIVER, 0x32);
15338 if (ret) {
15339 THERM_FAILURE(dd, ret, "Write Clock Div");
15340 goto done;
15341 }
15342 /* Step 4: Select temperature mode */
15343 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x3,
15344 WRITE_SBUS_RECEIVER,
15345 SBUS_THERM_MONITOR_MODE);
15346 if (ret) {
15347 THERM_FAILURE(dd, ret, "Write Mode Sel");
15348 goto done;
15349 }
15350 /* Step 5: De-assert block reset and start conversion */
15351 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15352 WRITE_SBUS_RECEIVER, 0x2);
15353 if (ret) {
15354 THERM_FAILURE(dd, ret, "Write Reset Deassert");
15355 goto done;
15356 }
15357 /* Step 5.1: Wait for first conversion (21.5ms per spec) */
15358 msleep(22);
15359
15360 /* Enable polling of thermal readings */
15361 write_csr(dd, ASIC_CFG_THERM_POLL_EN, 0x1);
Dean Luicka4536982016-03-05 08:50:11 -080015362
15363 /* Set initialized flag */
15364 ret = acquire_chip_resource(dd, CR_THERM_INIT, 0);
15365 if (ret)
15366 THERM_FAILURE(dd, ret, "Unable to set thermal init flag");
15367
Mike Marciniszyn77241052015-07-30 15:17:43 -040015368done:
Dean Luick576531f2016-03-05 08:50:01 -080015369 release_chip_resource(dd, CR_SBUS);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015370 return ret;
15371}
15372
15373static void handle_temp_err(struct hfi1_devdata *dd)
15374{
15375 struct hfi1_pportdata *ppd = &dd->pport[0];
15376 /*
15377 * Thermal Critical Interrupt
15378 * Put the device into forced freeze mode, take link down to
15379 * offline, and put DC into reset.
15380 */
15381 dd_dev_emerg(dd,
15382 "Critical temperature reached! Forcing device into freeze mode!\n");
15383 dd->flags |= HFI1_FORCED_FREEZE;
Jubin John8638b772016-02-14 20:19:24 -080015384 start_freeze_handling(ppd, FREEZE_SELF | FREEZE_ABORT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015385 /*
15386 * Shut DC down as much and as quickly as possible.
15387 *
15388 * Step 1: Take the link down to OFFLINE. This will cause the
15389 * 8051 to put the Serdes in reset. However, we don't want to
15390 * go through the entire link state machine since we want to
15391 * shutdown ASAP. Furthermore, this is not a graceful shutdown
15392 * but rather an attempt to save the chip.
15393 * Code below is almost the same as quiet_serdes() but avoids
15394 * all the extra work and the sleeps.
15395 */
15396 ppd->driver_link_ready = 0;
15397 ppd->link_enabled = 0;
Harish Chegondibf640092016-03-05 08:49:29 -080015398 set_physical_link_state(dd, (OPA_LINKDOWN_REASON_SMA_DISABLED << 8) |
15399 PLS_OFFLINE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015400 /*
15401 * Step 2: Shutdown LCB and 8051
15402 * After shutdown, do not restore DC_CFG_RESET value.
15403 */
15404 dc_shutdown(dd);
15405}