Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006 Dave Airlie <airlied@linux.ie> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3 | * Copyright © 2006-2008,2010 Intel Corporation |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4 | * Jesse Barnes <jesse.barnes@intel.com> |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the next |
| 14 | * paragraph) shall be included in all copies or substantial portions of the |
| 15 | * Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 22 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 23 | * DEALINGS IN THE SOFTWARE. |
| 24 | * |
| 25 | * Authors: |
| 26 | * Eric Anholt <eric@anholt.net> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 27 | * Chris Wilson <chris@chris-wilson.co.uk> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 28 | */ |
| 29 | #include <linux/i2c.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 30 | #include <linux/i2c-algo-bit.h> |
Paul Gortmaker | 2d1a8a4 | 2011-08-30 18:16:33 -0400 | [diff] [blame] | 31 | #include <linux/export.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/drmP.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 33 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 34 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 35 | #include "i915_drv.h" |
| 36 | |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 37 | struct gmbus_pin { |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 38 | const char *name; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 39 | i915_reg_t reg; |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 40 | }; |
| 41 | |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 42 | /* Map gmbus pin pairs to names and registers. */ |
| 43 | static const struct gmbus_pin gmbus_pins[] = { |
| 44 | [GMBUS_PIN_SSC] = { "ssc", GPIOB }, |
| 45 | [GMBUS_PIN_VGADDC] = { "vga", GPIOA }, |
| 46 | [GMBUS_PIN_PANEL] = { "panel", GPIOC }, |
| 47 | [GMBUS_PIN_DPC] = { "dpc", GPIOD }, |
| 48 | [GMBUS_PIN_DPB] = { "dpb", GPIOE }, |
| 49 | [GMBUS_PIN_DPD] = { "dpd", GPIOF }, |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 50 | }; |
| 51 | |
Jani Nikula | c1bad5b | 2015-05-06 15:33:43 +0300 | [diff] [blame] | 52 | static const struct gmbus_pin gmbus_pins_bdw[] = { |
| 53 | [GMBUS_PIN_VGADDC] = { "vga", GPIOA }, |
| 54 | [GMBUS_PIN_DPC] = { "dpc", GPIOD }, |
| 55 | [GMBUS_PIN_DPB] = { "dpb", GPIOE }, |
| 56 | [GMBUS_PIN_DPD] = { "dpd", GPIOF }, |
| 57 | }; |
| 58 | |
Jani Nikula | 6364e67 | 2015-05-06 15:33:44 +0300 | [diff] [blame] | 59 | static const struct gmbus_pin gmbus_pins_skl[] = { |
| 60 | [GMBUS_PIN_DPC] = { "dpc", GPIOD }, |
| 61 | [GMBUS_PIN_DPB] = { "dpb", GPIOE }, |
| 62 | [GMBUS_PIN_DPD] = { "dpd", GPIOF }, |
| 63 | }; |
| 64 | |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 65 | static const struct gmbus_pin gmbus_pins_bxt[] = { |
Ville Syrjälä | b2e8c6c | 2015-11-04 23:20:00 +0200 | [diff] [blame] | 66 | [GMBUS_PIN_1_BXT] = { "dpb", GPIOB }, |
| 67 | [GMBUS_PIN_2_BXT] = { "dpc", GPIOC }, |
| 68 | [GMBUS_PIN_3_BXT] = { "misc", GPIOD }, |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 69 | }; |
| 70 | |
Rodrigo Vivi | 3d02352 | 2017-06-02 13:06:43 -0700 | [diff] [blame] | 71 | static const struct gmbus_pin gmbus_pins_cnp[] = { |
| 72 | [GMBUS_PIN_1_BXT] = { "dpb", GPIOB }, |
| 73 | [GMBUS_PIN_2_BXT] = { "dpc", GPIOC }, |
| 74 | [GMBUS_PIN_3_BXT] = { "misc", GPIOD }, |
| 75 | [GMBUS_PIN_4_CNP] = { "dpd", GPIOE }, |
| 76 | }; |
| 77 | |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 78 | /* pin is expected to be valid */ |
| 79 | static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv, |
| 80 | unsigned int pin) |
| 81 | { |
Rodrigo Vivi | 3d02352 | 2017-06-02 13:06:43 -0700 | [diff] [blame] | 82 | if (HAS_PCH_CNP(dev_priv)) |
| 83 | return &gmbus_pins_cnp[pin]; |
| 84 | else if (IS_GEN9_LP(dev_priv)) |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 85 | return &gmbus_pins_bxt[pin]; |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 86 | else if (IS_GEN9_BC(dev_priv)) |
Jani Nikula | 6364e67 | 2015-05-06 15:33:44 +0300 | [diff] [blame] | 87 | return &gmbus_pins_skl[pin]; |
Jani Nikula | c1bad5b | 2015-05-06 15:33:43 +0300 | [diff] [blame] | 88 | else if (IS_BROADWELL(dev_priv)) |
| 89 | return &gmbus_pins_bdw[pin]; |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 90 | else |
| 91 | return &gmbus_pins[pin]; |
| 92 | } |
| 93 | |
Jani Nikula | 88ac793 | 2015-03-27 00:20:22 +0200 | [diff] [blame] | 94 | bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv, |
| 95 | unsigned int pin) |
| 96 | { |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 97 | unsigned int size; |
| 98 | |
Rodrigo Vivi | 3d02352 | 2017-06-02 13:06:43 -0700 | [diff] [blame] | 99 | if (HAS_PCH_CNP(dev_priv)) |
| 100 | size = ARRAY_SIZE(gmbus_pins_cnp); |
| 101 | else if (IS_GEN9_LP(dev_priv)) |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 102 | size = ARRAY_SIZE(gmbus_pins_bxt); |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 103 | else if (IS_GEN9_BC(dev_priv)) |
Jani Nikula | 6364e67 | 2015-05-06 15:33:44 +0300 | [diff] [blame] | 104 | size = ARRAY_SIZE(gmbus_pins_skl); |
Jani Nikula | c1bad5b | 2015-05-06 15:33:43 +0300 | [diff] [blame] | 105 | else if (IS_BROADWELL(dev_priv)) |
| 106 | size = ARRAY_SIZE(gmbus_pins_bdw); |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 107 | else |
| 108 | size = ARRAY_SIZE(gmbus_pins); |
| 109 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 110 | return pin < size && |
| 111 | i915_mmio_reg_valid(get_gmbus_pin(dev_priv, pin)->reg); |
Jani Nikula | 88ac793 | 2015-03-27 00:20:22 +0200 | [diff] [blame] | 112 | } |
| 113 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 114 | /* Intel GPIO access functions */ |
| 115 | |
Jean Delvare | 1849ecb | 2012-01-28 11:07:09 +0100 | [diff] [blame] | 116 | #define I2C_RISEFALL_TIME 10 |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 117 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 118 | static inline struct intel_gmbus * |
| 119 | to_intel_gmbus(struct i2c_adapter *i2c) |
| 120 | { |
| 121 | return container_of(i2c, struct intel_gmbus, adapter); |
| 122 | } |
| 123 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 124 | void |
Tvrtko Ursulin | af6dc74 | 2016-12-01 14:16:44 +0000 | [diff] [blame] | 125 | intel_i2c_reset(struct drm_i915_private *dev_priv) |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 126 | { |
Ville Syrjälä | 699fc40 | 2015-09-18 20:03:38 +0300 | [diff] [blame] | 127 | I915_WRITE(GMBUS0, 0); |
| 128 | I915_WRITE(GMBUS4, 0); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 129 | } |
| 130 | |
| 131 | static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable) |
| 132 | { |
Chris Wilson | b222f26 | 2010-09-11 21:48:25 +0100 | [diff] [blame] | 133 | u32 val; |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 134 | |
| 135 | /* When using bit bashing for I2C, this bit needs to be set to 1 */ |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 136 | if (!IS_PINEVIEW(dev_priv)) |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 137 | return; |
Chris Wilson | b222f26 | 2010-09-11 21:48:25 +0100 | [diff] [blame] | 138 | |
| 139 | val = I915_READ(DSPCLK_GATE_D); |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 140 | if (enable) |
Chris Wilson | b222f26 | 2010-09-11 21:48:25 +0100 | [diff] [blame] | 141 | val |= DPCUNIT_CLOCK_GATE_DISABLE; |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 142 | else |
Chris Wilson | b222f26 | 2010-09-11 21:48:25 +0100 | [diff] [blame] | 143 | val &= ~DPCUNIT_CLOCK_GATE_DISABLE; |
| 144 | I915_WRITE(DSPCLK_GATE_D, val); |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 145 | } |
| 146 | |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 147 | static u32 get_reserved(struct intel_gmbus *bus) |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 148 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 149 | struct drm_i915_private *dev_priv = bus->dev_priv; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 150 | u32 reserved = 0; |
| 151 | |
| 152 | /* On most chips, these bits must be preserved in software. */ |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 153 | if (!IS_I830(dev_priv) && !IS_I845G(dev_priv)) |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 154 | reserved = I915_READ_NOTRACE(bus->gpio_reg) & |
Yuanhan Liu | db5e417 | 2010-11-08 09:58:16 +0000 | [diff] [blame] | 155 | (GPIO_DATA_PULLUP_DISABLE | |
| 156 | GPIO_CLOCK_PULLUP_DISABLE); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 157 | |
| 158 | return reserved; |
| 159 | } |
| 160 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 161 | static int get_clock(void *data) |
| 162 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 163 | struct intel_gmbus *bus = data; |
| 164 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 165 | u32 reserved = get_reserved(bus); |
| 166 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK); |
| 167 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved); |
| 168 | return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 169 | } |
| 170 | |
| 171 | static int get_data(void *data) |
| 172 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 173 | struct intel_gmbus *bus = data; |
| 174 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 175 | u32 reserved = get_reserved(bus); |
| 176 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK); |
| 177 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved); |
| 178 | return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 179 | } |
| 180 | |
| 181 | static void set_clock(void *data, int state_high) |
| 182 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 183 | struct intel_gmbus *bus = data; |
| 184 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 185 | u32 reserved = get_reserved(bus); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 186 | u32 clock_bits; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 187 | |
| 188 | if (state_high) |
| 189 | clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK; |
| 190 | else |
| 191 | clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK | |
| 192 | GPIO_CLOCK_VAL_MASK; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 193 | |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 194 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits); |
| 195 | POSTING_READ(bus->gpio_reg); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 196 | } |
| 197 | |
| 198 | static void set_data(void *data, int state_high) |
| 199 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 200 | struct intel_gmbus *bus = data; |
| 201 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 202 | u32 reserved = get_reserved(bus); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 203 | u32 data_bits; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 204 | |
| 205 | if (state_high) |
| 206 | data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK; |
| 207 | else |
| 208 | data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK | |
| 209 | GPIO_DATA_VAL_MASK; |
| 210 | |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 211 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits); |
| 212 | POSTING_READ(bus->gpio_reg); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 213 | } |
| 214 | |
Daniel Kurtz | 489fbc1 | 2012-03-28 02:36:13 +0800 | [diff] [blame] | 215 | static int |
| 216 | intel_gpio_pre_xfer(struct i2c_adapter *adapter) |
| 217 | { |
| 218 | struct intel_gmbus *bus = container_of(adapter, |
| 219 | struct intel_gmbus, |
| 220 | adapter); |
| 221 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 222 | |
Tvrtko Ursulin | af6dc74 | 2016-12-01 14:16:44 +0000 | [diff] [blame] | 223 | intel_i2c_reset(dev_priv); |
Daniel Kurtz | 489fbc1 | 2012-03-28 02:36:13 +0800 | [diff] [blame] | 224 | intel_i2c_quirk_set(dev_priv, true); |
| 225 | set_data(bus, 1); |
| 226 | set_clock(bus, 1); |
| 227 | udelay(I2C_RISEFALL_TIME); |
| 228 | return 0; |
| 229 | } |
| 230 | |
| 231 | static void |
| 232 | intel_gpio_post_xfer(struct i2c_adapter *adapter) |
| 233 | { |
| 234 | struct intel_gmbus *bus = container_of(adapter, |
| 235 | struct intel_gmbus, |
| 236 | adapter); |
| 237 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 238 | |
| 239 | set_data(bus, 1); |
| 240 | set_clock(bus, 1); |
| 241 | intel_i2c_quirk_set(dev_priv, false); |
| 242 | } |
| 243 | |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 244 | static void |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 245 | intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin) |
Eric Anholt | f0217c4 | 2009-12-01 11:56:30 -0800 | [diff] [blame] | 246 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 247 | struct drm_i915_private *dev_priv = bus->dev_priv; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 248 | struct i2c_algo_bit_data *algo; |
Eric Anholt | f0217c4 | 2009-12-01 11:56:30 -0800 | [diff] [blame] | 249 | |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 250 | algo = &bus->bit_algo; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 251 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 252 | bus->gpio_reg = _MMIO(dev_priv->gpio_mmio_base + |
| 253 | i915_mmio_reg_offset(get_gmbus_pin(dev_priv, pin)->reg)); |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 254 | bus->adapter.algo_data = algo; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 255 | algo->setsda = set_data; |
| 256 | algo->setscl = set_clock; |
| 257 | algo->getsda = get_data; |
| 258 | algo->getscl = get_clock; |
Daniel Kurtz | 489fbc1 | 2012-03-28 02:36:13 +0800 | [diff] [blame] | 259 | algo->pre_xfer = intel_gpio_pre_xfer; |
| 260 | algo->post_xfer = intel_gpio_post_xfer; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 261 | algo->udelay = I2C_RISEFALL_TIME; |
| 262 | algo->timeout = usecs_to_jiffies(2200); |
| 263 | algo->data = bus; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 264 | } |
| 265 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 266 | static int gmbus_wait(struct drm_i915_private *dev_priv, u32 status, u32 irq_en) |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 267 | { |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 268 | DEFINE_WAIT(wait); |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 269 | u32 gmbus2; |
| 270 | int ret; |
Jiri Kosina | c12aba5 | 2013-03-19 09:56:57 +0100 | [diff] [blame] | 271 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 272 | /* Important: The hw handles only the first bit, so set only one! Since |
| 273 | * we also need to check for NAKs besides the hw ready/idle signal, we |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 274 | * need to wake up periodically and check that ourselves. |
| 275 | */ |
| 276 | if (!HAS_GMBUS_IRQ(dev_priv)) |
| 277 | irq_en = 0; |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 278 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 279 | add_wait_queue(&dev_priv->gmbus_wait_queue, &wait); |
| 280 | I915_WRITE_FW(GMBUS4, irq_en); |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 281 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 282 | status |= GMBUS_SATOER; |
| 283 | ret = wait_for_us((gmbus2 = I915_READ_FW(GMBUS2)) & status, 2); |
| 284 | if (ret) |
| 285 | ret = wait_for((gmbus2 = I915_READ_FW(GMBUS2)) & status, 50); |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 286 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 287 | I915_WRITE_FW(GMBUS4, 0); |
| 288 | remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait); |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 289 | |
| 290 | if (gmbus2 & GMBUS_SATOER) |
| 291 | return -ENXIO; |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 292 | |
| 293 | return ret; |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 294 | } |
| 295 | |
| 296 | static int |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 297 | gmbus_wait_idle(struct drm_i915_private *dev_priv) |
| 298 | { |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 299 | DEFINE_WAIT(wait); |
| 300 | u32 irq_enable; |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 301 | int ret; |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 302 | |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 303 | /* Important: The hw handles only the first bit, so set only one! */ |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 304 | irq_enable = 0; |
| 305 | if (HAS_GMBUS_IRQ(dev_priv)) |
| 306 | irq_enable = GMBUS_IDLE_EN; |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 307 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 308 | add_wait_queue(&dev_priv->gmbus_wait_queue, &wait); |
| 309 | I915_WRITE_FW(GMBUS4, irq_enable); |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 310 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 311 | ret = intel_wait_for_register_fw(dev_priv, |
| 312 | GMBUS2, GMBUS_ACTIVE, 0, |
| 313 | 10); |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 314 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 315 | I915_WRITE_FW(GMBUS4, 0); |
| 316 | remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait); |
| 317 | |
| 318 | return ret; |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 319 | } |
| 320 | |
| 321 | static int |
Dmitry Torokhov | 9535c47 | 2015-04-21 09:49:11 -0700 | [diff] [blame] | 322 | gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv, |
| 323 | unsigned short addr, u8 *buf, unsigned int len, |
| 324 | u32 gmbus1_index) |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 325 | { |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 326 | I915_WRITE_FW(GMBUS1, |
| 327 | gmbus1_index | |
| 328 | GMBUS_CYCLE_WAIT | |
| 329 | (len << GMBUS_BYTE_COUNT_SHIFT) | |
| 330 | (addr << GMBUS_SLAVE_ADDR_SHIFT) | |
| 331 | GMBUS_SLAVE_READ | GMBUS_SW_RDY); |
Daniel Kurtz | 79985ee | 2012-04-13 19:47:53 +0800 | [diff] [blame] | 332 | while (len) { |
Daniel Kurtz | 90e6b26 | 2012-03-30 19:46:41 +0800 | [diff] [blame] | 333 | int ret; |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 334 | u32 val, loop = 0; |
| 335 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 336 | ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN); |
Daniel Kurtz | 90e6b26 | 2012-03-30 19:46:41 +0800 | [diff] [blame] | 337 | if (ret) |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 338 | return ret; |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 339 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 340 | val = I915_READ_FW(GMBUS3); |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 341 | do { |
| 342 | *buf++ = val & 0xff; |
| 343 | val >>= 8; |
| 344 | } while (--len && ++loop < 4); |
Daniel Kurtz | 79985ee | 2012-04-13 19:47:53 +0800 | [diff] [blame] | 345 | } |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 346 | |
| 347 | return 0; |
| 348 | } |
| 349 | |
| 350 | static int |
Dmitry Torokhov | 9535c47 | 2015-04-21 09:49:11 -0700 | [diff] [blame] | 351 | gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg, |
| 352 | u32 gmbus1_index) |
| 353 | { |
| 354 | u8 *buf = msg->buf; |
| 355 | unsigned int rx_size = msg->len; |
| 356 | unsigned int len; |
| 357 | int ret; |
| 358 | |
| 359 | do { |
| 360 | len = min(rx_size, GMBUS_BYTE_COUNT_MAX); |
| 361 | |
| 362 | ret = gmbus_xfer_read_chunk(dev_priv, msg->addr, |
| 363 | buf, len, gmbus1_index); |
| 364 | if (ret) |
| 365 | return ret; |
| 366 | |
| 367 | rx_size -= len; |
| 368 | buf += len; |
| 369 | } while (rx_size != 0); |
| 370 | |
| 371 | return 0; |
| 372 | } |
| 373 | |
| 374 | static int |
| 375 | gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv, |
| 376 | unsigned short addr, u8 *buf, unsigned int len) |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 377 | { |
Dmitry Torokhov | 9535c47 | 2015-04-21 09:49:11 -0700 | [diff] [blame] | 378 | unsigned int chunk_size = len; |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 379 | u32 val, loop; |
| 380 | |
| 381 | val = loop = 0; |
Daniel Kurtz | 26883c3 | 2012-03-30 19:46:36 +0800 | [diff] [blame] | 382 | while (len && loop < 4) { |
| 383 | val |= *buf++ << (8 * loop++); |
| 384 | len -= 1; |
| 385 | } |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 386 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 387 | I915_WRITE_FW(GMBUS3, val); |
| 388 | I915_WRITE_FW(GMBUS1, |
| 389 | GMBUS_CYCLE_WAIT | |
| 390 | (chunk_size << GMBUS_BYTE_COUNT_SHIFT) | |
| 391 | (addr << GMBUS_SLAVE_ADDR_SHIFT) | |
| 392 | GMBUS_SLAVE_WRITE | GMBUS_SW_RDY); |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 393 | while (len) { |
Daniel Kurtz | 90e6b26 | 2012-03-30 19:46:41 +0800 | [diff] [blame] | 394 | int ret; |
Daniel Kurtz | 90e6b26 | 2012-03-30 19:46:41 +0800 | [diff] [blame] | 395 | |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 396 | val = loop = 0; |
| 397 | do { |
| 398 | val |= *buf++ << (8 * loop); |
| 399 | } while (--len && ++loop < 4); |
| 400 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 401 | I915_WRITE_FW(GMBUS3, val); |
Daniel Kurtz | 7a39a9d | 2012-03-30 19:46:37 +0800 | [diff] [blame] | 402 | |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 403 | ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN); |
Daniel Kurtz | 90e6b26 | 2012-03-30 19:46:41 +0800 | [diff] [blame] | 404 | if (ret) |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 405 | return ret; |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 406 | } |
Dmitry Torokhov | 9535c47 | 2015-04-21 09:49:11 -0700 | [diff] [blame] | 407 | |
| 408 | return 0; |
| 409 | } |
| 410 | |
| 411 | static int |
| 412 | gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg) |
| 413 | { |
| 414 | u8 *buf = msg->buf; |
| 415 | unsigned int tx_size = msg->len; |
| 416 | unsigned int len; |
| 417 | int ret; |
| 418 | |
| 419 | do { |
| 420 | len = min(tx_size, GMBUS_BYTE_COUNT_MAX); |
| 421 | |
| 422 | ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len); |
| 423 | if (ret) |
| 424 | return ret; |
| 425 | |
| 426 | buf += len; |
| 427 | tx_size -= len; |
| 428 | } while (tx_size != 0); |
| 429 | |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 430 | return 0; |
| 431 | } |
| 432 | |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 433 | /* |
| 434 | * The gmbus controller can combine a 1 or 2 byte write with a read that |
| 435 | * immediately follows it by using an "INDEX" cycle. |
| 436 | */ |
| 437 | static bool |
| 438 | gmbus_is_index_read(struct i2c_msg *msgs, int i, int num) |
| 439 | { |
| 440 | return (i + 1 < num && |
Ville Syrjälä | ae5c631 | 2017-11-23 21:41:56 +0200 | [diff] [blame] | 441 | msgs[i].addr == msgs[i + 1].addr && |
Ville Syrjälä | 56350fb | 2017-11-23 21:41:57 +0200 | [diff] [blame] | 442 | !(msgs[i].flags & I2C_M_RD) && |
| 443 | (msgs[i].len == 1 || msgs[i].len == 2) && |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 444 | (msgs[i + 1].flags & I2C_M_RD)); |
| 445 | } |
| 446 | |
| 447 | static int |
| 448 | gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs) |
| 449 | { |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 450 | u32 gmbus1_index = 0; |
| 451 | u32 gmbus5 = 0; |
| 452 | int ret; |
| 453 | |
| 454 | if (msgs[0].len == 2) |
| 455 | gmbus5 = GMBUS_2BYTE_INDEX_EN | |
| 456 | msgs[0].buf[1] | (msgs[0].buf[0] << 8); |
| 457 | if (msgs[0].len == 1) |
| 458 | gmbus1_index = GMBUS_CYCLE_INDEX | |
| 459 | (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT); |
| 460 | |
| 461 | /* GMBUS5 holds 16-bit index */ |
| 462 | if (gmbus5) |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 463 | I915_WRITE_FW(GMBUS5, gmbus5); |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 464 | |
| 465 | ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index); |
| 466 | |
| 467 | /* Clear GMBUS5 after each index transfer */ |
| 468 | if (gmbus5) |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 469 | I915_WRITE_FW(GMBUS5, 0); |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 470 | |
| 471 | return ret; |
| 472 | } |
| 473 | |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 474 | static int |
Jani Nikula | bffce90 | 2015-12-01 16:29:26 +0200 | [diff] [blame] | 475 | do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num) |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 476 | { |
| 477 | struct intel_gmbus *bus = container_of(adapter, |
| 478 | struct intel_gmbus, |
| 479 | adapter); |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 480 | struct drm_i915_private *dev_priv = bus->dev_priv; |
Ville Syrjälä | 699fc40 | 2015-09-18 20:03:38 +0300 | [diff] [blame] | 481 | int i = 0, inc, try = 0; |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 482 | int ret = 0; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 483 | |
Jani Nikula | 3f5f155 | 2015-06-02 19:21:15 +0300 | [diff] [blame] | 484 | retry: |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 485 | I915_WRITE_FW(GMBUS0, bus->reg0); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 486 | |
Jani Nikula | 3f5f155 | 2015-06-02 19:21:15 +0300 | [diff] [blame] | 487 | for (; i < num; i += inc) { |
| 488 | inc = 1; |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 489 | if (gmbus_is_index_read(msgs, i, num)) { |
| 490 | ret = gmbus_xfer_index_read(dev_priv, &msgs[i]); |
Jani Nikula | 3f5f155 | 2015-06-02 19:21:15 +0300 | [diff] [blame] | 491 | inc = 2; /* an index read is two msgs */ |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 492 | } else if (msgs[i].flags & I2C_M_RD) { |
| 493 | ret = gmbus_xfer_read(dev_priv, &msgs[i], 0); |
| 494 | } else { |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 495 | ret = gmbus_xfer_write(dev_priv, &msgs[i]); |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 496 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 497 | |
Jani Nikula | 0aeb904 | 2015-12-01 16:29:25 +0200 | [diff] [blame] | 498 | if (!ret) |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 499 | ret = gmbus_wait(dev_priv, |
| 500 | GMBUS_HW_WAIT_PHASE, GMBUS_HW_WAIT_EN); |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 501 | if (ret == -ETIMEDOUT) |
| 502 | goto timeout; |
Jani Nikula | 0aeb904 | 2015-12-01 16:29:25 +0200 | [diff] [blame] | 503 | else if (ret) |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 504 | goto clear_err; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 505 | } |
| 506 | |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 507 | /* Generate a STOP condition on the bus. Note that gmbus can't generata |
| 508 | * a STOP on the very first cycle. To simplify the code we |
| 509 | * unconditionally generate the STOP condition with an additional gmbus |
| 510 | * cycle. */ |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 511 | I915_WRITE_FW(GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY); |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 512 | |
Benson Leung | caae745 | 2012-02-09 12:03:17 -0800 | [diff] [blame] | 513 | /* Mark the GMBUS interface as disabled after waiting for idle. |
| 514 | * We will re-enable it at the start of the next xfer, |
| 515 | * till then let it sleep. |
Chris Wilson | 7f58aab | 2011-03-30 16:20:43 +0100 | [diff] [blame] | 516 | */ |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 517 | if (gmbus_wait_idle(dev_priv)) { |
Daniel Kurtz | 56fa6d6 | 2012-04-13 19:47:54 +0800 | [diff] [blame] | 518 | DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n", |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 519 | adapter->name); |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 520 | ret = -ETIMEDOUT; |
| 521 | } |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 522 | I915_WRITE_FW(GMBUS0, 0); |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 523 | ret = ret ?: i; |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 524 | goto out; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 525 | |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 526 | clear_err: |
| 527 | /* |
| 528 | * Wait for bus to IDLE before clearing NAK. |
| 529 | * If we clear the NAK while bus is still active, then it will stay |
| 530 | * active and the next transaction may fail. |
Daniel Vetter | 65e8186 | 2012-05-21 20:19:48 +0200 | [diff] [blame] | 531 | * |
| 532 | * If no ACK is received during the address phase of a transaction, the |
| 533 | * adapter must report -ENXIO. It is not clear what to return if no ACK |
| 534 | * is received at other times. But we have to be careful to not return |
| 535 | * spurious -ENXIO because that will prevent i2c and drm edid functions |
| 536 | * from retrying. So return -ENXIO only when gmbus properly quiescents - |
| 537 | * timing out seems to happen when there _is_ a ddc chip present, but |
| 538 | * it's slow responding and only answers on the 2nd retry. |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 539 | */ |
Daniel Vetter | 65e8186 | 2012-05-21 20:19:48 +0200 | [diff] [blame] | 540 | ret = -ENXIO; |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 541 | if (gmbus_wait_idle(dev_priv)) { |
Daniel Kurtz | 56fa6d6 | 2012-04-13 19:47:54 +0800 | [diff] [blame] | 542 | DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n", |
| 543 | adapter->name); |
Daniel Vetter | 65e8186 | 2012-05-21 20:19:48 +0200 | [diff] [blame] | 544 | ret = -ETIMEDOUT; |
| 545 | } |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 546 | |
| 547 | /* Toggle the Software Clear Interrupt bit. This has the effect |
| 548 | * of resetting the GMBUS controller and so clearing the |
| 549 | * BUS_ERROR raised by the slave's NAK. |
| 550 | */ |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 551 | I915_WRITE_FW(GMBUS1, GMBUS_SW_CLR_INT); |
| 552 | I915_WRITE_FW(GMBUS1, 0); |
| 553 | I915_WRITE_FW(GMBUS0, 0); |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 554 | |
Daniel Kurtz | 56fa6d6 | 2012-04-13 19:47:54 +0800 | [diff] [blame] | 555 | DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n", |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 556 | adapter->name, msgs[i].addr, |
| 557 | (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len); |
| 558 | |
Jani Nikula | 3f5f155 | 2015-06-02 19:21:15 +0300 | [diff] [blame] | 559 | /* |
| 560 | * Passive adapters sometimes NAK the first probe. Retry the first |
| 561 | * message once on -ENXIO for GMBUS transfers; the bit banging algorithm |
| 562 | * has retries internally. See also the retry loop in |
| 563 | * drm_do_probe_ddc_edid, which bails out on the first -ENXIO. |
| 564 | */ |
| 565 | if (ret == -ENXIO && i == 0 && try++ == 0) { |
| 566 | DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n", |
| 567 | adapter->name); |
| 568 | goto retry; |
| 569 | } |
| 570 | |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 571 | goto out; |
| 572 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 573 | timeout: |
Ville Syrjälä | 7067780 | 2016-03-07 17:57:00 +0200 | [diff] [blame] | 574 | DRM_DEBUG_KMS("GMBUS [%s] timed out, falling back to bit banging on pin %d\n", |
| 575 | bus->adapter.name, bus->reg0 & 0xff); |
Chris Wilson | 4e6c2d5 | 2016-08-19 17:45:02 +0100 | [diff] [blame] | 576 | I915_WRITE_FW(GMBUS0, 0); |
Chris Wilson | 7f58aab | 2011-03-30 16:20:43 +0100 | [diff] [blame] | 577 | |
Jani Nikula | bffce90 | 2015-12-01 16:29:26 +0200 | [diff] [blame] | 578 | /* |
| 579 | * Hardware may not support GMBUS over these pins? Try GPIO bitbanging |
| 580 | * instead. Use EAGAIN to have i2c core retry. |
| 581 | */ |
Jani Nikula | bffce90 | 2015-12-01 16:29:26 +0200 | [diff] [blame] | 582 | ret = -EAGAIN; |
Daniel Kurtz | 489fbc1 | 2012-03-28 02:36:13 +0800 | [diff] [blame] | 583 | |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 584 | out: |
Jani Nikula | bffce90 | 2015-12-01 16:29:26 +0200 | [diff] [blame] | 585 | return ret; |
| 586 | } |
Ville Syrjälä | f0ab43e | 2015-11-09 16:48:19 +0100 | [diff] [blame] | 587 | |
Jani Nikula | bffce90 | 2015-12-01 16:29:26 +0200 | [diff] [blame] | 588 | static int |
| 589 | gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num) |
| 590 | { |
| 591 | struct intel_gmbus *bus = container_of(adapter, struct intel_gmbus, |
| 592 | adapter); |
| 593 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 594 | int ret; |
| 595 | |
| 596 | intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS); |
Jani Nikula | bffce90 | 2015-12-01 16:29:26 +0200 | [diff] [blame] | 597 | |
Ville Syrjälä | 3e4d44e | 2016-03-07 17:56:59 +0200 | [diff] [blame] | 598 | if (bus->force_bit) { |
Jani Nikula | bffce90 | 2015-12-01 16:29:26 +0200 | [diff] [blame] | 599 | ret = i2c_bit_algo.master_xfer(adapter, msgs, num); |
Ville Syrjälä | 3e4d44e | 2016-03-07 17:56:59 +0200 | [diff] [blame] | 600 | if (ret < 0) |
| 601 | bus->force_bit &= ~GMBUS_FORCE_BIT_RETRY; |
| 602 | } else { |
Jani Nikula | bffce90 | 2015-12-01 16:29:26 +0200 | [diff] [blame] | 603 | ret = do_gmbus_xfer(adapter, msgs, num); |
Ville Syrjälä | 3e4d44e | 2016-03-07 17:56:59 +0200 | [diff] [blame] | 604 | if (ret == -EAGAIN) |
| 605 | bus->force_bit |= GMBUS_FORCE_BIT_RETRY; |
| 606 | } |
Jani Nikula | bffce90 | 2015-12-01 16:29:26 +0200 | [diff] [blame] | 607 | |
Ville Syrjälä | f0ab43e | 2015-11-09 16:48:19 +0100 | [diff] [blame] | 608 | intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS); |
| 609 | |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 610 | return ret; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 611 | } |
| 612 | |
| 613 | static u32 gmbus_func(struct i2c_adapter *adapter) |
| 614 | { |
Daniel Vetter | f6f808c | 2012-02-14 18:58:49 +0100 | [diff] [blame] | 615 | return i2c_bit_algo.functionality(adapter) & |
| 616 | (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 617 | /* I2C_FUNC_10BIT_ADDR | */ |
| 618 | I2C_FUNC_SMBUS_READ_BLOCK_DATA | |
| 619 | I2C_FUNC_SMBUS_BLOCK_PROC_CALL); |
| 620 | } |
| 621 | |
| 622 | static const struct i2c_algorithm gmbus_algorithm = { |
| 623 | .master_xfer = gmbus_xfer, |
| 624 | .functionality = gmbus_func |
| 625 | }; |
| 626 | |
Daniel Vetter | a8506684 | 2017-07-26 15:26:47 +0200 | [diff] [blame] | 627 | static void gmbus_lock_bus(struct i2c_adapter *adapter, |
| 628 | unsigned int flags) |
| 629 | { |
| 630 | struct intel_gmbus *bus = to_intel_gmbus(adapter); |
| 631 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 632 | |
| 633 | mutex_lock(&dev_priv->gmbus_mutex); |
| 634 | } |
| 635 | |
| 636 | static int gmbus_trylock_bus(struct i2c_adapter *adapter, |
| 637 | unsigned int flags) |
| 638 | { |
| 639 | struct intel_gmbus *bus = to_intel_gmbus(adapter); |
| 640 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 641 | |
| 642 | return mutex_trylock(&dev_priv->gmbus_mutex); |
| 643 | } |
| 644 | |
| 645 | static void gmbus_unlock_bus(struct i2c_adapter *adapter, |
| 646 | unsigned int flags) |
| 647 | { |
| 648 | struct intel_gmbus *bus = to_intel_gmbus(adapter); |
| 649 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 650 | |
| 651 | mutex_unlock(&dev_priv->gmbus_mutex); |
| 652 | } |
| 653 | |
Ville Syrjälä | 43d5741 | 2017-09-01 17:31:22 +0300 | [diff] [blame] | 654 | static const struct i2c_lock_operations gmbus_lock_ops = { |
Daniel Vetter | a8506684 | 2017-07-26 15:26:47 +0200 | [diff] [blame] | 655 | .lock_bus = gmbus_lock_bus, |
| 656 | .trylock_bus = gmbus_trylock_bus, |
| 657 | .unlock_bus = gmbus_unlock_bus, |
| 658 | }; |
| 659 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 660 | /** |
| 661 | * intel_gmbus_setup - instantiate all Intel i2c GMBuses |
Tvrtko Ursulin | 4019644 | 2016-12-01 14:16:42 +0000 | [diff] [blame] | 662 | * @dev_priv: i915 device private |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 663 | */ |
Tvrtko Ursulin | 4019644 | 2016-12-01 14:16:42 +0000 | [diff] [blame] | 664 | int intel_setup_gmbus(struct drm_i915_private *dev_priv) |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 665 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 666 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 667 | struct intel_gmbus *bus; |
| 668 | unsigned int pin; |
| 669 | int ret; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 670 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 671 | if (HAS_PCH_NOP(dev_priv)) |
Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame] | 672 | return 0; |
Ville Syrjälä | b2e8c6c | 2015-11-04 23:20:00 +0200 | [diff] [blame] | 673 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 674 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | d811215 | 2013-01-24 15:29:55 +0200 | [diff] [blame] | 675 | dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 676 | else if (!HAS_GMCH_DISPLAY(dev_priv)) |
| 677 | dev_priv->gpio_mmio_base = |
| 678 | i915_mmio_reg_offset(PCH_GPIOA) - |
| 679 | i915_mmio_reg_offset(GPIOA); |
Daniel Vetter | 110447fc | 2012-03-23 23:43:36 +0100 | [diff] [blame] | 680 | |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 681 | mutex_init(&dev_priv->gmbus_mutex); |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 682 | init_waitqueue_head(&dev_priv->gmbus_wait_queue); |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 683 | |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 684 | for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) { |
Jani Nikula | 88ac793 | 2015-03-27 00:20:22 +0200 | [diff] [blame] | 685 | if (!intel_gmbus_is_valid_pin(dev_priv, pin)) |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 686 | continue; |
| 687 | |
| 688 | bus = &dev_priv->gmbus[pin]; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 689 | |
| 690 | bus->adapter.owner = THIS_MODULE; |
| 691 | bus->adapter.class = I2C_CLASS_DDC; |
| 692 | snprintf(bus->adapter.name, |
Jean Delvare | 6966945 | 2010-11-05 18:51:34 +0100 | [diff] [blame] | 693 | sizeof(bus->adapter.name), |
| 694 | "i915 gmbus %s", |
Jani Nikula | 4c27283 | 2015-04-01 10:58:05 +0300 | [diff] [blame] | 695 | get_gmbus_pin(dev_priv, pin)->name); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 696 | |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 697 | bus->adapter.dev.parent = &pdev->dev; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 698 | bus->dev_priv = dev_priv; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 699 | |
| 700 | bus->adapter.algo = &gmbus_algorithm; |
Daniel Vetter | a8506684 | 2017-07-26 15:26:47 +0200 | [diff] [blame] | 701 | bus->adapter.lock_ops = &gmbus_lock_ops; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 702 | |
Ville Syrjälä | 8b1f165 | 2016-03-07 17:56:57 +0200 | [diff] [blame] | 703 | /* |
| 704 | * We wish to retry with bit banging |
| 705 | * after a timed out GMBUS attempt. |
| 706 | */ |
| 707 | bus->adapter.retries = 1; |
| 708 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 709 | /* By default use a conservative clock rate */ |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 710 | bus->reg0 = pin | GMBUS_RATE_100KHZ; |
Chris Wilson | cb8ea75 | 2010-09-28 13:35:47 +0100 | [diff] [blame] | 711 | |
Daniel Vetter | 83ee9e6 | 2012-05-13 14:44:20 +0200 | [diff] [blame] | 712 | /* gmbus seems to be broken on i830 */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 713 | if (IS_I830(dev_priv)) |
Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 714 | bus->force_bit = 1; |
Daniel Vetter | 83ee9e6 | 2012-05-13 14:44:20 +0200 | [diff] [blame] | 715 | |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 716 | intel_gpio_setup(bus, pin); |
Jani Nikula | cee2516 | 2012-08-13 17:33:02 +0300 | [diff] [blame] | 717 | |
| 718 | ret = i2c_add_adapter(&bus->adapter); |
| 719 | if (ret) |
| 720 | goto err; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 721 | } |
| 722 | |
Tvrtko Ursulin | af6dc74 | 2016-12-01 14:16:44 +0000 | [diff] [blame] | 723 | intel_i2c_reset(dev_priv); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 724 | |
| 725 | return 0; |
| 726 | |
| 727 | err: |
Rasmus Villemoes | 2417c8c | 2016-02-09 21:11:13 +0100 | [diff] [blame] | 728 | while (pin--) { |
Jani Nikula | 88ac793 | 2015-03-27 00:20:22 +0200 | [diff] [blame] | 729 | if (!intel_gmbus_is_valid_pin(dev_priv, pin)) |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 730 | continue; |
| 731 | |
| 732 | bus = &dev_priv->gmbus[pin]; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 733 | i2c_del_adapter(&bus->adapter); |
| 734 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 735 | return ret; |
| 736 | } |
| 737 | |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 738 | struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, |
Jani Nikula | 0184df4 | 2015-03-27 00:20:20 +0200 | [diff] [blame] | 739 | unsigned int pin) |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 740 | { |
Jani Nikula | 88ac793 | 2015-03-27 00:20:22 +0200 | [diff] [blame] | 741 | if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin))) |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 742 | return NULL; |
| 743 | |
| 744 | return &dev_priv->gmbus[pin].adapter; |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 745 | } |
| 746 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 747 | void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed) |
| 748 | { |
| 749 | struct intel_gmbus *bus = to_intel_gmbus(adapter); |
| 750 | |
Adam Jackson | d5090b9 | 2011-06-16 16:36:28 -0400 | [diff] [blame] | 751 | bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 752 | } |
| 753 | |
| 754 | void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit) |
| 755 | { |
| 756 | struct intel_gmbus *bus = to_intel_gmbus(adapter); |
Ville Syrjälä | ade754e | 2016-03-07 17:56:58 +0200 | [diff] [blame] | 757 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 758 | |
| 759 | mutex_lock(&dev_priv->gmbus_mutex); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 760 | |
Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 761 | bus->force_bit += force_bit ? 1 : -1; |
| 762 | DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n", |
| 763 | force_bit ? "en" : "dis", adapter->name, |
| 764 | bus->force_bit); |
Ville Syrjälä | ade754e | 2016-03-07 17:56:58 +0200 | [diff] [blame] | 765 | |
| 766 | mutex_unlock(&dev_priv->gmbus_mutex); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 767 | } |
| 768 | |
Tvrtko Ursulin | 4019644 | 2016-12-01 14:16:42 +0000 | [diff] [blame] | 769 | void intel_teardown_gmbus(struct drm_i915_private *dev_priv) |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 770 | { |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 771 | struct intel_gmbus *bus; |
| 772 | unsigned int pin; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 773 | |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 774 | for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) { |
Jani Nikula | 88ac793 | 2015-03-27 00:20:22 +0200 | [diff] [blame] | 775 | if (!intel_gmbus_is_valid_pin(dev_priv, pin)) |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 776 | continue; |
| 777 | |
| 778 | bus = &dev_priv->gmbus[pin]; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 779 | i2c_del_adapter(&bus->adapter); |
| 780 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 781 | } |