blob: b617e1f8ca2845f3531ad6f5c61fe46a02b141c1 [file] [log] [blame]
Rafał Miłecki1d738e62011-07-07 15:25:27 +02001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n LCN-PHY support
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; see the file COPYING. If not, write to
18 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
19 Boston, MA 02110-1301, USA.
20
21*/
22
23#include <linux/slab.h>
24
25#include "b43.h"
26#include "phy_lcn.h"
27#include "tables_phy_lcn.h"
28#include "main.h"
29
30/**************************************************
Rafał Miłeckidc713fb2011-08-15 18:50:56 +020031 * Radio 2064.
32 **************************************************/
33
Rafał Miłecki39f7d332011-08-28 14:59:58 +020034static void b43_radio_2064_channel_setup(struct b43_wldev *dev)
35{
36 u16 save[2];
37
38 b43_radio_set(dev, 0x09d, 0x4);
39 b43_radio_write(dev, 0x09e, 0xf);
40
41 b43_radio_write(dev, 0x02a, 0xb);
42 b43_radio_maskset(dev, 0x030, ~0x3, 0xa);
43 b43_radio_maskset(dev, 0x091, ~0x3, 0);
44 b43_radio_maskset(dev, 0x038, ~0xf, 0x7);
45 b43_radio_maskset(dev, 0x030, ~0xc, 0x8);
46 b43_radio_maskset(dev, 0x05e, ~0xf, 0x8);
47 b43_radio_maskset(dev, 0x05e, ~0xf0, 0x80);
48 b43_radio_write(dev, 0x06c, 0x80);
49
50 save[0] = b43_radio_read(dev, 0x044);
51 save[1] = b43_radio_read(dev, 0x12b);
52
53 b43_radio_set(dev, 0x044, 0x7);
54 b43_radio_set(dev, 0x12b, 0xe);
55
56 /* TODO */
57
58 b43_radio_write(dev, 0x040, 0xfb);
59
60 b43_radio_write(dev, 0x041, 0x9a);
61 b43_radio_write(dev, 0x042, 0xa3);
62 b43_radio_write(dev, 0x043, 0x0c);
63
64 /* TODO */
65
66 b43_radio_set(dev, 0x044, 0x0c);
67 udelay(1);
68
69 b43_radio_write(dev, 0x044, save[0]);
70 b43_radio_write(dev, 0x12b, save[1]);
71
72 b43_radio_write(dev, 0x038, 0x0);
73 b43_radio_write(dev, 0x091, 0x7);
74}
75
Rafał Miłeckidc713fb2011-08-15 18:50:56 +020076static void b43_radio_2064_init(struct b43_wldev *dev)
77{
78 b43_radio_write(dev, 0x09c, 0x0020);
79 b43_radio_write(dev, 0x105, 0x0008);
80 b43_radio_write(dev, 0x032, 0x0062);
81 b43_radio_write(dev, 0x033, 0x0019);
82 b43_radio_write(dev, 0x090, 0x0010);
83 b43_radio_write(dev, 0x010, 0x0000);
84 b43_radio_write(dev, 0x060, 0x007f);
85 b43_radio_write(dev, 0x061, 0x0072);
86 b43_radio_write(dev, 0x062, 0x007f);
87 b43_radio_write(dev, 0x01d, 0x0002);
88 b43_radio_write(dev, 0x01e, 0x0006);
89
90 b43_phy_write(dev, 0x4ea, 0x4688);
91 b43_phy_maskset(dev, 0x4eb, ~0x7, 0x2);
92 b43_phy_mask(dev, 0x4eb, ~0x01c0);
Rafał Miłeckibd3bf692011-08-28 14:28:44 +020093 b43_phy_maskset(dev, 0x46a, 0xff00, 0x19);
Rafał Miłeckidc713fb2011-08-15 18:50:56 +020094
95 b43_lcntab_write(dev, B43_LCNTAB16(0x00, 0x55), 0);
96
97 b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
98 b43_radio_set(dev, 0x004, 0x40);
99 b43_radio_set(dev, 0x120, 0x10);
100 b43_radio_set(dev, 0x078, 0x80);
101 b43_radio_set(dev, 0x129, 0x2);
102 b43_radio_set(dev, 0x057, 0x1);
103 b43_radio_set(dev, 0x05b, 0x2);
104
105 /* TODO: wait for some bit to be set */
106 b43_radio_read(dev, 0x05c);
107
108 b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
109 b43_radio_mask(dev, 0x057, (u16) ~0xff01);
110
111 b43_phy_write(dev, 0x933, 0x2d6b);
112 b43_phy_write(dev, 0x934, 0x2d6b);
113 b43_phy_write(dev, 0x935, 0x2d6b);
114 b43_phy_write(dev, 0x936, 0x2d6b);
115 b43_phy_write(dev, 0x937, 0x016b);
116
117 b43_radio_mask(dev, 0x057, (u16) ~0xff02);
118 b43_radio_write(dev, 0x0c2, 0x006f);
119}
120
121/**************************************************
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200122 * Various PHY ops
123 **************************************************/
124
125static void b43_phy_lcn_afe_set_unset(struct b43_wldev *dev)
126{
127 u16 afe_ctl2 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL2);
128 u16 afe_ctl1 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL1);
129
130 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 | 0x1);
131 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 | 0x1);
132
133 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 & ~0x1);
134 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 & ~0x1);
135
136 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2);
137 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1);
138}
139
140static void b43_phy_lcn_clean_0x18_table(struct b43_wldev *dev)
141{
142 u8 i;
143
144 for (i = 0; i < 0x80; i++)
145 b43_lcntab_write(dev, B43_LCNTAB32(0x18, i), 0x80000);
146}
147
148static void b43_phy_lcn_clear_0x07_table(struct b43_wldev *dev)
149{
150 u8 i;
151
152 b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x340);
153 for (i = 0; i < 30; i++) {
154 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
155 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
156 }
157
158 b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x80);
159 for (i = 0; i < 64; i++) {
160 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
161 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
162 }
163}
164
Rafał Miłeckibd3bf692011-08-28 14:28:44 +0200165static void b43_phy_lcn_pre_radio_init(struct b43_wldev *dev)
166{
167 b43_radio_write(dev, 0x11c, 0);
168
169 b43_phy_write(dev, 0x43b, 0);
170 b43_phy_write(dev, 0x43c, 0);
171 b43_phy_write(dev, 0x44c, 0);
172 b43_phy_write(dev, 0x4e6, 0);
173 b43_phy_write(dev, 0x4f9, 0);
174 b43_phy_write(dev, 0x4b0, 0);
175 b43_phy_write(dev, 0x938, 0);
176 b43_phy_write(dev, 0x4b0, 0);
177 b43_phy_write(dev, 0x44e, 0);
178
179 b43_phy_set(dev, 0x567, 0x03);
180
181 b43_phy_set(dev, 0x44a, 0x44);
182 b43_phy_write(dev, 0x44a, 0x80);
183
184 b43_phy_maskset(dev, 0x634, ~0xff, 0xc);
185 b43_phy_maskset(dev, 0x634, ~0xff, 0xa);
186
187 b43_phy_write(dev, 0x910, 0x1);
188
189 b43_phy_maskset(dev, 0x448, ~0x300, 0x100);
190 b43_phy_maskset(dev, 0x608, ~0xff, 0x17);
191 b43_phy_maskset(dev, 0x604, ~0x7ff, 0x3ea);
192
193 b43_phy_set(dev, 0x805, 0x1);
194
195 b43_phy_maskset(dev, 0x42f, ~0x7, 0x3);
196 b43_phy_maskset(dev, 0x030, ~0x7, 0x3);
197
198 b43_phy_write(dev, 0x414, 0x1e10);
199 b43_phy_write(dev, 0x415, 0x0640);
200
201 b43_phy_maskset(dev, 0x4df, (u16) ~0xff00, 0xf700);
202
203 b43_phy_set(dev, 0x44a, 0x44);
204 b43_phy_write(dev, 0x44a, 0x80);
205
206 b43_phy_maskset(dev, 0x434, ~0xff, 0xfd);
207 b43_phy_maskset(dev, 0x420, ~0xff, 0x10);
208
209 b43_radio_set(dev, 0x09b, 0xf0);
210
211 b43_phy_write(dev, 0x7d6, 0x0902);
212
213 /* TODO: more ops */
214}
215
Rafał Miłecki765b07e2011-08-28 19:59:28 +0200216static void b43_phy_lcn_save_configsth_restore(struct b43_wldev *dev)
217{
218 u8 i;
219
220 u16 save_radio_regs[6][2] = {
221 { 0x007, 0 }, { 0x0ff, 0 }, { 0x11f, 0 }, { 0x005, 0 },
222 { 0x025, 0 }, { 0x112, 0 },
223 };
224 u16 save_phy_regs[14][2] = {
225 { 0x503, 0 }, { 0x4a4, 0 }, { 0x4d0, 0 }, { 0x4d9, 0 },
226 { 0x4da, 0 }, { 0x4a6, 0 }, { 0x938, 0 }, { 0x939, 0 },
227 { 0x4d8, 0 }, { 0x4d0, 0 }, { 0x4d7, 0 }, { 0x4a5, 0 },
228 { 0x40d, 0 }, { 0x4a2, 0 },
229 };
230 u16 save_radio_4a4;
231
232 for (i = 0; i < 6; i++)
233 save_radio_regs[i][1] = b43_radio_read(dev,
234 save_radio_regs[i][0]);
235 for (i = 0; i < 14; i++)
236 save_phy_regs[i][1] = b43_phy_read(dev, save_phy_regs[i][0]);
237 save_radio_4a4 = b43_radio_read(dev, 0x4a4);
238
239 /* TODO: config sth */
240
241 for (i = 0; i < 6; i++)
242 b43_radio_write(dev, save_radio_regs[i][0],
243 save_radio_regs[i][1]);
244 for (i = 0; i < 14; i++)
245 b43_phy_write(dev, save_phy_regs[i][0], save_phy_regs[i][1]);
246 b43_radio_write(dev, 0x4a4, save_radio_4a4);
247}
248
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200249/**************************************************
Rafał Miłecki39f7d332011-08-28 14:59:58 +0200250 * Channel switching ops.
251 **************************************************/
252
253static int b43_phy_lcn_set_channel(struct b43_wldev *dev,
254 struct ieee80211_channel *channel,
255 enum nl80211_channel_type channel_type)
256{
257 /* TODO: PLL and PHY ops */
258
259 b43_phy_set(dev, 0x44a, 0x44);
260 b43_phy_write(dev, 0x44a, 0x80);
261
262 b43_phy_set(dev, 0x44a, 0x44);
263 b43_phy_write(dev, 0x44a, 0x80);
264
265 b43_radio_2064_channel_setup(dev);
266 mdelay(1);
267
268 b43_phy_lcn_afe_set_unset(dev);
269
270 /* TODO */
271
272 return 0;
273}
274
275/**************************************************
Rafał Miłeckif9286682011-08-14 23:27:28 +0200276 * Basic PHY ops.
277 **************************************************/
278
279static int b43_phy_lcn_op_allocate(struct b43_wldev *dev)
280{
281 struct b43_phy_lcn *phy_lcn;
282
283 phy_lcn = kzalloc(sizeof(*phy_lcn), GFP_KERNEL);
284 if (!phy_lcn)
285 return -ENOMEM;
286 dev->phy.lcn = phy_lcn;
287
288 return 0;
289}
290
291static void b43_phy_lcn_op_free(struct b43_wldev *dev)
292{
293 struct b43_phy *phy = &dev->phy;
294 struct b43_phy_lcn *phy_lcn = phy->lcn;
295
296 kfree(phy_lcn);
297 phy->lcn = NULL;
298}
299
300static void b43_phy_lcn_op_prepare_structs(struct b43_wldev *dev)
301{
302 struct b43_phy *phy = &dev->phy;
303 struct b43_phy_lcn *phy_lcn = phy->lcn;
304
305 memset(phy_lcn, 0, sizeof(*phy_lcn));
306}
307
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200308static int b43_phy_lcn_op_init(struct b43_wldev *dev)
309{
310 b43_phy_set(dev, 0x44a, 0x80);
311 b43_phy_mask(dev, 0x44a, 0x7f);
312 b43_phy_set(dev, 0x6d1, 0x80);
313 b43_phy_write(dev, 0x6d0, 0x7);
314
315 b43_phy_lcn_afe_set_unset(dev);
316
317 b43_phy_write(dev, 0x60a, 0xa0);
318 b43_phy_write(dev, 0x46a, 0x19);
319 b43_phy_maskset(dev, 0x663, 0xFF00, 0x64);
320
321 b43_phy_lcn_tables_init(dev);
322 /* TODO: various tables ops here */
323 b43_phy_lcn_clean_0x18_table(dev);
324
Rafał Miłeckibd3bf692011-08-28 14:28:44 +0200325 b43_phy_lcn_pre_radio_init(dev);
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200326 b43_phy_lcn_clear_0x07_table(dev);
327
Rafał Miłeckidc713fb2011-08-15 18:50:56 +0200328 if (dev->phy.radio_ver == 0x2064)
329 b43_radio_2064_init(dev);
330 else
331 B43_WARN_ON(1);
332
Rafał Miłecki765b07e2011-08-28 19:59:28 +0200333 b43_phy_lcn_save_configsth_restore(dev);
334
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200335 return 0;
336}
337
Rafał Miłeckiba356b52011-08-14 23:27:29 +0200338static void b43_phy_lcn_op_software_rfkill(struct b43_wldev *dev,
339 bool blocked)
340{
341 if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
342 b43err(dev->wl, "MAC not suspended\n");
343
344 if (blocked) {
345 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL2, ~0x7c00);
346 b43_phy_set(dev, B43_PHY_LCN_RF_CTL1, 0x1f00);
347
348 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL5, ~0x7f00);
349 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL4, ~0x2);
350 b43_phy_set(dev, B43_PHY_LCN_RF_CTL3, 0x808);
351
352 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL7, ~0x8);
353 b43_phy_set(dev, B43_PHY_LCN_RF_CTL6, 0x8);
354 } else {
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200355 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL1, ~0x1f00);
356 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL3, ~0x808);
357 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL6, ~0x8);
Rafał Miłeckiba356b52011-08-14 23:27:29 +0200358 }
359}
360
Rafał Miłecki7ed88522011-08-14 23:27:30 +0200361static void b43_phy_lcn_op_switch_analog(struct b43_wldev *dev, bool on)
362{
363 if (on) {
364 b43_phy_mask(dev, B43_PHY_LCN_AFE_CTL1, ~0x7);
365 } else {
366 b43_phy_set(dev, B43_PHY_LCN_AFE_CTL2, 0x7);
367 b43_phy_set(dev, B43_PHY_LCN_AFE_CTL1, 0x7);
368 }
369}
370
Rafał Miłecki39f7d332011-08-28 14:59:58 +0200371static int b43_phy_lcn_op_switch_channel(struct b43_wldev *dev,
372 unsigned int new_channel)
373{
374 struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
375 enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
376
377 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
378 if ((new_channel < 1) || (new_channel > 14))
379 return -EINVAL;
380 } else {
381 return -EINVAL;
382 }
383
384 return b43_phy_lcn_set_channel(dev, channel, channel_type);
385}
386
Rafał Miłeckif9286682011-08-14 23:27:28 +0200387static unsigned int b43_phy_lcn_op_get_default_chan(struct b43_wldev *dev)
388{
389 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
390 return 1;
391 return 36;
392}
393
394static enum b43_txpwr_result
395b43_phy_lcn_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
396{
397 return B43_TXPWR_RES_DONE;
398}
399
400static void b43_phy_lcn_op_adjust_txpower(struct b43_wldev *dev)
401{
402}
403
404/**************************************************
Rafał Miłeckif533d0f2011-08-28 14:28:43 +0200405 * R/W ops.
406 **************************************************/
407
408static u16 b43_phy_lcn_op_read(struct b43_wldev *dev, u16 reg)
409{
410 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
411 return b43_read16(dev, B43_MMIO_PHY_DATA);
412}
413
414static void b43_phy_lcn_op_write(struct b43_wldev *dev, u16 reg, u16 value)
415{
416 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
417 b43_write16(dev, B43_MMIO_PHY_DATA, value);
418}
419
420static void b43_phy_lcn_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
421 u16 set)
422{
423 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
424 b43_write16(dev, B43_MMIO_PHY_DATA,
425 (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
426}
427
428static u16 b43_phy_lcn_op_radio_read(struct b43_wldev *dev, u16 reg)
429{
430 /* LCN-PHY needs 0x200 for read access */
431 reg |= 0x200;
432
433 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
434 return b43_read16(dev, B43_MMIO_RADIO24_DATA);
435}
436
437static void b43_phy_lcn_op_radio_write(struct b43_wldev *dev, u16 reg,
438 u16 value)
439{
440 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
441 b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
442}
443
444/**************************************************
Rafał Miłecki1d738e62011-07-07 15:25:27 +0200445 * PHY ops struct.
446 **************************************************/
447
448const struct b43_phy_operations b43_phyops_lcn = {
Rafał Miłecki1d738e62011-07-07 15:25:27 +0200449 .allocate = b43_phy_lcn_op_allocate,
450 .free = b43_phy_lcn_op_free,
451 .prepare_structs = b43_phy_lcn_op_prepare_structs,
452 .init = b43_phy_lcn_op_init,
453 .phy_read = b43_phy_lcn_op_read,
454 .phy_write = b43_phy_lcn_op_write,
455 .phy_maskset = b43_phy_lcn_op_maskset,
456 .radio_read = b43_phy_lcn_op_radio_read,
457 .radio_write = b43_phy_lcn_op_radio_write,
458 .software_rfkill = b43_phy_lcn_op_software_rfkill,
459 .switch_analog = b43_phy_lcn_op_switch_analog,
460 .switch_channel = b43_phy_lcn_op_switch_channel,
461 .get_default_chan = b43_phy_lcn_op_get_default_chan,
462 .recalc_txpower = b43_phy_lcn_op_recalc_txpower,
463 .adjust_txpower = b43_phy_lcn_op_adjust_txpower,
Rafał Miłecki1d738e62011-07-07 15:25:27 +0200464};