blob: a505bf3ef33b33f553984feee0ceafc9f3d38455 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100036#include <drm/drm_dp_mst_helper.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010037
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010038/**
39 * _wait_for - magic (register) wait macro
40 *
41 * Does the right thing for modeset paths when run under kdgb or similar atomic
42 * contexts. Note that it's important that we check the condition again after
43 * having timed out, since the timeout could be due to preemption or similar and
44 * we've never had a chance to check the condition before the timeout.
45 */
Chris Wilson481b6af2010-08-23 17:43:35 +010046#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010047 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010048 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040049 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010050 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010051 if (!(COND)) \
52 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010053 break; \
54 } \
Ben Widawsky0cc27642012-09-01 22:59:48 -070055 if (W && drm_can_sleep()) { \
56 msleep(W); \
57 } else { \
58 cpu_relax(); \
59 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010060 } \
61 ret__; \
62})
63
Chris Wilson481b6af2010-08-23 17:43:35 +010064#define wait_for(COND, MS) _wait_for(COND, MS, 1)
65#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010066#define wait_for_atomic_us(COND, US) _wait_for((COND), \
67 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010068
Jani Nikula49938ac2014-01-10 17:10:20 +020069#define KHz(x) (1000 * (x))
70#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010071
Jesse Barnes79e53942008-11-07 14:24:08 -080072/*
73 * Display related stuff
74 */
75
76/* store information about an Ixxx DVO */
77/* The i830->i865 use multiple DVOs with multiple i2cs */
78/* the i915, i945 have a single sDVO i2c bus - which is different */
79#define MAX_OUTPUTS 6
80/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Sagar Kamble4726e0b2014-03-10 17:06:23 +053082/* Maximum cursor sizes */
83#define GEN2_CURSOR_WIDTH 64
84#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000085#define MAX_CURSOR_WIDTH 256
86#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053087
Jesse Barnes79e53942008-11-07 14:24:08 -080088#define INTEL_I2C_BUS_DVO 1
89#define INTEL_I2C_BUS_SDVO 2
90
91/* these are outputs from the chip - integrated only
92 external chips are via DVO or SDVO output */
93#define INTEL_OUTPUT_UNUSED 0
94#define INTEL_OUTPUT_ANALOG 1
95#define INTEL_OUTPUT_DVO 2
96#define INTEL_OUTPUT_SDVO 3
97#define INTEL_OUTPUT_LVDS 4
98#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -080099#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800101#define INTEL_OUTPUT_EDP 8
Jani Nikula72ffa332013-08-27 15:12:17 +0300102#define INTEL_OUTPUT_DSI 9
103#define INTEL_OUTPUT_UNKNOWN 10
Dave Airlie0e32b392014-05-02 14:02:48 +1000104#define INTEL_OUTPUT_DP_MST 11
Jesse Barnes79e53942008-11-07 14:24:08 -0800105
106#define INTEL_DVO_CHIP_NONE 0
107#define INTEL_DVO_CHIP_LVDS 1
108#define INTEL_DVO_CHIP_TMDS 2
109#define INTEL_DVO_CHIP_TVOUT 4
110
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530111#define INTEL_DSI_VIDEO_MODE 0
112#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300113
Jesse Barnes79e53942008-11-07 14:24:08 -0800114struct intel_framebuffer {
115 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000116 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800117};
118
Chris Wilson37811fc2010-08-25 22:45:57 +0100119struct intel_fbdev {
120 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800121 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100122 struct list_head fbdev_list;
123 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800124 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100125};
Jesse Barnes79e53942008-11-07 14:24:08 -0800126
Eric Anholt21d40d32010-03-25 11:11:14 -0700127struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100128 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200129 /*
130 * The new crtc this encoder will be driven from. Only differs from
131 * base->crtc while a modeset is in progress.
132 */
133 struct intel_crtc *new_crtc;
134
Jesse Barnes79e53942008-11-07 14:24:08 -0800135 int type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200136 unsigned int cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200137 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700138 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100139 bool (*compute_config)(struct intel_encoder *,
140 struct intel_crtc_config *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100141 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200142 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200143 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100144 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200145 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200146 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200147 /* Read out the current hw state of this connector, returning true if
148 * the encoder is active. If the encoder is enabled it also set the pipe
149 * it is connected to in the pipe parameter. */
150 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700151 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200152 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800153 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
154 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700155 void (*get_config)(struct intel_encoder *,
156 struct intel_crtc_config *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300157 /*
158 * Called during system suspend after all pending requests for the
159 * encoder are flushed (for example for DP AUX transactions) and
160 * device interrupts are disabled.
161 */
162 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800163 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500164 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800165};
166
Jani Nikula1d508702012-10-19 14:51:49 +0300167struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300168 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530169 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300170 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200171
172 /* backlight */
173 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200174 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200175 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300176 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200177 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200178 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200179 bool combination_mode; /* gen 2/4 only */
180 bool active_low_pwm;
Jani Nikula58c68772013-11-08 16:48:54 +0200181 struct backlight_device *device;
182 } backlight;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300183
184 void (*backlight_power)(struct intel_connector *, bool enable);
Jani Nikula1d508702012-10-19 14:51:49 +0300185};
186
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800187struct intel_connector {
188 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200189 /*
190 * The fixed encoder this connector is connected to.
191 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100192 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200193
194 /*
195 * The new encoder this connector will be driven. Only differs from
196 * encoder while a modeset is in progress.
197 */
198 struct intel_encoder *new_encoder;
199
Daniel Vetterf0947c32012-07-02 13:10:34 +0200200 /* Reads out the current hw, returning true if the connector is enabled
201 * and active (i.e. dpms ON state). */
202 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300203
Imre Deak4932e2c2014-02-11 17:12:48 +0200204 /*
205 * Removes all interfaces through which the connector is accessible
206 * - like sysfs, debugfs entries -, so that no new operations can be
207 * started on the connector. Also makes sure all currently pending
208 * operations finish before returing.
209 */
210 void (*unregister)(struct intel_connector *);
211
Jani Nikula1d508702012-10-19 14:51:49 +0300212 /* Panel info for eDP and LVDS */
213 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300214
215 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
216 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100217 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200218
219 /* since POLL and HPD connectors may use the same HPD line keep the native
220 state of connector->polled in case hotplug storm detection changes it */
221 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000222
223 void *port; /* store this opaque as its illegal to dereference it */
224
225 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800226};
227
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300228typedef struct dpll {
229 /* given values */
230 int n;
231 int m1, m2;
232 int p1, p2;
233 /* derived values */
234 int dot;
235 int vco;
236 int m;
237 int p;
238} intel_clock_t;
239
Jesse Barnes46f297f2014-03-07 08:57:48 -0800240struct intel_plane_config {
Jesse Barnes46f297f2014-03-07 08:57:48 -0800241 bool tiled;
242 int size;
243 u32 base;
244};
245
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100246struct intel_crtc_config {
Daniel Vetterbb760062013-06-06 14:55:52 +0200247 /**
248 * quirks - bitfield with hw state readout quirks
249 *
250 * For various reasons the hw state readout code might not be able to
251 * completely faithfully read out the current state. These cases are
252 * tracked with quirk flags so that fastboot and state checker can act
253 * accordingly.
254 */
Daniel Vetter99535992014-04-13 12:00:33 +0200255#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
256#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
Daniel Vetterbb760062013-06-06 14:55:52 +0200257 unsigned long quirks;
258
Ville Syrjälä5113bc92013-09-04 18:25:29 +0300259 /* User requested mode, only valid as a starting point to
260 * compute adjusted_mode, except in the case of (S)DVO where
261 * it's also for the output timings of the (S)DVO chip.
262 * adjusted_mode will then correspond to the S(DVO) chip's
263 * preferred input timings. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100264 struct drm_display_mode requested_mode;
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300265 /* Actual pipe timings ie. what we program into the pipe timing
Damien Lespiau241bfc32013-09-25 16:45:37 +0100266 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100267 struct drm_display_mode adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300268
269 /* Pipe source size (ie. panel fitter input size)
270 * All planes will be positioned inside this space,
271 * and get clipped at the edges. */
272 int pipe_src_w, pipe_src_h;
273
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100274 /* Whether to set up the PCH/FDI. Note that we never allow sharing
275 * between pch encoders and cpu encoders. */
276 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100277
Daniel Vetter3b117c82013-04-17 20:15:07 +0200278 /* CPU Transcoder for the pipe. Currently this can only differ from the
279 * pipe on Haswell (where we have a special eDP transcoder). */
280 enum transcoder cpu_transcoder;
281
Daniel Vetter50f3b012013-03-27 00:44:56 +0100282 /*
283 * Use reduced/limited/broadcast rbg range, compressing from the full
284 * range fed into the crtcs.
285 */
286 bool limited_color_range;
287
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200288 /* DP has a bunch of special case unfortunately, so mark the pipe
289 * accordingly. */
290 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200291
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200292 /* Whether we should send NULL infoframes. Required for audio. */
293 bool has_hdmi_sink;
294
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200295 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
296 * has_dp_encoder is set. */
297 bool has_audio;
298
Daniel Vetterd8b32242013-04-25 17:54:44 +0200299 /*
300 * Enable dithering, used when the selected pipe bpp doesn't match the
301 * plane bpp.
302 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100303 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100304
305 /* Controls for the clock computation, to override various stages. */
306 bool clock_set;
307
Daniel Vetter09ede542013-04-30 14:01:45 +0200308 /* SDVO TV has a bunch of special case. To make multifunction encoders
309 * work correctly, we need to track this at runtime.*/
310 bool sdvo_tv_clock;
311
Daniel Vettere29c22c2013-02-21 00:00:16 +0100312 /*
313 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
314 * required. This is set in the 2nd loop of calling encoder's
315 * ->compute_config if the first pick doesn't work out.
316 */
317 bool bw_constrained;
318
Daniel Vetterf47709a2013-03-28 10:42:02 +0100319 /* Settings for the intel dpll used on pretty much everything but
320 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300321 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100322
Daniel Vettera43f6e02013-06-07 23:10:32 +0200323 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
324 enum intel_dpll_id shared_dpll;
325
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300326 /* PORT_CLK_SEL for DDI ports. */
327 uint32_t ddi_pll_sel;
328
Daniel Vetter66e985c2013-06-05 13:34:20 +0200329 /* Actual register state of the dpll, for shared dpll cross-checking. */
330 struct intel_dpll_hw_state dpll_hw_state;
331
Daniel Vetter965e0c42013-03-27 00:44:57 +0100332 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200333 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200334
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530335 /* m2_n2 for eDP downclock */
336 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700337 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530338
Daniel Vetterff9a6752013-06-01 17:16:21 +0200339 /*
340 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300341 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
342 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100343 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200344 int port_clock;
345
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100346 /* Used by SDVO (and if we ever fix it, HDMI). */
347 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700348
349 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700350 struct {
351 u32 control;
352 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200353 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700354 } gmch_pfit;
355
356 /* Panel fitter placement and size for Ironlake+ */
357 struct {
358 u32 pos;
359 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100360 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200361 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700362 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100363
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100364 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100365 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100366 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300367
368 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300369
370 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000371
372 bool dp_encoder_is_mst;
373 int pbn;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100374};
375
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300376struct intel_pipe_wm {
377 struct intel_wm_level wm[5];
378 uint32_t linetime;
379 bool fbc_wm_enabled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +0200380 bool pipe_enabled;
381 bool sprites_enabled;
382 bool sprites_scaled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300383};
384
Sourab Gupta84c33a62014-06-02 16:47:17 +0530385struct intel_mmio_flip {
386 u32 seqno;
387 u32 ring_id;
388};
389
Jesse Barnes79e53942008-11-07 14:24:08 -0800390struct intel_crtc {
391 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700392 enum pipe pipe;
393 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800394 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200395 /*
396 * Whether the crtc and the connected output pipeline is active. Implies
397 * that crtc->enabled is set, i.e. the current mode configuration has
398 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200399 */
400 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300401 unsigned long enabled_power_domains;
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300402 bool primary_enabled; /* is the primary plane (partially) visible? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700403 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200404 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500405 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100406
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000407 atomic_t unpin_work_count;
408
Daniel Vettere506a0c2012-07-05 12:17:29 +0200409 /* Display surface base address adjustement for pageflips. Note that on
410 * gen4+ this only adjusts up to a tile, offsets within a tile are
411 * handled in the hw itself (with the TILEOFF register). */
412 unsigned long dspaddr_offset;
413
Chris Wilson05394f32010-11-08 19:18:58 +0000414 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100415 uint32_t cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100416 int16_t cursor_width, cursor_height;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300417 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300418 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300419 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700420
Jesse Barnes46f297f2014-03-07 08:57:48 -0800421 struct intel_plane_config plane_config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100422 struct intel_crtc_config config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +0200423 struct intel_crtc_config *new_config;
Ville Syrjälä76688512014-01-10 11:28:06 +0200424 bool new_enabled;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100425
Ville Syrjälä10d83732013-01-29 18:13:34 +0200426 /* reset counter value when the last flip was submitted */
427 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300428
429 /* Access to these should be protected by dev_priv->irq_lock. */
430 bool cpu_fifo_underrun_disabled;
431 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300432
433 /* per-pipe watermark state */
434 struct {
435 /* watermarks currently being used */
436 struct intel_pipe_wm active;
437 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300438
Ville Syrjälä80715b22014-05-15 20:23:23 +0300439 int scanline_offset;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530440 struct intel_mmio_flip mmio_flip;
Jesse Barnes79e53942008-11-07 14:24:08 -0800441};
442
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300443struct intel_plane_wm_parameters {
444 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200445 uint32_t vert_pixels;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300446 uint8_t bytes_per_pixel;
447 bool enabled;
448 bool scaled;
449};
450
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800451struct intel_plane {
452 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700453 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800454 enum pipe pipe;
455 struct drm_i915_gem_object *obj;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100456 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800457 int max_downscale;
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700458 int crtc_x, crtc_y;
459 unsigned int crtc_w, crtc_h;
460 uint32_t src_x, src_y;
461 uint32_t src_w, src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530462 unsigned int rotation;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300463
464 /* Since we need to change the watermarks before/after
465 * enabling/disabling the planes, we need to store the parameters here
466 * as the other pieces of the struct may not reflect the values we want
467 * for the watermark calculations. Currently only Haswell uses this.
468 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300469 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300470
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800471 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300472 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800473 struct drm_framebuffer *fb,
474 struct drm_i915_gem_object *obj,
475 int crtc_x, int crtc_y,
476 unsigned int crtc_w, unsigned int crtc_h,
477 uint32_t x, uint32_t y,
478 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300479 void (*disable_plane)(struct drm_plane *plane,
480 struct drm_crtc *crtc);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800481 int (*update_colorkey)(struct drm_plane *plane,
482 struct drm_intel_sprite_colorkey *key);
483 void (*get_colorkey)(struct drm_plane *plane,
484 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800485};
486
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300487struct intel_watermark_params {
488 unsigned long fifo_size;
489 unsigned long max_wm;
490 unsigned long default_wm;
491 unsigned long guard_size;
492 unsigned long cacheline_size;
493};
494
495struct cxsr_latency {
496 int is_desktop;
497 int is_ddr3;
498 unsigned long fsb_freq;
499 unsigned long mem_freq;
500 unsigned long display_sr;
501 unsigned long display_hpll_disable;
502 unsigned long cursor_sr;
503 unsigned long cursor_hpll_disable;
504};
505
Jesse Barnes79e53942008-11-07 14:24:08 -0800506#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800507#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100508#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800509#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800510#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roper155e6362014-07-07 18:21:47 -0700511#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800512
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300513struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300514 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300515 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300516 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200517 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300518 bool has_hdmi_sink;
519 bool has_audio;
520 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200521 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530522 enum hdmi_picture_aspect aspect_ratio;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300523 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100524 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200525 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300526 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200527 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300528 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300529};
530
Dave Airlie0e32b392014-05-02 14:02:48 +1000531struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400532#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300533
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530534/**
535 * HIGH_RR is the highest eDP panel refresh rate read from EDID
536 * LOW_RR is the lowest eDP panel refresh rate found from EDID
537 * parsing for same resolution.
538 */
539enum edp_drrs_refresh_rate_type {
540 DRRS_HIGH_RR,
541 DRRS_LOW_RR,
542 DRRS_MAX_RR, /* RR count */
543};
544
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300545struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300546 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300547 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300548 uint32_t DP;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300549 bool has_audio;
550 enum hdmi_force_audio force_audio;
551 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200552 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300553 uint8_t link_bw;
554 uint8_t lane_count;
555 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300556 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400557 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200558 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300559 uint8_t train_set[4];
560 int panel_power_up_delay;
561 int panel_power_down_delay;
562 int panel_power_cycle_delay;
563 int backlight_on_delay;
564 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300565 struct delayed_work panel_vdd_work;
566 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200567 unsigned long last_power_cycle;
568 unsigned long last_power_on;
569 unsigned long last_backlight_off;
Dave Airlie5d42f822014-08-05 09:04:59 +1000570
Clint Taylor01527b32014-07-07 13:01:46 -0700571 struct notifier_block edp_notifier;
572
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300573 /*
574 * Pipe whose power sequencer is currently locked into
575 * this port. Only relevant on VLV/CHV.
576 */
577 enum pipe pps_pipe;
578
Todd Previte06ea66b2014-01-20 10:19:39 -0700579 bool use_tps3;
Dave Airlie0e32b392014-05-02 14:02:48 +1000580 bool can_mst; /* this port supports mst */
581 bool is_mst;
582 int active_mst_links;
583 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300584 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000585
Dave Airlie0e32b392014-05-02 14:02:48 +1000586 /* mst connector list */
587 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
588 struct drm_dp_mst_topology_mgr mst_mgr;
589
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000590 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000591 /*
592 * This function returns the value we have to program the AUX_CTL
593 * register with to kick off an AUX transaction.
594 */
595 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
596 bool has_aux_irq,
597 int send_bytes,
598 uint32_t aux_clock_divider);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530599 struct {
600 enum drrs_support_type type;
601 enum edp_drrs_refresh_rate_type refresh_rate_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530602 struct mutex mutex;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530603 } drrs_state;
604
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300605};
606
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200607struct intel_digital_port {
608 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200609 enum port port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -0700610 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200611 struct intel_dp dp;
612 struct intel_hdmi hdmi;
Dave Airlie13cf5502014-06-18 11:29:35 +1000613 bool (*hpd_pulse)(struct intel_digital_port *, bool);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200614};
615
Dave Airlie0e32b392014-05-02 14:02:48 +1000616struct intel_dp_mst_encoder {
617 struct intel_encoder base;
618 enum pipe pipe;
619 struct intel_digital_port *primary;
620 void *port; /* store this opaque as its illegal to dereference it */
621};
622
Jesse Barnes89b667f2013-04-18 14:51:36 -0700623static inline int
624vlv_dport_to_channel(struct intel_digital_port *dport)
625{
626 switch (dport->port) {
627 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300628 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800629 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700630 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800631 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700632 default:
633 BUG();
634 }
635}
636
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300637static inline int
638vlv_pipe_to_channel(enum pipe pipe)
639{
640 switch (pipe) {
641 case PIPE_A:
642 case PIPE_C:
643 return DPIO_CH0;
644 case PIPE_B:
645 return DPIO_CH1;
646 default:
647 BUG();
648 }
649}
650
Chris Wilsonf875c152010-09-09 15:44:14 +0100651static inline struct drm_crtc *
652intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
653{
654 struct drm_i915_private *dev_priv = dev->dev_private;
655 return dev_priv->pipe_to_crtc_mapping[pipe];
656}
657
Chris Wilson417ae142011-01-19 15:04:42 +0000658static inline struct drm_crtc *
659intel_get_crtc_for_plane(struct drm_device *dev, int plane)
660{
661 struct drm_i915_private *dev_priv = dev->dev_private;
662 return dev_priv->plane_to_crtc_mapping[plane];
663}
664
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100665struct intel_unpin_work {
666 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000667 struct drm_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +0000668 struct drm_i915_gem_object *old_fb_obj;
669 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100670 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000671 atomic_t pending;
672#define INTEL_FLIP_INACTIVE 0
673#define INTEL_FLIP_PENDING 1
674#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300675 u32 flip_count;
676 u32 gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100677 bool enable_stall_check;
678};
679
Daniel Vetterd9e55602012-07-04 22:16:09 +0200680struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200681 struct drm_encoder **save_connector_encoders;
682 struct drm_crtc **save_encoder_crtcs;
Ville Syrjälä76688512014-01-10 11:28:06 +0200683 bool *save_crtc_enabled;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200684
685 bool fb_changed;
686 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200687};
688
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300689struct intel_load_detect_pipe {
690 struct drm_framebuffer *release_fb;
691 bool load_detect_temp;
692 int dpms_mode;
693};
Daniel Vetterb9805142012-08-31 17:37:33 +0200694
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300695static inline struct intel_encoder *
696intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100697{
698 return to_intel_connector(connector)->encoder;
699}
700
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200701static inline struct intel_digital_port *
702enc_to_dig_port(struct drm_encoder *encoder)
703{
704 return container_of(encoder, struct intel_digital_port, base.base);
705}
706
Dave Airlie0e32b392014-05-02 14:02:48 +1000707static inline struct intel_dp_mst_encoder *
708enc_to_mst(struct drm_encoder *encoder)
709{
710 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
711}
712
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300713static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
714{
715 return &enc_to_dig_port(encoder)->dp;
716}
717
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200718static inline struct intel_digital_port *
719dp_to_dig_port(struct intel_dp *intel_dp)
720{
721 return container_of(intel_dp, struct intel_digital_port, dp);
722}
723
724static inline struct intel_digital_port *
725hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
726{
727 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300728}
729
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000730
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300731/* i915_irq.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300732bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
733 enum pipe pipe, bool enable);
734bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
735 enum transcoder pch_transcoder,
736 bool enable);
Daniel Vetter480c8032014-07-16 09:49:40 +0200737void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
738void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
739void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
740void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
741void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
742void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Paulo Zanoni730488b2014-03-07 20:12:32 -0300743void intel_runtime_pm_disable_interrupts(struct drm_device *dev);
744void intel_runtime_pm_restore_interrupts(struct drm_device *dev);
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700745static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
746{
747 /*
748 * We only use drm_irq_uninstall() at unload and VT switch, so
749 * this is the only thing we need to check.
750 */
751 return !dev_priv->pm._irqs_disabled;
752}
753
Ville Syrjäläa225f072014-04-29 13:35:45 +0300754int intel_get_crtc_scanline(struct intel_crtc *crtc);
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300755void i9xx_check_fifo_underruns(struct drm_device *dev);
Paulo Zanonid49bdb02014-07-04 11:50:31 -0300756void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -0800757
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300758/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300759void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800760
Jesse Barnes79e53942008-11-07 14:24:08 -0800761
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300762/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300763void intel_prepare_ddi(struct drm_device *dev);
764void hsw_fdi_link_train(struct drm_crtc *crtc);
765void intel_ddi_init(struct drm_device *dev, enum port port);
766enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
767bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
768int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
769void intel_ddi_pll_init(struct drm_device *dev);
770void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
771void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
772 enum transcoder cpu_transcoder);
773void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
774void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Paulo Zanoni566b7342013-11-25 15:27:08 -0200775bool intel_ddi_pll_select(struct intel_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300776void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
777void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
778bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
779void intel_ddi_fdi_disable(struct drm_crtc *crtc);
780void intel_ddi_get_config(struct intel_encoder *encoder,
781 struct intel_crtc_config *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300782
Dave Airlie44905a272014-05-02 13:36:43 +1000783void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +1000784void intel_ddi_clock_get(struct intel_encoder *encoder,
785 struct intel_crtc_config *pipe_config);
786void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300787
788/* intel_display.c */
Damien Lespiauba0fbca2014-01-08 14:18:23 +0000789const char *intel_output_name(int output);
Chris Wilson5dce5b932014-01-20 10:17:36 +0000790bool intel_has_pending_fb_unpin(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300791int intel_pch_rawclk(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300792void intel_mark_busy(struct drm_device *dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200793void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
794 struct intel_engine_cs *ring);
795void intel_frontbuffer_flip_prepare(struct drm_device *dev,
796 unsigned frontbuffer_bits);
797void intel_frontbuffer_flip_complete(struct drm_device *dev,
798 unsigned frontbuffer_bits);
799void intel_frontbuffer_flush(struct drm_device *dev,
800 unsigned frontbuffer_bits);
801/**
802 * intel_frontbuffer_flip - prepare frontbuffer flip
803 * @dev: DRM device
804 * @frontbuffer_bits: frontbuffer plane tracking bits
805 *
806 * This function gets called after scheduling a flip on @obj. This is for
807 * synchronous plane updates which will happen on the next vblank and which will
808 * not get delayed by pending gpu rendering.
809 *
810 * Can be called without any locks held.
811 */
812static inline
813void intel_frontbuffer_flip(struct drm_device *dev,
814 unsigned frontbuffer_bits)
815{
816 intel_frontbuffer_flush(dev, frontbuffer_bits);
817}
818
819void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
Paulo Zanoni87440422013-09-24 15:48:31 -0300820void intel_mark_idle(struct drm_device *dev);
821void intel_crtc_restore_mode(struct drm_crtc *crtc);
Borun Fub04c5bd2014-07-12 10:02:27 +0530822void intel_crtc_control(struct drm_crtc *crtc, bool enable);
Paulo Zanoni87440422013-09-24 15:48:31 -0300823void intel_crtc_update_dpms(struct drm_crtc *crtc);
824void intel_encoder_destroy(struct drm_encoder *encoder);
825void intel_connector_dpms(struct drm_connector *, int mode);
826bool intel_connector_get_hw_state(struct intel_connector *connector);
827void intel_modeset_check_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300828bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
829 struct intel_digital_port *port);
Paulo Zanoni87440422013-09-24 15:48:31 -0300830void intel_connector_attach_encoder(struct intel_connector *connector,
831 struct intel_encoder *encoder);
832struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
833struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
834 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +0200835enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300836int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
837 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300838enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
839 enum pipe pipe);
840void intel_wait_for_vblank(struct drm_device *dev, int pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -0300841int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800842void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
843 struct intel_digital_port *dport);
Paulo Zanoni87440422013-09-24 15:48:31 -0300844bool intel_get_load_detect_pipe(struct drm_connector *connector,
845 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -0500846 struct intel_load_detect_pipe *old,
847 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -0300848void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300849 struct intel_load_detect_pipe *old);
Paulo Zanoni87440422013-09-24 15:48:31 -0300850int intel_pin_and_fence_fb_obj(struct drm_device *dev,
851 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100852 struct intel_engine_cs *pipelined);
Paulo Zanoni87440422013-09-24 15:48:31 -0300853void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Daniel Vettera8bb6812014-02-10 18:00:39 +0100854struct drm_framebuffer *
855__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -0300856 struct drm_mode_fb_cmd2 *mode_cmd,
857 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -0300858void intel_prepare_page_flip(struct drm_device *dev, int plane);
859void intel_finish_page_flip(struct drm_device *dev, int pipe);
860void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Daniel Vetter716c2e52014-06-25 22:02:02 +0300861
862/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300863struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
864void assert_shared_dpll(struct drm_i915_private *dev_priv,
865 struct intel_shared_dpll *pll,
866 bool state);
867#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
868#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Daniel Vetter716c2e52014-06-25 22:02:02 +0300869struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
870void intel_put_shared_dpll(struct intel_crtc *crtc);
871
872/* modesetting asserts */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300873void assert_pll(struct drm_i915_private *dev_priv,
874 enum pipe pipe, bool state);
875#define assert_pll_enabled(d, p) assert_pll(d, p, true)
876#define assert_pll_disabled(d, p) assert_pll(d, p, false)
877void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
878 enum pipe pipe, bool state);
879#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
880#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300881void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300882#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
883#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300884void intel_write_eld(struct drm_encoder *encoder,
885 struct drm_display_mode *mode);
886unsigned long intel_gen4_compute_page_offset(int *x, int *y,
887 unsigned int tiling_mode,
888 unsigned int bpp,
889 unsigned int pitch);
890void intel_display_handle_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -0300891void hsw_enable_pc8(struct drm_i915_private *dev_priv);
892void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300893void intel_dp_get_m_n(struct intel_crtc *crtc,
894 struct intel_crtc_config *pipe_config);
Vandana Kannanf769cd22014-08-05 07:51:22 -0700895void intel_dp_set_m_n(struct intel_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300896int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
897void
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300898ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
899 int dotclock);
Paulo Zanoni87440422013-09-24 15:48:31 -0300900bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +0300901void hsw_enable_ips(struct intel_crtc *crtc);
902void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deakda7e29b2014-02-18 00:02:02 +0200903void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
Imre Deak319be8a2014-03-04 19:22:57 +0200904enum intel_display_power_domain
905intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -0800906void intel_mode_from_pipe_config(struct drm_display_mode *mode,
907 struct intel_crtc_config *pipe_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800908int intel_format_to_fourcc(int format);
Ville Syrjälä46a55d32014-05-21 14:04:46 +0300909void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +0300910void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300911
912/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300913void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
914bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
915 struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -0300916void intel_dp_start_link_train(struct intel_dp *intel_dp);
917void intel_dp_complete_link_train(struct intel_dp *intel_dp);
918void intel_dp_stop_link_train(struct intel_dp *intel_dp);
919void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
920void intel_dp_encoder_destroy(struct drm_encoder *encoder);
921void intel_dp_check_link_status(struct intel_dp *intel_dp);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -0200922int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300923bool intel_dp_compute_config(struct intel_encoder *encoder,
924 struct intel_crtc_config *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200925bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Dave Airlie13cf5502014-06-18 11:29:35 +1000926bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
927 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +0100928void intel_edp_backlight_on(struct intel_dp *intel_dp);
929void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +0200930void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +0300931void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +0100932void intel_edp_panel_on(struct intel_dp *intel_dp);
933void intel_edp_panel_off(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -0300934void intel_edp_psr_enable(struct intel_dp *intel_dp);
935void intel_edp_psr_disable(struct intel_dp *intel_dp);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530936void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
Daniel Vetter9ca15302014-07-11 10:30:16 -0700937void intel_edp_psr_invalidate(struct drm_device *dev,
938 unsigned frontbuffer_bits);
939void intel_edp_psr_flush(struct drm_device *dev,
940 unsigned frontbuffer_bits);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700941void intel_edp_psr_init(struct drm_device *dev);
942
Dave Airlie0e32b392014-05-02 14:02:48 +1000943int intel_dp_handle_hpd_irq(struct intel_digital_port *digport, bool long_hpd);
944void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
945void intel_dp_mst_suspend(struct drm_device *dev);
946void intel_dp_mst_resume(struct drm_device *dev);
947int intel_dp_max_link_bw(struct intel_dp *intel_dp);
948void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300949void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Dave Airlie0e32b392014-05-02 14:02:48 +1000950/* intel_dp_mst.c */
951int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
952void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300953/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +0100954void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300955
956
957/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300958void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300959
960
Daniel Vetter0632fef2013-10-08 17:44:49 +0200961/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter4520f532013-10-09 09:18:51 +0200962#ifdef CONFIG_DRM_I915_FBDEV
963extern int intel_fbdev_init(struct drm_device *dev);
Jesse Barnesd1d70672014-05-28 14:39:03 -0700964extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
Daniel Vetter4520f532013-10-09 09:18:51 +0200965extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100966extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +0200967extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
968extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +0200969#else
970static inline int intel_fbdev_init(struct drm_device *dev)
971{
972 return 0;
973}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300974
Jesse Barnesd1d70672014-05-28 14:39:03 -0700975static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
Daniel Vetter4520f532013-10-09 09:18:51 +0200976{
977}
978
979static inline void intel_fbdev_fini(struct drm_device *dev)
980{
981}
982
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100983static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +0200984{
985}
986
Daniel Vetter0632fef2013-10-08 17:44:49 +0200987static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +0200988{
989}
990#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300991
992/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300993void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
994void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
995 struct intel_connector *intel_connector);
996struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
997bool intel_hdmi_compute_config(struct intel_encoder *encoder,
998 struct intel_crtc_config *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300999
1000
1001/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001002void intel_lvds_init(struct drm_device *dev);
1003bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001004
1005
1006/* intel_modes.c */
1007int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001008 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001009int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001010void intel_attach_force_audio_property(struct drm_connector *connector);
1011void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001012
1013
1014/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001015void intel_setup_overlay(struct drm_device *dev);
1016void intel_cleanup_overlay(struct drm_device *dev);
1017int intel_overlay_switch_off(struct intel_overlay *overlay);
1018int intel_overlay_put_image(struct drm_device *dev, void *data,
1019 struct drm_file *file_priv);
1020int intel_overlay_attrs(struct drm_device *dev, void *data,
1021 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001022
1023
1024/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001025int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301026 struct drm_display_mode *fixed_mode,
1027 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001028void intel_panel_fini(struct intel_panel *panel);
1029void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1030 struct drm_display_mode *adjusted_mode);
1031void intel_pch_panel_fitting(struct intel_crtc *crtc,
1032 struct intel_crtc_config *pipe_config,
1033 int fitting_mode);
1034void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1035 struct intel_crtc_config *pipe_config,
1036 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001037void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1038 u32 level, u32 max);
Paulo Zanoni87440422013-09-24 15:48:31 -03001039int intel_panel_setup_backlight(struct drm_connector *connector);
Jesse Barnes752aa882013-10-31 18:55:49 +02001040void intel_panel_enable_backlight(struct intel_connector *connector);
1041void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001042void intel_panel_destroy_backlight(struct drm_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +02001043void intel_panel_init_backlight_funcs(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001044enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301045extern struct drm_display_mode *intel_find_panel_downclock(
1046 struct drm_device *dev,
1047 struct drm_display_mode *fixed_mode,
1048 struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001049
1050/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001051void intel_init_clock_gating(struct drm_device *dev);
1052void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001053int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001054void intel_update_watermarks(struct drm_crtc *crtc);
1055void intel_update_sprite_watermarks(struct drm_plane *plane,
1056 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02001057 uint32_t sprite_width,
1058 uint32_t sprite_height,
1059 int pixel_size,
Paulo Zanoni87440422013-09-24 15:48:31 -03001060 bool enabled, bool scaled);
1061void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001062void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001063bool intel_fbc_enabled(struct drm_device *dev);
1064void intel_update_fbc(struct drm_device *dev);
1065void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1066void intel_gpu_ips_teardown(void);
Imre Deakda7e29b2014-02-18 00:02:02 +02001067int intel_power_domains_init(struct drm_i915_private *);
1068void intel_power_domains_remove(struct drm_i915_private *);
1069bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001070 enum intel_display_power_domain domain);
Imre Deakbfafe932014-06-05 20:31:47 +03001071bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
1072 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +02001073void intel_display_power_get(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001074 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +02001075void intel_display_power_put(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001076 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +02001077void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03001078void intel_init_gt_powersave(struct drm_device *dev);
1079void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001080void intel_enable_gt_powersave(struct drm_device *dev);
1081void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001082void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001083void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001084void ironlake_teardown_rc6(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001085void gen6_update_ring_freq(struct drm_device *dev);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001086void gen6_rps_idle(struct drm_i915_private *dev_priv);
1087void gen6_rps_boost(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001088void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1089void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001090void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deakc6df39b2014-04-14 20:24:29 +03001091void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001092void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1093void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
1094void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001095void ilk_wm_get_hw_state(struct drm_device *dev);
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03001096
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001097
1098/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001099bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001100
1101
1102/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001103int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001104void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001105 enum plane plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05301106int intel_plane_set_property(struct drm_plane *plane,
1107 struct drm_property *prop,
1108 uint64_t val);
Ville Syrjäläe57465f2014-08-05 11:26:53 +05301109int intel_plane_restore(struct drm_plane *plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001110void intel_plane_disable(struct drm_plane *plane);
1111int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1112 struct drm_file *file_priv);
1113int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1114 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001115
1116
1117/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001118void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001119
Jesse Barnes79e53942008-11-07 14:24:08 -08001120#endif /* __INTEL_DRV_H__ */