blob: 532db7d622902254ec0e2648678043c2d0b03bd3 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030057int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010068#define VBLANK_EVASION_TIME_US 100
69
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020070/**
71 * intel_pipe_update_start() - start update of a set of display registers
72 * @crtc: the crtc of which the registers are going to be updated
73 * @start_vbl_count: vblank counter return pointer used for error checking
74 *
75 * Mark the start of an update to pipe registers that should be updated
76 * atomically regarding vblank. If the next vblank will happens within
77 * the next 100 us, this function waits until the vblank passes.
78 *
79 * After a successful call to this function, interrupts will be disabled
80 * until a subsequent call to intel_pipe_update_end(). That is done to
81 * avoid random delays. The value written to @start_vbl_count should be
82 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020083 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020084void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085{
Ville Syrjälä124abe02015-09-08 13:40:45 +030086 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 long timeout = msecs_to_jiffies_timeout(1);
88 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030089 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030090 DEFINE_WAIT(wait);
91
Ville Syrjälä124abe02015-09-08 13:40:45 +030092 vblank_start = adjusted_mode->crtc_vblank_start;
93 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030094 vblank_start = DIV_ROUND_UP(vblank_start, 2);
95
96 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010097 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
98 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 max = vblank_start - 1;
100
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200101 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200102
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100106 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200107 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108
Jesse Barnesd637ce32015-09-17 08:08:32 -0700109 crtc->debug.min_vbl = min;
110 crtc->debug.max_vbl = max;
111 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300112
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300113 for (;;) {
114 /*
115 * prepare_to_wait() has a memory barrier, which guarantees
116 * other CPUs can see the task state update by the time we
117 * read the scanline.
118 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300119 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300120
121 scanline = intel_get_crtc_scanline(crtc);
122 if (scanline < min || scanline > max)
123 break;
124
125 if (timeout <= 0) {
126 DRM_ERROR("Potential atomic update failure on pipe %c\n",
127 pipe_name(crtc->pipe));
128 break;
129 }
130
131 local_irq_enable();
132
133 timeout = schedule_timeout(timeout);
134
135 local_irq_disable();
136 }
137
Ville Syrjälä210871b2014-05-22 19:00:50 +0300138 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300139
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100140 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300141
Jesse Barneseb120ef2015-09-15 14:19:32 -0700142 crtc->debug.scanline_start = scanline;
143 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200144 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300145
Jesse Barnesd637ce32015-09-17 08:08:32 -0700146 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300147}
148
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200149/**
150 * intel_pipe_update_end() - end update of a set of display registers
151 * @crtc: the crtc of which the registers were updated
152 * @start_vbl_count: start vblank counter (used for error checking)
153 *
154 * Mark the end of an update started with intel_pipe_update_start(). This
155 * re-enables interrupts and verifies the update was actually completed
156 * before a vblank using the value of @start_vbl_count.
157 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200158void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300159{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300160 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700161 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200162 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200163 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500164 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300165
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200166 if (work) {
167 work->flip_queued_vblank = end_vbl_count;
168 smp_mb__before_atomic();
169 atomic_set(&work->pending, 1);
170 }
171
Jesse Barnesd637ce32015-09-17 08:08:32 -0700172 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300173
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200174 /* We're still in the vblank-evade critical section, this can't race.
175 * Would be slightly nice to just grab the vblank count and arm the
176 * event outside of the critical section - the spinlock might spin for a
177 * while ... */
178 if (crtc->base.state->event) {
179 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
180
181 spin_lock(&crtc->base.dev->event_lock);
182 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
183 spin_unlock(&crtc->base.dev->event_lock);
184
185 crtc->base.state->event = NULL;
186 }
187
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300188 local_irq_enable();
189
Bing Niua94f2b92017-03-08 15:14:03 -0500190 if (intel_vgpu_active(dev_priv))
191 return;
192
Jesse Barneseb120ef2015-09-15 14:19:32 -0700193 if (crtc->debug.start_vbl_count &&
194 crtc->debug.start_vbl_count != end_vbl_count) {
195 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
196 pipe_name(pipe), crtc->debug.start_vbl_count,
197 end_vbl_count,
198 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
199 crtc->debug.min_vbl, crtc->debug.max_vbl,
200 crtc->debug.scanline_start, scanline_end);
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100201 } else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
202 VBLANK_EVASION_TIME_US)
203 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
204 pipe_name(pipe),
205 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
206 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300207}
208
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800209static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100210skl_update_plane(struct drm_plane *drm_plane,
211 const struct intel_crtc_state *crtc_state,
212 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000213{
214 struct drm_device *dev = drm_plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100215 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000216 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100217 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200218 enum plane_id plane_id = intel_plane->id;
219 enum pipe pipe = intel_plane->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200220 u32 plane_ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100221 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200222 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200223 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200224 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300225 int crtc_x = plane_state->base.dst.x1;
226 int crtc_y = plane_state->base.dst.y1;
227 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
228 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200229 uint32_t x = plane_state->main.x;
230 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300231 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
232 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000233
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +0200234 plane_ctl = PLANE_CTL_ENABLE;
235
Ville Syrjälä78587de2017-03-09 17:44:32 +0200236 if (!IS_GEMINILAKE(dev_priv)) {
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +0200237 plane_ctl |=
238 PLANE_CTL_PIPE_GAMMA_ENABLE |
239 PLANE_CTL_PIPE_CSC_ENABLE |
240 PLANE_CTL_PLANE_GAMMA_DISABLE;
241 }
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000242
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200243 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200244 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduruc3318792015-04-15 15:15:02 -0700245 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000246
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200247 if (key->flags & I915_SET_COLORKEY_DESTINATION)
248 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
249 else if (key->flags & I915_SET_COLORKEY_SOURCE)
250 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
251
Ville Syrjälä6687c902015-09-15 13:16:41 +0300252 /* Sizes are 0 based */
253 src_w--;
254 src_h--;
255 crtc_w--;
256 crtc_h--;
257
Ville Syrjälä78587de2017-03-09 17:44:32 +0200258 if (IS_GEMINILAKE(dev_priv)) {
259 I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id),
260 PLANE_COLOR_PIPE_GAMMA_ENABLE |
261 PLANE_COLOR_PIPE_CSC_ENABLE |
262 PLANE_COLOR_PLANE_GAMMA_DISABLE);
263 }
264
265 if (key->flags) {
266 I915_WRITE(PLANE_KEYVAL(pipe, plane_id), key->min_value);
267 I915_WRITE(PLANE_KEYMAX(pipe, plane_id), key->max_value);
268 I915_WRITE(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
269 }
270
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200271 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
272 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
273 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700274
275 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100276 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100277 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300278 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700279
Imre Deak7494bcd2016-05-12 16:18:49 +0300280 scaler = &crtc_state->scaler_state.scalers[scaler_id];
281
282 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200283 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
Chandra Konduruc3318792015-04-15 15:15:02 -0700284 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
285 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
286 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
287 ((crtc_w + 1) << 16)|(crtc_h + 1));
288
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200289 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700290 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200291 I915_WRITE(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700292 }
293
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200294 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
295 I915_WRITE(PLANE_SURF(pipe, plane_id),
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000296 intel_plane_ggtt_offset(plane_state) + surf_addr);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200297 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000298}
299
300static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200301skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000302{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300303 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100304 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300305 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200306 enum plane_id plane_id = intel_plane->id;
307 enum pipe pipe = intel_plane->pipe;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000308
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200309 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000310
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200311 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
312 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000313}
314
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000315static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300316chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
317{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100318 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200319 enum plane_id plane_id = intel_plane->id;
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300320
321 /* Seems RGB data bypasses the CSC always */
322 if (!format_is_yuv(format))
323 return;
324
325 /*
326 * BT.601 limited range YCbCr -> full range RGB
327 *
328 * |r| | 6537 4769 0| |cr |
329 * |g| = |-3330 4769 -1605| x |y-64|
330 * |b| | 0 4769 8263| |cb |
331 *
332 * Cb and Cr apparently come in as signed already, so no
333 * need for any offset. For Y we need to remove the offset.
334 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200335 I915_WRITE(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
336 I915_WRITE(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
337 I915_WRITE(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300338
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200339 I915_WRITE(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
340 I915_WRITE(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
341 I915_WRITE(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
342 I915_WRITE(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
343 I915_WRITE(SPCSCC8(plane_id), SPCSC_C0(8263));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300344
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200345 I915_WRITE(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
346 I915_WRITE(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
347 I915_WRITE(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300348
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200349 I915_WRITE(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
350 I915_WRITE(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
351 I915_WRITE(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300352}
353
354static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100355vlv_update_plane(struct drm_plane *dplane,
356 const struct intel_crtc_state *crtc_state,
357 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700358{
359 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100360 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700361 struct intel_plane *intel_plane = to_intel_plane(dplane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100362 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200363 enum pipe pipe = intel_plane->pipe;
364 enum plane_id plane_id = intel_plane->id;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700365 u32 sprctl;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200366 u32 sprsurf_offset, linear_offset;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200367 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100368 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300369 int crtc_x = plane_state->base.dst.x1;
370 int crtc_y = plane_state->base.dst.y1;
371 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
372 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
373 uint32_t x = plane_state->base.src.x1 >> 16;
374 uint32_t y = plane_state->base.src.y1 >> 16;
375 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
376 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700377
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200378 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700379
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200380 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700381 case DRM_FORMAT_YUYV:
382 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
383 break;
384 case DRM_FORMAT_YVYU:
385 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
386 break;
387 case DRM_FORMAT_UYVY:
388 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
389 break;
390 case DRM_FORMAT_VYUY:
391 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
392 break;
393 case DRM_FORMAT_RGB565:
394 sprctl |= SP_FORMAT_BGR565;
395 break;
396 case DRM_FORMAT_XRGB8888:
397 sprctl |= SP_FORMAT_BGRX8888;
398 break;
399 case DRM_FORMAT_ARGB8888:
400 sprctl |= SP_FORMAT_BGRA8888;
401 break;
402 case DRM_FORMAT_XBGR2101010:
403 sprctl |= SP_FORMAT_RGBX1010102;
404 break;
405 case DRM_FORMAT_ABGR2101010:
406 sprctl |= SP_FORMAT_RGBA1010102;
407 break;
408 case DRM_FORMAT_XBGR8888:
409 sprctl |= SP_FORMAT_RGBX8888;
410 break;
411 case DRM_FORMAT_ABGR8888:
412 sprctl |= SP_FORMAT_RGBA8888;
413 break;
414 default:
415 /*
416 * If we get here one of the upper layers failed to filter
417 * out the unsupported plane formats
418 */
419 BUG();
420 break;
421 }
422
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800423 /*
424 * Enable gamma to match primary/cursor plane behaviour.
425 * FIXME should be user controllable via propertiesa.
426 */
427 sprctl |= SP_GAMMA_ENABLE;
428
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200429 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700430 sprctl |= SP_TILED;
431
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200432 if (rotation & DRM_ROTATE_180)
433 sprctl |= SP_ROTATE_180;
434
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200435 if (rotation & DRM_REFLECT_X)
436 sprctl |= SP_MIRROR;
437
Ville Syrjälä78587de2017-03-09 17:44:32 +0200438 if (key->flags & I915_SET_COLORKEY_SOURCE)
439 sprctl |= SP_SOURCE_KEY;
440
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700441 /* Sizes are 0 based */
442 src_w--;
443 src_h--;
444 crtc_w--;
445 crtc_h--;
446
Ville Syrjälä29490562016-01-20 18:02:50 +0200447 intel_add_fb_offsets(&x, &y, plane_state, 0);
448 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700449
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200450 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530451 x += src_w;
452 y += src_h;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200453 } else if (rotation & DRM_REFLECT_X) {
454 x += src_w;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530455 }
456
Ville Syrjälä29490562016-01-20 18:02:50 +0200457 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300458
Ville Syrjälä78587de2017-03-09 17:44:32 +0200459 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
460 chv_update_csc(intel_plane, fb->format->format);
461
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200462 if (key->flags) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200463 I915_WRITE(SPKEYMINVAL(pipe, plane_id), key->min_value);
464 I915_WRITE(SPKEYMAXVAL(pipe, plane_id), key->max_value);
465 I915_WRITE(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200466 }
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200467 I915_WRITE(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
468 I915_WRITE(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200469
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200470 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200471 I915_WRITE(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700472 else
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200473 I915_WRITE(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700474
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200475 I915_WRITE(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300476
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200477 I915_WRITE(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
478 I915_WRITE(SPCNTR(pipe, plane_id), sprctl);
479 I915_WRITE(SPSURF(pipe, plane_id),
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000480 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200481 POSTING_READ(SPSURF(pipe, plane_id));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700482}
483
484static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200485vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700486{
487 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100488 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700489 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200490 enum pipe pipe = intel_plane->pipe;
491 enum plane_id plane_id = intel_plane->id;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700492
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200493 I915_WRITE(SPCNTR(pipe, plane_id), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200494
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200495 I915_WRITE(SPSURF(pipe, plane_id), 0);
496 POSTING_READ(SPSURF(pipe, plane_id));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700497}
498
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700499static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100500ivb_update_plane(struct drm_plane *plane,
501 const struct intel_crtc_state *crtc_state,
502 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800503{
504 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100505 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800506 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100507 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200508 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800509 u32 sprctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200510 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200511 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100512 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300513 int crtc_x = plane_state->base.dst.x1;
514 int crtc_y = plane_state->base.dst.y1;
515 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
516 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
517 uint32_t x = plane_state->base.src.x1 >> 16;
518 uint32_t y = plane_state->base.src.y1 >> 16;
519 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
520 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800521
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200522 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800523
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200524 switch (fb->format->format) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800525 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530526 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800527 break;
528 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530529 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800530 break;
531 case DRM_FORMAT_YUYV:
532 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800533 break;
534 case DRM_FORMAT_YVYU:
535 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800536 break;
537 case DRM_FORMAT_UYVY:
538 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800539 break;
540 case DRM_FORMAT_VYUY:
541 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800542 break;
543 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200544 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800545 }
546
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800547 /*
548 * Enable gamma to match primary/cursor plane behaviour.
549 * FIXME should be user controllable via propertiesa.
550 */
551 sprctl |= SPRITE_GAMMA_ENABLE;
552
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200553 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800554 sprctl |= SPRITE_TILED;
555
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200556 if (rotation & DRM_ROTATE_180)
557 sprctl |= SPRITE_ROTATE_180;
558
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100559 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300560 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
561 else
562 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
563
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100564 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200565 sprctl |= SPRITE_PIPE_CSC_ENABLE;
566
Ville Syrjälä78587de2017-03-09 17:44:32 +0200567 if (key->flags & I915_SET_COLORKEY_DESTINATION)
568 sprctl |= SPRITE_DEST_KEY;
569 else if (key->flags & I915_SET_COLORKEY_SOURCE)
570 sprctl |= SPRITE_SOURCE_KEY;
571
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800572 /* Sizes are 0 based */
573 src_w--;
574 src_h--;
575 crtc_w--;
576 crtc_h--;
577
Ville Syrjälä8553c182013-12-05 15:51:39 +0200578 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800579 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800580
Ville Syrjälä29490562016-01-20 18:02:50 +0200581 intel_add_fb_offsets(&x, &y, plane_state, 0);
582 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800583
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200584 /* HSW+ does this automagically in hardware */
585 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
586 rotation & DRM_ROTATE_180) {
587 x += src_w;
588 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530589 }
590
Ville Syrjälä29490562016-01-20 18:02:50 +0200591 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300592
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200593 if (key->flags) {
594 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
595 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
596 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
597 }
598
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200599 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
600 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
601
Damien Lespiau5a35e992012-10-26 18:20:12 +0100602 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
603 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100604 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100605 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200606 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Damien Lespiau5a35e992012-10-26 18:20:12 +0100607 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
608 else
609 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100610
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800611 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100612 if (intel_plane->can_scale)
613 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800614 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100615 I915_WRITE(SPRSURF(pipe),
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000616 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300617 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800618}
619
620static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200621ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800622{
623 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100624 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800625 struct intel_plane *intel_plane = to_intel_plane(plane);
626 int pipe = intel_plane->pipe;
627
Ville Syrjäläc5626572015-10-15 17:04:04 +0300628 I915_WRITE(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800629 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100630 if (intel_plane->can_scale)
631 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300632
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300633 I915_WRITE(SPRSURF(pipe), 0);
634 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800635}
636
637static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100638ilk_update_plane(struct drm_plane *plane,
639 const struct intel_crtc_state *crtc_state,
640 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800641{
642 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100643 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800644 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100645 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200646 int pipe = intel_plane->pipe;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100647 u32 dvscntr, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200648 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200649 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100650 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300651 int crtc_x = plane_state->base.dst.x1;
652 int crtc_y = plane_state->base.dst.y1;
653 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
654 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
655 uint32_t x = plane_state->base.src.x1 >> 16;
656 uint32_t y = plane_state->base.src.y1 >> 16;
657 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
658 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800659
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200660 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800661
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200662 switch (fb->format->format) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800663 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800664 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800665 break;
666 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800667 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800668 break;
669 case DRM_FORMAT_YUYV:
670 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800671 break;
672 case DRM_FORMAT_YVYU:
673 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800674 break;
675 case DRM_FORMAT_UYVY:
676 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800677 break;
678 case DRM_FORMAT_VYUY:
679 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800680 break;
681 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200682 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800683 }
684
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800685 /*
686 * Enable gamma to match primary/cursor plane behaviour.
687 * FIXME should be user controllable via propertiesa.
688 */
689 dvscntr |= DVS_GAMMA_ENABLE;
690
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200691 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800692 dvscntr |= DVS_TILED;
693
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200694 if (rotation & DRM_ROTATE_180)
695 dvscntr |= DVS_ROTATE_180;
696
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100697 if (IS_GEN6(dev_priv))
Chris Wilsond1686ae2012-04-10 11:41:49 +0100698 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800699
Ville Syrjälä78587de2017-03-09 17:44:32 +0200700 if (key->flags & I915_SET_COLORKEY_DESTINATION)
701 dvscntr |= DVS_DEST_KEY;
702 else if (key->flags & I915_SET_COLORKEY_SOURCE)
703 dvscntr |= DVS_SOURCE_KEY;
704
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800705 /* Sizes are 0 based */
706 src_w--;
707 src_h--;
708 crtc_w--;
709 crtc_h--;
710
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100711 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200712 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800713 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
714
Ville Syrjälä29490562016-01-20 18:02:50 +0200715 intel_add_fb_offsets(&x, &y, plane_state, 0);
716 dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100717
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200718 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530719 x += src_w;
720 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530721 }
722
Ville Syrjälä29490562016-01-20 18:02:50 +0200723 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300724
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200725 if (key->flags) {
726 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
727 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
728 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
729 }
730
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200731 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
732 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
733
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200734 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Damien Lespiau5a35e992012-10-26 18:20:12 +0100735 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
736 else
737 I915_WRITE(DVSLINOFF(pipe), linear_offset);
738
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800739 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
740 I915_WRITE(DVSSCALE(pipe), dvsscale);
741 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100742 I915_WRITE(DVSSURF(pipe),
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000743 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300744 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800745}
746
747static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200748ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800749{
750 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100751 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800752 struct intel_plane *intel_plane = to_intel_plane(plane);
753 int pipe = intel_plane->pipe;
754
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200755 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800756 /* Disable the scaler */
757 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200758
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100759 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300760 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800761}
762
Jesse Barnes8ea30862012-01-03 08:05:39 -0800763static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300764intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200765 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300766 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800767{
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100768 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200769 struct drm_crtc *crtc = state->base.crtc;
770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800771 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800772 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300773 int crtc_x, crtc_y;
774 unsigned int crtc_w, crtc_h;
775 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300776 struct drm_rect *src = &state->base.src;
777 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300778 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300779 int hscale, vscale;
780 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700781 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200782 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800783
Rob Clark1638d302016-11-05 11:08:08 -0400784 *src = drm_plane_state_src(&state->base);
785 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300786
Matt Ropercf4c7c12014-12-04 10:27:42 -0800787 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300788 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200789 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800790 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700791
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800792 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300793 if (intel_plane->pipe != intel_crtc->pipe) {
794 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800795 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300796 }
797
798 /* FIXME check all gen limits */
799 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
800 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
801 return -EINVAL;
802 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800803
Chandra Konduru225c2282015-05-18 16:18:44 -0700804 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100805 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700806 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200807 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700808 can_scale = 1;
809 min_scale = 1;
810 max_scale = skl_max_scale(intel_crtc, crtc_state);
811 } else {
812 can_scale = 0;
813 min_scale = DRM_PLANE_HELPER_NO_SCALING;
814 max_scale = DRM_PLANE_HELPER_NO_SCALING;
815 }
816 } else {
817 can_scale = intel_plane->can_scale;
818 max_scale = intel_plane->max_downscale << 16;
819 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
820 }
821
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300822 /*
823 * FIXME the following code does a bunch of fuzzy adjustments to the
824 * coordinates and sizes. We probably need some way to decide whether
825 * more strict checking should be done instead.
826 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300827 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800828 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530829
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300830 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300831 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300832
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300833 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300834 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800835
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300836 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800837
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300838 crtc_x = dst->x1;
839 crtc_y = dst->y1;
840 crtc_w = drm_rect_width(dst);
841 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100842
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300843 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300844 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300845 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300846 if (hscale < 0) {
847 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200848 drm_rect_debug_print("src: ", src, true);
849 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300850
851 return hscale;
852 }
853
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300854 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300855 if (vscale < 0) {
856 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200857 drm_rect_debug_print("src: ", src, true);
858 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300859
860 return vscale;
861 }
862
Ville Syrjälä17316932013-04-24 18:52:38 +0300863 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300864 drm_rect_adjust_size(src,
865 drm_rect_width(dst) * hscale - drm_rect_width(src),
866 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300867
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300868 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800869 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530870
Ville Syrjälä17316932013-04-24 18:52:38 +0300871 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800872 WARN_ON(src->x1 < (int) state->base.src_x ||
873 src->y1 < (int) state->base.src_y ||
874 src->x2 > (int) state->base.src_x + state->base.src_w ||
875 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300876
877 /*
878 * Hardware doesn't handle subpixel coordinates.
879 * Adjust to (macro)pixel boundary, but be careful not to
880 * increase the source viewport size, because that could
881 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300882 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300883 src_x = src->x1 >> 16;
884 src_w = drm_rect_width(src) >> 16;
885 src_y = src->y1 >> 16;
886 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300887
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200888 if (format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300889 src_x &= ~1;
890 src_w &= ~1;
891
892 /*
893 * Must keep src and dst the
894 * same if we can't scale.
895 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700896 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300897 crtc_w &= ~1;
898
899 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300900 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300901 }
902 }
903
904 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300905 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300906 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200907 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +0300908
Chandra Konduru225c2282015-05-18 16:18:44 -0700909 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300910
911 /* FIXME interlacing min height is 6 */
912
913 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300914 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300915
916 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300917 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300918
Ville Syrjäläac484962016-01-20 21:05:26 +0200919 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300920
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100921 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -0700922 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300923 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
924 return -EINVAL;
925 }
926 }
927
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300928 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700929 src->x1 = src_x << 16;
930 src->x2 = (src_x + src_w) << 16;
931 src->y1 = src_y << 16;
932 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300933 }
934
935 dst->x1 = crtc_x;
936 dst->x2 = crtc_x + crtc_w;
937 dst->y1 = crtc_y;
938 dst->y2 = crtc_y + crtc_h;
939
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100940 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200941 ret = skl_check_plane_surface(state);
942 if (ret)
943 return ret;
944 }
945
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300946 return 0;
947}
948
Jesse Barnes8ea30862012-01-03 08:05:39 -0800949int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
950 struct drm_file *file_priv)
951{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100952 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800953 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800954 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200955 struct drm_plane_state *plane_state;
956 struct drm_atomic_state *state;
957 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800958 int ret = 0;
959
Jesse Barnes8ea30862012-01-03 08:05:39 -0800960 /* Make sure we don't try to enable both src & dest simultaneously */
961 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
962 return -EINVAL;
963
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100964 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200965 set->flags & I915_SET_COLORKEY_DESTINATION)
966 return -EINVAL;
967
Rob Clark7707e652014-07-17 23:30:04 -0400968 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200969 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
970 return -ENOENT;
971
972 drm_modeset_acquire_init(&ctx, 0);
973
974 state = drm_atomic_state_alloc(plane->dev);
975 if (!state) {
976 ret = -ENOMEM;
977 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800978 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200979 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800980
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200981 while (1) {
982 plane_state = drm_atomic_get_plane_state(state, plane);
983 ret = PTR_ERR_OR_ZERO(plane_state);
984 if (!ret) {
985 to_intel_plane_state(plane_state)->ckey = *set;
986 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700987 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200988
989 if (ret != -EDEADLK)
990 break;
991
992 drm_atomic_state_clear(state);
993 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -0700994 }
995
Chris Wilson08536952016-10-14 13:18:18 +0100996 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200997out:
998 drm_modeset_drop_locks(&ctx);
999 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001000 return ret;
1001}
1002
Damien Lespiaudada2d52015-05-12 16:13:22 +01001003static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001004 DRM_FORMAT_XRGB8888,
1005 DRM_FORMAT_YUYV,
1006 DRM_FORMAT_YVYU,
1007 DRM_FORMAT_UYVY,
1008 DRM_FORMAT_VYUY,
1009};
1010
Damien Lespiaudada2d52015-05-12 16:13:22 +01001011static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001012 DRM_FORMAT_XBGR8888,
1013 DRM_FORMAT_XRGB8888,
1014 DRM_FORMAT_YUYV,
1015 DRM_FORMAT_YVYU,
1016 DRM_FORMAT_UYVY,
1017 DRM_FORMAT_VYUY,
1018};
1019
Damien Lespiaudada2d52015-05-12 16:13:22 +01001020static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001021 DRM_FORMAT_RGB565,
1022 DRM_FORMAT_ABGR8888,
1023 DRM_FORMAT_ARGB8888,
1024 DRM_FORMAT_XBGR8888,
1025 DRM_FORMAT_XRGB8888,
1026 DRM_FORMAT_XBGR2101010,
1027 DRM_FORMAT_ABGR2101010,
1028 DRM_FORMAT_YUYV,
1029 DRM_FORMAT_YVYU,
1030 DRM_FORMAT_UYVY,
1031 DRM_FORMAT_VYUY,
1032};
1033
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001034static uint32_t skl_plane_formats[] = {
1035 DRM_FORMAT_RGB565,
1036 DRM_FORMAT_ABGR8888,
1037 DRM_FORMAT_ARGB8888,
1038 DRM_FORMAT_XBGR8888,
1039 DRM_FORMAT_XRGB8888,
1040 DRM_FORMAT_YUYV,
1041 DRM_FORMAT_YVYU,
1042 DRM_FORMAT_UYVY,
1043 DRM_FORMAT_VYUY,
1044};
1045
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001046struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001047intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1048 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001049{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001050 struct intel_plane *intel_plane = NULL;
1051 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001052 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001053 const uint32_t *plane_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001054 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001055 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001056 int ret;
1057
Daniel Vetterb14c5672013-09-19 12:18:32 +02001058 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001059 if (!intel_plane) {
1060 ret = -ENOMEM;
1061 goto fail;
1062 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001063
Matt Roper8e7d6882015-01-21 16:35:41 -08001064 state = intel_create_plane_state(&intel_plane->base);
1065 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001066 ret = -ENOMEM;
1067 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001068 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001069 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001070
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001071 if (INTEL_GEN(dev_priv) >= 9) {
1072 intel_plane->can_scale = true;
1073 state->scaler_id = -1;
1074
1075 intel_plane->update_plane = skl_update_plane;
1076 intel_plane->disable_plane = skl_disable_plane;
1077
1078 plane_formats = skl_plane_formats;
1079 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1080 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1081 intel_plane->can_scale = false;
1082 intel_plane->max_downscale = 1;
1083
1084 intel_plane->update_plane = vlv_update_plane;
1085 intel_plane->disable_plane = vlv_disable_plane;
1086
1087 plane_formats = vlv_plane_formats;
1088 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1089 } else if (INTEL_GEN(dev_priv) >= 7) {
1090 if (IS_IVYBRIDGE(dev_priv)) {
1091 intel_plane->can_scale = true;
1092 intel_plane->max_downscale = 2;
1093 } else {
1094 intel_plane->can_scale = false;
1095 intel_plane->max_downscale = 1;
1096 }
1097
1098 intel_plane->update_plane = ivb_update_plane;
1099 intel_plane->disable_plane = ivb_disable_plane;
1100
1101 plane_formats = snb_plane_formats;
1102 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1103 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001104 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001105 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001106
Chris Wilsond1686ae2012-04-10 11:41:49 +01001107 intel_plane->update_plane = ilk_update_plane;
1108 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001109
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001110 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001111 plane_formats = snb_plane_formats;
1112 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1113 } else {
1114 plane_formats = ilk_plane_formats;
1115 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1116 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001117 }
1118
Dave Airlie5481e272016-10-25 16:36:13 +10001119 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001120 supported_rotations =
1121 DRM_ROTATE_0 | DRM_ROTATE_90 |
1122 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001123 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1124 supported_rotations =
1125 DRM_ROTATE_0 | DRM_ROTATE_180 |
1126 DRM_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001127 } else {
1128 supported_rotations =
1129 DRM_ROTATE_0 | DRM_ROTATE_180;
1130 }
1131
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001132 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001133 intel_plane->plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001134 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301135 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001136 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001137
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001138 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001139
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001140 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001141 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1142 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001143 plane_formats, num_plane_formats,
1144 DRM_PLANE_TYPE_OVERLAY,
1145 "plane %d%c", plane + 2, pipe_name(pipe));
1146 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001147 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1148 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001149 plane_formats, num_plane_formats,
1150 DRM_PLANE_TYPE_OVERLAY,
1151 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001152 if (ret)
1153 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001154
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001155 drm_plane_create_rotation_property(&intel_plane->base,
1156 DRM_ROTATE_0,
1157 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301158
Matt Roperea2c67b2014-12-23 10:41:52 -08001159 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1160
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001161 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001162
1163fail:
1164 kfree(state);
1165 kfree(intel_plane);
1166
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001167 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001168}