blob: 3a2d4a5a171467b2bca7ec293e80b696ebba5f6d [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
David Henningsson25adc132015-08-19 10:48:58 +020040#include <sound/hdaudio.h>
41#include <sound/hda_i915.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020042#include "hda_codec.h"
43#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020044#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020045
Takashi Iwai0ebaa242011-01-11 18:11:04 +010046static bool static_hdmi_pcm;
47module_param(static_hdmi_pcm, bool, 0644);
48MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
49
Takashi Iwai7639a062015-03-03 10:07:24 +010050#define is_haswell(codec) ((codec)->core.vendor_id == 0x80862807)
51#define is_broadwell(codec) ((codec)->core.vendor_id == 0x80862808)
52#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
Libin Yang432ac1a2014-12-16 13:17:34 +080053#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
54 || is_skylake(codec))
Mengdong Lin75dcbe42014-01-08 15:55:32 -050055
Takashi Iwai7639a062015-03-03 10:07:24 +010056#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
57#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
Libin Yangca2e7222014-08-19 16:20:12 +080058#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
Mengdong Linfb87fa32013-09-04 16:36:57 -040059
Stephen Warren384a48d2011-06-01 11:14:21 -060060struct hdmi_spec_per_cvt {
61 hda_nid_t cvt_nid;
62 int assigned;
63 unsigned int channels_min;
64 unsigned int channels_max;
65 u32 rates;
66 u64 formats;
67 unsigned int maxbps;
68};
69
Takashi Iwai4eea3092013-02-07 18:18:19 +010070/* max. connections to a widget */
71#define HDA_MAX_CONNECTIONS 32
72
Stephen Warren384a48d2011-06-01 11:14:21 -060073struct hdmi_spec_per_pin {
74 hda_nid_t pin_nid;
75 int num_mux_nids;
76 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Mengdong Lin2df67422014-03-20 13:01:06 +080077 int mux_idx;
Anssi Hannula1df5a062013-10-05 02:25:40 +030078 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080079
80 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060081 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020082 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080083 struct delayed_work work;
David Henningsson92c69e72013-02-19 16:11:26 +010084 struct snd_kcontrol *eld_ctl;
Wu Fengguangc6e84532011-11-18 16:59:32 -060085 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020086 bool setup; /* the stream has been set up by prepare callback */
87 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020088 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020089 bool chmap_set; /* channel-map override by ALSA API? */
90 unsigned char chmap[8]; /* ALSA API channel-map */
Jie Yangcd6a6502015-05-27 19:45:45 +080091#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +020092 struct snd_info_entry *proc_entry;
93#endif
Stephen Warren384a48d2011-06-01 11:14:21 -060094};
95
Anssi Hannula307229d2013-10-24 21:10:34 +030096struct cea_channel_speaker_allocation;
97
98/* operations used by generic code that can be overridden by patches */
99struct hdmi_ops {
100 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
101 unsigned char *buf, int *eld_size);
102
103 /* get and set channel assigned to each HDMI ASP (audio sample packet) slot */
104 int (*pin_get_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
105 int asp_slot);
106 int (*pin_set_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
107 int asp_slot, int channel);
108
109 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
110 int ca, int active_channels, int conn_type);
111
112 /* enable/disable HBR (HD passthrough) */
113 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
114
115 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
116 hda_nid_t pin_nid, u32 stream_tag, int format);
117
118 /* Helpers for producing the channel map TLVs. These can be overridden
119 * for devices that have non-standard mapping requirements. */
120 int (*chmap_cea_alloc_validate_get_type)(struct cea_channel_speaker_allocation *cap,
121 int channels);
122 void (*cea_alloc_to_tlv_chmap)(struct cea_channel_speaker_allocation *cap,
123 unsigned int *chmap, int channels);
124
125 /* check that the user-given chmap is supported */
126 int (*chmap_validate)(int ca, int channels, unsigned char *chmap);
127};
128
Wu Fengguang079d88c2010-03-08 10:44:23 +0800129struct hdmi_spec {
130 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100131 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
132 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600133
Wu Fengguang079d88c2010-03-08 10:44:23 +0800134 int num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100135 struct snd_array pins; /* struct hdmi_spec_per_pin */
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100136 struct hda_pcm *pcm_rec[16];
Takashi Iwaid45e6882012-07-31 11:36:00 +0200137 unsigned int channels_max; /* max over all cvts */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800138
David Henningsson4bd038f2013-02-19 16:11:25 +0100139 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300140 struct hdmi_ops ops;
Stephen Warren75fae112014-01-30 11:52:16 -0700141
142 bool dyn_pin_out;
143
Wu Fengguang079d88c2010-03-08 10:44:23 +0800144 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300145 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800146 */
147 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200148 struct hda_pcm_stream pcm_playback;
David Henningsson25adc132015-08-19 10:48:58 +0200149
150 /* i915/powerwell (Haswell+/Valleyview+) specific */
151 struct i915_audio_component_audio_ops i915_audio_ops;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800152};
153
154
155struct hdmi_audio_infoframe {
156 u8 type; /* 0x84 */
157 u8 ver; /* 0x01 */
158 u8 len; /* 0x0a */
159
Wu Fengguang53d7d692010-09-21 14:25:49 +0800160 u8 checksum;
161
Wu Fengguang079d88c2010-03-08 10:44:23 +0800162 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
163 u8 SS01_SF24;
164 u8 CXT04;
165 u8 CA;
166 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800167};
168
169struct dp_audio_infoframe {
170 u8 type; /* 0x84 */
171 u8 len; /* 0x1b */
172 u8 ver; /* 0x11 << 2 */
173
174 u8 CC02_CT47; /* match with HDMI infoframe from this on */
175 u8 SS01_SF24;
176 u8 CXT04;
177 u8 CA;
178 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800179};
180
Takashi Iwai2b203dbb2011-02-11 12:17:30 +0100181union audio_infoframe {
182 struct hdmi_audio_infoframe hdmi;
183 struct dp_audio_infoframe dp;
184 u8 bytes[0];
185};
186
Wu Fengguang079d88c2010-03-08 10:44:23 +0800187/*
188 * CEA speaker placement:
189 *
190 * FLH FCH FRH
191 * FLW FL FLC FC FRC FR FRW
192 *
193 * LFE
194 * TC
195 *
196 * RL RLC RC RRC RR
197 *
198 * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
199 * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
200 */
201enum cea_speaker_placement {
202 FL = (1 << 0), /* Front Left */
203 FC = (1 << 1), /* Front Center */
204 FR = (1 << 2), /* Front Right */
205 FLC = (1 << 3), /* Front Left Center */
206 FRC = (1 << 4), /* Front Right Center */
207 RL = (1 << 5), /* Rear Left */
208 RC = (1 << 6), /* Rear Center */
209 RR = (1 << 7), /* Rear Right */
210 RLC = (1 << 8), /* Rear Left Center */
211 RRC = (1 << 9), /* Rear Right Center */
212 LFE = (1 << 10), /* Low Frequency Effect */
213 FLW = (1 << 11), /* Front Left Wide */
214 FRW = (1 << 12), /* Front Right Wide */
215 FLH = (1 << 13), /* Front Left High */
216 FCH = (1 << 14), /* Front Center High */
217 FRH = (1 << 15), /* Front Right High */
218 TC = (1 << 16), /* Top Center */
219};
220
221/*
222 * ELD SA bits in the CEA Speaker Allocation data block
223 */
224static int eld_speaker_allocation_bits[] = {
225 [0] = FL | FR,
226 [1] = LFE,
227 [2] = FC,
228 [3] = RL | RR,
229 [4] = RC,
230 [5] = FLC | FRC,
231 [6] = RLC | RRC,
232 /* the following are not defined in ELD yet */
233 [7] = FLW | FRW,
234 [8] = FLH | FRH,
235 [9] = TC,
236 [10] = FCH,
237};
238
239struct cea_channel_speaker_allocation {
240 int ca_index;
241 int speakers[8];
242
243 /* derived values, just for convenience */
244 int channels;
245 int spk_mask;
246};
247
248/*
249 * ALSA sequence is:
250 *
251 * surround40 surround41 surround50 surround51 surround71
252 * ch0 front left = = = =
253 * ch1 front right = = = =
254 * ch2 rear left = = = =
255 * ch3 rear right = = = =
256 * ch4 LFE center center center
257 * ch5 LFE LFE
258 * ch6 side left
259 * ch7 side right
260 *
261 * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
262 */
263static int hdmi_channel_mapping[0x32][8] = {
264 /* stereo */
265 [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
266 /* 2.1 */
267 [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
268 /* Dolby Surround */
269 [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
270 /* surround40 */
271 [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
272 /* 4ch */
273 [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
274 /* surround41 */
Jerry Zhou9396d312010-09-21 14:44:51 +0800275 [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
Wu Fengguang079d88c2010-03-08 10:44:23 +0800276 /* surround50 */
277 [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
278 /* surround51 */
279 [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
280 /* 7.1 */
281 [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
282};
283
284/*
285 * This is an ordered list!
286 *
287 * The preceding ones have better chances to be selected by
Wu Fengguang53d7d692010-09-21 14:25:49 +0800288 * hdmi_channel_allocation().
Wu Fengguang079d88c2010-03-08 10:44:23 +0800289 */
290static struct cea_channel_speaker_allocation channel_allocations[] = {
291/* channel: 7 6 5 4 3 2 1 0 */
292{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
293 /* 2.1 */
294{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
295 /* Dolby Surround */
296{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
297 /* surround40 */
298{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
299 /* surround41 */
300{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
301 /* surround50 */
302{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
303 /* surround51 */
304{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
305 /* 6.1 */
306{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
307 /* surround71 */
308{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
309
310{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
311{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
312{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
313{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
314{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
315{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
316{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
317{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
318{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
319{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
320{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
321{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
322{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
323{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
324{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
325{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
326{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
327{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
328{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
329{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
330{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
331{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
332{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
333{ .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
334{ .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
335{ .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
336{ .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
337{ .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
338{ .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
339{ .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
340{ .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
341{ .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
342{ .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
343{ .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
344{ .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
345{ .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
346{ .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
347{ .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
348{ .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
349{ .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
350{ .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
351};
352
353
354/*
355 * HDMI routines
356 */
357
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100358#define get_pin(spec, idx) \
359 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
360#define get_cvt(spec, idx) \
361 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100362#define get_pcm_rec(spec, idx) ((spec)->pcm_rec[idx])
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100363
Takashi Iwai4e76a882014-02-25 12:21:03 +0100364static int pin_nid_to_pin_index(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800365{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100366 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600367 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800368
Stephen Warren384a48d2011-06-01 11:14:21 -0600369 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100370 if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600371 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800372
Takashi Iwai4e76a882014-02-25 12:21:03 +0100373 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -0600374 return -EINVAL;
375}
376
Takashi Iwai4e76a882014-02-25 12:21:03 +0100377static int hinfo_to_pin_index(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600378 struct hda_pcm_stream *hinfo)
379{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100380 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600381 int pin_idx;
382
383 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100384 if (get_pcm_rec(spec, pin_idx)->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600385 return pin_idx;
386
Takashi Iwai4e76a882014-02-25 12:21:03 +0100387 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -0600388 return -EINVAL;
389}
390
Takashi Iwai4e76a882014-02-25 12:21:03 +0100391static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600392{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100393 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600394 int cvt_idx;
395
396 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100397 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600398 return cvt_idx;
399
Takashi Iwai4e76a882014-02-25 12:21:03 +0100400 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800401 return -EINVAL;
402}
403
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500404static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
405 struct snd_ctl_elem_info *uinfo)
406{
407 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100408 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200409 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100410 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500411 int pin_idx;
412
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500413 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
414
415 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200416 per_pin = get_pin(spec, pin_idx);
417 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100418
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200419 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100420 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200421 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500422
423 return 0;
424}
425
426static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
427 struct snd_ctl_elem_value *ucontrol)
428{
429 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100430 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200431 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100432 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500433 int pin_idx;
434
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500435 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200436 per_pin = get_pin(spec, pin_idx);
437 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500438
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200439 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100440 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data)) {
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200441 mutex_unlock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100442 snd_BUG();
443 return -EINVAL;
444 }
445
446 memset(ucontrol->value.bytes.data, 0,
447 ARRAY_SIZE(ucontrol->value.bytes.data));
448 if (eld->eld_valid)
449 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
450 eld->eld_size);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200451 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500452
453 return 0;
454}
455
456static struct snd_kcontrol_new eld_bytes_ctl = {
457 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
458 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
459 .name = "ELD",
460 .info = hdmi_eld_ctl_info,
461 .get = hdmi_eld_ctl_get,
462};
463
464static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
465 int device)
466{
467 struct snd_kcontrol *kctl;
468 struct hdmi_spec *spec = codec->spec;
469 int err;
470
471 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
472 if (!kctl)
473 return -ENOMEM;
474 kctl->private_value = pin_idx;
475 kctl->id.device = device;
476
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100477 err = snd_hda_ctl_add(codec, get_pin(spec, pin_idx)->pin_nid, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500478 if (err < 0)
479 return err;
480
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100481 get_pin(spec, pin_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500482 return 0;
483}
484
Wu Fengguang079d88c2010-03-08 10:44:23 +0800485#ifdef BE_PARANOID
486static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
487 int *packet_index, int *byte_index)
488{
489 int val;
490
491 val = snd_hda_codec_read(codec, pin_nid, 0,
492 AC_VERB_GET_HDMI_DIP_INDEX, 0);
493
494 *packet_index = val >> 5;
495 *byte_index = val & 0x1f;
496}
497#endif
498
499static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
500 int packet_index, int byte_index)
501{
502 int val;
503
504 val = (packet_index << 5) | (byte_index & 0x1f);
505
506 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
507}
508
509static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
510 unsigned char val)
511{
512 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
513}
514
Stephen Warren384a48d2011-06-01 11:14:21 -0600515static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800516{
Stephen Warren75fae112014-01-30 11:52:16 -0700517 struct hdmi_spec *spec = codec->spec;
518 int pin_out;
519
Wu Fengguang079d88c2010-03-08 10:44:23 +0800520 /* Unmute */
521 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
522 snd_hda_codec_write(codec, pin_nid, 0,
523 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren75fae112014-01-30 11:52:16 -0700524
525 if (spec->dyn_pin_out)
526 /* Disable pin out until stream is active */
527 pin_out = 0;
528 else
529 /* Enable pin out: some machines with GM965 gets broken output
530 * when the pin is disabled or changed while using with HDMI
531 */
532 pin_out = PIN_OUT;
533
Wu Fengguang079d88c2010-03-08 10:44:23 +0800534 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren75fae112014-01-30 11:52:16 -0700535 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800536}
537
Stephen Warren384a48d2011-06-01 11:14:21 -0600538static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800539{
Stephen Warren384a48d2011-06-01 11:14:21 -0600540 return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800541 AC_VERB_GET_CVT_CHAN_COUNT, 0);
542}
543
544static void hdmi_set_channel_count(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600545 hda_nid_t cvt_nid, int chs)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800546{
Stephen Warren384a48d2011-06-01 11:14:21 -0600547 if (chs != hdmi_get_channel_count(codec, cvt_nid))
548 snd_hda_codec_write(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800549 AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
550}
551
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200552/*
553 * ELD proc files
554 */
555
Jie Yangcd6a6502015-05-27 19:45:45 +0800556#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200557static void print_eld_info(struct snd_info_entry *entry,
558 struct snd_info_buffer *buffer)
559{
560 struct hdmi_spec_per_pin *per_pin = entry->private_data;
561
562 mutex_lock(&per_pin->lock);
563 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
564 mutex_unlock(&per_pin->lock);
565}
566
567static void write_eld_info(struct snd_info_entry *entry,
568 struct snd_info_buffer *buffer)
569{
570 struct hdmi_spec_per_pin *per_pin = entry->private_data;
571
572 mutex_lock(&per_pin->lock);
573 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
574 mutex_unlock(&per_pin->lock);
575}
576
577static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
578{
579 char name[32];
580 struct hda_codec *codec = per_pin->codec;
581 struct snd_info_entry *entry;
582 int err;
583
584 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
Takashi Iwai6efdd852015-02-27 16:09:22 +0100585 err = snd_card_proc_new(codec->card, name, &entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200586 if (err < 0)
587 return err;
588
589 snd_info_set_text_ops(entry, per_pin, print_eld_info);
590 entry->c.text.write = write_eld_info;
591 entry->mode |= S_IWUSR;
592 per_pin->proc_entry = entry;
593
594 return 0;
595}
596
597static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
598{
Markus Elfring1947a112015-06-28 11:15:28 +0200599 if (!per_pin->codec->bus->shutdown) {
Takashi Iwaic560a672015-04-22 18:26:38 +0200600 snd_info_free_entry(per_pin->proc_entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200601 per_pin->proc_entry = NULL;
602 }
603}
604#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200605static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
606 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200607{
608 return 0;
609}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200610static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200611{
612}
613#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800614
615/*
616 * Channel mapping routines
617 */
618
619/*
620 * Compute derived values in channel_allocations[].
621 */
622static void init_channel_allocations(void)
623{
624 int i, j;
625 struct cea_channel_speaker_allocation *p;
626
627 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
628 p = channel_allocations + i;
629 p->channels = 0;
630 p->spk_mask = 0;
631 for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
632 if (p->speakers[j]) {
633 p->channels++;
634 p->spk_mask |= p->speakers[j];
635 }
636 }
637}
638
Wang Xingchao72357c72012-09-06 10:02:36 +0800639static int get_channel_allocation_order(int ca)
640{
641 int i;
642
643 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
644 if (channel_allocations[i].ca_index == ca)
645 break;
646 }
647 return i;
648}
649
Wu Fengguang079d88c2010-03-08 10:44:23 +0800650/*
651 * The transformation takes two steps:
652 *
653 * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
654 * spk_mask => (channel_allocations[]) => ai->CA
655 *
656 * TODO: it could select the wrong CA from multiple candidates.
657*/
Takashi Iwai79514d42014-06-06 18:04:34 +0200658static int hdmi_channel_allocation(struct hda_codec *codec,
659 struct hdmi_eld *eld, int channels)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800660{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800661 int i;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800662 int ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800663 int spk_mask = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800664 char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
665
666 /*
667 * CA defaults to 0 for basic stereo audio
668 */
669 if (channels <= 2)
670 return 0;
671
Wu Fengguang079d88c2010-03-08 10:44:23 +0800672 /*
673 * expand ELD's speaker allocation mask
674 *
675 * ELD tells the speaker mask in a compact(paired) form,
676 * expand ELD's notions to match the ones used by Audio InfoFrame.
677 */
678 for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
David Henningsson1613d6b2013-02-19 16:11:24 +0100679 if (eld->info.spk_alloc & (1 << i))
Wu Fengguang079d88c2010-03-08 10:44:23 +0800680 spk_mask |= eld_speaker_allocation_bits[i];
681 }
682
683 /* search for the first working match in the CA table */
684 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
685 if (channels == channel_allocations[i].channels &&
686 (spk_mask & channel_allocations[i].spk_mask) ==
687 channel_allocations[i].spk_mask) {
Wu Fengguang53d7d692010-09-21 14:25:49 +0800688 ca = channel_allocations[i].ca_index;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800689 break;
690 }
691 }
692
Anssi Hannula18e39182013-09-01 14:36:47 +0300693 if (!ca) {
694 /* if there was no match, select the regular ALSA channel
695 * allocation with the matching number of channels */
696 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
697 if (channels == channel_allocations[i].channels) {
698 ca = channel_allocations[i].ca_index;
699 break;
700 }
701 }
702 }
703
David Henningsson1613d6b2013-02-19 16:11:24 +0100704 snd_print_channel_allocation(eld->info.spk_alloc, buf, sizeof(buf));
Takashi Iwai79514d42014-06-06 18:04:34 +0200705 codec_dbg(codec, "HDMI: select CA 0x%x for %d-channel allocation: %s\n",
Wu Fengguang53d7d692010-09-21 14:25:49 +0800706 ca, channels, buf);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800707
Wu Fengguang53d7d692010-09-21 14:25:49 +0800708 return ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800709}
710
711static void hdmi_debug_channel_mapping(struct hda_codec *codec,
712 hda_nid_t pin_nid)
713{
714#ifdef CONFIG_SND_DEBUG_VERBOSE
Anssi Hannula307229d2013-10-24 21:10:34 +0300715 struct hdmi_spec *spec = codec->spec;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800716 int i;
Anssi Hannula307229d2013-10-24 21:10:34 +0300717 int channel;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800718
719 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300720 channel = spec->ops.pin_get_slot_channel(codec, pin_nid, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100721 codec_dbg(codec, "HDMI: ASP channel %d => slot %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300722 channel, i);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800723 }
724#endif
725}
726
Takashi Iwaid45e6882012-07-31 11:36:00 +0200727static void hdmi_std_setup_channel_mapping(struct hda_codec *codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800728 hda_nid_t pin_nid,
Wang Xingchao433968d2012-09-06 10:02:37 +0800729 bool non_pcm,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800730 int ca)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800731{
Anssi Hannula307229d2013-10-24 21:10:34 +0300732 struct hdmi_spec *spec = codec->spec;
Anssi Hannula90f28002013-10-05 02:25:39 +0300733 struct cea_channel_speaker_allocation *ch_alloc;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800734 int i;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800735 int err;
Wang Xingchao72357c72012-09-06 10:02:36 +0800736 int order;
Wang Xingchao433968d2012-09-06 10:02:37 +0800737 int non_pcm_mapping[8];
Wu Fengguang079d88c2010-03-08 10:44:23 +0800738
Wang Xingchao72357c72012-09-06 10:02:36 +0800739 order = get_channel_allocation_order(ca);
Anssi Hannula90f28002013-10-05 02:25:39 +0300740 ch_alloc = &channel_allocations[order];
Wang Xingchao433968d2012-09-06 10:02:37 +0800741
Wu Fengguang079d88c2010-03-08 10:44:23 +0800742 if (hdmi_channel_mapping[ca][1] == 0) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300743 int hdmi_slot = 0;
744 /* fill actual channel mappings in ALSA channel (i) order */
745 for (i = 0; i < ch_alloc->channels; i++) {
746 while (!ch_alloc->speakers[7 - hdmi_slot] && !WARN_ON(hdmi_slot >= 8))
747 hdmi_slot++; /* skip zero slots */
748
749 hdmi_channel_mapping[ca][i] = (i << 4) | hdmi_slot++;
750 }
751 /* fill the rest of the slots with ALSA channel 0xf */
752 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++)
753 if (!ch_alloc->speakers[7 - hdmi_slot])
754 hdmi_channel_mapping[ca][i++] = (0xf << 4) | hdmi_slot;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800755 }
756
Wang Xingchao433968d2012-09-06 10:02:37 +0800757 if (non_pcm) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300758 for (i = 0; i < ch_alloc->channels; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300759 non_pcm_mapping[i] = (i << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800760 for (; i < 8; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300761 non_pcm_mapping[i] = (0xf << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800762 }
763
Wu Fengguang079d88c2010-03-08 10:44:23 +0800764 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300765 int slotsetup = non_pcm ? non_pcm_mapping[i] : hdmi_channel_mapping[ca][i];
766 int hdmi_slot = slotsetup & 0x0f;
767 int channel = (slotsetup & 0xf0) >> 4;
768 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot, channel);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800769 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100770 codec_dbg(codec, "HDMI: channel mapping failed\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +0800771 break;
772 }
773 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800774}
775
Takashi Iwaid45e6882012-07-31 11:36:00 +0200776struct channel_map_table {
777 unsigned char map; /* ALSA API channel map position */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200778 int spk_mask; /* speaker position bit mask */
779};
780
781static struct channel_map_table map_tables[] = {
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300782 { SNDRV_CHMAP_FL, FL },
783 { SNDRV_CHMAP_FR, FR },
784 { SNDRV_CHMAP_RL, RL },
785 { SNDRV_CHMAP_RR, RR },
786 { SNDRV_CHMAP_LFE, LFE },
787 { SNDRV_CHMAP_FC, FC },
788 { SNDRV_CHMAP_RLC, RLC },
789 { SNDRV_CHMAP_RRC, RRC },
790 { SNDRV_CHMAP_RC, RC },
791 { SNDRV_CHMAP_FLC, FLC },
792 { SNDRV_CHMAP_FRC, FRC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200793 { SNDRV_CHMAP_TFL, FLH },
794 { SNDRV_CHMAP_TFR, FRH },
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300795 { SNDRV_CHMAP_FLW, FLW },
796 { SNDRV_CHMAP_FRW, FRW },
797 { SNDRV_CHMAP_TC, TC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200798 { SNDRV_CHMAP_TFC, FCH },
Takashi Iwaid45e6882012-07-31 11:36:00 +0200799 {} /* terminator */
800};
801
802/* from ALSA API channel position to speaker bit mask */
803static int to_spk_mask(unsigned char c)
804{
805 struct channel_map_table *t = map_tables;
806 for (; t->map; t++) {
807 if (t->map == c)
808 return t->spk_mask;
809 }
810 return 0;
811}
812
813/* from ALSA API channel position to CEA slot */
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300814static int to_cea_slot(int ordered_ca, unsigned char pos)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200815{
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300816 int mask = to_spk_mask(pos);
817 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200818
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300819 if (mask) {
820 for (i = 0; i < 8; i++) {
821 if (channel_allocations[ordered_ca].speakers[7 - i] == mask)
822 return i;
823 }
Takashi Iwaid45e6882012-07-31 11:36:00 +0200824 }
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300825
826 return -1;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200827}
828
829/* from speaker bit mask to ALSA API channel position */
830static int spk_to_chmap(int spk)
831{
832 struct channel_map_table *t = map_tables;
833 for (; t->map; t++) {
834 if (t->spk_mask == spk)
835 return t->map;
836 }
837 return 0;
838}
839
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300840/* from CEA slot to ALSA API channel position */
841static int from_cea_slot(int ordered_ca, unsigned char slot)
842{
843 int mask = channel_allocations[ordered_ca].speakers[7 - slot];
844
845 return spk_to_chmap(mask);
846}
847
Takashi Iwaid45e6882012-07-31 11:36:00 +0200848/* get the CA index corresponding to the given ALSA API channel map */
849static int hdmi_manual_channel_allocation(int chs, unsigned char *map)
850{
851 int i, spks = 0, spk_mask = 0;
852
853 for (i = 0; i < chs; i++) {
854 int mask = to_spk_mask(map[i]);
855 if (mask) {
856 spk_mask |= mask;
857 spks++;
858 }
859 }
860
861 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
862 if ((chs == channel_allocations[i].channels ||
863 spks == channel_allocations[i].channels) &&
864 (spk_mask & channel_allocations[i].spk_mask) ==
865 channel_allocations[i].spk_mask)
866 return channel_allocations[i].ca_index;
867 }
868 return -1;
869}
870
871/* set up the channel slots for the given ALSA API channel map */
872static int hdmi_manual_setup_channel_mapping(struct hda_codec *codec,
873 hda_nid_t pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300874 int chs, unsigned char *map,
875 int ca)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200876{
Anssi Hannula307229d2013-10-24 21:10:34 +0300877 struct hdmi_spec *spec = codec->spec;
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300878 int ordered_ca = get_channel_allocation_order(ca);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300879 int alsa_pos, hdmi_slot;
880 int assignments[8] = {[0 ... 7] = 0xf};
881
882 for (alsa_pos = 0; alsa_pos < chs; alsa_pos++) {
883
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300884 hdmi_slot = to_cea_slot(ordered_ca, map[alsa_pos]);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300885
886 if (hdmi_slot < 0)
887 continue; /* unassigned channel */
888
889 assignments[hdmi_slot] = alsa_pos;
890 }
891
892 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300893 int err;
Anssi Hannula11f7c522013-10-05 02:25:41 +0300894
Anssi Hannula307229d2013-10-24 21:10:34 +0300895 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot,
896 assignments[hdmi_slot]);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200897 if (err)
898 return -EINVAL;
899 }
900 return 0;
901}
902
903/* store ALSA API channel map from the current default map */
904static void hdmi_setup_fake_chmap(unsigned char *map, int ca)
905{
906 int i;
Anssi Hannula56cac412013-10-05 02:25:38 +0300907 int ordered_ca = get_channel_allocation_order(ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200908 for (i = 0; i < 8; i++) {
Anssi Hannula56cac412013-10-05 02:25:38 +0300909 if (i < channel_allocations[ordered_ca].channels)
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300910 map[i] = from_cea_slot(ordered_ca, hdmi_channel_mapping[ca][i] & 0x0f);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200911 else
912 map[i] = 0;
913 }
914}
915
916static void hdmi_setup_channel_mapping(struct hda_codec *codec,
917 hda_nid_t pin_nid, bool non_pcm, int ca,
Anssi Hannula20608732013-02-03 17:55:45 +0200918 int channels, unsigned char *map,
919 bool chmap_set)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200920{
Anssi Hannula20608732013-02-03 17:55:45 +0200921 if (!non_pcm && chmap_set) {
Takashi Iwaid45e6882012-07-31 11:36:00 +0200922 hdmi_manual_setup_channel_mapping(codec, pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300923 channels, map, ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200924 } else {
925 hdmi_std_setup_channel_mapping(codec, pin_nid, non_pcm, ca);
926 hdmi_setup_fake_chmap(map, ca);
927 }
Anssi Hannula980b2492013-10-05 02:25:44 +0300928
929 hdmi_debug_channel_mapping(codec, pin_nid);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200930}
Wu Fengguang079d88c2010-03-08 10:44:23 +0800931
Anssi Hannula307229d2013-10-24 21:10:34 +0300932static int hdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
933 int asp_slot, int channel)
934{
935 return snd_hda_codec_write(codec, pin_nid, 0,
936 AC_VERB_SET_HDMI_CHAN_SLOT,
937 (channel << 4) | asp_slot);
938}
939
940static int hdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
941 int asp_slot)
942{
943 return (snd_hda_codec_read(codec, pin_nid, 0,
944 AC_VERB_GET_HDMI_CHAN_SLOT,
945 asp_slot) & 0xf0) >> 4;
946}
947
Wu Fengguang079d88c2010-03-08 10:44:23 +0800948/*
949 * Audio InfoFrame routines
950 */
951
952/*
953 * Enable Audio InfoFrame Transmission
954 */
955static void hdmi_start_infoframe_trans(struct hda_codec *codec,
956 hda_nid_t pin_nid)
957{
958 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
959 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
960 AC_DIPXMIT_BEST);
961}
962
963/*
964 * Disable Audio InfoFrame Transmission
965 */
966static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
967 hda_nid_t pin_nid)
968{
969 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
970 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
971 AC_DIPXMIT_DISABLE);
972}
973
974static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
975{
976#ifdef CONFIG_SND_DEBUG_VERBOSE
977 int i;
978 int size;
979
980 size = snd_hdmi_get_eld_size(codec, pin_nid);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100981 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800982
983 for (i = 0; i < 8; i++) {
984 size = snd_hda_codec_read(codec, pin_nid, 0,
985 AC_VERB_GET_HDMI_DIP_SIZE, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100986 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800987 }
988#endif
989}
990
991static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
992{
993#ifdef BE_PARANOID
994 int i, j;
995 int size;
996 int pi, bi;
997 for (i = 0; i < 8; i++) {
998 size = snd_hda_codec_read(codec, pin_nid, 0,
999 AC_VERB_GET_HDMI_DIP_SIZE, i);
1000 if (size == 0)
1001 continue;
1002
1003 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
1004 for (j = 1; j < 1000; j++) {
1005 hdmi_write_dip_byte(codec, pin_nid, 0x0);
1006 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
1007 if (pi != i)
Takashi Iwai4e76a882014-02-25 12:21:03 +01001008 codec_dbg(codec, "dip index %d: %d != %d\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001009 bi, pi, i);
1010 if (bi == 0) /* byte index wrapped around */
1011 break;
1012 }
Takashi Iwai4e76a882014-02-25 12:21:03 +01001013 codec_dbg(codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001014 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
1015 i, size, j);
1016 }
1017#endif
1018}
1019
Wu Fengguang53d7d692010-09-21 14:25:49 +08001020static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001021{
Wu Fengguang53d7d692010-09-21 14:25:49 +08001022 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001023 u8 sum = 0;
1024 int i;
1025
Wu Fengguang53d7d692010-09-21 14:25:49 +08001026 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001027
Wu Fengguang53d7d692010-09-21 14:25:49 +08001028 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001029 sum += bytes[i];
1030
Wu Fengguang53d7d692010-09-21 14:25:49 +08001031 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001032}
1033
1034static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
1035 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001036 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001037{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001038 int i;
1039
1040 hdmi_debug_dip_size(codec, pin_nid);
1041 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
1042
Wu Fengguang079d88c2010-03-08 10:44:23 +08001043 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001044 for (i = 0; i < size; i++)
1045 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001046}
1047
1048static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001049 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001050{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001051 u8 val;
1052 int i;
1053
1054 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
1055 != AC_DIPXMIT_BEST)
1056 return false;
1057
1058 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001059 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +08001060 val = snd_hda_codec_read(codec, pin_nid, 0,
1061 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001062 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +08001063 return false;
1064 }
1065
1066 return true;
1067}
1068
Anssi Hannula307229d2013-10-24 21:10:34 +03001069static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
1070 hda_nid_t pin_nid,
1071 int ca, int active_channels,
1072 int conn_type)
1073{
1074 union audio_infoframe ai;
1075
Mengdong Lincaaf5ef2014-03-11 17:12:52 -04001076 memset(&ai, 0, sizeof(ai));
Anssi Hannula307229d2013-10-24 21:10:34 +03001077 if (conn_type == 0) { /* HDMI */
1078 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
1079
1080 hdmi_ai->type = 0x84;
1081 hdmi_ai->ver = 0x01;
1082 hdmi_ai->len = 0x0a;
1083 hdmi_ai->CC02_CT47 = active_channels - 1;
1084 hdmi_ai->CA = ca;
1085 hdmi_checksum_audio_infoframe(hdmi_ai);
1086 } else if (conn_type == 1) { /* DisplayPort */
1087 struct dp_audio_infoframe *dp_ai = &ai.dp;
1088
1089 dp_ai->type = 0x84;
1090 dp_ai->len = 0x1b;
1091 dp_ai->ver = 0x11 << 2;
1092 dp_ai->CC02_CT47 = active_channels - 1;
1093 dp_ai->CA = ca;
1094 } else {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001095 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001096 pin_nid);
1097 return;
1098 }
1099
1100 /*
1101 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
1102 * sizeof(*dp_ai) to avoid partial match/update problems when
1103 * the user switches between HDMI/DP monitors.
1104 */
1105 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
1106 sizeof(ai))) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001107 codec_dbg(codec,
1108 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001109 pin_nid,
1110 active_channels, ca);
1111 hdmi_stop_infoframe_trans(codec, pin_nid);
1112 hdmi_fill_audio_infoframe(codec, pin_nid,
1113 ai.bytes, sizeof(ai));
1114 hdmi_start_infoframe_trans(codec, pin_nid);
1115 }
1116}
1117
Takashi Iwaib0540872013-09-02 12:33:02 +02001118static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
1119 struct hdmi_spec_per_pin *per_pin,
1120 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001121{
Anssi Hannula307229d2013-10-24 21:10:34 +03001122 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001123 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +02001124 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001125 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -06001126 struct hdmi_eld *eld;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001127 int ca, ordered_ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001128
Takashi Iwaib0540872013-09-02 12:33:02 +02001129 if (!channels)
1130 return;
1131
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001132 if (is_haswell_plus(codec))
Mengdong Lin58f7d282013-09-04 16:37:12 -04001133 snd_hda_codec_write(codec, pin_nid, 0,
1134 AC_VERB_SET_AMP_GAIN_MUTE,
1135 AMP_OUT_UNMUTE);
1136
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001137 eld = &per_pin->sink_eld;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001138
Takashi Iwaid45e6882012-07-31 11:36:00 +02001139 if (!non_pcm && per_pin->chmap_set)
1140 ca = hdmi_manual_channel_allocation(channels, per_pin->chmap);
1141 else
Takashi Iwai79514d42014-06-06 18:04:34 +02001142 ca = hdmi_channel_allocation(codec, eld, channels);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001143 if (ca < 0)
1144 ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001145
Anssi Hannula1df5a062013-10-05 02:25:40 +03001146 ordered_ca = get_channel_allocation_order(ca);
1147 active_channels = channel_allocations[ordered_ca].channels;
1148
1149 hdmi_set_channel_count(codec, per_pin->cvt_nid, active_channels);
1150
Stephen Warren384a48d2011-06-01 11:14:21 -06001151 /*
Anssi Hannula39edac72013-10-07 19:24:52 +03001152 * always configure channel mapping, it may have been changed by the
1153 * user in the meantime
1154 */
1155 hdmi_setup_channel_mapping(codec, pin_nid, non_pcm, ca,
1156 channels, per_pin->chmap,
1157 per_pin->chmap_set);
1158
Anssi Hannula307229d2013-10-24 21:10:34 +03001159 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
1160 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +08001161
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001162 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001163}
1164
Wu Fengguang079d88c2010-03-08 10:44:23 +08001165/*
1166 * Unsolicited events
1167 */
1168
Takashi Iwaiefe47102013-11-07 13:38:23 +01001169static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +02001170
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001171static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001172{
1173 struct hdmi_spec *spec = codec->spec;
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001174 int pin_idx = pin_nid_to_pin_index(codec, nid);
1175
David Henningsson20ce9022013-12-04 10:19:41 +08001176 if (pin_idx < 0)
1177 return;
David Henningsson20ce9022013-12-04 10:19:41 +08001178 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
1179 snd_hda_jack_report_sync(codec);
1180}
1181
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001182static void jack_callback(struct hda_codec *codec,
1183 struct hda_jack_callback *jack)
1184{
1185 check_presence_and_report(codec, jack->tbl->nid);
1186}
1187
David Henningsson20ce9022013-12-04 10:19:41 +08001188static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
1189{
Takashi Iwai3a938972011-10-28 01:16:55 +02001190 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001191 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001192 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001193
1194 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
1195 if (!jack)
1196 return;
Takashi Iwai3a938972011-10-28 01:16:55 +02001197 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001198
Takashi Iwai4e76a882014-02-25 12:21:03 +01001199 codec_dbg(codec,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001200 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
David Henningsson20ce9022013-12-04 10:19:41 +08001201 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +08001202 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +08001203
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001204 check_presence_and_report(codec, jack->nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001205}
1206
1207static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
1208{
1209 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1210 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1211 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
1212 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
1213
Takashi Iwai4e76a882014-02-25 12:21:03 +01001214 codec_info(codec,
Takashi Iwaie9ea8e82012-06-21 11:41:05 +02001215 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001216 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001217 tag,
1218 subtag,
1219 cp_state,
1220 cp_ready);
1221
1222 /* TODO */
1223 if (cp_state)
1224 ;
1225 if (cp_ready)
1226 ;
1227}
1228
1229
1230static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
1231{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001232 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1233 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1234
Takashi Iwai3a938972011-10-28 01:16:55 +02001235 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001236 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001237 return;
1238 }
1239
1240 if (subtag == 0)
1241 hdmi_intrinsic_event(codec, res);
1242 else
1243 hdmi_non_intrinsic_event(codec, res);
1244}
1245
Mengdong Lin58f7d282013-09-04 16:37:12 -04001246static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +08001247 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +02001248{
Mengdong Lin58f7d282013-09-04 16:37:12 -04001249 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +02001250
Wang Xingchao53b434f2013-06-18 10:41:53 +08001251 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
1252 * thus pins could only choose converter 0 for use. Make sure the
1253 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001254 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +08001255 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
1256
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001257 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +02001258 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
1259 AC_PWRST_D0);
1260 msleep(40);
1261 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
1262 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001263 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
David Henningsson83f26ad2013-04-10 12:26:07 +02001264 }
David Henningsson83f26ad2013-04-10 12:26:07 +02001265}
1266
Wu Fengguang079d88c2010-03-08 10:44:23 +08001267/*
1268 * Callbacks
1269 */
1270
Takashi Iwai92f10b32010-08-03 14:21:00 +02001271/* HBR should be Non-PCM, 8 channels */
1272#define is_hbr_format(format) \
1273 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
1274
Anssi Hannula307229d2013-10-24 21:10:34 +03001275static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
1276 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001277{
Anssi Hannula307229d2013-10-24 21:10:34 +03001278 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +02001279
Stephen Warren384a48d2011-06-01 11:14:21 -06001280 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
1281 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001282 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1283
Anssi Hannula13122e62013-11-10 20:56:10 +02001284 if (pinctl < 0)
1285 return hbr ? -EINVAL : 0;
1286
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001287 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +03001288 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001289 new_pinctl |= AC_PINCTL_EPT_HBR;
1290 else
1291 new_pinctl |= AC_PINCTL_EPT_NATIVE;
1292
Takashi Iwai4e76a882014-02-25 12:21:03 +01001293 codec_dbg(codec,
1294 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001295 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001296 pinctl == new_pinctl ? "" : "new-",
1297 new_pinctl);
1298
1299 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -06001300 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001301 AC_VERB_SET_PIN_WIDGET_CONTROL,
1302 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +03001303 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001304 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03001305
1306 return 0;
1307}
1308
1309static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
1310 hda_nid_t pin_nid, u32 stream_tag, int format)
1311{
1312 struct hdmi_spec *spec = codec->spec;
1313 int err;
1314
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001315 if (is_haswell_plus(codec))
Anssi Hannula307229d2013-10-24 21:10:34 +03001316 haswell_verify_D0(codec, cvt_nid, pin_nid);
1317
1318 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
1319
1320 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001321 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
Anssi Hannula307229d2013-10-24 21:10:34 +03001322 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001323 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001324
Stephen Warren384a48d2011-06-01 11:14:21 -06001325 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001326 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001327}
1328
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001329static int hdmi_choose_cvt(struct hda_codec *codec,
1330 int pin_idx, int *cvt_id, int *mux_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001331{
1332 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001333 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -06001334 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001335 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001336
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001337 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001338
Stephen Warren384a48d2011-06-01 11:14:21 -06001339 /* Dynamically assign converter to stream */
1340 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001341 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001342
1343 /* Must not already be assigned */
1344 if (per_cvt->assigned)
1345 continue;
1346 /* Must be in pin's mux's list of converters */
1347 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1348 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
1349 break;
1350 /* Not in mux list */
1351 if (mux_idx == per_pin->num_mux_nids)
1352 continue;
1353 break;
1354 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001355
Stephen Warren384a48d2011-06-01 11:14:21 -06001356 /* No free converters */
1357 if (cvt_idx == spec->num_cvts)
1358 return -ENODEV;
1359
Mengdong Lin2df67422014-03-20 13:01:06 +08001360 per_pin->mux_idx = mux_idx;
1361
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001362 if (cvt_id)
1363 *cvt_id = cvt_idx;
1364 if (mux_id)
1365 *mux_id = mux_idx;
1366
1367 return 0;
1368}
1369
Mengdong Lin2df67422014-03-20 13:01:06 +08001370/* Assure the pin select the right convetor */
1371static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
1372 struct hdmi_spec_per_pin *per_pin)
1373{
1374 hda_nid_t pin_nid = per_pin->pin_nid;
1375 int mux_idx, curr;
1376
1377 mux_idx = per_pin->mux_idx;
1378 curr = snd_hda_codec_read(codec, pin_nid, 0,
1379 AC_VERB_GET_CONNECT_SEL, 0);
1380 if (curr != mux_idx)
1381 snd_hda_codec_write_cache(codec, pin_nid, 0,
1382 AC_VERB_SET_CONNECT_SEL,
1383 mux_idx);
1384}
1385
Mengdong Lin300016b2013-11-04 01:13:13 -05001386/* Intel HDMI workaround to fix audio routing issue:
1387 * For some Intel display codecs, pins share the same connection list.
1388 * So a conveter can be selected by multiple pins and playback on any of these
1389 * pins will generate sound on the external display, because audio flows from
1390 * the same converter to the display pipeline. Also muting one pin may make
1391 * other pins have no sound output.
1392 * So this function assures that an assigned converter for a pin is not selected
1393 * by any other pins.
1394 */
1395static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001396 hda_nid_t pin_nid, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001397{
1398 struct hdmi_spec *spec = codec->spec;
Takashi Iwai7639a062015-03-03 10:07:24 +01001399 hda_nid_t nid;
Mengdong Linf82d7d12013-09-21 20:34:45 -04001400 int cvt_idx, curr;
1401 struct hdmi_spec_per_cvt *per_cvt;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001402
Mengdong Linf82d7d12013-09-21 20:34:45 -04001403 /* configure all pins, including "no physical connection" ones */
Takashi Iwai7639a062015-03-03 10:07:24 +01001404 for_each_hda_codec_node(nid, codec) {
Mengdong Linf82d7d12013-09-21 20:34:45 -04001405 unsigned int wid_caps = get_wcaps(codec, nid);
1406 unsigned int wid_type = get_wcaps_type(wid_caps);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001407
Mengdong Linf82d7d12013-09-21 20:34:45 -04001408 if (wid_type != AC_WID_PIN)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001409 continue;
1410
Mengdong Linf82d7d12013-09-21 20:34:45 -04001411 if (nid == pin_nid)
1412 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001413
Mengdong Linf82d7d12013-09-21 20:34:45 -04001414 curr = snd_hda_codec_read(codec, nid, 0,
1415 AC_VERB_GET_CONNECT_SEL, 0);
1416 if (curr != mux_idx)
1417 continue;
1418
1419 /* choose an unassigned converter. The conveters in the
1420 * connection list are in the same order as in the codec.
1421 */
1422 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1423 per_cvt = get_cvt(spec, cvt_idx);
1424 if (!per_cvt->assigned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001425 codec_dbg(codec,
1426 "choose cvt %d for pin nid %d\n",
Mengdong Linf82d7d12013-09-21 20:34:45 -04001427 cvt_idx, nid);
1428 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001429 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001430 cvt_idx);
1431 break;
1432 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001433 }
1434 }
1435}
1436
1437/*
1438 * HDA PCM callbacks
1439 */
1440static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1441 struct hda_codec *codec,
1442 struct snd_pcm_substream *substream)
1443{
1444 struct hdmi_spec *spec = codec->spec;
1445 struct snd_pcm_runtime *runtime = substream->runtime;
1446 int pin_idx, cvt_idx, mux_idx = 0;
1447 struct hdmi_spec_per_pin *per_pin;
1448 struct hdmi_eld *eld;
1449 struct hdmi_spec_per_cvt *per_cvt = NULL;
1450 int err;
1451
1452 /* Validate hinfo */
Takashi Iwai4e76a882014-02-25 12:21:03 +01001453 pin_idx = hinfo_to_pin_index(codec, hinfo);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001454 if (snd_BUG_ON(pin_idx < 0))
1455 return -EINVAL;
1456 per_pin = get_pin(spec, pin_idx);
1457 eld = &per_pin->sink_eld;
1458
1459 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
1460 if (err < 0)
1461 return err;
1462
1463 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001464 /* Claim converter */
1465 per_cvt->assigned = 1;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001466 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001467 hinfo->nid = per_cvt->cvt_nid;
1468
Takashi Iwaibddee962013-06-18 16:14:22 +02001469 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001470 AC_VERB_SET_CONNECT_SEL,
1471 mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001472
1473 /* configure unused pins to choose other converters */
Libin Yangca2e7222014-08-19 16:20:12 +08001474 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
Mengdong Lin300016b2013-11-04 01:13:13 -05001475 intel_not_share_assigned_cvt(codec, per_pin->pin_nid, mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001476
Stephen Warren384a48d2011-06-01 11:14:21 -06001477 snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001478
Stephen Warren2def8172011-06-01 11:14:20 -06001479 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001480 hinfo->channels_min = per_cvt->channels_min;
1481 hinfo->channels_max = per_cvt->channels_max;
1482 hinfo->rates = per_cvt->rates;
1483 hinfo->formats = per_cvt->formats;
1484 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001485
Stephen Warren384a48d2011-06-01 11:14:21 -06001486 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001487 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001488 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001489 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001490 !hinfo->rates || !hinfo->formats) {
1491 per_cvt->assigned = 0;
1492 hinfo->nid = 0;
1493 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001494 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001495 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001496 }
Stephen Warren2def8172011-06-01 11:14:20 -06001497
1498 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001499 runtime->hw.channels_min = hinfo->channels_min;
1500 runtime->hw.channels_max = hinfo->channels_max;
1501 runtime->hw.formats = hinfo->formats;
1502 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001503
1504 snd_pcm_hw_constraint_step(substream->runtime, 0,
1505 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001506 return 0;
1507}
1508
1509/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001510 * HDA/HDMI auto parsing
1511 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001512static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001513{
1514 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001515 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001516 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001517
1518 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001519 codec_warn(codec,
1520 "HDMI: pin %d wcaps %#x does not support connection list\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001521 pin_nid, get_wcaps(codec, pin_nid));
1522 return -EINVAL;
1523 }
1524
Stephen Warren384a48d2011-06-01 11:14:21 -06001525 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1526 per_pin->mux_nids,
1527 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001528
1529 return 0;
1530}
1531
Takashi Iwaiefe47102013-11-07 13:38:23 +01001532static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001533{
David Henningsson464837a2013-11-07 13:38:25 +01001534 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001535 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001536 struct hdmi_spec *spec = codec->spec;
1537 struct hdmi_eld *eld = &spec->temp_eld;
1538 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001539 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001540 /*
1541 * Always execute a GetPinSense verb here, even when called from
1542 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1543 * response's PD bit is not the real PD value, but indicates that
1544 * the real PD value changed. An older version of the HD-audio
1545 * specification worked this way. Hence, we just ignore the data in
1546 * the unsolicited response to avoid custom WARs.
1547 */
David Henningssonda4a7a32013-12-18 10:46:04 +01001548 int present;
David Henningsson4bd038f2013-02-19 16:11:25 +01001549 bool update_eld = false;
1550 bool eld_changed = false;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001551 bool ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001552
Takashi Iwai664c7152015-04-08 11:43:14 +02001553 snd_hda_power_up_pm(codec);
David Henningssonda4a7a32013-12-18 10:46:04 +01001554 present = snd_hda_pin_sense(codec, pin_nid);
1555
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001556 mutex_lock(&per_pin->lock);
David Henningsson4bd038f2013-02-19 16:11:25 +01001557 pin_eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1558 if (pin_eld->monitor_present)
1559 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1560 else
1561 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001562
Takashi Iwai4e76a882014-02-25 12:21:03 +01001563 codec_dbg(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001564 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Mengdong Lin10250912013-03-28 05:21:28 -04001565 codec->addr, pin_nid, pin_eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001566
David Henningsson4bd038f2013-02-19 16:11:25 +01001567 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001568 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001569 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001570 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001571 else {
1572 memset(&eld->info, 0, sizeof(struct parsed_hdmi_eld));
Takashi Iwai79514d42014-06-06 18:04:34 +02001573 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001574 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001575 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001576 }
1577
David Henningsson4bd038f2013-02-19 16:11:25 +01001578 if (eld->eld_valid) {
Takashi Iwai79514d42014-06-06 18:04:34 +02001579 snd_hdmi_show_eld(codec, &eld->info);
David Henningsson4bd038f2013-02-19 16:11:25 +01001580 update_eld = true;
David Henningsson1613d6b2013-02-19 16:11:24 +01001581 }
Wu Fengguangc6e84532011-11-18 16:59:32 -06001582 else if (repoll) {
Takashi Iwai2f35c632015-02-27 22:43:26 +01001583 schedule_delayed_work(&per_pin->work,
1584 msecs_to_jiffies(300));
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001585 goto unlock;
Wu Fengguang744626d2011-11-16 16:29:47 +08001586 }
1587 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001588
Anssi Hannula6acce402014-10-19 19:25:19 +03001589 if (pin_eld->eld_valid != eld->eld_valid)
David Henningsson92c69e72013-02-19 16:11:26 +01001590 eld_changed = true;
Anssi Hannula6acce402014-10-19 19:25:19 +03001591
1592 if (pin_eld->eld_valid && !eld->eld_valid)
1593 update_eld = true;
1594
David Henningsson4bd038f2013-02-19 16:11:25 +01001595 if (update_eld) {
Takashi Iwaib0540872013-09-02 12:33:02 +02001596 bool old_eld_valid = pin_eld->eld_valid;
David Henningsson4bd038f2013-02-19 16:11:25 +01001597 pin_eld->eld_valid = eld->eld_valid;
Anssi Hannula6acce402014-10-19 19:25:19 +03001598 if (pin_eld->eld_size != eld->eld_size ||
David Henningsson92c69e72013-02-19 16:11:26 +01001599 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
Anssi Hannula6acce402014-10-19 19:25:19 +03001600 eld->eld_size) != 0) {
David Henningsson4bd038f2013-02-19 16:11:25 +01001601 memcpy(pin_eld->eld_buffer, eld->eld_buffer,
1602 eld->eld_size);
Anssi Hannula6acce402014-10-19 19:25:19 +03001603 eld_changed = true;
1604 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001605 pin_eld->eld_size = eld->eld_size;
1606 pin_eld->info = eld->info;
Takashi Iwaib0540872013-09-02 12:33:02 +02001607
Anssi Hannula73420172013-10-25 01:45:18 +03001608 /*
1609 * Re-setup pin and infoframe. This is needed e.g. when
1610 * - sink is first plugged-in (infoframe is not set up if !monitor_present)
1611 * - transcoder can change during stream playback on Haswell
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001612 * and this can make HW reset converter selection on a pin.
Takashi Iwaib0540872013-09-02 12:33:02 +02001613 */
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001614 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
Libin Yangca2e7222014-08-19 16:20:12 +08001615 if (is_haswell_plus(codec) ||
1616 is_valleyview_plus(codec)) {
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001617 intel_verify_pin_cvt_connect(codec, per_pin);
1618 intel_not_share_assigned_cvt(codec, pin_nid,
1619 per_pin->mux_idx);
1620 }
1621
Takashi Iwaib0540872013-09-02 12:33:02 +02001622 hdmi_setup_audio_infoframe(codec, per_pin,
1623 per_pin->non_pcm);
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001624 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001625 }
David Henningsson92c69e72013-02-19 16:11:26 +01001626
1627 if (eld_changed)
Takashi Iwai6efdd852015-02-27 16:09:22 +01001628 snd_ctl_notify(codec->card,
David Henningsson92c69e72013-02-19 16:11:26 +01001629 SNDRV_CTL_EVENT_MASK_VALUE | SNDRV_CTL_EVENT_MASK_INFO,
1630 &per_pin->eld_ctl->id);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001631 unlock:
Takashi Iwaiaff747eb2013-11-07 16:39:37 +01001632 ret = !repoll || !pin_eld->monitor_present || pin_eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001633
1634 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1635 if (jack)
1636 jack->block_report = !ret;
1637
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001638 mutex_unlock(&per_pin->lock);
Takashi Iwai664c7152015-04-08 11:43:14 +02001639 snd_hda_power_down_pm(codec);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001640 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001641}
1642
Wu Fengguang744626d2011-11-16 16:29:47 +08001643static void hdmi_repoll_eld(struct work_struct *work)
1644{
1645 struct hdmi_spec_per_pin *per_pin =
1646 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1647
Wu Fengguangc6e84532011-11-18 16:59:32 -06001648 if (per_pin->repoll_count++ > 6)
1649 per_pin->repoll_count = 0;
1650
Takashi Iwaiefe47102013-11-07 13:38:23 +01001651 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1652 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001653}
1654
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001655static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1656 hda_nid_t nid);
1657
Wu Fengguang079d88c2010-03-08 10:44:23 +08001658static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1659{
1660 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001661 unsigned int caps, config;
1662 int pin_idx;
1663 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001664 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001665
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001666 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001667 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1668 return 0;
1669
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001670 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001671 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1672 return 0;
1673
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001674 if (is_haswell_plus(codec))
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001675 intel_haswell_fixup_connect_list(codec, pin_nid);
1676
Stephen Warren384a48d2011-06-01 11:14:21 -06001677 pin_idx = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001678 per_pin = snd_array_new(&spec->pins);
1679 if (!per_pin)
1680 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001681
1682 per_pin->pin_nid = pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001683 per_pin->non_pcm = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001684
Stephen Warren384a48d2011-06-01 11:14:21 -06001685 err = hdmi_read_pin_conn(codec, pin_idx);
1686 if (err < 0)
1687 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001688
Wu Fengguang079d88c2010-03-08 10:44:23 +08001689 spec->num_pins++;
1690
Stephen Warren384a48d2011-06-01 11:14:21 -06001691 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001692}
1693
Stephen Warren384a48d2011-06-01 11:14:21 -06001694static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001695{
1696 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001697 struct hdmi_spec_per_cvt *per_cvt;
1698 unsigned int chans;
1699 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001700
Stephen Warren384a48d2011-06-01 11:14:21 -06001701 chans = get_wcaps(codec, cvt_nid);
1702 chans = get_wcaps_channels(chans);
1703
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001704 per_cvt = snd_array_new(&spec->cvts);
1705 if (!per_cvt)
1706 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001707
1708 per_cvt->cvt_nid = cvt_nid;
1709 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001710 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001711 per_cvt->channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001712 if (chans > spec->channels_max)
1713 spec->channels_max = chans;
1714 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001715
1716 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1717 &per_cvt->rates,
1718 &per_cvt->formats,
1719 &per_cvt->maxbps);
1720 if (err < 0)
1721 return err;
1722
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001723 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1724 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1725 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001726
1727 return 0;
1728}
1729
1730static int hdmi_parse_codec(struct hda_codec *codec)
1731{
1732 hda_nid_t nid;
1733 int i, nodes;
1734
Takashi Iwai7639a062015-03-03 10:07:24 +01001735 nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001736 if (!nid || nodes < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001737 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +08001738 return -EINVAL;
1739 }
1740
1741 for (i = 0; i < nodes; i++, nid++) {
1742 unsigned int caps;
1743 unsigned int type;
1744
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001745 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001746 type = get_wcaps_type(caps);
1747
1748 if (!(caps & AC_WCAP_DIGITAL))
1749 continue;
1750
1751 switch (type) {
1752 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001753 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001754 break;
1755 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001756 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001757 break;
1758 }
1759 }
1760
Wu Fengguang079d88c2010-03-08 10:44:23 +08001761 return 0;
1762}
1763
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001764/*
1765 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001766static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1767{
1768 struct hda_spdif_out *spdif;
1769 bool non_pcm;
1770
1771 mutex_lock(&codec->spdif_mutex);
1772 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1773 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1774 mutex_unlock(&codec->spdif_mutex);
1775 return non_pcm;
1776}
1777
Libin Yangddd621f2015-09-02 14:11:40 +08001778/* There is a fixed mapping between audio pin node and display port
1779 * on current Intel platforms:
1780 * Pin Widget 5 - PORT B (port = 1 in i915 driver)
1781 * Pin Widget 6 - PORT C (port = 2 in i915 driver)
1782 * Pin Widget 7 - PORT D (port = 3 in i915 driver)
1783 */
1784static int intel_pin2port(hda_nid_t pin_nid)
1785{
1786 return pin_nid - 4;
1787}
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001788
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001789/*
1790 * HDMI callbacks
1791 */
1792
1793static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1794 struct hda_codec *codec,
1795 unsigned int stream_tag,
1796 unsigned int format,
1797 struct snd_pcm_substream *substream)
1798{
Stephen Warren384a48d2011-06-01 11:14:21 -06001799 hda_nid_t cvt_nid = hinfo->nid;
1800 struct hdmi_spec *spec = codec->spec;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001801 int pin_idx = hinfo_to_pin_index(codec, hinfo);
Takashi Iwaib0540872013-09-02 12:33:02 +02001802 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1803 hda_nid_t pin_nid = per_pin->pin_nid;
Libin Yangddd621f2015-09-02 14:11:40 +08001804 struct snd_pcm_runtime *runtime = substream->runtime;
1805 struct i915_audio_component *acomp = codec->bus->core.audio_component;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001806 bool non_pcm;
Stephen Warren75fae112014-01-30 11:52:16 -07001807 int pinctl;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001808
Libin Yangca2e7222014-08-19 16:20:12 +08001809 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
Mengdong Lin2df67422014-03-20 13:01:06 +08001810 /* Verify pin:cvt selections to avoid silent audio after S3.
1811 * After S3, the audio driver restores pin:cvt selections
1812 * but this can happen before gfx is ready and such selection
1813 * is overlooked by HW. Thus multiple pins can share a same
1814 * default convertor and mute control will affect each other,
1815 * which can cause a resumed audio playback become silent
1816 * after S3.
1817 */
1818 intel_verify_pin_cvt_connect(codec, per_pin);
1819 intel_not_share_assigned_cvt(codec, pin_nid, per_pin->mux_idx);
1820 }
1821
Libin Yangddd621f2015-09-02 14:11:40 +08001822 /* Call sync_audio_rate to set the N/CTS/M manually if necessary */
1823 /* Todo: add DP1.2 MST audio support later */
1824 if (acomp && acomp->ops && acomp->ops->sync_audio_rate)
1825 acomp->ops->sync_audio_rate(acomp->dev,
1826 intel_pin2port(pin_nid),
1827 runtime->rate);
1828
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001829 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001830 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001831 per_pin->channels = substream->runtime->channels;
1832 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001833
Takashi Iwaib0540872013-09-02 12:33:02 +02001834 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001835 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001836
Stephen Warren75fae112014-01-30 11:52:16 -07001837 if (spec->dyn_pin_out) {
1838 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1839 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1840 snd_hda_codec_write(codec, pin_nid, 0,
1841 AC_VERB_SET_PIN_WIDGET_CONTROL,
1842 pinctl | PIN_OUT);
1843 }
1844
Anssi Hannula307229d2013-10-24 21:10:34 +03001845 return spec->ops.setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001846}
1847
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001848static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1849 struct hda_codec *codec,
1850 struct snd_pcm_substream *substream)
1851{
1852 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1853 return 0;
1854}
1855
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001856static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1857 struct hda_codec *codec,
1858 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001859{
1860 struct hdmi_spec *spec = codec->spec;
1861 int cvt_idx, pin_idx;
1862 struct hdmi_spec_per_cvt *per_cvt;
1863 struct hdmi_spec_per_pin *per_pin;
Stephen Warren75fae112014-01-30 11:52:16 -07001864 int pinctl;
Stephen Warren384a48d2011-06-01 11:14:21 -06001865
Stephen Warren384a48d2011-06-01 11:14:21 -06001866 if (hinfo->nid) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001867 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001868 if (snd_BUG_ON(cvt_idx < 0))
1869 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001870 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001871
1872 snd_BUG_ON(!per_cvt->assigned);
1873 per_cvt->assigned = 0;
1874 hinfo->nid = 0;
1875
Takashi Iwai4e76a882014-02-25 12:21:03 +01001876 pin_idx = hinfo_to_pin_index(codec, hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -06001877 if (snd_BUG_ON(pin_idx < 0))
1878 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001879 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001880
Stephen Warren75fae112014-01-30 11:52:16 -07001881 if (spec->dyn_pin_out) {
1882 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1883 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1884 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1885 AC_VERB_SET_PIN_WIDGET_CONTROL,
1886 pinctl & ~PIN_OUT);
1887 }
1888
Stephen Warren384a48d2011-06-01 11:14:21 -06001889 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001890
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001891 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001892 per_pin->chmap_set = false;
1893 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001894
1895 per_pin->setup = false;
1896 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001897 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001898 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001899
Stephen Warren384a48d2011-06-01 11:14:21 -06001900 return 0;
1901}
1902
1903static const struct hda_pcm_ops generic_ops = {
1904 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001905 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001906 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001907 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001908};
1909
Takashi Iwaid45e6882012-07-31 11:36:00 +02001910/*
1911 * ALSA API channel-map control callbacks
1912 */
1913static int hdmi_chmap_ctl_info(struct snd_kcontrol *kcontrol,
1914 struct snd_ctl_elem_info *uinfo)
1915{
1916 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1917 struct hda_codec *codec = info->private_data;
1918 struct hdmi_spec *spec = codec->spec;
1919 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1920 uinfo->count = spec->channels_max;
1921 uinfo->value.integer.min = 0;
1922 uinfo->value.integer.max = SNDRV_CHMAP_LAST;
1923 return 0;
1924}
1925
Anssi Hannula307229d2013-10-24 21:10:34 +03001926static int hdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
1927 int channels)
1928{
1929 /* If the speaker allocation matches the channel count, it is OK.*/
1930 if (cap->channels != channels)
1931 return -1;
1932
1933 /* all channels are remappable freely */
1934 return SNDRV_CTL_TLVT_CHMAP_VAR;
1935}
1936
1937static void hdmi_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
1938 unsigned int *chmap, int channels)
1939{
1940 int count = 0;
1941 int c;
1942
1943 for (c = 7; c >= 0; c--) {
1944 int spk = cap->speakers[c];
1945 if (!spk)
1946 continue;
1947
1948 chmap[count++] = spk_to_chmap(spk);
1949 }
1950
1951 WARN_ON(count != channels);
1952}
1953
Takashi Iwaid45e6882012-07-31 11:36:00 +02001954static int hdmi_chmap_ctl_tlv(struct snd_kcontrol *kcontrol, int op_flag,
1955 unsigned int size, unsigned int __user *tlv)
1956{
1957 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1958 struct hda_codec *codec = info->private_data;
1959 struct hdmi_spec *spec = codec->spec;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001960 unsigned int __user *dst;
1961 int chs, count = 0;
1962
1963 if (size < 8)
1964 return -ENOMEM;
1965 if (put_user(SNDRV_CTL_TLVT_CONTAINER, tlv))
1966 return -EFAULT;
1967 size -= 8;
1968 dst = tlv + 2;
Takashi Iwai498dab32012-09-10 16:08:40 +02001969 for (chs = 2; chs <= spec->channels_max; chs++) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001970 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001971 struct cea_channel_speaker_allocation *cap;
1972 cap = channel_allocations;
1973 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++, cap++) {
1974 int chs_bytes = chs * 4;
Anssi Hannula307229d2013-10-24 21:10:34 +03001975 int type = spec->ops.chmap_cea_alloc_validate_get_type(cap, chs);
1976 unsigned int tlv_chmap[8];
1977
1978 if (type < 0)
Takashi Iwaid45e6882012-07-31 11:36:00 +02001979 continue;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001980 if (size < 8)
1981 return -ENOMEM;
Anssi Hannula307229d2013-10-24 21:10:34 +03001982 if (put_user(type, dst) ||
Takashi Iwaid45e6882012-07-31 11:36:00 +02001983 put_user(chs_bytes, dst + 1))
1984 return -EFAULT;
1985 dst += 2;
1986 size -= 8;
1987 count += 8;
1988 if (size < chs_bytes)
1989 return -ENOMEM;
1990 size -= chs_bytes;
1991 count += chs_bytes;
Anssi Hannula307229d2013-10-24 21:10:34 +03001992 spec->ops.cea_alloc_to_tlv_chmap(cap, tlv_chmap, chs);
1993 if (copy_to_user(dst, tlv_chmap, chs_bytes))
1994 return -EFAULT;
1995 dst += chs;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001996 }
1997 }
1998 if (put_user(count, tlv + 1))
1999 return -EFAULT;
2000 return 0;
2001}
2002
2003static int hdmi_chmap_ctl_get(struct snd_kcontrol *kcontrol,
2004 struct snd_ctl_elem_value *ucontrol)
2005{
2006 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
2007 struct hda_codec *codec = info->private_data;
2008 struct hdmi_spec *spec = codec->spec;
2009 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002010 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002011 int i;
2012
2013 for (i = 0; i < ARRAY_SIZE(per_pin->chmap); i++)
2014 ucontrol->value.integer.value[i] = per_pin->chmap[i];
2015 return 0;
2016}
2017
2018static int hdmi_chmap_ctl_put(struct snd_kcontrol *kcontrol,
2019 struct snd_ctl_elem_value *ucontrol)
2020{
2021 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
2022 struct hda_codec *codec = info->private_data;
2023 struct hdmi_spec *spec = codec->spec;
2024 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002025 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002026 unsigned int ctl_idx;
2027 struct snd_pcm_substream *substream;
2028 unsigned char chmap[8];
Anssi Hannula307229d2013-10-24 21:10:34 +03002029 int i, err, ca, prepared = 0;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002030
2031 ctl_idx = snd_ctl_get_ioffidx(kcontrol, &ucontrol->id);
2032 substream = snd_pcm_chmap_substream(info, ctl_idx);
2033 if (!substream || !substream->runtime)
Takashi Iwai6f54c362013-01-15 14:44:41 +01002034 return 0; /* just for avoiding error from alsactl restore */
Takashi Iwaid45e6882012-07-31 11:36:00 +02002035 switch (substream->runtime->status->state) {
2036 case SNDRV_PCM_STATE_OPEN:
2037 case SNDRV_PCM_STATE_SETUP:
2038 break;
2039 case SNDRV_PCM_STATE_PREPARED:
2040 prepared = 1;
2041 break;
2042 default:
2043 return -EBUSY;
2044 }
2045 memset(chmap, 0, sizeof(chmap));
2046 for (i = 0; i < ARRAY_SIZE(chmap); i++)
2047 chmap[i] = ucontrol->value.integer.value[i];
2048 if (!memcmp(chmap, per_pin->chmap, sizeof(chmap)))
2049 return 0;
2050 ca = hdmi_manual_channel_allocation(ARRAY_SIZE(chmap), chmap);
2051 if (ca < 0)
2052 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03002053 if (spec->ops.chmap_validate) {
2054 err = spec->ops.chmap_validate(ca, ARRAY_SIZE(chmap), chmap);
2055 if (err)
2056 return err;
2057 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002058 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002059 per_pin->chmap_set = true;
2060 memcpy(per_pin->chmap, chmap, sizeof(chmap));
2061 if (prepared)
Takashi Iwaib0540872013-09-02 12:33:02 +02002062 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002063 mutex_unlock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002064
2065 return 0;
2066}
2067
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002068static int generic_hdmi_build_pcms(struct hda_codec *codec)
2069{
2070 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002071 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002072
Stephen Warren384a48d2011-06-01 11:14:21 -06002073 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2074 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002075 struct hda_pcm_stream *pstr;
2076
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002077 info = snd_hda_codec_pcm_new(codec, "HDMI %d", pin_idx);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002078 if (!info)
2079 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002080 spec->pcm_rec[pin_idx] = info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002081 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002082 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06002083
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002084 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06002085 pstr->substreams = 1;
2086 pstr->ops = generic_ops;
2087 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002088 }
2089
2090 return 0;
2091}
2092
David Henningsson0b6c49b2011-08-23 16:56:03 +02002093static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
2094{
Takashi Iwai31ef2252011-12-01 17:41:36 +01002095 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02002096 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002097 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2098 int pcmdev = get_pcm_rec(spec, pin_idx)->device;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002099
Takashi Iwai31ef2252011-12-01 17:41:36 +01002100 if (pcmdev > 0)
2101 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
David Henningsson30efd8d2013-02-22 10:16:28 +01002102 if (!is_jack_detectable(codec, per_pin->pin_nid))
2103 strncat(hdmi_str, " Phantom",
2104 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002105
Jie Yang2ba2dfa2015-04-27 21:20:59 +08002106 return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002107}
2108
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002109static int generic_hdmi_build_controls(struct hda_codec *codec)
2110{
2111 struct hdmi_spec *spec = codec->spec;
2112 int err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002113 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002114
Stephen Warren384a48d2011-06-01 11:14:21 -06002115 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002116 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002117
2118 err = generic_hdmi_build_jack(codec, pin_idx);
2119 if (err < 0)
2120 return err;
2121
Takashi Iwaidcda5802012-10-12 17:24:51 +02002122 err = snd_hda_create_dig_out_ctls(codec,
2123 per_pin->pin_nid,
2124 per_pin->mux_nids[0],
2125 HDA_PCM_TYPE_HDMI);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002126 if (err < 0)
2127 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002128 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002129
2130 /* add control for ELD Bytes */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002131 err = hdmi_create_eld_ctl(codec, pin_idx,
2132 get_pcm_rec(spec, pin_idx)->device);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002133
2134 if (err < 0)
2135 return err;
Takashi Iwai31ef2252011-12-01 17:41:36 +01002136
Takashi Iwai82b1d732011-12-20 15:53:07 +01002137 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002138 }
2139
Takashi Iwaid45e6882012-07-31 11:36:00 +02002140 /* add channel maps */
2141 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002142 struct hda_pcm *pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002143 struct snd_pcm_chmap *chmap;
2144 struct snd_kcontrol *kctl;
2145 int i;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002146
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002147 pcm = spec->pcm_rec[pin_idx];
2148 if (!pcm || !pcm->pcm)
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002149 break;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002150 err = snd_pcm_add_chmap_ctls(pcm->pcm,
Takashi Iwaid45e6882012-07-31 11:36:00 +02002151 SNDRV_PCM_STREAM_PLAYBACK,
2152 NULL, 0, pin_idx, &chmap);
2153 if (err < 0)
2154 return err;
2155 /* override handlers */
2156 chmap->private_data = codec;
2157 kctl = chmap->kctl;
2158 for (i = 0; i < kctl->count; i++)
2159 kctl->vd[i].access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
2160 kctl->info = hdmi_chmap_ctl_info;
2161 kctl->get = hdmi_chmap_ctl_get;
2162 kctl->put = hdmi_chmap_ctl_put;
2163 kctl->tlv.c = hdmi_chmap_ctl_tlv;
2164 }
2165
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002166 return 0;
2167}
2168
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002169static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2170{
2171 struct hdmi_spec *spec = codec->spec;
2172 int pin_idx;
2173
2174 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002175 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002176
2177 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002178 mutex_init(&per_pin->lock);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002179 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002180 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002181 }
2182 return 0;
2183}
2184
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002185static int generic_hdmi_init(struct hda_codec *codec)
2186{
2187 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002188 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002189
Stephen Warren384a48d2011-06-01 11:14:21 -06002190 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002191 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002192 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06002193
2194 hdmi_init_pin(codec, pin_nid);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002195 snd_hda_jack_detect_enable_callback(codec, pin_nid,
David Henningsson20ce9022013-12-04 10:19:41 +08002196 codec->jackpoll_interval > 0 ? jack_callback : NULL);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002197 }
2198 return 0;
2199}
2200
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002201static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2202{
2203 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2204 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002205}
2206
2207static void hdmi_array_free(struct hdmi_spec *spec)
2208{
2209 snd_array_free(&spec->pins);
2210 snd_array_free(&spec->cvts);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002211}
2212
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002213static void generic_hdmi_free(struct hda_codec *codec)
2214{
2215 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002216 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002217
David Henningsson25adc132015-08-19 10:48:58 +02002218 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
2219 snd_hdac_i915_register_notifier(NULL);
2220
Stephen Warren384a48d2011-06-01 11:14:21 -06002221 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002222 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002223
Takashi Iwai2f35c632015-02-27 22:43:26 +01002224 cancel_delayed_work_sync(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002225 eld_proc_free(per_pin);
Stephen Warren384a48d2011-06-01 11:14:21 -06002226 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002227
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002228 hdmi_array_free(spec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002229 kfree(spec);
2230}
2231
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002232#ifdef CONFIG_PM
2233static int generic_hdmi_resume(struct hda_codec *codec)
2234{
2235 struct hdmi_spec *spec = codec->spec;
2236 int pin_idx;
2237
Pierre Ossmana2833682014-06-18 21:48:09 +02002238 codec->patch_ops.init(codec);
Takashi Iwaieeecd9d2015-02-25 15:18:50 +01002239 regcache_sync(codec->core.regmap);
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002240
2241 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2242 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2243 hdmi_present_sense(per_pin, 1);
2244 }
2245 return 0;
2246}
2247#endif
2248
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002249static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002250 .init = generic_hdmi_init,
2251 .free = generic_hdmi_free,
2252 .build_pcms = generic_hdmi_build_pcms,
2253 .build_controls = generic_hdmi_build_controls,
2254 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002255#ifdef CONFIG_PM
2256 .resume = generic_hdmi_resume,
2257#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002258};
2259
Anssi Hannula307229d2013-10-24 21:10:34 +03002260static const struct hdmi_ops generic_standard_hdmi_ops = {
2261 .pin_get_eld = snd_hdmi_get_eld,
2262 .pin_get_slot_channel = hdmi_pin_get_slot_channel,
2263 .pin_set_slot_channel = hdmi_pin_set_slot_channel,
2264 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2265 .pin_hbr_setup = hdmi_pin_hbr_setup,
2266 .setup_stream = hdmi_setup_stream,
2267 .chmap_cea_alloc_validate_get_type = hdmi_chmap_cea_alloc_validate_get_type,
2268 .cea_alloc_to_tlv_chmap = hdmi_cea_alloc_to_tlv_chmap,
2269};
2270
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002271
2272static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2273 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002274{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002275 struct hdmi_spec *spec = codec->spec;
2276 hda_nid_t conns[4];
2277 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002278
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002279 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2280 if (nconns == spec->num_cvts &&
2281 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002282 return;
2283
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002284 /* override pins connection list */
Takashi Iwai4e76a882014-02-25 12:21:03 +01002285 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002286 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002287}
2288
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002289#define INTEL_VENDOR_NID 0x08
2290#define INTEL_GET_VENDOR_VERB 0xf81
2291#define INTEL_SET_VENDOR_VERB 0x781
2292#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2293#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2294
2295static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002296 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002297{
2298 unsigned int vendor_param;
2299
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002300 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2301 INTEL_GET_VENDOR_VERB, 0);
2302 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2303 return;
2304
2305 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2306 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2307 INTEL_SET_VENDOR_VERB, vendor_param);
2308 if (vendor_param == -1)
2309 return;
2310
Takashi Iwai17df3f52013-05-08 08:09:34 +02002311 if (update_tree)
2312 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002313}
2314
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002315static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2316{
2317 unsigned int vendor_param;
2318
2319 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2320 INTEL_GET_VENDOR_VERB, 0);
2321 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2322 return;
2323
2324 /* enable DP1.2 mode */
2325 vendor_param |= INTEL_EN_DP12;
Takashi Iwaia551d912015-02-26 12:34:49 +01002326 snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002327 snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
2328 INTEL_SET_VENDOR_VERB, vendor_param);
2329}
2330
Takashi Iwai17df3f52013-05-08 08:09:34 +02002331/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2332 * Otherwise you may get severe h/w communication errors.
2333 */
2334static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2335 unsigned int power_state)
2336{
2337 if (power_state == AC_PWRST_D0) {
2338 intel_haswell_enable_all_pins(codec, false);
2339 intel_haswell_fixup_enable_dp12(codec);
2340 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002341
Takashi Iwai17df3f52013-05-08 08:09:34 +02002342 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2343 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2344}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002345
David Henningssonf0675d42015-09-03 11:51:34 +02002346static void intel_pin_eld_notify(void *audio_ptr, int port)
David Henningsson25adc132015-08-19 10:48:58 +02002347{
2348 struct hda_codec *codec = audio_ptr;
2349 int pin_nid = port + 0x04;
2350
2351 check_presence_and_report(codec, pin_nid);
2352}
2353
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002354static int patch_generic_hdmi(struct hda_codec *codec)
2355{
2356 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002357
2358 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2359 if (spec == NULL)
2360 return -ENOMEM;
2361
Anssi Hannula307229d2013-10-24 21:10:34 +03002362 spec->ops = generic_standard_hdmi_ops;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002363 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002364 hdmi_array_init(spec, 4);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002365
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002366 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002367 intel_haswell_enable_all_pins(codec, true);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002368 intel_haswell_fixup_enable_dp12(codec);
Takashi Iwai17df3f52013-05-08 08:09:34 +02002369 }
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002370
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002371 /* For Valleyview/Cherryview, only the display codec is in the display
2372 * power well and can use link_power ops to request/release the power.
2373 * For Haswell/Broadwell, the controller is also in the power well and
2374 * can cover the codec power request, and so need not set this flag.
2375 * For previous platforms, there is no such power well feature.
2376 */
Libin Yang03b135c2015-06-03 09:30:15 +08002377 if (is_valleyview_plus(codec) || is_skylake(codec))
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002378 codec->core.link_power_control = 1;
2379
David Henningsson25adc132015-08-19 10:48:58 +02002380 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002381 codec->depop_delay = 0;
David Henningsson25adc132015-08-19 10:48:58 +02002382 spec->i915_audio_ops.audio_ptr = codec;
2383 spec->i915_audio_ops.pin_eld_notify = intel_pin_eld_notify;
2384 snd_hdac_i915_register_notifier(&spec->i915_audio_ops);
2385 }
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002386
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002387 if (hdmi_parse_codec(codec) < 0) {
2388 codec->spec = NULL;
2389 kfree(spec);
2390 return -EINVAL;
2391 }
2392 codec->patch_ops = generic_hdmi_patch_ops;
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002393 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002394 codec->patch_ops.set_power_state = haswell_set_power_state;
Mengdong Lin5dc989b2013-08-26 21:35:41 -04002395 codec->dp_mst = true;
2396 }
Takashi Iwai17df3f52013-05-08 08:09:34 +02002397
Lu, Han2377c3c2015-06-09 16:50:38 +08002398 /* Enable runtime pm for HDMI audio codec of HSW/BDW/SKL/BYT/BSW */
2399 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
2400 codec->auto_runtime_pm = 1;
2401
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002402 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002403
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002404 init_channel_allocations();
2405
2406 return 0;
2407}
2408
2409/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002410 * Shared non-generic implementations
2411 */
2412
2413static int simple_playback_build_pcms(struct hda_codec *codec)
2414{
2415 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002416 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002417 unsigned int chans;
2418 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002419 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002420
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002421 per_cvt = get_cvt(spec, 0);
2422 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002423 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002424
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002425 info = snd_hda_codec_pcm_new(codec, "HDMI 0");
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002426 if (!info)
2427 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002428 spec->pcm_rec[0] = info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002429 info->pcm_type = HDA_PCM_TYPE_HDMI;
2430 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2431 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002432 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002433 if (pstr->channels_max <= 2 && chans && chans <= 16)
2434 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002435
2436 return 0;
2437}
2438
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002439/* unsolicited event for jack sensing */
2440static void simple_hdmi_unsol_event(struct hda_codec *codec,
2441 unsigned int res)
2442{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002443 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002444 snd_hda_jack_report_sync(codec);
2445}
2446
2447/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2448 * as long as spec->pins[] is set correctly
2449 */
2450#define simple_hdmi_build_jack generic_hdmi_build_jack
2451
Stephen Warren3aaf8982011-06-01 11:14:19 -06002452static int simple_playback_build_controls(struct hda_codec *codec)
2453{
2454 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002455 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002456 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002457
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002458 per_cvt = get_cvt(spec, 0);
Anssi Hannulac9a63382013-12-10 22:46:34 +02002459 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2460 per_cvt->cvt_nid,
2461 HDA_PCM_TYPE_HDMI);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002462 if (err < 0)
2463 return err;
2464 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002465}
2466
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002467static int simple_playback_init(struct hda_codec *codec)
2468{
2469 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002470 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2471 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002472
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002473 snd_hda_codec_write(codec, pin, 0,
2474 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2475 /* some codecs require to unmute the pin */
2476 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2477 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2478 AMP_OUT_UNMUTE);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002479 snd_hda_jack_detect_enable(codec, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002480 return 0;
2481}
2482
Stephen Warren3aaf8982011-06-01 11:14:19 -06002483static void simple_playback_free(struct hda_codec *codec)
2484{
2485 struct hdmi_spec *spec = codec->spec;
2486
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002487 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002488 kfree(spec);
2489}
2490
2491/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002492 * Nvidia specific implementations
2493 */
2494
2495#define Nv_VERB_SET_Channel_Allocation 0xF79
2496#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2497#define Nv_VERB_SET_Audio_Protection_On 0xF98
2498#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2499
2500#define nvhdmi_master_con_nid_7x 0x04
2501#define nvhdmi_master_pin_nid_7x 0x05
2502
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002503static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002504 /*front, rear, clfe, rear_surr */
2505 0x6, 0x8, 0xa, 0xc,
2506};
2507
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002508static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2509 /* set audio protect on */
2510 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2511 /* enable digital output on pin widget */
2512 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2513 {} /* terminator */
2514};
2515
2516static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002517 /* set audio protect on */
2518 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2519 /* enable digital output on pin widget */
2520 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2521 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2522 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2523 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2524 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2525 {} /* terminator */
2526};
2527
2528#ifdef LIMITED_RATE_FMT_SUPPORT
2529/* support only the safe format and rate */
2530#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2531#define SUPPORTED_MAXBPS 16
2532#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2533#else
2534/* support all rates and formats */
2535#define SUPPORTED_RATES \
2536 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2537 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2538 SNDRV_PCM_RATE_192000)
2539#define SUPPORTED_MAXBPS 24
2540#define SUPPORTED_FORMATS \
2541 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2542#endif
2543
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002544static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002545{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002546 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2547 return 0;
2548}
2549
2550static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2551{
2552 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002553 return 0;
2554}
2555
Nitin Daga393004b2011-01-10 21:49:31 +05302556static unsigned int channels_2_6_8[] = {
2557 2, 6, 8
2558};
2559
2560static unsigned int channels_2_8[] = {
2561 2, 8
2562};
2563
2564static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2565 .count = ARRAY_SIZE(channels_2_6_8),
2566 .list = channels_2_6_8,
2567 .mask = 0,
2568};
2569
2570static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2571 .count = ARRAY_SIZE(channels_2_8),
2572 .list = channels_2_8,
2573 .mask = 0,
2574};
2575
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002576static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2577 struct hda_codec *codec,
2578 struct snd_pcm_substream *substream)
2579{
2580 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05302581 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2582
2583 switch (codec->preset->id) {
2584 case 0x10de0002:
2585 case 0x10de0003:
2586 case 0x10de0005:
2587 case 0x10de0006:
2588 hw_constraints_channels = &hw_constraints_2_8_channels;
2589 break;
2590 case 0x10de0007:
2591 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2592 break;
2593 default:
2594 break;
2595 }
2596
2597 if (hw_constraints_channels != NULL) {
2598 snd_pcm_hw_constraint_list(substream->runtime, 0,
2599 SNDRV_PCM_HW_PARAM_CHANNELS,
2600 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002601 } else {
2602 snd_pcm_hw_constraint_step(substream->runtime, 0,
2603 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302604 }
2605
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002606 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2607}
2608
2609static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2610 struct hda_codec *codec,
2611 struct snd_pcm_substream *substream)
2612{
2613 struct hdmi_spec *spec = codec->spec;
2614 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2615}
2616
2617static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2618 struct hda_codec *codec,
2619 unsigned int stream_tag,
2620 unsigned int format,
2621 struct snd_pcm_substream *substream)
2622{
2623 struct hdmi_spec *spec = codec->spec;
2624 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2625 stream_tag, format, substream);
2626}
2627
Takashi Iwaid0b12522012-06-15 14:34:42 +02002628static const struct hda_pcm_stream simple_pcm_playback = {
2629 .substreams = 1,
2630 .channels_min = 2,
2631 .channels_max = 2,
2632 .ops = {
2633 .open = simple_playback_pcm_open,
2634 .close = simple_playback_pcm_close,
2635 .prepare = simple_playback_pcm_prepare
2636 },
2637};
2638
2639static const struct hda_codec_ops simple_hdmi_patch_ops = {
2640 .build_controls = simple_playback_build_controls,
2641 .build_pcms = simple_playback_build_pcms,
2642 .init = simple_playback_init,
2643 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002644 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002645};
2646
2647static int patch_simple_hdmi(struct hda_codec *codec,
2648 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2649{
2650 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002651 struct hdmi_spec_per_cvt *per_cvt;
2652 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002653
2654 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2655 if (!spec)
2656 return -ENOMEM;
2657
2658 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002659 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002660
2661 spec->multiout.num_dacs = 0; /* no analog */
2662 spec->multiout.max_channels = 2;
2663 spec->multiout.dig_out_nid = cvt_nid;
2664 spec->num_cvts = 1;
2665 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002666 per_pin = snd_array_new(&spec->pins);
2667 per_cvt = snd_array_new(&spec->cvts);
2668 if (!per_pin || !per_cvt) {
2669 simple_playback_free(codec);
2670 return -ENOMEM;
2671 }
2672 per_cvt->cvt_nid = cvt_nid;
2673 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002674 spec->pcm_playback = simple_pcm_playback;
2675
2676 codec->patch_ops = simple_hdmi_patch_ops;
2677
2678 return 0;
2679}
2680
Aaron Plattner1f348522011-04-06 17:19:04 -07002681static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2682 int channels)
2683{
2684 unsigned int chanmask;
2685 int chan = channels ? (channels - 1) : 1;
2686
2687 switch (channels) {
2688 default:
2689 case 0:
2690 case 2:
2691 chanmask = 0x00;
2692 break;
2693 case 4:
2694 chanmask = 0x08;
2695 break;
2696 case 6:
2697 chanmask = 0x0b;
2698 break;
2699 case 8:
2700 chanmask = 0x13;
2701 break;
2702 }
2703
2704 /* Set the audio infoframe channel allocation and checksum fields. The
2705 * channel count is computed implicitly by the hardware. */
2706 snd_hda_codec_write(codec, 0x1, 0,
2707 Nv_VERB_SET_Channel_Allocation, chanmask);
2708
2709 snd_hda_codec_write(codec, 0x1, 0,
2710 Nv_VERB_SET_Info_Frame_Checksum,
2711 (0x71 - chan - chanmask));
2712}
2713
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002714static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2715 struct hda_codec *codec,
2716 struct snd_pcm_substream *substream)
2717{
2718 struct hdmi_spec *spec = codec->spec;
2719 int i;
2720
2721 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2722 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2723 for (i = 0; i < 4; i++) {
2724 /* set the stream id */
2725 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2726 AC_VERB_SET_CHANNEL_STREAMID, 0);
2727 /* set the stream format */
2728 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2729 AC_VERB_SET_STREAM_FORMAT, 0);
2730 }
2731
Aaron Plattner1f348522011-04-06 17:19:04 -07002732 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2733 * streams are disabled. */
2734 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2735
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002736 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2737}
2738
2739static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2740 struct hda_codec *codec,
2741 unsigned int stream_tag,
2742 unsigned int format,
2743 struct snd_pcm_substream *substream)
2744{
2745 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002746 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002747 int i;
Stephen Warren7c935972011-06-01 11:14:17 -06002748 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002749 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002750 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002751
2752 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002753 per_cvt = get_cvt(spec, 0);
2754 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002755
2756 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002757
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002758 dataDCC2 = 0x2;
2759
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002760 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c935972011-06-01 11:14:17 -06002761 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002762 snd_hda_codec_write(codec,
2763 nvhdmi_master_con_nid_7x,
2764 0,
2765 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002766 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002767
2768 /* set the stream id */
2769 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2770 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
2771
2772 /* set the stream format */
2773 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2774 AC_VERB_SET_STREAM_FORMAT, format);
2775
2776 /* turn on again (if needed) */
2777 /* enable and set the channel status audio/data flag */
Stephen Warren7c935972011-06-01 11:14:17 -06002778 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002779 snd_hda_codec_write(codec,
2780 nvhdmi_master_con_nid_7x,
2781 0,
2782 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002783 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002784 snd_hda_codec_write(codec,
2785 nvhdmi_master_con_nid_7x,
2786 0,
2787 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2788 }
2789
2790 for (i = 0; i < 4; i++) {
2791 if (chs == 2)
2792 channel_id = 0;
2793 else
2794 channel_id = i * 2;
2795
2796 /* turn off SPDIF once;
2797 *otherwise the IEC958 bits won't be updated
2798 */
2799 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002800 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002801 snd_hda_codec_write(codec,
2802 nvhdmi_con_nids_7x[i],
2803 0,
2804 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002805 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002806 /* set the stream id */
2807 snd_hda_codec_write(codec,
2808 nvhdmi_con_nids_7x[i],
2809 0,
2810 AC_VERB_SET_CHANNEL_STREAMID,
2811 (stream_tag << 4) | channel_id);
2812 /* set the stream format */
2813 snd_hda_codec_write(codec,
2814 nvhdmi_con_nids_7x[i],
2815 0,
2816 AC_VERB_SET_STREAM_FORMAT,
2817 format);
2818 /* turn on again (if needed) */
2819 /* enable and set the channel status audio/data flag */
2820 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002821 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002822 snd_hda_codec_write(codec,
2823 nvhdmi_con_nids_7x[i],
2824 0,
2825 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002826 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002827 snd_hda_codec_write(codec,
2828 nvhdmi_con_nids_7x[i],
2829 0,
2830 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2831 }
2832 }
2833
Aaron Plattner1f348522011-04-06 17:19:04 -07002834 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002835
2836 mutex_unlock(&codec->spdif_mutex);
2837 return 0;
2838}
2839
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002840static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002841 .substreams = 1,
2842 .channels_min = 2,
2843 .channels_max = 8,
2844 .nid = nvhdmi_master_con_nid_7x,
2845 .rates = SUPPORTED_RATES,
2846 .maxbps = SUPPORTED_MAXBPS,
2847 .formats = SUPPORTED_FORMATS,
2848 .ops = {
2849 .open = simple_playback_pcm_open,
2850 .close = nvhdmi_8ch_7x_pcm_close,
2851 .prepare = nvhdmi_8ch_7x_pcm_prepare
2852 },
2853};
2854
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002855static int patch_nvhdmi_2ch(struct hda_codec *codec)
2856{
2857 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002858 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
2859 nvhdmi_master_pin_nid_7x);
2860 if (err < 0)
2861 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002862
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002863 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002864 /* override the PCM rates, etc, as the codec doesn't give full list */
2865 spec = codec->spec;
2866 spec->pcm_playback.rates = SUPPORTED_RATES;
2867 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
2868 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002869 return 0;
2870}
2871
Takashi Iwai53775b02012-08-01 12:17:41 +02002872static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
2873{
2874 struct hdmi_spec *spec = codec->spec;
2875 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002876 if (!err) {
2877 struct hda_pcm *info = get_pcm_rec(spec, 0);
2878 info->own_chmap = true;
2879 }
Takashi Iwai53775b02012-08-01 12:17:41 +02002880 return err;
2881}
2882
2883static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
2884{
2885 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002886 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02002887 struct snd_pcm_chmap *chmap;
2888 int err;
2889
2890 err = simple_playback_build_controls(codec);
2891 if (err < 0)
2892 return err;
2893
2894 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002895 info = get_pcm_rec(spec, 0);
2896 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02002897 SNDRV_PCM_STREAM_PLAYBACK,
2898 snd_pcm_alt_chmaps, 8, 0, &chmap);
2899 if (err < 0)
2900 return err;
2901 switch (codec->preset->id) {
2902 case 0x10de0002:
2903 case 0x10de0003:
2904 case 0x10de0005:
2905 case 0x10de0006:
2906 chmap->channel_mask = (1U << 2) | (1U << 8);
2907 break;
2908 case 0x10de0007:
2909 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
2910 }
2911 return 0;
2912}
2913
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002914static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
2915{
2916 struct hdmi_spec *spec;
2917 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002918 if (err < 0)
2919 return err;
2920 spec = codec->spec;
2921 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002922 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002923 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02002924 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
2925 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07002926
2927 /* Initialize the audio infoframe channel mask and checksum to something
2928 * valid */
2929 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2930
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002931 return 0;
2932}
2933
2934/*
Anssi Hannula611885b2013-11-03 17:15:00 +02002935 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
2936 * - 0x10de0015
2937 * - 0x10de0040
2938 */
2939static int nvhdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
2940 int channels)
2941{
2942 if (cap->ca_index == 0x00 && channels == 2)
2943 return SNDRV_CTL_TLVT_CHMAP_FIXED;
2944
2945 return hdmi_chmap_cea_alloc_validate_get_type(cap, channels);
2946}
2947
2948static int nvhdmi_chmap_validate(int ca, int chs, unsigned char *map)
2949{
2950 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
2951 return -EINVAL;
2952
2953 return 0;
2954}
2955
2956static int patch_nvhdmi(struct hda_codec *codec)
2957{
2958 struct hdmi_spec *spec;
2959 int err;
2960
2961 err = patch_generic_hdmi(codec);
2962 if (err)
2963 return err;
2964
2965 spec = codec->spec;
Stephen Warren75fae112014-01-30 11:52:16 -07002966 spec->dyn_pin_out = true;
Anssi Hannula611885b2013-11-03 17:15:00 +02002967
2968 spec->ops.chmap_cea_alloc_validate_get_type =
2969 nvhdmi_chmap_cea_alloc_validate_get_type;
2970 spec->ops.chmap_validate = nvhdmi_chmap_validate;
2971
2972 return 0;
2973}
2974
2975/*
Thierry Reding26e9a962015-05-05 14:56:20 +02002976 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
2977 * accessed using vendor-defined verbs. These registers can be used for
2978 * interoperability between the HDA and HDMI drivers.
2979 */
2980
2981/* Audio Function Group node */
2982#define NVIDIA_AFG_NID 0x01
2983
2984/*
2985 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
2986 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
2987 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
2988 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
2989 * additional bit (at position 30) to signal the validity of the format.
2990 *
2991 * | 31 | 30 | 29 16 | 15 0 |
2992 * +---------+-------+--------+--------+
2993 * | TRIGGER | VALID | UNUSED | FORMAT |
2994 * +-----------------------------------|
2995 *
2996 * Note that for the trigger bit to take effect it needs to change value
2997 * (i.e. it needs to be toggled).
2998 */
2999#define NVIDIA_GET_SCRATCH0 0xfa6
3000#define NVIDIA_SET_SCRATCH0_BYTE0 0xfa7
3001#define NVIDIA_SET_SCRATCH0_BYTE1 0xfa8
3002#define NVIDIA_SET_SCRATCH0_BYTE2 0xfa9
3003#define NVIDIA_SET_SCRATCH0_BYTE3 0xfaa
3004#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
3005#define NVIDIA_SCRATCH_VALID (1 << 6)
3006
3007#define NVIDIA_GET_SCRATCH1 0xfab
3008#define NVIDIA_SET_SCRATCH1_BYTE0 0xfac
3009#define NVIDIA_SET_SCRATCH1_BYTE1 0xfad
3010#define NVIDIA_SET_SCRATCH1_BYTE2 0xfae
3011#define NVIDIA_SET_SCRATCH1_BYTE3 0xfaf
3012
3013/*
3014 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
3015 * the format is invalidated so that the HDMI codec can be disabled.
3016 */
3017static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
3018{
3019 unsigned int value;
3020
3021 /* bits [31:30] contain the trigger and valid bits */
3022 value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
3023 NVIDIA_GET_SCRATCH0, 0);
3024 value = (value >> 24) & 0xff;
3025
3026 /* bits [15:0] are used to store the HDA format */
3027 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3028 NVIDIA_SET_SCRATCH0_BYTE0,
3029 (format >> 0) & 0xff);
3030 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3031 NVIDIA_SET_SCRATCH0_BYTE1,
3032 (format >> 8) & 0xff);
3033
3034 /* bits [16:24] are unused */
3035 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3036 NVIDIA_SET_SCRATCH0_BYTE2, 0);
3037
3038 /*
3039 * Bit 30 signals that the data is valid and hence that HDMI audio can
3040 * be enabled.
3041 */
3042 if (format == 0)
3043 value &= ~NVIDIA_SCRATCH_VALID;
3044 else
3045 value |= NVIDIA_SCRATCH_VALID;
3046
3047 /*
3048 * Whenever the trigger bit is toggled, an interrupt is raised in the
3049 * HDMI codec. The HDMI driver will use that as trigger to update its
3050 * configuration.
3051 */
3052 value ^= NVIDIA_SCRATCH_TRIGGER;
3053
3054 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3055 NVIDIA_SET_SCRATCH0_BYTE3, value);
3056}
3057
3058static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
3059 struct hda_codec *codec,
3060 unsigned int stream_tag,
3061 unsigned int format,
3062 struct snd_pcm_substream *substream)
3063{
3064 int err;
3065
3066 err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
3067 format, substream);
3068 if (err < 0)
3069 return err;
3070
3071 /* notify the HDMI codec of the format change */
3072 tegra_hdmi_set_format(codec, format);
3073
3074 return 0;
3075}
3076
3077static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
3078 struct hda_codec *codec,
3079 struct snd_pcm_substream *substream)
3080{
3081 /* invalidate the format in the HDMI codec */
3082 tegra_hdmi_set_format(codec, 0);
3083
3084 return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
3085}
3086
3087static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
3088{
3089 struct hdmi_spec *spec = codec->spec;
3090 unsigned int i;
3091
3092 for (i = 0; i < spec->num_pins; i++) {
3093 struct hda_pcm *pcm = get_pcm_rec(spec, i);
3094
3095 if (pcm->pcm_type == type)
3096 return pcm;
3097 }
3098
3099 return NULL;
3100}
3101
3102static int tegra_hdmi_build_pcms(struct hda_codec *codec)
3103{
3104 struct hda_pcm_stream *stream;
3105 struct hda_pcm *pcm;
3106 int err;
3107
3108 err = generic_hdmi_build_pcms(codec);
3109 if (err < 0)
3110 return err;
3111
3112 pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
3113 if (!pcm)
3114 return -ENODEV;
3115
3116 /*
3117 * Override ->prepare() and ->cleanup() operations to notify the HDMI
3118 * codec about format changes.
3119 */
3120 stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
3121 stream->ops.prepare = tegra_hdmi_pcm_prepare;
3122 stream->ops.cleanup = tegra_hdmi_pcm_cleanup;
3123
3124 return 0;
3125}
3126
3127static int patch_tegra_hdmi(struct hda_codec *codec)
3128{
3129 int err;
3130
3131 err = patch_generic_hdmi(codec);
3132 if (err)
3133 return err;
3134
3135 codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;
3136
3137 return 0;
3138}
3139
3140/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03003141 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003142 */
3143
Anssi Hannula5a6135842013-10-24 21:10:35 +03003144#define is_amdhdmi_rev3_or_later(codec) \
Takashi Iwai7639a062015-03-03 10:07:24 +01003145 ((codec)->core.vendor_id == 0x1002aa01 && \
3146 ((codec)->core.revision_id & 0xff00) >= 0x0300)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003147#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003148
Anssi Hannula5a6135842013-10-24 21:10:35 +03003149/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
3150#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
3151#define ATI_VERB_SET_DOWNMIX_INFO 0x772
3152#define ATI_VERB_SET_MULTICHANNEL_01 0x777
3153#define ATI_VERB_SET_MULTICHANNEL_23 0x778
3154#define ATI_VERB_SET_MULTICHANNEL_45 0x779
3155#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003156#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003157#define ATI_VERB_SET_MULTICHANNEL_1 0x785
3158#define ATI_VERB_SET_MULTICHANNEL_3 0x786
3159#define ATI_VERB_SET_MULTICHANNEL_5 0x787
3160#define ATI_VERB_SET_MULTICHANNEL_7 0x788
3161#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
3162#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
3163#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
3164#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
3165#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
3166#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
3167#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003168#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003169#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
3170#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
3171#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
3172#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
3173#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
3174
Anssi Hannula84d69e72013-10-24 21:10:38 +03003175/* AMD specific HDA cvt verbs */
3176#define ATI_VERB_SET_RAMP_RATE 0x770
3177#define ATI_VERB_GET_RAMP_RATE 0xf70
3178
Anssi Hannula5a6135842013-10-24 21:10:35 +03003179#define ATI_OUT_ENABLE 0x1
3180
3181#define ATI_MULTICHANNEL_MODE_PAIRED 0
3182#define ATI_MULTICHANNEL_MODE_SINGLE 1
3183
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003184#define ATI_HBR_CAPABLE 0x01
3185#define ATI_HBR_ENABLE 0x10
3186
Anssi Hannula89250f82013-10-24 21:10:36 +03003187static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
3188 unsigned char *buf, int *eld_size)
3189{
3190 /* call hda_eld.c ATI/AMD-specific function */
3191 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
3192 is_amdhdmi_rev3_or_later(codec));
3193}
3194
Anssi Hannula5a6135842013-10-24 21:10:35 +03003195static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
3196 int active_channels, int conn_type)
3197{
3198 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
3199}
3200
3201static int atihdmi_paired_swap_fc_lfe(int pos)
3202{
3203 /*
3204 * ATI/AMD have automatic FC/LFE swap built-in
3205 * when in pairwise mapping mode.
3206 */
3207
3208 switch (pos) {
3209 /* see channel_allocations[].speakers[] */
3210 case 2: return 3;
3211 case 3: return 2;
3212 default: break;
3213 }
3214
3215 return pos;
3216}
3217
3218static int atihdmi_paired_chmap_validate(int ca, int chs, unsigned char *map)
3219{
3220 struct cea_channel_speaker_allocation *cap;
3221 int i, j;
3222
3223 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3224
3225 cap = &channel_allocations[get_channel_allocation_order(ca)];
3226 for (i = 0; i < chs; ++i) {
3227 int mask = to_spk_mask(map[i]);
3228 bool ok = false;
3229 bool companion_ok = false;
3230
3231 if (!mask)
3232 continue;
3233
3234 for (j = 0 + i % 2; j < 8; j += 2) {
3235 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3236 if (cap->speakers[chan_idx] == mask) {
3237 /* channel is in a supported position */
3238 ok = true;
3239
3240 if (i % 2 == 0 && i + 1 < chs) {
3241 /* even channel, check the odd companion */
3242 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3243 int comp_mask_req = to_spk_mask(map[i+1]);
3244 int comp_mask_act = cap->speakers[comp_chan_idx];
3245
3246 if (comp_mask_req == comp_mask_act)
3247 companion_ok = true;
3248 else
3249 return -EINVAL;
3250 }
3251 break;
3252 }
3253 }
3254
3255 if (!ok)
3256 return -EINVAL;
3257
3258 if (companion_ok)
3259 i++; /* companion channel already checked */
3260 }
3261
3262 return 0;
3263}
3264
3265static int atihdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3266 int hdmi_slot, int stream_channel)
3267{
3268 int verb;
3269 int ati_channel_setup = 0;
3270
3271 if (hdmi_slot > 7)
3272 return -EINVAL;
3273
3274 if (!has_amd_full_remap_support(codec)) {
3275 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3276
3277 /* In case this is an odd slot but without stream channel, do not
3278 * disable the slot since the corresponding even slot could have a
3279 * channel. In case neither have a channel, the slot pair will be
3280 * disabled when this function is called for the even slot. */
3281 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3282 return 0;
3283
3284 hdmi_slot -= hdmi_slot % 2;
3285
3286 if (stream_channel != 0xf)
3287 stream_channel -= stream_channel % 2;
3288 }
3289
3290 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3291
3292 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3293
3294 if (stream_channel != 0xf)
3295 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3296
3297 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3298}
3299
3300static int atihdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3301 int asp_slot)
3302{
3303 bool was_odd = false;
3304 int ati_asp_slot = asp_slot;
3305 int verb;
3306 int ati_channel_setup;
3307
3308 if (asp_slot > 7)
3309 return -EINVAL;
3310
3311 if (!has_amd_full_remap_support(codec)) {
3312 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3313 if (ati_asp_slot % 2 != 0) {
3314 ati_asp_slot -= 1;
3315 was_odd = true;
3316 }
3317 }
3318
3319 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3320
3321 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3322
3323 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3324 return 0xf;
3325
3326 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3327}
3328
3329static int atihdmi_paired_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
3330 int channels)
3331{
3332 int c;
3333
3334 /*
3335 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3336 * we need to take that into account (a single channel may take 2
3337 * channel slots if we need to carry a silent channel next to it).
3338 * On Rev3+ AMD codecs this function is not used.
3339 */
3340 int chanpairs = 0;
3341
3342 /* We only produce even-numbered channel count TLVs */
3343 if ((channels % 2) != 0)
3344 return -1;
3345
3346 for (c = 0; c < 7; c += 2) {
3347 if (cap->speakers[c] || cap->speakers[c+1])
3348 chanpairs++;
3349 }
3350
3351 if (chanpairs * 2 != channels)
3352 return -1;
3353
3354 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3355}
3356
3357static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
3358 unsigned int *chmap, int channels)
3359{
3360 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3361 int count = 0;
3362 int c;
3363
3364 for (c = 7; c >= 0; c--) {
3365 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3366 int spk = cap->speakers[chan];
3367 if (!spk) {
3368 /* add N/A channel if the companion channel is occupied */
3369 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3370 chmap[count++] = SNDRV_CHMAP_NA;
3371
3372 continue;
3373 }
3374
3375 chmap[count++] = spk_to_chmap(spk);
3376 }
3377
3378 WARN_ON(count != channels);
3379}
3380
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003381static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3382 bool hbr)
3383{
3384 int hbr_ctl, hbr_ctl_new;
3385
3386 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003387 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003388 if (hbr)
3389 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3390 else
3391 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3392
Takashi Iwai4e76a882014-02-25 12:21:03 +01003393 codec_dbg(codec,
3394 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003395 pin_nid,
3396 hbr_ctl == hbr_ctl_new ? "" : "new-",
3397 hbr_ctl_new);
3398
3399 if (hbr_ctl != hbr_ctl_new)
3400 snd_hda_codec_write(codec, pin_nid, 0,
3401 ATI_VERB_SET_HBR_CONTROL,
3402 hbr_ctl_new);
3403
3404 } else if (hbr)
3405 return -EINVAL;
3406
3407 return 0;
3408}
3409
Anssi Hannula84d69e72013-10-24 21:10:38 +03003410static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3411 hda_nid_t pin_nid, u32 stream_tag, int format)
3412{
3413
3414 if (is_amdhdmi_rev3_or_later(codec)) {
3415 int ramp_rate = 180; /* default as per AMD spec */
3416 /* disable ramp-up/down for non-pcm as per AMD spec */
3417 if (format & AC_FMT_TYPE_NON_PCM)
3418 ramp_rate = 0;
3419
3420 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3421 }
3422
3423 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3424}
3425
3426
Anssi Hannula5a6135842013-10-24 21:10:35 +03003427static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003428{
3429 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003430 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003431
Anssi Hannula5a6135842013-10-24 21:10:35 +03003432 err = generic_hdmi_init(codec);
3433
3434 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003435 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003436
3437 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3438 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3439
3440 /* make sure downmix information in infoframe is zero */
3441 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3442
3443 /* enable channel-wise remap mode if supported */
3444 if (has_amd_full_remap_support(codec))
3445 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3446 ATI_VERB_SET_MULTICHANNEL_MODE,
3447 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003448 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003449
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003450 return 0;
3451}
3452
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003453static int patch_atihdmi(struct hda_codec *codec)
3454{
3455 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003456 struct hdmi_spec_per_cvt *per_cvt;
3457 int err, cvt_idx;
3458
3459 err = patch_generic_hdmi(codec);
3460
3461 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003462 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003463
3464 codec->patch_ops.init = atihdmi_init;
3465
Takashi Iwaid0b12522012-06-15 14:34:42 +02003466 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003467
Anssi Hannula89250f82013-10-24 21:10:36 +03003468 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003469 spec->ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
3470 spec->ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
3471 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003472 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003473 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003474
3475 if (!has_amd_full_remap_support(codec)) {
3476 /* override to ATI/AMD-specific versions with pairwise mapping */
3477 spec->ops.chmap_cea_alloc_validate_get_type =
3478 atihdmi_paired_chmap_cea_alloc_validate_get_type;
3479 spec->ops.cea_alloc_to_tlv_chmap = atihdmi_paired_cea_alloc_to_tlv_chmap;
3480 spec->ops.chmap_validate = atihdmi_paired_chmap_validate;
3481 }
3482
3483 /* ATI/AMD converters do not advertise all of their capabilities */
3484 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3485 per_cvt = get_cvt(spec, cvt_idx);
3486 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3487 per_cvt->rates |= SUPPORTED_RATES;
3488 per_cvt->formats |= SUPPORTED_FORMATS;
3489 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3490 }
3491
3492 spec->channels_max = max(spec->channels_max, 8u);
3493
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003494 return 0;
3495}
3496
Annie Liu3de5ff82012-06-08 19:18:42 +08003497/* VIA HDMI Implementation */
3498#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3499#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3500
Annie Liu3de5ff82012-06-08 19:18:42 +08003501static int patch_via_hdmi(struct hda_codec *codec)
3502{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003503 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003504}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003505
3506/*
3507 * patch entries
3508 */
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02003509static const struct hda_codec_preset snd_hda_preset_hdmi[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003510{ .id = 0x1002793c, .name = "RS600 HDMI", .patch = patch_atihdmi },
3511{ .id = 0x10027919, .name = "RS600 HDMI", .patch = patch_atihdmi },
3512{ .id = 0x1002791a, .name = "RS690/780 HDMI", .patch = patch_atihdmi },
Anssi Hannula5a6135842013-10-24 21:10:35 +03003513{ .id = 0x1002aa01, .name = "R6xx HDMI", .patch = patch_atihdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003514{ .id = 0x10951390, .name = "SiI1390 HDMI", .patch = patch_generic_hdmi },
3515{ .id = 0x10951392, .name = "SiI1392 HDMI", .patch = patch_generic_hdmi },
3516{ .id = 0x17e80047, .name = "Chrontel HDMI", .patch = patch_generic_hdmi },
3517{ .id = 0x10de0002, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3518{ .id = 0x10de0003, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3519{ .id = 0x10de0005, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3520{ .id = 0x10de0006, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3521{ .id = 0x10de0007, .name = "MCP79/7A HDMI", .patch = patch_nvhdmi_8ch_7x },
Anssi Hannula611885b2013-11-03 17:15:00 +02003522{ .id = 0x10de000a, .name = "GPU 0a HDMI/DP", .patch = patch_nvhdmi },
3523{ .id = 0x10de000b, .name = "GPU 0b HDMI/DP", .patch = patch_nvhdmi },
3524{ .id = 0x10de000c, .name = "MCP89 HDMI", .patch = patch_nvhdmi },
3525{ .id = 0x10de000d, .name = "GPU 0d HDMI/DP", .patch = patch_nvhdmi },
3526{ .id = 0x10de0010, .name = "GPU 10 HDMI/DP", .patch = patch_nvhdmi },
3527{ .id = 0x10de0011, .name = "GPU 11 HDMI/DP", .patch = patch_nvhdmi },
3528{ .id = 0x10de0012, .name = "GPU 12 HDMI/DP", .patch = patch_nvhdmi },
3529{ .id = 0x10de0013, .name = "GPU 13 HDMI/DP", .patch = patch_nvhdmi },
3530{ .id = 0x10de0014, .name = "GPU 14 HDMI/DP", .patch = patch_nvhdmi },
3531{ .id = 0x10de0015, .name = "GPU 15 HDMI/DP", .patch = patch_nvhdmi },
3532{ .id = 0x10de0016, .name = "GPU 16 HDMI/DP", .patch = patch_nvhdmi },
Richard Samsonc8900a02011-03-03 12:46:13 +01003533/* 17 is known to be absent */
Anssi Hannula611885b2013-11-03 17:15:00 +02003534{ .id = 0x10de0018, .name = "GPU 18 HDMI/DP", .patch = patch_nvhdmi },
3535{ .id = 0x10de0019, .name = "GPU 19 HDMI/DP", .patch = patch_nvhdmi },
3536{ .id = 0x10de001a, .name = "GPU 1a HDMI/DP", .patch = patch_nvhdmi },
3537{ .id = 0x10de001b, .name = "GPU 1b HDMI/DP", .patch = patch_nvhdmi },
3538{ .id = 0x10de001c, .name = "GPU 1c HDMI/DP", .patch = patch_nvhdmi },
Thierry Reding1387f422015-05-05 14:56:22 +02003539{ .id = 0x10de0020, .name = "Tegra30 HDMI", .patch = patch_tegra_hdmi },
Thierry Redinge40bd372015-05-05 14:56:23 +02003540{ .id = 0x10de0022, .name = "Tegra114 HDMI", .patch = patch_tegra_hdmi },
Thierry Reding26e9a962015-05-05 14:56:20 +02003541{ .id = 0x10de0028, .name = "Tegra124 HDMI", .patch = patch_tegra_hdmi },
Thierry Reding5c03be02015-05-05 14:56:24 +02003542{ .id = 0x10de0029, .name = "Tegra210 HDMI/DP", .patch = patch_tegra_hdmi },
Anssi Hannula611885b2013-11-03 17:15:00 +02003543{ .id = 0x10de0040, .name = "GPU 40 HDMI/DP", .patch = patch_nvhdmi },
3544{ .id = 0x10de0041, .name = "GPU 41 HDMI/DP", .patch = patch_nvhdmi },
3545{ .id = 0x10de0042, .name = "GPU 42 HDMI/DP", .patch = patch_nvhdmi },
3546{ .id = 0x10de0043, .name = "GPU 43 HDMI/DP", .patch = patch_nvhdmi },
3547{ .id = 0x10de0044, .name = "GPU 44 HDMI/DP", .patch = patch_nvhdmi },
3548{ .id = 0x10de0051, .name = "GPU 51 HDMI/DP", .patch = patch_nvhdmi },
3549{ .id = 0x10de0060, .name = "GPU 60 HDMI/DP", .patch = patch_nvhdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003550{ .id = 0x10de0067, .name = "MCP67 HDMI", .patch = patch_nvhdmi_2ch },
Aaron Plattner91947d82014-07-08 00:21:38 -07003551{ .id = 0x10de0070, .name = "GPU 70 HDMI/DP", .patch = patch_nvhdmi },
Aaron Plattnerec5fe982014-05-12 20:05:02 -07003552{ .id = 0x10de0071, .name = "GPU 71 HDMI/DP", .patch = patch_nvhdmi },
Aaron Plattner60834b72015-01-06 13:40:14 -08003553{ .id = 0x10de0072, .name = "GPU 72 HDMI/DP", .patch = patch_nvhdmi },
Aaron Plattner6c3d9112015-07-20 17:14:14 -07003554{ .id = 0x10de007d, .name = "GPU 7d HDMI/DP", .patch = patch_nvhdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003555{ .id = 0x10de8001, .name = "MCP73 HDMI", .patch = patch_nvhdmi_2ch },
Annie Liu3de5ff82012-06-08 19:18:42 +08003556{ .id = 0x11069f80, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3557{ .id = 0x11069f81, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3558{ .id = 0x11069f84, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
3559{ .id = 0x11069f85, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003560{ .id = 0x80860054, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3561{ .id = 0x80862801, .name = "Bearlake HDMI", .patch = patch_generic_hdmi },
3562{ .id = 0x80862802, .name = "Cantiga HDMI", .patch = patch_generic_hdmi },
3563{ .id = 0x80862803, .name = "Eaglelake HDMI", .patch = patch_generic_hdmi },
3564{ .id = 0x80862804, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3565{ .id = 0x80862805, .name = "CougarPoint HDMI", .patch = patch_generic_hdmi },
Wu Fengguang591e6102011-05-20 15:35:43 +08003566{ .id = 0x80862806, .name = "PantherPoint HDMI", .patch = patch_generic_hdmi },
Wang Xingchao1c766842012-06-13 10:23:52 +08003567{ .id = 0x80862807, .name = "Haswell HDMI", .patch = patch_generic_hdmi },
Mengdong Lin3adadd22014-01-08 15:55:24 -05003568{ .id = 0x80862808, .name = "Broadwell HDMI", .patch = patch_generic_hdmi },
Libin Yang99fcb372014-12-15 12:49:42 +08003569{ .id = 0x80862809, .name = "Skylake HDMI", .patch = patch_generic_hdmi },
Libin Yange828b232015-07-06 10:44:26 +08003570{ .id = 0x8086280a, .name = "Broxton HDMI", .patch = patch_generic_hdmi },
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003571{ .id = 0x80862880, .name = "CedarTrail HDMI", .patch = patch_generic_hdmi },
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003572{ .id = 0x80862882, .name = "Valleyview2 HDMI", .patch = patch_generic_hdmi },
Libin Yangd1585c82014-08-04 09:22:45 +08003573{ .id = 0x80862883, .name = "Braswell HDMI", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003574{ .id = 0x808629fb, .name = "Crestline HDMI", .patch = patch_generic_hdmi },
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003575/* special ID for generic HDMI */
3576{ .id = HDA_CODEC_ID_GENERIC_HDMI, .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003577{} /* terminator */
3578};
3579
3580MODULE_ALIAS("snd-hda-codec-id:1002793c");
3581MODULE_ALIAS("snd-hda-codec-id:10027919");
3582MODULE_ALIAS("snd-hda-codec-id:1002791a");
3583MODULE_ALIAS("snd-hda-codec-id:1002aa01");
3584MODULE_ALIAS("snd-hda-codec-id:10951390");
3585MODULE_ALIAS("snd-hda-codec-id:10951392");
3586MODULE_ALIAS("snd-hda-codec-id:10de0002");
3587MODULE_ALIAS("snd-hda-codec-id:10de0003");
3588MODULE_ALIAS("snd-hda-codec-id:10de0005");
3589MODULE_ALIAS("snd-hda-codec-id:10de0006");
3590MODULE_ALIAS("snd-hda-codec-id:10de0007");
3591MODULE_ALIAS("snd-hda-codec-id:10de000a");
3592MODULE_ALIAS("snd-hda-codec-id:10de000b");
3593MODULE_ALIAS("snd-hda-codec-id:10de000c");
3594MODULE_ALIAS("snd-hda-codec-id:10de000d");
3595MODULE_ALIAS("snd-hda-codec-id:10de0010");
3596MODULE_ALIAS("snd-hda-codec-id:10de0011");
3597MODULE_ALIAS("snd-hda-codec-id:10de0012");
3598MODULE_ALIAS("snd-hda-codec-id:10de0013");
3599MODULE_ALIAS("snd-hda-codec-id:10de0014");
Richard Samsonc8900a02011-03-03 12:46:13 +01003600MODULE_ALIAS("snd-hda-codec-id:10de0015");
3601MODULE_ALIAS("snd-hda-codec-id:10de0016");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003602MODULE_ALIAS("snd-hda-codec-id:10de0018");
3603MODULE_ALIAS("snd-hda-codec-id:10de0019");
3604MODULE_ALIAS("snd-hda-codec-id:10de001a");
3605MODULE_ALIAS("snd-hda-codec-id:10de001b");
3606MODULE_ALIAS("snd-hda-codec-id:10de001c");
Sumit Bhattacharya96746782014-05-19 19:17:39 -07003607MODULE_ALIAS("snd-hda-codec-id:10de0028");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003608MODULE_ALIAS("snd-hda-codec-id:10de0040");
3609MODULE_ALIAS("snd-hda-codec-id:10de0041");
3610MODULE_ALIAS("snd-hda-codec-id:10de0042");
3611MODULE_ALIAS("snd-hda-codec-id:10de0043");
3612MODULE_ALIAS("snd-hda-codec-id:10de0044");
Aaron Plattner7ae48b52012-07-16 17:10:04 -07003613MODULE_ALIAS("snd-hda-codec-id:10de0051");
Aaron Plattnerd52392b2013-07-12 11:01:37 -07003614MODULE_ALIAS("snd-hda-codec-id:10de0060");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003615MODULE_ALIAS("snd-hda-codec-id:10de0067");
Aaron Plattner91947d82014-07-08 00:21:38 -07003616MODULE_ALIAS("snd-hda-codec-id:10de0070");
Aaron Plattnerec5fe982014-05-12 20:05:02 -07003617MODULE_ALIAS("snd-hda-codec-id:10de0071");
Aaron Plattner60834b72015-01-06 13:40:14 -08003618MODULE_ALIAS("snd-hda-codec-id:10de0072");
Aaron Plattner6c3d9112015-07-20 17:14:14 -07003619MODULE_ALIAS("snd-hda-codec-id:10de007d");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003620MODULE_ALIAS("snd-hda-codec-id:10de8001");
Annie Liu3de5ff82012-06-08 19:18:42 +08003621MODULE_ALIAS("snd-hda-codec-id:11069f80");
3622MODULE_ALIAS("snd-hda-codec-id:11069f81");
3623MODULE_ALIAS("snd-hda-codec-id:11069f84");
3624MODULE_ALIAS("snd-hda-codec-id:11069f85");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003625MODULE_ALIAS("snd-hda-codec-id:17e80047");
3626MODULE_ALIAS("snd-hda-codec-id:80860054");
3627MODULE_ALIAS("snd-hda-codec-id:80862801");
3628MODULE_ALIAS("snd-hda-codec-id:80862802");
3629MODULE_ALIAS("snd-hda-codec-id:80862803");
3630MODULE_ALIAS("snd-hda-codec-id:80862804");
3631MODULE_ALIAS("snd-hda-codec-id:80862805");
Wu Fengguang591e6102011-05-20 15:35:43 +08003632MODULE_ALIAS("snd-hda-codec-id:80862806");
Wang Xingchao1c766842012-06-13 10:23:52 +08003633MODULE_ALIAS("snd-hda-codec-id:80862807");
Mengdong Lin3adadd22014-01-08 15:55:24 -05003634MODULE_ALIAS("snd-hda-codec-id:80862808");
Libin Yang99fcb372014-12-15 12:49:42 +08003635MODULE_ALIAS("snd-hda-codec-id:80862809");
Libin Yange828b232015-07-06 10:44:26 +08003636MODULE_ALIAS("snd-hda-codec-id:8086280a");
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003637MODULE_ALIAS("snd-hda-codec-id:80862880");
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003638MODULE_ALIAS("snd-hda-codec-id:80862882");
Libin Yangd1585c82014-08-04 09:22:45 +08003639MODULE_ALIAS("snd-hda-codec-id:80862883");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003640MODULE_ALIAS("snd-hda-codec-id:808629fb");
3641
3642MODULE_LICENSE("GPL");
3643MODULE_DESCRIPTION("HDMI HD-audio codec");
3644MODULE_ALIAS("snd-hda-codec-intelhdmi");
3645MODULE_ALIAS("snd-hda-codec-nvhdmi");
3646MODULE_ALIAS("snd-hda-codec-atihdmi");
3647
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003648static struct hda_codec_driver hdmi_driver = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003649 .preset = snd_hda_preset_hdmi,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003650};
3651
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003652module_hda_codec_driver(hdmi_driver);