blob: c2ec99c5d648ee9eaee6f9fefef3cfb3cadfc8a7 [file] [log] [blame]
Franky Lina83369b2011-11-04 22:23:28 +01001/*
2 * Copyright (c) 2011 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16/* ***** SDIO interface chip backplane handle functions ***** */
17
Joe Perches02f77192012-01-15 00:38:44 -080018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Franky Lina83369b2011-11-04 22:23:28 +010020#include <linux/types.h>
21#include <linux/netdevice.h>
22#include <linux/mmc/card.h>
Franky Lin61213be2011-11-04 22:23:41 +010023#include <linux/ssb/ssb_regs.h>
Franky Lin99ba15c2011-11-04 22:23:42 +010024#include <linux/bcma/bcma.h>
Franky Lin61213be2011-11-04 22:23:41 +010025
Franky Lina83369b2011-11-04 22:23:28 +010026#include <chipcommon.h>
27#include <brcm_hw_ids.h>
28#include <brcmu_wifi.h>
29#include <brcmu_utils.h>
Franky Lin2d4a9af2011-11-04 22:23:31 +010030#include <soc.h>
Franky Lina83369b2011-11-04 22:23:28 +010031#include "dhd_dbg.h"
32#include "sdio_host.h"
33#include "sdio_chip.h"
34
35/* chip core base & ramsize */
36/* bcm4329 */
37/* SDIO device core, ID 0x829 */
38#define BCM4329_CORE_BUS_BASE 0x18011000
39/* internal memory core, ID 0x80e */
40#define BCM4329_CORE_SOCRAM_BASE 0x18003000
41/* ARM Cortex M3 core, ID 0x82a */
42#define BCM4329_CORE_ARM_BASE 0x18002000
43#define BCM4329_RAMSIZE 0x48000
44
Franky Lina83369b2011-11-04 22:23:28 +010045#define SBCOREREV(sbidh) \
Franky Lin61213be2011-11-04 22:23:41 +010046 ((((sbidh) & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT) | \
47 ((sbidh) & SSB_IDHIGH_RCLO))
Franky Lina83369b2011-11-04 22:23:28 +010048
Franky Lin6ca687d2011-11-10 20:30:21 +010049/* SOC Interconnect types (aka chip types) */
50#define SOCI_SB 0
51#define SOCI_AI 1
52
Franky Lin523894f2011-11-10 20:30:22 +010053/* EROM CompIdentB */
54#define CIB_REV_MASK 0xff000000
55#define CIB_REV_SHIFT 24
56
Franky Line12afb62011-11-04 22:23:40 +010057#define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
58/* SDIO Pad drive strength to select value mappings */
59struct sdiod_drive_str {
60 u8 strength; /* Pad Drive Strength in mA */
61 u8 sel; /* Chip-specific select value */
62};
Franky Lince2d7d72011-12-08 15:06:39 -080063/* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
Franky Linffb27562011-12-08 15:06:40 -080064static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
Franky Lince2d7d72011-12-08 15:06:39 -080065 {32, 0x6},
66 {26, 0x7},
67 {22, 0x4},
68 {16, 0x5},
69 {12, 0x2},
70 {8, 0x3},
71 {4, 0x0},
72 {0, 0x1}
73};
74
Franky Lin99ba15c2011-11-04 22:23:42 +010075u8
76brcmf_sdio_chip_getinfidx(struct chip_info *ci, u16 coreid)
77{
78 u8 idx;
79
80 for (idx = 0; idx < BRCMF_MAX_CORENUM; idx++)
81 if (coreid == ci->c_inf[idx].id)
82 return idx;
83
84 return BRCMF_MAX_CORENUM;
85}
86
Franky Lin454d2a82011-11-04 22:23:37 +010087static u32
Franky Lin523894f2011-11-10 20:30:22 +010088brcmf_sdio_sb_corerev(struct brcmf_sdio_dev *sdiodev,
89 struct chip_info *ci, u16 coreid)
Franky Lin454d2a82011-11-04 22:23:37 +010090{
91 u32 regdata;
Franky Lin523894f2011-11-10 20:30:22 +010092 u8 idx;
93
94 idx = brcmf_sdio_chip_getinfidx(ci, coreid);
Franky Lin454d2a82011-11-04 22:23:37 +010095
Franky Lin79ae3952012-05-04 18:27:34 -070096 regdata = brcmf_sdio_regrl(sdiodev,
97 CORE_SB(ci->c_inf[idx].base, sbidhigh),
98 NULL);
Franky Lin454d2a82011-11-04 22:23:37 +010099 return SBCOREREV(regdata);
100}
101
Franky Lin523894f2011-11-10 20:30:22 +0100102static u32
103brcmf_sdio_ai_corerev(struct brcmf_sdio_dev *sdiodev,
104 struct chip_info *ci, u16 coreid)
105{
106 u8 idx;
107
108 idx = brcmf_sdio_chip_getinfidx(ci, coreid);
109
110 return (ci->c_inf[idx].cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
111}
112
Franky Lin6ca687d2011-11-10 20:30:21 +0100113static bool
114brcmf_sdio_sb_iscoreup(struct brcmf_sdio_dev *sdiodev,
115 struct chip_info *ci, u16 coreid)
Franky Lind8f64a42011-11-04 22:23:36 +0100116{
117 u32 regdata;
Franky Lin6ca687d2011-11-10 20:30:21 +0100118 u8 idx;
119
120 idx = brcmf_sdio_chip_getinfidx(ci, coreid);
Franky Lind8f64a42011-11-04 22:23:36 +0100121
Franky Lin79ae3952012-05-04 18:27:34 -0700122 regdata = brcmf_sdio_regrl(sdiodev,
123 CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
124 NULL);
Franky Lin61213be2011-11-04 22:23:41 +0100125 regdata &= (SSB_TMSLOW_RESET | SSB_TMSLOW_REJECT |
126 SSB_IMSTATE_REJECT | SSB_TMSLOW_CLOCK);
127 return (SSB_TMSLOW_CLOCK == regdata);
Franky Lind8f64a42011-11-04 22:23:36 +0100128}
129
Franky Lin6ca687d2011-11-10 20:30:21 +0100130static bool
131brcmf_sdio_ai_iscoreup(struct brcmf_sdio_dev *sdiodev,
132 struct chip_info *ci, u16 coreid)
133{
134 u32 regdata;
135 u8 idx;
136 bool ret;
137
138 idx = brcmf_sdio_chip_getinfidx(ci, coreid);
139
Franky Lin79ae3952012-05-04 18:27:34 -0700140 regdata = brcmf_sdio_regrl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
141 NULL);
Franky Lin6ca687d2011-11-10 20:30:21 +0100142 ret = (regdata & (BCMA_IOCTL_FGC | BCMA_IOCTL_CLK)) == BCMA_IOCTL_CLK;
143
Franky Lin79ae3952012-05-04 18:27:34 -0700144 regdata = brcmf_sdio_regrl(sdiodev,
145 ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
146 NULL);
Franky Lin6ca687d2011-11-10 20:30:21 +0100147 ret = ret && ((regdata & BCMA_RESET_CTL_RESET) == 0);
148
149 return ret;
150}
151
Franky Lin086a2e02011-11-10 20:30:23 +0100152static void
153brcmf_sdio_sb_coredisable(struct brcmf_sdio_dev *sdiodev,
154 struct chip_info *ci, u16 coreid)
Franky Lin2d4a9af2011-11-04 22:23:31 +0100155{
Franky Lin79ae3952012-05-04 18:27:34 -0700156 u32 regdata, base;
Franky Lin086a2e02011-11-10 20:30:23 +0100157 u8 idx;
158
159 idx = brcmf_sdio_chip_getinfidx(ci, coreid);
Franky Lin79ae3952012-05-04 18:27:34 -0700160 base = ci->c_inf[idx].base;
Franky Lin2d4a9af2011-11-04 22:23:31 +0100161
Franky Lin79ae3952012-05-04 18:27:34 -0700162 regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbtmstatelow), NULL);
Franky Lin61213be2011-11-04 22:23:41 +0100163 if (regdata & SSB_TMSLOW_RESET)
Franky Lin2d4a9af2011-11-04 22:23:31 +0100164 return;
165
Franky Lin79ae3952012-05-04 18:27:34 -0700166 regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbtmstatelow), NULL);
Franky Lin61213be2011-11-04 22:23:41 +0100167 if ((regdata & SSB_TMSLOW_CLOCK) != 0) {
Franky Lin2d4a9af2011-11-04 22:23:31 +0100168 /*
169 * set target reject and spin until busy is clear
170 * (preserve core-specific bits)
171 */
Franky Lin79ae3952012-05-04 18:27:34 -0700172 regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbtmstatelow),
173 NULL);
Franky Lin086a2e02011-11-10 20:30:23 +0100174 brcmf_sdcard_reg_write(sdiodev,
175 CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
Franky Lince454e82012-05-04 18:27:29 -0700176 regdata | SSB_TMSLOW_REJECT);
Franky Lin2d4a9af2011-11-04 22:23:31 +0100177
Franky Lin79ae3952012-05-04 18:27:34 -0700178 regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbtmstatelow),
179 NULL);
Franky Lin2d4a9af2011-11-04 22:23:31 +0100180 udelay(1);
Franky Lin79ae3952012-05-04 18:27:34 -0700181 SPINWAIT((brcmf_sdio_regrl(sdiodev,
182 CORE_SB(base, sbtmstatehigh),
183 NULL) &
Franky Lin61213be2011-11-04 22:23:41 +0100184 SSB_TMSHIGH_BUSY), 100000);
Franky Lin2d4a9af2011-11-04 22:23:31 +0100185
Franky Lin79ae3952012-05-04 18:27:34 -0700186 regdata = brcmf_sdio_regrl(sdiodev,
187 CORE_SB(base, sbtmstatehigh),
188 NULL);
Franky Lin61213be2011-11-04 22:23:41 +0100189 if (regdata & SSB_TMSHIGH_BUSY)
Franky Lin2d4a9af2011-11-04 22:23:31 +0100190 brcmf_dbg(ERROR, "core state still busy\n");
191
Franky Lin79ae3952012-05-04 18:27:34 -0700192 regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbidlow),
193 NULL);
Franky Lin61213be2011-11-04 22:23:41 +0100194 if (regdata & SSB_IDLOW_INITIATOR) {
Franky Lin79ae3952012-05-04 18:27:34 -0700195 regdata = brcmf_sdio_regrl(sdiodev,
196 CORE_SB(base, sbimstate),
197 NULL);
198 regdata |= SSB_IMSTATE_REJECT;
Franky Lin2d4a9af2011-11-04 22:23:31 +0100199 brcmf_sdcard_reg_write(sdiodev,
Franky Lince454e82012-05-04 18:27:29 -0700200 CORE_SB(ci->c_inf[idx].base, sbimstate),
Franky Lin2d4a9af2011-11-04 22:23:31 +0100201 regdata);
Franky Lin79ae3952012-05-04 18:27:34 -0700202 regdata = brcmf_sdio_regrl(sdiodev,
203 CORE_SB(base, sbimstate),
204 NULL);
Franky Lin2d4a9af2011-11-04 22:23:31 +0100205 udelay(1);
Franky Lin79ae3952012-05-04 18:27:34 -0700206 SPINWAIT((brcmf_sdio_regrl(sdiodev,
207 CORE_SB(base, sbimstate),
208 NULL) &
Franky Lin61213be2011-11-04 22:23:41 +0100209 SSB_IMSTATE_BUSY), 100000);
Franky Lin2d4a9af2011-11-04 22:23:31 +0100210 }
211
212 /* set reset and reject while enabling the clocks */
213 brcmf_sdcard_reg_write(sdiodev,
Franky Lince454e82012-05-04 18:27:29 -0700214 CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
Franky Lin61213be2011-11-04 22:23:41 +0100215 (SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
216 SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
Franky Lin79ae3952012-05-04 18:27:34 -0700217 regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbtmstatelow),
218 NULL);
Franky Lin2d4a9af2011-11-04 22:23:31 +0100219 udelay(10);
220
221 /* clear the initiator reject bit */
Franky Lin79ae3952012-05-04 18:27:34 -0700222 regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbidlow),
223 NULL);
Franky Lin61213be2011-11-04 22:23:41 +0100224 if (regdata & SSB_IDLOW_INITIATOR) {
Franky Lin79ae3952012-05-04 18:27:34 -0700225 regdata = brcmf_sdio_regrl(sdiodev,
226 CORE_SB(base, sbimstate),
227 NULL);
228 regdata &= ~SSB_IMSTATE_REJECT;
Franky Lin2d4a9af2011-11-04 22:23:31 +0100229 brcmf_sdcard_reg_write(sdiodev,
Franky Lince454e82012-05-04 18:27:29 -0700230 CORE_SB(ci->c_inf[idx].base, sbimstate),
Franky Lin2d4a9af2011-11-04 22:23:31 +0100231 regdata);
232 }
233 }
234
235 /* leave reset and reject asserted */
Franky Lin086a2e02011-11-10 20:30:23 +0100236 brcmf_sdcard_reg_write(sdiodev,
Franky Lince454e82012-05-04 18:27:29 -0700237 CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
Franky Lin61213be2011-11-04 22:23:41 +0100238 (SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
Franky Lin2d4a9af2011-11-04 22:23:31 +0100239 udelay(1);
240}
241
Franky Lin086a2e02011-11-10 20:30:23 +0100242static void
243brcmf_sdio_ai_coredisable(struct brcmf_sdio_dev *sdiodev,
244 struct chip_info *ci, u16 coreid)
245{
246 u8 idx;
247 u32 regdata;
248
249 idx = brcmf_sdio_chip_getinfidx(ci, coreid);
250
251 /* if core is already in reset, just return */
Franky Lin79ae3952012-05-04 18:27:34 -0700252 regdata = brcmf_sdio_regrl(sdiodev,
253 ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
254 NULL);
Franky Lin086a2e02011-11-10 20:30:23 +0100255 if ((regdata & BCMA_RESET_CTL_RESET) != 0)
256 return;
257
Franky Lince454e82012-05-04 18:27:29 -0700258 brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL, 0);
Franky Lin79ae3952012-05-04 18:27:34 -0700259 regdata = brcmf_sdio_regrl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
260 NULL);
Franky Lin086a2e02011-11-10 20:30:23 +0100261 udelay(10);
262
263 brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
Franky Lince454e82012-05-04 18:27:29 -0700264 BCMA_RESET_CTL_RESET);
Franky Lin086a2e02011-11-10 20:30:23 +0100265 udelay(1);
266}
267
Franky Lind77e70f2011-11-10 20:30:24 +0100268static void
269brcmf_sdio_sb_resetcore(struct brcmf_sdio_dev *sdiodev,
270 struct chip_info *ci, u16 coreid)
Franky Lin2bc78e12011-11-04 22:23:38 +0100271{
272 u32 regdata;
Franky Lin086a2e02011-11-10 20:30:23 +0100273 u8 idx;
274
275 idx = brcmf_sdio_chip_getinfidx(ci, coreid);
Franky Lin2bc78e12011-11-04 22:23:38 +0100276
277 /*
278 * Must do the disable sequence first to work for
279 * arbitrary current core state.
280 */
Franky Lind77e70f2011-11-10 20:30:24 +0100281 brcmf_sdio_sb_coredisable(sdiodev, ci, coreid);
Franky Lin2bc78e12011-11-04 22:23:38 +0100282
283 /*
284 * Now do the initialization sequence.
285 * set reset while enabling the clock and
286 * forcing them on throughout the core
287 */
Franky Lin086a2e02011-11-10 20:30:23 +0100288 brcmf_sdcard_reg_write(sdiodev,
Franky Lince454e82012-05-04 18:27:29 -0700289 CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
Franky Lin086a2e02011-11-10 20:30:23 +0100290 SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET);
Franky Lin79ae3952012-05-04 18:27:34 -0700291 regdata = brcmf_sdio_regrl(sdiodev,
292 CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
293 NULL);
Franky Lin2bc78e12011-11-04 22:23:38 +0100294 udelay(1);
295
Franky Lind77e70f2011-11-10 20:30:24 +0100296 /* clear any serror */
Franky Lin79ae3952012-05-04 18:27:34 -0700297 regdata = brcmf_sdio_regrl(sdiodev,
298 CORE_SB(ci->c_inf[idx].base, sbtmstatehigh),
299 NULL);
Franky Lin61213be2011-11-04 22:23:41 +0100300 if (regdata & SSB_TMSHIGH_SERR)
Franky Lin2bc78e12011-11-04 22:23:38 +0100301 brcmf_sdcard_reg_write(sdiodev,
Franky Lince454e82012-05-04 18:27:29 -0700302 CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 0);
Franky Lin2bc78e12011-11-04 22:23:38 +0100303
Franky Lin79ae3952012-05-04 18:27:34 -0700304 regdata = brcmf_sdio_regrl(sdiodev,
305 CORE_SB(ci->c_inf[idx].base, sbimstate),
306 NULL);
Franky Lin61213be2011-11-04 22:23:41 +0100307 if (regdata & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO))
Franky Lin086a2e02011-11-10 20:30:23 +0100308 brcmf_sdcard_reg_write(sdiodev,
Franky Lince454e82012-05-04 18:27:29 -0700309 CORE_SB(ci->c_inf[idx].base, sbimstate),
Franky Lin61213be2011-11-04 22:23:41 +0100310 regdata & ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO));
Franky Lin2bc78e12011-11-04 22:23:38 +0100311
312 /* clear reset and allow it to propagate throughout the core */
Franky Lin086a2e02011-11-10 20:30:23 +0100313 brcmf_sdcard_reg_write(sdiodev,
Franky Lince454e82012-05-04 18:27:29 -0700314 CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
Franky Lin61213be2011-11-04 22:23:41 +0100315 SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK);
Franky Lin79ae3952012-05-04 18:27:34 -0700316 regdata = brcmf_sdio_regrl(sdiodev,
317 CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
318 NULL);
Franky Lin2bc78e12011-11-04 22:23:38 +0100319 udelay(1);
320
321 /* leave clock enabled */
Franky Lin086a2e02011-11-10 20:30:23 +0100322 brcmf_sdcard_reg_write(sdiodev,
323 CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
Franky Lince454e82012-05-04 18:27:29 -0700324 SSB_TMSLOW_CLOCK);
Franky Lin79ae3952012-05-04 18:27:34 -0700325 regdata = brcmf_sdio_regrl(sdiodev,
326 CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
327 NULL);
Franky Lind77e70f2011-11-10 20:30:24 +0100328 udelay(1);
329}
330
331static void
332brcmf_sdio_ai_resetcore(struct brcmf_sdio_dev *sdiodev,
333 struct chip_info *ci, u16 coreid)
334{
335 u8 idx;
336 u32 regdata;
337
338 idx = brcmf_sdio_chip_getinfidx(ci, coreid);
339
340 /* must disable first to work for arbitrary current core state */
341 brcmf_sdio_ai_coredisable(sdiodev, ci, coreid);
342
343 /* now do initialization sequence */
344 brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
Franky Lince454e82012-05-04 18:27:29 -0700345 BCMA_IOCTL_FGC | BCMA_IOCTL_CLK);
Franky Lin79ae3952012-05-04 18:27:34 -0700346 regdata = brcmf_sdio_regrl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
347 NULL);
Franky Lind77e70f2011-11-10 20:30:24 +0100348 brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
Franky Lince454e82012-05-04 18:27:29 -0700349 0);
Franky Lind77e70f2011-11-10 20:30:24 +0100350 udelay(1);
351
352 brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
Franky Lince454e82012-05-04 18:27:29 -0700353 BCMA_IOCTL_CLK);
Franky Lin79ae3952012-05-04 18:27:34 -0700354 regdata = brcmf_sdio_regrl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
355 NULL);
Franky Lin2bc78e12011-11-04 22:23:38 +0100356 udelay(1);
357}
358
Franky Lina83369b2011-11-04 22:23:28 +0100359static int brcmf_sdio_chip_recognition(struct brcmf_sdio_dev *sdiodev,
360 struct chip_info *ci, u32 regs)
361{
362 u32 regdata;
363
364 /*
365 * Get CC core rev
366 * Chipid is assume to be at offset 0 from regs arg
367 * For different chiptypes or old sdio hosts w/o chipcommon,
368 * other ways of recognition should be added here.
369 */
Franky Lin99ba15c2011-11-04 22:23:42 +0100370 ci->c_inf[0].id = BCMA_CORE_CHIPCOMMON;
371 ci->c_inf[0].base = regs;
Franky Lin79ae3952012-05-04 18:27:34 -0700372 regdata = brcmf_sdio_regrl(sdiodev,
373 CORE_CC_REG(ci->c_inf[0].base, chipid),
374 NULL);
Franky Lina83369b2011-11-04 22:23:28 +0100375 ci->chip = regdata & CID_ID_MASK;
376 ci->chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
Franky Lin6ca687d2011-11-10 20:30:21 +0100377 ci->socitype = (regdata & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
Franky Lina83369b2011-11-04 22:23:28 +0100378
379 brcmf_dbg(INFO, "chipid=0x%x chiprev=%d\n", ci->chip, ci->chiprev);
380
381 /* Address of cores for new chips should be added here */
382 switch (ci->chip) {
383 case BCM4329_CHIP_ID:
Franky Lin99ba15c2011-11-04 22:23:42 +0100384 ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
385 ci->c_inf[1].base = BCM4329_CORE_BUS_BASE;
386 ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
387 ci->c_inf[2].base = BCM4329_CORE_SOCRAM_BASE;
388 ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
389 ci->c_inf[3].base = BCM4329_CORE_ARM_BASE;
Franky Lina83369b2011-11-04 22:23:28 +0100390 ci->ramsize = BCM4329_RAMSIZE;
391 break;
Franky Lince2d7d72011-12-08 15:06:39 -0800392 case BCM4330_CHIP_ID:
393 ci->c_inf[0].wrapbase = 0x18100000;
394 ci->c_inf[0].cib = 0x27004211;
395 ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
396 ci->c_inf[1].base = 0x18002000;
397 ci->c_inf[1].wrapbase = 0x18102000;
398 ci->c_inf[1].cib = 0x07004211;
399 ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
400 ci->c_inf[2].base = 0x18004000;
401 ci->c_inf[2].wrapbase = 0x18104000;
402 ci->c_inf[2].cib = 0x0d080401;
403 ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
404 ci->c_inf[3].base = 0x18003000;
405 ci->c_inf[3].wrapbase = 0x18103000;
406 ci->c_inf[3].cib = 0x03004211;
407 ci->ramsize = 0x48000;
408 break;
Franky Lina83369b2011-11-04 22:23:28 +0100409 default:
410 brcmf_dbg(ERROR, "chipid 0x%x is not supported\n", ci->chip);
411 return -ENODEV;
412 }
413
Franky Lin6ca687d2011-11-10 20:30:21 +0100414 switch (ci->socitype) {
415 case SOCI_SB:
416 ci->iscoreup = brcmf_sdio_sb_iscoreup;
Franky Lin523894f2011-11-10 20:30:22 +0100417 ci->corerev = brcmf_sdio_sb_corerev;
Franky Lin086a2e02011-11-10 20:30:23 +0100418 ci->coredisable = brcmf_sdio_sb_coredisable;
Franky Lind77e70f2011-11-10 20:30:24 +0100419 ci->resetcore = brcmf_sdio_sb_resetcore;
Franky Lin6ca687d2011-11-10 20:30:21 +0100420 break;
421 case SOCI_AI:
422 ci->iscoreup = brcmf_sdio_ai_iscoreup;
Franky Lin523894f2011-11-10 20:30:22 +0100423 ci->corerev = brcmf_sdio_ai_corerev;
Franky Lin086a2e02011-11-10 20:30:23 +0100424 ci->coredisable = brcmf_sdio_ai_coredisable;
Franky Lind77e70f2011-11-10 20:30:24 +0100425 ci->resetcore = brcmf_sdio_ai_resetcore;
Franky Lin6ca687d2011-11-10 20:30:21 +0100426 break;
427 default:
428 brcmf_dbg(ERROR, "socitype %u not supported\n", ci->socitype);
429 return -ENODEV;
430 }
431
Franky Lina83369b2011-11-04 22:23:28 +0100432 return 0;
433}
434
Franky Line63ac6b2011-11-04 22:23:29 +0100435static int
436brcmf_sdio_chip_buscoreprep(struct brcmf_sdio_dev *sdiodev)
437{
438 int err = 0;
439 u8 clkval, clkset;
440
441 /* Try forcing SDIO core to do ALPAvail request only */
442 clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
Franky Lin3bba8292012-05-04 18:27:33 -0700443 brcmf_sdio_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
Franky Line63ac6b2011-11-04 22:23:29 +0100444 if (err) {
445 brcmf_dbg(ERROR, "error writing for HT off\n");
446 return err;
447 }
448
449 /* If register supported, wait for ALPAvail and then force ALP */
450 /* This may take up to 15 milliseconds */
Franky Lin45db3392012-05-04 18:27:32 -0700451 clkval = brcmf_sdio_regrb(sdiodev,
452 SBSDIO_FUNC1_CHIPCLKCSR, NULL);
Franky Line63ac6b2011-11-04 22:23:29 +0100453
454 if ((clkval & ~SBSDIO_AVBITS) != clkset) {
455 brcmf_dbg(ERROR, "ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
456 clkset, clkval);
457 return -EACCES;
458 }
459
Franky Lin45db3392012-05-04 18:27:32 -0700460 SPINWAIT(((clkval = brcmf_sdio_regrb(sdiodev,
461 SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
Franky Line63ac6b2011-11-04 22:23:29 +0100462 !SBSDIO_ALPAV(clkval)),
463 PMU_MAX_TRANSITION_DLY);
464 if (!SBSDIO_ALPAV(clkval)) {
465 brcmf_dbg(ERROR, "timeout on ALPAV wait, clkval 0x%02x\n",
466 clkval);
467 return -EBUSY;
468 }
469
470 clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
Franky Lin3bba8292012-05-04 18:27:33 -0700471 brcmf_sdio_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
Franky Line63ac6b2011-11-04 22:23:29 +0100472 udelay(65);
473
474 /* Also, disable the extra SDIO pull-ups */
Franky Lin3bba8292012-05-04 18:27:33 -0700475 brcmf_sdio_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
Franky Line63ac6b2011-11-04 22:23:29 +0100476
477 return 0;
478}
479
Franky Lin5b45e542011-11-04 22:23:30 +0100480static void
481brcmf_sdio_chip_buscoresetup(struct brcmf_sdio_dev *sdiodev,
482 struct chip_info *ci)
483{
Franky Lin79ae3952012-05-04 18:27:34 -0700484 u32 base = ci->c_inf[0].base;
485
Franky Lin5b45e542011-11-04 22:23:30 +0100486 /* get chipcommon rev */
Franky Lin523894f2011-11-10 20:30:22 +0100487 ci->c_inf[0].rev = ci->corerev(sdiodev, ci, ci->c_inf[0].id);
Franky Lin5b45e542011-11-04 22:23:30 +0100488
489 /* get chipcommon capabilites */
Franky Lin79ae3952012-05-04 18:27:34 -0700490 ci->c_inf[0].caps = brcmf_sdio_regrl(sdiodev,
491 CORE_CC_REG(base, capabilities),
492 NULL);
Franky Lin5b45e542011-11-04 22:23:30 +0100493
494 /* get pmu caps & rev */
Franky Lin99ba15c2011-11-04 22:23:42 +0100495 if (ci->c_inf[0].caps & CC_CAP_PMU) {
Franky Lin79ae3952012-05-04 18:27:34 -0700496 ci->pmucaps =
497 brcmf_sdio_regrl(sdiodev,
498 CORE_CC_REG(base, pmucapabilities),
499 NULL);
Franky Lin5b45e542011-11-04 22:23:30 +0100500 ci->pmurev = ci->pmucaps & PCAP_REV_MASK;
501 }
502
Franky Lin523894f2011-11-10 20:30:22 +0100503 ci->c_inf[1].rev = ci->corerev(sdiodev, ci, ci->c_inf[1].id);
Franky Lin5b45e542011-11-04 22:23:30 +0100504
505 brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, buscore rev/type=%d/0x%x\n",
Franky Lin99ba15c2011-11-04 22:23:42 +0100506 ci->c_inf[0].rev, ci->pmurev,
507 ci->c_inf[1].rev, ci->c_inf[1].id);
Franky Lin966414d2011-11-04 22:23:32 +0100508
509 /*
510 * Make sure any on-chip ARM is off (in case strapping is wrong),
511 * or downloaded code was already running.
512 */
Franky Lin086a2e02011-11-10 20:30:23 +0100513 ci->coredisable(sdiodev, ci, BCMA_CORE_ARM_CM3);
Franky Lin5b45e542011-11-04 22:23:30 +0100514}
515
Franky Lina83369b2011-11-04 22:23:28 +0100516int brcmf_sdio_chip_attach(struct brcmf_sdio_dev *sdiodev,
Franky Lina97e4fc2011-11-04 22:23:35 +0100517 struct chip_info **ci_ptr, u32 regs)
Franky Lina83369b2011-11-04 22:23:28 +0100518{
Franky Lina97e4fc2011-11-04 22:23:35 +0100519 int ret;
520 struct chip_info *ci;
521
522 brcmf_dbg(TRACE, "Enter\n");
523
524 /* alloc chip_info_t */
525 ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
526 if (!ci)
527 return -ENOMEM;
Franky Lina83369b2011-11-04 22:23:28 +0100528
Franky Line63ac6b2011-11-04 22:23:29 +0100529 ret = brcmf_sdio_chip_buscoreprep(sdiodev);
530 if (ret != 0)
Franky Lina97e4fc2011-11-04 22:23:35 +0100531 goto err;
Franky Line63ac6b2011-11-04 22:23:29 +0100532
Franky Lina83369b2011-11-04 22:23:28 +0100533 ret = brcmf_sdio_chip_recognition(sdiodev, ci, regs);
534 if (ret != 0)
Franky Lina97e4fc2011-11-04 22:23:35 +0100535 goto err;
Franky Lina83369b2011-11-04 22:23:28 +0100536
Franky Lin5b45e542011-11-04 22:23:30 +0100537 brcmf_sdio_chip_buscoresetup(sdiodev, ci);
538
Franky Lin960908d2011-11-04 22:23:33 +0100539 brcmf_sdcard_reg_write(sdiodev,
Franky Lince454e82012-05-04 18:27:29 -0700540 CORE_CC_REG(ci->c_inf[0].base, gpiopullup), 0);
Franky Lin960908d2011-11-04 22:23:33 +0100541 brcmf_sdcard_reg_write(sdiodev,
Franky Lince454e82012-05-04 18:27:29 -0700542 CORE_CC_REG(ci->c_inf[0].base, gpiopulldown), 0);
Franky Lin960908d2011-11-04 22:23:33 +0100543
Franky Lina97e4fc2011-11-04 22:23:35 +0100544 *ci_ptr = ci;
545 return 0;
546
547err:
548 kfree(ci);
Franky Lina83369b2011-11-04 22:23:28 +0100549 return ret;
550}
Franky Lina8a6c042011-11-04 22:23:39 +0100551
552void
553brcmf_sdio_chip_detach(struct chip_info **ci_ptr)
554{
555 brcmf_dbg(TRACE, "Enter\n");
556
557 kfree(*ci_ptr);
558 *ci_ptr = NULL;
559}
Franky Line12afb62011-11-04 22:23:40 +0100560
561static char *brcmf_sdio_chip_name(uint chipid, char *buf, uint len)
562{
563 const char *fmt;
564
565 fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
566 snprintf(buf, len, fmt, chipid);
567 return buf;
568}
569
570void
571brcmf_sdio_chip_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
572 struct chip_info *ci, u32 drivestrength)
573{
574 struct sdiod_drive_str *str_tab = NULL;
575 u32 str_mask = 0;
576 u32 str_shift = 0;
577 char chn[8];
Franky Lin79ae3952012-05-04 18:27:34 -0700578 u32 base = ci->c_inf[0].base;
Franky Line12afb62011-11-04 22:23:40 +0100579
Franky Lin99ba15c2011-11-04 22:23:42 +0100580 if (!(ci->c_inf[0].caps & CC_CAP_PMU))
Franky Line12afb62011-11-04 22:23:40 +0100581 return;
582
583 switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
Franky Lince2d7d72011-12-08 15:06:39 -0800584 case SDIOD_DRVSTR_KEY(BCM4330_CHIP_ID, 12):
Franky Linffb27562011-12-08 15:06:40 -0800585 str_tab = (struct sdiod_drive_str *)&sdiod_drvstr_tab1_1v8;
Franky Lince2d7d72011-12-08 15:06:39 -0800586 str_mask = 0x00003800;
587 str_shift = 11;
588 break;
Franky Line12afb62011-11-04 22:23:40 +0100589 default:
590 brcmf_dbg(ERROR, "No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
591 brcmf_sdio_chip_name(ci->chip, chn, 8),
592 ci->chiprev, ci->pmurev);
593 break;
594 }
595
596 if (str_tab != NULL) {
597 u32 drivestrength_sel = 0;
598 u32 cc_data_temp;
599 int i;
600
601 for (i = 0; str_tab[i].strength != 0; i++) {
602 if (drivestrength >= str_tab[i].strength) {
603 drivestrength_sel = str_tab[i].sel;
604 break;
605 }
606 }
607
608 brcmf_sdcard_reg_write(sdiodev,
Franky Lin99ba15c2011-11-04 22:23:42 +0100609 CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
Franky Lince454e82012-05-04 18:27:29 -0700610 1);
Franky Lin79ae3952012-05-04 18:27:34 -0700611 cc_data_temp =
612 brcmf_sdio_regrl(sdiodev,
613 CORE_CC_REG(base, chipcontrol_addr),
614 NULL);
Franky Line12afb62011-11-04 22:23:40 +0100615 cc_data_temp &= ~str_mask;
616 drivestrength_sel <<= str_shift;
617 cc_data_temp |= drivestrength_sel;
618 brcmf_sdcard_reg_write(sdiodev,
Franky Lin99ba15c2011-11-04 22:23:42 +0100619 CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
Franky Lince454e82012-05-04 18:27:29 -0700620 cc_data_temp);
Franky Line12afb62011-11-04 22:23:40 +0100621
622 brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
623 drivestrength, cc_data_temp);
624 }
625}