blob: 10e53796926c19b23ba107e507f53e6bfbd6fac9 [file] [log] [blame]
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * Derived from arch/arm/kvm/coproc.c:
6 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
7 * Authors: Rusty Russell <rusty@rustcorp.com.au>
8 * Christoffer Dall <c.dall@virtualopensystems.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License, version 2, as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000023#include <linux/kvm_host.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000024#include <linux/mm.h>
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000025#include <linux/uaccess.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000026
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000027#include <asm/cacheflush.h>
28#include <asm/cputype.h>
Marc Zyngier0c557ed2014-04-24 10:24:46 +010029#include <asm/debug-monitors.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000030#include <asm/esr.h>
31#include <asm/kvm_arm.h>
Marc Zyngier9d8415d2015-10-25 19:57:11 +000032#include <asm/kvm_asm.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000033#include <asm/kvm_coproc.h>
34#include <asm/kvm_emulate.h>
35#include <asm/kvm_host.h>
36#include <asm/kvm_mmu.h>
Shannon Zhaoab946832015-06-18 16:01:53 +080037#include <asm/perf_event.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000038
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000039#include <trace/events/kvm.h>
40
41#include "sys_regs.h"
42
Alex Bennéeeef8c852015-07-07 17:30:03 +010043#include "trace.h"
44
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000045/*
46 * All of this file is extremly similar to the ARM coproc.c, but the
47 * types are different. My gut feeling is that it should be pretty
48 * easy to merge, but that would be an ABI breakage -- again. VFP
49 * would also need to be abstracted.
Marc Zyngier62a89c42013-02-07 10:32:33 +000050 *
51 * For AArch32, we only take care of what is being trapped. Anything
52 * that has to do with init and userspace access has to go via the
53 * 64bit interface.
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000054 */
55
56/* 3 bits per cache level, as per CLIDR, but non-existent caches always 0 */
57static u32 cache_levels;
58
59/* CSSELR values; used to index KVM_REG_ARM_DEMUX_ID_CCSIDR */
60#define CSSELR_MAX 12
61
62/* Which cache CCSIDR represents depends on CSSELR value. */
63static u32 get_ccsidr(u32 csselr)
64{
65 u32 ccsidr;
66
67 /* Make sure noone else changes CSSELR during this! */
68 local_irq_disable();
69 /* Put value into CSSELR */
70 asm volatile("msr csselr_el1, %x0" : : "r" (csselr));
71 isb();
72 /* Read result out of CCSIDR */
73 asm volatile("mrs %0, ccsidr_el1" : "=r" (ccsidr));
74 local_irq_enable();
75
76 return ccsidr;
77}
78
Marc Zyngier3c1e7162014-12-19 16:05:31 +000079/*
80 * See note at ARMv7 ARM B1.14.4 (TL;DR: S/W ops are not easily virtualized).
81 */
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000082static bool access_dcsw(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +030083 struct sys_reg_params *p,
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000084 const struct sys_reg_desc *r)
85{
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000086 if (!p->is_write)
87 return read_from_write_only(vcpu, p);
88
Marc Zyngier3c1e7162014-12-19 16:05:31 +000089 kvm_set_way_flush(vcpu);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000090 return true;
91}
92
93/*
Marc Zyngier4d449232014-01-14 18:00:55 +000094 * Generic accessor for VM registers. Only called as long as HCR_TVM
Marc Zyngier3c1e7162014-12-19 16:05:31 +000095 * is set. If the guest enables the MMU, we stop trapping the VM
96 * sys_regs and leave it in complete control of the caches.
Marc Zyngier4d449232014-01-14 18:00:55 +000097 */
98static bool access_vm_reg(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +030099 struct sys_reg_params *p,
Marc Zyngier4d449232014-01-14 18:00:55 +0000100 const struct sys_reg_desc *r)
101{
Marc Zyngier3c1e7162014-12-19 16:05:31 +0000102 bool was_enabled = vcpu_has_cache_enabled(vcpu);
Marc Zyngier4d449232014-01-14 18:00:55 +0000103
104 BUG_ON(!p->is_write);
105
Marc Zyngierdedf97e2014-08-01 12:00:36 +0100106 if (!p->is_aarch32) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300107 vcpu_sys_reg(vcpu, r->reg) = p->regval;
Marc Zyngierdedf97e2014-08-01 12:00:36 +0100108 } else {
109 if (!p->is_32bit)
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300110 vcpu_cp15_64_high(vcpu, r->reg) = upper_32_bits(p->regval);
111 vcpu_cp15_64_low(vcpu, r->reg) = lower_32_bits(p->regval);
Marc Zyngierdedf97e2014-08-01 12:00:36 +0100112 }
Victor Kamenskyf0a3eaf2014-07-02 17:19:30 +0100113
Marc Zyngier3c1e7162014-12-19 16:05:31 +0000114 kvm_toggle_cache(vcpu, was_enabled);
Marc Zyngier4d449232014-01-14 18:00:55 +0000115 return true;
116}
117
Andre Przywara6d52f352014-06-03 10:13:13 +0200118/*
119 * Trap handler for the GICv3 SGI generation system register.
120 * Forward the request to the VGIC emulation.
121 * The cp15_64 code makes sure this automatically works
122 * for both AArch64 and AArch32 accesses.
123 */
124static bool access_gic_sgi(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300125 struct sys_reg_params *p,
Andre Przywara6d52f352014-06-03 10:13:13 +0200126 const struct sys_reg_desc *r)
127{
Andre Przywara6d52f352014-06-03 10:13:13 +0200128 if (!p->is_write)
129 return read_from_write_only(vcpu, p);
130
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300131 vgic_v3_dispatch_sgi(vcpu, p->regval);
Andre Przywara6d52f352014-06-03 10:13:13 +0200132
133 return true;
134}
135
Marc Zyngier7609c122014-04-24 10:21:16 +0100136static bool trap_raz_wi(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300137 struct sys_reg_params *p,
Marc Zyngier7609c122014-04-24 10:21:16 +0100138 const struct sys_reg_desc *r)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000139{
140 if (p->is_write)
141 return ignore_write(vcpu, p);
142 else
143 return read_zero(vcpu, p);
144}
145
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100146static bool trap_oslsr_el1(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300147 struct sys_reg_params *p,
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100148 const struct sys_reg_desc *r)
149{
150 if (p->is_write) {
151 return ignore_write(vcpu, p);
152 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300153 p->regval = (1 << 3);
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100154 return true;
155 }
156}
157
158static bool trap_dbgauthstatus_el1(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300159 struct sys_reg_params *p,
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100160 const struct sys_reg_desc *r)
161{
162 if (p->is_write) {
163 return ignore_write(vcpu, p);
164 } else {
165 u32 val;
166 asm volatile("mrs %0, dbgauthstatus_el1" : "=r" (val));
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300167 p->regval = val;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100168 return true;
169 }
170}
171
172/*
173 * We want to avoid world-switching all the DBG registers all the
174 * time:
175 *
176 * - If we've touched any debug register, it is likely that we're
177 * going to touch more of them. It then makes sense to disable the
178 * traps and start doing the save/restore dance
179 * - If debug is active (DBG_MDSCR_KDE or DBG_MDSCR_MDE set), it is
180 * then mandatory to save/restore the registers, as the guest
181 * depends on them.
182 *
183 * For this, we use a DIRTY bit, indicating the guest has modified the
184 * debug registers, used as follow:
185 *
186 * On guest entry:
187 * - If the dirty bit is set (because we're coming back from trapping),
188 * disable the traps, save host registers, restore guest registers.
189 * - If debug is actively in use (DBG_MDSCR_KDE or DBG_MDSCR_MDE set),
190 * set the dirty bit, disable the traps, save host registers,
191 * restore guest registers.
192 * - Otherwise, enable the traps
193 *
194 * On guest exit:
195 * - If the dirty bit is set, save guest registers, restore host
196 * registers and clear the dirty bit. This ensure that the host can
197 * now use the debug registers.
198 */
199static bool trap_debug_regs(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300200 struct sys_reg_params *p,
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100201 const struct sys_reg_desc *r)
202{
203 if (p->is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300204 vcpu_sys_reg(vcpu, r->reg) = p->regval;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100205 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
206 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300207 p->regval = vcpu_sys_reg(vcpu, r->reg);
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100208 }
209
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300210 trace_trap_reg(__func__, r->reg, p->is_write, p->regval);
Alex Bennéeeef8c852015-07-07 17:30:03 +0100211
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100212 return true;
213}
214
Alex Bennée84e690b2015-07-07 17:30:00 +0100215/*
216 * reg_to_dbg/dbg_to_reg
217 *
218 * A 32 bit write to a debug register leave top bits alone
219 * A 32 bit read from a debug register only returns the bottom bits
220 *
221 * All writes will set the KVM_ARM64_DEBUG_DIRTY flag to ensure the
222 * hyp.S code switches between host and guest values in future.
223 */
Marc Zyngier281243c2015-12-16 15:41:12 +0000224static void reg_to_dbg(struct kvm_vcpu *vcpu,
225 struct sys_reg_params *p,
226 u64 *dbg_reg)
Alex Bennée84e690b2015-07-07 17:30:00 +0100227{
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300228 u64 val = p->regval;
Alex Bennée84e690b2015-07-07 17:30:00 +0100229
230 if (p->is_32bit) {
231 val &= 0xffffffffUL;
232 val |= ((*dbg_reg >> 32) << 32);
233 }
234
235 *dbg_reg = val;
236 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
237}
238
Marc Zyngier281243c2015-12-16 15:41:12 +0000239static void dbg_to_reg(struct kvm_vcpu *vcpu,
240 struct sys_reg_params *p,
241 u64 *dbg_reg)
Alex Bennée84e690b2015-07-07 17:30:00 +0100242{
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300243 p->regval = *dbg_reg;
Alex Bennée84e690b2015-07-07 17:30:00 +0100244 if (p->is_32bit)
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300245 p->regval &= 0xffffffffUL;
Alex Bennée84e690b2015-07-07 17:30:00 +0100246}
247
Marc Zyngier281243c2015-12-16 15:41:12 +0000248static bool trap_bvr(struct kvm_vcpu *vcpu,
249 struct sys_reg_params *p,
250 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100251{
252 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
253
254 if (p->is_write)
255 reg_to_dbg(vcpu, p, dbg_reg);
256 else
257 dbg_to_reg(vcpu, p, dbg_reg);
258
Alex Bennéeeef8c852015-07-07 17:30:03 +0100259 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
260
Alex Bennée84e690b2015-07-07 17:30:00 +0100261 return true;
262}
263
264static int set_bvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
265 const struct kvm_one_reg *reg, void __user *uaddr)
266{
267 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
268
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100269 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100270 return -EFAULT;
271 return 0;
272}
273
274static int get_bvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
275 const struct kvm_one_reg *reg, void __user *uaddr)
276{
277 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
278
279 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
280 return -EFAULT;
281 return 0;
282}
283
Marc Zyngier281243c2015-12-16 15:41:12 +0000284static void reset_bvr(struct kvm_vcpu *vcpu,
285 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100286{
287 vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg] = rd->val;
288}
289
Marc Zyngier281243c2015-12-16 15:41:12 +0000290static bool trap_bcr(struct kvm_vcpu *vcpu,
291 struct sys_reg_params *p,
292 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100293{
294 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg];
295
296 if (p->is_write)
297 reg_to_dbg(vcpu, p, dbg_reg);
298 else
299 dbg_to_reg(vcpu, p, dbg_reg);
300
Alex Bennéeeef8c852015-07-07 17:30:03 +0100301 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
302
Alex Bennée84e690b2015-07-07 17:30:00 +0100303 return true;
304}
305
306static int set_bcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
307 const struct kvm_one_reg *reg, void __user *uaddr)
308{
309 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg];
310
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100311 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100312 return -EFAULT;
313
314 return 0;
315}
316
317static int get_bcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
318 const struct kvm_one_reg *reg, void __user *uaddr)
319{
320 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg];
321
322 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
323 return -EFAULT;
324 return 0;
325}
326
Marc Zyngier281243c2015-12-16 15:41:12 +0000327static void reset_bcr(struct kvm_vcpu *vcpu,
328 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100329{
330 vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg] = rd->val;
331}
332
Marc Zyngier281243c2015-12-16 15:41:12 +0000333static bool trap_wvr(struct kvm_vcpu *vcpu,
334 struct sys_reg_params *p,
335 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100336{
337 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg];
338
339 if (p->is_write)
340 reg_to_dbg(vcpu, p, dbg_reg);
341 else
342 dbg_to_reg(vcpu, p, dbg_reg);
343
Alex Bennéeeef8c852015-07-07 17:30:03 +0100344 trace_trap_reg(__func__, rd->reg, p->is_write,
345 vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg]);
346
Alex Bennée84e690b2015-07-07 17:30:00 +0100347 return true;
348}
349
350static int set_wvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
351 const struct kvm_one_reg *reg, void __user *uaddr)
352{
353 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg];
354
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100355 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100356 return -EFAULT;
357 return 0;
358}
359
360static int get_wvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
361 const struct kvm_one_reg *reg, void __user *uaddr)
362{
363 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg];
364
365 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
366 return -EFAULT;
367 return 0;
368}
369
Marc Zyngier281243c2015-12-16 15:41:12 +0000370static void reset_wvr(struct kvm_vcpu *vcpu,
371 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100372{
373 vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg] = rd->val;
374}
375
Marc Zyngier281243c2015-12-16 15:41:12 +0000376static bool trap_wcr(struct kvm_vcpu *vcpu,
377 struct sys_reg_params *p,
378 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100379{
380 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg];
381
382 if (p->is_write)
383 reg_to_dbg(vcpu, p, dbg_reg);
384 else
385 dbg_to_reg(vcpu, p, dbg_reg);
386
Alex Bennéeeef8c852015-07-07 17:30:03 +0100387 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
388
Alex Bennée84e690b2015-07-07 17:30:00 +0100389 return true;
390}
391
392static int set_wcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
393 const struct kvm_one_reg *reg, void __user *uaddr)
394{
395 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg];
396
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100397 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100398 return -EFAULT;
399 return 0;
400}
401
402static int get_wcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
403 const struct kvm_one_reg *reg, void __user *uaddr)
404{
405 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg];
406
407 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
408 return -EFAULT;
409 return 0;
410}
411
Marc Zyngier281243c2015-12-16 15:41:12 +0000412static void reset_wcr(struct kvm_vcpu *vcpu,
413 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100414{
415 vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg] = rd->val;
416}
417
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000418static void reset_amair_el1(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
419{
420 u64 amair;
421
422 asm volatile("mrs %0, amair_el1\n" : "=r" (amair));
423 vcpu_sys_reg(vcpu, AMAIR_EL1) = amair;
424}
425
426static void reset_mpidr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
427{
Andre Przywara4429fc62014-06-02 15:37:13 +0200428 u64 mpidr;
429
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000430 /*
Andre Przywara4429fc62014-06-02 15:37:13 +0200431 * Map the vcpu_id into the first three affinity level fields of
432 * the MPIDR. We limit the number of VCPUs in level 0 due to a
433 * limitation to 16 CPUs in that level in the ICC_SGIxR registers
434 * of the GICv3 to be able to address each CPU directly when
435 * sending IPIs.
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000436 */
Andre Przywara4429fc62014-06-02 15:37:13 +0200437 mpidr = (vcpu->vcpu_id & 0x0f) << MPIDR_LEVEL_SHIFT(0);
438 mpidr |= ((vcpu->vcpu_id >> 4) & 0xff) << MPIDR_LEVEL_SHIFT(1);
439 mpidr |= ((vcpu->vcpu_id >> 12) & 0xff) << MPIDR_LEVEL_SHIFT(2);
440 vcpu_sys_reg(vcpu, MPIDR_EL1) = (1ULL << 31) | mpidr;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000441}
442
Shannon Zhaoab946832015-06-18 16:01:53 +0800443static void reset_pmcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
444{
445 u64 pmcr, val;
446
447 asm volatile("mrs %0, pmcr_el0\n" : "=r" (pmcr));
448 /* Writable bits of PMCR_EL0 (ARMV8_PMU_PMCR_MASK) is reset to UNKNOWN
449 * except PMCR.E resetting to zero.
450 */
451 val = ((pmcr & ~ARMV8_PMU_PMCR_MASK)
452 | (ARMV8_PMU_PMCR_MASK & 0xdecafbad)) & (~ARMV8_PMU_PMCR_E);
453 vcpu_sys_reg(vcpu, PMCR_EL0) = val;
454}
455
456static bool access_pmcr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
457 const struct sys_reg_desc *r)
458{
459 u64 val;
460
461 if (!kvm_arm_pmu_v3_ready(vcpu))
462 return trap_raz_wi(vcpu, p, r);
463
464 if (p->is_write) {
465 /* Only update writeable bits of PMCR */
466 val = vcpu_sys_reg(vcpu, PMCR_EL0);
467 val &= ~ARMV8_PMU_PMCR_MASK;
468 val |= p->regval & ARMV8_PMU_PMCR_MASK;
469 vcpu_sys_reg(vcpu, PMCR_EL0) = val;
470 } else {
471 /* PMCR.P & PMCR.C are RAZ */
472 val = vcpu_sys_reg(vcpu, PMCR_EL0)
473 & ~(ARMV8_PMU_PMCR_P | ARMV8_PMU_PMCR_C);
474 p->regval = val;
475 }
476
477 return true;
478}
479
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800480static bool access_pmselr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
481 const struct sys_reg_desc *r)
482{
483 if (!kvm_arm_pmu_v3_ready(vcpu))
484 return trap_raz_wi(vcpu, p, r);
485
486 if (p->is_write)
487 vcpu_sys_reg(vcpu, PMSELR_EL0) = p->regval;
488 else
489 /* return PMSELR.SEL field */
490 p->regval = vcpu_sys_reg(vcpu, PMSELR_EL0)
491 & ARMV8_PMU_COUNTER_MASK;
492
493 return true;
494}
495
Shannon Zhaoa86b5502015-09-07 16:11:12 +0800496static bool access_pmceid(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
497 const struct sys_reg_desc *r)
498{
499 u64 pmceid;
500
501 if (!kvm_arm_pmu_v3_ready(vcpu))
502 return trap_raz_wi(vcpu, p, r);
503
504 BUG_ON(p->is_write);
505
506 if (!(p->Op2 & 1))
507 asm volatile("mrs %0, pmceid0_el0\n" : "=r" (pmceid));
508 else
509 asm volatile("mrs %0, pmceid1_el0\n" : "=r" (pmceid));
510
511 p->regval = pmceid;
512
513 return true;
514}
515
Shannon Zhao051ff582015-12-08 15:29:06 +0800516static bool pmu_counter_idx_valid(struct kvm_vcpu *vcpu, u64 idx)
517{
518 u64 pmcr, val;
519
520 pmcr = vcpu_sys_reg(vcpu, PMCR_EL0);
521 val = (pmcr >> ARMV8_PMU_PMCR_N_SHIFT) & ARMV8_PMU_PMCR_N_MASK;
522 if (idx >= val && idx != ARMV8_PMU_CYCLE_IDX)
523 return false;
524
525 return true;
526}
527
528static bool access_pmu_evcntr(struct kvm_vcpu *vcpu,
529 struct sys_reg_params *p,
530 const struct sys_reg_desc *r)
531{
532 u64 idx;
533
534 if (!kvm_arm_pmu_v3_ready(vcpu))
535 return trap_raz_wi(vcpu, p, r);
536
537 if (r->CRn == 9 && r->CRm == 13) {
538 if (r->Op2 == 2) {
539 /* PMXEVCNTR_EL0 */
540 idx = vcpu_sys_reg(vcpu, PMSELR_EL0)
541 & ARMV8_PMU_COUNTER_MASK;
542 } else if (r->Op2 == 0) {
543 /* PMCCNTR_EL0 */
544 idx = ARMV8_PMU_CYCLE_IDX;
545 } else {
546 BUG();
547 }
548 } else if (r->CRn == 14 && (r->CRm & 12) == 8) {
549 /* PMEVCNTRn_EL0 */
550 idx = ((r->CRm & 3) << 3) | (r->Op2 & 7);
551 } else {
552 BUG();
553 }
554
555 if (!pmu_counter_idx_valid(vcpu, idx))
556 return false;
557
558 if (p->is_write)
559 kvm_pmu_set_counter_value(vcpu, idx, p->regval);
560 else
561 p->regval = kvm_pmu_get_counter_value(vcpu, idx);
562
563 return true;
564}
565
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800566static bool access_pmu_evtyper(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
567 const struct sys_reg_desc *r)
568{
569 u64 idx, reg;
570
571 if (!kvm_arm_pmu_v3_ready(vcpu))
572 return trap_raz_wi(vcpu, p, r);
573
574 if (r->CRn == 9 && r->CRm == 13 && r->Op2 == 1) {
575 /* PMXEVTYPER_EL0 */
576 idx = vcpu_sys_reg(vcpu, PMSELR_EL0) & ARMV8_PMU_COUNTER_MASK;
577 reg = PMEVTYPER0_EL0 + idx;
578 } else if (r->CRn == 14 && (r->CRm & 12) == 12) {
579 idx = ((r->CRm & 3) << 3) | (r->Op2 & 7);
580 if (idx == ARMV8_PMU_CYCLE_IDX)
581 reg = PMCCFILTR_EL0;
582 else
583 /* PMEVTYPERn_EL0 */
584 reg = PMEVTYPER0_EL0 + idx;
585 } else {
586 BUG();
587 }
588
589 if (!pmu_counter_idx_valid(vcpu, idx))
590 return false;
591
592 if (p->is_write) {
593 kvm_pmu_set_counter_event_type(vcpu, p->regval, idx);
594 vcpu_sys_reg(vcpu, reg) = p->regval & ARMV8_PMU_EVTYPE_MASK;
595 } else {
596 p->regval = vcpu_sys_reg(vcpu, reg) & ARMV8_PMU_EVTYPE_MASK;
597 }
598
599 return true;
600}
601
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800602static bool access_pmcnten(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
603 const struct sys_reg_desc *r)
604{
605 u64 val, mask;
606
607 if (!kvm_arm_pmu_v3_ready(vcpu))
608 return trap_raz_wi(vcpu, p, r);
609
610 mask = kvm_pmu_valid_counter_mask(vcpu);
611 if (p->is_write) {
612 val = p->regval & mask;
613 if (r->Op2 & 0x1) {
614 /* accessing PMCNTENSET_EL0 */
615 vcpu_sys_reg(vcpu, PMCNTENSET_EL0) |= val;
616 kvm_pmu_enable_counter(vcpu, val);
617 } else {
618 /* accessing PMCNTENCLR_EL0 */
619 vcpu_sys_reg(vcpu, PMCNTENSET_EL0) &= ~val;
620 kvm_pmu_disable_counter(vcpu, val);
621 }
622 } else {
623 p->regval = vcpu_sys_reg(vcpu, PMCNTENSET_EL0) & mask;
624 }
625
626 return true;
627}
628
Shannon Zhao9db52c72015-09-08 14:40:20 +0800629static bool access_pminten(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
630 const struct sys_reg_desc *r)
631{
632 u64 mask = kvm_pmu_valid_counter_mask(vcpu);
633
634 if (!kvm_arm_pmu_v3_ready(vcpu))
635 return trap_raz_wi(vcpu, p, r);
636
637 if (p->is_write) {
638 u64 val = p->regval & mask;
639
640 if (r->Op2 & 0x1)
641 /* accessing PMINTENSET_EL1 */
642 vcpu_sys_reg(vcpu, PMINTENSET_EL1) |= val;
643 else
644 /* accessing PMINTENCLR_EL1 */
645 vcpu_sys_reg(vcpu, PMINTENSET_EL1) &= ~val;
646 } else {
647 p->regval = vcpu_sys_reg(vcpu, PMINTENSET_EL1) & mask;
648 }
649
650 return true;
651}
652
Shannon Zhao76d883c2015-09-08 15:03:26 +0800653static bool access_pmovs(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
654 const struct sys_reg_desc *r)
655{
656 u64 mask = kvm_pmu_valid_counter_mask(vcpu);
657
658 if (!kvm_arm_pmu_v3_ready(vcpu))
659 return trap_raz_wi(vcpu, p, r);
660
661 if (p->is_write) {
662 if (r->CRm & 0x2)
663 /* accessing PMOVSSET_EL0 */
664 kvm_pmu_overflow_set(vcpu, p->regval & mask);
665 else
666 /* accessing PMOVSCLR_EL0 */
667 vcpu_sys_reg(vcpu, PMOVSSET_EL0) &= ~(p->regval & mask);
668 } else {
669 p->regval = vcpu_sys_reg(vcpu, PMOVSSET_EL0) & mask;
670 }
671
672 return true;
673}
674
Shannon Zhao7a0adc72015-09-08 15:49:39 +0800675static bool access_pmswinc(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
676 const struct sys_reg_desc *r)
677{
678 u64 mask;
679
680 if (!kvm_arm_pmu_v3_ready(vcpu))
681 return trap_raz_wi(vcpu, p, r);
682
683 if (p->is_write) {
684 mask = kvm_pmu_valid_counter_mask(vcpu);
685 kvm_pmu_software_increment(vcpu, p->regval & mask);
686 return true;
687 }
688
689 return false;
690}
691
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100692/* Silly macro to expand the DBG{BCR,BVR,WVR,WCR}n_EL1 registers in one go */
693#define DBG_BCR_BVR_WCR_WVR_EL1(n) \
694 /* DBGBVRn_EL1 */ \
695 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b100), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100696 trap_bvr, reset_bvr, n, 0, get_bvr, set_bvr }, \
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100697 /* DBGBCRn_EL1 */ \
698 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b101), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100699 trap_bcr, reset_bcr, n, 0, get_bcr, set_bcr }, \
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100700 /* DBGWVRn_EL1 */ \
701 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b110), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100702 trap_wvr, reset_wvr, n, 0, get_wvr, set_wvr }, \
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100703 /* DBGWCRn_EL1 */ \
704 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b111), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100705 trap_wcr, reset_wcr, n, 0, get_wcr, set_wcr }
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100706
Shannon Zhao051ff582015-12-08 15:29:06 +0800707/* Macro to expand the PMEVCNTRn_EL0 register */
708#define PMU_PMEVCNTR_EL0(n) \
709 /* PMEVCNTRn_EL0 */ \
710 { Op0(0b11), Op1(0b011), CRn(0b1110), \
711 CRm((0b1000 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)), \
712 access_pmu_evcntr, reset_unknown, (PMEVCNTR0_EL0 + n), }
713
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800714/* Macro to expand the PMEVTYPERn_EL0 register */
715#define PMU_PMEVTYPER_EL0(n) \
716 /* PMEVTYPERn_EL0 */ \
717 { Op0(0b11), Op1(0b011), CRn(0b1110), \
718 CRm((0b1100 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)), \
719 access_pmu_evtyper, reset_unknown, (PMEVTYPER0_EL0 + n), }
720
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000721/*
722 * Architected system registers.
723 * Important: Must be sorted ascending by Op0, Op1, CRn, CRm, Op2
Marc Zyngier7609c122014-04-24 10:21:16 +0100724 *
725 * We could trap ID_DFR0 and tell the guest we don't support performance
726 * monitoring. Unfortunately the patch to make the kernel check ID_DFR0 was
727 * NAKed, so it will read the PMCR anyway.
728 *
729 * Therefore we tell the guest we have 0 counters. Unfortunately, we
730 * must always support PMCCNTR (the cycle counter): we just RAZ/WI for
731 * all PM registers, which doesn't crash the guest kernel at least.
732 *
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100733 * Debug handling: We do trap most, if not all debug related system
734 * registers. The implementation is good enough to ensure that a guest
735 * can use these with minimal performance degradation. The drawback is
736 * that we don't implement any of the external debug, none of the
737 * OSlock protocol. This should be revisited if we ever encounter a
738 * more demanding guest...
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000739 */
740static const struct sys_reg_desc sys_reg_descs[] = {
741 /* DC ISW */
742 { Op0(0b01), Op1(0b000), CRn(0b0111), CRm(0b0110), Op2(0b010),
743 access_dcsw },
744 /* DC CSW */
745 { Op0(0b01), Op1(0b000), CRn(0b0111), CRm(0b1010), Op2(0b010),
746 access_dcsw },
747 /* DC CISW */
748 { Op0(0b01), Op1(0b000), CRn(0b0111), CRm(0b1110), Op2(0b010),
749 access_dcsw },
750
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100751 DBG_BCR_BVR_WCR_WVR_EL1(0),
752 DBG_BCR_BVR_WCR_WVR_EL1(1),
753 /* MDCCINT_EL1 */
754 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b000),
755 trap_debug_regs, reset_val, MDCCINT_EL1, 0 },
756 /* MDSCR_EL1 */
757 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b010),
758 trap_debug_regs, reset_val, MDSCR_EL1, 0 },
759 DBG_BCR_BVR_WCR_WVR_EL1(2),
760 DBG_BCR_BVR_WCR_WVR_EL1(3),
761 DBG_BCR_BVR_WCR_WVR_EL1(4),
762 DBG_BCR_BVR_WCR_WVR_EL1(5),
763 DBG_BCR_BVR_WCR_WVR_EL1(6),
764 DBG_BCR_BVR_WCR_WVR_EL1(7),
765 DBG_BCR_BVR_WCR_WVR_EL1(8),
766 DBG_BCR_BVR_WCR_WVR_EL1(9),
767 DBG_BCR_BVR_WCR_WVR_EL1(10),
768 DBG_BCR_BVR_WCR_WVR_EL1(11),
769 DBG_BCR_BVR_WCR_WVR_EL1(12),
770 DBG_BCR_BVR_WCR_WVR_EL1(13),
771 DBG_BCR_BVR_WCR_WVR_EL1(14),
772 DBG_BCR_BVR_WCR_WVR_EL1(15),
773
774 /* MDRAR_EL1 */
775 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b000),
776 trap_raz_wi },
777 /* OSLAR_EL1 */
778 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b100),
779 trap_raz_wi },
780 /* OSLSR_EL1 */
781 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0001), Op2(0b100),
782 trap_oslsr_el1 },
783 /* OSDLR_EL1 */
784 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0011), Op2(0b100),
785 trap_raz_wi },
786 /* DBGPRCR_EL1 */
787 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0100), Op2(0b100),
788 trap_raz_wi },
789 /* DBGCLAIMSET_EL1 */
790 { Op0(0b10), Op1(0b000), CRn(0b0111), CRm(0b1000), Op2(0b110),
791 trap_raz_wi },
792 /* DBGCLAIMCLR_EL1 */
793 { Op0(0b10), Op1(0b000), CRn(0b0111), CRm(0b1001), Op2(0b110),
794 trap_raz_wi },
795 /* DBGAUTHSTATUS_EL1 */
796 { Op0(0b10), Op1(0b000), CRn(0b0111), CRm(0b1110), Op2(0b110),
797 trap_dbgauthstatus_el1 },
798
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100799 /* MDCCSR_EL1 */
800 { Op0(0b10), Op1(0b011), CRn(0b0000), CRm(0b0001), Op2(0b000),
801 trap_raz_wi },
802 /* DBGDTR_EL0 */
803 { Op0(0b10), Op1(0b011), CRn(0b0000), CRm(0b0100), Op2(0b000),
804 trap_raz_wi },
805 /* DBGDTR[TR]X_EL0 */
806 { Op0(0b10), Op1(0b011), CRn(0b0000), CRm(0b0101), Op2(0b000),
807 trap_raz_wi },
808
Marc Zyngier62a89c42013-02-07 10:32:33 +0000809 /* DBGVCR32_EL2 */
810 { Op0(0b10), Op1(0b100), CRn(0b0000), CRm(0b0111), Op2(0b000),
811 NULL, reset_val, DBGVCR32_EL2, 0 },
812
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000813 /* MPIDR_EL1 */
814 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0000), Op2(0b101),
815 NULL, reset_mpidr, MPIDR_EL1 },
816 /* SCTLR_EL1 */
817 { Op0(0b11), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b000),
Marc Zyngier3c1e7162014-12-19 16:05:31 +0000818 access_vm_reg, reset_val, SCTLR_EL1, 0x00C50078 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000819 /* CPACR_EL1 */
820 { Op0(0b11), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b010),
821 NULL, reset_val, CPACR_EL1, 0 },
822 /* TTBR0_EL1 */
823 { Op0(0b11), Op1(0b000), CRn(0b0010), CRm(0b0000), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000824 access_vm_reg, reset_unknown, TTBR0_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000825 /* TTBR1_EL1 */
826 { Op0(0b11), Op1(0b000), CRn(0b0010), CRm(0b0000), Op2(0b001),
Marc Zyngier4d449232014-01-14 18:00:55 +0000827 access_vm_reg, reset_unknown, TTBR1_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000828 /* TCR_EL1 */
829 { Op0(0b11), Op1(0b000), CRn(0b0010), CRm(0b0000), Op2(0b010),
Marc Zyngier4d449232014-01-14 18:00:55 +0000830 access_vm_reg, reset_val, TCR_EL1, 0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000831
832 /* AFSR0_EL1 */
833 { Op0(0b11), Op1(0b000), CRn(0b0101), CRm(0b0001), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000834 access_vm_reg, reset_unknown, AFSR0_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000835 /* AFSR1_EL1 */
836 { Op0(0b11), Op1(0b000), CRn(0b0101), CRm(0b0001), Op2(0b001),
Marc Zyngier4d449232014-01-14 18:00:55 +0000837 access_vm_reg, reset_unknown, AFSR1_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000838 /* ESR_EL1 */
839 { Op0(0b11), Op1(0b000), CRn(0b0101), CRm(0b0010), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000840 access_vm_reg, reset_unknown, ESR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000841 /* FAR_EL1 */
842 { Op0(0b11), Op1(0b000), CRn(0b0110), CRm(0b0000), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000843 access_vm_reg, reset_unknown, FAR_EL1 },
Marc Zyngier1bbd8052013-06-07 11:02:34 +0100844 /* PAR_EL1 */
845 { Op0(0b11), Op1(0b000), CRn(0b0111), CRm(0b0100), Op2(0b000),
846 NULL, reset_unknown, PAR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000847
848 /* PMINTENSET_EL1 */
849 { Op0(0b11), Op1(0b000), CRn(0b1001), CRm(0b1110), Op2(0b001),
Shannon Zhao9db52c72015-09-08 14:40:20 +0800850 access_pminten, reset_unknown, PMINTENSET_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000851 /* PMINTENCLR_EL1 */
852 { Op0(0b11), Op1(0b000), CRn(0b1001), CRm(0b1110), Op2(0b010),
Shannon Zhao9db52c72015-09-08 14:40:20 +0800853 access_pminten, NULL, PMINTENSET_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000854
855 /* MAIR_EL1 */
856 { Op0(0b11), Op1(0b000), CRn(0b1010), CRm(0b0010), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000857 access_vm_reg, reset_unknown, MAIR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000858 /* AMAIR_EL1 */
859 { Op0(0b11), Op1(0b000), CRn(0b1010), CRm(0b0011), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000860 access_vm_reg, reset_amair_el1, AMAIR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000861
862 /* VBAR_EL1 */
863 { Op0(0b11), Op1(0b000), CRn(0b1100), CRm(0b0000), Op2(0b000),
864 NULL, reset_val, VBAR_EL1, 0 },
Christoffer Dalldb7dedd2014-11-19 11:23:54 +0000865
Andre Przywara6d52f352014-06-03 10:13:13 +0200866 /* ICC_SGI1R_EL1 */
867 { Op0(0b11), Op1(0b000), CRn(0b1100), CRm(0b1011), Op2(0b101),
868 access_gic_sgi },
Christoffer Dalldb7dedd2014-11-19 11:23:54 +0000869 /* ICC_SRE_EL1 */
870 { Op0(0b11), Op1(0b000), CRn(0b1100), CRm(0b1100), Op2(0b101),
871 trap_raz_wi },
872
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000873 /* CONTEXTIDR_EL1 */
874 { Op0(0b11), Op1(0b000), CRn(0b1101), CRm(0b0000), Op2(0b001),
Marc Zyngier4d449232014-01-14 18:00:55 +0000875 access_vm_reg, reset_val, CONTEXTIDR_EL1, 0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000876 /* TPIDR_EL1 */
877 { Op0(0b11), Op1(0b000), CRn(0b1101), CRm(0b0000), Op2(0b100),
878 NULL, reset_unknown, TPIDR_EL1 },
879
880 /* CNTKCTL_EL1 */
881 { Op0(0b11), Op1(0b000), CRn(0b1110), CRm(0b0001), Op2(0b000),
882 NULL, reset_val, CNTKCTL_EL1, 0},
883
884 /* CSSELR_EL1 */
885 { Op0(0b11), Op1(0b010), CRn(0b0000), CRm(0b0000), Op2(0b000),
886 NULL, reset_unknown, CSSELR_EL1 },
887
888 /* PMCR_EL0 */
889 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b000),
Shannon Zhaoab946832015-06-18 16:01:53 +0800890 access_pmcr, reset_pmcr, },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000891 /* PMCNTENSET_EL0 */
892 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b001),
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800893 access_pmcnten, reset_unknown, PMCNTENSET_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000894 /* PMCNTENCLR_EL0 */
895 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b010),
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800896 access_pmcnten, NULL, PMCNTENSET_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000897 /* PMOVSCLR_EL0 */
898 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b011),
Shannon Zhao76d883c2015-09-08 15:03:26 +0800899 access_pmovs, NULL, PMOVSSET_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000900 /* PMSWINC_EL0 */
901 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b100),
Shannon Zhao7a0adc72015-09-08 15:49:39 +0800902 access_pmswinc, reset_unknown, PMSWINC_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000903 /* PMSELR_EL0 */
904 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b101),
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800905 access_pmselr, reset_unknown, PMSELR_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000906 /* PMCEID0_EL0 */
907 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b110),
Shannon Zhaoa86b5502015-09-07 16:11:12 +0800908 access_pmceid },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000909 /* PMCEID1_EL0 */
910 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b111),
Shannon Zhaoa86b5502015-09-07 16:11:12 +0800911 access_pmceid },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000912 /* PMCCNTR_EL0 */
913 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1101), Op2(0b000),
Shannon Zhao051ff582015-12-08 15:29:06 +0800914 access_pmu_evcntr, reset_unknown, PMCCNTR_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000915 /* PMXEVTYPER_EL0 */
916 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1101), Op2(0b001),
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800917 access_pmu_evtyper },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000918 /* PMXEVCNTR_EL0 */
919 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1101), Op2(0b010),
Shannon Zhao051ff582015-12-08 15:29:06 +0800920 access_pmu_evcntr },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000921 /* PMUSERENR_EL0 */
922 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1110), Op2(0b000),
Marc Zyngier7609c122014-04-24 10:21:16 +0100923 trap_raz_wi },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000924 /* PMOVSSET_EL0 */
925 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1110), Op2(0b011),
Shannon Zhao76d883c2015-09-08 15:03:26 +0800926 access_pmovs, reset_unknown, PMOVSSET_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000927
928 /* TPIDR_EL0 */
929 { Op0(0b11), Op1(0b011), CRn(0b1101), CRm(0b0000), Op2(0b010),
930 NULL, reset_unknown, TPIDR_EL0 },
931 /* TPIDRRO_EL0 */
932 { Op0(0b11), Op1(0b011), CRn(0b1101), CRm(0b0000), Op2(0b011),
933 NULL, reset_unknown, TPIDRRO_EL0 },
Marc Zyngier62a89c42013-02-07 10:32:33 +0000934
Shannon Zhao051ff582015-12-08 15:29:06 +0800935 /* PMEVCNTRn_EL0 */
936 PMU_PMEVCNTR_EL0(0),
937 PMU_PMEVCNTR_EL0(1),
938 PMU_PMEVCNTR_EL0(2),
939 PMU_PMEVCNTR_EL0(3),
940 PMU_PMEVCNTR_EL0(4),
941 PMU_PMEVCNTR_EL0(5),
942 PMU_PMEVCNTR_EL0(6),
943 PMU_PMEVCNTR_EL0(7),
944 PMU_PMEVCNTR_EL0(8),
945 PMU_PMEVCNTR_EL0(9),
946 PMU_PMEVCNTR_EL0(10),
947 PMU_PMEVCNTR_EL0(11),
948 PMU_PMEVCNTR_EL0(12),
949 PMU_PMEVCNTR_EL0(13),
950 PMU_PMEVCNTR_EL0(14),
951 PMU_PMEVCNTR_EL0(15),
952 PMU_PMEVCNTR_EL0(16),
953 PMU_PMEVCNTR_EL0(17),
954 PMU_PMEVCNTR_EL0(18),
955 PMU_PMEVCNTR_EL0(19),
956 PMU_PMEVCNTR_EL0(20),
957 PMU_PMEVCNTR_EL0(21),
958 PMU_PMEVCNTR_EL0(22),
959 PMU_PMEVCNTR_EL0(23),
960 PMU_PMEVCNTR_EL0(24),
961 PMU_PMEVCNTR_EL0(25),
962 PMU_PMEVCNTR_EL0(26),
963 PMU_PMEVCNTR_EL0(27),
964 PMU_PMEVCNTR_EL0(28),
965 PMU_PMEVCNTR_EL0(29),
966 PMU_PMEVCNTR_EL0(30),
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800967 /* PMEVTYPERn_EL0 */
968 PMU_PMEVTYPER_EL0(0),
969 PMU_PMEVTYPER_EL0(1),
970 PMU_PMEVTYPER_EL0(2),
971 PMU_PMEVTYPER_EL0(3),
972 PMU_PMEVTYPER_EL0(4),
973 PMU_PMEVTYPER_EL0(5),
974 PMU_PMEVTYPER_EL0(6),
975 PMU_PMEVTYPER_EL0(7),
976 PMU_PMEVTYPER_EL0(8),
977 PMU_PMEVTYPER_EL0(9),
978 PMU_PMEVTYPER_EL0(10),
979 PMU_PMEVTYPER_EL0(11),
980 PMU_PMEVTYPER_EL0(12),
981 PMU_PMEVTYPER_EL0(13),
982 PMU_PMEVTYPER_EL0(14),
983 PMU_PMEVTYPER_EL0(15),
984 PMU_PMEVTYPER_EL0(16),
985 PMU_PMEVTYPER_EL0(17),
986 PMU_PMEVTYPER_EL0(18),
987 PMU_PMEVTYPER_EL0(19),
988 PMU_PMEVTYPER_EL0(20),
989 PMU_PMEVTYPER_EL0(21),
990 PMU_PMEVTYPER_EL0(22),
991 PMU_PMEVTYPER_EL0(23),
992 PMU_PMEVTYPER_EL0(24),
993 PMU_PMEVTYPER_EL0(25),
994 PMU_PMEVTYPER_EL0(26),
995 PMU_PMEVTYPER_EL0(27),
996 PMU_PMEVTYPER_EL0(28),
997 PMU_PMEVTYPER_EL0(29),
998 PMU_PMEVTYPER_EL0(30),
999 /* PMCCFILTR_EL0
1000 * This register resets as unknown in 64bit mode while it resets as zero
1001 * in 32bit mode. Here we choose to reset it as zero for consistency.
1002 */
1003 { Op0(0b11), Op1(0b011), CRn(0b1110), CRm(0b1111), Op2(0b111),
1004 access_pmu_evtyper, reset_val, PMCCFILTR_EL0, 0 },
Shannon Zhao051ff582015-12-08 15:29:06 +08001005
Marc Zyngier62a89c42013-02-07 10:32:33 +00001006 /* DACR32_EL2 */
1007 { Op0(0b11), Op1(0b100), CRn(0b0011), CRm(0b0000), Op2(0b000),
1008 NULL, reset_unknown, DACR32_EL2 },
1009 /* IFSR32_EL2 */
1010 { Op0(0b11), Op1(0b100), CRn(0b0101), CRm(0b0000), Op2(0b001),
1011 NULL, reset_unknown, IFSR32_EL2 },
1012 /* FPEXC32_EL2 */
1013 { Op0(0b11), Op1(0b100), CRn(0b0101), CRm(0b0011), Op2(0b000),
1014 NULL, reset_val, FPEXC32_EL2, 0x70 },
1015};
1016
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001017static bool trap_dbgidr(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +03001018 struct sys_reg_params *p,
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001019 const struct sys_reg_desc *r)
1020{
1021 if (p->is_write) {
1022 return ignore_write(vcpu, p);
1023 } else {
Suzuki K. Poulose4db8e5e2015-10-19 14:24:55 +01001024 u64 dfr = read_system_reg(SYS_ID_AA64DFR0_EL1);
1025 u64 pfr = read_system_reg(SYS_ID_AA64PFR0_EL1);
1026 u32 el3 = !!cpuid_feature_extract_field(pfr, ID_AA64PFR0_EL3_SHIFT);
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001027
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001028 p->regval = ((((dfr >> ID_AA64DFR0_WRPS_SHIFT) & 0xf) << 28) |
1029 (((dfr >> ID_AA64DFR0_BRPS_SHIFT) & 0xf) << 24) |
1030 (((dfr >> ID_AA64DFR0_CTX_CMPS_SHIFT) & 0xf) << 20)
1031 | (6 << 16) | (el3 << 14) | (el3 << 12));
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001032 return true;
1033 }
1034}
1035
1036static bool trap_debug32(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +03001037 struct sys_reg_params *p,
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001038 const struct sys_reg_desc *r)
1039{
1040 if (p->is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001041 vcpu_cp14(vcpu, r->reg) = p->regval;
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001042 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
1043 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001044 p->regval = vcpu_cp14(vcpu, r->reg);
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001045 }
1046
1047 return true;
1048}
1049
Alex Bennée84e690b2015-07-07 17:30:00 +01001050/* AArch32 debug register mappings
1051 *
1052 * AArch32 DBGBVRn is mapped to DBGBVRn_EL1[31:0]
1053 * AArch32 DBGBXVRn is mapped to DBGBVRn_EL1[63:32]
1054 *
1055 * All control registers and watchpoint value registers are mapped to
1056 * the lower 32 bits of their AArch64 equivalents. We share the trap
1057 * handlers with the above AArch64 code which checks what mode the
1058 * system is in.
1059 */
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001060
Marc Zyngier281243c2015-12-16 15:41:12 +00001061static bool trap_xvr(struct kvm_vcpu *vcpu,
1062 struct sys_reg_params *p,
1063 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +01001064{
1065 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
1066
1067 if (p->is_write) {
1068 u64 val = *dbg_reg;
1069
1070 val &= 0xffffffffUL;
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001071 val |= p->regval << 32;
Alex Bennée84e690b2015-07-07 17:30:00 +01001072 *dbg_reg = val;
1073
1074 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
1075 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001076 p->regval = *dbg_reg >> 32;
Alex Bennée84e690b2015-07-07 17:30:00 +01001077 }
1078
Alex Bennéeeef8c852015-07-07 17:30:03 +01001079 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
1080
Alex Bennée84e690b2015-07-07 17:30:00 +01001081 return true;
1082}
1083
1084#define DBG_BCR_BVR_WCR_WVR(n) \
1085 /* DBGBVRn */ \
1086 { Op1( 0), CRn( 0), CRm((n)), Op2( 4), trap_bvr, NULL, n }, \
1087 /* DBGBCRn */ \
1088 { Op1( 0), CRn( 0), CRm((n)), Op2( 5), trap_bcr, NULL, n }, \
1089 /* DBGWVRn */ \
1090 { Op1( 0), CRn( 0), CRm((n)), Op2( 6), trap_wvr, NULL, n }, \
1091 /* DBGWCRn */ \
1092 { Op1( 0), CRn( 0), CRm((n)), Op2( 7), trap_wcr, NULL, n }
1093
1094#define DBGBXVR(n) \
1095 { Op1( 0), CRn( 1), CRm((n)), Op2( 1), trap_xvr, NULL, n }
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001096
1097/*
1098 * Trapped cp14 registers. We generally ignore most of the external
1099 * debug, on the principle that they don't really make sense to a
Alex Bennée84e690b2015-07-07 17:30:00 +01001100 * guest. Revisit this one day, would this principle change.
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001101 */
Marc Zyngier72564012014-04-24 10:27:13 +01001102static const struct sys_reg_desc cp14_regs[] = {
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001103 /* DBGIDR */
1104 { Op1( 0), CRn( 0), CRm( 0), Op2( 0), trap_dbgidr },
1105 /* DBGDTRRXext */
1106 { Op1( 0), CRn( 0), CRm( 0), Op2( 2), trap_raz_wi },
1107
1108 DBG_BCR_BVR_WCR_WVR(0),
1109 /* DBGDSCRint */
1110 { Op1( 0), CRn( 0), CRm( 1), Op2( 0), trap_raz_wi },
1111 DBG_BCR_BVR_WCR_WVR(1),
1112 /* DBGDCCINT */
1113 { Op1( 0), CRn( 0), CRm( 2), Op2( 0), trap_debug32 },
1114 /* DBGDSCRext */
1115 { Op1( 0), CRn( 0), CRm( 2), Op2( 2), trap_debug32 },
1116 DBG_BCR_BVR_WCR_WVR(2),
1117 /* DBGDTR[RT]Xint */
1118 { Op1( 0), CRn( 0), CRm( 3), Op2( 0), trap_raz_wi },
1119 /* DBGDTR[RT]Xext */
1120 { Op1( 0), CRn( 0), CRm( 3), Op2( 2), trap_raz_wi },
1121 DBG_BCR_BVR_WCR_WVR(3),
1122 DBG_BCR_BVR_WCR_WVR(4),
1123 DBG_BCR_BVR_WCR_WVR(5),
1124 /* DBGWFAR */
1125 { Op1( 0), CRn( 0), CRm( 6), Op2( 0), trap_raz_wi },
1126 /* DBGOSECCR */
1127 { Op1( 0), CRn( 0), CRm( 6), Op2( 2), trap_raz_wi },
1128 DBG_BCR_BVR_WCR_WVR(6),
1129 /* DBGVCR */
1130 { Op1( 0), CRn( 0), CRm( 7), Op2( 0), trap_debug32 },
1131 DBG_BCR_BVR_WCR_WVR(7),
1132 DBG_BCR_BVR_WCR_WVR(8),
1133 DBG_BCR_BVR_WCR_WVR(9),
1134 DBG_BCR_BVR_WCR_WVR(10),
1135 DBG_BCR_BVR_WCR_WVR(11),
1136 DBG_BCR_BVR_WCR_WVR(12),
1137 DBG_BCR_BVR_WCR_WVR(13),
1138 DBG_BCR_BVR_WCR_WVR(14),
1139 DBG_BCR_BVR_WCR_WVR(15),
1140
1141 /* DBGDRAR (32bit) */
1142 { Op1( 0), CRn( 1), CRm( 0), Op2( 0), trap_raz_wi },
1143
1144 DBGBXVR(0),
1145 /* DBGOSLAR */
1146 { Op1( 0), CRn( 1), CRm( 0), Op2( 4), trap_raz_wi },
1147 DBGBXVR(1),
1148 /* DBGOSLSR */
1149 { Op1( 0), CRn( 1), CRm( 1), Op2( 4), trap_oslsr_el1 },
1150 DBGBXVR(2),
1151 DBGBXVR(3),
1152 /* DBGOSDLR */
1153 { Op1( 0), CRn( 1), CRm( 3), Op2( 4), trap_raz_wi },
1154 DBGBXVR(4),
1155 /* DBGPRCR */
1156 { Op1( 0), CRn( 1), CRm( 4), Op2( 4), trap_raz_wi },
1157 DBGBXVR(5),
1158 DBGBXVR(6),
1159 DBGBXVR(7),
1160 DBGBXVR(8),
1161 DBGBXVR(9),
1162 DBGBXVR(10),
1163 DBGBXVR(11),
1164 DBGBXVR(12),
1165 DBGBXVR(13),
1166 DBGBXVR(14),
1167 DBGBXVR(15),
1168
1169 /* DBGDSAR (32bit) */
1170 { Op1( 0), CRn( 2), CRm( 0), Op2( 0), trap_raz_wi },
1171
1172 /* DBGDEVID2 */
1173 { Op1( 0), CRn( 7), CRm( 0), Op2( 7), trap_raz_wi },
1174 /* DBGDEVID1 */
1175 { Op1( 0), CRn( 7), CRm( 1), Op2( 7), trap_raz_wi },
1176 /* DBGDEVID */
1177 { Op1( 0), CRn( 7), CRm( 2), Op2( 7), trap_raz_wi },
1178 /* DBGCLAIMSET */
1179 { Op1( 0), CRn( 7), CRm( 8), Op2( 6), trap_raz_wi },
1180 /* DBGCLAIMCLR */
1181 { Op1( 0), CRn( 7), CRm( 9), Op2( 6), trap_raz_wi },
1182 /* DBGAUTHSTATUS */
1183 { Op1( 0), CRn( 7), CRm(14), Op2( 6), trap_dbgauthstatus_el1 },
Marc Zyngier72564012014-04-24 10:27:13 +01001184};
1185
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001186/* Trapped cp14 64bit registers */
1187static const struct sys_reg_desc cp14_64_regs[] = {
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001188 /* DBGDRAR (64bit) */
1189 { Op1( 0), CRm( 1), .access = trap_raz_wi },
1190
1191 /* DBGDSAR (64bit) */
1192 { Op1( 0), CRm( 2), .access = trap_raz_wi },
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001193};
1194
Shannon Zhao051ff582015-12-08 15:29:06 +08001195/* Macro to expand the PMEVCNTRn register */
1196#define PMU_PMEVCNTR(n) \
1197 /* PMEVCNTRn */ \
1198 { Op1(0), CRn(0b1110), \
1199 CRm((0b1000 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)), \
1200 access_pmu_evcntr }
1201
Shannon Zhao9feb21a2016-02-23 11:11:27 +08001202/* Macro to expand the PMEVTYPERn register */
1203#define PMU_PMEVTYPER(n) \
1204 /* PMEVTYPERn */ \
1205 { Op1(0), CRn(0b1110), \
1206 CRm((0b1100 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)), \
1207 access_pmu_evtyper }
1208
Marc Zyngier4d449232014-01-14 18:00:55 +00001209/*
1210 * Trapped cp15 registers. TTBR0/TTBR1 get a double encoding,
1211 * depending on the way they are accessed (as a 32bit or a 64bit
1212 * register).
1213 */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001214static const struct sys_reg_desc cp15_regs[] = {
Andre Przywara6d52f352014-06-03 10:13:13 +02001215 { Op1( 0), CRn( 0), CRm(12), Op2( 0), access_gic_sgi },
1216
Marc Zyngier3c1e7162014-12-19 16:05:31 +00001217 { Op1( 0), CRn( 1), CRm( 0), Op2( 0), access_vm_reg, NULL, c1_SCTLR },
Marc Zyngier4d449232014-01-14 18:00:55 +00001218 { Op1( 0), CRn( 2), CRm( 0), Op2( 0), access_vm_reg, NULL, c2_TTBR0 },
1219 { Op1( 0), CRn( 2), CRm( 0), Op2( 1), access_vm_reg, NULL, c2_TTBR1 },
1220 { Op1( 0), CRn( 2), CRm( 0), Op2( 2), access_vm_reg, NULL, c2_TTBCR },
1221 { Op1( 0), CRn( 3), CRm( 0), Op2( 0), access_vm_reg, NULL, c3_DACR },
1222 { Op1( 0), CRn( 5), CRm( 0), Op2( 0), access_vm_reg, NULL, c5_DFSR },
1223 { Op1( 0), CRn( 5), CRm( 0), Op2( 1), access_vm_reg, NULL, c5_IFSR },
1224 { Op1( 0), CRn( 5), CRm( 1), Op2( 0), access_vm_reg, NULL, c5_ADFSR },
1225 { Op1( 0), CRn( 5), CRm( 1), Op2( 1), access_vm_reg, NULL, c5_AIFSR },
1226 { Op1( 0), CRn( 6), CRm( 0), Op2( 0), access_vm_reg, NULL, c6_DFAR },
1227 { Op1( 0), CRn( 6), CRm( 0), Op2( 2), access_vm_reg, NULL, c6_IFAR },
1228
Marc Zyngier62a89c42013-02-07 10:32:33 +00001229 /*
1230 * DC{C,I,CI}SW operations:
1231 */
1232 { Op1( 0), CRn( 7), CRm( 6), Op2( 2), access_dcsw },
1233 { Op1( 0), CRn( 7), CRm(10), Op2( 2), access_dcsw },
1234 { Op1( 0), CRn( 7), CRm(14), Op2( 2), access_dcsw },
Marc Zyngier4d449232014-01-14 18:00:55 +00001235
Marc Zyngier7609c122014-04-24 10:21:16 +01001236 /* PMU */
Shannon Zhaoab946832015-06-18 16:01:53 +08001237 { Op1( 0), CRn( 9), CRm(12), Op2( 0), access_pmcr },
Shannon Zhao96b0eeb2015-09-08 12:26:13 +08001238 { Op1( 0), CRn( 9), CRm(12), Op2( 1), access_pmcnten },
1239 { Op1( 0), CRn( 9), CRm(12), Op2( 2), access_pmcnten },
Shannon Zhao76d883c2015-09-08 15:03:26 +08001240 { Op1( 0), CRn( 9), CRm(12), Op2( 3), access_pmovs },
Shannon Zhao7a0adc72015-09-08 15:49:39 +08001241 { Op1( 0), CRn( 9), CRm(12), Op2( 4), access_pmswinc },
Shannon Zhao3965c3c2015-08-31 17:20:22 +08001242 { Op1( 0), CRn( 9), CRm(12), Op2( 5), access_pmselr },
Shannon Zhaoa86b5502015-09-07 16:11:12 +08001243 { Op1( 0), CRn( 9), CRm(12), Op2( 6), access_pmceid },
1244 { Op1( 0), CRn( 9), CRm(12), Op2( 7), access_pmceid },
Shannon Zhao051ff582015-12-08 15:29:06 +08001245 { Op1( 0), CRn( 9), CRm(13), Op2( 0), access_pmu_evcntr },
Shannon Zhao9feb21a2016-02-23 11:11:27 +08001246 { Op1( 0), CRn( 9), CRm(13), Op2( 1), access_pmu_evtyper },
Shannon Zhao051ff582015-12-08 15:29:06 +08001247 { Op1( 0), CRn( 9), CRm(13), Op2( 2), access_pmu_evcntr },
Marc Zyngier7609c122014-04-24 10:21:16 +01001248 { Op1( 0), CRn( 9), CRm(14), Op2( 0), trap_raz_wi },
Shannon Zhao9db52c72015-09-08 14:40:20 +08001249 { Op1( 0), CRn( 9), CRm(14), Op2( 1), access_pminten },
1250 { Op1( 0), CRn( 9), CRm(14), Op2( 2), access_pminten },
Shannon Zhao76d883c2015-09-08 15:03:26 +08001251 { Op1( 0), CRn( 9), CRm(14), Op2( 3), access_pmovs },
Marc Zyngier4d449232014-01-14 18:00:55 +00001252
1253 { Op1( 0), CRn(10), CRm( 2), Op2( 0), access_vm_reg, NULL, c10_PRRR },
1254 { Op1( 0), CRn(10), CRm( 2), Op2( 1), access_vm_reg, NULL, c10_NMRR },
1255 { Op1( 0), CRn(10), CRm( 3), Op2( 0), access_vm_reg, NULL, c10_AMAIR0 },
1256 { Op1( 0), CRn(10), CRm( 3), Op2( 1), access_vm_reg, NULL, c10_AMAIR1 },
Christoffer Dalldb7dedd2014-11-19 11:23:54 +00001257
1258 /* ICC_SRE */
1259 { Op1( 0), CRn(12), CRm(12), Op2( 5), trap_raz_wi },
1260
Marc Zyngier4d449232014-01-14 18:00:55 +00001261 { Op1( 0), CRn(13), CRm( 0), Op2( 1), access_vm_reg, NULL, c13_CID },
Shannon Zhao051ff582015-12-08 15:29:06 +08001262
1263 /* PMEVCNTRn */
1264 PMU_PMEVCNTR(0),
1265 PMU_PMEVCNTR(1),
1266 PMU_PMEVCNTR(2),
1267 PMU_PMEVCNTR(3),
1268 PMU_PMEVCNTR(4),
1269 PMU_PMEVCNTR(5),
1270 PMU_PMEVCNTR(6),
1271 PMU_PMEVCNTR(7),
1272 PMU_PMEVCNTR(8),
1273 PMU_PMEVCNTR(9),
1274 PMU_PMEVCNTR(10),
1275 PMU_PMEVCNTR(11),
1276 PMU_PMEVCNTR(12),
1277 PMU_PMEVCNTR(13),
1278 PMU_PMEVCNTR(14),
1279 PMU_PMEVCNTR(15),
1280 PMU_PMEVCNTR(16),
1281 PMU_PMEVCNTR(17),
1282 PMU_PMEVCNTR(18),
1283 PMU_PMEVCNTR(19),
1284 PMU_PMEVCNTR(20),
1285 PMU_PMEVCNTR(21),
1286 PMU_PMEVCNTR(22),
1287 PMU_PMEVCNTR(23),
1288 PMU_PMEVCNTR(24),
1289 PMU_PMEVCNTR(25),
1290 PMU_PMEVCNTR(26),
1291 PMU_PMEVCNTR(27),
1292 PMU_PMEVCNTR(28),
1293 PMU_PMEVCNTR(29),
1294 PMU_PMEVCNTR(30),
Shannon Zhao9feb21a2016-02-23 11:11:27 +08001295 /* PMEVTYPERn */
1296 PMU_PMEVTYPER(0),
1297 PMU_PMEVTYPER(1),
1298 PMU_PMEVTYPER(2),
1299 PMU_PMEVTYPER(3),
1300 PMU_PMEVTYPER(4),
1301 PMU_PMEVTYPER(5),
1302 PMU_PMEVTYPER(6),
1303 PMU_PMEVTYPER(7),
1304 PMU_PMEVTYPER(8),
1305 PMU_PMEVTYPER(9),
1306 PMU_PMEVTYPER(10),
1307 PMU_PMEVTYPER(11),
1308 PMU_PMEVTYPER(12),
1309 PMU_PMEVTYPER(13),
1310 PMU_PMEVTYPER(14),
1311 PMU_PMEVTYPER(15),
1312 PMU_PMEVTYPER(16),
1313 PMU_PMEVTYPER(17),
1314 PMU_PMEVTYPER(18),
1315 PMU_PMEVTYPER(19),
1316 PMU_PMEVTYPER(20),
1317 PMU_PMEVTYPER(21),
1318 PMU_PMEVTYPER(22),
1319 PMU_PMEVTYPER(23),
1320 PMU_PMEVTYPER(24),
1321 PMU_PMEVTYPER(25),
1322 PMU_PMEVTYPER(26),
1323 PMU_PMEVTYPER(27),
1324 PMU_PMEVTYPER(28),
1325 PMU_PMEVTYPER(29),
1326 PMU_PMEVTYPER(30),
1327 /* PMCCFILTR */
1328 { Op1(0), CRn(14), CRm(15), Op2(7), access_pmu_evtyper },
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001329};
1330
1331static const struct sys_reg_desc cp15_64_regs[] = {
1332 { Op1( 0), CRn( 0), CRm( 2), Op2( 0), access_vm_reg, NULL, c2_TTBR0 },
Shannon Zhao051ff582015-12-08 15:29:06 +08001333 { Op1( 0), CRn( 0), CRm( 9), Op2( 0), access_pmu_evcntr },
Andre Przywara6d52f352014-06-03 10:13:13 +02001334 { Op1( 0), CRn( 0), CRm(12), Op2( 0), access_gic_sgi },
Marc Zyngier4d449232014-01-14 18:00:55 +00001335 { Op1( 1), CRn( 0), CRm( 2), Op2( 0), access_vm_reg, NULL, c2_TTBR1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001336};
1337
1338/* Target specific emulation tables */
1339static struct kvm_sys_reg_target_table *target_tables[KVM_ARM_NUM_TARGETS];
1340
1341void kvm_register_target_sys_reg_table(unsigned int target,
1342 struct kvm_sys_reg_target_table *table)
1343{
1344 target_tables[target] = table;
1345}
1346
1347/* Get specific register table for this target. */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001348static const struct sys_reg_desc *get_target_table(unsigned target,
1349 bool mode_is_64,
1350 size_t *num)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001351{
1352 struct kvm_sys_reg_target_table *table;
1353
1354 table = target_tables[target];
Marc Zyngier62a89c42013-02-07 10:32:33 +00001355 if (mode_is_64) {
1356 *num = table->table64.num;
1357 return table->table64.table;
1358 } else {
1359 *num = table->table32.num;
1360 return table->table32.table;
1361 }
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001362}
1363
1364static const struct sys_reg_desc *find_reg(const struct sys_reg_params *params,
1365 const struct sys_reg_desc table[],
1366 unsigned int num)
1367{
1368 unsigned int i;
1369
1370 for (i = 0; i < num; i++) {
1371 const struct sys_reg_desc *r = &table[i];
1372
1373 if (params->Op0 != r->Op0)
1374 continue;
1375 if (params->Op1 != r->Op1)
1376 continue;
1377 if (params->CRn != r->CRn)
1378 continue;
1379 if (params->CRm != r->CRm)
1380 continue;
1381 if (params->Op2 != r->Op2)
1382 continue;
1383
1384 return r;
1385 }
1386 return NULL;
1387}
1388
Marc Zyngier62a89c42013-02-07 10:32:33 +00001389int kvm_handle_cp14_load_store(struct kvm_vcpu *vcpu, struct kvm_run *run)
1390{
1391 kvm_inject_undefined(vcpu);
1392 return 1;
1393}
1394
Marc Zyngier72564012014-04-24 10:27:13 +01001395/*
1396 * emulate_cp -- tries to match a sys_reg access in a handling table, and
1397 * call the corresponding trap handler.
1398 *
1399 * @params: pointer to the descriptor of the access
1400 * @table: array of trap descriptors
1401 * @num: size of the trap descriptor array
1402 *
1403 * Return 0 if the access has been handled, and -1 if not.
1404 */
1405static int emulate_cp(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +03001406 struct sys_reg_params *params,
Marc Zyngier72564012014-04-24 10:27:13 +01001407 const struct sys_reg_desc *table,
1408 size_t num)
Marc Zyngier62a89c42013-02-07 10:32:33 +00001409{
Marc Zyngier72564012014-04-24 10:27:13 +01001410 const struct sys_reg_desc *r;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001411
Marc Zyngier72564012014-04-24 10:27:13 +01001412 if (!table)
1413 return -1; /* Not handled */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001414
Marc Zyngier62a89c42013-02-07 10:32:33 +00001415 r = find_reg(params, table, num);
Marc Zyngier62a89c42013-02-07 10:32:33 +00001416
Marc Zyngier72564012014-04-24 10:27:13 +01001417 if (r) {
Marc Zyngier62a89c42013-02-07 10:32:33 +00001418 /*
1419 * Not having an accessor means that we have
1420 * configured a trap that we don't know how to
1421 * handle. This certainly qualifies as a gross bug
1422 * that should be fixed right away.
1423 */
1424 BUG_ON(!r->access);
1425
1426 if (likely(r->access(vcpu, params, r))) {
1427 /* Skip instruction, since it was emulated */
1428 kvm_skip_instr(vcpu, kvm_vcpu_trap_il_is32bit(vcpu));
Shannon Zhao6327f352016-01-13 17:16:41 +08001429 /* Handled */
1430 return 0;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001431 }
Marc Zyngier62a89c42013-02-07 10:32:33 +00001432 }
1433
Marc Zyngier72564012014-04-24 10:27:13 +01001434 /* Not handled */
1435 return -1;
1436}
1437
1438static void unhandled_cp_access(struct kvm_vcpu *vcpu,
1439 struct sys_reg_params *params)
1440{
1441 u8 hsr_ec = kvm_vcpu_trap_get_class(vcpu);
1442 int cp;
1443
1444 switch(hsr_ec) {
Mark Rutlandc6d01a92014-11-24 13:59:30 +00001445 case ESR_ELx_EC_CP15_32:
1446 case ESR_ELx_EC_CP15_64:
Marc Zyngier72564012014-04-24 10:27:13 +01001447 cp = 15;
1448 break;
Mark Rutlandc6d01a92014-11-24 13:59:30 +00001449 case ESR_ELx_EC_CP14_MR:
1450 case ESR_ELx_EC_CP14_64:
Marc Zyngier72564012014-04-24 10:27:13 +01001451 cp = 14;
1452 break;
1453 default:
1454 WARN_ON((cp = -1));
1455 }
1456
1457 kvm_err("Unsupported guest CP%d access at: %08lx\n",
1458 cp, *vcpu_pc(vcpu));
Marc Zyngier62a89c42013-02-07 10:32:33 +00001459 print_sys_reg_instr(params);
1460 kvm_inject_undefined(vcpu);
1461}
1462
1463/**
Shannon Zhao7769db92016-01-13 17:16:40 +08001464 * kvm_handle_cp_64 -- handles a mrrc/mcrr trap on a guest CP14/CP15 access
Marc Zyngier62a89c42013-02-07 10:32:33 +00001465 * @vcpu: The VCPU pointer
1466 * @run: The kvm_run struct
1467 */
Marc Zyngier72564012014-04-24 10:27:13 +01001468static int kvm_handle_cp_64(struct kvm_vcpu *vcpu,
1469 const struct sys_reg_desc *global,
1470 size_t nr_global,
1471 const struct sys_reg_desc *target_specific,
1472 size_t nr_specific)
Marc Zyngier62a89c42013-02-07 10:32:33 +00001473{
1474 struct sys_reg_params params;
1475 u32 hsr = kvm_vcpu_get_hsr(vcpu);
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001476 int Rt = (hsr >> 5) & 0xf;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001477 int Rt2 = (hsr >> 10) & 0xf;
1478
Marc Zyngier2072d292014-01-21 10:55:17 +00001479 params.is_aarch32 = true;
1480 params.is_32bit = false;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001481 params.CRm = (hsr >> 1) & 0xf;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001482 params.is_write = ((hsr & 1) == 0);
1483
1484 params.Op0 = 0;
1485 params.Op1 = (hsr >> 16) & 0xf;
1486 params.Op2 = 0;
1487 params.CRn = 0;
1488
1489 /*
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001490 * Make a 64-bit value out of Rt and Rt2. As we use the same trap
Marc Zyngier62a89c42013-02-07 10:32:33 +00001491 * backends between AArch32 and AArch64, we get away with it.
1492 */
1493 if (params.is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001494 params.regval = vcpu_get_reg(vcpu, Rt) & 0xffffffff;
1495 params.regval |= vcpu_get_reg(vcpu, Rt2) << 32;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001496 }
1497
Marc Zyngier72564012014-04-24 10:27:13 +01001498 if (!emulate_cp(vcpu, &params, target_specific, nr_specific))
1499 goto out;
1500 if (!emulate_cp(vcpu, &params, global, nr_global))
1501 goto out;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001502
Marc Zyngier72564012014-04-24 10:27:13 +01001503 unhandled_cp_access(vcpu, &params);
1504
1505out:
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001506 /* Split up the value between registers for the read side */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001507 if (!params.is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001508 vcpu_set_reg(vcpu, Rt, lower_32_bits(params.regval));
1509 vcpu_set_reg(vcpu, Rt2, upper_32_bits(params.regval));
Marc Zyngier62a89c42013-02-07 10:32:33 +00001510 }
1511
1512 return 1;
1513}
1514
1515/**
Shannon Zhao7769db92016-01-13 17:16:40 +08001516 * kvm_handle_cp_32 -- handles a mrc/mcr trap on a guest CP14/CP15 access
Marc Zyngier62a89c42013-02-07 10:32:33 +00001517 * @vcpu: The VCPU pointer
1518 * @run: The kvm_run struct
1519 */
Marc Zyngier72564012014-04-24 10:27:13 +01001520static int kvm_handle_cp_32(struct kvm_vcpu *vcpu,
1521 const struct sys_reg_desc *global,
1522 size_t nr_global,
1523 const struct sys_reg_desc *target_specific,
1524 size_t nr_specific)
Marc Zyngier62a89c42013-02-07 10:32:33 +00001525{
1526 struct sys_reg_params params;
1527 u32 hsr = kvm_vcpu_get_hsr(vcpu);
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001528 int Rt = (hsr >> 5) & 0xf;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001529
Marc Zyngier2072d292014-01-21 10:55:17 +00001530 params.is_aarch32 = true;
1531 params.is_32bit = true;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001532 params.CRm = (hsr >> 1) & 0xf;
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001533 params.regval = vcpu_get_reg(vcpu, Rt);
Marc Zyngier62a89c42013-02-07 10:32:33 +00001534 params.is_write = ((hsr & 1) == 0);
1535 params.CRn = (hsr >> 10) & 0xf;
1536 params.Op0 = 0;
1537 params.Op1 = (hsr >> 14) & 0x7;
1538 params.Op2 = (hsr >> 17) & 0x7;
1539
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001540 if (!emulate_cp(vcpu, &params, target_specific, nr_specific) ||
1541 !emulate_cp(vcpu, &params, global, nr_global)) {
1542 if (!params.is_write)
1543 vcpu_set_reg(vcpu, Rt, params.regval);
Marc Zyngier72564012014-04-24 10:27:13 +01001544 return 1;
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001545 }
Marc Zyngier72564012014-04-24 10:27:13 +01001546
1547 unhandled_cp_access(vcpu, &params);
Marc Zyngier62a89c42013-02-07 10:32:33 +00001548 return 1;
1549}
1550
Marc Zyngier72564012014-04-24 10:27:13 +01001551int kvm_handle_cp15_64(struct kvm_vcpu *vcpu, struct kvm_run *run)
1552{
1553 const struct sys_reg_desc *target_specific;
1554 size_t num;
1555
1556 target_specific = get_target_table(vcpu->arch.target, false, &num);
1557 return kvm_handle_cp_64(vcpu,
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001558 cp15_64_regs, ARRAY_SIZE(cp15_64_regs),
Marc Zyngier72564012014-04-24 10:27:13 +01001559 target_specific, num);
1560}
1561
1562int kvm_handle_cp15_32(struct kvm_vcpu *vcpu, struct kvm_run *run)
1563{
1564 const struct sys_reg_desc *target_specific;
1565 size_t num;
1566
1567 target_specific = get_target_table(vcpu->arch.target, false, &num);
1568 return kvm_handle_cp_32(vcpu,
1569 cp15_regs, ARRAY_SIZE(cp15_regs),
1570 target_specific, num);
1571}
1572
1573int kvm_handle_cp14_64(struct kvm_vcpu *vcpu, struct kvm_run *run)
1574{
1575 return kvm_handle_cp_64(vcpu,
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001576 cp14_64_regs, ARRAY_SIZE(cp14_64_regs),
Marc Zyngier72564012014-04-24 10:27:13 +01001577 NULL, 0);
1578}
1579
1580int kvm_handle_cp14_32(struct kvm_vcpu *vcpu, struct kvm_run *run)
1581{
1582 return kvm_handle_cp_32(vcpu,
1583 cp14_regs, ARRAY_SIZE(cp14_regs),
1584 NULL, 0);
1585}
1586
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001587static int emulate_sys_reg(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +03001588 struct sys_reg_params *params)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001589{
1590 size_t num;
1591 const struct sys_reg_desc *table, *r;
1592
Marc Zyngier62a89c42013-02-07 10:32:33 +00001593 table = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001594
1595 /* Search target-specific then generic table. */
1596 r = find_reg(params, table, num);
1597 if (!r)
1598 r = find_reg(params, sys_reg_descs, ARRAY_SIZE(sys_reg_descs));
1599
1600 if (likely(r)) {
1601 /*
1602 * Not having an accessor means that we have
1603 * configured a trap that we don't know how to
1604 * handle. This certainly qualifies as a gross bug
1605 * that should be fixed right away.
1606 */
1607 BUG_ON(!r->access);
1608
1609 if (likely(r->access(vcpu, params, r))) {
1610 /* Skip instruction, since it was emulated */
1611 kvm_skip_instr(vcpu, kvm_vcpu_trap_il_is32bit(vcpu));
1612 return 1;
1613 }
1614 /* If access function fails, it should complain. */
1615 } else {
1616 kvm_err("Unsupported guest sys_reg access at: %lx\n",
1617 *vcpu_pc(vcpu));
1618 print_sys_reg_instr(params);
1619 }
1620 kvm_inject_undefined(vcpu);
1621 return 1;
1622}
1623
1624static void reset_sys_reg_descs(struct kvm_vcpu *vcpu,
1625 const struct sys_reg_desc *table, size_t num)
1626{
1627 unsigned long i;
1628
1629 for (i = 0; i < num; i++)
1630 if (table[i].reset)
1631 table[i].reset(vcpu, &table[i]);
1632}
1633
1634/**
1635 * kvm_handle_sys_reg -- handles a mrs/msr trap on a guest sys_reg access
1636 * @vcpu: The VCPU pointer
1637 * @run: The kvm_run struct
1638 */
1639int kvm_handle_sys_reg(struct kvm_vcpu *vcpu, struct kvm_run *run)
1640{
1641 struct sys_reg_params params;
1642 unsigned long esr = kvm_vcpu_get_hsr(vcpu);
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001643 int Rt = (esr >> 5) & 0x1f;
1644 int ret;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001645
Alex Bennéeeef8c852015-07-07 17:30:03 +01001646 trace_kvm_handle_sys_reg(esr);
1647
Marc Zyngier2072d292014-01-21 10:55:17 +00001648 params.is_aarch32 = false;
1649 params.is_32bit = false;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001650 params.Op0 = (esr >> 20) & 3;
1651 params.Op1 = (esr >> 14) & 0x7;
1652 params.CRn = (esr >> 10) & 0xf;
1653 params.CRm = (esr >> 1) & 0xf;
1654 params.Op2 = (esr >> 17) & 0x7;
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001655 params.regval = vcpu_get_reg(vcpu, Rt);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001656 params.is_write = !(esr & 1);
1657
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001658 ret = emulate_sys_reg(vcpu, &params);
1659
1660 if (!params.is_write)
1661 vcpu_set_reg(vcpu, Rt, params.regval);
1662 return ret;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001663}
1664
1665/******************************************************************************
1666 * Userspace API
1667 *****************************************************************************/
1668
1669static bool index_to_params(u64 id, struct sys_reg_params *params)
1670{
1671 switch (id & KVM_REG_SIZE_MASK) {
1672 case KVM_REG_SIZE_U64:
1673 /* Any unused index bits means it's not valid. */
1674 if (id & ~(KVM_REG_ARCH_MASK | KVM_REG_SIZE_MASK
1675 | KVM_REG_ARM_COPROC_MASK
1676 | KVM_REG_ARM64_SYSREG_OP0_MASK
1677 | KVM_REG_ARM64_SYSREG_OP1_MASK
1678 | KVM_REG_ARM64_SYSREG_CRN_MASK
1679 | KVM_REG_ARM64_SYSREG_CRM_MASK
1680 | KVM_REG_ARM64_SYSREG_OP2_MASK))
1681 return false;
1682 params->Op0 = ((id & KVM_REG_ARM64_SYSREG_OP0_MASK)
1683 >> KVM_REG_ARM64_SYSREG_OP0_SHIFT);
1684 params->Op1 = ((id & KVM_REG_ARM64_SYSREG_OP1_MASK)
1685 >> KVM_REG_ARM64_SYSREG_OP1_SHIFT);
1686 params->CRn = ((id & KVM_REG_ARM64_SYSREG_CRN_MASK)
1687 >> KVM_REG_ARM64_SYSREG_CRN_SHIFT);
1688 params->CRm = ((id & KVM_REG_ARM64_SYSREG_CRM_MASK)
1689 >> KVM_REG_ARM64_SYSREG_CRM_SHIFT);
1690 params->Op2 = ((id & KVM_REG_ARM64_SYSREG_OP2_MASK)
1691 >> KVM_REG_ARM64_SYSREG_OP2_SHIFT);
1692 return true;
1693 default:
1694 return false;
1695 }
1696}
1697
1698/* Decode an index value, and find the sys_reg_desc entry. */
1699static const struct sys_reg_desc *index_to_sys_reg_desc(struct kvm_vcpu *vcpu,
1700 u64 id)
1701{
1702 size_t num;
1703 const struct sys_reg_desc *table, *r;
1704 struct sys_reg_params params;
1705
1706 /* We only do sys_reg for now. */
1707 if ((id & KVM_REG_ARM_COPROC_MASK) != KVM_REG_ARM64_SYSREG)
1708 return NULL;
1709
1710 if (!index_to_params(id, &params))
1711 return NULL;
1712
Marc Zyngier62a89c42013-02-07 10:32:33 +00001713 table = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001714 r = find_reg(&params, table, num);
1715 if (!r)
1716 r = find_reg(&params, sys_reg_descs, ARRAY_SIZE(sys_reg_descs));
1717
1718 /* Not saved in the sys_reg array? */
1719 if (r && !r->reg)
1720 r = NULL;
1721
1722 return r;
1723}
1724
1725/*
1726 * These are the invariant sys_reg registers: we let the guest see the
1727 * host versions of these, so they're part of the guest state.
1728 *
1729 * A future CPU may provide a mechanism to present different values to
1730 * the guest, or a future kvm may trap them.
1731 */
1732
1733#define FUNCTION_INVARIANT(reg) \
1734 static void get_##reg(struct kvm_vcpu *v, \
1735 const struct sys_reg_desc *r) \
1736 { \
1737 u64 val; \
1738 \
1739 asm volatile("mrs %0, " __stringify(reg) "\n" \
1740 : "=r" (val)); \
1741 ((struct sys_reg_desc *)r)->val = val; \
1742 }
1743
1744FUNCTION_INVARIANT(midr_el1)
1745FUNCTION_INVARIANT(ctr_el0)
1746FUNCTION_INVARIANT(revidr_el1)
1747FUNCTION_INVARIANT(id_pfr0_el1)
1748FUNCTION_INVARIANT(id_pfr1_el1)
1749FUNCTION_INVARIANT(id_dfr0_el1)
1750FUNCTION_INVARIANT(id_afr0_el1)
1751FUNCTION_INVARIANT(id_mmfr0_el1)
1752FUNCTION_INVARIANT(id_mmfr1_el1)
1753FUNCTION_INVARIANT(id_mmfr2_el1)
1754FUNCTION_INVARIANT(id_mmfr3_el1)
1755FUNCTION_INVARIANT(id_isar0_el1)
1756FUNCTION_INVARIANT(id_isar1_el1)
1757FUNCTION_INVARIANT(id_isar2_el1)
1758FUNCTION_INVARIANT(id_isar3_el1)
1759FUNCTION_INVARIANT(id_isar4_el1)
1760FUNCTION_INVARIANT(id_isar5_el1)
1761FUNCTION_INVARIANT(clidr_el1)
1762FUNCTION_INVARIANT(aidr_el1)
1763
1764/* ->val is filled in by kvm_sys_reg_table_init() */
1765static struct sys_reg_desc invariant_sys_regs[] = {
1766 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0000), Op2(0b000),
1767 NULL, get_midr_el1 },
1768 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0000), Op2(0b110),
1769 NULL, get_revidr_el1 },
1770 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b000),
1771 NULL, get_id_pfr0_el1 },
1772 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b001),
1773 NULL, get_id_pfr1_el1 },
1774 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b010),
1775 NULL, get_id_dfr0_el1 },
1776 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b011),
1777 NULL, get_id_afr0_el1 },
1778 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b100),
1779 NULL, get_id_mmfr0_el1 },
1780 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b101),
1781 NULL, get_id_mmfr1_el1 },
1782 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b110),
1783 NULL, get_id_mmfr2_el1 },
1784 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b111),
1785 NULL, get_id_mmfr3_el1 },
1786 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b000),
1787 NULL, get_id_isar0_el1 },
1788 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b001),
1789 NULL, get_id_isar1_el1 },
1790 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b010),
1791 NULL, get_id_isar2_el1 },
1792 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b011),
1793 NULL, get_id_isar3_el1 },
1794 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b100),
1795 NULL, get_id_isar4_el1 },
1796 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b101),
1797 NULL, get_id_isar5_el1 },
1798 { Op0(0b11), Op1(0b001), CRn(0b0000), CRm(0b0000), Op2(0b001),
1799 NULL, get_clidr_el1 },
1800 { Op0(0b11), Op1(0b001), CRn(0b0000), CRm(0b0000), Op2(0b111),
1801 NULL, get_aidr_el1 },
1802 { Op0(0b11), Op1(0b011), CRn(0b0000), CRm(0b0000), Op2(0b001),
1803 NULL, get_ctr_el0 },
1804};
1805
Victor Kamensky26c99af2014-06-12 09:30:12 -07001806static int reg_from_user(u64 *val, const void __user *uaddr, u64 id)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001807{
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001808 if (copy_from_user(val, uaddr, KVM_REG_SIZE(id)) != 0)
1809 return -EFAULT;
1810 return 0;
1811}
1812
Victor Kamensky26c99af2014-06-12 09:30:12 -07001813static int reg_to_user(void __user *uaddr, const u64 *val, u64 id)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001814{
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001815 if (copy_to_user(uaddr, val, KVM_REG_SIZE(id)) != 0)
1816 return -EFAULT;
1817 return 0;
1818}
1819
1820static int get_invariant_sys_reg(u64 id, void __user *uaddr)
1821{
1822 struct sys_reg_params params;
1823 const struct sys_reg_desc *r;
1824
1825 if (!index_to_params(id, &params))
1826 return -ENOENT;
1827
1828 r = find_reg(&params, invariant_sys_regs, ARRAY_SIZE(invariant_sys_regs));
1829 if (!r)
1830 return -ENOENT;
1831
1832 return reg_to_user(uaddr, &r->val, id);
1833}
1834
1835static int set_invariant_sys_reg(u64 id, void __user *uaddr)
1836{
1837 struct sys_reg_params params;
1838 const struct sys_reg_desc *r;
1839 int err;
1840 u64 val = 0; /* Make sure high bits are 0 for 32-bit regs */
1841
1842 if (!index_to_params(id, &params))
1843 return -ENOENT;
1844 r = find_reg(&params, invariant_sys_regs, ARRAY_SIZE(invariant_sys_regs));
1845 if (!r)
1846 return -ENOENT;
1847
1848 err = reg_from_user(&val, uaddr, id);
1849 if (err)
1850 return err;
1851
1852 /* This is what we mean by invariant: you can't change it. */
1853 if (r->val != val)
1854 return -EINVAL;
1855
1856 return 0;
1857}
1858
1859static bool is_valid_cache(u32 val)
1860{
1861 u32 level, ctype;
1862
1863 if (val >= CSSELR_MAX)
Will Deacon18d45762014-08-26 15:13:22 +01001864 return false;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001865
1866 /* Bottom bit is Instruction or Data bit. Next 3 bits are level. */
1867 level = (val >> 1);
1868 ctype = (cache_levels >> (level * 3)) & 7;
1869
1870 switch (ctype) {
1871 case 0: /* No cache */
1872 return false;
1873 case 1: /* Instruction cache only */
1874 return (val & 1);
1875 case 2: /* Data cache only */
1876 case 4: /* Unified cache */
1877 return !(val & 1);
1878 case 3: /* Separate instruction and data caches */
1879 return true;
1880 default: /* Reserved: we can't know instruction or data. */
1881 return false;
1882 }
1883}
1884
1885static int demux_c15_get(u64 id, void __user *uaddr)
1886{
1887 u32 val;
1888 u32 __user *uval = uaddr;
1889
1890 /* Fail if we have unknown bits set. */
1891 if (id & ~(KVM_REG_ARCH_MASK|KVM_REG_SIZE_MASK|KVM_REG_ARM_COPROC_MASK
1892 | ((1 << KVM_REG_ARM_COPROC_SHIFT)-1)))
1893 return -ENOENT;
1894
1895 switch (id & KVM_REG_ARM_DEMUX_ID_MASK) {
1896 case KVM_REG_ARM_DEMUX_ID_CCSIDR:
1897 if (KVM_REG_SIZE(id) != 4)
1898 return -ENOENT;
1899 val = (id & KVM_REG_ARM_DEMUX_VAL_MASK)
1900 >> KVM_REG_ARM_DEMUX_VAL_SHIFT;
1901 if (!is_valid_cache(val))
1902 return -ENOENT;
1903
1904 return put_user(get_ccsidr(val), uval);
1905 default:
1906 return -ENOENT;
1907 }
1908}
1909
1910static int demux_c15_set(u64 id, void __user *uaddr)
1911{
1912 u32 val, newval;
1913 u32 __user *uval = uaddr;
1914
1915 /* Fail if we have unknown bits set. */
1916 if (id & ~(KVM_REG_ARCH_MASK|KVM_REG_SIZE_MASK|KVM_REG_ARM_COPROC_MASK
1917 | ((1 << KVM_REG_ARM_COPROC_SHIFT)-1)))
1918 return -ENOENT;
1919
1920 switch (id & KVM_REG_ARM_DEMUX_ID_MASK) {
1921 case KVM_REG_ARM_DEMUX_ID_CCSIDR:
1922 if (KVM_REG_SIZE(id) != 4)
1923 return -ENOENT;
1924 val = (id & KVM_REG_ARM_DEMUX_VAL_MASK)
1925 >> KVM_REG_ARM_DEMUX_VAL_SHIFT;
1926 if (!is_valid_cache(val))
1927 return -ENOENT;
1928
1929 if (get_user(newval, uval))
1930 return -EFAULT;
1931
1932 /* This is also invariant: you can't change it. */
1933 if (newval != get_ccsidr(val))
1934 return -EINVAL;
1935 return 0;
1936 default:
1937 return -ENOENT;
1938 }
1939}
1940
1941int kvm_arm_sys_reg_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg)
1942{
1943 const struct sys_reg_desc *r;
1944 void __user *uaddr = (void __user *)(unsigned long)reg->addr;
1945
1946 if ((reg->id & KVM_REG_ARM_COPROC_MASK) == KVM_REG_ARM_DEMUX)
1947 return demux_c15_get(reg->id, uaddr);
1948
1949 if (KVM_REG_SIZE(reg->id) != sizeof(__u64))
1950 return -ENOENT;
1951
1952 r = index_to_sys_reg_desc(vcpu, reg->id);
1953 if (!r)
1954 return get_invariant_sys_reg(reg->id, uaddr);
1955
Alex Bennée84e690b2015-07-07 17:30:00 +01001956 if (r->get_user)
1957 return (r->get_user)(vcpu, r, reg, uaddr);
1958
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001959 return reg_to_user(uaddr, &vcpu_sys_reg(vcpu, r->reg), reg->id);
1960}
1961
1962int kvm_arm_sys_reg_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg)
1963{
1964 const struct sys_reg_desc *r;
1965 void __user *uaddr = (void __user *)(unsigned long)reg->addr;
1966
1967 if ((reg->id & KVM_REG_ARM_COPROC_MASK) == KVM_REG_ARM_DEMUX)
1968 return demux_c15_set(reg->id, uaddr);
1969
1970 if (KVM_REG_SIZE(reg->id) != sizeof(__u64))
1971 return -ENOENT;
1972
1973 r = index_to_sys_reg_desc(vcpu, reg->id);
1974 if (!r)
1975 return set_invariant_sys_reg(reg->id, uaddr);
1976
Alex Bennée84e690b2015-07-07 17:30:00 +01001977 if (r->set_user)
1978 return (r->set_user)(vcpu, r, reg, uaddr);
1979
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001980 return reg_from_user(&vcpu_sys_reg(vcpu, r->reg), uaddr, reg->id);
1981}
1982
1983static unsigned int num_demux_regs(void)
1984{
1985 unsigned int i, count = 0;
1986
1987 for (i = 0; i < CSSELR_MAX; i++)
1988 if (is_valid_cache(i))
1989 count++;
1990
1991 return count;
1992}
1993
1994static int write_demux_regids(u64 __user *uindices)
1995{
Alex Bennéeefd48ce2014-07-01 16:53:13 +01001996 u64 val = KVM_REG_ARM64 | KVM_REG_SIZE_U32 | KVM_REG_ARM_DEMUX;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001997 unsigned int i;
1998
1999 val |= KVM_REG_ARM_DEMUX_ID_CCSIDR;
2000 for (i = 0; i < CSSELR_MAX; i++) {
2001 if (!is_valid_cache(i))
2002 continue;
2003 if (put_user(val | i, uindices))
2004 return -EFAULT;
2005 uindices++;
2006 }
2007 return 0;
2008}
2009
2010static u64 sys_reg_to_index(const struct sys_reg_desc *reg)
2011{
2012 return (KVM_REG_ARM64 | KVM_REG_SIZE_U64 |
2013 KVM_REG_ARM64_SYSREG |
2014 (reg->Op0 << KVM_REG_ARM64_SYSREG_OP0_SHIFT) |
2015 (reg->Op1 << KVM_REG_ARM64_SYSREG_OP1_SHIFT) |
2016 (reg->CRn << KVM_REG_ARM64_SYSREG_CRN_SHIFT) |
2017 (reg->CRm << KVM_REG_ARM64_SYSREG_CRM_SHIFT) |
2018 (reg->Op2 << KVM_REG_ARM64_SYSREG_OP2_SHIFT));
2019}
2020
2021static bool copy_reg_to_user(const struct sys_reg_desc *reg, u64 __user **uind)
2022{
2023 if (!*uind)
2024 return true;
2025
2026 if (put_user(sys_reg_to_index(reg), *uind))
2027 return false;
2028
2029 (*uind)++;
2030 return true;
2031}
2032
2033/* Assumed ordered tables, see kvm_sys_reg_table_init. */
2034static int walk_sys_regs(struct kvm_vcpu *vcpu, u64 __user *uind)
2035{
2036 const struct sys_reg_desc *i1, *i2, *end1, *end2;
2037 unsigned int total = 0;
2038 size_t num;
2039
2040 /* We check for duplicates here, to allow arch-specific overrides. */
Marc Zyngier62a89c42013-02-07 10:32:33 +00002041 i1 = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00002042 end1 = i1 + num;
2043 i2 = sys_reg_descs;
2044 end2 = sys_reg_descs + ARRAY_SIZE(sys_reg_descs);
2045
2046 BUG_ON(i1 == end1 || i2 == end2);
2047
2048 /* Walk carefully, as both tables may refer to the same register. */
2049 while (i1 || i2) {
2050 int cmp = cmp_sys_reg(i1, i2);
2051 /* target-specific overrides generic entry. */
2052 if (cmp <= 0) {
2053 /* Ignore registers we trap but don't save. */
2054 if (i1->reg) {
2055 if (!copy_reg_to_user(i1, &uind))
2056 return -EFAULT;
2057 total++;
2058 }
2059 } else {
2060 /* Ignore registers we trap but don't save. */
2061 if (i2->reg) {
2062 if (!copy_reg_to_user(i2, &uind))
2063 return -EFAULT;
2064 total++;
2065 }
2066 }
2067
2068 if (cmp <= 0 && ++i1 == end1)
2069 i1 = NULL;
2070 if (cmp >= 0 && ++i2 == end2)
2071 i2 = NULL;
2072 }
2073 return total;
2074}
2075
2076unsigned long kvm_arm_num_sys_reg_descs(struct kvm_vcpu *vcpu)
2077{
2078 return ARRAY_SIZE(invariant_sys_regs)
2079 + num_demux_regs()
2080 + walk_sys_regs(vcpu, (u64 __user *)NULL);
2081}
2082
2083int kvm_arm_copy_sys_reg_indices(struct kvm_vcpu *vcpu, u64 __user *uindices)
2084{
2085 unsigned int i;
2086 int err;
2087
2088 /* Then give them all the invariant registers' indices. */
2089 for (i = 0; i < ARRAY_SIZE(invariant_sys_regs); i++) {
2090 if (put_user(sys_reg_to_index(&invariant_sys_regs[i]), uindices))
2091 return -EFAULT;
2092 uindices++;
2093 }
2094
2095 err = walk_sys_regs(vcpu, uindices);
2096 if (err < 0)
2097 return err;
2098 uindices += err;
2099
2100 return write_demux_regids(uindices);
2101}
2102
Marc Zyngiere6a95512014-05-07 13:43:39 +01002103static int check_sysreg_table(const struct sys_reg_desc *table, unsigned int n)
2104{
2105 unsigned int i;
2106
2107 for (i = 1; i < n; i++) {
2108 if (cmp_sys_reg(&table[i-1], &table[i]) >= 0) {
2109 kvm_err("sys_reg table %p out of order (%d)\n", table, i - 1);
2110 return 1;
2111 }
2112 }
2113
2114 return 0;
2115}
2116
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00002117void kvm_sys_reg_table_init(void)
2118{
2119 unsigned int i;
2120 struct sys_reg_desc clidr;
2121
2122 /* Make sure tables are unique and in order. */
Marc Zyngiere6a95512014-05-07 13:43:39 +01002123 BUG_ON(check_sysreg_table(sys_reg_descs, ARRAY_SIZE(sys_reg_descs)));
2124 BUG_ON(check_sysreg_table(cp14_regs, ARRAY_SIZE(cp14_regs)));
2125 BUG_ON(check_sysreg_table(cp14_64_regs, ARRAY_SIZE(cp14_64_regs)));
2126 BUG_ON(check_sysreg_table(cp15_regs, ARRAY_SIZE(cp15_regs)));
2127 BUG_ON(check_sysreg_table(cp15_64_regs, ARRAY_SIZE(cp15_64_regs)));
2128 BUG_ON(check_sysreg_table(invariant_sys_regs, ARRAY_SIZE(invariant_sys_regs)));
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00002129
2130 /* We abuse the reset function to overwrite the table itself. */
2131 for (i = 0; i < ARRAY_SIZE(invariant_sys_regs); i++)
2132 invariant_sys_regs[i].reset(NULL, &invariant_sys_regs[i]);
2133
2134 /*
2135 * CLIDR format is awkward, so clean it up. See ARM B4.1.20:
2136 *
2137 * If software reads the Cache Type fields from Ctype1
2138 * upwards, once it has seen a value of 0b000, no caches
2139 * exist at further-out levels of the hierarchy. So, for
2140 * example, if Ctype3 is the first Cache Type field with a
2141 * value of 0b000, the values of Ctype4 to Ctype7 must be
2142 * ignored.
2143 */
2144 get_clidr_el1(NULL, &clidr); /* Ugly... */
2145 cache_levels = clidr.val;
2146 for (i = 0; i < 7; i++)
2147 if (((cache_levels >> (i*3)) & 7) == 0)
2148 break;
2149 /* Clear all higher bits. */
2150 cache_levels &= (1 << (i*3))-1;
2151}
2152
2153/**
2154 * kvm_reset_sys_regs - sets system registers to reset value
2155 * @vcpu: The VCPU pointer
2156 *
2157 * This function finds the right table above and sets the registers on the
2158 * virtual CPU struct to their architecturally defined reset values.
2159 */
2160void kvm_reset_sys_regs(struct kvm_vcpu *vcpu)
2161{
2162 size_t num;
2163 const struct sys_reg_desc *table;
2164
2165 /* Catch someone adding a register without putting in reset entry. */
2166 memset(&vcpu->arch.ctxt.sys_regs, 0x42, sizeof(vcpu->arch.ctxt.sys_regs));
2167
2168 /* Generic chip reset first (so target could override). */
2169 reset_sys_reg_descs(vcpu, sys_reg_descs, ARRAY_SIZE(sys_reg_descs));
2170
Marc Zyngier62a89c42013-02-07 10:32:33 +00002171 table = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00002172 reset_sys_reg_descs(vcpu, table, num);
2173
2174 for (num = 1; num < NR_SYS_REGS; num++)
2175 if (vcpu_sys_reg(vcpu, num) == 0x4242424242424242)
2176 panic("Didn't reset vcpu_sys_reg(%zi)", num);
2177}