blob: b0f46e666e1a02601731f74692ac64883b01db8a [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100042#include <linux/gpio.h>
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010043#include <linux/of_gpio.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080044#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053045
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010046#include <dt-bindings/gpio/gpio.h>
47
Russell Kingf91b55a2012-10-06 10:50:58 +010048#define OMAP_MAX_HSUART_PORTS 6
49
Govindraj.R7c77c8d2012-04-03 19:12:34 +053050#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
51
52#define OMAP_UART_REV_42 0x0402
53#define OMAP_UART_REV_46 0x0406
54#define OMAP_UART_REV_52 0x0502
55#define OMAP_UART_REV_63 0x0603
56
Govindraj.Rf64ffda2013-07-05 18:25:59 +030057#define OMAP_UART_TX_WAKEUP_EN BIT(7)
58
59/* Feature flags */
60#define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
61
Russell Kingf91b55a2012-10-06 10:50:58 +010062#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
63#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
64
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053065#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
66
Paul Walmsley0ba5f662012-01-25 19:50:36 -070067/* SCR register bitmasks */
68#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Alexey Pelykh1776fd02013-02-04 12:19:46 -050069#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
Russell Kingf91b55a2012-10-06 10:50:58 +010070#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070071
72/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070073#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030074#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070075
Govindraj.R7c77c8d2012-04-03 19:12:34 +053076/* MVR register bitmasks */
77#define OMAP_UART_MVR_SCHEME_SHIFT 30
78
79#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
80#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
81#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
82
83#define OMAP_UART_MVR_MAJ_MASK 0x700
84#define OMAP_UART_MVR_MAJ_SHIFT 8
85#define OMAP_UART_MVR_MIN_MASK 0x3f
86
Russell Kingf91b55a2012-10-06 10:50:58 +010087#define OMAP_UART_DMA_CH_FREE -1
88
89#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
90#define OMAP_MODE13X_SPEED 230400
91
92/* WER = 0x7F
93 * Enable module level wakeup in WER reg
94 */
95#define OMAP_UART_WER_MOD_WKUP 0X7F
96
97/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +010098#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55a2012-10-06 10:50:58 +010099
100/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +0100101#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55a2012-10-06 10:50:58 +0100102
103#define OMAP_UART_SW_CLR 0xF0
104
105#define OMAP_UART_TCR_TRIG 0x0F
106
107struct uart_omap_dma {
108 u8 uart_dma_tx;
109 u8 uart_dma_rx;
110 int rx_dma_channel;
111 int tx_dma_channel;
112 dma_addr_t rx_buf_dma_phys;
113 dma_addr_t tx_buf_dma_phys;
114 unsigned int uart_base;
115 /*
116 * Buffer for rx dma.It is not required for tx because the buffer
117 * comes from port structure.
118 */
119 unsigned char *rx_buf;
120 unsigned int prev_rx_dma_pos;
121 int tx_buf_size;
122 int tx_dma_used;
123 int rx_dma_used;
124 spinlock_t tx_lock;
125 spinlock_t rx_lock;
126 /* timer to poll activity on rx dma */
127 struct timer_list rx_timer;
128 unsigned int rx_buf_size;
129 unsigned int rx_poll_rate;
130 unsigned int rx_timeout;
131};
132
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300133struct uart_omap_port {
134 struct uart_port port;
135 struct uart_omap_dma uart_dma;
136 struct device *dev;
137
138 unsigned char ier;
139 unsigned char lcr;
140 unsigned char mcr;
141 unsigned char fcr;
142 unsigned char efr;
143 unsigned char dll;
144 unsigned char dlh;
145 unsigned char mdr1;
146 unsigned char scr;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300147 unsigned char wer;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300148
149 int use_dma;
150 /*
151 * Some bits in registers are cleared on a read, so they must
152 * be saved whenever the register is read but the bits will not
153 * be immediately processed.
154 */
155 unsigned int lsr_break_flag;
156 unsigned char msr_saved_flags;
157 char name[20];
158 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530159 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300160 u32 errata;
161 u8 wakeups_enabled;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300162 u32 features;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300163
Felipe Balbie36851d2012-09-07 18:34:19 +0300164 int DTR_gpio;
165 int DTR_inverted;
166 int DTR_active;
167
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100168 struct serial_rs485 rs485;
169 int rts_gpio;
170
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300171 struct pm_qos_request pm_qos_request;
172 u32 latency;
173 u32 calc_latency;
174 struct work_struct qos_work;
Sourav Poddarddd85e22013-05-15 21:05:38 +0530175 bool is_suspending;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300176};
177
178#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
179
Govindraj.Rb6126332010-09-27 20:20:49 +0530180static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
181
182/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530183static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530184
Govindraj.R2fd14962011-11-09 17:41:21 +0530185static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530186
187static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
188{
189 offset <<= up->port.regshift;
190 return readw(up->port.membase + offset);
191}
192
193static inline void serial_out(struct uart_omap_port *up, int offset, int value)
194{
195 offset <<= up->port.regshift;
196 writew(value, up->port.membase + offset);
197}
198
199static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
200{
201 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
202 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
203 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
204 serial_out(up, UART_FCR, 0);
205}
206
Felipe Balbie5b57c02012-08-23 13:32:42 +0300207static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
208{
Jingoo Han574de552013-07-30 17:06:57 +0900209 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300210
Felipe Balbice2f08d2012-09-07 21:10:33 +0300211 if (!pdata || !pdata->get_context_loss_count)
Tony Lindgrena630fbf2013-06-10 07:39:09 -0700212 return -EINVAL;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300213
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300214 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300215}
216
Felipe Balbie5b57c02012-08-23 13:32:42 +0300217static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
218{
Jingoo Han574de552013-07-30 17:06:57 +0900219 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300220
Felipe Balbice2f08d2012-09-07 21:10:33 +0300221 if (!pdata || !pdata->enable_wakeup)
222 return;
223
224 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300225}
226
Govindraj.Rb6126332010-09-27 20:20:49 +0530227/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500228 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
229 * @port: uart port info
230 * @baud: baudrate for which mode needs to be determined
231 *
232 * Returns true if baud rate is MODE16X and false if MODE13X
233 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
234 * and Error Rates" determines modes not for all common baud rates.
235 * E.g. for 1000000 baud rate mode must be 16x, but according to that
236 * table it's determined as 13x.
237 */
238static bool
239serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
240{
241 unsigned int n13 = port->uartclk / (13 * baud);
242 unsigned int n16 = port->uartclk / (16 * baud);
243 int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
244 int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
245 if(baudAbsDiff13 < 0)
246 baudAbsDiff13 = -baudAbsDiff13;
247 if(baudAbsDiff16 < 0)
248 baudAbsDiff16 = -baudAbsDiff16;
249
250 return (baudAbsDiff13 > baudAbsDiff16);
251}
252
253/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530254 * serial_omap_get_divisor - calculate divisor value
255 * @port: uart port info
256 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530257 */
258static unsigned int
259serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
260{
261 unsigned int divisor;
262
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500263 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rb6126332010-09-27 20:20:49 +0530264 divisor = 13;
265 else
266 divisor = 16;
267 return port->uartclk/(baud * divisor);
268}
269
Govindraj.Rb6126332010-09-27 20:20:49 +0530270static void serial_omap_enable_ms(struct uart_port *port)
271{
Felipe Balbic990f352012-08-23 13:32:41 +0300272 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530273
Rajendra Nayakba774332011-12-14 17:25:43 +0530274 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530275
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300276 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530277 up->ier |= UART_IER_MSI;
278 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300279 pm_runtime_mark_last_busy(up->dev);
280 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530281}
282
283static void serial_omap_stop_tx(struct uart_port *port)
284{
Felipe Balbic990f352012-08-23 13:32:41 +0300285 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100286 struct circ_buf *xmit = &up->port.state->xmit;
287 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530288
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300289 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100290
291 /* handle rs485 */
292 if (up->rs485.flags & SER_RS485_ENABLED) {
293 /* do nothing if current tx not yet completed */
294 res = serial_in(up, UART_LSR) & UART_LSR_TEMT;
295 if (!res)
296 return;
297
298 /* if there's no more data to send, turn off rts */
299 if (uart_circ_empty(xmit)) {
300 /* if rts not already disabled */
301 res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
302 if (gpio_get_value(up->rts_gpio) != res) {
303 if (up->rs485.delay_rts_after_send > 0) {
304 mdelay(up->rs485.delay_rts_after_send);
305 }
306 gpio_set_value(up->rts_gpio, res);
307 }
308 }
309 }
310
Govindraj.Rb6126332010-09-27 20:20:49 +0530311 if (up->ier & UART_IER_THRI) {
312 up->ier &= ~UART_IER_THRI;
313 serial_out(up, UART_IER, up->ier);
314 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530315
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100316 if ((up->rs485.flags & SER_RS485_ENABLED) &&
317 !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
318 up->ier = UART_IER_RLSI | UART_IER_RDI;
319 serial_out(up, UART_IER, up->ier);
320 }
321
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300322 pm_runtime_mark_last_busy(up->dev);
323 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530324}
325
326static void serial_omap_stop_rx(struct uart_port *port)
327{
Felipe Balbic990f352012-08-23 13:32:41 +0300328 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530329
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300330 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530331 up->ier &= ~UART_IER_RLSI;
332 up->port.read_status_mask &= ~UART_LSR_DR;
333 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300334 pm_runtime_mark_last_busy(up->dev);
335 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530336}
337
Felipe Balbibf63a082012-09-06 15:45:25 +0300338static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530339{
340 struct circ_buf *xmit = &up->port.state->xmit;
341 int count;
342
343 if (up->port.x_char) {
344 serial_out(up, UART_TX, up->port.x_char);
345 up->port.icount.tx++;
346 up->port.x_char = 0;
347 return;
348 }
349 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
350 serial_omap_stop_tx(&up->port);
351 return;
352 }
Dmitry Finkc4415082013-07-08 13:04:44 +0300353 count = up->port.fifosize -
354 (serial_in(up, UART_OMAP_TXFIFO_LVL) & 0xFF);
Govindraj.Rb6126332010-09-27 20:20:49 +0530355 do {
356 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
357 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
358 up->port.icount.tx++;
359 if (uart_circ_empty(xmit))
360 break;
361 } while (--count > 0);
362
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300363 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
364 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530365 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300366 spin_lock(&up->port.lock);
367 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530368
369 if (uart_circ_empty(xmit))
370 serial_omap_stop_tx(&up->port);
371}
372
373static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
374{
375 if (!(up->ier & UART_IER_THRI)) {
376 up->ier |= UART_IER_THRI;
377 serial_out(up, UART_IER, up->ier);
378 }
379}
380
381static void serial_omap_start_tx(struct uart_port *port)
382{
Felipe Balbic990f352012-08-23 13:32:41 +0300383 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100384 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530385
Felipe Balbi49457432012-09-06 15:45:21 +0300386 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100387
388 /* handle rs485 */
389 if (up->rs485.flags & SER_RS485_ENABLED) {
390 /* if rts not already enabled */
391 res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
392 if (gpio_get_value(up->rts_gpio) != res) {
393 gpio_set_value(up->rts_gpio, res);
394 if (up->rs485.delay_rts_before_send > 0) {
395 mdelay(up->rs485.delay_rts_before_send);
396 }
397 }
398 }
399
400 if ((up->rs485.flags & SER_RS485_ENABLED) &&
401 !(up->rs485.flags & SER_RS485_RX_DURING_TX))
402 serial_omap_stop_rx(port);
403
Felipe Balbi49457432012-09-06 15:45:21 +0300404 serial_omap_enable_ier_thri(up);
Felipe Balbi49457432012-09-06 15:45:21 +0300405 pm_runtime_mark_last_busy(up->dev);
406 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530407}
408
Russell King3af08bd2012-10-05 13:32:08 +0100409static void serial_omap_throttle(struct uart_port *port)
410{
411 struct uart_omap_port *up = to_uart_omap_port(port);
412 unsigned long flags;
413
414 pm_runtime_get_sync(up->dev);
415 spin_lock_irqsave(&up->port.lock, flags);
416 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
417 serial_out(up, UART_IER, up->ier);
418 spin_unlock_irqrestore(&up->port.lock, flags);
419 pm_runtime_mark_last_busy(up->dev);
420 pm_runtime_put_autosuspend(up->dev);
421}
422
423static void serial_omap_unthrottle(struct uart_port *port)
424{
425 struct uart_omap_port *up = to_uart_omap_port(port);
426 unsigned long flags;
427
428 pm_runtime_get_sync(up->dev);
429 spin_lock_irqsave(&up->port.lock, flags);
430 up->ier |= UART_IER_RLSI | UART_IER_RDI;
431 serial_out(up, UART_IER, up->ier);
432 spin_unlock_irqrestore(&up->port.lock, flags);
433 pm_runtime_mark_last_busy(up->dev);
434 pm_runtime_put_autosuspend(up->dev);
435}
436
Govindraj.Rb6126332010-09-27 20:20:49 +0530437static unsigned int check_modem_status(struct uart_omap_port *up)
438{
439 unsigned int status;
440
441 status = serial_in(up, UART_MSR);
442 status |= up->msr_saved_flags;
443 up->msr_saved_flags = 0;
444 if ((status & UART_MSR_ANY_DELTA) == 0)
445 return status;
446
447 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
448 up->port.state != NULL) {
449 if (status & UART_MSR_TERI)
450 up->port.icount.rng++;
451 if (status & UART_MSR_DDSR)
452 up->port.icount.dsr++;
453 if (status & UART_MSR_DDCD)
454 uart_handle_dcd_change
455 (&up->port, status & UART_MSR_DCD);
456 if (status & UART_MSR_DCTS)
457 uart_handle_cts_change
458 (&up->port, status & UART_MSR_CTS);
459 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
460 }
461
462 return status;
463}
464
Felipe Balbi72256cb2012-09-06 15:45:24 +0300465static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
466{
467 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530468 unsigned char ch = 0;
469
470 if (likely(lsr & UART_LSR_DR))
471 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300472
473 up->port.icount.rx++;
474 flag = TTY_NORMAL;
475
476 if (lsr & UART_LSR_BI) {
477 flag = TTY_BREAK;
478 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
479 up->port.icount.brk++;
480 /*
481 * We do the SysRQ and SAK checking
482 * here because otherwise the break
483 * may get masked by ignore_status_mask
484 * or read_status_mask.
485 */
486 if (uart_handle_break(&up->port))
487 return;
488
489 }
490
491 if (lsr & UART_LSR_PE) {
492 flag = TTY_PARITY;
493 up->port.icount.parity++;
494 }
495
496 if (lsr & UART_LSR_FE) {
497 flag = TTY_FRAME;
498 up->port.icount.frame++;
499 }
500
501 if (lsr & UART_LSR_OE)
502 up->port.icount.overrun++;
503
504#ifdef CONFIG_SERIAL_OMAP_CONSOLE
505 if (up->port.line == up->port.cons->index) {
506 /* Recover the break flag from console xmit */
507 lsr |= up->lsr_break_flag;
508 }
509#endif
510 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
511}
512
513static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
514{
515 unsigned char ch = 0;
516 unsigned int flag;
517
518 if (!(lsr & UART_LSR_DR))
519 return;
520
521 ch = serial_in(up, UART_RX);
522 flag = TTY_NORMAL;
523 up->port.icount.rx++;
524
525 if (uart_handle_sysrq_char(&up->port, ch))
526 return;
527
528 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
529}
530
Govindraj.Rb6126332010-09-27 20:20:49 +0530531/**
532 * serial_omap_irq() - This handles the interrupt from one port
533 * @irq: uart port irq number
534 * @dev_id: uart port info
535 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300536static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530537{
538 struct uart_omap_port *up = dev_id;
539 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300540 unsigned int type;
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700541 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300542 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530543
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300544 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300545 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300546
Felipe Balbi72256cb2012-09-06 15:45:24 +0300547 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300548 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300549 if (iir & UART_IIR_NO_INT)
550 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530551
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700552 ret = IRQ_HANDLED;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300553 lsr = serial_in(up, UART_LSR);
554
555 /* extract IRQ type from IIR register */
556 type = iir & 0x3e;
557
558 switch (type) {
559 case UART_IIR_MSI:
560 check_modem_status(up);
561 break;
562 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300563 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300564 break;
565 case UART_IIR_RX_TIMEOUT:
566 /* FALLTHROUGH */
567 case UART_IIR_RDI:
568 serial_omap_rdi(up, lsr);
569 break;
570 case UART_IIR_RLSI:
571 serial_omap_rlsi(up, lsr);
572 break;
573 case UART_IIR_CTS_RTS_DSR:
574 /* simply try again */
575 break;
576 case UART_IIR_XOFF:
577 /* FALLTHROUGH */
578 default:
579 break;
580 }
581 } while (!(iir & UART_IIR_NO_INT) && max_count--);
582
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300583 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300584
Jiri Slaby2e124b42013-01-03 15:53:06 +0100585 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300586
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300587 pm_runtime_mark_last_busy(up->dev);
588 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530589 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300590
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700591 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530592}
593
594static unsigned int serial_omap_tx_empty(struct uart_port *port)
595{
Felipe Balbic990f352012-08-23 13:32:41 +0300596 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530597 unsigned long flags = 0;
598 unsigned int ret = 0;
599
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300600 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530601 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530602 spin_lock_irqsave(&up->port.lock, flags);
603 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
604 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300605 pm_runtime_mark_last_busy(up->dev);
606 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530607 return ret;
608}
609
610static unsigned int serial_omap_get_mctrl(struct uart_port *port)
611{
Felipe Balbic990f352012-08-23 13:32:41 +0300612 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530613 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530614 unsigned int ret = 0;
615
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300616 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530617 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300618 pm_runtime_mark_last_busy(up->dev);
619 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530620
Rajendra Nayakba774332011-12-14 17:25:43 +0530621 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530622
623 if (status & UART_MSR_DCD)
624 ret |= TIOCM_CAR;
625 if (status & UART_MSR_RI)
626 ret |= TIOCM_RNG;
627 if (status & UART_MSR_DSR)
628 ret |= TIOCM_DSR;
629 if (status & UART_MSR_CTS)
630 ret |= TIOCM_CTS;
631 return ret;
632}
633
634static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
635{
Felipe Balbic990f352012-08-23 13:32:41 +0300636 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100637 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530638
Rajendra Nayakba774332011-12-14 17:25:43 +0530639 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530640 if (mctrl & TIOCM_RTS)
641 mcr |= UART_MCR_RTS;
642 if (mctrl & TIOCM_DTR)
643 mcr |= UART_MCR_DTR;
644 if (mctrl & TIOCM_OUT1)
645 mcr |= UART_MCR_OUT1;
646 if (mctrl & TIOCM_OUT2)
647 mcr |= UART_MCR_OUT2;
648 if (mctrl & TIOCM_LOOP)
649 mcr |= UART_MCR_LOOP;
650
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300651 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100652 old_mcr = serial_in(up, UART_MCR);
653 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
654 UART_MCR_DTR | UART_MCR_RTS);
655 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530656 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300657 pm_runtime_mark_last_busy(up->dev);
658 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000659
660 if (gpio_is_valid(up->DTR_gpio) &&
661 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
662 up->DTR_active = !up->DTR_active;
663 if (gpio_cansleep(up->DTR_gpio))
664 schedule_work(&up->qos_work);
665 else
666 gpio_set_value(up->DTR_gpio,
667 up->DTR_active != up->DTR_inverted);
668 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530669}
670
671static void serial_omap_break_ctl(struct uart_port *port, int break_state)
672{
Felipe Balbic990f352012-08-23 13:32:41 +0300673 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530674 unsigned long flags = 0;
675
Rajendra Nayakba774332011-12-14 17:25:43 +0530676 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300677 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530678 spin_lock_irqsave(&up->port.lock, flags);
679 if (break_state == -1)
680 up->lcr |= UART_LCR_SBC;
681 else
682 up->lcr &= ~UART_LCR_SBC;
683 serial_out(up, UART_LCR, up->lcr);
684 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300685 pm_runtime_mark_last_busy(up->dev);
686 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530687}
688
689static int serial_omap_startup(struct uart_port *port)
690{
Felipe Balbic990f352012-08-23 13:32:41 +0300691 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530692 unsigned long flags = 0;
693 int retval;
694
695 /*
696 * Allocate the IRQ
697 */
698 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
699 up->name, up);
700 if (retval)
701 return retval;
702
Rajendra Nayakba774332011-12-14 17:25:43 +0530703 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530704
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300705 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530706 /*
707 * Clear the FIFO buffers and disable them.
708 * (they will be reenabled in set_termios())
709 */
710 serial_omap_clear_fifos(up);
711 /* For Hardware flow control */
712 serial_out(up, UART_MCR, UART_MCR_RTS);
713
714 /*
715 * Clear the interrupt registers.
716 */
717 (void) serial_in(up, UART_LSR);
718 if (serial_in(up, UART_LSR) & UART_LSR_DR)
719 (void) serial_in(up, UART_RX);
720 (void) serial_in(up, UART_IIR);
721 (void) serial_in(up, UART_MSR);
722
723 /*
724 * Now, initialize the UART
725 */
726 serial_out(up, UART_LCR, UART_LCR_WLEN8);
727 spin_lock_irqsave(&up->port.lock, flags);
728 /*
729 * Most PC uarts need OUT2 raised to enable interrupts.
730 */
731 up->port.mctrl |= TIOCM_OUT2;
732 serial_omap_set_mctrl(&up->port, up->port.mctrl);
733 spin_unlock_irqrestore(&up->port.lock, flags);
734
735 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530736 /*
737 * Finally, enable interrupts. Note: Modem status interrupts
738 * are set via set_termios(), which will be occurring imminently
739 * anyway, so we don't enable them here.
740 */
741 up->ier = UART_IER_RLSI | UART_IER_RDI;
742 serial_out(up, UART_IER, up->ier);
743
Jarkko Nikula78841462011-01-24 17:51:22 +0200744 /* Enable module level wake up */
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300745 up->wer = OMAP_UART_WER_MOD_WKUP;
746 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
747 up->wer |= OMAP_UART_TX_WAKEUP_EN;
748
749 serial_out(up, UART_OMAP_WER, up->wer);
Jarkko Nikula78841462011-01-24 17:51:22 +0200750
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300751 pm_runtime_mark_last_busy(up->dev);
752 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530753 up->port_activity = jiffies;
754 return 0;
755}
756
757static void serial_omap_shutdown(struct uart_port *port)
758{
Felipe Balbic990f352012-08-23 13:32:41 +0300759 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530760 unsigned long flags = 0;
761
Rajendra Nayakba774332011-12-14 17:25:43 +0530762 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530763
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300764 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530765 /*
766 * Disable interrupts from this port
767 */
768 up->ier = 0;
769 serial_out(up, UART_IER, 0);
770
771 spin_lock_irqsave(&up->port.lock, flags);
772 up->port.mctrl &= ~TIOCM_OUT2;
773 serial_omap_set_mctrl(&up->port, up->port.mctrl);
774 spin_unlock_irqrestore(&up->port.lock, flags);
775
776 /*
777 * Disable break condition and FIFOs
778 */
779 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
780 serial_omap_clear_fifos(up);
781
782 /*
783 * Read data port to reset things, and then free the irq
784 */
785 if (serial_in(up, UART_LSR) & UART_LSR_DR)
786 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530787
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300788 pm_runtime_mark_last_busy(up->dev);
789 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530790 free_irq(up->port.irq, up);
791}
792
Govindraj.R2fd14962011-11-09 17:41:21 +0530793static void serial_omap_uart_qos_work(struct work_struct *work)
794{
795 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
796 qos_work);
797
798 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000799 if (gpio_is_valid(up->DTR_gpio))
800 gpio_set_value_cansleep(up->DTR_gpio,
801 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530802}
803
Govindraj.Rb6126332010-09-27 20:20:49 +0530804static void
805serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
806 struct ktermios *old)
807{
Felipe Balbic990f352012-08-23 13:32:41 +0300808 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530809 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530810 unsigned long flags = 0;
811 unsigned int baud, quot;
812
813 switch (termios->c_cflag & CSIZE) {
814 case CS5:
815 cval = UART_LCR_WLEN5;
816 break;
817 case CS6:
818 cval = UART_LCR_WLEN6;
819 break;
820 case CS7:
821 cval = UART_LCR_WLEN7;
822 break;
823 default:
824 case CS8:
825 cval = UART_LCR_WLEN8;
826 break;
827 }
828
829 if (termios->c_cflag & CSTOPB)
830 cval |= UART_LCR_STOP;
831 if (termios->c_cflag & PARENB)
832 cval |= UART_LCR_PARITY;
833 if (!(termios->c_cflag & PARODD))
834 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100835 if (termios->c_cflag & CMSPAR)
836 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530837
838 /*
839 * Ask the core to calculate the divisor for us.
840 */
841
842 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
843 quot = serial_omap_get_divisor(port, baud);
844
Govindraj.R2fd14962011-11-09 17:41:21 +0530845 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700846 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530847 up->latency = up->calc_latency;
848 schedule_work(&up->qos_work);
849
Govindraj.Rc538d202011-11-07 18:57:03 +0530850 up->dll = quot & 0xff;
851 up->dlh = quot >> 8;
852 up->mdr1 = UART_OMAP_MDR1_DISABLE;
853
Govindraj.Rb6126332010-09-27 20:20:49 +0530854 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
855 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530856
857 /*
858 * Ok, we're now changing the port state. Do it with
859 * interrupts disabled.
860 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300861 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530862 spin_lock_irqsave(&up->port.lock, flags);
863
864 /*
865 * Update the per-port timeout.
866 */
867 uart_update_timeout(port, termios->c_cflag, baud);
868
869 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
870 if (termios->c_iflag & INPCK)
871 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
872 if (termios->c_iflag & (BRKINT | PARMRK))
873 up->port.read_status_mask |= UART_LSR_BI;
874
875 /*
876 * Characters to ignore
877 */
878 up->port.ignore_status_mask = 0;
879 if (termios->c_iflag & IGNPAR)
880 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
881 if (termios->c_iflag & IGNBRK) {
882 up->port.ignore_status_mask |= UART_LSR_BI;
883 /*
884 * If we're ignoring parity and break indicators,
885 * ignore overruns too (for real raw support).
886 */
887 if (termios->c_iflag & IGNPAR)
888 up->port.ignore_status_mask |= UART_LSR_OE;
889 }
890
891 /*
892 * ignore all characters if CREAD is not set
893 */
894 if ((termios->c_cflag & CREAD) == 0)
895 up->port.ignore_status_mask |= UART_LSR_DR;
896
897 /*
898 * Modem status interrupts
899 */
900 up->ier &= ~UART_IER_MSI;
901 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
902 up->ier |= UART_IER_MSI;
903 serial_out(up, UART_IER, up->ier);
904 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530905 up->lcr = cval;
Alexey Pelykh1776fd02013-02-04 12:19:46 -0500906 up->scr = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530907
908 /* FIFOs and DMA Settings */
909
910 /* FCR can be changed only when the
911 * baud clock is not running
912 * DLL_REG and DLH_REG set to 0.
913 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800914 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530915 serial_out(up, UART_DLL, 0);
916 serial_out(up, UART_DLM, 0);
917 serial_out(up, UART_LCR, 0);
918
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800919 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530920
Russell King08bd4902012-10-05 13:54:53 +0100921 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100922 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530923 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
924
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800925 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100926 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530927 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
928 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700929
Alexey Pelykh1f663962013-04-03 14:31:46 -0400930 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
931 /*
932 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
933 * sets Enables the granularity of 1 for TRIGGER RX
934 * level. Along with setting RX FIFO trigger level
935 * to 1 (as noted below, 16 characters) and TLR[3:0]
936 * to zero this will result RX FIFO threshold level
937 * to 1 character, instead of 16 as noted in comment
938 * below.
939 */
940
Felipe Balbi6721ab72012-09-06 15:45:40 +0300941 /* Set receive FIFO threshold to 16 characters and
942 * transmit FIFO threshold to 16 spaces
943 */
Felipe Balbi49457432012-09-06 15:45:21 +0300944 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300945 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
946 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
947 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800948
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700949 serial_out(up, UART_FCR, up->fcr);
950 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
951
Govindraj.Rc538d202011-11-07 18:57:03 +0530952 serial_out(up, UART_OMAP_SCR, up->scr);
953
Russell King08bd4902012-10-05 13:54:53 +0100954 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800955 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530956 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +0100957 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
958 serial_out(up, UART_EFR, up->efr);
959 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530960
961 /* Protocol, Baud Rate, and Interrupt Settings */
962
Govindraj.R94734742011-11-07 19:00:33 +0530963 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
964 serial_omap_mdr1_errataset(up, up->mdr1);
965 else
966 serial_out(up, UART_OMAP_MDR1, up->mdr1);
967
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800968 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530969 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
970
971 serial_out(up, UART_LCR, 0);
972 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800973 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530974
Govindraj.Rc538d202011-11-07 18:57:03 +0530975 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
976 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530977
978 serial_out(up, UART_LCR, 0);
979 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800980 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530981
982 serial_out(up, UART_EFR, up->efr);
983 serial_out(up, UART_LCR, cval);
984
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500985 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +0530986 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530987 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530988 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
989
Govindraj.R94734742011-11-07 19:00:33 +0530990 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
991 serial_omap_mdr1_errataset(up, up->mdr1);
992 else
993 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530994
Russell Kingc533e512012-10-06 09:34:36 +0100995 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +0100996 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530997
Russell Kingc533e512012-10-06 09:34:36 +0100998 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
999 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
1000 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +05301001
Russell Kingc533e512012-10-06 09:34:36 +01001002 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +01001003 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1004 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1005 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +05301006
Russell Kingc7d059c2012-10-06 09:12:44 +01001007 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +05301008
Russell King08bd4902012-10-05 13:54:53 +01001009 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Russell King08bd4902012-10-05 13:54:53 +01001010 /* Enable AUTORTS and AUTOCTS */
1011 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
1012
Russell King1fe8aa82012-10-06 09:04:03 +01001013 /* Ensure MCR RTS is asserted */
1014 up->mcr |= UART_MCR_RTS;
Russell King0d5b1662012-10-05 23:48:28 +01001015 } else {
1016 /* Disable AUTORTS and AUTOCTS */
1017 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +05301018 }
1019
Russell King01d70bb2012-10-15 16:50:59 +01001020 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +01001021 /* clear SW control mode bits */
1022 up->efr &= OMAP_UART_SW_CLR;
1023
1024 /*
1025 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +01001026 * Enable XON/XOFF flow control on input.
1027 * Receiver compares XON1, XOFF1.
1028 */
Russell King3af08bd2012-10-05 13:32:08 +01001029 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +01001030 up->efr |= OMAP_UART_SW_RX;
1031
Russell King01d70bb2012-10-15 16:50:59 +01001032 /*
Russell King3af08bd2012-10-05 13:32:08 +01001033 * IXOFF Flag:
1034 * Enable XON/XOFF flow control on output.
1035 * Transmit XON1, XOFF1
1036 */
1037 if (termios->c_iflag & IXOFF)
1038 up->efr |= OMAP_UART_SW_TX;
1039
1040 /*
Russell King01d70bb2012-10-15 16:50:59 +01001041 * IXANY Flag:
1042 * Enable any character to restart output.
1043 * Operation resumes after receiving any
1044 * character after recognition of the XOFF character
1045 */
1046 if (termios->c_iflag & IXANY)
1047 up->mcr |= UART_MCR_XONANY;
1048 else
1049 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +01001050 }
Russell Kingc7d059c2012-10-06 09:12:44 +01001051 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +01001052 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1053 serial_out(up, UART_EFR, up->efr);
1054 serial_out(up, UART_LCR, up->lcr);
1055
Govindraj.Rb6126332010-09-27 20:20:49 +05301056 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301057
1058 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001059 pm_runtime_mark_last_busy(up->dev);
1060 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301061 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301062}
1063
Felipe Balbi9727faf2012-09-06 15:45:35 +03001064static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
1065{
1066 struct uart_omap_port *up = to_uart_omap_port(port);
1067
1068 serial_omap_enable_wakeup(up, state);
1069
1070 return 0;
1071}
1072
Govindraj.Rb6126332010-09-27 20:20:49 +05301073static void
1074serial_omap_pm(struct uart_port *port, unsigned int state,
1075 unsigned int oldstate)
1076{
Felipe Balbic990f352012-08-23 13:32:41 +03001077 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301078 unsigned char efr;
1079
Rajendra Nayakba774332011-12-14 17:25:43 +05301080 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301081
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001082 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001083 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301084 efr = serial_in(up, UART_EFR);
1085 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1086 serial_out(up, UART_LCR, 0);
1087
1088 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001089 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301090 serial_out(up, UART_EFR, efr);
1091 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301092
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001093 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301094 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001095 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301096 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001097 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301098 }
1099
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001100 pm_runtime_mark_last_busy(up->dev);
1101 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301102}
1103
1104static void serial_omap_release_port(struct uart_port *port)
1105{
1106 dev_dbg(port->dev, "serial_omap_release_port+\n");
1107}
1108
1109static int serial_omap_request_port(struct uart_port *port)
1110{
1111 dev_dbg(port->dev, "serial_omap_request_port+\n");
1112 return 0;
1113}
1114
1115static void serial_omap_config_port(struct uart_port *port, int flags)
1116{
Felipe Balbic990f352012-08-23 13:32:41 +03001117 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301118
1119 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301120 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301121 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001122 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301123}
1124
1125static int
1126serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1127{
1128 /* we don't want the core code to modify any port params */
1129 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1130 return -EINVAL;
1131}
1132
1133static const char *
1134serial_omap_type(struct uart_port *port)
1135{
Felipe Balbic990f352012-08-23 13:32:41 +03001136 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301137
Rajendra Nayakba774332011-12-14 17:25:43 +05301138 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301139 return up->name;
1140}
1141
Govindraj.Rb6126332010-09-27 20:20:49 +05301142#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1143
1144static inline void wait_for_xmitr(struct uart_omap_port *up)
1145{
1146 unsigned int status, tmout = 10000;
1147
1148 /* Wait up to 10ms for the character(s) to be sent. */
1149 do {
1150 status = serial_in(up, UART_LSR);
1151
1152 if (status & UART_LSR_BI)
1153 up->lsr_break_flag = UART_LSR_BI;
1154
1155 if (--tmout == 0)
1156 break;
1157 udelay(1);
1158 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1159
1160 /* Wait up to 1s for flow control if necessary */
1161 if (up->port.flags & UPF_CONS_FLOW) {
1162 tmout = 1000000;
1163 for (tmout = 1000000; tmout; tmout--) {
1164 unsigned int msr = serial_in(up, UART_MSR);
1165
1166 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1167 if (msr & UART_MSR_CTS)
1168 break;
1169
1170 udelay(1);
1171 }
1172 }
1173}
1174
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001175#ifdef CONFIG_CONSOLE_POLL
1176
1177static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1178{
Felipe Balbic990f352012-08-23 13:32:41 +03001179 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301180
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001181 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001182 wait_for_xmitr(up);
1183 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001184 pm_runtime_mark_last_busy(up->dev);
1185 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001186}
1187
1188static int serial_omap_poll_get_char(struct uart_port *port)
1189{
Felipe Balbic990f352012-08-23 13:32:41 +03001190 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301191 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001192
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001193 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301194 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001195 if (!(status & UART_LSR_DR)) {
1196 status = NO_POLL_CHAR;
1197 goto out;
1198 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001199
Govindraj.Rfcdca752011-02-28 18:12:23 +05301200 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001201
1202out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001203 pm_runtime_mark_last_busy(up->dev);
1204 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001205
Govindraj.Rfcdca752011-02-28 18:12:23 +05301206 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001207}
1208
1209#endif /* CONFIG_CONSOLE_POLL */
1210
1211#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1212
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301213static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001214
1215static struct uart_driver serial_omap_reg;
1216
Govindraj.Rb6126332010-09-27 20:20:49 +05301217static void serial_omap_console_putchar(struct uart_port *port, int ch)
1218{
Felipe Balbic990f352012-08-23 13:32:41 +03001219 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301220
1221 wait_for_xmitr(up);
1222 serial_out(up, UART_TX, ch);
1223}
1224
1225static void
1226serial_omap_console_write(struct console *co, const char *s,
1227 unsigned int count)
1228{
1229 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1230 unsigned long flags;
1231 unsigned int ier;
1232 int locked = 1;
1233
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001234 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301235
Govindraj.Rb6126332010-09-27 20:20:49 +05301236 local_irq_save(flags);
1237 if (up->port.sysrq)
1238 locked = 0;
1239 else if (oops_in_progress)
1240 locked = spin_trylock(&up->port.lock);
1241 else
1242 spin_lock(&up->port.lock);
1243
1244 /*
1245 * First save the IER then disable the interrupts
1246 */
1247 ier = serial_in(up, UART_IER);
1248 serial_out(up, UART_IER, 0);
1249
1250 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1251
1252 /*
1253 * Finally, wait for transmitter to become empty
1254 * and restore the IER
1255 */
1256 wait_for_xmitr(up);
1257 serial_out(up, UART_IER, ier);
1258 /*
1259 * The receive handling will happen properly because the
1260 * receive ready bit will still be set; it is not cleared
1261 * on read. However, modem control will not, we must
1262 * call it if we have saved something in the saved flags
1263 * while processing with interrupts off.
1264 */
1265 if (up->msr_saved_flags)
1266 check_modem_status(up);
1267
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001268 pm_runtime_mark_last_busy(up->dev);
1269 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301270 if (locked)
1271 spin_unlock(&up->port.lock);
1272 local_irq_restore(flags);
1273}
1274
1275static int __init
1276serial_omap_console_setup(struct console *co, char *options)
1277{
1278 struct uart_omap_port *up;
1279 int baud = 115200;
1280 int bits = 8;
1281 int parity = 'n';
1282 int flow = 'n';
1283
1284 if (serial_omap_console_ports[co->index] == NULL)
1285 return -ENODEV;
1286 up = serial_omap_console_ports[co->index];
1287
1288 if (options)
1289 uart_parse_options(options, &baud, &parity, &bits, &flow);
1290
1291 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1292}
1293
1294static struct console serial_omap_console = {
1295 .name = OMAP_SERIAL_NAME,
1296 .write = serial_omap_console_write,
1297 .device = uart_console_device,
1298 .setup = serial_omap_console_setup,
1299 .flags = CON_PRINTBUFFER,
1300 .index = -1,
1301 .data = &serial_omap_reg,
1302};
1303
1304static void serial_omap_add_console_port(struct uart_omap_port *up)
1305{
Rajendra Nayakba774332011-12-14 17:25:43 +05301306 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301307}
1308
1309#define OMAP_CONSOLE (&serial_omap_console)
1310
1311#else
1312
1313#define OMAP_CONSOLE NULL
1314
1315static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1316{}
1317
1318#endif
1319
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001320/* Enable or disable the rs485 support */
1321static void
1322serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
1323{
1324 struct uart_omap_port *up = to_uart_omap_port(port);
1325 unsigned long flags;
1326 unsigned int mode;
1327 int val;
1328
1329 pm_runtime_get_sync(up->dev);
1330 spin_lock_irqsave(&up->port.lock, flags);
1331
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001332 /* Disable interrupts from this port */
1333 mode = up->ier;
1334 up->ier = 0;
1335 serial_out(up, UART_IER, 0);
1336
1337 /* store new config */
1338 up->rs485 = *rs485conf;
1339
1340 /*
1341 * Just as a precaution, only allow rs485
1342 * to be enabled if the gpio pin is valid
1343 */
1344 if (gpio_is_valid(up->rts_gpio)) {
1345 /* enable / disable rts */
1346 val = (up->rs485.flags & SER_RS485_ENABLED) ?
1347 SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
1348 val = (up->rs485.flags & val) ? 1 : 0;
1349 gpio_set_value(up->rts_gpio, val);
1350 } else
1351 up->rs485.flags &= ~SER_RS485_ENABLED;
1352
1353 /* Enable interrupts */
1354 up->ier = mode;
1355 serial_out(up, UART_IER, up->ier);
1356
1357 spin_unlock_irqrestore(&up->port.lock, flags);
1358 pm_runtime_mark_last_busy(up->dev);
1359 pm_runtime_put_autosuspend(up->dev);
1360}
1361
1362static int
1363serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
1364{
1365 struct serial_rs485 rs485conf;
1366
1367 switch (cmd) {
1368 case TIOCSRS485:
1369 if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
1370 sizeof(rs485conf)))
1371 return -EFAULT;
1372
1373 serial_omap_config_rs485(port, &rs485conf);
1374 break;
1375
1376 case TIOCGRS485:
1377 if (copy_to_user((struct serial_rs485 *) arg,
1378 &(to_uart_omap_port(port)->rs485),
1379 sizeof(rs485conf)))
1380 return -EFAULT;
1381 break;
1382
1383 default:
1384 return -ENOIOCTLCMD;
1385 }
1386 return 0;
1387}
1388
1389
Govindraj.Rb6126332010-09-27 20:20:49 +05301390static struct uart_ops serial_omap_pops = {
1391 .tx_empty = serial_omap_tx_empty,
1392 .set_mctrl = serial_omap_set_mctrl,
1393 .get_mctrl = serial_omap_get_mctrl,
1394 .stop_tx = serial_omap_stop_tx,
1395 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001396 .throttle = serial_omap_throttle,
1397 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301398 .stop_rx = serial_omap_stop_rx,
1399 .enable_ms = serial_omap_enable_ms,
1400 .break_ctl = serial_omap_break_ctl,
1401 .startup = serial_omap_startup,
1402 .shutdown = serial_omap_shutdown,
1403 .set_termios = serial_omap_set_termios,
1404 .pm = serial_omap_pm,
Felipe Balbi9727faf2012-09-06 15:45:35 +03001405 .set_wake = serial_omap_set_wake,
Govindraj.Rb6126332010-09-27 20:20:49 +05301406 .type = serial_omap_type,
1407 .release_port = serial_omap_release_port,
1408 .request_port = serial_omap_request_port,
1409 .config_port = serial_omap_config_port,
1410 .verify_port = serial_omap_verify_port,
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001411 .ioctl = serial_omap_ioctl,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001412#ifdef CONFIG_CONSOLE_POLL
1413 .poll_put_char = serial_omap_poll_put_char,
1414 .poll_get_char = serial_omap_poll_get_char,
1415#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301416};
1417
1418static struct uart_driver serial_omap_reg = {
1419 .owner = THIS_MODULE,
1420 .driver_name = "OMAP-SERIAL",
1421 .dev_name = OMAP_SERIAL_NAME,
1422 .nr = OMAP_MAX_HSUART_PORTS,
1423 .cons = OMAP_CONSOLE,
1424};
1425
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301426#ifdef CONFIG_PM_SLEEP
Sourav Poddarddd85e22013-05-15 21:05:38 +05301427static int serial_omap_prepare(struct device *dev)
1428{
1429 struct uart_omap_port *up = dev_get_drvdata(dev);
1430
1431 up->is_suspending = true;
1432
1433 return 0;
1434}
1435
1436static void serial_omap_complete(struct device *dev)
1437{
1438 struct uart_omap_port *up = dev_get_drvdata(dev);
1439
1440 up->is_suspending = false;
1441}
1442
Govindraj.Rfcdca752011-02-28 18:12:23 +05301443static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301444{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301445 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301446
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301447 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001448 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301449
Govindraj.Rb6126332010-09-27 20:20:49 +05301450 return 0;
1451}
1452
Govindraj.Rfcdca752011-02-28 18:12:23 +05301453static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301454{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301455 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301456
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301457 uart_resume_port(&serial_omap_reg, &up->port);
1458
Govindraj.Rb6126332010-09-27 20:20:49 +05301459 return 0;
1460}
Sourav Poddarddd85e22013-05-15 21:05:38 +05301461#else
1462#define serial_omap_prepare NULL
Arnd Bergmann2cb5a2f2013-06-01 11:18:13 +02001463#define serial_omap_complete NULL
Sourav Poddarddd85e22013-05-15 21:05:38 +05301464#endif /* CONFIG_PM_SLEEP */
Govindraj.Rb6126332010-09-27 20:20:49 +05301465
Bill Pemberton9671f092012-11-19 13:21:50 -05001466static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301467{
1468 u32 mvr, scheme;
1469 u16 revision, major, minor;
1470
Ruchika Kharwar76bac192013-07-08 10:28:57 +03001471 mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301472
1473 /* Check revision register scheme */
1474 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1475
1476 switch (scheme) {
1477 case 0: /* Legacy Scheme: OMAP2/3 */
1478 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1479 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1480 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1481 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1482 break;
1483 case 1:
1484 /* New Scheme: OMAP4+ */
1485 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1486 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1487 OMAP_UART_MVR_MAJ_SHIFT;
1488 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1489 break;
1490 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001491 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301492 "Unknown %s revision, defaulting to highest\n",
1493 up->name);
1494 /* highest possible revision */
1495 major = 0xff;
1496 minor = 0xff;
1497 }
1498
1499 /* normalize revision for the driver */
1500 revision = UART_BUILD_REVISION(major, minor);
1501
1502 switch (revision) {
1503 case OMAP_UART_REV_46:
1504 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1505 UART_ERRATA_i291_DMA_FORCEIDLE);
1506 break;
1507 case OMAP_UART_REV_52:
1508 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1509 UART_ERRATA_i291_DMA_FORCEIDLE);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001510 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301511 break;
1512 case OMAP_UART_REV_63:
1513 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001514 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301515 break;
1516 default:
1517 break;
1518 }
1519}
1520
Bill Pemberton9671f092012-11-19 13:21:50 -05001521static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301522{
1523 struct omap_uart_port_info *omap_up_info;
1524
1525 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1526 if (!omap_up_info)
1527 return NULL; /* out of memory */
1528
1529 of_property_read_u32(dev->of_node, "clock-frequency",
1530 &omap_up_info->uartclk);
1531 return omap_up_info;
1532}
1533
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001534static int serial_omap_probe_rs485(struct uart_omap_port *up,
1535 struct device_node *np)
1536{
1537 struct serial_rs485 *rs485conf = &up->rs485;
1538 u32 rs485_delay[2];
1539 enum of_gpio_flags flags;
1540 int ret;
1541
1542 rs485conf->flags = 0;
1543 up->rts_gpio = -EINVAL;
1544
1545 if (!np)
1546 return 0;
1547
1548 if (of_property_read_bool(np, "rs485-rts-active-high"))
1549 rs485conf->flags |= SER_RS485_RTS_ON_SEND;
1550 else
1551 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1552
1553 /* check for tx enable gpio */
1554 up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
1555 if (gpio_is_valid(up->rts_gpio)) {
1556 ret = gpio_request(up->rts_gpio, "omap-serial");
1557 if (ret < 0)
1558 return ret;
1559 ret = gpio_direction_output(up->rts_gpio,
1560 flags & SER_RS485_RTS_AFTER_SEND);
1561 if (ret < 0)
1562 return ret;
1563 } else
1564 up->rts_gpio = -EINVAL;
1565
1566 if (of_property_read_u32_array(np, "rs485-rts-delay",
1567 rs485_delay, 2) == 0) {
1568 rs485conf->delay_rts_before_send = rs485_delay[0];
1569 rs485conf->delay_rts_after_send = rs485_delay[1];
1570 }
1571
1572 if (of_property_read_bool(np, "rs485-rx-during-tx"))
1573 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1574
1575 if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
1576 rs485conf->flags |= SER_RS485_ENABLED;
1577
1578 return 0;
1579}
1580
Bill Pemberton9671f092012-11-19 13:21:50 -05001581static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301582{
1583 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001584 struct resource *mem, *irq;
Jingoo Han574de552013-07-30 17:06:57 +09001585 struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
NeilBrown9574f362012-07-30 10:30:26 +10001586 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301587
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001588 if (pdev->dev.of_node) {
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301589 omap_up_info = of_get_uart_port_info(&pdev->dev);
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001590 pdev->dev.platform_data = omap_up_info;
1591 }
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301592
Govindraj.Rb6126332010-09-27 20:20:49 +05301593 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1594 if (!mem) {
1595 dev_err(&pdev->dev, "no mem resource?\n");
1596 return -ENODEV;
1597 }
1598
1599 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1600 if (!irq) {
1601 dev_err(&pdev->dev, "no irq resource?\n");
1602 return -ENODEV;
1603 }
1604
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301605 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001606 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301607 dev_err(&pdev->dev, "memory region already claimed\n");
1608 return -EBUSY;
1609 }
1610
NeilBrown9574f362012-07-30 10:30:26 +10001611 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1612 omap_up_info->DTR_present) {
1613 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1614 if (ret < 0)
1615 return ret;
1616 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1617 omap_up_info->DTR_inverted);
1618 if (ret < 0)
1619 return ret;
1620 }
1621
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301622 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1623 if (!up)
1624 return -ENOMEM;
1625
NeilBrown9574f362012-07-30 10:30:26 +10001626 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1627 omap_up_info->DTR_present) {
1628 up->DTR_gpio = omap_up_info->DTR_gpio;
1629 up->DTR_inverted = omap_up_info->DTR_inverted;
1630 } else
1631 up->DTR_gpio = -EINVAL;
1632 up->DTR_active = 0;
1633
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001634 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301635 up->port.dev = &pdev->dev;
1636 up->port.type = PORT_OMAP;
1637 up->port.iotype = UPIO_MEM;
1638 up->port.irq = irq->start;
1639
1640 up->port.regshift = 2;
1641 up->port.fifosize = 64;
1642 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301643
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301644 if (pdev->dev.of_node)
1645 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1646 else
1647 up->port.line = pdev->id;
1648
1649 if (up->port.line < 0) {
1650 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1651 up->port.line);
1652 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301653 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301654 }
1655
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001656 ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
1657 if (ret < 0)
1658 goto err_rs485;
1659
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301660 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301661 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301662 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1663 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301664 if (!up->port.membase) {
1665 dev_err(&pdev->dev, "can't ioremap UART\n");
1666 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301667 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301668 }
1669
Govindraj.Rb6126332010-09-27 20:20:49 +05301670 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301671 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301672 if (!up->port.uartclk) {
1673 up->port.uartclk = DEFAULT_CLK_SPEED;
1674 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1675 "%d\n", DEFAULT_CLK_SPEED);
1676 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301677
Govindraj.R2fd14962011-11-09 17:41:21 +05301678 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1679 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1680 pm_qos_add_request(&up->pm_qos_request,
1681 PM_QOS_CPU_DMA_LATENCY, up->latency);
1682 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1683 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1684
Felipe Balbi93220dc2012-09-06 15:45:27 +03001685 platform_set_drvdata(pdev, up);
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001686 if (omap_up_info->autosuspend_timeout == 0)
1687 omap_up_info->autosuspend_timeout = -1;
1688 device_init_wakeup(up->dev, true);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301689 pm_runtime_use_autosuspend(&pdev->dev);
1690 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301691 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301692
1693 pm_runtime_irq_safe(&pdev->dev);
Grygorii Strashko3026d142013-07-22 15:31:15 +05301694 pm_runtime_enable(&pdev->dev);
1695
Govindraj.Rfcdca752011-02-28 18:12:23 +05301696 pm_runtime_get_sync(&pdev->dev);
1697
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301698 omap_serial_fill_features_erratas(up);
1699
Rajendra Nayakba774332011-12-14 17:25:43 +05301700 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301701 serial_omap_add_console_port(up);
1702
1703 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1704 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301705 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301706
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001707 pm_runtime_mark_last_busy(up->dev);
1708 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301709 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301710
1711err_add_port:
1712 pm_runtime_put(&pdev->dev);
1713 pm_runtime_disable(&pdev->dev);
1714err_ioremap:
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001715err_rs485:
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301716err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301717 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1718 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301719 return ret;
1720}
1721
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001722static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301723{
1724 struct uart_omap_port *up = platform_get_drvdata(dev);
1725
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001726 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001727 pm_runtime_disable(up->dev);
1728 uart_remove_one_port(&serial_omap_reg, &up->port);
1729 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301730
Govindraj.Rb6126332010-09-27 20:20:49 +05301731 return 0;
1732}
1733
Govindraj.R94734742011-11-07 19:00:33 +05301734/*
1735 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1736 * The access to uart register after MDR1 Access
1737 * causes UART to corrupt data.
1738 *
1739 * Need a delay =
1740 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1741 * give 10 times as much
1742 */
1743static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1744{
1745 u8 timeout = 255;
1746
1747 serial_out(up, UART_OMAP_MDR1, mdr1);
1748 udelay(2);
1749 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1750 UART_FCR_CLEAR_RCVR);
1751 /*
1752 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1753 * TX_FIFO_E bit is 1.
1754 */
1755 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1756 (UART_LSR_THRE | UART_LSR_DR))) {
1757 timeout--;
1758 if (!timeout) {
1759 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001760 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301761 serial_in(up, UART_LSR));
1762 break;
1763 }
1764 udelay(1);
1765 }
1766}
1767
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301768#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301769static void serial_omap_restore_context(struct uart_omap_port *up)
1770{
Govindraj.R94734742011-11-07 19:00:33 +05301771 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1772 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1773 else
1774 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1775
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301776 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1777 serial_out(up, UART_EFR, UART_EFR_ECB);
1778 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1779 serial_out(up, UART_IER, 0x0);
1780 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301781 serial_out(up, UART_DLL, up->dll);
1782 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301783 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1784 serial_out(up, UART_IER, up->ier);
1785 serial_out(up, UART_FCR, up->fcr);
1786 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1787 serial_out(up, UART_MCR, up->mcr);
1788 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301789 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301790 serial_out(up, UART_EFR, up->efr);
1791 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301792 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1793 serial_omap_mdr1_errataset(up, up->mdr1);
1794 else
1795 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001796 serial_out(up, UART_OMAP_WER, up->wer);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301797}
1798
Govindraj.Rfcdca752011-02-28 18:12:23 +05301799static int serial_omap_runtime_suspend(struct device *dev)
1800{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301801 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301802
Wei Yongjun7f253012013-06-05 10:04:49 +08001803 if (!up)
1804 return -EINVAL;
1805
Sourav Poddarddd85e22013-05-15 21:05:38 +05301806 /*
1807 * When using 'no_console_suspend', the console UART must not be
1808 * suspended. Since driver suspend is managed by runtime suspend,
1809 * preventing runtime suspend (by returning error) will keep device
1810 * active during suspend.
1811 */
1812 if (up->is_suspending && !console_suspend_enabled &&
1813 uart_console(&up->port))
1814 return -EBUSY;
1815
Felipe Balbie5b57c02012-08-23 13:32:42 +03001816 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301817
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301818 if (device_may_wakeup(dev)) {
1819 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001820 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301821 up->wakeups_enabled = true;
1822 }
1823 } else {
1824 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001825 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301826 up->wakeups_enabled = false;
1827 }
1828 }
1829
Govindraj.R2fd14962011-11-09 17:41:21 +05301830 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1831 schedule_work(&up->qos_work);
1832
Govindraj.Rfcdca752011-02-28 18:12:23 +05301833 return 0;
1834}
1835
1836static int serial_omap_runtime_resume(struct device *dev)
1837{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301838 struct uart_omap_port *up = dev_get_drvdata(dev);
1839
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301840 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301841
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301842 if (loss_cnt < 0) {
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001843 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301844 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301845 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301846 } else if (up->context_loss_cnt != loss_cnt) {
1847 serial_omap_restore_context(up);
1848 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301849 up->latency = up->calc_latency;
1850 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301851
Govindraj.Rfcdca752011-02-28 18:12:23 +05301852 return 0;
1853}
1854#endif
1855
1856static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1857 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1858 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1859 serial_omap_runtime_resume, NULL)
Sourav Poddarddd85e22013-05-15 21:05:38 +05301860 .prepare = serial_omap_prepare,
1861 .complete = serial_omap_complete,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301862};
1863
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301864#if defined(CONFIG_OF)
1865static const struct of_device_id omap_serial_of_match[] = {
1866 { .compatible = "ti,omap2-uart" },
1867 { .compatible = "ti,omap3-uart" },
1868 { .compatible = "ti,omap4-uart" },
1869 {},
1870};
1871MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1872#endif
1873
Govindraj.Rb6126332010-09-27 20:20:49 +05301874static struct platform_driver serial_omap_driver = {
1875 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001876 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301877 .driver = {
1878 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301879 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301880 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301881 },
1882};
1883
1884static int __init serial_omap_init(void)
1885{
1886 int ret;
1887
1888 ret = uart_register_driver(&serial_omap_reg);
1889 if (ret != 0)
1890 return ret;
1891 ret = platform_driver_register(&serial_omap_driver);
1892 if (ret != 0)
1893 uart_unregister_driver(&serial_omap_reg);
1894 return ret;
1895}
1896
1897static void __exit serial_omap_exit(void)
1898{
1899 platform_driver_unregister(&serial_omap_driver);
1900 uart_unregister_driver(&serial_omap_reg);
1901}
1902
1903module_init(serial_omap_init);
1904module_exit(serial_omap_exit);
1905
1906MODULE_DESCRIPTION("OMAP High Speed UART driver");
1907MODULE_LICENSE("GPL");
1908MODULE_AUTHOR("Texas Instruments Inc");