blob: 3aefa380f345353edc08c0591e8ec242cc83db0f [file] [log] [blame]
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001/*
2 * Atmel MACB Ethernet Controller driver
3 *
4 * Copyright (C) 2004-2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#ifndef _MACB_H
11#define _MACB_H
12
Russell Kingfc182b82017-02-07 15:02:56 -080013#include <linux/phy.h>
14
Rafal Ozieblo7b429612017-06-29 07:12:51 +010015#if defined(CONFIG_ARCH_DMA_ADDR_T_64BIT) || defined(CONFIG_MACB_USE_HWSTAMP)
16#define MACB_EXT_DESC
17#endif
18
Nicolas Ferred1d1b532012-10-31 06:04:56 +000019#define MACB_GREGS_NBR 16
Nicolas Ferre7c399942015-03-31 15:02:04 +020020#define MACB_GREGS_VERSION 2
Cyrille Pitchen02c958d2014-12-12 13:26:44 +010021#define MACB_MAX_QUEUES 8
Nicolas Ferred1d1b532012-10-31 06:04:56 +000022
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010023/* MACB register offsets */
Xander Huff6f79eed2015-01-15 15:55:18 -060024#define MACB_NCR 0x0000 /* Network Control */
25#define MACB_NCFGR 0x0004 /* Network Config */
26#define MACB_NSR 0x0008 /* Network Status */
27#define MACB_TAR 0x000c /* AT91RM9200 only */
28#define MACB_TCR 0x0010 /* AT91RM9200 only */
29#define MACB_TSR 0x0014 /* Transmit Status */
30#define MACB_RBQP 0x0018 /* RX Q Base Address */
31#define MACB_TBQP 0x001c /* TX Q Base Address */
32#define MACB_RSR 0x0020 /* Receive Status */
33#define MACB_ISR 0x0024 /* Interrupt Status */
34#define MACB_IER 0x0028 /* Interrupt Enable */
35#define MACB_IDR 0x002c /* Interrupt Disable */
36#define MACB_IMR 0x0030 /* Interrupt Mask */
37#define MACB_MAN 0x0034 /* PHY Maintenance */
38#define MACB_PTR 0x0038
39#define MACB_PFR 0x003c
40#define MACB_FTO 0x0040
41#define MACB_SCF 0x0044
42#define MACB_MCF 0x0048
43#define MACB_FRO 0x004c
44#define MACB_FCSE 0x0050
45#define MACB_ALE 0x0054
46#define MACB_DTF 0x0058
47#define MACB_LCOL 0x005c
48#define MACB_EXCOL 0x0060
49#define MACB_TUND 0x0064
50#define MACB_CSE 0x0068
51#define MACB_RRE 0x006c
52#define MACB_ROVR 0x0070
53#define MACB_RSE 0x0074
54#define MACB_ELE 0x0078
55#define MACB_RJA 0x007c
56#define MACB_USF 0x0080
57#define MACB_STE 0x0084
58#define MACB_RLE 0x0088
59#define MACB_TPF 0x008c
60#define MACB_HRB 0x0090
61#define MACB_HRT 0x0094
62#define MACB_SA1B 0x0098
63#define MACB_SA1T 0x009c
64#define MACB_SA2B 0x00a0
65#define MACB_SA2T 0x00a4
66#define MACB_SA3B 0x00a8
67#define MACB_SA3T 0x00ac
68#define MACB_SA4B 0x00b0
69#define MACB_SA4T 0x00b4
70#define MACB_TID 0x00b8
71#define MACB_TPQ 0x00bc
72#define MACB_USRIO 0x00c0
73#define MACB_WOL 0x00c4
74#define MACB_MID 0x00fc
Harini Katakamfff80192016-08-09 13:15:53 +053075#define MACB_TBQPH 0x04C8
76#define MACB_RBQPH 0x04D4
Jamie Ilesf75ba502011-11-08 10:12:32 +000077
78/* GEM register offsets. */
Xander Huff6f79eed2015-01-15 15:55:18 -060079#define GEM_NCFGR 0x0004 /* Network Config */
80#define GEM_USRIO 0x000c /* User IO */
81#define GEM_DMACFG 0x0010 /* DMA Configuration */
Harini Katakam98b5a0f42015-05-06 22:27:17 +053082#define GEM_JML 0x0048 /* Jumbo Max Length */
Xander Huff6f79eed2015-01-15 15:55:18 -060083#define GEM_HRB 0x0080 /* Hash Bottom */
84#define GEM_HRT 0x0084 /* Hash Top */
85#define GEM_SA1B 0x0088 /* Specific1 Bottom */
86#define GEM_SA1T 0x008C /* Specific1 Top */
87#define GEM_SA2B 0x0090 /* Specific2 Bottom */
88#define GEM_SA2T 0x0094 /* Specific2 Top */
89#define GEM_SA3B 0x0098 /* Specific3 Bottom */
90#define GEM_SA3T 0x009C /* Specific3 Top */
91#define GEM_SA4B 0x00A0 /* Specific4 Bottom */
92#define GEM_SA4T 0x00A4 /* Specific4 Top */
93#define GEM_OTX 0x0100 /* Octets transmitted */
94#define GEM_OCTTXL 0x0100 /* Octets transmitted [31:0] */
95#define GEM_OCTTXH 0x0104 /* Octets transmitted [47:32] */
96#define GEM_TXCNT 0x0108 /* Frames Transmitted counter */
97#define GEM_TXBCCNT 0x010c /* Broadcast Frames counter */
98#define GEM_TXMCCNT 0x0110 /* Multicast Frames counter */
99#define GEM_TXPAUSECNT 0x0114 /* Pause Frames Transmitted Counter */
100#define GEM_TX64CNT 0x0118 /* 64 byte Frames TX counter */
101#define GEM_TX65CNT 0x011c /* 65-127 byte Frames TX counter */
102#define GEM_TX128CNT 0x0120 /* 128-255 byte Frames TX counter */
103#define GEM_TX256CNT 0x0124 /* 256-511 byte Frames TX counter */
104#define GEM_TX512CNT 0x0128 /* 512-1023 byte Frames TX counter */
105#define GEM_TX1024CNT 0x012c /* 1024-1518 byte Frames TX counter */
106#define GEM_TX1519CNT 0x0130 /* 1519+ byte Frames TX counter */
107#define GEM_TXURUNCNT 0x0134 /* TX under run error counter */
108#define GEM_SNGLCOLLCNT 0x0138 /* Single Collision Frame Counter */
109#define GEM_MULTICOLLCNT 0x013c /* Multiple Collision Frame Counter */
110#define GEM_EXCESSCOLLCNT 0x0140 /* Excessive Collision Frame Counter */
111#define GEM_LATECOLLCNT 0x0144 /* Late Collision Frame Counter */
112#define GEM_TXDEFERCNT 0x0148 /* Deferred Transmission Frame Counter */
113#define GEM_TXCSENSECNT 0x014c /* Carrier Sense Error Counter */
114#define GEM_ORX 0x0150 /* Octets received */
115#define GEM_OCTRXL 0x0150 /* Octets received [31:0] */
116#define GEM_OCTRXH 0x0154 /* Octets received [47:32] */
117#define GEM_RXCNT 0x0158 /* Frames Received Counter */
118#define GEM_RXBROADCNT 0x015c /* Broadcast Frames Received Counter */
119#define GEM_RXMULTICNT 0x0160 /* Multicast Frames Received Counter */
120#define GEM_RXPAUSECNT 0x0164 /* Pause Frames Received Counter */
121#define GEM_RX64CNT 0x0168 /* 64 byte Frames RX Counter */
122#define GEM_RX65CNT 0x016c /* 65-127 byte Frames RX Counter */
123#define GEM_RX128CNT 0x0170 /* 128-255 byte Frames RX Counter */
124#define GEM_RX256CNT 0x0174 /* 256-511 byte Frames RX Counter */
125#define GEM_RX512CNT 0x0178 /* 512-1023 byte Frames RX Counter */
126#define GEM_RX1024CNT 0x017c /* 1024-1518 byte Frames RX Counter */
127#define GEM_RX1519CNT 0x0180 /* 1519+ byte Frames RX Counter */
128#define GEM_RXUNDRCNT 0x0184 /* Undersize Frames Received Counter */
129#define GEM_RXOVRCNT 0x0188 /* Oversize Frames Received Counter */
130#define GEM_RXJABCNT 0x018c /* Jabbers Received Counter */
131#define GEM_RXFCSCNT 0x0190 /* Frame Check Sequence Error Counter */
132#define GEM_RXLENGTHCNT 0x0194 /* Length Field Error Counter */
133#define GEM_RXSYMBCNT 0x0198 /* Symbol Error Counter */
134#define GEM_RXALIGNCNT 0x019c /* Alignment Error Counter */
135#define GEM_RXRESERRCNT 0x01a0 /* Receive Resource Error Counter */
136#define GEM_RXORCNT 0x01a4 /* Receive Overrun Counter */
137#define GEM_RXIPCCNT 0x01a8 /* IP header Checksum Error Counter */
138#define GEM_RXTCPCCNT 0x01ac /* TCP Checksum Error Counter */
139#define GEM_RXUDPCCNT 0x01b0 /* UDP Checksum Error Counter */
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +0200140#define GEM_TISUBN 0x01bc /* 1588 Timer Increment Sub-ns */
141#define GEM_TSH 0x01c0 /* 1588 Timer Seconds High */
142#define GEM_TSL 0x01d0 /* 1588 Timer Seconds Low */
143#define GEM_TN 0x01d4 /* 1588 Timer Nanoseconds */
144#define GEM_TA 0x01d8 /* 1588 Timer Adjust */
145#define GEM_TI 0x01dc /* 1588 Timer Increment */
146#define GEM_EFTSL 0x01e0 /* PTP Event Frame Tx Seconds Low */
147#define GEM_EFTN 0x01e4 /* PTP Event Frame Tx Nanoseconds */
148#define GEM_EFRSL 0x01e8 /* PTP Event Frame Rx Seconds Low */
149#define GEM_EFRN 0x01ec /* PTP Event Frame Rx Nanoseconds */
150#define GEM_PEFTSL 0x01f0 /* PTP Peer Event Frame Tx Secs Low */
151#define GEM_PEFTN 0x01f4 /* PTP Peer Event Frame Tx Ns */
152#define GEM_PEFRSL 0x01f8 /* PTP Peer Event Frame Rx Sec Low */
153#define GEM_PEFRN 0x01fc /* PTP Peer Event Frame Rx Ns */
Xander Huff6f79eed2015-01-15 15:55:18 -0600154#define GEM_DCFG1 0x0280 /* Design Config 1 */
155#define GEM_DCFG2 0x0284 /* Design Config 2 */
156#define GEM_DCFG3 0x0288 /* Design Config 3 */
157#define GEM_DCFG4 0x028c /* Design Config 4 */
158#define GEM_DCFG5 0x0290 /* Design Config 5 */
159#define GEM_DCFG6 0x0294 /* Design Config 6 */
160#define GEM_DCFG7 0x0298 /* Design Config 7 */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100161
Xander Huff6f79eed2015-01-15 15:55:18 -0600162#define GEM_ISR(hw_q) (0x0400 + ((hw_q) << 2))
163#define GEM_TBQP(hw_q) (0x0440 + ((hw_q) << 2))
Harini Katakamfff80192016-08-09 13:15:53 +0530164#define GEM_TBQPH(hw_q) (0x04C8)
Xander Huff6f79eed2015-01-15 15:55:18 -0600165#define GEM_RBQP(hw_q) (0x0480 + ((hw_q) << 2))
166#define GEM_IER(hw_q) (0x0600 + ((hw_q) << 2))
167#define GEM_IDR(hw_q) (0x0620 + ((hw_q) << 2))
168#define GEM_IMR(hw_q) (0x0640 + ((hw_q) << 2))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100169
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100170/* Bitfields in NCR */
Xander Huff6f79eed2015-01-15 15:55:18 -0600171#define MACB_LB_OFFSET 0 /* reserved */
172#define MACB_LB_SIZE 1
173#define MACB_LLB_OFFSET 1 /* Loop back local */
174#define MACB_LLB_SIZE 1
175#define MACB_RE_OFFSET 2 /* Receive enable */
176#define MACB_RE_SIZE 1
177#define MACB_TE_OFFSET 3 /* Transmit enable */
178#define MACB_TE_SIZE 1
179#define MACB_MPE_OFFSET 4 /* Management port enable */
180#define MACB_MPE_SIZE 1
181#define MACB_CLRSTAT_OFFSET 5 /* Clear stats regs */
182#define MACB_CLRSTAT_SIZE 1
183#define MACB_INCSTAT_OFFSET 6 /* Incremental stats regs */
184#define MACB_INCSTAT_SIZE 1
185#define MACB_WESTAT_OFFSET 7 /* Write enable stats regs */
186#define MACB_WESTAT_SIZE 1
187#define MACB_BP_OFFSET 8 /* Back pressure */
188#define MACB_BP_SIZE 1
189#define MACB_TSTART_OFFSET 9 /* Start transmission */
190#define MACB_TSTART_SIZE 1
191#define MACB_THALT_OFFSET 10 /* Transmit halt */
192#define MACB_THALT_SIZE 1
193#define MACB_NCR_TPF_OFFSET 11 /* Transmit pause frame */
194#define MACB_NCR_TPF_SIZE 1
195#define MACB_TZQ_OFFSET 12 /* Transmit zero quantum pause frame */
196#define MACB_TZQ_SIZE 1
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +0200197#define MACB_SRTSM_OFFSET 15
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100198
199/* Bitfields in NCFGR */
Xander Huff6f79eed2015-01-15 15:55:18 -0600200#define MACB_SPD_OFFSET 0 /* Speed */
201#define MACB_SPD_SIZE 1
202#define MACB_FD_OFFSET 1 /* Full duplex */
203#define MACB_FD_SIZE 1
204#define MACB_BIT_RATE_OFFSET 2 /* Discard non-VLAN frames */
205#define MACB_BIT_RATE_SIZE 1
206#define MACB_JFRAME_OFFSET 3 /* reserved */
207#define MACB_JFRAME_SIZE 1
208#define MACB_CAF_OFFSET 4 /* Copy all frames */
209#define MACB_CAF_SIZE 1
210#define MACB_NBC_OFFSET 5 /* No broadcast */
211#define MACB_NBC_SIZE 1
212#define MACB_NCFGR_MTI_OFFSET 6 /* Multicast hash enable */
213#define MACB_NCFGR_MTI_SIZE 1
214#define MACB_UNI_OFFSET 7 /* Unicast hash enable */
215#define MACB_UNI_SIZE 1
216#define MACB_BIG_OFFSET 8 /* Receive 1536 byte frames */
217#define MACB_BIG_SIZE 1
218#define MACB_EAE_OFFSET 9 /* External address match enable */
219#define MACB_EAE_SIZE 1
220#define MACB_CLK_OFFSET 10
221#define MACB_CLK_SIZE 2
222#define MACB_RTY_OFFSET 12 /* Retry test */
223#define MACB_RTY_SIZE 1
224#define MACB_PAE_OFFSET 13 /* Pause enable */
225#define MACB_PAE_SIZE 1
226#define MACB_RM9200_RMII_OFFSET 13 /* AT91RM9200 only */
227#define MACB_RM9200_RMII_SIZE 1 /* AT91RM9200 only */
228#define MACB_RBOF_OFFSET 14 /* Receive buffer offset */
229#define MACB_RBOF_SIZE 2
230#define MACB_RLCE_OFFSET 16 /* Length field error frame discard */
231#define MACB_RLCE_SIZE 1
232#define MACB_DRFCS_OFFSET 17 /* FCS remove */
233#define MACB_DRFCS_SIZE 1
234#define MACB_EFRHD_OFFSET 18
235#define MACB_EFRHD_SIZE 1
236#define MACB_IRXFCS_OFFSET 19
237#define MACB_IRXFCS_SIZE 1
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100238
Jamie Iles70c9f3d2011-03-09 16:22:54 +0000239/* GEM specific NCFGR bitfields. */
Xander Huff6f79eed2015-01-15 15:55:18 -0600240#define GEM_GBE_OFFSET 10 /* Gigabit mode enable */
241#define GEM_GBE_SIZE 1
Punnaiah Choudary Kalluri022be252015-11-18 09:03:50 +0530242#define GEM_PCSSEL_OFFSET 11
243#define GEM_PCSSEL_SIZE 1
Xander Huff6f79eed2015-01-15 15:55:18 -0600244#define GEM_CLK_OFFSET 18 /* MDC clock division */
245#define GEM_CLK_SIZE 3
246#define GEM_DBW_OFFSET 21 /* Data bus width */
247#define GEM_DBW_SIZE 2
248#define GEM_RXCOEN_OFFSET 24
249#define GEM_RXCOEN_SIZE 1
Punnaiah Choudary Kalluri022be252015-11-18 09:03:50 +0530250#define GEM_SGMIIEN_OFFSET 27
251#define GEM_SGMIIEN_SIZE 1
252
Jamie Iles757a03c2011-03-09 16:29:59 +0000253
254/* Constants for data bus width. */
Xander Huff6f79eed2015-01-15 15:55:18 -0600255#define GEM_DBW32 0 /* 32 bit AMBA AHB data bus width */
256#define GEM_DBW64 1 /* 64 bit AMBA AHB data bus width */
257#define GEM_DBW128 2 /* 128 bit AMBA AHB data bus width */
Jamie Iles757a03c2011-03-09 16:29:59 +0000258
Jamie Iles0116da42011-03-14 17:38:30 +0000259/* Bitfields in DMACFG. */
Xander Huff6f79eed2015-01-15 15:55:18 -0600260#define GEM_FBLDO_OFFSET 0 /* fixed burst length for DMA */
261#define GEM_FBLDO_SIZE 5
Arun Chandrana50dad32015-02-18 16:59:35 +0530262#define GEM_ENDIA_DESC_OFFSET 6 /* endian swap mode for management descriptor access */
Arun Chandranea373042015-03-01 11:38:03 +0530263#define GEM_ENDIA_DESC_SIZE 1
Arun Chandrana50dad32015-02-18 16:59:35 +0530264#define GEM_ENDIA_PKT_OFFSET 7 /* endian swap mode for packet data access */
Arun Chandranea373042015-03-01 11:38:03 +0530265#define GEM_ENDIA_PKT_SIZE 1
Xander Huff6f79eed2015-01-15 15:55:18 -0600266#define GEM_RXBMS_OFFSET 8 /* RX packet buffer memory size select */
267#define GEM_RXBMS_SIZE 2
268#define GEM_TXPBMS_OFFSET 10 /* TX packet buffer memory size select */
269#define GEM_TXPBMS_SIZE 1
270#define GEM_TXCOEN_OFFSET 11 /* TX IP/TCP/UDP checksum gen offload */
271#define GEM_TXCOEN_SIZE 1
272#define GEM_RXBS_OFFSET 16 /* DMA receive buffer size */
273#define GEM_RXBS_SIZE 8
274#define GEM_DDRP_OFFSET 24 /* disc_when_no_ahb */
275#define GEM_DDRP_SIZE 1
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100276#define GEM_RXEXT_OFFSET 28 /* RX extended Buffer Descriptor mode */
277#define GEM_RXEXT_SIZE 1
278#define GEM_TXEXT_OFFSET 29 /* TX extended Buffer Descriptor mode */
279#define GEM_TXEXT_SIZE 1
Harini Katakamfff80192016-08-09 13:15:53 +0530280#define GEM_ADDR64_OFFSET 30 /* Address bus width - 64b or 32b */
281#define GEM_ADDR64_SIZE 1
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +0000282
Jamie Iles0116da42011-03-14 17:38:30 +0000283
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100284/* Bitfields in NSR */
Xander Huff6f79eed2015-01-15 15:55:18 -0600285#define MACB_NSR_LINK_OFFSET 0 /* pcs_link_state */
286#define MACB_NSR_LINK_SIZE 1
287#define MACB_MDIO_OFFSET 1 /* status of the mdio_in pin */
288#define MACB_MDIO_SIZE 1
289#define MACB_IDLE_OFFSET 2 /* The PHY management logic is idle */
290#define MACB_IDLE_SIZE 1
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100291
292/* Bitfields in TSR */
Xander Huff6f79eed2015-01-15 15:55:18 -0600293#define MACB_UBR_OFFSET 0 /* Used bit read */
294#define MACB_UBR_SIZE 1
295#define MACB_COL_OFFSET 1 /* Collision occurred */
296#define MACB_COL_SIZE 1
297#define MACB_TSR_RLE_OFFSET 2 /* Retry limit exceeded */
298#define MACB_TSR_RLE_SIZE 1
299#define MACB_TGO_OFFSET 3 /* Transmit go */
300#define MACB_TGO_SIZE 1
301#define MACB_BEX_OFFSET 4 /* TX frame corruption due to AHB error */
302#define MACB_BEX_SIZE 1
303#define MACB_RM9200_BNQ_OFFSET 4 /* AT91RM9200 only */
304#define MACB_RM9200_BNQ_SIZE 1 /* AT91RM9200 only */
305#define MACB_COMP_OFFSET 5 /* Trnasmit complete */
306#define MACB_COMP_SIZE 1
307#define MACB_UND_OFFSET 6 /* Trnasmit under run */
308#define MACB_UND_SIZE 1
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100309
310/* Bitfields in RSR */
Xander Huff6f79eed2015-01-15 15:55:18 -0600311#define MACB_BNA_OFFSET 0 /* Buffer not available */
312#define MACB_BNA_SIZE 1
313#define MACB_REC_OFFSET 1 /* Frame received */
314#define MACB_REC_SIZE 1
315#define MACB_OVR_OFFSET 2 /* Receive overrun */
316#define MACB_OVR_SIZE 1
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100317
318/* Bitfields in ISR/IER/IDR/IMR */
Xander Huff6f79eed2015-01-15 15:55:18 -0600319#define MACB_MFD_OFFSET 0 /* Management frame sent */
320#define MACB_MFD_SIZE 1
321#define MACB_RCOMP_OFFSET 1 /* Receive complete */
322#define MACB_RCOMP_SIZE 1
323#define MACB_RXUBR_OFFSET 2 /* RX used bit read */
324#define MACB_RXUBR_SIZE 1
325#define MACB_TXUBR_OFFSET 3 /* TX used bit read */
326#define MACB_TXUBR_SIZE 1
327#define MACB_ISR_TUND_OFFSET 4 /* Enable TX buffer under run interrupt */
328#define MACB_ISR_TUND_SIZE 1
329#define MACB_ISR_RLE_OFFSET 5 /* EN retry exceeded/late coll interrupt */
330#define MACB_ISR_RLE_SIZE 1
331#define MACB_TXERR_OFFSET 6 /* EN TX frame corrupt from error interrupt */
332#define MACB_TXERR_SIZE 1
333#define MACB_TCOMP_OFFSET 7 /* Enable transmit complete interrupt */
334#define MACB_TCOMP_SIZE 1
335#define MACB_ISR_LINK_OFFSET 9 /* Enable link change interrupt */
336#define MACB_ISR_LINK_SIZE 1
337#define MACB_ISR_ROVR_OFFSET 10 /* Enable receive overrun interrupt */
338#define MACB_ISR_ROVR_SIZE 1
339#define MACB_HRESP_OFFSET 11 /* Enable hrsep not OK interrupt */
340#define MACB_HRESP_SIZE 1
341#define MACB_PFR_OFFSET 12 /* Enable pause frame w/ quantum interrupt */
342#define MACB_PFR_SIZE 1
343#define MACB_PTZ_OFFSET 13 /* Enable pause time zero interrupt */
344#define MACB_PTZ_SIZE 1
Sergio Prado3e2a5e12016-02-09 12:07:16 -0200345#define MACB_WOL_OFFSET 14 /* Enable wake-on-lan interrupt */
346#define MACB_WOL_SIZE 1
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +0200347#define MACB_DRQFR_OFFSET 18 /* PTP Delay Request Frame Received */
348#define MACB_DRQFR_SIZE 1
349#define MACB_SFR_OFFSET 19 /* PTP Sync Frame Received */
350#define MACB_SFR_SIZE 1
351#define MACB_DRQFT_OFFSET 20 /* PTP Delay Request Frame Transmitted */
352#define MACB_DRQFT_SIZE 1
353#define MACB_SFT_OFFSET 21 /* PTP Sync Frame Transmitted */
354#define MACB_SFT_SIZE 1
355#define MACB_PDRQFR_OFFSET 22 /* PDelay Request Frame Received */
356#define MACB_PDRQFR_SIZE 1
357#define MACB_PDRSFR_OFFSET 23 /* PDelay Response Frame Received */
358#define MACB_PDRSFR_SIZE 1
359#define MACB_PDRQFT_OFFSET 24 /* PDelay Request Frame Transmitted */
360#define MACB_PDRQFT_SIZE 1
361#define MACB_PDRSFT_OFFSET 25 /* PDelay Response Frame Transmitted */
362#define MACB_PDRSFT_SIZE 1
363#define MACB_SRI_OFFSET 26 /* TSU Seconds Register Increment */
364#define MACB_SRI_SIZE 1
365
366/* Timer increment fields */
367#define MACB_TI_CNS_OFFSET 0
368#define MACB_TI_CNS_SIZE 8
369#define MACB_TI_ACNS_OFFSET 8
370#define MACB_TI_ACNS_SIZE 8
371#define MACB_TI_NIT_OFFSET 16
372#define MACB_TI_NIT_SIZE 8
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100373
374/* Bitfields in MAN */
Xander Huff6f79eed2015-01-15 15:55:18 -0600375#define MACB_DATA_OFFSET 0 /* data */
376#define MACB_DATA_SIZE 16
377#define MACB_CODE_OFFSET 16 /* Must be written to 10 */
378#define MACB_CODE_SIZE 2
379#define MACB_REGA_OFFSET 18 /* Register address */
380#define MACB_REGA_SIZE 5
381#define MACB_PHYA_OFFSET 23 /* PHY address */
382#define MACB_PHYA_SIZE 5
383#define MACB_RW_OFFSET 28 /* Operation. 10 is read. 01 is write. */
384#define MACB_RW_SIZE 2
385#define MACB_SOF_OFFSET 30 /* Must be written to 1 for Clause 22 */
386#define MACB_SOF_SIZE 2
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100387
Andrew Victor0cc86742007-02-07 16:40:44 +0100388/* Bitfields in USRIO (AVR32) */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100389#define MACB_MII_OFFSET 0
390#define MACB_MII_SIZE 1
391#define MACB_EAM_OFFSET 1
392#define MACB_EAM_SIZE 1
393#define MACB_TX_PAUSE_OFFSET 2
394#define MACB_TX_PAUSE_SIZE 1
395#define MACB_TX_PAUSE_ZERO_OFFSET 3
396#define MACB_TX_PAUSE_ZERO_SIZE 1
397
Andrew Victor0cc86742007-02-07 16:40:44 +0100398/* Bitfields in USRIO (AT91) */
399#define MACB_RMII_OFFSET 0
400#define MACB_RMII_SIZE 1
Xander Huff5c2fa0f2015-01-13 16:15:50 -0600401#define GEM_RGMII_OFFSET 0 /* GEM gigabit mode */
Patrice Vilchez140b7552012-10-31 06:04:50 +0000402#define GEM_RGMII_SIZE 1
Andrew Victor0cc86742007-02-07 16:40:44 +0100403#define MACB_CLKEN_OFFSET 1
404#define MACB_CLKEN_SIZE 1
405
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100406/* Bitfields in WOL */
407#define MACB_IP_OFFSET 0
408#define MACB_IP_SIZE 16
409#define MACB_MAG_OFFSET 16
410#define MACB_MAG_SIZE 1
411#define MACB_ARP_OFFSET 17
412#define MACB_ARP_SIZE 1
413#define MACB_SA1_OFFSET 18
414#define MACB_SA1_SIZE 1
415#define MACB_WOL_MTI_OFFSET 19
416#define MACB_WOL_MTI_SIZE 1
417
Jamie Ilesf75ba502011-11-08 10:12:32 +0000418/* Bitfields in MID */
419#define MACB_IDNUM_OFFSET 16
Punnaiah Choudary Kallurid941beb2015-03-05 15:02:10 +0100420#define MACB_IDNUM_SIZE 12
Jamie Ilesf75ba502011-11-08 10:12:32 +0000421#define MACB_REV_OFFSET 0
422#define MACB_REV_SIZE 16
423
Jamie Iles757a03c2011-03-09 16:29:59 +0000424/* Bitfields in DCFG1. */
Nicolas Ferre581df9e2013-05-14 03:00:16 +0000425#define GEM_IRQCOR_OFFSET 23
426#define GEM_IRQCOR_SIZE 1
Jamie Iles757a03c2011-03-09 16:29:59 +0000427#define GEM_DBWDEF_OFFSET 25
428#define GEM_DBWDEF_SIZE 3
429
Nicolas Ferree1755872014-07-24 13:50:58 +0200430/* Bitfields in DCFG2. */
431#define GEM_RX_PKT_BUFF_OFFSET 20
432#define GEM_RX_PKT_BUFF_SIZE 1
433#define GEM_TX_PKT_BUFF_OFFSET 21
434#define GEM_TX_PKT_BUFF_SIZE 1
435
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100436
437/* Bitfields in DCFG5. */
438#define GEM_TSU_OFFSET 8
439#define GEM_TSU_SIZE 1
440
Rafal Ozieblo1629dd42016-11-16 10:02:34 +0000441/* Bitfields in DCFG6. */
442#define GEM_PBUF_LSO_OFFSET 27
443#define GEM_PBUF_LSO_SIZE 1
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000444#define GEM_DAW64_OFFSET 23
445#define GEM_DAW64_SIZE 1
Rafal Ozieblo1629dd42016-11-16 10:02:34 +0000446
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +0200447/* Bitfields in TISUBN */
448#define GEM_SUBNSINCR_OFFSET 0
449#define GEM_SUBNSINCR_SIZE 16
450
451/* Bitfields in TI */
452#define GEM_NSINCR_OFFSET 0
453#define GEM_NSINCR_SIZE 8
454
455/* Bitfields in ADJ */
456#define GEM_ADDSUB_OFFSET 31
457#define GEM_ADDSUB_SIZE 1
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100458/* Constants for CLK */
459#define MACB_CLK_DIV8 0
460#define MACB_CLK_DIV16 1
461#define MACB_CLK_DIV32 2
462#define MACB_CLK_DIV64 3
463
Jamie Iles70c9f3d2011-03-09 16:22:54 +0000464/* GEM specific constants for CLK. */
465#define GEM_CLK_DIV8 0
466#define GEM_CLK_DIV16 1
467#define GEM_CLK_DIV32 2
468#define GEM_CLK_DIV48 3
469#define GEM_CLK_DIV64 4
470#define GEM_CLK_DIV96 5
471
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100472/* Constants for MAN register */
473#define MACB_MAN_SOF 1
474#define MACB_MAN_WRITE 1
475#define MACB_MAN_READ 2
476#define MACB_MAN_CODE 2
477
Nicolas Ferre581df9e2013-05-14 03:00:16 +0000478/* Capability mask bits */
Nicolas Ferree1755872014-07-24 13:50:58 +0200479#define MACB_CAPS_ISR_CLEAR_ON_WRITE 0x00000001
Boris BREZILLONa8487482015-03-07 07:23:30 +0100480#define MACB_CAPS_USRIO_HAS_CLKEN 0x00000002
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +0100481#define MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII 0x00000004
Nathan Sullivan222ca8e2015-05-22 09:22:10 -0500482#define MACB_CAPS_NO_GIGABIT_HALF 0x00000008
Neil Armstrongce721a72016-01-05 14:39:16 +0100483#define MACB_CAPS_USRIO_DISABLED 0x00000010
Harini Katakamc5181892016-08-05 10:31:58 +0530484#define MACB_CAPS_JUMBO 0x00000020
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +0200485#define MACB_CAPS_GEM_HAS_PTP 0x00000040
Nicolas Ferree1755872014-07-24 13:50:58 +0200486#define MACB_CAPS_FIFO_MODE 0x10000000
487#define MACB_CAPS_GIGABIT_MODE_AVAILABLE 0x20000000
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200488#define MACB_CAPS_SG_DISABLED 0x40000000
Nicolas Ferree1755872014-07-24 13:50:58 +0200489#define MACB_CAPS_MACB_IS_GEM 0x80000000
Nicolas Ferre581df9e2013-05-14 03:00:16 +0000490
Rafal Ozieblo1629dd42016-11-16 10:02:34 +0000491/* LSO settings */
492#define MACB_LSO_UFO_ENABLE 0x01
493#define MACB_LSO_TSO_ENABLE 0x02
494
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100495/* Bit manipulation macros */
496#define MACB_BIT(name) \
497 (1 << MACB_##name##_OFFSET)
498#define MACB_BF(name,value) \
499 (((value) & ((1 << MACB_##name##_SIZE) - 1)) \
500 << MACB_##name##_OFFSET)
501#define MACB_BFEXT(name,value)\
502 (((value) >> MACB_##name##_OFFSET) \
503 & ((1 << MACB_##name##_SIZE) - 1))
504#define MACB_BFINS(name,value,old) \
505 (((old) & ~(((1 << MACB_##name##_SIZE) - 1) \
506 << MACB_##name##_OFFSET)) \
507 | MACB_BF(name,value))
508
Jamie Ilesf75ba502011-11-08 10:12:32 +0000509#define GEM_BIT(name) \
510 (1 << GEM_##name##_OFFSET)
511#define GEM_BF(name, value) \
512 (((value) & ((1 << GEM_##name##_SIZE) - 1)) \
513 << GEM_##name##_OFFSET)
514#define GEM_BFEXT(name, value)\
515 (((value) >> GEM_##name##_OFFSET) \
516 & ((1 << GEM_##name##_SIZE) - 1))
517#define GEM_BFINS(name, value, old) \
518 (((old) & ~(((1 << GEM_##name##_SIZE) - 1) \
519 << GEM_##name##_OFFSET)) \
520 | GEM_BF(name, value))
521
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100522/* Register access macros */
David S. Miller7a6e0702015-07-27 14:24:48 -0700523#define macb_readl(port, reg) (port)->macb_reg_readl((port), MACB_##reg)
524#define macb_writel(port, reg, value) (port)->macb_reg_writel((port), MACB_##reg, (value))
525#define gem_readl(port, reg) (port)->macb_reg_readl((port), GEM_##reg)
526#define gem_writel(port, reg, value) (port)->macb_reg_writel((port), GEM_##reg, (value))
527#define queue_readl(queue, reg) (queue)->bp->macb_reg_readl((queue)->bp, (queue)->reg)
528#define queue_writel(queue, reg, value) (queue)->bp->macb_reg_writel((queue)->bp, (queue)->reg, (value))
Jamie Ilesf75ba502011-11-08 10:12:32 +0000529
Xander Huff6f79eed2015-01-15 15:55:18 -0600530/* Conditional GEM/MACB macros. These perform the operation to the correct
Jamie Ilesf75ba502011-11-08 10:12:32 +0000531 * register dependent on whether the device is a GEM or a MACB. For registers
532 * and bitfields that are common across both devices, use macb_{read,write}l
533 * to avoid the cost of the conditional.
534 */
535#define macb_or_gem_writel(__bp, __reg, __value) \
536 ({ \
537 if (macb_is_gem((__bp))) \
538 gem_writel((__bp), __reg, __value); \
539 else \
540 macb_writel((__bp), __reg, __value); \
541 })
542
543#define macb_or_gem_readl(__bp, __reg) \
544 ({ \
545 u32 __v; \
546 if (macb_is_gem((__bp))) \
547 __v = gem_readl((__bp), __reg); \
548 else \
549 __v = macb_readl((__bp), __reg); \
550 __v; \
551 })
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100552
Xander Huff6f79eed2015-01-15 15:55:18 -0600553/* struct macb_dma_desc - Hardware DMA descriptor
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000554 * @addr: DMA address of data buffer
555 * @ctrl: Control and status bits
556 */
557struct macb_dma_desc {
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100558 u32 addr;
559 u32 ctrl;
560};
561
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100562#ifdef MACB_EXT_DESC
563#define HW_DMA_CAP_32B 0
564#define HW_DMA_CAP_64B (1 << 0)
565#define HW_DMA_CAP_PTP (1 << 1)
566#define HW_DMA_CAP_64B_PTP (HW_DMA_CAP_64B | HW_DMA_CAP_PTP)
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000567
568struct macb_dma_desc_64 {
569 u32 addrh;
570 u32 resvd;
571};
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100572
573struct macb_dma_desc_ptp {
574 u32 ts_1;
575 u32 ts_2;
576};
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000577#endif
578
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100579/* DMA descriptor bitfields */
580#define MACB_RX_USED_OFFSET 0
581#define MACB_RX_USED_SIZE 1
582#define MACB_RX_WRAP_OFFSET 1
583#define MACB_RX_WRAP_SIZE 1
584#define MACB_RX_WADDR_OFFSET 2
585#define MACB_RX_WADDR_SIZE 30
586
587#define MACB_RX_FRMLEN_OFFSET 0
588#define MACB_RX_FRMLEN_SIZE 12
589#define MACB_RX_OFFSET_OFFSET 12
590#define MACB_RX_OFFSET_SIZE 2
591#define MACB_RX_SOF_OFFSET 14
592#define MACB_RX_SOF_SIZE 1
593#define MACB_RX_EOF_OFFSET 15
594#define MACB_RX_EOF_SIZE 1
595#define MACB_RX_CFI_OFFSET 16
596#define MACB_RX_CFI_SIZE 1
597#define MACB_RX_VLAN_PRI_OFFSET 17
598#define MACB_RX_VLAN_PRI_SIZE 3
599#define MACB_RX_PRI_TAG_OFFSET 20
600#define MACB_RX_PRI_TAG_SIZE 1
601#define MACB_RX_VLAN_TAG_OFFSET 21
602#define MACB_RX_VLAN_TAG_SIZE 1
603#define MACB_RX_TYPEID_MATCH_OFFSET 22
604#define MACB_RX_TYPEID_MATCH_SIZE 1
605#define MACB_RX_SA4_MATCH_OFFSET 23
606#define MACB_RX_SA4_MATCH_SIZE 1
607#define MACB_RX_SA3_MATCH_OFFSET 24
608#define MACB_RX_SA3_MATCH_SIZE 1
609#define MACB_RX_SA2_MATCH_OFFSET 25
610#define MACB_RX_SA2_MATCH_SIZE 1
611#define MACB_RX_SA1_MATCH_OFFSET 26
612#define MACB_RX_SA1_MATCH_SIZE 1
613#define MACB_RX_EXT_MATCH_OFFSET 28
614#define MACB_RX_EXT_MATCH_SIZE 1
615#define MACB_RX_UHASH_MATCH_OFFSET 29
616#define MACB_RX_UHASH_MATCH_SIZE 1
617#define MACB_RX_MHASH_MATCH_OFFSET 30
618#define MACB_RX_MHASH_MATCH_SIZE 1
619#define MACB_RX_BROADCAST_OFFSET 31
620#define MACB_RX_BROADCAST_SIZE 1
621
Harini Katakam98b5a0f42015-05-06 22:27:17 +0530622#define MACB_RX_FRMLEN_MASK 0xFFF
623#define MACB_RX_JFRMLEN_MASK 0x3FFF
624
Cyrille Pitchen924ec532014-07-24 13:51:01 +0200625/* RX checksum offload disabled: bit 24 clear in NCFGR */
626#define GEM_RX_TYPEID_MATCH_OFFSET 22
627#define GEM_RX_TYPEID_MATCH_SIZE 2
628
629/* RX checksum offload enabled: bit 24 set in NCFGR */
630#define GEM_RX_CSUM_OFFSET 22
631#define GEM_RX_CSUM_SIZE 2
632
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100633#define MACB_TX_FRMLEN_OFFSET 0
634#define MACB_TX_FRMLEN_SIZE 11
635#define MACB_TX_LAST_OFFSET 15
636#define MACB_TX_LAST_SIZE 1
637#define MACB_TX_NOCRC_OFFSET 16
638#define MACB_TX_NOCRC_SIZE 1
Rafal Ozieblo1629dd42016-11-16 10:02:34 +0000639#define MACB_MSS_MFS_OFFSET 16
640#define MACB_MSS_MFS_SIZE 14
641#define MACB_TX_LSO_OFFSET 17
642#define MACB_TX_LSO_SIZE 2
643#define MACB_TX_TCP_SEQ_SRC_OFFSET 19
644#define MACB_TX_TCP_SEQ_SRC_SIZE 1
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100645#define MACB_TX_BUF_EXHAUSTED_OFFSET 27
646#define MACB_TX_BUF_EXHAUSTED_SIZE 1
647#define MACB_TX_UNDERRUN_OFFSET 28
648#define MACB_TX_UNDERRUN_SIZE 1
649#define MACB_TX_ERROR_OFFSET 29
650#define MACB_TX_ERROR_SIZE 1
651#define MACB_TX_WRAP_OFFSET 30
652#define MACB_TX_WRAP_SIZE 1
653#define MACB_TX_USED_OFFSET 31
654#define MACB_TX_USED_SIZE 1
655
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200656#define GEM_TX_FRMLEN_OFFSET 0
657#define GEM_TX_FRMLEN_SIZE 14
658
Cyrille Pitchen924ec532014-07-24 13:51:01 +0200659/* Buffer descriptor constants */
660#define GEM_RX_CSUM_NONE 0
661#define GEM_RX_CSUM_IP_ONLY 1
662#define GEM_RX_CSUM_IP_TCP 2
663#define GEM_RX_CSUM_IP_UDP 3
664
665/* limit RX checksum offload to TCP and UDP packets */
666#define GEM_RX_CSUM_CHECKED_MASK 2
667
Xander Huff6f79eed2015-01-15 15:55:18 -0600668/* struct macb_tx_skb - data about an skb which is being transmitted
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200669 * @skb: skb currently being transmitted, only set for the last buffer
670 * of the frame
671 * @mapping: DMA address of the skb's fragment buffer
672 * @size: size of the DMA mapped buffer
673 * @mapped_as_page: true when buffer was mapped with skb_frag_dma_map(),
674 * false when buffer was mapped with dma_map_single()
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000675 */
676struct macb_tx_skb {
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100677 struct sk_buff *skb;
678 dma_addr_t mapping;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200679 size_t size;
680 bool mapped_as_page;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100681};
682
Xander Huff6f79eed2015-01-15 15:55:18 -0600683/* Hardware-collected statistics. Used when updating the network
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100684 * device stats by a periodic timer.
685 */
686struct macb_stats {
687 u32 rx_pause_frames;
688 u32 tx_ok;
689 u32 tx_single_cols;
690 u32 tx_multiple_cols;
691 u32 rx_ok;
692 u32 rx_fcs_errors;
693 u32 rx_align_errors;
694 u32 tx_deferred;
695 u32 tx_late_cols;
696 u32 tx_excessive_cols;
697 u32 tx_underruns;
698 u32 tx_carrier_errors;
699 u32 rx_resource_errors;
700 u32 rx_overruns;
701 u32 rx_symbol_errors;
702 u32 rx_oversize_pkts;
703 u32 rx_jabbers;
704 u32 rx_undersize_pkts;
705 u32 sqe_test_errors;
706 u32 rx_length_mismatch;
707 u32 tx_pause_frames;
708};
709
Jamie Ilesa494ed82011-03-09 16:26:35 +0000710struct gem_stats {
711 u32 tx_octets_31_0;
712 u32 tx_octets_47_32;
713 u32 tx_frames;
714 u32 tx_broadcast_frames;
715 u32 tx_multicast_frames;
716 u32 tx_pause_frames;
717 u32 tx_64_byte_frames;
718 u32 tx_65_127_byte_frames;
719 u32 tx_128_255_byte_frames;
720 u32 tx_256_511_byte_frames;
721 u32 tx_512_1023_byte_frames;
722 u32 tx_1024_1518_byte_frames;
723 u32 tx_greater_than_1518_byte_frames;
724 u32 tx_underrun;
725 u32 tx_single_collision_frames;
726 u32 tx_multiple_collision_frames;
727 u32 tx_excessive_collisions;
728 u32 tx_late_collisions;
729 u32 tx_deferred_frames;
730 u32 tx_carrier_sense_errors;
731 u32 rx_octets_31_0;
732 u32 rx_octets_47_32;
733 u32 rx_frames;
734 u32 rx_broadcast_frames;
735 u32 rx_multicast_frames;
736 u32 rx_pause_frames;
737 u32 rx_64_byte_frames;
738 u32 rx_65_127_byte_frames;
739 u32 rx_128_255_byte_frames;
740 u32 rx_256_511_byte_frames;
741 u32 rx_512_1023_byte_frames;
742 u32 rx_1024_1518_byte_frames;
743 u32 rx_greater_than_1518_byte_frames;
744 u32 rx_undersized_frames;
745 u32 rx_oversize_frames;
746 u32 rx_jabbers;
747 u32 rx_frame_check_sequence_errors;
748 u32 rx_length_field_frame_errors;
749 u32 rx_symbol_errors;
750 u32 rx_alignment_errors;
751 u32 rx_resource_errors;
752 u32 rx_overruns;
753 u32 rx_ip_header_checksum_errors;
754 u32 rx_tcp_checksum_errors;
755 u32 rx_udp_checksum_errors;
756};
757
Xander Huff3ff13f12015-01-13 16:15:51 -0600758/* Describes the name and offset of an individual statistic register, as
759 * returned by `ethtool -S`. Also describes which net_device_stats statistics
760 * this register should contribute to.
761 */
762struct gem_statistic {
763 char stat_string[ETH_GSTRING_LEN];
764 int offset;
765 u32 stat_bits;
766};
767
768/* Bitfield defs for net_device_stat statistics */
769#define GEM_NDS_RXERR_OFFSET 0
770#define GEM_NDS_RXLENERR_OFFSET 1
771#define GEM_NDS_RXOVERERR_OFFSET 2
772#define GEM_NDS_RXCRCERR_OFFSET 3
773#define GEM_NDS_RXFRAMEERR_OFFSET 4
774#define GEM_NDS_RXFIFOERR_OFFSET 5
775#define GEM_NDS_TXERR_OFFSET 6
776#define GEM_NDS_TXABORTEDERR_OFFSET 7
777#define GEM_NDS_TXCARRIERERR_OFFSET 8
778#define GEM_NDS_TXFIFOERR_OFFSET 9
779#define GEM_NDS_COLLISIONS_OFFSET 10
780
781#define GEM_STAT_TITLE(name, title) GEM_STAT_TITLE_BITS(name, title, 0)
782#define GEM_STAT_TITLE_BITS(name, title, bits) { \
783 .stat_string = title, \
784 .offset = GEM_##name, \
785 .stat_bits = bits \
786}
787
788/* list of gem statistic registers. The names MUST match the
789 * corresponding GEM_* definitions.
790 */
791static const struct gem_statistic gem_statistics[] = {
792 GEM_STAT_TITLE(OCTTXL, "tx_octets"), /* OCTTXH combined with OCTTXL */
793 GEM_STAT_TITLE(TXCNT, "tx_frames"),
794 GEM_STAT_TITLE(TXBCCNT, "tx_broadcast_frames"),
795 GEM_STAT_TITLE(TXMCCNT, "tx_multicast_frames"),
796 GEM_STAT_TITLE(TXPAUSECNT, "tx_pause_frames"),
797 GEM_STAT_TITLE(TX64CNT, "tx_64_byte_frames"),
798 GEM_STAT_TITLE(TX65CNT, "tx_65_127_byte_frames"),
799 GEM_STAT_TITLE(TX128CNT, "tx_128_255_byte_frames"),
800 GEM_STAT_TITLE(TX256CNT, "tx_256_511_byte_frames"),
801 GEM_STAT_TITLE(TX512CNT, "tx_512_1023_byte_frames"),
802 GEM_STAT_TITLE(TX1024CNT, "tx_1024_1518_byte_frames"),
803 GEM_STAT_TITLE(TX1519CNT, "tx_greater_than_1518_byte_frames"),
804 GEM_STAT_TITLE_BITS(TXURUNCNT, "tx_underrun",
805 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_TXFIFOERR)),
806 GEM_STAT_TITLE_BITS(SNGLCOLLCNT, "tx_single_collision_frames",
807 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
808 GEM_STAT_TITLE_BITS(MULTICOLLCNT, "tx_multiple_collision_frames",
809 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
810 GEM_STAT_TITLE_BITS(EXCESSCOLLCNT, "tx_excessive_collisions",
811 GEM_BIT(NDS_TXERR)|
812 GEM_BIT(NDS_TXABORTEDERR)|
813 GEM_BIT(NDS_COLLISIONS)),
814 GEM_STAT_TITLE_BITS(LATECOLLCNT, "tx_late_collisions",
815 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
816 GEM_STAT_TITLE(TXDEFERCNT, "tx_deferred_frames"),
817 GEM_STAT_TITLE_BITS(TXCSENSECNT, "tx_carrier_sense_errors",
818 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
819 GEM_STAT_TITLE(OCTRXL, "rx_octets"), /* OCTRXH combined with OCTRXL */
820 GEM_STAT_TITLE(RXCNT, "rx_frames"),
821 GEM_STAT_TITLE(RXBROADCNT, "rx_broadcast_frames"),
822 GEM_STAT_TITLE(RXMULTICNT, "rx_multicast_frames"),
823 GEM_STAT_TITLE(RXPAUSECNT, "rx_pause_frames"),
824 GEM_STAT_TITLE(RX64CNT, "rx_64_byte_frames"),
825 GEM_STAT_TITLE(RX65CNT, "rx_65_127_byte_frames"),
826 GEM_STAT_TITLE(RX128CNT, "rx_128_255_byte_frames"),
827 GEM_STAT_TITLE(RX256CNT, "rx_256_511_byte_frames"),
828 GEM_STAT_TITLE(RX512CNT, "rx_512_1023_byte_frames"),
829 GEM_STAT_TITLE(RX1024CNT, "rx_1024_1518_byte_frames"),
830 GEM_STAT_TITLE(RX1519CNT, "rx_greater_than_1518_byte_frames"),
831 GEM_STAT_TITLE_BITS(RXUNDRCNT, "rx_undersized_frames",
832 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
833 GEM_STAT_TITLE_BITS(RXOVRCNT, "rx_oversize_frames",
834 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
835 GEM_STAT_TITLE_BITS(RXJABCNT, "rx_jabbers",
836 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
837 GEM_STAT_TITLE_BITS(RXFCSCNT, "rx_frame_check_sequence_errors",
838 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXCRCERR)),
839 GEM_STAT_TITLE_BITS(RXLENGTHCNT, "rx_length_field_frame_errors",
840 GEM_BIT(NDS_RXERR)),
841 GEM_STAT_TITLE_BITS(RXSYMBCNT, "rx_symbol_errors",
842 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFRAMEERR)),
843 GEM_STAT_TITLE_BITS(RXALIGNCNT, "rx_alignment_errors",
844 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
845 GEM_STAT_TITLE_BITS(RXRESERRCNT, "rx_resource_errors",
846 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
847 GEM_STAT_TITLE_BITS(RXORCNT, "rx_overruns",
848 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFIFOERR)),
849 GEM_STAT_TITLE_BITS(RXIPCCNT, "rx_ip_header_checksum_errors",
850 GEM_BIT(NDS_RXERR)),
851 GEM_STAT_TITLE_BITS(RXTCPCCNT, "rx_tcp_checksum_errors",
852 GEM_BIT(NDS_RXERR)),
853 GEM_STAT_TITLE_BITS(RXUDPCCNT, "rx_udp_checksum_errors",
854 GEM_BIT(NDS_RXERR)),
855};
856
857#define GEM_STATS_LEN ARRAY_SIZE(gem_statistics)
858
Nicolas Ferre4df95132013-06-04 21:57:12 +0000859struct macb;
860
861struct macb_or_gem_ops {
862 int (*mog_alloc_rx_buffers)(struct macb *bp);
863 void (*mog_free_rx_buffers)(struct macb *bp);
864 void (*mog_init_rings)(struct macb *bp);
865 int (*mog_rx)(struct macb *bp, int budget);
866};
867
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +0200868/* MACB-PTP interface: adapt to platform needs. */
869struct macb_ptp_info {
870 void (*ptp_init)(struct net_device *ndev);
871 void (*ptp_remove)(struct net_device *ndev);
872 s32 (*get_ptp_max_adj)(void);
873 unsigned int (*get_tsu_rate)(struct macb *bp);
874 int (*get_ts_info)(struct net_device *dev,
875 struct ethtool_ts_info *info);
876 int (*get_hwtst)(struct net_device *netdev,
877 struct ifreq *ifr);
878 int (*set_hwtst)(struct net_device *netdev,
879 struct ifreq *ifr, int cmd);
880};
881
Nicolas Ferree1755872014-07-24 13:50:58 +0200882struct macb_config {
883 u32 caps;
884 unsigned int dma_burst_length;
Nicolas Ferrec69618b2015-03-31 15:02:03 +0200885 int (*clk_init)(struct platform_device *pdev, struct clk **pclk,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +0530886 struct clk **hclk, struct clk **tx_clk,
887 struct clk **rx_clk);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100888 int (*init)(struct platform_device *pdev);
Harini Katakam98b5a0f42015-05-06 22:27:17 +0530889 int jumbo_max_len;
Nicolas Ferree1755872014-07-24 13:50:58 +0200890};
891
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100892struct macb_queue {
893 struct macb *bp;
894 int irq;
895
896 unsigned int ISR;
897 unsigned int IER;
898 unsigned int IDR;
899 unsigned int IMR;
900 unsigned int TBQP;
Harini Katakamfff80192016-08-09 13:15:53 +0530901 unsigned int TBQPH;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100902
903 unsigned int tx_head, tx_tail;
904 struct macb_dma_desc *tx_ring;
905 struct macb_tx_skb *tx_skb;
906 dma_addr_t tx_ring_dma;
907 struct work_struct tx_error_task;
908};
909
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100910struct macb {
911 void __iomem *regs;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +0300912 bool native_io;
913
914 /* hardware IO accessors */
David S. Miller7a6e0702015-07-27 14:24:48 -0700915 u32 (*macb_reg_readl)(struct macb *bp, int offset);
916 void (*macb_reg_writel)(struct macb *bp, int offset, u32 value);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100917
918 unsigned int rx_tail;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000919 unsigned int rx_prepared_head;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000920 struct macb_dma_desc *rx_ring;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000921 struct sk_buff **rx_skbuff;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100922 void *rx_buffers;
Nicolas Ferre1b447912013-06-04 21:57:11 +0000923 size_t rx_buffer_size;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100924
Zach Brownb410d132016-10-19 09:56:57 -0500925 unsigned int rx_ring_size;
926 unsigned int tx_ring_size;
927
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100928 unsigned int num_queues;
Nicolas Ferrebfa09142015-03-31 15:01:59 +0200929 unsigned int queue_mask;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100930 struct macb_queue queues[MACB_MAX_QUEUES];
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100931
932 spinlock_t lock;
933 struct platform_device *pdev;
934 struct clk *pclk;
935 struct clk *hclk;
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800936 struct clk *tx_clk;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +0530937 struct clk *rx_clk;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100938 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700939 struct napi_struct napi;
Jamie Ilesa494ed82011-03-09 16:26:35 +0000940 union {
941 struct macb_stats macb;
942 struct gem_stats gem;
943 } hw_stats;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100944
945 dma_addr_t rx_ring_dma;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100946 dma_addr_t rx_buffers_dma;
947
Nicolas Ferre4df95132013-06-04 21:57:12 +0000948 struct macb_or_gem_ops macbgem_ops;
949
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700950 struct mii_bus *mii_bus;
Michael Grzeschikdacdbb42017-06-23 16:54:10 +0200951 struct device_node *phy_node;
Andy Shevchenko8bcbf822015-07-24 21:24:02 +0300952 int link;
953 int speed;
954 int duplex;
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +0100955
Nicolas Ferre581df9e2013-05-14 03:00:16 +0000956 u32 caps;
Nicolas Ferree1755872014-07-24 13:50:58 +0200957 unsigned int dma_burst_length;
Nicolas Ferre581df9e2013-05-14 03:00:16 +0000958
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +0100959 phy_interface_t phy_interface;
Gregory CLEMENT5833e052015-12-11 11:34:53 +0100960 struct gpio_desc *reset_gpio;
Joachim Eastwoodb85008b2012-10-18 11:01:10 +0000961
Joachim Eastwood4dda6f62012-11-07 08:14:55 +0000962 /* AT91RM9200 transmit */
Joachim Eastwoodb85008b2012-10-18 11:01:10 +0000963 struct sk_buff *skb; /* holds skb until xmit interrupt completes */
964 dma_addr_t skb_physaddr; /* phys addr from pci_map_single */
965 int skb_length; /* saved skb length for pci_unmap_single */
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200966 unsigned int max_tx_length;
Xander Huff3ff13f12015-01-13 16:15:51 -0600967
968 u64 ethtool_stats[GEM_STATS_LEN];
Harini Katakam98b5a0f42015-05-06 22:27:17 +0530969
970 unsigned int rx_frm_len_mask;
971 unsigned int jumbo_max_len;
Sergio Prado3e2a5e12016-02-09 12:07:16 -0200972
973 u32 wol;
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +0200974
975 struct macb_ptp_info *ptp_info; /* macb-ptp interface */
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100976#ifdef MACB_EXT_DESC
977 uint8_t hw_dma_cap;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000978#endif
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100979};
980
Jamie Ilesf75ba502011-11-08 10:12:32 +0000981static inline bool macb_is_gem(struct macb *bp)
982{
Nicolas Ferree1755872014-07-24 13:50:58 +0200983 return !!(bp->caps & MACB_CAPS_MACB_IS_GEM);
Jamie Ilesf75ba502011-11-08 10:12:32 +0000984}
985
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +0200986static inline bool gem_has_ptp(struct macb *bp)
987{
988 return !!(bp->caps & MACB_CAPS_GEM_HAS_PTP);
989}
990
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100991#endif /* _MACB_H */