blob: b315f01966360e1a6f10ef584bb053367e6bbbbd [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Daniel Vetter4feb7652014-11-24 11:21:52 +010099 if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "p";
101 else
102 return " ";
103}
104
Chris Wilson05394f32010-11-08 19:18:58 +0000105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000106{
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000113}
114
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Chris Wilson37811fc2010-08-25 22:45:57 +0100120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700123 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800124 int pin_count = 0;
125
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300126 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100127 &obj->base,
128 get_pin_flag(obj),
129 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700130 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800131 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100132 obj->base.read_domains,
133 obj->base.write_domain,
John Harrison97b2a6a2014-11-24 18:49:26 +0000134 i915_gem_request_get_seqno(obj->last_read_req),
135 i915_gem_request_get_seqno(obj->last_write_req),
136 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100137 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100138 obj->dirty ? " dirty" : "",
139 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
140 if (obj->base.name)
141 seq_printf(m, " (name: %d)", obj->base.name);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800142 list_for_each_entry(vma, &obj->vma_list, vma_link)
143 if (vma->pin_count > 0)
144 pin_count++;
145 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100146 if (obj->pin_display)
147 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 if (obj->fence_reg != I915_FENCE_REG_NONE)
149 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 list_for_each_entry(vma, &obj->vma_list, vma_link) {
151 if (!i915_is_ggtt(vma->vm))
152 seq_puts(m, " (pp");
153 else
154 seq_puts(m, " (g");
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000155 seq_printf(m, "gtt offset: %08lx, size: %08lx, type: %u)",
156 vma->node.start, vma->node.size,
157 vma->ggtt_view.type);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700158 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000159 if (obj->stolen)
160 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000161 if (obj->pin_mappable || obj->fault_mappable) {
162 char s[3], *t = s;
163 if (obj->pin_mappable)
164 *t++ = 'p';
165 if (obj->fault_mappable)
166 *t++ = 'f';
167 *t = '\0';
168 seq_printf(m, " (%s mappable)", s);
169 }
John Harrison41c52412014-11-24 18:49:43 +0000170 if (obj->last_read_req != NULL)
171 seq_printf(m, " (%s)",
172 i915_gem_request_get_ring(obj->last_read_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100175}
176
Oscar Mateo273497e2014-05-22 14:13:37 +0100177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700178{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
Ben Gamari433e12f2009-02-17 20:08:51 -0500184static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500185{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100186 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500189 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700192 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500199
Ben Widawskyca191b12013-07-31 17:00:14 -0700200 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500201 switch (list) {
202 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100203 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700204 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500205 break;
206 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100207 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700208 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500210 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500213 }
214
Chris Wilson8f2480f2010-09-26 11:44:19 +0100215 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100222 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500223 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100224 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700225
Chris Wilson8f2480f2010-09-26 11:44:19 +0100226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500228 return 0;
229}
230
Chris Wilson6d2b88852013-08-07 18:30:54 +0100231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100236 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100244 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200261 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200271 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200283 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
Chris Wilson6299f992010-11-24 12:23:44 +0000292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700294 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000295 ++count; \
296 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700297 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000298 ++mappable_count; \
299 } \
300 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400301} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000302
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000304 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100305 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000315 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100316
317 stats->count++;
318 stats->total += obj->base.size;
319
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
Chris Wilson6313c202014-03-19 13:45:45 +0000323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200336 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000337 continue;
338
John Harrison41c52412014-11-24 18:49:43 +0000339 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100346 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000349 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100355 }
356
Chris Wilson6313c202014-03-19 13:45:45 +0000357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100360 return 0;
361}
362
Brad Volkin493018d2014-12-11 12:13:08 -0800363#define print_file_stats(m, name, stats) \
364 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
365 name, \
366 stats.count, \
367 stats.total, \
368 stats.active, \
369 stats.inactive, \
370 stats.global, \
371 stats.shared, \
372 stats.unbound)
373
374static void print_batch_pool_stats(struct seq_file *m,
375 struct drm_i915_private *dev_priv)
376{
377 struct drm_i915_gem_object *obj;
378 struct file_stats stats;
379
380 memset(&stats, 0, sizeof(stats));
381
382 list_for_each_entry(obj,
383 &dev_priv->mm.batch_pool.cache_list,
384 batch_pool_list)
385 per_file_stats(0, obj, &stats);
386
387 print_file_stats(m, "batch pool", stats);
388}
389
Ben Widawskyca191b12013-07-31 17:00:14 -0700390#define count_vmas(list, member) do { \
391 list_for_each_entry(vma, list, member) { \
392 size += i915_gem_obj_ggtt_size(vma->obj); \
393 ++count; \
394 if (vma->obj->map_and_fenceable) { \
395 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
396 ++mappable_count; \
397 } \
398 } \
399} while (0)
400
401static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100402{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100403 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100404 struct drm_device *dev = node->minor->dev;
405 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200406 u32 count, mappable_count, purgeable_count;
407 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000408 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700409 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100410 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700411 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100412 int ret;
413
414 ret = mutex_lock_interruptible(&dev->struct_mutex);
415 if (ret)
416 return ret;
417
Chris Wilson6299f992010-11-24 12:23:44 +0000418 seq_printf(m, "%u objects, %zu bytes\n",
419 dev_priv->mm.object_count,
420 dev_priv->mm.object_memory);
421
422 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700423 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000424 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
425 count, mappable_count, size, mappable_size);
426
427 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700428 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000429 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
430 count, mappable_count, size, mappable_size);
431
432 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700433 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000434 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
435 count, mappable_count, size, mappable_size);
436
Chris Wilsonb7abb712012-08-20 11:33:30 +0200437 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700438 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200439 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200440 if (obj->madv == I915_MADV_DONTNEED)
441 purgeable_size += obj->base.size, ++purgeable_count;
442 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200443 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
444
Chris Wilson6299f992010-11-24 12:23:44 +0000445 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700446 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000447 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700448 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000449 ++count;
450 }
451 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700452 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000453 ++mappable_count;
454 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200455 if (obj->madv == I915_MADV_DONTNEED) {
456 purgeable_size += obj->base.size;
457 ++purgeable_count;
458 }
Chris Wilson6299f992010-11-24 12:23:44 +0000459 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200460 seq_printf(m, "%u purgeable objects, %zu bytes\n",
461 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000462 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
463 mappable_count, mappable_size);
464 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
465 count, size);
466
Ben Widawsky93d18792013-01-17 12:45:17 -0800467 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700468 dev_priv->gtt.base.total,
469 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100470
Damien Lespiau267f0c92013-06-24 22:59:48 +0100471 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800472 print_batch_pool_stats(m, dev_priv);
473
474 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100475 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
476 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900477 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100478
479 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000480 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100481 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100482 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100483 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900484 /*
485 * Although we have a valid reference on file->pid, that does
486 * not guarantee that the task_struct who called get_pid() is
487 * still alive (e.g. get_pid(current) => fork() => exit()).
488 * Therefore, we need to protect this ->comm access using RCU.
489 */
490 rcu_read_lock();
491 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800492 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900493 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100494 }
495
Chris Wilson73aa8082010-09-30 11:46:12 +0100496 mutex_unlock(&dev->struct_mutex);
497
498 return 0;
499}
500
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100501static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000502{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100503 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000504 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100505 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000506 struct drm_i915_private *dev_priv = dev->dev_private;
507 struct drm_i915_gem_object *obj;
508 size_t total_obj_size, total_gtt_size;
509 int count, ret;
510
511 ret = mutex_lock_interruptible(&dev->struct_mutex);
512 if (ret)
513 return ret;
514
515 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700516 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800517 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100518 continue;
519
Damien Lespiau267f0c92013-06-24 22:59:48 +0100520 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000521 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100522 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000523 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700524 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000525 count++;
526 }
527
528 mutex_unlock(&dev->struct_mutex);
529
530 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
531 count, total_obj_size, total_gtt_size);
532
533 return 0;
534}
535
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100536static int i915_gem_pageflip_info(struct seq_file *m, void *data)
537{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100538 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100539 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100540 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100541 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200542 int ret;
543
544 ret = mutex_lock_interruptible(&dev->struct_mutex);
545 if (ret)
546 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100547
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100548 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800549 const char pipe = pipe_name(crtc->pipe);
550 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100551 struct intel_unpin_work *work;
552
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200553 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100554 work = crtc->unpin_work;
555 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800556 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100557 pipe, plane);
558 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100559 u32 addr;
560
Chris Wilsone7d841c2012-12-03 11:36:30 +0000561 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800562 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100563 pipe, plane);
564 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800565 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100566 pipe, plane);
567 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100568 if (work->flip_queued_req) {
569 struct intel_engine_cs *ring =
570 i915_gem_request_get_ring(work->flip_queued_req);
571
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100572 seq_printf(m, "Flip queued on %s at seqno %u, next seqno %u [current breadcrumb %u], completed? %d\n",
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100573 ring->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000574 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100575 dev_priv->next_seqno,
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100576 ring->get_seqno(ring, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000577 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100578 } else
579 seq_printf(m, "Flip not associated with any ring\n");
580 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
581 work->flip_queued_vblank,
582 work->flip_ready_vblank,
583 drm_vblank_count(dev, crtc->pipe));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100584 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100585 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100586 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100587 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000588 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100589
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100590 if (INTEL_INFO(dev)->gen >= 4)
591 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
592 else
593 addr = I915_READ(DSPADDR(crtc->plane));
594 seq_printf(m, "Current scanout address 0x%08x\n", addr);
595
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100596 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100597 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
598 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100599 }
600 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200601 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100602 }
603
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200604 mutex_unlock(&dev->struct_mutex);
605
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100606 return 0;
607}
608
Brad Volkin493018d2014-12-11 12:13:08 -0800609static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
610{
611 struct drm_info_node *node = m->private;
612 struct drm_device *dev = node->minor->dev;
613 struct drm_i915_private *dev_priv = dev->dev_private;
614 struct drm_i915_gem_object *obj;
615 int count = 0;
616 int ret;
617
618 ret = mutex_lock_interruptible(&dev->struct_mutex);
619 if (ret)
620 return ret;
621
622 seq_puts(m, "cache:\n");
623 list_for_each_entry(obj,
624 &dev_priv->mm.batch_pool.cache_list,
625 batch_pool_list) {
626 seq_puts(m, " ");
627 describe_obj(m, obj);
628 seq_putc(m, '\n');
629 count++;
630 }
631
632 seq_printf(m, "total: %d\n", count);
633
634 mutex_unlock(&dev->struct_mutex);
635
636 return 0;
637}
638
Ben Gamari20172632009-02-17 20:08:50 -0500639static int i915_gem_request_info(struct seq_file *m, void *data)
640{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100641 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500642 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300643 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100644 struct intel_engine_cs *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500645 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100646 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100647
648 ret = mutex_lock_interruptible(&dev->struct_mutex);
649 if (ret)
650 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500651
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100652 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100653 for_each_ring(ring, dev_priv, i) {
654 if (list_empty(&ring->request_list))
655 continue;
656
657 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100658 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100659 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100660 list) {
661 seq_printf(m, " %d @ %d\n",
662 gem_request->seqno,
663 (int) (jiffies - gem_request->emitted_jiffies));
664 }
665 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500666 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100667 mutex_unlock(&dev->struct_mutex);
668
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100669 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100670 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100671
Ben Gamari20172632009-02-17 20:08:50 -0500672 return 0;
673}
674
Chris Wilsonb2223492010-10-27 15:27:33 +0100675static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100676 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100677{
678 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200679 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100680 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100681 }
682}
683
Ben Gamari20172632009-02-17 20:08:50 -0500684static int i915_gem_seqno_info(struct seq_file *m, void *data)
685{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100686 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500687 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300688 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100689 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000690 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100691
692 ret = mutex_lock_interruptible(&dev->struct_mutex);
693 if (ret)
694 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200695 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500696
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100697 for_each_ring(ring, dev_priv, i)
698 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100699
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200700 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100701 mutex_unlock(&dev->struct_mutex);
702
Ben Gamari20172632009-02-17 20:08:50 -0500703 return 0;
704}
705
706
707static int i915_interrupt_info(struct seq_file *m, void *data)
708{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100709 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500710 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300711 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100712 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800713 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100714
715 ret = mutex_lock_interruptible(&dev->struct_mutex);
716 if (ret)
717 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200718 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500719
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300720 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300721 seq_printf(m, "Master Interrupt Control:\t%08x\n",
722 I915_READ(GEN8_MASTER_IRQ));
723
724 seq_printf(m, "Display IER:\t%08x\n",
725 I915_READ(VLV_IER));
726 seq_printf(m, "Display IIR:\t%08x\n",
727 I915_READ(VLV_IIR));
728 seq_printf(m, "Display IIR_RW:\t%08x\n",
729 I915_READ(VLV_IIR_RW));
730 seq_printf(m, "Display IMR:\t%08x\n",
731 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100732 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300733 seq_printf(m, "Pipe %c stat:\t%08x\n",
734 pipe_name(pipe),
735 I915_READ(PIPESTAT(pipe)));
736
737 seq_printf(m, "Port hotplug:\t%08x\n",
738 I915_READ(PORT_HOTPLUG_EN));
739 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
740 I915_READ(VLV_DPFLIPSTAT));
741 seq_printf(m, "DPINVGTT:\t%08x\n",
742 I915_READ(DPINVGTT));
743
744 for (i = 0; i < 4; i++) {
745 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
746 i, I915_READ(GEN8_GT_IMR(i)));
747 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
748 i, I915_READ(GEN8_GT_IIR(i)));
749 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
750 i, I915_READ(GEN8_GT_IER(i)));
751 }
752
753 seq_printf(m, "PCU interrupt mask:\t%08x\n",
754 I915_READ(GEN8_PCU_IMR));
755 seq_printf(m, "PCU interrupt identity:\t%08x\n",
756 I915_READ(GEN8_PCU_IIR));
757 seq_printf(m, "PCU interrupt enable:\t%08x\n",
758 I915_READ(GEN8_PCU_IER));
759 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700760 seq_printf(m, "Master Interrupt Control:\t%08x\n",
761 I915_READ(GEN8_MASTER_IRQ));
762
763 for (i = 0; i < 4; i++) {
764 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
765 i, I915_READ(GEN8_GT_IMR(i)));
766 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
767 i, I915_READ(GEN8_GT_IIR(i)));
768 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
769 i, I915_READ(GEN8_GT_IER(i)));
770 }
771
Damien Lespiau055e3932014-08-18 13:49:10 +0100772 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200773 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanoni22c59962014-08-08 17:45:32 -0300774 POWER_DOMAIN_PIPE(pipe))) {
775 seq_printf(m, "Pipe %c power disabled\n",
776 pipe_name(pipe));
777 continue;
778 }
Ben Widawskya123f152013-11-02 21:07:10 -0700779 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000780 pipe_name(pipe),
781 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700782 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000783 pipe_name(pipe),
784 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700785 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000786 pipe_name(pipe),
787 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700788 }
789
790 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
791 I915_READ(GEN8_DE_PORT_IMR));
792 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
793 I915_READ(GEN8_DE_PORT_IIR));
794 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
795 I915_READ(GEN8_DE_PORT_IER));
796
797 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
798 I915_READ(GEN8_DE_MISC_IMR));
799 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
800 I915_READ(GEN8_DE_MISC_IIR));
801 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
802 I915_READ(GEN8_DE_MISC_IER));
803
804 seq_printf(m, "PCU interrupt mask:\t%08x\n",
805 I915_READ(GEN8_PCU_IMR));
806 seq_printf(m, "PCU interrupt identity:\t%08x\n",
807 I915_READ(GEN8_PCU_IIR));
808 seq_printf(m, "PCU interrupt enable:\t%08x\n",
809 I915_READ(GEN8_PCU_IER));
810 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700811 seq_printf(m, "Display IER:\t%08x\n",
812 I915_READ(VLV_IER));
813 seq_printf(m, "Display IIR:\t%08x\n",
814 I915_READ(VLV_IIR));
815 seq_printf(m, "Display IIR_RW:\t%08x\n",
816 I915_READ(VLV_IIR_RW));
817 seq_printf(m, "Display IMR:\t%08x\n",
818 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100819 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700820 seq_printf(m, "Pipe %c stat:\t%08x\n",
821 pipe_name(pipe),
822 I915_READ(PIPESTAT(pipe)));
823
824 seq_printf(m, "Master IER:\t%08x\n",
825 I915_READ(VLV_MASTER_IER));
826
827 seq_printf(m, "Render IER:\t%08x\n",
828 I915_READ(GTIER));
829 seq_printf(m, "Render IIR:\t%08x\n",
830 I915_READ(GTIIR));
831 seq_printf(m, "Render IMR:\t%08x\n",
832 I915_READ(GTIMR));
833
834 seq_printf(m, "PM IER:\t\t%08x\n",
835 I915_READ(GEN6_PMIER));
836 seq_printf(m, "PM IIR:\t\t%08x\n",
837 I915_READ(GEN6_PMIIR));
838 seq_printf(m, "PM IMR:\t\t%08x\n",
839 I915_READ(GEN6_PMIMR));
840
841 seq_printf(m, "Port hotplug:\t%08x\n",
842 I915_READ(PORT_HOTPLUG_EN));
843 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
844 I915_READ(VLV_DPFLIPSTAT));
845 seq_printf(m, "DPINVGTT:\t%08x\n",
846 I915_READ(DPINVGTT));
847
848 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800849 seq_printf(m, "Interrupt enable: %08x\n",
850 I915_READ(IER));
851 seq_printf(m, "Interrupt identity: %08x\n",
852 I915_READ(IIR));
853 seq_printf(m, "Interrupt mask: %08x\n",
854 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100855 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800856 seq_printf(m, "Pipe %c stat: %08x\n",
857 pipe_name(pipe),
858 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800859 } else {
860 seq_printf(m, "North Display Interrupt enable: %08x\n",
861 I915_READ(DEIER));
862 seq_printf(m, "North Display Interrupt identity: %08x\n",
863 I915_READ(DEIIR));
864 seq_printf(m, "North Display Interrupt mask: %08x\n",
865 I915_READ(DEIMR));
866 seq_printf(m, "South Display Interrupt enable: %08x\n",
867 I915_READ(SDEIER));
868 seq_printf(m, "South Display Interrupt identity: %08x\n",
869 I915_READ(SDEIIR));
870 seq_printf(m, "South Display Interrupt mask: %08x\n",
871 I915_READ(SDEIMR));
872 seq_printf(m, "Graphics Interrupt enable: %08x\n",
873 I915_READ(GTIER));
874 seq_printf(m, "Graphics Interrupt identity: %08x\n",
875 I915_READ(GTIIR));
876 seq_printf(m, "Graphics Interrupt mask: %08x\n",
877 I915_READ(GTIMR));
878 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100879 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700880 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100881 seq_printf(m,
882 "Graphics Interrupt mask (%s): %08x\n",
883 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000884 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100885 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000886 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200887 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100888 mutex_unlock(&dev->struct_mutex);
889
Ben Gamari20172632009-02-17 20:08:50 -0500890 return 0;
891}
892
Chris Wilsona6172a82009-02-11 14:26:38 +0000893static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
894{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100895 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000896 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300897 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100898 int i, ret;
899
900 ret = mutex_lock_interruptible(&dev->struct_mutex);
901 if (ret)
902 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000903
904 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
905 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
906 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000907 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000908
Chris Wilson6c085a72012-08-20 11:40:46 +0200909 seq_printf(m, "Fence %d, pin count = %d, object = ",
910 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100911 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100912 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100913 else
Chris Wilson05394f32010-11-08 19:18:58 +0000914 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100915 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000916 }
917
Chris Wilson05394f32010-11-08 19:18:58 +0000918 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000919 return 0;
920}
921
Ben Gamari20172632009-02-17 20:08:50 -0500922static int i915_hws_info(struct seq_file *m, void *data)
923{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100924 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500925 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300926 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100927 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100928 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100929 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500930
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000931 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100932 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500933 if (hws == NULL)
934 return 0;
935
936 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
937 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
938 i * 4,
939 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
940 }
941 return 0;
942}
943
Daniel Vetterd5442302012-04-27 15:17:40 +0200944static ssize_t
945i915_error_state_write(struct file *filp,
946 const char __user *ubuf,
947 size_t cnt,
948 loff_t *ppos)
949{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300950 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200951 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200952 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200953
954 DRM_DEBUG_DRIVER("Resetting error state\n");
955
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200956 ret = mutex_lock_interruptible(&dev->struct_mutex);
957 if (ret)
958 return ret;
959
Daniel Vetterd5442302012-04-27 15:17:40 +0200960 i915_destroy_error_state(dev);
961 mutex_unlock(&dev->struct_mutex);
962
963 return cnt;
964}
965
966static int i915_error_state_open(struct inode *inode, struct file *file)
967{
968 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200969 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200970
971 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
972 if (!error_priv)
973 return -ENOMEM;
974
975 error_priv->dev = dev;
976
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300977 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200978
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300979 file->private_data = error_priv;
980
981 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200982}
983
984static int i915_error_state_release(struct inode *inode, struct file *file)
985{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300986 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200987
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300988 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200989 kfree(error_priv);
990
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300991 return 0;
992}
993
994static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
995 size_t count, loff_t *pos)
996{
997 struct i915_error_state_file_priv *error_priv = file->private_data;
998 struct drm_i915_error_state_buf error_str;
999 loff_t tmp_pos = 0;
1000 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001001 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001002
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001003 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001004 if (ret)
1005 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001006
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001007 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001008 if (ret)
1009 goto out;
1010
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001011 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1012 error_str.buf,
1013 error_str.bytes);
1014
1015 if (ret_count < 0)
1016 ret = ret_count;
1017 else
1018 *pos = error_str.start + ret_count;
1019out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001020 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001021 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001022}
1023
1024static const struct file_operations i915_error_state_fops = {
1025 .owner = THIS_MODULE,
1026 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001027 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001028 .write = i915_error_state_write,
1029 .llseek = default_llseek,
1030 .release = i915_error_state_release,
1031};
1032
Kees Cook647416f2013-03-10 14:10:06 -07001033static int
1034i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001035{
Kees Cook647416f2013-03-10 14:10:06 -07001036 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001037 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001038 int ret;
1039
1040 ret = mutex_lock_interruptible(&dev->struct_mutex);
1041 if (ret)
1042 return ret;
1043
Kees Cook647416f2013-03-10 14:10:06 -07001044 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001045 mutex_unlock(&dev->struct_mutex);
1046
Kees Cook647416f2013-03-10 14:10:06 -07001047 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001048}
1049
Kees Cook647416f2013-03-10 14:10:06 -07001050static int
1051i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001052{
Kees Cook647416f2013-03-10 14:10:06 -07001053 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001054 int ret;
1055
Mika Kuoppala40633212012-12-04 15:12:00 +02001056 ret = mutex_lock_interruptible(&dev->struct_mutex);
1057 if (ret)
1058 return ret;
1059
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001060 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001061 mutex_unlock(&dev->struct_mutex);
1062
Kees Cook647416f2013-03-10 14:10:06 -07001063 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001064}
1065
Kees Cook647416f2013-03-10 14:10:06 -07001066DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1067 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001068 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001069
Deepak Sadb4bd12014-03-31 11:30:02 +05301070static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001071{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001072 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001073 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001074 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001075 int ret = 0;
1076
1077 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001078
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001079 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1080
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001081 if (IS_GEN5(dev)) {
1082 u16 rgvswctl = I915_READ16(MEMSWCTL);
1083 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1084
1085 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1086 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1087 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1088 MEMSTAT_VID_SHIFT);
1089 seq_printf(m, "Current P-state: %d\n",
1090 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001091 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1092 IS_BROADWELL(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001093 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1094 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1095 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001096 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001097 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001098 u32 rpupei, rpcurup, rpprevup;
1099 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001100 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001101 int max_freq;
1102
1103 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001104 ret = mutex_lock_interruptible(&dev->struct_mutex);
1105 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001106 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001107
Mika Kuoppala59bad942015-01-16 11:34:40 +02001108 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001109
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001110 reqf = I915_READ(GEN6_RPNSWREQ);
1111 reqf &= ~GEN6_TURBO_DISABLE;
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001112 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001113 reqf >>= 24;
1114 else
1115 reqf >>= 25;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001116 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001117
Chris Wilson0d8f9492014-03-27 09:06:14 +00001118 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1119 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1120 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1121
Jesse Barnesccab5c82011-01-18 15:49:25 -08001122 rpstat = I915_READ(GEN6_RPSTAT1);
1123 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1124 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1125 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1126 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1127 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1128 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001129 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001130 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1131 else
1132 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001133 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001134
Mika Kuoppala59bad942015-01-16 11:34:40 +02001135 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001136 mutex_unlock(&dev->struct_mutex);
1137
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001138 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1139 pm_ier = I915_READ(GEN6_PMIER);
1140 pm_imr = I915_READ(GEN6_PMIMR);
1141 pm_isr = I915_READ(GEN6_PMISR);
1142 pm_iir = I915_READ(GEN6_PMIIR);
1143 pm_mask = I915_READ(GEN6_PMINTRMSK);
1144 } else {
1145 pm_ier = I915_READ(GEN8_GT_IER(2));
1146 pm_imr = I915_READ(GEN8_GT_IMR(2));
1147 pm_isr = I915_READ(GEN8_GT_ISR(2));
1148 pm_iir = I915_READ(GEN8_GT_IIR(2));
1149 pm_mask = I915_READ(GEN6_PMINTRMSK);
1150 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001151 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001152 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001153 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154 seq_printf(m, "Render p-state ratio: %d\n",
1155 (gt_perf_status & 0xff00) >> 8);
1156 seq_printf(m, "Render p-state VID: %d\n",
1157 gt_perf_status & 0xff);
1158 seq_printf(m, "Render p-state limit: %d\n",
1159 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001160 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1161 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1162 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1163 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001164 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001165 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001166 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1167 GEN6_CURICONT_MASK);
1168 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1169 GEN6_CURBSYTAVG_MASK);
1170 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1171 GEN6_CURBSYTAVG_MASK);
1172 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1173 GEN6_CURIAVG_MASK);
1174 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1175 GEN6_CURBSYTAVG_MASK);
1176 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1177 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001178
1179 max_freq = (rp_state_cap & 0xff0000) >> 16;
1180 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001181 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001182
1183 max_freq = (rp_state_cap & 0xff00) >> 8;
1184 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001185 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001186
1187 max_freq = rp_state_cap & 0xff;
1188 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001189 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001190
1191 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001192 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001193 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä03af2042014-06-28 02:03:53 +03001194 u32 freq_sts;
Jesse Barnes0a073b82013-04-17 15:54:58 -07001195
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001196 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001197 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001198 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1199 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1200
Jesse Barnes0a073b82013-04-17 15:54:58 -07001201 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001202 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001203
Jesse Barnes0a073b82013-04-17 15:54:58 -07001204 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001205 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Ville Syrjälä03af2042014-06-28 02:03:53 +03001206
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001207 seq_printf(m,
1208 "efficient (RPe) frequency: %d MHz\n",
1209 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001210
1211 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001212 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001213 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001214 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001215 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001216 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001217
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001218out:
1219 intel_runtime_pm_put(dev_priv);
1220 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001221}
1222
Ben Widawsky4d855292011-12-12 19:34:16 -08001223static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001224{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001225 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001226 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001227 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001228 u32 rgvmodectl, rstdbyctl;
1229 u16 crstandvid;
1230 int ret;
1231
1232 ret = mutex_lock_interruptible(&dev->struct_mutex);
1233 if (ret)
1234 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001235 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001236
1237 rgvmodectl = I915_READ(MEMMODECTL);
1238 rstdbyctl = I915_READ(RSTDBYCTL);
1239 crstandvid = I915_READ16(CRSTANDVID);
1240
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001241 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001242 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001243
1244 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1245 "yes" : "no");
1246 seq_printf(m, "Boost freq: %d\n",
1247 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1248 MEMMODE_BOOST_FREQ_SHIFT);
1249 seq_printf(m, "HW control enabled: %s\n",
1250 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1251 seq_printf(m, "SW control enabled: %s\n",
1252 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1253 seq_printf(m, "Gated voltage change: %s\n",
1254 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1255 seq_printf(m, "Starting frequency: P%d\n",
1256 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001257 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001258 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001259 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1260 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1261 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1262 seq_printf(m, "Render standby enabled: %s\n",
1263 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001264 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001265 switch (rstdbyctl & RSX_STATUS_MASK) {
1266 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001267 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001268 break;
1269 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001270 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001271 break;
1272 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001273 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001274 break;
1275 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001276 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001277 break;
1278 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001279 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001280 break;
1281 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001282 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001283 break;
1284 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001285 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001286 break;
1287 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001288
1289 return 0;
1290}
1291
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001292static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001293{
1294 struct drm_info_node *node = m->private;
1295 struct drm_device *dev = node->minor->dev;
1296 struct drm_i915_private *dev_priv = dev->dev_private;
1297 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001298 int i;
1299
1300 spin_lock_irq(&dev_priv->uncore.lock);
1301 for_each_fw_domain(fw_domain, dev_priv, i) {
1302 seq_printf(m, "%s.wake_count = %u\n",
Mika Kuoppala05a2fb12015-01-19 16:20:43 +02001303 intel_uncore_forcewake_domain_to_str(i),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001304 fw_domain->wake_count);
1305 }
1306 spin_unlock_irq(&dev_priv->uncore.lock);
1307
1308 return 0;
1309}
1310
Deepak S669ab5a2014-01-10 15:18:26 +05301311static int vlv_drpc_info(struct seq_file *m)
1312{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001313 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301314 struct drm_device *dev = node->minor->dev;
1315 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001316 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301317
Imre Deakd46c0512014-04-14 20:24:27 +03001318 intel_runtime_pm_get(dev_priv);
1319
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001320 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301321 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1322 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1323
Imre Deakd46c0512014-04-14 20:24:27 +03001324 intel_runtime_pm_put(dev_priv);
1325
Deepak S669ab5a2014-01-10 15:18:26 +05301326 seq_printf(m, "Video Turbo Mode: %s\n",
1327 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1328 seq_printf(m, "Turbo enabled: %s\n",
1329 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1330 seq_printf(m, "HW control enabled: %s\n",
1331 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1332 seq_printf(m, "SW control enabled: %s\n",
1333 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1334 GEN6_RP_MEDIA_SW_MODE));
1335 seq_printf(m, "RC6 Enabled: %s\n",
1336 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1337 GEN6_RC_CTL_EI_MODE(1))));
1338 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001339 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301340 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001341 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301342
Imre Deak9cc19be2014-04-14 20:24:24 +03001343 seq_printf(m, "Render RC6 residency since boot: %u\n",
1344 I915_READ(VLV_GT_RENDER_RC6));
1345 seq_printf(m, "Media RC6 residency since boot: %u\n",
1346 I915_READ(VLV_GT_MEDIA_RC6));
1347
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001348 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301349}
1350
Ben Widawsky4d855292011-12-12 19:34:16 -08001351static int gen6_drpc_info(struct seq_file *m)
1352{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001353 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001354 struct drm_device *dev = node->minor->dev;
1355 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001356 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001357 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001358 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001359
1360 ret = mutex_lock_interruptible(&dev->struct_mutex);
1361 if (ret)
1362 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001363 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001364
Chris Wilson907b28c2013-07-19 20:36:52 +01001365 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001366 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001367 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001368
1369 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001370 seq_puts(m, "RC information inaccurate because somebody "
1371 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001372 } else {
1373 /* NB: we cannot use forcewake, else we read the wrong values */
1374 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1375 udelay(10);
1376 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1377 }
1378
1379 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001380 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001381
1382 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1383 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1384 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001385 mutex_lock(&dev_priv->rps.hw_lock);
1386 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1387 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001388
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001389 intel_runtime_pm_put(dev_priv);
1390
Ben Widawsky4d855292011-12-12 19:34:16 -08001391 seq_printf(m, "Video Turbo Mode: %s\n",
1392 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1393 seq_printf(m, "HW control enabled: %s\n",
1394 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1395 seq_printf(m, "SW control enabled: %s\n",
1396 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1397 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001398 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001399 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1400 seq_printf(m, "RC6 Enabled: %s\n",
1401 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1402 seq_printf(m, "Deep RC6 Enabled: %s\n",
1403 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1404 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1405 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001406 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001407 switch (gt_core_status & GEN6_RCn_MASK) {
1408 case GEN6_RC0:
1409 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001410 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001411 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001412 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001413 break;
1414 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001415 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001416 break;
1417 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001418 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001419 break;
1420 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001421 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001422 break;
1423 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001424 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001425 break;
1426 }
1427
1428 seq_printf(m, "Core Power Down: %s\n",
1429 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001430
1431 /* Not exactly sure what this is */
1432 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1433 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1434 seq_printf(m, "RC6 residency since boot: %u\n",
1435 I915_READ(GEN6_GT_GFX_RC6));
1436 seq_printf(m, "RC6+ residency since boot: %u\n",
1437 I915_READ(GEN6_GT_GFX_RC6p));
1438 seq_printf(m, "RC6++ residency since boot: %u\n",
1439 I915_READ(GEN6_GT_GFX_RC6pp));
1440
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001441 seq_printf(m, "RC6 voltage: %dmV\n",
1442 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1443 seq_printf(m, "RC6+ voltage: %dmV\n",
1444 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1445 seq_printf(m, "RC6++ voltage: %dmV\n",
1446 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001447 return 0;
1448}
1449
1450static int i915_drpc_info(struct seq_file *m, void *unused)
1451{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001452 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001453 struct drm_device *dev = node->minor->dev;
1454
Deepak S669ab5a2014-01-10 15:18:26 +05301455 if (IS_VALLEYVIEW(dev))
1456 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001457 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001458 return gen6_drpc_info(m);
1459 else
1460 return ironlake_drpc_info(m);
1461}
1462
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001463static int i915_fbc_status(struct seq_file *m, void *unused)
1464{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001465 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001466 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001467 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001468
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001469 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001470 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001471 return 0;
1472 }
1473
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001474 intel_runtime_pm_get(dev_priv);
1475
Adam Jacksonee5382a2010-04-23 11:17:39 -04001476 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001477 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001478 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001479 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001480 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001481 case FBC_OK:
1482 seq_puts(m, "FBC actived, but currently disabled in hardware");
1483 break;
1484 case FBC_UNSUPPORTED:
1485 seq_puts(m, "unsupported by this chipset");
1486 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001487 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001488 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001489 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001490 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001491 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001492 break;
1493 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001494 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001495 break;
1496 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001497 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001498 break;
1499 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001500 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001501 break;
1502 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001503 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001504 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001505 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001506 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001507 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001508 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001509 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001510 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001511 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001512 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001513 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001514 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001515 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001516 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001517 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001518 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001519
1520 intel_runtime_pm_put(dev_priv);
1521
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001522 return 0;
1523}
1524
Rodrigo Vivida46f932014-08-01 02:04:45 -07001525static int i915_fbc_fc_get(void *data, u64 *val)
1526{
1527 struct drm_device *dev = data;
1528 struct drm_i915_private *dev_priv = dev->dev_private;
1529
1530 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1531 return -ENODEV;
1532
1533 drm_modeset_lock_all(dev);
1534 *val = dev_priv->fbc.false_color;
1535 drm_modeset_unlock_all(dev);
1536
1537 return 0;
1538}
1539
1540static int i915_fbc_fc_set(void *data, u64 val)
1541{
1542 struct drm_device *dev = data;
1543 struct drm_i915_private *dev_priv = dev->dev_private;
1544 u32 reg;
1545
1546 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1547 return -ENODEV;
1548
1549 drm_modeset_lock_all(dev);
1550
1551 reg = I915_READ(ILK_DPFC_CONTROL);
1552 dev_priv->fbc.false_color = val;
1553
1554 I915_WRITE(ILK_DPFC_CONTROL, val ?
1555 (reg | FBC_CTL_FALSE_COLOR) :
1556 (reg & ~FBC_CTL_FALSE_COLOR));
1557
1558 drm_modeset_unlock_all(dev);
1559 return 0;
1560}
1561
1562DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1563 i915_fbc_fc_get, i915_fbc_fc_set,
1564 "%llu\n");
1565
Paulo Zanoni92d44622013-05-31 16:33:24 -03001566static int i915_ips_status(struct seq_file *m, void *unused)
1567{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001568 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001569 struct drm_device *dev = node->minor->dev;
1570 struct drm_i915_private *dev_priv = dev->dev_private;
1571
Damien Lespiauf5adf942013-06-24 18:29:34 +01001572 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001573 seq_puts(m, "not supported\n");
1574 return 0;
1575 }
1576
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001577 intel_runtime_pm_get(dev_priv);
1578
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001579 seq_printf(m, "Enabled by kernel parameter: %s\n",
1580 yesno(i915.enable_ips));
1581
1582 if (INTEL_INFO(dev)->gen >= 8) {
1583 seq_puts(m, "Currently: unknown\n");
1584 } else {
1585 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1586 seq_puts(m, "Currently: enabled\n");
1587 else
1588 seq_puts(m, "Currently: disabled\n");
1589 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001590
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001591 intel_runtime_pm_put(dev_priv);
1592
Paulo Zanoni92d44622013-05-31 16:33:24 -03001593 return 0;
1594}
1595
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001596static int i915_sr_status(struct seq_file *m, void *unused)
1597{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001598 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001599 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001600 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001601 bool sr_enabled = false;
1602
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001603 intel_runtime_pm_get(dev_priv);
1604
Yuanhan Liu13982612010-12-15 15:42:31 +08001605 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001606 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001607 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001608 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1609 else if (IS_I915GM(dev))
1610 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1611 else if (IS_PINEVIEW(dev))
1612 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1613
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001614 intel_runtime_pm_put(dev_priv);
1615
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001616 seq_printf(m, "self-refresh: %s\n",
1617 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001618
1619 return 0;
1620}
1621
Jesse Barnes7648fa92010-05-20 14:28:11 -07001622static int i915_emon_status(struct seq_file *m, void *unused)
1623{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001624 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001625 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001626 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001627 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001628 int ret;
1629
Chris Wilson582be6b2012-04-30 19:35:02 +01001630 if (!IS_GEN5(dev))
1631 return -ENODEV;
1632
Chris Wilsonde227ef2010-07-03 07:58:38 +01001633 ret = mutex_lock_interruptible(&dev->struct_mutex);
1634 if (ret)
1635 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001636
1637 temp = i915_mch_val(dev_priv);
1638 chipset = i915_chipset_val(dev_priv);
1639 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001640 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001641
1642 seq_printf(m, "GMCH temp: %ld\n", temp);
1643 seq_printf(m, "Chipset power: %ld\n", chipset);
1644 seq_printf(m, "GFX power: %ld\n", gfx);
1645 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1646
1647 return 0;
1648}
1649
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001650static int i915_ring_freq_table(struct seq_file *m, void *unused)
1651{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001652 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001653 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001654 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001655 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001656 int gpu_freq, ia_freq;
1657
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001658 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001659 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001660 return 0;
1661 }
1662
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001663 intel_runtime_pm_get(dev_priv);
1664
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001665 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1666
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001667 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001668 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001669 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001670
Damien Lespiau267f0c92013-06-24 22:59:48 +01001671 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001672
Ben Widawskyb39fb292014-03-19 18:31:11 -07001673 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1674 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001675 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001676 ia_freq = gpu_freq;
1677 sandybridge_pcode_read(dev_priv,
1678 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1679 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001680 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001681 intel_gpu_freq(dev_priv, gpu_freq),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001682 ((ia_freq >> 0) & 0xff) * 100,
1683 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001684 }
1685
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001686 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001687
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001688out:
1689 intel_runtime_pm_put(dev_priv);
1690 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001691}
1692
Chris Wilson44834a62010-08-19 16:09:23 +01001693static int i915_opregion(struct seq_file *m, void *unused)
1694{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001695 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001696 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001697 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001698 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001699 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001700 int ret;
1701
Daniel Vetter0d38f002012-04-21 22:49:10 +02001702 if (data == NULL)
1703 return -ENOMEM;
1704
Chris Wilson44834a62010-08-19 16:09:23 +01001705 ret = mutex_lock_interruptible(&dev->struct_mutex);
1706 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001707 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001708
Daniel Vetter0d38f002012-04-21 22:49:10 +02001709 if (opregion->header) {
1710 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1711 seq_write(m, data, OPREGION_SIZE);
1712 }
Chris Wilson44834a62010-08-19 16:09:23 +01001713
1714 mutex_unlock(&dev->struct_mutex);
1715
Daniel Vetter0d38f002012-04-21 22:49:10 +02001716out:
1717 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001718 return 0;
1719}
1720
Chris Wilson37811fc2010-08-25 22:45:57 +01001721static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1722{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001723 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001724 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001725 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001726 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001727
Daniel Vetter4520f532013-10-09 09:18:51 +02001728#ifdef CONFIG_DRM_I915_FBDEV
1729 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001730
1731 ifbdev = dev_priv->fbdev;
1732 fb = to_intel_framebuffer(ifbdev->helper.fb);
1733
Daniel Vetter623f9782012-12-11 16:21:38 +01001734 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001735 fb->base.width,
1736 fb->base.height,
1737 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001738 fb->base.bits_per_pixel,
1739 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001740 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001741 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001742#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001743
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001744 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001745 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001746 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001747 continue;
1748
Daniel Vetter623f9782012-12-11 16:21:38 +01001749 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001750 fb->base.width,
1751 fb->base.height,
1752 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001753 fb->base.bits_per_pixel,
1754 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001755 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001756 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001757 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001758 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001759
1760 return 0;
1761}
1762
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001763static void describe_ctx_ringbuf(struct seq_file *m,
1764 struct intel_ringbuffer *ringbuf)
1765{
1766 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1767 ringbuf->space, ringbuf->head, ringbuf->tail,
1768 ringbuf->last_retired_head);
1769}
1770
Ben Widawskye76d3632011-03-19 18:14:29 -07001771static int i915_context_status(struct seq_file *m, void *unused)
1772{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001773 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001774 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001775 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001776 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001777 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001778 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001779
Daniel Vetterf3d28872014-05-29 23:23:08 +02001780 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001781 if (ret)
1782 return ret;
1783
Daniel Vetter3e373942012-11-02 19:55:04 +01001784 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001785 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001786 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001787 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001788 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001789
Daniel Vetter3e373942012-11-02 19:55:04 +01001790 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001791 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001792 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001793 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001794 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001795
Ben Widawskya33afea2013-09-17 21:12:45 -07001796 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001797 if (!i915.enable_execlists &&
1798 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001799 continue;
1800
Ben Widawskya33afea2013-09-17 21:12:45 -07001801 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001802 describe_ctx(m, ctx);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001803 for_each_ring(ring, dev_priv, i) {
Ben Widawskya33afea2013-09-17 21:12:45 -07001804 if (ring->default_context == ctx)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001805 seq_printf(m, "(default context %s) ",
1806 ring->name);
1807 }
Ben Widawskya33afea2013-09-17 21:12:45 -07001808
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001809 if (i915.enable_execlists) {
1810 seq_putc(m, '\n');
1811 for_each_ring(ring, dev_priv, i) {
1812 struct drm_i915_gem_object *ctx_obj =
1813 ctx->engine[i].state;
1814 struct intel_ringbuffer *ringbuf =
1815 ctx->engine[i].ringbuf;
1816
1817 seq_printf(m, "%s: ", ring->name);
1818 if (ctx_obj)
1819 describe_obj(m, ctx_obj);
1820 if (ringbuf)
1821 describe_ctx_ringbuf(m, ringbuf);
1822 seq_putc(m, '\n');
1823 }
1824 } else {
1825 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1826 }
1827
Ben Widawskya33afea2013-09-17 21:12:45 -07001828 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001829 }
1830
Daniel Vetterf3d28872014-05-29 23:23:08 +02001831 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001832
1833 return 0;
1834}
1835
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001836static void i915_dump_lrc_obj(struct seq_file *m,
1837 struct intel_engine_cs *ring,
1838 struct drm_i915_gem_object *ctx_obj)
1839{
1840 struct page *page;
1841 uint32_t *reg_state;
1842 int j;
1843 unsigned long ggtt_offset = 0;
1844
1845 if (ctx_obj == NULL) {
1846 seq_printf(m, "Context on %s with no gem object\n",
1847 ring->name);
1848 return;
1849 }
1850
1851 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1852 intel_execlists_ctx_id(ctx_obj));
1853
1854 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1855 seq_puts(m, "\tNot bound in GGTT\n");
1856 else
1857 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1858
1859 if (i915_gem_object_get_pages(ctx_obj)) {
1860 seq_puts(m, "\tFailed to get pages for context object\n");
1861 return;
1862 }
1863
1864 page = i915_gem_object_get_page(ctx_obj, 1);
1865 if (!WARN_ON(page == NULL)) {
1866 reg_state = kmap_atomic(page);
1867
1868 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1869 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1870 ggtt_offset + 4096 + (j * 4),
1871 reg_state[j], reg_state[j + 1],
1872 reg_state[j + 2], reg_state[j + 3]);
1873 }
1874 kunmap_atomic(reg_state);
1875 }
1876
1877 seq_putc(m, '\n');
1878}
1879
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001880static int i915_dump_lrc(struct seq_file *m, void *unused)
1881{
1882 struct drm_info_node *node = (struct drm_info_node *) m->private;
1883 struct drm_device *dev = node->minor->dev;
1884 struct drm_i915_private *dev_priv = dev->dev_private;
1885 struct intel_engine_cs *ring;
1886 struct intel_context *ctx;
1887 int ret, i;
1888
1889 if (!i915.enable_execlists) {
1890 seq_printf(m, "Logical Ring Contexts are disabled\n");
1891 return 0;
1892 }
1893
1894 ret = mutex_lock_interruptible(&dev->struct_mutex);
1895 if (ret)
1896 return ret;
1897
1898 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1899 for_each_ring(ring, dev_priv, i) {
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001900 if (ring->default_context != ctx)
1901 i915_dump_lrc_obj(m, ring,
1902 ctx->engine[i].state);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001903 }
1904 }
1905
1906 mutex_unlock(&dev->struct_mutex);
1907
1908 return 0;
1909}
1910
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001911static int i915_execlists(struct seq_file *m, void *data)
1912{
1913 struct drm_info_node *node = (struct drm_info_node *)m->private;
1914 struct drm_device *dev = node->minor->dev;
1915 struct drm_i915_private *dev_priv = dev->dev_private;
1916 struct intel_engine_cs *ring;
1917 u32 status_pointer;
1918 u8 read_pointer;
1919 u8 write_pointer;
1920 u32 status;
1921 u32 ctx_id;
1922 struct list_head *cursor;
1923 int ring_id, i;
1924 int ret;
1925
1926 if (!i915.enable_execlists) {
1927 seq_puts(m, "Logical Ring Contexts are disabled\n");
1928 return 0;
1929 }
1930
1931 ret = mutex_lock_interruptible(&dev->struct_mutex);
1932 if (ret)
1933 return ret;
1934
Michel Thierryfc0412e2014-10-16 16:13:38 +01001935 intel_runtime_pm_get(dev_priv);
1936
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001937 for_each_ring(ring, dev_priv, ring_id) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00001938 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001939 int count = 0;
1940 unsigned long flags;
1941
1942 seq_printf(m, "%s\n", ring->name);
1943
1944 status = I915_READ(RING_EXECLIST_STATUS(ring));
1945 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1946 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1947 status, ctx_id);
1948
1949 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1950 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1951
1952 read_pointer = ring->next_context_status_buffer;
1953 write_pointer = status_pointer & 0x07;
1954 if (read_pointer > write_pointer)
1955 write_pointer += 6;
1956 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1957 read_pointer, write_pointer);
1958
1959 for (i = 0; i < 6; i++) {
1960 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1961 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1962
1963 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1964 i, status, ctx_id);
1965 }
1966
1967 spin_lock_irqsave(&ring->execlist_lock, flags);
1968 list_for_each(cursor, &ring->execlist_queue)
1969 count++;
1970 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00001971 struct drm_i915_gem_request, execlist_link);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001972 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1973
1974 seq_printf(m, "\t%d requests in queue\n", count);
1975 if (head_req) {
1976 struct drm_i915_gem_object *ctx_obj;
1977
Nick Hoath6d3d8272015-01-15 13:10:39 +00001978 ctx_obj = head_req->ctx->engine[ring_id].state;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001979 seq_printf(m, "\tHead request id: %u\n",
1980 intel_execlists_ctx_id(ctx_obj));
1981 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00001982 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001983 }
1984
1985 seq_putc(m, '\n');
1986 }
1987
Michel Thierryfc0412e2014-10-16 16:13:38 +01001988 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001989 mutex_unlock(&dev->struct_mutex);
1990
1991 return 0;
1992}
1993
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001994static const char *swizzle_string(unsigned swizzle)
1995{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001996 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001997 case I915_BIT_6_SWIZZLE_NONE:
1998 return "none";
1999 case I915_BIT_6_SWIZZLE_9:
2000 return "bit9";
2001 case I915_BIT_6_SWIZZLE_9_10:
2002 return "bit9/bit10";
2003 case I915_BIT_6_SWIZZLE_9_11:
2004 return "bit9/bit11";
2005 case I915_BIT_6_SWIZZLE_9_10_11:
2006 return "bit9/bit10/bit11";
2007 case I915_BIT_6_SWIZZLE_9_17:
2008 return "bit9/bit17";
2009 case I915_BIT_6_SWIZZLE_9_10_17:
2010 return "bit9/bit10/bit17";
2011 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002012 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002013 }
2014
2015 return "bug";
2016}
2017
2018static int i915_swizzle_info(struct seq_file *m, void *data)
2019{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002020 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002021 struct drm_device *dev = node->minor->dev;
2022 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002023 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002024
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002025 ret = mutex_lock_interruptible(&dev->struct_mutex);
2026 if (ret)
2027 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002028 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002029
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002030 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2031 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2032 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2033 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2034
2035 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2036 seq_printf(m, "DDC = 0x%08x\n",
2037 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002038 seq_printf(m, "DDC2 = 0x%08x\n",
2039 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002040 seq_printf(m, "C0DRB3 = 0x%04x\n",
2041 I915_READ16(C0DRB3));
2042 seq_printf(m, "C1DRB3 = 0x%04x\n",
2043 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002044 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002045 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2046 I915_READ(MAD_DIMM_C0));
2047 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2048 I915_READ(MAD_DIMM_C1));
2049 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2050 I915_READ(MAD_DIMM_C2));
2051 seq_printf(m, "TILECTL = 0x%08x\n",
2052 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002053 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002054 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2055 I915_READ(GAMTARBMODE));
2056 else
2057 seq_printf(m, "ARB_MODE = 0x%08x\n",
2058 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002059 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2060 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002061 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002062
2063 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2064 seq_puts(m, "L-shaped memory detected\n");
2065
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002066 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002067 mutex_unlock(&dev->struct_mutex);
2068
2069 return 0;
2070}
2071
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002072static int per_file_ctx(int id, void *ptr, void *data)
2073{
Oscar Mateo273497e2014-05-22 14:13:37 +01002074 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002075 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002076 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2077
2078 if (!ppgtt) {
2079 seq_printf(m, " no ppgtt for context %d\n",
2080 ctx->user_handle);
2081 return 0;
2082 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002083
Oscar Mateof83d6512014-05-22 14:13:38 +01002084 if (i915_gem_context_is_default(ctx))
2085 seq_puts(m, " default context:\n");
2086 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002087 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002088 ppgtt->debug_dump(ppgtt, m);
2089
2090 return 0;
2091}
2092
Ben Widawsky77df6772013-11-02 21:07:30 -07002093static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002094{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002095 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002096 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002097 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2098 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002099
Ben Widawsky77df6772013-11-02 21:07:30 -07002100 if (!ppgtt)
2101 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002102
Ben Widawsky77df6772013-11-02 21:07:30 -07002103 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08002104 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07002105 for_each_ring(ring, dev_priv, unused) {
2106 seq_printf(m, "%s\n", ring->name);
2107 for (i = 0; i < 4; i++) {
2108 u32 offset = 0x270 + i * 8;
2109 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2110 pdp <<= 32;
2111 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002112 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002113 }
2114 }
2115}
2116
2117static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2118{
2119 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002120 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002121 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002122 int i;
2123
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002124 if (INTEL_INFO(dev)->gen == 6)
2125 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2126
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002127 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002128 seq_printf(m, "%s\n", ring->name);
2129 if (INTEL_INFO(dev)->gen == 7)
2130 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2131 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2132 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2133 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2134 }
2135 if (dev_priv->mm.aliasing_ppgtt) {
2136 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2137
Damien Lespiau267f0c92013-06-24 22:59:48 +01002138 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002139 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002140
Ben Widawsky87d60b62013-12-06 14:11:29 -08002141 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002142 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002143
2144 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2145 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002146
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002147 seq_printf(m, "proc: %s\n",
2148 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002149 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002150 }
2151 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002152}
2153
2154static int i915_ppgtt_info(struct seq_file *m, void *data)
2155{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002156 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002157 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002158 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002159
2160 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2161 if (ret)
2162 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002163 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002164
2165 if (INTEL_INFO(dev)->gen >= 8)
2166 gen8_ppgtt_info(m, dev);
2167 else if (INTEL_INFO(dev)->gen >= 6)
2168 gen6_ppgtt_info(m, dev);
2169
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002170 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002171 mutex_unlock(&dev->struct_mutex);
2172
2173 return 0;
2174}
2175
Ben Widawsky63573eb2013-07-04 11:02:07 -07002176static int i915_llc(struct seq_file *m, void *data)
2177{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002178 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002179 struct drm_device *dev = node->minor->dev;
2180 struct drm_i915_private *dev_priv = dev->dev_private;
2181
2182 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2183 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2184 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2185
2186 return 0;
2187}
2188
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002189static int i915_edp_psr_status(struct seq_file *m, void *data)
2190{
2191 struct drm_info_node *node = m->private;
2192 struct drm_device *dev = node->minor->dev;
2193 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002194 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002195 u32 stat[3];
2196 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002197 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002198
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002199 intel_runtime_pm_get(dev_priv);
2200
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002201 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002202 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2203 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002204 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002205 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002206 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2207 dev_priv->psr.busy_frontbuffer_bits);
2208 seq_printf(m, "Re-enable work scheduled: %s\n",
2209 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002210
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002211 if (HAS_PSR(dev)) {
2212 if (HAS_DDI(dev))
2213 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2214 else {
2215 for_each_pipe(dev_priv, pipe) {
2216 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2217 VLV_EDP_PSR_CURR_STATE_MASK;
2218 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2219 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2220 enabled = true;
2221 }
2222 }
2223 }
2224 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002225
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002226 if (!HAS_DDI(dev))
2227 for_each_pipe(dev_priv, pipe) {
2228 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2229 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2230 seq_printf(m, " pipe %c", pipe_name(pipe));
2231 }
2232 seq_puts(m, "\n");
2233
Rodrigo Vivifb495812015-01-12 10:14:33 -08002234 seq_printf(m, "Link standby: %s\n",
2235 yesno((bool)dev_priv->psr.link_standby));
2236
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002237 /* CHV PSR has no kind of performance counter */
2238 if (HAS_PSR(dev) && HAS_DDI(dev)) {
Rodrigo Vivia031d702013-10-03 16:15:06 -03002239 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2240 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002241
2242 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2243 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002244 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002245
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002246 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002247 return 0;
2248}
2249
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002250static int i915_sink_crc(struct seq_file *m, void *data)
2251{
2252 struct drm_info_node *node = m->private;
2253 struct drm_device *dev = node->minor->dev;
2254 struct intel_encoder *encoder;
2255 struct intel_connector *connector;
2256 struct intel_dp *intel_dp = NULL;
2257 int ret;
2258 u8 crc[6];
2259
2260 drm_modeset_lock_all(dev);
2261 list_for_each_entry(connector, &dev->mode_config.connector_list,
2262 base.head) {
2263
2264 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2265 continue;
2266
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002267 if (!connector->base.encoder)
2268 continue;
2269
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002270 encoder = to_intel_encoder(connector->base.encoder);
2271 if (encoder->type != INTEL_OUTPUT_EDP)
2272 continue;
2273
2274 intel_dp = enc_to_intel_dp(&encoder->base);
2275
2276 ret = intel_dp_sink_crc(intel_dp, crc);
2277 if (ret)
2278 goto out;
2279
2280 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2281 crc[0], crc[1], crc[2],
2282 crc[3], crc[4], crc[5]);
2283 goto out;
2284 }
2285 ret = -ENODEV;
2286out:
2287 drm_modeset_unlock_all(dev);
2288 return ret;
2289}
2290
Jesse Barnesec013e72013-08-20 10:29:23 +01002291static int i915_energy_uJ(struct seq_file *m, void *data)
2292{
2293 struct drm_info_node *node = m->private;
2294 struct drm_device *dev = node->minor->dev;
2295 struct drm_i915_private *dev_priv = dev->dev_private;
2296 u64 power;
2297 u32 units;
2298
2299 if (INTEL_INFO(dev)->gen < 6)
2300 return -ENODEV;
2301
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002302 intel_runtime_pm_get(dev_priv);
2303
Jesse Barnesec013e72013-08-20 10:29:23 +01002304 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2305 power = (power & 0x1f00) >> 8;
2306 units = 1000000 / (1 << power); /* convert to uJ */
2307 power = I915_READ(MCH_SECP_NRG_STTS);
2308 power *= units;
2309
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002310 intel_runtime_pm_put(dev_priv);
2311
Jesse Barnesec013e72013-08-20 10:29:23 +01002312 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002313
2314 return 0;
2315}
2316
2317static int i915_pc8_status(struct seq_file *m, void *unused)
2318{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002319 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002320 struct drm_device *dev = node->minor->dev;
2321 struct drm_i915_private *dev_priv = dev->dev_private;
2322
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002323 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002324 seq_puts(m, "not supported\n");
2325 return 0;
2326 }
2327
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002328 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002329 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002330 yesno(!intel_irqs_enabled(dev_priv)));
Paulo Zanoni371db662013-08-19 13:18:10 -03002331
Jesse Barnesec013e72013-08-20 10:29:23 +01002332 return 0;
2333}
2334
Imre Deak1da51582013-11-25 17:15:35 +02002335static const char *power_domain_str(enum intel_display_power_domain domain)
2336{
2337 switch (domain) {
2338 case POWER_DOMAIN_PIPE_A:
2339 return "PIPE_A";
2340 case POWER_DOMAIN_PIPE_B:
2341 return "PIPE_B";
2342 case POWER_DOMAIN_PIPE_C:
2343 return "PIPE_C";
2344 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2345 return "PIPE_A_PANEL_FITTER";
2346 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2347 return "PIPE_B_PANEL_FITTER";
2348 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2349 return "PIPE_C_PANEL_FITTER";
2350 case POWER_DOMAIN_TRANSCODER_A:
2351 return "TRANSCODER_A";
2352 case POWER_DOMAIN_TRANSCODER_B:
2353 return "TRANSCODER_B";
2354 case POWER_DOMAIN_TRANSCODER_C:
2355 return "TRANSCODER_C";
2356 case POWER_DOMAIN_TRANSCODER_EDP:
2357 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002358 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2359 return "PORT_DDI_A_2_LANES";
2360 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2361 return "PORT_DDI_A_4_LANES";
2362 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2363 return "PORT_DDI_B_2_LANES";
2364 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2365 return "PORT_DDI_B_4_LANES";
2366 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2367 return "PORT_DDI_C_2_LANES";
2368 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2369 return "PORT_DDI_C_4_LANES";
2370 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2371 return "PORT_DDI_D_2_LANES";
2372 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2373 return "PORT_DDI_D_4_LANES";
2374 case POWER_DOMAIN_PORT_DSI:
2375 return "PORT_DSI";
2376 case POWER_DOMAIN_PORT_CRT:
2377 return "PORT_CRT";
2378 case POWER_DOMAIN_PORT_OTHER:
2379 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002380 case POWER_DOMAIN_VGA:
2381 return "VGA";
2382 case POWER_DOMAIN_AUDIO:
2383 return "AUDIO";
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03002384 case POWER_DOMAIN_PLLS:
2385 return "PLLS";
Satheeshakrishna M14071212015-01-16 15:57:51 +00002386 case POWER_DOMAIN_AUX_A:
2387 return "AUX_A";
2388 case POWER_DOMAIN_AUX_B:
2389 return "AUX_B";
2390 case POWER_DOMAIN_AUX_C:
2391 return "AUX_C";
2392 case POWER_DOMAIN_AUX_D:
2393 return "AUX_D";
Imre Deak1da51582013-11-25 17:15:35 +02002394 case POWER_DOMAIN_INIT:
2395 return "INIT";
2396 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002397 MISSING_CASE(domain);
Imre Deak1da51582013-11-25 17:15:35 +02002398 return "?";
2399 }
2400}
2401
2402static int i915_power_domain_info(struct seq_file *m, void *unused)
2403{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002404 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002405 struct drm_device *dev = node->minor->dev;
2406 struct drm_i915_private *dev_priv = dev->dev_private;
2407 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2408 int i;
2409
2410 mutex_lock(&power_domains->lock);
2411
2412 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2413 for (i = 0; i < power_domains->power_well_count; i++) {
2414 struct i915_power_well *power_well;
2415 enum intel_display_power_domain power_domain;
2416
2417 power_well = &power_domains->power_wells[i];
2418 seq_printf(m, "%-25s %d\n", power_well->name,
2419 power_well->count);
2420
2421 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2422 power_domain++) {
2423 if (!(BIT(power_domain) & power_well->domains))
2424 continue;
2425
2426 seq_printf(m, " %-23s %d\n",
2427 power_domain_str(power_domain),
2428 power_domains->domain_use_count[power_domain]);
2429 }
2430 }
2431
2432 mutex_unlock(&power_domains->lock);
2433
2434 return 0;
2435}
2436
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002437static void intel_seq_print_mode(struct seq_file *m, int tabs,
2438 struct drm_display_mode *mode)
2439{
2440 int i;
2441
2442 for (i = 0; i < tabs; i++)
2443 seq_putc(m, '\t');
2444
2445 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2446 mode->base.id, mode->name,
2447 mode->vrefresh, mode->clock,
2448 mode->hdisplay, mode->hsync_start,
2449 mode->hsync_end, mode->htotal,
2450 mode->vdisplay, mode->vsync_start,
2451 mode->vsync_end, mode->vtotal,
2452 mode->type, mode->flags);
2453}
2454
2455static void intel_encoder_info(struct seq_file *m,
2456 struct intel_crtc *intel_crtc,
2457 struct intel_encoder *intel_encoder)
2458{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002459 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002460 struct drm_device *dev = node->minor->dev;
2461 struct drm_crtc *crtc = &intel_crtc->base;
2462 struct intel_connector *intel_connector;
2463 struct drm_encoder *encoder;
2464
2465 encoder = &intel_encoder->base;
2466 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002467 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002468 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2469 struct drm_connector *connector = &intel_connector->base;
2470 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2471 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002472 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002473 drm_get_connector_status_name(connector->status));
2474 if (connector->status == connector_status_connected) {
2475 struct drm_display_mode *mode = &crtc->mode;
2476 seq_printf(m, ", mode:\n");
2477 intel_seq_print_mode(m, 2, mode);
2478 } else {
2479 seq_putc(m, '\n');
2480 }
2481 }
2482}
2483
2484static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2485{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002486 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002487 struct drm_device *dev = node->minor->dev;
2488 struct drm_crtc *crtc = &intel_crtc->base;
2489 struct intel_encoder *intel_encoder;
2490
Matt Roper5aa8a932014-06-16 10:12:55 -07002491 if (crtc->primary->fb)
2492 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2493 crtc->primary->fb->base.id, crtc->x, crtc->y,
2494 crtc->primary->fb->width, crtc->primary->fb->height);
2495 else
2496 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002497 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2498 intel_encoder_info(m, intel_crtc, intel_encoder);
2499}
2500
2501static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2502{
2503 struct drm_display_mode *mode = panel->fixed_mode;
2504
2505 seq_printf(m, "\tfixed mode:\n");
2506 intel_seq_print_mode(m, 2, mode);
2507}
2508
2509static void intel_dp_info(struct seq_file *m,
2510 struct intel_connector *intel_connector)
2511{
2512 struct intel_encoder *intel_encoder = intel_connector->encoder;
2513 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2514
2515 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2516 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2517 "no");
2518 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2519 intel_panel_info(m, &intel_connector->panel);
2520}
2521
2522static void intel_hdmi_info(struct seq_file *m,
2523 struct intel_connector *intel_connector)
2524{
2525 struct intel_encoder *intel_encoder = intel_connector->encoder;
2526 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2527
2528 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2529 "no");
2530}
2531
2532static void intel_lvds_info(struct seq_file *m,
2533 struct intel_connector *intel_connector)
2534{
2535 intel_panel_info(m, &intel_connector->panel);
2536}
2537
2538static void intel_connector_info(struct seq_file *m,
2539 struct drm_connector *connector)
2540{
2541 struct intel_connector *intel_connector = to_intel_connector(connector);
2542 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002543 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002544
2545 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002546 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002547 drm_get_connector_status_name(connector->status));
2548 if (connector->status == connector_status_connected) {
2549 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2550 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2551 connector->display_info.width_mm,
2552 connector->display_info.height_mm);
2553 seq_printf(m, "\tsubpixel order: %s\n",
2554 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2555 seq_printf(m, "\tCEA rev: %d\n",
2556 connector->display_info.cea_rev);
2557 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002558 if (intel_encoder) {
2559 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2560 intel_encoder->type == INTEL_OUTPUT_EDP)
2561 intel_dp_info(m, intel_connector);
2562 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2563 intel_hdmi_info(m, intel_connector);
2564 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2565 intel_lvds_info(m, intel_connector);
2566 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002567
Jesse Barnesf103fc72014-02-20 12:39:57 -08002568 seq_printf(m, "\tmodes:\n");
2569 list_for_each_entry(mode, &connector->modes, head)
2570 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002571}
2572
Chris Wilson065f2ec2014-03-12 09:13:13 +00002573static bool cursor_active(struct drm_device *dev, int pipe)
2574{
2575 struct drm_i915_private *dev_priv = dev->dev_private;
2576 u32 state;
2577
2578 if (IS_845G(dev) || IS_I865G(dev))
2579 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002580 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002581 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002582
2583 return state;
2584}
2585
2586static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2587{
2588 struct drm_i915_private *dev_priv = dev->dev_private;
2589 u32 pos;
2590
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002591 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002592
2593 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2594 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2595 *x = -*x;
2596
2597 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2598 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2599 *y = -*y;
2600
2601 return cursor_active(dev, pipe);
2602}
2603
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002604static int i915_display_info(struct seq_file *m, void *unused)
2605{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002606 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002607 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002608 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002609 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002610 struct drm_connector *connector;
2611
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002612 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002613 drm_modeset_lock_all(dev);
2614 seq_printf(m, "CRTC info\n");
2615 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002616 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002617 bool active;
2618 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002619
Chris Wilson57127ef2014-07-04 08:20:11 +01002620 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002621 crtc->base.base.id, pipe_name(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002622 yesno(crtc->active), crtc->config->pipe_src_w,
2623 crtc->config->pipe_src_h);
Paulo Zanonia23dc652014-04-01 14:55:11 -03002624 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002625 intel_crtc_info(m, crtc);
2626
Paulo Zanonia23dc652014-04-01 14:55:11 -03002627 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002628 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002629 yesno(crtc->cursor_base),
Chris Wilson57127ef2014-07-04 08:20:11 +01002630 x, y, crtc->cursor_width, crtc->cursor_height,
2631 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002632 }
Daniel Vettercace8412014-05-22 17:56:31 +02002633
2634 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2635 yesno(!crtc->cpu_fifo_underrun_disabled),
2636 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002637 }
2638
2639 seq_printf(m, "\n");
2640 seq_printf(m, "Connector info\n");
2641 seq_printf(m, "--------------\n");
2642 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2643 intel_connector_info(m, connector);
2644 }
2645 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002646 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002647
2648 return 0;
2649}
2650
Ben Widawskye04934c2014-06-30 09:53:42 -07002651static int i915_semaphore_status(struct seq_file *m, void *unused)
2652{
2653 struct drm_info_node *node = (struct drm_info_node *) m->private;
2654 struct drm_device *dev = node->minor->dev;
2655 struct drm_i915_private *dev_priv = dev->dev_private;
2656 struct intel_engine_cs *ring;
2657 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2658 int i, j, ret;
2659
2660 if (!i915_semaphore_is_enabled(dev)) {
2661 seq_puts(m, "Semaphores are disabled\n");
2662 return 0;
2663 }
2664
2665 ret = mutex_lock_interruptible(&dev->struct_mutex);
2666 if (ret)
2667 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03002668 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002669
2670 if (IS_BROADWELL(dev)) {
2671 struct page *page;
2672 uint64_t *seqno;
2673
2674 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2675
2676 seqno = (uint64_t *)kmap_atomic(page);
2677 for_each_ring(ring, dev_priv, i) {
2678 uint64_t offset;
2679
2680 seq_printf(m, "%s\n", ring->name);
2681
2682 seq_puts(m, " Last signal:");
2683 for (j = 0; j < num_rings; j++) {
2684 offset = i * I915_NUM_RINGS + j;
2685 seq_printf(m, "0x%08llx (0x%02llx) ",
2686 seqno[offset], offset * 8);
2687 }
2688 seq_putc(m, '\n');
2689
2690 seq_puts(m, " Last wait: ");
2691 for (j = 0; j < num_rings; j++) {
2692 offset = i + (j * I915_NUM_RINGS);
2693 seq_printf(m, "0x%08llx (0x%02llx) ",
2694 seqno[offset], offset * 8);
2695 }
2696 seq_putc(m, '\n');
2697
2698 }
2699 kunmap_atomic(seqno);
2700 } else {
2701 seq_puts(m, " Last signal:");
2702 for_each_ring(ring, dev_priv, i)
2703 for (j = 0; j < num_rings; j++)
2704 seq_printf(m, "0x%08x\n",
2705 I915_READ(ring->semaphore.mbox.signal[j]));
2706 seq_putc(m, '\n');
2707 }
2708
2709 seq_puts(m, "\nSync seqno:\n");
2710 for_each_ring(ring, dev_priv, i) {
2711 for (j = 0; j < num_rings; j++) {
2712 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2713 }
2714 seq_putc(m, '\n');
2715 }
2716 seq_putc(m, '\n');
2717
Paulo Zanoni03872062014-07-09 14:31:57 -03002718 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002719 mutex_unlock(&dev->struct_mutex);
2720 return 0;
2721}
2722
Daniel Vetter728e29d2014-06-25 22:01:53 +03002723static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2724{
2725 struct drm_info_node *node = (struct drm_info_node *) m->private;
2726 struct drm_device *dev = node->minor->dev;
2727 struct drm_i915_private *dev_priv = dev->dev_private;
2728 int i;
2729
2730 drm_modeset_lock_all(dev);
2731 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2732 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2733
2734 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02002735 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002736 pll->config.crtc_mask, pll->active, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03002737 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002738 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2739 seq_printf(m, " dpll_md: 0x%08x\n",
2740 pll->config.hw_state.dpll_md);
2741 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2742 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2743 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03002744 }
2745 drm_modeset_unlock_all(dev);
2746
2747 return 0;
2748}
2749
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01002750static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01002751{
2752 int i;
2753 int ret;
2754 struct drm_info_node *node = (struct drm_info_node *) m->private;
2755 struct drm_device *dev = node->minor->dev;
2756 struct drm_i915_private *dev_priv = dev->dev_private;
2757
Arun Siluvery888b5992014-08-26 14:44:51 +01002758 ret = mutex_lock_interruptible(&dev->struct_mutex);
2759 if (ret)
2760 return ret;
2761
2762 intel_runtime_pm_get(dev_priv);
2763
Mika Kuoppala72253422014-10-07 17:21:26 +03002764 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2765 for (i = 0; i < dev_priv->workarounds.count; ++i) {
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002766 u32 addr, mask, value, read;
2767 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01002768
Mika Kuoppala72253422014-10-07 17:21:26 +03002769 addr = dev_priv->workarounds.reg[i].addr;
2770 mask = dev_priv->workarounds.reg[i].mask;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002771 value = dev_priv->workarounds.reg[i].value;
2772 read = I915_READ(addr);
2773 ok = (value & mask) == (read & mask);
2774 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2775 addr, value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01002776 }
2777
2778 intel_runtime_pm_put(dev_priv);
2779 mutex_unlock(&dev->struct_mutex);
2780
2781 return 0;
2782}
2783
Damien Lespiauc5511e42014-11-04 17:06:51 +00002784static int i915_ddb_info(struct seq_file *m, void *unused)
2785{
2786 struct drm_info_node *node = m->private;
2787 struct drm_device *dev = node->minor->dev;
2788 struct drm_i915_private *dev_priv = dev->dev_private;
2789 struct skl_ddb_allocation *ddb;
2790 struct skl_ddb_entry *entry;
2791 enum pipe pipe;
2792 int plane;
2793
Damien Lespiau2fcffe12014-12-03 17:33:24 +00002794 if (INTEL_INFO(dev)->gen < 9)
2795 return 0;
2796
Damien Lespiauc5511e42014-11-04 17:06:51 +00002797 drm_modeset_lock_all(dev);
2798
2799 ddb = &dev_priv->wm.skl_hw.ddb;
2800
2801 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2802
2803 for_each_pipe(dev_priv, pipe) {
2804 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2805
2806 for_each_plane(pipe, plane) {
2807 entry = &ddb->plane[pipe][plane];
2808 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2809 entry->start, entry->end,
2810 skl_ddb_entry_size(entry));
2811 }
2812
2813 entry = &ddb->cursor[pipe];
2814 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2815 entry->end, skl_ddb_entry_size(entry));
2816 }
2817
2818 drm_modeset_unlock_all(dev);
2819
2820 return 0;
2821}
2822
Damien Lespiau07144422013-10-15 18:55:40 +01002823struct pipe_crc_info {
2824 const char *name;
2825 struct drm_device *dev;
2826 enum pipe pipe;
2827};
2828
Dave Airlie11bed952014-05-12 15:22:27 +10002829static int i915_dp_mst_info(struct seq_file *m, void *unused)
2830{
2831 struct drm_info_node *node = (struct drm_info_node *) m->private;
2832 struct drm_device *dev = node->minor->dev;
2833 struct drm_encoder *encoder;
2834 struct intel_encoder *intel_encoder;
2835 struct intel_digital_port *intel_dig_port;
2836 drm_modeset_lock_all(dev);
2837 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2838 intel_encoder = to_intel_encoder(encoder);
2839 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2840 continue;
2841 intel_dig_port = enc_to_dig_port(encoder);
2842 if (!intel_dig_port->dp.can_mst)
2843 continue;
2844
2845 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2846 }
2847 drm_modeset_unlock_all(dev);
2848 return 0;
2849}
2850
Damien Lespiau07144422013-10-15 18:55:40 +01002851static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002852{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002853 struct pipe_crc_info *info = inode->i_private;
2854 struct drm_i915_private *dev_priv = info->dev->dev_private;
2855 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2856
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002857 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2858 return -ENODEV;
2859
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002860 spin_lock_irq(&pipe_crc->lock);
2861
2862 if (pipe_crc->opened) {
2863 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002864 return -EBUSY; /* already open */
2865 }
2866
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002867 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002868 filep->private_data = inode->i_private;
2869
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002870 spin_unlock_irq(&pipe_crc->lock);
2871
Damien Lespiau07144422013-10-15 18:55:40 +01002872 return 0;
2873}
2874
2875static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2876{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002877 struct pipe_crc_info *info = inode->i_private;
2878 struct drm_i915_private *dev_priv = info->dev->dev_private;
2879 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2880
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002881 spin_lock_irq(&pipe_crc->lock);
2882 pipe_crc->opened = false;
2883 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002884
Damien Lespiau07144422013-10-15 18:55:40 +01002885 return 0;
2886}
2887
2888/* (6 fields, 8 chars each, space separated (5) + '\n') */
2889#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2890/* account for \'0' */
2891#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2892
2893static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2894{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002895 assert_spin_locked(&pipe_crc->lock);
2896 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2897 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002898}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002899
Damien Lespiau07144422013-10-15 18:55:40 +01002900static ssize_t
2901i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2902 loff_t *pos)
2903{
2904 struct pipe_crc_info *info = filep->private_data;
2905 struct drm_device *dev = info->dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
2907 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2908 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002909 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01002910 ssize_t bytes_read;
2911
2912 /*
2913 * Don't allow user space to provide buffers not big enough to hold
2914 * a line of data.
2915 */
2916 if (count < PIPE_CRC_LINE_LEN)
2917 return -EINVAL;
2918
2919 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2920 return 0;
2921
2922 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002923 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002924 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002925 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002926
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002927 if (filep->f_flags & O_NONBLOCK) {
2928 spin_unlock_irq(&pipe_crc->lock);
2929 return -EAGAIN;
2930 }
2931
2932 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2933 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2934 if (ret) {
2935 spin_unlock_irq(&pipe_crc->lock);
2936 return ret;
2937 }
Damien Lespiau07144422013-10-15 18:55:40 +01002938 }
2939
2940 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002941 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002942
Damien Lespiau07144422013-10-15 18:55:40 +01002943 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002944 while (n_entries > 0) {
2945 struct intel_pipe_crc_entry *entry =
2946 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01002947 int ret;
2948
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002949 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2950 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
2951 break;
2952
2953 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2954 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
2955
Damien Lespiau07144422013-10-15 18:55:40 +01002956 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2957 "%8u %8x %8x %8x %8x %8x\n",
2958 entry->frame, entry->crc[0],
2959 entry->crc[1], entry->crc[2],
2960 entry->crc[3], entry->crc[4]);
2961
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002962 spin_unlock_irq(&pipe_crc->lock);
2963
2964 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01002965 if (ret == PIPE_CRC_LINE_LEN)
2966 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002967
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002968 user_buf += PIPE_CRC_LINE_LEN;
2969 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01002970
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002971 spin_lock_irq(&pipe_crc->lock);
2972 }
2973
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002974 spin_unlock_irq(&pipe_crc->lock);
2975
Damien Lespiau07144422013-10-15 18:55:40 +01002976 return bytes_read;
2977}
2978
2979static const struct file_operations i915_pipe_crc_fops = {
2980 .owner = THIS_MODULE,
2981 .open = i915_pipe_crc_open,
2982 .read = i915_pipe_crc_read,
2983 .release = i915_pipe_crc_release,
2984};
2985
2986static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2987 {
2988 .name = "i915_pipe_A_crc",
2989 .pipe = PIPE_A,
2990 },
2991 {
2992 .name = "i915_pipe_B_crc",
2993 .pipe = PIPE_B,
2994 },
2995 {
2996 .name = "i915_pipe_C_crc",
2997 .pipe = PIPE_C,
2998 },
2999};
3000
3001static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3002 enum pipe pipe)
3003{
3004 struct drm_device *dev = minor->dev;
3005 struct dentry *ent;
3006 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3007
3008 info->dev = dev;
3009 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3010 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003011 if (!ent)
3012 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003013
3014 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003015}
3016
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003017static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003018 "none",
3019 "plane1",
3020 "plane2",
3021 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003022 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003023 "TV",
3024 "DP-B",
3025 "DP-C",
3026 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003027 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003028};
3029
3030static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3031{
3032 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3033 return pipe_crc_sources[source];
3034}
3035
Damien Lespiaubd9db022013-10-15 18:55:36 +01003036static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003037{
3038 struct drm_device *dev = m->private;
3039 struct drm_i915_private *dev_priv = dev->dev_private;
3040 int i;
3041
3042 for (i = 0; i < I915_MAX_PIPES; i++)
3043 seq_printf(m, "%c %s\n", pipe_name(i),
3044 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3045
3046 return 0;
3047}
3048
Damien Lespiaubd9db022013-10-15 18:55:36 +01003049static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003050{
3051 struct drm_device *dev = inode->i_private;
3052
Damien Lespiaubd9db022013-10-15 18:55:36 +01003053 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003054}
3055
Daniel Vetter46a19182013-11-01 10:50:20 +01003056static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003057 uint32_t *val)
3058{
Daniel Vetter46a19182013-11-01 10:50:20 +01003059 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3060 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3061
3062 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003063 case INTEL_PIPE_CRC_SOURCE_PIPE:
3064 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3065 break;
3066 case INTEL_PIPE_CRC_SOURCE_NONE:
3067 *val = 0;
3068 break;
3069 default:
3070 return -EINVAL;
3071 }
3072
3073 return 0;
3074}
3075
Daniel Vetter46a19182013-11-01 10:50:20 +01003076static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3077 enum intel_pipe_crc_source *source)
3078{
3079 struct intel_encoder *encoder;
3080 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003081 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003082 int ret = 0;
3083
3084 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3085
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003086 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003087 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003088 if (!encoder->base.crtc)
3089 continue;
3090
3091 crtc = to_intel_crtc(encoder->base.crtc);
3092
3093 if (crtc->pipe != pipe)
3094 continue;
3095
3096 switch (encoder->type) {
3097 case INTEL_OUTPUT_TVOUT:
3098 *source = INTEL_PIPE_CRC_SOURCE_TV;
3099 break;
3100 case INTEL_OUTPUT_DISPLAYPORT:
3101 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003102 dig_port = enc_to_dig_port(&encoder->base);
3103 switch (dig_port->port) {
3104 case PORT_B:
3105 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3106 break;
3107 case PORT_C:
3108 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3109 break;
3110 case PORT_D:
3111 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3112 break;
3113 default:
3114 WARN(1, "nonexisting DP port %c\n",
3115 port_name(dig_port->port));
3116 break;
3117 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003118 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003119 default:
3120 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003121 }
3122 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003123 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003124
3125 return ret;
3126}
3127
3128static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3129 enum pipe pipe,
3130 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003131 uint32_t *val)
3132{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003133 struct drm_i915_private *dev_priv = dev->dev_private;
3134 bool need_stable_symbols = false;
3135
Daniel Vetter46a19182013-11-01 10:50:20 +01003136 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3137 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3138 if (ret)
3139 return ret;
3140 }
3141
3142 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003143 case INTEL_PIPE_CRC_SOURCE_PIPE:
3144 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3145 break;
3146 case INTEL_PIPE_CRC_SOURCE_DP_B:
3147 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003148 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003149 break;
3150 case INTEL_PIPE_CRC_SOURCE_DP_C:
3151 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003152 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003153 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003154 case INTEL_PIPE_CRC_SOURCE_DP_D:
3155 if (!IS_CHERRYVIEW(dev))
3156 return -EINVAL;
3157 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3158 need_stable_symbols = true;
3159 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003160 case INTEL_PIPE_CRC_SOURCE_NONE:
3161 *val = 0;
3162 break;
3163 default:
3164 return -EINVAL;
3165 }
3166
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003167 /*
3168 * When the pipe CRC tap point is after the transcoders we need
3169 * to tweak symbol-level features to produce a deterministic series of
3170 * symbols for a given frame. We need to reset those features only once
3171 * a frame (instead of every nth symbol):
3172 * - DC-balance: used to ensure a better clock recovery from the data
3173 * link (SDVO)
3174 * - DisplayPort scrambling: used for EMI reduction
3175 */
3176 if (need_stable_symbols) {
3177 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3178
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003179 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003180 switch (pipe) {
3181 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003182 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003183 break;
3184 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003185 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003186 break;
3187 case PIPE_C:
3188 tmp |= PIPE_C_SCRAMBLE_RESET;
3189 break;
3190 default:
3191 return -EINVAL;
3192 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003193 I915_WRITE(PORT_DFT2_G4X, tmp);
3194 }
3195
Daniel Vetter7ac01292013-10-18 16:37:06 +02003196 return 0;
3197}
3198
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003199static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003200 enum pipe pipe,
3201 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003202 uint32_t *val)
3203{
Daniel Vetter84093602013-11-01 10:50:21 +01003204 struct drm_i915_private *dev_priv = dev->dev_private;
3205 bool need_stable_symbols = false;
3206
Daniel Vetter46a19182013-11-01 10:50:20 +01003207 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3208 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3209 if (ret)
3210 return ret;
3211 }
3212
3213 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003214 case INTEL_PIPE_CRC_SOURCE_PIPE:
3215 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3216 break;
3217 case INTEL_PIPE_CRC_SOURCE_TV:
3218 if (!SUPPORTS_TV(dev))
3219 return -EINVAL;
3220 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3221 break;
3222 case INTEL_PIPE_CRC_SOURCE_DP_B:
3223 if (!IS_G4X(dev))
3224 return -EINVAL;
3225 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003226 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003227 break;
3228 case INTEL_PIPE_CRC_SOURCE_DP_C:
3229 if (!IS_G4X(dev))
3230 return -EINVAL;
3231 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003232 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003233 break;
3234 case INTEL_PIPE_CRC_SOURCE_DP_D:
3235 if (!IS_G4X(dev))
3236 return -EINVAL;
3237 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003238 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003239 break;
3240 case INTEL_PIPE_CRC_SOURCE_NONE:
3241 *val = 0;
3242 break;
3243 default:
3244 return -EINVAL;
3245 }
3246
Daniel Vetter84093602013-11-01 10:50:21 +01003247 /*
3248 * When the pipe CRC tap point is after the transcoders we need
3249 * to tweak symbol-level features to produce a deterministic series of
3250 * symbols for a given frame. We need to reset those features only once
3251 * a frame (instead of every nth symbol):
3252 * - DC-balance: used to ensure a better clock recovery from the data
3253 * link (SDVO)
3254 * - DisplayPort scrambling: used for EMI reduction
3255 */
3256 if (need_stable_symbols) {
3257 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3258
3259 WARN_ON(!IS_G4X(dev));
3260
3261 I915_WRITE(PORT_DFT_I9XX,
3262 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3263
3264 if (pipe == PIPE_A)
3265 tmp |= PIPE_A_SCRAMBLE_RESET;
3266 else
3267 tmp |= PIPE_B_SCRAMBLE_RESET;
3268
3269 I915_WRITE(PORT_DFT2_G4X, tmp);
3270 }
3271
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003272 return 0;
3273}
3274
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003275static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3276 enum pipe pipe)
3277{
3278 struct drm_i915_private *dev_priv = dev->dev_private;
3279 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3280
Ville Syrjäläeb736672014-12-09 21:28:28 +02003281 switch (pipe) {
3282 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003283 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003284 break;
3285 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003286 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003287 break;
3288 case PIPE_C:
3289 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3290 break;
3291 default:
3292 return;
3293 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003294 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3295 tmp &= ~DC_BALANCE_RESET_VLV;
3296 I915_WRITE(PORT_DFT2_G4X, tmp);
3297
3298}
3299
Daniel Vetter84093602013-11-01 10:50:21 +01003300static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3301 enum pipe pipe)
3302{
3303 struct drm_i915_private *dev_priv = dev->dev_private;
3304 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3305
3306 if (pipe == PIPE_A)
3307 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3308 else
3309 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3310 I915_WRITE(PORT_DFT2_G4X, tmp);
3311
3312 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3313 I915_WRITE(PORT_DFT_I9XX,
3314 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3315 }
3316}
3317
Daniel Vetter46a19182013-11-01 10:50:20 +01003318static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003319 uint32_t *val)
3320{
Daniel Vetter46a19182013-11-01 10:50:20 +01003321 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3322 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3323
3324 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003325 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3326 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3327 break;
3328 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3329 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3330 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003331 case INTEL_PIPE_CRC_SOURCE_PIPE:
3332 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3333 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003334 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003335 *val = 0;
3336 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003337 default:
3338 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003339 }
3340
3341 return 0;
3342}
3343
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003344static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3345{
3346 struct drm_i915_private *dev_priv = dev->dev_private;
3347 struct intel_crtc *crtc =
3348 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3349
3350 drm_modeset_lock_all(dev);
3351 /*
3352 * If we use the eDP transcoder we need to make sure that we don't
3353 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3354 * relevant on hsw with pipe A when using the always-on power well
3355 * routing.
3356 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003357 if (crtc->config->cpu_transcoder == TRANSCODER_EDP &&
3358 !crtc->config->pch_pfit.enabled) {
3359 crtc->config->pch_pfit.force_thru = true;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003360
3361 intel_display_power_get(dev_priv,
3362 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3363
3364 dev_priv->display.crtc_disable(&crtc->base);
3365 dev_priv->display.crtc_enable(&crtc->base);
3366 }
3367 drm_modeset_unlock_all(dev);
3368}
3369
3370static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3371{
3372 struct drm_i915_private *dev_priv = dev->dev_private;
3373 struct intel_crtc *crtc =
3374 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3375
3376 drm_modeset_lock_all(dev);
3377 /*
3378 * If we use the eDP transcoder we need to make sure that we don't
3379 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3380 * relevant on hsw with pipe A when using the always-on power well
3381 * routing.
3382 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003383 if (crtc->config->pch_pfit.force_thru) {
3384 crtc->config->pch_pfit.force_thru = false;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003385
3386 dev_priv->display.crtc_disable(&crtc->base);
3387 dev_priv->display.crtc_enable(&crtc->base);
3388
3389 intel_display_power_put(dev_priv,
3390 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3391 }
3392 drm_modeset_unlock_all(dev);
3393}
3394
3395static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3396 enum pipe pipe,
3397 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003398 uint32_t *val)
3399{
Daniel Vetter46a19182013-11-01 10:50:20 +01003400 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3401 *source = INTEL_PIPE_CRC_SOURCE_PF;
3402
3403 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003404 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3405 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3406 break;
3407 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3408 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3409 break;
3410 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003411 if (IS_HASWELL(dev) && pipe == PIPE_A)
3412 hsw_trans_edp_pipe_A_crc_wa(dev);
3413
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003414 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3415 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003416 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003417 *val = 0;
3418 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003419 default:
3420 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003421 }
3422
3423 return 0;
3424}
3425
Daniel Vetter926321d2013-10-16 13:30:34 +02003426static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3427 enum intel_pipe_crc_source source)
3428{
3429 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003430 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003431 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3432 pipe));
Borislav Petkov432f3342013-11-21 16:49:46 +01003433 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003434 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003435
Damien Lespiaucc3da172013-10-15 18:55:31 +01003436 if (pipe_crc->source == source)
3437 return 0;
3438
Damien Lespiauae676fc2013-10-15 18:55:32 +01003439 /* forbid changing the source without going back to 'none' */
3440 if (pipe_crc->source && source)
3441 return -EINVAL;
3442
Daniel Vetter9d8b0582014-11-25 14:00:40 +01003443 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3444 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3445 return -EIO;
3446 }
3447
Daniel Vetter52f843f2013-10-21 17:26:38 +02003448 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003449 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02003450 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01003451 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02003452 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003453 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003454 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003455 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003456 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003457 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003458
3459 if (ret != 0)
3460 return ret;
3461
Damien Lespiau4b584362013-10-15 18:55:33 +01003462 /* none -> real source transition */
3463 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003464 struct intel_pipe_crc_entry *entries;
3465
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003466 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3467 pipe_name(pipe), pipe_crc_source_name(source));
3468
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02003469 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3470 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003471 GFP_KERNEL);
3472 if (!entries)
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003473 return -ENOMEM;
3474
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003475 /*
3476 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3477 * enabled and disabled dynamically based on package C states,
3478 * user space can't make reliable use of the CRCs, so let's just
3479 * completely disable it.
3480 */
3481 hsw_disable_ips(crtc);
3482
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003483 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01003484 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003485 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003486 pipe_crc->head = 0;
3487 pipe_crc->tail = 0;
3488 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003489 }
3490
Damien Lespiaucc3da172013-10-15 18:55:31 +01003491 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003492
Daniel Vetter926321d2013-10-16 13:30:34 +02003493 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3494 POSTING_READ(PIPE_CRC_CTL(pipe));
3495
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003496 /* real source -> none transition */
3497 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003498 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003499 struct intel_crtc *crtc =
3500 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003501
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003502 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3503 pipe_name(pipe));
3504
Daniel Vettera33d7102014-06-06 08:22:08 +02003505 drm_modeset_lock(&crtc->base.mutex, NULL);
3506 if (crtc->active)
3507 intel_wait_for_vblank(dev, pipe);
3508 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003509
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003510 spin_lock_irq(&pipe_crc->lock);
3511 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003512 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003513 pipe_crc->head = 0;
3514 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003515 spin_unlock_irq(&pipe_crc->lock);
3516
3517 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003518
3519 if (IS_G4X(dev))
3520 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003521 else if (IS_VALLEYVIEW(dev))
3522 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003523 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3524 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003525
3526 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003527 }
3528
Daniel Vetter926321d2013-10-16 13:30:34 +02003529 return 0;
3530}
3531
3532/*
3533 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003534 * command: wsp* object wsp+ name wsp+ source wsp*
3535 * object: 'pipe'
3536 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003537 * source: (none | plane1 | plane2 | pf)
3538 * wsp: (#0x20 | #0x9 | #0xA)+
3539 *
3540 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003541 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3542 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003543 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003544static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003545{
3546 int n_words = 0;
3547
3548 while (*buf) {
3549 char *end;
3550
3551 /* skip leading white space */
3552 buf = skip_spaces(buf);
3553 if (!*buf)
3554 break; /* end of buffer */
3555
3556 /* find end of word */
3557 for (end = buf; *end && !isspace(*end); end++)
3558 ;
3559
3560 if (n_words == max_words) {
3561 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3562 max_words);
3563 return -EINVAL; /* ran out of words[] before bytes */
3564 }
3565
3566 if (*end)
3567 *end++ = '\0';
3568 words[n_words++] = buf;
3569 buf = end;
3570 }
3571
3572 return n_words;
3573}
3574
Damien Lespiaub94dec82013-10-15 18:55:35 +01003575enum intel_pipe_crc_object {
3576 PIPE_CRC_OBJECT_PIPE,
3577};
3578
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003579static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003580 "pipe",
3581};
3582
3583static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003584display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003585{
3586 int i;
3587
3588 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3589 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003590 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003591 return 0;
3592 }
3593
3594 return -EINVAL;
3595}
3596
Damien Lespiaubd9db022013-10-15 18:55:36 +01003597static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003598{
3599 const char name = buf[0];
3600
3601 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3602 return -EINVAL;
3603
3604 *pipe = name - 'A';
3605
3606 return 0;
3607}
3608
3609static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003610display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003611{
3612 int i;
3613
3614 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3615 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003616 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003617 return 0;
3618 }
3619
3620 return -EINVAL;
3621}
3622
Damien Lespiaubd9db022013-10-15 18:55:36 +01003623static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003624{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003625#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003626 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003627 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003628 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003629 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003630 enum intel_pipe_crc_source source;
3631
Damien Lespiaubd9db022013-10-15 18:55:36 +01003632 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003633 if (n_words != N_WORDS) {
3634 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3635 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003636 return -EINVAL;
3637 }
3638
Damien Lespiaubd9db022013-10-15 18:55:36 +01003639 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003640 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003641 return -EINVAL;
3642 }
3643
Damien Lespiaubd9db022013-10-15 18:55:36 +01003644 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003645 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3646 return -EINVAL;
3647 }
3648
Damien Lespiaubd9db022013-10-15 18:55:36 +01003649 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003650 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003651 return -EINVAL;
3652 }
3653
3654 return pipe_crc_set_source(dev, pipe, source);
3655}
3656
Damien Lespiaubd9db022013-10-15 18:55:36 +01003657static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3658 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003659{
3660 struct seq_file *m = file->private_data;
3661 struct drm_device *dev = m->private;
3662 char *tmpbuf;
3663 int ret;
3664
3665 if (len == 0)
3666 return 0;
3667
3668 if (len > PAGE_SIZE - 1) {
3669 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3670 PAGE_SIZE);
3671 return -E2BIG;
3672 }
3673
3674 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3675 if (!tmpbuf)
3676 return -ENOMEM;
3677
3678 if (copy_from_user(tmpbuf, ubuf, len)) {
3679 ret = -EFAULT;
3680 goto out;
3681 }
3682 tmpbuf[len] = '\0';
3683
Damien Lespiaubd9db022013-10-15 18:55:36 +01003684 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003685
3686out:
3687 kfree(tmpbuf);
3688 if (ret < 0)
3689 return ret;
3690
3691 *offp += len;
3692 return len;
3693}
3694
Damien Lespiaubd9db022013-10-15 18:55:36 +01003695static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003696 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003697 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003698 .read = seq_read,
3699 .llseek = seq_lseek,
3700 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003701 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003702};
3703
Damien Lespiau97e94b22014-11-04 17:06:50 +00003704static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003705{
3706 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01003707 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003708 int level;
3709
3710 drm_modeset_lock_all(dev);
3711
3712 for (level = 0; level < num_levels; level++) {
3713 unsigned int latency = wm[level];
3714
Damien Lespiau97e94b22014-11-04 17:06:50 +00003715 /*
3716 * - WM1+ latency values in 0.5us units
3717 * - latencies are in us on gen9
3718 */
3719 if (INTEL_INFO(dev)->gen >= 9)
3720 latency *= 10;
3721 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003722 latency *= 5;
3723
3724 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003725 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003726 }
3727
3728 drm_modeset_unlock_all(dev);
3729}
3730
3731static int pri_wm_latency_show(struct seq_file *m, void *data)
3732{
3733 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003734 struct drm_i915_private *dev_priv = dev->dev_private;
3735 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003736
Damien Lespiau97e94b22014-11-04 17:06:50 +00003737 if (INTEL_INFO(dev)->gen >= 9)
3738 latencies = dev_priv->wm.skl_latency;
3739 else
3740 latencies = to_i915(dev)->wm.pri_latency;
3741
3742 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003743
3744 return 0;
3745}
3746
3747static int spr_wm_latency_show(struct seq_file *m, void *data)
3748{
3749 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003750 struct drm_i915_private *dev_priv = dev->dev_private;
3751 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003752
Damien Lespiau97e94b22014-11-04 17:06:50 +00003753 if (INTEL_INFO(dev)->gen >= 9)
3754 latencies = dev_priv->wm.skl_latency;
3755 else
3756 latencies = to_i915(dev)->wm.spr_latency;
3757
3758 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003759
3760 return 0;
3761}
3762
3763static int cur_wm_latency_show(struct seq_file *m, void *data)
3764{
3765 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003766 struct drm_i915_private *dev_priv = dev->dev_private;
3767 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003768
Damien Lespiau97e94b22014-11-04 17:06:50 +00003769 if (INTEL_INFO(dev)->gen >= 9)
3770 latencies = dev_priv->wm.skl_latency;
3771 else
3772 latencies = to_i915(dev)->wm.cur_latency;
3773
3774 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003775
3776 return 0;
3777}
3778
3779static int pri_wm_latency_open(struct inode *inode, struct file *file)
3780{
3781 struct drm_device *dev = inode->i_private;
3782
Sonika Jindal9ad02572014-07-21 15:23:39 +05303783 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003784 return -ENODEV;
3785
3786 return single_open(file, pri_wm_latency_show, dev);
3787}
3788
3789static int spr_wm_latency_open(struct inode *inode, struct file *file)
3790{
3791 struct drm_device *dev = inode->i_private;
3792
Sonika Jindal9ad02572014-07-21 15:23:39 +05303793 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003794 return -ENODEV;
3795
3796 return single_open(file, spr_wm_latency_show, dev);
3797}
3798
3799static int cur_wm_latency_open(struct inode *inode, struct file *file)
3800{
3801 struct drm_device *dev = inode->i_private;
3802
Sonika Jindal9ad02572014-07-21 15:23:39 +05303803 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003804 return -ENODEV;
3805
3806 return single_open(file, cur_wm_latency_show, dev);
3807}
3808
3809static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003810 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003811{
3812 struct seq_file *m = file->private_data;
3813 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003814 uint16_t new[8] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01003815 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003816 int level;
3817 int ret;
3818 char tmp[32];
3819
3820 if (len >= sizeof(tmp))
3821 return -EINVAL;
3822
3823 if (copy_from_user(tmp, ubuf, len))
3824 return -EFAULT;
3825
3826 tmp[len] = '\0';
3827
Damien Lespiau97e94b22014-11-04 17:06:50 +00003828 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3829 &new[0], &new[1], &new[2], &new[3],
3830 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003831 if (ret != num_levels)
3832 return -EINVAL;
3833
3834 drm_modeset_lock_all(dev);
3835
3836 for (level = 0; level < num_levels; level++)
3837 wm[level] = new[level];
3838
3839 drm_modeset_unlock_all(dev);
3840
3841 return len;
3842}
3843
3844
3845static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3846 size_t len, loff_t *offp)
3847{
3848 struct seq_file *m = file->private_data;
3849 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003850 struct drm_i915_private *dev_priv = dev->dev_private;
3851 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003852
Damien Lespiau97e94b22014-11-04 17:06:50 +00003853 if (INTEL_INFO(dev)->gen >= 9)
3854 latencies = dev_priv->wm.skl_latency;
3855 else
3856 latencies = to_i915(dev)->wm.pri_latency;
3857
3858 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003859}
3860
3861static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3862 size_t len, loff_t *offp)
3863{
3864 struct seq_file *m = file->private_data;
3865 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003866 struct drm_i915_private *dev_priv = dev->dev_private;
3867 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003868
Damien Lespiau97e94b22014-11-04 17:06:50 +00003869 if (INTEL_INFO(dev)->gen >= 9)
3870 latencies = dev_priv->wm.skl_latency;
3871 else
3872 latencies = to_i915(dev)->wm.spr_latency;
3873
3874 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003875}
3876
3877static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3878 size_t len, loff_t *offp)
3879{
3880 struct seq_file *m = file->private_data;
3881 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003882 struct drm_i915_private *dev_priv = dev->dev_private;
3883 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003884
Damien Lespiau97e94b22014-11-04 17:06:50 +00003885 if (INTEL_INFO(dev)->gen >= 9)
3886 latencies = dev_priv->wm.skl_latency;
3887 else
3888 latencies = to_i915(dev)->wm.cur_latency;
3889
3890 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003891}
3892
3893static const struct file_operations i915_pri_wm_latency_fops = {
3894 .owner = THIS_MODULE,
3895 .open = pri_wm_latency_open,
3896 .read = seq_read,
3897 .llseek = seq_lseek,
3898 .release = single_release,
3899 .write = pri_wm_latency_write
3900};
3901
3902static const struct file_operations i915_spr_wm_latency_fops = {
3903 .owner = THIS_MODULE,
3904 .open = spr_wm_latency_open,
3905 .read = seq_read,
3906 .llseek = seq_lseek,
3907 .release = single_release,
3908 .write = spr_wm_latency_write
3909};
3910
3911static const struct file_operations i915_cur_wm_latency_fops = {
3912 .owner = THIS_MODULE,
3913 .open = cur_wm_latency_open,
3914 .read = seq_read,
3915 .llseek = seq_lseek,
3916 .release = single_release,
3917 .write = cur_wm_latency_write
3918};
3919
Kees Cook647416f2013-03-10 14:10:06 -07003920static int
3921i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003922{
Kees Cook647416f2013-03-10 14:10:06 -07003923 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003925
Kees Cook647416f2013-03-10 14:10:06 -07003926 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003927
Kees Cook647416f2013-03-10 14:10:06 -07003928 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003929}
3930
Kees Cook647416f2013-03-10 14:10:06 -07003931static int
3932i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003933{
Kees Cook647416f2013-03-10 14:10:06 -07003934 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03003935 struct drm_i915_private *dev_priv = dev->dev_private;
3936
3937 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003938
Mika Kuoppala58174462014-02-25 17:11:26 +02003939 i915_handle_error(dev, val,
3940 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03003941
3942 intel_runtime_pm_put(dev_priv);
3943
Kees Cook647416f2013-03-10 14:10:06 -07003944 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003945}
3946
Kees Cook647416f2013-03-10 14:10:06 -07003947DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3948 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003949 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003950
Kees Cook647416f2013-03-10 14:10:06 -07003951static int
3952i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003953{
Kees Cook647416f2013-03-10 14:10:06 -07003954 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003955 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003956
Kees Cook647416f2013-03-10 14:10:06 -07003957 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003958
Kees Cook647416f2013-03-10 14:10:06 -07003959 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003960}
3961
Kees Cook647416f2013-03-10 14:10:06 -07003962static int
3963i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003964{
Kees Cook647416f2013-03-10 14:10:06 -07003965 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003966 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003967 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003968
Kees Cook647416f2013-03-10 14:10:06 -07003969 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003970
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003971 ret = mutex_lock_interruptible(&dev->struct_mutex);
3972 if (ret)
3973 return ret;
3974
Daniel Vetter99584db2012-11-14 17:14:04 +01003975 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003976 mutex_unlock(&dev->struct_mutex);
3977
Kees Cook647416f2013-03-10 14:10:06 -07003978 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003979}
3980
Kees Cook647416f2013-03-10 14:10:06 -07003981DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3982 i915_ring_stop_get, i915_ring_stop_set,
3983 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02003984
Chris Wilson094f9a52013-09-25 17:34:55 +01003985static int
3986i915_ring_missed_irq_get(void *data, u64 *val)
3987{
3988 struct drm_device *dev = data;
3989 struct drm_i915_private *dev_priv = dev->dev_private;
3990
3991 *val = dev_priv->gpu_error.missed_irq_rings;
3992 return 0;
3993}
3994
3995static int
3996i915_ring_missed_irq_set(void *data, u64 val)
3997{
3998 struct drm_device *dev = data;
3999 struct drm_i915_private *dev_priv = dev->dev_private;
4000 int ret;
4001
4002 /* Lock against concurrent debugfs callers */
4003 ret = mutex_lock_interruptible(&dev->struct_mutex);
4004 if (ret)
4005 return ret;
4006 dev_priv->gpu_error.missed_irq_rings = val;
4007 mutex_unlock(&dev->struct_mutex);
4008
4009 return 0;
4010}
4011
4012DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4013 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4014 "0x%08llx\n");
4015
4016static int
4017i915_ring_test_irq_get(void *data, u64 *val)
4018{
4019 struct drm_device *dev = data;
4020 struct drm_i915_private *dev_priv = dev->dev_private;
4021
4022 *val = dev_priv->gpu_error.test_irq_rings;
4023
4024 return 0;
4025}
4026
4027static int
4028i915_ring_test_irq_set(void *data, u64 val)
4029{
4030 struct drm_device *dev = data;
4031 struct drm_i915_private *dev_priv = dev->dev_private;
4032 int ret;
4033
4034 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4035
4036 /* Lock against concurrent debugfs callers */
4037 ret = mutex_lock_interruptible(&dev->struct_mutex);
4038 if (ret)
4039 return ret;
4040
4041 dev_priv->gpu_error.test_irq_rings = val;
4042 mutex_unlock(&dev->struct_mutex);
4043
4044 return 0;
4045}
4046
4047DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4048 i915_ring_test_irq_get, i915_ring_test_irq_set,
4049 "0x%08llx\n");
4050
Chris Wilsondd624af2013-01-15 12:39:35 +00004051#define DROP_UNBOUND 0x1
4052#define DROP_BOUND 0x2
4053#define DROP_RETIRE 0x4
4054#define DROP_ACTIVE 0x8
4055#define DROP_ALL (DROP_UNBOUND | \
4056 DROP_BOUND | \
4057 DROP_RETIRE | \
4058 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004059static int
4060i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004061{
Kees Cook647416f2013-03-10 14:10:06 -07004062 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004063
Kees Cook647416f2013-03-10 14:10:06 -07004064 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004065}
4066
Kees Cook647416f2013-03-10 14:10:06 -07004067static int
4068i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004069{
Kees Cook647416f2013-03-10 14:10:06 -07004070 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004071 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004072 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004073
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004074 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004075
4076 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4077 * on ioctls on -EAGAIN. */
4078 ret = mutex_lock_interruptible(&dev->struct_mutex);
4079 if (ret)
4080 return ret;
4081
4082 if (val & DROP_ACTIVE) {
4083 ret = i915_gpu_idle(dev);
4084 if (ret)
4085 goto unlock;
4086 }
4087
4088 if (val & (DROP_RETIRE | DROP_ACTIVE))
4089 i915_gem_retire_requests(dev);
4090
Chris Wilson21ab4e72014-09-09 11:16:08 +01004091 if (val & DROP_BOUND)
4092 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004093
Chris Wilson21ab4e72014-09-09 11:16:08 +01004094 if (val & DROP_UNBOUND)
4095 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004096
4097unlock:
4098 mutex_unlock(&dev->struct_mutex);
4099
Kees Cook647416f2013-03-10 14:10:06 -07004100 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004101}
4102
Kees Cook647416f2013-03-10 14:10:06 -07004103DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4104 i915_drop_caches_get, i915_drop_caches_set,
4105 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004106
Kees Cook647416f2013-03-10 14:10:06 -07004107static int
4108i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004109{
Kees Cook647416f2013-03-10 14:10:06 -07004110 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004111 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004112 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004113
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004114 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004115 return -ENODEV;
4116
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004117 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4118
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004119 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004120 if (ret)
4121 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004122
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004123 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004124 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004125
Kees Cook647416f2013-03-10 14:10:06 -07004126 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004127}
4128
Kees Cook647416f2013-03-10 14:10:06 -07004129static int
4130i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004131{
Kees Cook647416f2013-03-10 14:10:06 -07004132 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004133 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004134 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004135 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004136
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004137 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004138 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004139
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004140 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4141
Kees Cook647416f2013-03-10 14:10:06 -07004142 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004143
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004144 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004145 if (ret)
4146 return ret;
4147
Jesse Barnes358733e2011-07-27 11:53:01 -07004148 /*
4149 * Turbo will still be enabled, but won't go above the set value.
4150 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07004151 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004152 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004153
Ville Syrjälä03af2042014-06-28 02:03:53 +03004154 hw_max = dev_priv->rps.max_freq;
4155 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004156 } else {
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004157 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004158
4159 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004160 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004161 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004162 }
4163
Ben Widawskyb39fb292014-03-19 18:31:11 -07004164 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004165 mutex_unlock(&dev_priv->rps.hw_lock);
4166 return -EINVAL;
4167 }
4168
Ben Widawskyb39fb292014-03-19 18:31:11 -07004169 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004170
4171 if (IS_VALLEYVIEW(dev))
4172 valleyview_set_rps(dev, val);
4173 else
4174 gen6_set_rps(dev, val);
4175
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004176 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004177
Kees Cook647416f2013-03-10 14:10:06 -07004178 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004179}
4180
Kees Cook647416f2013-03-10 14:10:06 -07004181DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4182 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004183 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004184
Kees Cook647416f2013-03-10 14:10:06 -07004185static int
4186i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004187{
Kees Cook647416f2013-03-10 14:10:06 -07004188 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004189 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004190 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004191
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004192 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004193 return -ENODEV;
4194
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004195 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4196
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004197 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004198 if (ret)
4199 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004200
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004201 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004202 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004203
Kees Cook647416f2013-03-10 14:10:06 -07004204 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004205}
4206
Kees Cook647416f2013-03-10 14:10:06 -07004207static int
4208i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004209{
Kees Cook647416f2013-03-10 14:10:06 -07004210 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004211 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004212 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004213 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004214
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004215 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004216 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004217
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004218 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4219
Kees Cook647416f2013-03-10 14:10:06 -07004220 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004221
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004222 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004223 if (ret)
4224 return ret;
4225
Jesse Barnes1523c312012-05-25 12:34:54 -07004226 /*
4227 * Turbo will still be enabled, but won't go below the set value.
4228 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07004229 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004230 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004231
Ville Syrjälä03af2042014-06-28 02:03:53 +03004232 hw_max = dev_priv->rps.max_freq;
4233 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004234 } else {
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004235 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004236
4237 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004238 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004239 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004240 }
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004241
Ben Widawskyb39fb292014-03-19 18:31:11 -07004242 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004243 mutex_unlock(&dev_priv->rps.hw_lock);
4244 return -EINVAL;
4245 }
4246
Ben Widawskyb39fb292014-03-19 18:31:11 -07004247 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004248
4249 if (IS_VALLEYVIEW(dev))
4250 valleyview_set_rps(dev, val);
4251 else
4252 gen6_set_rps(dev, val);
4253
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004254 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004255
Kees Cook647416f2013-03-10 14:10:06 -07004256 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004257}
4258
Kees Cook647416f2013-03-10 14:10:06 -07004259DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4260 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004261 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004262
Kees Cook647416f2013-03-10 14:10:06 -07004263static int
4264i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004265{
Kees Cook647416f2013-03-10 14:10:06 -07004266 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004267 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004268 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004269 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004270
Daniel Vetter004777c2012-08-09 15:07:01 +02004271 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4272 return -ENODEV;
4273
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004274 ret = mutex_lock_interruptible(&dev->struct_mutex);
4275 if (ret)
4276 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004277 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004278
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004279 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004280
4281 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004282 mutex_unlock(&dev_priv->dev->struct_mutex);
4283
Kees Cook647416f2013-03-10 14:10:06 -07004284 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004285
Kees Cook647416f2013-03-10 14:10:06 -07004286 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004287}
4288
Kees Cook647416f2013-03-10 14:10:06 -07004289static int
4290i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004291{
Kees Cook647416f2013-03-10 14:10:06 -07004292 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004293 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004294 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004295
Daniel Vetter004777c2012-08-09 15:07:01 +02004296 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4297 return -ENODEV;
4298
Kees Cook647416f2013-03-10 14:10:06 -07004299 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004300 return -EINVAL;
4301
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004302 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004303 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004304
4305 /* Update the cache sharing policy here as well */
4306 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4307 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4308 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4309 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4310
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004311 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004312 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004313}
4314
Kees Cook647416f2013-03-10 14:10:06 -07004315DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4316 i915_cache_sharing_get, i915_cache_sharing_set,
4317 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004318
Ben Widawsky6d794d42011-04-25 11:25:56 -07004319static int i915_forcewake_open(struct inode *inode, struct file *file)
4320{
4321 struct drm_device *dev = inode->i_private;
4322 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004323
Daniel Vetter075edca2012-01-24 09:44:28 +01004324 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004325 return 0;
4326
Chris Wilson6daccb02015-01-16 11:34:35 +02004327 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004328 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004329
4330 return 0;
4331}
4332
Ben Widawskyc43b5632012-04-16 14:07:40 -07004333static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004334{
4335 struct drm_device *dev = inode->i_private;
4336 struct drm_i915_private *dev_priv = dev->dev_private;
4337
Daniel Vetter075edca2012-01-24 09:44:28 +01004338 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004339 return 0;
4340
Mika Kuoppala59bad942015-01-16 11:34:40 +02004341 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004342 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004343
4344 return 0;
4345}
4346
4347static const struct file_operations i915_forcewake_fops = {
4348 .owner = THIS_MODULE,
4349 .open = i915_forcewake_open,
4350 .release = i915_forcewake_release,
4351};
4352
4353static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4354{
4355 struct drm_device *dev = minor->dev;
4356 struct dentry *ent;
4357
4358 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004359 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004360 root, dev,
4361 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004362 if (!ent)
4363 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004364
Ben Widawsky8eb57292011-05-11 15:10:58 -07004365 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004366}
4367
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004368static int i915_debugfs_create(struct dentry *root,
4369 struct drm_minor *minor,
4370 const char *name,
4371 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004372{
4373 struct drm_device *dev = minor->dev;
4374 struct dentry *ent;
4375
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004376 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004377 S_IRUGO | S_IWUSR,
4378 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004379 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004380 if (!ent)
4381 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004382
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004383 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004384}
4385
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004386static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004387 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004388 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004389 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01004390 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004391 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004392 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004393 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004394 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004395 {"i915_gem_request", i915_gem_request_info, 0},
4396 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004397 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004398 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004399 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4400 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4401 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07004402 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08004403 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304404 {"i915_frequency_info", i915_frequency_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004405 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004406 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004407 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004408 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004409 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004410 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004411 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004412 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004413 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004414 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01004415 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004416 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004417 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004418 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004419 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004420 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004421 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004422 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03004423 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004424 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004425 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004426 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004427 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004428 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004429 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004430 {"i915_ddb_info", i915_ddb_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004431};
Ben Gamari27c202a2009-07-01 22:26:52 -04004432#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004433
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004434static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004435 const char *name;
4436 const struct file_operations *fops;
4437} i915_debugfs_files[] = {
4438 {"i915_wedged", &i915_wedged_fops},
4439 {"i915_max_freq", &i915_max_freq_fops},
4440 {"i915_min_freq", &i915_min_freq_fops},
4441 {"i915_cache_sharing", &i915_cache_sharing_fops},
4442 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004443 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4444 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004445 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4446 {"i915_error_state", &i915_error_state_fops},
4447 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004448 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004449 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4450 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4451 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004452 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004453};
4454
Damien Lespiau07144422013-10-15 18:55:40 +01004455void intel_display_crc_init(struct drm_device *dev)
4456{
4457 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01004458 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01004459
Damien Lespiau055e3932014-08-18 13:49:10 +01004460 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01004461 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01004462
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004463 pipe_crc->opened = false;
4464 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01004465 init_waitqueue_head(&pipe_crc->wq);
4466 }
4467}
4468
Ben Gamari27c202a2009-07-01 22:26:52 -04004469int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004470{
Daniel Vetter34b96742013-07-04 20:49:44 +02004471 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004472
Ben Widawsky6d794d42011-04-25 11:25:56 -07004473 ret = i915_forcewake_create(minor->debugfs_root, minor);
4474 if (ret)
4475 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004476
Damien Lespiau07144422013-10-15 18:55:40 +01004477 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4478 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4479 if (ret)
4480 return ret;
4481 }
4482
Daniel Vetter34b96742013-07-04 20:49:44 +02004483 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4484 ret = i915_debugfs_create(minor->debugfs_root, minor,
4485 i915_debugfs_files[i].name,
4486 i915_debugfs_files[i].fops);
4487 if (ret)
4488 return ret;
4489 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004490
Ben Gamari27c202a2009-07-01 22:26:52 -04004491 return drm_debugfs_create_files(i915_debugfs_list,
4492 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004493 minor->debugfs_root, minor);
4494}
4495
Ben Gamari27c202a2009-07-01 22:26:52 -04004496void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004497{
Daniel Vetter34b96742013-07-04 20:49:44 +02004498 int i;
4499
Ben Gamari27c202a2009-07-01 22:26:52 -04004500 drm_debugfs_remove_files(i915_debugfs_list,
4501 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004502
Ben Widawsky6d794d42011-04-25 11:25:56 -07004503 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4504 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004505
Daniel Vettere309a992013-10-16 22:55:51 +02004506 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01004507 struct drm_info_list *info_list =
4508 (struct drm_info_list *)&i915_pipe_crc_data[i];
4509
4510 drm_debugfs_remove_files(info_list, 1, minor);
4511 }
4512
Daniel Vetter34b96742013-07-04 20:49:44 +02004513 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4514 struct drm_info_list *info_list =
4515 (struct drm_info_list *) i915_debugfs_files[i].fops;
4516
4517 drm_debugfs_remove_files(info_list, 1, minor);
4518 }
Ben Gamari20172632009-02-17 20:08:50 -05004519}