blob: 10337fb3fc1f189299948872d8990292cce12ea6 [file] [log] [blame]
Ken Wang220ab9b2017-03-06 14:49:53 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/slab.h>
25#include <linux/module.h>
Masahiro Yamada248a1d62017-04-24 13:50:21 +090026#include <drm/drmP.h>
Ken Wang220ab9b2017-03-06 14:49:53 -050027#include "amdgpu.h"
Alex Deucherd05da0e2017-06-30 17:08:45 -040028#include "amdgpu_atombios.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050029#include "amdgpu_ih.h"
30#include "amdgpu_uvd.h"
31#include "amdgpu_vce.h"
32#include "amdgpu_ucode.h"
33#include "amdgpu_psp.h"
34#include "atom.h"
35#include "amd_pcie.h"
36
Feifei Xu5d735f82017-11-23 11:09:07 +080037#include "uvd/uvd_7_0_offset.h"
Feifei Xucde5c342017-11-24 10:29:00 +080038#include "gc/gc_9_0_offset.h"
39#include "gc/gc_9_0_sh_mask.h"
Feifei Xu812f77b2017-11-15 16:01:30 +080040#include "sdma0/sdma0_4_0_offset.h"
41#include "sdma1/sdma1_4_0_offset.h"
Feifei Xu75199b82017-11-15 18:09:33 +080042#include "hdp/hdp_4_0_offset.h"
43#include "hdp/hdp_4_0_sh_mask.h"
Feifei Xu424d9bb2017-11-23 15:09:51 +080044#include "smuio/smuio_9_0_offset.h"
45#include "smuio/smuio_9_0_sh_mask.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050046
47#include "soc15.h"
48#include "soc15_common.h"
49#include "gfx_v9_0.h"
50#include "gmc_v9_0.h"
51#include "gfxhub_v1_0.h"
52#include "mmhub_v1_0.h"
Hawking Zhang070706c2018-03-28 17:08:04 +080053#include "df_v1_7.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050054#include "vega10_ih.h"
55#include "sdma_v4_0.h"
56#include "uvd_v7_0.h"
57#include "vce_v4_0.h"
Leo Liuf2d7e702016-12-28 13:36:00 -050058#include "vcn_v1_0.h"
Xiangliang Yu796b6562017-02-28 17:22:03 +080059#include "dce_virtual.h"
Xiangliang Yuf1a34462017-03-08 15:06:47 +080060#include "mxgpu_ai.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050061
Ken Wang220ab9b2017-03-06 14:49:53 -050062#define mmMP0_MISC_CGTT_CTRL0 0x01b9
63#define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
64#define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
65#define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
66
67/*
68 * Indirect registers accessor
69 */
70static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
71{
72 unsigned long flags, address, data;
73 u32 r;
Shaoyun Liu946a4d52017-11-28 17:01:21 -050074 address = adev->nbio_funcs->get_pcie_index_offset(adev);
75 data = adev->nbio_funcs->get_pcie_data_offset(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -050076
77 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
78 WREG32(address, reg);
79 (void)RREG32(address);
80 r = RREG32(data);
81 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
82 return r;
83}
84
85static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
86{
87 unsigned long flags, address, data;
Ken Wang220ab9b2017-03-06 14:49:53 -050088
Shaoyun Liu946a4d52017-11-28 17:01:21 -050089 address = adev->nbio_funcs->get_pcie_index_offset(adev);
90 data = adev->nbio_funcs->get_pcie_data_offset(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -050091
92 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
93 WREG32(address, reg);
94 (void)RREG32(address);
95 WREG32(data, v);
96 (void)RREG32(data);
97 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
98}
99
100static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
101{
102 unsigned long flags, address, data;
103 u32 r;
104
105 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
106 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
107
108 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
109 WREG32(address, ((reg) & 0x1ff));
110 r = RREG32(data);
111 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
112 return r;
113}
114
115static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
116{
117 unsigned long flags, address, data;
118
119 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
120 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
121
122 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
123 WREG32(address, ((reg) & 0x1ff));
124 WREG32(data, (v));
125 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
126}
127
128static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
129{
130 unsigned long flags, address, data;
131 u32 r;
132
133 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
134 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
135
136 spin_lock_irqsave(&adev->didt_idx_lock, flags);
137 WREG32(address, (reg));
138 r = RREG32(data);
139 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
140 return r;
141}
142
143static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
144{
145 unsigned long flags, address, data;
146
147 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
148 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
149
150 spin_lock_irqsave(&adev->didt_idx_lock, flags);
151 WREG32(address, (reg));
152 WREG32(data, (v));
153 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
154}
155
Evan Quan560460f2017-07-03 22:37:44 +0800156static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
157{
158 unsigned long flags;
159 u32 r;
160
161 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
162 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
163 r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
164 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
165 return r;
166}
167
168static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
169{
170 unsigned long flags;
171
172 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
173 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
174 WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
175 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
176}
177
Evan Quan2f11fb02017-07-04 09:23:01 +0800178static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
179{
180 unsigned long flags;
181 u32 r;
182
183 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
184 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
185 r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
186 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
187 return r;
188}
189
190static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
191{
192 unsigned long flags;
193
194 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
195 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
196 WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
197 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
198}
199
Ken Wang220ab9b2017-03-06 14:49:53 -0500200static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
201{
Alex Deucherbf383fb2017-12-08 13:07:58 -0500202 return adev->nbio_funcs->get_memsize(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500203}
204
Ken Wang220ab9b2017-03-06 14:49:53 -0500205static u32 soc15_get_xclk(struct amdgpu_device *adev)
206{
Ken Wang76d61722017-09-29 15:41:43 +0800207 return adev->clock.spll.reference_freq;
Ken Wang220ab9b2017-03-06 14:49:53 -0500208}
209
210
211void soc15_grbm_select(struct amdgpu_device *adev,
212 u32 me, u32 pipe, u32 queue, u32 vmid)
213{
214 u32 grbm_gfx_cntl = 0;
215 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
216 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
217 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
218 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
219
220 WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
221}
222
223static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
224{
225 /* todo */
226}
227
228static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
229{
230 /* todo */
231 return false;
232}
233
234static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
235 u8 *bios, u32 length_bytes)
236{
237 u32 *dw_ptr;
238 u32 i, length_dw;
239
240 if (bios == NULL)
241 return false;
242 if (length_bytes == 0)
243 return false;
244 /* APU vbios image is part of sbios image */
245 if (adev->flags & AMD_IS_APU)
246 return false;
247
248 dw_ptr = (u32 *)bios;
249 length_dw = ALIGN(length_bytes, 4) / 4;
250
251 /* set rom index to 0 */
252 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
253 /* read out the rom data */
254 for (i = 0; i < length_dw; i++)
255 dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
256
257 return true;
258}
259
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500260struct soc15_allowed_register_entry {
261 uint32_t hwip;
262 uint32_t inst;
263 uint32_t seg;
264 uint32_t reg_offset;
265 bool grbm_indexed;
266};
267
268
269static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
270 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
271 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
272 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
273 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
274 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
275 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
276 { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
277 { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
278 { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
279 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
280 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
281 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
282 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
283 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
284 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
285 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
286 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
287 { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
Alex Deucher5eeae242018-04-10 10:15:26 -0500288 { SOC15_REG_ENTRY(GC, 0, mmDB_DEBUG2)},
Ken Wang220ab9b2017-03-06 14:49:53 -0500289};
290
291static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
292 u32 sh_num, u32 reg_offset)
293{
294 uint32_t val;
295
296 mutex_lock(&adev->grbm_idx_mutex);
297 if (se_num != 0xffffffff || sh_num != 0xffffffff)
298 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
299
300 val = RREG32(reg_offset);
301
302 if (se_num != 0xffffffff || sh_num != 0xffffffff)
303 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
304 mutex_unlock(&adev->grbm_idx_mutex);
305 return val;
306}
307
Alex Deucherc013cea2017-03-24 15:05:07 -0400308static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
309 bool indexed, u32 se_num,
310 u32 sh_num, u32 reg_offset)
311{
312 if (indexed) {
313 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
314 } else {
Shaoyun Liucd292532017-11-29 13:51:32 -0500315 if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
Alex Deucherc013cea2017-03-24 15:05:07 -0400316 return adev->gfx.config.gb_addr_config;
Alex Deucher5eeae242018-04-10 10:15:26 -0500317 else if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2))
318 return adev->gfx.config.db_debug2;
Shaoyun Liucd292532017-11-29 13:51:32 -0500319 return RREG32(reg_offset);
Alex Deucherc013cea2017-03-24 15:05:07 -0400320 }
321}
322
Ken Wang220ab9b2017-03-06 14:49:53 -0500323static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
324 u32 sh_num, u32 reg_offset, u32 *value)
325{
Christian König3032f352017-04-12 12:53:18 +0200326 uint32_t i;
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500327 struct soc15_allowed_register_entry *en;
Ken Wang220ab9b2017-03-06 14:49:53 -0500328
329 *value = 0;
Ken Wang220ab9b2017-03-06 14:49:53 -0500330 for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500331 en = &soc15_allowed_read_registers[i];
332 if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
333 + en->reg_offset))
Ken Wang220ab9b2017-03-06 14:49:53 -0500334 continue;
335
Christian König97fcc762017-04-12 12:49:54 +0200336 *value = soc15_get_register_value(adev,
337 soc15_allowed_read_registers[i].grbm_indexed,
338 se_num, sh_num, reg_offset);
Ken Wang220ab9b2017-03-06 14:49:53 -0500339 return 0;
340 }
341 return -EINVAL;
342}
343
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500344
345/**
346 * soc15_program_register_sequence - program an array of registers.
347 *
348 * @adev: amdgpu_device pointer
349 * @regs: pointer to the register array
350 * @array_size: size of the register array
351 *
352 * Programs an array or registers with and and or masks.
353 * This is a helper for setting golden registers.
354 */
355
356void soc15_program_register_sequence(struct amdgpu_device *adev,
357 const struct soc15_reg_golden *regs,
358 const u32 array_size)
359{
360 const struct soc15_reg_golden *entry;
361 u32 tmp, reg;
362 int i;
363
364 for (i = 0; i < array_size; ++i) {
365 entry = &regs[i];
366 reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
367
368 if (entry->and_mask == 0xffffffff) {
369 tmp = entry->or_mask;
370 } else {
371 tmp = RREG32(reg);
372 tmp &= ~(entry->and_mask);
373 tmp |= entry->or_mask;
374 }
375 WREG32(reg, tmp);
376 }
377
378}
379
380
Ken Wang98512bb2017-09-14 16:25:19 +0800381static int soc15_asic_reset(struct amdgpu_device *adev)
Ken Wang220ab9b2017-03-06 14:49:53 -0500382{
383 u32 i;
384
Ken Wang98512bb2017-09-14 16:25:19 +0800385 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
386
387 dev_info(adev->dev, "GPU reset\n");
Ken Wang220ab9b2017-03-06 14:49:53 -0500388
389 /* disable BM */
390 pci_clear_master(adev->pdev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500391
Ken Wang98512bb2017-09-14 16:25:19 +0800392 pci_save_state(adev->pdev);
393
Alex Deucherf75a9a52018-01-23 16:27:31 -0500394 psp_gpu_reset(adev);
Ken Wang98512bb2017-09-14 16:25:19 +0800395
396 pci_restore_state(adev->pdev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500397
398 /* wait for asic to come out of reset */
399 for (i = 0; i < adev->usec_timeout; i++) {
Alex Deucherbf383fb2017-12-08 13:07:58 -0500400 u32 memsize = adev->nbio_funcs->get_memsize(adev);
401
Chunming Zhouaecbe642017-05-04 15:06:25 -0400402 if (memsize != 0xffffffff)
Ken Wang220ab9b2017-03-06 14:49:53 -0500403 break;
404 udelay(1);
405 }
406
Alex Deucherd05da0e2017-06-30 17:08:45 -0400407 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
Ken Wang220ab9b2017-03-06 14:49:53 -0500408
409 return 0;
410}
411
412/*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
413 u32 cntl_reg, u32 status_reg)
414{
415 return 0;
416}*/
417
418static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
419{
420 /*int r;
421
422 r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
423 if (r)
424 return r;
425
426 r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
427 */
428 return 0;
429}
430
431static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
432{
433 /* todo */
434
435 return 0;
436}
437
438static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
439{
440 if (pci_is_root_bus(adev->pdev->bus))
441 return;
442
443 if (amdgpu_pcie_gen2 == 0)
444 return;
445
446 if (adev->flags & AMD_IS_APU)
447 return;
448
449 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
450 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
451 return;
452
453 /* todo */
454}
455
456static void soc15_program_aspm(struct amdgpu_device *adev)
457{
458
459 if (amdgpu_aspm == 0)
460 return;
461
462 /* todo */
463}
464
465static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
Alex Deucherbf383fb2017-12-08 13:07:58 -0500466 bool enable)
Ken Wang220ab9b2017-03-06 14:49:53 -0500467{
Alex Deucherbf383fb2017-12-08 13:07:58 -0500468 adev->nbio_funcs->enable_doorbell_aperture(adev, enable);
469 adev->nbio_funcs->enable_doorbell_selfring_aperture(adev, enable);
Ken Wang220ab9b2017-03-06 14:49:53 -0500470}
471
472static const struct amdgpu_ip_block_version vega10_common_ip_block =
473{
474 .type = AMD_IP_BLOCK_TYPE_COMMON,
475 .major = 2,
476 .minor = 0,
477 .rev = 0,
478 .funcs = &soc15_common_ip_funcs,
479};
480
481int soc15_set_ip_blocks(struct amdgpu_device *adev)
482{
Shaoyun Liu45228242017-11-27 13:16:35 -0500483 /* Set IP register base before any HW register access */
484 switch (adev->asic_type) {
485 case CHIP_VEGA10:
Hawking Zhang3084eb02018-03-12 18:25:15 +0800486 case CHIP_VEGA12:
Shaoyun Liu45228242017-11-27 13:16:35 -0500487 case CHIP_RAVEN:
488 vega10_reg_base_init(adev);
489 break;
Feifei Xu8ee273e2018-03-23 14:42:28 -0500490 case CHIP_VEGA20:
491 vega20_reg_base_init(adev);
492 break;
Shaoyun Liu45228242017-11-27 13:16:35 -0500493 default:
494 return -EINVAL;
495 }
496
Alex Deucherbf383fb2017-12-08 13:07:58 -0500497 if (adev->flags & AMD_IS_APU)
498 adev->nbio_funcs = &nbio_v7_0_funcs;
499 else
500 adev->nbio_funcs = &nbio_v6_1_funcs;
501
Hawking Zhang070706c2018-03-28 17:08:04 +0800502 adev->df_funcs = &df_v1_7_funcs;
Alex Deucherbf383fb2017-12-08 13:07:58 -0500503 adev->nbio_funcs->detect_hw_virt(adev);
Xiangliang Yu1b922422017-03-08 15:00:48 +0800504
Xiangliang Yuf1a34462017-03-08 15:06:47 +0800505 if (amdgpu_sriov_vf(adev))
506 adev->virt.ops = &xgpu_ai_virt_ops;
507
Ken Wang220ab9b2017-03-06 14:49:53 -0500508 switch (adev->asic_type) {
509 case CHIP_VEGA10:
Alex Deucher692069a2018-03-06 22:35:19 -0500510 case CHIP_VEGA12:
Feifei Xu7c7af6c2018-04-20 18:35:42 +0800511 case CHIP_VEGA20:
Alex Deucher2990a1f2017-12-15 16:18:00 -0500512 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
513 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
514 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
Alex Deucher3cdfe702018-03-09 15:22:28 -0500515 amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
Xiangliang Yuc6f3e7c2017-03-28 19:16:42 +0800516 if (!amdgpu_sriov_vf(adev))
Rex Zhub9050902018-03-12 19:52:23 +0800517 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
Alex Deucherf8445302017-03-22 10:49:25 -0400518 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500519 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Alex Deucherab587d42017-04-19 17:28:47 -0400520#if defined(CONFIG_DRM_AMD_DC)
521 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500522 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Alex Deucherab587d42017-04-19 17:28:47 -0400523#else
524# warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
525#endif
Alex Deucher2990a1f2017-12-15 16:18:00 -0500526 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
527 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
528 amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
529 amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
Ken Wang220ab9b2017-03-06 14:49:53 -0500530 break;
Chunming Zhou1023b792016-12-08 10:09:13 +0800531 case CHIP_RAVEN:
Alex Deucher2990a1f2017-12-15 16:18:00 -0500532 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
533 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
534 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
535 amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
Rex Zhub9050902018-03-12 19:52:23 +0800536 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
Alex Deucherd67fed162017-06-02 14:52:18 -0400537 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500538 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Alex Deucher0bf954c2017-06-02 14:54:26 -0400539#if defined(CONFIG_DRM_AMD_DC)
540 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500541 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Alex Deucher0bf954c2017-06-02 14:54:26 -0400542#else
543# warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
544#endif
Alex Deucher2990a1f2017-12-15 16:18:00 -0500545 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
546 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
547 amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
Chunming Zhou1023b792016-12-08 10:09:13 +0800548 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500549 default:
550 return -EINVAL;
551 }
552
553 return 0;
554}
555
556static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
557{
Alex Deucherbf383fb2017-12-08 13:07:58 -0500558 return adev->nbio_funcs->get_rev_id(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500559}
560
Christian König69882562018-01-19 14:17:40 +0100561static void soc15_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
Alex Deucher73c73242017-09-06 18:06:45 -0400562{
Christian König69882562018-01-19 14:17:40 +0100563 adev->nbio_funcs->hdp_flush(adev, ring);
Alex Deucher73c73242017-09-06 18:06:45 -0400564}
565
Christian König69882562018-01-19 14:17:40 +0100566static void soc15_invalidate_hdp(struct amdgpu_device *adev,
567 struct amdgpu_ring *ring)
Alex Deucher73c73242017-09-06 18:06:45 -0400568{
Christian König69882562018-01-19 14:17:40 +0100569 if (!ring || !ring->funcs->emit_wreg)
570 WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
571 else
572 amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
573 HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
Alex Deucher73c73242017-09-06 18:06:45 -0400574}
575
Alex Deucheradbd4f82018-03-29 14:39:46 -0500576static bool soc15_need_full_reset(struct amdgpu_device *adev)
577{
578 /* change this when we implement soft reset */
579 return true;
580}
581
Ken Wang220ab9b2017-03-06 14:49:53 -0500582static const struct amdgpu_asic_funcs soc15_asic_funcs =
583{
584 .read_disabled_bios = &soc15_read_disabled_bios,
585 .read_bios_from_rom = &soc15_read_bios_from_rom,
586 .read_register = &soc15_read_register,
587 .reset = &soc15_asic_reset,
588 .set_vga_state = &soc15_vga_set_state,
589 .get_xclk = &soc15_get_xclk,
590 .set_uvd_clocks = &soc15_set_uvd_clocks,
591 .set_vce_clocks = &soc15_set_vce_clocks,
592 .get_config_memsize = &soc15_get_config_memsize,
Alex Deucher73c73242017-09-06 18:06:45 -0400593 .flush_hdp = &soc15_flush_hdp,
594 .invalidate_hdp = &soc15_invalidate_hdp,
Alex Deucheradbd4f82018-03-29 14:39:46 -0500595 .need_full_reset = &soc15_need_full_reset,
Ken Wang220ab9b2017-03-06 14:49:53 -0500596};
597
598static int soc15_common_early_init(void *handle)
599{
Ken Wang220ab9b2017-03-06 14:49:53 -0500600 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
601
602 adev->smc_rreg = NULL;
603 adev->smc_wreg = NULL;
604 adev->pcie_rreg = &soc15_pcie_rreg;
605 adev->pcie_wreg = &soc15_pcie_wreg;
606 adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
607 adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
608 adev->didt_rreg = &soc15_didt_rreg;
609 adev->didt_wreg = &soc15_didt_wreg;
Evan Quan560460f2017-07-03 22:37:44 +0800610 adev->gc_cac_rreg = &soc15_gc_cac_rreg;
611 adev->gc_cac_wreg = &soc15_gc_cac_wreg;
Evan Quan2f11fb02017-07-04 09:23:01 +0800612 adev->se_cac_rreg = &soc15_se_cac_rreg;
613 adev->se_cac_wreg = &soc15_se_cac_wreg;
Ken Wang220ab9b2017-03-06 14:49:53 -0500614
615 adev->asic_funcs = &soc15_asic_funcs;
616
Ken Wang220ab9b2017-03-06 14:49:53 -0500617 adev->rev_id = soc15_get_rev_id(adev);
618 adev->external_rev_id = 0xFF;
619 switch (adev->asic_type) {
620 case CHIP_VEGA10:
621 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
622 AMD_CG_SUPPORT_GFX_MGLS |
623 AMD_CG_SUPPORT_GFX_RLC_LS |
624 AMD_CG_SUPPORT_GFX_CP_LS |
625 AMD_CG_SUPPORT_GFX_3D_CGCG |
626 AMD_CG_SUPPORT_GFX_3D_CGLS |
627 AMD_CG_SUPPORT_GFX_CGCG |
628 AMD_CG_SUPPORT_GFX_CGLS |
629 AMD_CG_SUPPORT_BIF_MGCG |
630 AMD_CG_SUPPORT_BIF_LS |
631 AMD_CG_SUPPORT_HDP_LS |
632 AMD_CG_SUPPORT_DRM_MGCG |
633 AMD_CG_SUPPORT_DRM_LS |
634 AMD_CG_SUPPORT_ROM_MGCG |
635 AMD_CG_SUPPORT_DF_MGCG |
636 AMD_CG_SUPPORT_SDMA_MGCG |
637 AMD_CG_SUPPORT_SDMA_LS |
638 AMD_CG_SUPPORT_MC_MGCG |
639 AMD_CG_SUPPORT_MC_LS;
640 adev->pg_flags = 0;
641 adev->external_rev_id = 0x1;
642 break;
Alex Deucher692069a2018-03-06 22:35:19 -0500643 case CHIP_VEGA12:
Evan Quane4a38752017-12-25 13:16:11 +0800644 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
645 AMD_CG_SUPPORT_GFX_MGLS |
646 AMD_CG_SUPPORT_GFX_CGCG |
647 AMD_CG_SUPPORT_GFX_CGLS |
648 AMD_CG_SUPPORT_GFX_3D_CGCG |
649 AMD_CG_SUPPORT_GFX_3D_CGLS |
650 AMD_CG_SUPPORT_GFX_CP_LS |
651 AMD_CG_SUPPORT_MC_LS |
652 AMD_CG_SUPPORT_MC_MGCG |
653 AMD_CG_SUPPORT_SDMA_MGCG |
654 AMD_CG_SUPPORT_SDMA_LS |
655 AMD_CG_SUPPORT_BIF_MGCG |
656 AMD_CG_SUPPORT_BIF_LS |
657 AMD_CG_SUPPORT_HDP_MGCG |
658 AMD_CG_SUPPORT_HDP_LS |
659 AMD_CG_SUPPORT_ROM_MGCG |
660 AMD_CG_SUPPORT_VCE_MGCG |
661 AMD_CG_SUPPORT_UVD_MGCG;
Alex Deucher692069a2018-03-06 22:35:19 -0500662 adev->pg_flags = 0;
Feifei Xuf559fe22017-12-14 19:02:47 +0800663 adev->external_rev_id = adev->rev_id + 0x14;
Alex Deucher692069a2018-03-06 22:35:19 -0500664 break;
Feifei Xu935be7a2018-01-26 15:06:22 +0800665 case CHIP_VEGA20:
666 adev->cg_flags = 0;
667 adev->pg_flags = 0;
668 adev->external_rev_id = adev->rev_id + 0x28;
669 break;
Hawking Zhang957c6fe2016-12-27 21:02:48 +0800670 case CHIP_RAVEN:
Huang Rui5c5928a2017-01-18 18:14:08 +0800671 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
672 AMD_CG_SUPPORT_GFX_MGLS |
673 AMD_CG_SUPPORT_GFX_RLC_LS |
674 AMD_CG_SUPPORT_GFX_CP_LS |
675 AMD_CG_SUPPORT_GFX_3D_CGCG |
676 AMD_CG_SUPPORT_GFX_3D_CGLS |
677 AMD_CG_SUPPORT_GFX_CGCG |
678 AMD_CG_SUPPORT_GFX_CGLS |
679 AMD_CG_SUPPORT_BIF_MGCG |
680 AMD_CG_SUPPORT_BIF_LS |
681 AMD_CG_SUPPORT_HDP_MGCG |
682 AMD_CG_SUPPORT_HDP_LS |
683 AMD_CG_SUPPORT_DRM_MGCG |
684 AMD_CG_SUPPORT_DRM_LS |
Huang Ruic2cdb0e2017-05-05 14:27:23 -0400685 AMD_CG_SUPPORT_ROM_MGCG |
686 AMD_CG_SUPPORT_MC_MGCG |
Huang Ruife1a3b22017-05-05 14:28:27 -0400687 AMD_CG_SUPPORT_MC_LS |
688 AMD_CG_SUPPORT_SDMA_MGCG |
689 AMD_CG_SUPPORT_SDMA_LS;
Huang Rui400b6af2017-12-14 13:47:16 +0800690 adev->pg_flags = AMD_PG_SUPPORT_SDMA;
691
Huang Rui9ac4b0d2017-12-15 14:34:57 +0800692 if (adev->powerplay.pp_feature & PP_GFXOFF_MASK)
693 adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
694 AMD_PG_SUPPORT_CP |
695 AMD_PG_SUPPORT_RLC_SMU_HS;
696
Hawking Zhang957c6fe2016-12-27 21:02:48 +0800697 adev->external_rev_id = 0x1;
698 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500699 default:
700 /* FIXME: not supported yet */
701 return -EINVAL;
702 }
703
Xiangliang Yuab276632017-04-21 14:06:09 +0800704 if (amdgpu_sriov_vf(adev)) {
705 amdgpu_virt_init_setting(adev);
706 xgpu_ai_mailbox_set_irq_funcs(adev);
707 }
708
Ken Wang220ab9b2017-03-06 14:49:53 -0500709 return 0;
710}
711
Monk Liu81758c52017-04-05 13:04:50 +0800712static int soc15_common_late_init(void *handle)
713{
714 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
715
716 if (amdgpu_sriov_vf(adev))
717 xgpu_ai_mailbox_get_irq(adev);
718
719 return 0;
720}
721
Ken Wang220ab9b2017-03-06 14:49:53 -0500722static int soc15_common_sw_init(void *handle)
723{
Monk Liu81758c52017-04-05 13:04:50 +0800724 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
725
726 if (amdgpu_sriov_vf(adev))
727 xgpu_ai_mailbox_add_irq_id(adev);
728
Ken Wang220ab9b2017-03-06 14:49:53 -0500729 return 0;
730}
731
732static int soc15_common_sw_fini(void *handle)
733{
734 return 0;
735}
736
737static int soc15_common_hw_init(void *handle)
738{
739 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
740
Ken Wang220ab9b2017-03-06 14:49:53 -0500741 /* enable pcie gen2/3 link */
742 soc15_pcie_gen3_enable(adev);
743 /* enable aspm */
744 soc15_program_aspm(adev);
Alex Deucher833fa072017-07-06 13:43:55 -0400745 /* setup nbio registers */
Alex Deucherbf383fb2017-12-08 13:07:58 -0500746 adev->nbio_funcs->init_registers(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500747 /* enable the doorbell aperture */
748 soc15_enable_doorbell_aperture(adev, true);
749
750 return 0;
751}
752
753static int soc15_common_hw_fini(void *handle)
754{
755 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
756
757 /* disable the doorbell aperture */
758 soc15_enable_doorbell_aperture(adev, false);
Monk Liu81758c52017-04-05 13:04:50 +0800759 if (amdgpu_sriov_vf(adev))
760 xgpu_ai_mailbox_put_irq(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500761
762 return 0;
763}
764
765static int soc15_common_suspend(void *handle)
766{
767 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
768
769 return soc15_common_hw_fini(adev);
770}
771
772static int soc15_common_resume(void *handle)
773{
774 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
775
776 return soc15_common_hw_init(adev);
777}
778
779static bool soc15_common_is_idle(void *handle)
780{
781 return true;
782}
783
784static int soc15_common_wait_for_idle(void *handle)
785{
786 return 0;
787}
788
789static int soc15_common_soft_reset(void *handle)
790{
791 return 0;
792}
793
794static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
795{
796 uint32_t def, data;
797
798 def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
799
800 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
801 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
802 else
803 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
804
805 if (def != data)
806 WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
807}
808
809static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
810{
811 uint32_t def, data;
812
813 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
814
815 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
816 data &= ~(0x01000000 |
817 0x02000000 |
818 0x04000000 |
819 0x08000000 |
820 0x10000000 |
821 0x20000000 |
822 0x40000000 |
823 0x80000000);
824 else
825 data |= (0x01000000 |
826 0x02000000 |
827 0x04000000 |
828 0x08000000 |
829 0x10000000 |
830 0x20000000 |
831 0x40000000 |
832 0x80000000);
833
834 if (def != data)
835 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
836}
837
838static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
839{
840 uint32_t def, data;
841
842 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
843
844 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
845 data |= 1;
846 else
847 data &= ~1;
848
849 if (def != data)
850 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
851}
852
853static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
854 bool enable)
855{
856 uint32_t def, data;
857
858 def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
859
860 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
861 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
862 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
863 else
864 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
865 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
866
867 if (def != data)
868 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
869}
870
Ken Wang220ab9b2017-03-06 14:49:53 -0500871static int soc15_common_set_clockgating_state(void *handle,
872 enum amd_clockgating_state state)
873{
874 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
875
Monk Liu6e9dc862017-03-22 18:02:40 +0800876 if (amdgpu_sriov_vf(adev))
877 return 0;
878
Ken Wang220ab9b2017-03-06 14:49:53 -0500879 switch (adev->asic_type) {
880 case CHIP_VEGA10:
Alex Deucher692069a2018-03-06 22:35:19 -0500881 case CHIP_VEGA12:
Feifei Xuf980d122018-01-26 15:10:55 +0800882 case CHIP_VEGA20:
Alex Deucherbf383fb2017-12-08 13:07:58 -0500883 adev->nbio_funcs->update_medium_grain_clock_gating(adev,
Ken Wang220ab9b2017-03-06 14:49:53 -0500884 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucherbf383fb2017-12-08 13:07:58 -0500885 adev->nbio_funcs->update_medium_grain_light_sleep(adev,
Ken Wang220ab9b2017-03-06 14:49:53 -0500886 state == AMD_CG_STATE_GATE ? true : false);
887 soc15_update_hdp_light_sleep(adev,
888 state == AMD_CG_STATE_GATE ? true : false);
889 soc15_update_drm_clock_gating(adev,
890 state == AMD_CG_STATE_GATE ? true : false);
891 soc15_update_drm_light_sleep(adev,
892 state == AMD_CG_STATE_GATE ? true : false);
893 soc15_update_rom_medium_grain_clock_gating(adev,
894 state == AMD_CG_STATE_GATE ? true : false);
Hawking Zhang070706c2018-03-28 17:08:04 +0800895 adev->df_funcs->update_medium_grain_clock_gating(adev,
Ken Wang220ab9b2017-03-06 14:49:53 -0500896 state == AMD_CG_STATE_GATE ? true : false);
897 break;
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800898 case CHIP_RAVEN:
Alex Deucherbf383fb2017-12-08 13:07:58 -0500899 adev->nbio_funcs->update_medium_grain_clock_gating(adev,
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800900 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucherbf383fb2017-12-08 13:07:58 -0500901 adev->nbio_funcs->update_medium_grain_light_sleep(adev,
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800902 state == AMD_CG_STATE_GATE ? true : false);
903 soc15_update_hdp_light_sleep(adev,
904 state == AMD_CG_STATE_GATE ? true : false);
905 soc15_update_drm_clock_gating(adev,
906 state == AMD_CG_STATE_GATE ? true : false);
907 soc15_update_drm_light_sleep(adev,
908 state == AMD_CG_STATE_GATE ? true : false);
909 soc15_update_rom_medium_grain_clock_gating(adev,
910 state == AMD_CG_STATE_GATE ? true : false);
911 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500912 default:
913 break;
914 }
915 return 0;
916}
917
Huang Ruif9abe352017-03-24 10:46:16 +0800918static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
919{
920 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
921 int data;
922
923 if (amdgpu_sriov_vf(adev))
924 *flags = 0;
925
Alex Deucherbf383fb2017-12-08 13:07:58 -0500926 adev->nbio_funcs->get_clockgating_state(adev, flags);
Huang Ruif9abe352017-03-24 10:46:16 +0800927
928 /* AMD_CG_SUPPORT_HDP_LS */
929 data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
930 if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
931 *flags |= AMD_CG_SUPPORT_HDP_LS;
932
933 /* AMD_CG_SUPPORT_DRM_MGCG */
934 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
935 if (!(data & 0x01000000))
936 *flags |= AMD_CG_SUPPORT_DRM_MGCG;
937
938 /* AMD_CG_SUPPORT_DRM_LS */
939 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
940 if (data & 0x1)
941 *flags |= AMD_CG_SUPPORT_DRM_LS;
942
943 /* AMD_CG_SUPPORT_ROM_MGCG */
944 data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
945 if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
946 *flags |= AMD_CG_SUPPORT_ROM_MGCG;
947
Hawking Zhang070706c2018-03-28 17:08:04 +0800948 adev->df_funcs->get_clockgating_state(adev, flags);
Huang Ruif9abe352017-03-24 10:46:16 +0800949}
950
Ken Wang220ab9b2017-03-06 14:49:53 -0500951static int soc15_common_set_powergating_state(void *handle,
952 enum amd_powergating_state state)
953{
954 /* todo */
955 return 0;
956}
957
958const struct amd_ip_funcs soc15_common_ip_funcs = {
959 .name = "soc15_common",
960 .early_init = soc15_common_early_init,
Monk Liu81758c52017-04-05 13:04:50 +0800961 .late_init = soc15_common_late_init,
Ken Wang220ab9b2017-03-06 14:49:53 -0500962 .sw_init = soc15_common_sw_init,
963 .sw_fini = soc15_common_sw_fini,
964 .hw_init = soc15_common_hw_init,
965 .hw_fini = soc15_common_hw_fini,
966 .suspend = soc15_common_suspend,
967 .resume = soc15_common_resume,
968 .is_idle = soc15_common_is_idle,
969 .wait_for_idle = soc15_common_wait_for_idle,
970 .soft_reset = soc15_common_soft_reset,
971 .set_clockgating_state = soc15_common_set_clockgating_state,
972 .set_powergating_state = soc15_common_set_powergating_state,
Huang Ruif9abe352017-03-24 10:46:16 +0800973 .get_clockgating_state= soc15_common_get_clockgating_state,
Ken Wang220ab9b2017-03-06 14:49:53 -0500974};