blob: 06fc46f85c858480092504210c5266b41e3aa3c8 [file] [log] [blame]
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -08001/*
Vladimir Kondratiev7dc47252015-10-04 10:23:26 +03002 * Copyright (c) 2012-2015 Qualcomm Atheros, Inc.
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -08003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/interrupt.h>
18
19#include "wil6210.h"
Vladimir Kondratiev98658092013-05-12 14:43:35 +030020#include "trace.h"
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080021
22/**
23 * Theory of operation:
24 *
25 * There is ISR pseudo-cause register,
26 * dma_rgf->DMA_RGF.PSEUDO_CAUSE.PSEUDO_CAUSE
27 * Its bits represents OR'ed bits from 3 real ISR registers:
28 * TX, RX, and MISC.
29 *
30 * Registers may be configured to either "write 1 to clear" or
31 * "clear on read" mode
32 *
33 * When handling interrupt, one have to mask/unmask interrupts for the
34 * real ISR registers, or hardware may malfunction.
35 *
36 */
37
38#define WIL6210_IRQ_DISABLE (0xFFFFFFFFUL)
Vladimir Kondratiev40e391b2014-12-01 15:33:16 +020039#define WIL6210_IMC_RX (BIT_DMA_EP_RX_ICR_RX_DONE | \
40 BIT_DMA_EP_RX_ICR_RX_HTRSH)
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080041#define WIL6210_IMC_TX (BIT_DMA_EP_TX_ICR_TX_DONE | \
42 BIT_DMA_EP_TX_ICR_TX_DONE_N(0))
Vladimir Kondratiev72694942013-01-28 18:30:56 +020043#define WIL6210_IMC_MISC (ISR_MISC_FW_READY | \
44 ISR_MISC_MBOX_EVT | \
45 ISR_MISC_FW_ERROR)
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080046
47#define WIL6210_IRQ_PSEUDO_MASK (u32)(~(BIT_DMA_PSEUDO_CAUSE_RX | \
48 BIT_DMA_PSEUDO_CAUSE_TX | \
49 BIT_DMA_PSEUDO_CAUSE_MISC))
50
51#if defined(CONFIG_WIL6210_ISR_COR)
52/* configure to Clear-On-Read mode */
53#define WIL_ICR_ICC_VALUE (0xFFFFFFFFUL)
54
55static inline void wil_icr_clear(u32 x, void __iomem *addr)
56{
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080057}
58#else /* defined(CONFIG_WIL6210_ISR_COR) */
59/* configure to Write-1-to-Clear mode */
60#define WIL_ICR_ICC_VALUE (0UL)
61
62static inline void wil_icr_clear(u32 x, void __iomem *addr)
63{
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +030064 writel(x, addr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080065}
66#endif /* defined(CONFIG_WIL6210_ISR_COR) */
67
68static inline u32 wil_ioread32_and_clear(void __iomem *addr)
69{
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +030070 u32 x = readl(addr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080071
72 wil_icr_clear(x, addr);
73
74 return x;
75}
76
77static void wil6210_mask_irq_tx(struct wil6210_priv *wil)
78{
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +030079 wil_w(wil, RGF_DMA_EP_TX_ICR + offsetof(struct RGF_ICR, IMS),
80 WIL6210_IRQ_DISABLE);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080081}
82
83static void wil6210_mask_irq_rx(struct wil6210_priv *wil)
84{
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +030085 wil_w(wil, RGF_DMA_EP_RX_ICR + offsetof(struct RGF_ICR, IMS),
86 WIL6210_IRQ_DISABLE);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080087}
88
89static void wil6210_mask_irq_misc(struct wil6210_priv *wil)
90{
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +030091 wil_w(wil, RGF_DMA_EP_MISC_ICR + offsetof(struct RGF_ICR, IMS),
92 WIL6210_IRQ_DISABLE);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080093}
94
95static void wil6210_mask_irq_pseudo(struct wil6210_priv *wil)
96{
Vladimir Kondratiev77438822013-01-28 18:31:06 +020097 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080098
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +030099 wil_w(wil, RGF_DMA_PSEUDO_CAUSE_MASK_SW, WIL6210_IRQ_DISABLE);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800100
Vladimir Kondratiev9419b6a2014-12-23 09:47:14 +0200101 clear_bit(wil_status_irqen, wil->status);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800102}
103
Vladimir Kondratieve0287c42013-05-12 14:43:36 +0300104void wil6210_unmask_irq_tx(struct wil6210_priv *wil)
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800105{
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300106 wil_w(wil, RGF_DMA_EP_TX_ICR + offsetof(struct RGF_ICR, IMC),
107 WIL6210_IMC_TX);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800108}
109
Vladimir Kondratieve0287c42013-05-12 14:43:36 +0300110void wil6210_unmask_irq_rx(struct wil6210_priv *wil)
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800111{
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300112 wil_w(wil, RGF_DMA_EP_RX_ICR + offsetof(struct RGF_ICR, IMC),
113 WIL6210_IMC_RX);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800114}
115
116static void wil6210_unmask_irq_misc(struct wil6210_priv *wil)
117{
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300118 wil_w(wil, RGF_DMA_EP_MISC_ICR + offsetof(struct RGF_ICR, IMC),
119 WIL6210_IMC_MISC);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800120}
121
122static void wil6210_unmask_irq_pseudo(struct wil6210_priv *wil)
123{
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200124 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800125
Vladimir Kondratiev9419b6a2014-12-23 09:47:14 +0200126 set_bit(wil_status_irqen, wil->status);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800127
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300128 wil_w(wil, RGF_DMA_PSEUDO_CAUSE_MASK_SW, WIL6210_IRQ_PSEUDO_MASK);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800129}
130
Vladimir Kondratieve4dbb092014-09-10 16:34:49 +0300131void wil_mask_irq(struct wil6210_priv *wil)
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800132{
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200133 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800134
135 wil6210_mask_irq_tx(wil);
136 wil6210_mask_irq_rx(wil);
137 wil6210_mask_irq_misc(wil);
138 wil6210_mask_irq_pseudo(wil);
139}
140
Vladimir Kondratieve4dbb092014-09-10 16:34:49 +0300141void wil_unmask_irq(struct wil6210_priv *wil)
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800142{
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200143 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800144
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300145 wil_w(wil, RGF_DMA_EP_RX_ICR + offsetof(struct RGF_ICR, ICC),
146 WIL_ICR_ICC_VALUE);
147 wil_w(wil, RGF_DMA_EP_TX_ICR + offsetof(struct RGF_ICR, ICC),
148 WIL_ICR_ICC_VALUE);
149 wil_w(wil, RGF_DMA_EP_MISC_ICR + offsetof(struct RGF_ICR, ICC),
150 WIL_ICR_ICC_VALUE);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800151
152 wil6210_unmask_irq_pseudo(wil);
153 wil6210_unmask_irq_tx(wil);
154 wil6210_unmask_irq_rx(wil);
155 wil6210_unmask_irq_misc(wil);
156}
157
Vladimir Kondratiev9a5511b2015-02-15 14:02:31 +0200158void wil_configure_interrupt_moderation(struct wil6210_priv *wil)
Vladimir Kondratiev78366f62014-12-23 09:47:19 +0200159{
Vladimir Kondratiev9a5511b2015-02-15 14:02:31 +0200160 wil_dbg_irq(wil, "%s()\n", __func__);
161
162 /* disable interrupt moderation for monitor
163 * to get better timestamp precision
164 */
165 if (wil->wdev->iftype == NL80211_IFTYPE_MONITOR)
166 return;
167
Vladimir Kondratiev78366f62014-12-23 09:47:19 +0200168 /* Disable and clear tx counter before (re)configuration */
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300169 wil_w(wil, RGF_DMA_ITR_TX_CNT_CTL, BIT_DMA_ITR_TX_CNT_CTL_CLR);
170 wil_w(wil, RGF_DMA_ITR_TX_CNT_TRSH, wil->tx_max_burst_duration);
Vladimir Kondratiev78366f62014-12-23 09:47:19 +0200171 wil_info(wil, "set ITR_TX_CNT_TRSH = %d usec\n",
172 wil->tx_max_burst_duration);
173 /* Configure TX max burst duration timer to use usec units */
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300174 wil_w(wil, RGF_DMA_ITR_TX_CNT_CTL,
175 BIT_DMA_ITR_TX_CNT_CTL_EN | BIT_DMA_ITR_TX_CNT_CTL_EXT_TIC_SEL);
Vladimir Kondratiev78366f62014-12-23 09:47:19 +0200176
177 /* Disable and clear tx idle counter before (re)configuration */
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300178 wil_w(wil, RGF_DMA_ITR_TX_IDL_CNT_CTL, BIT_DMA_ITR_TX_IDL_CNT_CTL_CLR);
179 wil_w(wil, RGF_DMA_ITR_TX_IDL_CNT_TRSH, wil->tx_interframe_timeout);
Vladimir Kondratiev78366f62014-12-23 09:47:19 +0200180 wil_info(wil, "set ITR_TX_IDL_CNT_TRSH = %d usec\n",
181 wil->tx_interframe_timeout);
182 /* Configure TX max burst duration timer to use usec units */
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300183 wil_w(wil, RGF_DMA_ITR_TX_IDL_CNT_CTL, BIT_DMA_ITR_TX_IDL_CNT_CTL_EN |
184 BIT_DMA_ITR_TX_IDL_CNT_CTL_EXT_TIC_SEL);
Vladimir Kondratiev78366f62014-12-23 09:47:19 +0200185
186 /* Disable and clear rx counter before (re)configuration */
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300187 wil_w(wil, RGF_DMA_ITR_RX_CNT_CTL, BIT_DMA_ITR_RX_CNT_CTL_CLR);
188 wil_w(wil, RGF_DMA_ITR_RX_CNT_TRSH, wil->rx_max_burst_duration);
Vladimir Kondratiev78366f62014-12-23 09:47:19 +0200189 wil_info(wil, "set ITR_RX_CNT_TRSH = %d usec\n",
190 wil->rx_max_burst_duration);
191 /* Configure TX max burst duration timer to use usec units */
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300192 wil_w(wil, RGF_DMA_ITR_RX_CNT_CTL,
193 BIT_DMA_ITR_RX_CNT_CTL_EN | BIT_DMA_ITR_RX_CNT_CTL_EXT_TIC_SEL);
Vladimir Kondratiev78366f62014-12-23 09:47:19 +0200194
195 /* Disable and clear rx idle counter before (re)configuration */
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300196 wil_w(wil, RGF_DMA_ITR_RX_IDL_CNT_CTL, BIT_DMA_ITR_RX_IDL_CNT_CTL_CLR);
197 wil_w(wil, RGF_DMA_ITR_RX_IDL_CNT_TRSH, wil->rx_interframe_timeout);
Vladimir Kondratiev78366f62014-12-23 09:47:19 +0200198 wil_info(wil, "set ITR_RX_IDL_CNT_TRSH = %d usec\n",
199 wil->rx_interframe_timeout);
200 /* Configure TX max burst duration timer to use usec units */
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300201 wil_w(wil, RGF_DMA_ITR_RX_IDL_CNT_CTL, BIT_DMA_ITR_RX_IDL_CNT_CTL_EN |
202 BIT_DMA_ITR_RX_IDL_CNT_CTL_EXT_TIC_SEL);
Vladimir Kondratiev78366f62014-12-23 09:47:19 +0200203}
204
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800205static irqreturn_t wil6210_irq_rx(int irq, void *cookie)
206{
207 struct wil6210_priv *wil = cookie;
208 u32 isr = wil_ioread32_and_clear(wil->csr +
209 HOSTADDR(RGF_DMA_EP_RX_ICR) +
210 offsetof(struct RGF_ICR, ICR));
Vladimir Kondratiev40e391b2014-12-01 15:33:16 +0200211 bool need_unmask = true;
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800212
Vladimir Kondratiev98658092013-05-12 14:43:35 +0300213 trace_wil6210_irq_rx(isr);
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200214 wil_dbg_irq(wil, "ISR RX 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800215
Vladimir Kondratiev33c477f2015-02-15 14:02:33 +0200216 if (unlikely(!isr)) {
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800217 wil_err(wil, "spurious IRQ: RX\n");
218 return IRQ_NONE;
219 }
220
221 wil6210_mask_irq_rx(wil);
222
Vladimir Kondratiev40e391b2014-12-01 15:33:16 +0200223 /* RX_DONE and RX_HTRSH interrupts are the same if interrupt
224 * moderation is not used. Interrupt moderation may cause RX
225 * buffer overflow while RX_DONE is delayed. The required
226 * action is always the same - should empty the accumulated
227 * packets from the RX ring.
228 */
Vladimir Kondratiev33c477f2015-02-15 14:02:33 +0200229 if (likely(isr & (BIT_DMA_EP_RX_ICR_RX_DONE |
230 BIT_DMA_EP_RX_ICR_RX_HTRSH))) {
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200231 wil_dbg_irq(wil, "RX done\n");
Vladimir Kondratiev40e391b2014-12-01 15:33:16 +0200232
Vladimir Kondratiev33c477f2015-02-15 14:02:33 +0200233 if (unlikely(isr & BIT_DMA_EP_RX_ICR_RX_HTRSH))
Vladimir Kondratiev1aeda132014-12-23 09:47:18 +0200234 wil_err_ratelimited(wil,
235 "Received \"Rx buffer is in risk of overflow\" interrupt\n");
Vladimir Kondratiev40e391b2014-12-01 15:33:16 +0200236
Vladimir Kondratiev1aeda132014-12-23 09:47:18 +0200237 isr &= ~(BIT_DMA_EP_RX_ICR_RX_DONE |
238 BIT_DMA_EP_RX_ICR_RX_HTRSH);
Vladimir Kondratiev33c477f2015-02-15 14:02:33 +0200239 if (likely(test_bit(wil_status_reset_done, wil->status))) {
240 if (likely(test_bit(wil_status_napi_en, wil->status))) {
Vladimir Kondratiev73d839a2014-09-10 16:34:50 +0300241 wil_dbg_txrx(wil, "NAPI(Rx) schedule\n");
Vladimir Kondratiev40e391b2014-12-01 15:33:16 +0200242 need_unmask = false;
Vladimir Kondratiev73d839a2014-09-10 16:34:50 +0300243 napi_schedule(&wil->napi_rx);
244 } else {
Vladimir Kondratiev1aeda132014-12-23 09:47:18 +0200245 wil_err(wil,
246 "Got Rx interrupt while stopping interface\n");
Vladimir Kondratiev73d839a2014-09-10 16:34:50 +0300247 }
Vladimir Kondratiev0fef1812014-03-17 15:34:18 +0200248 } else {
249 wil_err(wil, "Got Rx interrupt while in reset\n");
250 }
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800251 }
252
Vladimir Kondratiev33c477f2015-02-15 14:02:33 +0200253 if (unlikely(isr))
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800254 wil_err(wil, "un-handled RX ISR bits 0x%08x\n", isr);
255
Vladimir Kondratieve0287c42013-05-12 14:43:36 +0300256 /* Rx IRQ will be enabled when NAPI processing finished */
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800257
Vladimir Kondratievbe299852014-06-16 19:37:22 +0300258 atomic_inc(&wil->isr_count_rx);
Vladimir Kondratiev40e391b2014-12-01 15:33:16 +0200259
260 if (unlikely(need_unmask))
261 wil6210_unmask_irq_rx(wil);
262
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800263 return IRQ_HANDLED;
264}
265
266static irqreturn_t wil6210_irq_tx(int irq, void *cookie)
267{
268 struct wil6210_priv *wil = cookie;
269 u32 isr = wil_ioread32_and_clear(wil->csr +
270 HOSTADDR(RGF_DMA_EP_TX_ICR) +
271 offsetof(struct RGF_ICR, ICR));
Vladimir Kondratiev40e391b2014-12-01 15:33:16 +0200272 bool need_unmask = true;
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800273
Vladimir Kondratiev98658092013-05-12 14:43:35 +0300274 trace_wil6210_irq_tx(isr);
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200275 wil_dbg_irq(wil, "ISR TX 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800276
Vladimir Kondratiev33c477f2015-02-15 14:02:33 +0200277 if (unlikely(!isr)) {
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800278 wil_err(wil, "spurious IRQ: TX\n");
279 return IRQ_NONE;
280 }
281
282 wil6210_mask_irq_tx(wil);
283
Vladimir Kondratiev33c477f2015-02-15 14:02:33 +0200284 if (likely(isr & BIT_DMA_EP_TX_ICR_TX_DONE)) {
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200285 wil_dbg_irq(wil, "TX done\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800286 isr &= ~BIT_DMA_EP_TX_ICR_TX_DONE;
Vladimir Kondratieve0287c42013-05-12 14:43:36 +0300287 /* clear also all VRING interrupts */
288 isr &= ~(BIT(25) - 1UL);
Vladimir Kondratiev33c477f2015-02-15 14:02:33 +0200289 if (likely(test_bit(wil_status_reset_done, wil->status))) {
Vladimir Kondratiev0fef1812014-03-17 15:34:18 +0200290 wil_dbg_txrx(wil, "NAPI(Tx) schedule\n");
Vladimir Kondratiev40e391b2014-12-01 15:33:16 +0200291 need_unmask = false;
Vladimir Kondratiev0fef1812014-03-17 15:34:18 +0200292 napi_schedule(&wil->napi_tx);
293 } else {
294 wil_err(wil, "Got Tx interrupt while in reset\n");
295 }
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800296 }
297
Vladimir Kondratiev33c477f2015-02-15 14:02:33 +0200298 if (unlikely(isr))
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800299 wil_err(wil, "un-handled TX ISR bits 0x%08x\n", isr);
300
Vladimir Kondratieve0287c42013-05-12 14:43:36 +0300301 /* Tx IRQ will be enabled when NAPI processing finished */
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800302
Vladimir Kondratievbe299852014-06-16 19:37:22 +0300303 atomic_inc(&wil->isr_count_tx);
Vladimir Kondratiev40e391b2014-12-01 15:33:16 +0200304
305 if (unlikely(need_unmask))
306 wil6210_unmask_irq_tx(wil);
307
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800308 return IRQ_HANDLED;
309}
310
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200311static void wil_notify_fw_error(struct wil6210_priv *wil)
312{
313 struct device *dev = &wil_to_ndev(wil)->dev;
314 char *envp[3] = {
315 [0] = "SOURCE=wil6210",
316 [1] = "EVENT=FW_ERROR",
317 [2] = NULL,
318 };
Vladimir Kondratiev92b67472014-06-16 19:37:10 +0300319 wil_err(wil, "Notify about firmware error\n");
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200320 kobject_uevent_env(&dev->kobj, KOBJ_CHANGE, envp);
321}
322
Vladimir Kondratiev55f7acd2013-03-13 14:12:49 +0200323static void wil_cache_mbox_regs(struct wil6210_priv *wil)
324{
325 /* make shadow copy of registers that should not change on run time */
326 wil_memcpy_fromio_32(&wil->mbox_ctl, wil->csr + HOST_MBOX,
327 sizeof(struct wil6210_mbox_ctl));
328 wil_mbox_ring_le2cpus(&wil->mbox_ctl.rx);
329 wil_mbox_ring_le2cpus(&wil->mbox_ctl.tx);
330}
331
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800332static irqreturn_t wil6210_irq_misc(int irq, void *cookie)
333{
334 struct wil6210_priv *wil = cookie;
335 u32 isr = wil_ioread32_and_clear(wil->csr +
336 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
337 offsetof(struct RGF_ICR, ICR));
338
Vladimir Kondratiev98658092013-05-12 14:43:35 +0300339 trace_wil6210_irq_misc(isr);
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200340 wil_dbg_irq(wil, "ISR MISC 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800341
342 if (!isr) {
343 wil_err(wil, "spurious IRQ: MISC\n");
344 return IRQ_NONE;
345 }
346
347 wil6210_mask_irq_misc(wil);
348
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200349 if (isr & ISR_MISC_FW_ERROR) {
Vladimir Kondratievbf2f6732015-10-04 10:23:20 +0300350 u32 fw_assert_code = wil_r(wil, RGF_FW_ASSERT_CODE);
351 u32 ucode_assert_code = wil_r(wil, RGF_UCODE_ASSERT_CODE);
352
353 wil_err(wil,
354 "Firmware error detected, assert codes FW 0x%08x, UCODE 0x%08x\n",
355 fw_assert_code, ucode_assert_code);
Vladimir Kondratiev9419b6a2014-12-23 09:47:14 +0200356 clear_bit(wil_status_fwready, wil->status);
Vladimir Kondratievde70ab82013-03-13 14:12:46 +0200357 /*
358 * do not clear @isr here - we do 2-nd part in thread
359 * there, user space get notified, and it should be done
360 * in non-atomic context
361 */
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200362 }
363
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800364 if (isr & ISR_MISC_FW_READY) {
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200365 wil_dbg_irq(wil, "IRQ: FW ready\n");
Vladimir Kondratiev55f7acd2013-03-13 14:12:49 +0200366 wil_cache_mbox_regs(wil);
Vladimir Kondratiev9419b6a2014-12-23 09:47:14 +0200367 set_bit(wil_status_reset_done, wil->status);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800368 /**
369 * Actual FW ready indicated by the
370 * WMI_FW_READY_EVENTID
371 */
372 isr &= ~ISR_MISC_FW_READY;
373 }
374
375 wil->isr_misc = isr;
376
377 if (isr) {
378 return IRQ_WAKE_THREAD;
379 } else {
380 wil6210_unmask_irq_misc(wil);
381 return IRQ_HANDLED;
382 }
383}
384
385static irqreturn_t wil6210_irq_misc_thread(int irq, void *cookie)
386{
387 struct wil6210_priv *wil = cookie;
388 u32 isr = wil->isr_misc;
389
Vladimir Kondratiev98658092013-05-12 14:43:35 +0300390 trace_wil6210_irq_misc_thread(isr);
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200391 wil_dbg_irq(wil, "Thread ISR MISC 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800392
Vladimir Kondratievde70ab82013-03-13 14:12:46 +0200393 if (isr & ISR_MISC_FW_ERROR) {
Vladimir Kondratiev7dc47252015-10-04 10:23:26 +0300394 wil_fw_core_dump(wil);
Vladimir Kondratievde70ab82013-03-13 14:12:46 +0200395 wil_notify_fw_error(wil);
396 isr &= ~ISR_MISC_FW_ERROR;
Vladimir Kondratieved6f9dc2014-03-17 15:34:19 +0200397 wil_fw_error_recovery(wil);
Vladimir Kondratievde70ab82013-03-13 14:12:46 +0200398 }
399
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800400 if (isr & ISR_MISC_MBOX_EVT) {
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200401 wil_dbg_irq(wil, "MBOX event\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800402 wmi_recv_cmd(wil);
403 isr &= ~ISR_MISC_MBOX_EVT;
404 }
405
406 if (isr)
Vladimir Kondratiev15e23122014-04-08 11:36:16 +0300407 wil_dbg_irq(wil, "un-handled MISC ISR bits 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800408
409 wil->isr_misc = 0;
410
411 wil6210_unmask_irq_misc(wil);
412
413 return IRQ_HANDLED;
414}
415
416/**
417 * thread IRQ handler
418 */
419static irqreturn_t wil6210_thread_irq(int irq, void *cookie)
420{
421 struct wil6210_priv *wil = cookie;
422
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200423 wil_dbg_irq(wil, "Thread IRQ\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800424 /* Discover real IRQ cause */
425 if (wil->isr_misc)
426 wil6210_irq_misc_thread(irq, cookie);
427
428 wil6210_unmask_irq_pseudo(wil);
429
430 return IRQ_HANDLED;
431}
432
433/* DEBUG
434 * There is subtle bug in hardware that causes IRQ to raise when it should be
435 * masked. It is quite rare and hard to debug.
436 *
437 * Catch irq issue if it happens and print all I can.
438 */
439static int wil6210_debug_irq_mask(struct wil6210_priv *wil, u32 pseudo_cause)
440{
Vladimir Kondratiev9419b6a2014-12-23 09:47:14 +0200441 if (!test_bit(wil_status_irqen, wil->status)) {
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800442 u32 icm_rx = wil_ioread32_and_clear(wil->csr +
443 HOSTADDR(RGF_DMA_EP_RX_ICR) +
444 offsetof(struct RGF_ICR, ICM));
445 u32 icr_rx = wil_ioread32_and_clear(wil->csr +
446 HOSTADDR(RGF_DMA_EP_RX_ICR) +
447 offsetof(struct RGF_ICR, ICR));
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300448 u32 imv_rx = wil_r(wil, RGF_DMA_EP_RX_ICR +
449 offsetof(struct RGF_ICR, IMV));
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800450 u32 icm_tx = wil_ioread32_and_clear(wil->csr +
451 HOSTADDR(RGF_DMA_EP_TX_ICR) +
452 offsetof(struct RGF_ICR, ICM));
453 u32 icr_tx = wil_ioread32_and_clear(wil->csr +
454 HOSTADDR(RGF_DMA_EP_TX_ICR) +
455 offsetof(struct RGF_ICR, ICR));
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300456 u32 imv_tx = wil_r(wil, RGF_DMA_EP_TX_ICR +
457 offsetof(struct RGF_ICR, IMV));
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800458 u32 icm_misc = wil_ioread32_and_clear(wil->csr +
459 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
460 offsetof(struct RGF_ICR, ICM));
461 u32 icr_misc = wil_ioread32_and_clear(wil->csr +
462 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
463 offsetof(struct RGF_ICR, ICR));
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300464 u32 imv_misc = wil_r(wil, RGF_DMA_EP_MISC_ICR +
465 offsetof(struct RGF_ICR, IMV));
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800466 wil_err(wil, "IRQ when it should be masked: pseudo 0x%08x\n"
467 "Rx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
468 "Tx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
469 "Misc icm:icr:imv 0x%08x 0x%08x 0x%08x\n",
470 pseudo_cause,
471 icm_rx, icr_rx, imv_rx,
472 icm_tx, icr_tx, imv_tx,
473 icm_misc, icr_misc, imv_misc);
474
475 return -EINVAL;
476 }
477
478 return 0;
479}
480
481static irqreturn_t wil6210_hardirq(int irq, void *cookie)
482{
483 irqreturn_t rc = IRQ_HANDLED;
484 struct wil6210_priv *wil = cookie;
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300485 u32 pseudo_cause = wil_r(wil, RGF_DMA_PSEUDO_CAUSE);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800486
487 /**
488 * pseudo_cause is Clear-On-Read, no need to ACK
489 */
Vladimir Kondratiev33c477f2015-02-15 14:02:33 +0200490 if (unlikely((pseudo_cause == 0) || ((pseudo_cause & 0xff) == 0xff)))
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800491 return IRQ_NONE;
492
493 /* FIXME: IRQ mask debug */
Vladimir Kondratiev33c477f2015-02-15 14:02:33 +0200494 if (unlikely(wil6210_debug_irq_mask(wil, pseudo_cause)))
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800495 return IRQ_NONE;
496
Vladimir Kondratiev98658092013-05-12 14:43:35 +0300497 trace_wil6210_irq_pseudo(pseudo_cause);
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200498 wil_dbg_irq(wil, "Pseudo IRQ 0x%08x\n", pseudo_cause);
Vladimir Kondratiev4789d722013-01-28 18:30:57 +0200499
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800500 wil6210_mask_irq_pseudo(wil);
501
502 /* Discover real IRQ cause
503 * There are 2 possible phases for every IRQ:
504 * - hard IRQ handler called right here
505 * - threaded handler called later
506 *
507 * Hard IRQ handler reads and clears ISR.
508 *
509 * If threaded handler requested, hard IRQ handler
510 * returns IRQ_WAKE_THREAD and saves ISR register value
511 * for the threaded handler use.
512 *
513 * voting for wake thread - need at least 1 vote
514 */
515 if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_RX) &&
516 (wil6210_irq_rx(irq, cookie) == IRQ_WAKE_THREAD))
517 rc = IRQ_WAKE_THREAD;
518
519 if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_TX) &&
520 (wil6210_irq_tx(irq, cookie) == IRQ_WAKE_THREAD))
521 rc = IRQ_WAKE_THREAD;
522
523 if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_MISC) &&
524 (wil6210_irq_misc(irq, cookie) == IRQ_WAKE_THREAD))
525 rc = IRQ_WAKE_THREAD;
526
527 /* if thread is requested, it will unmask IRQ */
528 if (rc != IRQ_WAKE_THREAD)
529 wil6210_unmask_irq_pseudo(wil);
530
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800531 return rc;
532}
533
Vladimir Kondratievd00a6362014-09-10 16:34:48 +0300534/* can't use wil_ioread32_and_clear because ICC value is not set yet */
Vladimir Kondratievf4b5a802014-03-17 15:34:13 +0200535static inline void wil_clear32(void __iomem *addr)
536{
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300537 u32 x = readl(addr);
Vladimir Kondratievf4b5a802014-03-17 15:34:13 +0200538
Vladimir Kondratievb9eeb512015-07-30 13:52:03 +0300539 writel(x, addr);
Vladimir Kondratievf4b5a802014-03-17 15:34:13 +0200540}
541
542void wil6210_clear_irq(struct wil6210_priv *wil)
543{
544 wil_clear32(wil->csr + HOSTADDR(RGF_DMA_EP_RX_ICR) +
545 offsetof(struct RGF_ICR, ICR));
546 wil_clear32(wil->csr + HOSTADDR(RGF_DMA_EP_TX_ICR) +
547 offsetof(struct RGF_ICR, ICR));
548 wil_clear32(wil->csr + HOSTADDR(RGF_DMA_EP_MISC_ICR) +
549 offsetof(struct RGF_ICR, ICR));
Vladimir Kondratiev151a9702014-09-10 16:34:30 +0300550 wmb(); /* make sure write completed */
Vladimir Kondratievf4b5a802014-03-17 15:34:13 +0200551}
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800552
Vladimir Kondratievbd2d18b2015-07-30 13:52:02 +0300553int wil6210_init_irq(struct wil6210_priv *wil, int irq, bool use_msi)
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800554{
555 int rc;
Vladimir Kondratiev9cf10d62014-09-10 16:34:36 +0300556
Vladimir Kondratievbd2d18b2015-07-30 13:52:02 +0300557 wil_dbg_misc(wil, "%s(%s)\n", __func__, use_msi ? "MSI" : "INTx");
Vladimir Kondratiev9cf10d62014-09-10 16:34:36 +0300558
Vladimir Kondratievbd2d18b2015-07-30 13:52:02 +0300559 rc = request_threaded_irq(irq, wil6210_hardirq,
560 wil6210_thread_irq,
561 use_msi ? 0 : IRQF_SHARED,
562 WIL_NAME, wil);
Dedy Lansky69778052014-09-10 16:34:37 +0300563 return rc;
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800564}
565
566void wil6210_fini_irq(struct wil6210_priv *wil, int irq)
567{
Vladimir Kondratiev9cf10d62014-09-10 16:34:36 +0300568 wil_dbg_misc(wil, "%s()\n", __func__);
569
Vladimir Kondratieve4dbb092014-09-10 16:34:49 +0300570 wil_mask_irq(wil);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800571 free_irq(irq, wil);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800572}