blob: 63ea71c5762f852debc2b2873f6af7b8e53f8548 [file] [log] [blame]
Benjamin Gaignard9c41e452017-11-30 09:43:57 +01001// SPDX-License-Identifier: GPL-2.0
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02002/*
3 * Driver for STMicroelectronics STM32F7 I2C controller
4 *
5 * This I2C controller is described in the STM32F75xxx and STM32F74xxx Soc
6 * reference manual.
7 * Please see below a link to the documentation:
8 * http://www.st.com/resource/en/reference_manual/dm00124865.pdf
9 *
10 * Copyright (C) M'boumba Cedric Madianga 2017
Benjamin Gaignard9c41e452017-11-30 09:43:57 +010011 * Copyright (C) STMicroelectronics 2017
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020012 * Author: M'boumba Cedric Madianga <cedric.madianga@gmail.com>
13 *
14 * This driver is based on i2c-stm32f4.c
15 *
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020016 */
17#include <linux/clk.h>
18#include <linux/delay.h>
19#include <linux/err.h>
20#include <linux/i2c.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
23#include <linux/iopoll.h>
24#include <linux/module.h>
25#include <linux/of.h>
26#include <linux/of_address.h>
27#include <linux/of_irq.h>
28#include <linux/of_platform.h>
29#include <linux/platform_device.h>
30#include <linux/reset.h>
31#include <linux/slab.h>
32
33#include "i2c-stm32.h"
34
35/* STM32F7 I2C registers */
36#define STM32F7_I2C_CR1 0x00
37#define STM32F7_I2C_CR2 0x04
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +020038#define STM32F7_I2C_OAR1 0x08
39#define STM32F7_I2C_OAR2 0x0C
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +020040#define STM32F7_I2C_PECR 0x20
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020041#define STM32F7_I2C_TIMINGR 0x10
42#define STM32F7_I2C_ISR 0x18
43#define STM32F7_I2C_ICR 0x1C
44#define STM32F7_I2C_RXDR 0x24
45#define STM32F7_I2C_TXDR 0x28
46
47/* STM32F7 I2C control 1 */
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +020048#define STM32F7_I2C_CR1_PECEN BIT(23)
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +020049#define STM32F7_I2C_CR1_SBC BIT(16)
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +020050#define STM32F7_I2C_CR1_RXDMAEN BIT(15)
51#define STM32F7_I2C_CR1_TXDMAEN BIT(14)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020052#define STM32F7_I2C_CR1_ANFOFF BIT(12)
53#define STM32F7_I2C_CR1_ERRIE BIT(7)
54#define STM32F7_I2C_CR1_TCIE BIT(6)
55#define STM32F7_I2C_CR1_STOPIE BIT(5)
56#define STM32F7_I2C_CR1_NACKIE BIT(4)
57#define STM32F7_I2C_CR1_ADDRIE BIT(3)
58#define STM32F7_I2C_CR1_RXIE BIT(2)
59#define STM32F7_I2C_CR1_TXIE BIT(1)
60#define STM32F7_I2C_CR1_PE BIT(0)
61#define STM32F7_I2C_ALL_IRQ_MASK (STM32F7_I2C_CR1_ERRIE \
62 | STM32F7_I2C_CR1_TCIE \
63 | STM32F7_I2C_CR1_STOPIE \
64 | STM32F7_I2C_CR1_NACKIE \
65 | STM32F7_I2C_CR1_RXIE \
66 | STM32F7_I2C_CR1_TXIE)
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +020067#define STM32F7_I2C_XFER_IRQ_MASK (STM32F7_I2C_CR1_TCIE \
68 | STM32F7_I2C_CR1_STOPIE \
69 | STM32F7_I2C_CR1_NACKIE \
70 | STM32F7_I2C_CR1_RXIE \
71 | STM32F7_I2C_CR1_TXIE)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020072
73/* STM32F7 I2C control 2 */
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +020074#define STM32F7_I2C_CR2_PECBYTE BIT(26)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020075#define STM32F7_I2C_CR2_RELOAD BIT(24)
76#define STM32F7_I2C_CR2_NBYTES_MASK GENMASK(23, 16)
77#define STM32F7_I2C_CR2_NBYTES(n) (((n) & 0xff) << 16)
78#define STM32F7_I2C_CR2_NACK BIT(15)
79#define STM32F7_I2C_CR2_STOP BIT(14)
80#define STM32F7_I2C_CR2_START BIT(13)
Pierre-Yves MORDRET8c7ecc92018-04-11 15:24:53 +020081#define STM32F7_I2C_CR2_HEAD10R BIT(12)
82#define STM32F7_I2C_CR2_ADD10 BIT(11)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020083#define STM32F7_I2C_CR2_RD_WRN BIT(10)
Pierre-Yves MORDRET8c7ecc92018-04-11 15:24:53 +020084#define STM32F7_I2C_CR2_SADD10_MASK GENMASK(9, 0)
85#define STM32F7_I2C_CR2_SADD10(n) (((n) & \
86 STM32F7_I2C_CR2_SADD10_MASK))
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020087#define STM32F7_I2C_CR2_SADD7_MASK GENMASK(7, 1)
88#define STM32F7_I2C_CR2_SADD7(n) (((n) & 0x7f) << 1)
89
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +020090/* STM32F7 I2C Own Address 1 */
91#define STM32F7_I2C_OAR1_OA1EN BIT(15)
92#define STM32F7_I2C_OAR1_OA1MODE BIT(10)
93#define STM32F7_I2C_OAR1_OA1_10_MASK GENMASK(9, 0)
94#define STM32F7_I2C_OAR1_OA1_10(n) (((n) & \
95 STM32F7_I2C_OAR1_OA1_10_MASK))
96#define STM32F7_I2C_OAR1_OA1_7_MASK GENMASK(7, 1)
97#define STM32F7_I2C_OAR1_OA1_7(n) (((n) & 0x7f) << 1)
98#define STM32F7_I2C_OAR1_MASK (STM32F7_I2C_OAR1_OA1_7_MASK \
99 | STM32F7_I2C_OAR1_OA1_10_MASK \
100 | STM32F7_I2C_OAR1_OA1EN \
101 | STM32F7_I2C_OAR1_OA1MODE)
102
103/* STM32F7 I2C Own Address 2 */
104#define STM32F7_I2C_OAR2_OA2EN BIT(15)
105#define STM32F7_I2C_OAR2_OA2MSK_MASK GENMASK(10, 8)
106#define STM32F7_I2C_OAR2_OA2MSK(n) (((n) & 0x7) << 8)
107#define STM32F7_I2C_OAR2_OA2_7_MASK GENMASK(7, 1)
108#define STM32F7_I2C_OAR2_OA2_7(n) (((n) & 0x7f) << 1)
109#define STM32F7_I2C_OAR2_MASK (STM32F7_I2C_OAR2_OA2MSK_MASK \
110 | STM32F7_I2C_OAR2_OA2_7_MASK \
111 | STM32F7_I2C_OAR2_OA2EN)
112
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200113/* STM32F7 I2C Interrupt Status */
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200114#define STM32F7_I2C_ISR_ADDCODE_MASK GENMASK(23, 17)
115#define STM32F7_I2C_ISR_ADDCODE_GET(n) \
116 (((n) & STM32F7_I2C_ISR_ADDCODE_MASK) >> 17)
117#define STM32F7_I2C_ISR_DIR BIT(16)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200118#define STM32F7_I2C_ISR_BUSY BIT(15)
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +0200119#define STM32F7_I2C_ISR_PECERR BIT(11)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200120#define STM32F7_I2C_ISR_ARLO BIT(9)
121#define STM32F7_I2C_ISR_BERR BIT(8)
122#define STM32F7_I2C_ISR_TCR BIT(7)
123#define STM32F7_I2C_ISR_TC BIT(6)
124#define STM32F7_I2C_ISR_STOPF BIT(5)
125#define STM32F7_I2C_ISR_NACKF BIT(4)
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200126#define STM32F7_I2C_ISR_ADDR BIT(3)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200127#define STM32F7_I2C_ISR_RXNE BIT(2)
128#define STM32F7_I2C_ISR_TXIS BIT(1)
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200129#define STM32F7_I2C_ISR_TXE BIT(0)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200130
131/* STM32F7 I2C Interrupt Clear */
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +0200132#define STM32F7_I2C_ICR_PECCF BIT(11)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200133#define STM32F7_I2C_ICR_ARLOCF BIT(9)
134#define STM32F7_I2C_ICR_BERRCF BIT(8)
135#define STM32F7_I2C_ICR_STOPCF BIT(5)
136#define STM32F7_I2C_ICR_NACKCF BIT(4)
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200137#define STM32F7_I2C_ICR_ADDRCF BIT(3)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200138
139/* STM32F7 I2C Timing */
140#define STM32F7_I2C_TIMINGR_PRESC(n) (((n) & 0xf) << 28)
141#define STM32F7_I2C_TIMINGR_SCLDEL(n) (((n) & 0xf) << 20)
142#define STM32F7_I2C_TIMINGR_SDADEL(n) (((n) & 0xf) << 16)
143#define STM32F7_I2C_TIMINGR_SCLH(n) (((n) & 0xff) << 8)
144#define STM32F7_I2C_TIMINGR_SCLL(n) ((n) & 0xff)
145
146#define STM32F7_I2C_MAX_LEN 0xff
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200147#define STM32F7_I2C_DMA_LEN_MIN 0x16
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200148#define STM32F7_I2C_MAX_SLAVE 0x2
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200149
150#define STM32F7_I2C_DNF_DEFAULT 0
151#define STM32F7_I2C_DNF_MAX 16
152
153#define STM32F7_I2C_ANALOG_FILTER_ENABLE 1
154#define STM32F7_I2C_ANALOG_FILTER_DELAY_MIN 50 /* ns */
155#define STM32F7_I2C_ANALOG_FILTER_DELAY_MAX 260 /* ns */
156
157#define STM32F7_I2C_RISE_TIME_DEFAULT 25 /* ns */
158#define STM32F7_I2C_FALL_TIME_DEFAULT 10 /* ns */
159
160#define STM32F7_PRESC_MAX BIT(4)
161#define STM32F7_SCLDEL_MAX BIT(4)
162#define STM32F7_SDADEL_MAX BIT(4)
163#define STM32F7_SCLH_MAX BIT(8)
164#define STM32F7_SCLL_MAX BIT(8)
165
166/**
167 * struct stm32f7_i2c_spec - private i2c specification timing
168 * @rate: I2C bus speed (Hz)
169 * @rate_min: 80% of I2C bus speed (Hz)
170 * @rate_max: 100% of I2C bus speed (Hz)
171 * @fall_max: Max fall time of both SDA and SCL signals (ns)
172 * @rise_max: Max rise time of both SDA and SCL signals (ns)
173 * @hddat_min: Min data hold time (ns)
174 * @vddat_max: Max data valid time (ns)
175 * @sudat_min: Min data setup time (ns)
176 * @l_min: Min low period of the SCL clock (ns)
177 * @h_min: Min high period of the SCL clock (ns)
178 */
179struct stm32f7_i2c_spec {
180 u32 rate;
181 u32 rate_min;
182 u32 rate_max;
183 u32 fall_max;
184 u32 rise_max;
185 u32 hddat_min;
186 u32 vddat_max;
187 u32 sudat_min;
188 u32 l_min;
189 u32 h_min;
190};
191
192/**
193 * struct stm32f7_i2c_setup - private I2C timing setup parameters
194 * @speed: I2C speed mode (standard, Fast Plus)
195 * @speed_freq: I2C speed frequency (Hz)
196 * @clock_src: I2C clock source frequency (Hz)
197 * @rise_time: Rise time (ns)
198 * @fall_time: Fall time (ns)
199 * @dnf: Digital filter coefficient (0-16)
200 * @analog_filter: Analog filter delay (On/Off)
201 */
202struct stm32f7_i2c_setup {
203 enum stm32_i2c_speed speed;
204 u32 speed_freq;
205 u32 clock_src;
206 u32 rise_time;
207 u32 fall_time;
208 u8 dnf;
209 bool analog_filter;
210};
211
212/**
213 * struct stm32f7_i2c_timings - private I2C output parameters
214 * @prec: Prescaler value
215 * @scldel: Data setup time
216 * @sdadel: Data hold time
217 * @sclh: SCL high period (master mode)
218 * @sclh: SCL low period (master mode)
219 */
220struct stm32f7_i2c_timings {
221 struct list_head node;
222 u8 presc;
223 u8 scldel;
224 u8 sdadel;
225 u8 sclh;
226 u8 scll;
227};
228
229/**
230 * struct stm32f7_i2c_msg - client specific data
Pierre-Yves MORDRET8c7ecc92018-04-11 15:24:53 +0200231 * @addr: 8-bit or 10-bit slave addr, including r/w bit
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200232 * @count: number of bytes to be transferred
233 * @buf: data buffer
234 * @result: result of the transfer
235 * @stop: last I2C msg to be sent, i.e. STOP to be generated
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +0200236 * @smbus: boolean to know if the I2C IP is used in SMBus mode
237 * @size: type of SMBus protocol
238 * @read_write: direction of SMBus protocol
239 * SMBus block read and SMBus block write - block read process call protocols
240 * @smbus_buff: buffer to be used for SMBus protocol transfer. It will
241 * contain a maximum of 32 bytes of data + byte command + byte count + PEC
242 * This buffer has to be 32-bit aligned to be compliant with memory address
243 * register in DMA mode.
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200244 */
245struct stm32f7_i2c_msg {
Pierre-Yves MORDRET8c7ecc92018-04-11 15:24:53 +0200246 u16 addr;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200247 u32 count;
248 u8 *buf;
249 int result;
250 bool stop;
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +0200251 bool smbus;
252 int size;
253 char read_write;
254 u8 smbus_buf[I2C_SMBUS_BLOCK_MAX + 3] __aligned(4);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200255};
256
257/**
258 * struct stm32f7_i2c_dev - private data of the controller
259 * @adap: I2C adapter for this controller
260 * @dev: device for this controller
261 * @base: virtual memory area
262 * @complete: completion of I2C message
263 * @clk: hw i2c clock
264 * @speed: I2C clock frequency of the controller. Standard, Fast or Fast+
265 * @msg: Pointer to data to be written
266 * @msg_num: number of I2C messages to be executed
267 * @msg_id: message identifiant
268 * @f7_msg: customized i2c msg for driver usage
269 * @setup: I2C timing input setup
270 * @timing: I2C computed timings
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200271 * @slave: list of slave devices registered on the I2C bus
272 * @slave_running: slave device currently used
273 * @slave_dir: transfer direction for the current slave device
274 * @master_mode: boolean to know in which mode the I2C is running (master or
275 * slave)
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200276 * @dma: dma data
277 * @use_dma: boolean to know if dma is used in the current transfer
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200278 */
279struct stm32f7_i2c_dev {
280 struct i2c_adapter adap;
281 struct device *dev;
282 void __iomem *base;
283 struct completion complete;
284 struct clk *clk;
285 int speed;
286 struct i2c_msg *msg;
287 unsigned int msg_num;
288 unsigned int msg_id;
289 struct stm32f7_i2c_msg f7_msg;
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +0200290 struct stm32f7_i2c_setup setup;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200291 struct stm32f7_i2c_timings timing;
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200292 struct i2c_client *slave[STM32F7_I2C_MAX_SLAVE];
293 struct i2c_client *slave_running;
294 u32 slave_dir;
295 bool master_mode;
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200296 struct stm32_i2c_dma *dma;
297 bool use_dma;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200298};
299
300/**
301 * All these values are coming from I2C Specification, Version 6.0, 4th of
302 * April 2014.
303 *
304 * Table10. Characteristics of the SDA and SCL bus lines for Standard, Fast,
305 * and Fast-mode Plus I2C-bus devices
306 */
307static struct stm32f7_i2c_spec i2c_specs[] = {
308 [STM32_I2C_SPEED_STANDARD] = {
309 .rate = 100000,
310 .rate_min = 80000,
311 .rate_max = 100000,
312 .fall_max = 300,
313 .rise_max = 1000,
314 .hddat_min = 0,
315 .vddat_max = 3450,
316 .sudat_min = 250,
317 .l_min = 4700,
318 .h_min = 4000,
319 },
320 [STM32_I2C_SPEED_FAST] = {
321 .rate = 400000,
322 .rate_min = 320000,
323 .rate_max = 400000,
324 .fall_max = 300,
325 .rise_max = 300,
326 .hddat_min = 0,
327 .vddat_max = 900,
328 .sudat_min = 100,
329 .l_min = 1300,
330 .h_min = 600,
331 },
332 [STM32_I2C_SPEED_FAST_PLUS] = {
333 .rate = 1000000,
334 .rate_min = 800000,
335 .rate_max = 1000000,
336 .fall_max = 100,
337 .rise_max = 120,
338 .hddat_min = 0,
339 .vddat_max = 450,
340 .sudat_min = 50,
341 .l_min = 500,
342 .h_min = 260,
343 },
344};
345
Colin Ian King25f2f442017-09-18 09:15:39 +0100346static const struct stm32f7_i2c_setup stm32f7_setup = {
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200347 .rise_time = STM32F7_I2C_RISE_TIME_DEFAULT,
348 .fall_time = STM32F7_I2C_FALL_TIME_DEFAULT,
349 .dnf = STM32F7_I2C_DNF_DEFAULT,
350 .analog_filter = STM32F7_I2C_ANALOG_FILTER_ENABLE,
351};
352
353static inline void stm32f7_i2c_set_bits(void __iomem *reg, u32 mask)
354{
355 writel_relaxed(readl_relaxed(reg) | mask, reg);
356}
357
358static inline void stm32f7_i2c_clr_bits(void __iomem *reg, u32 mask)
359{
360 writel_relaxed(readl_relaxed(reg) & ~mask, reg);
361}
362
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200363static void stm32f7_i2c_disable_irq(struct stm32f7_i2c_dev *i2c_dev, u32 mask)
364{
365 stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1, mask);
366}
367
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200368static int stm32f7_i2c_compute_timing(struct stm32f7_i2c_dev *i2c_dev,
369 struct stm32f7_i2c_setup *setup,
370 struct stm32f7_i2c_timings *output)
371{
372 u32 p_prev = STM32F7_PRESC_MAX;
373 u32 i2cclk = DIV_ROUND_CLOSEST(NSEC_PER_SEC,
374 setup->clock_src);
375 u32 i2cbus = DIV_ROUND_CLOSEST(NSEC_PER_SEC,
376 setup->speed_freq);
377 u32 clk_error_prev = i2cbus;
378 u32 tsync;
379 u32 af_delay_min, af_delay_max;
380 u32 dnf_delay;
381 u32 clk_min, clk_max;
382 int sdadel_min, sdadel_max;
383 int scldel_min;
384 struct stm32f7_i2c_timings *v, *_v, *s;
385 struct list_head solutions;
386 u16 p, l, a, h;
387 int ret = 0;
388
389 if (setup->speed >= STM32_I2C_SPEED_END) {
390 dev_err(i2c_dev->dev, "speed out of bound {%d/%d}\n",
391 setup->speed, STM32_I2C_SPEED_END - 1);
392 return -EINVAL;
393 }
394
395 if ((setup->rise_time > i2c_specs[setup->speed].rise_max) ||
396 (setup->fall_time > i2c_specs[setup->speed].fall_max)) {
397 dev_err(i2c_dev->dev,
398 "timings out of bound Rise{%d>%d}/Fall{%d>%d}\n",
399 setup->rise_time, i2c_specs[setup->speed].rise_max,
400 setup->fall_time, i2c_specs[setup->speed].fall_max);
401 return -EINVAL;
402 }
403
404 if (setup->dnf > STM32F7_I2C_DNF_MAX) {
405 dev_err(i2c_dev->dev,
406 "DNF out of bound %d/%d\n",
407 setup->dnf, STM32F7_I2C_DNF_MAX);
408 return -EINVAL;
409 }
410
411 if (setup->speed_freq > i2c_specs[setup->speed].rate) {
412 dev_err(i2c_dev->dev, "ERROR: Freq {%d/%d}\n",
413 setup->speed_freq, i2c_specs[setup->speed].rate);
414 return -EINVAL;
415 }
416
417 /* Analog and Digital Filters */
418 af_delay_min =
419 (setup->analog_filter ?
420 STM32F7_I2C_ANALOG_FILTER_DELAY_MIN : 0);
421 af_delay_max =
422 (setup->analog_filter ?
423 STM32F7_I2C_ANALOG_FILTER_DELAY_MAX : 0);
424 dnf_delay = setup->dnf * i2cclk;
425
426 sdadel_min = setup->fall_time - i2c_specs[setup->speed].hddat_min -
427 af_delay_min - (setup->dnf + 3) * i2cclk;
428
429 sdadel_max = i2c_specs[setup->speed].vddat_max - setup->rise_time -
430 af_delay_max - (setup->dnf + 4) * i2cclk;
431
432 scldel_min = setup->rise_time + i2c_specs[setup->speed].sudat_min;
433
434 if (sdadel_min < 0)
435 sdadel_min = 0;
436 if (sdadel_max < 0)
437 sdadel_max = 0;
438
439 dev_dbg(i2c_dev->dev, "SDADEL(min/max): %i/%i, SCLDEL(Min): %i\n",
440 sdadel_min, sdadel_max, scldel_min);
441
442 INIT_LIST_HEAD(&solutions);
443 /* Compute possible values for PRESC, SCLDEL and SDADEL */
444 for (p = 0; p < STM32F7_PRESC_MAX; p++) {
445 for (l = 0; l < STM32F7_SCLDEL_MAX; l++) {
446 u32 scldel = (l + 1) * (p + 1) * i2cclk;
447
448 if (scldel < scldel_min)
449 continue;
450
451 for (a = 0; a < STM32F7_SDADEL_MAX; a++) {
452 u32 sdadel = (a * (p + 1) + 1) * i2cclk;
453
454 if (((sdadel >= sdadel_min) &&
455 (sdadel <= sdadel_max)) &&
456 (p != p_prev)) {
457 v = kmalloc(sizeof(*v), GFP_KERNEL);
458 if (!v) {
459 ret = -ENOMEM;
460 goto exit;
461 }
462
463 v->presc = p;
464 v->scldel = l;
465 v->sdadel = a;
466 p_prev = p;
467
468 list_add_tail(&v->node,
469 &solutions);
470 }
471 }
472 }
473 }
474
475 if (list_empty(&solutions)) {
476 dev_err(i2c_dev->dev, "no Prescaler solution\n");
477 ret = -EPERM;
478 goto exit;
479 }
480
481 tsync = af_delay_min + dnf_delay + (2 * i2cclk);
482 s = NULL;
483 clk_max = NSEC_PER_SEC / i2c_specs[setup->speed].rate_min;
484 clk_min = NSEC_PER_SEC / i2c_specs[setup->speed].rate_max;
485
486 /*
487 * Among Prescaler possibilities discovered above figures out SCL Low
488 * and High Period. Provided:
489 * - SCL Low Period has to be higher than SCL Clock Low Period
490 * defined by I2C Specification. I2C Clock has to be lower than
491 * (SCL Low Period - Analog/Digital filters) / 4.
492 * - SCL High Period has to be lower than SCL Clock High Period
493 * defined by I2C Specification
494 * - I2C Clock has to be lower than SCL High Period
495 */
496 list_for_each_entry(v, &solutions, node) {
497 u32 prescaler = (v->presc + 1) * i2cclk;
498
499 for (l = 0; l < STM32F7_SCLL_MAX; l++) {
500 u32 tscl_l = (l + 1) * prescaler + tsync;
501
502 if ((tscl_l < i2c_specs[setup->speed].l_min) ||
503 (i2cclk >=
504 ((tscl_l - af_delay_min - dnf_delay) / 4))) {
505 continue;
506 }
507
508 for (h = 0; h < STM32F7_SCLH_MAX; h++) {
509 u32 tscl_h = (h + 1) * prescaler + tsync;
510 u32 tscl = tscl_l + tscl_h +
511 setup->rise_time + setup->fall_time;
512
513 if ((tscl >= clk_min) && (tscl <= clk_max) &&
514 (tscl_h >= i2c_specs[setup->speed].h_min) &&
515 (i2cclk < tscl_h)) {
516 int clk_error = tscl - i2cbus;
517
518 if (clk_error < 0)
519 clk_error = -clk_error;
520
521 if (clk_error < clk_error_prev) {
522 clk_error_prev = clk_error;
523 v->scll = l;
524 v->sclh = h;
525 s = v;
526 }
527 }
528 }
529 }
530 }
531
532 if (!s) {
533 dev_err(i2c_dev->dev, "no solution at all\n");
534 ret = -EPERM;
535 goto exit;
536 }
537
538 output->presc = s->presc;
539 output->scldel = s->scldel;
540 output->sdadel = s->sdadel;
541 output->scll = s->scll;
542 output->sclh = s->sclh;
543
544 dev_dbg(i2c_dev->dev,
545 "Presc: %i, scldel: %i, sdadel: %i, scll: %i, sclh: %i\n",
546 output->presc,
547 output->scldel, output->sdadel,
548 output->scll, output->sclh);
549
550exit:
551 /* Release list and memory */
552 list_for_each_entry_safe(v, _v, &solutions, node) {
553 list_del(&v->node);
554 kfree(v);
555 }
556
557 return ret;
558}
559
560static int stm32f7_i2c_setup_timing(struct stm32f7_i2c_dev *i2c_dev,
561 struct stm32f7_i2c_setup *setup)
562{
563 int ret = 0;
564
565 setup->speed = i2c_dev->speed;
566 setup->speed_freq = i2c_specs[setup->speed].rate;
567 setup->clock_src = clk_get_rate(i2c_dev->clk);
568
569 if (!setup->clock_src) {
570 dev_err(i2c_dev->dev, "clock rate is 0\n");
571 return -EINVAL;
572 }
573
574 do {
575 ret = stm32f7_i2c_compute_timing(i2c_dev, setup,
576 &i2c_dev->timing);
577 if (ret) {
578 dev_err(i2c_dev->dev,
579 "failed to compute I2C timings.\n");
580 if (i2c_dev->speed > STM32_I2C_SPEED_STANDARD) {
581 i2c_dev->speed--;
582 setup->speed = i2c_dev->speed;
583 setup->speed_freq =
584 i2c_specs[setup->speed].rate;
585 dev_warn(i2c_dev->dev,
586 "downgrade I2C Speed Freq to (%i)\n",
587 i2c_specs[setup->speed].rate);
588 } else {
589 break;
590 }
591 }
592 } while (ret);
593
594 if (ret) {
595 dev_err(i2c_dev->dev, "Impossible to compute I2C timings.\n");
596 return ret;
597 }
598
599 dev_dbg(i2c_dev->dev, "I2C Speed(%i), Freq(%i), Clk Source(%i)\n",
600 setup->speed, setup->speed_freq, setup->clock_src);
601 dev_dbg(i2c_dev->dev, "I2C Rise(%i) and Fall(%i) Time\n",
602 setup->rise_time, setup->fall_time);
603 dev_dbg(i2c_dev->dev, "I2C Analog Filter(%s), DNF(%i)\n",
604 (setup->analog_filter ? "On" : "Off"), setup->dnf);
605
606 return 0;
607}
608
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200609static void stm32f7_i2c_disable_dma_req(struct stm32f7_i2c_dev *i2c_dev)
610{
611 void __iomem *base = i2c_dev->base;
612 u32 mask = STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN;
613
614 stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR1, mask);
615}
616
617static void stm32f7_i2c_dma_callback(void *arg)
618{
619 struct stm32f7_i2c_dev *i2c_dev = (struct stm32f7_i2c_dev *)arg;
620 struct stm32_i2c_dma *dma = i2c_dev->dma;
621 struct device *dev = dma->chan_using->device->dev;
622
623 stm32f7_i2c_disable_dma_req(i2c_dev);
624 dma_unmap_single(dev, dma->dma_buf, dma->dma_len, dma->dma_data_dir);
625 complete(&dma->dma_complete);
626}
627
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200628static void stm32f7_i2c_hw_config(struct stm32f7_i2c_dev *i2c_dev)
629{
630 struct stm32f7_i2c_timings *t = &i2c_dev->timing;
631 u32 timing = 0;
632
633 /* Timing settings */
634 timing |= STM32F7_I2C_TIMINGR_PRESC(t->presc);
635 timing |= STM32F7_I2C_TIMINGR_SCLDEL(t->scldel);
636 timing |= STM32F7_I2C_TIMINGR_SDADEL(t->sdadel);
637 timing |= STM32F7_I2C_TIMINGR_SCLH(t->sclh);
638 timing |= STM32F7_I2C_TIMINGR_SCLL(t->scll);
639 writel_relaxed(timing, i2c_dev->base + STM32F7_I2C_TIMINGR);
640
641 /* Enable I2C */
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +0200642 if (i2c_dev->setup.analog_filter)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200643 stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1,
644 STM32F7_I2C_CR1_ANFOFF);
645 else
646 stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1,
647 STM32F7_I2C_CR1_ANFOFF);
648 stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1,
649 STM32F7_I2C_CR1_PE);
650}
651
652static void stm32f7_i2c_write_tx_data(struct stm32f7_i2c_dev *i2c_dev)
653{
654 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
655 void __iomem *base = i2c_dev->base;
656
657 if (f7_msg->count) {
658 writeb_relaxed(*f7_msg->buf++, base + STM32F7_I2C_TXDR);
659 f7_msg->count--;
660 }
661}
662
663static void stm32f7_i2c_read_rx_data(struct stm32f7_i2c_dev *i2c_dev)
664{
665 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
666 void __iomem *base = i2c_dev->base;
667
668 if (f7_msg->count) {
669 *f7_msg->buf++ = readb_relaxed(base + STM32F7_I2C_RXDR);
670 f7_msg->count--;
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200671 } else {
672 /* Flush RX buffer has no data is expected */
673 readb_relaxed(base + STM32F7_I2C_RXDR);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200674 }
675}
676
677static void stm32f7_i2c_reload(struct stm32f7_i2c_dev *i2c_dev)
678{
679 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
680 u32 cr2;
681
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200682 if (i2c_dev->use_dma)
683 f7_msg->count -= STM32F7_I2C_MAX_LEN;
684
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200685 cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
686
687 cr2 &= ~STM32F7_I2C_CR2_NBYTES_MASK;
688 if (f7_msg->count > STM32F7_I2C_MAX_LEN) {
689 cr2 |= STM32F7_I2C_CR2_NBYTES(STM32F7_I2C_MAX_LEN);
690 } else {
691 cr2 &= ~STM32F7_I2C_CR2_RELOAD;
692 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
693 }
694
695 writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2);
696}
697
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +0200698static void stm32f7_i2c_smbus_reload(struct stm32f7_i2c_dev *i2c_dev)
699{
700 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
701 u32 cr2;
702 u8 *val;
703
704 /*
705 * For I2C_SMBUS_BLOCK_DATA && I2C_SMBUS_BLOCK_PROC_CALL, the first
706 * data received inform us how many data will follow.
707 */
708 stm32f7_i2c_read_rx_data(i2c_dev);
709
710 /*
711 * Update NBYTES with the value read to continue the transfer
712 */
713 val = f7_msg->buf - sizeof(u8);
714 f7_msg->count = *val;
715 cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
716 cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK | STM32F7_I2C_CR2_RELOAD);
717 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
718 writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2);
719}
720
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200721static int stm32f7_i2c_wait_free_bus(struct stm32f7_i2c_dev *i2c_dev)
722{
723 u32 status;
724 int ret;
725
726 ret = readl_relaxed_poll_timeout(i2c_dev->base + STM32F7_I2C_ISR,
727 status,
728 !(status & STM32F7_I2C_ISR_BUSY),
729 10, 1000);
730 if (ret) {
731 dev_dbg(i2c_dev->dev, "bus busy\n");
732 ret = -EBUSY;
733 }
734
735 return ret;
736}
737
738static void stm32f7_i2c_xfer_msg(struct stm32f7_i2c_dev *i2c_dev,
739 struct i2c_msg *msg)
740{
741 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
742 void __iomem *base = i2c_dev->base;
743 u32 cr1, cr2;
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200744 int ret;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200745
746 f7_msg->addr = msg->addr;
747 f7_msg->buf = msg->buf;
748 f7_msg->count = msg->len;
749 f7_msg->result = 0;
750 f7_msg->stop = (i2c_dev->msg_id >= i2c_dev->msg_num - 1);
751
752 reinit_completion(&i2c_dev->complete);
753
754 cr1 = readl_relaxed(base + STM32F7_I2C_CR1);
755 cr2 = readl_relaxed(base + STM32F7_I2C_CR2);
756
757 /* Set transfer direction */
758 cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
759 if (msg->flags & I2C_M_RD)
760 cr2 |= STM32F7_I2C_CR2_RD_WRN;
761
762 /* Set slave address */
Pierre-Yves MORDRET8c7ecc92018-04-11 15:24:53 +0200763 cr2 &= ~(STM32F7_I2C_CR2_HEAD10R | STM32F7_I2C_CR2_ADD10);
764 if (msg->flags & I2C_M_TEN) {
765 cr2 &= ~STM32F7_I2C_CR2_SADD10_MASK;
766 cr2 |= STM32F7_I2C_CR2_SADD10(f7_msg->addr);
767 cr2 |= STM32F7_I2C_CR2_ADD10;
768 } else {
769 cr2 &= ~STM32F7_I2C_CR2_SADD7_MASK;
770 cr2 |= STM32F7_I2C_CR2_SADD7(f7_msg->addr);
771 }
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200772
773 /* Set nb bytes to transfer and reload if needed */
774 cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK | STM32F7_I2C_CR2_RELOAD);
775 if (f7_msg->count > STM32F7_I2C_MAX_LEN) {
776 cr2 |= STM32F7_I2C_CR2_NBYTES(STM32F7_I2C_MAX_LEN);
777 cr2 |= STM32F7_I2C_CR2_RELOAD;
778 } else {
779 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
780 }
781
782 /* Enable NACK, STOP, error and transfer complete interrupts */
783 cr1 |= STM32F7_I2C_CR1_ERRIE | STM32F7_I2C_CR1_TCIE |
784 STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE;
785
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200786 /* Clear DMA req and TX/RX interrupt */
787 cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE |
788 STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200789
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200790 /* Configure DMA or enable RX/TX interrupt */
791 i2c_dev->use_dma = false;
792 if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN) {
793 ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma,
794 msg->flags & I2C_M_RD,
795 f7_msg->count, f7_msg->buf,
796 stm32f7_i2c_dma_callback,
797 i2c_dev);
798 if (!ret)
799 i2c_dev->use_dma = true;
800 else
801 dev_warn(i2c_dev->dev, "can't use DMA\n");
802 }
803
804 if (!i2c_dev->use_dma) {
805 if (msg->flags & I2C_M_RD)
806 cr1 |= STM32F7_I2C_CR1_RXIE;
807 else
808 cr1 |= STM32F7_I2C_CR1_TXIE;
809 } else {
810 if (msg->flags & I2C_M_RD)
811 cr1 |= STM32F7_I2C_CR1_RXDMAEN;
812 else
813 cr1 |= STM32F7_I2C_CR1_TXDMAEN;
814 }
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200815
816 /* Configure Start/Repeated Start */
817 cr2 |= STM32F7_I2C_CR2_START;
818
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200819 i2c_dev->master_mode = true;
820
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200821 /* Write configurations registers */
822 writel_relaxed(cr1, base + STM32F7_I2C_CR1);
823 writel_relaxed(cr2, base + STM32F7_I2C_CR2);
824}
825
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +0200826static int stm32f7_i2c_smbus_xfer_msg(struct stm32f7_i2c_dev *i2c_dev,
827 unsigned short flags, u8 command,
828 union i2c_smbus_data *data)
829{
830 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
831 struct device *dev = i2c_dev->dev;
832 void __iomem *base = i2c_dev->base;
833 u32 cr1, cr2;
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200834 int i, ret;
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +0200835
836 f7_msg->result = 0;
837 reinit_completion(&i2c_dev->complete);
838
839 cr2 = readl_relaxed(base + STM32F7_I2C_CR2);
840 cr1 = readl_relaxed(base + STM32F7_I2C_CR1);
841
842 /* Set transfer direction */
843 cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
844 if (f7_msg->read_write)
845 cr2 |= STM32F7_I2C_CR2_RD_WRN;
846
847 /* Set slave address */
848 cr2 &= ~(STM32F7_I2C_CR2_ADD10 | STM32F7_I2C_CR2_SADD7_MASK);
849 cr2 |= STM32F7_I2C_CR2_SADD7(f7_msg->addr);
850
851 f7_msg->smbus_buf[0] = command;
852 switch (f7_msg->size) {
853 case I2C_SMBUS_QUICK:
854 f7_msg->stop = true;
855 f7_msg->count = 0;
856 break;
857 case I2C_SMBUS_BYTE:
858 f7_msg->stop = true;
859 f7_msg->count = 1;
860 break;
861 case I2C_SMBUS_BYTE_DATA:
862 if (f7_msg->read_write) {
863 f7_msg->stop = false;
864 f7_msg->count = 1;
865 cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
866 } else {
867 f7_msg->stop = true;
868 f7_msg->count = 2;
869 f7_msg->smbus_buf[1] = data->byte;
870 }
871 break;
872 case I2C_SMBUS_WORD_DATA:
873 if (f7_msg->read_write) {
874 f7_msg->stop = false;
875 f7_msg->count = 1;
876 cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
877 } else {
878 f7_msg->stop = true;
879 f7_msg->count = 3;
880 f7_msg->smbus_buf[1] = data->word & 0xff;
881 f7_msg->smbus_buf[2] = data->word >> 8;
882 }
883 break;
884 case I2C_SMBUS_BLOCK_DATA:
885 if (f7_msg->read_write) {
886 f7_msg->stop = false;
887 f7_msg->count = 1;
888 cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
889 } else {
890 f7_msg->stop = true;
891 if (data->block[0] > I2C_SMBUS_BLOCK_MAX ||
892 !data->block[0]) {
893 dev_err(dev, "Invalid block write size %d\n",
894 data->block[0]);
895 return -EINVAL;
896 }
897 f7_msg->count = data->block[0] + 2;
898 for (i = 1; i < f7_msg->count; i++)
899 f7_msg->smbus_buf[i] = data->block[i - 1];
900 }
901 break;
902 case I2C_SMBUS_PROC_CALL:
903 f7_msg->stop = false;
904 f7_msg->count = 3;
905 f7_msg->smbus_buf[1] = data->word & 0xff;
906 f7_msg->smbus_buf[2] = data->word >> 8;
907 cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
908 f7_msg->read_write = I2C_SMBUS_READ;
909 break;
910 case I2C_SMBUS_BLOCK_PROC_CALL:
911 f7_msg->stop = false;
912 if (data->block[0] > I2C_SMBUS_BLOCK_MAX - 1) {
913 dev_err(dev, "Invalid block write size %d\n",
914 data->block[0]);
915 return -EINVAL;
916 }
917 f7_msg->count = data->block[0] + 2;
918 for (i = 1; i < f7_msg->count; i++)
919 f7_msg->smbus_buf[i] = data->block[i - 1];
920 cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
921 f7_msg->read_write = I2C_SMBUS_READ;
922 break;
923 default:
924 dev_err(dev, "Unsupported smbus protocol %d\n", f7_msg->size);
925 return -EOPNOTSUPP;
926 }
927
928 f7_msg->buf = f7_msg->smbus_buf;
929
930 /* Configure PEC */
931 if ((flags & I2C_CLIENT_PEC) && f7_msg->size != I2C_SMBUS_QUICK) {
932 cr1 |= STM32F7_I2C_CR1_PECEN;
933 cr2 |= STM32F7_I2C_CR2_PECBYTE;
934 if (!f7_msg->read_write)
935 f7_msg->count++;
936 } else {
937 cr1 &= ~STM32F7_I2C_CR1_PECEN;
938 cr2 &= ~STM32F7_I2C_CR2_PECBYTE;
939 }
940
941 /* Set number of bytes to be transferred */
942 cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK | STM32F7_I2C_CR2_RELOAD);
943 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
944
945 /* Enable NACK, STOP, error and transfer complete interrupts */
946 cr1 |= STM32F7_I2C_CR1_ERRIE | STM32F7_I2C_CR1_TCIE |
947 STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE;
948
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200949 /* Clear DMA req and TX/RX interrupt */
950 cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE |
951 STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN);
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +0200952
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200953 /* Configure DMA or enable RX/TX interrupt */
954 i2c_dev->use_dma = false;
955 if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN) {
956 ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma,
957 cr2 & STM32F7_I2C_CR2_RD_WRN,
958 f7_msg->count, f7_msg->buf,
959 stm32f7_i2c_dma_callback,
960 i2c_dev);
961 if (!ret)
962 i2c_dev->use_dma = true;
963 else
964 dev_warn(i2c_dev->dev, "can't use DMA\n");
965 }
966
967 if (!i2c_dev->use_dma) {
968 if (cr2 & STM32F7_I2C_CR2_RD_WRN)
969 cr1 |= STM32F7_I2C_CR1_RXIE;
970 else
971 cr1 |= STM32F7_I2C_CR1_TXIE;
972 } else {
973 if (cr2 & STM32F7_I2C_CR2_RD_WRN)
974 cr1 |= STM32F7_I2C_CR1_RXDMAEN;
975 else
976 cr1 |= STM32F7_I2C_CR1_TXDMAEN;
977 }
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +0200978
979 /* Set Start bit */
980 cr2 |= STM32F7_I2C_CR2_START;
981
982 i2c_dev->master_mode = true;
983
984 /* Write configurations registers */
985 writel_relaxed(cr1, base + STM32F7_I2C_CR1);
986 writel_relaxed(cr2, base + STM32F7_I2C_CR2);
987
988 return 0;
989}
990
991static void stm32f7_i2c_smbus_rep_start(struct stm32f7_i2c_dev *i2c_dev)
992{
993 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
994 void __iomem *base = i2c_dev->base;
995 u32 cr1, cr2;
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +0200996 int ret;
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +0200997
998 cr2 = readl_relaxed(base + STM32F7_I2C_CR2);
999 cr1 = readl_relaxed(base + STM32F7_I2C_CR1);
1000
1001 /* Set transfer direction */
1002 cr2 |= STM32F7_I2C_CR2_RD_WRN;
1003
1004 switch (f7_msg->size) {
1005 case I2C_SMBUS_BYTE_DATA:
1006 f7_msg->count = 1;
1007 break;
1008 case I2C_SMBUS_WORD_DATA:
1009 case I2C_SMBUS_PROC_CALL:
1010 f7_msg->count = 2;
1011 break;
1012 case I2C_SMBUS_BLOCK_DATA:
1013 case I2C_SMBUS_BLOCK_PROC_CALL:
1014 f7_msg->count = 1;
1015 cr2 |= STM32F7_I2C_CR2_RELOAD;
1016 break;
1017 }
1018
1019 f7_msg->buf = f7_msg->smbus_buf;
1020 f7_msg->stop = true;
1021
1022 /* Add one byte for PEC if needed */
1023 if (cr1 & STM32F7_I2C_CR1_PECEN)
1024 f7_msg->count++;
1025
1026 /* Set number of bytes to be transferred */
1027 cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK);
1028 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
1029
1030 /*
1031 * Configure RX/TX interrupt:
1032 */
1033 cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE);
1034 cr1 |= STM32F7_I2C_CR1_RXIE;
1035
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001036 /*
1037 * Configure DMA or enable RX/TX interrupt:
1038 * For I2C_SMBUS_BLOCK_DATA and I2C_SMBUS_BLOCK_PROC_CALL we don't use
1039 * dma as we don't know in advance how many data will be received
1040 */
1041 cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE |
1042 STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN);
1043
1044 i2c_dev->use_dma = false;
1045 if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN &&
1046 f7_msg->size != I2C_SMBUS_BLOCK_DATA &&
1047 f7_msg->size != I2C_SMBUS_BLOCK_PROC_CALL) {
1048 ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma,
1049 cr2 & STM32F7_I2C_CR2_RD_WRN,
1050 f7_msg->count, f7_msg->buf,
1051 stm32f7_i2c_dma_callback,
1052 i2c_dev);
1053
1054 if (!ret)
1055 i2c_dev->use_dma = true;
1056 else
1057 dev_warn(i2c_dev->dev, "can't use DMA\n");
1058 }
1059
1060 if (!i2c_dev->use_dma)
1061 cr1 |= STM32F7_I2C_CR1_RXIE;
1062 else
1063 cr1 |= STM32F7_I2C_CR1_RXDMAEN;
1064
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +02001065 /* Configure Repeated Start */
1066 cr2 |= STM32F7_I2C_CR2_START;
1067
1068 /* Write configurations registers */
1069 writel_relaxed(cr1, base + STM32F7_I2C_CR1);
1070 writel_relaxed(cr2, base + STM32F7_I2C_CR2);
1071}
1072
1073static int stm32f7_i2c_smbus_check_pec(struct stm32f7_i2c_dev *i2c_dev)
1074{
1075 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1076 u8 count, internal_pec, received_pec;
1077
1078 internal_pec = readl_relaxed(i2c_dev->base + STM32F7_I2C_PECR);
1079
1080 switch (f7_msg->size) {
1081 case I2C_SMBUS_BYTE:
1082 case I2C_SMBUS_BYTE_DATA:
1083 received_pec = f7_msg->smbus_buf[1];
1084 break;
1085 case I2C_SMBUS_WORD_DATA:
1086 case I2C_SMBUS_PROC_CALL:
1087 received_pec = f7_msg->smbus_buf[2];
1088 break;
1089 case I2C_SMBUS_BLOCK_DATA:
1090 case I2C_SMBUS_BLOCK_PROC_CALL:
1091 count = f7_msg->smbus_buf[0];
1092 received_pec = f7_msg->smbus_buf[count];
1093 break;
1094 default:
1095 dev_err(i2c_dev->dev, "Unsupported smbus protocol for PEC\n");
1096 return -EINVAL;
1097 }
1098
1099 if (internal_pec != received_pec) {
1100 dev_err(i2c_dev->dev, "Bad PEC 0x%02x vs. 0x%02x\n",
1101 internal_pec, received_pec);
1102 return -EBADMSG;
1103 }
1104
1105 return 0;
1106}
1107
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001108static bool stm32f7_i2c_is_addr_match(struct i2c_client *slave, u32 addcode)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001109{
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001110 u32 addr;
1111
1112 if (!slave)
1113 return false;
1114
1115 if (slave->flags & I2C_CLIENT_TEN) {
1116 /*
1117 * For 10-bit addr, addcode = 11110XY with
1118 * X = Bit 9 of slave address
1119 * Y = Bit 8 of slave address
1120 */
1121 addr = slave->addr >> 8;
1122 addr |= 0x78;
1123 if (addr == addcode)
1124 return true;
1125 } else {
1126 addr = slave->addr & 0x7f;
1127 if (addr == addcode)
1128 return true;
1129 }
1130
1131 return false;
1132}
1133
1134static void stm32f7_i2c_slave_start(struct stm32f7_i2c_dev *i2c_dev)
1135{
1136 struct i2c_client *slave = i2c_dev->slave_running;
1137 void __iomem *base = i2c_dev->base;
1138 u32 mask;
1139 u8 value = 0;
1140
1141 if (i2c_dev->slave_dir) {
1142 /* Notify i2c slave that new read transfer is starting */
1143 i2c_slave_event(slave, I2C_SLAVE_READ_REQUESTED, &value);
1144
1145 /*
1146 * Disable slave TX config in case of I2C combined message
1147 * (I2C Write followed by I2C Read)
1148 */
1149 mask = STM32F7_I2C_CR2_RELOAD;
1150 stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR2, mask);
1151 mask = STM32F7_I2C_CR1_SBC | STM32F7_I2C_CR1_RXIE |
1152 STM32F7_I2C_CR1_TCIE;
1153 stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR1, mask);
1154
1155 /* Enable TX empty, STOP, NACK interrupts */
1156 mask = STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE |
1157 STM32F7_I2C_CR1_TXIE;
1158 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
1159
1160 } else {
1161 /* Notify i2c slave that new write transfer is starting */
1162 i2c_slave_event(slave, I2C_SLAVE_WRITE_REQUESTED, &value);
1163
1164 /* Set reload mode to be able to ACK/NACK each received byte */
1165 mask = STM32F7_I2C_CR2_RELOAD;
1166 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
1167
1168 /*
1169 * Set STOP, NACK, RX empty and transfer complete interrupts.*
1170 * Set Slave Byte Control to be able to ACK/NACK each data
1171 * byte received
1172 */
1173 mask = STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE |
1174 STM32F7_I2C_CR1_SBC | STM32F7_I2C_CR1_RXIE |
1175 STM32F7_I2C_CR1_TCIE;
1176 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
1177 }
1178}
1179
1180static void stm32f7_i2c_slave_addr(struct stm32f7_i2c_dev *i2c_dev)
1181{
1182 void __iomem *base = i2c_dev->base;
1183 u32 isr, addcode, dir, mask;
1184 int i;
1185
1186 isr = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
1187 addcode = STM32F7_I2C_ISR_ADDCODE_GET(isr);
1188 dir = isr & STM32F7_I2C_ISR_DIR;
1189
1190 for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
1191 if (stm32f7_i2c_is_addr_match(i2c_dev->slave[i], addcode)) {
1192 i2c_dev->slave_running = i2c_dev->slave[i];
1193 i2c_dev->slave_dir = dir;
1194
1195 /* Start I2C slave processing */
1196 stm32f7_i2c_slave_start(i2c_dev);
1197
1198 /* Clear ADDR flag */
1199 mask = STM32F7_I2C_ICR_ADDRCF;
1200 writel_relaxed(mask, base + STM32F7_I2C_ICR);
1201 break;
1202 }
1203 }
1204}
1205
1206static int stm32f7_i2c_get_slave_id(struct stm32f7_i2c_dev *i2c_dev,
1207 struct i2c_client *slave, int *id)
1208{
1209 int i;
1210
1211 for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
1212 if (i2c_dev->slave[i] == slave) {
1213 *id = i;
1214 return 0;
1215 }
1216 }
1217
1218 dev_err(i2c_dev->dev, "Slave 0x%x not registered\n", slave->addr);
1219
1220 return -ENODEV;
1221}
1222
1223static int stm32f7_i2c_get_free_slave_id(struct stm32f7_i2c_dev *i2c_dev,
1224 struct i2c_client *slave, int *id)
1225{
1226 struct device *dev = i2c_dev->dev;
1227 int i;
1228
1229 /*
1230 * slave[0] supports 7-bit and 10-bit slave address
1231 * slave[1] supports 7-bit slave address only
1232 */
1233 for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
1234 if (i == 1 && (slave->flags & I2C_CLIENT_PEC))
1235 continue;
1236 if (!i2c_dev->slave[i]) {
1237 *id = i;
1238 return 0;
1239 }
1240 }
1241
1242 dev_err(dev, "Slave 0x%x could not be registered\n", slave->addr);
1243
1244 return -EINVAL;
1245}
1246
1247static bool stm32f7_i2c_is_slave_registered(struct stm32f7_i2c_dev *i2c_dev)
1248{
1249 int i;
1250
1251 for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
1252 if (i2c_dev->slave[i])
1253 return true;
1254 }
1255
1256 return false;
1257}
1258
1259static bool stm32f7_i2c_is_slave_busy(struct stm32f7_i2c_dev *i2c_dev)
1260{
1261 int i, busy;
1262
1263 busy = 0;
1264 for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
1265 if (i2c_dev->slave[i])
1266 busy++;
1267 }
1268
1269 return i == busy;
1270}
1271
1272static irqreturn_t stm32f7_i2c_slave_isr_event(struct stm32f7_i2c_dev *i2c_dev)
1273{
1274 void __iomem *base = i2c_dev->base;
1275 u32 cr2, status, mask;
1276 u8 val;
1277 int ret;
1278
1279 status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
1280
1281 /* Slave transmitter mode */
1282 if (status & STM32F7_I2C_ISR_TXIS) {
1283 i2c_slave_event(i2c_dev->slave_running,
1284 I2C_SLAVE_READ_PROCESSED,
1285 &val);
1286
1287 /* Write data byte */
1288 writel_relaxed(val, base + STM32F7_I2C_TXDR);
1289 }
1290
1291 /* Transfer Complete Reload for Slave receiver mode */
1292 if (status & STM32F7_I2C_ISR_TCR || status & STM32F7_I2C_ISR_RXNE) {
1293 /*
1294 * Read data byte then set NBYTES to receive next byte or NACK
1295 * the current received byte
1296 */
1297 val = readb_relaxed(i2c_dev->base + STM32F7_I2C_RXDR);
1298 ret = i2c_slave_event(i2c_dev->slave_running,
1299 I2C_SLAVE_WRITE_RECEIVED,
1300 &val);
1301 if (!ret) {
1302 cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
1303 cr2 |= STM32F7_I2C_CR2_NBYTES(1);
1304 writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2);
1305 } else {
1306 mask = STM32F7_I2C_CR2_NACK;
1307 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
1308 }
1309 }
1310
1311 /* NACK received */
1312 if (status & STM32F7_I2C_ISR_NACKF) {
1313 dev_dbg(i2c_dev->dev, "<%s>: Receive NACK\n", __func__);
1314 writel_relaxed(STM32F7_I2C_ICR_NACKCF, base + STM32F7_I2C_ICR);
1315 }
1316
1317 /* STOP received */
1318 if (status & STM32F7_I2C_ISR_STOPF) {
1319 /* Disable interrupts */
1320 stm32f7_i2c_disable_irq(i2c_dev, STM32F7_I2C_XFER_IRQ_MASK);
1321
1322 if (i2c_dev->slave_dir) {
1323 /*
1324 * Flush TX buffer in order to not used the byte in
1325 * TXDR for the next transfer
1326 */
1327 mask = STM32F7_I2C_ISR_TXE;
1328 stm32f7_i2c_set_bits(base + STM32F7_I2C_ISR, mask);
1329 }
1330
1331 /* Clear STOP flag */
1332 writel_relaxed(STM32F7_I2C_ICR_STOPCF, base + STM32F7_I2C_ICR);
1333
1334 /* Notify i2c slave that a STOP flag has been detected */
1335 i2c_slave_event(i2c_dev->slave_running, I2C_SLAVE_STOP, &val);
1336
1337 i2c_dev->slave_running = NULL;
1338 }
1339
1340 /* Address match received */
1341 if (status & STM32F7_I2C_ISR_ADDR)
1342 stm32f7_i2c_slave_addr(i2c_dev);
1343
1344 return IRQ_HANDLED;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001345}
1346
1347static irqreturn_t stm32f7_i2c_isr_event(int irq, void *data)
1348{
1349 struct stm32f7_i2c_dev *i2c_dev = data;
1350 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1351 void __iomem *base = i2c_dev->base;
1352 u32 status, mask;
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001353 int ret = IRQ_HANDLED;
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001354
1355 /* Check if the interrupt if for a slave device */
1356 if (!i2c_dev->master_mode) {
1357 ret = stm32f7_i2c_slave_isr_event(i2c_dev);
1358 return ret;
1359 }
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001360
1361 status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
1362
1363 /* Tx empty */
1364 if (status & STM32F7_I2C_ISR_TXIS)
1365 stm32f7_i2c_write_tx_data(i2c_dev);
1366
1367 /* RX not empty */
1368 if (status & STM32F7_I2C_ISR_RXNE)
1369 stm32f7_i2c_read_rx_data(i2c_dev);
1370
1371 /* NACK received */
1372 if (status & STM32F7_I2C_ISR_NACKF) {
1373 dev_dbg(i2c_dev->dev, "<%s>: Receive NACK\n", __func__);
1374 writel_relaxed(STM32F7_I2C_ICR_NACKCF, base + STM32F7_I2C_ICR);
1375 f7_msg->result = -ENXIO;
1376 }
1377
1378 /* STOP detection flag */
1379 if (status & STM32F7_I2C_ISR_STOPF) {
1380 /* Disable interrupts */
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001381 if (stm32f7_i2c_is_slave_registered(i2c_dev))
1382 mask = STM32F7_I2C_XFER_IRQ_MASK;
1383 else
1384 mask = STM32F7_I2C_ALL_IRQ_MASK;
1385 stm32f7_i2c_disable_irq(i2c_dev, mask);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001386
1387 /* Clear STOP flag */
1388 writel_relaxed(STM32F7_I2C_ICR_STOPCF, base + STM32F7_I2C_ICR);
1389
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001390 if (i2c_dev->use_dma) {
1391 ret = IRQ_WAKE_THREAD;
1392 } else {
1393 i2c_dev->master_mode = false;
1394 complete(&i2c_dev->complete);
1395 }
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001396 }
1397
1398 /* Transfer complete */
1399 if (status & STM32F7_I2C_ISR_TC) {
1400 if (f7_msg->stop) {
1401 mask = STM32F7_I2C_CR2_STOP;
1402 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001403 } else if (i2c_dev->use_dma) {
1404 ret = IRQ_WAKE_THREAD;
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +02001405 } else if (f7_msg->smbus) {
1406 stm32f7_i2c_smbus_rep_start(i2c_dev);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001407 } else {
1408 i2c_dev->msg_id++;
1409 i2c_dev->msg++;
1410 stm32f7_i2c_xfer_msg(i2c_dev, i2c_dev->msg);
1411 }
1412 }
1413
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +02001414 if (status & STM32F7_I2C_ISR_TCR) {
1415 if (f7_msg->smbus)
1416 stm32f7_i2c_smbus_reload(i2c_dev);
1417 else
1418 stm32f7_i2c_reload(i2c_dev);
1419 }
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001420
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001421 return ret;
1422}
1423
1424static irqreturn_t stm32f7_i2c_isr_event_thread(int irq, void *data)
1425{
1426 struct stm32f7_i2c_dev *i2c_dev = data;
1427 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1428 struct stm32_i2c_dma *dma = i2c_dev->dma;
1429 u32 status;
1430 int ret;
1431
1432 /*
1433 * Wait for dma transfer completion before sending next message or
1434 * notity the end of xfer to the client
1435 */
1436 ret = wait_for_completion_timeout(&i2c_dev->dma->dma_complete, HZ);
1437 if (!ret) {
1438 dev_dbg(i2c_dev->dev, "<%s>: Timed out\n", __func__);
1439 stm32f7_i2c_disable_dma_req(i2c_dev);
1440 dmaengine_terminate_all(dma->chan_using);
1441 f7_msg->result = -ETIMEDOUT;
1442 }
1443
1444 status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
1445
1446 if (status & STM32F7_I2C_ISR_TC) {
1447 if (f7_msg->smbus) {
1448 stm32f7_i2c_smbus_rep_start(i2c_dev);
1449 } else {
1450 i2c_dev->msg_id++;
1451 i2c_dev->msg++;
1452 stm32f7_i2c_xfer_msg(i2c_dev, i2c_dev->msg);
1453 }
1454 } else {
1455 i2c_dev->master_mode = false;
1456 complete(&i2c_dev->complete);
1457 }
1458
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001459 return IRQ_HANDLED;
1460}
1461
1462static irqreturn_t stm32f7_i2c_isr_error(int irq, void *data)
1463{
1464 struct stm32f7_i2c_dev *i2c_dev = data;
1465 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1466 void __iomem *base = i2c_dev->base;
1467 struct device *dev = i2c_dev->dev;
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001468 struct stm32_i2c_dma *dma = i2c_dev->dma;
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001469 u32 mask, status;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001470
1471 status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
1472
1473 /* Bus error */
1474 if (status & STM32F7_I2C_ISR_BERR) {
1475 dev_err(dev, "<%s>: Bus error\n", __func__);
1476 writel_relaxed(STM32F7_I2C_ICR_BERRCF, base + STM32F7_I2C_ICR);
1477 f7_msg->result = -EIO;
1478 }
1479
1480 /* Arbitration loss */
1481 if (status & STM32F7_I2C_ISR_ARLO) {
1482 dev_dbg(dev, "<%s>: Arbitration loss\n", __func__);
1483 writel_relaxed(STM32F7_I2C_ICR_ARLOCF, base + STM32F7_I2C_ICR);
1484 f7_msg->result = -EAGAIN;
1485 }
1486
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +02001487 if (status & STM32F7_I2C_ISR_PECERR) {
1488 dev_err(dev, "<%s>: PEC error in reception\n", __func__);
1489 writel_relaxed(STM32F7_I2C_ICR_PECCF, base + STM32F7_I2C_ICR);
1490 f7_msg->result = -EINVAL;
1491 }
1492
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001493 /* Disable interrupts */
1494 if (stm32f7_i2c_is_slave_registered(i2c_dev))
1495 mask = STM32F7_I2C_XFER_IRQ_MASK;
1496 else
1497 mask = STM32F7_I2C_ALL_IRQ_MASK;
1498 stm32f7_i2c_disable_irq(i2c_dev, mask);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001499
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001500 /* Disable dma */
1501 if (i2c_dev->use_dma) {
1502 stm32f7_i2c_disable_dma_req(i2c_dev);
1503 dmaengine_terminate_all(dma->chan_using);
1504 }
1505
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001506 i2c_dev->master_mode = false;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001507 complete(&i2c_dev->complete);
1508
1509 return IRQ_HANDLED;
1510}
1511
1512static int stm32f7_i2c_xfer(struct i2c_adapter *i2c_adap,
1513 struct i2c_msg msgs[], int num)
1514{
1515 struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(i2c_adap);
1516 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001517 struct stm32_i2c_dma *dma = i2c_dev->dma;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001518 unsigned long time_left;
1519 int ret;
1520
1521 i2c_dev->msg = msgs;
1522 i2c_dev->msg_num = num;
1523 i2c_dev->msg_id = 0;
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +02001524 f7_msg->smbus = false;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001525
1526 ret = clk_enable(i2c_dev->clk);
1527 if (ret) {
1528 dev_err(i2c_dev->dev, "Failed to enable clock\n");
1529 return ret;
1530 }
1531
1532 ret = stm32f7_i2c_wait_free_bus(i2c_dev);
1533 if (ret)
1534 goto clk_free;
1535
1536 stm32f7_i2c_xfer_msg(i2c_dev, msgs);
1537
1538 time_left = wait_for_completion_timeout(&i2c_dev->complete,
1539 i2c_dev->adap.timeout);
1540 ret = f7_msg->result;
1541
1542 if (!time_left) {
1543 dev_dbg(i2c_dev->dev, "Access to slave 0x%x timed out\n",
1544 i2c_dev->msg->addr);
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001545 if (i2c_dev->use_dma)
1546 dmaengine_terminate_all(dma->chan_using);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001547 ret = -ETIMEDOUT;
1548 }
1549
1550clk_free:
1551 clk_disable(i2c_dev->clk);
1552
1553 return (ret < 0) ? ret : num;
1554}
1555
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +02001556static int stm32f7_i2c_smbus_xfer(struct i2c_adapter *adapter, u16 addr,
1557 unsigned short flags, char read_write,
1558 u8 command, int size,
1559 union i2c_smbus_data *data)
1560{
1561 struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(adapter);
1562 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001563 struct stm32_i2c_dma *dma = i2c_dev->dma;
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +02001564 struct device *dev = i2c_dev->dev;
1565 unsigned long timeout;
1566 int i, ret;
1567
1568 f7_msg->addr = addr;
1569 f7_msg->size = size;
1570 f7_msg->read_write = read_write;
1571 f7_msg->smbus = true;
1572
1573 ret = clk_enable(i2c_dev->clk);
1574 if (ret) {
1575 dev_err(i2c_dev->dev, "Failed to enable clock\n");
1576 return ret;
1577 }
1578
1579 ret = stm32f7_i2c_wait_free_bus(i2c_dev);
1580 if (ret)
1581 goto clk_free;
1582
1583 ret = stm32f7_i2c_smbus_xfer_msg(i2c_dev, flags, command, data);
1584 if (ret)
1585 goto clk_free;
1586
1587 timeout = wait_for_completion_timeout(&i2c_dev->complete,
1588 i2c_dev->adap.timeout);
1589 ret = f7_msg->result;
1590 if (ret)
1591 goto clk_free;
1592
1593 if (!timeout) {
1594 dev_dbg(dev, "Access to slave 0x%x timed out\n", f7_msg->addr);
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001595 if (i2c_dev->use_dma)
1596 dmaengine_terminate_all(dma->chan_using);
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +02001597 ret = -ETIMEDOUT;
1598 goto clk_free;
1599 }
1600
1601 /* Check PEC */
1602 if ((flags & I2C_CLIENT_PEC) && size != I2C_SMBUS_QUICK && read_write) {
1603 ret = stm32f7_i2c_smbus_check_pec(i2c_dev);
1604 if (ret)
1605 goto clk_free;
1606 }
1607
1608 if (read_write && size != I2C_SMBUS_QUICK) {
1609 switch (size) {
1610 case I2C_SMBUS_BYTE:
1611 case I2C_SMBUS_BYTE_DATA:
1612 data->byte = f7_msg->smbus_buf[0];
1613 break;
1614 case I2C_SMBUS_WORD_DATA:
1615 case I2C_SMBUS_PROC_CALL:
1616 data->word = f7_msg->smbus_buf[0] |
1617 (f7_msg->smbus_buf[1] << 8);
1618 break;
1619 case I2C_SMBUS_BLOCK_DATA:
1620 case I2C_SMBUS_BLOCK_PROC_CALL:
1621 for (i = 0; i <= f7_msg->smbus_buf[0]; i++)
1622 data->block[i] = f7_msg->smbus_buf[i];
1623 break;
1624 default:
1625 dev_err(dev, "Unsupported smbus transaction\n");
1626 ret = -EINVAL;
1627 }
1628 }
1629
1630clk_free:
1631 clk_disable(i2c_dev->clk);
1632 return ret;
1633}
1634
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001635static int stm32f7_i2c_reg_slave(struct i2c_client *slave)
1636{
1637 struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(slave->adapter);
1638 void __iomem *base = i2c_dev->base;
1639 struct device *dev = i2c_dev->dev;
1640 u32 oar1, oar2, mask;
1641 int id, ret;
1642
1643 if (slave->flags & I2C_CLIENT_PEC) {
1644 dev_err(dev, "SMBus PEC not supported in slave mode\n");
1645 return -EINVAL;
1646 }
1647
1648 if (stm32f7_i2c_is_slave_busy(i2c_dev)) {
1649 dev_err(dev, "Too much slave registered\n");
1650 return -EBUSY;
1651 }
1652
1653 ret = stm32f7_i2c_get_free_slave_id(i2c_dev, slave, &id);
1654 if (ret)
1655 return ret;
1656
1657 if (!(stm32f7_i2c_is_slave_registered(i2c_dev))) {
1658 ret = clk_enable(i2c_dev->clk);
1659 if (ret) {
1660 dev_err(dev, "Failed to enable clock\n");
1661 return ret;
1662 }
1663 }
1664
1665 if (id == 0) {
1666 /* Configure Own Address 1 */
1667 oar1 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR1);
1668 oar1 &= ~STM32F7_I2C_OAR1_MASK;
1669 if (slave->flags & I2C_CLIENT_TEN) {
1670 oar1 |= STM32F7_I2C_OAR1_OA1_10(slave->addr);
1671 oar1 |= STM32F7_I2C_OAR1_OA1MODE;
1672 } else {
1673 oar1 |= STM32F7_I2C_OAR1_OA1_7(slave->addr);
1674 }
1675 oar1 |= STM32F7_I2C_OAR1_OA1EN;
1676 i2c_dev->slave[id] = slave;
1677 writel_relaxed(oar1, i2c_dev->base + STM32F7_I2C_OAR1);
1678 } else if (id == 1) {
1679 /* Configure Own Address 2 */
1680 oar2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR2);
1681 oar2 &= ~STM32F7_I2C_OAR2_MASK;
1682 if (slave->flags & I2C_CLIENT_TEN) {
1683 ret = -EOPNOTSUPP;
1684 goto exit;
1685 }
1686
1687 oar2 |= STM32F7_I2C_OAR2_OA2_7(slave->addr);
1688 oar2 |= STM32F7_I2C_OAR2_OA2EN;
1689 i2c_dev->slave[id] = slave;
1690 writel_relaxed(oar2, i2c_dev->base + STM32F7_I2C_OAR2);
1691 } else {
1692 ret = -ENODEV;
1693 goto exit;
1694 }
1695
1696 /* Enable ACK */
1697 stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR2, STM32F7_I2C_CR2_NACK);
1698
1699 /* Enable Address match interrupt, error interrupt and enable I2C */
1700 mask = STM32F7_I2C_CR1_ADDRIE | STM32F7_I2C_CR1_ERRIE |
1701 STM32F7_I2C_CR1_PE;
1702 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
1703
1704 return 0;
1705
1706exit:
1707 if (!(stm32f7_i2c_is_slave_registered(i2c_dev)))
1708 clk_disable(i2c_dev->clk);
1709
1710 return ret;
1711}
1712
1713static int stm32f7_i2c_unreg_slave(struct i2c_client *slave)
1714{
1715 struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(slave->adapter);
1716 void __iomem *base = i2c_dev->base;
1717 u32 mask;
1718 int id, ret;
1719
1720 ret = stm32f7_i2c_get_slave_id(i2c_dev, slave, &id);
1721 if (ret)
1722 return ret;
1723
1724 WARN_ON(!i2c_dev->slave[id]);
1725
1726 if (id == 0) {
1727 mask = STM32F7_I2C_OAR1_OA1EN;
1728 stm32f7_i2c_clr_bits(base + STM32F7_I2C_OAR1, mask);
1729 } else {
1730 mask = STM32F7_I2C_OAR2_OA2EN;
1731 stm32f7_i2c_clr_bits(base + STM32F7_I2C_OAR2, mask);
1732 }
1733
1734 i2c_dev->slave[id] = NULL;
1735
1736 if (!(stm32f7_i2c_is_slave_registered(i2c_dev))) {
1737 stm32f7_i2c_disable_irq(i2c_dev, STM32F7_I2C_ALL_IRQ_MASK);
1738 clk_disable(i2c_dev->clk);
1739 }
1740
1741 return 0;
1742}
1743
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001744static u32 stm32f7_i2c_func(struct i2c_adapter *adap)
1745{
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +02001746 return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SLAVE |
1747 I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
1748 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
1749 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
1750 I2C_FUNC_SMBUS_PROC_CALL | I2C_FUNC_SMBUS_PEC;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001751}
1752
1753static struct i2c_algorithm stm32f7_i2c_algo = {
1754 .master_xfer = stm32f7_i2c_xfer,
Pierre-Yves MORDRET9e481552018-04-11 15:24:55 +02001755 .smbus_xfer = stm32f7_i2c_smbus_xfer,
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001756 .functionality = stm32f7_i2c_func,
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001757 .reg_slave = stm32f7_i2c_reg_slave,
1758 .unreg_slave = stm32f7_i2c_unreg_slave,
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001759};
1760
1761static int stm32f7_i2c_probe(struct platform_device *pdev)
1762{
1763 struct device_node *np = pdev->dev.of_node;
1764 struct stm32f7_i2c_dev *i2c_dev;
1765 const struct stm32f7_i2c_setup *setup;
1766 struct resource *res;
1767 u32 irq_error, irq_event, clk_rate, rise_time, fall_time;
1768 struct i2c_adapter *adap;
1769 struct reset_control *rst;
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001770 dma_addr_t phy_addr;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001771 int ret;
1772
1773 i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
1774 if (!i2c_dev)
1775 return -ENOMEM;
1776
1777 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1778 i2c_dev->base = devm_ioremap_resource(&pdev->dev, res);
1779 if (IS_ERR(i2c_dev->base))
1780 return PTR_ERR(i2c_dev->base);
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001781 phy_addr = (dma_addr_t)res->start;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001782
1783 irq_event = irq_of_parse_and_map(np, 0);
1784 if (!irq_event) {
1785 dev_err(&pdev->dev, "IRQ event missing or invalid\n");
1786 return -EINVAL;
1787 }
1788
1789 irq_error = irq_of_parse_and_map(np, 1);
1790 if (!irq_error) {
1791 dev_err(&pdev->dev, "IRQ error missing or invalid\n");
1792 return -EINVAL;
1793 }
1794
1795 i2c_dev->clk = devm_clk_get(&pdev->dev, NULL);
1796 if (IS_ERR(i2c_dev->clk)) {
1797 dev_err(&pdev->dev, "Error: Missing controller clock\n");
1798 return PTR_ERR(i2c_dev->clk);
1799 }
1800 ret = clk_prepare_enable(i2c_dev->clk);
1801 if (ret) {
1802 dev_err(&pdev->dev, "Failed to prepare_enable clock\n");
1803 return ret;
1804 }
1805
1806 i2c_dev->speed = STM32_I2C_SPEED_STANDARD;
1807 ret = device_property_read_u32(&pdev->dev, "clock-frequency",
1808 &clk_rate);
1809 if (!ret && clk_rate >= 1000000)
1810 i2c_dev->speed = STM32_I2C_SPEED_FAST_PLUS;
1811 else if (!ret && clk_rate >= 400000)
1812 i2c_dev->speed = STM32_I2C_SPEED_FAST;
1813 else if (!ret && clk_rate >= 100000)
1814 i2c_dev->speed = STM32_I2C_SPEED_STANDARD;
1815
1816 rst = devm_reset_control_get(&pdev->dev, NULL);
1817 if (IS_ERR(rst)) {
1818 dev_err(&pdev->dev, "Error: Missing controller reset\n");
1819 ret = PTR_ERR(rst);
1820 goto clk_free;
1821 }
1822 reset_control_assert(rst);
1823 udelay(2);
1824 reset_control_deassert(rst);
1825
1826 i2c_dev->dev = &pdev->dev;
1827
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001828 ret = devm_request_threaded_irq(&pdev->dev, irq_event,
1829 stm32f7_i2c_isr_event,
1830 stm32f7_i2c_isr_event_thread,
1831 IRQF_ONESHOT,
1832 pdev->name, i2c_dev);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001833 if (ret) {
1834 dev_err(&pdev->dev, "Failed to request irq event %i\n",
1835 irq_event);
1836 goto clk_free;
1837 }
1838
1839 ret = devm_request_irq(&pdev->dev, irq_error, stm32f7_i2c_isr_error, 0,
1840 pdev->name, i2c_dev);
1841 if (ret) {
1842 dev_err(&pdev->dev, "Failed to request irq error %i\n",
1843 irq_error);
1844 goto clk_free;
1845 }
1846
1847 setup = of_device_get_match_data(&pdev->dev);
Pierre-Yves MORDRET771b7bf2018-03-21 17:48:40 +01001848 if (!setup) {
1849 dev_err(&pdev->dev, "Can't get device data\n");
1850 ret = -ENODEV;
1851 goto clk_free;
1852 }
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +02001853 i2c_dev->setup = *setup;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001854
1855 ret = device_property_read_u32(i2c_dev->dev, "i2c-scl-rising-time-ns",
1856 &rise_time);
1857 if (!ret)
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +02001858 i2c_dev->setup.rise_time = rise_time;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001859
1860 ret = device_property_read_u32(i2c_dev->dev, "i2c-scl-falling-time-ns",
1861 &fall_time);
1862 if (!ret)
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +02001863 i2c_dev->setup.fall_time = fall_time;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001864
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +02001865 ret = stm32f7_i2c_setup_timing(i2c_dev, &i2c_dev->setup);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001866 if (ret)
1867 goto clk_free;
1868
1869 stm32f7_i2c_hw_config(i2c_dev);
1870
1871 adap = &i2c_dev->adap;
1872 i2c_set_adapdata(adap, i2c_dev);
1873 snprintf(adap->name, sizeof(adap->name), "STM32F7 I2C(%pa)",
1874 &res->start);
1875 adap->owner = THIS_MODULE;
1876 adap->timeout = 2 * HZ;
1877 adap->retries = 3;
1878 adap->algo = &stm32f7_i2c_algo;
1879 adap->dev.parent = &pdev->dev;
1880 adap->dev.of_node = pdev->dev.of_node;
1881
1882 init_completion(&i2c_dev->complete);
1883
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001884 /* Init DMA config if supported */
1885 i2c_dev->dma = stm32_i2c_dma_request(i2c_dev->dev, phy_addr,
1886 STM32F7_I2C_TXDR,
1887 STM32F7_I2C_RXDR);
1888
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001889 ret = i2c_add_adapter(adap);
1890 if (ret)
1891 goto clk_free;
1892
1893 platform_set_drvdata(pdev, i2c_dev);
1894
1895 clk_disable(i2c_dev->clk);
1896
1897 dev_info(i2c_dev->dev, "STM32F7 I2C-%d bus adapter\n", adap->nr);
1898
1899 return 0;
1900
1901clk_free:
1902 clk_disable_unprepare(i2c_dev->clk);
1903
1904 return ret;
1905}
1906
1907static int stm32f7_i2c_remove(struct platform_device *pdev)
1908{
1909 struct stm32f7_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
1910
Pierre-Yves MORDRET7ecc8cf2018-04-11 15:24:57 +02001911 if (i2c_dev->dma) {
1912 stm32_i2c_dma_free(i2c_dev->dma);
1913 i2c_dev->dma = NULL;
1914 }
1915
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001916 i2c_del_adapter(&i2c_dev->adap);
1917
1918 clk_unprepare(i2c_dev->clk);
1919
1920 return 0;
1921}
1922
1923static const struct of_device_id stm32f7_i2c_match[] = {
1924 { .compatible = "st,stm32f7-i2c", .data = &stm32f7_setup},
1925 {},
1926};
1927MODULE_DEVICE_TABLE(of, stm32f7_i2c_match);
1928
1929static struct platform_driver stm32f7_i2c_driver = {
1930 .driver = {
1931 .name = "stm32f7-i2c",
1932 .of_match_table = stm32f7_i2c_match,
1933 },
1934 .probe = stm32f7_i2c_probe,
1935 .remove = stm32f7_i2c_remove,
1936};
1937
1938module_platform_driver(stm32f7_i2c_driver);
1939
1940MODULE_AUTHOR("M'boumba Cedric Madianga <cedric.madianga@gmail.com>");
1941MODULE_DESCRIPTION("STMicroelectronics STM32F7 I2C driver");
1942MODULE_LICENSE("GPL v2");