blob: 94b0dcab897f3faf3c0f2f0e1d7b7712edbf23a6 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2005-2011 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070027#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010028#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010029
30#include "enum.h"
31#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010032
Ben Hutchings8ceee662008-04-27 12:55:59 +010033/**************************************************************************
34 *
35 * Build definitions
36 *
37 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000038
Ben Hutchings6d84b982011-02-25 00:04:42 +000039#define EFX_DRIVER_VERSION "3.1"
Ben Hutchings8ceee662008-04-27 12:55:59 +010040
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000041#ifdef DEBUG
Ben Hutchings8ceee662008-04-27 12:55:59 +010042#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
43#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
44#else
45#define EFX_BUG_ON_PARANOID(x) do {} while (0)
46#define EFX_WARN_ON_PARANOID(x) do {} while (0)
47#endif
48
Ben Hutchings8ceee662008-04-27 12:55:59 +010049/**************************************************************************
50 *
51 * Efx data structures
52 *
53 **************************************************************************/
54
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000055#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010056#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchings7f967c02012-02-13 23:45:02 +000057#define EFX_MAX_EXTRA_CHANNELS 0U
Ben Hutchings8ceee662008-04-27 12:55:59 +010058
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000059/* Checksum generation is a per-queue option in hardware, so each
60 * queue visible to the networking core is backed by two hardware TX
61 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000062#define EFX_MAX_TX_TC 2
63#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
64#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
65#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
66#define EFX_TXQ_TYPES 4
67#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010068
Ben Hutchings8ceee662008-04-27 12:55:59 +010069/**
70 * struct efx_special_buffer - An Efx special buffer
71 * @addr: CPU base address of the buffer
72 * @dma_addr: DMA base address of the buffer
73 * @len: Buffer length, in bytes
74 * @index: Buffer index within controller;s buffer table
75 * @entries: Number of buffer table entries
76 *
77 * Special buffers are used for the event queues and the TX and RX
78 * descriptor queues for each channel. They are *not* used for the
79 * actual transmit and receive buffers.
Ben Hutchings8ceee662008-04-27 12:55:59 +010080 */
81struct efx_special_buffer {
82 void *addr;
83 dma_addr_t dma_addr;
84 unsigned int len;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +000085 unsigned int index;
86 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +010087};
88
89/**
90 * struct efx_tx_buffer - An Efx TX buffer
91 * @skb: The associated socket buffer.
92 * Set only on the final fragment of a packet; %NULL for all other
93 * fragments. When this fragment completes, then we can free this
94 * skb.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +010095 * @tsoh: The associated TSO header structure, or %NULL if this
96 * buffer is not a TSO header.
Ben Hutchings8ceee662008-04-27 12:55:59 +010097 * @dma_addr: DMA address of the fragment.
98 * @len: Length of this fragment.
99 * This field is zero when the queue slot is empty.
100 * @continuation: True if this fragment is not the end of a packet.
101 * @unmap_single: True if pci_unmap_single should be used.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100102 * @unmap_len: Length of this fragment to unmap
103 */
104struct efx_tx_buffer {
105 const struct sk_buff *skb;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100106 struct efx_tso_header *tsoh;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100107 dma_addr_t dma_addr;
108 unsigned short len;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100109 bool continuation;
110 bool unmap_single;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111 unsigned short unmap_len;
112};
113
114/**
115 * struct efx_tx_queue - An Efx TX queue
116 *
117 * This is a ring buffer of TX fragments.
118 * Since the TX completion path always executes on the same
119 * CPU and the xmit path can operate on different CPUs,
120 * performance is increased by ensuring that the completion
121 * path and the xmit path operate on different cache lines.
122 * This is particularly important if the xmit path is always
123 * executing on one CPU which is different from the completion
124 * path. There is also a cache line for members which are
125 * read but not written on the fast path.
126 *
127 * @efx: The associated Efx NIC
128 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100129 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000130 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100131 * @buffer: The software buffer ring
132 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000133 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings94b274b2011-01-10 21:18:20 +0000134 * @initialised: Has hardware queue been initialised?
Ben Hutchings8ceee662008-04-27 12:55:59 +0100135 * @read_count: Current read pointer.
136 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000137 * @old_write_count: The value of @write_count when last checked.
138 * This is here for performance reasons. The xmit path will
139 * only get the up-to-date value of @write_count if this
140 * variable indicates that the queue is empty. This is to
141 * avoid cache-line ping-pong between the xmit path and the
142 * completion path.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100143 * @insert_count: Current insert pointer
144 * This is the number of buffers that have been added to the
145 * software ring.
146 * @write_count: Current write pointer
147 * This is the number of buffers that have been added to the
148 * hardware ring.
149 * @old_read_count: The value of read_count when last checked.
150 * This is here for performance reasons. The xmit path will
151 * only get the up-to-date value of read_count if this
152 * variable indicates that the queue is full. This is to
153 * avoid cache-line ping-pong between the xmit path and the
154 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100155 * @tso_headers_free: A list of TSO headers allocated for this TX queue
156 * that are not in use, and so available for new TSO sends. The list
157 * is protected by the TX queue lock.
158 * @tso_bursts: Number of times TSO xmit invoked by kernel
159 * @tso_long_headers: Number of packets with headers too long for standard
160 * blocks
161 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000162 * @pushes: Number of times the TX push feature has been used
163 * @empty_read_count: If the completion path has seen the queue as empty
164 * and the transmission path has not yet checked this, the value of
165 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100166 */
167struct efx_tx_queue {
168 /* Members which don't change on the fast path */
169 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000170 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100171 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000172 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100173 struct efx_tx_buffer *buffer;
174 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000175 unsigned int ptr_mask;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000176 bool initialised;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100177
178 /* Members used mainly on the completion path */
179 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000180 unsigned int old_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100181
182 /* Members used only on the xmit path */
183 unsigned int insert_count ____cacheline_aligned_in_smp;
184 unsigned int write_count;
185 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100186 struct efx_tso_header *tso_headers_free;
187 unsigned int tso_bursts;
188 unsigned int tso_long_headers;
189 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000190 unsigned int pushes;
191
192 /* Members shared between paths and sometimes updated */
193 unsigned int empty_read_count ____cacheline_aligned_in_smp;
194#define EFX_EMPTY_COUNT_VALID 0x80000000
Ben Hutchings8ceee662008-04-27 12:55:59 +0100195};
196
197/**
198 * struct efx_rx_buffer - An Efx RX data buffer
199 * @dma_addr: DMA base address of the buffer
Ben Hutchingsdb339562011-08-26 18:05:11 +0100200 * @skb: The associated socket buffer. Valid iff !(@flags & %EFX_RX_BUF_PAGE).
201 * Will be %NULL if the buffer slot is currently free.
202 * @page: The associated page buffer. Valif iff @flags & %EFX_RX_BUF_PAGE.
203 * Will be %NULL if the buffer slot is currently free.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100204 * @len: Buffer length, in bytes.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100205 * @flags: Flags for buffer and packet state.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100206 */
207struct efx_rx_buffer {
208 dma_addr_t dma_addr;
Steve Hodgson8ba53662011-02-24 23:36:01 +0000209 union {
210 struct sk_buff *skb;
211 struct page *page;
212 } u;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100213 unsigned int len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100214 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100215};
Ben Hutchingsdb339562011-08-26 18:05:11 +0100216#define EFX_RX_BUF_PAGE 0x0001
217#define EFX_RX_PKT_CSUMMED 0x0002
218#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchings8ceee662008-04-27 12:55:59 +0100219
220/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000221 * struct efx_rx_page_state - Page-based rx buffer state
222 *
223 * Inserted at the start of every page allocated for receive buffers.
224 * Used to facilitate sharing dma mappings between recycled rx buffers
225 * and those passed up to the kernel.
226 *
227 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
228 * When refcnt falls to zero, the page is unmapped for dma
229 * @dma_addr: The dma address of this page.
230 */
231struct efx_rx_page_state {
232 unsigned refcnt;
233 dma_addr_t dma_addr;
234
235 unsigned int __pad[0] ____cacheline_aligned;
236};
237
238/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100239 * struct efx_rx_queue - An Efx RX queue
240 * @efx: The associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100241 * @buffer: The software buffer ring
242 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000243 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000244 * @enabled: Receive queue enabled indicator.
245 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
246 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100247 * @added_count: Number of buffers added to the receive queue.
248 * @notified_count: Number of buffers given to NIC (<= @added_count).
249 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100250 * @max_fill: RX descriptor maximum fill level (<= ring size)
251 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
252 * (<= @max_fill)
253 * @fast_fill_limit: The level to which a fast fill will fill
254 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
255 * @min_fill: RX descriptor minimum non-zero fill level.
256 * This records the minimum fill level observed when a ring
257 * refill was triggered.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100258 * @alloc_page_count: RX allocation strategy counter.
259 * @alloc_skb_count: RX allocation strategy counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000260 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100261 */
262struct efx_rx_queue {
263 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100264 struct efx_rx_buffer *buffer;
265 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000266 unsigned int ptr_mask;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000267 bool enabled;
268 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100269
270 int added_count;
271 int notified_count;
272 int removed_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100273 unsigned int max_fill;
274 unsigned int fast_fill_trigger;
275 unsigned int fast_fill_limit;
276 unsigned int min_fill;
277 unsigned int min_overfill;
278 unsigned int alloc_page_count;
279 unsigned int alloc_skb_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000280 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100281 unsigned int slow_fill_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100282};
283
284/**
285 * struct efx_buffer - An Efx general-purpose buffer
286 * @addr: host base address of the buffer
287 * @dma_addr: DMA base address of the buffer
288 * @len: Buffer length, in bytes
289 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000290 * The NIC uses these buffers for its interrupt status registers and
Ben Hutchings8ceee662008-04-27 12:55:59 +0100291 * MAC stats dumps.
292 */
293struct efx_buffer {
294 void *addr;
295 dma_addr_t dma_addr;
296 unsigned int len;
297};
298
299
Ben Hutchings8ceee662008-04-27 12:55:59 +0100300enum efx_rx_alloc_method {
301 RX_ALLOC_METHOD_AUTO = 0,
302 RX_ALLOC_METHOD_SKB = 1,
303 RX_ALLOC_METHOD_PAGE = 2,
304};
305
306/**
307 * struct efx_channel - An Efx channel
308 *
309 * A channel comprises an event queue, at least one TX queue, at least
310 * one RX queue, and an associated tasklet for processing the event
311 * queue.
312 *
313 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100314 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000315 * @type: Channel type definition
Ben Hutchings8ceee662008-04-27 12:55:59 +0100316 * @enabled: Channel enabled indicator
317 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000318 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100319 * @napi_dev: Net device used with NAPI
320 * @napi_str: NAPI control structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100321 * @work_pending: Is work pending via NAPI?
322 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000323 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100324 * @eventq_read_ptr: Event queue read pointer
325 * @last_eventq_read_ptr: Last event queue read pointer value.
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000326 * @last_irq_cpu: Last CPU to handle interrupt for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000327 * @irq_count: Number of IRQs since last adaptive moderation decision
328 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100329 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
330 * and diagnostic counters
331 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
332 * descriptors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100333 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100334 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
335 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000336 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100337 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
338 * @n_rx_overlength: Count of RX_OVERLENGTH errors
339 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings8313aca2010-09-10 06:41:57 +0000340 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000341 * @tx_queue: TX queues for this channel
Ben Hutchings8ceee662008-04-27 12:55:59 +0100342 */
343struct efx_channel {
344 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100345 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000346 const struct efx_channel_type *type;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100347 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100348 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100349 unsigned int irq_moderation;
350 struct net_device *napi_dev;
351 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100352 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100353 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000354 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100355 unsigned int eventq_read_ptr;
356 unsigned int last_eventq_read_ptr;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100357
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000358 int last_irq_cpu;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000359 unsigned int irq_count;
360 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000361#ifdef CONFIG_RFS_ACCEL
362 unsigned int rfs_filters_added;
363#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000364
Ben Hutchings8ceee662008-04-27 12:55:59 +0100365 int rx_alloc_level;
366 int rx_alloc_push_pages;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100367
368 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100369 unsigned n_rx_ip_hdr_chksum_err;
370 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000371 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100372 unsigned n_rx_frm_trunc;
373 unsigned n_rx_overlength;
374 unsigned n_skbuff_leaks;
375
376 /* Used to pipeline received packets in order to optimise memory
377 * access with prefetches.
378 */
379 struct efx_rx_buffer *rx_pkt;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100380
Ben Hutchings8313aca2010-09-10 06:41:57 +0000381 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000382 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100383};
384
Ben Hutchings7f967c02012-02-13 23:45:02 +0000385/**
386 * struct efx_channel_type - distinguishes traffic and extra channels
387 * @handle_no_channel: Handle failure to allocate an extra channel
388 * @pre_probe: Set up extra state prior to initialisation
389 * @post_remove: Tear down extra state after finalisation, if allocated.
390 * May be called on channels that have not been probed.
391 * @get_name: Generate the channel's name (used for its IRQ handler)
392 * @copy: Copy the channel state prior to reallocation. May be %NULL if
393 * reallocation is not supported.
394 * @keep_eventq: Flag for whether event queue should be kept initialised
395 * while the device is stopped
396 */
397struct efx_channel_type {
398 void (*handle_no_channel)(struct efx_nic *);
399 int (*pre_probe)(struct efx_channel *);
400 void (*get_name)(struct efx_channel *, char *buf, size_t len);
401 struct efx_channel *(*copy)(const struct efx_channel *);
402 bool keep_eventq;
403};
404
Ben Hutchings398468e2009-11-23 16:03:45 +0000405enum efx_led_mode {
406 EFX_LED_OFF = 0,
407 EFX_LED_ON = 1,
408 EFX_LED_DEFAULT = 2
409};
410
Ben Hutchingsc4593022009-11-23 16:08:17 +0000411#define STRING_TABLE_LOOKUP(val, member) \
412 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
413
Ben Hutchings18e83e42012-01-05 19:05:20 +0000414extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000415extern const unsigned int efx_loopback_mode_max;
416#define LOOPBACK_MODE(efx) \
417 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
418
Ben Hutchings18e83e42012-01-05 19:05:20 +0000419extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000420extern const unsigned int efx_reset_type_max;
421#define RESET_TYPE(type) \
422 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100423
Ben Hutchings8ceee662008-04-27 12:55:59 +0100424enum efx_int_mode {
425 /* Be careful if altering to correct macro below */
426 EFX_INT_MODE_MSIX = 0,
427 EFX_INT_MODE_MSI = 1,
428 EFX_INT_MODE_LEGACY = 2,
429 EFX_INT_MODE_MAX /* Insert any new items before this */
430};
431#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
432
Ben Hutchings8ceee662008-04-27 12:55:59 +0100433enum nic_state {
434 STATE_INIT = 0,
435 STATE_RUNNING = 1,
436 STATE_FINI = 2,
Ben Hutchings3c787082008-09-01 12:49:08 +0100437 STATE_DISABLED = 3,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100438 STATE_MAX,
439};
440
441/*
442 * Alignment of page-allocated RX buffers
443 *
444 * Controls the number of bytes inserted at the start of an RX buffer.
445 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
446 * of the skb->head for hardware DMA].
447 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100448#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100449#define EFX_PAGE_IP_ALIGN 0
450#else
451#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
452#endif
453
454/*
455 * Alignment of the skb->head which wraps a page-allocated RX buffer
456 *
457 * The skb allocated to wrap an rx_buffer can have this alignment. Since
458 * the data is memcpy'd from the rx_buf, it does not need to be equal to
459 * EFX_PAGE_IP_ALIGN.
460 */
461#define EFX_PAGE_SKB_ALIGN 2
462
463/* Forward declaration */
464struct efx_nic;
465
466/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400467#define EFX_FC_RX FLOW_CTRL_RX
468#define EFX_FC_TX FLOW_CTRL_TX
469#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800471/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000472 * struct efx_link_state - Current state of the link
473 * @up: Link is up
474 * @fd: Link is full-duplex
475 * @fc: Actual flow control flags
476 * @speed: Link speed (Mbps)
477 */
478struct efx_link_state {
479 bool up;
480 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400481 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000482 unsigned int speed;
483};
484
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000485static inline bool efx_link_state_equal(const struct efx_link_state *left,
486 const struct efx_link_state *right)
487{
488 return left->up == right->up && left->fd == right->fd &&
489 left->fc == right->fc && left->speed == right->speed;
490}
491
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000492/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100493 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000494 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
495 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100496 * @init: Initialise PHY
497 * @fini: Shut down PHY
498 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000499 * @poll: Update @link_state and report whether it changed.
500 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800501 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
502 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000503 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800504 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000505 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000506 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000507 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800508 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100509 */
510struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000511 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100512 int (*init) (struct efx_nic *efx);
513 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000514 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000515 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000516 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800517 void (*get_settings) (struct efx_nic *efx,
518 struct ethtool_cmd *ecmd);
519 int (*set_settings) (struct efx_nic *efx,
520 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000521 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000522 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000523 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800524 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100525};
526
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100527/**
528 * @enum efx_phy_mode - PHY operating mode flags
529 * @PHY_MODE_NORMAL: on and should pass traffic
530 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000531 * @PHY_MODE_LOW_POWER: set to low power through MDIO
532 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100533 * @PHY_MODE_SPECIAL: on but will not pass traffic
534 */
535enum efx_phy_mode {
536 PHY_MODE_NORMAL = 0,
537 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000538 PHY_MODE_LOW_POWER = 2,
539 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100540 PHY_MODE_SPECIAL = 8,
541};
542
543static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
544{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100545 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100546}
547
Ben Hutchings8ceee662008-04-27 12:55:59 +0100548/*
549 * Efx extended statistics
550 *
551 * Not all statistics are provided by all supported MACs. The purpose
552 * is this structure is to contain the raw statistics provided by each
553 * MAC.
554 */
555struct efx_mac_stats {
556 u64 tx_bytes;
557 u64 tx_good_bytes;
558 u64 tx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100559 u64 tx_packets;
560 u64 tx_bad;
561 u64 tx_pause;
562 u64 tx_control;
563 u64 tx_unicast;
564 u64 tx_multicast;
565 u64 tx_broadcast;
566 u64 tx_lt64;
567 u64 tx_64;
568 u64 tx_65_to_127;
569 u64 tx_128_to_255;
570 u64 tx_256_to_511;
571 u64 tx_512_to_1023;
572 u64 tx_1024_to_15xx;
573 u64 tx_15xx_to_jumbo;
574 u64 tx_gtjumbo;
575 u64 tx_collision;
576 u64 tx_single_collision;
577 u64 tx_multiple_collision;
578 u64 tx_excessive_collision;
579 u64 tx_deferred;
580 u64 tx_late_collision;
581 u64 tx_excessive_deferred;
582 u64 tx_non_tcpudp;
583 u64 tx_mac_src_error;
584 u64 tx_ip_src_error;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100585 u64 rx_bytes;
586 u64 rx_good_bytes;
587 u64 rx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100588 u64 rx_packets;
589 u64 rx_good;
590 u64 rx_bad;
591 u64 rx_pause;
592 u64 rx_control;
593 u64 rx_unicast;
594 u64 rx_multicast;
595 u64 rx_broadcast;
596 u64 rx_lt64;
597 u64 rx_64;
598 u64 rx_65_to_127;
599 u64 rx_128_to_255;
600 u64 rx_256_to_511;
601 u64 rx_512_to_1023;
602 u64 rx_1024_to_15xx;
603 u64 rx_15xx_to_jumbo;
604 u64 rx_gtjumbo;
605 u64 rx_bad_lt64;
606 u64 rx_bad_64_to_15xx;
607 u64 rx_bad_15xx_to_jumbo;
608 u64 rx_bad_gtjumbo;
609 u64 rx_overflow;
610 u64 rx_missed;
611 u64 rx_false_carrier;
612 u64 rx_symbol_error;
613 u64 rx_align_error;
614 u64 rx_length_error;
615 u64 rx_internal_error;
616 u64 rx_good_lt64;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100617};
618
619/* Number of bits used in a multicast filter hash address */
620#define EFX_MCAST_HASH_BITS 8
621
622/* Number of (single-bit) entries in a multicast filter hash */
623#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
624
625/* An Efx multicast filter hash */
626union efx_multicast_hash {
627 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
628 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
629};
630
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000631struct efx_filter_state;
632
Ben Hutchings8ceee662008-04-27 12:55:59 +0100633/**
634 * struct efx_nic - an Efx NIC
635 * @name: Device name (net device name or bus id before net device registered)
636 * @pci_dev: The PCI device
637 * @type: Controller type attributes
638 * @legacy_irq: IRQ number
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000639 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100640 * @workqueue: Workqueue for port reconfigures and the HW monitor.
641 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800642 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100643 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100644 * @membase_phys: Memory BAR value as physical address
645 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100646 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000647 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000648 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
649 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000650 * @msg_enable: Log message enable flags
Ben Hutchings8ceee662008-04-27 12:55:59 +0100651 * @state: Device state flag. Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100652 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100653 * @tx_queue: TX DMA queues
654 * @rx_queue: RX DMA queues
655 * @channel: Channels
Ben Hutchings46426102010-09-10 06:42:33 +0000656 * @channel_name: Names for channels and their IRQs
Ben Hutchings7f967c02012-02-13 23:45:02 +0000657 * @extra_channel_types: Types of extra (non-traffic) channels that
658 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000659 * @rxq_entries: Size of receive queues requested by user.
660 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000661 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800662 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000663 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
664 * @n_tx_channels: Number of channels used for TX
Ben Hutchings8ceee662008-04-27 12:55:59 +0100665 * @rx_buffer_len: RX buffer length
666 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings78d41892010-12-02 13:47:56 +0000667 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000668 * @rx_indir_table: Indirection table for RSS
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000669 * @int_error_count: Number of internal errors seen recently
670 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100671 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000672 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000673 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchings76884832009-11-29 15:10:44 +0000674 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300675 * @nic_data: Hardware dependent state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100676 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100677 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100678 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000679 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
680 * efx_mac_work() with kernel interfaces. Safe to read under any
681 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
682 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100683 * @port_initialized: Port initialized?
684 * @net_dev: Operating system network device. Consider holding the rtnl lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100685 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100686 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100687 * @phy_op: PHY interface
688 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000689 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000690 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100691 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000692 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000693 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100694 * @n_link_state_changes: Number of times the link has changed state
695 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
696 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800697 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100698 * @fc_disable: When non-zero flow control is disabled. Typically used to
699 * ensure that network back pressure doesn't delay dma queue flushes.
700 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000701 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100702 * @loopback_mode: Loopback status
703 * @loopback_modes: Supported loopback mode bitmask
704 * @loopback_selftest: Offline self-test private state
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000705 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
706 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
707 * Decremented when the efx_flush_rx_queue() is called.
708 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
709 * completed (either success or failure). Not used when MCDI is used to
710 * flush receive queues.
711 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000712 * @monitor_work: Hardware monitor workitem
713 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000714 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
715 * field is used by efx_test_interrupts() to verify that an
716 * interrupt has occurred.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000717 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
718 * @mac_stats: MAC statistics. These include all statistics the MACs
719 * can provide. Generic code converts these into a standard
720 * &struct net_device_stats.
721 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings1cb34522011-09-02 23:23:00 +0100722 * and access to @mac_stats.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100723 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000724 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100725 */
726struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000727 /* The following fields should be written very rarely */
728
Ben Hutchings8ceee662008-04-27 12:55:59 +0100729 char name[IFNAMSIZ];
730 struct pci_dev *pci_dev;
731 const struct efx_nic_type *type;
732 int legacy_irq;
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000733 bool legacy_irq_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100734 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800735 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100736 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100737 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100738 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000739
Ben Hutchings8ceee662008-04-27 12:55:59 +0100740 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000741 unsigned int timer_quantum_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000742 bool irq_rx_adaptive;
743 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000744 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100745
Ben Hutchings8ceee662008-04-27 12:55:59 +0100746 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100747 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100748
Ben Hutchings8313aca2010-09-10 06:41:57 +0000749 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsefbc2d72010-09-13 04:14:49 +0000750 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000751 const struct efx_channel_type *
752 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100753
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000754 unsigned rxq_entries;
755 unsigned txq_entries;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000756 unsigned next_buffer_table;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000757 unsigned n_channels;
758 unsigned n_rx_channels;
Ben Hutchings97653432011-01-12 18:26:56 +0000759 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000760 unsigned n_tx_channels;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100761 unsigned int rx_buffer_len;
762 unsigned int rx_buffer_order;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000763 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000764 u32 rx_indir_table[128];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100765
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000766 unsigned int_error_count;
767 unsigned long int_error_expire;
768
Ben Hutchings8ceee662008-04-27 12:55:59 +0100769 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000770 unsigned irq_zero_count;
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000771 unsigned irq_level;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100772
Ben Hutchings76884832009-11-29 15:10:44 +0000773#ifdef CONFIG_SFC_MTD
774 struct list_head mtd_list;
775#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100776
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000777 void *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100778
779 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800780 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100781 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100782
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100783 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100784 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100785
Ben Hutchings8ceee662008-04-27 12:55:59 +0100786 struct efx_buffer stats_buffer;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100787
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000788 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +0000789 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100790 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000791 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000792 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100793 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100794
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000795 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000796 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100797 unsigned int n_link_state_changes;
798
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100799 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100800 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -0400801 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +0100802 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100803
804 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100805 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000806 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100807
808 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000809
810 struct efx_filter_state *filter_state;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000811
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000812 atomic_t drain_pending;
813 atomic_t rxq_flush_pending;
814 atomic_t rxq_flush_outstanding;
815 wait_queue_head_t flush_wq;
816
Ben Hutchingsab28c122010-12-06 22:53:15 +0000817 /* The following fields may be written more often */
818
819 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
820 spinlock_t biu_lock;
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000821 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000822 unsigned n_rx_nodesc_drop_cnt;
823 struct efx_mac_stats mac_stats;
824 spinlock_t stats_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100825};
826
Ben Hutchings55668612008-05-16 21:16:10 +0100827static inline int efx_dev_registered(struct efx_nic *efx)
828{
829 return efx->net_dev->reg_state == NETREG_REGISTERED;
830}
831
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000832static inline unsigned int efx_port_num(struct efx_nic *efx)
833{
Ben Hutchings3df95ce2010-06-02 10:39:56 +0000834 return efx->net_dev->dev_id;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000835}
836
Ben Hutchings8ceee662008-04-27 12:55:59 +0100837/**
838 * struct efx_nic_type - Efx device type definition
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000839 * @probe: Probe the controller
840 * @remove: Free resources allocated by probe()
841 * @init: Initialise the controller
842 * @fini: Shut down the controller
843 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100844 * @map_reset_reason: Map ethtool reset reason to a reset method
845 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000846 * @reset: Reset the controller hardware and possibly the PHY. This will
847 * be called while the controller is uninitialised.
848 * @probe_port: Probe the MAC and PHY
849 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +0000850 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000851 * @prepare_flush: Prepare the hardware for flushing the DMA queues
852 * @update_stats: Update statistics not provided by event handling
853 * @start_stats: Start the regular fetching of statistics
854 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000855 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000856 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000857 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings30b81cd2011-09-13 19:47:48 +0100858 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
859 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +0100860 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +0000861 * @get_wol: Get WoL configuration from driver state
862 * @set_wol: Push WoL configuration to the NIC
863 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000864 * @test_registers: Test read/write functionality of control registers
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000865 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000866 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +0100867 * @mem_map_size: Memory BAR mapped size
868 * @txd_ptr_tbl_base: TX descriptor ring base address
869 * @rxd_ptr_tbl_base: RX descriptor ring base address
870 * @buf_tbl_base: Buffer table base address
871 * @evq_ptr_tbl_base: Event queue pointer table base address
872 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100873 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000874 * @rx_buffer_hash_size: Size of hash at start of RX buffer
875 * @rx_buffer_padding: Size of padding at end of RX buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100876 * @max_interrupt_mode: Highest capability interrupt mode supported
877 * from &enum efx_init_mode.
878 * @phys_addr_channels: Number of channels with physically addressed
879 * descriptors
Ben Hutchingscc180b62011-12-08 19:51:47 +0000880 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000881 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
882 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
Ben Hutchingsc383b532009-11-29 15:11:02 +0000883 * @offload_features: net_device feature flags for protocol offload
884 * features implemented in hardware
Ben Hutchings8ceee662008-04-27 12:55:59 +0100885 */
886struct efx_nic_type {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000887 int (*probe)(struct efx_nic *efx);
888 void (*remove)(struct efx_nic *efx);
889 int (*init)(struct efx_nic *efx);
890 void (*fini)(struct efx_nic *efx);
891 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100892 enum reset_type (*map_reset_reason)(enum reset_type reason);
893 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000894 int (*reset)(struct efx_nic *efx, enum reset_type method);
895 int (*probe_port)(struct efx_nic *efx);
896 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +0000897 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000898 void (*prepare_flush)(struct efx_nic *efx);
899 void (*update_stats)(struct efx_nic *efx);
900 void (*start_stats)(struct efx_nic *efx);
901 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +0000902 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000903 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000904 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +0100905 int (*reconfigure_mac)(struct efx_nic *efx);
906 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +0000907 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
908 int (*set_wol)(struct efx_nic *efx, u32 type);
909 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000910 int (*test_registers)(struct efx_nic *efx);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000911 int (*test_nvram)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +0000912
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000913 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100914 unsigned int mem_map_size;
915 unsigned int txd_ptr_tbl_base;
916 unsigned int rxd_ptr_tbl_base;
917 unsigned int buf_tbl_base;
918 unsigned int evq_ptr_tbl_base;
919 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +0100920 u64 max_dma_mask;
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000921 unsigned int rx_buffer_hash_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100922 unsigned int rx_buffer_padding;
923 unsigned int max_interrupt_mode;
924 unsigned int phys_addr_channels;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000925 unsigned int timer_period_max;
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000926 unsigned int tx_dc_base;
927 unsigned int rx_dc_base;
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000928 netdev_features_t offload_features;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100929};
930
931/**************************************************************************
932 *
933 * Prototypes and inline functions
934 *
935 *************************************************************************/
936
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000937static inline struct efx_channel *
938efx_get_channel(struct efx_nic *efx, unsigned index)
939{
940 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +0000941 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000942}
943
Ben Hutchings8ceee662008-04-27 12:55:59 +0100944/* Iterate over all used channels */
945#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +0000946 for (_channel = (_efx)->channel[0]; \
947 _channel; \
948 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
949 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100950
Ben Hutchings7f967c02012-02-13 23:45:02 +0000951/* Iterate over all used channels in reverse */
952#define efx_for_each_channel_rev(_channel, _efx) \
953 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
954 _channel; \
955 _channel = _channel->channel ? \
956 (_efx)->channel[_channel->channel - 1] : NULL)
957
Ben Hutchings97653432011-01-12 18:26:56 +0000958static inline struct efx_tx_queue *
959efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
960{
961 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
962 type >= EFX_TXQ_TYPES);
963 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
964}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000965
Ben Hutchings525da902011-02-07 23:04:38 +0000966static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
967{
968 return channel->channel - channel->efx->tx_channel_offset <
969 channel->efx->n_tx_channels;
970}
971
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000972static inline struct efx_tx_queue *
973efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
974{
Ben Hutchings525da902011-02-07 23:04:38 +0000975 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
976 type >= EFX_TXQ_TYPES);
977 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000978}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100979
Ben Hutchings94b274b2011-01-10 21:18:20 +0000980static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
981{
982 return !(tx_queue->efx->net_dev->num_tc < 2 &&
983 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
984}
985
Ben Hutchings8ceee662008-04-27 12:55:59 +0100986/* Iterate over all TX queues belonging to a channel */
987#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +0000988 if (!efx_channel_has_tx_queues(_channel)) \
989 ; \
990 else \
991 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +0000992 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
993 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +0000994 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100995
Ben Hutchings94b274b2011-01-10 21:18:20 +0000996/* Iterate over all possible TX queues belonging to a channel */
997#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
998 for (_tx_queue = (_channel)->tx_queue; \
999 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1000 _tx_queue++)
1001
Ben Hutchings525da902011-02-07 23:04:38 +00001002static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1003{
1004 return channel->channel < channel->efx->n_rx_channels;
1005}
1006
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001007static inline struct efx_rx_queue *
1008efx_channel_get_rx_queue(struct efx_channel *channel)
1009{
Ben Hutchings525da902011-02-07 23:04:38 +00001010 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1011 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001012}
1013
Ben Hutchings8ceee662008-04-27 12:55:59 +01001014/* Iterate over all RX queues belonging to a channel */
1015#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001016 if (!efx_channel_has_rx_queue(_channel)) \
1017 ; \
1018 else \
1019 for (_rx_queue = &(_channel)->rx_queue; \
1020 _rx_queue; \
1021 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001022
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001023static inline struct efx_channel *
1024efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1025{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001026 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001027}
1028
1029static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1030{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001031 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001032}
1033
Ben Hutchings8ceee662008-04-27 12:55:59 +01001034/* Returns a pointer to the specified receive buffer in the RX
1035 * descriptor queue.
1036 */
1037static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1038 unsigned int index)
1039{
Eric Dumazet807540b2010-09-23 05:40:09 +00001040 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001041}
1042
1043/* Set bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +01001044static inline void set_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001045{
1046 addr[nr / 8] |= (1 << (nr % 8));
1047}
1048
1049/* Clear bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +01001050static inline void clear_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001051{
1052 addr[nr / 8] &= ~(1 << (nr % 8));
1053}
1054
1055
1056/**
1057 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1058 *
1059 * This calculates the maximum frame length that will be used for a
1060 * given MTU. The frame length will be equal to the MTU plus a
1061 * constant amount of header space and padding. This is the quantity
1062 * that the net driver will program into the MAC as the maximum frame
1063 * length.
1064 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001065 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001066 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001067 *
1068 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1069 * XGMII cycle). If the frame length reaches the maximum value in the
1070 * same cycle, the XMAC can miss the IPG altogether. We work around
1071 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001072 */
1073#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001074 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001075
1076
1077#endif /* EFX_NET_DRIVER_H */