blob: 95a77c6a91615c2443adb8e30df15287ece64361 [file] [log] [blame]
Maxime Ripard9026e0d2015-10-29 09:36:23 +01001/*
2 * Copyright (C) 2015 Free Electrons
3 * Copyright (C) 2015 NextThing Co
4 *
5 * Maxime Ripard <maxime.ripard@free-electrons.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 */
12
13#include <drm/drmP.h>
14#include <drm/drm_atomic_helper.h>
15#include <drm/drm_crtc.h>
16#include <drm/drm_crtc_helper.h>
17#include <drm/drm_fb_cma_helper.h>
18#include <drm/drm_gem_cma_helper.h>
19#include <drm/drm_plane_helper.h>
20
21#include <linux/component.h>
Chen-Yu Tsai80a58242017-04-21 16:38:50 +080022#include <linux/list.h>
Maxime Ripard9026e0d2015-10-29 09:36:23 +010023#include <linux/reset.h>
24
25#include "sun4i_backend.h"
26#include "sun4i_drv.h"
27
Chen-Yu Tsaia6fbffb2017-02-23 16:05:33 +080028static const u32 sunxi_rgb2yuv_coef[12] = {
Maxime Ripard9026e0d2015-10-29 09:36:23 +010029 0x00000107, 0x00000204, 0x00000064, 0x00000108,
30 0x00003f69, 0x00003ed6, 0x000001c1, 0x00000808,
31 0x000001c1, 0x00003e88, 0x00003fb8, 0x00000808
32};
33
34void sun4i_backend_apply_color_correction(struct sun4i_backend *backend)
35{
36 int i;
37
38 DRM_DEBUG_DRIVER("Applying RGB to YUV color correction\n");
39
40 /* Set color correction */
41 regmap_write(backend->regs, SUN4I_BACKEND_OCCTL_REG,
42 SUN4I_BACKEND_OCCTL_ENABLE);
43
44 for (i = 0; i < 12; i++)
45 regmap_write(backend->regs, SUN4I_BACKEND_OCRCOEF_REG(i),
46 sunxi_rgb2yuv_coef[i]);
47}
48EXPORT_SYMBOL(sun4i_backend_apply_color_correction);
49
50void sun4i_backend_disable_color_correction(struct sun4i_backend *backend)
51{
52 DRM_DEBUG_DRIVER("Disabling color correction\n");
53
54 /* Disable color correction */
55 regmap_update_bits(backend->regs, SUN4I_BACKEND_OCCTL_REG,
56 SUN4I_BACKEND_OCCTL_ENABLE, 0);
57}
58EXPORT_SYMBOL(sun4i_backend_disable_color_correction);
59
60void sun4i_backend_commit(struct sun4i_backend *backend)
61{
62 DRM_DEBUG_DRIVER("Committing changes\n");
63
64 regmap_write(backend->regs, SUN4I_BACKEND_REGBUFFCTL_REG,
65 SUN4I_BACKEND_REGBUFFCTL_AUTOLOAD_DIS |
66 SUN4I_BACKEND_REGBUFFCTL_LOADCTL);
67}
68EXPORT_SYMBOL(sun4i_backend_commit);
69
70void sun4i_backend_layer_enable(struct sun4i_backend *backend,
71 int layer, bool enable)
72{
73 u32 val;
74
75 DRM_DEBUG_DRIVER("Enabling layer %d\n", layer);
76
77 if (enable)
78 val = SUN4I_BACKEND_MODCTL_LAY_EN(layer);
79 else
80 val = 0;
81
82 regmap_update_bits(backend->regs, SUN4I_BACKEND_MODCTL_REG,
83 SUN4I_BACKEND_MODCTL_LAY_EN(layer), val);
84}
85EXPORT_SYMBOL(sun4i_backend_layer_enable);
86
Maxime Ripardc222f392016-09-19 22:17:50 +020087static int sun4i_backend_drm_format_to_layer(struct drm_plane *plane,
88 u32 format, u32 *mode)
Maxime Ripard9026e0d2015-10-29 09:36:23 +010089{
Maxime Ripardc222f392016-09-19 22:17:50 +020090 if ((plane->type == DRM_PLANE_TYPE_PRIMARY) &&
91 (format == DRM_FORMAT_ARGB8888))
92 format = DRM_FORMAT_XRGB8888;
93
Maxime Ripard9026e0d2015-10-29 09:36:23 +010094 switch (format) {
95 case DRM_FORMAT_ARGB8888:
96 *mode = SUN4I_BACKEND_LAY_FBFMT_ARGB8888;
97 break;
98
Maxime Ripard47d7fbb2016-10-18 10:46:14 +020099 case DRM_FORMAT_ARGB4444:
100 *mode = SUN4I_BACKEND_LAY_FBFMT_ARGB4444;
101 break;
102
103 case DRM_FORMAT_ARGB1555:
104 *mode = SUN4I_BACKEND_LAY_FBFMT_ARGB1555;
105 break;
106
107 case DRM_FORMAT_RGBA5551:
108 *mode = SUN4I_BACKEND_LAY_FBFMT_RGBA5551;
109 break;
110
111 case DRM_FORMAT_RGBA4444:
112 *mode = SUN4I_BACKEND_LAY_FBFMT_RGBA4444;
113 break;
114
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100115 case DRM_FORMAT_XRGB8888:
116 *mode = SUN4I_BACKEND_LAY_FBFMT_XRGB8888;
117 break;
118
119 case DRM_FORMAT_RGB888:
120 *mode = SUN4I_BACKEND_LAY_FBFMT_RGB888;
121 break;
122
Maxime Ripard47d7fbb2016-10-18 10:46:14 +0200123 case DRM_FORMAT_RGB565:
124 *mode = SUN4I_BACKEND_LAY_FBFMT_RGB565;
125 break;
126
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100127 default:
128 return -EINVAL;
129 }
130
131 return 0;
132}
133
134int sun4i_backend_update_layer_coord(struct sun4i_backend *backend,
135 int layer, struct drm_plane *plane)
136{
137 struct drm_plane_state *state = plane->state;
138 struct drm_framebuffer *fb = state->fb;
139
140 DRM_DEBUG_DRIVER("Updating layer %d\n", layer);
141
142 if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
143 DRM_DEBUG_DRIVER("Primary layer, updating global size W: %u H: %u\n",
144 state->crtc_w, state->crtc_h);
145 regmap_write(backend->regs, SUN4I_BACKEND_DISSIZE_REG,
146 SUN4I_BACKEND_DISSIZE(state->crtc_w,
147 state->crtc_h));
148 }
149
150 /* Set the line width */
151 DRM_DEBUG_DRIVER("Layer line width: %d bits\n", fb->pitches[0] * 8);
152 regmap_write(backend->regs, SUN4I_BACKEND_LAYLINEWIDTH_REG(layer),
153 fb->pitches[0] * 8);
154
155 /* Set height and width */
156 DRM_DEBUG_DRIVER("Layer size W: %u H: %u\n",
157 state->crtc_w, state->crtc_h);
158 regmap_write(backend->regs, SUN4I_BACKEND_LAYSIZE_REG(layer),
159 SUN4I_BACKEND_LAYSIZE(state->crtc_w,
160 state->crtc_h));
161
162 /* Set base coordinates */
163 DRM_DEBUG_DRIVER("Layer coordinates X: %d Y: %d\n",
164 state->crtc_x, state->crtc_y);
165 regmap_write(backend->regs, SUN4I_BACKEND_LAYCOOR_REG(layer),
166 SUN4I_BACKEND_LAYCOOR(state->crtc_x,
167 state->crtc_y));
168
169 return 0;
170}
171EXPORT_SYMBOL(sun4i_backend_update_layer_coord);
172
173int sun4i_backend_update_layer_formats(struct sun4i_backend *backend,
174 int layer, struct drm_plane *plane)
175{
176 struct drm_plane_state *state = plane->state;
177 struct drm_framebuffer *fb = state->fb;
178 bool interlaced = false;
179 u32 val;
180 int ret;
181
182 if (plane->state->crtc)
183 interlaced = plane->state->crtc->state->adjusted_mode.flags
184 & DRM_MODE_FLAG_INTERLACE;
185
186 regmap_update_bits(backend->regs, SUN4I_BACKEND_MODCTL_REG,
187 SUN4I_BACKEND_MODCTL_ITLMOD_EN,
188 interlaced ? SUN4I_BACKEND_MODCTL_ITLMOD_EN : 0);
189
190 DRM_DEBUG_DRIVER("Switching display backend interlaced mode %s\n",
191 interlaced ? "on" : "off");
192
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200193 ret = sun4i_backend_drm_format_to_layer(plane, fb->format->format,
194 &val);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100195 if (ret) {
196 DRM_DEBUG_DRIVER("Invalid format\n");
Christophe JAILLET0f0861e2016-11-18 19:18:47 +0100197 return ret;
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100198 }
199
200 regmap_update_bits(backend->regs, SUN4I_BACKEND_ATTCTL_REG1(layer),
201 SUN4I_BACKEND_ATTCTL_REG1_LAY_FBFMT, val);
202
203 return 0;
204}
205EXPORT_SYMBOL(sun4i_backend_update_layer_formats);
206
207int sun4i_backend_update_layer_buffer(struct sun4i_backend *backend,
208 int layer, struct drm_plane *plane)
209{
210 struct drm_plane_state *state = plane->state;
211 struct drm_framebuffer *fb = state->fb;
212 struct drm_gem_cma_object *gem;
213 u32 lo_paddr, hi_paddr;
214 dma_addr_t paddr;
215 int bpp;
216
217 /* Get the physical address of the buffer in memory */
218 gem = drm_fb_cma_get_gem_obj(fb, 0);
219
Arnd Bergmannf1b78f02016-05-03 17:23:28 +0200220 DRM_DEBUG_DRIVER("Using GEM @ %pad\n", &gem->paddr);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100221
222 /* Compute the start of the displayed memory */
Ville Syrjälä353c8592016-12-14 23:30:57 +0200223 bpp = fb->format->cpp[0];
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100224 paddr = gem->paddr + fb->offsets[0];
225 paddr += (state->src_x >> 16) * bpp;
226 paddr += (state->src_y >> 16) * fb->pitches[0];
227
Arnd Bergmannf1b78f02016-05-03 17:23:28 +0200228 DRM_DEBUG_DRIVER("Setting buffer address to %pad\n", &paddr);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100229
230 /* Write the 32 lower bits of the address (in bits) */
231 lo_paddr = paddr << 3;
232 DRM_DEBUG_DRIVER("Setting address lower bits to 0x%x\n", lo_paddr);
233 regmap_write(backend->regs, SUN4I_BACKEND_LAYFB_L32ADD_REG(layer),
234 lo_paddr);
235
236 /* And the upper bits */
237 hi_paddr = paddr >> 29;
238 DRM_DEBUG_DRIVER("Setting address high bits to 0x%x\n", hi_paddr);
239 regmap_update_bits(backend->regs, SUN4I_BACKEND_LAYFB_H4ADD_REG,
240 SUN4I_BACKEND_LAYFB_H4ADD_MSK(layer),
241 SUN4I_BACKEND_LAYFB_H4ADD(layer, hi_paddr));
242
243 return 0;
244}
245EXPORT_SYMBOL(sun4i_backend_update_layer_buffer);
246
Maxime Ripard440d2c72016-09-06 15:23:03 +0200247static int sun4i_backend_init_sat(struct device *dev) {
248 struct sun4i_backend *backend = dev_get_drvdata(dev);
249 int ret;
250
251 backend->sat_reset = devm_reset_control_get(dev, "sat");
252 if (IS_ERR(backend->sat_reset)) {
253 dev_err(dev, "Couldn't get the SAT reset line\n");
254 return PTR_ERR(backend->sat_reset);
255 }
256
257 ret = reset_control_deassert(backend->sat_reset);
258 if (ret) {
259 dev_err(dev, "Couldn't deassert the SAT reset line\n");
260 return ret;
261 }
262
263 backend->sat_clk = devm_clk_get(dev, "sat");
264 if (IS_ERR(backend->sat_clk)) {
265 dev_err(dev, "Couldn't get our SAT clock\n");
266 ret = PTR_ERR(backend->sat_clk);
267 goto err_assert_reset;
268 }
269
270 ret = clk_prepare_enable(backend->sat_clk);
271 if (ret) {
272 dev_err(dev, "Couldn't enable the SAT clock\n");
273 return ret;
274 }
275
276 return 0;
277
278err_assert_reset:
279 reset_control_assert(backend->sat_reset);
280 return ret;
281}
282
283static int sun4i_backend_free_sat(struct device *dev) {
284 struct sun4i_backend *backend = dev_get_drvdata(dev);
285
286 clk_disable_unprepare(backend->sat_clk);
287 reset_control_assert(backend->sat_reset);
288
289 return 0;
290}
291
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100292static struct regmap_config sun4i_backend_regmap_config = {
293 .reg_bits = 32,
294 .val_bits = 32,
295 .reg_stride = 4,
296 .max_register = 0x5800,
297};
298
299static int sun4i_backend_bind(struct device *dev, struct device *master,
300 void *data)
301{
302 struct platform_device *pdev = to_platform_device(dev);
303 struct drm_device *drm = data;
304 struct sun4i_drv *drv = drm->dev_private;
305 struct sun4i_backend *backend;
306 struct resource *res;
307 void __iomem *regs;
308 int i, ret;
309
310 backend = devm_kzalloc(dev, sizeof(*backend), GFP_KERNEL);
311 if (!backend)
312 return -ENOMEM;
313 dev_set_drvdata(dev, backend);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100314
315 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
316 regs = devm_ioremap_resource(dev, res);
Wei Yongjun9a8aa932016-09-15 03:25:58 +0000317 if (IS_ERR(regs))
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100318 return PTR_ERR(regs);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100319
320 backend->regs = devm_regmap_init_mmio(dev, regs,
321 &sun4i_backend_regmap_config);
322 if (IS_ERR(backend->regs)) {
323 dev_err(dev, "Couldn't create the backend0 regmap\n");
324 return PTR_ERR(backend->regs);
325 }
326
327 backend->reset = devm_reset_control_get(dev, NULL);
328 if (IS_ERR(backend->reset)) {
329 dev_err(dev, "Couldn't get our reset line\n");
330 return PTR_ERR(backend->reset);
331 }
332
333 ret = reset_control_deassert(backend->reset);
334 if (ret) {
335 dev_err(dev, "Couldn't deassert our reset line\n");
336 return ret;
337 }
338
339 backend->bus_clk = devm_clk_get(dev, "ahb");
340 if (IS_ERR(backend->bus_clk)) {
341 dev_err(dev, "Couldn't get the backend bus clock\n");
342 ret = PTR_ERR(backend->bus_clk);
343 goto err_assert_reset;
344 }
345 clk_prepare_enable(backend->bus_clk);
346
347 backend->mod_clk = devm_clk_get(dev, "mod");
348 if (IS_ERR(backend->mod_clk)) {
349 dev_err(dev, "Couldn't get the backend module clock\n");
350 ret = PTR_ERR(backend->mod_clk);
351 goto err_disable_bus_clk;
352 }
353 clk_prepare_enable(backend->mod_clk);
354
355 backend->ram_clk = devm_clk_get(dev, "ram");
356 if (IS_ERR(backend->ram_clk)) {
357 dev_err(dev, "Couldn't get the backend RAM clock\n");
358 ret = PTR_ERR(backend->ram_clk);
359 goto err_disable_mod_clk;
360 }
361 clk_prepare_enable(backend->ram_clk);
362
Maxime Ripard440d2c72016-09-06 15:23:03 +0200363 if (of_device_is_compatible(dev->of_node,
364 "allwinner,sun8i-a33-display-backend")) {
365 ret = sun4i_backend_init_sat(dev);
366 if (ret) {
367 dev_err(dev, "Couldn't init SAT resources\n");
368 goto err_disable_ram_clk;
369 }
370 }
371
Chen-Yu Tsai80a58242017-04-21 16:38:50 +0800372 list_add_tail(&backend->list, &drv->backend_list);
373
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100374 /* Reset the registers */
375 for (i = 0x800; i < 0x1000; i += 4)
376 regmap_write(backend->regs, i, 0);
377
378 /* Disable registers autoloading */
379 regmap_write(backend->regs, SUN4I_BACKEND_REGBUFFCTL_REG,
380 SUN4I_BACKEND_REGBUFFCTL_AUTOLOAD_DIS);
381
382 /* Enable the backend */
383 regmap_write(backend->regs, SUN4I_BACKEND_MODCTL_REG,
384 SUN4I_BACKEND_MODCTL_DEBE_EN |
385 SUN4I_BACKEND_MODCTL_START_CTL);
386
387 return 0;
388
Maxime Ripard440d2c72016-09-06 15:23:03 +0200389err_disable_ram_clk:
390 clk_disable_unprepare(backend->ram_clk);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100391err_disable_mod_clk:
392 clk_disable_unprepare(backend->mod_clk);
393err_disable_bus_clk:
394 clk_disable_unprepare(backend->bus_clk);
395err_assert_reset:
396 reset_control_assert(backend->reset);
397 return ret;
398}
399
400static void sun4i_backend_unbind(struct device *dev, struct device *master,
401 void *data)
402{
403 struct sun4i_backend *backend = dev_get_drvdata(dev);
404
Chen-Yu Tsai80a58242017-04-21 16:38:50 +0800405 list_del(&backend->list);
406
Maxime Ripard440d2c72016-09-06 15:23:03 +0200407 if (of_device_is_compatible(dev->of_node,
408 "allwinner,sun8i-a33-display-backend"))
409 sun4i_backend_free_sat(dev);
410
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100411 clk_disable_unprepare(backend->ram_clk);
412 clk_disable_unprepare(backend->mod_clk);
413 clk_disable_unprepare(backend->bus_clk);
414 reset_control_assert(backend->reset);
415}
416
Julia Lawalldfeb6932016-11-12 18:19:58 +0100417static const struct component_ops sun4i_backend_ops = {
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100418 .bind = sun4i_backend_bind,
419 .unbind = sun4i_backend_unbind,
420};
421
422static int sun4i_backend_probe(struct platform_device *pdev)
423{
424 return component_add(&pdev->dev, &sun4i_backend_ops);
425}
426
427static int sun4i_backend_remove(struct platform_device *pdev)
428{
429 component_del(&pdev->dev, &sun4i_backend_ops);
430
431 return 0;
432}
433
434static const struct of_device_id sun4i_backend_of_table[] = {
435 { .compatible = "allwinner,sun5i-a13-display-backend" },
Chen-Yu Tsai49c440e2016-10-20 11:43:41 +0800436 { .compatible = "allwinner,sun6i-a31-display-backend" },
Maxime Ripard4a408f12016-01-07 12:32:25 +0100437 { .compatible = "allwinner,sun8i-a33-display-backend" },
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100438 { }
439};
440MODULE_DEVICE_TABLE(of, sun4i_backend_of_table);
441
442static struct platform_driver sun4i_backend_platform_driver = {
443 .probe = sun4i_backend_probe,
444 .remove = sun4i_backend_remove,
445 .driver = {
446 .name = "sun4i-backend",
447 .of_match_table = sun4i_backend_of_table,
448 },
449};
450module_platform_driver(sun4i_backend_platform_driver);
451
452MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
453MODULE_DESCRIPTION("Allwinner A10 Display Backend Driver");
454MODULE_LICENSE("GPL");