blob: 2c9fdf8ef5f18ad81f48dc2e7ae6fe8643f08244 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
Jesse Grossf62bbb52010-10-20 13:56:10 +000031#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000035#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080036#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000037#include <linux/if_vlan.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038
39#include "ixgbe_type.h"
40#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080041#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000042#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
43#define IXGBE_FCOE
44#include "ixgbe_fcoe.h"
45#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040046#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080047#include <linux/dca.h>
48#endif
Auke Kok9a799d72007-09-15 14:07:45 -070049
Emil Tantilov849c4542010-06-03 16:53:41 +000050/* common prefix used by pr_<> macros */
51#undef pr_fmt
52#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070053
54/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000055#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000056#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070057#define IXGBE_MAX_TXD 4096
58#define IXGBE_MIN_TXD 64
59
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000060#define IXGBE_DEFAULT_RXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070061#define IXGBE_MAX_RXD 4096
62#define IXGBE_MIN_RXD 64
63
Auke Kok9a799d72007-09-15 14:07:45 -070064/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070065#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070066#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070067#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070068#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070069#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070070#define IXGBE_MIN_FCPAUSE 0
71#define IXGBE_MAX_FCPAUSE 0xFFFF
72
73/* Supported Rx Buffer Sizes */
Alexander Duyck13958072010-08-19 13:37:21 +000074#define IXGBE_RXBUFFER_512 512 /* Used for packet split */
Alexander Duyck919e78a2011-08-26 09:52:38 +000075#define IXGBE_RXBUFFER_2K 2048
76#define IXGBE_RXBUFFER_3K 3072
77#define IXGBE_RXBUFFER_4K 4096
78#define IXGBE_RXBUFFER_7K 7168
79#define IXGBE_RXBUFFER_8K 8192
80#define IXGBE_RXBUFFER_15K 15360
81#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070082
Alexander Duyck13958072010-08-19 13:37:21 +000083/*
84 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
85 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
86 * this adds up to 512 bytes of extra data meaning the smallest allocation
87 * we could have is 1K.
88 * i.e. RXBUFFER_512 --> size-1024 slab
89 */
90#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
Auke Kok9a799d72007-09-15 14:07:45 -070091
92#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
93
Auke Kok9a799d72007-09-15 14:07:45 -070094/* How many Rx Buffers do we bundle into one write to the hardware ? */
95#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
96
97#define IXGBE_TX_FLAGS_CSUM (u32)(1)
Alexander Duyck66f32a82011-06-29 05:43:22 +000098#define IXGBE_TX_FLAGS_HW_VLAN (u32)(1 << 1)
99#define IXGBE_TX_FLAGS_SW_VLAN (u32)(1 << 2)
100#define IXGBE_TX_FLAGS_TSO (u32)(1 << 3)
101#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 4)
102#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 5)
103#define IXGBE_TX_FLAGS_FSO (u32)(1 << 6)
Alexander Duyck7f9643f2011-06-29 05:43:27 +0000104#define IXGBE_TX_FLAGS_TXSW (u32)(1 << 7)
105#define IXGBE_TX_FLAGS_MAPPED_AS_PAGE (u32)(1 << 8)
Auke Kok9a799d72007-09-15 14:07:45 -0700106#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000107#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
108#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700109#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
110
Peter P Waskiewicz Jr0a924572009-07-30 12:26:00 +0000111#define IXGBE_MAX_RSC_INT_RATE 162760
112
Greg Rose7f870472010-01-09 02:25:29 +0000113#define IXGBE_MAX_VF_MC_ENTRIES 30
114#define IXGBE_MAX_VF_FUNCTIONS 64
115#define IXGBE_MAX_VFTA_ENTRIES 128
116#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000117#define IXGBE_MAX_PF_MACVLANS 15
Greg Rose7f870472010-01-09 02:25:29 +0000118#define VMDQ_P(p) ((p) + adapter->num_vfs)
119
120struct vf_data_storage {
121 unsigned char vf_mac_addresses[ETH_ALEN];
122 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
123 u16 num_vf_mc_hashes;
124 u16 default_vf_vlan_id;
125 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000126 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000127 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000128 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
129 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000130 u16 tx_rate;
Greg Rose7f870472010-01-09 02:25:29 +0000131};
132
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000133struct vf_macvlans {
134 struct list_head l;
135 int vf;
136 int rar_entry;
137 bool free;
138 bool is_macvlan;
139 u8 vf_macvlan[ETH_ALEN];
140};
141
Alexander Duycka535c302011-05-27 05:31:52 +0000142#define IXGBE_MAX_TXD_PWR 14
143#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
144
145/* Tx Descriptors needed, worst case */
146#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
147#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
148
Auke Kok9a799d72007-09-15 14:07:45 -0700149/* wrapper around a pointer to a socket buffer,
150 * so a DMA handle can be stored along with the buffer */
151struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000152 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700153 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000154 dma_addr_t dma;
155 u32 length;
156 u32 tx_flags;
157 struct sk_buff *skb;
158 u32 bytecount;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800159 u16 gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -0700160};
161
162struct ixgbe_rx_buffer {
163 struct sk_buff *skb;
164 dma_addr_t dma;
165 struct page *page;
166 dma_addr_t page_dma;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700167 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700168};
169
170struct ixgbe_queue_stats {
171 u64 packets;
172 u64 bytes;
173};
174
Alexander Duyck5b7da512010-11-16 19:26:50 -0800175struct ixgbe_tx_queue_stats {
176 u64 restart_queue;
177 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800178 u64 completed;
179 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800180};
181
182struct ixgbe_rx_queue_stats {
183 u64 rsc_count;
184 u64 rsc_flush;
185 u64 non_eop_descs;
186 u64 alloc_rx_page_failed;
187 u64 alloc_rx_buff_failed;
188};
189
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800190enum ixbge_ring_state_t {
191 __IXGBE_TX_FDIR_INIT_DONE,
192 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800193 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800194 __IXGBE_RX_PS_ENABLED,
195 __IXGBE_RX_RSC_ENABLED,
196};
197
198#define ring_is_ps_enabled(ring) \
199 test_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
200#define set_ring_ps_enabled(ring) \
201 set_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
202#define clear_ring_ps_enabled(ring) \
203 clear_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
204#define check_for_tx_hang(ring) \
205 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
206#define set_check_for_tx_hang(ring) \
207 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
208#define clear_check_for_tx_hang(ring) \
209 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
210#define ring_is_rsc_enabled(ring) \
211 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
212#define set_ring_rsc_enabled(ring) \
213 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
214#define clear_ring_rsc_enabled(ring) \
215 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700216struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000217 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Auke Kok9a799d72007-09-15 14:07:45 -0700218 void *desc; /* descriptor ring memory */
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800219 struct device *dev; /* device for DMA mapping */
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800220 struct net_device *netdev; /* netdev ring belongs to */
Auke Kok9a799d72007-09-15 14:07:45 -0700221 union {
222 struct ixgbe_tx_buffer *tx_buffer_info;
223 struct ixgbe_rx_buffer *rx_buffer_info;
224 };
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800225 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000226 u8 __iomem *tail;
227
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000228 u16 count; /* amount of descriptors */
229 u16 rx_buf_len;
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000230
231 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800232 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000233 * the hardware register offset
234 * associated with this ring, which is
235 * different for DCB and RSS modes
236 */
Alexander Duyckbd198052011-06-11 01:45:08 +0000237 u8 atr_sample_rate;
238 u8 atr_count;
239
240 u16 next_to_use;
241 u16 next_to_clean;
242
John Fastabende5b64632011-03-08 03:44:52 +0000243 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700244 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000245 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800246 union {
247 struct ixgbe_tx_queue_stats tx_stats;
248 struct ixgbe_rx_queue_stats rx_stats;
249 };
Alexander Duyck5b7da512010-11-16 19:26:50 -0800250 int numa_node;
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000251 unsigned int size; /* length in bytes */
252 dma_addr_t dma; /* phys. address of descriptor ring */
Eric Dumazet1a515022010-11-16 19:26:42 -0800253 struct rcu_head rcu;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800254 struct ixgbe_q_vector *q_vector; /* back-pointer to host q_vector */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000255} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700256
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800257enum ixgbe_ring_f_enum {
258 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000259 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800260 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000261 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000262#ifdef IXGBE_FCOE
263 RING_F_FCOE,
264#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800265
266 RING_F_ARRAY_SIZE /* must be last in enum set */
267};
268
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800269#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000270#define IXGBE_MAX_VMDQ_INDICES 64
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000271#define IXGBE_MAX_FDIR_INDICES 64
Yi Zou0331a832009-05-17 12:33:52 +0000272#ifdef IXGBE_FCOE
273#define IXGBE_MAX_FCOE_INDICES 8
John Fastabende0fce692010-03-24 10:01:45 +0000274#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
275#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
276#else
277#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
278#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
Yi Zou0331a832009-05-17 12:33:52 +0000279#endif /* IXGBE_FCOE */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800280struct ixgbe_ring_feature {
281 int indices;
282 int mask;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000283} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800284
Alexander Duyck08c88332011-06-11 01:45:03 +0000285struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000286 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000287 unsigned int total_bytes; /* total bytes processed this int */
288 unsigned int total_packets; /* total packets processed this int */
289 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000290 u8 count; /* total number of rings in vector */
291 u8 itr; /* current ITR setting for ring */
292};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800293
Alexander Duyck2f90b862008-11-20 20:52:10 -0800294#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
295 ? 8 : 1)
296#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
297
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800298/* MAX_MSIX_Q_VECTORS of these are allocated,
299 * but we only use one per queue-specific vector.
300 */
301struct ixgbe_q_vector {
302 struct ixgbe_adapter *adapter;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000303 unsigned int v_idx; /* index of q_vector within array, also used for
304 * finding the bit in EICR and friends that
305 * represents the vector for this ring */
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800306#ifdef CONFIG_IXGBE_DCA
307 int cpu; /* CPU for DCA */
308#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800309 struct napi_struct napi;
Alexander Duyck08c88332011-06-11 01:45:03 +0000310 struct ixgbe_ring_container rx, tx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800311 u32 eitr;
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +0000312 cpumask_var_t affinity_mask;
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800313 char name[IFNAMSIZ + 9];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800314};
315
Auke Kok9a799d72007-09-15 14:07:45 -0700316/* Helper macros to switch between ints/sec and what the register uses.
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000317 * And yes, it's the same math going both ways. The lowest value
318 * supported by all of the ixgbe hardware is 8.
Auke Kok9a799d72007-09-15 14:07:45 -0700319 */
320#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000321 ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
Auke Kok9a799d72007-09-15 14:07:45 -0700322#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
323
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000324static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
325{
326 u16 ntc = ring->next_to_clean;
327 u16 ntu = ring->next_to_use;
328
329 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
330}
Auke Kok9a799d72007-09-15 14:07:45 -0700331
332#define IXGBE_RX_DESC_ADV(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000333 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700334#define IXGBE_TX_DESC_ADV(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000335 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700336#define IXGBE_TX_CTXTDESC_ADV(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000337 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700338
339#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
Yi Zou63f39bd2009-05-17 12:34:35 +0000340#ifdef IXGBE_FCOE
341/* Use 3K as the baby jumbo frame size for FCoE */
342#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
343#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700344
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800345#define OTHER_VECTOR 1
346#define NON_Q_VECTORS (OTHER_VECTOR)
347
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000348#define MAX_MSIX_VECTORS_82599 64
349#define MAX_MSIX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800350#define MAX_MSIX_VECTORS_82598 18
351#define MAX_MSIX_Q_VECTORS_82598 16
352
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000353#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
354#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800355
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800356#define MIN_MSIX_Q_VECTORS 2
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800357#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
358
Auke Kok9a799d72007-09-15 14:07:45 -0700359/* board specific private data structure */
360struct ixgbe_adapter {
Alexander Duycke606bfe2011-04-22 04:07:43 +0000361 unsigned long state;
362
363 /* Some features need tri-state capability,
364 * thus the additional *_CAPABLE flags.
365 */
366 u32 flags;
367#define IXGBE_FLAG_RX_CSUM_ENABLED (u32)(1)
368#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
369#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
370#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
371#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
372#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
373#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
374#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
375#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
376#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
377#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
378#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
379#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
380#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
381#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
382#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
383#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
384#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
385#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
386#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
Alexander Duyck70864002011-04-27 09:13:56 +0000387#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 23)
388#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 24)
389#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 25)
390#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 26)
391#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 27)
392#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 28)
393#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 29)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000394
395 u32 flags2;
396#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1)
397#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
398#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000399#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000400#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
401#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000402#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000403#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000404
Jesse Grossf62bbb52010-10-20 13:56:10 +0000405 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Auke Kok9a799d72007-09-15 14:07:45 -0700406 u16 bd_number;
Alexander Duyck7a921c92009-05-06 10:43:28 +0000407 struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000408
409 /* DCB parameters */
410 struct ieee_pfc *ixgbe_ieee_pfc;
411 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800412 struct ixgbe_dcb_config dcb_cfg;
413 struct ixgbe_dcb_config temp_dcb_cfg;
414 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000415 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000416 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700417
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800418 /* Interrupt Throttle Rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +0000419 u32 rx_itr_setting;
420 u32 tx_itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800421 u16 eitr_low;
422 u16 eitr_high;
423
Alexander Duyckbd198052011-06-11 01:45:08 +0000424 /* Work limits */
425 u16 tx_work_limit;
426
Auke Kok9a799d72007-09-15 14:07:45 -0700427 /* TX */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000428 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700429 int num_tx_queues;
Auke Kok9a799d72007-09-15 14:07:45 -0700430 u32 tx_timeout_count;
431 bool detect_tx_hung;
432
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000433 u64 restart_queue;
434 u64 lsc_int;
435
Auke Kok9a799d72007-09-15 14:07:45 -0700436 /* RX */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000437 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES] ____cacheline_aligned_in_smp;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700438 int num_rx_queues;
Greg Rose7f870472010-01-09 02:25:29 +0000439 int num_rx_pools; /* == num_rx_queues in 82598 */
440 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
Auke Kok9a799d72007-09-15 14:07:45 -0700441 u64 hw_csum_rx_error;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000442 u64 hw_rx_no_dma_resources;
Auke Kok9a799d72007-09-15 14:07:45 -0700443 u64 non_eop_descs;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800444 int num_msix_vectors;
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800445 int max_msix_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800446 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700447 struct msix_entry *msix_entries;
448
Auke Kok9a799d72007-09-15 14:07:45 -0700449 u32 alloc_rx_page_failed;
450 u32 alloc_rx_buff_failed;
451
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700452/* default to trying for four seconds */
453#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
Auke Kok9a799d72007-09-15 14:07:45 -0700454
455 /* OS defined structs */
456 struct net_device *netdev;
457 struct pci_dev *pdev;
Auke Kok9a799d72007-09-15 14:07:45 -0700458
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000459 u32 test_icr;
460 struct ixgbe_ring test_tx_ring;
461 struct ixgbe_ring test_rx_ring;
462
Auke Kok9a799d72007-09-15 14:07:45 -0700463 /* structs defined in ixgbe_hw.h */
464 struct ixgbe_hw hw;
465 u16 msg_enable;
466 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800467
468 /* Interrupt Throttle Rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +0000469 u32 rx_eitr_param;
470 u32 tx_eitr_param;
Auke Kok9a799d72007-09-15 14:07:45 -0700471
Auke Kok9a799d72007-09-15 14:07:45 -0700472 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700473 unsigned int tx_ring_count;
474 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700475
476 u32 link_speed;
477 bool link_up;
478 unsigned long link_check_timeout;
479
Alexander Duyck70864002011-04-27 09:13:56 +0000480 struct work_struct service_task;
Alexander Duyck70864002011-04-27 09:13:56 +0000481 struct timer_list service_timer;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000482 u32 fdir_pballoc;
483 u32 atr_sample_rate;
Alexander Duyckd034acf2011-04-27 09:25:34 +0000484 unsigned long fdir_overflow; /* number of times ATR was backed off */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000485 spinlock_t fdir_perfect_lock;
Yi Zoud0ed8932009-05-13 13:11:29 +0000486#ifdef IXGBE_FCOE
487 struct ixgbe_fcoe fcoe;
488#endif /* IXGBE_FCOE */
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +0000489 u64 rsc_total_count;
490 u64 rsc_total_flush;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000491 u32 wol;
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800492 u16 eeprom_version;
Greg Rose7f870472010-01-09 02:25:29 +0000493
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000494 int node;
Emil Tantilov66e69612011-04-16 06:12:51 +0000495 u32 led_reg;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700496 u32 interrupt_event;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000497
Greg Rose7f870472010-01-09 02:25:29 +0000498 /* SR-IOV */
499 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
500 unsigned int num_vfs;
501 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000502 int vf_rate_link_speed;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000503 struct vf_macvlans vf_mvs;
504 struct vf_macvlans *mv_list;
505 bool antispoofing_enabled;
Alexander Duyck3e053342011-05-11 07:18:47 +0000506
507 struct hlist_head fdir_filter_list;
508 union ixgbe_atr_input fdir_mask;
509 int fdir_filter_count;
510};
511
512struct ixgbe_fdir_filter {
513 struct hlist_node fdir_node;
514 union ixgbe_atr_input filter;
515 u16 sw_idx;
516 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700517};
518
519enum ixbge_state_t {
520 __IXGBE_TESTING,
521 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800522 __IXGBE_DOWN,
Alexander Duyck70864002011-04-27 09:13:56 +0000523 __IXGBE_SERVICE_SCHED,
524 __IXGBE_IN_SFP_INIT,
Auke Kok9a799d72007-09-15 14:07:45 -0700525};
526
Alexander Duyckaa801752010-11-16 19:27:02 -0800527struct ixgbe_rsc_cb {
528 dma_addr_t dma;
529 u16 skb_cnt;
530 bool delay_unmap;
531};
532#define IXGBE_RSC_CB(skb) ((struct ixgbe_rsc_cb *)(skb)->cb)
533
Auke Kok9a799d72007-09-15 14:07:45 -0700534enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700535 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000536 board_82599,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800537 board_X540,
Auke Kok9a799d72007-09-15 14:07:45 -0700538};
539
Auke Kok3957d632007-10-31 15:22:10 -0700540extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000541extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800542extern struct ixgbe_info ixgbe_X540_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800543#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000544extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800545extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
546 struct ixgbe_dcb_config *dst_dcb_cfg,
547 int tc_max);
548#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700549
550extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700551extern const char ixgbe_driver_version[];
Auke Kok9a799d72007-09-15 14:07:45 -0700552
Alexander Duyckc7ccde02011-07-21 00:40:40 +0000553extern void ixgbe_up(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700554extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800555extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700556extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700557extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800558extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
559extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
560extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
561extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
Alexander Duyck84418e32010-08-19 13:40:54 +0000562extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
563extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
Yi Zou2d39d572011-01-06 14:29:56 +0000564extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
565 struct ixgbe_ring *);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700566extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800567extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000568extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck84418e32010-08-19 13:40:54 +0000569extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000570 struct ixgbe_adapter *,
571 struct ixgbe_ring *);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800572extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000573 struct ixgbe_tx_buffer *);
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800574extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000575extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
576extern int ethtool_ioctl(struct ifreq *ifr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000577extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000578extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
579extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000580extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +0000581 union ixgbe_atr_hash_dword input,
582 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000583 u8 queue);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000584extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
585 union ixgbe_atr_input *input_mask);
586extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
587 union ixgbe_atr_input *input,
588 u16 soft_id, u8 queue);
589extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
590 union ixgbe_atr_input *input,
591 u16 soft_id);
592extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
593 union ixgbe_atr_input *mask);
Greg Rose7f870472010-01-09 02:25:29 +0000594extern void ixgbe_set_rx_mode(struct net_device *netdev);
John Fastabende5b64632011-03-08 03:44:52 +0000595extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
Alexander Duyck897ab152011-05-27 05:31:47 +0000596extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
Don Skidmore082757a2011-07-21 05:55:00 +0000597extern void ixgbe_do_reset(struct net_device *netdev);
Yi Zoueacd73f2009-05-13 13:11:06 +0000598#ifdef IXGBE_FCOE
599extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
Alexander Duyck897ab152011-05-27 05:31:47 +0000600extern int ixgbe_fso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
Yi Zoueacd73f2009-05-13 13:11:06 +0000601 u32 tx_flags, u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000602extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
603extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
Alexander Duyckff886df2011-06-11 01:45:13 +0000604 union ixgbe_adv_rx_desc *rx_desc,
605 struct sk_buff *skb,
606 u32 staterr);
Yi Zou332d4a72009-05-13 13:11:53 +0000607extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
608 struct scatterlist *sgl, unsigned int sgc);
Yi Zou68a683c2011-02-01 07:22:16 +0000609extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
610 struct scatterlist *sgl, unsigned int sgc);
Yi Zou332d4a72009-05-13 13:11:53 +0000611extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Yi Zou8450ff82009-08-31 12:32:14 +0000612extern int ixgbe_fcoe_enable(struct net_device *netdev);
613extern int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000614#ifdef CONFIG_IXGBE_DCB
615extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
616extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
617#endif /* CONFIG_IXGBE_DCB */
Yi Zou61a1fa12009-10-28 18:24:56 +0000618extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
Yi Zoueacd73f2009-05-13 13:11:06 +0000619#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700620
621#endif /* _IXGBE_H_ */