blob: 6bdac4f916507fc0203a317ee6e29cf8ca476299 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/types.h>
34#include <asm/byteorder.h>
35#include <linux/io.h>
36#include <linux/delay.h>
37#include <linux/dma-mapping.h>
38#include <linux/errno.h>
39#include <linux/kernel.h>
40#include <linux/mutex.h>
41#include <linux/pci.h>
42#include <linux/slab.h>
43#include <linux/string.h>
Yuval Mintza91eb522016-06-03 14:35:32 +030044#include <linux/vmalloc.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020045#include <linux/etherdevice.h>
46#include <linux/qed/qed_chain.h>
47#include <linux/qed/qed_if.h>
48#include "qed.h"
49#include "qed_cxt.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040050#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020051#include "qed_dev_api.h"
Arun Easi1e128c82017-02-15 06:28:22 -080052#include "qed_fcoe.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020053#include "qed_hsi.h"
54#include "qed_hw.h"
55#include "qed_init_ops.h"
56#include "qed_int.h"
Yuval Mintzfc831822016-12-01 00:21:06 -080057#include "qed_iscsi.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030058#include "qed_ll2.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020059#include "qed_mcp.h"
Yuval Mintz1d6cff42016-12-01 00:21:07 -080060#include "qed_ooo.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020061#include "qed_reg_addr.h"
62#include "qed_sp.h"
Yuval Mintz32a47e72016-05-11 16:36:12 +030063#include "qed_sriov.h"
Yuval Mintz0b55e272016-05-11 16:36:15 +030064#include "qed_vf.h"
Ram Amrani51ff1722016-10-01 21:59:57 +030065#include "qed_roce.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020066
Wei Yongjun0caf5b22016-08-02 13:49:00 +000067static DEFINE_SPINLOCK(qm_lock);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040068
Ram Amrani51ff1722016-10-01 21:59:57 +030069#define QED_MIN_DPIS (4)
70#define QED_MIN_PWM_REGION (QED_WID_SIZE * QED_MIN_DPIS)
71
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020072/* API common to all protocols */
Ram Amranic2035ee2016-03-02 20:26:00 +020073enum BAR_ID {
74 BAR_ID_0, /* used for GRC */
75 BAR_ID_1 /* Used for doorbells */
76};
77
Yuval Mintz1a635e42016-08-15 10:42:43 +030078static u32 qed_hw_bar_size(struct qed_hwfn *p_hwfn, enum BAR_ID bar_id)
Ram Amranic2035ee2016-03-02 20:26:00 +020079{
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030080 u32 bar_reg = (bar_id == BAR_ID_0 ?
81 PGLUE_B_REG_PF_BAR0_SIZE : PGLUE_B_REG_PF_BAR1_SIZE);
82 u32 val;
Ram Amranic2035ee2016-03-02 20:26:00 +020083
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030084 if (IS_VF(p_hwfn->cdev))
85 return 1 << 17;
86
87 val = qed_rd(p_hwfn, p_hwfn->p_main_ptt, bar_reg);
Ram Amranic2035ee2016-03-02 20:26:00 +020088 if (val)
89 return 1 << (val + 15);
90
91 /* Old MFW initialized above registered only conditionally */
92 if (p_hwfn->cdev->num_hwfns > 1) {
93 DP_INFO(p_hwfn,
94 "BAR size not configured. Assuming BAR size of 256kB for GRC and 512kB for DB\n");
95 return BAR_ID_0 ? 256 * 1024 : 512 * 1024;
96 } else {
97 DP_INFO(p_hwfn,
98 "BAR size not configured. Assuming BAR size of 512kB for GRC and 512kB for DB\n");
99 return 512 * 1024;
100 }
101}
102
Yuval Mintz1a635e42016-08-15 10:42:43 +0300103void qed_init_dp(struct qed_dev *cdev, u32 dp_module, u8 dp_level)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200104{
105 u32 i;
106
107 cdev->dp_level = dp_level;
108 cdev->dp_module = dp_module;
109 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
110 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
111
112 p_hwfn->dp_level = dp_level;
113 p_hwfn->dp_module = dp_module;
114 }
115}
116
117void qed_init_struct(struct qed_dev *cdev)
118{
119 u8 i;
120
121 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
122 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
123
124 p_hwfn->cdev = cdev;
125 p_hwfn->my_id = i;
126 p_hwfn->b_active = false;
127
128 mutex_init(&p_hwfn->dmae_info.mutex);
129 }
130
131 /* hwfn 0 is always active */
132 cdev->hwfns[0].b_active = true;
133
134 /* set the default cache alignment to 128 */
135 cdev->cache_shift = 7;
136}
137
138static void qed_qm_info_free(struct qed_hwfn *p_hwfn)
139{
140 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
141
142 kfree(qm_info->qm_pq_params);
143 qm_info->qm_pq_params = NULL;
144 kfree(qm_info->qm_vport_params);
145 qm_info->qm_vport_params = NULL;
146 kfree(qm_info->qm_port_params);
147 qm_info->qm_port_params = NULL;
Manish Choprabcd197c2016-04-26 10:56:08 -0400148 kfree(qm_info->wfq_data);
149 qm_info->wfq_data = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200150}
151
152void qed_resc_free(struct qed_dev *cdev)
153{
154 int i;
155
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300156 if (IS_VF(cdev))
157 return;
158
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200159 kfree(cdev->fw_data);
160 cdev->fw_data = NULL;
161
162 kfree(cdev->reset_stats);
163
164 for_each_hwfn(cdev, i) {
165 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
166
167 qed_cxt_mngr_free(p_hwfn);
168 qed_qm_info_free(p_hwfn);
169 qed_spq_free(p_hwfn);
170 qed_eq_free(p_hwfn, p_hwfn->p_eq);
171 qed_consq_free(p_hwfn, p_hwfn->p_consq);
172 qed_int_free(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300173#ifdef CONFIG_QED_LL2
174 qed_ll2_free(p_hwfn, p_hwfn->p_ll2_info);
175#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800176 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
177 qed_fcoe_free(p_hwfn, p_hwfn->p_fcoe_info);
178
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800179 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Yuval Mintzfc831822016-12-01 00:21:06 -0800180 qed_iscsi_free(p_hwfn, p_hwfn->p_iscsi_info);
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800181 qed_ooo_free(p_hwfn, p_hwfn->p_ooo_info);
182 }
Yuval Mintz32a47e72016-05-11 16:36:12 +0300183 qed_iov_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200184 qed_dmae_info_free(p_hwfn);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400185 qed_dcbx_info_free(p_hwfn, p_hwfn->p_dcbx_info);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200186 }
187}
188
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300189static int qed_init_qm_info(struct qed_hwfn *p_hwfn, bool b_sleepable)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200190{
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300191 u8 num_vports, vf_offset = 0, i, vport_id, num_ports, curr_queue = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200192 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
193 struct init_qm_port_params *p_qm_port;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300194 bool init_rdma_offload_pq = false;
195 bool init_pure_ack_pq = false;
196 bool init_ooo_pq = false;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200197 u16 num_pqs, multi_cos_tcs = 1;
Yuval Mintzcc3d5eb2016-05-26 11:01:21 +0300198 u8 pf_wfq = qm_info->pf_wfq;
199 u32 pf_rl = qm_info->pf_rl;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300200 u16 num_pf_rls = 0;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300201 u16 num_vfs = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200202
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300203#ifdef CONFIG_QED_SRIOV
204 if (p_hwfn->cdev->p_iov_info)
205 num_vfs = p_hwfn->cdev->p_iov_info->total_vfs;
206#endif
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200207 memset(qm_info, 0, sizeof(*qm_info));
208
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300209 num_pqs = multi_cos_tcs + num_vfs + 1; /* The '1' is for pure-LB */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200210 num_vports = (u8)RESC_NUM(p_hwfn, QED_VPORT);
211
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300212 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
213 num_pqs++; /* for RoCE queue */
214 init_rdma_offload_pq = true;
215 /* we subtract num_vfs because each require a rate limiter,
216 * and one default rate limiter
217 */
218 if (p_hwfn->pf_params.rdma_pf_params.enable_dcqcn)
219 num_pf_rls = RESC_NUM(p_hwfn, QED_RL) - num_vfs - 1;
220
221 num_pqs += num_pf_rls;
222 qm_info->num_pf_rls = (u8) num_pf_rls;
223 }
224
225 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
226 num_pqs += 2; /* for iSCSI pure-ACK / OOO queue */
227 init_pure_ack_pq = true;
228 init_ooo_pq = true;
229 }
230
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200231 /* Sanity checking that setup requires legal number of resources */
232 if (num_pqs > RESC_NUM(p_hwfn, QED_PQ)) {
233 DP_ERR(p_hwfn,
234 "Need too many Physical queues - 0x%04x when only %04x are available\n",
235 num_pqs, RESC_NUM(p_hwfn, QED_PQ));
236 return -EINVAL;
237 }
238
239 /* PQs will be arranged as follows: First per-TC PQ then pure-LB quete.
240 */
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300241 qm_info->qm_pq_params = kcalloc(num_pqs,
242 sizeof(struct init_qm_pq_params),
243 b_sleepable ? GFP_KERNEL : GFP_ATOMIC);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200244 if (!qm_info->qm_pq_params)
245 goto alloc_err;
246
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300247 qm_info->qm_vport_params = kcalloc(num_vports,
248 sizeof(struct init_qm_vport_params),
249 b_sleepable ? GFP_KERNEL
250 : GFP_ATOMIC);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200251 if (!qm_info->qm_vport_params)
252 goto alloc_err;
253
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300254 qm_info->qm_port_params = kcalloc(MAX_NUM_PORTS,
255 sizeof(struct init_qm_port_params),
256 b_sleepable ? GFP_KERNEL
257 : GFP_ATOMIC);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200258 if (!qm_info->qm_port_params)
259 goto alloc_err;
260
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300261 qm_info->wfq_data = kcalloc(num_vports, sizeof(struct qed_wfq_data),
262 b_sleepable ? GFP_KERNEL : GFP_ATOMIC);
Manish Choprabcd197c2016-04-26 10:56:08 -0400263 if (!qm_info->wfq_data)
264 goto alloc_err;
265
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200266 vport_id = (u8)RESC_START(p_hwfn, QED_VPORT);
267
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300268 /* First init rate limited queues */
269 for (curr_queue = 0; curr_queue < num_pf_rls; curr_queue++) {
270 qm_info->qm_pq_params[curr_queue].vport_id = vport_id++;
271 qm_info->qm_pq_params[curr_queue].tc_id =
272 p_hwfn->hw_info.non_offload_tc;
273 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
274 qm_info->qm_pq_params[curr_queue].rl_valid = 1;
275 }
276
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200277 /* First init per-TC PQs */
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400278 for (i = 0; i < multi_cos_tcs; i++) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300279 struct init_qm_pq_params *params =
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400280 &qm_info->qm_pq_params[curr_queue++];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200281
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300282 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE ||
283 p_hwfn->hw_info.personality == QED_PCI_ETH) {
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400284 params->vport_id = vport_id;
285 params->tc_id = p_hwfn->hw_info.non_offload_tc;
286 params->wrr_group = 1;
287 } else {
288 params->vport_id = vport_id;
289 params->tc_id = p_hwfn->hw_info.offload_tc;
290 params->wrr_group = 1;
291 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200292 }
293
294 /* Then init pure-LB PQ */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300295 qm_info->pure_lb_pq = curr_queue;
296 qm_info->qm_pq_params[curr_queue].vport_id =
297 (u8) RESC_START(p_hwfn, QED_VPORT);
298 qm_info->qm_pq_params[curr_queue].tc_id = PURE_LB_TC;
299 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
300 curr_queue++;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200301
302 qm_info->offload_pq = 0;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300303 if (init_rdma_offload_pq) {
304 qm_info->offload_pq = curr_queue;
305 qm_info->qm_pq_params[curr_queue].vport_id = vport_id;
306 qm_info->qm_pq_params[curr_queue].tc_id =
307 p_hwfn->hw_info.offload_tc;
308 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
309 curr_queue++;
310 }
311
312 if (init_pure_ack_pq) {
313 qm_info->pure_ack_pq = curr_queue;
314 qm_info->qm_pq_params[curr_queue].vport_id = vport_id;
315 qm_info->qm_pq_params[curr_queue].tc_id =
316 p_hwfn->hw_info.offload_tc;
317 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
318 curr_queue++;
319 }
320
321 if (init_ooo_pq) {
322 qm_info->ooo_pq = curr_queue;
323 qm_info->qm_pq_params[curr_queue].vport_id = vport_id;
324 qm_info->qm_pq_params[curr_queue].tc_id = DCBX_ISCSI_OOO_TC;
325 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
326 curr_queue++;
327 }
328
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300329 /* Then init per-VF PQs */
330 vf_offset = curr_queue;
331 for (i = 0; i < num_vfs; i++) {
332 /* First vport is used by the PF */
333 qm_info->qm_pq_params[curr_queue].vport_id = vport_id + i + 1;
334 qm_info->qm_pq_params[curr_queue].tc_id =
335 p_hwfn->hw_info.non_offload_tc;
336 qm_info->qm_pq_params[curr_queue].wrr_group = 1;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300337 qm_info->qm_pq_params[curr_queue].rl_valid = 1;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300338 curr_queue++;
339 }
340
341 qm_info->vf_queues_offset = vf_offset;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200342 qm_info->num_pqs = num_pqs;
343 qm_info->num_vports = num_vports;
344
345 /* Initialize qm port parameters */
346 num_ports = p_hwfn->cdev->num_ports_in_engines;
347 for (i = 0; i < num_ports; i++) {
348 p_qm_port = &qm_info->qm_port_params[i];
349 p_qm_port->active = 1;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300350 if (num_ports == 4)
351 p_qm_port->active_phys_tcs = 0x7;
352 else
353 p_qm_port->active_phys_tcs = 0x9f;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200354 p_qm_port->num_pbf_cmd_lines = PBF_MAX_CMD_LINES / num_ports;
355 p_qm_port->num_btb_blocks = BTB_MAX_BLOCKS / num_ports;
356 }
357
358 qm_info->max_phys_tcs_per_port = NUM_OF_PHYS_TCS;
359
360 qm_info->start_pq = (u16)RESC_START(p_hwfn, QED_PQ);
361
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300362 qm_info->num_vf_pqs = num_vfs;
363 qm_info->start_vport = (u8) RESC_START(p_hwfn, QED_VPORT);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200364
Manish Chopraa64b02d2016-04-26 10:56:10 -0400365 for (i = 0; i < qm_info->num_vports; i++)
366 qm_info->qm_vport_params[i].vport_wfq = 1;
367
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200368 qm_info->vport_rl_en = 1;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400369 qm_info->vport_wfq_en = 1;
Yuval Mintzcc3d5eb2016-05-26 11:01:21 +0300370 qm_info->pf_rl = pf_rl;
371 qm_info->pf_wfq = pf_wfq;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200372
373 return 0;
374
375alloc_err:
Manish Choprabcd197c2016-04-26 10:56:08 -0400376 qed_qm_info_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200377 return -ENOMEM;
378}
379
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400380/* This function reconfigures the QM pf on the fly.
381 * For this purpose we:
382 * 1. reconfigure the QM database
383 * 2. set new values to runtime arrat
384 * 3. send an sdm_qm_cmd through the rbc interface to stop the QM
385 * 4. activate init tool in QM_PF stage
386 * 5. send an sdm_qm_cmd through rbc interface to release the QM
387 */
388int qed_qm_reconf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
389{
390 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
391 bool b_rc;
392 int rc;
393
394 /* qm_info is allocated in qed_init_qm_info() which is already called
395 * from qed_resc_alloc() or previous call of qed_qm_reconf().
396 * The allocated size may change each init, so we free it before next
397 * allocation.
398 */
399 qed_qm_info_free(p_hwfn);
400
401 /* initialize qed's qm data structure */
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300402 rc = qed_init_qm_info(p_hwfn, false);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400403 if (rc)
404 return rc;
405
406 /* stop PF's qm queues */
407 spin_lock_bh(&qm_lock);
408 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, false, true,
409 qm_info->start_pq, qm_info->num_pqs);
410 spin_unlock_bh(&qm_lock);
411 if (!b_rc)
412 return -EINVAL;
413
414 /* clear the QM_PF runtime phase leftovers from previous init */
415 qed_init_clear_rt_data(p_hwfn);
416
417 /* prepare QM portion of runtime array */
418 qed_qm_init_pf(p_hwfn);
419
420 /* activate init tool on runtime array */
421 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, p_hwfn->rel_pf_id,
422 p_hwfn->hw_info.hw_mode);
423 if (rc)
424 return rc;
425
426 /* start PF's qm queues */
427 spin_lock_bh(&qm_lock);
428 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, true, true,
429 qm_info->start_pq, qm_info->num_pqs);
430 spin_unlock_bh(&qm_lock);
431 if (!b_rc)
432 return -EINVAL;
433
434 return 0;
435}
436
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200437int qed_resc_alloc(struct qed_dev *cdev)
438{
Yuval Mintzfc831822016-12-01 00:21:06 -0800439 struct qed_iscsi_info *p_iscsi_info;
Arun Easi1e128c82017-02-15 06:28:22 -0800440 struct qed_fcoe_info *p_fcoe_info;
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800441 struct qed_ooo_info *p_ooo_info;
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300442#ifdef CONFIG_QED_LL2
443 struct qed_ll2_info *p_ll2_info;
444#endif
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200445 struct qed_consq *p_consq;
446 struct qed_eq *p_eq;
447 int i, rc = 0;
448
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300449 if (IS_VF(cdev))
450 return rc;
451
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200452 cdev->fw_data = kzalloc(sizeof(*cdev->fw_data), GFP_KERNEL);
453 if (!cdev->fw_data)
454 return -ENOMEM;
455
456 for_each_hwfn(cdev, i) {
457 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300458 u32 n_eqes, num_cons;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200459
460 /* First allocate the context manager structure */
461 rc = qed_cxt_mngr_alloc(p_hwfn);
462 if (rc)
463 goto alloc_err;
464
465 /* Set the HW cid/tid numbers (in the contest manager)
466 * Must be done prior to any further computations.
467 */
468 rc = qed_cxt_set_pf_params(p_hwfn);
469 if (rc)
470 goto alloc_err;
471
472 /* Prepare and process QM requirements */
Sudarsana Reddy Kalluru79529292016-05-26 11:01:20 +0300473 rc = qed_init_qm_info(p_hwfn, true);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200474 if (rc)
475 goto alloc_err;
476
477 /* Compute the ILT client partition */
478 rc = qed_cxt_cfg_ilt_compute(p_hwfn);
479 if (rc)
480 goto alloc_err;
481
482 /* CID map / ILT shadow table / T2
483 * The talbes sizes are determined by the computations above
484 */
485 rc = qed_cxt_tables_alloc(p_hwfn);
486 if (rc)
487 goto alloc_err;
488
489 /* SPQ, must follow ILT because initializes SPQ context */
490 rc = qed_spq_alloc(p_hwfn);
491 if (rc)
492 goto alloc_err;
493
494 /* SP status block allocation */
495 p_hwfn->p_dpc_ptt = qed_get_reserved_ptt(p_hwfn,
496 RESERVED_PTT_DPC);
497
498 rc = qed_int_alloc(p_hwfn, p_hwfn->p_main_ptt);
499 if (rc)
500 goto alloc_err;
501
Yuval Mintz32a47e72016-05-11 16:36:12 +0300502 rc = qed_iov_alloc(p_hwfn);
503 if (rc)
504 goto alloc_err;
505
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200506 /* EQ */
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300507 n_eqes = qed_chain_get_capacity(&p_hwfn->p_spq->chain);
508 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
509 num_cons = qed_cxt_get_proto_cid_count(p_hwfn,
510 PROTOCOLID_ROCE,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300511 NULL) * 2;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300512 n_eqes += num_cons + 2 * MAX_NUM_VFS_BB;
513 } else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
514 num_cons =
515 qed_cxt_get_proto_cid_count(p_hwfn,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300516 PROTOCOLID_ISCSI,
517 NULL);
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300518 n_eqes += 2 * num_cons;
519 }
520
521 if (n_eqes > 0xFFFF) {
522 DP_ERR(p_hwfn,
523 "Cannot allocate 0x%x EQ elements. The maximum of a u16 chain is 0x%x\n",
524 n_eqes, 0xFFFF);
Wei Yongjun1b4985b2016-08-02 00:55:34 +0000525 rc = -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200526 goto alloc_err;
Dan Carpenter9b15acb2015-11-05 11:41:28 +0300527 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300528
529 p_eq = qed_eq_alloc(p_hwfn, (u16) n_eqes);
530 if (!p_eq)
531 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200532 p_hwfn->p_eq = p_eq;
533
534 p_consq = qed_consq_alloc(p_hwfn);
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300535 if (!p_consq)
536 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200537 p_hwfn->p_consq = p_consq;
538
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300539#ifdef CONFIG_QED_LL2
540 if (p_hwfn->using_ll2) {
541 p_ll2_info = qed_ll2_alloc(p_hwfn);
542 if (!p_ll2_info)
543 goto alloc_no_mem;
544 p_hwfn->p_ll2_info = p_ll2_info;
545 }
546#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800547
548 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
549 p_fcoe_info = qed_fcoe_alloc(p_hwfn);
550 if (!p_fcoe_info)
551 goto alloc_no_mem;
552 p_hwfn->p_fcoe_info = p_fcoe_info;
553 }
554
Yuval Mintzfc831822016-12-01 00:21:06 -0800555 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
556 p_iscsi_info = qed_iscsi_alloc(p_hwfn);
557 if (!p_iscsi_info)
558 goto alloc_no_mem;
559 p_hwfn->p_iscsi_info = p_iscsi_info;
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800560 p_ooo_info = qed_ooo_alloc(p_hwfn);
561 if (!p_ooo_info)
562 goto alloc_no_mem;
563 p_hwfn->p_ooo_info = p_ooo_info;
Yuval Mintzfc831822016-12-01 00:21:06 -0800564 }
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300565
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200566 /* DMA info initialization */
567 rc = qed_dmae_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -0700568 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200569 goto alloc_err;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400570
571 /* DCBX initialization */
572 rc = qed_dcbx_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -0700573 if (rc)
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400574 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200575 }
576
577 cdev->reset_stats = kzalloc(sizeof(*cdev->reset_stats), GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -0700578 if (!cdev->reset_stats)
Yuval Mintz83aeb932016-08-15 10:42:44 +0300579 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200580
581 return 0;
582
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300583alloc_no_mem:
584 rc = -ENOMEM;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200585alloc_err:
586 qed_resc_free(cdev);
587 return rc;
588}
589
590void qed_resc_setup(struct qed_dev *cdev)
591{
592 int i;
593
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300594 if (IS_VF(cdev))
595 return;
596
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200597 for_each_hwfn(cdev, i) {
598 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
599
600 qed_cxt_mngr_setup(p_hwfn);
601 qed_spq_setup(p_hwfn);
602 qed_eq_setup(p_hwfn, p_hwfn->p_eq);
603 qed_consq_setup(p_hwfn, p_hwfn->p_consq);
604
605 /* Read shadow of current MFW mailbox */
606 qed_mcp_read_mb(p_hwfn, p_hwfn->p_main_ptt);
607 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
608 p_hwfn->mcp_info->mfw_mb_cur,
609 p_hwfn->mcp_info->mfw_mb_length);
610
611 qed_int_setup(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz32a47e72016-05-11 16:36:12 +0300612
613 qed_iov_setup(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300614#ifdef CONFIG_QED_LL2
615 if (p_hwfn->using_ll2)
616 qed_ll2_setup(p_hwfn, p_hwfn->p_ll2_info);
617#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800618 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
619 qed_fcoe_setup(p_hwfn, p_hwfn->p_fcoe_info);
620
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800621 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Yuval Mintzfc831822016-12-01 00:21:06 -0800622 qed_iscsi_setup(p_hwfn, p_hwfn->p_iscsi_info);
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800623 qed_ooo_setup(p_hwfn, p_hwfn->p_ooo_info);
624 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200625 }
626}
627
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200628#define FINAL_CLEANUP_POLL_CNT (100)
629#define FINAL_CLEANUP_POLL_TIME (10)
630int qed_final_cleanup(struct qed_hwfn *p_hwfn,
Yuval Mintz0b55e272016-05-11 16:36:15 +0300631 struct qed_ptt *p_ptt, u16 id, bool is_vf)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200632{
633 u32 command = 0, addr, count = FINAL_CLEANUP_POLL_CNT;
634 int rc = -EBUSY;
635
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500636 addr = GTT_BAR0_MAP_REG_USDM_RAM +
637 USTORM_FLR_FINAL_ACK_OFFSET(p_hwfn->rel_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200638
Yuval Mintz0b55e272016-05-11 16:36:15 +0300639 if (is_vf)
640 id += 0x10;
641
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500642 command |= X_FINAL_CLEANUP_AGG_INT <<
643 SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT;
644 command |= 1 << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT;
645 command |= id << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT;
646 command |= SDM_COMP_TYPE_AGG_INT << SDM_OP_GEN_COMP_TYPE_SHIFT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200647
648 /* Make sure notification is not set before initiating final cleanup */
649 if (REG_RD(p_hwfn, addr)) {
Yuval Mintz1a635e42016-08-15 10:42:43 +0300650 DP_NOTICE(p_hwfn,
651 "Unexpected; Found final cleanup notification before initiating final cleanup\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200652 REG_WR(p_hwfn, addr, 0);
653 }
654
655 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
656 "Sending final cleanup for PFVF[%d] [Command %08x\n]",
657 id, command);
658
659 qed_wr(p_hwfn, p_ptt, XSDM_REG_OPERATION_GEN, command);
660
661 /* Poll until completion */
662 while (!REG_RD(p_hwfn, addr) && count--)
663 msleep(FINAL_CLEANUP_POLL_TIME);
664
665 if (REG_RD(p_hwfn, addr))
666 rc = 0;
667 else
668 DP_NOTICE(p_hwfn,
669 "Failed to receive FW final cleanup notification\n");
670
671 /* Cleanup afterwards */
672 REG_WR(p_hwfn, addr, 0);
673
674 return rc;
675}
676
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200677static int qed_calc_hw_mode(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200678{
679 int hw_mode = 0;
680
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200681 if (QED_IS_BB_B0(p_hwfn->cdev)) {
682 hw_mode |= 1 << MODE_BB;
683 } else if (QED_IS_AH(p_hwfn->cdev)) {
684 hw_mode |= 1 << MODE_K2;
685 } else {
686 DP_NOTICE(p_hwfn, "Unknown chip type %#x\n",
687 p_hwfn->cdev->type);
688 return -EINVAL;
689 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200690
691 switch (p_hwfn->cdev->num_ports_in_engines) {
692 case 1:
693 hw_mode |= 1 << MODE_PORTS_PER_ENG_1;
694 break;
695 case 2:
696 hw_mode |= 1 << MODE_PORTS_PER_ENG_2;
697 break;
698 case 4:
699 hw_mode |= 1 << MODE_PORTS_PER_ENG_4;
700 break;
701 default:
702 DP_NOTICE(p_hwfn, "num_ports_in_engine = %d not supported\n",
703 p_hwfn->cdev->num_ports_in_engines);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200704 return -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200705 }
706
707 switch (p_hwfn->cdev->mf_mode) {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500708 case QED_MF_DEFAULT:
709 case QED_MF_NPAR:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200710 hw_mode |= 1 << MODE_MF_SI;
711 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500712 case QED_MF_OVLAN:
713 hw_mode |= 1 << MODE_MF_SD;
714 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200715 default:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500716 DP_NOTICE(p_hwfn, "Unsupported MF mode, init as DEFAULT\n");
717 hw_mode |= 1 << MODE_MF_SI;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200718 }
719
720 hw_mode |= 1 << MODE_ASIC;
721
Yuval Mintz1af9dcf2016-05-26 11:01:22 +0300722 if (p_hwfn->cdev->num_hwfns > 1)
723 hw_mode |= 1 << MODE_100G;
724
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200725 p_hwfn->hw_info.hw_mode = hw_mode;
Yuval Mintz1af9dcf2016-05-26 11:01:22 +0300726
727 DP_VERBOSE(p_hwfn, (NETIF_MSG_PROBE | NETIF_MSG_IFUP),
728 "Configuring function for hw_mode: 0x%08x\n",
729 p_hwfn->hw_info.hw_mode);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200730
731 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200732}
733
734/* Init run time data for all PFs on an engine. */
735static void qed_init_cau_rt_data(struct qed_dev *cdev)
736{
737 u32 offset = CAU_REG_SB_VAR_MEMORY_RT_OFFSET;
738 int i, sb_id;
739
740 for_each_hwfn(cdev, i) {
741 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
742 struct qed_igu_info *p_igu_info;
743 struct qed_igu_block *p_block;
744 struct cau_sb_entry sb_entry;
745
746 p_igu_info = p_hwfn->hw_info.p_igu_info;
747
748 for (sb_id = 0; sb_id < QED_MAPPING_MEMORY_SIZE(cdev);
749 sb_id++) {
750 p_block = &p_igu_info->igu_map.igu_blocks[sb_id];
751 if (!p_block->is_pf)
752 continue;
753
754 qed_init_cau_sb_entry(p_hwfn, &sb_entry,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300755 p_block->function_id, 0, 0);
756 STORE_RT_REG_AGG(p_hwfn, offset + sb_id * 2, sb_entry);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200757 }
758 }
759}
760
761static int qed_hw_init_common(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300762 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200763{
764 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
765 struct qed_qm_common_rt_init_params params;
766 struct qed_dev *cdev = p_hwfn->cdev;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200767 u8 vf_id, max_num_vfs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300768 u16 num_pfs, pf_id;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300769 u32 concrete_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200770 int rc = 0;
771
772 qed_init_cau_rt_data(cdev);
773
774 /* Program GTT windows */
775 qed_gtt_init(p_hwfn);
776
777 if (p_hwfn->mcp_info) {
778 if (p_hwfn->mcp_info->func_info.bandwidth_max)
779 qm_info->pf_rl_en = 1;
780 if (p_hwfn->mcp_info->func_info.bandwidth_min)
781 qm_info->pf_wfq_en = 1;
782 }
783
784 memset(&params, 0, sizeof(params));
785 params.max_ports_per_engine = p_hwfn->cdev->num_ports_in_engines;
786 params.max_phys_tcs_per_port = qm_info->max_phys_tcs_per_port;
787 params.pf_rl_en = qm_info->pf_rl_en;
788 params.pf_wfq_en = qm_info->pf_wfq_en;
789 params.vport_rl_en = qm_info->vport_rl_en;
790 params.vport_wfq_en = qm_info->vport_wfq_en;
791 params.port_params = qm_info->qm_port_params;
792
793 qed_qm_common_rt_init(p_hwfn, &params);
794
795 qed_cxt_hw_init_common(p_hwfn);
796
797 /* Close gate from NIG to BRB/Storm; By default they are open, but
798 * we close them to prevent NIG from passing data to reset blocks.
799 * Should have been done in the ENGINE phase, but init-tool lacks
800 * proper port-pretend capabilities.
801 */
802 qed_wr(p_hwfn, p_ptt, NIG_REG_RX_BRB_OUT_EN, 0);
803 qed_wr(p_hwfn, p_ptt, NIG_REG_STORM_OUT_EN, 0);
804 qed_port_pretend(p_hwfn, p_ptt, p_hwfn->port_id ^ 1);
805 qed_wr(p_hwfn, p_ptt, NIG_REG_RX_BRB_OUT_EN, 0);
806 qed_wr(p_hwfn, p_ptt, NIG_REG_STORM_OUT_EN, 0);
807 qed_port_unpretend(p_hwfn, p_ptt);
808
809 rc = qed_init_run(p_hwfn, p_ptt, PHASE_ENGINE, ANY_PHASE_ID, hw_mode);
Yuval Mintz1a635e42016-08-15 10:42:43 +0300810 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200811 return rc;
812
813 qed_wr(p_hwfn, p_ptt, PSWRQ2_REG_L2P_VALIDATE_VFID, 0);
814 qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_USE_CLIENTID_IN_TAG, 1);
815
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300816 if (QED_IS_BB(p_hwfn->cdev)) {
817 num_pfs = NUM_OF_ENG_PFS(p_hwfn->cdev);
818 for (pf_id = 0; pf_id < num_pfs; pf_id++) {
819 qed_fid_pretend(p_hwfn, p_ptt, pf_id);
820 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
821 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
822 }
823 /* pretend to original PF */
824 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
825 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200826
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200827 max_num_vfs = QED_IS_AH(cdev) ? MAX_NUM_VFS_K2 : MAX_NUM_VFS_BB;
828 for (vf_id = 0; vf_id < max_num_vfs; vf_id++) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300829 concrete_fid = qed_vfid_to_concrete(p_hwfn, vf_id);
830 qed_fid_pretend(p_hwfn, p_ptt, (u16) concrete_fid);
831 qed_wr(p_hwfn, p_ptt, CCFC_REG_STRONG_ENABLE_VF, 0x1);
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300832 qed_wr(p_hwfn, p_ptt, CCFC_REG_WEAK_ENABLE_VF, 0x0);
833 qed_wr(p_hwfn, p_ptt, TCFC_REG_STRONG_ENABLE_VF, 0x1);
834 qed_wr(p_hwfn, p_ptt, TCFC_REG_WEAK_ENABLE_VF, 0x0);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300835 }
836 /* pretend to original PF */
837 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
838
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200839 return rc;
840}
841
Ram Amrani51ff1722016-10-01 21:59:57 +0300842static int
843qed_hw_init_dpi_size(struct qed_hwfn *p_hwfn,
844 struct qed_ptt *p_ptt, u32 pwm_region_size, u32 n_cpus)
845{
846 u32 dpi_page_size_1, dpi_page_size_2, dpi_page_size;
847 u32 dpi_bit_shift, dpi_count;
848 u32 min_dpis;
849
850 /* Calculate DPI size */
851 dpi_page_size_1 = QED_WID_SIZE * n_cpus;
852 dpi_page_size_2 = max_t(u32, QED_WID_SIZE, PAGE_SIZE);
853 dpi_page_size = max_t(u32, dpi_page_size_1, dpi_page_size_2);
854 dpi_page_size = roundup_pow_of_two(dpi_page_size);
855 dpi_bit_shift = ilog2(dpi_page_size / 4096);
856
857 dpi_count = pwm_region_size / dpi_page_size;
858
859 min_dpis = p_hwfn->pf_params.rdma_pf_params.min_dpis;
860 min_dpis = max_t(u32, QED_MIN_DPIS, min_dpis);
861
862 p_hwfn->dpi_size = dpi_page_size;
863 p_hwfn->dpi_count = dpi_count;
864
865 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPI_BIT_SHIFT, dpi_bit_shift);
866
867 if (dpi_count < min_dpis)
868 return -EINVAL;
869
870 return 0;
871}
872
873enum QED_ROCE_EDPM_MODE {
874 QED_ROCE_EDPM_MODE_ENABLE = 0,
875 QED_ROCE_EDPM_MODE_FORCE_ON = 1,
876 QED_ROCE_EDPM_MODE_DISABLE = 2,
877};
878
879static int
880qed_hw_init_pf_doorbell_bar(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
881{
882 u32 pwm_regsize, norm_regsize;
883 u32 non_pwm_conn, min_addr_reg1;
884 u32 db_bar_size, n_cpus;
885 u32 roce_edpm_mode;
886 u32 pf_dems_shift;
887 int rc = 0;
888 u8 cond;
889
890 db_bar_size = qed_hw_bar_size(p_hwfn, BAR_ID_1);
891 if (p_hwfn->cdev->num_hwfns > 1)
892 db_bar_size /= 2;
893
894 /* Calculate doorbell regions */
895 non_pwm_conn = qed_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_CORE) +
896 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_CORE,
897 NULL) +
898 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_ETH,
899 NULL);
900 norm_regsize = roundup(QED_PF_DEMS_SIZE * non_pwm_conn, 4096);
901 min_addr_reg1 = norm_regsize / 4096;
902 pwm_regsize = db_bar_size - norm_regsize;
903
904 /* Check that the normal and PWM sizes are valid */
905 if (db_bar_size < norm_regsize) {
906 DP_ERR(p_hwfn->cdev,
907 "Doorbell BAR size 0x%x is too small (normal region is 0x%0x )\n",
908 db_bar_size, norm_regsize);
909 return -EINVAL;
910 }
911
912 if (pwm_regsize < QED_MIN_PWM_REGION) {
913 DP_ERR(p_hwfn->cdev,
914 "PWM region size 0x%0x is too small. Should be at least 0x%0x (Doorbell BAR size is 0x%x and normal region size is 0x%0x)\n",
915 pwm_regsize,
916 QED_MIN_PWM_REGION, db_bar_size, norm_regsize);
917 return -EINVAL;
918 }
919
920 /* Calculate number of DPIs */
921 roce_edpm_mode = p_hwfn->pf_params.rdma_pf_params.roce_edpm_mode;
922 if ((roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE) ||
923 ((roce_edpm_mode == QED_ROCE_EDPM_MODE_FORCE_ON))) {
924 /* Either EDPM is mandatory, or we are attempting to allocate a
925 * WID per CPU.
926 */
Ram Amranic2dedf82017-02-20 22:43:33 +0200927 n_cpus = num_present_cpus();
Ram Amrani51ff1722016-10-01 21:59:57 +0300928 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
929 }
930
931 cond = (rc && (roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE)) ||
932 (roce_edpm_mode == QED_ROCE_EDPM_MODE_DISABLE);
933 if (cond || p_hwfn->dcbx_no_edpm) {
934 /* Either EDPM is disabled from user configuration, or it is
935 * disabled via DCBx, or it is not mandatory and we failed to
936 * allocated a WID per CPU.
937 */
938 n_cpus = 1;
939 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
940
941 if (cond)
942 qed_rdma_dpm_bar(p_hwfn, p_ptt);
943 }
944
945 DP_INFO(p_hwfn,
946 "doorbell bar: normal_region_size=%d, pwm_region_size=%d, dpi_size=%d, dpi_count=%d, roce_edpm=%s\n",
947 norm_regsize,
948 pwm_regsize,
949 p_hwfn->dpi_size,
950 p_hwfn->dpi_count,
951 ((p_hwfn->dcbx_no_edpm) || (p_hwfn->db_bar_no_edpm)) ?
952 "disabled" : "enabled");
953
954 if (rc) {
955 DP_ERR(p_hwfn,
956 "Failed to allocate enough DPIs. Allocated %d but the current minimum is %d.\n",
957 p_hwfn->dpi_count,
958 p_hwfn->pf_params.rdma_pf_params.min_dpis);
959 return -EINVAL;
960 }
961
962 p_hwfn->dpi_start_offset = norm_regsize;
963
964 /* DEMS size is configured log2 of DWORDs, hence the division by 4 */
965 pf_dems_shift = ilog2(QED_PF_DEMS_SIZE / 4);
966 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_ICID_BIT_SHIFT_NORM, pf_dems_shift);
967 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_MIN_ADDR_REG1, min_addr_reg1);
968
969 return 0;
970}
971
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200972static int qed_hw_init_port(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300973 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200974{
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300975 return qed_init_run(p_hwfn, p_ptt, PHASE_PORT,
976 p_hwfn->port_id, hw_mode);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200977}
978
979static int qed_hw_init_pf(struct qed_hwfn *p_hwfn,
980 struct qed_ptt *p_ptt,
Manish Chopra464f6642016-04-14 01:38:29 -0400981 struct qed_tunn_start_params *p_tunn,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200982 int hw_mode,
983 bool b_hw_start,
984 enum qed_int_mode int_mode,
985 bool allow_npar_tx_switch)
986{
987 u8 rel_pf_id = p_hwfn->rel_pf_id;
988 int rc = 0;
989
990 if (p_hwfn->mcp_info) {
991 struct qed_mcp_function_info *p_info;
992
993 p_info = &p_hwfn->mcp_info->func_info;
994 if (p_info->bandwidth_min)
995 p_hwfn->qm_info.pf_wfq = p_info->bandwidth_min;
996
997 /* Update rate limit once we'll actually have a link */
Manish Chopra4b01e512016-04-26 10:56:09 -0400998 p_hwfn->qm_info.pf_rl = 100000;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200999 }
1000
1001 qed_cxt_hw_init_pf(p_hwfn);
1002
1003 qed_int_igu_init_rt(p_hwfn);
1004
1005 /* Set VLAN in NIG if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001006 if (hw_mode & BIT(MODE_MF_SD)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001007 DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "Configuring LLH_FUNC_TAG\n");
1008 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET, 1);
1009 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET,
1010 p_hwfn->hw_info.ovlan);
1011 }
1012
1013 /* Enable classification by MAC if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001014 if (hw_mode & BIT(MODE_MF_SI)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001015 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
1016 "Configuring TAGMAC_CLS_TYPE\n");
1017 STORE_RT_REG(p_hwfn,
1018 NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET, 1);
1019 }
1020
1021 /* Protocl Configuration */
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001022 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_TCP_RT_OFFSET,
1023 (p_hwfn->hw_info.personality == QED_PCI_ISCSI) ? 1 : 0);
Arun Easi1e128c82017-02-15 06:28:22 -08001024 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_FCOE_RT_OFFSET,
1025 (p_hwfn->hw_info.personality == QED_PCI_FCOE) ? 1 : 0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001026 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_ROCE_RT_OFFSET, 0);
1027
1028 /* Cleanup chip from previous driver if such remains exist */
Yuval Mintz0b55e272016-05-11 16:36:15 +03001029 rc = qed_final_cleanup(p_hwfn, p_ptt, rel_pf_id, false);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001030 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001031 return rc;
1032
1033 /* PF Init sequence */
1034 rc = qed_init_run(p_hwfn, p_ptt, PHASE_PF, rel_pf_id, hw_mode);
1035 if (rc)
1036 return rc;
1037
1038 /* QM_PF Init sequence (may be invoked separately e.g. for DCB) */
1039 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, rel_pf_id, hw_mode);
1040 if (rc)
1041 return rc;
1042
1043 /* Pure runtime initializations - directly to the HW */
1044 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, true, true);
1045
Ram Amrani51ff1722016-10-01 21:59:57 +03001046 rc = qed_hw_init_pf_doorbell_bar(p_hwfn, p_ptt);
1047 if (rc)
1048 return rc;
1049
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001050 if (b_hw_start) {
1051 /* enable interrupts */
1052 qed_int_igu_enable(p_hwfn, p_ptt, int_mode);
1053
1054 /* send function start command */
Yuval Mintz831bfb0e2016-05-11 16:36:25 +03001055 rc = qed_sp_pf_start(p_hwfn, p_tunn, p_hwfn->cdev->mf_mode,
1056 allow_npar_tx_switch);
Arun Easi1e128c82017-02-15 06:28:22 -08001057 if (rc) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001058 DP_NOTICE(p_hwfn, "Function start ramrod failed\n");
Arun Easi1e128c82017-02-15 06:28:22 -08001059 return rc;
1060 }
1061 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
1062 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1, BIT(2));
1063 qed_wr(p_hwfn, p_ptt,
1064 PRS_REG_PKT_LEN_STAT_TAGS_NOT_COUNTED_FIRST,
1065 0x100);
1066 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001067 }
1068 return rc;
1069}
1070
1071static int qed_change_pci_hwfn(struct qed_hwfn *p_hwfn,
1072 struct qed_ptt *p_ptt,
1073 u8 enable)
1074{
1075 u32 delay_idx = 0, val, set_val = enable ? 1 : 0;
1076
1077 /* Change PF in PXP */
1078 qed_wr(p_hwfn, p_ptt,
1079 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, set_val);
1080
1081 /* wait until value is set - try for 1 second every 50us */
1082 for (delay_idx = 0; delay_idx < 20000; delay_idx++) {
1083 val = qed_rd(p_hwfn, p_ptt,
1084 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1085 if (val == set_val)
1086 break;
1087
1088 usleep_range(50, 60);
1089 }
1090
1091 if (val != set_val) {
1092 DP_NOTICE(p_hwfn,
1093 "PFID_ENABLE_MASTER wasn't changed after a second\n");
1094 return -EAGAIN;
1095 }
1096
1097 return 0;
1098}
1099
1100static void qed_reset_mb_shadow(struct qed_hwfn *p_hwfn,
1101 struct qed_ptt *p_main_ptt)
1102{
1103 /* Read shadow of current MFW mailbox */
1104 qed_mcp_read_mb(p_hwfn, p_main_ptt);
1105 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001106 p_hwfn->mcp_info->mfw_mb_cur, p_hwfn->mcp_info->mfw_mb_length);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001107}
1108
1109int qed_hw_init(struct qed_dev *cdev,
Manish Chopra464f6642016-04-14 01:38:29 -04001110 struct qed_tunn_start_params *p_tunn,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001111 bool b_hw_start,
1112 enum qed_int_mode int_mode,
1113 bool allow_npar_tx_switch,
1114 const u8 *bin_fw_data)
1115{
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001116 u32 load_code, param, drv_mb_param;
1117 bool b_default_mtu = true;
1118 struct qed_hwfn *p_hwfn;
1119 int rc = 0, mfw_rc, i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001120
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +03001121 if ((int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
1122 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
1123 return -EINVAL;
1124 }
1125
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001126 if (IS_PF(cdev)) {
1127 rc = qed_init_fw_data(cdev, bin_fw_data);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001128 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001129 return rc;
1130 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001131
1132 for_each_hwfn(cdev, i) {
1133 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1134
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001135 /* If management didn't provide a default, set one of our own */
1136 if (!p_hwfn->hw_info.mtu) {
1137 p_hwfn->hw_info.mtu = 1500;
1138 b_default_mtu = false;
1139 }
1140
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001141 if (IS_VF(cdev)) {
1142 p_hwfn->b_int_enabled = 1;
1143 continue;
1144 }
1145
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001146 /* Enable DMAE in PXP */
1147 rc = qed_change_pci_hwfn(p_hwfn, p_hwfn->p_main_ptt, true);
1148
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001149 rc = qed_calc_hw_mode(p_hwfn);
1150 if (rc)
1151 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001152
Yuval Mintz1a635e42016-08-15 10:42:43 +03001153 rc = qed_mcp_load_req(p_hwfn, p_hwfn->p_main_ptt, &load_code);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001154 if (rc) {
1155 DP_NOTICE(p_hwfn, "Failed sending LOAD_REQ command\n");
1156 return rc;
1157 }
1158
1159 qed_reset_mb_shadow(p_hwfn, p_hwfn->p_main_ptt);
1160
1161 DP_VERBOSE(p_hwfn, QED_MSG_SP,
1162 "Load request was sent. Resp:0x%x, Load code: 0x%x\n",
1163 rc, load_code);
1164
1165 p_hwfn->first_on_engine = (load_code ==
1166 FW_MSG_CODE_DRV_LOAD_ENGINE);
1167
1168 switch (load_code) {
1169 case FW_MSG_CODE_DRV_LOAD_ENGINE:
1170 rc = qed_hw_init_common(p_hwfn, p_hwfn->p_main_ptt,
1171 p_hwfn->hw_info.hw_mode);
1172 if (rc)
1173 break;
1174 /* Fall into */
1175 case FW_MSG_CODE_DRV_LOAD_PORT:
1176 rc = qed_hw_init_port(p_hwfn, p_hwfn->p_main_ptt,
1177 p_hwfn->hw_info.hw_mode);
1178 if (rc)
1179 break;
1180
1181 /* Fall into */
1182 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
1183 rc = qed_hw_init_pf(p_hwfn, p_hwfn->p_main_ptt,
Manish Chopra464f6642016-04-14 01:38:29 -04001184 p_tunn, p_hwfn->hw_info.hw_mode,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001185 b_hw_start, int_mode,
1186 allow_npar_tx_switch);
1187 break;
1188 default:
1189 rc = -EINVAL;
1190 break;
1191 }
1192
1193 if (rc)
1194 DP_NOTICE(p_hwfn,
1195 "init phase failed for loadcode 0x%x (rc %d)\n",
1196 load_code, rc);
1197
1198 /* ACK mfw regardless of success or failure of initialization */
1199 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1200 DRV_MSG_CODE_LOAD_DONE,
1201 0, &load_code, &param);
1202 if (rc)
1203 return rc;
1204 if (mfw_rc) {
1205 DP_NOTICE(p_hwfn, "Failed sending LOAD_DONE command\n");
1206 return mfw_rc;
1207 }
1208
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001209 /* send DCBX attention request command */
1210 DP_VERBOSE(p_hwfn,
1211 QED_MSG_DCB,
1212 "sending phony dcbx set command to trigger DCBx attention handling\n");
1213 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1214 DRV_MSG_CODE_SET_DCBX,
1215 1 << DRV_MB_PARAM_DCBX_NOTIFY_SHIFT,
1216 &load_code, &param);
1217 if (mfw_rc) {
1218 DP_NOTICE(p_hwfn,
1219 "Failed to send DCBX attention request\n");
1220 return mfw_rc;
1221 }
1222
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001223 p_hwfn->hw_init_done = true;
1224 }
1225
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001226 if (IS_PF(cdev)) {
1227 p_hwfn = QED_LEADING_HWFN(cdev);
1228 drv_mb_param = (FW_MAJOR_VERSION << 24) |
1229 (FW_MINOR_VERSION << 16) |
1230 (FW_REVISION_VERSION << 8) |
1231 (FW_ENGINEERING_VERSION);
1232 rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1233 DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER,
1234 drv_mb_param, &load_code, &param);
1235 if (rc)
1236 DP_INFO(p_hwfn, "Failed to update firmware version\n");
1237
1238 if (!b_default_mtu) {
1239 rc = qed_mcp_ov_update_mtu(p_hwfn, p_hwfn->p_main_ptt,
1240 p_hwfn->hw_info.mtu);
1241 if (rc)
1242 DP_INFO(p_hwfn,
1243 "Failed to update default mtu\n");
1244 }
1245
1246 rc = qed_mcp_ov_update_driver_state(p_hwfn,
1247 p_hwfn->p_main_ptt,
1248 QED_OV_DRIVER_STATE_DISABLED);
1249 if (rc)
1250 DP_INFO(p_hwfn, "Failed to update driver state\n");
1251
1252 rc = qed_mcp_ov_update_eswitch(p_hwfn, p_hwfn->p_main_ptt,
1253 QED_OV_ESWITCH_VEB);
1254 if (rc)
1255 DP_INFO(p_hwfn, "Failed to update eswitch mode\n");
1256 }
1257
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001258 return 0;
1259}
1260
1261#define QED_HW_STOP_RETRY_LIMIT (10)
Yuval Mintz1a635e42016-08-15 10:42:43 +03001262static void qed_hw_timers_stop(struct qed_dev *cdev,
1263 struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001264{
1265 int i;
1266
1267 /* close timers */
1268 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x0);
1269 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_TASK, 0x0);
1270
1271 for (i = 0; i < QED_HW_STOP_RETRY_LIMIT; i++) {
1272 if ((!qed_rd(p_hwfn, p_ptt,
1273 TM_REG_PF_SCAN_ACTIVE_CONN)) &&
Yuval Mintz1a635e42016-08-15 10:42:43 +03001274 (!qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK)))
Yuval Mintz8c925c42016-03-02 20:26:03 +02001275 break;
1276
1277 /* Dependent on number of connection/tasks, possibly
1278 * 1ms sleep is required between polls
1279 */
1280 usleep_range(1000, 2000);
1281 }
1282
1283 if (i < QED_HW_STOP_RETRY_LIMIT)
1284 return;
1285
1286 DP_NOTICE(p_hwfn,
1287 "Timers linear scans are not over [Connection %02x Tasks %02x]\n",
1288 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_CONN),
1289 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK));
1290}
1291
1292void qed_hw_timers_stop_all(struct qed_dev *cdev)
1293{
1294 int j;
1295
1296 for_each_hwfn(cdev, j) {
1297 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
1298 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1299
1300 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
1301 }
1302}
1303
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001304int qed_hw_stop(struct qed_dev *cdev)
1305{
1306 int rc = 0, t_rc;
Yuval Mintz8c925c42016-03-02 20:26:03 +02001307 int j;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001308
1309 for_each_hwfn(cdev, j) {
1310 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
1311 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1312
1313 DP_VERBOSE(p_hwfn, NETIF_MSG_IFDOWN, "Stopping hw/fw\n");
1314
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001315 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03001316 qed_vf_pf_int_cleanup(p_hwfn);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001317 continue;
1318 }
1319
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001320 /* mark the hw as uninitialized... */
1321 p_hwfn->hw_init_done = false;
1322
1323 rc = qed_sp_pf_stop(p_hwfn);
1324 if (rc)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001325 DP_NOTICE(p_hwfn,
1326 "Failed to close PF against FW. Continue to stop HW to prevent illegal host access by the device\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001327
1328 qed_wr(p_hwfn, p_ptt,
1329 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1330
1331 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1332 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1333 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1334 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1335 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1336
Yuval Mintz8c925c42016-03-02 20:26:03 +02001337 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001338
1339 /* Disable Attention Generation */
1340 qed_int_igu_disable_int(p_hwfn, p_ptt);
1341
1342 qed_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0);
1343 qed_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0);
1344
1345 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, true);
1346
1347 /* Need to wait 1ms to guarantee SBs are cleared */
1348 usleep_range(1000, 2000);
1349 }
1350
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001351 if (IS_PF(cdev)) {
1352 /* Disable DMAE in PXP - in CMT, this should only be done for
1353 * first hw-function, and only after all transactions have
1354 * stopped for all active hw-functions.
1355 */
1356 t_rc = qed_change_pci_hwfn(&cdev->hwfns[0],
1357 cdev->hwfns[0].p_main_ptt, false);
1358 if (t_rc != 0)
1359 rc = t_rc;
1360 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001361
1362 return rc;
1363}
1364
Manish Chopracee4d262015-10-26 11:02:28 +02001365void qed_hw_stop_fastpath(struct qed_dev *cdev)
1366{
Yuval Mintz8c925c42016-03-02 20:26:03 +02001367 int j;
Manish Chopracee4d262015-10-26 11:02:28 +02001368
1369 for_each_hwfn(cdev, j) {
1370 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001371 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1372
1373 if (IS_VF(cdev)) {
1374 qed_vf_pf_int_cleanup(p_hwfn);
1375 continue;
1376 }
Manish Chopracee4d262015-10-26 11:02:28 +02001377
1378 DP_VERBOSE(p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001379 NETIF_MSG_IFDOWN, "Shutting down the fastpath\n");
Manish Chopracee4d262015-10-26 11:02:28 +02001380
1381 qed_wr(p_hwfn, p_ptt,
1382 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1383
1384 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1385 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1386 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1387 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1388 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1389
Manish Chopracee4d262015-10-26 11:02:28 +02001390 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, false);
1391
1392 /* Need to wait 1ms to guarantee SBs are cleared */
1393 usleep_range(1000, 2000);
1394 }
1395}
1396
1397void qed_hw_start_fastpath(struct qed_hwfn *p_hwfn)
1398{
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001399 if (IS_VF(p_hwfn->cdev))
1400 return;
1401
Manish Chopracee4d262015-10-26 11:02:28 +02001402 /* Re-open incoming traffic */
1403 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1404 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x0);
1405}
1406
Yuval Mintz1a635e42016-08-15 10:42:43 +03001407static int qed_reg_assert(struct qed_hwfn *p_hwfn,
1408 struct qed_ptt *p_ptt, u32 reg, bool expected)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001409{
Yuval Mintz1a635e42016-08-15 10:42:43 +03001410 u32 assert_val = qed_rd(p_hwfn, p_ptt, reg);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001411
1412 if (assert_val != expected) {
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001413 DP_NOTICE(p_hwfn, "Value at address 0x%08x != 0x%08x\n",
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001414 reg, expected);
1415 return -EINVAL;
1416 }
1417
1418 return 0;
1419}
1420
1421int qed_hw_reset(struct qed_dev *cdev)
1422{
1423 int rc = 0;
1424 u32 unload_resp, unload_param;
Mintz, Yuval14d39642016-10-31 07:14:23 +02001425 u32 wol_param;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001426 int i;
1427
Mintz, Yuval14d39642016-10-31 07:14:23 +02001428 switch (cdev->wol_config) {
1429 case QED_OV_WOL_DISABLED:
1430 wol_param = DRV_MB_PARAM_UNLOAD_WOL_DISABLED;
1431 break;
1432 case QED_OV_WOL_ENABLED:
1433 wol_param = DRV_MB_PARAM_UNLOAD_WOL_ENABLED;
1434 break;
1435 default:
1436 DP_NOTICE(cdev,
1437 "Unknown WoL configuration %02x\n", cdev->wol_config);
1438 /* Fallthrough */
1439 case QED_OV_WOL_DEFAULT:
1440 wol_param = DRV_MB_PARAM_UNLOAD_WOL_MCP;
1441 }
1442
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001443 for_each_hwfn(cdev, i) {
1444 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1445
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001446 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03001447 rc = qed_vf_pf_reset(p_hwfn);
1448 if (rc)
1449 return rc;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001450 continue;
1451 }
1452
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001453 DP_VERBOSE(p_hwfn, NETIF_MSG_IFDOWN, "Resetting hw/fw\n");
1454
1455 /* Check for incorrect states */
1456 qed_reg_assert(p_hwfn, p_hwfn->p_main_ptt,
1457 QM_REG_USG_CNT_PF_TX, 0);
1458 qed_reg_assert(p_hwfn, p_hwfn->p_main_ptt,
1459 QM_REG_USG_CNT_PF_OTHER, 0);
1460
1461 /* Disable PF in HW blocks */
1462 qed_wr(p_hwfn, p_hwfn->p_main_ptt, DORQ_REG_PF_DB_ENABLE, 0);
1463 qed_wr(p_hwfn, p_hwfn->p_main_ptt, QM_REG_PF_EN, 0);
1464 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1465 TCFC_REG_STRONG_ENABLE_PF, 0);
1466 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1467 CCFC_REG_STRONG_ENABLE_PF, 0);
1468
1469 /* Send unload command to MCP */
1470 rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
Mintz, Yuval14d39642016-10-31 07:14:23 +02001471 DRV_MSG_CODE_UNLOAD_REQ, wol_param,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001472 &unload_resp, &unload_param);
1473 if (rc) {
1474 DP_NOTICE(p_hwfn, "qed_hw_reset: UNLOAD_REQ failed\n");
1475 unload_resp = FW_MSG_CODE_DRV_UNLOAD_ENGINE;
1476 }
1477
1478 rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1479 DRV_MSG_CODE_UNLOAD_DONE,
1480 0, &unload_resp, &unload_param);
1481 if (rc) {
1482 DP_NOTICE(p_hwfn, "qed_hw_reset: UNLOAD_DONE failed\n");
1483 return rc;
1484 }
1485 }
1486
1487 return rc;
1488}
1489
1490/* Free hwfn memory and resources acquired in hw_hwfn_prepare */
1491static void qed_hw_hwfn_free(struct qed_hwfn *p_hwfn)
1492{
1493 qed_ptt_pool_free(p_hwfn);
1494 kfree(p_hwfn->hw_info.p_igu_info);
1495}
1496
1497/* Setup bar access */
Yuval Mintz12e09c62016-03-02 20:26:01 +02001498static void qed_hw_hwfn_prepare(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001499{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001500 /* clear indirect access */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001501 if (QED_IS_AH(p_hwfn->cdev)) {
1502 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1503 PGLUE_B_REG_PGL_ADDR_E8_F0_K2, 0);
1504 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1505 PGLUE_B_REG_PGL_ADDR_EC_F0_K2, 0);
1506 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1507 PGLUE_B_REG_PGL_ADDR_F0_F0_K2, 0);
1508 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1509 PGLUE_B_REG_PGL_ADDR_F4_F0_K2, 0);
1510 } else {
1511 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1512 PGLUE_B_REG_PGL_ADDR_88_F0_BB, 0);
1513 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1514 PGLUE_B_REG_PGL_ADDR_8C_F0_BB, 0);
1515 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1516 PGLUE_B_REG_PGL_ADDR_90_F0_BB, 0);
1517 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1518 PGLUE_B_REG_PGL_ADDR_94_F0_BB, 0);
1519 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001520
1521 /* Clean Previous errors if such exist */
1522 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001523 PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR, 1 << p_hwfn->abs_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001524
1525 /* enable internal target-read */
1526 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1527 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001528}
1529
1530static void get_function_id(struct qed_hwfn *p_hwfn)
1531{
1532 /* ME Register */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001533 p_hwfn->hw_info.opaque_fid = (u16) REG_RD(p_hwfn,
1534 PXP_PF_ME_OPAQUE_ADDR);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001535
1536 p_hwfn->hw_info.concrete_fid = REG_RD(p_hwfn, PXP_PF_ME_CONCRETE_ADDR);
1537
1538 p_hwfn->abs_pf_id = (p_hwfn->hw_info.concrete_fid >> 16) & 0xf;
1539 p_hwfn->rel_pf_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
1540 PXP_CONCRETE_FID_PFID);
1541 p_hwfn->port_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
1542 PXP_CONCRETE_FID_PORT);
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001543
1544 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE,
1545 "Read ME register: Concrete 0x%08x Opaque 0x%04x\n",
1546 p_hwfn->hw_info.concrete_fid, p_hwfn->hw_info.opaque_fid);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001547}
1548
Yuval Mintz25c089d2015-10-26 11:02:26 +02001549static void qed_hw_set_feat(struct qed_hwfn *p_hwfn)
1550{
1551 u32 *feat_num = p_hwfn->hw_info.feat_num;
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02001552 struct qed_sb_cnt_info sb_cnt_info;
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001553 u32 non_l2_sbs = 0;
Yuval Mintz25c089d2015-10-26 11:02:26 +02001554
Yuval Mintz0189efb2016-10-13 22:57:02 +03001555 if (IS_ENABLED(CONFIG_QED_RDMA) &&
1556 p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
1557 /* Roce CNQ each requires: 1 status block + 1 CNQ. We divide
1558 * the status blocks equally between L2 / RoCE but with
1559 * consideration as to how many l2 queues / cnqs we have.
1560 */
Ram Amrani51ff1722016-10-01 21:59:57 +03001561 feat_num[QED_RDMA_CNQ] =
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001562 min_t(u32, RESC_NUM(p_hwfn, QED_SB) / 2,
Ram Amrani51ff1722016-10-01 21:59:57 +03001563 RESC_NUM(p_hwfn, QED_RDMA_CNQ_RAM));
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001564
1565 non_l2_sbs = feat_num[QED_RDMA_CNQ];
Ram Amrani51ff1722016-10-01 21:59:57 +03001566 }
Yuval Mintz0189efb2016-10-13 22:57:02 +03001567
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001568 feat_num[QED_PF_L2_QUE] = min_t(u32,
1569 RESC_NUM(p_hwfn, QED_SB) -
1570 non_l2_sbs,
Yuval Mintz25c089d2015-10-26 11:02:26 +02001571 RESC_NUM(p_hwfn, QED_L2_QUEUE));
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02001572
1573 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
1574 qed_int_get_num_sbs(p_hwfn, &sb_cnt_info);
1575 feat_num[QED_VF_L2_QUE] =
1576 min_t(u32,
1577 RESC_NUM(p_hwfn, QED_L2_QUEUE) -
1578 FEAT_NUM(p_hwfn, QED_PF_L2_QUE), sb_cnt_info.sb_iov_cnt);
1579
1580 DP_VERBOSE(p_hwfn,
1581 NETIF_MSG_PROBE,
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001582 "#PF_L2_QUEUES=%d VF_L2_QUEUES=%d #ROCE_CNQ=%d #SBS=%d\n",
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02001583 (int)FEAT_NUM(p_hwfn, QED_PF_L2_QUE),
1584 (int)FEAT_NUM(p_hwfn, QED_VF_L2_QUE),
1585 (int)FEAT_NUM(p_hwfn, QED_RDMA_CNQ),
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001586 RESC_NUM(p_hwfn, QED_SB));
Yuval Mintz25c089d2015-10-26 11:02:26 +02001587}
1588
Tomer Tayar2edbff82016-10-31 07:14:27 +02001589static enum resource_id_enum qed_hw_get_mfw_res_id(enum qed_resources res_id)
1590{
1591 enum resource_id_enum mfw_res_id = RESOURCE_NUM_INVALID;
1592
1593 switch (res_id) {
1594 case QED_SB:
1595 mfw_res_id = RESOURCE_NUM_SB_E;
1596 break;
1597 case QED_L2_QUEUE:
1598 mfw_res_id = RESOURCE_NUM_L2_QUEUE_E;
1599 break;
1600 case QED_VPORT:
1601 mfw_res_id = RESOURCE_NUM_VPORT_E;
1602 break;
1603 case QED_RSS_ENG:
1604 mfw_res_id = RESOURCE_NUM_RSS_ENGINES_E;
1605 break;
1606 case QED_PQ:
1607 mfw_res_id = RESOURCE_NUM_PQ_E;
1608 break;
1609 case QED_RL:
1610 mfw_res_id = RESOURCE_NUM_RL_E;
1611 break;
1612 case QED_MAC:
1613 case QED_VLAN:
1614 /* Each VFC resource can accommodate both a MAC and a VLAN */
1615 mfw_res_id = RESOURCE_VFC_FILTER_E;
1616 break;
1617 case QED_ILT:
1618 mfw_res_id = RESOURCE_ILT_E;
1619 break;
1620 case QED_LL2_QUEUE:
1621 mfw_res_id = RESOURCE_LL2_QUEUE_E;
1622 break;
1623 case QED_RDMA_CNQ_RAM:
1624 case QED_CMDQS_CQS:
1625 /* CNQ/CMDQS are the same resource */
1626 mfw_res_id = RESOURCE_CQS_E;
1627 break;
1628 case QED_RDMA_STATS_QUEUE:
1629 mfw_res_id = RESOURCE_RDMA_STATS_QUEUE_E;
1630 break;
1631 default:
1632 break;
1633 }
1634
1635 return mfw_res_id;
1636}
1637
1638static u32 qed_hw_get_dflt_resc_num(struct qed_hwfn *p_hwfn,
1639 enum qed_resources res_id)
1640{
1641 u8 num_funcs = p_hwfn->num_funcs_on_engine;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001642 bool b_ah = QED_IS_AH(p_hwfn->cdev);
Tomer Tayar2edbff82016-10-31 07:14:27 +02001643 struct qed_sb_cnt_info sb_cnt_info;
1644 u32 dflt_resc_num = 0;
1645
1646 switch (res_id) {
1647 case QED_SB:
1648 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
1649 qed_int_get_num_sbs(p_hwfn, &sb_cnt_info);
1650 dflt_resc_num = sb_cnt_info.sb_cnt;
1651 break;
1652 case QED_L2_QUEUE:
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001653 dflt_resc_num = (b_ah ? MAX_NUM_L2_QUEUES_K2
1654 : MAX_NUM_L2_QUEUES_BB) / num_funcs;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001655 break;
1656 case QED_VPORT:
1657 dflt_resc_num = MAX_NUM_VPORTS_BB / num_funcs;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001658 dflt_resc_num = (b_ah ? MAX_NUM_VPORTS_K2
1659 : MAX_NUM_VPORTS_BB) / num_funcs;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001660 break;
1661 case QED_RSS_ENG:
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001662 dflt_resc_num = (b_ah ? ETH_RSS_ENGINE_NUM_K2
1663 : ETH_RSS_ENGINE_NUM_BB) / num_funcs;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001664 break;
1665 case QED_PQ:
1666 /* The granularity of the PQs is 8 */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001667 dflt_resc_num = (b_ah ? MAX_QM_TX_QUEUES_K2
1668 : MAX_QM_TX_QUEUES_BB) / num_funcs;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001669 dflt_resc_num &= ~0x7;
1670 break;
1671 case QED_RL:
1672 dflt_resc_num = MAX_QM_GLOBAL_RLS / num_funcs;
1673 break;
1674 case QED_MAC:
1675 case QED_VLAN:
1676 /* Each VFC resource can accommodate both a MAC and a VLAN */
1677 dflt_resc_num = ETH_NUM_MAC_FILTERS / num_funcs;
1678 break;
1679 case QED_ILT:
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001680 dflt_resc_num = (b_ah ? PXP_NUM_ILT_RECORDS_K2
1681 : PXP_NUM_ILT_RECORDS_BB) / num_funcs;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001682 break;
1683 case QED_LL2_QUEUE:
1684 dflt_resc_num = MAX_NUM_LL2_RX_QUEUES / num_funcs;
1685 break;
1686 case QED_RDMA_CNQ_RAM:
1687 case QED_CMDQS_CQS:
1688 /* CNQ/CMDQS are the same resource */
1689 dflt_resc_num = NUM_OF_CMDQS_CQS / num_funcs;
1690 break;
1691 case QED_RDMA_STATS_QUEUE:
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001692 dflt_resc_num = (b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2
1693 : RDMA_NUM_STATISTIC_COUNTERS_BB) /
1694 num_funcs;
1695
Tomer Tayar2edbff82016-10-31 07:14:27 +02001696 break;
1697 default:
1698 break;
1699 }
1700
1701 return dflt_resc_num;
1702}
1703
1704static const char *qed_hw_get_resc_name(enum qed_resources res_id)
1705{
1706 switch (res_id) {
1707 case QED_SB:
1708 return "SB";
1709 case QED_L2_QUEUE:
1710 return "L2_QUEUE";
1711 case QED_VPORT:
1712 return "VPORT";
1713 case QED_RSS_ENG:
1714 return "RSS_ENG";
1715 case QED_PQ:
1716 return "PQ";
1717 case QED_RL:
1718 return "RL";
1719 case QED_MAC:
1720 return "MAC";
1721 case QED_VLAN:
1722 return "VLAN";
1723 case QED_RDMA_CNQ_RAM:
1724 return "RDMA_CNQ_RAM";
1725 case QED_ILT:
1726 return "ILT";
1727 case QED_LL2_QUEUE:
1728 return "LL2_QUEUE";
1729 case QED_CMDQS_CQS:
1730 return "CMDQS_CQS";
1731 case QED_RDMA_STATS_QUEUE:
1732 return "RDMA_STATS_QUEUE";
1733 default:
1734 return "UNKNOWN_RESOURCE";
1735 }
1736}
1737
1738static int qed_hw_set_resc_info(struct qed_hwfn *p_hwfn,
1739 enum qed_resources res_id)
1740{
1741 u32 dflt_resc_num = 0, dflt_resc_start = 0, mcp_resp, mcp_param;
1742 u32 *p_resc_num, *p_resc_start;
1743 struct resource_info resc_info;
1744 int rc;
1745
1746 p_resc_num = &RESC_NUM(p_hwfn, res_id);
1747 p_resc_start = &RESC_START(p_hwfn, res_id);
1748
1749 /* Default values assumes that each function received equal share */
1750 dflt_resc_num = qed_hw_get_dflt_resc_num(p_hwfn, res_id);
1751 if (!dflt_resc_num) {
1752 DP_ERR(p_hwfn,
1753 "Failed to get default amount for resource %d [%s]\n",
1754 res_id, qed_hw_get_resc_name(res_id));
1755 return -EINVAL;
1756 }
1757 dflt_resc_start = dflt_resc_num * p_hwfn->enabled_func_idx;
1758
1759 memset(&resc_info, 0, sizeof(resc_info));
1760 resc_info.res_id = qed_hw_get_mfw_res_id(res_id);
1761 if (resc_info.res_id == RESOURCE_NUM_INVALID) {
1762 DP_ERR(p_hwfn,
1763 "Failed to match resource %d [%s] with the MFW resources\n",
1764 res_id, qed_hw_get_resc_name(res_id));
1765 return -EINVAL;
1766 }
1767
1768 rc = qed_mcp_get_resc_info(p_hwfn, p_hwfn->p_main_ptt, &resc_info,
1769 &mcp_resp, &mcp_param);
1770 if (rc) {
1771 DP_NOTICE(p_hwfn,
1772 "MFW response failure for an allocation request for resource %d [%s]\n",
1773 res_id, qed_hw_get_resc_name(res_id));
1774 return rc;
1775 }
1776
1777 /* Default driver values are applied in the following cases:
1778 * - The resource allocation MB command is not supported by the MFW
1779 * - There is an internal error in the MFW while processing the request
1780 * - The resource ID is unknown to the MFW
1781 */
1782 if (mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK &&
1783 mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED) {
1784 DP_NOTICE(p_hwfn,
1785 "Resource %d [%s]: No allocation info was received [mcp_resp 0x%x]. Applying default values [num %d, start %d].\n",
1786 res_id,
1787 qed_hw_get_resc_name(res_id),
1788 mcp_resp, dflt_resc_num, dflt_resc_start);
1789 *p_resc_num = dflt_resc_num;
1790 *p_resc_start = dflt_resc_start;
1791 goto out;
1792 }
1793
1794 /* Special handling for status blocks; Would be revised in future */
1795 if (res_id == QED_SB) {
1796 resc_info.size -= 1;
1797 resc_info.offset -= p_hwfn->enabled_func_idx;
1798 }
1799
1800 *p_resc_num = resc_info.size;
1801 *p_resc_start = resc_info.offset;
1802
1803out:
1804 /* PQs have to divide by 8 [that's the HW granularity].
1805 * Reduce number so it would fit.
1806 */
1807 if ((res_id == QED_PQ) && ((*p_resc_num % 8) || (*p_resc_start % 8))) {
1808 DP_INFO(p_hwfn,
1809 "PQs need to align by 8; Number %08x --> %08x, Start %08x --> %08x\n",
1810 *p_resc_num,
1811 (*p_resc_num) & ~0x7,
1812 *p_resc_start, (*p_resc_start) & ~0x7);
1813 *p_resc_num &= ~0x7;
1814 *p_resc_start &= ~0x7;
1815 }
1816
1817 return 0;
1818}
1819
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001820static int qed_hw_get_resc(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001821{
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001822 bool b_ah = QED_IS_AH(p_hwfn->cdev);
Tomer Tayar2edbff82016-10-31 07:14:27 +02001823 u8 res_id;
1824 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001825
Tomer Tayar2edbff82016-10-31 07:14:27 +02001826 for (res_id = 0; res_id < QED_MAX_RESC; res_id++) {
1827 rc = qed_hw_set_resc_info(p_hwfn, res_id);
1828 if (rc)
1829 return rc;
1830 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001831
1832 /* Sanity for ILT */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001833 if ((b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_K2)) ||
1834 (!b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_BB))) {
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001835 DP_NOTICE(p_hwfn, "Can't assign ILT pages [%08x,...,%08x]\n",
1836 RESC_START(p_hwfn, QED_ILT),
1837 RESC_END(p_hwfn, QED_ILT) - 1);
1838 return -EINVAL;
1839 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001840
Yuval Mintz25c089d2015-10-26 11:02:26 +02001841 qed_hw_set_feat(p_hwfn);
1842
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001843 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE,
Tomer Tayar2edbff82016-10-31 07:14:27 +02001844 "The numbers for each resource are:\n");
1845 for (res_id = 0; res_id < QED_MAX_RESC; res_id++)
1846 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE, "%s = %d start = %d\n",
1847 qed_hw_get_resc_name(res_id),
1848 RESC_NUM(p_hwfn, res_id),
1849 RESC_START(p_hwfn, res_id));
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001850
1851 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001852}
1853
Yuval Mintz1a635e42016-08-15 10:42:43 +03001854static int qed_hw_get_nvm_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001855{
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001856 u32 port_cfg_addr, link_temp, nvm_cfg_addr, device_capabilities;
Arun Easi1e128c82017-02-15 06:28:22 -08001857 u32 nvm_cfg1_offset, mf_mode, addr, generic_cont0, core_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001858 struct qed_mcp_link_params *link;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001859
1860 /* Read global nvm_cfg address */
1861 nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
1862
1863 /* Verify MCP has initialized it */
1864 if (!nvm_cfg_addr) {
1865 DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
1866 return -EINVAL;
1867 }
1868
1869 /* Read nvm_cfg1 (Notice this is just offset, and not offsize (TBD) */
1870 nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
1871
Yuval Mintzcc875c22015-10-26 11:02:31 +02001872 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1873 offsetof(struct nvm_cfg1, glob) +
1874 offsetof(struct nvm_cfg1_glob, core_cfg);
1875
1876 core_cfg = qed_rd(p_hwfn, p_ptt, addr);
1877
1878 switch ((core_cfg & NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK) >>
1879 NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET) {
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001880 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001881 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X40G;
1882 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001883 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001884 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X50G;
1885 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001886 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001887 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X100G;
1888 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001889 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001890 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_F;
1891 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001892 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001893 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_E;
1894 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001895 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001896 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X20G;
1897 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001898 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001899 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X40G;
1900 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001901 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001902 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X25G;
1903 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001904 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G:
1905 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X10G;
1906 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001907 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001908 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X25G;
1909 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001910 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G:
1911 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X25G;
1912 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001913 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03001914 DP_NOTICE(p_hwfn, "Unknown port mode in 0x%08x\n", core_cfg);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001915 break;
1916 }
1917
Yuval Mintzcc875c22015-10-26 11:02:31 +02001918 /* Read default link configuration */
1919 link = &p_hwfn->mcp_info->link_input;
1920 port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1921 offsetof(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
1922 link_temp = qed_rd(p_hwfn, p_ptt,
1923 port_cfg_addr +
1924 offsetof(struct nvm_cfg1_port, speed_cap_mask));
Yuval Mintz83aeb932016-08-15 10:42:44 +03001925 link_temp &= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK;
1926 link->speed.advertised_speeds = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001927
Yuval Mintz83aeb932016-08-15 10:42:44 +03001928 link_temp = link->speed.advertised_speeds;
1929 p_hwfn->mcp_info->link_capabilities.speed_capabilities = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001930
1931 link_temp = qed_rd(p_hwfn, p_ptt,
1932 port_cfg_addr +
1933 offsetof(struct nvm_cfg1_port, link_settings));
1934 switch ((link_temp & NVM_CFG1_PORT_DRV_LINK_SPEED_MASK) >>
1935 NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET) {
1936 case NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG:
1937 link->speed.autoneg = true;
1938 break;
1939 case NVM_CFG1_PORT_DRV_LINK_SPEED_1G:
1940 link->speed.forced_speed = 1000;
1941 break;
1942 case NVM_CFG1_PORT_DRV_LINK_SPEED_10G:
1943 link->speed.forced_speed = 10000;
1944 break;
1945 case NVM_CFG1_PORT_DRV_LINK_SPEED_25G:
1946 link->speed.forced_speed = 25000;
1947 break;
1948 case NVM_CFG1_PORT_DRV_LINK_SPEED_40G:
1949 link->speed.forced_speed = 40000;
1950 break;
1951 case NVM_CFG1_PORT_DRV_LINK_SPEED_50G:
1952 link->speed.forced_speed = 50000;
1953 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001954 case NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001955 link->speed.forced_speed = 100000;
1956 break;
1957 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03001958 DP_NOTICE(p_hwfn, "Unknown Speed in 0x%08x\n", link_temp);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001959 }
1960
1961 link_temp &= NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK;
1962 link_temp >>= NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET;
1963 link->pause.autoneg = !!(link_temp &
1964 NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG);
1965 link->pause.forced_rx = !!(link_temp &
1966 NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX);
1967 link->pause.forced_tx = !!(link_temp &
1968 NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX);
1969 link->loopback_mode = 0;
1970
1971 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1972 "Read default link: Speed 0x%08x, Adv. Speed 0x%08x, AN: 0x%02x, PAUSE AN: 0x%02x\n",
1973 link->speed.forced_speed, link->speed.advertised_speeds,
1974 link->speed.autoneg, link->pause.autoneg);
1975
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001976 /* Read Multi-function information from shmem */
1977 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1978 offsetof(struct nvm_cfg1, glob) +
1979 offsetof(struct nvm_cfg1_glob, generic_cont0);
1980
1981 generic_cont0 = qed_rd(p_hwfn, p_ptt, addr);
1982
1983 mf_mode = (generic_cont0 & NVM_CFG1_GLOB_MF_MODE_MASK) >>
1984 NVM_CFG1_GLOB_MF_MODE_OFFSET;
1985
1986 switch (mf_mode) {
1987 case NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001988 p_hwfn->cdev->mf_mode = QED_MF_OVLAN;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001989 break;
1990 case NVM_CFG1_GLOB_MF_MODE_NPAR1_0:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001991 p_hwfn->cdev->mf_mode = QED_MF_NPAR;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001992 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001993 case NVM_CFG1_GLOB_MF_MODE_DEFAULT:
1994 p_hwfn->cdev->mf_mode = QED_MF_DEFAULT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001995 break;
1996 }
1997 DP_INFO(p_hwfn, "Multi function mode is %08x\n",
1998 p_hwfn->cdev->mf_mode);
1999
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002000 /* Read Multi-function information from shmem */
2001 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2002 offsetof(struct nvm_cfg1, glob) +
2003 offsetof(struct nvm_cfg1_glob, device_capabilities);
2004
2005 device_capabilities = qed_rd(p_hwfn, p_ptt, addr);
2006 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET)
2007 __set_bit(QED_DEV_CAP_ETH,
2008 &p_hwfn->hw_info.device_capabilities);
Arun Easi1e128c82017-02-15 06:28:22 -08002009 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE)
2010 __set_bit(QED_DEV_CAP_FCOE,
2011 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03002012 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI)
2013 __set_bit(QED_DEV_CAP_ISCSI,
2014 &p_hwfn->hw_info.device_capabilities);
2015 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE)
2016 __set_bit(QED_DEV_CAP_ROCE,
2017 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002018
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002019 return qed_mcp_fill_shmem_func_info(p_hwfn, p_ptt);
2020}
2021
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002022static void qed_get_num_funcs(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2023{
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002024 u8 num_funcs, enabled_func_idx = p_hwfn->rel_pf_id;
2025 u32 reg_function_hide, tmp, eng_mask, low_pfs_mask;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002026 struct qed_dev *cdev = p_hwfn->cdev;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002027
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002028 num_funcs = QED_IS_AH(cdev) ? MAX_NUM_PFS_K2 : MAX_NUM_PFS_BB;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002029
2030 /* Bit 0 of MISCS_REG_FUNCTION_HIDE indicates whether the bypass values
2031 * in the other bits are selected.
2032 * Bits 1-15 are for functions 1-15, respectively, and their value is
2033 * '0' only for enabled functions (function 0 always exists and
2034 * enabled).
2035 * In case of CMT, only the "even" functions are enabled, and thus the
2036 * number of functions for both hwfns is learnt from the same bits.
2037 */
2038 reg_function_hide = qed_rd(p_hwfn, p_ptt, MISCS_REG_FUNCTION_HIDE);
2039
2040 if (reg_function_hide & 0x1) {
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002041 if (QED_IS_BB(cdev)) {
2042 if (QED_PATH_ID(p_hwfn) && cdev->num_hwfns == 1) {
2043 num_funcs = 0;
2044 eng_mask = 0xaaaa;
2045 } else {
2046 num_funcs = 1;
2047 eng_mask = 0x5554;
2048 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002049 } else {
2050 num_funcs = 1;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002051 eng_mask = 0xfffe;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002052 }
2053
2054 /* Get the number of the enabled functions on the engine */
2055 tmp = (reg_function_hide ^ 0xffffffff) & eng_mask;
2056 while (tmp) {
2057 if (tmp & 0x1)
2058 num_funcs++;
2059 tmp >>= 0x1;
2060 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002061
2062 /* Get the PF index within the enabled functions */
2063 low_pfs_mask = (0x1 << p_hwfn->abs_pf_id) - 1;
2064 tmp = reg_function_hide & eng_mask & low_pfs_mask;
2065 while (tmp) {
2066 if (tmp & 0x1)
2067 enabled_func_idx--;
2068 tmp >>= 0x1;
2069 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002070 }
2071
2072 p_hwfn->num_funcs_on_engine = num_funcs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002073 p_hwfn->enabled_func_idx = enabled_func_idx;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002074
2075 DP_VERBOSE(p_hwfn,
2076 NETIF_MSG_PROBE,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002077 "PF [rel_id %d, abs_id %d] occupies index %d within the %d enabled functions on the engine\n",
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002078 p_hwfn->rel_pf_id,
2079 p_hwfn->abs_pf_id,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002080 p_hwfn->enabled_func_idx, p_hwfn->num_funcs_on_engine);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002081}
2082
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002083static void qed_hw_info_port_num_bb(struct qed_hwfn *p_hwfn,
2084 struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002085{
2086 u32 port_mode;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002087
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002088 port_mode = qed_rd(p_hwfn, p_ptt, CNIG_REG_NW_PORT_MODE_BB_B0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002089
2090 if (port_mode < 3) {
2091 p_hwfn->cdev->num_ports_in_engines = 1;
2092 } else if (port_mode <= 5) {
2093 p_hwfn->cdev->num_ports_in_engines = 2;
2094 } else {
2095 DP_NOTICE(p_hwfn, "PORT MODE: %d not supported\n",
2096 p_hwfn->cdev->num_ports_in_engines);
2097
2098 /* Default num_ports_in_engines to something */
2099 p_hwfn->cdev->num_ports_in_engines = 1;
2100 }
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002101}
2102
2103static void qed_hw_info_port_num_ah(struct qed_hwfn *p_hwfn,
2104 struct qed_ptt *p_ptt)
2105{
2106 u32 port;
2107 int i;
2108
2109 p_hwfn->cdev->num_ports_in_engines = 0;
2110
2111 for (i = 0; i < MAX_NUM_PORTS_K2; i++) {
2112 port = qed_rd(p_hwfn, p_ptt,
2113 CNIG_REG_NIG_PORT0_CONF_K2 + (i * 4));
2114 if (port & 1)
2115 p_hwfn->cdev->num_ports_in_engines++;
2116 }
2117
2118 if (!p_hwfn->cdev->num_ports_in_engines) {
2119 DP_NOTICE(p_hwfn, "All NIG ports are inactive\n");
2120
2121 /* Default num_ports_in_engine to something */
2122 p_hwfn->cdev->num_ports_in_engines = 1;
2123 }
2124}
2125
2126static void qed_hw_info_port_num(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2127{
2128 if (QED_IS_BB(p_hwfn->cdev))
2129 qed_hw_info_port_num_bb(p_hwfn, p_ptt);
2130 else
2131 qed_hw_info_port_num_ah(p_hwfn, p_ptt);
2132}
2133
2134static int
2135qed_get_hw_info(struct qed_hwfn *p_hwfn,
2136 struct qed_ptt *p_ptt,
2137 enum qed_pci_personality personality)
2138{
2139 int rc;
2140
2141 /* Since all information is common, only first hwfns should do this */
2142 if (IS_LEAD_HWFN(p_hwfn)) {
2143 rc = qed_iov_hw_info(p_hwfn);
2144 if (rc)
2145 return rc;
2146 }
2147
2148 qed_hw_info_port_num(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002149
2150 qed_hw_get_nvm_info(p_hwfn, p_ptt);
2151
2152 rc = qed_int_igu_read_cam(p_hwfn, p_ptt);
2153 if (rc)
2154 return rc;
2155
2156 if (qed_mcp_is_init(p_hwfn))
2157 ether_addr_copy(p_hwfn->hw_info.hw_mac_addr,
2158 p_hwfn->mcp_info->func_info.mac);
2159 else
2160 eth_random_addr(p_hwfn->hw_info.hw_mac_addr);
2161
2162 if (qed_mcp_is_init(p_hwfn)) {
2163 if (p_hwfn->mcp_info->func_info.ovlan != QED_MCP_VLAN_UNSET)
2164 p_hwfn->hw_info.ovlan =
2165 p_hwfn->mcp_info->func_info.ovlan;
2166
2167 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
2168 }
2169
2170 if (qed_mcp_is_init(p_hwfn)) {
2171 enum qed_pci_personality protocol;
2172
2173 protocol = p_hwfn->mcp_info->func_info.protocol;
2174 p_hwfn->hw_info.personality = protocol;
2175 }
2176
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002177 qed_get_num_funcs(p_hwfn, p_ptt);
2178
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002179 if (qed_mcp_is_init(p_hwfn))
2180 p_hwfn->hw_info.mtu = p_hwfn->mcp_info->func_info.mtu;
2181
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002182 return qed_hw_get_resc(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002183}
2184
Yuval Mintz12e09c62016-03-02 20:26:01 +02002185static int qed_get_dev_info(struct qed_dev *cdev)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002186{
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002187 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002188 u16 device_id_mask;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002189 u32 tmp;
2190
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002191 /* Read Vendor Id / Device Id */
Yuval Mintz1a635e42016-08-15 10:42:43 +03002192 pci_read_config_word(cdev->pdev, PCI_VENDOR_ID, &cdev->vendor_id);
2193 pci_read_config_word(cdev->pdev, PCI_DEVICE_ID, &cdev->device_id);
2194
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002195 /* Determine type */
2196 device_id_mask = cdev->device_id & QED_DEV_ID_MASK;
2197 switch (device_id_mask) {
2198 case QED_DEV_ID_MASK_BB:
2199 cdev->type = QED_DEV_TYPE_BB;
2200 break;
2201 case QED_DEV_ID_MASK_AH:
2202 cdev->type = QED_DEV_TYPE_AH;
2203 break;
2204 default:
2205 DP_NOTICE(p_hwfn, "Unknown device id 0x%x\n", cdev->device_id);
2206 return -EBUSY;
2207 }
2208
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002209 cdev->chip_num = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002210 MISCS_REG_CHIP_NUM);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002211 cdev->chip_rev = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002212 MISCS_REG_CHIP_REV);
2213 MASK_FIELD(CHIP_REV, cdev->chip_rev);
2214
2215 /* Learn number of HW-functions */
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002216 tmp = qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002217 MISCS_REG_CMT_ENABLED_FOR_PAIR);
2218
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002219 if (tmp & (1 << p_hwfn->rel_pf_id)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002220 DP_NOTICE(cdev->hwfns, "device in CMT mode\n");
2221 cdev->num_hwfns = 2;
2222 } else {
2223 cdev->num_hwfns = 1;
2224 }
2225
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002226 cdev->chip_bond_id = qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002227 MISCS_REG_CHIP_TEST_REG) >> 4;
2228 MASK_FIELD(CHIP_BOND_ID, cdev->chip_bond_id);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002229 cdev->chip_metal = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002230 MISCS_REG_CHIP_METAL);
2231 MASK_FIELD(CHIP_METAL, cdev->chip_metal);
2232
2233 DP_INFO(cdev->hwfns,
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002234 "Chip details - %s %c%d, Num: %04x Rev: %04x Bond id: %04x Metal: %04x\n",
2235 QED_IS_BB(cdev) ? "BB" : "AH",
2236 'A' + cdev->chip_rev,
2237 (int)cdev->chip_metal,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002238 cdev->chip_num, cdev->chip_rev,
2239 cdev->chip_bond_id, cdev->chip_metal);
Yuval Mintz12e09c62016-03-02 20:26:01 +02002240
2241 if (QED_IS_BB(cdev) && CHIP_REV_IS_A0(cdev)) {
2242 DP_NOTICE(cdev->hwfns,
2243 "The chip type/rev (BB A0) is not supported!\n");
2244 return -EINVAL;
2245 }
2246
2247 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002248}
2249
2250static int qed_hw_prepare_single(struct qed_hwfn *p_hwfn,
2251 void __iomem *p_regview,
2252 void __iomem *p_doorbells,
2253 enum qed_pci_personality personality)
2254{
2255 int rc = 0;
2256
2257 /* Split PCI bars evenly between hwfns */
2258 p_hwfn->regview = p_regview;
2259 p_hwfn->doorbells = p_doorbells;
2260
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002261 if (IS_VF(p_hwfn->cdev))
2262 return qed_vf_hw_prepare(p_hwfn);
2263
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002264 /* Validate that chip access is feasible */
2265 if (REG_RD(p_hwfn, PXP_PF_ME_OPAQUE_ADDR) == 0xffffffff) {
2266 DP_ERR(p_hwfn,
2267 "Reading the ME register returns all Fs; Preventing further chip access\n");
2268 return -EINVAL;
2269 }
2270
2271 get_function_id(p_hwfn);
2272
Yuval Mintz12e09c62016-03-02 20:26:01 +02002273 /* Allocate PTT pool */
2274 rc = qed_ptt_pool_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002275 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002276 goto err0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002277
Yuval Mintz12e09c62016-03-02 20:26:01 +02002278 /* Allocate the main PTT */
2279 p_hwfn->p_main_ptt = qed_get_reserved_ptt(p_hwfn, RESERVED_PTT_MAIN);
2280
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002281 /* First hwfn learns basic information, e.g., number of hwfns */
Yuval Mintz12e09c62016-03-02 20:26:01 +02002282 if (!p_hwfn->my_id) {
2283 rc = qed_get_dev_info(p_hwfn->cdev);
Yuval Mintz1a635e42016-08-15 10:42:43 +03002284 if (rc)
Yuval Mintz12e09c62016-03-02 20:26:01 +02002285 goto err1;
2286 }
2287
2288 qed_hw_hwfn_prepare(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002289
2290 /* Initialize MCP structure */
2291 rc = qed_mcp_cmd_init(p_hwfn, p_hwfn->p_main_ptt);
2292 if (rc) {
2293 DP_NOTICE(p_hwfn, "Failed initializing mcp command\n");
2294 goto err1;
2295 }
2296
2297 /* Read the device configuration information from the HW and SHMEM */
2298 rc = qed_get_hw_info(p_hwfn, p_hwfn->p_main_ptt, personality);
2299 if (rc) {
2300 DP_NOTICE(p_hwfn, "Failed to get HW information\n");
2301 goto err2;
2302 }
2303
2304 /* Allocate the init RT array and initialize the init-ops engine */
2305 rc = qed_init_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002306 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002307 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002308
2309 return rc;
2310err2:
Yuval Mintz32a47e72016-05-11 16:36:12 +03002311 if (IS_LEAD_HWFN(p_hwfn))
2312 qed_iov_free_hw_info(p_hwfn->cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002313 qed_mcp_free(p_hwfn);
2314err1:
2315 qed_hw_hwfn_free(p_hwfn);
2316err0:
2317 return rc;
2318}
2319
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002320int qed_hw_prepare(struct qed_dev *cdev,
2321 int personality)
2322{
Ariel Eliorc78df142015-12-07 06:25:58 -05002323 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
2324 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002325
2326 /* Store the precompiled init data ptrs */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002327 if (IS_PF(cdev))
2328 qed_init_iro_array(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002329
2330 /* Initialize the first hwfn - will learn number of hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002331 rc = qed_hw_prepare_single(p_hwfn,
2332 cdev->regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002333 cdev->doorbells, personality);
2334 if (rc)
2335 return rc;
2336
Ariel Eliorc78df142015-12-07 06:25:58 -05002337 personality = p_hwfn->hw_info.personality;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002338
2339 /* Initialize the rest of the hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002340 if (cdev->num_hwfns > 1) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002341 void __iomem *p_regview, *p_doorbell;
Ariel Eliorc78df142015-12-07 06:25:58 -05002342 u8 __iomem *addr;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002343
Ariel Eliorc78df142015-12-07 06:25:58 -05002344 /* adjust bar offset for second engine */
Ram Amranic2035ee2016-03-02 20:26:00 +02002345 addr = cdev->regview + qed_hw_bar_size(p_hwfn, BAR_ID_0) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002346 p_regview = addr;
2347
2348 /* adjust doorbell bar offset for second engine */
Ram Amranic2035ee2016-03-02 20:26:00 +02002349 addr = cdev->doorbells + qed_hw_bar_size(p_hwfn, BAR_ID_1) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002350 p_doorbell = addr;
2351
2352 /* prepare second hw function */
2353 rc = qed_hw_prepare_single(&cdev->hwfns[1], p_regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002354 p_doorbell, personality);
Ariel Eliorc78df142015-12-07 06:25:58 -05002355
2356 /* in case of error, need to free the previously
2357 * initiliazed hwfn 0.
2358 */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002359 if (rc) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002360 if (IS_PF(cdev)) {
2361 qed_init_free(p_hwfn);
2362 qed_mcp_free(p_hwfn);
2363 qed_hw_hwfn_free(p_hwfn);
2364 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002365 }
2366 }
2367
Ariel Eliorc78df142015-12-07 06:25:58 -05002368 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002369}
2370
2371void qed_hw_remove(struct qed_dev *cdev)
2372{
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002373 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002374 int i;
2375
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002376 if (IS_PF(cdev))
2377 qed_mcp_ov_update_driver_state(p_hwfn, p_hwfn->p_main_ptt,
2378 QED_OV_DRIVER_STATE_NOT_LOADED);
2379
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002380 for_each_hwfn(cdev, i) {
2381 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
2382
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002383 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03002384 qed_vf_pf_release(p_hwfn);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002385 continue;
2386 }
2387
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002388 qed_init_free(p_hwfn);
2389 qed_hw_hwfn_free(p_hwfn);
2390 qed_mcp_free(p_hwfn);
2391 }
Yuval Mintz32a47e72016-05-11 16:36:12 +03002392
2393 qed_iov_free_hw_info(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002394}
2395
Yuval Mintza91eb522016-06-03 14:35:32 +03002396static void qed_chain_free_next_ptr(struct qed_dev *cdev,
2397 struct qed_chain *p_chain)
2398{
2399 void *p_virt = p_chain->p_virt_addr, *p_virt_next = NULL;
2400 dma_addr_t p_phys = p_chain->p_phys_addr, p_phys_next = 0;
2401 struct qed_chain_next *p_next;
2402 u32 size, i;
2403
2404 if (!p_virt)
2405 return;
2406
2407 size = p_chain->elem_size * p_chain->usable_per_page;
2408
2409 for (i = 0; i < p_chain->page_cnt; i++) {
2410 if (!p_virt)
2411 break;
2412
2413 p_next = (struct qed_chain_next *)((u8 *)p_virt + size);
2414 p_virt_next = p_next->next_virt;
2415 p_phys_next = HILO_DMA_REGPAIR(p_next->next_phys);
2416
2417 dma_free_coherent(&cdev->pdev->dev,
2418 QED_CHAIN_PAGE_SIZE, p_virt, p_phys);
2419
2420 p_virt = p_virt_next;
2421 p_phys = p_phys_next;
2422 }
2423}
2424
2425static void qed_chain_free_single(struct qed_dev *cdev,
2426 struct qed_chain *p_chain)
2427{
2428 if (!p_chain->p_virt_addr)
2429 return;
2430
2431 dma_free_coherent(&cdev->pdev->dev,
2432 QED_CHAIN_PAGE_SIZE,
2433 p_chain->p_virt_addr, p_chain->p_phys_addr);
2434}
2435
2436static void qed_chain_free_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
2437{
2438 void **pp_virt_addr_tbl = p_chain->pbl.pp_virt_addr_tbl;
2439 u32 page_cnt = p_chain->page_cnt, i, pbl_size;
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02002440 u8 *p_pbl_virt = p_chain->pbl_sp.p_virt_table;
Yuval Mintza91eb522016-06-03 14:35:32 +03002441
2442 if (!pp_virt_addr_tbl)
2443 return;
2444
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02002445 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002446 goto out;
2447
2448 for (i = 0; i < page_cnt; i++) {
2449 if (!pp_virt_addr_tbl[i])
2450 break;
2451
2452 dma_free_coherent(&cdev->pdev->dev,
2453 QED_CHAIN_PAGE_SIZE,
2454 pp_virt_addr_tbl[i],
2455 *(dma_addr_t *)p_pbl_virt);
2456
2457 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
2458 }
2459
2460 pbl_size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
2461 dma_free_coherent(&cdev->pdev->dev,
2462 pbl_size,
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02002463 p_chain->pbl_sp.p_virt_table,
2464 p_chain->pbl_sp.p_phys_table);
Yuval Mintza91eb522016-06-03 14:35:32 +03002465out:
2466 vfree(p_chain->pbl.pp_virt_addr_tbl);
2467}
2468
2469void qed_chain_free(struct qed_dev *cdev, struct qed_chain *p_chain)
2470{
2471 switch (p_chain->mode) {
2472 case QED_CHAIN_MODE_NEXT_PTR:
2473 qed_chain_free_next_ptr(cdev, p_chain);
2474 break;
2475 case QED_CHAIN_MODE_SINGLE:
2476 qed_chain_free_single(cdev, p_chain);
2477 break;
2478 case QED_CHAIN_MODE_PBL:
2479 qed_chain_free_pbl(cdev, p_chain);
2480 break;
2481 }
2482}
2483
2484static int
2485qed_chain_alloc_sanity_check(struct qed_dev *cdev,
2486 enum qed_chain_cnt_type cnt_type,
2487 size_t elem_size, u32 page_cnt)
2488{
2489 u64 chain_size = ELEMS_PER_PAGE(elem_size) * page_cnt;
2490
2491 /* The actual chain size can be larger than the maximal possible value
2492 * after rounding up the requested elements number to pages, and after
2493 * taking into acount the unusuable elements (next-ptr elements).
2494 * The size of a "u16" chain can be (U16_MAX + 1) since the chain
2495 * size/capacity fields are of a u32 type.
2496 */
2497 if ((cnt_type == QED_CHAIN_CNT_TYPE_U16 &&
Tomer Tayar3ef310a2017-03-14 15:25:59 +02002498 chain_size > ((u32)U16_MAX + 1)) ||
2499 (cnt_type == QED_CHAIN_CNT_TYPE_U32 && chain_size > U32_MAX)) {
Yuval Mintza91eb522016-06-03 14:35:32 +03002500 DP_NOTICE(cdev,
2501 "The actual chain size (0x%llx) is larger than the maximal possible value\n",
2502 chain_size);
2503 return -EINVAL;
2504 }
2505
2506 return 0;
2507}
2508
2509static int
2510qed_chain_alloc_next_ptr(struct qed_dev *cdev, struct qed_chain *p_chain)
2511{
2512 void *p_virt = NULL, *p_virt_prev = NULL;
2513 dma_addr_t p_phys = 0;
2514 u32 i;
2515
2516 for (i = 0; i < p_chain->page_cnt; i++) {
2517 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
2518 QED_CHAIN_PAGE_SIZE,
2519 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07002520 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002521 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002522
2523 if (i == 0) {
2524 qed_chain_init_mem(p_chain, p_virt, p_phys);
2525 qed_chain_reset(p_chain);
2526 } else {
2527 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
2528 p_virt, p_phys);
2529 }
2530
2531 p_virt_prev = p_virt;
2532 }
2533 /* Last page's next element should point to the beginning of the
2534 * chain.
2535 */
2536 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
2537 p_chain->p_virt_addr,
2538 p_chain->p_phys_addr);
2539
2540 return 0;
2541}
2542
2543static int
2544qed_chain_alloc_single(struct qed_dev *cdev, struct qed_chain *p_chain)
2545{
2546 dma_addr_t p_phys = 0;
2547 void *p_virt = NULL;
2548
2549 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
2550 QED_CHAIN_PAGE_SIZE, &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07002551 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002552 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002553
2554 qed_chain_init_mem(p_chain, p_virt, p_phys);
2555 qed_chain_reset(p_chain);
2556
2557 return 0;
2558}
2559
2560static int qed_chain_alloc_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
2561{
2562 u32 page_cnt = p_chain->page_cnt, size, i;
2563 dma_addr_t p_phys = 0, p_pbl_phys = 0;
2564 void **pp_virt_addr_tbl = NULL;
2565 u8 *p_pbl_virt = NULL;
2566 void *p_virt = NULL;
2567
2568 size = page_cnt * sizeof(*pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07002569 pp_virt_addr_tbl = vzalloc(size);
2570 if (!pp_virt_addr_tbl)
Yuval Mintza91eb522016-06-03 14:35:32 +03002571 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002572
2573 /* The allocation of the PBL table is done with its full size, since it
2574 * is expected to be successive.
2575 * qed_chain_init_pbl_mem() is called even in a case of an allocation
2576 * failure, since pp_virt_addr_tbl was previously allocated, and it
2577 * should be saved to allow its freeing during the error flow.
2578 */
2579 size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
2580 p_pbl_virt = dma_alloc_coherent(&cdev->pdev->dev,
2581 size, &p_pbl_phys, GFP_KERNEL);
2582 qed_chain_init_pbl_mem(p_chain, p_pbl_virt, p_pbl_phys,
2583 pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07002584 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002585 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002586
2587 for (i = 0; i < page_cnt; i++) {
2588 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
2589 QED_CHAIN_PAGE_SIZE,
2590 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07002591 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002592 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03002593
2594 if (i == 0) {
2595 qed_chain_init_mem(p_chain, p_virt, p_phys);
2596 qed_chain_reset(p_chain);
2597 }
2598
2599 /* Fill the PBL table with the physical address of the page */
2600 *(dma_addr_t *)p_pbl_virt = p_phys;
2601 /* Keep the virtual address of the page */
2602 p_chain->pbl.pp_virt_addr_tbl[i] = p_virt;
2603
2604 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
2605 }
2606
2607 return 0;
2608}
2609
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002610int qed_chain_alloc(struct qed_dev *cdev,
2611 enum qed_chain_use_mode intended_use,
2612 enum qed_chain_mode mode,
Yuval Mintza91eb522016-06-03 14:35:32 +03002613 enum qed_chain_cnt_type cnt_type,
2614 u32 num_elems, size_t elem_size, struct qed_chain *p_chain)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002615{
Yuval Mintza91eb522016-06-03 14:35:32 +03002616 u32 page_cnt;
2617 int rc = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002618
2619 if (mode == QED_CHAIN_MODE_SINGLE)
2620 page_cnt = 1;
2621 else
2622 page_cnt = QED_CHAIN_PAGE_CNT(num_elems, elem_size, mode);
2623
Yuval Mintza91eb522016-06-03 14:35:32 +03002624 rc = qed_chain_alloc_sanity_check(cdev, cnt_type, elem_size, page_cnt);
2625 if (rc) {
2626 DP_NOTICE(cdev,
Joe Perches2591c282016-09-04 14:24:03 -07002627 "Cannot allocate a chain with the given arguments:\n");
2628 DP_NOTICE(cdev,
Yuval Mintza91eb522016-06-03 14:35:32 +03002629 "[use_mode %d, mode %d, cnt_type %d, num_elems %d, elem_size %zu]\n",
2630 intended_use, mode, cnt_type, num_elems, elem_size);
2631 return rc;
2632 }
2633
2634 qed_chain_init_params(p_chain, page_cnt, (u8) elem_size, intended_use,
2635 mode, cnt_type);
2636
2637 switch (mode) {
2638 case QED_CHAIN_MODE_NEXT_PTR:
2639 rc = qed_chain_alloc_next_ptr(cdev, p_chain);
2640 break;
2641 case QED_CHAIN_MODE_SINGLE:
2642 rc = qed_chain_alloc_single(cdev, p_chain);
2643 break;
2644 case QED_CHAIN_MODE_PBL:
2645 rc = qed_chain_alloc_pbl(cdev, p_chain);
2646 break;
2647 }
2648 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002649 goto nomem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002650
2651 return 0;
2652
2653nomem:
Yuval Mintza91eb522016-06-03 14:35:32 +03002654 qed_chain_free(cdev, p_chain);
2655 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002656}
2657
Yuval Mintza91eb522016-06-03 14:35:32 +03002658int qed_fw_l2_queue(struct qed_hwfn *p_hwfn, u16 src_id, u16 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02002659{
2660 if (src_id >= RESC_NUM(p_hwfn, QED_L2_QUEUE)) {
2661 u16 min, max;
2662
Yuval Mintza91eb522016-06-03 14:35:32 +03002663 min = (u16) RESC_START(p_hwfn, QED_L2_QUEUE);
Manish Chopracee4d262015-10-26 11:02:28 +02002664 max = min + RESC_NUM(p_hwfn, QED_L2_QUEUE);
2665 DP_NOTICE(p_hwfn,
2666 "l2_queue id [%d] is not valid, available indices [%d - %d]\n",
2667 src_id, min, max);
2668
2669 return -EINVAL;
2670 }
2671
2672 *dst_id = RESC_START(p_hwfn, QED_L2_QUEUE) + src_id;
2673
2674 return 0;
2675}
2676
Yuval Mintz1a635e42016-08-15 10:42:43 +03002677int qed_fw_vport(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02002678{
2679 if (src_id >= RESC_NUM(p_hwfn, QED_VPORT)) {
2680 u8 min, max;
2681
2682 min = (u8)RESC_START(p_hwfn, QED_VPORT);
2683 max = min + RESC_NUM(p_hwfn, QED_VPORT);
2684 DP_NOTICE(p_hwfn,
2685 "vport id [%d] is not valid, available indices [%d - %d]\n",
2686 src_id, min, max);
2687
2688 return -EINVAL;
2689 }
2690
2691 *dst_id = RESC_START(p_hwfn, QED_VPORT) + src_id;
2692
2693 return 0;
2694}
2695
Yuval Mintz1a635e42016-08-15 10:42:43 +03002696int qed_fw_rss_eng(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02002697{
2698 if (src_id >= RESC_NUM(p_hwfn, QED_RSS_ENG)) {
2699 u8 min, max;
2700
2701 min = (u8)RESC_START(p_hwfn, QED_RSS_ENG);
2702 max = min + RESC_NUM(p_hwfn, QED_RSS_ENG);
2703 DP_NOTICE(p_hwfn,
2704 "rss_eng id [%d] is not valid, available indices [%d - %d]\n",
2705 src_id, min, max);
2706
2707 return -EINVAL;
2708 }
2709
2710 *dst_id = RESC_START(p_hwfn, QED_RSS_ENG) + src_id;
2711
2712 return 0;
2713}
Manish Choprabcd197c2016-04-26 10:56:08 -04002714
Yuval Mintz0a7fb112016-10-01 21:59:55 +03002715static void qed_llh_mac_to_filter(u32 *p_high, u32 *p_low,
2716 u8 *p_filter)
2717{
2718 *p_high = p_filter[1] | (p_filter[0] << 8);
2719 *p_low = p_filter[5] | (p_filter[4] << 8) |
2720 (p_filter[3] << 16) | (p_filter[2] << 24);
2721}
2722
2723int qed_llh_add_mac_filter(struct qed_hwfn *p_hwfn,
2724 struct qed_ptt *p_ptt, u8 *p_filter)
2725{
2726 u32 high = 0, low = 0, en;
2727 int i;
2728
2729 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
2730 return 0;
2731
2732 qed_llh_mac_to_filter(&high, &low, p_filter);
2733
2734 /* Find a free entry and utilize it */
2735 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
2736 en = qed_rd(p_hwfn, p_ptt,
2737 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
2738 if (en)
2739 continue;
2740 qed_wr(p_hwfn, p_ptt,
2741 NIG_REG_LLH_FUNC_FILTER_VALUE +
2742 2 * i * sizeof(u32), low);
2743 qed_wr(p_hwfn, p_ptt,
2744 NIG_REG_LLH_FUNC_FILTER_VALUE +
2745 (2 * i + 1) * sizeof(u32), high);
2746 qed_wr(p_hwfn, p_ptt,
2747 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
2748 qed_wr(p_hwfn, p_ptt,
2749 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
2750 i * sizeof(u32), 0);
2751 qed_wr(p_hwfn, p_ptt,
2752 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
2753 break;
2754 }
2755 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
2756 DP_NOTICE(p_hwfn,
2757 "Failed to find an empty LLH filter to utilize\n");
2758 return -EINVAL;
2759 }
2760
2761 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2762 "mac: %pM is added at %d\n",
2763 p_filter, i);
2764
2765 return 0;
2766}
2767
2768void qed_llh_remove_mac_filter(struct qed_hwfn *p_hwfn,
2769 struct qed_ptt *p_ptt, u8 *p_filter)
2770{
2771 u32 high = 0, low = 0;
2772 int i;
2773
2774 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
2775 return;
2776
2777 qed_llh_mac_to_filter(&high, &low, p_filter);
2778
2779 /* Find the entry and clean it */
2780 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
2781 if (qed_rd(p_hwfn, p_ptt,
2782 NIG_REG_LLH_FUNC_FILTER_VALUE +
2783 2 * i * sizeof(u32)) != low)
2784 continue;
2785 if (qed_rd(p_hwfn, p_ptt,
2786 NIG_REG_LLH_FUNC_FILTER_VALUE +
2787 (2 * i + 1) * sizeof(u32)) != high)
2788 continue;
2789
2790 qed_wr(p_hwfn, p_ptt,
2791 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
2792 qed_wr(p_hwfn, p_ptt,
2793 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
2794 qed_wr(p_hwfn, p_ptt,
2795 NIG_REG_LLH_FUNC_FILTER_VALUE +
2796 (2 * i + 1) * sizeof(u32), 0);
2797
2798 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2799 "mac: %pM is removed from %d\n",
2800 p_filter, i);
2801 break;
2802 }
2803 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
2804 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
2805}
2806
Arun Easi1e128c82017-02-15 06:28:22 -08002807int
2808qed_llh_add_protocol_filter(struct qed_hwfn *p_hwfn,
2809 struct qed_ptt *p_ptt,
2810 u16 source_port_or_eth_type,
2811 u16 dest_port, enum qed_llh_port_filter_type_t type)
2812{
2813 u32 high = 0, low = 0, en;
2814 int i;
2815
2816 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
2817 return 0;
2818
2819 switch (type) {
2820 case QED_LLH_FILTER_ETHERTYPE:
2821 high = source_port_or_eth_type;
2822 break;
2823 case QED_LLH_FILTER_TCP_SRC_PORT:
2824 case QED_LLH_FILTER_UDP_SRC_PORT:
2825 low = source_port_or_eth_type << 16;
2826 break;
2827 case QED_LLH_FILTER_TCP_DEST_PORT:
2828 case QED_LLH_FILTER_UDP_DEST_PORT:
2829 low = dest_port;
2830 break;
2831 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
2832 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
2833 low = (source_port_or_eth_type << 16) | dest_port;
2834 break;
2835 default:
2836 DP_NOTICE(p_hwfn,
2837 "Non valid LLH protocol filter type %d\n", type);
2838 return -EINVAL;
2839 }
2840 /* Find a free entry and utilize it */
2841 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
2842 en = qed_rd(p_hwfn, p_ptt,
2843 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
2844 if (en)
2845 continue;
2846 qed_wr(p_hwfn, p_ptt,
2847 NIG_REG_LLH_FUNC_FILTER_VALUE +
2848 2 * i * sizeof(u32), low);
2849 qed_wr(p_hwfn, p_ptt,
2850 NIG_REG_LLH_FUNC_FILTER_VALUE +
2851 (2 * i + 1) * sizeof(u32), high);
2852 qed_wr(p_hwfn, p_ptt,
2853 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 1);
2854 qed_wr(p_hwfn, p_ptt,
2855 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
2856 i * sizeof(u32), 1 << type);
2857 qed_wr(p_hwfn, p_ptt,
2858 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
2859 break;
2860 }
2861 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
2862 DP_NOTICE(p_hwfn,
2863 "Failed to find an empty LLH filter to utilize\n");
2864 return -EINVAL;
2865 }
2866 switch (type) {
2867 case QED_LLH_FILTER_ETHERTYPE:
2868 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2869 "ETH type %x is added at %d\n",
2870 source_port_or_eth_type, i);
2871 break;
2872 case QED_LLH_FILTER_TCP_SRC_PORT:
2873 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2874 "TCP src port %x is added at %d\n",
2875 source_port_or_eth_type, i);
2876 break;
2877 case QED_LLH_FILTER_UDP_SRC_PORT:
2878 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2879 "UDP src port %x is added at %d\n",
2880 source_port_or_eth_type, i);
2881 break;
2882 case QED_LLH_FILTER_TCP_DEST_PORT:
2883 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2884 "TCP dst port %x is added at %d\n", dest_port, i);
2885 break;
2886 case QED_LLH_FILTER_UDP_DEST_PORT:
2887 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2888 "UDP dst port %x is added at %d\n", dest_port, i);
2889 break;
2890 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
2891 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2892 "TCP src/dst ports %x/%x are added at %d\n",
2893 source_port_or_eth_type, dest_port, i);
2894 break;
2895 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
2896 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
2897 "UDP src/dst ports %x/%x are added at %d\n",
2898 source_port_or_eth_type, dest_port, i);
2899 break;
2900 }
2901 return 0;
2902}
2903
2904void
2905qed_llh_remove_protocol_filter(struct qed_hwfn *p_hwfn,
2906 struct qed_ptt *p_ptt,
2907 u16 source_port_or_eth_type,
2908 u16 dest_port,
2909 enum qed_llh_port_filter_type_t type)
2910{
2911 u32 high = 0, low = 0;
2912 int i;
2913
2914 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
2915 return;
2916
2917 switch (type) {
2918 case QED_LLH_FILTER_ETHERTYPE:
2919 high = source_port_or_eth_type;
2920 break;
2921 case QED_LLH_FILTER_TCP_SRC_PORT:
2922 case QED_LLH_FILTER_UDP_SRC_PORT:
2923 low = source_port_or_eth_type << 16;
2924 break;
2925 case QED_LLH_FILTER_TCP_DEST_PORT:
2926 case QED_LLH_FILTER_UDP_DEST_PORT:
2927 low = dest_port;
2928 break;
2929 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
2930 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
2931 low = (source_port_or_eth_type << 16) | dest_port;
2932 break;
2933 default:
2934 DP_NOTICE(p_hwfn,
2935 "Non valid LLH protocol filter type %d\n", type);
2936 return;
2937 }
2938
2939 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
2940 if (!qed_rd(p_hwfn, p_ptt,
2941 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32)))
2942 continue;
2943 if (!qed_rd(p_hwfn, p_ptt,
2944 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32)))
2945 continue;
2946 if (!(qed_rd(p_hwfn, p_ptt,
2947 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
2948 i * sizeof(u32)) & BIT(type)))
2949 continue;
2950 if (qed_rd(p_hwfn, p_ptt,
2951 NIG_REG_LLH_FUNC_FILTER_VALUE +
2952 2 * i * sizeof(u32)) != low)
2953 continue;
2954 if (qed_rd(p_hwfn, p_ptt,
2955 NIG_REG_LLH_FUNC_FILTER_VALUE +
2956 (2 * i + 1) * sizeof(u32)) != high)
2957 continue;
2958
2959 qed_wr(p_hwfn, p_ptt,
2960 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
2961 qed_wr(p_hwfn, p_ptt,
2962 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
2963 qed_wr(p_hwfn, p_ptt,
2964 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
2965 i * sizeof(u32), 0);
2966 qed_wr(p_hwfn, p_ptt,
2967 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
2968 qed_wr(p_hwfn, p_ptt,
2969 NIG_REG_LLH_FUNC_FILTER_VALUE +
2970 (2 * i + 1) * sizeof(u32), 0);
2971 break;
2972 }
2973
2974 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
2975 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
2976}
2977
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04002978static int qed_set_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
2979 u32 hw_addr, void *p_eth_qzone,
2980 size_t eth_qzone_size, u8 timeset)
2981{
2982 struct coalescing_timeset *p_coal_timeset;
2983
2984 if (p_hwfn->cdev->int_coalescing_mode != QED_COAL_MODE_ENABLE) {
2985 DP_NOTICE(p_hwfn, "Coalescing configuration not enabled\n");
2986 return -EINVAL;
2987 }
2988
2989 p_coal_timeset = p_eth_qzone;
2990 memset(p_coal_timeset, 0, eth_qzone_size);
2991 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_TIMESET, timeset);
2992 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_VALID, 1);
2993 qed_memcpy_to(p_hwfn, p_ptt, hw_addr, p_eth_qzone, eth_qzone_size);
2994
2995 return 0;
2996}
2997
2998int qed_set_rxq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
2999 u16 coalesce, u8 qid, u16 sb_id)
3000{
3001 struct ustorm_eth_queue_zone eth_qzone;
3002 u8 timeset, timer_res;
3003 u16 fw_qid = 0;
3004 u32 address;
3005 int rc;
3006
3007 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
3008 if (coalesce <= 0x7F) {
3009 timer_res = 0;
3010 } else if (coalesce <= 0xFF) {
3011 timer_res = 1;
3012 } else if (coalesce <= 0x1FF) {
3013 timer_res = 2;
3014 } else {
3015 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
3016 return -EINVAL;
3017 }
3018 timeset = (u8)(coalesce >> timer_res);
3019
3020 rc = qed_fw_l2_queue(p_hwfn, (u16)qid, &fw_qid);
3021 if (rc)
3022 return rc;
3023
3024 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, false);
3025 if (rc)
3026 goto out;
3027
3028 address = BAR0_MAP_REG_USDM_RAM + USTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
3029
3030 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
3031 sizeof(struct ustorm_eth_queue_zone), timeset);
3032 if (rc)
3033 goto out;
3034
3035 p_hwfn->cdev->rx_coalesce_usecs = coalesce;
3036out:
3037 return rc;
3038}
3039
3040int qed_set_txq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
3041 u16 coalesce, u8 qid, u16 sb_id)
3042{
3043 struct xstorm_eth_queue_zone eth_qzone;
3044 u8 timeset, timer_res;
3045 u16 fw_qid = 0;
3046 u32 address;
3047 int rc;
3048
3049 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
3050 if (coalesce <= 0x7F) {
3051 timer_res = 0;
3052 } else if (coalesce <= 0xFF) {
3053 timer_res = 1;
3054 } else if (coalesce <= 0x1FF) {
3055 timer_res = 2;
3056 } else {
3057 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
3058 return -EINVAL;
3059 }
3060 timeset = (u8)(coalesce >> timer_res);
3061
3062 rc = qed_fw_l2_queue(p_hwfn, (u16)qid, &fw_qid);
3063 if (rc)
3064 return rc;
3065
3066 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, true);
3067 if (rc)
3068 goto out;
3069
3070 address = BAR0_MAP_REG_XSDM_RAM + XSTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
3071
3072 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
3073 sizeof(struct xstorm_eth_queue_zone), timeset);
3074 if (rc)
3075 goto out;
3076
3077 p_hwfn->cdev->tx_coalesce_usecs = coalesce;
3078out:
3079 return rc;
3080}
3081
Manish Choprabcd197c2016-04-26 10:56:08 -04003082/* Calculate final WFQ values for all vports and configure them.
3083 * After this configuration each vport will have
3084 * approx min rate = min_pf_rate * (vport_wfq / QED_WFQ_UNIT)
3085 */
3086static void qed_configure_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3087 struct qed_ptt *p_ptt,
3088 u32 min_pf_rate)
3089{
3090 struct init_qm_vport_params *vport_params;
3091 int i;
3092
3093 vport_params = p_hwfn->qm_info.qm_vport_params;
3094
3095 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3096 u32 wfq_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3097
3098 vport_params[i].vport_wfq = (wfq_speed * QED_WFQ_UNIT) /
3099 min_pf_rate;
3100 qed_init_vport_wfq(p_hwfn, p_ptt,
3101 vport_params[i].first_tx_pq_id,
3102 vport_params[i].vport_wfq);
3103 }
3104}
3105
3106static void qed_init_wfq_default_param(struct qed_hwfn *p_hwfn,
3107 u32 min_pf_rate)
3108
3109{
3110 int i;
3111
3112 for (i = 0; i < p_hwfn->qm_info.num_vports; i++)
3113 p_hwfn->qm_info.qm_vport_params[i].vport_wfq = 1;
3114}
3115
3116static void qed_disable_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3117 struct qed_ptt *p_ptt,
3118 u32 min_pf_rate)
3119{
3120 struct init_qm_vport_params *vport_params;
3121 int i;
3122
3123 vport_params = p_hwfn->qm_info.qm_vport_params;
3124
3125 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3126 qed_init_wfq_default_param(p_hwfn, min_pf_rate);
3127 qed_init_vport_wfq(p_hwfn, p_ptt,
3128 vport_params[i].first_tx_pq_id,
3129 vport_params[i].vport_wfq);
3130 }
3131}
3132
3133/* This function performs several validations for WFQ
3134 * configuration and required min rate for a given vport
3135 * 1. req_rate must be greater than one percent of min_pf_rate.
3136 * 2. req_rate should not cause other vports [not configured for WFQ explicitly]
3137 * rates to get less than one percent of min_pf_rate.
3138 * 3. total_req_min_rate [all vports min rate sum] shouldn't exceed min_pf_rate.
3139 */
3140static int qed_init_wfq_param(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03003141 u16 vport_id, u32 req_rate, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003142{
3143 u32 total_req_min_rate = 0, total_left_rate = 0, left_rate_per_vp = 0;
3144 int non_requested_count = 0, req_count = 0, i, num_vports;
3145
3146 num_vports = p_hwfn->qm_info.num_vports;
3147
3148 /* Accounting for the vports which are configured for WFQ explicitly */
3149 for (i = 0; i < num_vports; i++) {
3150 u32 tmp_speed;
3151
3152 if ((i != vport_id) &&
3153 p_hwfn->qm_info.wfq_data[i].configured) {
3154 req_count++;
3155 tmp_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3156 total_req_min_rate += tmp_speed;
3157 }
3158 }
3159
3160 /* Include current vport data as well */
3161 req_count++;
3162 total_req_min_rate += req_rate;
3163 non_requested_count = num_vports - req_count;
3164
3165 if (req_rate < min_pf_rate / QED_WFQ_UNIT) {
3166 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3167 "Vport [%d] - Requested rate[%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3168 vport_id, req_rate, min_pf_rate);
3169 return -EINVAL;
3170 }
3171
3172 if (num_vports > QED_WFQ_UNIT) {
3173 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3174 "Number of vports is greater than %d\n",
3175 QED_WFQ_UNIT);
3176 return -EINVAL;
3177 }
3178
3179 if (total_req_min_rate > min_pf_rate) {
3180 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3181 "Total requested min rate for all vports[%d Mbps] is greater than configured PF min rate[%d Mbps]\n",
3182 total_req_min_rate, min_pf_rate);
3183 return -EINVAL;
3184 }
3185
3186 total_left_rate = min_pf_rate - total_req_min_rate;
3187
3188 left_rate_per_vp = total_left_rate / non_requested_count;
3189 if (left_rate_per_vp < min_pf_rate / QED_WFQ_UNIT) {
3190 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3191 "Non WFQ configured vports rate [%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3192 left_rate_per_vp, min_pf_rate);
3193 return -EINVAL;
3194 }
3195
3196 p_hwfn->qm_info.wfq_data[vport_id].min_speed = req_rate;
3197 p_hwfn->qm_info.wfq_data[vport_id].configured = true;
3198
3199 for (i = 0; i < num_vports; i++) {
3200 if (p_hwfn->qm_info.wfq_data[i].configured)
3201 continue;
3202
3203 p_hwfn->qm_info.wfq_data[i].min_speed = left_rate_per_vp;
3204 }
3205
3206 return 0;
3207}
3208
Yuval Mintz733def62016-05-11 16:36:22 +03003209static int __qed_configure_vport_wfq(struct qed_hwfn *p_hwfn,
3210 struct qed_ptt *p_ptt, u16 vp_id, u32 rate)
3211{
3212 struct qed_mcp_link_state *p_link;
3213 int rc = 0;
3214
3215 p_link = &p_hwfn->cdev->hwfns[0].mcp_info->link_output;
3216
3217 if (!p_link->min_pf_rate) {
3218 p_hwfn->qm_info.wfq_data[vp_id].min_speed = rate;
3219 p_hwfn->qm_info.wfq_data[vp_id].configured = true;
3220 return rc;
3221 }
3222
3223 rc = qed_init_wfq_param(p_hwfn, vp_id, rate, p_link->min_pf_rate);
3224
Yuval Mintz1a635e42016-08-15 10:42:43 +03003225 if (!rc)
Yuval Mintz733def62016-05-11 16:36:22 +03003226 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt,
3227 p_link->min_pf_rate);
3228 else
3229 DP_NOTICE(p_hwfn,
3230 "Validation failed while configuring min rate\n");
3231
3232 return rc;
3233}
3234
Manish Choprabcd197c2016-04-26 10:56:08 -04003235static int __qed_configure_vp_wfq_on_link_change(struct qed_hwfn *p_hwfn,
3236 struct qed_ptt *p_ptt,
3237 u32 min_pf_rate)
3238{
3239 bool use_wfq = false;
3240 int rc = 0;
3241 u16 i;
3242
3243 /* Validate all pre configured vports for wfq */
3244 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3245 u32 rate;
3246
3247 if (!p_hwfn->qm_info.wfq_data[i].configured)
3248 continue;
3249
3250 rate = p_hwfn->qm_info.wfq_data[i].min_speed;
3251 use_wfq = true;
3252
3253 rc = qed_init_wfq_param(p_hwfn, i, rate, min_pf_rate);
3254 if (rc) {
3255 DP_NOTICE(p_hwfn,
3256 "WFQ validation failed while configuring min rate\n");
3257 break;
3258 }
3259 }
3260
3261 if (!rc && use_wfq)
3262 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3263 else
3264 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3265
3266 return rc;
3267}
3268
Yuval Mintz733def62016-05-11 16:36:22 +03003269/* Main API for qed clients to configure vport min rate.
3270 * vp_id - vport id in PF Range[0 - (total_num_vports_per_pf - 1)]
3271 * rate - Speed in Mbps needs to be assigned to a given vport.
3272 */
3273int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate)
3274{
3275 int i, rc = -EINVAL;
3276
3277 /* Currently not supported; Might change in future */
3278 if (cdev->num_hwfns > 1) {
3279 DP_NOTICE(cdev,
3280 "WFQ configuration is not supported for this device\n");
3281 return rc;
3282 }
3283
3284 for_each_hwfn(cdev, i) {
3285 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3286 struct qed_ptt *p_ptt;
3287
3288 p_ptt = qed_ptt_acquire(p_hwfn);
3289 if (!p_ptt)
3290 return -EBUSY;
3291
3292 rc = __qed_configure_vport_wfq(p_hwfn, p_ptt, vp_id, rate);
3293
Yuval Mintzd572c432016-07-27 14:45:23 +03003294 if (rc) {
Yuval Mintz733def62016-05-11 16:36:22 +03003295 qed_ptt_release(p_hwfn, p_ptt);
3296 return rc;
3297 }
3298
3299 qed_ptt_release(p_hwfn, p_ptt);
3300 }
3301
3302 return rc;
3303}
3304
Manish Choprabcd197c2016-04-26 10:56:08 -04003305/* API to configure WFQ from mcp link change */
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003306void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev,
3307 struct qed_ptt *p_ptt, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003308{
3309 int i;
3310
Yuval Mintz3e7cfce2016-05-26 11:01:24 +03003311 if (cdev->num_hwfns > 1) {
3312 DP_VERBOSE(cdev,
3313 NETIF_MSG_LINK,
3314 "WFQ configuration is not supported for this device\n");
3315 return;
3316 }
3317
Manish Choprabcd197c2016-04-26 10:56:08 -04003318 for_each_hwfn(cdev, i) {
3319 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3320
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003321 __qed_configure_vp_wfq_on_link_change(p_hwfn, p_ptt,
Manish Choprabcd197c2016-04-26 10:56:08 -04003322 min_pf_rate);
3323 }
3324}
Manish Chopra4b01e512016-04-26 10:56:09 -04003325
3326int __qed_configure_pf_max_bandwidth(struct qed_hwfn *p_hwfn,
3327 struct qed_ptt *p_ptt,
3328 struct qed_mcp_link_state *p_link,
3329 u8 max_bw)
3330{
3331 int rc = 0;
3332
3333 p_hwfn->mcp_info->func_info.bandwidth_max = max_bw;
3334
3335 if (!p_link->line_speed && (max_bw != 100))
3336 return rc;
3337
3338 p_link->speed = (p_link->line_speed * max_bw) / 100;
3339 p_hwfn->qm_info.pf_rl = p_link->speed;
3340
3341 /* Since the limiter also affects Tx-switched traffic, we don't want it
3342 * to limit such traffic in case there's no actual limit.
3343 * In that case, set limit to imaginary high boundary.
3344 */
3345 if (max_bw == 100)
3346 p_hwfn->qm_info.pf_rl = 100000;
3347
3348 rc = qed_init_pf_rl(p_hwfn, p_ptt, p_hwfn->rel_pf_id,
3349 p_hwfn->qm_info.pf_rl);
3350
3351 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3352 "Configured MAX bandwidth to be %08x Mb/sec\n",
3353 p_link->speed);
3354
3355 return rc;
3356}
3357
3358/* Main API to configure PF max bandwidth where bw range is [1 - 100] */
3359int qed_configure_pf_max_bandwidth(struct qed_dev *cdev, u8 max_bw)
3360{
3361 int i, rc = -EINVAL;
3362
3363 if (max_bw < 1 || max_bw > 100) {
3364 DP_NOTICE(cdev, "PF max bw valid range is [1-100]\n");
3365 return rc;
3366 }
3367
3368 for_each_hwfn(cdev, i) {
3369 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3370 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
3371 struct qed_mcp_link_state *p_link;
3372 struct qed_ptt *p_ptt;
3373
3374 p_link = &p_lead->mcp_info->link_output;
3375
3376 p_ptt = qed_ptt_acquire(p_hwfn);
3377 if (!p_ptt)
3378 return -EBUSY;
3379
3380 rc = __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt,
3381 p_link, max_bw);
3382
3383 qed_ptt_release(p_hwfn, p_ptt);
3384
3385 if (rc)
3386 break;
3387 }
3388
3389 return rc;
3390}
Manish Chopraa64b02d2016-04-26 10:56:10 -04003391
3392int __qed_configure_pf_min_bandwidth(struct qed_hwfn *p_hwfn,
3393 struct qed_ptt *p_ptt,
3394 struct qed_mcp_link_state *p_link,
3395 u8 min_bw)
3396{
3397 int rc = 0;
3398
3399 p_hwfn->mcp_info->func_info.bandwidth_min = min_bw;
3400 p_hwfn->qm_info.pf_wfq = min_bw;
3401
3402 if (!p_link->line_speed)
3403 return rc;
3404
3405 p_link->min_pf_rate = (p_link->line_speed * min_bw) / 100;
3406
3407 rc = qed_init_pf_wfq(p_hwfn, p_ptt, p_hwfn->rel_pf_id, min_bw);
3408
3409 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3410 "Configured MIN bandwidth to be %d Mb/sec\n",
3411 p_link->min_pf_rate);
3412
3413 return rc;
3414}
3415
3416/* Main API to configure PF min bandwidth where bw range is [1-100] */
3417int qed_configure_pf_min_bandwidth(struct qed_dev *cdev, u8 min_bw)
3418{
3419 int i, rc = -EINVAL;
3420
3421 if (min_bw < 1 || min_bw > 100) {
3422 DP_NOTICE(cdev, "PF min bw valid range is [1-100]\n");
3423 return rc;
3424 }
3425
3426 for_each_hwfn(cdev, i) {
3427 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3428 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
3429 struct qed_mcp_link_state *p_link;
3430 struct qed_ptt *p_ptt;
3431
3432 p_link = &p_lead->mcp_info->link_output;
3433
3434 p_ptt = qed_ptt_acquire(p_hwfn);
3435 if (!p_ptt)
3436 return -EBUSY;
3437
3438 rc = __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt,
3439 p_link, min_bw);
3440 if (rc) {
3441 qed_ptt_release(p_hwfn, p_ptt);
3442 return rc;
3443 }
3444
3445 if (p_link->min_pf_rate) {
3446 u32 min_rate = p_link->min_pf_rate;
3447
3448 rc = __qed_configure_vp_wfq_on_link_change(p_hwfn,
3449 p_ptt,
3450 min_rate);
3451 }
3452
3453 qed_ptt_release(p_hwfn, p_ptt);
3454 }
3455
3456 return rc;
3457}
Yuval Mintz733def62016-05-11 16:36:22 +03003458
3459void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
3460{
3461 struct qed_mcp_link_state *p_link;
3462
3463 p_link = &p_hwfn->mcp_info->link_output;
3464
3465 if (p_link->min_pf_rate)
3466 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt,
3467 p_link->min_pf_rate);
3468
3469 memset(p_hwfn->qm_info.wfq_data, 0,
3470 sizeof(*p_hwfn->qm_info.wfq_data) * p_hwfn->qm_info.num_vports);
3471}
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02003472
3473int qed_device_num_engines(struct qed_dev *cdev)
3474{
3475 return QED_IS_BB(cdev) ? 2 : 1;
3476}